blob: 176d784cbb542bdf5a64d3dad1f9195cf3c07659 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Joe Perchesf15063c2010-02-17 15:01:57 +000026#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
27
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020028#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040029#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/moduleparam.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/if_vlan.h>
37#include <linux/ip.h>
38#include <linux/delay.h>
39#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010040#include <linux/dma-mapping.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070041#include <linux/debugfs.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040042#include <linux/sched.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070043#include <linux/seq_file.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080044#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -070046#include <linux/dmi.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040047#include <asm/irq.h>
48
49#include "skge.h"
50
51#define DRV_NAME "skge"
Stephen Hemmingerbf9f56d2007-11-26 11:54:53 -080052#define DRV_VERSION "1.13"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040053
54#define DEFAULT_TX_RING_SIZE 128
55#define DEFAULT_RX_RING_SIZE 512
56#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070057#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040058#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070059#define RX_COPY_THRESHOLD 128
60#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040061#define PHY_RETRIES 1000
62#define ETH_JUMBO_MTU 9000
63#define TX_WATCHDOG (5 * HZ)
64#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070065#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070066#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040067
Stephen Hemmingerafa151b2007-10-16 12:15:53 -070068#define SKGE_EEPROM_MAGIC 0x9933aabb
69
70
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040071MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -080072MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_VERSION);
75
Joe Perches67777f92010-02-17 15:01:58 +000076static const u32 default_msg = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
77 NETIF_MSG_LINK | NETIF_MSG_IFUP |
78 NETIF_MSG_IFDOWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040079
80static int debug = -1; /* defaults above */
81module_param(debug, int, 0);
82MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
83
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000084static DEFINE_PCI_DEVICE_TABLE(skge_id_table) = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070085 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
86 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
87 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
88 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080089 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070090 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070091 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
92 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
93 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070094 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080095 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040096 { 0 }
97};
98MODULE_DEVICE_TABLE(pci, skge_id_table);
99
100static int skge_up(struct net_device *dev);
101static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800102static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -0700103static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800104static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
105static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400106static void genesis_get_stats(struct skge_port *skge, u64 *data);
107static void yukon_get_stats(struct skge_port *skge, u64 *data);
108static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400109static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700110static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -0800111static void skge_set_multicast(struct net_device *dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400112
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700113/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400114static const int txqaddr[] = { Q_XA1, Q_XA2 };
115static const int rxqaddr[] = { Q_R1, Q_R2 };
116static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
117static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700118static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
119static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400120
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400121static int skge_get_regs_len(struct net_device *dev)
122{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700123 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400124}
125
126/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700127 * Returns copy of whole control register region
128 * Note: skip RAM address register because accessing it will
129 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400130 */
131static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
132 void *p)
133{
134 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400135 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400136
137 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700138 memset(p, 0, regs->len);
139 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400140
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700141 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
142 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400143}
144
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800145/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800146static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400147{
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700148 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingera504e642007-02-02 08:22:53 -0800149 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700150
151 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
152 return 0;
153
154 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800155}
156
Stephen Hemmingera504e642007-02-02 08:22:53 -0800157static void skge_wol_init(struct skge_port *skge)
158{
159 struct skge_hw *hw = skge->hw;
160 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700161 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800162
Stephen Hemmingera504e642007-02-02 08:22:53 -0800163 skge_write16(hw, B0_CTST, CS_RST_CLR);
164 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
165
Stephen Hemminger692412b2007-04-09 15:32:45 -0700166 /* Turn on Vaux */
167 skge_write8(hw, B0_POWER_CTRL,
168 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
169
170 /* WA code for COMA mode -- clear PHY reset */
171 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
172 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
173 u32 reg = skge_read32(hw, B2_GP_IO);
174 reg |= GP_DIR_9;
175 reg &= ~GP_IO_9;
176 skge_write32(hw, B2_GP_IO, reg);
177 }
178
179 skge_write32(hw, SK_REG(port, GPHY_CTRL),
180 GPC_DIS_SLEEP |
181 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
182 GPC_ANEG_1 | GPC_RST_SET);
183
184 skge_write32(hw, SK_REG(port, GPHY_CTRL),
185 GPC_DIS_SLEEP |
186 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
187 GPC_ANEG_1 | GPC_RST_CLR);
188
189 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800190
191 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700192 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Joe Perches67777f92010-02-17 15:01:58 +0000193 (PHY_AN_100FULL | PHY_AN_100HALF |
194 PHY_AN_10FULL | PHY_AN_10HALF | PHY_AN_CSMA));
Stephen Hemminger692412b2007-04-09 15:32:45 -0700195 /* no 1000 HD/FD */
196 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
197 gm_phy_write(hw, port, PHY_MARV_CTRL,
198 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
199 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800200
Stephen Hemmingera504e642007-02-02 08:22:53 -0800201
202 /* Set GMAC to no flow control and auto update for speed/duplex */
203 gma_write16(hw, port, GM_GP_CTRL,
204 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
205 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
206
207 /* Set WOL address */
208 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
209 skge->netdev->dev_addr, ETH_ALEN);
210
211 /* Turn on appropriate WOL control bits */
212 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
213 ctrl = 0;
214 if (skge->wol & WAKE_PHY)
215 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
216 else
217 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
218
219 if (skge->wol & WAKE_MAGIC)
220 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
221 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700222 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800223
224 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
225 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
226
227 /* block receiver */
228 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400229}
230
231static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
232{
233 struct skge_port *skge = netdev_priv(dev);
234
Stephen Hemmingera504e642007-02-02 08:22:53 -0800235 wol->supported = wol_supported(skge->hw);
236 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400237}
238
239static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
240{
241 struct skge_port *skge = netdev_priv(dev);
242 struct skge_hw *hw = skge->hw;
243
Joe Perches8e95a202009-12-03 07:58:21 +0000244 if ((wol->wolopts & ~wol_supported(hw)) ||
245 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400246 return -EOPNOTSUPP;
247
Stephen Hemmingera504e642007-02-02 08:22:53 -0800248 skge->wol = wol->wolopts;
Rafael J. Wysocki5177b322008-10-29 14:22:14 -0700249
250 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
251
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400252 return 0;
253}
254
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800255/* Determine supported/advertised modes based on hardware.
256 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700257 */
258static u32 skge_supported_modes(const struct skge_hw *hw)
259{
260 u32 supported;
261
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700262 if (hw->copper) {
Joe Perches67777f92010-02-17 15:01:58 +0000263 supported = (SUPPORTED_10baseT_Half |
264 SUPPORTED_10baseT_Full |
265 SUPPORTED_100baseT_Half |
266 SUPPORTED_100baseT_Full |
267 SUPPORTED_1000baseT_Half |
268 SUPPORTED_1000baseT_Full |
269 SUPPORTED_Autoneg |
270 SUPPORTED_TP);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700271
272 if (hw->chip_id == CHIP_ID_GENESIS)
Joe Perches67777f92010-02-17 15:01:58 +0000273 supported &= ~(SUPPORTED_10baseT_Half |
274 SUPPORTED_10baseT_Full |
275 SUPPORTED_100baseT_Half |
276 SUPPORTED_100baseT_Full);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700277
278 else if (hw->chip_id == CHIP_ID_YUKON)
279 supported &= ~SUPPORTED_1000baseT_Half;
280 } else
Joe Perches67777f92010-02-17 15:01:58 +0000281 supported = (SUPPORTED_1000baseT_Full |
282 SUPPORTED_1000baseT_Half |
283 SUPPORTED_FIBRE |
284 SUPPORTED_Autoneg);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700285
286 return supported;
287}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400288
289static int skge_get_settings(struct net_device *dev,
290 struct ethtool_cmd *ecmd)
291{
292 struct skge_port *skge = netdev_priv(dev);
293 struct skge_hw *hw = skge->hw;
294
295 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700296 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400297
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700298 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400299 ecmd->port = PORT_TP;
300 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700301 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400302 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400303
304 ecmd->advertising = skge->advertising;
305 ecmd->autoneg = skge->autoneg;
306 ecmd->speed = skge->speed;
307 ecmd->duplex = skge->duplex;
308 return 0;
309}
310
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400311static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
312{
313 struct skge_port *skge = netdev_priv(dev);
314 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700315 u32 supported = skge_supported_modes(hw);
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000316 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400317
318 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700319 ecmd->advertising = supported;
320 skge->duplex = -1;
321 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400322 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700323 u32 setting;
324
Stephen Hemminger2c668512005-07-22 16:26:07 -0700325 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400326 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700327 if (ecmd->duplex == DUPLEX_FULL)
328 setting = SUPPORTED_1000baseT_Full;
329 else if (ecmd->duplex == DUPLEX_HALF)
330 setting = SUPPORTED_1000baseT_Half;
331 else
332 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400333 break;
334 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700335 if (ecmd->duplex == DUPLEX_FULL)
336 setting = SUPPORTED_100baseT_Full;
337 else if (ecmd->duplex == DUPLEX_HALF)
338 setting = SUPPORTED_100baseT_Half;
339 else
340 return -EINVAL;
341 break;
342
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400343 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700344 if (ecmd->duplex == DUPLEX_FULL)
345 setting = SUPPORTED_10baseT_Full;
346 else if (ecmd->duplex == DUPLEX_HALF)
347 setting = SUPPORTED_10baseT_Half;
348 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400349 return -EINVAL;
350 break;
351 default:
352 return -EINVAL;
353 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700354
355 if ((setting & supported) == 0)
356 return -EINVAL;
357
358 skge->speed = ecmd->speed;
359 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400360 }
361
362 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400363 skge->advertising = ecmd->advertising;
364
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000365 if (netif_running(dev)) {
366 skge_down(dev);
367 err = skge_up(dev);
368 if (err) {
369 dev_close(dev);
370 return err;
371 }
372 }
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800373
Joe Perches67777f92010-02-17 15:01:58 +0000374 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400375}
376
377static void skge_get_drvinfo(struct net_device *dev,
378 struct ethtool_drvinfo *info)
379{
380 struct skge_port *skge = netdev_priv(dev);
381
382 strcpy(info->driver, DRV_NAME);
383 strcpy(info->version, DRV_VERSION);
384 strcpy(info->fw_version, "N/A");
385 strcpy(info->bus_info, pci_name(skge->hw->pdev));
386}
387
388static const struct skge_stat {
389 char name[ETH_GSTRING_LEN];
390 u16 xmac_offset;
391 u16 gma_offset;
392} skge_stats[] = {
393 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
394 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
395
396 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
397 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
398 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
399 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
400 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
401 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
402 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
403 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
404
405 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
406 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
407 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
408 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
409 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
410 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
411
412 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
413 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
414 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
415 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
416 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
417};
418
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700419static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400420{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700421 switch (sset) {
422 case ETH_SS_STATS:
423 return ARRAY_SIZE(skge_stats);
424 default:
425 return -EOPNOTSUPP;
426 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400427}
428
429static void skge_get_ethtool_stats(struct net_device *dev,
430 struct ethtool_stats *stats, u64 *data)
431{
432 struct skge_port *skge = netdev_priv(dev);
433
434 if (skge->hw->chip_id == CHIP_ID_GENESIS)
435 genesis_get_stats(skge, data);
436 else
437 yukon_get_stats(skge, data);
438}
439
440/* Use hardware MIB variables for critical path statistics and
441 * transmit feedback not reported at interrupt.
442 * Other errors are accounted for in interrupt handler.
443 */
444static struct net_device_stats *skge_get_stats(struct net_device *dev)
445{
446 struct skge_port *skge = netdev_priv(dev);
447 u64 data[ARRAY_SIZE(skge_stats)];
448
449 if (skge->hw->chip_id == CHIP_ID_GENESIS)
450 genesis_get_stats(skge, data);
451 else
452 yukon_get_stats(skge, data);
453
Stephen Hemmingerda007722007-10-16 12:15:52 -0700454 dev->stats.tx_bytes = data[0];
455 dev->stats.rx_bytes = data[1];
456 dev->stats.tx_packets = data[2] + data[4] + data[6];
457 dev->stats.rx_packets = data[3] + data[5] + data[7];
458 dev->stats.multicast = data[3] + data[5];
459 dev->stats.collisions = data[10];
460 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400461
Stephen Hemmingerda007722007-10-16 12:15:52 -0700462 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400463}
464
465static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
466{
467 int i;
468
Stephen Hemminger95566062005-06-27 11:33:02 -0700469 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400470 case ETH_SS_STATS:
471 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
472 memcpy(data + i * ETH_GSTRING_LEN,
473 skge_stats[i].name, ETH_GSTRING_LEN);
474 break;
475 }
476}
477
478static void skge_get_ring_param(struct net_device *dev,
479 struct ethtool_ringparam *p)
480{
481 struct skge_port *skge = netdev_priv(dev);
482
483 p->rx_max_pending = MAX_RX_RING_SIZE;
484 p->tx_max_pending = MAX_TX_RING_SIZE;
485 p->rx_mini_max_pending = 0;
486 p->rx_jumbo_max_pending = 0;
487
488 p->rx_pending = skge->rx_ring.count;
489 p->tx_pending = skge->tx_ring.count;
490 p->rx_mini_pending = 0;
491 p->rx_jumbo_pending = 0;
492}
493
494static int skge_set_ring_param(struct net_device *dev,
495 struct ethtool_ringparam *p)
496{
497 struct skge_port *skge = netdev_priv(dev);
Wang Chene824b3e2008-09-26 16:20:32 +0800498 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400499
500 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700501 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400502 return -EINVAL;
503
504 skge->rx_ring.count = p->rx_pending;
505 skge->tx_ring.count = p->tx_pending;
506
507 if (netif_running(dev)) {
508 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800509 err = skge_up(dev);
510 if (err)
511 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400512 }
513
Wang Chene824b3e2008-09-26 16:20:32 +0800514 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400515}
516
517static u32 skge_get_msglevel(struct net_device *netdev)
518{
519 struct skge_port *skge = netdev_priv(netdev);
520 return skge->msg_enable;
521}
522
523static void skge_set_msglevel(struct net_device *netdev, u32 value)
524{
525 struct skge_port *skge = netdev_priv(netdev);
526 skge->msg_enable = value;
527}
528
529static int skge_nway_reset(struct net_device *dev)
530{
531 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400532
533 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
534 return -EINVAL;
535
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800536 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400537 return 0;
538}
539
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400540static void skge_get_pauseparam(struct net_device *dev,
541 struct ethtool_pauseparam *ecmd)
542{
543 struct skge_port *skge = netdev_priv(dev);
544
Joe Perches8e95a202009-12-03 07:58:21 +0000545 ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
546 (skge->flow_control == FLOW_MODE_SYM_OR_REM));
547 ecmd->tx_pause = (ecmd->rx_pause ||
548 (skge->flow_control == FLOW_MODE_LOC_SEND));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400549
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700550 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400551}
552
553static int skge_set_pauseparam(struct net_device *dev,
554 struct ethtool_pauseparam *ecmd)
555{
556 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700557 struct ethtool_pauseparam old;
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000558 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400559
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700560 skge_get_pauseparam(dev, &old);
561
562 if (ecmd->autoneg != old.autoneg)
563 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
564 else {
565 if (ecmd->rx_pause && ecmd->tx_pause)
566 skge->flow_control = FLOW_MODE_SYMMETRIC;
567 else if (ecmd->rx_pause && !ecmd->tx_pause)
568 skge->flow_control = FLOW_MODE_SYM_OR_REM;
569 else if (!ecmd->rx_pause && ecmd->tx_pause)
570 skge->flow_control = FLOW_MODE_LOC_SEND;
571 else
572 skge->flow_control = FLOW_MODE_NONE;
573 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400574
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000575 if (netif_running(dev)) {
576 skge_down(dev);
577 err = skge_up(dev);
578 if (err) {
579 dev_close(dev);
580 return err;
581 }
582 }
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700583
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400584 return 0;
585}
586
587/* Chip internal frequency for clock calculations */
588static inline u32 hwkhz(const struct skge_hw *hw)
589{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700590 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400591}
592
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800593/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400594static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
595{
596 return (ticks * 1000) / hwkhz(hw);
597}
598
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800599/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400600static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
601{
602 return hwkhz(hw) * usec / 1000;
603}
604
605static int skge_get_coalesce(struct net_device *dev,
606 struct ethtool_coalesce *ecmd)
607{
608 struct skge_port *skge = netdev_priv(dev);
609 struct skge_hw *hw = skge->hw;
610 int port = skge->port;
611
612 ecmd->rx_coalesce_usecs = 0;
613 ecmd->tx_coalesce_usecs = 0;
614
615 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
616 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
617 u32 msk = skge_read32(hw, B2_IRQM_MSK);
618
619 if (msk & rxirqmask[port])
620 ecmd->rx_coalesce_usecs = delay;
621 if (msk & txirqmask[port])
622 ecmd->tx_coalesce_usecs = delay;
623 }
624
625 return 0;
626}
627
628/* Note: interrupt timer is per board, but can turn on/off per port */
629static int skge_set_coalesce(struct net_device *dev,
630 struct ethtool_coalesce *ecmd)
631{
632 struct skge_port *skge = netdev_priv(dev);
633 struct skge_hw *hw = skge->hw;
634 int port = skge->port;
635 u32 msk = skge_read32(hw, B2_IRQM_MSK);
636 u32 delay = 25;
637
638 if (ecmd->rx_coalesce_usecs == 0)
639 msk &= ~rxirqmask[port];
640 else if (ecmd->rx_coalesce_usecs < 25 ||
641 ecmd->rx_coalesce_usecs > 33333)
642 return -EINVAL;
643 else {
644 msk |= rxirqmask[port];
645 delay = ecmd->rx_coalesce_usecs;
646 }
647
648 if (ecmd->tx_coalesce_usecs == 0)
649 msk &= ~txirqmask[port];
650 else if (ecmd->tx_coalesce_usecs < 25 ||
651 ecmd->tx_coalesce_usecs > 33333)
652 return -EINVAL;
653 else {
654 msk |= txirqmask[port];
655 delay = min(delay, ecmd->rx_coalesce_usecs);
656 }
657
658 skge_write32(hw, B2_IRQM_MSK, msk);
659 if (msk == 0)
660 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
661 else {
662 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
663 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
664 }
665 return 0;
666}
667
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700668enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
669static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400670{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400671 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700672 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400673
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700674 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700675 if (hw->chip_id == CHIP_ID_GENESIS) {
676 switch (mode) {
677 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700678 if (hw->phy_type == SK_PHY_BCOM)
679 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
680 else {
681 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
682 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
683 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700684 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
685 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
686 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
687 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400688
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700689 case LED_MODE_ON:
690 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
691 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
692
693 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
694 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
695
696 break;
697
698 case LED_MODE_TST:
699 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
700 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
701 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
702
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700703 if (hw->phy_type == SK_PHY_BCOM)
704 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
705 else {
706 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
707 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
708 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
709 }
710
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700711 }
712 } else {
713 switch (mode) {
714 case LED_MODE_OFF:
715 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
716 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
717 PHY_M_LED_MO_DUP(MO_LED_OFF) |
718 PHY_M_LED_MO_10(MO_LED_OFF) |
719 PHY_M_LED_MO_100(MO_LED_OFF) |
720 PHY_M_LED_MO_1000(MO_LED_OFF) |
721 PHY_M_LED_MO_RX(MO_LED_OFF));
722 break;
723 case LED_MODE_ON:
724 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
725 PHY_M_LED_PULS_DUR(PULS_170MS) |
726 PHY_M_LED_BLINK_RT(BLINK_84MS) |
727 PHY_M_LEDC_TX_CTRL |
728 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700729
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700730 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
731 PHY_M_LED_MO_RX(MO_LED_OFF) |
732 (skge->speed == SPEED_100 ?
733 PHY_M_LED_MO_100(MO_LED_ON) : 0));
734 break;
735 case LED_MODE_TST:
736 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
737 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
738 PHY_M_LED_MO_DUP(MO_LED_ON) |
739 PHY_M_LED_MO_10(MO_LED_ON) |
740 PHY_M_LED_MO_100(MO_LED_ON) |
741 PHY_M_LED_MO_1000(MO_LED_ON) |
742 PHY_M_LED_MO_RX(MO_LED_ON));
743 }
744 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700745 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400746}
747
748/* blink LED's for finding board */
stephen hemmingera5b9f412011-04-04 08:43:42 +0000749static int skge_set_phys_id(struct net_device *dev,
750 enum ethtool_phys_id_state state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400751{
752 struct skge_port *skge = netdev_priv(dev);
753
stephen hemmingera5b9f412011-04-04 08:43:42 +0000754 switch (state) {
755 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +0000756 return 2; /* cycle on/off twice per second */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400757
stephen hemmingera5b9f412011-04-04 08:43:42 +0000758 case ETHTOOL_ID_ON:
759 skge_led(skge, LED_MODE_TST);
760 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400761
stephen hemmingera5b9f412011-04-04 08:43:42 +0000762 case ETHTOOL_ID_OFF:
763 skge_led(skge, LED_MODE_OFF);
764 break;
765
766 case ETHTOOL_ID_INACTIVE:
767 /* back to regular LED state */
768 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700769 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400770
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400771 return 0;
772}
773
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700774static int skge_get_eeprom_len(struct net_device *dev)
775{
776 struct skge_port *skge = netdev_priv(dev);
777 u32 reg2;
778
779 pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
Joe Perches67777f92010-02-17 15:01:58 +0000780 return 1 << (((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700781}
782
783static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
784{
785 u32 val;
786
787 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
788
789 do {
790 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
791 } while (!(offset & PCI_VPD_ADDR_F));
792
793 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
794 return val;
795}
796
797static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
798{
799 pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
800 pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
801 offset | PCI_VPD_ADDR_F);
802
803 do {
804 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
805 } while (offset & PCI_VPD_ADDR_F);
806}
807
808static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
809 u8 *data)
810{
811 struct skge_port *skge = netdev_priv(dev);
812 struct pci_dev *pdev = skge->hw->pdev;
813 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
814 int length = eeprom->len;
815 u16 offset = eeprom->offset;
816
817 if (!cap)
818 return -EINVAL;
819
820 eeprom->magic = SKGE_EEPROM_MAGIC;
821
822 while (length > 0) {
823 u32 val = skge_vpd_read(pdev, cap, offset);
824 int n = min_t(int, length, sizeof(val));
825
826 memcpy(data, &val, n);
827 length -= n;
828 data += n;
829 offset += n;
830 }
831 return 0;
832}
833
834static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
835 u8 *data)
836{
837 struct skge_port *skge = netdev_priv(dev);
838 struct pci_dev *pdev = skge->hw->pdev;
839 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
840 int length = eeprom->len;
841 u16 offset = eeprom->offset;
842
843 if (!cap)
844 return -EINVAL;
845
846 if (eeprom->magic != SKGE_EEPROM_MAGIC)
847 return -EINVAL;
848
849 while (length > 0) {
850 u32 val;
851 int n = min_t(int, length, sizeof(val));
852
853 if (n < sizeof(val))
854 val = skge_vpd_read(pdev, cap, offset);
855 memcpy(&val, data, n);
856
857 skge_vpd_write(pdev, cap, offset, val);
858
859 length -= n;
860 data += n;
861 offset += n;
862 }
863 return 0;
864}
865
Jeff Garzik7282d492006-09-13 14:30:00 -0400866static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400867 .get_settings = skge_get_settings,
868 .set_settings = skge_set_settings,
869 .get_drvinfo = skge_get_drvinfo,
870 .get_regs_len = skge_get_regs_len,
871 .get_regs = skge_get_regs,
872 .get_wol = skge_get_wol,
873 .set_wol = skge_set_wol,
874 .get_msglevel = skge_get_msglevel,
875 .set_msglevel = skge_set_msglevel,
876 .nway_reset = skge_nway_reset,
877 .get_link = ethtool_op_get_link,
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700878 .get_eeprom_len = skge_get_eeprom_len,
879 .get_eeprom = skge_get_eeprom,
880 .set_eeprom = skge_set_eeprom,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400881 .get_ringparam = skge_get_ring_param,
882 .set_ringparam = skge_set_ring_param,
883 .get_pauseparam = skge_get_pauseparam,
884 .set_pauseparam = skge_set_pauseparam,
885 .get_coalesce = skge_get_coalesce,
886 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400887 .get_strings = skge_get_strings,
stephen hemmingera5b9f412011-04-04 08:43:42 +0000888 .set_phys_id = skge_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700889 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400890 .get_ethtool_stats = skge_get_ethtool_stats,
891};
892
893/*
894 * Allocate ring elements and chain them together
895 * One-to-one association of board descriptors with ring elements
896 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800897static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400898{
899 struct skge_tx_desc *d;
900 struct skge_element *e;
901 int i;
902
Robert P. J. Daycd861282006-12-13 00:34:52 -0800903 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400904 if (!ring->start)
905 return -ENOMEM;
906
907 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
908 e->desc = d;
909 if (i == ring->count - 1) {
910 e->next = ring->start;
911 d->next_offset = base;
912 } else {
913 e->next = e + 1;
914 d->next_offset = base + (i+1) * sizeof(*d);
915 }
916 }
917 ring->to_use = ring->to_clean = ring->start;
918
919 return 0;
920}
921
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700922/* Allocate and setup a new buffer for receiving */
923static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
924 struct sk_buff *skb, unsigned int bufsize)
925{
926 struct skge_rx_desc *rd = e->desc;
927 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400928
929 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
930 PCI_DMA_FROMDEVICE);
931
932 rd->dma_lo = map;
933 rd->dma_hi = map >> 32;
934 e->skb = skb;
935 rd->csum1_start = ETH_HLEN;
936 rd->csum2_start = ETH_HLEN;
937 rd->csum1 = 0;
938 rd->csum2 = 0;
939
940 wmb();
941
942 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +0000943 dma_unmap_addr_set(e, mapaddr, map);
944 dma_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400945}
946
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700947/* Resume receiving using existing skb,
948 * Note: DMA address is not changed by chip.
949 * MTU not changed while receiver active.
950 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800951static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700952{
953 struct skge_rx_desc *rd = e->desc;
954
955 rd->csum2 = 0;
956 rd->csum2_start = ETH_HLEN;
957
958 wmb();
959
960 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
961}
962
963
964/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400965static void skge_rx_clean(struct skge_port *skge)
966{
967 struct skge_hw *hw = skge->hw;
968 struct skge_ring *ring = &skge->rx_ring;
969 struct skge_element *e;
970
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700971 e = ring->start;
972 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400973 struct skge_rx_desc *rd = e->desc;
974 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700975 if (e->skb) {
976 pci_unmap_single(hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +0000977 dma_unmap_addr(e, mapaddr),
978 dma_unmap_len(e, maplen),
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700979 PCI_DMA_FROMDEVICE);
980 dev_kfree_skb(e->skb);
981 e->skb = NULL;
982 }
983 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400984}
985
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700986
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400987/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700988 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400989 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700990static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400991{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700992 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400993 struct skge_ring *ring = &skge->rx_ring;
994 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400995
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700996 e = ring->start;
997 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -0700998 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400999
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001000 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1001 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001002 if (!skb)
1003 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001004
Stephen Hemminger383181a2005-09-19 15:37:16 -07001005 skb_reserve(skb, NET_IP_ALIGN);
1006 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Joe Perches67777f92010-02-17 15:01:58 +00001007 } while ((e = e->next) != ring->start);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001008
1009 ring->to_clean = ring->start;
1010 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001011}
1012
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001013static const char *skge_pause(enum pause_status status)
1014{
Joe Perches67777f92010-02-17 15:01:58 +00001015 switch (status) {
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001016 case FLOW_STAT_NONE:
1017 return "none";
1018 case FLOW_STAT_REM_SEND:
1019 return "rx only";
1020 case FLOW_STAT_LOC_SEND:
1021 return "tx_only";
1022 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1023 return "both";
1024 default:
1025 return "indeterminated";
1026 }
1027}
1028
1029
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001030static void skge_link_up(struct skge_port *skge)
1031{
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001032 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001033 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
1034
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001035 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -08001036 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001037
Joe Perchesd7072042010-02-09 11:49:53 +00001038 netif_info(skge, link, skge->netdev,
1039 "Link is up at %d Mbps, %s duplex, flow control %s\n",
1040 skge->speed,
1041 skge->duplex == DUPLEX_FULL ? "full" : "half",
1042 skge_pause(skge->flow_status));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001043}
1044
1045static void skge_link_down(struct skge_port *skge)
1046{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001047 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001048 netif_carrier_off(skge->netdev);
1049 netif_stop_queue(skge->netdev);
1050
Joe Perchesd7072042010-02-09 11:49:53 +00001051 netif_info(skge, link, skge->netdev, "Link is down\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001052}
1053
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001054
1055static void xm_link_down(struct skge_hw *hw, int port)
1056{
1057 struct net_device *dev = hw->dev[port];
1058 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001059
Stephen Hemminger501fb722007-10-16 12:15:51 -07001060 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001061
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001062 if (netif_carrier_ok(dev))
1063 skge_link_down(skge);
1064}
1065
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001066static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001067{
1068 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001069
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001070 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001071 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001072
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001073 if (hw->phy_type == SK_PHY_XMAC)
1074 goto ready;
1075
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001076 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001077 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001078 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001079 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001080 }
1081
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001082 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001083 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001084 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001085
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001086 return 0;
1087}
1088
1089static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1090{
1091 u16 v = 0;
1092 if (__xm_phy_read(hw, port, reg, &v))
Joe Perchesf15063c2010-02-17 15:01:57 +00001093 pr_warning("%s: phy read timed out\n", hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001094 return v;
1095}
1096
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001097static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001098{
1099 int i;
1100
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001101 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001102 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001103 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001104 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001105 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001106 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001107 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001108
1109 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001110 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001111 for (i = 0; i < PHY_RETRIES; i++) {
1112 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1113 return 0;
1114 udelay(1);
1115 }
1116 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001117}
1118
1119static void genesis_init(struct skge_hw *hw)
1120{
1121 /* set blink source counter */
1122 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1123 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1124
1125 /* configure mac arbiter */
1126 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1127
1128 /* configure mac arbiter timeout values */
1129 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1130 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1131 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1132 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1133
1134 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1135 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1136 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1137 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1138
1139 /* configure packet arbiter timeout */
1140 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1141 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1142 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1143 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1144 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1145}
1146
1147static void genesis_reset(struct skge_hw *hw, int port)
1148{
Joe Perchesb6bc7652010-12-21 02:16:08 -08001149 static const u8 zero[8] = { 0 };
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001150 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001151
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001152 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1153
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001154 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001155 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001156 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001157 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1158 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1159 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001160
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001161 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001162 if (hw->phy_type == SK_PHY_BCOM)
1163 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001164
Stephen Hemminger45bada62005-06-27 11:33:12 -07001165 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001166
1167 /* Flush TX and RX fifo */
1168 reg = xm_read32(hw, port, XM_MODE);
1169 xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
1170 xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001171}
1172
1173
Stephen Hemminger45bada62005-06-27 11:33:12 -07001174/* Convert mode to MII values */
1175static const u16 phy_pause_map[] = {
1176 [FLOW_MODE_NONE] = 0,
1177 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1178 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001179 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001180};
1181
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001182/* special defines for FIBER (88E1011S only) */
1183static const u16 fiber_pause_map[] = {
1184 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1185 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1186 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001187 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001188};
1189
Stephen Hemminger45bada62005-06-27 11:33:12 -07001190
1191/* Check status of Broadcom phy link */
1192static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001193{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001194 struct net_device *dev = hw->dev[port];
1195 struct skge_port *skge = netdev_priv(dev);
1196 u16 status;
1197
1198 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001199 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001200 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1201
Stephen Hemminger45bada62005-06-27 11:33:12 -07001202 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001203 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001204 return;
1205 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001206
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001207 if (skge->autoneg == AUTONEG_ENABLE) {
1208 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001209
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001210 if (!(status & PHY_ST_AN_OVER))
1211 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001212
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001213 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1214 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001215 netdev_notice(dev, "remote fault\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001216 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001217 }
1218
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001219 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1220
1221 /* Check Duplex mismatch */
1222 switch (aux & PHY_B_AS_AN_RES_MSK) {
1223 case PHY_B_RES_1000FD:
1224 skge->duplex = DUPLEX_FULL;
1225 break;
1226 case PHY_B_RES_1000HD:
1227 skge->duplex = DUPLEX_HALF;
1228 break;
1229 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001230 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001231 return;
1232 }
1233
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001234 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1235 switch (aux & PHY_B_AS_PAUSE_MSK) {
1236 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001237 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001238 break;
1239 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001240 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001241 break;
1242 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001243 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001244 break;
1245 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001246 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001247 }
1248 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001249 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001250
1251 if (!netif_carrier_ok(dev))
1252 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001253}
1254
1255/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1256 * Phy on for 100 or 10Mbit operation
1257 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001258static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001259{
1260 struct skge_hw *hw = skge->hw;
1261 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001262 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001263 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001264
1265 /* magic workaround patterns for Broadcom */
1266 static const struct {
1267 u16 reg;
1268 u16 val;
1269 } A1hack[] = {
1270 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1271 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1272 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1273 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1274 }, C0hack[] = {
1275 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1276 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1277 };
1278
Stephen Hemminger45bada62005-06-27 11:33:12 -07001279 /* read Id from external PHY (all have the same address) */
1280 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1281
1282 /* Optimize MDIO transfer by suppressing preamble. */
1283 r = xm_read16(hw, port, XM_MMU_CMD);
1284 r |= XM_MMU_NO_PRE;
Joe Perches67777f92010-02-17 15:01:58 +00001285 xm_write16(hw, port, XM_MMU_CMD, r);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001286
Stephen Hemminger2c668512005-07-22 16:26:07 -07001287 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001288 case PHY_BCOM_ID1_C0:
1289 /*
1290 * Workaround BCOM Errata for the C0 type.
1291 * Write magic patterns to reserved registers.
1292 */
1293 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1294 xm_phy_write(hw, port,
1295 C0hack[i].reg, C0hack[i].val);
1296
1297 break;
1298 case PHY_BCOM_ID1_A1:
1299 /*
1300 * Workaround BCOM Errata for the A1 type.
1301 * Write magic patterns to reserved registers.
1302 */
1303 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1304 xm_phy_write(hw, port,
1305 A1hack[i].reg, A1hack[i].val);
1306 break;
1307 }
1308
1309 /*
1310 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1311 * Disable Power Management after reset.
1312 */
1313 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1314 r |= PHY_B_AC_DIS_PM;
1315 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1316
1317 /* Dummy read */
1318 xm_read16(hw, port, XM_ISRC);
1319
1320 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1321 ctl = PHY_CT_SP1000; /* always 1000mbit */
1322
1323 if (skge->autoneg == AUTONEG_ENABLE) {
1324 /*
1325 * Workaround BCOM Errata #1 for the C5 type.
1326 * 1000Base-T Link Acquisition Failure in Slave Mode
1327 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1328 */
1329 u16 adv = PHY_B_1000C_RD;
1330 if (skge->advertising & ADVERTISED_1000baseT_Half)
1331 adv |= PHY_B_1000C_AHD;
1332 if (skge->advertising & ADVERTISED_1000baseT_Full)
1333 adv |= PHY_B_1000C_AFD;
1334 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1335
1336 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1337 } else {
1338 if (skge->duplex == DUPLEX_FULL)
1339 ctl |= PHY_CT_DUP_MD;
1340 /* Force to slave */
1341 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1342 }
1343
1344 /* Set autonegotiation pause parameters */
1345 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1346 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1347
1348 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001349 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001350 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1351 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1352
1353 ext |= PHY_B_PEC_HIGH_LA;
1354
1355 }
1356
1357 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1358 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1359
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001360 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001361 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001362}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001363
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001364static void xm_phy_init(struct skge_port *skge)
1365{
1366 struct skge_hw *hw = skge->hw;
1367 int port = skge->port;
1368 u16 ctrl = 0;
1369
1370 if (skge->autoneg == AUTONEG_ENABLE) {
1371 if (skge->advertising & ADVERTISED_1000baseT_Half)
1372 ctrl |= PHY_X_AN_HD;
1373 if (skge->advertising & ADVERTISED_1000baseT_Full)
1374 ctrl |= PHY_X_AN_FD;
1375
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001376 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001377
1378 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1379
1380 /* Restart Auto-negotiation */
1381 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1382 } else {
1383 /* Set DuplexMode in Config register */
1384 if (skge->duplex == DUPLEX_FULL)
1385 ctrl |= PHY_CT_DUP_MD;
1386 /*
1387 * Do NOT enable Auto-negotiation here. This would hold
1388 * the link down because no IDLEs are transmitted
1389 */
1390 }
1391
1392 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1393
1394 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001395 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001396}
1397
Stephen Hemminger501fb722007-10-16 12:15:51 -07001398static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001399{
1400 struct skge_port *skge = netdev_priv(dev);
1401 struct skge_hw *hw = skge->hw;
1402 int port = skge->port;
1403 u16 status;
1404
1405 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001406 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001407 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1408
1409 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001410 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001411 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001412 }
1413
1414 if (skge->autoneg == AUTONEG_ENABLE) {
1415 u16 lpa, res;
1416
1417 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001418 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001419
1420 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1421 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001422 netdev_notice(dev, "remote fault\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001423 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001424 }
1425
1426 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1427
1428 /* Check Duplex mismatch */
1429 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1430 case PHY_X_RS_FD:
1431 skge->duplex = DUPLEX_FULL;
1432 break;
1433 case PHY_X_RS_HD:
1434 skge->duplex = DUPLEX_HALF;
1435 break;
1436 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001437 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001438 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001439 }
1440
1441 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001442 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1443 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1444 (lpa & PHY_X_P_SYM_MD))
1445 skge->flow_status = FLOW_STAT_SYMMETRIC;
1446 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1447 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1448 /* Enable PAUSE receive, disable PAUSE transmit */
1449 skge->flow_status = FLOW_STAT_REM_SEND;
1450 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1451 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1452 /* Disable PAUSE receive, enable PAUSE transmit */
1453 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001454 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001455 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001456
1457 skge->speed = SPEED_1000;
1458 }
1459
1460 if (!netif_carrier_ok(dev))
1461 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001462 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001463}
1464
1465/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001466 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001467 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001468 * get an interrupt when carrier is detected, need to poll for
1469 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001470 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001471static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001472{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001473 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001474 struct net_device *dev = skge->netdev;
Joe Perches67777f92010-02-17 15:01:58 +00001475 struct skge_hw *hw = skge->hw;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001476 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001477 int i;
1478 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001479
1480 if (!netif_running(dev))
1481 return;
1482
Stephen Hemminger501fb722007-10-16 12:15:51 -07001483 spin_lock_irqsave(&hw->phy_lock, flags);
1484
1485 /*
1486 * Verify that the link by checking GPIO register three times.
1487 * This pin has the signal from the link_sync pin connected to it.
1488 */
1489 for (i = 0; i < 3; i++) {
1490 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1491 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001492 }
1493
Joe Perches67777f92010-02-17 15:01:58 +00001494 /* Re-enable interrupt to detect link down */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001495 if (xm_check_link(dev)) {
1496 u16 msk = xm_read16(hw, port, XM_IMSK);
1497 msk &= ~XM_IS_INP_ASS;
1498 xm_write16(hw, port, XM_IMSK, msk);
1499 xm_read16(hw, port, XM_ISRC);
1500 } else {
1501link_down:
1502 mod_timer(&skge->link_timer,
1503 round_jiffies(jiffies + LINK_HZ));
1504 }
1505 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001506}
1507
1508static void genesis_mac_init(struct skge_hw *hw, int port)
1509{
1510 struct net_device *dev = hw->dev[port];
1511 struct skge_port *skge = netdev_priv(dev);
1512 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1513 int i;
1514 u32 r;
Joe Perchesb6bc7652010-12-21 02:16:08 -08001515 static const u8 zero[6] = { 0 };
Stephen Hemminger45bada62005-06-27 11:33:12 -07001516
Stephen Hemminger07811912006-02-22 10:28:34 -08001517 for (i = 0; i < 10; i++) {
1518 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1519 MFF_SET_MAC_RST);
1520 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1521 goto reset_ok;
1522 udelay(1);
1523 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001524
Joe Perchesf15063c2010-02-17 15:01:57 +00001525 netdev_warn(dev, "genesis reset failed\n");
Stephen Hemminger07811912006-02-22 10:28:34 -08001526
1527 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001528 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001529 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001530
1531 /*
1532 * Perform additional initialization for external PHYs,
1533 * namely for the 1000baseTX cards that use the XMAC's
1534 * GMII mode.
1535 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001536 if (hw->phy_type != SK_PHY_XMAC) {
1537 /* Take external Phy out of reset */
1538 r = skge_read32(hw, B2_GP_IO);
1539 if (port == 0)
1540 r |= GP_DIR_0|GP_IO_0;
1541 else
1542 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001543
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001544 skge_write32(hw, B2_GP_IO, r);
1545
1546 /* Enable GMII interface */
1547 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1548 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001549
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001550
Joe Perches67777f92010-02-17 15:01:58 +00001551 switch (hw->phy_type) {
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001552 case SK_PHY_XMAC:
1553 xm_phy_init(skge);
1554 break;
1555 case SK_PHY_BCOM:
1556 bcom_phy_init(skge);
1557 bcom_check_link(hw, port);
1558 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001559
Stephen Hemminger45bada62005-06-27 11:33:12 -07001560 /* Set Station Address */
1561 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001562
Stephen Hemminger45bada62005-06-27 11:33:12 -07001563 /* We don't use match addresses so clear */
1564 for (i = 1; i < 16; i++)
1565 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001566
Stephen Hemminger07811912006-02-22 10:28:34 -08001567 /* Clear MIB counters */
1568 xm_write16(hw, port, XM_STAT_CMD,
1569 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1570 /* Clear two times according to Errata #3 */
1571 xm_write16(hw, port, XM_STAT_CMD,
1572 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1573
Stephen Hemminger45bada62005-06-27 11:33:12 -07001574 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1575 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001576
1577 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001578 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1579 if (jumbo)
1580 r |= XM_RX_BIG_PK_OK;
1581
1582 if (skge->duplex == DUPLEX_HALF) {
1583 /*
1584 * If in manual half duplex mode the other side might be in
1585 * full duplex mode, so ignore if a carrier extension is not seen
1586 * on frames received
1587 */
1588 r |= XM_RX_DIS_CEXT;
1589 }
1590 xm_write16(hw, port, XM_RX_CMD, r);
1591
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001592 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001593 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1594
Stephen Hemminger485982a2007-11-26 11:54:52 -08001595 /* Increase threshold for jumbo frames on dual port */
1596 if (hw->ports > 1 && jumbo)
1597 xm_write16(hw, port, XM_TX_THR, 1020);
1598 else
1599 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001600
1601 /*
1602 * Enable the reception of all error frames. This is is
1603 * a necessary evil due to the design of the XMAC. The
1604 * XMAC's receive FIFO is only 8K in size, however jumbo
1605 * frames can be up to 9000 bytes in length. When bad
1606 * frame filtering is enabled, the XMAC's RX FIFO operates
1607 * in 'store and forward' mode. For this to work, the
1608 * entire frame has to fit into the FIFO, but that means
1609 * that jumbo frames larger than 8192 bytes will be
1610 * truncated. Disabling all bad frame filtering causes
1611 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001612 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001613 * RX FIFO as soon as the FIFO threshold is reached.
1614 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001615 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001616
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001617
1618 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001619 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1620 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1621 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001622 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001623 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1624
1625 /*
1626 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1627 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1628 * and 'Octets Tx OK Hi Cnt Ov'.
1629 */
1630 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001631
1632 /* Configure MAC arbiter */
1633 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1634
1635 /* configure timeout values */
1636 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1637 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1638 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1639 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1640
1641 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1642 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1643 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1644 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1645
1646 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001647 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1648 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1649 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001650
1651 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001652 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1653 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1654 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001655
Stephen Hemminger45bada62005-06-27 11:33:12 -07001656 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001657 /* Enable frame flushing if jumbo frames used */
Joe Perches67777f92010-02-17 15:01:58 +00001658 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001659 } else {
1660 /* enable timeout timers if normal frames */
1661 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001662 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001663 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001664}
1665
1666static void genesis_stop(struct skge_port *skge)
1667{
1668 struct skge_hw *hw = skge->hw;
1669 int port = skge->port;
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001670 unsigned retries = 1000;
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001671 u16 cmd;
1672
Joe Perches67777f92010-02-17 15:01:58 +00001673 /* Disable Tx and Rx */
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001674 cmd = xm_read16(hw, port, XM_MMU_CMD);
1675 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1676 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001677
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001678 genesis_reset(hw, port);
1679
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001680 /* Clear Tx packet arbiter timeout IRQ */
1681 skge_write16(hw, B3_PA_CTRL,
1682 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1683
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001684 /* Reset the MAC */
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001685 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1686 do {
1687 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1688 if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
1689 break;
1690 } while (--retries > 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001691
1692 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001693 if (hw->phy_type != SK_PHY_XMAC) {
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001694 u32 reg = skge_read32(hw, B2_GP_IO);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001695 if (port == 0) {
1696 reg |= GP_DIR_0;
1697 reg &= ~GP_IO_0;
1698 } else {
1699 reg |= GP_DIR_2;
1700 reg &= ~GP_IO_2;
1701 }
1702 skge_write32(hw, B2_GP_IO, reg);
1703 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001704 }
1705
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001706 xm_write16(hw, port, XM_MMU_CMD,
1707 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001708 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1709
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001710 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001711}
1712
1713
1714static void genesis_get_stats(struct skge_port *skge, u64 *data)
1715{
1716 struct skge_hw *hw = skge->hw;
1717 int port = skge->port;
1718 int i;
1719 unsigned long timeout = jiffies + HZ;
1720
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001721 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001722 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1723
1724 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001725 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001726 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1727 if (time_after(jiffies, timeout))
1728 break;
1729 udelay(10);
1730 }
1731
1732 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001733 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1734 | xm_read32(hw, port, XM_TXO_OK_LO);
1735 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1736 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001737
1738 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001739 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001740}
1741
1742static void genesis_mac_intr(struct skge_hw *hw, int port)
1743{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001744 struct net_device *dev = hw->dev[port];
1745 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001746 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001747
Joe Perchesd7072042010-02-09 11:49:53 +00001748 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1749 "mac interrupt status 0x%x\n", status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001750
Stephen Hemminger501fb722007-10-16 12:15:51 -07001751 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
Joe Perches67777f92010-02-17 15:01:58 +00001752 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001753 mod_timer(&skge->link_timer, jiffies + 1);
1754 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001755
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001756 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001757 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001758 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001759 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001760}
1761
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001762static void genesis_link_up(struct skge_port *skge)
1763{
1764 struct skge_hw *hw = skge->hw;
1765 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001766 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001767 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001768
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001769 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001770
1771 /*
1772 * enabling pause frame reception is required for 1000BT
1773 * because the XMAC is not reset if the link is going down
1774 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001775 if (skge->flow_status == FLOW_STAT_NONE ||
1776 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001777 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001778 cmd |= XM_MMU_IGN_PF;
1779 else
1780 /* Enable Pause Frame Reception */
1781 cmd &= ~XM_MMU_IGN_PF;
1782
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001783 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001784
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001785 mode = xm_read32(hw, port, XM_MODE);
Joe Perches67777f92010-02-17 15:01:58 +00001786 if (skge->flow_status == FLOW_STAT_SYMMETRIC ||
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001787 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001788 /*
1789 * Configure Pause Frame Generation
1790 * Use internal and external Pause Frame Generation.
1791 * Sending pause frames is edge triggered.
1792 * Send a Pause frame with the maximum pause time if
1793 * internal oder external FIFO full condition occurs.
1794 * Send a zero pause time frame to re-start transmission.
1795 */
1796 /* XM_PAUSE_DA = '010000C28001' (default) */
1797 /* XM_MAC_PTIME = 0xffff (maximum) */
1798 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001799 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001800
1801 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001802 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001803 } else {
1804 /*
1805 * disable pause frame generation is required for 1000BT
1806 * because the XMAC is not reset if the link is going down
1807 */
1808 /* Disable Pause Mode in Mode Register */
1809 mode &= ~XM_PAUSE_MODE;
1810
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001811 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001812 }
1813
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001814 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001815
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001816 /* Turn on detection of Tx underrun */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001817 msk = xm_read16(hw, port, XM_IMSK);
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001818 msk &= ~XM_IS_TXF_UR;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001819 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001820
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001821 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001822
1823 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001824 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001825 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001826 cmd |= XM_MMU_GMII_FD;
1827
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001828 /*
1829 * Workaround BCOM Errata (#10523) for all BCom Phys
1830 * Enable Power Management after link up
1831 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001832 if (hw->phy_type == SK_PHY_BCOM) {
1833 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1834 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1835 & ~PHY_B_AC_DIS_PM);
1836 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1837 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001838
1839 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001840 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001841 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1842 skge_link_up(skge);
1843}
1844
1845
Stephen Hemminger45bada62005-06-27 11:33:12 -07001846static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001847{
1848 struct skge_hw *hw = skge->hw;
1849 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001850 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001851
Stephen Hemminger45bada62005-06-27 11:33:12 -07001852 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Joe Perchesd7072042010-02-09 11:49:53 +00001853 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1854 "phy interrupt status 0x%x\n", isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001855
1856 if (isrc & PHY_B_IS_PSE)
Joe Perchesf15063c2010-02-17 15:01:57 +00001857 pr_err("%s: uncorrectable pair swap error\n",
Stephen Hemminger45bada62005-06-27 11:33:12 -07001858 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001859
1860 /* Workaround BCom Errata:
1861 * enable and disable loopback mode if "NO HCD" occurs.
1862 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001863 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001864 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1865 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001866 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001867 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001868 ctrl & ~PHY_CT_LOOP);
1869 }
1870
Stephen Hemminger45bada62005-06-27 11:33:12 -07001871 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1872 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001873
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001874}
1875
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001876static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1877{
1878 int i;
1879
1880 gma_write16(hw, port, GM_SMI_DATA, val);
1881 gma_write16(hw, port, GM_SMI_CTRL,
1882 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1883 for (i = 0; i < PHY_RETRIES; i++) {
1884 udelay(1);
1885
1886 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1887 return 0;
1888 }
1889
Joe Perchesf15063c2010-02-17 15:01:57 +00001890 pr_warning("%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001891 return -EIO;
1892}
1893
1894static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1895{
1896 int i;
1897
1898 gma_write16(hw, port, GM_SMI_CTRL,
1899 GM_SMI_CT_PHY_AD(hw->phy_addr)
1900 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1901
1902 for (i = 0; i < PHY_RETRIES; i++) {
1903 udelay(1);
1904 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1905 goto ready;
1906 }
1907
1908 return -ETIMEDOUT;
1909 ready:
1910 *val = gma_read16(hw, port, GM_SMI_DATA);
1911 return 0;
1912}
1913
1914static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1915{
1916 u16 v = 0;
1917 if (__gm_phy_read(hw, port, reg, &v))
Joe Perchesf15063c2010-02-17 15:01:57 +00001918 pr_warning("%s: phy read timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001919 return v;
1920}
1921
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001922/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001923static void yukon_init(struct skge_hw *hw, int port)
1924{
1925 struct skge_port *skge = netdev_priv(hw->dev[port]);
1926 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001927
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001928 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001929 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001930
1931 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1932 PHY_M_EC_MAC_S_MSK);
1933 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1934
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001935 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001936
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001937 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001938 }
1939
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001940 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001941 if (skge->autoneg == AUTONEG_DISABLE)
1942 ctrl &= ~PHY_CT_ANE;
1943
1944 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001945 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001946
1947 ctrl = 0;
1948 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001949 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001950
1951 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001952 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001953 if (skge->advertising & ADVERTISED_1000baseT_Full)
1954 ct1000 |= PHY_M_1000C_AFD;
1955 if (skge->advertising & ADVERTISED_1000baseT_Half)
1956 ct1000 |= PHY_M_1000C_AHD;
1957 if (skge->advertising & ADVERTISED_100baseT_Full)
1958 adv |= PHY_M_AN_100_FD;
1959 if (skge->advertising & ADVERTISED_100baseT_Half)
1960 adv |= PHY_M_AN_100_HD;
1961 if (skge->advertising & ADVERTISED_10baseT_Full)
1962 adv |= PHY_M_AN_10_FD;
1963 if (skge->advertising & ADVERTISED_10baseT_Half)
1964 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001965
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001966 /* Set Flow-control capabilities */
1967 adv |= phy_pause_map[skge->flow_control];
1968 } else {
1969 if (skge->advertising & ADVERTISED_1000baseT_Full)
1970 adv |= PHY_M_AN_1000X_AFD;
1971 if (skge->advertising & ADVERTISED_1000baseT_Half)
1972 adv |= PHY_M_AN_1000X_AHD;
1973
1974 adv |= fiber_pause_map[skge->flow_control];
1975 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001976
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001977 /* Restart Auto-negotiation */
1978 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1979 } else {
1980 /* forced speed/duplex settings */
1981 ct1000 = PHY_M_1000C_MSE;
1982
1983 if (skge->duplex == DUPLEX_FULL)
1984 ctrl |= PHY_CT_DUP_MD;
1985
1986 switch (skge->speed) {
1987 case SPEED_1000:
1988 ctrl |= PHY_CT_SP1000;
1989 break;
1990 case SPEED_100:
1991 ctrl |= PHY_CT_SP100;
1992 break;
1993 }
1994
1995 ctrl |= PHY_CT_RESET;
1996 }
1997
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001998 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001999
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002000 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2001 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002002
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002003 /* Enable phy interrupt on autonegotiation complete (or link up) */
2004 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002005 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002006 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002007 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002008}
2009
2010static void yukon_reset(struct skge_hw *hw, int port)
2011{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002012 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2013 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2014 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2015 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2016 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002017
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002018 gma_write16(hw, port, GM_RX_CTRL,
2019 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002020 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2021}
2022
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002023/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
2024static int is_yukon_lite_a0(struct skge_hw *hw)
2025{
2026 u32 reg;
2027 int ret;
2028
2029 if (hw->chip_id != CHIP_ID_YUKON)
2030 return 0;
2031
2032 reg = skge_read32(hw, B2_FAR);
2033 skge_write8(hw, B2_FAR + 3, 0xff);
2034 ret = (skge_read8(hw, B2_FAR + 3) != 0);
2035 skge_write32(hw, B2_FAR, reg);
2036 return ret;
2037}
2038
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002039static void yukon_mac_init(struct skge_hw *hw, int port)
2040{
2041 struct skge_port *skge = netdev_priv(hw->dev[port]);
2042 int i;
2043 u32 reg;
2044 const u8 *addr = hw->dev[port]->dev_addr;
2045
2046 /* WA code for COMA mode -- set PHY reset */
2047 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002048 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2049 reg = skge_read32(hw, B2_GP_IO);
2050 reg |= GP_DIR_9 | GP_IO_9;
2051 skge_write32(hw, B2_GP_IO, reg);
2052 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002053
2054 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002055 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2056 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002057
2058 /* WA code for COMA mode -- clear PHY reset */
2059 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002060 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2061 reg = skge_read32(hw, B2_GP_IO);
2062 reg |= GP_DIR_9;
2063 reg &= ~GP_IO_9;
2064 skge_write32(hw, B2_GP_IO, reg);
2065 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002066
2067 /* Set hardware config mode */
2068 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2069 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002070 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002071
2072 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002073 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2074 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2075 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002076
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002077 if (skge->autoneg == AUTONEG_DISABLE) {
2078 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002079 gma_write16(hw, port, GM_GP_CTRL,
2080 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002081
2082 switch (skge->speed) {
2083 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002084 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002085 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002086 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002087 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002088 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002089 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002090 break;
2091 case SPEED_10:
2092 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2093 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002094 }
2095
2096 if (skge->duplex == DUPLEX_FULL)
2097 reg |= GM_GPCR_DUP_FULL;
2098 } else
2099 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002100
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002101 switch (skge->flow_control) {
2102 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002103 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002104 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2105 break;
2106 case FLOW_MODE_LOC_SEND:
2107 /* disable Rx flow-control */
2108 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002109 break;
2110 case FLOW_MODE_SYMMETRIC:
2111 case FLOW_MODE_SYM_OR_REM:
2112 /* enable Tx & Rx flow-control */
2113 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002114 }
2115
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002116 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002117 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002118
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002119 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002120
2121 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002122 reg = gma_read16(hw, port, GM_PHY_ADDR);
2123 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002124
2125 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002126 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2127 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002128
2129 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002130 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002131
2132 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002133 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002134 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2135
2136 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002137 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002138
2139 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002140 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002141 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2142 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2143 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2144
Stephen Hemminger44c7fcc2007-11-28 14:23:01 -08002145 /* configure the Serial Mode Register */
2146 reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
2147 | GM_SMOD_VLAN_ENA
2148 | IPG_DATA_VAL(IPG_DATA_DEF);
2149
2150 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002151 reg |= GM_SMOD_JUMBO_ENA;
2152
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002153 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002154
2155 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002156 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002157 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002158 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002159
2160 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002161 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2162 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2163 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002164
2165 /* Initialize Mac Fifo */
2166
2167 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002168 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002169 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002170
2171 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2172 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002173 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002174
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002175 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2176 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002177 /*
2178 * because Pause Packet Truncation in GMAC is not working
2179 * we have to increase the Flush Threshold to 64 bytes
2180 * in order to flush pause packets in Rx FIFO on Yukon-1
2181 */
2182 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002183
2184 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002185 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2186 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002187}
2188
Stephen Hemminger355ec572005-11-08 10:33:43 -08002189/* Go into power down mode */
2190static void yukon_suspend(struct skge_hw *hw, int port)
2191{
2192 u16 ctrl;
2193
2194 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2195 ctrl |= PHY_M_PC_POL_R_DIS;
2196 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2197
2198 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2199 ctrl |= PHY_CT_RESET;
2200 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2201
2202 /* switch IEEE compatible power down mode on */
2203 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2204 ctrl |= PHY_CT_PDOWN;
2205 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2206}
2207
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002208static void yukon_stop(struct skge_port *skge)
2209{
2210 struct skge_hw *hw = skge->hw;
2211 int port = skge->port;
2212
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002213 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2214 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002215
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002216 gma_write16(hw, port, GM_GP_CTRL,
2217 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002218 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002219 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002220
Stephen Hemminger355ec572005-11-08 10:33:43 -08002221 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002222
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002223 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002224 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2225 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002226}
2227
2228static void yukon_get_stats(struct skge_port *skge, u64 *data)
2229{
2230 struct skge_hw *hw = skge->hw;
2231 int port = skge->port;
2232 int i;
2233
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002234 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2235 | gma_read32(hw, port, GM_TXO_OK_LO);
2236 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2237 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002238
2239 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002240 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002241 skge_stats[i].gma_offset);
2242}
2243
2244static void yukon_mac_intr(struct skge_hw *hw, int port)
2245{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002246 struct net_device *dev = hw->dev[port];
2247 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002248 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002249
Joe Perchesd7072042010-02-09 11:49:53 +00002250 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2251 "mac interrupt status 0x%x\n", status);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002252
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002253 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002254 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002255 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002256 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002257
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002258 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002259 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002260 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002261 }
2262
2263}
2264
2265static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2266{
Stephen Hemminger95566062005-06-27 11:33:02 -07002267 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002268 case PHY_M_PS_SPEED_1000:
2269 return SPEED_1000;
2270 case PHY_M_PS_SPEED_100:
2271 return SPEED_100;
2272 default:
2273 return SPEED_10;
2274 }
2275}
2276
2277static void yukon_link_up(struct skge_port *skge)
2278{
2279 struct skge_hw *hw = skge->hw;
2280 int port = skge->port;
2281 u16 reg;
2282
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002283 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002284 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002285
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002286 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002287 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2288 reg |= GM_GPCR_DUP_FULL;
2289
2290 /* enable Rx/Tx */
2291 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002292 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002293
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002294 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002295 skge_link_up(skge);
2296}
2297
2298static void yukon_link_down(struct skge_port *skge)
2299{
2300 struct skge_hw *hw = skge->hw;
2301 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002302 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002303
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002304 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2305 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2306 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002307
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002308 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2309 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2310 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002311 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002312 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002313 }
2314
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002315 skge_link_down(skge);
2316
2317 yukon_init(hw, port);
2318}
2319
2320static void yukon_phy_intr(struct skge_port *skge)
2321{
2322 struct skge_hw *hw = skge->hw;
2323 int port = skge->port;
2324 const char *reason = NULL;
2325 u16 istatus, phystat;
2326
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002327 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2328 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002329
Joe Perchesd7072042010-02-09 11:49:53 +00002330 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2331 "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002332
2333 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002334 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002335 & PHY_M_AN_RF) {
2336 reason = "remote fault";
2337 goto failed;
2338 }
2339
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002340 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002341 reason = "master/slave fault";
2342 goto failed;
2343 }
2344
2345 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2346 reason = "speed/duplex";
2347 goto failed;
2348 }
2349
2350 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2351 ? DUPLEX_FULL : DUPLEX_HALF;
2352 skge->speed = yukon_speed(hw, phystat);
2353
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002354 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2355 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2356 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002357 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002358 break;
2359 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002360 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002361 break;
2362 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002363 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002364 break;
2365 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002366 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002367 }
2368
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002369 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002370 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002371 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002372 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002373 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002374 yukon_link_up(skge);
2375 return;
2376 }
2377
2378 if (istatus & PHY_M_IS_LSP_CHANGE)
2379 skge->speed = yukon_speed(hw, phystat);
2380
2381 if (istatus & PHY_M_IS_DUP_CHANGE)
2382 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2383 if (istatus & PHY_M_IS_LST_CHANGE) {
2384 if (phystat & PHY_M_PS_LINK_UP)
2385 yukon_link_up(skge);
2386 else
2387 yukon_link_down(skge);
2388 }
2389 return;
2390 failed:
Joe Perchesf15063c2010-02-17 15:01:57 +00002391 pr_err("%s: autonegotiation failed (%s)\n", skge->netdev->name, reason);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002392
2393 /* XXX restart autonegotiation? */
2394}
2395
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002396static void skge_phy_reset(struct skge_port *skge)
2397{
2398 struct skge_hw *hw = skge->hw;
2399 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002400 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002401
2402 netif_stop_queue(skge->netdev);
2403 netif_carrier_off(skge->netdev);
2404
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002405 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002406 if (hw->chip_id == CHIP_ID_GENESIS) {
2407 genesis_reset(hw, port);
2408 genesis_mac_init(hw, port);
2409 } else {
2410 yukon_reset(hw, port);
2411 yukon_init(hw, port);
2412 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002413 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002414
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08002415 skge_set_multicast(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002416}
2417
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002418/* Basic MII support */
2419static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2420{
2421 struct mii_ioctl_data *data = if_mii(ifr);
2422 struct skge_port *skge = netdev_priv(dev);
2423 struct skge_hw *hw = skge->hw;
2424 int err = -EOPNOTSUPP;
2425
2426 if (!netif_running(dev))
2427 return -ENODEV; /* Phy still in reset */
2428
Joe Perches67777f92010-02-17 15:01:58 +00002429 switch (cmd) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002430 case SIOCGMIIPHY:
2431 data->phy_id = hw->phy_addr;
2432
2433 /* fallthru */
2434 case SIOCGMIIREG: {
2435 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002436 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002437 if (hw->chip_id == CHIP_ID_GENESIS)
2438 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2439 else
2440 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002441 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002442 data->val_out = val;
2443 break;
2444 }
2445
2446 case SIOCSMIIREG:
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002447 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002448 if (hw->chip_id == CHIP_ID_GENESIS)
2449 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2450 data->val_in);
2451 else
2452 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2453 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002454 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002455 break;
2456 }
2457 return err;
2458}
2459
Linus Torvalds279e1da2007-11-15 08:44:36 -08002460static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002461{
2462 u32 end;
2463
Linus Torvalds279e1da2007-11-15 08:44:36 -08002464 start /= 8;
2465 len /= 8;
2466 end = start + len - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002467
2468 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2469 skge_write32(hw, RB_ADDR(q, RB_START), start);
2470 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2471 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002472 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002473
2474 if (q == Q_R1 || q == Q_R2) {
2475 /* Set thresholds on receive queue's */
Linus Torvalds279e1da2007-11-15 08:44:36 -08002476 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2477 start + (2*len)/3);
2478 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2479 start + (len/3));
2480 } else {
2481 /* Enable store & forward on Tx queue's because
2482 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2483 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002484 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002485 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002486
2487 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2488}
2489
2490/* Setup Bus Memory Interface */
2491static void skge_qset(struct skge_port *skge, u16 q,
2492 const struct skge_element *e)
2493{
2494 struct skge_hw *hw = skge->hw;
2495 u32 watermark = 0x600;
2496 u64 base = skge->dma + (e->desc - skge->mem);
2497
2498 /* optimization to reduce window on 32bit/33mhz */
2499 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2500 watermark /= 2;
2501
2502 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2503 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2504 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2505 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2506}
2507
2508static int skge_up(struct net_device *dev)
2509{
2510 struct skge_port *skge = netdev_priv(dev);
2511 struct skge_hw *hw = skge->hw;
2512 int port = skge->port;
Linus Torvalds279e1da2007-11-15 08:44:36 -08002513 u32 chunk, ram_addr;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002514 size_t rx_size, tx_size;
2515 int err;
2516
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002517 if (!is_valid_ether_addr(dev->dev_addr))
2518 return -EINVAL;
2519
Joe Perchesd7072042010-02-09 11:49:53 +00002520 netif_info(skge, ifup, skge->netdev, "enabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002521
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002522 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002523 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002524 else
2525 skge->rx_buf_size = RX_BUF_SIZE;
2526
2527
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002528 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2529 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2530 skge->mem_size = tx_size + rx_size;
2531 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2532 if (!skge->mem)
2533 return -ENOMEM;
2534
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002535 BUG_ON(skge->dma & 7);
2536
2537 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002538 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002539 err = -EINVAL;
2540 goto free_pci_mem;
2541 }
2542
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002543 memset(skge->mem, 0, skge->mem_size);
2544
Stephen Hemminger203babb2006-03-21 10:57:05 -08002545 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2546 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002547 goto free_pci_mem;
2548
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002549 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002550 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002551 goto free_rx_ring;
2552
Stephen Hemminger203babb2006-03-21 10:57:05 -08002553 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2554 skge->dma + rx_size);
2555 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002556 goto free_rx_ring;
2557
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002558 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002559 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002560 if (hw->chip_id == CHIP_ID_GENESIS)
2561 genesis_mac_init(hw, port);
2562 else
2563 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002564 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002565
Stephen Hemminger29816d92007-11-26 11:54:48 -08002566 /* Configure RAMbuffers - equally between ports and tx/rx */
2567 chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002568 ram_addr = hw->ram_offset + 2 * chunk * port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002569
Linus Torvalds279e1da2007-11-15 08:44:36 -08002570 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002571 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002572
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002573 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002574 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002575 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2576
2577 /* Start receiver BMU */
2578 wmb();
2579 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002580 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002581
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002582 spin_lock_irq(&hw->hw_lock);
2583 hw->intr_mask |= portmask[port];
2584 skge_write32(hw, B0_IMSK, hw->intr_mask);
2585 spin_unlock_irq(&hw->hw_lock);
2586
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002587 napi_enable(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002588 return 0;
2589
2590 free_rx_ring:
2591 skge_rx_clean(skge);
2592 kfree(skge->rx_ring.start);
2593 free_pci_mem:
2594 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002595 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002596
2597 return err;
2598}
2599
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002600/* stop receiver */
2601static void skge_rx_stop(struct skge_hw *hw, int port)
2602{
2603 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2604 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2605 RB_RST_SET|RB_DIS_OP_MD);
2606 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2607}
2608
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002609static int skge_down(struct net_device *dev)
2610{
2611 struct skge_port *skge = netdev_priv(dev);
2612 struct skge_hw *hw = skge->hw;
2613 int port = skge->port;
2614
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002615 if (skge->mem == NULL)
2616 return 0;
2617
Joe Perchesd7072042010-02-09 11:49:53 +00002618 netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002619
Michal Schmidtd119b392009-04-14 15:16:55 -07002620 netif_tx_disable(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002621
Stephen Hemminger64f6b642006-09-23 21:25:28 -07002622 if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002623 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002624
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002625 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002626 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002627
2628 spin_lock_irq(&hw->hw_lock);
2629 hw->intr_mask &= ~portmask[port];
2630 skge_write32(hw, B0_IMSK, hw->intr_mask);
2631 spin_unlock_irq(&hw->hw_lock);
2632
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002633 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2634 if (hw->chip_id == CHIP_ID_GENESIS)
2635 genesis_stop(skge);
2636 else
2637 yukon_stop(skge);
2638
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002639 /* Stop transmitter */
2640 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2641 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2642 RB_RST_SET|RB_DIS_OP_MD);
2643
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002644
2645 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002646 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002647 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2648
2649 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002650 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2651 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002652
2653 /* Reset PCI FIFO */
2654 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2655 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2656
2657 /* Reset the RAM Buffer async Tx queue */
2658 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002659
2660 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002661
2662 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002663 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2664 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002665 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002666 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2667 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002668 }
2669
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002670 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002671
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002672 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002673 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002674 netif_tx_unlock_bh(dev);
2675
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002676 skge_rx_clean(skge);
2677
2678 kfree(skge->rx_ring.start);
2679 kfree(skge->tx_ring.start);
2680 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002681 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002682 return 0;
2683}
2684
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002685static inline int skge_avail(const struct skge_ring *ring)
2686{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002687 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002688 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2689 + (ring->to_clean - ring->to_use) - 1;
2690}
2691
Stephen Hemminger613573252009-08-31 19:50:58 +00002692static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
2693 struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002694{
2695 struct skge_port *skge = netdev_priv(dev);
2696 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002697 struct skge_element *e;
2698 struct skge_tx_desc *td;
2699 int i;
2700 u32 control, len;
2701 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002702
Herbert Xu5b057c62006-06-23 02:06:41 -07002703 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002704 return NETDEV_TX_OK;
2705
Stephen Hemminger513f5332006-09-01 15:53:49 -07002706 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002707 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002708
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002709 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002710 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002711 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002712 e->skb = skb;
2713 len = skb_headlen(skb);
2714 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002715 dma_unmap_addr_set(e, mapaddr, map);
2716 dma_unmap_len_set(e, maplen, len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002717
2718 td->dma_lo = map;
2719 td->dma_hi = map >> 32;
2720
Patrick McHardy84fa7932006-08-29 16:44:56 -07002721 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michał Mirosław0d0b1672010-12-14 15:24:08 +00002722 const int offset = skb_checksum_start_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002723
2724 /* This seems backwards, but it is what the sk98lin
2725 * does. Looks like hardware is wrong?
2726 */
Joe Perches8e95a202009-12-03 07:58:21 +00002727 if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
Joe Perches67777f92010-02-17 15:01:58 +00002728 hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002729 control = BMU_TCP_CHECK;
2730 else
2731 control = BMU_UDP_CHECK;
2732
2733 td->csum_offs = 0;
2734 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002735 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002736 } else
2737 control = BMU_CHECK;
2738
2739 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
Joe Perches67777f92010-02-17 15:01:58 +00002740 control |= BMU_EOF | BMU_IRQ_EOF;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002741 else {
2742 struct skge_tx_desc *tf = td;
2743
2744 control |= BMU_STFWD;
2745 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2746 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2747
2748 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2749 frag->size, PCI_DMA_TODEVICE);
2750
2751 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002752 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002753 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002754 BUG_ON(tf->control & BMU_OWN);
2755
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002756 tf->dma_lo = map;
2757 tf->dma_hi = (u64) map >> 32;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002758 dma_unmap_addr_set(e, mapaddr, map);
2759 dma_unmap_len_set(e, maplen, frag->size);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002760
2761 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2762 }
2763 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2764 }
2765 /* Make sure all the descriptors written */
2766 wmb();
2767 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2768 wmb();
2769
2770 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2771
Joe Perchesd7072042010-02-09 11:49:53 +00002772 netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
2773 "tx queued, slot %td, len %d\n",
2774 e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002775
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002776 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002777 smp_wmb();
2778
Stephen Hemminger9db96472006-06-06 10:11:12 -07002779 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Joe Perchesf15063c2010-02-17 15:01:57 +00002780 netdev_dbg(dev, "transmit queue full\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002781 netif_stop_queue(dev);
2782 }
2783
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002784 return NETDEV_TX_OK;
2785}
2786
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002787
2788/* Free resources associated with this reing element */
2789static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2790 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002791{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002792 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002793
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002794 /* skb header vs. fragment */
2795 if (control & BMU_STF)
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002796 pci_unmap_single(pdev, dma_unmap_addr(e, mapaddr),
2797 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002798 PCI_DMA_TODEVICE);
2799 else
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002800 pci_unmap_page(pdev, dma_unmap_addr(e, mapaddr),
2801 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002802 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002803
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002804 if (control & BMU_EOF) {
Joe Perchesd7072042010-02-09 11:49:53 +00002805 netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
2806 "tx done slot %td\n", e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002807
Stephen Hemminger513f5332006-09-01 15:53:49 -07002808 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002809 }
2810}
2811
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002812/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002813static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002814{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002815 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002816 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002817
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002818 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2819 struct skge_tx_desc *td = e->desc;
2820 skge_tx_free(skge, e, td->control);
2821 td->control = 0;
2822 }
2823
2824 skge->tx_ring.to_clean = e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002825}
2826
2827static void skge_tx_timeout(struct net_device *dev)
2828{
2829 struct skge_port *skge = netdev_priv(dev);
2830
Joe Perchesd7072042010-02-09 11:49:53 +00002831 netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002832
2833 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002834 skge_tx_clean(dev);
Michal Schmidtd119b392009-04-14 15:16:55 -07002835 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002836}
2837
2838static int skge_change_mtu(struct net_device *dev, int new_mtu)
2839{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002840 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002841
Stephen Hemminger95566062005-06-27 11:33:02 -07002842 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002843 return -EINVAL;
2844
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002845 if (!netif_running(dev)) {
2846 dev->mtu = new_mtu;
2847 return 0;
2848 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002849
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002850 skge_down(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002851
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002852 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002853
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002854 err = skge_up(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002855 if (err)
2856 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002857
2858 return err;
2859}
2860
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002861static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2862
2863static void genesis_add_filter(u8 filter[8], const u8 *addr)
2864{
2865 u32 crc, bit;
2866
2867 crc = ether_crc_le(ETH_ALEN, addr);
2868 bit = ~crc & 0x3f;
2869 filter[bit/8] |= 1 << (bit%8);
2870}
2871
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002872static void genesis_set_multicast(struct net_device *dev)
2873{
2874 struct skge_port *skge = netdev_priv(dev);
2875 struct skge_hw *hw = skge->hw;
2876 int port = skge->port;
Jiri Pirko22bedad2010-04-01 21:22:57 +00002877 struct netdev_hw_addr *ha;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002878 u32 mode;
2879 u8 filter[8];
2880
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002881 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002882 mode |= XM_MD_ENA_HASH;
2883 if (dev->flags & IFF_PROMISC)
2884 mode |= XM_MD_ENA_PROM;
2885 else
2886 mode &= ~XM_MD_ENA_PROM;
2887
2888 if (dev->flags & IFF_ALLMULTI)
2889 memset(filter, 0xff, sizeof(filter));
2890 else {
2891 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002892
Joe Perches8e95a202009-12-03 07:58:21 +00002893 if (skge->flow_status == FLOW_STAT_REM_SEND ||
2894 skge->flow_status == FLOW_STAT_SYMMETRIC)
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002895 genesis_add_filter(filter, pause_mc_addr);
2896
Jiri Pirko22bedad2010-04-01 21:22:57 +00002897 netdev_for_each_mc_addr(ha, dev)
2898 genesis_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002899 }
2900
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002901 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002902 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002903}
2904
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002905static void yukon_add_filter(u8 filter[8], const u8 *addr)
2906{
2907 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2908 filter[bit/8] |= 1 << (bit%8);
2909}
2910
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002911static void yukon_set_multicast(struct net_device *dev)
2912{
2913 struct skge_port *skge = netdev_priv(dev);
2914 struct skge_hw *hw = skge->hw;
2915 int port = skge->port;
Jiri Pirko22bedad2010-04-01 21:22:57 +00002916 struct netdev_hw_addr *ha;
Joe Perches8e95a202009-12-03 07:58:21 +00002917 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
2918 skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002919 u16 reg;
2920 u8 filter[8];
2921
2922 memset(filter, 0, sizeof(filter));
2923
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002924 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002925 reg |= GM_RXCR_UCF_ENA;
2926
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002927 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002928 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2929 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2930 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002931 else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002932 reg &= ~GM_RXCR_MCF_ENA;
2933 else {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002934 reg |= GM_RXCR_MCF_ENA;
2935
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002936 if (rx_pause)
2937 yukon_add_filter(filter, pause_mc_addr);
2938
Jiri Pirko22bedad2010-04-01 21:22:57 +00002939 netdev_for_each_mc_addr(ha, dev)
2940 yukon_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002941 }
2942
2943
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002944 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002945 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002946 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002947 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002948 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002949 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002950 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002951 (u16)filter[6] | ((u16)filter[7] << 8));
2952
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002953 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002954}
2955
Stephen Hemminger383181a2005-09-19 15:37:16 -07002956static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2957{
2958 if (hw->chip_id == CHIP_ID_GENESIS)
2959 return status >> XMR_FS_LEN_SHIFT;
2960 else
2961 return status >> GMR_FS_LEN_SHIFT;
2962}
2963
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002964static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2965{
2966 if (hw->chip_id == CHIP_ID_GENESIS)
2967 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2968 else
2969 return (status & GMR_FS_ANY_ERR) ||
2970 (status & GMR_FS_RX_OK) == 0;
2971}
2972
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08002973static void skge_set_multicast(struct net_device *dev)
2974{
2975 struct skge_port *skge = netdev_priv(dev);
2976 struct skge_hw *hw = skge->hw;
2977
2978 if (hw->chip_id == CHIP_ID_GENESIS)
2979 genesis_set_multicast(dev);
2980 else
2981 yukon_set_multicast(dev);
2982
2983}
2984
Stephen Hemminger383181a2005-09-19 15:37:16 -07002985
2986/* Get receive buffer from descriptor.
2987 * Handles copy of small buffers and reallocation failures
2988 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002989static struct sk_buff *skge_rx_get(struct net_device *dev,
2990 struct skge_element *e,
2991 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002992{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002993 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002994 struct sk_buff *skb;
2995 u16 len = control & BMU_BBC;
2996
Joe Perchesd7072042010-02-09 11:49:53 +00002997 netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
2998 "rx slot %td status 0x%x len %d\n",
2999 e - skge->rx_ring.start, status, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003000
3001 if (len > skge->rx_buf_size)
3002 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003003
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003004 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003005 goto error;
3006
3007 if (bad_phy_status(skge->hw, status))
3008 goto error;
3009
3010 if (phy_length(skge->hw, status) != len)
3011 goto error;
3012
3013 if (len < RX_COPY_THRESHOLD) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00003014 skb = netdev_alloc_skb_ip_align(dev, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003015 if (!skb)
3016 goto resubmit;
3017
Stephen Hemminger383181a2005-09-19 15:37:16 -07003018 pci_dma_sync_single_for_cpu(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003019 dma_unmap_addr(e, mapaddr),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003020 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003021 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003022 pci_dma_sync_single_for_device(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003023 dma_unmap_addr(e, mapaddr),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003024 len, PCI_DMA_FROMDEVICE);
3025 skge_rx_reuse(e, skge->rx_buf_size);
3026 } else {
3027 struct sk_buff *nskb;
Eric Dumazet89d71a62009-10-13 05:34:20 +00003028
3029 nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003030 if (!nskb)
3031 goto resubmit;
3032
3033 pci_unmap_single(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003034 dma_unmap_addr(e, mapaddr),
3035 dma_unmap_len(e, maplen),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003036 PCI_DMA_FROMDEVICE);
3037 skb = e->skb;
Joe Perches67777f92010-02-17 15:01:58 +00003038 prefetch(skb->data);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003039 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3040 }
3041
3042 skb_put(skb, len);
Michał Mirosławe92702b2011-03-31 01:01:35 +00003043
3044 if (dev->features & NETIF_F_RXCSUM) {
Stephen Hemminger383181a2005-09-19 15:37:16 -07003045 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003046 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003047 }
3048
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003049 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003050
3051 return skb;
3052error:
3053
Joe Perchesd7072042010-02-09 11:49:53 +00003054 netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
3055 "rx err, slot %td control 0x%x status 0x%x\n",
3056 e - skge->rx_ring.start, control, status);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003057
3058 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003059 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003060 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003061 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003062 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003063 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003064 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003065 } else {
3066 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003067 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003068 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003069 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003070 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003071 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003072 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003073
Stephen Hemminger383181a2005-09-19 15:37:16 -07003074resubmit:
3075 skge_rx_reuse(e, skge->rx_buf_size);
3076 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003077}
3078
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003079/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003080static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003081{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003082 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003083 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003084 struct skge_element *e;
3085
Stephen Hemminger513f5332006-09-01 15:53:49 -07003086 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003087
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003088 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003089 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003090
Stephen Hemminger992c9622007-03-16 14:01:30 -07003091 if (control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003092 break;
3093
Stephen Hemminger992c9622007-03-16 14:01:30 -07003094 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003095 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003096 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003097
Stephen Hemminger992c9622007-03-16 14:01:30 -07003098 /* Can run lockless until we need to synchronize to restart queue. */
3099 smp_mb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003100
Stephen Hemminger992c9622007-03-16 14:01:30 -07003101 if (unlikely(netif_queue_stopped(dev) &&
3102 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3103 netif_tx_lock(dev);
3104 if (unlikely(netif_queue_stopped(dev) &&
3105 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3106 netif_wake_queue(dev);
3107
3108 }
3109 netif_tx_unlock(dev);
3110 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003111}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003112
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003113static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003114{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003115 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3116 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003117 struct skge_hw *hw = skge->hw;
3118 struct skge_ring *ring = &skge->rx_ring;
3119 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003120 int work_done = 0;
3121
Stephen Hemminger513f5332006-09-01 15:53:49 -07003122 skge_tx_done(dev);
3123
3124 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3125
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003126 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003127 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003128 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003129 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003130
3131 rmb();
3132 control = rd->control;
3133 if (control & BMU_OWN)
3134 break;
3135
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003136 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003137 if (likely(skb)) {
Eric Dumazet86cac582010-08-31 18:25:32 +00003138 napi_gro_receive(napi, skb);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003139 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003140 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003141 }
3142 ring->to_clean = e;
3143
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003144 /* restart receiver */
3145 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003146 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003147
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003148 if (work_done < to_do) {
Marin Mitov6ef29772008-03-23 10:20:09 +02003149 unsigned long flags;
Jeff Garzikf0c88f92008-03-25 23:53:24 -04003150
Eric Dumazet86cac582010-08-31 18:25:32 +00003151 napi_gro_flush(napi);
Marin Mitov6ef29772008-03-23 10:20:09 +02003152 spin_lock_irqsave(&hw->hw_lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -08003153 __napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003154 hw->intr_mask |= napimask[skge->port];
3155 skge_write32(hw, B0_IMSK, hw->intr_mask);
3156 skge_read32(hw, B0_IMSK);
Marin Mitov6ef29772008-03-23 10:20:09 +02003157 spin_unlock_irqrestore(&hw->hw_lock, flags);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003158 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003159
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003160 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003161}
3162
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003163/* Parity errors seem to happen when Genesis is connected to a switch
3164 * with no other ports present. Heartbeat error??
3165 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003166static void skge_mac_parity(struct skge_hw *hw, int port)
3167{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003168 struct net_device *dev = hw->dev[port];
3169
Stephen Hemmingerda007722007-10-16 12:15:52 -07003170 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003171
3172 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003173 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003174 MFF_CLR_PERR);
3175 else
3176 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003177 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003178 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003179 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3180}
3181
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003182static void skge_mac_intr(struct skge_hw *hw, int port)
3183{
Stephen Hemminger95566062005-06-27 11:33:02 -07003184 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003185 genesis_mac_intr(hw, port);
3186 else
3187 yukon_mac_intr(hw, port);
3188}
3189
3190/* Handle device specific framing and timeout interrupts */
3191static void skge_error_irq(struct skge_hw *hw)
3192{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003193 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003194 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3195
3196 if (hw->chip_id == CHIP_ID_GENESIS) {
3197 /* clear xmac errors */
3198 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003199 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003200 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003201 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003202 } else {
3203 /* Timestamp (unused) overflow */
3204 if (hwstatus & IS_IRQ_TIST_OV)
3205 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003206 }
3207
3208 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003209 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003210 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3211 }
3212
3213 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003214 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003215 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3216 }
3217
3218 if (hwstatus & IS_M1_PAR_ERR)
3219 skge_mac_parity(hw, 0);
3220
3221 if (hwstatus & IS_M2_PAR_ERR)
3222 skge_mac_parity(hw, 1);
3223
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003224 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003225 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3226 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003227 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003228 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003229
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003230 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003231 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3232 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003233 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003234 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003235
3236 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003237 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003238
Stephen Hemminger1479d132007-02-02 08:22:52 -08003239 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3240 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003241
Stephen Hemminger1479d132007-02-02 08:22:52 -08003242 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3243 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003244
3245 /* Write the error bits back to clear them. */
3246 pci_status &= PCI_STATUS_ERROR_BITS;
3247 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003248 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003249 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003250 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003251 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003252
Stephen Hemminger050ec182005-08-16 14:00:54 -07003253 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003254 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3255 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003256 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003257 hw->intr_mask &= ~IS_HW_ERR;
3258 }
3259 }
3260}
3261
3262/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003263 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003264 * because accessing phy registers requires spin wait which might
3265 * cause excess interrupt latency.
3266 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003267static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003268{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003269 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003270 int port;
3271
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003272 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003273 struct net_device *dev = hw->dev[port];
3274
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003275 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003276 struct skge_port *skge = netdev_priv(dev);
3277
3278 spin_lock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003279 if (hw->chip_id != CHIP_ID_GENESIS)
3280 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003281 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003282 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003283 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003284 }
3285 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003286
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003287 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003288 hw->intr_mask |= IS_EXT_REG;
3289 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003290 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003291 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003292}
3293
David Howells7d12e782006-10-05 14:55:46 +01003294static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003295{
3296 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003297 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003298 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003299
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003300 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003301 /* Reading this register masks IRQ */
3302 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003303 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003304 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003305
Stephen Hemminger29365c92006-09-01 15:53:48 -07003306 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003307 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003308 if (status & IS_EXT_REG) {
3309 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003310 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003311 }
3312
Stephen Hemminger513f5332006-09-01 15:53:49 -07003313 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003314 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003315 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003316 napi_schedule(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003317 }
3318
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003319 if (status & IS_PA_TO_TX1)
3320 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3321
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003322 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003323 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003324 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3325 }
3326
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003327
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003328 if (status & IS_MAC1)
3329 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003330
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003331 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003332 struct skge_port *skge = netdev_priv(hw->dev[1]);
3333
Stephen Hemminger513f5332006-09-01 15:53:49 -07003334 if (status & (IS_XA2_F|IS_R2_F)) {
3335 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003336 napi_schedule(&skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003337 }
3338
3339 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003340 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003341 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3342 }
3343
3344 if (status & IS_PA_TO_TX2)
3345 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3346
3347 if (status & IS_MAC2)
3348 skge_mac_intr(hw, 1);
3349 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003350
3351 if (status & IS_HW_ERR)
3352 skge_error_irq(hw);
3353
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003354 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003355 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003356out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003357 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003358
Stephen Hemminger29365c92006-09-01 15:53:48 -07003359 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003360}
3361
3362#ifdef CONFIG_NET_POLL_CONTROLLER
3363static void skge_netpoll(struct net_device *dev)
3364{
3365 struct skge_port *skge = netdev_priv(dev);
3366
3367 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003368 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003369 enable_irq(dev->irq);
3370}
3371#endif
3372
3373static int skge_set_mac_address(struct net_device *dev, void *p)
3374{
3375 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003376 struct skge_hw *hw = skge->hw;
3377 unsigned port = skge->port;
3378 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003379 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003380
3381 if (!is_valid_ether_addr(addr->sa_data))
3382 return -EADDRNOTAVAIL;
3383
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003384 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003385
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003386 if (!netif_running(dev)) {
3387 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3388 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3389 } else {
3390 /* disable Rx */
3391 spin_lock_bh(&hw->phy_lock);
3392 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3393 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003394
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003395 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3396 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003397
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003398 if (hw->chip_id == CHIP_ID_GENESIS)
3399 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3400 else {
3401 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3402 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3403 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003404
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003405 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3406 spin_unlock_bh(&hw->phy_lock);
3407 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003408
3409 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003410}
3411
3412static const struct {
3413 u8 id;
3414 const char *name;
3415} skge_chips[] = {
3416 { CHIP_ID_GENESIS, "Genesis" },
3417 { CHIP_ID_YUKON, "Yukon" },
3418 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3419 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003420};
3421
3422static const char *skge_board_name(const struct skge_hw *hw)
3423{
3424 int i;
3425 static char buf[16];
3426
3427 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3428 if (skge_chips[i].id == hw->chip_id)
3429 return skge_chips[i].name;
3430
3431 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3432 return buf;
3433}
3434
3435
3436/*
3437 * Setup the board data structure, but don't bring up
3438 * the port(s)
3439 */
3440static int skge_reset(struct skge_hw *hw)
3441{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003442 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003443 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003444 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003445 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003446
3447 ctst = skge_read16(hw, B0_CTST);
3448
3449 /* do a SW reset */
3450 skge_write8(hw, B0_CTST, CS_RST_SET);
3451 skge_write8(hw, B0_CTST, CS_RST_CLR);
3452
3453 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003454 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3455 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003456
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003457 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3458 pci_write_config_word(hw->pdev, PCI_STATUS,
3459 pci_status | PCI_STATUS_ERROR_BITS);
3460 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003461 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3462
3463 /* restore CLK_RUN bits (for Yukon-Lite) */
3464 skge_write16(hw, B0_CTST,
3465 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3466
3467 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003468 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003469 pmd_type = skge_read8(hw, B2_PMD_TYP);
3470 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003471
Stephen Hemminger95566062005-06-27 11:33:02 -07003472 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003473 case CHIP_ID_GENESIS:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003474 switch (hw->phy_type) {
3475 case SK_PHY_XMAC:
3476 hw->phy_addr = PHY_ADDR_XMAC;
3477 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003478 case SK_PHY_BCOM:
3479 hw->phy_addr = PHY_ADDR_BCOM;
3480 break;
3481 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003482 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3483 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003484 return -EOPNOTSUPP;
3485 }
3486 break;
3487
3488 case CHIP_ID_YUKON:
3489 case CHIP_ID_YUKON_LITE:
3490 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003491 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003492 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003493
3494 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003495 break;
3496
3497 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003498 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3499 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003500 return -EOPNOTSUPP;
3501 }
3502
Stephen Hemminger981d0372005-06-27 11:33:06 -07003503 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3504 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3505 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003506
3507 /* read the adapters RAM size */
3508 t8 = skge_read8(hw, B2_E_0);
3509 if (hw->chip_id == CHIP_ID_GENESIS) {
3510 if (t8 == 3) {
3511 /* special case: 4 x 64k x 36, offset = 0x80000 */
Linus Torvalds279e1da2007-11-15 08:44:36 -08003512 hw->ram_size = 0x100000;
3513 hw->ram_offset = 0x80000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003514 } else
3515 hw->ram_size = t8 * 512;
Joe Perches67777f92010-02-17 15:01:58 +00003516 } else if (t8 == 0)
Linus Torvalds279e1da2007-11-15 08:44:36 -08003517 hw->ram_size = 0x20000;
3518 else
3519 hw->ram_size = t8 * 4096;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003520
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003521 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003522
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003523 /* Use PHY IRQ for all but fiber based Genesis board */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003524 if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
3525 hw->intr_mask |= IS_EXT_REG;
3526
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003527 if (hw->chip_id == CHIP_ID_GENESIS)
3528 genesis_init(hw);
3529 else {
3530 /* switch power to VCC (WA for VAUX problem) */
3531 skge_write8(hw, B0_POWER_CTRL,
3532 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003533
Stephen Hemminger050ec182005-08-16 14:00:54 -07003534 /* avoid boards with stuck Hardware error bits */
3535 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3536 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003537 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003538 hw->intr_mask &= ~IS_HW_ERR;
3539 }
3540
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003541 /* Clear PHY COMA */
3542 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3543 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3544 reg &= ~PCI_PHY_COMA;
3545 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3546 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3547
3548
Stephen Hemminger981d0372005-06-27 11:33:06 -07003549 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003550 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3551 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003552 }
3553 }
3554
3555 /* turn off hardware timer (unused) */
3556 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3557 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3558 skge_write8(hw, B0_LED, LED_STAT_ON);
3559
3560 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003561 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003562 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003563
3564 /* Initialize ram interface */
3565 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3566
3567 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3568 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3569 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3570 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3571 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3572 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3573 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3574 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3575 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3576 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3577 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3578 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3579
3580 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3581
3582 /* Set interrupt moderation for Transmit only
3583 * Receive interrupts avoided by NAPI
3584 */
3585 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3586 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3587 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3588
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003589 skge_write32(hw, B0_IMSK, hw->intr_mask);
3590
Stephen Hemminger981d0372005-06-27 11:33:06 -07003591 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003592 if (hw->chip_id == CHIP_ID_GENESIS)
3593 genesis_reset(hw, i);
3594 else
3595 yukon_reset(hw, i);
3596 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003597
3598 return 0;
3599}
3600
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003601
3602#ifdef CONFIG_SKGE_DEBUG
3603
3604static struct dentry *skge_debug;
3605
3606static int skge_debug_show(struct seq_file *seq, void *v)
3607{
3608 struct net_device *dev = seq->private;
3609 const struct skge_port *skge = netdev_priv(dev);
3610 const struct skge_hw *hw = skge->hw;
3611 const struct skge_element *e;
3612
3613 if (!netif_running(dev))
3614 return -ENETDOWN;
3615
3616 seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
3617 skge_read32(hw, B0_IMSK));
3618
3619 seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
3620 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
3621 const struct skge_tx_desc *t = e->desc;
3622 seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
3623 t->control, t->dma_hi, t->dma_lo, t->status,
3624 t->csum_offs, t->csum_write, t->csum_start);
3625 }
3626
Frans Pop2381a552010-03-24 07:57:36 +00003627 seq_printf(seq, "\nRx Ring:\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003628 for (e = skge->rx_ring.to_clean; ; e = e->next) {
3629 const struct skge_rx_desc *r = e->desc;
3630
3631 if (r->control & BMU_OWN)
3632 break;
3633
3634 seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
3635 r->control, r->dma_hi, r->dma_lo, r->status,
3636 r->timestamp, r->csum1, r->csum1_start);
3637 }
3638
3639 return 0;
3640}
3641
3642static int skge_debug_open(struct inode *inode, struct file *file)
3643{
3644 return single_open(file, skge_debug_show, inode->i_private);
3645}
3646
3647static const struct file_operations skge_debug_fops = {
3648 .owner = THIS_MODULE,
3649 .open = skge_debug_open,
3650 .read = seq_read,
3651 .llseek = seq_lseek,
3652 .release = single_release,
3653};
3654
3655/*
3656 * Use network device events to create/remove/rename
3657 * debugfs file entries
3658 */
3659static int skge_device_event(struct notifier_block *unused,
3660 unsigned long event, void *ptr)
3661{
3662 struct net_device *dev = ptr;
3663 struct skge_port *skge;
3664 struct dentry *d;
3665
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003666 if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003667 goto done;
3668
3669 skge = netdev_priv(dev);
Joe Perches67777f92010-02-17 15:01:58 +00003670 switch (event) {
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003671 case NETDEV_CHANGENAME:
3672 if (skge->debugfs) {
3673 d = debugfs_rename(skge_debug, skge->debugfs,
3674 skge_debug, dev->name);
3675 if (d)
3676 skge->debugfs = d;
3677 else {
Joe Perchesf15063c2010-02-17 15:01:57 +00003678 netdev_info(dev, "rename failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003679 debugfs_remove(skge->debugfs);
3680 }
3681 }
3682 break;
3683
3684 case NETDEV_GOING_DOWN:
3685 if (skge->debugfs) {
3686 debugfs_remove(skge->debugfs);
3687 skge->debugfs = NULL;
3688 }
3689 break;
3690
3691 case NETDEV_UP:
3692 d = debugfs_create_file(dev->name, S_IRUGO,
3693 skge_debug, dev,
3694 &skge_debug_fops);
3695 if (!d || IS_ERR(d))
Joe Perchesf15063c2010-02-17 15:01:57 +00003696 netdev_info(dev, "debugfs create failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003697 else
3698 skge->debugfs = d;
3699 break;
3700 }
3701
3702done:
3703 return NOTIFY_DONE;
3704}
3705
3706static struct notifier_block skge_notifier = {
3707 .notifier_call = skge_device_event,
3708};
3709
3710
3711static __init void skge_debug_init(void)
3712{
3713 struct dentry *ent;
3714
3715 ent = debugfs_create_dir("skge", NULL);
3716 if (!ent || IS_ERR(ent)) {
Joe Perchesf15063c2010-02-17 15:01:57 +00003717 pr_info("debugfs create directory failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003718 return;
3719 }
3720
3721 skge_debug = ent;
3722 register_netdevice_notifier(&skge_notifier);
3723}
3724
3725static __exit void skge_debug_cleanup(void)
3726{
3727 if (skge_debug) {
3728 unregister_netdevice_notifier(&skge_notifier);
3729 debugfs_remove(skge_debug);
3730 skge_debug = NULL;
3731 }
3732}
3733
3734#else
3735#define skge_debug_init()
3736#define skge_debug_cleanup()
3737#endif
3738
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003739static const struct net_device_ops skge_netdev_ops = {
3740 .ndo_open = skge_up,
3741 .ndo_stop = skge_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08003742 .ndo_start_xmit = skge_xmit_frame,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003743 .ndo_do_ioctl = skge_ioctl,
3744 .ndo_get_stats = skge_get_stats,
3745 .ndo_tx_timeout = skge_tx_timeout,
3746 .ndo_change_mtu = skge_change_mtu,
3747 .ndo_validate_addr = eth_validate_addr,
3748 .ndo_set_multicast_list = skge_set_multicast,
3749 .ndo_set_mac_address = skge_set_mac_address,
3750#ifdef CONFIG_NET_POLL_CONTROLLER
3751 .ndo_poll_controller = skge_netpoll,
3752#endif
3753};
3754
3755
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003756/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003757static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3758 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003759{
3760 struct skge_port *skge;
3761 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3762
3763 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003764 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003765 return NULL;
3766 }
3767
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003768 SET_NETDEV_DEV(dev, &hw->pdev->dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003769 dev->netdev_ops = &skge_netdev_ops;
3770 dev->ethtool_ops = &skge_ethtool_ops;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003771 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003772 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003773
Stephen Hemminger981d0372005-06-27 11:33:06 -07003774 if (highmem)
3775 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003776
3777 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003778 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003779 skge->netdev = dev;
3780 skge->hw = hw;
3781 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003782
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003783 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3784 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3785
3786 /* Auto speed and flow control */
3787 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003788 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003789 skge->duplex = -1;
3790 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003791 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003792
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003793 if (device_can_wakeup(&hw->pdev->dev)) {
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003794 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003795 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
3796 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003797
3798 hw->dev[port] = dev;
3799
3800 skge->port = port;
3801
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003802 /* Only used for Genesis XMAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003803 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003804
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003805 if (hw->chip_id != CHIP_ID_GENESIS) {
Michał Mirosławe92702b2011-03-31 01:01:35 +00003806 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
3807 NETIF_F_RXCSUM;
3808 dev->features |= dev->hw_features;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003809 }
3810
3811 /* read the mac address */
3812 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003813 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003814
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003815 return dev;
3816}
3817
3818static void __devinit skge_show_addr(struct net_device *dev)
3819{
3820 const struct skge_port *skge = netdev_priv(dev);
3821
Joe Perchesd7072042010-02-09 11:49:53 +00003822 netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003823}
3824
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003825static int only_32bit_dma;
3826
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003827static int __devinit skge_probe(struct pci_dev *pdev,
3828 const struct pci_device_id *ent)
3829{
3830 struct net_device *dev, *dev1;
3831 struct skge_hw *hw;
3832 int err, using_dac = 0;
3833
Stephen Hemminger203babb2006-03-21 10:57:05 -08003834 err = pci_enable_device(pdev);
3835 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003836 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003837 goto err_out;
3838 }
3839
Stephen Hemminger203babb2006-03-21 10:57:05 -08003840 err = pci_request_regions(pdev, DRV_NAME);
3841 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003842 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003843 goto err_out_disable_pdev;
3844 }
3845
3846 pci_set_master(pdev);
3847
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003848 if (!only_32bit_dma && !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003849 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003850 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003851 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Stephen Hemminger93aea712006-03-21 10:57:02 -08003852 using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003853 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemminger93aea712006-03-21 10:57:02 -08003854 }
3855
3856 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003857 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003858 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003859 }
3860
3861#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003862 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003863 {
3864 u32 reg;
3865
3866 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3867 reg |= PCI_REV_DESC;
3868 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3869 }
3870#endif
3871
3872 err = -ENOMEM;
Michal Schmidt415e69e2009-10-01 08:13:23 +00003873 /* space for skge@pci:0000:04:00.0 */
Joe Perches67777f92010-02-17 15:01:58 +00003874 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
Michal Schmidt415e69e2009-10-01 08:13:23 +00003875 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003876 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003877 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003878 goto err_out_free_regions;
3879 }
Michal Schmidt415e69e2009-10-01 08:13:23 +00003880 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003881
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003882 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003883 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003884 spin_lock_init(&hw->phy_lock);
Joe Perches164165d2009-11-19 09:30:10 +00003885 tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003886
3887 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3888 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003889 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003890 goto err_out_free_hw;
3891 }
3892
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003893 err = skge_reset(hw);
3894 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003895 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003896
Joe Perchesf15063c2010-02-17 15:01:57 +00003897 pr_info("%s addr 0x%llx irq %d chip %s rev %d\n",
3898 DRV_VERSION,
3899 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
3900 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003901
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003902 dev = skge_devinit(hw, 0, using_dac);
3903 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003904 goto err_out_led_off;
3905
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003906 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003907 if (!is_valid_ether_addr(dev->dev_addr))
3908 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003909
Stephen Hemminger203babb2006-03-21 10:57:05 -08003910 err = register_netdev(dev);
3911 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003912 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003913 goto err_out_free_netdev;
3914 }
3915
Michal Schmidt415e69e2009-10-01 08:13:23 +00003916 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, hw->irq_name, hw);
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003917 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003918 dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003919 dev->name, pdev->irq);
3920 goto err_out_unregister;
3921 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003922 skge_show_addr(dev);
3923
Mike McCormackf1914222009-09-23 03:50:36 +00003924 if (hw->ports > 1) {
3925 dev1 = skge_devinit(hw, 1, using_dac);
3926 if (dev1 && register_netdev(dev1) == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003927 skge_show_addr(dev1);
3928 else {
3929 /* Failure to register second port need not be fatal */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003930 dev_warn(&pdev->dev, "register of second port failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003931 hw->dev[1] = NULL;
Mike McCormackf1914222009-09-23 03:50:36 +00003932 hw->ports = 1;
3933 if (dev1)
3934 free_netdev(dev1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003935 }
3936 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003937 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003938
3939 return 0;
3940
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003941err_out_unregister:
3942 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003943err_out_free_netdev:
3944 free_netdev(dev);
3945err_out_led_off:
3946 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003947err_out_iounmap:
3948 iounmap(hw->regs);
3949err_out_free_hw:
3950 kfree(hw);
3951err_out_free_regions:
3952 pci_release_regions(pdev);
3953err_out_disable_pdev:
3954 pci_disable_device(pdev);
3955 pci_set_drvdata(pdev, NULL);
3956err_out:
3957 return err;
3958}
3959
3960static void __devexit skge_remove(struct pci_dev *pdev)
3961{
3962 struct skge_hw *hw = pci_get_drvdata(pdev);
3963 struct net_device *dev0, *dev1;
3964
Stephen Hemminger95566062005-06-27 11:33:02 -07003965 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003966 return;
3967
Joe Perches67777f92010-02-17 15:01:58 +00003968 dev1 = hw->dev[1];
3969 if (dev1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003970 unregister_netdev(dev1);
3971 dev0 = hw->dev[0];
3972 unregister_netdev(dev0);
3973
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003974 tasklet_disable(&hw->phy_task);
3975
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003976 spin_lock_irq(&hw->hw_lock);
3977 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003978 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003979 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003980 spin_unlock_irq(&hw->hw_lock);
3981
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003982 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003983 skge_write8(hw, B0_CTST, CS_RST_SET);
3984
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003985 free_irq(pdev->irq, hw);
3986 pci_release_regions(pdev);
3987 pci_disable_device(pdev);
3988 if (dev1)
3989 free_netdev(dev1);
3990 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003991
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003992 iounmap(hw->regs);
3993 kfree(hw);
3994 pci_set_drvdata(pdev, NULL);
3995}
3996
3997#ifdef CONFIG_PM
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00003998static int skge_suspend(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003999{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004000 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004001 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004002 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004003
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004004 if (!hw)
4005 return 0;
4006
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004007 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004008 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08004009 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004010
Stephen Hemmingera504e642007-02-02 08:22:53 -08004011 if (netif_running(dev))
4012 skge_down(dev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004013
Stephen Hemmingera504e642007-02-02 08:22:53 -08004014 if (skge->wol)
4015 skge_wol_init(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004016 }
4017
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004018 skge_write32(hw, B0_IMSK, 0);
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004019
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004020 return 0;
4021}
4022
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004023static int skge_resume(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004024{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004025 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004026 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004027 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004028
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004029 if (!hw)
4030 return 0;
4031
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004032 err = skge_reset(hw);
4033 if (err)
4034 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004035
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004036 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004037 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004038
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004039 if (netif_running(dev)) {
4040 err = skge_up(dev);
4041
4042 if (err) {
Joe Perchesf15063c2010-02-17 15:01:57 +00004043 netdev_err(dev, "could not up: %d\n", err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08004044 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004045 goto out;
4046 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004047 }
4048 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004049out:
4050 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004051}
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004052
4053static SIMPLE_DEV_PM_OPS(skge_pm_ops, skge_suspend, skge_resume);
4054#define SKGE_PM_OPS (&skge_pm_ops)
4055
4056#else
4057
4058#define SKGE_PM_OPS NULL
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004059#endif
4060
Stephen Hemminger692412b2007-04-09 15:32:45 -07004061static void skge_shutdown(struct pci_dev *pdev)
4062{
4063 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004064 int i;
Stephen Hemminger692412b2007-04-09 15:32:45 -07004065
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004066 if (!hw)
4067 return;
4068
Stephen Hemminger692412b2007-04-09 15:32:45 -07004069 for (i = 0; i < hw->ports; i++) {
4070 struct net_device *dev = hw->dev[i];
4071 struct skge_port *skge = netdev_priv(dev);
4072
4073 if (skge->wol)
4074 skge_wol_init(skge);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004075 }
4076
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004077 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
Stephen Hemminger692412b2007-04-09 15:32:45 -07004078 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004079}
4080
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004081static struct pci_driver skge_driver = {
4082 .name = DRV_NAME,
4083 .id_table = skge_id_table,
4084 .probe = skge_probe,
4085 .remove = __devexit_p(skge_remove),
Stephen Hemminger692412b2007-04-09 15:32:45 -07004086 .shutdown = skge_shutdown,
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004087 .driver.pm = SKGE_PM_OPS,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004088};
4089
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004090static struct dmi_system_id skge_32bit_dma_boards[] = {
4091 {
4092 .ident = "Gigabyte nForce boards",
4093 .matches = {
4094 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co"),
4095 DMI_MATCH(DMI_BOARD_NAME, "nForce"),
4096 },
4097 },
4098 {}
4099};
4100
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004101static int __init skge_init_module(void)
4102{
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004103 if (dmi_check_system(skge_32bit_dma_boards))
4104 only_32bit_dma = 1;
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004105 skge_debug_init();
Jeff Garzik29917622006-08-19 17:48:59 -04004106 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004107}
4108
4109static void __exit skge_cleanup_module(void)
4110{
4111 pci_unregister_driver(&skge_driver);
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004112 skge_debug_cleanup();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004113}
4114
4115module_init(skge_init_module);
4116module_exit(skge_cleanup_module);