blob: 579f3835bcc49c13530c9993646c0baca9ab892d [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
Owen Anderson152d4a42011-07-21 23:38:37 +000028def DPSoRegRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Owen Anderson152d4a42011-07-21 23:38:37 +000071def DPSoRegImmFrm : Format<42>;
Johnny Chencaa608e2010-03-20 00:17:00 +000072
Evan Cheng34a0fa32009-07-08 01:46:35 +000073// Misc flags.
74
Bill Wendling43f7b2d2010-12-01 02:42:55 +000075// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000076// UnaryDP - Indicates this is a unary data processing instruction, i.e.
77// it doesn't have a Rn operand.
78class UnaryDP { bit isUnaryDataProc = 1; }
79
80// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
81// a 16-bit Thumb instruction if certain conditions are met.
82class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000083
Evan Cheng37f25d92008-08-28 23:39:26 +000084//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000085// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000086//
87
Jim Grosbachff12a8b2011-01-18 19:59:19 +000088// FIXME: Once the JIT is MC-ized, these can go away.
Evan Cheng055b0312009-06-29 07:51:04 +000089// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000090class AddrMode<bits<5> val> {
91 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000092}
Bill Wendlingda2ae632010-08-31 07:50:46 +000093def AddrModeNone : AddrMode<0>;
94def AddrMode1 : AddrMode<1>;
95def AddrMode2 : AddrMode<2>;
96def AddrMode3 : AddrMode<3>;
97def AddrMode4 : AddrMode<4>;
98def AddrMode5 : AddrMode<5>;
99def AddrMode6 : AddrMode<6>;
100def AddrModeT1_1 : AddrMode<7>;
101def AddrModeT1_2 : AddrMode<8>;
102def AddrModeT1_4 : AddrMode<9>;
103def AddrModeT1_s : AddrMode<10>;
104def AddrModeT2_i12 : AddrMode<11>;
105def AddrModeT2_i8 : AddrMode<12>;
106def AddrModeT2_so : AddrMode<13>;
107def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000108def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000109def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000110
Evan Cheng055b0312009-06-29 07:51:04 +0000111// Load / store index mode.
112class IndexMode<bits<2> val> {
113 bits<2> Value = val;
114}
115def IndexModeNone : IndexMode<0>;
116def IndexModePre : IndexMode<1>;
117def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000118def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000119
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000120// Instruction execution domain.
Evan Cheng6557bce2011-02-22 19:53:14 +0000121class Domain<bits<3> val> {
122 bits<3> Value = val;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000123}
124def GenericDomain : Domain<0>;
125def VFPDomain : Domain<1>; // Instructions in VFP domain only
126def NeonDomain : Domain<2>; // Instructions in Neon domain only
127def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
Evan Cheng2b943562011-02-23 02:35:33 +0000128def VFPNeonA8Domain : Domain<5>; // Instructions in VFP & Neon under A8
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000129
Evan Cheng055b0312009-06-29 07:51:04 +0000130//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000131// ARM special operands.
132//
133
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000134// ARM imod and iflag operands, used only by the CPS instruction.
135def imod_op : Operand<i32> {
136 let PrintMethod = "printCPSIMod";
137}
138
Jim Grosbach5f6c1332011-07-25 20:38:18 +0000139def ProcIFlagsOperand : AsmOperandClass {
140 let Name = "ProcIFlags";
141 let ParserMethod = "parseProcIFlagsOperand";
142}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000143def iflags_op : Operand<i32> {
144 let PrintMethod = "printCPSIFlag";
145 let ParserMatchClass = ProcIFlagsOperand;
146}
147
Evan Cheng446c4282009-07-11 06:43:01 +0000148// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
149// register whose default is 0 (no register).
Jim Grosbach5f6c1332011-07-25 20:38:18 +0000150def CondCodeOperand : AsmOperandClass { let Name = "CondCode"; }
Evan Cheng446c4282009-07-11 06:43:01 +0000151def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
152 (ops (i32 14), (i32 zero_reg))> {
153 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000154 let ParserMatchClass = CondCodeOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000155 let DecoderMethod = "DecodePredicateOperand";
Evan Cheng446c4282009-07-11 06:43:01 +0000156}
157
158// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Jim Grosbach5f6c1332011-07-25 20:38:18 +0000159def CCOutOperand : AsmOperandClass { let Name = "CCOut"; }
Evan Cheng446c4282009-07-11 06:43:01 +0000160def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000161 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000162 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000163 let ParserMatchClass = CCOutOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000164 let DecoderMethod = "DecodeCCOutOperand";
Evan Cheng446c4282009-07-11 06:43:01 +0000165}
166
167// Same as cc_out except it defaults to setting CPSR.
168def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000169 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000170 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000171 let ParserMatchClass = CCOutOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000172 let DecoderMethod = "DecodeCCOutOperand";
Evan Cheng446c4282009-07-11 06:43:01 +0000173}
174
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000175// ARM special operands for disassembly only.
176//
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000177def SetEndAsmOperand : AsmOperandClass {
178 let Name = "SetEndImm";
179 let ParserMethod = "parseSetEndImm";
180}
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000181def setend_op : Operand<i32> {
182 let PrintMethod = "printSetendOperand";
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000183 let ParserMatchClass = SetEndAsmOperand;
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000184}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000185
Jim Grosbach5f6c1332011-07-25 20:38:18 +0000186def MSRMaskOperand : AsmOperandClass {
187 let Name = "MSRMask";
188 let ParserMethod = "parseMSRMaskOperand";
189}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000190def msr_mask : Operand<i32> {
191 let PrintMethod = "printMSRMaskOperand";
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000192 let DecoderMethod = "DecodeMSRMask";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000193 let ParserMatchClass = MSRMaskOperand;
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000194}
195
Bill Wendling3116dce2011-03-07 23:38:41 +0000196// Shift Right Immediate - A shift right immediate is encoded differently from
197// other shift immediates. The imm6 field is encoded like so:
Bill Wendlinga656b632011-03-01 01:00:59 +0000198//
Bill Wendling3116dce2011-03-07 23:38:41 +0000199// Offset Encoding
200// 8 imm6<5:3> = '001', 8 - <imm> is encoded in imm6<2:0>
201// 16 imm6<5:4> = '01', 16 - <imm> is encoded in imm6<3:0>
202// 32 imm6<5> = '1', 32 - <imm> is encoded in imm6<4:0>
203// 64 64 - <imm> is encoded in imm6<5:0>
204def shr_imm8 : Operand<i32> {
205 let EncoderMethod = "getShiftRight8Imm";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 let DecoderMethod = "DecodeShiftRight8Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000207}
Bill Wendling3116dce2011-03-07 23:38:41 +0000208def shr_imm16 : Operand<i32> {
209 let EncoderMethod = "getShiftRight16Imm";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 let DecoderMethod = "DecodeShiftRight16Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000211}
Bill Wendling3116dce2011-03-07 23:38:41 +0000212def shr_imm32 : Operand<i32> {
213 let EncoderMethod = "getShiftRight32Imm";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 let DecoderMethod = "DecodeShiftRight32Imm";
Bill Wendling3116dce2011-03-07 23:38:41 +0000215}
216def shr_imm64 : Operand<i32> {
217 let EncoderMethod = "getShiftRight64Imm";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000218 let DecoderMethod = "DecodeShiftRight64Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000219}
220
Evan Cheng446c4282009-07-11 06:43:01 +0000221//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000222// ARM Instruction templates.
223//
224
Owen Anderson16884412011-07-13 23:22:26 +0000225class InstTemplate<AddrMode am, int sz, IndexMode im,
Johnny Chend68e1192009-12-15 17:24:14 +0000226 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000227 : Instruction {
228 let Namespace = "ARM";
229
Evan Cheng37f25d92008-08-28 23:39:26 +0000230 AddrMode AM = am;
Owen Anderson16884412011-07-13 23:22:26 +0000231 int Size = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000232 IndexMode IM = im;
233 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000234 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000235 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000236 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000237 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000238 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000239
Chris Lattner150d20e2010-10-31 19:22:57 +0000240 // If this is a pseudo instruction, mark it isCodeGenOnly.
241 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000242
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000243 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000244 let TSFlags{4-0} = AM.Value;
Owen Anderson16884412011-07-13 23:22:26 +0000245 let TSFlags{6-5} = IndexModeBits;
246 let TSFlags{12-7} = Form;
247 let TSFlags{13} = isUnaryDataProc;
248 let TSFlags{14} = canXformTo16Bit;
249 let TSFlags{17-15} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000250
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000252 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000253}
254
Johnny Chend68e1192009-12-15 17:24:14 +0000255class Encoding {
256 field bits<32> Inst;
257}
258
Owen Anderson16884412011-07-13 23:22:26 +0000259class InstARM<AddrMode am, int sz, IndexMode im,
Johnny Chend68e1192009-12-15 17:24:14 +0000260 Format f, Domain d, string cstr, InstrItinClass itin>
Owen Andersonf1a00902011-07-19 21:06:00 +0000261 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding {
262 let DecoderNamespace = "ARM";
263}
Johnny Chend68e1192009-12-15 17:24:14 +0000264
265// This Encoding-less class is used by Thumb1 to specify the encoding bits later
266// on by adding flavors to specific instructions.
Owen Anderson16884412011-07-13 23:22:26 +0000267class InstThumb<AddrMode am, int sz, IndexMode im,
Johnny Chend68e1192009-12-15 17:24:14 +0000268 Format f, Domain d, string cstr, InstrItinClass itin>
Owen Andersonf1a00902011-07-19 21:06:00 +0000269 : InstTemplate<am, sz, im, f, d, cstr, itin> {
270 let DecoderNamespace = "Thumb";
271}
Johnny Chend68e1192009-12-15 17:24:14 +0000272
Jim Grosbach99594eb2010-11-18 01:38:26 +0000273class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000274 : InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo,
Jim Grosbachd1689ae2011-07-06 21:35:46 +0000275 GenericDomain, "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000276 let OutOperandList = oops;
277 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000278 let Pattern = pattern;
Jim Grosbacha768c3d2011-03-10 19:06:39 +0000279 let isCodeGenOnly = 1;
Jim Grosbachd1689ae2011-07-06 21:35:46 +0000280 let isPseudo = 1;
Evan Cheng37f25d92008-08-28 23:39:26 +0000281}
282
Jim Grosbach53694262010-11-18 01:15:56 +0000283// PseudoInst that's ARM-mode only.
Owen Anderson16884412011-07-13 23:22:26 +0000284class ARMPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000285 list<dag> pattern>
286 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson16884412011-07-13 23:22:26 +0000287 let Size = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000288 list<Predicate> Predicates = [IsARM];
289}
290
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000291// PseudoInst that's Thumb-mode only.
Owen Anderson16884412011-07-13 23:22:26 +0000292class tPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000293 list<dag> pattern>
294 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson16884412011-07-13 23:22:26 +0000295 let Size = sz;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000296 list<Predicate> Predicates = [IsThumb];
297}
Jim Grosbach53694262010-11-18 01:15:56 +0000298
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000299// PseudoInst that's Thumb2-mode only.
Owen Anderson16884412011-07-13 23:22:26 +0000300class t2PseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000301 list<dag> pattern>
302 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson16884412011-07-13 23:22:26 +0000303 let Size = sz;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000304 list<Predicate> Predicates = [IsThumb2];
305}
Jim Grosbach53e3fc42011-07-08 17:40:42 +0000306
Owen Anderson16884412011-07-13 23:22:26 +0000307class ARMPseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach53e3fc42011-07-08 17:40:42 +0000308 InstrItinClass itin, list<dag> pattern,
309 dag Result>
310 : ARMPseudoInst<oops, iops, sz, itin, pattern>,
311 PseudoInstExpansion<Result>;
312
Owen Anderson16884412011-07-13 23:22:26 +0000313class tPseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach53e3fc42011-07-08 17:40:42 +0000314 InstrItinClass itin, list<dag> pattern,
315 dag Result>
316 : tPseudoInst<oops, iops, sz, itin, pattern>,
317 PseudoInstExpansion<Result>;
318
Owen Anderson16884412011-07-13 23:22:26 +0000319class t2PseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach53e3fc42011-07-08 17:40:42 +0000320 InstrItinClass itin, list<dag> pattern,
321 dag Result>
322 : t2PseudoInst<oops, iops, sz, itin, pattern>,
323 PseudoInstExpansion<Result>;
324
Evan Cheng37f25d92008-08-28 23:39:26 +0000325// Almost all ARM instructions are predicable.
Owen Anderson16884412011-07-13 23:22:26 +0000326class I<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson01135592010-03-23 17:23:59 +0000327 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000328 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000329 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000330 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000331 bits<4> p;
332 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000333 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000334 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000335 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000336 let Pattern = pattern;
337 list<Predicate> Predicates = [IsARM];
338}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000339
Jim Grosbachf6b28622009-12-14 18:31:20 +0000340// A few are not predicable
Owen Anderson16884412011-07-13 23:22:26 +0000341class InoP<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson01135592010-03-23 17:23:59 +0000342 IndexMode im, Format f, InstrItinClass itin,
343 string opc, string asm, string cstr,
344 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000345 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
346 let OutOperandList = oops;
347 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000348 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000349 let Pattern = pattern;
350 let isPredicable = 0;
351 list<Predicate> Predicates = [IsARM];
352}
Evan Cheng37f25d92008-08-28 23:39:26 +0000353
Bill Wendling4822bce2010-08-30 01:47:35 +0000354// Same as I except it can optionally modify CPSR. Note it's modeled as an input
355// operand since by default it's a zero register. It will become an implicit def
356// once it's "flipped".
Owen Anderson16884412011-07-13 23:22:26 +0000357class sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000358 IndexMode im, Format f, InstrItinClass itin,
359 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000360 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000361 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000362 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000363 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000364 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000365 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000366
Evan Cheng37f25d92008-08-28 23:39:26 +0000367 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000368 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000369 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000370 let Pattern = pattern;
371 list<Predicate> Predicates = [IsARM];
372}
373
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000374// Special cases
Owen Anderson16884412011-07-13 23:22:26 +0000375class XI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000376 IndexMode im, Format f, InstrItinClass itin,
377 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000378 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000379 let OutOperandList = oops;
380 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000381 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000382 let Pattern = pattern;
383 list<Predicate> Predicates = [IsARM];
384}
385
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000386class AI<dag oops, dag iops, Format f, InstrItinClass itin,
387 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000388 : I<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000389 opc, asm, "", pattern>;
390class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
391 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000392 : sI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393 opc, asm, "", pattern>;
394class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000395 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000396 : XI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000397 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000398class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000399 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000400 : InoP<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000401 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000402
403// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000404class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
405 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000406 : I<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000407 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000408 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000409}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000410class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
411 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000412 : XI<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000413 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000414 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000415}
Evan Cheng3aac7882008-09-01 08:25:56 +0000416
417// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418class JTI<dag oops, dag iops, InstrItinClass itin,
419 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000420 : XI<oops, iops, AddrModeNone, 0, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000421 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000422
Jim Grosbach5278eb82009-12-11 01:42:04 +0000423// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000424class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
425 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000426 : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin,
Jim Grosbach5278eb82009-12-11 01:42:04 +0000427 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000428 bits<4> Rt;
Jim Grosbachdfdf02d2011-07-26 17:44:46 +0000429 bits<4> addr;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000430 let Inst{27-23} = 0b00011;
431 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000432 let Inst{20} = 1;
Jim Grosbachdfdf02d2011-07-26 17:44:46 +0000433 let Inst{19-16} = addr;
Jim Grosbach86875a22010-10-29 19:58:57 +0000434 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000435 let Inst{11-0} = 0b111110011111;
436}
437class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
438 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000439 : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin,
Jim Grosbach5278eb82009-12-11 01:42:04 +0000440 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000441 bits<4> Rd;
442 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000443 bits<4> addr;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000444 let Inst{27-23} = 0b00011;
445 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000446 let Inst{20} = 0;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000447 let Inst{19-16} = addr;
Jim Grosbach86875a22010-10-29 19:58:57 +0000448 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000449 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000450 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000451}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000452class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
Jim Grosbach4f6f13d2011-07-26 17:15:11 +0000453 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, $addr", pattern> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000454 bits<4> Rt;
455 bits<4> Rt2;
Jim Grosbach4f6f13d2011-07-26 17:15:11 +0000456 bits<4> addr;
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000457 let Inst{27-23} = 0b00010;
458 let Inst{22} = b;
459 let Inst{21-20} = 0b00;
Jim Grosbach4f6f13d2011-07-26 17:15:11 +0000460 let Inst{19-16} = addr;
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000461 let Inst{15-12} = Rt;
462 let Inst{11-4} = 0b00001001;
463 let Inst{3-0} = Rt2;
464}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000465
Evan Cheng0d14fc82008-09-01 01:51:14 +0000466// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000467class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
468 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000469 : I<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000470 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000471 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000472 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000473}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000474class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
475 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000476 : sI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000477 opc, asm, "", pattern> {
478 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000479 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000480}
481class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000482 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000483 : XI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000484 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000485 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000486 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000487}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000488
Evan Cheng93912732008-09-01 01:27:33 +0000489// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000490
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000491// LDR/LDRB/STR/STRB/...
492class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000493 Format f, InstrItinClass itin, string opc, string asm,
494 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000495 : I<oops, iops, am, 4, IndexModeNone, f, itin, opc, asm,
Jim Grosbach3e556122010-10-26 22:37:02 +0000496 "", pattern> {
497 let Inst{27-25} = op;
498 let Inst{24} = 1; // 24 == P
499 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000500 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000501 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000502 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000503}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000504// Indexed load/stores
505class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000506 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000507 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000508 : I<oops, iops, AddrMode2, 4, im, f, itin,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000509 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000510 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000511 let Inst{27-26} = 0b01;
512 let Inst{24} = isPre; // P bit
513 let Inst{22} = isByte; // B bit
514 let Inst{21} = isPre; // W bit
515 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000516 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000517}
Owen Anderson793e7962011-07-26 20:54:26 +0000518class AI2stridx_reg<bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000519 IndexMode im, Format f, InstrItinClass itin, string opc,
520 string asm, string cstr, list<dag> pattern>
521 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
522 pattern> {
523 // AM2 store w/ two operands: (GPR, am2offset)
Jim Grosbach953557f42010-11-19 21:35:06 +0000524 // {12} isAdd
525 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +0000526 bits<14> offset;
527 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +0000528 let Inst{25} = 1;
529 let Inst{23} = offset{12};
530 let Inst{19-16} = Rn;
531 let Inst{11-5} = offset{11-5};
532 let Inst{4} = 0;
533 let Inst{3-0} = offset{3-0};
534}
535
536class AI2stridx_imm<bit isByte, bit isPre, dag oops, dag iops,
537 IndexMode im, Format f, InstrItinClass itin, string opc,
538 string asm, string cstr, list<dag> pattern>
539 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
540 pattern> {
541 // AM2 store w/ two operands: (GPR, am2offset)
542 // {12} isAdd
543 // {11-0} imm12/Rm
544 bits<14> offset;
545 bits<4> Rn;
546 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +0000547 let Inst{23} = offset{12};
548 let Inst{19-16} = Rn;
549 let Inst{11-0} = offset{11-0};
Jim Grosbach953557f42010-11-19 21:35:06 +0000550}
Owen Anderson793e7962011-07-26 20:54:26 +0000551
552
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000553// FIXME: Merge with the above class when addrmode2 gets used for STR, STRB
554// but for now use this class for STRT and STRBT.
555class AI2stridxT<bit isByte, bit isPre, dag oops, dag iops,
556 IndexMode im, Format f, InstrItinClass itin, string opc,
557 string asm, string cstr, list<dag> pattern>
558 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
559 pattern> {
560 // AM2 store w/ two operands: (GPR, am2offset)
561 // {17-14} Rn
562 // {13} 1 == Rm, 0 == imm12
563 // {12} isAdd
564 // {11-0} imm12/Rm
565 bits<18> addr;
566 let Inst{25} = addr{13};
567 let Inst{23} = addr{12};
568 let Inst{19-16} = addr{17-14};
569 let Inst{11-0} = addr{11-0};
570}
Jim Grosbach3e556122010-10-26 22:37:02 +0000571
Evan Cheng0d14fc82008-09-01 01:51:14 +0000572// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000573class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
574 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000575 : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin,
Jim Grosbach160f8f02010-11-18 00:46:58 +0000576 opc, asm, "", pattern> {
577 bits<14> addr;
578 bits<4> Rt;
579 let Inst{27-25} = 0b000;
580 let Inst{24} = 1; // P bit
581 let Inst{23} = addr{8}; // U bit
582 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
583 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000584 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000585 let Inst{19-16} = addr{12-9}; // Rn
586 let Inst{15-12} = Rt; // Rt
587 let Inst{11-8} = addr{7-4}; // imm7_4/zero
588 let Inst{7-4} = op;
589 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000590
591 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach160f8f02010-11-18 00:46:58 +0000592}
Evan Cheng840917b2008-09-01 07:00:14 +0000593
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000594class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
595 IndexMode im, Format f, InstrItinClass itin, string opc,
596 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000597 : I<oops, iops, AddrMode3, 4, im, f, itin,
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000598 opc, asm, cstr, pattern> {
599 bits<4> Rt;
600 let Inst{27-25} = 0b000;
601 let Inst{24} = isPre; // P bit
602 let Inst{21} = isPre; // W bit
603 let Inst{20} = op20; // L bit
604 let Inst{15-12} = Rt; // Rt
605 let Inst{7-4} = op;
606}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000607
608// FIXME: Merge with the above class when addrmode2 gets used for LDR, LDRB
609// but for now use this class for LDRSBT, LDRHT, LDSHT.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000610class AI3ldstidxT<bits<4> op, bit isLoad, dag oops, dag iops,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000611 IndexMode im, Format f, InstrItinClass itin, string opc,
612 string asm, string cstr, list<dag> pattern>
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 : I<oops, iops, AddrMode3, 4, im, f, itin, opc, asm, cstr, pattern> {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000614 // {13} 1 == imm8, 0 == Rm
615 // {12-9} Rn
616 // {8} isAdd
617 // {7-4} imm7_4/zero
618 // {3-0} imm3_0/Rm
Jim Grosbach7ce05792011-08-03 23:50:40 +0000619 bits<4> addr;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000620 bits<4> Rt;
621 let Inst{27-25} = 0b000;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000622 let Inst{24} = 0; // P bit
623 let Inst{21} = 1;
624 let Inst{20} = isLoad; // L bit
625 let Inst{19-16} = addr; // Rn
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000626 let Inst{15-12} = Rt; // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000627 let Inst{7-4} = op;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000628}
629
Jim Grosbach2dc77682010-11-29 18:37:44 +0000630class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
631 IndexMode im, Format f, InstrItinClass itin, string opc,
632 string asm, string cstr, list<dag> pattern>
633 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
634 pattern> {
635 // AM3 store w/ two operands: (GPR, am3offset)
636 bits<14> offset;
637 bits<4> Rt;
638 bits<4> Rn;
639 let Inst{27-25} = 0b000;
640 let Inst{23} = offset{8};
641 let Inst{22} = offset{9};
642 let Inst{19-16} = Rn;
643 let Inst{15-12} = Rt; // Rt
644 let Inst{11-8} = offset{7-4}; // imm7_4/zero
645 let Inst{7-4} = op;
646 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
647}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000648
Evan Cheng840917b2008-09-01 07:00:14 +0000649// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000650class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000651 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000652 : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000653 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000654 bits<14> addr;
655 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000656 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000657 let Inst{24} = 1; // P bit
658 let Inst{23} = addr{8}; // U bit
659 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
660 let Inst{21} = 0; // W bit
661 let Inst{20} = 0; // L bit
662 let Inst{19-16} = addr{12-9}; // Rn
663 let Inst{15-12} = Rt; // Rt
664 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000665 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000666 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000667}
Evan Cheng840917b2008-09-01 07:00:14 +0000668
Evan Cheng840917b2008-09-01 07:00:14 +0000669// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000670class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
671 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000672 : I<oops, iops, AddrMode3, 4, IndexModePre, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000673 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000674 let Inst{4} = 1;
675 let Inst{5} = 1; // H bit
676 let Inst{6} = 0; // S bit
677 let Inst{7} = 1;
678 let Inst{20} = 0; // L bit
679 let Inst{21} = 1; // W bit
680 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000681 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000682}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000683class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
684 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000685 : I<oops, iops, AddrMode3, 4, IndexModePre, f, itin,
Johnny Chen39a4bb32010-02-18 22:31:18 +0000686 opc, asm, cstr, pattern> {
687 let Inst{4} = 1;
688 let Inst{5} = 1; // H bit
689 let Inst{6} = 1; // S bit
690 let Inst{7} = 1;
691 let Inst{20} = 0; // L bit
692 let Inst{21} = 1; // W bit
693 let Inst{24} = 1; // P bit
694 let Inst{27-25} = 0b000;
695}
Evan Cheng840917b2008-09-01 07:00:14 +0000696
Evan Cheng840917b2008-09-01 07:00:14 +0000697// Post-indexed stores
Johnny Chen39a4bb32010-02-18 22:31:18 +0000698class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
699 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000700 : I<oops, iops, AddrMode3, 4, IndexModePost, f, itin,
Johnny Chen39a4bb32010-02-18 22:31:18 +0000701 opc, asm, cstr, pattern> {
702 let Inst{4} = 1;
703 let Inst{5} = 1; // H bit
704 let Inst{6} = 1; // S bit
705 let Inst{7} = 1;
706 let Inst{20} = 0; // L bit
707 let Inst{21} = 0; // W bit
708 let Inst{24} = 0; // P bit
709 let Inst{27-25} = 0b000;
710}
Evan Cheng840917b2008-09-01 07:00:14 +0000711
Evan Cheng0d14fc82008-09-01 01:51:14 +0000712// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000713class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
714 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000715 : XI<oops, iops, AddrMode4, 4, im, f, itin, asm, cstr, pattern> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000716 bits<4> p;
717 bits<16> regs;
718 bits<4> Rn;
719 let Inst{31-28} = p;
720 let Inst{27-25} = 0b100;
721 let Inst{22} = 0; // S bit
722 let Inst{19-16} = Rn;
723 let Inst{15-0} = regs;
724}
Evan Cheng37f25d92008-08-28 23:39:26 +0000725
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000726// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000727class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
728 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000729 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000730 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000731 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000732 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000733 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000734}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000735class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
736 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000737 : sI<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000738 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000739 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000740 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000741}
742
743// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000744class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
745 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000746 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000747 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000748 bits<4> Rd;
749 bits<4> Rn;
750 bits<4> Rm;
751 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000752 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000753 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000754 let Inst{19-16} = Rd;
755 let Inst{11-8} = Rm;
756 let Inst{3-0} = Rn;
757}
758// MSW multiple w/ Ra operand
759class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
760 InstrItinClass itin, string opc, string asm, list<dag> pattern>
761 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
762 bits<4> Ra;
763 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000764}
Evan Cheng37f25d92008-08-28 23:39:26 +0000765
Evan Chengeb4f52e2008-11-06 03:35:07 +0000766// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000767class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000768 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000769 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000770 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000771 bits<4> Rn;
772 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000773 let Inst{4} = 0;
774 let Inst{7} = 1;
775 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000776 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000777 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000778 let Inst{11-8} = Rm;
779 let Inst{3-0} = Rn;
780}
781class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
782 InstrItinClass itin, string opc, string asm, list<dag> pattern>
783 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
784 bits<4> Rd;
785 let Inst{19-16} = Rd;
786}
787
788// AMulxyI with Ra operand
789class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
790 InstrItinClass itin, string opc, string asm, list<dag> pattern>
791 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
792 bits<4> Ra;
793 let Inst{15-12} = Ra;
794}
795// SMLAL*
796class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
797 InstrItinClass itin, string opc, string asm, list<dag> pattern>
798 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
799 bits<4> RdLo;
800 bits<4> RdHi;
801 let Inst{19-16} = RdHi;
802 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000803}
804
Evan Cheng97f48c32008-11-06 22:15:19 +0000805// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000806class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
807 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000808 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ExtFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000809 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000810 // All AExtI instructions have Rd and Rm register operands.
811 bits<4> Rd;
812 bits<4> Rm;
813 let Inst{15-12} = Rd;
814 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000815 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000816 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000817 let Inst{27-20} = opcod;
818}
819
Evan Cheng8b59db32008-11-07 01:41:35 +0000820// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000821class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
822 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000823 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000824 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000825 bits<4> Rd;
826 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000827 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000828 let Inst{19-16} = 0b1111;
829 let Inst{15-12} = Rd;
830 let Inst{11-8} = 0b1111;
831 let Inst{7-4} = opc7_4;
832 let Inst{3-0} = Rm;
833}
834
835// PKH instructions
Jim Grosbachf6c05252011-07-21 17:23:04 +0000836def PKHLSLAsmOperand : AsmOperandClass {
837 let Name = "PKHLSLImm";
838 let ParserMethod = "parsePKHLSLImm";
839}
Jim Grosbachdde038a2011-07-20 21:40:26 +0000840def pkh_lsl_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 32; }]>{
841 let PrintMethod = "printPKHLSLShiftImm";
Jim Grosbachf6c05252011-07-21 17:23:04 +0000842 let ParserMatchClass = PKHLSLAsmOperand;
843}
844def PKHASRAsmOperand : AsmOperandClass {
845 let Name = "PKHASRImm";
846 let ParserMethod = "parsePKHASRImm";
Jim Grosbachdde038a2011-07-20 21:40:26 +0000847}
848def pkh_asr_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm <= 32; }]>{
849 let PrintMethod = "printPKHASRShiftImm";
Jim Grosbachf6c05252011-07-21 17:23:04 +0000850 let ParserMatchClass = PKHASRAsmOperand;
Jim Grosbachdde038a2011-07-20 21:40:26 +0000851}
Jim Grosbach1769a3d2011-07-20 20:49:03 +0000852
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000853class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
854 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000855 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin,
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000856 opc, asm, "", pattern> {
857 bits<4> Rd;
858 bits<4> Rn;
859 bits<4> Rm;
Jim Grosbacha0472dc2011-07-20 20:32:09 +0000860 bits<5> sh;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000861 let Inst{27-20} = opcod;
862 let Inst{19-16} = Rn;
863 let Inst{15-12} = Rd;
Jim Grosbacha0472dc2011-07-20 20:32:09 +0000864 let Inst{11-7} = sh;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000865 let Inst{6} = tb;
866 let Inst{5-4} = 0b01;
867 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000868}
869
Evan Cheng37f25d92008-08-28 23:39:26 +0000870//===----------------------------------------------------------------------===//
871
872// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
873class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
874 list<Predicate> Predicates = [IsARM];
875}
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +0000876class ARMV5TPat<dag pattern, dag result> : Pat<pattern, result> {
877 list<Predicate> Predicates = [IsARM, HasV5T];
878}
Evan Cheng37f25d92008-08-28 23:39:26 +0000879class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
880 list<Predicate> Predicates = [IsARM, HasV5TE];
881}
882class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
883 list<Predicate> Predicates = [IsARM, HasV6];
884}
Evan Cheng13096642008-08-29 06:41:12 +0000885
886//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000887// Thumb Instruction Format Definitions.
888//
889
Owen Anderson16884412011-07-13 23:22:26 +0000890class ThumbI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000891 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000892 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000893 let OutOperandList = oops;
894 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000895 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000896 let Pattern = pattern;
897 list<Predicate> Predicates = [IsThumb];
898}
899
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000900// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000901class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000902 : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000903
Evan Cheng35d6c412009-08-04 23:47:55 +0000904// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000905class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
906 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000907 : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "$lhs = $dst",
Bob Wilson01135592010-03-23 17:23:59 +0000908 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000909
Johnny Chend68e1192009-12-15 17:24:14 +0000910// tBL, tBX 32-bit instructions
911class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000912 dag oops, dag iops, InstrItinClass itin, string asm,
913 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000914 : ThumbI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>,
Bob Wilson01135592010-03-23 17:23:59 +0000915 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000916 let Inst{31-27} = opcod1;
917 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000918 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000919}
Evan Cheng13096642008-08-29 06:41:12 +0000920
921// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000922class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
923 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000924 : ThumbI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000925
Evan Cheng09c39fc2009-06-23 19:38:13 +0000926// Thumb1 only
Owen Anderson16884412011-07-13 23:22:26 +0000927class Thumb1I<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000928 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000929 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000930 let OutOperandList = oops;
931 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000932 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000933 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000934 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000935}
936
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000937class T1I<dag oops, dag iops, InstrItinClass itin,
938 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000939 : Thumb1I<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000940class T1Ix2<dag oops, dag iops, InstrItinClass itin,
941 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000942 : Thumb1I<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000943
944// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000945class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000946 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000947 : Thumb1I<oops, iops, AddrModeNone, 2, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000948 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000949
950// Thumb1 instruction that can either be predicated or set CPSR.
Owen Anderson16884412011-07-13 23:22:26 +0000951class Thumb1sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000952 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000953 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000954 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000955 let OutOperandList = !con(oops, (outs s_cc_out:$s));
956 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000957 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000958 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000959 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000960}
961
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000962class T1sI<dag oops, dag iops, InstrItinClass itin,
963 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000964 : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000965
966// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000967class T1sIt<dag oops, dag iops, InstrItinClass itin,
968 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000969 : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000970 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000971
972// Thumb1 instruction that can be predicated.
Owen Anderson16884412011-07-13 23:22:26 +0000973class Thumb1pI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000974 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000975 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000976 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000977 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000978 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000979 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000980 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000981 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000982}
983
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000984class T1pI<dag oops, dag iops, InstrItinClass itin,
985 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000986 : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000987
988// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000989class T1pIt<dag oops, dag iops, InstrItinClass itin,
990 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000991 : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +0000992 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000993
Bob Wilson01135592010-03-23 17:23:59 +0000994class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000995 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000996 : Thumb1pI<oops, iops, AddrModeT1_s, 2, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000997
Johnny Chenbbc71b22009-12-16 02:32:54 +0000998class Encoding16 : Encoding {
999 let Inst{31-16} = 0x0000;
1000}
1001
Johnny Chend68e1192009-12-15 17:24:14 +00001002// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001003class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001004 let Inst{15-10} = opcode;
1005}
1006
1007// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001008class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001009 let Inst{15-14} = 0b00;
1010 let Inst{13-9} = opcode;
1011}
1012
1013// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001014class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001015 let Inst{15-10} = 0b010000;
1016 let Inst{9-6} = opcode;
1017}
1018
1019// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001020class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001021 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001022 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +00001023}
1024
1025// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001026class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001027 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001028 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001029}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001030class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001031
Eric Christopher33281b22011-05-27 03:50:53 +00001032class T1BranchCond<bits<4> opcode> : Encoding16 {
1033 let Inst{15-12} = opcode;
1034}
1035
Bill Wendling1fd374e2010-11-30 22:57:21 +00001036// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +00001037// following bits are used for "opA" (see A6.2.4):
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001038//
Bill Wendling1fd374e2010-11-30 22:57:21 +00001039// 0b0110 => Immediate, 4 bytes
1040// 0b1000 => Immediate, 2 bytes
1041// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +00001042class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
1043 InstrItinClass itin, string opc, string asm,
1044 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001045 : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +00001046 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +00001047 bits<3> Rt;
1048 bits<8> addr;
1049 let Inst{8-6} = addr{5-3}; // Rm
1050 let Inst{5-3} = addr{2-0}; // Rn
1051 let Inst{2-0} = Rt;
1052}
Bill Wendling40062fb2010-12-01 01:38:08 +00001053class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
1054 InstrItinClass itin, string opc, string asm,
1055 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001056 : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +00001057 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +00001058 bits<3> Rt;
1059 bits<8> addr;
1060 let Inst{10-6} = addr{7-3}; // imm5
1061 let Inst{5-3} = addr{2-0}; // Rn
1062 let Inst{2-0} = Rt;
1063}
1064
Johnny Chend68e1192009-12-15 17:24:14 +00001065// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001066class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001067 let Inst{15-12} = 0b1011;
1068 let Inst{11-5} = opcode;
1069}
1070
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001071// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
Owen Anderson16884412011-07-13 23:22:26 +00001072class Thumb2I<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001073 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001074 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001075 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001076 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001077 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001078 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001079 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001080 list<Predicate> Predicates = [IsThumb2];
Owen Andersonf1a00902011-07-19 21:06:00 +00001081 let DecoderNamespace = "Thumb2";
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001082}
1083
Bill Wendlingda2ae632010-08-31 07:50:46 +00001084// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1085// input operand since by default it's a zero register. It will become an
1086// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001087//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001088// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1089// more consistent.
Owen Anderson16884412011-07-13 23:22:26 +00001090class Thumb2sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001091 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001092 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001093 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersonbdf71442010-12-07 20:50:15 +00001094 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
1095 let Inst{20} = s;
1096
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001097 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001098 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001099 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001100 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001101 list<Predicate> Predicates = [IsThumb2];
Owen Andersonf1a00902011-07-19 21:06:00 +00001102 let DecoderNamespace = "Thumb2";
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001103}
1104
1105// Special cases
Owen Anderson16884412011-07-13 23:22:26 +00001106class Thumb2XI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001107 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001108 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001109 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001110 let OutOperandList = oops;
1111 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001112 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001113 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001114 list<Predicate> Predicates = [IsThumb2];
Owen Andersonf1a00902011-07-19 21:06:00 +00001115 let DecoderNamespace = "Thumb2";
Evan Chengf49810c2009-06-23 17:48:47 +00001116}
1117
Owen Anderson16884412011-07-13 23:22:26 +00001118class ThumbXI<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson01135592010-03-23 17:23:59 +00001119 InstrItinClass itin,
1120 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001121 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1122 let OutOperandList = oops;
1123 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001124 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001125 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001126 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Owen Andersonf1a00902011-07-19 21:06:00 +00001127 let DecoderNamespace = "Thumb";
Jim Grosbachd1228742009-12-01 18:10:36 +00001128}
1129
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001130class T2I<dag oops, dag iops, InstrItinClass itin,
1131 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001132 : Thumb2I<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001133class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1134 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001135 : Thumb2I<oops, iops, AddrModeT2_i12, 4, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001136class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1137 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001138 : Thumb2I<oops, iops, AddrModeT2_i8, 4, itin, opc, asm, "", pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001139class T2Iso<dag oops, dag iops, InstrItinClass itin,
1140 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001141 : Thumb2I<oops, iops, AddrModeT2_so, 4, itin, opc, asm, "", pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001142class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1143 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001144 : Thumb2I<oops, iops, AddrModeT2_pc, 4, itin, opc, asm, "", pattern>;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001145class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001146 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001147 : Thumb2I<oops, iops, AddrModeT2_i8s4, 4, itin, opc, asm, "",
Johnny Chend68e1192009-12-15 17:24:14 +00001148 pattern> {
Owen Anderson9d63d902010-12-01 19:18:46 +00001149 bits<4> Rt;
1150 bits<4> Rt2;
1151 bits<13> addr;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001152 let Inst{31-25} = 0b1110100;
1153 let Inst{24} = P;
1154 let Inst{23} = addr{8};
1155 let Inst{22} = 1;
1156 let Inst{21} = W;
1157 let Inst{20} = isLoad;
1158 let Inst{19-16} = addr{12-9};
Owen Anderson9d63d902010-12-01 19:18:46 +00001159 let Inst{15-12} = Rt{3-0};
1160 let Inst{11-8} = Rt2{3-0};
Owen Anderson9d63d902010-12-01 19:18:46 +00001161 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001162}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001163
Owen Anderson14c903a2011-08-04 23:18:05 +00001164class T2Ii8s4Tied<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
1165 string opc, string asm, list<dag> pattern>
1166 : Thumb2I<oops, iops, AddrModeT2_i8s4, 4, itin, opc, asm, "$base = $wb",
1167 pattern> {
1168 bits<4> Rt;
1169 bits<4> Rt2;
1170 bits<4> base;
1171 bits<9> imm;
1172 let Inst{31-25} = 0b1110100;
1173 let Inst{24} = P;
1174 let Inst{23} = imm{8};
1175 let Inst{22} = 1;
1176 let Inst{21} = W;
1177 let Inst{20} = isLoad;
1178 let Inst{19-16} = base{3-0};
1179 let Inst{15-12} = Rt{3-0};
1180 let Inst{11-8} = Rt2{3-0};
1181 let Inst{7-0} = imm{7-0};
1182}
1183
1184
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001185class T2sI<dag oops, dag iops, InstrItinClass itin,
1186 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001187 : Thumb2sI<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001188
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001189class T2XI<dag oops, dag iops, InstrItinClass itin,
1190 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001191 : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001192class T2JTI<dag oops, dag iops, InstrItinClass itin,
1193 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001194 : Thumb2XI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001195
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00001196// Move to/from coprocessor instructions
Jim Grosbach0d8dae22011-07-13 21:17:59 +00001197class T2Cop<bits<4> opc, dag oops, dag iops, string asm, list<dag> pattern>
Jim Grosbach9bb098a2011-07-13 21:14:23 +00001198 : T2XI <oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2]> {
Jim Grosbach0d8dae22011-07-13 21:17:59 +00001199 let Inst{31-28} = opc;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00001200}
1201
Bob Wilson815baeb2010-03-13 01:08:20 +00001202// Two-address instructions
1203class T2XIt<dag oops, dag iops, InstrItinClass itin,
1204 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001205 : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001206
Evan Chenge88d5ce2009-07-02 07:28:31 +00001207// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001208class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1209 dag oops, dag iops,
1210 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001211 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001212 : InstARM<am, 4, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001213 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001214 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001215 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001216 let Pattern = pattern;
1217 list<Predicate> Predicates = [IsThumb2];
Owen Andersonf1a00902011-07-19 21:06:00 +00001218 let DecoderNamespace = "Thumb2";
Johnny Chend68e1192009-12-15 17:24:14 +00001219 let Inst{31-27} = 0b11111;
1220 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001221 let Inst{24} = signed;
1222 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001223 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001224 let Inst{20} = load;
1225 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001226 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001227 let Inst{10} = pre; // The P bit.
1228 let Inst{8} = 1; // The W bit.
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001229
Owen Anderson6af50f72010-11-30 00:14:31 +00001230 bits<9> addr;
1231 let Inst{7-0} = addr{7-0};
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001232 let Inst{9} = addr{8}; // Sign bit
1233
Owen Anderson6af50f72010-11-30 00:14:31 +00001234 bits<4> Rt;
1235 bits<4> Rn;
1236 let Inst{15-12} = Rt{3-0};
1237 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001238}
1239
David Goodwinc9d138f2009-07-27 19:59:26 +00001240// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1241class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001242 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001243}
1244
1245// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1246class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001247 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001248}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001249
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00001250// T2v6Pat - Same as Pat<>, but requires V6T2 Thumb2 mode.
1251class T2v6Pat<dag pattern, dag result> : Pat<pattern, result> {
1252 list<Predicate> Predicates = [IsThumb2, HasV6T2];
1253}
1254
Evan Cheng9cb9e672009-06-27 02:26:13 +00001255// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1256class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001257 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001258}
1259
Evan Cheng13096642008-08-29 06:41:12 +00001260//===----------------------------------------------------------------------===//
1261
Evan Cheng96581d32008-11-11 02:11:05 +00001262//===----------------------------------------------------------------------===//
1263// ARM VFP Instruction templates.
1264//
1265
David Goodwin3ca524e2009-07-10 17:03:29 +00001266// Almost all VFP instructions are predicable.
Owen Anderson16884412011-07-13 23:22:26 +00001267class VFPI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001268 IndexMode im, Format f, InstrItinClass itin,
1269 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001270 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001271 bits<4> p;
1272 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001273 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001274 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001275 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001276 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001277 let PostEncoderMethod = "VFPThumb2PostEncoder";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001278 let DecoderNamespace = "VFP";
David Goodwin3ca524e2009-07-10 17:03:29 +00001279 list<Predicate> Predicates = [HasVFP2];
1280}
1281
1282// Special cases
Owen Anderson16884412011-07-13 23:22:26 +00001283class VFPXI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001284 IndexMode im, Format f, InstrItinClass itin,
1285 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001286 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001287 bits<4> p;
1288 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001289 let OutOperandList = oops;
1290 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001291 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001292 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001293 let PostEncoderMethod = "VFPThumb2PostEncoder";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001294 let DecoderNamespace = "VFP";
David Goodwin3ca524e2009-07-10 17:03:29 +00001295 list<Predicate> Predicates = [HasVFP2];
1296}
1297
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001298class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1299 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001300 : VFPI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Bill Wendlingcf590262010-12-01 21:54:50 +00001301 opc, asm, "", pattern> {
1302 let PostEncoderMethod = "VFPThumb2PostEncoder";
1303}
David Goodwin3ca524e2009-07-10 17:03:29 +00001304
Evan Chengcd8e66a2008-11-11 21:48:44 +00001305// ARM VFP addrmode5 loads and stores
1306class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001307 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001308 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001309 : VFPI<oops, iops, AddrMode5, 4, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001310 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001311 // Instruction operands.
1312 bits<5> Dd;
1313 bits<13> addr;
1314
1315 // Encode instruction operands.
1316 let Inst{23} = addr{8}; // U (add = (U == '1'))
1317 let Inst{22} = Dd{4};
1318 let Inst{19-16} = addr{12-9}; // Rn
1319 let Inst{15-12} = Dd{3-0};
1320 let Inst{7-0} = addr{7-0}; // imm8
1321
Evan Cheng96581d32008-11-11 02:11:05 +00001322 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001323 let Inst{27-24} = opcod1;
1324 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001325 let Inst{11-9} = 0b101;
1326 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001327
Evan Cheng5eda2822011-02-16 00:35:02 +00001328 // Loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001329 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001330}
1331
Evan Chengcd8e66a2008-11-11 21:48:44 +00001332class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001333 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001334 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001335 : VFPI<oops, iops, AddrMode5, 4, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001336 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001337 // Instruction operands.
1338 bits<5> Sd;
1339 bits<13> addr;
1340
1341 // Encode instruction operands.
1342 let Inst{23} = addr{8}; // U (add = (U == '1'))
1343 let Inst{22} = Sd{0};
1344 let Inst{19-16} = addr{12-9}; // Rn
1345 let Inst{15-12} = Sd{4-1};
1346 let Inst{7-0} = addr{7-0}; // imm8
1347
Evan Cheng96581d32008-11-11 02:11:05 +00001348 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001349 let Inst{27-24} = opcod1;
1350 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001351 let Inst{11-9} = 0b101;
1352 let Inst{8} = 0; // Single precision
Evan Cheng5eda2822011-02-16 00:35:02 +00001353
1354 // Loads & stores operate on both NEON and VFP pipelines.
1355 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001356}
1357
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001358// VFP Load / store multiple pseudo instructions.
1359class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1360 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001361 : InstARM<AddrMode4, 4, IndexModeNone, Pseudo, VFPNeonDomain,
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001362 cstr, itin> {
1363 let OutOperandList = oops;
1364 let InOperandList = !con(iops, (ins pred:$p));
1365 let Pattern = pattern;
1366 list<Predicate> Predicates = [HasVFP2];
1367}
1368
Evan Chengcd8e66a2008-11-11 21:48:44 +00001369// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001370class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001371 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001372 : VFPXI<oops, iops, AddrMode4, 4, im,
Bob Wilson01135592010-03-23 17:23:59 +00001373 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001374 // Instruction operands.
1375 bits<4> Rn;
1376 bits<13> regs;
1377
1378 // Encode instruction operands.
1379 let Inst{19-16} = Rn;
1380 let Inst{22} = regs{12};
1381 let Inst{15-12} = regs{11-8};
1382 let Inst{7-0} = regs{7-0};
1383
Evan Chengcd8e66a2008-11-11 21:48:44 +00001384 // TODO: Mark the instructions with the appropriate subtarget info.
1385 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001386 let Inst{11-9} = 0b101;
1387 let Inst{8} = 1; // Double precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001388}
1389
Jim Grosbach72db1822010-09-08 00:25:50 +00001390class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001391 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001392 : VFPXI<oops, iops, AddrMode4, 4, im,
Bob Wilson01135592010-03-23 17:23:59 +00001393 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001394 // Instruction operands.
1395 bits<4> Rn;
1396 bits<13> regs;
1397
1398 // Encode instruction operands.
1399 let Inst{19-16} = Rn;
1400 let Inst{22} = regs{8};
1401 let Inst{15-12} = regs{12-9};
1402 let Inst{7-0} = regs{7-0};
1403
Evan Chengcd8e66a2008-11-11 21:48:44 +00001404 // TODO: Mark the instructions with the appropriate subtarget info.
1405 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001406 let Inst{11-9} = 0b101;
1407 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001408}
1409
Evan Cheng96581d32008-11-11 02:11:05 +00001410// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001411class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1412 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1413 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001414 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001415 // Instruction operands.
1416 bits<5> Dd;
1417 bits<5> Dm;
1418
1419 // Encode instruction operands.
1420 let Inst{3-0} = Dm{3-0};
1421 let Inst{5} = Dm{4};
1422 let Inst{15-12} = Dd{3-0};
1423 let Inst{22} = Dd{4};
1424
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001425 let Inst{27-23} = opcod1;
1426 let Inst{21-20} = opcod2;
1427 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001428 let Inst{11-9} = 0b101;
1429 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001430 let Inst{7-6} = opcod4;
1431 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001432}
1433
1434// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001435class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001436 dag iops, InstrItinClass itin, string opc, string asm,
1437 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001438 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001439 // Instruction operands.
1440 bits<5> Dd;
1441 bits<5> Dn;
1442 bits<5> Dm;
1443
1444 // Encode instruction operands.
1445 let Inst{3-0} = Dm{3-0};
1446 let Inst{5} = Dm{4};
1447 let Inst{19-16} = Dn{3-0};
1448 let Inst{7} = Dn{4};
1449 let Inst{15-12} = Dd{3-0};
1450 let Inst{22} = Dd{4};
1451
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001452 let Inst{27-23} = opcod1;
1453 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001454 let Inst{11-9} = 0b101;
1455 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001456 let Inst{6} = op6;
1457 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001458}
1459
1460// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001461class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1462 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1463 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001464 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001465 // Instruction operands.
1466 bits<5> Sd;
1467 bits<5> Sm;
1468
1469 // Encode instruction operands.
1470 let Inst{3-0} = Sm{4-1};
1471 let Inst{5} = Sm{0};
1472 let Inst{15-12} = Sd{4-1};
1473 let Inst{22} = Sd{0};
1474
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001475 let Inst{27-23} = opcod1;
1476 let Inst{21-20} = opcod2;
1477 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001478 let Inst{11-9} = 0b101;
1479 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001480 let Inst{7-6} = opcod4;
1481 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001482}
1483
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001484// Single precision unary, if no NEON. Same as ASuI except not available if
1485// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001486class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1487 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1488 string asm, list<dag> pattern>
1489 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1490 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001491 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1492}
1493
Evan Cheng96581d32008-11-11 02:11:05 +00001494// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001495class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1496 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001497 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001498 // Instruction operands.
1499 bits<5> Sd;
1500 bits<5> Sn;
1501 bits<5> Sm;
1502
1503 // Encode instruction operands.
1504 let Inst{3-0} = Sm{4-1};
1505 let Inst{5} = Sm{0};
1506 let Inst{19-16} = Sn{4-1};
1507 let Inst{7} = Sn{0};
1508 let Inst{15-12} = Sd{4-1};
1509 let Inst{22} = Sd{0};
1510
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001511 let Inst{27-23} = opcod1;
1512 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001513 let Inst{11-9} = 0b101;
1514 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001515 let Inst{6} = op6;
1516 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001517}
1518
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001519// Single precision binary, if no NEON. Same as ASbI except not available if
1520// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001521class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001522 dag iops, InstrItinClass itin, string opc, string asm,
1523 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001524 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001525 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001526
1527 // Instruction operands.
1528 bits<5> Sd;
1529 bits<5> Sn;
1530 bits<5> Sm;
1531
1532 // Encode instruction operands.
1533 let Inst{3-0} = Sm{4-1};
1534 let Inst{5} = Sm{0};
1535 let Inst{19-16} = Sn{4-1};
1536 let Inst{7} = Sn{0};
1537 let Inst{15-12} = Sd{4-1};
1538 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001539}
1540
Evan Cheng80a11982008-11-12 06:41:41 +00001541// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001542class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1543 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1544 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001545 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001546 let Inst{27-23} = opcod1;
1547 let Inst{21-20} = opcod2;
1548 let Inst{19-16} = opcod3;
1549 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001550 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001551 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001552}
1553
Johnny Chen811663f2010-02-11 18:47:03 +00001554// VFP conversion between floating-point and fixed-point
1555class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001556 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1557 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001558 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1559 // size (fixed-point number): sx == 0 ? 16 : 32
1560 let Inst{7} = op5; // sx
1561}
1562
David Goodwin338268c2009-08-10 22:17:39 +00001563// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001564class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001565 dag oops, dag iops, InstrItinClass itin,
1566 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001567 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1568 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001569 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1570}
1571
Evan Cheng80a11982008-11-12 06:41:41 +00001572class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001573 InstrItinClass itin,
1574 string opc, string asm, list<dag> pattern>
1575 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001576 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001577 let Inst{11-8} = opcod2;
1578 let Inst{4} = 1;
1579}
1580
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001581class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1582 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1583 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001584
Bob Wilson01135592010-03-23 17:23:59 +00001585class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001586 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1587 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001588
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001589class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1590 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1591 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001592
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001593class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1594 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1595 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001596
Evan Cheng96581d32008-11-11 02:11:05 +00001597//===----------------------------------------------------------------------===//
1598
Bob Wilson5bafff32009-06-22 23:27:02 +00001599//===----------------------------------------------------------------------===//
1600// ARM NEON Instruction templates.
1601//
Evan Cheng13096642008-08-29 06:41:12 +00001602
Johnny Chencaa608e2010-03-20 00:17:00 +00001603class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1604 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1605 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001606 : InstARM<am, 4, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001607 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001608 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001609 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001610 let Pattern = pattern;
1611 list<Predicate> Predicates = [HasNEON];
Owen Anderson8533eba2011-08-10 19:01:10 +00001612 let DecoderNamespace = "NEONData";
Evan Chengf81bf152009-11-23 21:57:23 +00001613}
1614
1615// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001616class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1617 InstrItinClass itin, string opc, string asm, string cstr,
1618 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001619 : InstARM<am, 4, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001620 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001621 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001622 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001623 let Pattern = pattern;
1624 list<Predicate> Predicates = [HasNEON];
Owen Anderson8533eba2011-08-10 19:01:10 +00001625 let DecoderNamespace = "NEONData";
Evan Cheng13096642008-08-29 06:41:12 +00001626}
1627
Bob Wilsonb07c1712009-10-07 21:53:04 +00001628class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1629 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001630 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001631 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1632 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001633 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001634 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001635 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001636 let Inst{11-8} = op11_8;
1637 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001638
Chris Lattner2ac19022010-11-15 05:19:05 +00001639 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson8533eba2011-08-10 19:01:10 +00001640 let DecoderNamespace = "NEONLoadStore";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001641
Owen Andersond9aa7d32010-11-02 00:05:05 +00001642 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001643 bits<6> Rn;
1644 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001645
Owen Andersond9aa7d32010-11-02 00:05:05 +00001646 let Inst{22} = Vd{4};
1647 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001648 let Inst{19-16} = Rn{3-0};
1649 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001650}
1651
Owen Andersond138d702010-11-02 20:47:39 +00001652class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1653 dag oops, dag iops, InstrItinClass itin,
1654 string opc, string dt, string asm, string cstr, list<dag> pattern>
1655 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1656 dt, asm, cstr, pattern> {
1657 bits<3> lane;
1658}
1659
Bob Wilson709d5922010-08-25 23:27:42 +00001660class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
Owen Anderson16884412011-07-13 23:22:26 +00001661 : InstARM<AddrMode6, 4, IndexModeNone, Pseudo, NeonDomain, cstr,
Bob Wilson709d5922010-08-25 23:27:42 +00001662 itin> {
1663 let OutOperandList = oops;
1664 let InOperandList = !con(iops, (ins pred:$p));
1665 list<Predicate> Predicates = [HasNEON];
1666}
1667
Jim Grosbach7cd27292010-10-06 20:36:55 +00001668class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1669 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001670 : InstARM<AddrModeNone, 4, IndexModeNone, Pseudo, NeonDomain, cstr,
Bob Wilsonbd916c52010-09-13 23:55:10 +00001671 itin> {
1672 let OutOperandList = oops;
1673 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001674 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001675 list<Predicate> Predicates = [HasNEON];
1676}
1677
Johnny Chen785516a2010-03-23 16:43:47 +00001678class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001679 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001680 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1681 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001682 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001683 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001684}
1685
Johnny Chen927b88f2010-03-23 20:40:44 +00001686class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001687 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001688 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001689 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001690 let Inst{31-25} = 0b1111001;
Owen Andersonac00e962010-12-10 22:32:08 +00001691 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Bob Wilson5bafff32009-06-22 23:27:02 +00001692}
1693
1694// NEON "one register and a modified immediate" format.
1695class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1696 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001697 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001698 string opc, string dt, string asm, string cstr,
1699 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001700 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001701 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001702 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001703 let Inst{11-8} = op11_8;
1704 let Inst{7} = op7;
1705 let Inst{6} = op6;
1706 let Inst{5} = op5;
1707 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001708
Owen Andersona88ea032010-10-26 17:40:54 +00001709 // Instruction operands.
1710 bits<5> Vd;
1711 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001712
Owen Andersona88ea032010-10-26 17:40:54 +00001713 let Inst{15-12} = Vd{3-0};
1714 let Inst{22} = Vd{4};
1715 let Inst{24} = SIMM{7};
1716 let Inst{18-16} = SIMM{6-4};
1717 let Inst{3-0} = SIMM{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001718 let DecoderMethod = "DecodeNEONModImmInstruction";
Bob Wilson5bafff32009-06-22 23:27:02 +00001719}
1720
1721// NEON 2 vector register format.
1722class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1723 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001724 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001726 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001727 let Inst{24-23} = op24_23;
1728 let Inst{21-20} = op21_20;
1729 let Inst{19-18} = op19_18;
1730 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001731 let Inst{11-7} = op11_7;
1732 let Inst{6} = op6;
1733 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001734
Owen Anderson162875a2010-10-25 18:43:52 +00001735 // Instruction operands.
1736 bits<5> Vd;
1737 bits<5> Vm;
1738
1739 let Inst{15-12} = Vd{3-0};
1740 let Inst{22} = Vd{4};
1741 let Inst{3-0} = Vm{3-0};
1742 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001743}
1744
1745// Same as N2V except it doesn't have a datatype suffix.
1746class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001747 bits<5> op11_7, bit op6, bit op4,
1748 dag oops, dag iops, InstrItinClass itin,
1749 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001750 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001751 let Inst{24-23} = op24_23;
1752 let Inst{21-20} = op21_20;
1753 let Inst{19-18} = op19_18;
1754 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001755 let Inst{11-7} = op11_7;
1756 let Inst{6} = op6;
1757 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001758
Owen Anderson162875a2010-10-25 18:43:52 +00001759 // Instruction operands.
1760 bits<5> Vd;
1761 bits<5> Vm;
1762
1763 let Inst{15-12} = Vd{3-0};
1764 let Inst{22} = Vd{4};
1765 let Inst{3-0} = Vm{3-0};
1766 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001767}
1768
1769// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001770class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001771 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001772 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001773 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001774 let Inst{24} = op24;
1775 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001776 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001777 let Inst{7} = op7;
1778 let Inst{6} = op6;
1779 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001780
Owen Anderson3557d002010-10-26 20:56:57 +00001781 // Instruction operands.
1782 bits<5> Vd;
1783 bits<5> Vm;
1784 bits<6> SIMM;
1785
1786 let Inst{15-12} = Vd{3-0};
1787 let Inst{22} = Vd{4};
1788 let Inst{3-0} = Vm{3-0};
1789 let Inst{5} = Vm{4};
1790 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001791}
1792
Bob Wilson10bc69c2010-03-27 03:56:52 +00001793// NEON 3 vector register format.
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001794
Jim Grosbach6635b042011-05-19 17:34:53 +00001795class N3VCommon<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1796 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1797 string opc, string dt, string asm, string cstr,
1798 list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001799 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001800 let Inst{24} = op24;
1801 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001802 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001803 let Inst{11-8} = op11_8;
1804 let Inst{6} = op6;
1805 let Inst{4} = op4;
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001806}
1807
1808class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1809 dag oops, dag iops, Format f, InstrItinClass itin,
1810 string opc, string dt, string asm, string cstr, list<dag> pattern>
1811 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1812 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001813
Owen Andersond451f882010-10-21 20:21:49 +00001814 // Instruction operands.
1815 bits<5> Vd;
1816 bits<5> Vn;
1817 bits<5> Vm;
1818
1819 let Inst{15-12} = Vd{3-0};
1820 let Inst{22} = Vd{4};
1821 let Inst{19-16} = Vn{3-0};
1822 let Inst{7} = Vn{4};
1823 let Inst{3-0} = Vm{3-0};
1824 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001825}
1826
Jim Grosbach6635b042011-05-19 17:34:53 +00001827class N3VLane32<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1828 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1829 string opc, string dt, string asm, string cstr,
1830 list<dag> pattern>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001831 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1832 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
1833
1834 // Instruction operands.
1835 bits<5> Vd;
1836 bits<5> Vn;
1837 bits<5> Vm;
1838 bit lane;
1839
1840 let Inst{15-12} = Vd{3-0};
1841 let Inst{22} = Vd{4};
1842 let Inst{19-16} = Vn{3-0};
1843 let Inst{7} = Vn{4};
1844 let Inst{3-0} = Vm{3-0};
1845 let Inst{5} = lane;
1846}
1847
Jim Grosbach6635b042011-05-19 17:34:53 +00001848class N3VLane16<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1849 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1850 string opc, string dt, string asm, string cstr,
1851 list<dag> pattern>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001852 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1853 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
1854
1855 // Instruction operands.
1856 bits<5> Vd;
1857 bits<5> Vn;
1858 bits<5> Vm;
1859 bits<2> lane;
1860
1861 let Inst{15-12} = Vd{3-0};
1862 let Inst{22} = Vd{4};
1863 let Inst{19-16} = Vn{3-0};
1864 let Inst{7} = Vn{4};
1865 let Inst{2-0} = Vm{2-0};
1866 let Inst{5} = lane{1};
1867 let Inst{3} = lane{0};
1868}
1869
Johnny Chen841e8282010-03-23 21:35:03 +00001870// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001871class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1872 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001873 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001874 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001875 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001876 let Inst{24} = op24;
1877 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001878 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001879 let Inst{11-8} = op11_8;
1880 let Inst{6} = op6;
1881 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001882
Owen Anderson8c71eff2010-10-25 18:28:30 +00001883 // Instruction operands.
1884 bits<5> Vd;
1885 bits<5> Vn;
1886 bits<5> Vm;
1887
1888 let Inst{15-12} = Vd{3-0};
1889 let Inst{22} = Vd{4};
1890 let Inst{19-16} = Vn{3-0};
1891 let Inst{7} = Vn{4};
1892 let Inst{3-0} = Vm{3-0};
1893 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001894}
1895
1896// NEON VMOVs between scalar and core registers.
1897class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001898 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001899 string opc, string dt, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001900 : InstARM<AddrModeNone, 4, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001901 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001902 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001903 let Inst{11-8} = opcod2;
1904 let Inst{6-5} = opcod3;
1905 let Inst{4} = 1;
Johnny Chena9611542011-04-06 18:27:46 +00001906 // A8.6.303, A8.6.328, A8.6.329
1907 let Inst{3-0} = 0b0000;
Evan Chengf81bf152009-11-23 21:57:23 +00001908
1909 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001910 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001911 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001912 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001913 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001914
Chris Lattner2ac19022010-11-15 05:19:05 +00001915 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8533eba2011-08-10 19:01:10 +00001916 let DecoderNamespace = "NEONDup";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001917
Owen Andersond2fbdb72010-10-27 21:28:09 +00001918 bits<5> V;
1919 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001920 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001921 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001922
Owen Andersonf587a9352010-10-27 19:25:54 +00001923 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001924 let Inst{7} = V{4};
1925 let Inst{19-16} = V{3-0};
1926 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001927}
1928class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001929 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001930 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001931 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001933class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001934 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001935 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001936 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001937 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001938class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001939 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001940 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001941 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001942 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001943
Johnny Chene4614f72010-03-25 17:01:27 +00001944// Vector Duplicate Lane (from scalar to all elements)
1945class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1946 InstrItinClass itin, string opc, string dt, string asm,
1947 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001948 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001949 let Inst{24-23} = 0b11;
1950 let Inst{21-20} = 0b11;
1951 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001952 let Inst{11-7} = 0b11000;
1953 let Inst{6} = op6;
1954 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001955
Owen Andersonf587a9352010-10-27 19:25:54 +00001956 bits<5> Vd;
1957 bits<5> Vm;
1958 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001959
Owen Andersonf587a9352010-10-27 19:25:54 +00001960 let Inst{22} = Vd{4};
1961 let Inst{15-12} = Vd{3-0};
1962 let Inst{5} = Vm{4};
1963 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001964}
1965
David Goodwin42a83f22009-08-04 17:53:06 +00001966// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1967// for single-precision FP.
1968class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1969 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1970}