blob: 9600cffa91fd49205966521a2d2d6bef44b7a460 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86InstrInfo.h"
15#include "X86.h"
16#include "X86GenInstrInfo.inc"
17#include "X86InstrBuilder.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson15b39322009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson1636de92007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman37eb6c82008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greene138ae532009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000030#include "llvm/Support/CommandLine.h"
David Greene5fd1b6e2010-01-05 01:29:29 +000031#include "llvm/Support/Debug.h"
Edwin Török3cb88482009-07-08 18:01:40 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Evan Cheng950aac02007-09-25 01:57:46 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000035#include "llvm/MC/MCAsmInfo.h"
David Greene138ae532009-11-12 20:55:29 +000036
37#include <limits>
38
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039using namespace llvm;
40
Chris Lattnerd71b0b02009-08-23 03:41:05 +000041static cl::opt<bool>
42NoFusing("disable-spill-fusing",
43 cl::desc("Disable fusing of spill code into instructions"));
44static cl::opt<bool>
45PrintFailedFusing("print-failed-fuse-candidates",
46 cl::desc("Print instructions that the allocator wants to"
47 " fuse, but the X86 backend currently can't"),
48 cl::Hidden);
49static cl::opt<bool>
50ReMatPICStubLoad("remat-pic-stub-load",
51 cl::desc("Re-materialize load from stub in PIC mode"),
52 cl::init(false), cl::Hidden);
Owen Anderson9a184ef2008-01-07 01:35:02 +000053
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000055 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056 TM(tm), RI(tm, *this) {
Owen Anderson9a184ef2008-01-07 01:35:02 +000057 SmallVector<unsigned,16> AmbEntries;
58 static const unsigned OpTbl2Addr[][2] = {
59 { X86::ADC32ri, X86::ADC32mi },
60 { X86::ADC32ri8, X86::ADC32mi8 },
61 { X86::ADC32rr, X86::ADC32mr },
62 { X86::ADC64ri32, X86::ADC64mi32 },
63 { X86::ADC64ri8, X86::ADC64mi8 },
64 { X86::ADC64rr, X86::ADC64mr },
65 { X86::ADD16ri, X86::ADD16mi },
66 { X86::ADD16ri8, X86::ADD16mi8 },
67 { X86::ADD16rr, X86::ADD16mr },
68 { X86::ADD32ri, X86::ADD32mi },
69 { X86::ADD32ri8, X86::ADD32mi8 },
70 { X86::ADD32rr, X86::ADD32mr },
71 { X86::ADD64ri32, X86::ADD64mi32 },
72 { X86::ADD64ri8, X86::ADD64mi8 },
73 { X86::ADD64rr, X86::ADD64mr },
74 { X86::ADD8ri, X86::ADD8mi },
75 { X86::ADD8rr, X86::ADD8mr },
76 { X86::AND16ri, X86::AND16mi },
77 { X86::AND16ri8, X86::AND16mi8 },
78 { X86::AND16rr, X86::AND16mr },
79 { X86::AND32ri, X86::AND32mi },
80 { X86::AND32ri8, X86::AND32mi8 },
81 { X86::AND32rr, X86::AND32mr },
82 { X86::AND64ri32, X86::AND64mi32 },
83 { X86::AND64ri8, X86::AND64mi8 },
84 { X86::AND64rr, X86::AND64mr },
85 { X86::AND8ri, X86::AND8mi },
86 { X86::AND8rr, X86::AND8mr },
87 { X86::DEC16r, X86::DEC16m },
88 { X86::DEC32r, X86::DEC32m },
89 { X86::DEC64_16r, X86::DEC64_16m },
90 { X86::DEC64_32r, X86::DEC64_32m },
91 { X86::DEC64r, X86::DEC64m },
92 { X86::DEC8r, X86::DEC8m },
93 { X86::INC16r, X86::INC16m },
94 { X86::INC32r, X86::INC32m },
95 { X86::INC64_16r, X86::INC64_16m },
96 { X86::INC64_32r, X86::INC64_32m },
97 { X86::INC64r, X86::INC64m },
98 { X86::INC8r, X86::INC8m },
99 { X86::NEG16r, X86::NEG16m },
100 { X86::NEG32r, X86::NEG32m },
101 { X86::NEG64r, X86::NEG64m },
102 { X86::NEG8r, X86::NEG8m },
103 { X86::NOT16r, X86::NOT16m },
104 { X86::NOT32r, X86::NOT32m },
105 { X86::NOT64r, X86::NOT64m },
106 { X86::NOT8r, X86::NOT8m },
107 { X86::OR16ri, X86::OR16mi },
108 { X86::OR16ri8, X86::OR16mi8 },
109 { X86::OR16rr, X86::OR16mr },
110 { X86::OR32ri, X86::OR32mi },
111 { X86::OR32ri8, X86::OR32mi8 },
112 { X86::OR32rr, X86::OR32mr },
113 { X86::OR64ri32, X86::OR64mi32 },
114 { X86::OR64ri8, X86::OR64mi8 },
115 { X86::OR64rr, X86::OR64mr },
116 { X86::OR8ri, X86::OR8mi },
117 { X86::OR8rr, X86::OR8mr },
118 { X86::ROL16r1, X86::ROL16m1 },
119 { X86::ROL16rCL, X86::ROL16mCL },
120 { X86::ROL16ri, X86::ROL16mi },
121 { X86::ROL32r1, X86::ROL32m1 },
122 { X86::ROL32rCL, X86::ROL32mCL },
123 { X86::ROL32ri, X86::ROL32mi },
124 { X86::ROL64r1, X86::ROL64m1 },
125 { X86::ROL64rCL, X86::ROL64mCL },
126 { X86::ROL64ri, X86::ROL64mi },
127 { X86::ROL8r1, X86::ROL8m1 },
128 { X86::ROL8rCL, X86::ROL8mCL },
129 { X86::ROL8ri, X86::ROL8mi },
130 { X86::ROR16r1, X86::ROR16m1 },
131 { X86::ROR16rCL, X86::ROR16mCL },
132 { X86::ROR16ri, X86::ROR16mi },
133 { X86::ROR32r1, X86::ROR32m1 },
134 { X86::ROR32rCL, X86::ROR32mCL },
135 { X86::ROR32ri, X86::ROR32mi },
136 { X86::ROR64r1, X86::ROR64m1 },
137 { X86::ROR64rCL, X86::ROR64mCL },
138 { X86::ROR64ri, X86::ROR64mi },
139 { X86::ROR8r1, X86::ROR8m1 },
140 { X86::ROR8rCL, X86::ROR8mCL },
141 { X86::ROR8ri, X86::ROR8mi },
142 { X86::SAR16r1, X86::SAR16m1 },
143 { X86::SAR16rCL, X86::SAR16mCL },
144 { X86::SAR16ri, X86::SAR16mi },
145 { X86::SAR32r1, X86::SAR32m1 },
146 { X86::SAR32rCL, X86::SAR32mCL },
147 { X86::SAR32ri, X86::SAR32mi },
148 { X86::SAR64r1, X86::SAR64m1 },
149 { X86::SAR64rCL, X86::SAR64mCL },
150 { X86::SAR64ri, X86::SAR64mi },
151 { X86::SAR8r1, X86::SAR8m1 },
152 { X86::SAR8rCL, X86::SAR8mCL },
153 { X86::SAR8ri, X86::SAR8mi },
154 { X86::SBB32ri, X86::SBB32mi },
155 { X86::SBB32ri8, X86::SBB32mi8 },
156 { X86::SBB32rr, X86::SBB32mr },
157 { X86::SBB64ri32, X86::SBB64mi32 },
158 { X86::SBB64ri8, X86::SBB64mi8 },
159 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000160 { X86::SHL16rCL, X86::SHL16mCL },
161 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000162 { X86::SHL32rCL, X86::SHL32mCL },
163 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000164 { X86::SHL64rCL, X86::SHL64mCL },
165 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000166 { X86::SHL8rCL, X86::SHL8mCL },
167 { X86::SHL8ri, X86::SHL8mi },
168 { X86::SHLD16rrCL, X86::SHLD16mrCL },
169 { X86::SHLD16rri8, X86::SHLD16mri8 },
170 { X86::SHLD32rrCL, X86::SHLD32mrCL },
171 { X86::SHLD32rri8, X86::SHLD32mri8 },
172 { X86::SHLD64rrCL, X86::SHLD64mrCL },
173 { X86::SHLD64rri8, X86::SHLD64mri8 },
174 { X86::SHR16r1, X86::SHR16m1 },
175 { X86::SHR16rCL, X86::SHR16mCL },
176 { X86::SHR16ri, X86::SHR16mi },
177 { X86::SHR32r1, X86::SHR32m1 },
178 { X86::SHR32rCL, X86::SHR32mCL },
179 { X86::SHR32ri, X86::SHR32mi },
180 { X86::SHR64r1, X86::SHR64m1 },
181 { X86::SHR64rCL, X86::SHR64mCL },
182 { X86::SHR64ri, X86::SHR64mi },
183 { X86::SHR8r1, X86::SHR8m1 },
184 { X86::SHR8rCL, X86::SHR8mCL },
185 { X86::SHR8ri, X86::SHR8mi },
186 { X86::SHRD16rrCL, X86::SHRD16mrCL },
187 { X86::SHRD16rri8, X86::SHRD16mri8 },
188 { X86::SHRD32rrCL, X86::SHRD32mrCL },
189 { X86::SHRD32rri8, X86::SHRD32mri8 },
190 { X86::SHRD64rrCL, X86::SHRD64mrCL },
191 { X86::SHRD64rri8, X86::SHRD64mri8 },
192 { X86::SUB16ri, X86::SUB16mi },
193 { X86::SUB16ri8, X86::SUB16mi8 },
194 { X86::SUB16rr, X86::SUB16mr },
195 { X86::SUB32ri, X86::SUB32mi },
196 { X86::SUB32ri8, X86::SUB32mi8 },
197 { X86::SUB32rr, X86::SUB32mr },
198 { X86::SUB64ri32, X86::SUB64mi32 },
199 { X86::SUB64ri8, X86::SUB64mi8 },
200 { X86::SUB64rr, X86::SUB64mr },
201 { X86::SUB8ri, X86::SUB8mi },
202 { X86::SUB8rr, X86::SUB8mr },
203 { X86::XOR16ri, X86::XOR16mi },
204 { X86::XOR16ri8, X86::XOR16mi8 },
205 { X86::XOR16rr, X86::XOR16mr },
206 { X86::XOR32ri, X86::XOR32mi },
207 { X86::XOR32ri8, X86::XOR32mi8 },
208 { X86::XOR32rr, X86::XOR32mr },
209 { X86::XOR64ri32, X86::XOR64mi32 },
210 { X86::XOR64ri8, X86::XOR64mi8 },
211 { X86::XOR64rr, X86::XOR64mr },
212 { X86::XOR8ri, X86::XOR8mi },
213 { X86::XOR8rr, X86::XOR8mr }
214 };
215
216 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
217 unsigned RegOp = OpTbl2Addr[i][0];
218 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000219 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000220 std::make_pair(MemOp,0))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000221 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000222 // Index 0, folded load and store, no alignment requirement.
223 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000224 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000225 std::make_pair(RegOp,
226 AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000227 AmbEntries.push_back(MemOp);
228 }
229
230 // If the third value is 1, then it's folding either a load or a store.
Evan Chenga5853792009-07-15 06:10:07 +0000231 static const unsigned OpTbl0[][4] = {
232 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
233 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
234 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
235 { X86::CALL32r, X86::CALL32m, 1, 0 },
236 { X86::CALL64r, X86::CALL64m, 1, 0 },
237 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
238 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
239 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
240 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
241 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
242 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
243 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
244 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
245 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
246 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
247 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
248 { X86::DIV16r, X86::DIV16m, 1, 0 },
249 { X86::DIV32r, X86::DIV32m, 1, 0 },
250 { X86::DIV64r, X86::DIV64m, 1, 0 },
251 { X86::DIV8r, X86::DIV8m, 1, 0 },
252 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
253 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
254 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
255 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
256 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
257 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
258 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
259 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
260 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
261 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
262 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
263 { X86::JMP32r, X86::JMP32m, 1, 0 },
264 { X86::JMP64r, X86::JMP64m, 1, 0 },
265 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
266 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
267 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
268 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
269 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
270 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
271 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
272 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
273 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
274 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
275 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
276 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
277 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
278 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
279 { X86::MOVPS2SSrr, X86::MOVPS2SSmr, 0, 0 },
280 { X86::MOVSDrr, X86::MOVSDmr, 0, 0 },
281 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
282 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
283 { X86::MOVSSrr, X86::MOVSSmr, 0, 0 },
284 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
285 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
286 { X86::MUL16r, X86::MUL16m, 1, 0 },
287 { X86::MUL32r, X86::MUL32m, 1, 0 },
288 { X86::MUL64r, X86::MUL64m, 1, 0 },
289 { X86::MUL8r, X86::MUL8m, 1, 0 },
290 { X86::SETAEr, X86::SETAEm, 0, 0 },
291 { X86::SETAr, X86::SETAm, 0, 0 },
292 { X86::SETBEr, X86::SETBEm, 0, 0 },
293 { X86::SETBr, X86::SETBm, 0, 0 },
294 { X86::SETEr, X86::SETEm, 0, 0 },
295 { X86::SETGEr, X86::SETGEm, 0, 0 },
296 { X86::SETGr, X86::SETGm, 0, 0 },
297 { X86::SETLEr, X86::SETLEm, 0, 0 },
298 { X86::SETLr, X86::SETLm, 0, 0 },
299 { X86::SETNEr, X86::SETNEm, 0, 0 },
300 { X86::SETNOr, X86::SETNOm, 0, 0 },
301 { X86::SETNPr, X86::SETNPm, 0, 0 },
302 { X86::SETNSr, X86::SETNSm, 0, 0 },
303 { X86::SETOr, X86::SETOm, 0, 0 },
304 { X86::SETPr, X86::SETPm, 0, 0 },
305 { X86::SETSr, X86::SETSm, 0, 0 },
306 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
307 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
308 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
309 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
310 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000311 };
312
313 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
314 unsigned RegOp = OpTbl0[i][0];
315 unsigned MemOp = OpTbl0[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000316 unsigned Align = OpTbl0[i][3];
Dan Gohman55d19662008-07-07 17:46:23 +0000317 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000318 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000319 assert(false && "Duplicated entries?");
320 unsigned FoldedLoad = OpTbl0[i][2];
321 // Index 0, folded load or store.
322 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
323 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
324 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000325 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000326 AmbEntries.push_back(MemOp);
327 }
328
Evan Chenga5853792009-07-15 06:10:07 +0000329 static const unsigned OpTbl1[][3] = {
330 { X86::CMP16rr, X86::CMP16rm, 0 },
331 { X86::CMP32rr, X86::CMP32rm, 0 },
332 { X86::CMP64rr, X86::CMP64rm, 0 },
333 { X86::CMP8rr, X86::CMP8rm, 0 },
334 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
335 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
336 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
337 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
338 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
339 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
340 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
341 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
342 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
343 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
344 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
345 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
346 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
347 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
348 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
349 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
350 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
351 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
352 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
353 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
354 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
355 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
356 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
357 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
358 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
359 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
360 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
361 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
362 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm, 0 },
363 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm, 0 },
364 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
365 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
366 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
367 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
368 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
369 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
370 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
371 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
372 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
373 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
374 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
375 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
376 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
377 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
378 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
379 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
380 { X86::MOV16rr, X86::MOV16rm, 0 },
381 { X86::MOV32rr, X86::MOV32rm, 0 },
382 { X86::MOV64rr, X86::MOV64rm, 0 },
383 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
384 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
385 { X86::MOV8rr, X86::MOV8rm, 0 },
386 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
387 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
388 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
389 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
390 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
391 { X86::MOVDQArr, X86::MOVDQArm, 16 },
392 { X86::MOVSD2PDrr, X86::MOVSD2PDrm, 0 },
393 { X86::MOVSDrr, X86::MOVSDrm, 0 },
394 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
395 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
396 { X86::MOVSS2PSrr, X86::MOVSS2PSrm, 0 },
397 { X86::MOVSSrr, X86::MOVSSrm, 0 },
398 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
399 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
400 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
401 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
402 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
403 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
404 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
405 { X86::MOVUPSrr, X86::MOVUPSrm, 16 },
406 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
407 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
408 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
409 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
410 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
411 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
412 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
413 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
414 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
415 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
416 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
417 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
418 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
419 { X86::RCPPSr, X86::RCPPSm, 16 },
420 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
421 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
422 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
423 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
424 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
425 { X86::SQRTPDr, X86::SQRTPDm, 16 },
426 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
427 { X86::SQRTPSr, X86::SQRTPSm, 16 },
428 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
429 { X86::SQRTSDr, X86::SQRTSDm, 0 },
430 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
431 { X86::SQRTSSr, X86::SQRTSSm, 0 },
432 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
433 { X86::TEST16rr, X86::TEST16rm, 0 },
434 { X86::TEST32rr, X86::TEST32rm, 0 },
435 { X86::TEST64rr, X86::TEST64rm, 0 },
436 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000437 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chenga5853792009-07-15 06:10:07 +0000438 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
439 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000440 };
441
442 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
443 unsigned RegOp = OpTbl1[i][0];
444 unsigned MemOp = OpTbl1[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000445 unsigned Align = OpTbl1[i][2];
Dan Gohman55d19662008-07-07 17:46:23 +0000446 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000447 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000448 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000449 // Index 1, folded load
450 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000451 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
452 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000453 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000454 AmbEntries.push_back(MemOp);
455 }
456
Evan Chenga5853792009-07-15 06:10:07 +0000457 static const unsigned OpTbl2[][3] = {
458 { X86::ADC32rr, X86::ADC32rm, 0 },
459 { X86::ADC64rr, X86::ADC64rm, 0 },
460 { X86::ADD16rr, X86::ADD16rm, 0 },
461 { X86::ADD32rr, X86::ADD32rm, 0 },
462 { X86::ADD64rr, X86::ADD64rm, 0 },
463 { X86::ADD8rr, X86::ADD8rm, 0 },
464 { X86::ADDPDrr, X86::ADDPDrm, 16 },
465 { X86::ADDPSrr, X86::ADDPSrm, 16 },
466 { X86::ADDSDrr, X86::ADDSDrm, 0 },
467 { X86::ADDSSrr, X86::ADDSSrm, 0 },
468 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
469 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
470 { X86::AND16rr, X86::AND16rm, 0 },
471 { X86::AND32rr, X86::AND32rm, 0 },
472 { X86::AND64rr, X86::AND64rm, 0 },
473 { X86::AND8rr, X86::AND8rm, 0 },
474 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
475 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
476 { X86::ANDPDrr, X86::ANDPDrm, 16 },
477 { X86::ANDPSrr, X86::ANDPSrm, 16 },
478 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
479 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
480 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
481 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
482 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
483 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
484 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
485 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
486 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
487 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
488 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
489 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
490 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
491 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
492 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
493 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
494 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
495 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
496 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
497 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
498 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
499 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
500 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
501 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
502 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
503 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
504 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
505 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
506 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
507 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
508 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
509 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
510 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
511 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
512 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
513 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
514 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
515 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
516 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
517 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
518 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
519 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
520 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
521 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
522 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
523 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
524 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
525 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
526 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
527 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
528 { X86::CMPSDrr, X86::CMPSDrm, 0 },
529 { X86::CMPSSrr, X86::CMPSSrm, 0 },
530 { X86::DIVPDrr, X86::DIVPDrm, 16 },
531 { X86::DIVPSrr, X86::DIVPSrm, 16 },
532 { X86::DIVSDrr, X86::DIVSDrm, 0 },
533 { X86::DIVSSrr, X86::DIVSSrm, 0 },
534 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
535 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
536 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
537 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
538 { X86::FsORPDrr, X86::FsORPDrm, 16 },
539 { X86::FsORPSrr, X86::FsORPSrm, 16 },
540 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
541 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
542 { X86::HADDPDrr, X86::HADDPDrm, 16 },
543 { X86::HADDPSrr, X86::HADDPSrm, 16 },
544 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
545 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
546 { X86::IMUL16rr, X86::IMUL16rm, 0 },
547 { X86::IMUL32rr, X86::IMUL32rm, 0 },
548 { X86::IMUL64rr, X86::IMUL64rm, 0 },
549 { X86::MAXPDrr, X86::MAXPDrm, 16 },
550 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
551 { X86::MAXPSrr, X86::MAXPSrm, 16 },
552 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
553 { X86::MAXSDrr, X86::MAXSDrm, 0 },
554 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
555 { X86::MAXSSrr, X86::MAXSSrm, 0 },
556 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
557 { X86::MINPDrr, X86::MINPDrm, 16 },
558 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
559 { X86::MINPSrr, X86::MINPSrm, 16 },
560 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
561 { X86::MINSDrr, X86::MINSDrm, 0 },
562 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
563 { X86::MINSSrr, X86::MINSSrm, 0 },
564 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
565 { X86::MULPDrr, X86::MULPDrm, 16 },
566 { X86::MULPSrr, X86::MULPSrm, 16 },
567 { X86::MULSDrr, X86::MULSDrm, 0 },
568 { X86::MULSSrr, X86::MULSSrm, 0 },
569 { X86::OR16rr, X86::OR16rm, 0 },
570 { X86::OR32rr, X86::OR32rm, 0 },
571 { X86::OR64rr, X86::OR64rm, 0 },
572 { X86::OR8rr, X86::OR8rm, 0 },
573 { X86::ORPDrr, X86::ORPDrm, 16 },
574 { X86::ORPSrr, X86::ORPSrm, 16 },
575 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
576 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
577 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
578 { X86::PADDBrr, X86::PADDBrm, 16 },
579 { X86::PADDDrr, X86::PADDDrm, 16 },
580 { X86::PADDQrr, X86::PADDQrm, 16 },
581 { X86::PADDSBrr, X86::PADDSBrm, 16 },
582 { X86::PADDSWrr, X86::PADDSWrm, 16 },
583 { X86::PADDWrr, X86::PADDWrm, 16 },
584 { X86::PANDNrr, X86::PANDNrm, 16 },
585 { X86::PANDrr, X86::PANDrm, 16 },
586 { X86::PAVGBrr, X86::PAVGBrm, 16 },
587 { X86::PAVGWrr, X86::PAVGWrm, 16 },
588 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
589 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
590 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
591 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
592 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
593 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
594 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
595 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
596 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
597 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
598 { X86::PMINSWrr, X86::PMINSWrm, 16 },
599 { X86::PMINUBrr, X86::PMINUBrm, 16 },
600 { X86::PMULDQrr, X86::PMULDQrm, 16 },
601 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
602 { X86::PMULHWrr, X86::PMULHWrm, 16 },
603 { X86::PMULLDrr, X86::PMULLDrm, 16 },
604 { X86::PMULLDrr_int, X86::PMULLDrm_int, 16 },
605 { X86::PMULLWrr, X86::PMULLWrm, 16 },
606 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
607 { X86::PORrr, X86::PORrm, 16 },
608 { X86::PSADBWrr, X86::PSADBWrm, 16 },
609 { X86::PSLLDrr, X86::PSLLDrm, 16 },
610 { X86::PSLLQrr, X86::PSLLQrm, 16 },
611 { X86::PSLLWrr, X86::PSLLWrm, 16 },
612 { X86::PSRADrr, X86::PSRADrm, 16 },
613 { X86::PSRAWrr, X86::PSRAWrm, 16 },
614 { X86::PSRLDrr, X86::PSRLDrm, 16 },
615 { X86::PSRLQrr, X86::PSRLQrm, 16 },
616 { X86::PSRLWrr, X86::PSRLWrm, 16 },
617 { X86::PSUBBrr, X86::PSUBBrm, 16 },
618 { X86::PSUBDrr, X86::PSUBDrm, 16 },
619 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
620 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
621 { X86::PSUBWrr, X86::PSUBWrm, 16 },
622 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
623 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
624 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
625 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
626 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
627 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
628 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
629 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
630 { X86::PXORrr, X86::PXORrm, 16 },
631 { X86::SBB32rr, X86::SBB32rm, 0 },
632 { X86::SBB64rr, X86::SBB64rm, 0 },
633 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
634 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
635 { X86::SUB16rr, X86::SUB16rm, 0 },
636 { X86::SUB32rr, X86::SUB32rm, 0 },
637 { X86::SUB64rr, X86::SUB64rm, 0 },
638 { X86::SUB8rr, X86::SUB8rm, 0 },
639 { X86::SUBPDrr, X86::SUBPDrm, 16 },
640 { X86::SUBPSrr, X86::SUBPSrm, 16 },
641 { X86::SUBSDrr, X86::SUBSDrm, 0 },
642 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000643 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chenga5853792009-07-15 06:10:07 +0000644 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
645 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
646 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
647 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
648 { X86::XOR16rr, X86::XOR16rm, 0 },
649 { X86::XOR32rr, X86::XOR32rm, 0 },
650 { X86::XOR64rr, X86::XOR64rm, 0 },
651 { X86::XOR8rr, X86::XOR8rm, 0 },
652 { X86::XORPDrr, X86::XORPDrm, 16 },
653 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000654 };
655
656 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
657 unsigned RegOp = OpTbl2[i][0];
658 unsigned MemOp = OpTbl2[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000659 unsigned Align = OpTbl2[i][2];
Dan Gohman55d19662008-07-07 17:46:23 +0000660 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000661 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000662 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000663 // Index 2, folded load
664 unsigned AuxInfo = 2 | (1 << 4);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000665 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000666 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000667 AmbEntries.push_back(MemOp);
668 }
669
670 // Remove ambiguous entries.
671 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672}
673
674bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Chengf97496a2009-01-20 19:12:24 +0000675 unsigned &SrcReg, unsigned &DstReg,
676 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattnerff195282008-03-11 19:28:17 +0000677 switch (MI.getOpcode()) {
678 default:
679 return false;
680 case X86::MOV8rr:
Bill Wendling2d1c8222009-04-17 22:40:38 +0000681 case X86::MOV8rr_NOREX:
Chris Lattnerff195282008-03-11 19:28:17 +0000682 case X86::MOV16rr:
683 case X86::MOV32rr:
684 case X86::MOV64rr:
Chris Lattnerff195282008-03-11 19:28:17 +0000685 case X86::MOVSSrr:
686 case X86::MOVSDrr:
Chris Lattnerc81df282008-03-11 19:30:09 +0000687
688 // FP Stack register class copies
689 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
690 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
691 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
692
Chris Lattnerff195282008-03-11 19:28:17 +0000693 case X86::FsMOVAPSrr:
694 case X86::FsMOVAPDrr:
695 case X86::MOVAPSrr:
696 case X86::MOVAPDrr:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000697 case X86::MOVDQArr:
Chris Lattnerff195282008-03-11 19:28:17 +0000698 case X86::MOVSS2PSrr:
699 case X86::MOVSD2PDrr:
700 case X86::MOVPS2SSrr:
701 case X86::MOVPD2SDrr:
Chris Lattnerff195282008-03-11 19:28:17 +0000702 case X86::MMX_MOVQ64rr:
703 assert(MI.getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000704 MI.getOperand(0).isReg() &&
705 MI.getOperand(1).isReg() &&
Chris Lattnerff195282008-03-11 19:28:17 +0000706 "invalid register-register move instruction");
Evan Chengf97496a2009-01-20 19:12:24 +0000707 SrcReg = MI.getOperand(1).getReg();
708 DstReg = MI.getOperand(0).getReg();
709 SrcSubIdx = MI.getOperand(1).getSubReg();
710 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattnerff195282008-03-11 19:28:17 +0000711 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713}
714
David Greene138ae532009-11-12 20:55:29 +0000715/// isFrameOperand - Return true and the FrameIndex if the specified
716/// operand and follow operands form a reference to the stack frame.
717bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
718 int &FrameIndex) const {
719 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
720 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
721 MI->getOperand(Op+1).getImm() == 1 &&
722 MI->getOperand(Op+2).getReg() == 0 &&
723 MI->getOperand(Op+3).getImm() == 0) {
724 FrameIndex = MI->getOperand(Op).getIndex();
725 return true;
726 }
727 return false;
728}
729
David Greene98c70f72009-11-13 00:29:53 +0000730static bool isFrameLoadOpcode(int Opcode) {
731 switch (Opcode) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 default: break;
733 case X86::MOV8rm:
734 case X86::MOV16rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 case X86::MOV32rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 case X86::MOV64rm:
737 case X86::LD_Fp64m:
738 case X86::MOVSSrm:
739 case X86::MOVSDrm:
740 case X86::MOVAPSrm:
741 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000742 case X86::MOVDQArm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743 case X86::MMX_MOVD64rm:
744 case X86::MMX_MOVQ64rm:
David Greene98c70f72009-11-13 00:29:53 +0000745 return true;
746 break;
747 }
748 return false;
749}
750
751static bool isFrameStoreOpcode(int Opcode) {
752 switch (Opcode) {
753 default: break;
754 case X86::MOV8mr:
755 case X86::MOV16mr:
756 case X86::MOV32mr:
757 case X86::MOV64mr:
758 case X86::ST_FpP64m:
759 case X86::MOVSSmr:
760 case X86::MOVSDmr:
761 case X86::MOVAPSmr:
762 case X86::MOVAPDmr:
763 case X86::MOVDQAmr:
764 case X86::MMX_MOVD64mr:
765 case X86::MMX_MOVQ64mr:
766 case X86::MMX_MOVNTQmr:
767 return true;
768 }
769 return false;
770}
771
772unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
773 int &FrameIndex) const {
774 if (isFrameLoadOpcode(MI->getOpcode()))
775 if (isFrameOperand(MI, 1, FrameIndex))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776 return MI->getOperand(0).getReg();
David Greene98c70f72009-11-13 00:29:53 +0000777 return 0;
778}
779
780unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
781 int &FrameIndex) const {
782 if (isFrameLoadOpcode(MI->getOpcode())) {
783 unsigned Reg;
784 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
785 return Reg;
David Greene138ae532009-11-12 20:55:29 +0000786 // Check for post-frame index elimination operations
David Greene647636f2009-12-04 22:38:46 +0000787 const MachineMemOperand *Dummy;
788 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789 }
790 return 0;
791}
792
David Greene138ae532009-11-12 20:55:29 +0000793bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene647636f2009-12-04 22:38:46 +0000794 const MachineMemOperand *&MMO,
David Greene138ae532009-11-12 20:55:29 +0000795 int &FrameIndex) const {
796 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
797 oe = MI->memoperands_end();
798 o != oe;
799 ++o) {
800 if ((*o)->isLoad() && (*o)->getValue())
801 if (const FixedStackPseudoSourceValue *Value =
802 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
803 FrameIndex = Value->getFrameIndex();
David Greene647636f2009-12-04 22:38:46 +0000804 MMO = *o;
David Greene138ae532009-11-12 20:55:29 +0000805 return true;
806 }
807 }
808 return false;
809}
810
Dan Gohman90feee22008-11-18 19:49:32 +0000811unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 int &FrameIndex) const {
David Greene98c70f72009-11-13 00:29:53 +0000813 if (isFrameStoreOpcode(MI->getOpcode()))
814 if (isFrameOperand(MI, 0, FrameIndex))
Rafael Espindola7f69c042009-03-28 17:03:24 +0000815 return MI->getOperand(X86AddrNumOperands).getReg();
David Greene98c70f72009-11-13 00:29:53 +0000816 return 0;
817}
818
819unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
820 int &FrameIndex) const {
821 if (isFrameStoreOpcode(MI->getOpcode())) {
822 unsigned Reg;
823 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
824 return Reg;
David Greene138ae532009-11-12 20:55:29 +0000825 // Check for post-frame index elimination operations
David Greene647636f2009-12-04 22:38:46 +0000826 const MachineMemOperand *Dummy;
827 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 }
829 return 0;
830}
831
David Greene138ae532009-11-12 20:55:29 +0000832bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene647636f2009-12-04 22:38:46 +0000833 const MachineMemOperand *&MMO,
David Greene138ae532009-11-12 20:55:29 +0000834 int &FrameIndex) const {
835 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
836 oe = MI->memoperands_end();
837 o != oe;
838 ++o) {
839 if ((*o)->isStore() && (*o)->getValue())
840 if (const FixedStackPseudoSourceValue *Value =
841 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
842 FrameIndex = Value->getFrameIndex();
David Greene647636f2009-12-04 22:38:46 +0000843 MMO = *o;
David Greene138ae532009-11-12 20:55:29 +0000844 return true;
845 }
846 }
847 return false;
848}
849
Evan Chengb819a512008-03-27 01:45:11 +0000850/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
851/// X86::MOVPC32r.
Dan Gohman221a4372008-07-07 23:14:23 +0000852static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chengb819a512008-03-27 01:45:11 +0000853 bool isPICBase = false;
854 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
855 E = MRI.def_end(); I != E; ++I) {
856 MachineInstr *DefMI = I.getOperand().getParent();
857 if (DefMI->getOpcode() != X86::MOVPC32r)
858 return false;
859 assert(!isPICBase && "More than one PIC base?");
860 isPICBase = true;
861 }
862 return isPICBase;
863}
Evan Chenge9caab52008-03-31 07:54:19 +0000864
Bill Wendlingb1cc1302008-05-12 20:54:26 +0000865bool
Dan Gohman1ef18852009-10-10 00:34:18 +0000866X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
867 AliasAnalysis *AA) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868 switch (MI->getOpcode()) {
869 default: break;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000870 case X86::MOV8rm:
871 case X86::MOV16rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000872 case X86::MOV32rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000873 case X86::MOV64rm:
874 case X86::LD_Fp64m:
875 case X86::MOVSSrm:
876 case X86::MOVSDrm:
877 case X86::MOVAPSrm:
Evan Cheng9d7cd4e2009-11-16 21:56:03 +0000878 case X86::MOVUPSrm:
Evan Cheng8e664712009-11-17 09:51:18 +0000879 case X86::MOVUPSrm_Int:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000880 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000881 case X86::MOVDQArm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000882 case X86::MMX_MOVD64rm:
Evan Cheng8e664712009-11-17 09:51:18 +0000883 case X86::MMX_MOVQ64rm:
884 case X86::FsMOVAPSrm:
885 case X86::FsMOVAPDrm: {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000886 // Loads from constant pools are trivially rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000887 if (MI->getOperand(1).isReg() &&
888 MI->getOperand(2).isImm() &&
889 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman1ef18852009-10-10 00:34:18 +0000890 MI->isInvariantLoad(AA)) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000891 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattnerdc6fc472009-06-27 04:16:01 +0000892 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000893 return true;
894 // Allow re-materialization of PIC load.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000895 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengc87df652008-04-01 23:26:12 +0000896 return false;
Dan Gohman221a4372008-07-07 23:14:23 +0000897 const MachineFunction &MF = *MI->getParent()->getParent();
898 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000899 bool isPICBase = false;
900 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
901 E = MRI.def_end(); I != E; ++I) {
902 MachineInstr *DefMI = I.getOperand().getParent();
903 if (DefMI->getOpcode() != X86::MOVPC32r)
904 return false;
905 assert(!isPICBase && "More than one PIC base?");
906 isPICBase = true;
907 }
908 return isPICBase;
909 }
910 return false;
Evan Cheng60490e62008-02-22 09:25:47 +0000911 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000912
913 case X86::LEA32r:
914 case X86::LEA64r: {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000915 if (MI->getOperand(2).isImm() &&
916 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
917 !MI->getOperand(4).isReg()) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000918 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000919 if (!MI->getOperand(1).isReg())
Dan Gohmanbee19a42008-09-26 21:30:20 +0000920 return true;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000921 unsigned BaseReg = MI->getOperand(1).getReg();
922 if (BaseReg == 0)
923 return true;
924 // Allow re-materialization of lea PICBase + x.
Dan Gohman221a4372008-07-07 23:14:23 +0000925 const MachineFunction &MF = *MI->getParent()->getParent();
926 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chengb819a512008-03-27 01:45:11 +0000927 return regIsPICBase(BaseReg, MRI);
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000928 }
929 return false;
930 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000932
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933 // All other instructions marked M_REMATERIALIZABLE are always trivially
934 // rematerializable.
935 return true;
936}
937
Evan Chengc564ded2008-06-24 07:10:51 +0000938/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
939/// would clobber the EFLAGS condition register. Note the result may be
940/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohmanf20cb162009-10-14 00:08:59 +0000941/// a few instructions in each direction it assumes it's not safe.
Evan Chengc564ded2008-06-24 07:10:51 +0000942static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
943 MachineBasicBlock::iterator I) {
Dan Gohman3588f9d2008-10-21 03:24:31 +0000944 // It's always safe to clobber EFLAGS at the end of a block.
945 if (I == MBB.end())
946 return true;
947
Evan Chengc564ded2008-06-24 07:10:51 +0000948 // For compile time consideration, if we are not able to determine the
Dan Gohmanf20cb162009-10-14 00:08:59 +0000949 // safety after visiting 4 instructions in each direction, we will assume
950 // it's not safe.
951 MachineBasicBlock::iterator Iter = I;
952 for (unsigned i = 0; i < 4; ++i) {
Evan Chengc564ded2008-06-24 07:10:51 +0000953 bool SeenDef = false;
Dan Gohmanf20cb162009-10-14 00:08:59 +0000954 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
955 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000956 if (!MO.isReg())
Evan Chengc564ded2008-06-24 07:10:51 +0000957 continue;
958 if (MO.getReg() == X86::EFLAGS) {
959 if (MO.isUse())
960 return false;
961 SeenDef = true;
962 }
963 }
964
965 if (SeenDef)
966 // This instruction defines EFLAGS, no need to look any further.
967 return true;
Dan Gohmanf20cb162009-10-14 00:08:59 +0000968 ++Iter;
Dan Gohman3588f9d2008-10-21 03:24:31 +0000969
970 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Dan Gohmanf20cb162009-10-14 00:08:59 +0000971 if (Iter == MBB.end())
972 return true;
973 }
974
975 Iter = I;
976 for (unsigned i = 0; i < 4; ++i) {
977 // If we make it to the beginning of the block, it's safe to clobber
978 // EFLAGS iff EFLAGS is not live-in.
979 if (Iter == MBB.begin())
980 return !MBB.isLiveIn(X86::EFLAGS);
981
982 --Iter;
983 bool SawKill = false;
984 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
985 MachineOperand &MO = Iter->getOperand(j);
986 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
987 if (MO.isDef()) return MO.isDead();
988 if (MO.isKill()) SawKill = true;
989 }
990 }
991
992 if (SawKill)
993 // This instruction kills EFLAGS and doesn't redefine it, so
994 // there's no need to look further.
Dan Gohman3588f9d2008-10-21 03:24:31 +0000995 return true;
Evan Chengc564ded2008-06-24 07:10:51 +0000996 }
997
998 // Conservative answer.
999 return false;
1000}
1001
Evan Cheng7d73efc2008-03-31 20:40:39 +00001002void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1003 MachineBasicBlock::iterator I,
Evan Cheng463a3e42009-07-16 09:20:10 +00001004 unsigned DestReg, unsigned SubIdx,
Evan Chenga88d1ac2009-11-14 02:55:43 +00001005 const MachineInstr *Orig,
1006 const TargetRegisterInfo *TRI) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001007 DebugLoc DL = DebugLoc::getUnknownLoc();
1008 if (I != MBB.end()) DL = I->getDebugLoc();
1009
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001010 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
Evan Chenga88d1ac2009-11-14 02:55:43 +00001011 DestReg = TRI->getSubReg(DestReg, SubIdx);
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001012 SubIdx = 0;
1013 }
1014
Evan Cheng7d73efc2008-03-31 20:40:39 +00001015 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1016 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng463a3e42009-07-16 09:20:10 +00001017 bool Clone = true;
1018 unsigned Opc = Orig->getOpcode();
1019 switch (Opc) {
Evan Chengc564ded2008-06-24 07:10:51 +00001020 default: break;
Evan Cheng7d73efc2008-03-31 20:40:39 +00001021 case X86::MOV8r0:
Chris Lattner17f62252009-07-14 20:19:57 +00001022 case X86::MOV32r0: {
Evan Chengc564ded2008-06-24 07:10:51 +00001023 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng463a3e42009-07-16 09:20:10 +00001024 switch (Opc) {
Evan Chengc564ded2008-06-24 07:10:51 +00001025 default: break;
1026 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Evan Chengc564ded2008-06-24 07:10:51 +00001027 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Evan Chengc564ded2008-06-24 07:10:51 +00001028 }
Evan Cheng463a3e42009-07-16 09:20:10 +00001029 Clone = false;
Evan Chengc564ded2008-06-24 07:10:51 +00001030 }
Evan Cheng7d73efc2008-03-31 20:40:39 +00001031 break;
Evan Chengc564ded2008-06-24 07:10:51 +00001032 }
1033 }
1034
Evan Cheng463a3e42009-07-16 09:20:10 +00001035 if (Clone) {
Dan Gohman221a4372008-07-07 23:14:23 +00001036 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001037 MI->getOperand(0).setReg(DestReg);
1038 MBB.insert(I, MI);
Evan Cheng463a3e42009-07-16 09:20:10 +00001039 } else {
1040 BuildMI(MBB, I, DL, get(Opc), DestReg).addImm(0);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001041 }
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001042
Evan Cheng463a3e42009-07-16 09:20:10 +00001043 MachineInstr *NewMI = prior(I);
1044 NewMI->getOperand(0).setSubReg(SubIdx);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001045}
1046
Evan Chengfa1a4952007-10-05 08:04:01 +00001047/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1048/// is not marked dead.
1049static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chengfa1a4952007-10-05 08:04:01 +00001050 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1051 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001052 if (MO.isReg() && MO.isDef() &&
Evan Chengfa1a4952007-10-05 08:04:01 +00001053 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1054 return true;
1055 }
1056 }
1057 return false;
1058}
1059
Evan Cheng85979012009-12-12 20:03:14 +00001060/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Chengf031da82009-12-11 06:01:48 +00001061/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1062/// to a 32-bit superregister and then truncating back down to a 16-bit
1063/// subregister.
1064MachineInstr *
1065X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1066 MachineFunction::iterator &MFI,
1067 MachineBasicBlock::iterator &MBBI,
1068 LiveVariables *LV) const {
1069 MachineInstr *MI = MBBI;
1070 unsigned Dest = MI->getOperand(0).getReg();
1071 unsigned Src = MI->getOperand(1).getReg();
1072 bool isDead = MI->getOperand(0).isDead();
1073 bool isKill = MI->getOperand(1).isKill();
1074
1075 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1076 ? X86::LEA64_32r : X86::LEA32r;
1077 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
1078 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1079 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1080
1081 // Build and insert into an implicit UNDEF value. This is OK because
1082 // well be shifting and then extracting the lower 16-bits.
Evan Cheng85979012009-12-12 20:03:14 +00001083 // This has the potential to cause partial register stall. e.g.
Evan Cheng9357ab42009-12-12 18:55:26 +00001084 // movw (%rbp,%rcx,2), %dx
1085 // leal -65(%rdx), %esi
Evan Cheng85979012009-12-12 20:03:14 +00001086 // But testing has shown this *does* help performance in 64-bit mode (at
1087 // least on modern x86 machines).
Evan Chengf031da82009-12-11 06:01:48 +00001088 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1089 MachineInstr *InsMI =
1090 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg)
1091 .addReg(leaInReg)
1092 .addReg(Src, getKillRegState(isKill))
1093 .addImm(X86::SUBREG_16BIT);
1094
1095 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1096 get(Opc), leaOutReg);
1097 switch (MIOpc) {
1098 default:
1099 llvm_unreachable(0);
1100 break;
1101 case X86::SHL16ri: {
1102 unsigned ShAmt = MI->getOperand(2).getImm();
1103 MIB.addReg(0).addImm(1 << ShAmt)
1104 .addReg(leaInReg, RegState::Kill).addImm(0);
1105 break;
1106 }
1107 case X86::INC16r:
1108 case X86::INC64_16r:
1109 addLeaRegOffset(MIB, leaInReg, true, 1);
1110 break;
1111 case X86::DEC16r:
1112 case X86::DEC64_16r:
1113 addLeaRegOffset(MIB, leaInReg, true, -1);
1114 break;
1115 case X86::ADD16ri:
1116 case X86::ADD16ri8:
1117 addLeaRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
1118 break;
1119 case X86::ADD16rr: {
1120 unsigned Src2 = MI->getOperand(2).getReg();
1121 bool isKill2 = MI->getOperand(2).isKill();
1122 unsigned leaInReg2 = 0;
1123 MachineInstr *InsMI2 = 0;
1124 if (Src == Src2) {
1125 // ADD16rr %reg1028<kill>, %reg1028
1126 // just a single insert_subreg.
1127 addRegReg(MIB, leaInReg, true, leaInReg, false);
1128 } else {
1129 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1130 // Build and insert into an implicit UNDEF value. This is OK because
1131 // well be shifting and then extracting the lower 16-bits.
1132 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1133 InsMI2 =
1134 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg2)
1135 .addReg(leaInReg2)
1136 .addReg(Src2, getKillRegState(isKill2))
1137 .addImm(X86::SUBREG_16BIT);
1138 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1139 }
1140 if (LV && isKill2 && InsMI2)
1141 LV->replaceKillInstruction(Src2, MI, InsMI2);
1142 break;
1143 }
1144 }
1145
1146 MachineInstr *NewMI = MIB;
1147 MachineInstr *ExtMI =
1148 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::EXTRACT_SUBREG))
1149 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1150 .addReg(leaOutReg, RegState::Kill)
1151 .addImm(X86::SUBREG_16BIT);
1152
1153 if (LV) {
1154 // Update live variables
1155 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1156 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1157 if (isKill)
1158 LV->replaceKillInstruction(Src, MI, InsMI);
1159 if (isDead)
1160 LV->replaceKillInstruction(Dest, MI, ExtMI);
1161 }
1162
1163 return ExtMI;
1164}
1165
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166/// convertToThreeAddress - This method must be implemented by targets that
1167/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1168/// may be able to convert a two-address instruction into a true
1169/// three-address instruction on demand. This allows the X86 target (for
1170/// example) to convert ADD and SHL instructions into LEA instructions if they
1171/// would require register copies due to two-addressness.
1172///
1173/// This method returns a null pointer if the transformation cannot be
1174/// performed, otherwise it returns the new instruction.
1175///
1176MachineInstr *
1177X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1178 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +00001179 LiveVariables *LV) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180 MachineInstr *MI = MBBI;
Dan Gohman221a4372008-07-07 23:14:23 +00001181 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 // All instructions input are two-addr instructions. Get the known operands.
1183 unsigned Dest = MI->getOperand(0).getReg();
1184 unsigned Src = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +00001185 bool isDead = MI->getOperand(0).isDead();
1186 bool isKill = MI->getOperand(1).isKill();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187
1188 MachineInstr *NewMI = NULL;
1189 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
1190 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng85979012009-12-12 20:03:14 +00001191 // 16-bit LEA is also slow on Core2.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192 bool DisableLEA16 = true;
Evan Cheng85979012009-12-12 20:03:14 +00001193 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194
Evan Cheng6b96ed32007-10-05 20:34:26 +00001195 unsigned MIOpc = MI->getOpcode();
1196 switch (MIOpc) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197 case X86::SHUFPSrri: {
1198 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
1199 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1200
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201 unsigned B = MI->getOperand(1).getReg();
1202 unsigned C = MI->getOperand(2).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001203 if (B != C) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001204 unsigned A = MI->getOperand(0).getReg();
1205 unsigned M = MI->getOperand(3).getImm();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001206 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling2b739762009-05-13 21:33:08 +00001207 .addReg(A, RegState::Define | getDeadRegState(isDead))
1208 .addReg(B, getKillRegState(isKill)).addImm(M);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 break;
1210 }
1211 case X86::SHL64ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001212 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1214 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215 unsigned ShAmt = MI->getOperand(2).getImm();
1216 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001217
Bill Wendling13ee2e42009-02-11 21:51:19 +00001218 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling2b739762009-05-13 21:33:08 +00001219 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1220 .addReg(0).addImm(1 << ShAmt)
1221 .addReg(Src, getKillRegState(isKill))
1222 .addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223 break;
1224 }
1225 case X86::SHL32ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001226 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1228 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 unsigned ShAmt = MI->getOperand(2).getImm();
1230 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001231
Evan Cheng85979012009-12-12 20:03:14 +00001232 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendling13ee2e42009-02-11 21:51:19 +00001233 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001234 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Chenge52c1912008-07-03 09:09:37 +00001235 .addReg(0).addImm(1 << ShAmt)
Bill Wendling2b739762009-05-13 21:33:08 +00001236 .addReg(Src, getKillRegState(isKill)).addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 break;
1238 }
1239 case X86::SHL16ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001240 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng0b1e8712007-09-06 00:14:41 +00001241 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1242 // the flags produced by a shift yet, so this is safe.
Evan Cheng0b1e8712007-09-06 00:14:41 +00001243 unsigned ShAmt = MI->getOperand(2).getImm();
1244 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001245
Evan Chengf031da82009-12-11 06:01:48 +00001246 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001247 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengf031da82009-12-11 06:01:48 +00001248 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1249 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1250 .addReg(0).addImm(1 << ShAmt)
1251 .addReg(Src, getKillRegState(isKill))
1252 .addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 break;
1254 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001255 default: {
1256 // The following opcodes also sets the condition code register(s). Only
1257 // convert them to equivalent lea if the condition code register def's
1258 // are dead!
1259 if (hasLiveCondCodeDef(MI))
1260 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261
Evan Cheng6b96ed32007-10-05 20:34:26 +00001262 switch (MIOpc) {
1263 default: return 0;
1264 case X86::INC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001265 case X86::INC32r:
1266 case X86::INC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001267 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001268 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1269 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001270 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001271 .addReg(Dest, RegState::Define |
1272 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001273 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001274 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001276 case X86::INC16r:
1277 case X86::INC64_16r:
Evan Chengf031da82009-12-11 06:01:48 +00001278 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001279 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001280 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001281 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001282 .addReg(Dest, RegState::Define |
1283 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001284 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001285 break;
1286 case X86::DEC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001287 case X86::DEC32r:
1288 case X86::DEC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001289 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001290 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1291 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001292 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001293 .addReg(Dest, RegState::Define |
1294 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001295 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001296 break;
1297 }
1298 case X86::DEC16r:
1299 case X86::DEC64_16r:
Evan Chengf031da82009-12-11 06:01:48 +00001300 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001301 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001302 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001303 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001304 .addReg(Dest, RegState::Define |
1305 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001306 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001307 break;
1308 case X86::ADD64rr:
1309 case X86::ADD32rr: {
1310 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001311 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1312 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Chenge52c1912008-07-03 09:09:37 +00001313 unsigned Src2 = MI->getOperand(2).getReg();
1314 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001315 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001316 .addReg(Dest, RegState::Define |
1317 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001318 Src, isKill, Src2, isKill2);
1319 if (LV && isKill2)
1320 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001321 break;
1322 }
Evan Chenge52c1912008-07-03 09:09:37 +00001323 case X86::ADD16rr: {
Evan Chengf031da82009-12-11 06:01:48 +00001324 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001325 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001326 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenge52c1912008-07-03 09:09:37 +00001327 unsigned Src2 = MI->getOperand(2).getReg();
1328 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001329 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001330 .addReg(Dest, RegState::Define |
1331 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001332 Src, isKill, Src2, isKill2);
1333 if (LV && isKill2)
1334 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001335 break;
Evan Chenge52c1912008-07-03 09:09:37 +00001336 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001337 case X86::ADD64ri32:
1338 case X86::ADD64ri8:
1339 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengf031da82009-12-11 06:01:48 +00001340 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1341 .addReg(Dest, RegState::Define |
1342 getDeadRegState(isDead)),
1343 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001344 break;
1345 case X86::ADD32ri:
Evan Chengf031da82009-12-11 06:01:48 +00001346 case X86::ADD32ri8: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001347 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengf031da82009-12-11 06:01:48 +00001348 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1349 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1350 .addReg(Dest, RegState::Define |
1351 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001352 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001353 break;
1354 }
Evan Chengf031da82009-12-11 06:01:48 +00001355 case X86::ADD16ri:
1356 case X86::ADD16ri8:
1357 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001358 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengf031da82009-12-11 06:01:48 +00001359 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1360 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1361 .addReg(Dest, RegState::Define |
1362 getDeadRegState(isDead)),
1363 Src, isKill, MI->getOperand(2).getImm());
1364 break;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001365 }
1366 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367 }
1368
Evan Chengc3cb24d2008-02-07 08:29:53 +00001369 if (!NewMI) return 0;
1370
Evan Chenge52c1912008-07-03 09:09:37 +00001371 if (LV) { // Update live variables
1372 if (isKill)
1373 LV->replaceKillInstruction(Src, MI, NewMI);
1374 if (isDead)
1375 LV->replaceKillInstruction(Dest, MI, NewMI);
1376 }
1377
Evan Cheng6b96ed32007-10-05 20:34:26 +00001378 MFI->insert(MBBI, NewMI); // Insert the new inst
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379 return NewMI;
1380}
1381
1382/// commuteInstruction - We have a few instructions that must be hacked on to
1383/// commute them.
1384///
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001385MachineInstr *
1386X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 switch (MI->getOpcode()) {
1388 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1389 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
1390 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001391 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1392 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1393 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001394 unsigned Opc;
1395 unsigned Size;
1396 switch (MI->getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001397 default: llvm_unreachable("Unreachable!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1399 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1400 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1401 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001402 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1403 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001404 }
Chris Lattnera96056a2007-12-30 20:49:49 +00001405 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman921581d2008-10-17 01:23:35 +00001406 if (NewMI) {
1407 MachineFunction &MF = *MI->getParent()->getParent();
1408 MI = MF.CloneMachineInstr(MI);
1409 NewMI = false;
Evan Chengb554e532008-02-13 02:46:49 +00001410 }
Dan Gohman921581d2008-10-17 01:23:35 +00001411 MI->setDesc(get(Opc));
1412 MI->getOperand(3).setImm(Size-Amt);
1413 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414 }
Evan Cheng926658c2007-10-05 23:13:21 +00001415 case X86::CMOVB16rr:
1416 case X86::CMOVB32rr:
1417 case X86::CMOVB64rr:
1418 case X86::CMOVAE16rr:
1419 case X86::CMOVAE32rr:
1420 case X86::CMOVAE64rr:
1421 case X86::CMOVE16rr:
1422 case X86::CMOVE32rr:
1423 case X86::CMOVE64rr:
1424 case X86::CMOVNE16rr:
1425 case X86::CMOVNE32rr:
1426 case X86::CMOVNE64rr:
1427 case X86::CMOVBE16rr:
1428 case X86::CMOVBE32rr:
1429 case X86::CMOVBE64rr:
1430 case X86::CMOVA16rr:
1431 case X86::CMOVA32rr:
1432 case X86::CMOVA64rr:
1433 case X86::CMOVL16rr:
1434 case X86::CMOVL32rr:
1435 case X86::CMOVL64rr:
1436 case X86::CMOVGE16rr:
1437 case X86::CMOVGE32rr:
1438 case X86::CMOVGE64rr:
1439 case X86::CMOVLE16rr:
1440 case X86::CMOVLE32rr:
1441 case X86::CMOVLE64rr:
1442 case X86::CMOVG16rr:
1443 case X86::CMOVG32rr:
1444 case X86::CMOVG64rr:
1445 case X86::CMOVS16rr:
1446 case X86::CMOVS32rr:
1447 case X86::CMOVS64rr:
1448 case X86::CMOVNS16rr:
1449 case X86::CMOVNS32rr:
1450 case X86::CMOVNS64rr:
1451 case X86::CMOVP16rr:
1452 case X86::CMOVP32rr:
1453 case X86::CMOVP64rr:
1454 case X86::CMOVNP16rr:
1455 case X86::CMOVNP32rr:
Dan Gohman12fd4d72009-01-07 00:35:10 +00001456 case X86::CMOVNP64rr:
1457 case X86::CMOVO16rr:
1458 case X86::CMOVO32rr:
1459 case X86::CMOVO64rr:
1460 case X86::CMOVNO16rr:
1461 case X86::CMOVNO32rr:
1462 case X86::CMOVNO64rr: {
Evan Cheng926658c2007-10-05 23:13:21 +00001463 unsigned Opc = 0;
1464 switch (MI->getOpcode()) {
1465 default: break;
1466 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1467 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1468 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1469 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1470 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1471 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1472 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1473 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1474 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1475 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1476 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1477 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1478 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1479 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1480 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1481 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1482 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1483 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1484 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1485 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1486 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1487 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1488 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1489 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1490 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1491 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1492 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1493 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1494 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1495 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1496 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1497 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001498 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001499 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1500 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1501 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1502 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1503 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001504 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001505 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1506 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1507 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001508 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1509 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001510 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001511 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1512 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1513 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001514 }
Dan Gohman921581d2008-10-17 01:23:35 +00001515 if (NewMI) {
1516 MachineFunction &MF = *MI->getParent()->getParent();
1517 MI = MF.CloneMachineInstr(MI);
1518 NewMI = false;
1519 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00001520 MI->setDesc(get(Opc));
Evan Cheng926658c2007-10-05 23:13:21 +00001521 // Fallthrough intended.
1522 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 default:
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001524 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001525 }
1526}
1527
1528static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1529 switch (BrOpc) {
1530 default: return X86::COND_INVALID;
1531 case X86::JE: return X86::COND_E;
1532 case X86::JNE: return X86::COND_NE;
1533 case X86::JL: return X86::COND_L;
1534 case X86::JLE: return X86::COND_LE;
1535 case X86::JG: return X86::COND_G;
1536 case X86::JGE: return X86::COND_GE;
1537 case X86::JB: return X86::COND_B;
1538 case X86::JBE: return X86::COND_BE;
1539 case X86::JA: return X86::COND_A;
1540 case X86::JAE: return X86::COND_AE;
1541 case X86::JS: return X86::COND_S;
1542 case X86::JNS: return X86::COND_NS;
1543 case X86::JP: return X86::COND_P;
1544 case X86::JNP: return X86::COND_NP;
1545 case X86::JO: return X86::COND_O;
1546 case X86::JNO: return X86::COND_NO;
1547 }
1548}
1549
1550unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1551 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001552 default: llvm_unreachable("Illegal condition code!");
Evan Cheng621216e2007-09-29 00:00:36 +00001553 case X86::COND_E: return X86::JE;
1554 case X86::COND_NE: return X86::JNE;
1555 case X86::COND_L: return X86::JL;
1556 case X86::COND_LE: return X86::JLE;
1557 case X86::COND_G: return X86::JG;
1558 case X86::COND_GE: return X86::JGE;
1559 case X86::COND_B: return X86::JB;
1560 case X86::COND_BE: return X86::JBE;
1561 case X86::COND_A: return X86::JA;
1562 case X86::COND_AE: return X86::JAE;
1563 case X86::COND_S: return X86::JS;
1564 case X86::COND_NS: return X86::JNS;
1565 case X86::COND_P: return X86::JP;
1566 case X86::COND_NP: return X86::JNP;
1567 case X86::COND_O: return X86::JO;
1568 case X86::COND_NO: return X86::JNO;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 }
1570}
1571
1572/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1573/// e.g. turning COND_E to COND_NE.
1574X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1575 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001576 default: llvm_unreachable("Illegal condition code!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001577 case X86::COND_E: return X86::COND_NE;
1578 case X86::COND_NE: return X86::COND_E;
1579 case X86::COND_L: return X86::COND_GE;
1580 case X86::COND_LE: return X86::COND_G;
1581 case X86::COND_G: return X86::COND_LE;
1582 case X86::COND_GE: return X86::COND_L;
1583 case X86::COND_B: return X86::COND_AE;
1584 case X86::COND_BE: return X86::COND_A;
1585 case X86::COND_A: return X86::COND_BE;
1586 case X86::COND_AE: return X86::COND_B;
1587 case X86::COND_S: return X86::COND_NS;
1588 case X86::COND_NS: return X86::COND_S;
1589 case X86::COND_P: return X86::COND_NP;
1590 case X86::COND_NP: return X86::COND_P;
1591 case X86::COND_O: return X86::COND_NO;
1592 case X86::COND_NO: return X86::COND_O;
1593 }
1594}
1595
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner5b930372008-01-07 07:27:27 +00001597 const TargetInstrDesc &TID = MI->getDesc();
1598 if (!TID.isTerminator()) return false;
Chris Lattner62327602008-01-07 01:56:04 +00001599
1600 // Conditional branch is a special case.
Chris Lattner5b930372008-01-07 07:27:27 +00001601 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner62327602008-01-07 01:56:04 +00001602 return true;
Chris Lattner5b930372008-01-07 07:27:27 +00001603 if (!TID.isPredicable())
Chris Lattner62327602008-01-07 01:56:04 +00001604 return true;
1605 return !isPredicated(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001606}
1607
Evan Cheng12515792007-07-26 17:32:14 +00001608// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1609static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1610 const X86InstrInfo &TII) {
1611 if (MI->getOpcode() == X86::FP_REG_KILL)
1612 return false;
1613 return TII.isUnpredicatedTerminator(MI);
1614}
1615
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001616bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1617 MachineBasicBlock *&TBB,
1618 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +00001619 SmallVectorImpl<MachineOperand> &Cond,
1620 bool AllowModify) const {
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001621 // Start from the bottom of the block and work up, examining the
1622 // terminator instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001624 while (I != MBB.begin()) {
1625 --I;
Bill Wendling82332402009-12-14 06:51:19 +00001626
1627 // Working from the bottom, when we see a non-terminator instruction, we're
1628 // done.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001629 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1630 break;
Bill Wendling82332402009-12-14 06:51:19 +00001631
1632 // A terminator that isn't a branch can't easily be handled by this
1633 // analysis.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001634 if (!I->getDesc().isBranch())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001636
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001637 // Handle unconditional branches.
1638 if (I->getOpcode() == X86::JMP) {
Evan Chengeac31642009-02-09 07:14:22 +00001639 if (!AllowModify) {
1640 TBB = I->getOperand(0).getMBB();
Evan Cheng67bf8e22009-05-08 06:34:09 +00001641 continue;
Evan Chengeac31642009-02-09 07:14:22 +00001642 }
1643
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001644 // If the block has any instructions after a JMP, delete them.
Chris Lattnerb44b4292009-12-03 00:50:42 +00001645 while (llvm::next(I) != MBB.end())
1646 llvm::next(I)->eraseFromParent();
Bill Wendling82332402009-12-14 06:51:19 +00001647
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001648 Cond.clear();
1649 FBB = 0;
Bill Wendling82332402009-12-14 06:51:19 +00001650
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001651 // Delete the JMP if it's equivalent to a fall-through.
1652 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1653 TBB = 0;
1654 I->eraseFromParent();
1655 I = MBB.end();
1656 continue;
1657 }
Bill Wendling82332402009-12-14 06:51:19 +00001658
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001659 // TBB is used to indicate the unconditinal destination.
1660 TBB = I->getOperand(0).getMBB();
1661 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001662 }
Bill Wendling82332402009-12-14 06:51:19 +00001663
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001664 // Handle conditional branches.
1665 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666 if (BranchCode == X86::COND_INVALID)
1667 return true; // Can't handle indirect branch.
Bill Wendling82332402009-12-14 06:51:19 +00001668
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001669 // Working from the bottom, handle the first conditional branch.
1670 if (Cond.empty()) {
1671 FBB = TBB;
1672 TBB = I->getOperand(0).getMBB();
1673 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1674 continue;
1675 }
Bill Wendling82332402009-12-14 06:51:19 +00001676
1677 // Handle subsequent conditional branches. Only handle the case where all
1678 // conditional branches branch to the same destination and their condition
1679 // opcodes fit one of the special multi-branch idioms.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001680 assert(Cond.size() == 1);
1681 assert(TBB);
Bill Wendling82332402009-12-14 06:51:19 +00001682
1683 // Only handle the case where all conditional branches branch to the same
1684 // destination.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001685 if (TBB != I->getOperand(0).getMBB())
1686 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001687
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001688 // If the conditions are the same, we can leave them alone.
Bill Wendling82332402009-12-14 06:51:19 +00001689 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001690 if (OldBranchCode == BranchCode)
1691 continue;
Bill Wendling82332402009-12-14 06:51:19 +00001692
1693 // If they differ, see if they fit one of the known patterns. Theoretically,
1694 // we could handle more patterns here, but we shouldn't expect to see them
1695 // if instruction selection has done a reasonable job.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001696 if ((OldBranchCode == X86::COND_NP &&
1697 BranchCode == X86::COND_E) ||
1698 (OldBranchCode == X86::COND_E &&
1699 BranchCode == X86::COND_NP))
1700 BranchCode = X86::COND_NP_OR_E;
1701 else if ((OldBranchCode == X86::COND_P &&
1702 BranchCode == X86::COND_NE) ||
1703 (OldBranchCode == X86::COND_NE &&
1704 BranchCode == X86::COND_P))
1705 BranchCode = X86::COND_NE_OR_P;
1706 else
1707 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001708
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001709 // Update the MachineOperand.
1710 Cond[0].setImm(BranchCode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 }
1712
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001713 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714}
1715
1716unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1717 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001718 unsigned Count = 0;
1719
1720 while (I != MBB.begin()) {
1721 --I;
1722 if (I->getOpcode() != X86::JMP &&
1723 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1724 break;
1725 // Remove the branch.
1726 I->eraseFromParent();
1727 I = MBB.end();
1728 ++Count;
1729 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001730
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001731 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732}
1733
1734unsigned
1735X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1736 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +00001737 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001738 // FIXME this should probably have a DebugLoc operand
1739 DebugLoc dl = DebugLoc::getUnknownLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740 // Shouldn't be a fall through.
1741 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
1742 assert((Cond.size() == 1 || Cond.size() == 0) &&
1743 "X86 branch conditions have one component!");
1744
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001745 if (Cond.empty()) {
1746 // Unconditional branch?
1747 assert(!FBB && "Unconditional branch with multiple successors!");
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001748 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(TBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001749 return 1;
1750 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001751
1752 // Conditional branch.
1753 unsigned Count = 0;
1754 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1755 switch (CC) {
1756 case X86::COND_NP_OR_E:
1757 // Synthesize NP_OR_E with two branches.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001758 BuildMI(&MBB, dl, get(X86::JNP)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001759 ++Count;
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001760 BuildMI(&MBB, dl, get(X86::JE)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001761 ++Count;
1762 break;
1763 case X86::COND_NE_OR_P:
1764 // Synthesize NE_OR_P with two branches.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001765 BuildMI(&MBB, dl, get(X86::JNE)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001766 ++Count;
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001767 BuildMI(&MBB, dl, get(X86::JP)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001768 ++Count;
1769 break;
1770 default: {
1771 unsigned Opc = GetCondBranchFromCond(CC);
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001772 BuildMI(&MBB, dl, get(Opc)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001773 ++Count;
1774 }
1775 }
1776 if (FBB) {
1777 // Two-way Conditional branch. Insert the second branch.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001778 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(FBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001779 ++Count;
1780 }
1781 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782}
1783
Dan Gohman2da0db32009-04-15 00:04:23 +00001784/// isHReg - Test if the given register is a physical h register.
1785static bool isHReg(unsigned Reg) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001786 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman2da0db32009-04-15 00:04:23 +00001787}
1788
Owen Anderson9fa72d92008-08-26 18:03:31 +00001789bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner8869eeb2008-03-09 08:46:19 +00001790 MachineBasicBlock::iterator MI,
1791 unsigned DestReg, unsigned SrcReg,
1792 const TargetRegisterClass *DestRC,
1793 const TargetRegisterClass *SrcRC) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001794 DebugLoc DL = DebugLoc::getUnknownLoc();
1795 if (MI != MBB.end()) DL = MI->getDebugLoc();
1796
Dan Gohmand4df6252009-04-20 22:54:34 +00001797 // Determine if DstRC and SrcRC have a common superclass in common.
1798 const TargetRegisterClass *CommonRC = DestRC;
1799 if (DestRC == SrcRC)
1800 /* Source and destination have the same register class. */;
1801 else if (CommonRC->hasSuperClass(SrcRC))
1802 CommonRC = SrcRC;
Dan Gohmanfe606822009-07-30 01:56:29 +00001803 else if (!DestRC->hasSubClass(SrcRC)) {
1804 // Neither of GR64_NOREX or GR64_NOSP is a superclass of the other,
Dan Gohman861ed262009-08-05 22:18:26 +00001805 // but we want to copy then as GR64. Similarly, for GR32_NOREX and
1806 // GR32_NOSP, copy as GR32.
Dan Gohmande9c0562009-08-11 15:59:48 +00001807 if (SrcRC->hasSuperClass(&X86::GR64RegClass) &&
1808 DestRC->hasSuperClass(&X86::GR64RegClass))
Dan Gohmanfe606822009-07-30 01:56:29 +00001809 CommonRC = &X86::GR64RegClass;
Dan Gohmande9c0562009-08-11 15:59:48 +00001810 else if (SrcRC->hasSuperClass(&X86::GR32RegClass) &&
1811 DestRC->hasSuperClass(&X86::GR32RegClass))
Dan Gohman861ed262009-08-05 22:18:26 +00001812 CommonRC = &X86::GR32RegClass;
Dan Gohmanfe606822009-07-30 01:56:29 +00001813 else
1814 CommonRC = 0;
1815 }
Dan Gohmand4df6252009-04-20 22:54:34 +00001816
1817 if (CommonRC) {
Chris Lattner59707122008-03-09 07:58:04 +00001818 unsigned Opc;
Dan Gohmanfe606822009-07-30 01:56:29 +00001819 if (CommonRC == &X86::GR64RegClass || CommonRC == &X86::GR64_NOSPRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001820 Opc = X86::MOV64rr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001821 } else if (CommonRC == &X86::GR32RegClass ||
1822 CommonRC == &X86::GR32_NOSPRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001823 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001824 } else if (CommonRC == &X86::GR16RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001825 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001826 } else if (CommonRC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001827 // Copying to or from a physical H register on x86-64 requires a NOREX
Bill Wendling2d1c8222009-04-17 22:40:38 +00001828 // move. Otherwise use a normal move.
1829 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1830 TM.getSubtarget<X86Subtarget>().is64Bit())
Dan Gohman2da0db32009-04-15 00:04:23 +00001831 Opc = X86::MOV8rr_NOREX;
1832 else
1833 Opc = X86::MOV8rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001834 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001835 Opc = X86::MOV64rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001836 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001837 Opc = X86::MOV32rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001838 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001839 Opc = X86::MOV16rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001840 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001841 Opc = X86::MOV8rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001842 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1843 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1844 Opc = X86::MOV8rr_NOREX;
1845 else
1846 Opc = X86::MOV8rr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001847 } else if (CommonRC == &X86::GR64_NOREXRegClass ||
1848 CommonRC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001849 Opc = X86::MOV64rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001850 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001851 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001852 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001853 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001854 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001855 Opc = X86::MOV8rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001856 } else if (CommonRC == &X86::RFP32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001857 Opc = X86::MOV_Fp3232;
Dan Gohmand4df6252009-04-20 22:54:34 +00001858 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001859 Opc = X86::MOV_Fp6464;
Dan Gohmand4df6252009-04-20 22:54:34 +00001860 } else if (CommonRC == &X86::RFP80RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001861 Opc = X86::MOV_Fp8080;
Dan Gohmand4df6252009-04-20 22:54:34 +00001862 } else if (CommonRC == &X86::FR32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001863 Opc = X86::FsMOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001864 } else if (CommonRC == &X86::FR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001865 Opc = X86::FsMOVAPDrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001866 } else if (CommonRC == &X86::VR128RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001867 Opc = X86::MOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001868 } else if (CommonRC == &X86::VR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001869 Opc = X86::MMX_MOVQ64rr;
1870 } else {
Owen Anderson9fa72d92008-08-26 18:03:31 +00001871 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001872 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001873 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001874 return true;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001875 }
Dan Gohmanfe606822009-07-30 01:56:29 +00001876
Chris Lattner59707122008-03-09 07:58:04 +00001877 // Moving EFLAGS to / from another register requires a push and a pop.
1878 if (SrcRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001879 if (SrcReg != X86::EFLAGS)
1880 return false;
Dan Gohmanfe606822009-07-30 01:56:29 +00001881 if (DestRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Sean Callanan2c48df22009-12-18 00:01:26 +00001882 BuildMI(MBB, MI, DL, get(X86::PUSHFQ64));
Bill Wendling13ee2e42009-02-11 21:51:19 +00001883 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001884 return true;
Dan Gohmanfe606822009-07-30 01:56:29 +00001885 } else if (DestRC == &X86::GR32RegClass ||
1886 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001887 BuildMI(MBB, MI, DL, get(X86::PUSHFD));
1888 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001889 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001890 }
1891 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001892 if (DestReg != X86::EFLAGS)
1893 return false;
Dan Gohmanfe606822009-07-30 01:56:29 +00001894 if (SrcRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001895 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
1896 BuildMI(MBB, MI, DL, get(X86::POPFQ));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001897 return true;
Dan Gohmanfe606822009-07-30 01:56:29 +00001898 } else if (SrcRC == &X86::GR32RegClass ||
1899 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001900 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
1901 BuildMI(MBB, MI, DL, get(X86::POPFD));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001902 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001903 }
Owen Anderson8f2c8932007-12-31 06:32:00 +00001904 }
Dan Gohman744d4622009-04-13 16:09:41 +00001905
Chris Lattner0d128722008-03-09 09:15:31 +00001906 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner8869eeb2008-03-09 08:46:19 +00001907 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner60d14d82008-03-21 06:38:26 +00001908 // Copying from ST(0)/ST(1).
Owen Anderson9fa72d92008-08-26 18:03:31 +00001909 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
1910 // Can only copy from ST(0)/ST(1) right now
1911 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001912 bool isST0 = SrcReg == X86::ST0;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001913 unsigned Opc;
1914 if (DestRC == &X86::RFP32RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001915 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001916 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001917 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001918 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001919 if (DestRC != &X86::RFP80RegClass)
1920 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001921 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001922 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001923 BuildMI(MBB, MI, DL, get(Opc), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001924 return true;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001925 }
Chris Lattner0d128722008-03-09 09:15:31 +00001926
1927 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1928 if (DestRC == &X86::RSTRegClass) {
Evan Cheng307a72e2009-02-09 23:32:07 +00001929 // Copying to ST(0) / ST(1).
1930 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson9fa72d92008-08-26 18:03:31 +00001931 // Can only copy to TOS right now
1932 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001933 bool isST0 = DestReg == X86::ST0;
Chris Lattner0d128722008-03-09 09:15:31 +00001934 unsigned Opc;
1935 if (SrcRC == &X86::RFP32RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001936 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Chris Lattner0d128722008-03-09 09:15:31 +00001937 else if (SrcRC == &X86::RFP64RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001938 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattner0d128722008-03-09 09:15:31 +00001939 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001940 if (SrcRC != &X86::RFP80RegClass)
1941 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001942 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattner0d128722008-03-09 09:15:31 +00001943 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001944 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001945 return true;
Chris Lattner0d128722008-03-09 09:15:31 +00001946 }
Chris Lattner8869eeb2008-03-09 08:46:19 +00001947
Owen Anderson9fa72d92008-08-26 18:03:31 +00001948 // Not yet supported!
1949 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001950}
1951
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001952static unsigned getStoreRegOpcode(unsigned SrcReg,
1953 const TargetRegisterClass *RC,
1954 bool isStackAligned,
1955 TargetMachine &TM) {
Owen Anderson81875432008-01-01 21:11:32 +00001956 unsigned Opc = 0;
Dan Gohmanfe606822009-07-30 01:56:29 +00001957 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00001958 Opc = X86::MOV64mr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001959 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00001960 Opc = X86::MOV32mr;
1961 } else if (RC == &X86::GR16RegClass) {
1962 Opc = X86::MOV16mr;
1963 } else if (RC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001964 // Copying to or from a physical H register on x86-64 requires a NOREX
1965 // move. Otherwise use a normal move.
1966 if (isHReg(SrcReg) &&
1967 TM.getSubtarget<X86Subtarget>().is64Bit())
1968 Opc = X86::MOV8mr_NOREX;
1969 else
1970 Opc = X86::MOV8mr;
Dan Gohman6e438702009-04-27 16:33:14 +00001971 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001972 Opc = X86::MOV64mr;
Dan Gohman6e438702009-04-27 16:33:14 +00001973 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001974 Opc = X86::MOV32mr;
Dan Gohman6e438702009-04-27 16:33:14 +00001975 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001976 Opc = X86::MOV16mr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001977 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001978 Opc = X86::MOV8mr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001979 } else if (RC == &X86::GR8_ABCD_HRegClass) {
1980 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1981 Opc = X86::MOV8mr_NOREX;
1982 else
1983 Opc = X86::MOV8mr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001984 } else if (RC == &X86::GR64_NOREXRegClass ||
1985 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001986 Opc = X86::MOV64mr;
1987 } else if (RC == &X86::GR32_NOREXRegClass) {
1988 Opc = X86::MOV32mr;
1989 } else if (RC == &X86::GR16_NOREXRegClass) {
1990 Opc = X86::MOV16mr;
1991 } else if (RC == &X86::GR8_NOREXRegClass) {
1992 Opc = X86::MOV8mr;
Owen Anderson81875432008-01-01 21:11:32 +00001993 } else if (RC == &X86::RFP80RegClass) {
1994 Opc = X86::ST_FpP80m; // pops
1995 } else if (RC == &X86::RFP64RegClass) {
1996 Opc = X86::ST_Fp64m;
1997 } else if (RC == &X86::RFP32RegClass) {
1998 Opc = X86::ST_Fp32m;
1999 } else if (RC == &X86::FR32RegClass) {
2000 Opc = X86::MOVSSmr;
2001 } else if (RC == &X86::FR64RegClass) {
2002 Opc = X86::MOVSDmr;
2003 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002004 // If stack is realigned we can use aligned stores.
2005 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
Owen Anderson81875432008-01-01 21:11:32 +00002006 } else if (RC == &X86::VR64RegClass) {
2007 Opc = X86::MMX_MOVQ64mr;
2008 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00002009 llvm_unreachable("Unknown regclass");
Owen Anderson81875432008-01-01 21:11:32 +00002010 }
2011
2012 return Opc;
2013}
2014
2015void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2016 MachineBasicBlock::iterator MI,
2017 unsigned SrcReg, bool isKill, int FrameIdx,
2018 const TargetRegisterClass *RC) const {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002019 const MachineFunction &MF = *MBB.getParent();
Evan Cheng47906a22008-07-21 06:34:17 +00002020 bool isAligned = (RI.getStackAlignment() >= 16) ||
2021 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002022 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002023 DebugLoc DL = DebugLoc::getUnknownLoc();
2024 if (MI != MBB.end()) DL = MI->getDebugLoc();
2025 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling2b739762009-05-13 21:33:08 +00002026 .addReg(SrcReg, getKillRegState(isKill));
Owen Anderson81875432008-01-01 21:11:32 +00002027}
2028
2029void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2030 bool isKill,
2031 SmallVectorImpl<MachineOperand> &Addr,
2032 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002033 MachineInstr::mmo_iterator MMOBegin,
2034 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +00002035 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002036 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002037 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002038 DebugLoc DL = DebugLoc::getUnknownLoc();
2039 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Anderson81875432008-01-01 21:11:32 +00002040 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002041 MIB.addOperand(Addr[i]);
Bill Wendling2b739762009-05-13 21:33:08 +00002042 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002043 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Anderson81875432008-01-01 21:11:32 +00002044 NewMIs.push_back(MIB);
2045}
2046
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002047static unsigned getLoadRegOpcode(unsigned DestReg,
2048 const TargetRegisterClass *RC,
2049 bool isStackAligned,
2050 const TargetMachine &TM) {
Owen Anderson81875432008-01-01 21:11:32 +00002051 unsigned Opc = 0;
Dan Gohmanfe606822009-07-30 01:56:29 +00002052 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00002053 Opc = X86::MOV64rm;
Dan Gohmanfe606822009-07-30 01:56:29 +00002054 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00002055 Opc = X86::MOV32rm;
2056 } else if (RC == &X86::GR16RegClass) {
2057 Opc = X86::MOV16rm;
2058 } else if (RC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002059 // Copying to or from a physical H register on x86-64 requires a NOREX
2060 // move. Otherwise use a normal move.
2061 if (isHReg(DestReg) &&
2062 TM.getSubtarget<X86Subtarget>().is64Bit())
2063 Opc = X86::MOV8rm_NOREX;
2064 else
2065 Opc = X86::MOV8rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002066 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002067 Opc = X86::MOV64rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002068 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002069 Opc = X86::MOV32rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002070 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002071 Opc = X86::MOV16rm;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002072 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002073 Opc = X86::MOV8rm;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002074 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2075 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2076 Opc = X86::MOV8rm_NOREX;
2077 else
2078 Opc = X86::MOV8rm;
Dan Gohmanfe606822009-07-30 01:56:29 +00002079 } else if (RC == &X86::GR64_NOREXRegClass ||
2080 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002081 Opc = X86::MOV64rm;
2082 } else if (RC == &X86::GR32_NOREXRegClass) {
2083 Opc = X86::MOV32rm;
2084 } else if (RC == &X86::GR16_NOREXRegClass) {
2085 Opc = X86::MOV16rm;
2086 } else if (RC == &X86::GR8_NOREXRegClass) {
2087 Opc = X86::MOV8rm;
Owen Anderson81875432008-01-01 21:11:32 +00002088 } else if (RC == &X86::RFP80RegClass) {
2089 Opc = X86::LD_Fp80m;
2090 } else if (RC == &X86::RFP64RegClass) {
2091 Opc = X86::LD_Fp64m;
2092 } else if (RC == &X86::RFP32RegClass) {
2093 Opc = X86::LD_Fp32m;
2094 } else if (RC == &X86::FR32RegClass) {
2095 Opc = X86::MOVSSrm;
2096 } else if (RC == &X86::FR64RegClass) {
2097 Opc = X86::MOVSDrm;
2098 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002099 // If stack is realigned we can use aligned loads.
2100 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
Owen Anderson81875432008-01-01 21:11:32 +00002101 } else if (RC == &X86::VR64RegClass) {
2102 Opc = X86::MMX_MOVQ64rm;
2103 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00002104 llvm_unreachable("Unknown regclass");
Owen Anderson81875432008-01-01 21:11:32 +00002105 }
2106
2107 return Opc;
2108}
2109
2110void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002111 MachineBasicBlock::iterator MI,
2112 unsigned DestReg, int FrameIdx,
2113 const TargetRegisterClass *RC) const{
2114 const MachineFunction &MF = *MBB.getParent();
Evan Cheng47906a22008-07-21 06:34:17 +00002115 bool isAligned = (RI.getStackAlignment() >= 16) ||
2116 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002117 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002118 DebugLoc DL = DebugLoc::getUnknownLoc();
2119 if (MI != MBB.end()) DL = MI->getDebugLoc();
2120 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Anderson81875432008-01-01 21:11:32 +00002121}
2122
2123void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Chenge52c1912008-07-03 09:09:37 +00002124 SmallVectorImpl<MachineOperand> &Addr,
2125 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002126 MachineInstr::mmo_iterator MMOBegin,
2127 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +00002128 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002129 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002130 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002131 DebugLoc DL = DebugLoc::getUnknownLoc();
2132 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Anderson81875432008-01-01 21:11:32 +00002133 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002134 MIB.addOperand(Addr[i]);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002135 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Anderson81875432008-01-01 21:11:32 +00002136 NewMIs.push_back(MIB);
2137}
2138
Owen Anderson6690c7f2008-01-04 23:57:37 +00002139bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002140 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00002141 const std::vector<CalleeSavedInfo> &CSI) const {
2142 if (CSI.empty())
2143 return false;
2144
Bill Wendling13ee2e42009-02-11 21:51:19 +00002145 DebugLoc DL = DebugLoc::getUnknownLoc();
2146 if (MI != MBB.end()) DL = MI->getDebugLoc();
2147
Evan Chengc275cf62008-09-26 19:14:21 +00002148 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002149 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002150 unsigned SlotSize = is64Bit ? 8 : 4;
2151
2152 MachineFunction &MF = *MBB.getParent();
Evan Cheng10b8d222009-07-09 06:53:48 +00002153 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002154 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedman65b88222009-06-04 02:32:04 +00002155 unsigned CalleeFrameSize = 0;
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002156
Owen Anderson6690c7f2008-01-04 23:57:37 +00002157 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2158 for (unsigned i = CSI.size(); i != 0; --i) {
2159 unsigned Reg = CSI[i-1].getReg();
Eli Friedman65b88222009-06-04 02:32:04 +00002160 const TargetRegisterClass *RegClass = CSI[i-1].getRegClass();
Owen Anderson6690c7f2008-01-04 23:57:37 +00002161 // Add the callee-saved register as live-in. It's killed at the spill.
2162 MBB.addLiveIn(Reg);
Evan Cheng10b8d222009-07-09 06:53:48 +00002163 if (Reg == FPReg)
2164 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2165 continue;
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002166 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedman65b88222009-06-04 02:32:04 +00002167 CalleeFrameSize += SlotSize;
Evan Cheng10b8d222009-07-09 06:53:48 +00002168 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedman65b88222009-06-04 02:32:04 +00002169 } else {
2170 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(), RegClass);
2171 }
Owen Anderson6690c7f2008-01-04 23:57:37 +00002172 }
Eli Friedman65b88222009-06-04 02:32:04 +00002173
2174 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002175 return true;
2176}
2177
2178bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002179 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00002180 const std::vector<CalleeSavedInfo> &CSI) const {
2181 if (CSI.empty())
2182 return false;
Bill Wendling13ee2e42009-02-11 21:51:19 +00002183
2184 DebugLoc DL = DebugLoc::getUnknownLoc();
2185 if (MI != MBB.end()) DL = MI->getDebugLoc();
2186
Evan Cheng10b8d222009-07-09 06:53:48 +00002187 MachineFunction &MF = *MBB.getParent();
2188 unsigned FPReg = RI.getFrameRegister(MF);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002189 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002190 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Anderson6690c7f2008-01-04 23:57:37 +00002191 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2192 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2193 unsigned Reg = CSI[i].getReg();
Evan Cheng10b8d222009-07-09 06:53:48 +00002194 if (Reg == FPReg)
2195 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2196 continue;
Eli Friedman65b88222009-06-04 02:32:04 +00002197 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002198 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedman65b88222009-06-04 02:32:04 +00002199 BuildMI(MBB, MI, DL, get(Opc), Reg);
2200 } else {
2201 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RegClass);
2202 }
Owen Anderson6690c7f2008-01-04 23:57:37 +00002203 }
2204 return true;
2205}
2206
Dan Gohman221a4372008-07-07 23:14:23 +00002207static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002208 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002209 MachineInstr *MI,
2210 const TargetInstrInfo &TII) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002211 // Create the base instruction with the memory operand as the first part.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002212 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2213 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002214 MachineInstrBuilder MIB(NewMI);
2215 unsigned NumAddrOps = MOs.size();
2216 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002217 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002218 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002219 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002220
2221 // Loop over the rest of the ri operands, converting them over.
Chris Lattner5b930372008-01-07 07:27:27 +00002222 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002223 for (unsigned i = 0; i != NumOps; ++i) {
2224 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002225 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002226 }
2227 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2228 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002229 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002230 }
2231 return MIB;
2232}
2233
Dan Gohman221a4372008-07-07 23:14:23 +00002234static MachineInstr *FuseInst(MachineFunction &MF,
2235 unsigned Opcode, unsigned OpNo,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002236 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002237 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002238 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2239 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002240 MachineInstrBuilder MIB(NewMI);
2241
2242 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2243 MachineOperand &MO = MI->getOperand(i);
2244 if (i == OpNo) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002245 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson9a184ef2008-01-07 01:35:02 +00002246 unsigned NumAddrOps = MOs.size();
2247 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002248 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002249 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002250 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002251 } else {
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002252 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002253 }
2254 }
2255 return MIB;
2256}
2257
2258static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002259 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002260 MachineInstr *MI) {
Dan Gohman221a4372008-07-07 23:14:23 +00002261 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendling13ee2e42009-02-11 21:51:19 +00002262 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002263
2264 unsigned NumAddrOps = MOs.size();
2265 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002266 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002267 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002268 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002269 return MIB.addImm(0);
2270}
2271
2272MachineInstr*
Dan Gohmanedc83d62008-12-03 18:43:12 +00002273X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2274 MachineInstr *MI, unsigned i,
Evan Chenga5853792009-07-15 06:10:07 +00002275 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng8f0797f2009-09-11 00:39:26 +00002276 unsigned Size, unsigned Align) const {
Evan Chenga5853792009-07-15 06:10:07 +00002277 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002278 bool isTwoAddrFold = false;
Chris Lattner5b930372008-01-07 07:27:27 +00002279 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002280 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002281 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002282
2283 MachineInstr *NewMI = NULL;
2284 // Folding a memory location into the two-address part of a two-address
2285 // instruction is different than folding it other places. It requires
2286 // replacing the *two* registers with the memory location.
2287 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002288 MI->getOperand(0).isReg() &&
2289 MI->getOperand(1).isReg() &&
Owen Anderson9a184ef2008-01-07 01:35:02 +00002290 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2291 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2292 isTwoAddrFold = true;
2293 } else if (i == 0) { // If operand 0
Chris Lattner789328d2009-12-23 01:45:04 +00002294 if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002295 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002296 else if (MI->getOpcode() == X86::MOV8r0)
2297 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Chenge52c1912008-07-03 09:09:37 +00002298 if (NewMI)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002299 return NewMI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002300
2301 OpcodeTablePtr = &RegOp2MemOpTable0;
2302 } else if (i == 1) {
2303 OpcodeTablePtr = &RegOp2MemOpTable1;
2304 } else if (i == 2) {
2305 OpcodeTablePtr = &RegOp2MemOpTable2;
2306 }
2307
2308 // If table selected...
2309 if (OpcodeTablePtr) {
2310 // Find the Opcode to fuse
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002311 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002312 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2313 if (I != OpcodeTablePtr->end()) {
Evan Cheng8f0797f2009-09-11 00:39:26 +00002314 unsigned Opcode = I->second.first;
Evan Chenga5853792009-07-15 06:10:07 +00002315 unsigned MinAlign = I->second.second;
2316 if (Align < MinAlign)
2317 return NULL;
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002318 bool NarrowToMOV32rm = false;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002319 if (Size) {
2320 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2321 if (Size < RCSize) {
2322 // Check if it's safe to fold the load. If the size of the object is
2323 // narrower than the load width, then it's not.
2324 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2325 return NULL;
2326 // If this is a 64-bit load, but the spill slot is 32, then we can do
2327 // a 32-bit load which is implicitly zero-extended. This likely is due
2328 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002329 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2330 return NULL;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002331 Opcode = X86::MOV32rm;
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002332 NarrowToMOV32rm = true;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002333 }
2334 }
2335
Owen Anderson9a184ef2008-01-07 01:35:02 +00002336 if (isTwoAddrFold)
Evan Cheng8f0797f2009-09-11 00:39:26 +00002337 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002338 else
Evan Cheng8f0797f2009-09-11 00:39:26 +00002339 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002340
2341 if (NarrowToMOV32rm) {
2342 // If this is the special case where we use a MOV32rm to load a 32-bit
2343 // value and zero-extend the top bits. Change the destination register
2344 // to a 32-bit one.
2345 unsigned DstReg = NewMI->getOperand(0).getReg();
2346 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2347 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
2348 4/*x86_subreg_32bit*/));
2349 else
2350 NewMI->getOperand(0).setSubReg(4/*x86_subreg_32bit*/);
2351 }
Owen Anderson9a184ef2008-01-07 01:35:02 +00002352 return NewMI;
2353 }
2354 }
2355
2356 // No fusion
2357 if (PrintFailedFusing)
David Greene5fd1b6e2010-01-05 01:29:29 +00002358 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002359 return NULL;
2360}
2361
2362
Dan Gohmanedc83d62008-12-03 18:43:12 +00002363MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2364 MachineInstr *MI,
Evan Chenga5853792009-07-15 06:10:07 +00002365 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +00002366 int FrameIndex) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002367 // Check switch flag
2368 if (NoFusing) return NULL;
2369
Evan Chengd53fca12009-12-22 17:47:23 +00002370 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Chengd3f27fb2009-12-18 07:40:29 +00002371 switch (MI->getOpcode()) {
2372 case X86::CVTSD2SSrr:
2373 case X86::Int_CVTSD2SSrr:
2374 case X86::CVTSS2SDrr:
2375 case X86::Int_CVTSS2SDrr:
2376 case X86::RCPSSr:
2377 case X86::RCPSSr_Int:
2378 case X86::ROUNDSDr_Int:
2379 case X86::ROUNDSSr_Int:
2380 case X86::RSQRTSSr:
2381 case X86::RSQRTSSr_Int:
2382 case X86::SQRTSSr:
2383 case X86::SQRTSSr_Int:
2384 return 0;
2385 }
2386
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002387 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng8f0797f2009-09-11 00:39:26 +00002388 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002389 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002390 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2391 unsigned NewOpc = 0;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002392 unsigned RCSize = 0;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002393 switch (MI->getOpcode()) {
2394 default: return NULL;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002395 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
2396 case X86::TEST16rr: NewOpc = X86::CMP16ri; RCSize = 2; break;
2397 case X86::TEST32rr: NewOpc = X86::CMP32ri; RCSize = 4; break;
2398 case X86::TEST64rr: NewOpc = X86::CMP64ri32; RCSize = 8; break;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002399 }
Evan Cheng8f0797f2009-09-11 00:39:26 +00002400 // Check if it's safe to fold the load. If the size of the object is
2401 // narrower than the load width, then it's not.
2402 if (Size < RCSize)
2403 return NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002404 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002405 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002406 MI->getOperand(1).ChangeToImmediate(0);
2407 } else if (Ops.size() != 1)
2408 return NULL;
2409
2410 SmallVector<MachineOperand,4> MOs;
2411 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng8f0797f2009-09-11 00:39:26 +00002412 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002413}
2414
Dan Gohmanedc83d62008-12-03 18:43:12 +00002415MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2416 MachineInstr *MI,
Evan Chenga5853792009-07-15 06:10:07 +00002417 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +00002418 MachineInstr *LoadMI) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002419 // Check switch flag
2420 if (NoFusing) return NULL;
2421
Evan Chengd53fca12009-12-22 17:47:23 +00002422 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Chengd3f27fb2009-12-18 07:40:29 +00002423 switch (MI->getOpcode()) {
2424 case X86::CVTSD2SSrr:
2425 case X86::Int_CVTSD2SSrr:
2426 case X86::CVTSS2SDrr:
2427 case X86::Int_CVTSS2SDrr:
2428 case X86::RCPSSr:
2429 case X86::RCPSSr_Int:
2430 case X86::ROUNDSDr_Int:
2431 case X86::ROUNDSSr_Int:
2432 case X86::RSQRTSSr:
2433 case X86::RSQRTSSr_Int:
2434 case X86::SQRTSSr:
2435 case X86::SQRTSSr_Int:
2436 return 0;
2437 }
2438
Dan Gohmand0e8c752008-07-12 00:10:52 +00002439 // Determine the alignment of the load.
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002440 unsigned Alignment = 0;
Dan Gohmand0e8c752008-07-12 00:10:52 +00002441 if (LoadMI->hasOneMemOperand())
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00002442 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman51dbce62009-09-21 18:30:38 +00002443 else
2444 switch (LoadMI->getOpcode()) {
2445 case X86::V_SET0:
2446 case X86::V_SETALLONES:
2447 Alignment = 16;
2448 break;
2449 case X86::FsFLD0SD:
2450 Alignment = 8;
2451 break;
2452 case X86::FsFLD0SS:
2453 Alignment = 4;
2454 break;
2455 default:
2456 llvm_unreachable("Don't know how to fold this instruction!");
2457 }
Owen Anderson9a184ef2008-01-07 01:35:02 +00002458 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2459 unsigned NewOpc = 0;
2460 switch (MI->getOpcode()) {
2461 default: return NULL;
2462 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2463 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2464 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2465 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2466 }
2467 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002468 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002469 MI->getOperand(1).ChangeToImmediate(0);
2470 } else if (Ops.size() != 1)
2471 return NULL;
2472
Rafael Espindolabca99f72009-04-08 21:14:34 +00002473 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
Dan Gohman51dbce62009-09-21 18:30:38 +00002474 switch (LoadMI->getOpcode()) {
2475 case X86::V_SET0:
2476 case X86::V_SETALLONES:
2477 case X86::FsFLD0SD:
2478 case X86::FsFLD0SS: {
Dan Gohman37eb6c82008-12-03 05:21:24 +00002479 // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
2480 // Create a constant-pool entry and operands to load from it.
2481
2482 // x86-32 PIC requires a PIC base register for constant pools.
2483 unsigned PICBase = 0;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002484 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng3b570332009-07-16 18:44:05 +00002485 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2486 PICBase = X86::RIP;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002487 else
Evan Cheng3b570332009-07-16 18:44:05 +00002488 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2489 // This doesn't work for several reasons.
2490 // 1. GlobalBaseReg may have been spilled.
2491 // 2. It may not be live at MI.
Dan Gohman51dbce62009-09-21 18:30:38 +00002492 return NULL;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002493 }
Dan Gohman37eb6c82008-12-03 05:21:24 +00002494
Dan Gohman51dbce62009-09-21 18:30:38 +00002495 // Create a constant-pool entry.
Dan Gohman37eb6c82008-12-03 05:21:24 +00002496 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman51dbce62009-09-21 18:30:38 +00002497 const Type *Ty;
2498 if (LoadMI->getOpcode() == X86::FsFLD0SS)
2499 Ty = Type::getFloatTy(MF.getFunction()->getContext());
2500 else if (LoadMI->getOpcode() == X86::FsFLD0SD)
2501 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
2502 else
2503 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
2504 Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
2505 Constant::getAllOnesValue(Ty) :
2506 Constant::getNullValue(Ty);
2507 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman37eb6c82008-12-03 05:21:24 +00002508
2509 // Create operands to load from the constant pool entry.
2510 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2511 MOs.push_back(MachineOperand::CreateImm(1));
2512 MOs.push_back(MachineOperand::CreateReg(0, false));
2513 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindolabca99f72009-04-08 21:14:34 +00002514 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman51dbce62009-09-21 18:30:38 +00002515 break;
2516 }
2517 default: {
Dan Gohman37eb6c82008-12-03 05:21:24 +00002518 // Folding a normal load. Just copy the load's address operands.
2519 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002520 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
Dan Gohman37eb6c82008-12-03 05:21:24 +00002521 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman51dbce62009-09-21 18:30:38 +00002522 break;
2523 }
Dan Gohman37eb6c82008-12-03 05:21:24 +00002524 }
Evan Cheng8f0797f2009-09-11 00:39:26 +00002525 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002526}
2527
2528
Dan Gohman46b948e2008-10-16 01:49:15 +00002529bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2530 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002531 // Check switch flag
2532 if (NoFusing) return 0;
2533
2534 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2535 switch (MI->getOpcode()) {
2536 default: return false;
2537 case X86::TEST8rr:
2538 case X86::TEST16rr:
2539 case X86::TEST32rr:
2540 case X86::TEST64rr:
2541 return true;
2542 }
2543 }
2544
2545 if (Ops.size() != 1)
2546 return false;
2547
2548 unsigned OpNum = Ops[0];
2549 unsigned Opc = MI->getOpcode();
Chris Lattner5b930372008-01-07 07:27:27 +00002550 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002551 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002552 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002553
2554 // Folding a memory location into the two-address part of a two-address
2555 // instruction is different than folding it other places. It requires
2556 // replacing the *two* registers with the memory location.
Evan Chenga5853792009-07-15 06:10:07 +00002557 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002558 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2559 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2560 } else if (OpNum == 0) { // If operand 0
2561 switch (Opc) {
Chris Lattner17f62252009-07-14 20:19:57 +00002562 case X86::MOV8r0:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002563 case X86::MOV32r0:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002564 return true;
2565 default: break;
2566 }
2567 OpcodeTablePtr = &RegOp2MemOpTable0;
2568 } else if (OpNum == 1) {
2569 OpcodeTablePtr = &RegOp2MemOpTable1;
2570 } else if (OpNum == 2) {
2571 OpcodeTablePtr = &RegOp2MemOpTable2;
2572 }
2573
2574 if (OpcodeTablePtr) {
2575 // Find the Opcode to fuse
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002576 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002577 OpcodeTablePtr->find((unsigned*)Opc);
2578 if (I != OpcodeTablePtr->end())
2579 return true;
2580 }
2581 return false;
2582}
2583
2584bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2585 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002586 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002587 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002588 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2589 if (I == MemOp2RegOpTable.end())
2590 return false;
2591 unsigned Opc = I->second.first;
2592 unsigned Index = I->second.second & 0xf;
2593 bool FoldedLoad = I->second.second & (1 << 4);
2594 bool FoldedStore = I->second.second & (1 << 5);
2595 if (UnfoldLoad && !FoldedLoad)
2596 return false;
2597 UnfoldLoad &= FoldedLoad;
2598 if (UnfoldStore && !FoldedStore)
2599 return false;
2600 UnfoldStore &= FoldedStore;
2601
Chris Lattner5b930372008-01-07 07:27:27 +00002602 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002603 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattner6a66b292009-07-29 21:10:12 +00002604 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002605 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002606 SmallVector<MachineOperand,2> BeforeOps;
2607 SmallVector<MachineOperand,2> AfterOps;
2608 SmallVector<MachineOperand,4> ImpOps;
2609 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2610 MachineOperand &Op = MI->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002611 if (i >= Index && i < Index + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002612 AddrOps.push_back(Op);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002613 else if (Op.isReg() && Op.isImplicit())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002614 ImpOps.push_back(Op);
2615 else if (i < Index)
2616 BeforeOps.push_back(Op);
2617 else if (i > Index)
2618 AfterOps.push_back(Op);
2619 }
2620
2621 // Emit the load instruction.
2622 if (UnfoldLoad) {
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002623 std::pair<MachineInstr::mmo_iterator,
2624 MachineInstr::mmo_iterator> MMOs =
2625 MF.extractLoadMemRefs(MI->memoperands_begin(),
2626 MI->memoperands_end());
2627 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002628 if (UnfoldStore) {
2629 // Address operands cannot be marked isKill.
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002630 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002631 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002632 if (MO.isReg())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002633 MO.setIsKill(false);
2634 }
2635 }
2636 }
2637
2638 // Emit the data processing instruction.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002639 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002640 MachineInstrBuilder MIB(DataMI);
2641
2642 if (FoldedStore)
Bill Wendling2b739762009-05-13 21:33:08 +00002643 MIB.addReg(Reg, RegState::Define);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002644 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002645 MIB.addOperand(BeforeOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002646 if (FoldedLoad)
2647 MIB.addReg(Reg);
2648 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002649 MIB.addOperand(AfterOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002650 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2651 MachineOperand &MO = ImpOps[i];
Bill Wendling2b739762009-05-13 21:33:08 +00002652 MIB.addReg(MO.getReg(),
2653 getDefRegState(MO.isDef()) |
2654 RegState::Implicit |
2655 getKillRegState(MO.isKill()) |
Evan Cheng9c73db12009-06-30 08:49:04 +00002656 getDeadRegState(MO.isDead()) |
2657 getUndefRegState(MO.isUndef()));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002658 }
2659 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2660 unsigned NewOpc = 0;
2661 switch (DataMI->getOpcode()) {
2662 default: break;
2663 case X86::CMP64ri32:
2664 case X86::CMP32ri:
2665 case X86::CMP16ri:
2666 case X86::CMP8ri: {
2667 MachineOperand &MO0 = DataMI->getOperand(0);
2668 MachineOperand &MO1 = DataMI->getOperand(1);
2669 if (MO1.getImm() == 0) {
2670 switch (DataMI->getOpcode()) {
2671 default: break;
2672 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2673 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2674 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2675 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2676 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00002677 DataMI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002678 MO1.ChangeToRegister(MO0.getReg(), false);
2679 }
2680 }
2681 }
2682 NewMIs.push_back(DataMI);
2683
2684 // Emit the store instruction.
2685 if (UnfoldStore) {
Chris Lattner6a66b292009-07-29 21:10:12 +00002686 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002687 std::pair<MachineInstr::mmo_iterator,
2688 MachineInstr::mmo_iterator> MMOs =
2689 MF.extractStoreMemRefs(MI->memoperands_begin(),
2690 MI->memoperands_end());
2691 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002692 }
2693
2694 return true;
2695}
2696
2697bool
2698X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002699 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmanbd68c792008-07-17 19:10:17 +00002700 if (!N->isMachineOpcode())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002701 return false;
2702
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002703 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Dan Gohmanbd68c792008-07-17 19:10:17 +00002704 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002705 if (I == MemOp2RegOpTable.end())
2706 return false;
2707 unsigned Opc = I->second.first;
2708 unsigned Index = I->second.second & 0xf;
2709 bool FoldedLoad = I->second.second & (1 << 4);
2710 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner5b930372008-01-07 07:27:27 +00002711 const TargetInstrDesc &TID = get(Opc);
Chris Lattner6a66b292009-07-29 21:10:12 +00002712 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohman31b70a62009-03-04 19:23:38 +00002713 unsigned NumDefs = TID.NumDefs;
Dan Gohman8181bd12008-07-27 21:46:04 +00002714 std::vector<SDValue> AddrOps;
2715 std::vector<SDValue> BeforeOps;
2716 std::vector<SDValue> AfterOps;
Dale Johannesen913ba762009-02-06 01:31:28 +00002717 DebugLoc dl = N->getDebugLoc();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002718 unsigned NumOps = N->getNumOperands();
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00002719 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002720 SDValue Op = N->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002721 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002722 AddrOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002723 else if (i < Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002724 BeforeOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002725 else if (i > Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002726 AfterOps.push_back(Op);
2727 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002728 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002729 AddrOps.push_back(Chain);
2730
2731 // Emit the load instruction.
2732 SDNode *Load = 0;
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002733 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002734 if (FoldedLoad) {
Owen Andersonac9de032009-08-10 22:56:29 +00002735 EVT VT = *RC->vt_begin();
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002736 std::pair<MachineInstr::mmo_iterator,
2737 MachineInstr::mmo_iterator> MMOs =
2738 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2739 cast<MachineSDNode>(N)->memoperands_end());
2740 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman61fda0d2009-09-25 18:54:59 +00002741 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2742 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002743 NewNodes.push_back(Load);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002744
2745 // Preserve memory reference information.
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002746 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002747 }
2748
2749 // Emit the data processing instruction.
Owen Andersonac9de032009-08-10 22:56:29 +00002750 std::vector<EVT> VTs;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002751 const TargetRegisterClass *DstRC = 0;
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002752 if (TID.getNumDefs() > 0) {
Chris Lattner6a66b292009-07-29 21:10:12 +00002753 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002754 VTs.push_back(*DstRC->vt_begin());
2755 }
2756 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +00002757 EVT VT = N->getValueType(i);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002758 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002759 VTs.push_back(VT);
2760 }
2761 if (Load)
Dan Gohman8181bd12008-07-27 21:46:04 +00002762 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002763 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman61fda0d2009-09-25 18:54:59 +00002764 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2765 BeforeOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002766 NewNodes.push_back(NewNode);
2767
2768 // Emit the store instruction.
2769 if (FoldedStore) {
2770 AddrOps.pop_back();
Dan Gohman8181bd12008-07-27 21:46:04 +00002771 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002772 AddrOps.push_back(Chain);
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002773 std::pair<MachineInstr::mmo_iterator,
2774 MachineInstr::mmo_iterator> MMOs =
2775 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2776 cast<MachineSDNode>(N)->memoperands_end());
2777 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman61fda0d2009-09-25 18:54:59 +00002778 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2779 isAligned, TM),
2780 dl, MVT::Other,
2781 &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002782 NewNodes.push_back(Store);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002783
2784 // Preserve memory reference information.
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002785 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002786 }
2787
2788 return true;
2789}
2790
2791unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohmanf0116582009-10-30 22:18:41 +00002792 bool UnfoldLoad, bool UnfoldStore,
2793 unsigned *LoadRegIndex) const {
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002794 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002795 MemOp2RegOpTable.find((unsigned*)Opc);
2796 if (I == MemOp2RegOpTable.end())
2797 return 0;
2798 bool FoldedLoad = I->second.second & (1 << 4);
2799 bool FoldedStore = I->second.second & (1 << 5);
2800 if (UnfoldLoad && !FoldedLoad)
2801 return 0;
2802 if (UnfoldStore && !FoldedStore)
2803 return 0;
Dan Gohmanf0116582009-10-30 22:18:41 +00002804 if (LoadRegIndex)
2805 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002806 return I->second.first;
2807}
2808
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002809bool X86InstrInfo::
Owen Andersond131b5b2008-08-14 22:49:33 +00002810ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002811 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Chenge3f1a412008-08-29 23:21:31 +00002812 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman6a00fcb2008-10-21 03:29:32 +00002813 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2814 return true;
Evan Chenge3f1a412008-08-29 23:21:31 +00002815 Cond[0].setImm(GetOppositeBranchCondition(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002816 return false;
2817}
2818
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002819bool X86InstrInfo::
Evan Chengf5a8a362009-02-06 17:17:30 +00002820isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
2821 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002822 // allow any loads of these registers before FpGet_ST0_80.
Evan Chengf5a8a362009-02-06 17:17:30 +00002823 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
2824 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002825}
2826
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002827unsigned X86InstrInfo::sizeOfImm(const TargetInstrDesc *Desc) {
2828 switch (Desc->TSFlags & X86II::ImmMask) {
2829 case X86II::Imm8: return 1;
2830 case X86II::Imm16: return 2;
2831 case X86II::Imm32: return 4;
2832 case X86II::Imm64: return 8;
Edwin Törökbd448e32009-07-14 16:55:14 +00002833 default: llvm_unreachable("Immediate size not set!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002834 return 0;
2835 }
2836}
2837
2838/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
2839/// e.g. r8, xmm8, etc.
2840bool X86InstrInfo::isX86_64ExtendedReg(const MachineOperand &MO) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002841 if (!MO.isReg()) return false;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002842 switch (MO.getReg()) {
2843 default: break;
2844 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2845 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2846 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2847 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2848 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2849 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2850 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2851 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2852 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2853 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
2854 return true;
2855 }
2856 return false;
2857}
2858
2859
2860/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
2861/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
2862/// size, and 3) use of X86-64 extended registers.
2863unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
2864 unsigned REX = 0;
2865 const TargetInstrDesc &Desc = MI.getDesc();
2866
2867 // Pseudo instructions do not need REX prefix byte.
2868 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
2869 return 0;
2870 if (Desc.TSFlags & X86II::REX_W)
2871 REX |= 1 << 3;
2872
2873 unsigned NumOps = Desc.getNumOperands();
2874 if (NumOps) {
2875 bool isTwoAddr = NumOps > 1 &&
2876 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
2877
2878 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
2879 unsigned i = isTwoAddr ? 1 : 0;
2880 for (unsigned e = NumOps; i != e; ++i) {
2881 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002882 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002883 unsigned Reg = MO.getReg();
2884 if (isX86_64NonExtLowByteReg(Reg))
2885 REX |= 0x40;
2886 }
2887 }
2888
2889 switch (Desc.TSFlags & X86II::FormMask) {
2890 case X86II::MRMInitReg:
2891 if (isX86_64ExtendedReg(MI.getOperand(0)))
2892 REX |= (1 << 0) | (1 << 2);
2893 break;
2894 case X86II::MRMSrcReg: {
2895 if (isX86_64ExtendedReg(MI.getOperand(0)))
2896 REX |= 1 << 2;
2897 i = isTwoAddr ? 2 : 1;
2898 for (unsigned e = NumOps; i != e; ++i) {
2899 const MachineOperand& MO = MI.getOperand(i);
2900 if (isX86_64ExtendedReg(MO))
2901 REX |= 1 << 0;
2902 }
2903 break;
2904 }
2905 case X86II::MRMSrcMem: {
2906 if (isX86_64ExtendedReg(MI.getOperand(0)))
2907 REX |= 1 << 2;
2908 unsigned Bit = 0;
2909 i = isTwoAddr ? 2 : 1;
2910 for (; i != NumOps; ++i) {
2911 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002912 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002913 if (isX86_64ExtendedReg(MO))
2914 REX |= 1 << Bit;
2915 Bit++;
2916 }
2917 }
2918 break;
2919 }
2920 case X86II::MRM0m: case X86II::MRM1m:
2921 case X86II::MRM2m: case X86II::MRM3m:
2922 case X86II::MRM4m: case X86II::MRM5m:
2923 case X86II::MRM6m: case X86II::MRM7m:
2924 case X86II::MRMDestMem: {
Dan Gohman2eff7042009-04-13 15:04:25 +00002925 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002926 i = isTwoAddr ? 1 : 0;
2927 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
2928 REX |= 1 << 2;
2929 unsigned Bit = 0;
2930 for (; i != e; ++i) {
2931 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002932 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002933 if (isX86_64ExtendedReg(MO))
2934 REX |= 1 << Bit;
2935 Bit++;
2936 }
2937 }
2938 break;
2939 }
2940 default: {
2941 if (isX86_64ExtendedReg(MI.getOperand(0)))
2942 REX |= 1 << 0;
2943 i = isTwoAddr ? 2 : 1;
2944 for (unsigned e = NumOps; i != e; ++i) {
2945 const MachineOperand& MO = MI.getOperand(i);
2946 if (isX86_64ExtendedReg(MO))
2947 REX |= 1 << 2;
2948 }
2949 break;
2950 }
2951 }
2952 }
2953 return REX;
2954}
2955
2956/// sizePCRelativeBlockAddress - This method returns the size of a PC
2957/// relative block address instruction
2958///
2959static unsigned sizePCRelativeBlockAddress() {
2960 return 4;
2961}
2962
2963/// sizeGlobalAddress - Give the size of the emission of this global address
2964///
2965static unsigned sizeGlobalAddress(bool dword) {
2966 return dword ? 8 : 4;
2967}
2968
2969/// sizeConstPoolAddress - Give the size of the emission of this constant
2970/// pool address
2971///
2972static unsigned sizeConstPoolAddress(bool dword) {
2973 return dword ? 8 : 4;
2974}
2975
2976/// sizeExternalSymbolAddress - Give the size of the emission of this external
2977/// symbol
2978///
2979static unsigned sizeExternalSymbolAddress(bool dword) {
2980 return dword ? 8 : 4;
2981}
2982
2983/// sizeJumpTableAddress - Give the size of the emission of this jump
2984/// table address
2985///
2986static unsigned sizeJumpTableAddress(bool dword) {
2987 return dword ? 8 : 4;
2988}
2989
2990static unsigned sizeConstant(unsigned Size) {
2991 return Size;
2992}
2993
2994static unsigned sizeRegModRMByte(){
2995 return 1;
2996}
2997
2998static unsigned sizeSIBByte(){
2999 return 1;
3000}
3001
3002static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
3003 unsigned FinalSize = 0;
3004 // If this is a simple integer displacement that doesn't require a relocation.
3005 if (!RelocOp) {
3006 FinalSize += sizeConstant(4);
3007 return FinalSize;
3008 }
3009
3010 // Otherwise, this is something that requires a relocation.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003011 if (RelocOp->isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003012 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003013 } else if (RelocOp->isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003014 FinalSize += sizeConstPoolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003015 } else if (RelocOp->isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003016 FinalSize += sizeJumpTableAddress(false);
3017 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00003018 llvm_unreachable("Unknown value to relocate!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003019 }
3020 return FinalSize;
3021}
3022
3023static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
3024 bool IsPIC, bool Is64BitMode) {
3025 const MachineOperand &Op3 = MI.getOperand(Op+3);
3026 int DispVal = 0;
3027 const MachineOperand *DispForReloc = 0;
3028 unsigned FinalSize = 0;
3029
3030 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003031 if (Op3.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003032 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003033 } else if (Op3.isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003034 if (Is64BitMode || IsPIC) {
3035 DispForReloc = &Op3;
3036 } else {
3037 DispVal = 1;
3038 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003039 } else if (Op3.isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003040 if (Is64BitMode || IsPIC) {
3041 DispForReloc = &Op3;
3042 } else {
3043 DispVal = 1;
3044 }
3045 } else {
3046 DispVal = 1;
3047 }
3048
3049 const MachineOperand &Base = MI.getOperand(Op);
3050 const MachineOperand &IndexReg = MI.getOperand(Op+2);
3051
3052 unsigned BaseReg = Base.getReg();
3053
3054 // Is a SIB byte needed?
Evan Cheng92569ce2009-05-12 00:07:35 +00003055 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
3056 IndexReg.getReg() == 0 &&
Evan Cheng099109d2009-05-04 22:49:16 +00003057 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003058 if (BaseReg == 0) { // Just a displacement?
3059 // Emit special case [disp32] encoding
3060 ++FinalSize;
3061 FinalSize += getDisplacementFieldSize(DispForReloc);
3062 } else {
3063 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
3064 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
3065 // Emit simple indirect register encoding... [EAX] f.e.
3066 ++FinalSize;
3067 // Be pessimistic and assume it's a disp32, not a disp8
3068 } else {
3069 // Emit the most general non-SIB encoding: [REG+disp32]
3070 ++FinalSize;
3071 FinalSize += getDisplacementFieldSize(DispForReloc);
3072 }
3073 }
3074
3075 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
3076 assert(IndexReg.getReg() != X86::ESP &&
3077 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
3078
3079 bool ForceDisp32 = false;
3080 if (BaseReg == 0 || DispForReloc) {
3081 // Emit the normal disp32 encoding.
3082 ++FinalSize;
3083 ForceDisp32 = true;
3084 } else {
3085 ++FinalSize;
3086 }
3087
3088 FinalSize += sizeSIBByte();
3089
3090 // Do we need to output a displacement?
3091 if (DispVal != 0 || ForceDisp32) {
3092 FinalSize += getDisplacementFieldSize(DispForReloc);
3093 }
3094 }
3095 return FinalSize;
3096}
3097
3098
3099static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
3100 const TargetInstrDesc *Desc,
3101 bool IsPIC, bool Is64BitMode) {
3102
3103 unsigned Opcode = Desc->Opcode;
3104 unsigned FinalSize = 0;
3105
3106 // Emit the lock opcode prefix as needed.
3107 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
3108
Bill Wendling6ee76552009-05-28 23:40:46 +00003109 // Emit segment override opcode prefix as needed.
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00003110 switch (Desc->TSFlags & X86II::SegOvrMask) {
3111 case X86II::FS:
3112 case X86II::GS:
3113 ++FinalSize;
3114 break;
Edwin Törökbd448e32009-07-14 16:55:14 +00003115 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00003116 case 0: break; // No segment override!
3117 }
3118
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003119 // Emit the repeat opcode prefix as needed.
3120 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
3121
3122 // Emit the operand size opcode prefix as needed.
3123 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
3124
3125 // Emit the address size opcode prefix as needed.
3126 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
3127
3128 bool Need0FPrefix = false;
3129 switch (Desc->TSFlags & X86II::Op0Mask) {
3130 case X86II::TB: // Two-byte opcode prefix
3131 case X86II::T8: // 0F 38
3132 case X86II::TA: // 0F 3A
3133 Need0FPrefix = true;
3134 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003135 case X86II::TF: // F2 0F 38
3136 ++FinalSize;
3137 Need0FPrefix = true;
3138 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003139 case X86II::REP: break; // already handled.
3140 case X86II::XS: // F3 0F
3141 ++FinalSize;
3142 Need0FPrefix = true;
3143 break;
3144 case X86II::XD: // F2 0F
3145 ++FinalSize;
3146 Need0FPrefix = true;
3147 break;
3148 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
3149 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
3150 ++FinalSize;
3151 break; // Two-byte opcode prefix
Edwin Törökbd448e32009-07-14 16:55:14 +00003152 default: llvm_unreachable("Invalid prefix!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003153 case 0: break; // No prefix!
3154 }
3155
3156 if (Is64BitMode) {
3157 // REX prefix
3158 unsigned REX = X86InstrInfo::determineREX(MI);
3159 if (REX)
3160 ++FinalSize;
3161 }
3162
3163 // 0x0F escape code must be emitted just before the opcode.
3164 if (Need0FPrefix)
3165 ++FinalSize;
3166
3167 switch (Desc->TSFlags & X86II::Op0Mask) {
3168 case X86II::T8: // 0F 38
3169 ++FinalSize;
3170 break;
Bill Wendling6ee76552009-05-28 23:40:46 +00003171 case X86II::TA: // 0F 3A
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003172 ++FinalSize;
3173 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003174 case X86II::TF: // F2 0F 38
3175 ++FinalSize;
3176 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003177 }
3178
3179 // If this is a two-address instruction, skip one of the register operands.
3180 unsigned NumOps = Desc->getNumOperands();
3181 unsigned CurOp = 0;
3182 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
3183 CurOp++;
Evan Cheng099109d2009-05-04 22:49:16 +00003184 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
3185 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
3186 --NumOps;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003187
3188 switch (Desc->TSFlags & X86II::FormMask) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003189 default: llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003190 case X86II::Pseudo:
3191 // Remember the current PC offset, this is the PIC relocation
3192 // base address.
3193 switch (Opcode) {
3194 default:
3195 break;
3196 case TargetInstrInfo::INLINEASM: {
3197 const MachineFunction *MF = MI.getParent()->getParent();
Chris Lattner5f1fdb32009-08-02 05:20:37 +00003198 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
3199 FinalSize += TII.getInlineAsmLength(MI.getOperand(0).getSymbolName(),
Chris Lattner621c44d2009-08-22 20:48:53 +00003200 *MF->getTarget().getMCAsmInfo());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003201 break;
3202 }
Dan Gohmanfa607c92008-07-01 00:05:16 +00003203 case TargetInstrInfo::DBG_LABEL:
3204 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003205 break;
3206 case TargetInstrInfo::IMPLICIT_DEF:
Jakob Stoklund Olesen8f12c7c2009-09-28 20:32:26 +00003207 case TargetInstrInfo::KILL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003208 case X86::FP_REG_KILL:
3209 break;
3210 case X86::MOVPC32r: {
3211 // This emits the "call" portion of this pseudo instruction.
3212 ++FinalSize;
3213 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3214 break;
3215 }
3216 }
3217 CurOp = NumOps;
3218 break;
3219 case X86II::RawFrm:
3220 ++FinalSize;
3221
3222 if (CurOp != NumOps) {
3223 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003224 if (MO.isMBB()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003225 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003226 } else if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003227 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003228 } else if (MO.isSymbol()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003229 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003230 } else if (MO.isImm()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003231 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3232 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00003233 llvm_unreachable("Unknown RawFrm operand!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003234 }
3235 }
3236 break;
3237
3238 case X86II::AddRegFrm:
3239 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003240 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003241
3242 if (CurOp != NumOps) {
3243 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3244 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003245 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003246 FinalSize += sizeConstant(Size);
3247 else {
3248 bool dword = false;
3249 if (Opcode == X86::MOV64ri)
3250 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003251 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003252 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003253 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003254 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003255 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003256 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003257 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003258 FinalSize += sizeJumpTableAddress(dword);
3259 }
3260 }
3261 break;
3262
3263 case X86II::MRMDestReg: {
3264 ++FinalSize;
3265 FinalSize += sizeRegModRMByte();
3266 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003267 if (CurOp != NumOps) {
3268 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003269 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003270 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003271 break;
3272 }
3273 case X86II::MRMDestMem: {
3274 ++FinalSize;
3275 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003276 CurOp += X86AddrNumOperands + 1;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003277 if (CurOp != NumOps) {
3278 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003279 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003280 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003281 break;
3282 }
3283
3284 case X86II::MRMSrcReg:
3285 ++FinalSize;
3286 FinalSize += sizeRegModRMByte();
3287 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003288 if (CurOp != NumOps) {
3289 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003290 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003291 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003292 break;
3293
3294 case X86II::MRMSrcMem: {
Evan Cheng099109d2009-05-04 22:49:16 +00003295 int AddrOperands;
3296 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
3297 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
3298 AddrOperands = X86AddrNumOperands - 1; // No segment register
3299 else
3300 AddrOperands = X86AddrNumOperands;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003301
3302 ++FinalSize;
3303 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003304 CurOp += AddrOperands + 1;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003305 if (CurOp != NumOps) {
3306 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003307 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003308 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003309 break;
3310 }
3311
3312 case X86II::MRM0r: case X86II::MRM1r:
3313 case X86II::MRM2r: case X86II::MRM3r:
3314 case X86II::MRM4r: case X86II::MRM5r:
3315 case X86II::MRM6r: case X86II::MRM7r:
3316 ++FinalSize;
Evan Cheng099109d2009-05-04 22:49:16 +00003317 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +00003318 Desc->getOpcode() == X86::MFENCE) {
3319 // Special handling of lfence and mfence;
Evan Cheng099109d2009-05-04 22:49:16 +00003320 FinalSize += sizeRegModRMByte();
Bill Wendling6ee76552009-05-28 23:40:46 +00003321 } else if (Desc->getOpcode() == X86::MONITOR ||
3322 Desc->getOpcode() == X86::MWAIT) {
3323 // Special handling of monitor and mwait.
3324 FinalSize += sizeRegModRMByte() + 1; // +1 for the opcode.
3325 } else {
Evan Cheng099109d2009-05-04 22:49:16 +00003326 ++CurOp;
3327 FinalSize += sizeRegModRMByte();
3328 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003329
3330 if (CurOp != NumOps) {
3331 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3332 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003333 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003334 FinalSize += sizeConstant(Size);
3335 else {
3336 bool dword = false;
3337 if (Opcode == X86::MOV64ri32)
3338 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003339 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003340 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003341 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003342 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003343 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003344 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003345 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003346 FinalSize += sizeJumpTableAddress(dword);
3347 }
3348 }
3349 break;
3350
3351 case X86II::MRM0m: case X86II::MRM1m:
3352 case X86II::MRM2m: case X86II::MRM3m:
3353 case X86II::MRM4m: case X86II::MRM5m:
3354 case X86II::MRM6m: case X86II::MRM7m: {
3355
3356 ++FinalSize;
3357 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003358 CurOp += X86AddrNumOperands;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003359
3360 if (CurOp != NumOps) {
3361 const MachineOperand &MO = MI.getOperand(CurOp++);
3362 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003363 if (MO.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003364 FinalSize += sizeConstant(Size);
3365 else {
3366 bool dword = false;
3367 if (Opcode == X86::MOV64mi32)
3368 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003369 if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003370 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003371 } else if (MO.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003372 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003373 else if (MO.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003374 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003375 else if (MO.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003376 FinalSize += sizeJumpTableAddress(dword);
3377 }
3378 }
3379 break;
3380 }
3381
3382 case X86II::MRMInitReg:
3383 ++FinalSize;
3384 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3385 FinalSize += sizeRegModRMByte();
3386 ++CurOp;
3387 break;
3388 }
3389
3390 if (!Desc->isVariadic() && CurOp != NumOps) {
Edwin Török3cb88482009-07-08 18:01:40 +00003391 std::string msg;
3392 raw_string_ostream Msg(msg);
3393 Msg << "Cannot determine size: " << MI;
3394 llvm_report_error(Msg.str());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003395 }
3396
3397
3398 return FinalSize;
3399}
3400
3401
3402unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3403 const TargetInstrDesc &Desc = MI->getDesc();
Chris Lattner144e3482009-07-10 20:53:38 +00003404 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Dan Gohmanb41dfba2008-05-14 01:58:56 +00003405 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003406 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
Chris Lattner739b0102009-06-25 17:28:07 +00003407 if (Desc.getOpcode() == X86::MOVPC32r)
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003408 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003409 return Size;
3410}
Dan Gohmanb60482f2008-09-23 18:22:58 +00003411
Dan Gohman882ab732008-09-30 00:58:23 +00003412/// getGlobalBaseReg - Return a virtual register initialized with the
3413/// the global base register value. Output instructions required to
3414/// initialize the register in the function entry block, if necessary.
Dan Gohmanb60482f2008-09-23 18:22:58 +00003415///
Dan Gohman882ab732008-09-30 00:58:23 +00003416unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3417 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3418 "X86-64 PIC uses RIP relative addressing");
3419
3420 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3421 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3422 if (GlobalBaseReg != 0)
3423 return GlobalBaseReg;
3424
Dan Gohmanb60482f2008-09-23 18:22:58 +00003425 // Insert the set of GlobalBaseReg into the first MBB of the function
3426 MachineBasicBlock &FirstMBB = MF->front();
3427 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Bill Wendling13ee2e42009-02-11 21:51:19 +00003428 DebugLoc DL = DebugLoc::getUnknownLoc();
3429 if (MBBI != FirstMBB.end()) DL = MBBI->getDebugLoc();
Dan Gohmanb60482f2008-09-23 18:22:58 +00003430 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3431 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3432
3433 const TargetInstrInfo *TII = TM.getInstrInfo();
3434 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3435 // only used in JIT code emission as displacement to pc.
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003436 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
Dan Gohmanb60482f2008-09-23 18:22:58 +00003437
3438 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003439 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
Chris Lattner5d1f2572009-07-09 04:39:06 +00003440 if (TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003441 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3442 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
Bill Wendling13ee2e42009-02-11 21:51:19 +00003443 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
Daniel Dunbar9f086b92009-09-01 22:06:46 +00003444 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003445 X86II::MO_GOT_ABSOLUTE_ADDRESS);
Dan Gohman882ab732008-09-30 00:58:23 +00003446 } else {
3447 GlobalBaseReg = PC;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003448 }
3449
Dan Gohman882ab732008-09-30 00:58:23 +00003450 X86FI->setGlobalBaseReg(GlobalBaseReg);
3451 return GlobalBaseReg;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003452}