Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 1 | //===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=// |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 2 | // |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 7 | // |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // |
| 12 | // ARM Instruction Format Definitions. |
| 13 | // |
| 14 | |
| 15 | // Format specifies the encoding used by the instruction. This is part of the |
| 16 | // ad-hoc solution used to emit machine instruction encodings by our machine |
| 17 | // code emitter. |
Bob Wilson | 89ef7b7 | 2010-03-17 21:13:43 +0000 | [diff] [blame] | 18 | class Format<bits<6> val> { |
| 19 | bits<6> Value = val; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 20 | } |
| 21 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 22 | def Pseudo : Format<0>; |
| 23 | def MulFrm : Format<1>; |
| 24 | def BrFrm : Format<2>; |
| 25 | def BrMiscFrm : Format<3>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 26 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 27 | def DPFrm : Format<4>; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 28 | def DPSoRegRegFrm : Format<5>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 29 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 30 | def LdFrm : Format<6>; |
| 31 | def StFrm : Format<7>; |
| 32 | def LdMiscFrm : Format<8>; |
| 33 | def StMiscFrm : Format<9>; |
| 34 | def LdStMulFrm : Format<10>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 35 | |
Johnny Chen | 81f04d5 | 2010-03-19 17:39:00 +0000 | [diff] [blame] | 36 | def LdStExFrm : Format<11>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 37 | |
Johnny Chen | 81f04d5 | 2010-03-19 17:39:00 +0000 | [diff] [blame] | 38 | def ArithMiscFrm : Format<12>; |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 39 | def SatFrm : Format<13>; |
| 40 | def ExtFrm : Format<14>; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 41 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 42 | def VFPUnaryFrm : Format<15>; |
| 43 | def VFPBinaryFrm : Format<16>; |
| 44 | def VFPConv1Frm : Format<17>; |
| 45 | def VFPConv2Frm : Format<18>; |
| 46 | def VFPConv3Frm : Format<19>; |
| 47 | def VFPConv4Frm : Format<20>; |
| 48 | def VFPConv5Frm : Format<21>; |
| 49 | def VFPLdStFrm : Format<22>; |
| 50 | def VFPLdStMulFrm : Format<23>; |
| 51 | def VFPMiscFrm : Format<24>; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 52 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 53 | def ThumbFrm : Format<25>; |
| 54 | def MiscFrm : Format<26>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 55 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 56 | def NGetLnFrm : Format<27>; |
| 57 | def NSetLnFrm : Format<28>; |
| 58 | def NDupFrm : Format<29>; |
| 59 | def NLdStFrm : Format<30>; |
| 60 | def N1RegModImmFrm: Format<31>; |
| 61 | def N2RegFrm : Format<32>; |
| 62 | def NVCVTFrm : Format<33>; |
| 63 | def NVDupLnFrm : Format<34>; |
| 64 | def N2RegVShLFrm : Format<35>; |
| 65 | def N2RegVShRFrm : Format<36>; |
| 66 | def N3RegFrm : Format<37>; |
| 67 | def N3RegVShFrm : Format<38>; |
| 68 | def NVExtFrm : Format<39>; |
| 69 | def NVMulSLFrm : Format<40>; |
| 70 | def NVTBLFrm : Format<41>; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 71 | def DPSoRegImmFrm : Format<42>; |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 72 | |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 73 | // Misc flags. |
| 74 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 75 | // The instruction has an Rn register operand. |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 76 | // UnaryDP - Indicates this is a unary data processing instruction, i.e. |
| 77 | // it doesn't have a Rn operand. |
| 78 | class UnaryDP { bit isUnaryDataProc = 1; } |
| 79 | |
| 80 | // Xform16Bit - Indicates this Thumb2 instruction may be transformed into |
| 81 | // a 16-bit Thumb instruction if certain conditions are met. |
| 82 | class Xform16Bit { bit canXformTo16Bit = 1; } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 83 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 84 | //===----------------------------------------------------------------------===// |
Bob Wilson | 50622ce | 2010-03-18 23:57:57 +0000 | [diff] [blame] | 85 | // ARM Instruction flags. These need to match ARMBaseInstrInfo.h. |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 86 | // |
| 87 | |
Jim Grosbach | ff12a8b | 2011-01-18 19:59:19 +0000 | [diff] [blame] | 88 | // FIXME: Once the JIT is MC-ized, these can go away. |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 89 | // Addressing mode. |
Jim Grosbach | d86609f | 2010-10-05 18:14:55 +0000 | [diff] [blame] | 90 | class AddrMode<bits<5> val> { |
| 91 | bits<5> Value = val; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 92 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 93 | def AddrModeNone : AddrMode<0>; |
| 94 | def AddrMode1 : AddrMode<1>; |
| 95 | def AddrMode2 : AddrMode<2>; |
| 96 | def AddrMode3 : AddrMode<3>; |
| 97 | def AddrMode4 : AddrMode<4>; |
| 98 | def AddrMode5 : AddrMode<5>; |
| 99 | def AddrMode6 : AddrMode<6>; |
| 100 | def AddrModeT1_1 : AddrMode<7>; |
| 101 | def AddrModeT1_2 : AddrMode<8>; |
| 102 | def AddrModeT1_4 : AddrMode<9>; |
| 103 | def AddrModeT1_s : AddrMode<10>; |
| 104 | def AddrModeT2_i12 : AddrMode<11>; |
| 105 | def AddrModeT2_i8 : AddrMode<12>; |
| 106 | def AddrModeT2_so : AddrMode<13>; |
| 107 | def AddrModeT2_pc : AddrMode<14>; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 108 | def AddrModeT2_i8s4 : AddrMode<15>; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 109 | def AddrMode_i12 : AddrMode<16>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 110 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 111 | // Load / store index mode. |
| 112 | class IndexMode<bits<2> val> { |
| 113 | bits<2> Value = val; |
| 114 | } |
| 115 | def IndexModeNone : IndexMode<0>; |
| 116 | def IndexModePre : IndexMode<1>; |
| 117 | def IndexModePost : IndexMode<2>; |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 118 | def IndexModeUpd : IndexMode<3>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 119 | |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 120 | // Instruction execution domain. |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 121 | class Domain<bits<3> val> { |
| 122 | bits<3> Value = val; |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 123 | } |
| 124 | def GenericDomain : Domain<0>; |
| 125 | def VFPDomain : Domain<1>; // Instructions in VFP domain only |
| 126 | def NeonDomain : Domain<2>; // Instructions in Neon domain only |
| 127 | def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains |
Evan Cheng | 2b94356 | 2011-02-23 02:35:33 +0000 | [diff] [blame] | 128 | def VFPNeonA8Domain : Domain<5>; // Instructions in VFP & Neon under A8 |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 129 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 130 | //===----------------------------------------------------------------------===// |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 131 | // ARM special operands. |
| 132 | // |
| 133 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 134 | // ARM imod and iflag operands, used only by the CPS instruction. |
| 135 | def imod_op : Operand<i32> { |
| 136 | let PrintMethod = "printCPSIMod"; |
| 137 | } |
| 138 | |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 139 | def ProcIFlagsOperand : AsmOperandClass { |
| 140 | let Name = "ProcIFlags"; |
| 141 | let ParserMethod = "parseProcIFlagsOperand"; |
| 142 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 143 | def iflags_op : Operand<i32> { |
| 144 | let PrintMethod = "printCPSIFlag"; |
| 145 | let ParserMatchClass = ProcIFlagsOperand; |
| 146 | } |
| 147 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 148 | // ARM Predicate operand. Default to 14 = always (AL). Second part is CC |
| 149 | // register whose default is 0 (no register). |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 150 | def CondCodeOperand : AsmOperandClass { let Name = "CondCode"; } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 151 | def pred : PredicateOperand<OtherVT, (ops i32imm, CCR), |
| 152 | (ops (i32 14), (i32 zero_reg))> { |
| 153 | let PrintMethod = "printPredicateOperand"; |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 154 | let ParserMatchClass = CondCodeOperand; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 155 | let DecoderMethod = "DecodePredicateOperand"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 156 | } |
| 157 | |
| 158 | // Conditional code result for instructions whose 's' bit is set, e.g. subs. |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 159 | def CCOutOperand : AsmOperandClass { let Name = "CCOut"; } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 160 | def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 161 | let EncoderMethod = "getCCOutOpValue"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 162 | let PrintMethod = "printSBitModifierOperand"; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 163 | let ParserMatchClass = CCOutOperand; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 164 | let DecoderMethod = "DecodeCCOutOperand"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | // Same as cc_out except it defaults to setting CPSR. |
| 168 | def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 169 | let EncoderMethod = "getCCOutOpValue"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 170 | let PrintMethod = "printSBitModifierOperand"; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 171 | let ParserMatchClass = CCOutOperand; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 172 | let DecoderMethod = "DecodeCCOutOperand"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 173 | } |
| 174 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 175 | // ARM special operands for disassembly only. |
| 176 | // |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 177 | def SetEndAsmOperand : AsmOperandClass { |
| 178 | let Name = "SetEndImm"; |
| 179 | let ParserMethod = "parseSetEndImm"; |
| 180 | } |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 181 | def setend_op : Operand<i32> { |
| 182 | let PrintMethod = "printSetendOperand"; |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 183 | let ParserMatchClass = SetEndAsmOperand; |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 184 | } |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 185 | |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 186 | def MSRMaskOperand : AsmOperandClass { |
| 187 | let Name = "MSRMask"; |
| 188 | let ParserMethod = "parseMSRMaskOperand"; |
| 189 | } |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 190 | def msr_mask : Operand<i32> { |
| 191 | let PrintMethod = "printMSRMaskOperand"; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 192 | let DecoderMethod = "DecodeMSRMask"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 193 | let ParserMatchClass = MSRMaskOperand; |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 194 | } |
| 195 | |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 196 | // Shift Right Immediate - A shift right immediate is encoded differently from |
| 197 | // other shift immediates. The imm6 field is encoded like so: |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 198 | // |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 199 | // Offset Encoding |
| 200 | // 8 imm6<5:3> = '001', 8 - <imm> is encoded in imm6<2:0> |
| 201 | // 16 imm6<5:4> = '01', 16 - <imm> is encoded in imm6<3:0> |
| 202 | // 32 imm6<5> = '1', 32 - <imm> is encoded in imm6<4:0> |
| 203 | // 64 64 - <imm> is encoded in imm6<5:0> |
| 204 | def shr_imm8 : Operand<i32> { |
| 205 | let EncoderMethod = "getShiftRight8Imm"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 206 | let DecoderMethod = "DecodeShiftRight8Imm"; |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 207 | } |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 208 | def shr_imm16 : Operand<i32> { |
| 209 | let EncoderMethod = "getShiftRight16Imm"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 210 | let DecoderMethod = "DecodeShiftRight16Imm"; |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 211 | } |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 212 | def shr_imm32 : Operand<i32> { |
| 213 | let EncoderMethod = "getShiftRight32Imm"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 214 | let DecoderMethod = "DecodeShiftRight32Imm"; |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 215 | } |
| 216 | def shr_imm64 : Operand<i32> { |
| 217 | let EncoderMethod = "getShiftRight64Imm"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 218 | let DecoderMethod = "DecodeShiftRight64Imm"; |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 219 | } |
| 220 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 221 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 222 | // ARM Instruction templates. |
| 223 | // |
| 224 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 225 | class InstTemplate<AddrMode am, int sz, IndexMode im, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 226 | Format f, Domain d, string cstr, InstrItinClass itin> |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 227 | : Instruction { |
| 228 | let Namespace = "ARM"; |
| 229 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 230 | AddrMode AM = am; |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 231 | int Size = sz; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 232 | IndexMode IM = im; |
| 233 | bits<2> IndexModeBits = IM.Value; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 234 | Format F = f; |
Bob Wilson | 89ef7b7 | 2010-03-17 21:13:43 +0000 | [diff] [blame] | 235 | bits<6> Form = F.Value; |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 236 | Domain D = d; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 237 | bit isUnaryDataProc = 0; |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 238 | bit canXformTo16Bit = 0; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 239 | |
Chris Lattner | 150d20e | 2010-10-31 19:22:57 +0000 | [diff] [blame] | 240 | // If this is a pseudo instruction, mark it isCodeGenOnly. |
| 241 | let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo"); |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 242 | |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 243 | // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h. |
Jim Grosbach | d86609f | 2010-10-05 18:14:55 +0000 | [diff] [blame] | 244 | let TSFlags{4-0} = AM.Value; |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 245 | let TSFlags{6-5} = IndexModeBits; |
| 246 | let TSFlags{12-7} = Form; |
| 247 | let TSFlags{13} = isUnaryDataProc; |
| 248 | let TSFlags{14} = canXformTo16Bit; |
| 249 | let TSFlags{17-15} = D.Value; |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 250 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 251 | let Constraints = cstr; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 252 | let Itinerary = itin; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 253 | } |
| 254 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 255 | class Encoding { |
| 256 | field bits<32> Inst; |
| 257 | } |
| 258 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 259 | class InstARM<AddrMode am, int sz, IndexMode im, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 260 | Format f, Domain d, string cstr, InstrItinClass itin> |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 261 | : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding { |
| 262 | let DecoderNamespace = "ARM"; |
| 263 | } |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 264 | |
| 265 | // This Encoding-less class is used by Thumb1 to specify the encoding bits later |
| 266 | // on by adding flavors to specific instructions. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 267 | class InstThumb<AddrMode am, int sz, IndexMode im, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 268 | Format f, Domain d, string cstr, InstrItinClass itin> |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 269 | : InstTemplate<am, sz, im, f, d, cstr, itin> { |
| 270 | let DecoderNamespace = "Thumb"; |
| 271 | } |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 272 | |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 273 | class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 274 | : InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, |
Jim Grosbach | d1689ae | 2011-07-06 21:35:46 +0000 | [diff] [blame] | 275 | GenericDomain, "", itin> { |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 276 | let OutOperandList = oops; |
| 277 | let InOperandList = iops; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 278 | let Pattern = pattern; |
Jim Grosbach | a768c3d | 2011-03-10 19:06:39 +0000 | [diff] [blame] | 279 | let isCodeGenOnly = 1; |
Jim Grosbach | d1689ae | 2011-07-06 21:35:46 +0000 | [diff] [blame] | 280 | let isPseudo = 1; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 281 | } |
| 282 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 283 | // PseudoInst that's ARM-mode only. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 284 | class ARMPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 285 | list<dag> pattern> |
| 286 | : PseudoInst<oops, iops, itin, pattern> { |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 287 | let Size = sz; |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 288 | list<Predicate> Predicates = [IsARM]; |
| 289 | } |
| 290 | |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 291 | // PseudoInst that's Thumb-mode only. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 292 | class tPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin, |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 293 | list<dag> pattern> |
| 294 | : PseudoInst<oops, iops, itin, pattern> { |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 295 | let Size = sz; |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 296 | list<Predicate> Predicates = [IsThumb]; |
| 297 | } |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 298 | |
Jim Grosbach | 41b1d4e | 2010-12-15 18:48:45 +0000 | [diff] [blame] | 299 | // PseudoInst that's Thumb2-mode only. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 300 | class t2PseudoInst<dag oops, dag iops, int sz, InstrItinClass itin, |
Jim Grosbach | 41b1d4e | 2010-12-15 18:48:45 +0000 | [diff] [blame] | 301 | list<dag> pattern> |
| 302 | : PseudoInst<oops, iops, itin, pattern> { |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 303 | let Size = sz; |
Jim Grosbach | 41b1d4e | 2010-12-15 18:48:45 +0000 | [diff] [blame] | 304 | list<Predicate> Predicates = [IsThumb2]; |
| 305 | } |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 306 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 307 | class ARMPseudoExpand<dag oops, dag iops, int sz, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 308 | InstrItinClass itin, list<dag> pattern, |
| 309 | dag Result> |
| 310 | : ARMPseudoInst<oops, iops, sz, itin, pattern>, |
| 311 | PseudoInstExpansion<Result>; |
| 312 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 313 | class tPseudoExpand<dag oops, dag iops, int sz, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 314 | InstrItinClass itin, list<dag> pattern, |
| 315 | dag Result> |
| 316 | : tPseudoInst<oops, iops, sz, itin, pattern>, |
| 317 | PseudoInstExpansion<Result>; |
| 318 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 319 | class t2PseudoExpand<dag oops, dag iops, int sz, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 320 | InstrItinClass itin, list<dag> pattern, |
| 321 | dag Result> |
| 322 | : t2PseudoInst<oops, iops, sz, itin, pattern>, |
| 323 | PseudoInstExpansion<Result>; |
| 324 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 325 | // Almost all ARM instructions are predicable. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 326 | class I<dag oops, dag iops, AddrMode am, int sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 327 | IndexMode im, Format f, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 328 | string opc, string asm, string cstr, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 329 | list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 330 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 331 | bits<4> p; |
| 332 | let Inst{31-28} = p; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 333 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 334 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 335 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 336 | let Pattern = pattern; |
| 337 | list<Predicate> Predicates = [IsARM]; |
| 338 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 339 | |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 340 | // A few are not predicable |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 341 | class InoP<dag oops, dag iops, AddrMode am, int sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 342 | IndexMode im, Format f, InstrItinClass itin, |
| 343 | string opc, string asm, string cstr, |
| 344 | list<dag> pattern> |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 345 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
| 346 | let OutOperandList = oops; |
| 347 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 348 | let AsmString = !strconcat(opc, asm); |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 349 | let Pattern = pattern; |
| 350 | let isPredicable = 0; |
| 351 | list<Predicate> Predicates = [IsARM]; |
| 352 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 353 | |
Bill Wendling | 4822bce | 2010-08-30 01:47:35 +0000 | [diff] [blame] | 354 | // Same as I except it can optionally modify CPSR. Note it's modeled as an input |
| 355 | // operand since by default it's a zero register. It will become an implicit def |
| 356 | // once it's "flipped". |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 357 | class sI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 358 | IndexMode im, Format f, InstrItinClass itin, |
| 359 | string opc, string asm, string cstr, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 360 | list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 361 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 362 | bits<4> p; // Predicate operand |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 363 | bits<1> s; // condition-code set flag ('1' if the insn should set the flags) |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 364 | let Inst{31-28} = p; |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 365 | let Inst{20} = s; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 366 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 367 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 368 | let InOperandList = !con(iops, (ins pred:$p, cc_out:$s)); |
Bob Wilson | cfbece5 | 2010-10-15 03:23:44 +0000 | [diff] [blame] | 369 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 370 | let Pattern = pattern; |
| 371 | list<Predicate> Predicates = [IsARM]; |
| 372 | } |
| 373 | |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 374 | // Special cases |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 375 | class XI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 376 | IndexMode im, Format f, InstrItinClass itin, |
| 377 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 378 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 379 | let OutOperandList = oops; |
| 380 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 381 | let AsmString = asm; |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 382 | let Pattern = pattern; |
| 383 | list<Predicate> Predicates = [IsARM]; |
| 384 | } |
| 385 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 386 | class AI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 387 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 388 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 389 | opc, asm, "", pattern>; |
| 390 | class AsI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 391 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 392 | : sI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 393 | opc, asm, "", pattern>; |
| 394 | class AXI<dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 395 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 396 | : XI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 397 | asm, "", pattern>; |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 398 | class AInoP<dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 399 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 400 | : InoP<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 401 | opc, asm, "", pattern>; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 402 | |
| 403 | // Ctrl flow instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 404 | class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin, |
| 405 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 406 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 407 | opc, asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 408 | let Inst{27-24} = opcod; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 409 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 410 | class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin, |
| 411 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 412 | : XI<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 413 | asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 414 | let Inst{27-24} = opcod; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 415 | } |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 416 | |
| 417 | // BR_JT instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 418 | class JTI<dag oops, dag iops, InstrItinClass itin, |
| 419 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 420 | : XI<oops, iops, AddrModeNone, 0, IndexModeNone, BrMiscFrm, itin, |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 421 | asm, "", pattern>; |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 422 | |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 423 | // Atomic load/store instructions |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 424 | class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 425 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 426 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 427 | opc, asm, "", pattern> { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 428 | bits<4> Rt; |
Jim Grosbach | dfdf02d | 2011-07-26 17:44:46 +0000 | [diff] [blame] | 429 | bits<4> addr; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 430 | let Inst{27-23} = 0b00011; |
| 431 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 432 | let Inst{20} = 1; |
Jim Grosbach | dfdf02d | 2011-07-26 17:44:46 +0000 | [diff] [blame] | 433 | let Inst{19-16} = addr; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 434 | let Inst{15-12} = Rt; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 435 | let Inst{11-0} = 0b111110011111; |
| 436 | } |
| 437 | class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 438 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 439 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 440 | opc, asm, "", pattern> { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 441 | bits<4> Rd; |
| 442 | bits<4> Rt; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 443 | bits<4> addr; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 444 | let Inst{27-23} = 0b00011; |
| 445 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 446 | let Inst{20} = 0; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 447 | let Inst{19-16} = addr; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 448 | let Inst{15-12} = Rd; |
Johnny Chen | 0291d7e | 2009-12-11 19:37:26 +0000 | [diff] [blame] | 449 | let Inst{11-4} = 0b11111001; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 450 | let Inst{3-0} = Rt; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 451 | } |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 452 | class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern> |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 453 | : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, $addr", pattern> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 454 | bits<4> Rt; |
| 455 | bits<4> Rt2; |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 456 | bits<4> addr; |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 457 | let Inst{27-23} = 0b00010; |
| 458 | let Inst{22} = b; |
| 459 | let Inst{21-20} = 0b00; |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 460 | let Inst{19-16} = addr; |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 461 | let Inst{15-12} = Rt; |
| 462 | let Inst{11-4} = 0b00001001; |
| 463 | let Inst{3-0} = Rt2; |
| 464 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 465 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 466 | // addrmode1 instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 467 | class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
| 468 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 469 | : I<oops, iops, AddrMode1, 4, IndexModeNone, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 470 | opc, asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 471 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 472 | let Inst{27-26} = 0b00; |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 473 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 474 | class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
| 475 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 476 | : sI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 477 | opc, asm, "", pattern> { |
| 478 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 479 | let Inst{27-26} = 0b00; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 480 | } |
| 481 | class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 482 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 483 | : XI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin, |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 484 | asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 485 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 486 | let Inst{27-26} = 0b00; |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 487 | } |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 488 | |
Evan Cheng | 9391273 | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 489 | // loads |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 490 | |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 491 | // LDR/LDRB/STR/STRB/... |
| 492 | class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 493 | Format f, InstrItinClass itin, string opc, string asm, |
| 494 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 495 | : I<oops, iops, am, 4, IndexModeNone, f, itin, opc, asm, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 496 | "", pattern> { |
| 497 | let Inst{27-25} = op; |
| 498 | let Inst{24} = 1; // 24 == P |
| 499 | // 23 == U |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 500 | let Inst{22} = isByte; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 501 | let Inst{21} = 0; // 21 == W |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 502 | let Inst{20} = isLd; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 503 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 504 | // Indexed load/stores |
| 505 | class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 506 | IndexMode im, Format f, InstrItinClass itin, string opc, |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 507 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 508 | : I<oops, iops, AddrMode2, 4, im, f, itin, |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 509 | opc, asm, cstr, pattern> { |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 510 | bits<4> Rt; |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 511 | let Inst{27-26} = 0b01; |
| 512 | let Inst{24} = isPre; // P bit |
| 513 | let Inst{22} = isByte; // B bit |
| 514 | let Inst{21} = isPre; // W bit |
| 515 | let Inst{20} = isLd; // L bit |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 516 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 517 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 518 | class AI2stridx_reg<bit isByte, bit isPre, dag oops, dag iops, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 519 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 520 | string asm, string cstr, list<dag> pattern> |
| 521 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 522 | pattern> { |
| 523 | // AM2 store w/ two operands: (GPR, am2offset) |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 524 | // {12} isAdd |
| 525 | // {11-0} imm12/Rm |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 526 | bits<14> offset; |
| 527 | bits<4> Rn; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 528 | let Inst{25} = 1; |
| 529 | let Inst{23} = offset{12}; |
| 530 | let Inst{19-16} = Rn; |
| 531 | let Inst{11-5} = offset{11-5}; |
| 532 | let Inst{4} = 0; |
| 533 | let Inst{3-0} = offset{3-0}; |
| 534 | } |
| 535 | |
| 536 | class AI2stridx_imm<bit isByte, bit isPre, dag oops, dag iops, |
| 537 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 538 | string asm, string cstr, list<dag> pattern> |
| 539 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 540 | pattern> { |
| 541 | // AM2 store w/ two operands: (GPR, am2offset) |
| 542 | // {12} isAdd |
| 543 | // {11-0} imm12/Rm |
| 544 | bits<14> offset; |
| 545 | bits<4> Rn; |
| 546 | let Inst{25} = 0; |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 547 | let Inst{23} = offset{12}; |
| 548 | let Inst{19-16} = Rn; |
| 549 | let Inst{11-0} = offset{11-0}; |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 550 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 551 | |
| 552 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 553 | // FIXME: Merge with the above class when addrmode2 gets used for STR, STRB |
| 554 | // but for now use this class for STRT and STRBT. |
| 555 | class AI2stridxT<bit isByte, bit isPre, dag oops, dag iops, |
| 556 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 557 | string asm, string cstr, list<dag> pattern> |
| 558 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 559 | pattern> { |
| 560 | // AM2 store w/ two operands: (GPR, am2offset) |
| 561 | // {17-14} Rn |
| 562 | // {13} 1 == Rm, 0 == imm12 |
| 563 | // {12} isAdd |
| 564 | // {11-0} imm12/Rm |
| 565 | bits<18> addr; |
| 566 | let Inst{25} = addr{13}; |
| 567 | let Inst{23} = addr{12}; |
| 568 | let Inst{19-16} = addr{17-14}; |
| 569 | let Inst{11-0} = addr{11-0}; |
| 570 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 571 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 572 | // addrmode3 instructions |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 573 | class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f, |
| 574 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 575 | : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin, |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 576 | opc, asm, "", pattern> { |
| 577 | bits<14> addr; |
| 578 | bits<4> Rt; |
| 579 | let Inst{27-25} = 0b000; |
| 580 | let Inst{24} = 1; // P bit |
| 581 | let Inst{23} = addr{8}; // U bit |
| 582 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 583 | let Inst{21} = 0; // W bit |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 584 | let Inst{20} = op20; // L bit |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 585 | let Inst{19-16} = addr{12-9}; // Rn |
| 586 | let Inst{15-12} = Rt; // Rt |
| 587 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 588 | let Inst{7-4} = op; |
| 589 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 590 | |
| 591 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 592 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 593 | |
Jim Grosbach | 45251b3 | 2011-08-11 20:41:13 +0000 | [diff] [blame] | 594 | class AI3ldstidx<bits<4> op, bit op20, bit isPre, dag oops, dag iops, |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 595 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 596 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 597 | : I<oops, iops, AddrMode3, 4, im, f, itin, |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 598 | opc, asm, cstr, pattern> { |
| 599 | bits<4> Rt; |
| 600 | let Inst{27-25} = 0b000; |
| 601 | let Inst{24} = isPre; // P bit |
| 602 | let Inst{21} = isPre; // W bit |
| 603 | let Inst{20} = op20; // L bit |
| 604 | let Inst{15-12} = Rt; // Rt |
| 605 | let Inst{7-4} = op; |
| 606 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 607 | |
| 608 | // FIXME: Merge with the above class when addrmode2 gets used for LDR, LDRB |
| 609 | // but for now use this class for LDRSBT, LDRHT, LDSHT. |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 610 | class AI3ldstidxT<bits<4> op, bit isLoad, dag oops, dag iops, |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 611 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 612 | string asm, string cstr, list<dag> pattern> |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 613 | : I<oops, iops, AddrMode3, 4, im, f, itin, opc, asm, cstr, pattern> { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 614 | // {13} 1 == imm8, 0 == Rm |
| 615 | // {12-9} Rn |
| 616 | // {8} isAdd |
| 617 | // {7-4} imm7_4/zero |
| 618 | // {3-0} imm3_0/Rm |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 619 | bits<4> addr; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 620 | bits<4> Rt; |
| 621 | let Inst{27-25} = 0b000; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 622 | let Inst{24} = 0; // P bit |
| 623 | let Inst{21} = 1; |
| 624 | let Inst{20} = isLoad; // L bit |
| 625 | let Inst{19-16} = addr; // Rn |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 626 | let Inst{15-12} = Rt; // Rt |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 627 | let Inst{7-4} = op; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 628 | } |
| 629 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 630 | class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops, |
| 631 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 632 | string asm, string cstr, list<dag> pattern> |
| 633 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 634 | pattern> { |
| 635 | // AM3 store w/ two operands: (GPR, am3offset) |
| 636 | bits<14> offset; |
| 637 | bits<4> Rt; |
| 638 | bits<4> Rn; |
| 639 | let Inst{27-25} = 0b000; |
| 640 | let Inst{23} = offset{8}; |
| 641 | let Inst{22} = offset{9}; |
| 642 | let Inst{19-16} = Rn; |
| 643 | let Inst{15-12} = Rt; // Rt |
| 644 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 645 | let Inst{7-4} = op; |
| 646 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
| 647 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 648 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 649 | // stores |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 650 | class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 651 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 652 | : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 653 | opc, asm, "", pattern> { |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 654 | bits<14> addr; |
| 655 | bits<4> Rt; |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 656 | let Inst{27-25} = 0b000; |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 657 | let Inst{24} = 1; // P bit |
| 658 | let Inst{23} = addr{8}; // U bit |
| 659 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 660 | let Inst{21} = 0; // W bit |
| 661 | let Inst{20} = 0; // L bit |
| 662 | let Inst{19-16} = addr{12-9}; // Rn |
| 663 | let Inst{15-12} = Rt; // Rt |
| 664 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 665 | let Inst{7-4} = op; |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 666 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 667 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 668 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 669 | // Pre-indexed stores |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 670 | class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 671 | string opc, string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 672 | : I<oops, iops, AddrMode3, 4, IndexModePre, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 673 | opc, asm, cstr, pattern> { |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 674 | let Inst{4} = 1; |
| 675 | let Inst{5} = 1; // H bit |
| 676 | let Inst{6} = 0; // S bit |
| 677 | let Inst{7} = 1; |
| 678 | let Inst{20} = 0; // L bit |
| 679 | let Inst{21} = 1; // W bit |
| 680 | let Inst{24} = 1; // P bit |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 681 | let Inst{27-25} = 0b000; |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 682 | } |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 683 | // addrmode4 instructions |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 684 | class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin, |
| 685 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 686 | : XI<oops, iops, AddrMode4, 4, im, f, itin, asm, cstr, pattern> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 687 | bits<4> p; |
| 688 | bits<16> regs; |
| 689 | bits<4> Rn; |
| 690 | let Inst{31-28} = p; |
| 691 | let Inst{27-25} = 0b100; |
| 692 | let Inst{22} = 0; // S bit |
| 693 | let Inst{19-16} = Rn; |
| 694 | let Inst{15-0} = regs; |
| 695 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 696 | |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 697 | // Unsigned multiply, multiply-accumulate instructions. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 698 | class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 699 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 700 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 701 | opc, asm, "", pattern> { |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 702 | let Inst{7-4} = 0b1001; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 703 | let Inst{20} = 0; // S bit |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 704 | let Inst{27-21} = opcod; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 705 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 706 | class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 707 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 708 | : sI<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 709 | opc, asm, "", pattern> { |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 710 | let Inst{7-4} = 0b1001; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 711 | let Inst{27-21} = opcod; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 712 | } |
| 713 | |
| 714 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 715 | class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 716 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 717 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 718 | opc, asm, "", pattern> { |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 719 | bits<4> Rd; |
| 720 | bits<4> Rn; |
| 721 | bits<4> Rm; |
| 722 | let Inst{7-4} = opc7_4; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 723 | let Inst{20} = 1; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 724 | let Inst{27-21} = opcod; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 725 | let Inst{19-16} = Rd; |
| 726 | let Inst{11-8} = Rm; |
| 727 | let Inst{3-0} = Rn; |
| 728 | } |
| 729 | // MSW multiple w/ Ra operand |
| 730 | class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 731 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 732 | : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> { |
| 733 | bits<4> Ra; |
| 734 | let Inst{15-12} = Ra; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 735 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 736 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 737 | // SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y> |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 738 | class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
Jim Grosbach | 929a705 | 2010-10-22 17:42:06 +0000 | [diff] [blame] | 739 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 740 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 741 | opc, asm, "", pattern> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 742 | bits<4> Rn; |
| 743 | bits<4> Rm; |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 744 | let Inst{4} = 0; |
| 745 | let Inst{7} = 1; |
| 746 | let Inst{20} = 0; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 747 | let Inst{27-21} = opcod; |
Jim Grosbach | 929a705 | 2010-10-22 17:42:06 +0000 | [diff] [blame] | 748 | let Inst{6-5} = bit6_5; |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 749 | let Inst{11-8} = Rm; |
| 750 | let Inst{3-0} = Rn; |
| 751 | } |
| 752 | class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 753 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 754 | : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 755 | bits<4> Rd; |
| 756 | let Inst{19-16} = Rd; |
| 757 | } |
| 758 | |
| 759 | // AMulxyI with Ra operand |
| 760 | class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 761 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 762 | : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 763 | bits<4> Ra; |
| 764 | let Inst{15-12} = Ra; |
| 765 | } |
| 766 | // SMLAL* |
| 767 | class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 768 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 769 | : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 770 | bits<4> RdLo; |
| 771 | bits<4> RdHi; |
| 772 | let Inst{19-16} = RdHi; |
| 773 | let Inst{15-12} = RdLo; |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 774 | } |
| 775 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 776 | // Extend instructions. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 777 | class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin, |
| 778 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 779 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, ExtFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 780 | opc, asm, "", pattern> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 781 | // All AExtI instructions have Rd and Rm register operands. |
| 782 | bits<4> Rd; |
| 783 | bits<4> Rm; |
| 784 | let Inst{15-12} = Rd; |
| 785 | let Inst{3-0} = Rm; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 786 | let Inst{7-4} = 0b0111; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 787 | let Inst{9-8} = 0b00; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 788 | let Inst{27-20} = opcod; |
| 789 | } |
| 790 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 791 | // Misc Arithmetic instructions. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 792 | class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 793 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 794 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 795 | opc, asm, "", pattern> { |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 796 | bits<4> Rd; |
| 797 | bits<4> Rm; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 798 | let Inst{27-20} = opcod; |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 799 | let Inst{19-16} = 0b1111; |
| 800 | let Inst{15-12} = Rd; |
| 801 | let Inst{11-8} = 0b1111; |
| 802 | let Inst{7-4} = opc7_4; |
| 803 | let Inst{3-0} = Rm; |
| 804 | } |
| 805 | |
| 806 | // PKH instructions |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 807 | def PKHLSLAsmOperand : AsmOperandClass { |
| 808 | let Name = "PKHLSLImm"; |
| 809 | let ParserMethod = "parsePKHLSLImm"; |
| 810 | } |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 811 | def pkh_lsl_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 32; }]>{ |
| 812 | let PrintMethod = "printPKHLSLShiftImm"; |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 813 | let ParserMatchClass = PKHLSLAsmOperand; |
| 814 | } |
| 815 | def PKHASRAsmOperand : AsmOperandClass { |
| 816 | let Name = "PKHASRImm"; |
| 817 | let ParserMethod = "parsePKHASRImm"; |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 818 | } |
| 819 | def pkh_asr_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm <= 32; }]>{ |
| 820 | let PrintMethod = "printPKHASRShiftImm"; |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 821 | let ParserMatchClass = PKHASRAsmOperand; |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 822 | } |
Jim Grosbach | 1769a3d | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 823 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 824 | class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin, |
| 825 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 826 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 827 | opc, asm, "", pattern> { |
| 828 | bits<4> Rd; |
| 829 | bits<4> Rn; |
| 830 | bits<4> Rm; |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 831 | bits<5> sh; |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 832 | let Inst{27-20} = opcod; |
| 833 | let Inst{19-16} = Rn; |
| 834 | let Inst{15-12} = Rd; |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 835 | let Inst{11-7} = sh; |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 836 | let Inst{6} = tb; |
| 837 | let Inst{5-4} = 0b01; |
| 838 | let Inst{3-0} = Rm; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 839 | } |
| 840 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 841 | //===----------------------------------------------------------------------===// |
| 842 | |
| 843 | // ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode. |
| 844 | class ARMPat<dag pattern, dag result> : Pat<pattern, result> { |
| 845 | list<Predicate> Predicates = [IsARM]; |
| 846 | } |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 847 | class ARMV5TPat<dag pattern, dag result> : Pat<pattern, result> { |
| 848 | list<Predicate> Predicates = [IsARM, HasV5T]; |
| 849 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 850 | class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> { |
| 851 | list<Predicate> Predicates = [IsARM, HasV5TE]; |
| 852 | } |
| 853 | class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 854 | list<Predicate> Predicates = [IsARM, HasV6]; |
| 855 | } |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 856 | |
| 857 | //===----------------------------------------------------------------------===// |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 858 | // Thumb Instruction Format Definitions. |
| 859 | // |
| 860 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 861 | class ThumbI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 862 | InstrItinClass itin, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 863 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 864 | let OutOperandList = oops; |
| 865 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 866 | let AsmString = asm; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 867 | let Pattern = pattern; |
| 868 | list<Predicate> Predicates = [IsThumb]; |
| 869 | } |
| 870 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 871 | // TI - Thumb instruction. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 872 | class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 873 | : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 874 | |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 875 | // Two-address instructions |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 876 | class TIt<dag oops, dag iops, InstrItinClass itin, string asm, |
| 877 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 878 | : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "$lhs = $dst", |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 879 | pattern>; |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 880 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 881 | // tBL, tBX 32-bit instructions |
| 882 | class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 883 | dag oops, dag iops, InstrItinClass itin, string asm, |
| 884 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 885 | : ThumbI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 886 | Encoding { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 887 | let Inst{31-27} = opcod1; |
| 888 | let Inst{15-14} = opcod2; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 889 | let Inst{12} = opcod3; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 890 | } |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 891 | |
| 892 | // BR_JT instructions |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 893 | class TJTI<dag oops, dag iops, InstrItinClass itin, string asm, |
| 894 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 895 | : ThumbI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 896 | |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 897 | // Thumb1 only |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 898 | class Thumb1I<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 899 | InstrItinClass itin, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 900 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 901 | let OutOperandList = oops; |
| 902 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 903 | let AsmString = asm; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 904 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 905 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 906 | } |
| 907 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 908 | class T1I<dag oops, dag iops, InstrItinClass itin, |
| 909 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 910 | : Thumb1I<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 911 | class T1Ix2<dag oops, dag iops, InstrItinClass itin, |
| 912 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 913 | : Thumb1I<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 914 | |
| 915 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 916 | class T1It<dag oops, dag iops, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 917 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 918 | : Thumb1I<oops, iops, AddrModeNone, 2, itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 919 | asm, cstr, pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 920 | |
| 921 | // Thumb1 instruction that can either be predicated or set CPSR. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 922 | class Thumb1sI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 923 | InstrItinClass itin, |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 924 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 925 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 926 | let OutOperandList = !con(oops, (outs s_cc_out:$s)); |
| 927 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 928 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 929 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 930 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 931 | } |
| 932 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 933 | class T1sI<dag oops, dag iops, InstrItinClass itin, |
| 934 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 935 | : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 936 | |
| 937 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 938 | class T1sIt<dag oops, dag iops, InstrItinClass itin, |
| 939 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 940 | : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm, |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 941 | "$Rn = $Rdn", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 942 | |
| 943 | // Thumb1 instruction that can be predicated. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 944 | class Thumb1pI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 945 | InstrItinClass itin, |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 946 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 947 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 948 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 949 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 950 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 951 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 952 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 953 | } |
| 954 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 955 | class T1pI<dag oops, dag iops, InstrItinClass itin, |
| 956 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 957 | : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 958 | |
| 959 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 960 | class T1pIt<dag oops, dag iops, InstrItinClass itin, |
| 961 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 962 | : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm, |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 963 | "$Rn = $Rdn", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 964 | |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 965 | class T1pIs<dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 966 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 967 | : Thumb1pI<oops, iops, AddrModeT1_s, 2, itin, opc, asm, "", pattern>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 968 | |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 969 | class Encoding16 : Encoding { |
| 970 | let Inst{31-16} = 0x0000; |
| 971 | } |
| 972 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 973 | // A6.2 16-bit Thumb instruction encoding |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 974 | class T1Encoding<bits<6> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 975 | let Inst{15-10} = opcode; |
| 976 | } |
| 977 | |
| 978 | // A6.2.1 Shift (immediate), add, subtract, move, and compare encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 979 | class T1General<bits<5> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 980 | let Inst{15-14} = 0b00; |
| 981 | let Inst{13-9} = opcode; |
| 982 | } |
| 983 | |
| 984 | // A6.2.2 Data-processing encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 985 | class T1DataProcessing<bits<4> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 986 | let Inst{15-10} = 0b010000; |
| 987 | let Inst{9-6} = opcode; |
| 988 | } |
| 989 | |
| 990 | // A6.2.3 Special data instructions and branch and exchange encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 991 | class T1Special<bits<4> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 992 | let Inst{15-10} = 0b010001; |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 993 | let Inst{9-6} = opcode; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 994 | } |
| 995 | |
| 996 | // A6.2.4 Load/store single data item encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 997 | class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 998 | let Inst{15-12} = opA; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 999 | let Inst{11-9} = opB; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1000 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1001 | class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1002 | |
Eric Christopher | 33281b2 | 2011-05-27 03:50:53 +0000 | [diff] [blame] | 1003 | class T1BranchCond<bits<4> opcode> : Encoding16 { |
| 1004 | let Inst{15-12} = opcode; |
| 1005 | } |
| 1006 | |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1007 | // Helper classes to encode Thumb1 loads and stores. For immediates, the |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 1008 | // following bits are used for "opA" (see A6.2.4): |
Jim Grosbach | a79bd0e | 2010-12-10 20:47:29 +0000 | [diff] [blame] | 1009 | // |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1010 | // 0b0110 => Immediate, 4 bytes |
| 1011 | // 0b1000 => Immediate, 2 bytes |
| 1012 | // 0b0111 => Immediate, 1 byte |
Bill Wendling | 40062fb | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 1013 | class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am, |
| 1014 | InstrItinClass itin, string opc, string asm, |
| 1015 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1016 | : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>, |
Bill Wendling | 2cbc9fe | 2010-11-30 23:16:25 +0000 | [diff] [blame] | 1017 | T1LoadStore<0b0101, opcode> { |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1018 | bits<3> Rt; |
| 1019 | bits<8> addr; |
| 1020 | let Inst{8-6} = addr{5-3}; // Rm |
| 1021 | let Inst{5-3} = addr{2-0}; // Rn |
| 1022 | let Inst{2-0} = Rt; |
| 1023 | } |
Bill Wendling | 40062fb | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 1024 | class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am, |
| 1025 | InstrItinClass itin, string opc, string asm, |
| 1026 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1027 | : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>, |
Bill Wendling | 2cbc9fe | 2010-11-30 23:16:25 +0000 | [diff] [blame] | 1028 | T1LoadStore<opA, {opB,?,?}> { |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1029 | bits<3> Rt; |
| 1030 | bits<8> addr; |
| 1031 | let Inst{10-6} = addr{7-3}; // imm5 |
| 1032 | let Inst{5-3} = addr{2-0}; // Rn |
| 1033 | let Inst{2-0} = Rt; |
| 1034 | } |
| 1035 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1036 | // A6.2.5 Miscellaneous 16-bit instructions encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1037 | class T1Misc<bits<7> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1038 | let Inst{15-12} = 0b1011; |
| 1039 | let Inst{11-5} = opcode; |
| 1040 | } |
| 1041 | |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1042 | // Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1043 | class Thumb2I<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1044 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1045 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1046 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1047 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1048 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1049 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1050 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1051 | list<Predicate> Predicates = [IsThumb2]; |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 1052 | let DecoderNamespace = "Thumb2"; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1053 | } |
| 1054 | |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1055 | // Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an |
| 1056 | // input operand since by default it's a zero register. It will become an |
| 1057 | // implicit def once it's "flipped". |
Jim Grosbach | 3a37866 | 2010-10-13 23:12:26 +0000 | [diff] [blame] | 1058 | // |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1059 | // FIXME: This uses unified syntax so {s} comes before {p}. We should make it |
| 1060 | // more consistent. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1061 | class Thumb2sI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1062 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1063 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1064 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Owen Anderson | bdf7144 | 2010-12-07 20:50:15 +0000 | [diff] [blame] | 1065 | bits<1> s; // condition-code set flag ('1' if the insn should set the flags) |
| 1066 | let Inst{20} = s; |
| 1067 | |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1068 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1069 | let InOperandList = !con(iops, (ins pred:$p, cc_out:$s)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1070 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1071 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1072 | list<Predicate> Predicates = [IsThumb2]; |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 1073 | let DecoderNamespace = "Thumb2"; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1074 | } |
| 1075 | |
| 1076 | // Special cases |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1077 | class Thumb2XI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1078 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1079 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1080 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1081 | let OutOperandList = oops; |
| 1082 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 1083 | let AsmString = asm; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1084 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1085 | list<Predicate> Predicates = [IsThumb2]; |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 1086 | let DecoderNamespace = "Thumb2"; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1087 | } |
| 1088 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1089 | class ThumbXI<dag oops, dag iops, AddrMode am, int sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1090 | InstrItinClass itin, |
| 1091 | string asm, string cstr, list<dag> pattern> |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1092 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
| 1093 | let OutOperandList = oops; |
| 1094 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 1095 | let AsmString = asm; |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1096 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1097 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 1098 | let DecoderNamespace = "Thumb"; |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1099 | } |
| 1100 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1101 | class T2I<dag oops, dag iops, InstrItinClass itin, |
| 1102 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1103 | : Thumb2I<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1104 | class T2Ii12<dag oops, dag iops, InstrItinClass itin, |
| 1105 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1106 | : Thumb2I<oops, iops, AddrModeT2_i12, 4, itin, opc, asm, "",pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1107 | class T2Ii8<dag oops, dag iops, InstrItinClass itin, |
| 1108 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1109 | : Thumb2I<oops, iops, AddrModeT2_i8, 4, itin, opc, asm, "", pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1110 | class T2Iso<dag oops, dag iops, InstrItinClass itin, |
| 1111 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1112 | : Thumb2I<oops, iops, AddrModeT2_so, 4, itin, opc, asm, "", pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1113 | class T2Ipc<dag oops, dag iops, InstrItinClass itin, |
| 1114 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1115 | : Thumb2I<oops, iops, AddrModeT2_pc, 4, itin, opc, asm, "", pattern>; |
Jim Grosbach | 04da9bf | 2010-12-10 20:51:35 +0000 | [diff] [blame] | 1116 | class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1117 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1118 | : Thumb2I<oops, iops, AddrModeT2_i8s4, 4, itin, opc, asm, "", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1119 | pattern> { |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1120 | bits<4> Rt; |
| 1121 | bits<4> Rt2; |
| 1122 | bits<13> addr; |
Jim Grosbach | 04da9bf | 2010-12-10 20:51:35 +0000 | [diff] [blame] | 1123 | let Inst{31-25} = 0b1110100; |
| 1124 | let Inst{24} = P; |
| 1125 | let Inst{23} = addr{8}; |
| 1126 | let Inst{22} = 1; |
| 1127 | let Inst{21} = W; |
| 1128 | let Inst{20} = isLoad; |
| 1129 | let Inst{19-16} = addr{12-9}; |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1130 | let Inst{15-12} = Rt{3-0}; |
| 1131 | let Inst{11-8} = Rt2{3-0}; |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1132 | let Inst{7-0} = addr{7-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1133 | } |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1134 | |
Owen Anderson | 14c903a | 2011-08-04 23:18:05 +0000 | [diff] [blame] | 1135 | class T2Ii8s4Tied<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin, |
| 1136 | string opc, string asm, list<dag> pattern> |
| 1137 | : Thumb2I<oops, iops, AddrModeT2_i8s4, 4, itin, opc, asm, "$base = $wb", |
| 1138 | pattern> { |
| 1139 | bits<4> Rt; |
| 1140 | bits<4> Rt2; |
| 1141 | bits<4> base; |
| 1142 | bits<9> imm; |
| 1143 | let Inst{31-25} = 0b1110100; |
| 1144 | let Inst{24} = P; |
| 1145 | let Inst{23} = imm{8}; |
| 1146 | let Inst{22} = 1; |
| 1147 | let Inst{21} = W; |
| 1148 | let Inst{20} = isLoad; |
| 1149 | let Inst{19-16} = base{3-0}; |
| 1150 | let Inst{15-12} = Rt{3-0}; |
| 1151 | let Inst{11-8} = Rt2{3-0}; |
| 1152 | let Inst{7-0} = imm{7-0}; |
| 1153 | } |
| 1154 | |
| 1155 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1156 | class T2sI<dag oops, dag iops, InstrItinClass itin, |
| 1157 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1158 | : Thumb2sI<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1159 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1160 | class T2XI<dag oops, dag iops, InstrItinClass itin, |
| 1161 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1162 | : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1163 | class T2JTI<dag oops, dag iops, InstrItinClass itin, |
| 1164 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1165 | : Thumb2XI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1166 | |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 1167 | // Move to/from coprocessor instructions |
Jim Grosbach | 0d8dae2 | 2011-07-13 21:17:59 +0000 | [diff] [blame] | 1168 | class T2Cop<bits<4> opc, dag oops, dag iops, string asm, list<dag> pattern> |
Jim Grosbach | 9bb098a | 2011-07-13 21:14:23 +0000 | [diff] [blame] | 1169 | : T2XI <oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2]> { |
Jim Grosbach | 0d8dae2 | 2011-07-13 21:17:59 +0000 | [diff] [blame] | 1170 | let Inst{31-28} = opc; |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 1171 | } |
| 1172 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1173 | // Two-address instructions |
| 1174 | class T2XIt<dag oops, dag iops, InstrItinClass itin, |
| 1175 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1176 | : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, cstr, pattern>; |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1177 | |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1178 | // T2Iidxldst - Thumb2 indexed load / store instructions. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1179 | class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre, |
| 1180 | dag oops, dag iops, |
| 1181 | AddrMode am, IndexMode im, InstrItinClass itin, |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1182 | string opc, string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1183 | : InstARM<am, 4, im, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1184 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1185 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1186 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1187 | let Pattern = pattern; |
| 1188 | list<Predicate> Predicates = [IsThumb2]; |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 1189 | let DecoderNamespace = "Thumb2"; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1190 | let Inst{31-27} = 0b11111; |
| 1191 | let Inst{26-25} = 0b00; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1192 | let Inst{24} = signed; |
| 1193 | let Inst{23} = 0; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1194 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1195 | let Inst{20} = load; |
| 1196 | let Inst{11} = 1; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1197 | // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1198 | let Inst{10} = pre; // The P bit. |
| 1199 | let Inst{8} = 1; // The W bit. |
Jim Grosbach | a79bd0e | 2010-12-10 20:47:29 +0000 | [diff] [blame] | 1200 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1201 | bits<9> addr; |
| 1202 | let Inst{7-0} = addr{7-0}; |
Jim Grosbach | a79bd0e | 2010-12-10 20:47:29 +0000 | [diff] [blame] | 1203 | let Inst{9} = addr{8}; // Sign bit |
| 1204 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1205 | bits<4> Rt; |
| 1206 | bits<4> Rn; |
| 1207 | let Inst{15-12} = Rt{3-0}; |
| 1208 | let Inst{19-16} = Rn{3-0}; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1209 | } |
| 1210 | |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1211 | // Tv5Pat - Same as Pat<>, but requires V5T Thumb mode. |
| 1212 | class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> { |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1213 | list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T]; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1214 | } |
| 1215 | |
| 1216 | // T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode. |
| 1217 | class T1Pat<dag pattern, dag result> : Pat<pattern, result> { |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1218 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1219 | } |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1220 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 1221 | // T2v6Pat - Same as Pat<>, but requires V6T2 Thumb2 mode. |
| 1222 | class T2v6Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 1223 | list<Predicate> Predicates = [IsThumb2, HasV6T2]; |
| 1224 | } |
| 1225 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1226 | // T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode. |
| 1227 | class T2Pat<dag pattern, dag result> : Pat<pattern, result> { |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1228 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1229 | } |
| 1230 | |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1231 | //===----------------------------------------------------------------------===// |
| 1232 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1233 | //===----------------------------------------------------------------------===// |
| 1234 | // ARM VFP Instruction templates. |
| 1235 | // |
| 1236 | |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1237 | // Almost all VFP instructions are predicable. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1238 | class VFPI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1239 | IndexMode im, Format f, InstrItinClass itin, |
| 1240 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1241 | : InstARM<am, sz, im, f, VFPDomain, cstr, itin> { |
Jim Grosbach | 499e886 | 2010-10-12 21:22:40 +0000 | [diff] [blame] | 1242 | bits<4> p; |
| 1243 | let Inst{31-28} = p; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1244 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1245 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1246 | let AsmString = !strconcat(opc, "${p}", asm); |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1247 | let Pattern = pattern; |
Bill Wendling | cf59026 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 1248 | let PostEncoderMethod = "VFPThumb2PostEncoder"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1249 | let DecoderNamespace = "VFP"; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1250 | list<Predicate> Predicates = [HasVFP2]; |
| 1251 | } |
| 1252 | |
| 1253 | // Special cases |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1254 | class VFPXI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1255 | IndexMode im, Format f, InstrItinClass itin, |
| 1256 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1257 | : InstARM<am, sz, im, f, VFPDomain, cstr, itin> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1258 | bits<4> p; |
| 1259 | let Inst{31-28} = p; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1260 | let OutOperandList = oops; |
| 1261 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 1262 | let AsmString = asm; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1263 | let Pattern = pattern; |
Bill Wendling | cf59026 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 1264 | let PostEncoderMethod = "VFPThumb2PostEncoder"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1265 | let DecoderNamespace = "VFP"; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1266 | list<Predicate> Predicates = [HasVFP2]; |
| 1267 | } |
| 1268 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1269 | class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 1270 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1271 | : VFPI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin, |
Bill Wendling | cf59026 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 1272 | opc, asm, "", pattern> { |
| 1273 | let PostEncoderMethod = "VFPThumb2PostEncoder"; |
| 1274 | } |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1275 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1276 | // ARM VFP addrmode5 loads and stores |
| 1277 | class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1278 | InstrItinClass itin, |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1279 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1280 | : VFPI<oops, iops, AddrMode5, 4, IndexModeNone, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1281 | VFPLdStFrm, itin, opc, asm, "", pattern> { |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 1282 | // Instruction operands. |
| 1283 | bits<5> Dd; |
| 1284 | bits<13> addr; |
| 1285 | |
| 1286 | // Encode instruction operands. |
| 1287 | let Inst{23} = addr{8}; // U (add = (U == '1')) |
| 1288 | let Inst{22} = Dd{4}; |
| 1289 | let Inst{19-16} = addr{12-9}; // Rn |
| 1290 | let Inst{15-12} = Dd{3-0}; |
| 1291 | let Inst{7-0} = addr{7-0}; // imm8 |
| 1292 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1293 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1294 | let Inst{27-24} = opcod1; |
| 1295 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1296 | let Inst{11-9} = 0b101; |
| 1297 | let Inst{8} = 1; // Double precision |
Anton Korobeynikov | 2e1da9f | 2009-11-02 00:11:06 +0000 | [diff] [blame] | 1298 | |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 1299 | // Loads & stores operate on both NEON and VFP pipelines. |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 1300 | let D = VFPNeonDomain; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1301 | } |
| 1302 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1303 | class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1304 | InstrItinClass itin, |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1305 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1306 | : VFPI<oops, iops, AddrMode5, 4, IndexModeNone, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1307 | VFPLdStFrm, itin, opc, asm, "", pattern> { |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 1308 | // Instruction operands. |
| 1309 | bits<5> Sd; |
| 1310 | bits<13> addr; |
| 1311 | |
| 1312 | // Encode instruction operands. |
| 1313 | let Inst{23} = addr{8}; // U (add = (U == '1')) |
| 1314 | let Inst{22} = Sd{0}; |
| 1315 | let Inst{19-16} = addr{12-9}; // Rn |
| 1316 | let Inst{15-12} = Sd{4-1}; |
| 1317 | let Inst{7-0} = addr{7-0}; // imm8 |
| 1318 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1319 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1320 | let Inst{27-24} = opcod1; |
| 1321 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1322 | let Inst{11-9} = 0b101; |
| 1323 | let Inst{8} = 0; // Single precision |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 1324 | |
| 1325 | // Loads & stores operate on both NEON and VFP pipelines. |
| 1326 | let D = VFPNeonDomain; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1327 | } |
| 1328 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1329 | // VFP Load / store multiple pseudo instructions. |
| 1330 | class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr, |
| 1331 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1332 | : InstARM<AddrMode4, 4, IndexModeNone, Pseudo, VFPNeonDomain, |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1333 | cstr, itin> { |
| 1334 | let OutOperandList = oops; |
| 1335 | let InOperandList = !con(iops, (ins pred:$p)); |
| 1336 | let Pattern = pattern; |
| 1337 | list<Predicate> Predicates = [HasVFP2]; |
| 1338 | } |
| 1339 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1340 | // Load / store multiple |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1341 | class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1342 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1343 | : VFPXI<oops, iops, AddrMode4, 4, im, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1344 | VFPLdStMulFrm, itin, asm, cstr, pattern> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1345 | // Instruction operands. |
| 1346 | bits<4> Rn; |
| 1347 | bits<13> regs; |
| 1348 | |
| 1349 | // Encode instruction operands. |
| 1350 | let Inst{19-16} = Rn; |
| 1351 | let Inst{22} = regs{12}; |
| 1352 | let Inst{15-12} = regs{11-8}; |
| 1353 | let Inst{7-0} = regs{7-0}; |
| 1354 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1355 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1356 | let Inst{27-25} = 0b110; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1357 | let Inst{11-9} = 0b101; |
| 1358 | let Inst{8} = 1; // Double precision |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1359 | } |
| 1360 | |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1361 | class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1362 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1363 | : VFPXI<oops, iops, AddrMode4, 4, im, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1364 | VFPLdStMulFrm, itin, asm, cstr, pattern> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1365 | // Instruction operands. |
| 1366 | bits<4> Rn; |
| 1367 | bits<13> regs; |
| 1368 | |
| 1369 | // Encode instruction operands. |
| 1370 | let Inst{19-16} = Rn; |
| 1371 | let Inst{22} = regs{8}; |
| 1372 | let Inst{15-12} = regs{12-9}; |
| 1373 | let Inst{7-0} = regs{7-0}; |
| 1374 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1375 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1376 | let Inst{27-25} = 0b110; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1377 | let Inst{11-9} = 0b101; |
| 1378 | let Inst{8} = 0; // Single precision |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1379 | } |
| 1380 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1381 | // Double precision, unary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1382 | class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1383 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1384 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1385 | : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1386 | // Instruction operands. |
| 1387 | bits<5> Dd; |
| 1388 | bits<5> Dm; |
| 1389 | |
| 1390 | // Encode instruction operands. |
| 1391 | let Inst{3-0} = Dm{3-0}; |
| 1392 | let Inst{5} = Dm{4}; |
| 1393 | let Inst{15-12} = Dd{3-0}; |
| 1394 | let Inst{22} = Dd{4}; |
| 1395 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1396 | let Inst{27-23} = opcod1; |
| 1397 | let Inst{21-20} = opcod2; |
| 1398 | let Inst{19-16} = opcod3; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1399 | let Inst{11-9} = 0b101; |
| 1400 | let Inst{8} = 1; // Double precision |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1401 | let Inst{7-6} = opcod4; |
| 1402 | let Inst{4} = opcod5; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1403 | } |
| 1404 | |
| 1405 | // Double precision, binary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1406 | class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1407 | dag iops, InstrItinClass itin, string opc, string asm, |
| 1408 | list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1409 | : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1410 | // Instruction operands. |
| 1411 | bits<5> Dd; |
| 1412 | bits<5> Dn; |
| 1413 | bits<5> Dm; |
| 1414 | |
| 1415 | // Encode instruction operands. |
| 1416 | let Inst{3-0} = Dm{3-0}; |
| 1417 | let Inst{5} = Dm{4}; |
| 1418 | let Inst{19-16} = Dn{3-0}; |
| 1419 | let Inst{7} = Dn{4}; |
| 1420 | let Inst{15-12} = Dd{3-0}; |
| 1421 | let Inst{22} = Dd{4}; |
| 1422 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1423 | let Inst{27-23} = opcod1; |
| 1424 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1425 | let Inst{11-9} = 0b101; |
| 1426 | let Inst{8} = 1; // Double precision |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1427 | let Inst{6} = op6; |
| 1428 | let Inst{4} = op4; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1429 | } |
| 1430 | |
| 1431 | // Single precision, unary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1432 | class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1433 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1434 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1435 | : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1436 | // Instruction operands. |
| 1437 | bits<5> Sd; |
| 1438 | bits<5> Sm; |
| 1439 | |
| 1440 | // Encode instruction operands. |
| 1441 | let Inst{3-0} = Sm{4-1}; |
| 1442 | let Inst{5} = Sm{0}; |
| 1443 | let Inst{15-12} = Sd{4-1}; |
| 1444 | let Inst{22} = Sd{0}; |
| 1445 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1446 | let Inst{27-23} = opcod1; |
| 1447 | let Inst{21-20} = opcod2; |
| 1448 | let Inst{19-16} = opcod3; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1449 | let Inst{11-9} = 0b101; |
| 1450 | let Inst{8} = 0; // Single precision |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1451 | let Inst{7-6} = opcod4; |
| 1452 | let Inst{4} = opcod5; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1453 | } |
| 1454 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 1455 | // Single precision unary, if no NEON. Same as ASuI except not available if |
| 1456 | // NEON is enabled. |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1457 | class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1458 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1459 | string asm, list<dag> pattern> |
| 1460 | : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm, |
| 1461 | pattern> { |
David Goodwin | 53e4471 | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 1462 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1463 | } |
| 1464 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1465 | // Single precision, binary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1466 | class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops, |
| 1467 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1468 | : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1469 | // Instruction operands. |
| 1470 | bits<5> Sd; |
| 1471 | bits<5> Sn; |
| 1472 | bits<5> Sm; |
| 1473 | |
| 1474 | // Encode instruction operands. |
| 1475 | let Inst{3-0} = Sm{4-1}; |
| 1476 | let Inst{5} = Sm{0}; |
| 1477 | let Inst{19-16} = Sn{4-1}; |
| 1478 | let Inst{7} = Sn{0}; |
| 1479 | let Inst{15-12} = Sd{4-1}; |
| 1480 | let Inst{22} = Sd{0}; |
| 1481 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1482 | let Inst{27-23} = opcod1; |
| 1483 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1484 | let Inst{11-9} = 0b101; |
| 1485 | let Inst{8} = 0; // Single precision |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1486 | let Inst{6} = op6; |
| 1487 | let Inst{4} = op4; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1488 | } |
| 1489 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 1490 | // Single precision binary, if no NEON. Same as ASbI except not available if |
| 1491 | // NEON is enabled. |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1492 | class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1493 | dag iops, InstrItinClass itin, string opc, string asm, |
| 1494 | list<dag> pattern> |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1495 | : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> { |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1496 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1497 | |
| 1498 | // Instruction operands. |
| 1499 | bits<5> Sd; |
| 1500 | bits<5> Sn; |
| 1501 | bits<5> Sm; |
| 1502 | |
| 1503 | // Encode instruction operands. |
| 1504 | let Inst{3-0} = Sm{4-1}; |
| 1505 | let Inst{5} = Sm{0}; |
| 1506 | let Inst{19-16} = Sn{4-1}; |
| 1507 | let Inst{7} = Sn{0}; |
| 1508 | let Inst{15-12} = Sd{4-1}; |
| 1509 | let Inst{22} = Sd{0}; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1510 | } |
| 1511 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1512 | // VFP conversion instructions |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1513 | class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4, |
| 1514 | dag oops, dag iops, InstrItinClass itin, string opc, string asm, |
| 1515 | list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1516 | : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1517 | let Inst{27-23} = opcod1; |
| 1518 | let Inst{21-20} = opcod2; |
| 1519 | let Inst{19-16} = opcod3; |
| 1520 | let Inst{11-8} = opcod4; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1521 | let Inst{6} = 1; |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1522 | let Inst{4} = 0; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1523 | } |
| 1524 | |
Johnny Chen | 811663f | 2010-02-11 18:47:03 +0000 | [diff] [blame] | 1525 | // VFP conversion between floating-point and fixed-point |
| 1526 | class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1527 | dag oops, dag iops, InstrItinClass itin, string opc, string asm, |
| 1528 | list<dag> pattern> |
Johnny Chen | 811663f | 2010-02-11 18:47:03 +0000 | [diff] [blame] | 1529 | : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> { |
| 1530 | // size (fixed-point number): sx == 0 ? 16 : 32 |
| 1531 | let Inst{7} = op5; // sx |
| 1532 | } |
| 1533 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1534 | // VFP conversion instructions, if no NEON |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1535 | class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4, |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1536 | dag oops, dag iops, InstrItinClass itin, |
| 1537 | string opc, string asm, list<dag> pattern> |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1538 | : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm, |
| 1539 | pattern> { |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1540 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1541 | } |
| 1542 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1543 | class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1544 | InstrItinClass itin, |
| 1545 | string opc, string asm, list<dag> pattern> |
| 1546 | : VFPAI<oops, iops, f, itin, opc, asm, pattern> { |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1547 | let Inst{27-20} = opcod1; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1548 | let Inst{11-8} = opcod2; |
| 1549 | let Inst{4} = 1; |
| 1550 | } |
| 1551 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1552 | class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1553 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1554 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>; |
Evan Cheng | 0a0ab13 | 2008-11-11 22:46:12 +0000 | [diff] [blame] | 1555 | |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1556 | class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1557 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1558 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1559 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1560 | class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1561 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1562 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1563 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1564 | class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1565 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1566 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1567 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1568 | //===----------------------------------------------------------------------===// |
| 1569 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1570 | //===----------------------------------------------------------------------===// |
| 1571 | // ARM NEON Instruction templates. |
| 1572 | // |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1573 | |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 1574 | class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f, |
| 1575 | InstrItinClass itin, string opc, string dt, string asm, string cstr, |
| 1576 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1577 | : InstARM<am, 4, im, f, NeonDomain, cstr, itin> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1578 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1579 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1580 | let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm); |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1581 | let Pattern = pattern; |
| 1582 | list<Predicate> Predicates = [HasNEON]; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 1583 | let DecoderNamespace = "NEONData"; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1584 | } |
| 1585 | |
| 1586 | // Same as NeonI except it does not have a "data type" specifier. |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1587 | class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f, |
| 1588 | InstrItinClass itin, string opc, string asm, string cstr, |
| 1589 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1590 | : InstARM<am, 4, im, f, NeonDomain, cstr, itin> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1591 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1592 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1593 | let AsmString = !strconcat(opc, "${p}", "\t", asm); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1594 | let Pattern = pattern; |
| 1595 | list<Predicate> Predicates = [HasNEON]; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 1596 | let DecoderNamespace = "NEONData"; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1597 | } |
| 1598 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1599 | class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4, |
| 1600 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1601 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 1602 | : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm, |
| 1603 | cstr, pattern> { |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1604 | let Inst{31-24} = 0b11110100; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1605 | let Inst{23} = op23; |
Jim Grosbach | 780d207 | 2009-10-20 00:19:08 +0000 | [diff] [blame] | 1606 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1607 | let Inst{11-8} = op11_8; |
| 1608 | let Inst{7-4} = op7_4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1609 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1610 | let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder"; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 1611 | let DecoderNamespace = "NEONLoadStore"; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1612 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1613 | bits<5> Vd; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1614 | bits<6> Rn; |
| 1615 | bits<4> Rm; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1616 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1617 | let Inst{22} = Vd{4}; |
| 1618 | let Inst{15-12} = Vd{3-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1619 | let Inst{19-16} = Rn{3-0}; |
| 1620 | let Inst{3-0} = Rm{3-0}; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1621 | } |
| 1622 | |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1623 | class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4, |
| 1624 | dag oops, dag iops, InstrItinClass itin, |
| 1625 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
| 1626 | : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc, |
| 1627 | dt, asm, cstr, pattern> { |
| 1628 | bits<3> lane; |
| 1629 | } |
| 1630 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1631 | class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1632 | : InstARM<AddrMode6, 4, IndexModeNone, Pseudo, NeonDomain, cstr, |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1633 | itin> { |
| 1634 | let OutOperandList = oops; |
| 1635 | let InOperandList = !con(iops, (ins pred:$p)); |
| 1636 | list<Predicate> Predicates = [HasNEON]; |
| 1637 | } |
| 1638 | |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 1639 | class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr, |
| 1640 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1641 | : InstARM<AddrModeNone, 4, IndexModeNone, Pseudo, NeonDomain, cstr, |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1642 | itin> { |
| 1643 | let OutOperandList = oops; |
| 1644 | let InOperandList = !con(iops, (ins pred:$p)); |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 1645 | let Pattern = pattern; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1646 | list<Predicate> Predicates = [HasNEON]; |
| 1647 | } |
| 1648 | |
Johnny Chen | 785516a | 2010-03-23 16:43:47 +0000 | [diff] [blame] | 1649 | class NDataI<dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1650 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | 785516a | 2010-03-23 16:43:47 +0000 | [diff] [blame] | 1651 | : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr, |
| 1652 | pattern> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1653 | let Inst{31-25} = 0b1111001; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1654 | let PostEncoderMethod = "NEONThumb2DataIPostEncoder"; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1655 | } |
| 1656 | |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1657 | class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1658 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1659 | : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1660 | cstr, pattern> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1661 | let Inst{31-25} = 0b1111001; |
Owen Anderson | ac00e96 | 2010-12-10 22:32:08 +0000 | [diff] [blame] | 1662 | let PostEncoderMethod = "NEONThumb2DataIPostEncoder"; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1663 | } |
| 1664 | |
| 1665 | // NEON "one register and a modified immediate" format. |
| 1666 | class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6, |
| 1667 | bit op5, bit op4, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1668 | dag oops, dag iops, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1669 | string opc, string dt, string asm, string cstr, |
| 1670 | list<dag> pattern> |
Johnny Chen | a271174 | 2010-03-23 23:09:14 +0000 | [diff] [blame] | 1671 | : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1672 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1673 | let Inst{21-19} = op21_19; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1674 | let Inst{11-8} = op11_8; |
| 1675 | let Inst{7} = op7; |
| 1676 | let Inst{6} = op6; |
| 1677 | let Inst{5} = op5; |
| 1678 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1679 | |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 1680 | // Instruction operands. |
| 1681 | bits<5> Vd; |
| 1682 | bits<13> SIMM; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1683 | |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 1684 | let Inst{15-12} = Vd{3-0}; |
| 1685 | let Inst{22} = Vd{4}; |
| 1686 | let Inst{24} = SIMM{7}; |
| 1687 | let Inst{18-16} = SIMM{6-4}; |
| 1688 | let Inst{3-0} = SIMM{3-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1689 | let DecoderMethod = "DecodeNEONModImmInstruction"; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1690 | } |
| 1691 | |
| 1692 | // NEON 2 vector register format. |
| 1693 | class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, |
| 1694 | bits<5> op11_7, bit op6, bit op4, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1695 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1696 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | c5f413a | 2010-03-24 00:57:50 +0000 | [diff] [blame] | 1697 | : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1698 | let Inst{24-23} = op24_23; |
| 1699 | let Inst{21-20} = op21_20; |
| 1700 | let Inst{19-18} = op19_18; |
| 1701 | let Inst{17-16} = op17_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1702 | let Inst{11-7} = op11_7; |
| 1703 | let Inst{6} = op6; |
| 1704 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1705 | |
Owen Anderson | 162875a | 2010-10-25 18:43:52 +0000 | [diff] [blame] | 1706 | // Instruction operands. |
| 1707 | bits<5> Vd; |
| 1708 | bits<5> Vm; |
| 1709 | |
| 1710 | let Inst{15-12} = Vd{3-0}; |
| 1711 | let Inst{22} = Vd{4}; |
| 1712 | let Inst{3-0} = Vm{3-0}; |
| 1713 | let Inst{5} = Vm{4}; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1714 | } |
| 1715 | |
| 1716 | // Same as N2V except it doesn't have a datatype suffix. |
| 1717 | class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1718 | bits<5> op11_7, bit op6, bit op4, |
| 1719 | dag oops, dag iops, InstrItinClass itin, |
| 1720 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | c5f413a | 2010-03-24 00:57:50 +0000 | [diff] [blame] | 1721 | : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1722 | let Inst{24-23} = op24_23; |
| 1723 | let Inst{21-20} = op21_20; |
| 1724 | let Inst{19-18} = op19_18; |
| 1725 | let Inst{17-16} = op17_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1726 | let Inst{11-7} = op11_7; |
| 1727 | let Inst{6} = op6; |
| 1728 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1729 | |
Owen Anderson | 162875a | 2010-10-25 18:43:52 +0000 | [diff] [blame] | 1730 | // Instruction operands. |
| 1731 | bits<5> Vd; |
| 1732 | bits<5> Vm; |
| 1733 | |
| 1734 | let Inst{15-12} = Vd{3-0}; |
| 1735 | let Inst{22} = Vd{4}; |
| 1736 | let Inst{3-0} = Vm{3-0}; |
| 1737 | let Inst{5} = Vm{4}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1738 | } |
| 1739 | |
| 1740 | // NEON 2 vector register with immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1741 | class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1742 | dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1743 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1744 | : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1745 | let Inst{24} = op24; |
| 1746 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1747 | let Inst{11-8} = op11_8; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1748 | let Inst{7} = op7; |
| 1749 | let Inst{6} = op6; |
| 1750 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1751 | |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 1752 | // Instruction operands. |
| 1753 | bits<5> Vd; |
| 1754 | bits<5> Vm; |
| 1755 | bits<6> SIMM; |
| 1756 | |
| 1757 | let Inst{15-12} = Vd{3-0}; |
| 1758 | let Inst{22} = Vd{4}; |
| 1759 | let Inst{3-0} = Vm{3-0}; |
| 1760 | let Inst{5} = Vm{4}; |
| 1761 | let Inst{21-16} = SIMM{5-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1762 | } |
| 1763 | |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1764 | // NEON 3 vector register format. |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1765 | |
Jim Grosbach | 6635b04 | 2011-05-19 17:34:53 +0000 | [diff] [blame] | 1766 | class N3VCommon<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1767 | bit op4, dag oops, dag iops, Format f, InstrItinClass itin, |
| 1768 | string opc, string dt, string asm, string cstr, |
| 1769 | list<dag> pattern> |
Johnny Chen | c6e704d | 2010-03-26 21:26:28 +0000 | [diff] [blame] | 1770 | : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1771 | let Inst{24} = op24; |
| 1772 | let Inst{23} = op23; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1773 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1774 | let Inst{11-8} = op11_8; |
| 1775 | let Inst{6} = op6; |
| 1776 | let Inst{4} = op4; |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1777 | } |
| 1778 | |
| 1779 | class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4, |
| 1780 | dag oops, dag iops, Format f, InstrItinClass itin, |
| 1781 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
| 1782 | : N3VCommon<op24, op23, op21_20, op11_8, op6, op4, |
| 1783 | oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1784 | |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 1785 | // Instruction operands. |
| 1786 | bits<5> Vd; |
| 1787 | bits<5> Vn; |
| 1788 | bits<5> Vm; |
| 1789 | |
| 1790 | let Inst{15-12} = Vd{3-0}; |
| 1791 | let Inst{22} = Vd{4}; |
| 1792 | let Inst{19-16} = Vn{3-0}; |
| 1793 | let Inst{7} = Vn{4}; |
| 1794 | let Inst{3-0} = Vm{3-0}; |
| 1795 | let Inst{5} = Vm{4}; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1796 | } |
| 1797 | |
Jim Grosbach | 6635b04 | 2011-05-19 17:34:53 +0000 | [diff] [blame] | 1798 | class N3VLane32<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1799 | bit op4, dag oops, dag iops, Format f, InstrItinClass itin, |
| 1800 | string opc, string dt, string asm, string cstr, |
| 1801 | list<dag> pattern> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1802 | : N3VCommon<op24, op23, op21_20, op11_8, op6, op4, |
| 1803 | oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
| 1804 | |
| 1805 | // Instruction operands. |
| 1806 | bits<5> Vd; |
| 1807 | bits<5> Vn; |
| 1808 | bits<5> Vm; |
| 1809 | bit lane; |
| 1810 | |
| 1811 | let Inst{15-12} = Vd{3-0}; |
| 1812 | let Inst{22} = Vd{4}; |
| 1813 | let Inst{19-16} = Vn{3-0}; |
| 1814 | let Inst{7} = Vn{4}; |
| 1815 | let Inst{3-0} = Vm{3-0}; |
| 1816 | let Inst{5} = lane; |
| 1817 | } |
| 1818 | |
Jim Grosbach | 6635b04 | 2011-05-19 17:34:53 +0000 | [diff] [blame] | 1819 | class N3VLane16<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1820 | bit op4, dag oops, dag iops, Format f, InstrItinClass itin, |
| 1821 | string opc, string dt, string asm, string cstr, |
| 1822 | list<dag> pattern> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1823 | : N3VCommon<op24, op23, op21_20, op11_8, op6, op4, |
| 1824 | oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
| 1825 | |
| 1826 | // Instruction operands. |
| 1827 | bits<5> Vd; |
| 1828 | bits<5> Vn; |
| 1829 | bits<5> Vm; |
| 1830 | bits<2> lane; |
| 1831 | |
| 1832 | let Inst{15-12} = Vd{3-0}; |
| 1833 | let Inst{22} = Vd{4}; |
| 1834 | let Inst{19-16} = Vn{3-0}; |
| 1835 | let Inst{7} = Vn{4}; |
| 1836 | let Inst{2-0} = Vm{2-0}; |
| 1837 | let Inst{5} = lane{1}; |
| 1838 | let Inst{3} = lane{0}; |
| 1839 | } |
| 1840 | |
Johnny Chen | 841e828 | 2010-03-23 21:35:03 +0000 | [diff] [blame] | 1841 | // Same as N3V except it doesn't have a data type suffix. |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1842 | class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1843 | bit op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1844 | dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1845 | string opc, string asm, string cstr, list<dag> pattern> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1846 | : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1847 | let Inst{24} = op24; |
| 1848 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1849 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1850 | let Inst{11-8} = op11_8; |
| 1851 | let Inst{6} = op6; |
| 1852 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1853 | |
Owen Anderson | 8c71eff | 2010-10-25 18:28:30 +0000 | [diff] [blame] | 1854 | // Instruction operands. |
| 1855 | bits<5> Vd; |
| 1856 | bits<5> Vn; |
| 1857 | bits<5> Vm; |
| 1858 | |
| 1859 | let Inst{15-12} = Vd{3-0}; |
| 1860 | let Inst{22} = Vd{4}; |
| 1861 | let Inst{19-16} = Vn{3-0}; |
| 1862 | let Inst{7} = Vn{4}; |
| 1863 | let Inst{3-0} = Vm{3-0}; |
| 1864 | let Inst{5} = Vm{4}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1865 | } |
| 1866 | |
| 1867 | // NEON VMOVs between scalar and core registers. |
| 1868 | class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1869 | dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1870 | string opc, string dt, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1871 | : InstARM<AddrModeNone, 4, IndexModeNone, f, NeonDomain, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1872 | "", itin> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1873 | let Inst{27-20} = opcod1; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1874 | let Inst{11-8} = opcod2; |
| 1875 | let Inst{6-5} = opcod3; |
| 1876 | let Inst{4} = 1; |
Johnny Chen | a961154 | 2011-04-06 18:27:46 +0000 | [diff] [blame] | 1877 | // A8.6.303, A8.6.328, A8.6.329 |
| 1878 | let Inst{3-0} = 0b0000; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1879 | |
| 1880 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1881 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1882 | let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm); |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1883 | let Pattern = pattern; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1884 | list<Predicate> Predicates = [HasNEON]; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1885 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1886 | let PostEncoderMethod = "NEONThumb2DupPostEncoder"; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 1887 | let DecoderNamespace = "NEONDup"; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1888 | |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1889 | bits<5> V; |
| 1890 | bits<4> R; |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1891 | bits<4> p; |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1892 | bits<4> lane; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1893 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1894 | let Inst{31-28} = p{3-0}; |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1895 | let Inst{7} = V{4}; |
| 1896 | let Inst{19-16} = V{3-0}; |
| 1897 | let Inst{15-12} = R{3-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1898 | } |
| 1899 | class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1900 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1901 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1902 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1903 | opc, dt, asm, pattern>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1904 | class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1905 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1906 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1907 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1908 | opc, dt, asm, pattern>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1909 | class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1910 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1911 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1912 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1913 | opc, dt, asm, pattern>; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1914 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1915 | // Vector Duplicate Lane (from scalar to all elements) |
| 1916 | class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops, |
| 1917 | InstrItinClass itin, string opc, string dt, string asm, |
| 1918 | list<dag> pattern> |
Johnny Chen | 2d2898e | 2010-03-25 21:49:12 +0000 | [diff] [blame] | 1919 | : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> { |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1920 | let Inst{24-23} = 0b11; |
| 1921 | let Inst{21-20} = 0b11; |
| 1922 | let Inst{19-16} = op19_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1923 | let Inst{11-7} = 0b11000; |
| 1924 | let Inst{6} = op6; |
| 1925 | let Inst{4} = 0; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1926 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1927 | bits<5> Vd; |
| 1928 | bits<5> Vm; |
| 1929 | bits<4> lane; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1930 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1931 | let Inst{22} = Vd{4}; |
| 1932 | let Inst{15-12} = Vd{3-0}; |
| 1933 | let Inst{5} = Vm{4}; |
| 1934 | let Inst{3-0} = Vm{3-0}; |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1935 | } |
| 1936 | |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1937 | // NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON |
| 1938 | // for single-precision FP. |
| 1939 | class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> { |
| 1940 | list<Predicate> Predicates = [HasNEON,UseNEONForFP]; |
| 1941 | } |