blob: c73d8982ffefbf839eefa57babd4c7a7fa1085f1 [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
Mon P Wang1f292322008-11-23 04:37:22 +000041#include "llvm/Support/CommandLine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042using namespace llvm;
43
Mon P Wang1f292322008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wangba7e48e2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang1f292322008-11-23 04:37:22 +000046
Evan Cheng2aea0b42008-04-25 19:11:04 +000047// Forward declarations.
Dale Johannesence0805b2009-02-03 19:33:06 +000048static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl);
Evan Cheng2aea0b42008-04-25 19:11:04 +000049
Dan Gohmanb41dfba2008-05-14 01:58:56 +000050X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 : TargetLowering(TM) {
52 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000053 X86ScalarSSEf64 = Subtarget->hasSSE2();
54 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056
Chris Lattnerdec9cb52008-01-24 08:07:48 +000057 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000060 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
62 // Set up the TargetLowering object.
63
64 // X86 is weird, it always uses i8 for shift amounts and setcc results.
65 setShiftAmountType(MVT::i8);
Duncan Sands8cf4a822008-11-23 15:47:28 +000066 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 setSchedulingPreference(SchedulingForRegPressure);
68 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
69 setStackPointerRegisterToSaveRestore(X86StackPtr);
70
71 if (Subtarget->isTargetDarwin()) {
72 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
73 setUseUnderscoreSetJmp(false);
74 setUseUnderscoreLongJmp(false);
75 } else if (Subtarget->isTargetMingw()) {
76 // MS runtime is weird: it exports _setjmp, but longjmp!
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(false);
79 } else {
80 setUseUnderscoreSetJmp(true);
81 setUseUnderscoreLongJmp(true);
82 }
Scott Michel91099d62009-02-17 22:15:04 +000083
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 // Set up the register classes.
85 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
86 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
87 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
88 if (Subtarget->is64Bit())
89 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
90
Evan Cheng08c171a2008-10-14 21:26:46 +000091 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
Scott Michel91099d62009-02-17 22:15:04 +000093 // We don't accept any truncstore of integer registers.
Chris Lattner3bc08502008-01-17 19:59:44 +000094 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
97 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
98 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng71343822008-10-15 02:05:31 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
100
101 // SETOEQ and SETUNE require checking two conditions.
102 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000108
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
110 // operation.
111 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
114
115 if (Subtarget->is64Bit()) {
116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
117 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
118 } else {
Dale Johannesena359b8b2008-10-21 20:50:01 +0000119 if (X86ScalarSSEf64) {
120 // We have an impenetrably clever algorithm for ui64->double only.
121 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling14a30ef2009-01-17 03:56:04 +0000122
123 // We have faster algorithm for ui32->single only.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Dale Johannesena359b8b2008-10-21 20:50:01 +0000125 } else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
127 }
128
129 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
130 // this operation.
131 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
132 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
133 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000134 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000136 // f32 and f64 cases are Legal, f80 case is not
137 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
138 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 }
142
Dale Johannesen958b08b2007-09-19 23:55:34 +0000143 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
144 // are Legal, f80 is custom lowered.
145 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
146 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147
148 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
149 // this operation.
150 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
151 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
152
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000153 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000155 // f32 and f64 cases are Legal, f80 case is not
156 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 } else {
158 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
159 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
160 }
161
162 // Handle FP_TO_UINT by promoting the destination to a larger signed
163 // conversion.
164 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
165 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
166 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
167
168 if (Subtarget->is64Bit()) {
169 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
171 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000172 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173 // Expand FP_TO_UINT into a select.
174 // FIXME: We would like to use a Custom expander here eventually to do
175 // the optimal thing for SSE vs. the default expansion in the legalizer.
176 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
177 else
178 // With SSE3 we can use fisttpll to convert to a signed i64.
179 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
180 }
181
182 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000183 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
185 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
186 }
187
Dan Gohman8450d862008-02-18 19:34:53 +0000188 // Scalar integer divide and remainder are lowered to use operations that
189 // produce two results, to match the available instructions. This exposes
190 // the two-result form to trivial CSE, which is able to combine x/y and x%y
191 // into a single instruction.
192 //
193 // Scalar integer multiply-high is also lowered to use two-result
194 // operations, to match the available instructions. However, plain multiply
195 // (low) operations are left as Legal, as there are single-result
196 // instructions for this in x86. Using the two-result multiply instructions
197 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000198 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
199 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
200 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
201 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
202 setOperationAction(ISD::SREM , MVT::i8 , Expand);
203 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000204 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
205 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
206 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
207 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
208 setOperationAction(ISD::SREM , MVT::i16 , Expand);
209 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000210 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
211 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
212 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
213 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
214 setOperationAction(ISD::SREM , MVT::i32 , Expand);
215 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000216 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
217 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
218 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
219 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
220 setOperationAction(ISD::SREM , MVT::i64 , Expand);
221 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000222
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
224 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
225 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
226 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000228 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
229 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
230 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
232 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000233 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000235 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000236 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000237
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000239 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
240 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000242 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
243 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000245 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
246 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247 if (Subtarget->is64Bit()) {
248 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000249 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
250 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251 }
252
253 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
254 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
255
256 // These should be promoted to a larger select which is supported.
257 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
258 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
259 // X86 wants to expand cmov itself.
260 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
261 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
262 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
263 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000264 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
266 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
267 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
268 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
269 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000270 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 if (Subtarget->is64Bit()) {
272 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
273 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
274 }
275 // X86 ret instruction may pop stack.
276 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000277 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278
279 // Darwin ABI issue.
280 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
281 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
282 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
283 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000284 if (Subtarget->is64Bit())
285 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000286 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 if (Subtarget->is64Bit()) {
288 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
289 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
290 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000291 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 }
293 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
294 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
295 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
296 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000297 if (Subtarget->is64Bit()) {
298 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
299 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
300 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
301 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302
Evan Cheng8d51ab32008-03-10 19:38:10 +0000303 if (Subtarget->hasSSE1())
304 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000305
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000306 if (!Subtarget->hasSSE2())
307 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
308
Mon P Wang078a62d2008-05-05 19:05:59 +0000309 // Expand certain atomics
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000310 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
311 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
312 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
313 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000314
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000315 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
316 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
317 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
318 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000319
Dale Johannesenf160d802008-10-02 18:53:47 +0000320 if (!Subtarget->is64Bit()) {
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000321 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
326 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesenf160d802008-10-02 18:53:47 +0000328 }
329
Dan Gohman472d12c2008-06-30 20:59:49 +0000330 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
331 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 // FIXME - use subtarget debug flags
333 if (!Subtarget->isTargetDarwin() &&
334 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000335 !Subtarget->isTargetCygMing()) {
336 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
337 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
338 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339
340 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
341 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
342 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
343 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
344 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 setExceptionPointerRegister(X86::RAX);
346 setExceptionSelectorRegister(X86::RDX);
347 } else {
348 setExceptionPointerRegister(X86::EAX);
349 setExceptionSelectorRegister(X86::EDX);
350 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000351 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000352 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
353
Duncan Sands7407a9f2007-09-11 14:10:23 +0000354 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000355
Chris Lattner56b941f2008-01-15 21:58:22 +0000356 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000357
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
359 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000361 if (Subtarget->is64Bit()) {
362 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000364 } else {
365 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000367 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368
369 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
370 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
371 if (Subtarget->is64Bit())
372 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
373 if (Subtarget->isTargetCygMing())
374 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
375 else
376 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
377
Evan Cheng0b84fe12009-02-13 22:36:38 +0000378 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000379 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 // Set up the FP register classes.
381 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
382 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
383
384 // Use ANDPD to simulate FABS.
385 setOperationAction(ISD::FABS , MVT::f64, Custom);
386 setOperationAction(ISD::FABS , MVT::f32, Custom);
387
388 // Use XORP to simulate FNEG.
389 setOperationAction(ISD::FNEG , MVT::f64, Custom);
390 setOperationAction(ISD::FNEG , MVT::f32, Custom);
391
392 // Use ANDPD and ORPD to simulate FCOPYSIGN.
393 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
394 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
395
396 // We don't support sin/cos/fmod
397 setOperationAction(ISD::FSIN , MVT::f64, Expand);
398 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 setOperationAction(ISD::FSIN , MVT::f32, Expand);
400 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401
402 // Expand FP immediates into loads from the stack, except for the special
403 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000404 addLegalFPImmediate(APFloat(+0.0)); // xorpd
405 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000406
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000407 // Floating truncations from f80 and extensions to f80 go through memory.
408 // If optimizing, we lie about this though and handle it in
409 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
410 if (Fast) {
411 setConvertAction(MVT::f32, MVT::f80, Expand);
412 setConvertAction(MVT::f64, MVT::f80, Expand);
413 setConvertAction(MVT::f80, MVT::f32, Expand);
414 setConvertAction(MVT::f80, MVT::f64, Expand);
415 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000416 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000417 // Use SSE for f32, x87 for f64.
418 // Set up the FP register classes.
419 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
420 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
421
422 // Use ANDPS to simulate FABS.
423 setOperationAction(ISD::FABS , MVT::f32, Custom);
424
425 // Use XORP to simulate FNEG.
426 setOperationAction(ISD::FNEG , MVT::f32, Custom);
427
428 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
429
430 // Use ANDPS and ORPS to simulate FCOPYSIGN.
431 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
432 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
433
434 // We don't support sin/cos/fmod
435 setOperationAction(ISD::FSIN , MVT::f32, Expand);
436 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000437
Nate Begemane2ba64f2008-02-14 08:57:00 +0000438 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000439 addLegalFPImmediate(APFloat(+0.0f)); // xorps
440 addLegalFPImmediate(APFloat(+0.0)); // FLD0
441 addLegalFPImmediate(APFloat(+1.0)); // FLD1
442 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
443 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
444
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000445 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
446 // this though and handle it in InstructionSelectPreprocess so that
447 // dagcombine2 can hack on these.
448 if (Fast) {
449 setConvertAction(MVT::f32, MVT::f64, Expand);
450 setConvertAction(MVT::f32, MVT::f80, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000451 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000452 setConvertAction(MVT::f64, MVT::f32, Expand);
453 // And x87->x87 truncations also.
454 setConvertAction(MVT::f80, MVT::f64, Expand);
455 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000456
457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000461 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000462 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 // Set up the FP register classes.
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
465 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
466
467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
468 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
469 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
470 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000471
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000472 // Floating truncations go through memory. If optimizing, we lie about
473 // this though and handle it in InstructionSelectPreprocess so that
474 // dagcombine2 can hack on these.
475 if (Fast) {
Scott Michel91099d62009-02-17 22:15:04 +0000476 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000477 setConvertAction(MVT::f64, MVT::f32, Expand);
478 setConvertAction(MVT::f80, MVT::f64, Expand);
479 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480
481 if (!UnsafeFPMath) {
482 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
483 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
484 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000485 addLegalFPImmediate(APFloat(+0.0)); // FLD0
486 addLegalFPImmediate(APFloat(+1.0)); // FLD1
487 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
488 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000489 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
490 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
491 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
492 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 }
494
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000495 // Long double always uses X87.
Evan Cheng0b84fe12009-02-13 22:36:38 +0000496 if (!UseSoftFloat) {
497 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
498 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
500 {
501 bool ignored;
502 APFloat TmpFlt(+0.0);
503 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
504 &ignored);
505 addLegalFPImmediate(TmpFlt); // FLD0
506 TmpFlt.changeSign();
507 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
508 APFloat TmpFlt2(+1.0);
509 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
510 &ignored);
511 addLegalFPImmediate(TmpFlt2); // FLD1
512 TmpFlt2.changeSign();
513 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
514 }
Scott Michel91099d62009-02-17 22:15:04 +0000515
Evan Cheng0b84fe12009-02-13 22:36:38 +0000516 if (!UnsafeFPMath) {
517 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
518 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
519 }
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000520 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000521
Dan Gohman2f7b1982007-10-11 23:21:31 +0000522 // Always use a library call for pow.
523 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
524 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
525 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
526
Dale Johannesen92b33082008-09-04 00:47:13 +0000527 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000528 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000529 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000530 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000531 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
532
Mon P Wanga5a239f2008-11-06 05:31:54 +0000533 // First set operation action for all vector types to either promote
Mon P Wang1448aad2008-10-30 08:01:45 +0000534 // (for widening) or expand (for scalarization). Then we will selectively
535 // turn on ones that can be effectively codegen'd.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
537 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000538 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000551 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
553 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000554 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesen177edff2008-09-10 17:31:40 +0000576 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 }
582
Evan Cheng0b84fe12009-02-13 22:36:38 +0000583 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
584 // with -msoft-float, disable use of MMX as well.
585 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
587 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
588 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000589 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
591
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
593 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
594 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
595 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
596
597 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
598 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
599 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000600 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601
602 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
603 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
604
605 setOperationAction(ISD::AND, MVT::v8i8, Promote);
606 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
607 setOperationAction(ISD::AND, MVT::v4i16, Promote);
608 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
609 setOperationAction(ISD::AND, MVT::v2i32, Promote);
610 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
611 setOperationAction(ISD::AND, MVT::v1i64, Legal);
612
613 setOperationAction(ISD::OR, MVT::v8i8, Promote);
614 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
615 setOperationAction(ISD::OR, MVT::v4i16, Promote);
616 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
617 setOperationAction(ISD::OR, MVT::v2i32, Promote);
618 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
619 setOperationAction(ISD::OR, MVT::v1i64, Legal);
620
621 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
622 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
623 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
624 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
625 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
626 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
627 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
628
629 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
631 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
632 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
633 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
634 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000635 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
636 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
638
639 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
640 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
641 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000642 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
644
645 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
646 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
647 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
648 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
649
Evan Cheng759fe022008-07-22 18:39:19 +0000650 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
652 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000654
655 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang83edba52008-12-12 01:25:51 +0000656
657 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
658 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
659 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
660 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
661 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
662 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 }
664
Evan Cheng0b84fe12009-02-13 22:36:38 +0000665 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
667
668 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
670 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
671 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
672 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
673 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
675 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
677 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
678 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000679 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 }
681
Evan Cheng0b84fe12009-02-13 22:36:38 +0000682 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000684
685 // FIXME: Unfortunately -soft-float means XMM registers cannot be used even
686 // for integer operations.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
688 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
689 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
690 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
691
692 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
693 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
694 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
695 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wang14edb092008-12-18 21:42:19 +0000696 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
698 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
699 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
700 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
701 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
702 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
703 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
704 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
705 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
707 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708
Nate Begeman03605a02008-07-17 16:51:19 +0000709 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
710 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
711 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
712 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000713
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
715 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
716 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
719
720 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000721 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
722 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000723 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000724 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000725 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000726 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
727 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
728 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 }
730 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
731 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
732 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
733 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000734 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000736 if (Subtarget->is64Bit()) {
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000738 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000739 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740
741 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
742 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000743 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
744 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
745 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
746 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
747 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
748 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
749 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
750 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
751 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
752 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 }
754
Chris Lattner3bc08502008-01-17 19:59:44 +0000755 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000756
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 // Custom lower v2i64 and v2f64 selects.
758 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
759 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
760 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
761 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000762
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000764
Nate Begemand77e59e2008-02-11 04:19:36 +0000765 if (Subtarget->hasSSE41()) {
766 // FIXME: Do we need to handle scalar-to-vector here?
767 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
768
769 // i8 and i16 vectors are custom , because the source register and source
770 // source memory operand types are not the same width. f32 vectors are
771 // custom since the immediate controlling the insert encodes additional
772 // information.
773 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
774 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangac2a3c52009-01-15 21:10:20 +0000775 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000776 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
777
778 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
779 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangac2a3c52009-01-15 21:10:20 +0000780 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng6c249332008-03-24 21:52:23 +0000781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000782
783 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
785 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000786 }
787 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788
Nate Begeman03605a02008-07-17 16:51:19 +0000789 if (Subtarget->hasSSE42()) {
790 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
791 }
Scott Michel91099d62009-02-17 22:15:04 +0000792
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793 // We want to custom lower some of our intrinsics.
794 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
795
Bill Wendling7e04be62008-12-09 22:08:41 +0000796 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling4c134df2008-11-24 19:21:46 +0000797 setOperationAction(ISD::SADDO, MVT::i32, Custom);
798 setOperationAction(ISD::SADDO, MVT::i64, Custom);
799 setOperationAction(ISD::UADDO, MVT::i32, Custom);
800 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling7e04be62008-12-09 22:08:41 +0000801 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
802 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
803 setOperationAction(ISD::USUBO, MVT::i32, Custom);
804 setOperationAction(ISD::USUBO, MVT::i64, Custom);
805 setOperationAction(ISD::SMULO, MVT::i32, Custom);
806 setOperationAction(ISD::SMULO, MVT::i64, Custom);
807 setOperationAction(ISD::UMULO, MVT::i32, Custom);
808 setOperationAction(ISD::UMULO, MVT::i64, Custom);
Bill Wendling4c134df2008-11-24 19:21:46 +0000809
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 // We have target-specific dag combine patterns for the following nodes:
811 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000812 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 setTargetDAGCombine(ISD::SELECT);
sampo025b75c2009-01-26 00:52:55 +0000814 setTargetDAGCombine(ISD::SHL);
815 setTargetDAGCombine(ISD::SRA);
816 setTargetDAGCombine(ISD::SRL);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000817 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818
819 computeRegisterProperties();
820
821 // FIXME: These should be based on subtarget info. Plus, the values should
822 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000823 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
824 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
825 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000827 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828}
829
Scott Michel502151f2008-03-10 15:42:14 +0000830
Duncan Sands4a361272009-01-01 15:52:00 +0000831MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000832 return MVT::i8;
833}
834
835
Evan Cheng5a67b812008-01-23 23:17:41 +0000836/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
837/// the desired ByVal argument alignment.
838static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
839 if (MaxAlign == 16)
840 return;
841 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
842 if (VTy->getBitWidth() == 128)
843 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000844 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
845 unsigned EltAlign = 0;
846 getMaxByValAlign(ATy->getElementType(), EltAlign);
847 if (EltAlign > MaxAlign)
848 MaxAlign = EltAlign;
849 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
850 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
851 unsigned EltAlign = 0;
852 getMaxByValAlign(STy->getElementType(i), EltAlign);
853 if (EltAlign > MaxAlign)
854 MaxAlign = EltAlign;
855 if (MaxAlign == 16)
856 break;
857 }
858 }
859 return;
860}
861
862/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
863/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000864/// that contain SSE vectors are placed at 16-byte boundaries while the rest
865/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000866unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000867 if (Subtarget->is64Bit()) {
868 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000869 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000870 if (TyAlign > 8)
871 return TyAlign;
872 return 8;
873 }
874
Evan Cheng5a67b812008-01-23 23:17:41 +0000875 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000876 if (Subtarget->hasSSE1())
877 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000878 return Align;
879}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880
Evan Cheng8c590372008-05-15 08:39:06 +0000881/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000882/// and store operations as a result of memset, memcpy, and memmove
883/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000884/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000885MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000886X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
887 bool isSrcConst, bool isSrcStr) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +0000888 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
889 // linux. This is because the stack realignment code can't handle certain
890 // cases like PR2962. This should be removed when PR2962 is fixed.
891 if (Subtarget->getStackAlignment() >= 16) {
892 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
893 return MVT::v4i32;
894 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
895 return MVT::v4f32;
896 }
Evan Cheng8c590372008-05-15 08:39:06 +0000897 if (Subtarget->is64Bit() && Size >= 8)
898 return MVT::i64;
899 return MVT::i32;
900}
901
902
Evan Cheng6fb06762007-11-09 01:32:10 +0000903/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
904/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000905SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000906 SelectionDAG &DAG) const {
907 if (usesGlobalOffsetTable())
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000908 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +0000909 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000910 // This doesn't have DebugLoc associated with it, but is not really the
911 // same as a Register.
912 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
913 getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +0000914 return Table;
915}
916
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917//===----------------------------------------------------------------------===//
918// Return Value Calling Convention Implementation
919//===----------------------------------------------------------------------===//
920
921#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000922
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000924SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +0000925 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michel91099d62009-02-17 22:15:04 +0000927
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 SmallVector<CCValAssign, 16> RVLocs;
929 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
930 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
931 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000932 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +0000933
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 // If this is the first return lowered for this function, add the regs to the
935 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000936 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937 for (unsigned i = 0; i != RVLocs.size(); ++i)
938 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000939 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000941 SDValue Chain = Op.getOperand(0);
Scott Michel91099d62009-02-17 22:15:04 +0000942
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000943 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000944 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000945 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000946 SDValue TailCall = Chain;
947 SDValue TargetAddress = TailCall.getOperand(1);
948 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000949 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +0000950 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000951 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendlingfef06052008-09-16 21:48:12 +0000952 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michel91099d62009-02-17 22:15:04 +0000953 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000954 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000955 assert(StackAdjustment.getOpcode() == ISD::Constant &&
956 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000957
Dan Gohman8181bd12008-07-27 21:46:04 +0000958 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000959 Operands.push_back(Chain.getOperand(0));
960 Operands.push_back(TargetAddress);
961 Operands.push_back(StackAdjustment);
962 // Copy registers used by the call. Last operand is a flag so it is not
963 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000964 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000965 Operands.push_back(Chain.getOperand(i));
966 }
Scott Michel91099d62009-02-17 22:15:04 +0000967 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000968 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000969 }
Scott Michel91099d62009-02-17 22:15:04 +0000970
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000971 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000972 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000973
Dan Gohman8181bd12008-07-27 21:46:04 +0000974 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000975 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
976 // Operand #1 = Bytes To Pop
977 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michel91099d62009-02-17 22:15:04 +0000978
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000980 for (unsigned i = 0; i != RVLocs.size(); ++i) {
981 CCValAssign &VA = RVLocs[i];
982 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000983 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michel91099d62009-02-17 22:15:04 +0000984
Chris Lattnerb56cc342008-03-11 03:23:40 +0000985 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
986 // the RET instruction and handled by the FP Stackifier.
Dan Gohman6c4be722009-02-04 17:28:58 +0000987 if (VA.getLocReg() == X86::ST0 ||
988 VA.getLocReg() == X86::ST1) {
Chris Lattnerb56cc342008-03-11 03:23:40 +0000989 // If this is a copy from an xmm register to ST(0), use an FPExtend to
990 // change the value to the FP stack register class.
Dan Gohman6c4be722009-02-04 17:28:58 +0000991 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesence0805b2009-02-03 19:33:06 +0000992 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattnerb56cc342008-03-11 03:23:40 +0000993 RetOps.push_back(ValToCopy);
994 // Don't emit a copytoreg.
995 continue;
996 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000997
Evan Chengef356282009-02-23 09:03:22 +0000998 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
999 // which is returned in RAX / RDX.
Evan Chenge8db6e02009-02-22 08:05:12 +00001000 if (Subtarget->is64Bit()) {
1001 MVT ValVT = ValToCopy.getValueType();
Evan Chengef356282009-02-23 09:03:22 +00001002 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Chenge8db6e02009-02-22 08:05:12 +00001003 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Chengef356282009-02-23 09:03:22 +00001004 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1005 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1006 }
Evan Chenge8db6e02009-02-22 08:05:12 +00001007 }
1008
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001009 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 Flag = Chain.getValue(1);
1011 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001012
1013 // The x86-64 ABI for returning structs by value requires that we copy
1014 // the sret argument into %rax for the return. We saved the argument into
1015 // a virtual register in the entry block, so now we copy the value out
1016 // and into %rax.
1017 if (Subtarget->is64Bit() &&
1018 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1019 MachineFunction &MF = DAG.getMachineFunction();
1020 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1021 unsigned Reg = FuncInfo->getSRetReturnReg();
1022 if (!Reg) {
1023 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1024 FuncInfo->setSRetReturnReg(Reg);
1025 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001026 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001027
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001028 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001029 Flag = Chain.getValue(1);
1030 }
Scott Michel91099d62009-02-17 22:15:04 +00001031
Chris Lattnerb56cc342008-03-11 03:23:40 +00001032 RetOps[0] = Chain; // Update chain.
1033
1034 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +00001035 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +00001036 RetOps.push_back(Flag);
Scott Michel91099d62009-02-17 22:15:04 +00001037
1038 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00001039 MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040}
1041
1042
1043/// LowerCallResult - Lower the result values of an ISD::CALL into the
1044/// appropriate copies out of appropriate physical registers. This assumes that
1045/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1046/// being lowered. The returns a SDNode with the same number of values as the
1047/// ISD::CALL.
1048SDNode *X86TargetLowering::
Scott Michel91099d62009-02-17 22:15:04 +00001049LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001051
Scott Michel91099d62009-02-17 22:15:04 +00001052 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 // Assign locations to each value returned by this call.
1054 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman705e3f72008-09-13 01:54:27 +00001055 bool isVarArg = TheCall->isVarArg();
Edwin Törökaf8e1332009-02-01 18:15:56 +00001056 bool Is64Bit = Subtarget->is64Bit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
1058 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1059
Dan Gohman8181bd12008-07-27 21:46:04 +00001060 SmallVector<SDValue, 8> ResultVals;
Scott Michel91099d62009-02-17 22:15:04 +00001061
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001063 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman6c4be722009-02-04 17:28:58 +00001064 CCValAssign &VA = RVLocs[i];
1065 MVT CopyVT = VA.getValVT();
Scott Michel91099d62009-02-17 22:15:04 +00001066
Edwin Törökaf8e1332009-02-01 18:15:56 +00001067 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michel91099d62009-02-17 22:15:04 +00001068 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001069 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
1070 cerr << "SSE register return with SSE disabled\n";
1071 exit(1);
1072 }
1073
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001074 // If this is a call to a function that returns an fp value on the floating
1075 // point stack, but where we prefer to use the value in xmm registers, copy
1076 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman6c4be722009-02-04 17:28:58 +00001077 if ((VA.getLocReg() == X86::ST0 ||
1078 VA.getLocReg() == X86::ST1) &&
1079 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001080 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 }
Scott Michel91099d62009-02-17 22:15:04 +00001082
Evan Cheng9cc600e2009-02-20 20:43:02 +00001083 SDValue Val;
1084 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Chengef356282009-02-23 09:03:22 +00001085 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1086 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1087 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1088 MVT::v2i64, InFlag).getValue(1);
1089 Val = Chain.getValue(0);
1090 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1091 Val, DAG.getConstant(0, MVT::i64));
1092 } else {
1093 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1094 MVT::i64, InFlag).getValue(1);
1095 Val = Chain.getValue(0);
1096 }
Evan Cheng9cc600e2009-02-20 20:43:02 +00001097 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1098 } else {
1099 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1100 CopyVT, InFlag).getValue(1);
1101 Val = Chain.getValue(0);
1102 }
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001103 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001104
Dan Gohman6c4be722009-02-04 17:28:58 +00001105 if (CopyVT != VA.getValVT()) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001106 // Round the F80 the right size, which also moves to the appropriate xmm
1107 // register.
Dan Gohman6c4be722009-02-04 17:28:58 +00001108 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001109 // This truncation won't change the value.
1110 DAG.getIntPtrConstant(1));
1111 }
Scott Michel91099d62009-02-17 22:15:04 +00001112
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001113 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114 }
Duncan Sands698842f2008-07-02 17:40:58 +00001115
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116 // Merge everything together with a MERGE_VALUES node.
1117 ResultVals.push_back(Chain);
Dale Johannesence0805b2009-02-03 19:33:06 +00001118 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1119 &ResultVals[0], ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120}
1121
1122
1123//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001124// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125//===----------------------------------------------------------------------===//
1126// StdCall calling convention seems to be standard for many Windows' API
1127// routines and around. It differs from C calling convention just a little:
1128// callee should clean up the stack, not caller. Symbols should be also
1129// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001130// For info on fast calling convention see Fast Calling Convention (tail call)
1131// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132
1133/// AddLiveIn - This helper function adds the specified physical register to the
1134/// MachineFunction as a live in value. It also creates a corresponding virtual
1135/// register for it.
1136static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1137 const TargetRegisterClass *RC) {
1138 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001139 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1140 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141 return VReg;
1142}
1143
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001144/// CallIsStructReturn - Determines whether a CALL node uses struct return
1145/// semantics.
Dan Gohman705e3f72008-09-13 01:54:27 +00001146static bool CallIsStructReturn(CallSDNode *TheCall) {
1147 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001148 if (!NumOps)
1149 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001150
Dan Gohman705e3f72008-09-13 01:54:27 +00001151 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001152}
1153
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001154/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1155/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001156static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001157 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001158 if (!NumArgs)
1159 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001160
1161 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001162}
1163
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001164/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1165/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001166/// calls.
Dan Gohman705e3f72008-09-13 01:54:27 +00001167bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001168 if (IsVarArg)
1169 return false;
1170
Dan Gohman705e3f72008-09-13 01:54:27 +00001171 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001172 default:
1173 return false;
1174 case CallingConv::X86_StdCall:
1175 return !Subtarget->is64Bit();
1176 case CallingConv::X86_FastCall:
1177 return !Subtarget->is64Bit();
1178 case CallingConv::Fast:
1179 return PerformTailCallOpt;
1180 }
1181}
1182
Dan Gohman705e3f72008-09-13 01:54:27 +00001183/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1184/// given CallingConvention value.
1185CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001186 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001187 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001188 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001189 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1190 return CC_X86_64_TailCall;
1191 else
1192 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001193 }
1194
Gordon Henriksen18ace102008-01-05 16:56:59 +00001195 if (CC == CallingConv::X86_FastCall)
1196 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001197 else if (CC == CallingConv::Fast)
1198 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001199 else
1200 return CC_X86_32_C;
1201}
1202
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001203/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1204/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001205NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001206X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001207 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001208 if (CC == CallingConv::X86_FastCall)
1209 return FastCall;
1210 else if (CC == CallingConv::X86_StdCall)
1211 return StdCall;
1212 return None;
1213}
1214
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001215
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001216/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1217/// in a register before calling.
1218bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1219 return !IsTailCall && !Is64Bit &&
1220 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1221 Subtarget->isPICStyleGOT();
1222}
1223
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001224/// CallRequiresFnAddressInReg - Check whether the call requires the function
1225/// address to be loaded in a register.
Scott Michel91099d62009-02-17 22:15:04 +00001226bool
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001227X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
Scott Michel91099d62009-02-17 22:15:04 +00001228 return !Is64Bit && IsTailCall &&
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001229 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1230 Subtarget->isPICStyleGOT();
1231}
1232
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001233/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1234/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001235/// the specific parameter attribute. The copy will be passed as a byval
1236/// function parameter.
Scott Michel91099d62009-02-17 22:15:04 +00001237static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00001238CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001239 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1240 DebugLoc dl) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001241 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001242 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001243 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001244}
1245
Dan Gohman8181bd12008-07-27 21:46:04 +00001246SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001247 const CCValAssign &VA,
1248 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001249 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001250 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001251 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001252 ISD::ArgFlagsTy Flags =
1253 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001254 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001255 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001256
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001257 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michel91099d62009-02-17 22:15:04 +00001258 // changed with more analysis.
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001259 // In case of tail call optimization mark all arguments mutable. Since they
1260 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001261 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001262 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001263 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001264 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001265 return FIN;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001266 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001267 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001268}
1269
Dan Gohman8181bd12008-07-27 21:46:04 +00001270SDValue
1271X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001273 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001274 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001275
Gordon Henriksen18ace102008-01-05 16:56:59 +00001276 const Function* Fn = MF.getFunction();
1277 if (Fn->hasExternalLinkage() &&
1278 Subtarget->isTargetCygMing() &&
1279 Fn->getName() == "main")
1280 FuncInfo->setForceFramePointer(true);
1281
1282 // Decorate the function name.
1283 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michel91099d62009-02-17 22:15:04 +00001284
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001286 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001287 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001288 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001289 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001290 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001291
1292 assert(!(isVarArg && CC == CallingConv::Fast) &&
1293 "Var args not supported with calling convention fastcc");
1294
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 // Assign locations to all of the incoming arguments.
1296 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001297 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001298 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michel91099d62009-02-17 22:15:04 +00001299
Dan Gohman8181bd12008-07-27 21:46:04 +00001300 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 unsigned LastVal = ~0U;
1302 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1303 CCValAssign &VA = ArgLocs[i];
1304 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1305 // places.
1306 assert(VA.getValNo() != LastVal &&
1307 "Don't support value assigned to multiple locs yet");
1308 LastVal = VA.getValNo();
Scott Michel91099d62009-02-17 22:15:04 +00001309
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001310 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001311 MVT RegVT = VA.getLocVT();
Devang Patelf3707e82009-01-05 17:31:22 +00001312 TargetRegisterClass *RC = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 if (RegVT == MVT::i32)
1314 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001315 else if (Is64Bit && RegVT == MVT::i64)
1316 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001317 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001318 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001319 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001320 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001321 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001322 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001323 else if (RegVT.isVector()) {
1324 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001325 if (!Is64Bit)
1326 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1327 else {
1328 // Darwin calling convention passes MMX values in either GPRs or
1329 // XMMs in x86-64. Other targets pass them in memory.
1330 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1331 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1332 RegVT = MVT::v2i64;
1333 } else {
1334 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1335 RegVT = MVT::i64;
1336 }
1337 }
1338 } else {
1339 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001341
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001343 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michel91099d62009-02-17 22:15:04 +00001344
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001345 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1346 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1347 // right size.
1348 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001349 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001350 DAG.getValueType(VA.getValVT()));
1351 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001352 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353 DAG.getValueType(VA.getValVT()));
Scott Michel91099d62009-02-17 22:15:04 +00001354
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesence0805b2009-02-03 19:33:06 +00001356 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michel91099d62009-02-17 22:15:04 +00001357
Gordon Henriksen18ace102008-01-05 16:56:59 +00001358 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001359 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001360 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesence0805b2009-02-03 19:33:06 +00001361 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001362 else if (RC == X86::VR128RegisterClass) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001363 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1364 ArgValue, DAG.getConstant(0, MVT::i64));
1365 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001366 }
1367 }
Scott Michel91099d62009-02-17 22:15:04 +00001368
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369 ArgValues.push_back(ArgValue);
1370 } else {
1371 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001372 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001373 }
1374 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001375
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001376 // The x86-64 ABI for returning structs by value requires that we copy
1377 // the sret argument into %rax for the return. Save the argument into
1378 // a virtual register so that we can access it from the return points.
1379 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1380 MachineFunction &MF = DAG.getMachineFunction();
1381 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1382 unsigned Reg = FuncInfo->getSRetReturnReg();
1383 if (!Reg) {
1384 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1385 FuncInfo->setSRetReturnReg(Reg);
1386 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001387 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesence0805b2009-02-03 19:33:06 +00001388 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001389 }
1390
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001392 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001393 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001394 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395
1396 // If the function takes variable number of arguments, make a frame index for
1397 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001398 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001399 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1400 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1401 }
1402 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001403 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1404
1405 // FIXME: We should really autogenerate these arrays
1406 static const unsigned GPR64ArgRegsWin64[] = {
1407 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001408 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001409 static const unsigned XMMArgRegsWin64[] = {
1410 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1411 };
1412 static const unsigned GPR64ArgRegs64Bit[] = {
1413 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1414 };
1415 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001416 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1417 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1418 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001419 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1420
1421 if (IsWin64) {
1422 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1423 GPR64ArgRegs = GPR64ArgRegsWin64;
1424 XMMArgRegs = XMMArgRegsWin64;
1425 } else {
1426 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1427 GPR64ArgRegs = GPR64ArgRegs64Bit;
1428 XMMArgRegs = XMMArgRegs64Bit;
1429 }
1430 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1431 TotalNumIntRegs);
1432 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1433 TotalNumXMMRegs);
1434
Evan Cheng0b84fe12009-02-13 22:36:38 +00001435 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001436 "SSE register cannot be used when SSE is disabled!");
Evan Cheng0b84fe12009-02-13 22:36:38 +00001437 assert(!(NumXMMRegs && UseSoftFloat) &&
1438 "SSE register cannot be used when SSE is disabled!");
1439 if (UseSoftFloat || !Subtarget->hasSSE1()) {
Edwin Törökaf8e1332009-02-01 18:15:56 +00001440 // Kernel mode asks for SSE to be disabled, so don't push them
1441 // on the stack.
1442 TotalNumXMMRegs = 0;
1443 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001444 // For X86-64, if there are vararg parameters that are passed via
1445 // registers, then we must store them to their spots on the stack so they
1446 // may be loaded by deferencing the result of va_next.
1447 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001448 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1449 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1450 TotalNumXMMRegs * 16, 16);
1451
Gordon Henriksen18ace102008-01-05 16:56:59 +00001452 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001453 SmallVector<SDValue, 8> MemOps;
1454 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00001455 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001456 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001457 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001458 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1459 X86::GR64RegisterClass);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001460 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman8181bd12008-07-27 21:46:04 +00001461 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001462 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001463 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001464 MemOps.push_back(Store);
Dale Johannesence0805b2009-02-03 19:33:06 +00001465 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001466 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001467 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001468
Gordon Henriksen18ace102008-01-05 16:56:59 +00001469 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001470 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001471 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001472 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001473 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1474 X86::VR128RegisterClass);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001475 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman8181bd12008-07-27 21:46:04 +00001476 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001477 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001478 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001479 MemOps.push_back(Store);
Dale Johannesence0805b2009-02-03 19:33:06 +00001480 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001481 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001482 }
1483 if (!MemOps.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001484 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen18ace102008-01-05 16:56:59 +00001485 &MemOps[0], MemOps.size());
1486 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001487 }
Scott Michel91099d62009-02-17 22:15:04 +00001488
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001489 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001490
Gordon Henriksen18ace102008-01-05 16:56:59 +00001491 // Some CCs need callee pop.
Dan Gohman705e3f72008-09-13 01:54:27 +00001492 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001493 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001494 BytesCallerReserves = 0;
1495 } else {
1496 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001497 // If this is an sret function, the return should pop the hidden pointer.
Evan Chenga9d15b92008-09-10 18:25:29 +00001498 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michel91099d62009-02-17 22:15:04 +00001499 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 BytesCallerReserves = StackSize;
1501 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001502
Gordon Henriksen18ace102008-01-05 16:56:59 +00001503 if (!Is64Bit) {
1504 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1505 if (CC == CallingConv::X86_FastCall)
1506 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1507 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508
Anton Korobeynikove844e472007-08-15 17:12:32 +00001509 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510
1511 // Return the new list of results.
Dale Johannesence0805b2009-02-03 19:33:06 +00001512 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +00001513 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514}
1515
Dan Gohman8181bd12008-07-27 21:46:04 +00001516SDValue
Dan Gohman705e3f72008-09-13 01:54:27 +00001517X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001518 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001519 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001520 SDValue Chain,
Dan Gohman705e3f72008-09-13 01:54:27 +00001521 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001522 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman1190f3a2008-02-07 16:28:05 +00001523 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001524 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesence0805b2009-02-03 19:33:06 +00001525 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001526 if (Flags.isByVal()) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001527 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengbc077bf2008-01-10 00:09:10 +00001528 }
Dale Johannesence0805b2009-02-03 19:33:06 +00001529 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001530 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001531}
1532
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001533/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001534/// optimization is performed and it is required.
Scott Michel91099d62009-02-17 22:15:04 +00001535SDValue
1536X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001537 SDValue &OutRetAddr,
Scott Michel91099d62009-02-17 22:15:04 +00001538 SDValue Chain,
1539 bool IsTailCall,
1540 bool Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001541 int FPDiff,
1542 DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001543 if (!IsTailCall || FPDiff==0) return Chain;
1544
1545 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001546 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001547 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001548
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001549 // Load the "old" Return address.
Dale Johannesence0805b2009-02-03 19:33:06 +00001550 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001551 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001552}
1553
1554/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1555/// optimization is performed and it is required (FPDiff!=0).
Scott Michel91099d62009-02-17 22:15:04 +00001556static SDValue
1557EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001558 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesence0805b2009-02-03 19:33:06 +00001559 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001560 // Store the return address to the appropriate stack slot.
1561 if (!FPDiff) return Chain;
1562 // Calculate the new stack slot for the return address.
1563 int SlotSize = Is64Bit ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00001564 int NewReturnAddrFI =
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001565 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001566 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001567 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michel91099d62009-02-17 22:15:04 +00001568 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001569 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001570 return Chain;
1571}
1572
Dan Gohman8181bd12008-07-27 21:46:04 +00001573SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001574 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman705e3f72008-09-13 01:54:27 +00001575 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1576 SDValue Chain = TheCall->getChain();
1577 unsigned CC = TheCall->getCallingConv();
1578 bool isVarArg = TheCall->isVarArg();
1579 bool IsTailCall = TheCall->isTailCall() &&
1580 CC == CallingConv::Fast && PerformTailCallOpt;
1581 SDValue Callee = TheCall->getCallee();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001582 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman705e3f72008-09-13 01:54:27 +00001583 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesence0805b2009-02-03 19:33:06 +00001584 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001585
1586 assert(!(isVarArg && CC == CallingConv::Fast) &&
1587 "Var args not supported with calling convention fastcc");
1588
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001589 // Analyze operands of the call, assigning locations to each operand.
1590 SmallVector<CCValAssign, 16> ArgLocs;
1591 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001592 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michel91099d62009-02-17 22:15:04 +00001593
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001594 // Get a count of how many bytes are to be pushed on the stack.
1595 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofere91fdbf2008-09-11 20:28:43 +00001596 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001597 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001598
Gordon Henriksen18ace102008-01-05 16:56:59 +00001599 int FPDiff = 0;
1600 if (IsTailCall) {
1601 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michel91099d62009-02-17 22:15:04 +00001602 unsigned NumBytesCallerPushed =
Gordon Henriksen18ace102008-01-05 16:56:59 +00001603 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1604 FPDiff = NumBytesCallerPushed - NumBytes;
1605
1606 // Set the delta of movement of the returnaddr stackslot.
1607 // But only set if delta is greater than previous delta.
1608 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1609 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1610 }
1611
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001612 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001613
Dan Gohman8181bd12008-07-27 21:46:04 +00001614 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001615 // Load return adress for tail calls.
1616 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001617 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001618
Dan Gohman8181bd12008-07-27 21:46:04 +00001619 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1620 SmallVector<SDValue, 8> MemOpChains;
1621 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001623 // Walk the register/memloc assignments, inserting copies/loads. In the case
1624 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001625 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1626 CCValAssign &VA = ArgLocs[i];
Dan Gohman705e3f72008-09-13 01:54:27 +00001627 SDValue Arg = TheCall->getArg(i);
1628 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1629 bool isByVal = Flags.isByVal();
Scott Michel91099d62009-02-17 22:15:04 +00001630
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001631 // Promote the value if needed.
1632 switch (VA.getLocInfo()) {
1633 default: assert(0 && "Unknown loc info!");
1634 case CCValAssign::Full: break;
1635 case CCValAssign::SExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001636 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001637 break;
1638 case CCValAssign::ZExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001639 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001640 break;
1641 case CCValAssign::AExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001642 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643 break;
1644 }
Scott Michel91099d62009-02-17 22:15:04 +00001645
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001646 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001647 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001648 MVT RegVT = VA.getLocVT();
1649 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001650 switch (VA.getLocReg()) {
1651 default:
1652 break;
1653 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1654 case X86::R8: {
1655 // Special case: passing MMX values in GPR registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001656 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng2aea0b42008-04-25 19:11:04 +00001657 break;
1658 }
1659 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1660 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1661 // Special case: passing MMX values in XMM registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001662 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1663 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1664 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00001665 DAG.getUNDEF(MVT::v2i64), Arg,
Dale Johannesence0805b2009-02-03 19:33:06 +00001666 getMOVLMask(2, DAG, dl));
Evan Cheng2aea0b42008-04-25 19:11:04 +00001667 break;
1668 }
1669 }
1670 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1672 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001673 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001674 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001675 if (StackPtr.getNode() == 0)
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001676 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michel91099d62009-02-17 22:15:04 +00001677
Dan Gohman705e3f72008-09-13 01:54:27 +00001678 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1679 Chain, Arg, Flags));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001680 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001681 }
1682 }
Scott Michel91099d62009-02-17 22:15:04 +00001683
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001684 if (!MemOpChains.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001685 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001686 &MemOpChains[0], MemOpChains.size());
1687
1688 // Build a sequence of copy-to-reg nodes chained together with token chain
1689 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001690 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001691 // Tail call byval lowering might overwrite argument registers so in case of
1692 // tail call optimization the copies to registers are lowered later.
1693 if (!IsTailCall)
1694 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001695 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001696 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001697 InFlag = Chain.getValue(1);
1698 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001699
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michel91099d62009-02-17 22:15:04 +00001701 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001702 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001703 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michel91099d62009-02-17 22:15:04 +00001704 DAG.getNode(X86ISD::GlobalBaseReg,
1705 DebugLoc::getUnknownLoc(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001706 getPointerTy()),
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001707 InFlag);
1708 InFlag = Chain.getValue(1);
1709 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001710 // If we are tail calling and generating PIC/GOT style code load the address
1711 // of the callee into ecx. The value in ecx is used as target of the tail
1712 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1713 // calls on PIC/GOT architectures. Normally we would just put the address of
1714 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1715 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001716 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001717 // Note: The actual moving to ecx is done further down.
1718 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Cheng7f250d62008-09-24 00:05:32 +00001719 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001720 !G->getGlobal()->hasProtectedVisibility())
1721 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00001722 else if (isa<ExternalSymbolSDNode>(Callee))
1723 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001725
Gordon Henriksen18ace102008-01-05 16:56:59 +00001726 if (Is64Bit && isVarArg) {
1727 // From AMD64 ABI document:
1728 // For calls that may call functions that use varargs or stdargs
1729 // (prototype-less calls or calls to functions containing ellipsis (...) in
1730 // the declaration) %al is used as hidden argument to specify the number
1731 // of SSE registers used. The contents of %al do not need to match exactly
1732 // the number of registers, but must be an ubound on the number of SSE
1733 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001734
1735 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001736 // Count the number of XMM registers allocated.
1737 static const unsigned XMMArgRegs[] = {
1738 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1739 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1740 };
1741 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michel91099d62009-02-17 22:15:04 +00001742 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Edwin Törökaf8e1332009-02-01 18:15:56 +00001743 && "SSE registers cannot be used when SSE is disabled");
Scott Michel91099d62009-02-17 22:15:04 +00001744
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001745 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen18ace102008-01-05 16:56:59 +00001746 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1747 InFlag = Chain.getValue(1);
1748 }
1749
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001750
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001751 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001752 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001753 SmallVector<SDValue, 8> MemOpChains2;
1754 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001755 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001756 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001757 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001758 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1759 CCValAssign &VA = ArgLocs[i];
1760 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001761 assert(VA.isMemLoc());
Dan Gohman705e3f72008-09-13 01:54:27 +00001762 SDValue Arg = TheCall->getArg(i);
1763 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001764 // Create frame index.
1765 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001766 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001767 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001768 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001769
Duncan Sandsc93fae32008-03-21 09:14:45 +00001770 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001771 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001772 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001773 if (StackPtr.getNode() == 0)
Scott Michel91099d62009-02-17 22:15:04 +00001774 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001775 getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00001776 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001777
1778 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001779 Flags, DAG, dl));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001780 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001781 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001782 MemOpChains2.push_back(
Dale Johannesence0805b2009-02-03 19:33:06 +00001783 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001784 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michel91099d62009-02-17 22:15:04 +00001785 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001786 }
1787 }
1788
1789 if (!MemOpChains2.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001790 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001791 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001792
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001793 // Copy arguments to their registers.
1794 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001795 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001796 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001797 InFlag = Chain.getValue(1);
1798 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001799 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001800
Gordon Henriksen18ace102008-01-05 16:56:59 +00001801 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001802 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001803 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001804 }
1805
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806 // If the callee is a GlobalAddress node (quite common, every direct call is)
1807 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1808 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1809 // We should use extra load for direct calls to dllimported functions in
1810 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001811 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1812 getTargetMachine(), true))
Dan Gohman36322c72008-10-18 02:06:02 +00001813 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1814 G->getOffset());
Bill Wendlingfef06052008-09-16 21:48:12 +00001815 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1816 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001817 } else if (IsTailCall) {
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +00001818 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001819
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001820 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michel91099d62009-02-17 22:15:04 +00001821 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001822 Callee,InFlag);
1823 Callee = DAG.getRegister(Opc, getPointerTy());
1824 // Add register as live out.
1825 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001826 }
Scott Michel91099d62009-02-17 22:15:04 +00001827
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828 // Returns a chain & a flag for retval copy to use.
1829 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001830 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001831
1832 if (IsTailCall) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00001833 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1834 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001835 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00001836
Gordon Henriksen18ace102008-01-05 16:56:59 +00001837 // Returns a chain & a flag for retval copy to use.
1838 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1839 Ops.clear();
1840 }
Scott Michel91099d62009-02-17 22:15:04 +00001841
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001842 Ops.push_back(Chain);
1843 Ops.push_back(Callee);
1844
Gordon Henriksen18ace102008-01-05 16:56:59 +00001845 if (IsTailCall)
1846 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001847
Gordon Henriksen18ace102008-01-05 16:56:59 +00001848 // Add argument registers to the end of the list so that they are known live
1849 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001850 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1851 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1852 RegsToPass[i].second.getValueType()));
Scott Michel91099d62009-02-17 22:15:04 +00001853
Evan Cheng8ba45e62008-03-18 23:36:35 +00001854 // Add an implicit use GOT pointer in EBX.
1855 if (!IsTailCall && !Is64Bit &&
1856 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1857 Subtarget->isPICStyleGOT())
1858 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1859
1860 // Add an implicit use of AL for x86 vararg functions.
1861 if (Is64Bit && isVarArg)
1862 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1863
Gabor Greif1c80d112008-08-28 21:40:38 +00001864 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001865 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001866
Gordon Henriksen18ace102008-01-05 16:56:59 +00001867 if (IsTailCall) {
Scott Michel91099d62009-02-17 22:15:04 +00001868 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001869 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesence0805b2009-02-03 19:33:06 +00001870 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman705e3f72008-09-13 01:54:27 +00001871 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michel91099d62009-02-17 22:15:04 +00001872
Gabor Greif1c80d112008-08-28 21:40:38 +00001873 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001874 }
1875
Dale Johannesence0805b2009-02-03 19:33:06 +00001876 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 InFlag = Chain.getValue(1);
1878
1879 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001880 unsigned NumBytesForCalleeToPush;
Dan Gohman705e3f72008-09-13 01:54:27 +00001881 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen18ace102008-01-05 16:56:59 +00001882 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chenga9d15b92008-09-10 18:25:29 +00001883 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001884 // If this is is a call to a struct-return function, the callee
1885 // pops the hidden struct pointer, so we have to push it back.
1886 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001887 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001888 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001889 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michel91099d62009-02-17 22:15:04 +00001890
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001891 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001892 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001893 DAG.getIntPtrConstant(NumBytes, true),
1894 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1895 true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001896 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 InFlag = Chain.getValue(1);
1898
1899 // Handle result values, copying them out of physregs into vregs that we
1900 // return.
Dan Gohman705e3f72008-09-13 01:54:27 +00001901 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif825aa892008-08-28 23:19:51 +00001902 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001903}
1904
1905
1906//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001907// Fast Calling Convention (tail call) implementation
1908//===----------------------------------------------------------------------===//
1909
1910// Like std call, callee cleans arguments, convention except that ECX is
1911// reserved for storing the tail called function address. Only 2 registers are
1912// free for argument passing (inreg). Tail call optimization is performed
1913// provided:
1914// * tailcallopt is enabled
1915// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001916// On X86_64 architecture with GOT-style position independent code only local
1917// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001918// To keep the stack aligned according to platform abi the function
1919// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1920// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001921// If a tail called function callee has more arguments than the caller the
1922// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001923// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001924// original REtADDR, but before the saved framepointer or the spilled registers
1925// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1926// stack layout:
1927// arg1
1928// arg2
1929// RETADDR
Scott Michel91099d62009-02-17 22:15:04 +00001930// [ new RETADDR
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001931// move area ]
1932// (possible EBP)
1933// ESI
1934// EDI
1935// local1 ..
1936
1937/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1938/// for a 16 byte align requirement.
Scott Michel91099d62009-02-17 22:15:04 +00001939unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001940 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001941 MachineFunction &MF = DAG.getMachineFunction();
1942 const TargetMachine &TM = MF.getTarget();
1943 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1944 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michel91099d62009-02-17 22:15:04 +00001945 uint64_t AlignMask = StackAlignment - 1;
Evan Chengded8f902008-09-07 09:07:23 +00001946 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001947 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001948 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1949 // Number smaller than 12 so just add the difference.
1950 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1951 } else {
1952 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michel91099d62009-02-17 22:15:04 +00001953 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chengded8f902008-09-07 09:07:23 +00001954 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001955 }
Evan Chengded8f902008-09-07 09:07:23 +00001956 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001957}
1958
1959/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001960/// following the call is a return. A function is eligible if caller/callee
1961/// calling conventions match, currently only fastcc supports tail calls, and
1962/// the function CALL is immediatly followed by a RET.
Dan Gohman705e3f72008-09-13 01:54:27 +00001963bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001964 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001965 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001966 if (!PerformTailCallOpt)
1967 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001968
Dan Gohman705e3f72008-09-13 01:54:27 +00001969 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001970 MachineFunction &MF = DAG.getMachineFunction();
1971 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001972 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001973 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001974 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001975 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001976 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001977 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001978 return true;
1979
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001980 // Can only do local tail calls (in same module, hidden or protected) on
1981 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001982 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1983 return G->getGlobal()->hasHiddenVisibility()
1984 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001985 }
1986 }
Evan Chenge7a87392007-11-02 01:26:22 +00001987
1988 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001989}
1990
Dan Gohmanca4857a2008-09-03 23:12:08 +00001991FastISel *
1992X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohman76dd96e2008-09-23 21:53:34 +00001993 MachineModuleInfo *mmo,
Devang Patelfcf1c752009-01-13 00:35:13 +00001994 DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +00001995 DenseMap<const Value *, unsigned> &vm,
1996 DenseMap<const BasicBlock *,
Dan Gohmand6211a72008-09-10 20:11:02 +00001997 MachineBasicBlock *> &bm,
Dan Gohman9dd43582008-10-14 23:54:11 +00001998 DenseMap<const AllocaInst *, int> &am
1999#ifndef NDEBUG
2000 , SmallSet<Instruction*, 8> &cil
2001#endif
2002 ) {
Devang Patelfcf1c752009-01-13 00:35:13 +00002003 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohman9dd43582008-10-14 23:54:11 +00002004#ifndef NDEBUG
2005 , cil
2006#endif
2007 );
Dan Gohman97805ee2008-08-19 21:32:53 +00002008}
2009
2010
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002011//===----------------------------------------------------------------------===//
2012// Other Lowering Hooks
2013//===----------------------------------------------------------------------===//
2014
2015
Dan Gohman8181bd12008-07-27 21:46:04 +00002016SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00002017 MachineFunction &MF = DAG.getMachineFunction();
2018 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2019 int ReturnAddrIndex = FuncInfo->getRAIndex();
2020
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002021 if (ReturnAddrIndex == 0) {
2022 // Set up a frame object for the return address.
Bill Wendling6ddc87b2009-01-16 19:25:27 +00002023 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00002024 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00002025 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002026 }
2027
2028 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
2029}
2030
2031
Chris Lattnerebb91142008-12-24 23:53:05 +00002032/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2033/// specific condition code, returning the condition code and the LHS/RHS of the
2034/// comparison to make.
2035static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2036 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037 if (!isFP) {
2038 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2039 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2040 // X > -1 -> X == 0, jump !sign.
2041 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002042 return X86::COND_NS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002043 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2044 // X < 0 -> X == 0, jump on sign.
Chris Lattnerebb91142008-12-24 23:53:05 +00002045 return X86::COND_S;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002046 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00002047 // X < 1 -> X <= 0
2048 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002049 return X86::COND_LE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002050 }
2051 }
2052
2053 switch (SetCCOpcode) {
Chris Lattnerb8397512008-12-23 23:42:27 +00002054 default: assert(0 && "Invalid integer condition!");
Chris Lattnerebb91142008-12-24 23:53:05 +00002055 case ISD::SETEQ: return X86::COND_E;
2056 case ISD::SETGT: return X86::COND_G;
2057 case ISD::SETGE: return X86::COND_GE;
2058 case ISD::SETLT: return X86::COND_L;
2059 case ISD::SETLE: return X86::COND_LE;
2060 case ISD::SETNE: return X86::COND_NE;
2061 case ISD::SETULT: return X86::COND_B;
2062 case ISD::SETUGT: return X86::COND_A;
2063 case ISD::SETULE: return X86::COND_BE;
2064 case ISD::SETUGE: return X86::COND_AE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065 }
Chris Lattnerb8397512008-12-23 23:42:27 +00002066 }
Scott Michel91099d62009-02-17 22:15:04 +00002067
Chris Lattnerb8397512008-12-23 23:42:27 +00002068 // First determine if it is required or is profitable to flip the operands.
Duncan Sandsc2a04622008-10-24 13:03:10 +00002069
Chris Lattnerb8397512008-12-23 23:42:27 +00002070 // If LHS is a foldable load, but RHS is not, flip the condition.
2071 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2072 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2073 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2074 std::swap(LHS, RHS);
Evan Chengfc937c92008-08-28 23:48:31 +00002075 }
2076
Chris Lattnerb8397512008-12-23 23:42:27 +00002077 switch (SetCCOpcode) {
2078 default: break;
2079 case ISD::SETOLT:
2080 case ISD::SETOLE:
2081 case ISD::SETUGT:
2082 case ISD::SETUGE:
2083 std::swap(LHS, RHS);
2084 break;
2085 }
2086
2087 // On a floating point condition, the flags are set as follows:
2088 // ZF PF CF op
2089 // 0 | 0 | 0 | X > Y
2090 // 0 | 0 | 1 | X < Y
2091 // 1 | 0 | 0 | X == Y
2092 // 1 | 1 | 1 | unordered
2093 switch (SetCCOpcode) {
Chris Lattnerebb91142008-12-24 23:53:05 +00002094 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattnerb8397512008-12-23 23:42:27 +00002095 case ISD::SETUEQ:
Chris Lattnerebb91142008-12-24 23:53:05 +00002096 case ISD::SETEQ: return X86::COND_E;
Chris Lattnerb8397512008-12-23 23:42:27 +00002097 case ISD::SETOLT: // flipped
2098 case ISD::SETOGT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002099 case ISD::SETGT: return X86::COND_A;
Chris Lattnerb8397512008-12-23 23:42:27 +00002100 case ISD::SETOLE: // flipped
2101 case ISD::SETOGE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002102 case ISD::SETGE: return X86::COND_AE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002103 case ISD::SETUGT: // flipped
2104 case ISD::SETULT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002105 case ISD::SETLT: return X86::COND_B;
Chris Lattnerb8397512008-12-23 23:42:27 +00002106 case ISD::SETUGE: // flipped
2107 case ISD::SETULE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002108 case ISD::SETLE: return X86::COND_BE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002109 case ISD::SETONE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002110 case ISD::SETNE: return X86::COND_NE;
2111 case ISD::SETUO: return X86::COND_P;
2112 case ISD::SETO: return X86::COND_NP;
Chris Lattnerb8397512008-12-23 23:42:27 +00002113 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114}
2115
2116/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2117/// code. Current x86 isa includes the following FP cmov instructions:
2118/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2119static bool hasFPCMov(unsigned X86CC) {
2120 switch (X86CC) {
2121 default:
2122 return false;
2123 case X86::COND_B:
2124 case X86::COND_BE:
2125 case X86::COND_E:
2126 case X86::COND_P:
2127 case X86::COND_A:
2128 case X86::COND_AE:
2129 case X86::COND_NE:
2130 case X86::COND_NP:
2131 return true;
2132 }
2133}
2134
2135/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2136/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002137static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002138 if (Op.getOpcode() == ISD::UNDEF)
2139 return true;
2140
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002141 unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 return (Val >= Low && Val < Hi);
2143}
2144
2145/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2146/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002147static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 if (Op.getOpcode() == ISD::UNDEF)
2149 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002150 return cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151}
2152
2153/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2154/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2155bool X86::isPSHUFDMask(SDNode *N) {
2156 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2157
Dan Gohman7dc19012007-08-02 21:17:01 +00002158 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 return false;
2160
2161 // Check if the value doesn't reference the second vector.
2162 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002163 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002164 if (Arg.getOpcode() == ISD::UNDEF) continue;
2165 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002166 if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167 return false;
2168 }
2169
2170 return true;
2171}
2172
2173/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2174/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2175bool X86::isPSHUFHWMask(SDNode *N) {
2176 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2177
2178 if (N->getNumOperands() != 8)
2179 return false;
2180
2181 // Lower quadword copied in order.
2182 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002183 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 if (Arg.getOpcode() == ISD::UNDEF) continue;
2185 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002186 if (cast<ConstantSDNode>(Arg)->getZExtValue() != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 return false;
2188 }
2189
2190 // Upper quadword shuffled.
2191 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002192 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002193 if (Arg.getOpcode() == ISD::UNDEF) continue;
2194 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002195 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002196 if (Val < 4 || Val > 7)
2197 return false;
2198 }
2199
2200 return true;
2201}
2202
2203/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2204/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2205bool X86::isPSHUFLWMask(SDNode *N) {
2206 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2207
2208 if (N->getNumOperands() != 8)
2209 return false;
2210
2211 // Upper quadword copied in order.
2212 for (unsigned i = 4; i != 8; ++i)
2213 if (!isUndefOrEqual(N->getOperand(i), i))
2214 return false;
2215
2216 // Lower quadword shuffled.
2217 for (unsigned i = 0; i != 4; ++i)
2218 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2219 return false;
2220
2221 return true;
2222}
2223
2224/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2225/// specifies a shuffle of elements that is suitable for input to SHUFP*.
djgc2517d32009-01-26 04:35:06 +00002226template<class SDOperand>
2227static bool isSHUFPMask(SDOperand *Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002228 if (NumElems != 2 && NumElems != 4) return false;
2229
2230 unsigned Half = NumElems / 2;
2231 for (unsigned i = 0; i < Half; ++i)
2232 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2233 return false;
2234 for (unsigned i = Half; i < NumElems; ++i)
2235 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2236 return false;
2237
2238 return true;
2239}
2240
2241bool X86::isSHUFPMask(SDNode *N) {
2242 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2243 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2244}
2245
2246/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2247/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2248/// half elements to come from vector 1 (which would equal the dest.) and
2249/// the upper half to come from vector 2.
djgc2517d32009-01-26 04:35:06 +00002250template<class SDOperand>
2251static bool isCommutedSHUFP(SDOperand *Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252 if (NumOps != 2 && NumOps != 4) return false;
2253
2254 unsigned Half = NumOps / 2;
2255 for (unsigned i = 0; i < Half; ++i)
2256 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2257 return false;
2258 for (unsigned i = Half; i < NumOps; ++i)
2259 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2260 return false;
2261 return true;
2262}
2263
2264static bool isCommutedSHUFP(SDNode *N) {
2265 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2266 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2267}
2268
2269/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2270/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2271bool X86::isMOVHLPSMask(SDNode *N) {
2272 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2273
2274 if (N->getNumOperands() != 4)
2275 return false;
2276
2277 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2278 return isUndefOrEqual(N->getOperand(0), 6) &&
2279 isUndefOrEqual(N->getOperand(1), 7) &&
2280 isUndefOrEqual(N->getOperand(2), 2) &&
2281 isUndefOrEqual(N->getOperand(3), 3);
2282}
2283
2284/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2285/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2286/// <2, 3, 2, 3>
2287bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2288 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2289
2290 if (N->getNumOperands() != 4)
2291 return false;
2292
2293 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2294 return isUndefOrEqual(N->getOperand(0), 2) &&
2295 isUndefOrEqual(N->getOperand(1), 3) &&
2296 isUndefOrEqual(N->getOperand(2), 2) &&
2297 isUndefOrEqual(N->getOperand(3), 3);
2298}
2299
2300/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2301/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2302bool X86::isMOVLPMask(SDNode *N) {
2303 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2304
2305 unsigned NumElems = N->getNumOperands();
2306 if (NumElems != 2 && NumElems != 4)
2307 return false;
2308
2309 for (unsigned i = 0; i < NumElems/2; ++i)
2310 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2311 return false;
2312
2313 for (unsigned i = NumElems/2; i < NumElems; ++i)
2314 if (!isUndefOrEqual(N->getOperand(i), i))
2315 return false;
2316
2317 return true;
2318}
2319
2320/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2321/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2322/// and MOVLHPS.
2323bool X86::isMOVHPMask(SDNode *N) {
2324 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2325
2326 unsigned NumElems = N->getNumOperands();
2327 if (NumElems != 2 && NumElems != 4)
2328 return false;
2329
2330 for (unsigned i = 0; i < NumElems/2; ++i)
2331 if (!isUndefOrEqual(N->getOperand(i), i))
2332 return false;
2333
2334 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002335 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002336 if (!isUndefOrEqual(Arg, i + NumElems))
2337 return false;
2338 }
2339
2340 return true;
2341}
2342
2343/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2344/// specifies a shuffle of elements that is suitable for input to UNPCKL.
djgc2517d32009-01-26 04:35:06 +00002345template<class SDOperand>
2346bool static isUNPCKLMask(SDOperand *Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002347 bool V2IsSplat = false) {
2348 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2349 return false;
2350
2351 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002352 SDValue BitI = Elts[i];
2353 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354 if (!isUndefOrEqual(BitI, j))
2355 return false;
2356 if (V2IsSplat) {
Mon P Wang56d91642009-02-04 01:16:59 +00002357 if (!isUndefOrEqual(BitI1, NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002358 return false;
2359 } else {
2360 if (!isUndefOrEqual(BitI1, j + NumElts))
2361 return false;
2362 }
2363 }
2364
2365 return true;
2366}
2367
2368bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2369 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2370 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2371}
2372
2373/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2374/// specifies a shuffle of elements that is suitable for input to UNPCKH.
djgc2517d32009-01-26 04:35:06 +00002375template<class SDOperand>
2376bool static isUNPCKHMask(SDOperand *Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002377 bool V2IsSplat = false) {
2378 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2379 return false;
2380
2381 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002382 SDValue BitI = Elts[i];
2383 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002384 if (!isUndefOrEqual(BitI, j + NumElts/2))
2385 return false;
2386 if (V2IsSplat) {
2387 if (isUndefOrEqual(BitI1, NumElts))
2388 return false;
2389 } else {
2390 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2391 return false;
2392 }
2393 }
2394
2395 return true;
2396}
2397
2398bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2399 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2400 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2401}
2402
2403/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2404/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2405/// <0, 0, 1, 1>
2406bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2407 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2408
2409 unsigned NumElems = N->getNumOperands();
2410 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2411 return false;
2412
2413 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002414 SDValue BitI = N->getOperand(i);
2415 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002416
2417 if (!isUndefOrEqual(BitI, j))
2418 return false;
2419 if (!isUndefOrEqual(BitI1, j))
2420 return false;
2421 }
2422
2423 return true;
2424}
2425
2426/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2427/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2428/// <2, 2, 3, 3>
2429bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2430 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2431
2432 unsigned NumElems = N->getNumOperands();
2433 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2434 return false;
2435
2436 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002437 SDValue BitI = N->getOperand(i);
2438 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002439
2440 if (!isUndefOrEqual(BitI, j))
2441 return false;
2442 if (!isUndefOrEqual(BitI1, j))
2443 return false;
2444 }
2445
2446 return true;
2447}
2448
2449/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2450/// specifies a shuffle of elements that is suitable for input to MOVSS,
2451/// MOVSD, and MOVD, i.e. setting the lowest element.
djgc2517d32009-01-26 04:35:06 +00002452template<class SDOperand>
2453static bool isMOVLMask(SDOperand *Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002454 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002455 return false;
2456
2457 if (!isUndefOrEqual(Elts[0], NumElts))
2458 return false;
2459
2460 for (unsigned i = 1; i < NumElts; ++i) {
2461 if (!isUndefOrEqual(Elts[i], i))
2462 return false;
2463 }
2464
2465 return true;
2466}
2467
2468bool X86::isMOVLMask(SDNode *N) {
2469 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2470 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2471}
2472
2473/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2474/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2475/// element of vector 2 and the other elements to come from vector 1 in order.
djgc2517d32009-01-26 04:35:06 +00002476template<class SDOperand>
2477static bool isCommutedMOVL(SDOperand *Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002478 bool V2IsSplat = false,
2479 bool V2IsUndef = false) {
2480 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2481 return false;
2482
2483 if (!isUndefOrEqual(Ops[0], 0))
2484 return false;
2485
2486 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002487 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002488 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2489 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2490 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2491 return false;
2492 }
2493
2494 return true;
2495}
2496
2497static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2498 bool V2IsUndef = false) {
2499 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2500 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2501 V2IsSplat, V2IsUndef);
2502}
2503
2504/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2505/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2506bool X86::isMOVSHDUPMask(SDNode *N) {
2507 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2508
2509 if (N->getNumOperands() != 4)
2510 return false;
2511
2512 // Expect 1, 1, 3, 3
2513 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002514 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002515 if (Arg.getOpcode() == ISD::UNDEF) continue;
2516 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002517 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002518 if (Val != 1) return false;
2519 }
2520
2521 bool HasHi = false;
2522 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002523 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002524 if (Arg.getOpcode() == ISD::UNDEF) continue;
2525 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002526 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002527 if (Val != 3) return false;
2528 HasHi = true;
2529 }
2530
2531 // Don't use movshdup if it can be done with a shufps.
2532 return HasHi;
2533}
2534
2535/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2536/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2537bool X86::isMOVSLDUPMask(SDNode *N) {
2538 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2539
2540 if (N->getNumOperands() != 4)
2541 return false;
2542
2543 // Expect 0, 0, 2, 2
2544 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002545 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 if (Arg.getOpcode() == ISD::UNDEF) continue;
2547 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002548 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002549 if (Val != 0) return false;
2550 }
2551
2552 bool HasHi = false;
2553 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002554 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002555 if (Arg.getOpcode() == ISD::UNDEF) continue;
2556 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002557 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002558 if (Val != 2) return false;
2559 HasHi = true;
2560 }
2561
2562 // Don't use movshdup if it can be done with a shufps.
2563 return HasHi;
2564}
2565
2566/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2567/// specifies a identity operation on the LHS or RHS.
2568static bool isIdentityMask(SDNode *N, bool RHS = false) {
2569 unsigned NumElems = N->getNumOperands();
2570 for (unsigned i = 0; i < NumElems; ++i)
2571 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2572 return false;
2573 return true;
2574}
2575
2576/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2577/// a splat of a single element.
2578static bool isSplatMask(SDNode *N) {
2579 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2580
2581 // This is a splat operation if each element of the permute is the same, and
2582 // if the value doesn't reference the second vector.
2583 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002584 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002585 unsigned i = 0;
2586 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002587 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002588 if (isa<ConstantSDNode>(Elt)) {
2589 ElementBase = Elt;
2590 break;
2591 }
2592 }
2593
Gabor Greif1c80d112008-08-28 21:40:38 +00002594 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002595 return false;
2596
2597 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002598 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002599 if (Arg.getOpcode() == ISD::UNDEF) continue;
2600 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2601 if (Arg != ElementBase) return false;
2602 }
2603
2604 // Make sure it is a splat of the first vector operand.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002605 return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002606}
2607
Mon P Wang532c9632008-12-23 04:03:27 +00002608/// getSplatMaskEltNo - Given a splat mask, return the index to the element
2609/// we want to splat.
2610static SDValue getSplatMaskEltNo(SDNode *N) {
2611 assert(isSplatMask(N) && "Not a splat mask");
2612 unsigned NumElems = N->getNumOperands();
2613 SDValue ElementBase;
2614 unsigned i = 0;
2615 for (; i != NumElems; ++i) {
2616 SDValue Elt = N->getOperand(i);
2617 if (isa<ConstantSDNode>(Elt))
2618 return Elt;
2619 }
2620 assert(0 && " No splat value found!");
2621 return SDValue();
2622}
2623
2624
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002625/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2626/// a splat of a single element and it's a 2 or 4 element mask.
2627bool X86::isSplatMask(SDNode *N) {
2628 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2629
2630 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2631 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2632 return false;
2633 return ::isSplatMask(N);
2634}
2635
2636/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2637/// specifies a splat of zero element.
2638bool X86::isSplatLoMask(SDNode *N) {
2639 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2640
2641 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2642 if (!isUndefOrEqual(N->getOperand(i), 0))
2643 return false;
2644 return true;
2645}
2646
Evan Chenga2497eb2008-09-25 20:50:48 +00002647/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2648/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
2649bool X86::isMOVDDUPMask(SDNode *N) {
2650 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2651
2652 unsigned e = N->getNumOperands() / 2;
2653 for (unsigned i = 0; i < e; ++i)
2654 if (!isUndefOrEqual(N->getOperand(i), i))
2655 return false;
2656 for (unsigned i = 0; i < e; ++i)
2657 if (!isUndefOrEqual(N->getOperand(e+i), i))
2658 return false;
2659 return true;
2660}
2661
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002662/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2663/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2664/// instructions.
2665unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2666 unsigned NumOperands = N->getNumOperands();
2667 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2668 unsigned Mask = 0;
2669 for (unsigned i = 0; i < NumOperands; ++i) {
2670 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002671 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002672 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002673 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002674 if (Val >= NumOperands) Val -= NumOperands;
2675 Mask |= Val;
2676 if (i != NumOperands - 1)
2677 Mask <<= Shift;
2678 }
2679
2680 return Mask;
2681}
2682
2683/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2684/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2685/// instructions.
2686unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2687 unsigned Mask = 0;
2688 // 8 nodes, but we only care about the last 4.
2689 for (unsigned i = 7; i >= 4; --i) {
2690 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002691 SDValue Arg = N->getOperand(i);
Mon P Wang56d91642009-02-04 01:16:59 +00002692 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002693 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Mon P Wang56d91642009-02-04 01:16:59 +00002694 Mask |= (Val - 4);
2695 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002696 if (i != 4)
2697 Mask <<= 2;
2698 }
2699
2700 return Mask;
2701}
2702
2703/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2704/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2705/// instructions.
2706unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2707 unsigned Mask = 0;
2708 // 8 nodes, but we only care about the first 4.
2709 for (int i = 3; i >= 0; --i) {
2710 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002711 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002712 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002713 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002714 Mask |= Val;
2715 if (i != 0)
2716 Mask <<= 2;
2717 }
2718
2719 return Mask;
2720}
2721
Chris Lattnere6aa3862007-11-25 00:24:49 +00002722/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002723/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002724static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2725 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002726 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002727 MVT VT = Op.getValueType();
2728 MVT MaskVT = Mask.getValueType();
2729 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002730 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002731 SmallVector<SDValue, 8> MaskVec;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002732 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002733
2734 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002735 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002736 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002737 MaskVec.push_back(DAG.getUNDEF(EltVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002738 continue;
2739 }
2740 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002741 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002742 if (Val < NumElems)
2743 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2744 else
2745 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2746 }
2747
2748 std::swap(V1, V2);
Scott Michel78c70a02009-02-22 23:36:09 +00002749 Mask = DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], NumElems);
Dale Johannesence0805b2009-02-03 19:33:06 +00002750 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002751}
2752
Evan Chenga6769df2007-12-07 21:30:01 +00002753/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2754/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002755static
Dale Johannesence0805b2009-02-03 19:33:06 +00002756SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002757 MVT MaskVT = Mask.getValueType();
2758 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002759 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002760 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002761 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002762 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002763 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002764 MaskVec.push_back(DAG.getUNDEF(EltVT));
Evan Chengfca29242007-12-07 08:07:39 +00002765 continue;
2766 }
2767 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002768 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengfca29242007-12-07 08:07:39 +00002769 if (Val < NumElems)
2770 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2771 else
2772 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2773 }
Scott Michel78c70a02009-02-22 23:36:09 +00002774 return DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], NumElems);
Evan Chengfca29242007-12-07 08:07:39 +00002775}
2776
2777
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002778/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2779/// match movhlps. The lower half elements should come from upper half of
2780/// V1 (and in order), and the upper half elements should come from the upper
2781/// half of V2 (and in order).
2782static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2783 unsigned NumElems = Mask->getNumOperands();
2784 if (NumElems != 4)
2785 return false;
2786 for (unsigned i = 0, e = 2; i != e; ++i)
2787 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2788 return false;
2789 for (unsigned i = 2; i != 4; ++i)
2790 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2791 return false;
2792 return true;
2793}
2794
2795/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002796/// is promoted to a vector. It also returns the LoadSDNode by reference if
2797/// required.
2798static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00002799 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2800 return false;
2801 N = N->getOperand(0).getNode();
2802 if (!ISD::isNON_EXTLoad(N))
2803 return false;
2804 if (LD)
2805 *LD = cast<LoadSDNode>(N);
2806 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002807}
2808
2809/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2810/// match movlp{s|d}. The lower half elements should come from lower half of
2811/// V1 (and in order), and the upper half elements should come from the upper
2812/// half of V2 (and in order). And since V1 will become the source of the
2813/// MOVLP, it must be either a vector load or a scalar load to vector.
2814static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2815 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2816 return false;
2817 // Is V2 is a vector load, don't do this transformation. We will try to use
2818 // load folding shufps op.
2819 if (ISD::isNON_EXTLoad(V2))
2820 return false;
2821
2822 unsigned NumElems = Mask->getNumOperands();
2823 if (NumElems != 2 && NumElems != 4)
2824 return false;
2825 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2826 if (!isUndefOrEqual(Mask->getOperand(i), i))
2827 return false;
2828 for (unsigned i = NumElems/2; i != NumElems; ++i)
2829 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2830 return false;
2831 return true;
2832}
2833
2834/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2835/// all the same.
2836static bool isSplatVector(SDNode *N) {
2837 if (N->getOpcode() != ISD::BUILD_VECTOR)
2838 return false;
2839
Dan Gohman8181bd12008-07-27 21:46:04 +00002840 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002841 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2842 if (N->getOperand(i) != SplatValue)
2843 return false;
2844 return true;
2845}
2846
2847/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2848/// to an undef.
2849static bool isUndefShuffle(SDNode *N) {
2850 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2851 return false;
2852
Dan Gohman8181bd12008-07-27 21:46:04 +00002853 SDValue V1 = N->getOperand(0);
2854 SDValue V2 = N->getOperand(1);
2855 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856 unsigned NumElems = Mask.getNumOperands();
2857 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002858 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002859 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002860 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002861 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2862 return false;
2863 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2864 return false;
2865 }
2866 }
2867 return true;
2868}
2869
2870/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2871/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002872static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002873 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002874 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002875 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002876 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002877}
2878
2879/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2880/// to an zero vector.
2881static bool isZeroShuffle(SDNode *N) {
2882 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2883 return false;
2884
Dan Gohman8181bd12008-07-27 21:46:04 +00002885 SDValue V1 = N->getOperand(0);
2886 SDValue V2 = N->getOperand(1);
2887 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888 unsigned NumElems = Mask.getNumOperands();
2889 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002890 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002891 if (Arg.getOpcode() == ISD::UNDEF)
2892 continue;
Scott Michel91099d62009-02-17 22:15:04 +00002893
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002894 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002895 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002896 unsigned Opc = V1.getNode()->getOpcode();
2897 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002898 continue;
2899 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002900 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002901 return false;
2902 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002903 unsigned Opc = V2.getNode()->getOpcode();
2904 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002905 continue;
2906 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002907 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002908 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002909 }
2910 }
2911 return true;
2912}
2913
2914/// getZeroVector - Returns a vector of specified type with all zero elements.
2915///
Dale Johannesence0805b2009-02-03 19:33:06 +00002916static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2917 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002918 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00002919
Chris Lattnere6aa3862007-11-25 00:24:49 +00002920 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2921 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002922 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002923 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002924 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Scott Michel78c70a02009-02-22 23:36:09 +00002925 Vec = DAG.getBUILD_VECTOR(MVT::v2i32, dl, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002926 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002927 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Scott Michel78c70a02009-02-22 23:36:09 +00002928 Vec = DAG.getBUILD_VECTOR(MVT::v4i32, dl, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002929 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002930 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Scott Michel78c70a02009-02-22 23:36:09 +00002931 Vec = DAG.getBUILD_VECTOR(MVT::v4f32, dl, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002932 }
Dale Johannesence0805b2009-02-03 19:33:06 +00002933 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002934}
2935
Chris Lattnere6aa3862007-11-25 00:24:49 +00002936/// getOnesVector - Returns a vector of specified type with all bits set.
2937///
Dale Johannesence0805b2009-02-03 19:33:06 +00002938static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002939 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00002940
Chris Lattnere6aa3862007-11-25 00:24:49 +00002941 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2942 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002943 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2944 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002945 if (VT.getSizeInBits() == 64) // MMX
Scott Michel78c70a02009-02-22 23:36:09 +00002946 Vec = DAG.getBUILD_VECTOR(MVT::v2i32, dl, Cst, Cst);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002947 else // SSE
Scott Michel78c70a02009-02-22 23:36:09 +00002948 Vec = DAG.getBUILD_VECTOR(MVT::v4i32, dl, Cst, Cst, Cst, Cst);
Dale Johannesence0805b2009-02-03 19:33:06 +00002949 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002950}
2951
2952
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002953/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2954/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002955static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2957
2958 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002959 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002960 unsigned NumElems = Mask.getNumOperands();
2961 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002962 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002963 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002964 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002965 if (Val > NumElems) {
2966 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2967 Changed = true;
2968 }
2969 }
2970 MaskVec.push_back(Arg);
2971 }
2972
2973 if (Changed)
Scott Michel78c70a02009-02-22 23:36:09 +00002974 Mask = DAG.getBUILD_VECTOR(Mask.getValueType(), Mask.getDebugLoc(),
2975 &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002976 return Mask;
2977}
2978
2979/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2980/// operation of specified width.
Dale Johannesence0805b2009-02-03 19:33:06 +00002981static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002982 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2983 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984
Dan Gohman8181bd12008-07-27 21:46:04 +00002985 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002986 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2987 for (unsigned i = 1; i != NumElems; ++i)
2988 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Scott Michel78c70a02009-02-22 23:36:09 +00002989 return DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990}
2991
2992/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2993/// of specified width.
Scott Michel91099d62009-02-17 22:15:04 +00002994static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00002995 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002996 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2997 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002998 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002999 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
3000 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3001 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
3002 }
Scott Michel78c70a02009-02-22 23:36:09 +00003003 return DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003004}
3005
3006/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
3007/// of specified width.
Dale Johannesence0805b2009-02-03 19:33:06 +00003008static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG,
3009 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003010 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3011 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003012 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00003013 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003014 for (unsigned i = 0; i != Half; ++i) {
3015 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
3016 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
3017 }
Scott Michel78c70a02009-02-22 23:36:09 +00003018 return DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019}
3020
Chris Lattner2d91b962008-03-09 01:05:04 +00003021/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
3022/// element #0 of a vector with the specified index, leaving the rest of the
3023/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00003024static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Dale Johannesence0805b2009-02-03 19:33:06 +00003025 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003026 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3027 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003028 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00003029 // Element #0 of the result gets the elt we are replacing.
3030 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
3031 for (unsigned i = 1; i != NumElems; ++i)
3032 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
Scott Michel78c70a02009-02-22 23:36:09 +00003033 return DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Chris Lattner2d91b962008-03-09 01:05:04 +00003034}
3035
Evan Chengbf8b2c52008-04-05 00:30:36 +00003036/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00003037static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003038 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
3039 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00003040 if (PVT == VT)
3041 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00003042 SDValue V1 = Op.getOperand(0);
3043 SDValue Mask = Op.getOperand(2);
Mon P Wang532c9632008-12-23 04:03:27 +00003044 unsigned MaskNumElems = Mask.getNumOperands();
3045 unsigned NumElems = MaskNumElems;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003046 DebugLoc dl = Op.getDebugLoc();
Evan Chengbf8b2c52008-04-05 00:30:36 +00003047 // Special handling of v4f32 -> v4i32.
3048 if (VT != MVT::v4f32) {
Mon P Wang532c9632008-12-23 04:03:27 +00003049 // Find which element we want to splat.
3050 SDNode* EltNoNode = getSplatMaskEltNo(Mask.getNode()).getNode();
3051 unsigned EltNo = cast<ConstantSDNode>(EltNoNode)->getZExtValue();
3052 // unpack elements to the correct location
Evan Chengbf8b2c52008-04-05 00:30:36 +00003053 while (NumElems > 4) {
Mon P Wang532c9632008-12-23 04:03:27 +00003054 if (EltNo < NumElems/2) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003055 Mask = getUnpacklMask(MaskNumElems, DAG, dl);
Mon P Wang532c9632008-12-23 04:03:27 +00003056 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00003057 Mask = getUnpackhMask(MaskNumElems, DAG, dl);
Mon P Wang532c9632008-12-23 04:03:27 +00003058 EltNo -= NumElems/2;
3059 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003060 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1, Mask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00003061 NumElems >>= 1;
3062 }
Mon P Wang532c9632008-12-23 04:03:27 +00003063 SDValue Cst = DAG.getConstant(EltNo, MVT::i32);
Scott Michel78c70a02009-02-22 23:36:09 +00003064 Mask = DAG.getBUILD_VECTOR(MVT::v4i32, dl, Cst, Cst, Cst, Cst);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003065 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003066
Dale Johannesence0805b2009-02-03 19:33:06 +00003067 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3068 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003069 DAG.getUNDEF(PVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003070 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003071}
3072
Evan Chenga2497eb2008-09-25 20:50:48 +00003073/// isVectorLoad - Returns true if the node is a vector load, a scalar
3074/// load that's promoted to vector, or a load bitcasted.
3075static bool isVectorLoad(SDValue Op) {
3076 assert(Op.getValueType().isVector() && "Expected a vector type");
3077 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR ||
3078 Op.getOpcode() == ISD::BIT_CONVERT) {
3079 return isa<LoadSDNode>(Op.getOperand(0));
3080 }
3081 return isa<LoadSDNode>(Op);
3082}
3083
3084
3085/// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64.
3086///
3087static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask,
3088 SelectionDAG &DAG, bool HasSSE3) {
3089 // If we have sse3 and shuffle has more than one use or input is a load, then
3090 // use movddup. Otherwise, use movlhps.
3091 bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1));
3092 MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32;
3093 MVT VT = Op.getValueType();
3094 if (VT == PVT)
3095 return Op;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003096 DebugLoc dl = Op.getDebugLoc();
Evan Chenga2497eb2008-09-25 20:50:48 +00003097 unsigned NumElems = PVT.getVectorNumElements();
3098 if (NumElems == 2) {
3099 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Scott Michel78c70a02009-02-22 23:36:09 +00003100 Mask = DAG.getBUILD_VECTOR(MVT::v2i32, dl, Cst, Cst);
Evan Chenga2497eb2008-09-25 20:50:48 +00003101 } else {
3102 assert(NumElems == 4);
3103 SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32);
3104 SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32);
Scott Michel78c70a02009-02-22 23:36:09 +00003105 Mask = DAG.getBUILD_VECTOR(MVT::v4i32, dl, Cst0, Cst1, Cst0, Cst1);
Evan Chenga2497eb2008-09-25 20:50:48 +00003106 }
3107
Dale Johannesence0805b2009-02-03 19:33:06 +00003108 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3109 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003110 DAG.getUNDEF(PVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003111 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle);
Evan Chenga2497eb2008-09-25 20:50:48 +00003112}
3113
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003114/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003115/// vector of zero or undef vector. This produces a shuffle where the low
3116/// element of V2 is swizzled into the zero/undef vector, landing at element
3117/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003118static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003119 bool isZero, bool HasSSE2,
3120 SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003121 DebugLoc dl = V2.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003122 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003123 SDValue V1 = isZero
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003124 ? getZeroVector(VT, HasSSE2, DAG, dl) : DAG.getUNDEF(VT);
Duncan Sands92c43912008-06-06 12:08:01 +00003125 unsigned NumElems = V2.getValueType().getVectorNumElements();
3126 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3127 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003128 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003129 for (unsigned i = 0; i != NumElems; ++i)
3130 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
3131 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
3132 else
3133 MaskVec.push_back(DAG.getConstant(i, EVT));
Scott Michel78c70a02009-02-22 23:36:09 +00003134 SDValue Mask = DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003135 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003136}
3137
Evan Chengdea99362008-05-29 08:22:04 +00003138/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3139/// a shuffle that is zero.
3140static
Dan Gohman8181bd12008-07-27 21:46:04 +00003141unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00003142 unsigned NumElems, bool Low,
3143 SelectionDAG &DAG) {
3144 unsigned NumZeros = 0;
3145 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003146 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003147 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00003148 if (Idx.getOpcode() == ISD::UNDEF) {
3149 ++NumZeros;
3150 continue;
3151 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003152 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
3153 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003154 ++NumZeros;
3155 else
3156 break;
3157 }
3158 return NumZeros;
3159}
3160
3161/// isVectorShift - Returns true if the shuffle can be implemented as a
3162/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003163static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3164 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003165 unsigned NumElems = Mask.getNumOperands();
3166
3167 isLeft = true;
3168 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3169 if (!NumZeros) {
3170 isLeft = false;
3171 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3172 if (!NumZeros)
3173 return false;
3174 }
3175
3176 bool SeenV1 = false;
3177 bool SeenV2 = false;
3178 for (unsigned i = NumZeros; i < NumElems; ++i) {
3179 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003180 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003181 if (Idx.getOpcode() == ISD::UNDEF)
3182 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003183 unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue();
Evan Chengdea99362008-05-29 08:22:04 +00003184 if (Index < NumElems)
3185 SeenV1 = true;
3186 else {
3187 Index -= NumElems;
3188 SeenV2 = true;
3189 }
3190 if (Index != Val)
3191 return false;
3192 }
3193 if (SeenV1 && SeenV2)
3194 return false;
3195
3196 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3197 ShAmt = NumZeros;
3198 return true;
3199}
3200
3201
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003202/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3203///
Dan Gohman8181bd12008-07-27 21:46:04 +00003204static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003205 unsigned NumNonZero, unsigned NumZero,
3206 SelectionDAG &DAG, TargetLowering &TLI) {
3207 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003208 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003209
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003210 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003211 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003212 bool First = true;
3213 for (unsigned i = 0; i < 16; ++i) {
3214 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3215 if (ThisIsNonZero && First) {
3216 if (NumZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003217 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003218 else
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003219 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003220 First = false;
3221 }
3222
3223 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003224 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003225 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3226 if (LastIsNonZero) {
Scott Michel91099d62009-02-17 22:15:04 +00003227 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003228 MVT::i16, Op.getOperand(i-1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003229 }
3230 if (ThisIsNonZero) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003231 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3232 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003233 ThisElt, DAG.getConstant(8, MVT::i8));
3234 if (LastIsNonZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003235 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003236 } else
3237 ThisElt = LastElt;
3238
Gabor Greif1c80d112008-08-28 21:40:38 +00003239 if (ThisElt.getNode())
Dale Johannesence0805b2009-02-03 19:33:06 +00003240 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003241 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003242 }
3243 }
3244
Dale Johannesence0805b2009-02-03 19:33:06 +00003245 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003246}
3247
3248/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3249///
Dan Gohman8181bd12008-07-27 21:46:04 +00003250static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003251 unsigned NumNonZero, unsigned NumZero,
3252 SelectionDAG &DAG, TargetLowering &TLI) {
3253 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003254 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003255
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003256 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003257 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003258 bool First = true;
3259 for (unsigned i = 0; i < 8; ++i) {
3260 bool isNonZero = (NonZeros & (1 << i)) != 0;
3261 if (isNonZero) {
3262 if (First) {
3263 if (NumZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003264 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003265 else
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003266 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003267 First = false;
3268 }
Scott Michel91099d62009-02-17 22:15:04 +00003269 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003270 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003271 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272 }
3273 }
3274
3275 return V;
3276}
3277
Evan Chengdea99362008-05-29 08:22:04 +00003278/// getVShift - Return a vector logical shift node.
3279///
Dan Gohman8181bd12008-07-27 21:46:04 +00003280static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003281 unsigned NumBits, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003282 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003283 bool isMMX = VT.getSizeInBits() == 64;
3284 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003285 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesence0805b2009-02-03 19:33:06 +00003286 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3287 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3288 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003289 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003290}
3291
Dan Gohman8181bd12008-07-27 21:46:04 +00003292SDValue
3293X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003294 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere6aa3862007-11-25 00:24:49 +00003295 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003296 if (ISD::isBuildVectorAllZeros(Op.getNode())
3297 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003298 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3299 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3300 // eliminated on x86-32 hosts.
3301 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3302 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003303
Gabor Greif1c80d112008-08-28 21:40:38 +00003304 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00003305 return getOnesVector(Op.getValueType(), DAG, dl);
3306 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003307 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003308
Duncan Sands92c43912008-06-06 12:08:01 +00003309 MVT VT = Op.getValueType();
3310 MVT EVT = VT.getVectorElementType();
3311 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003312
3313 unsigned NumElems = Op.getNumOperands();
3314 unsigned NumZero = 0;
3315 unsigned NumNonZero = 0;
3316 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003317 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003318 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003319 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003320 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003321 if (Elt.getOpcode() == ISD::UNDEF)
3322 continue;
3323 Values.insert(Elt);
3324 if (Elt.getOpcode() != ISD::Constant &&
3325 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003326 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003327 if (isZeroNode(Elt))
3328 NumZero++;
3329 else {
3330 NonZeros |= (1 << i);
3331 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003332 }
3333 }
3334
3335 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003336 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003337 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003338 }
3339
Chris Lattner66a4dda2008-03-09 05:42:06 +00003340 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003341 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003342 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003343 SDValue Item = Op.getOperand(Idx);
Scott Michel91099d62009-02-17 22:15:04 +00003344
Chris Lattner2d91b962008-03-09 01:05:04 +00003345 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3346 // the value are obviously zero, truncate the value to i32 and do the
3347 // insertion that way. Only do this if the value is non-constant or if the
3348 // value is a constant being inserted into element 0. It is cheaper to do
3349 // a constant pool load than it is to do a movd + shuffle.
3350 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3351 (!IsAllConstants || Idx == 0)) {
3352 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3353 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003354 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3355 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michel91099d62009-02-17 22:15:04 +00003356
Chris Lattner2d91b962008-03-09 01:05:04 +00003357 // Truncate the value (which may itself be a constant) to i32, and
3358 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesence0805b2009-02-03 19:33:06 +00003359 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3360 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003361 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3362 Subtarget->hasSSE2(), DAG);
Scott Michel91099d62009-02-17 22:15:04 +00003363
Chris Lattner2d91b962008-03-09 01:05:04 +00003364 // Now we have our 32-bit value zero extended in the low element of
3365 // a vector. If Idx != 0, swizzle it into place.
3366 if (Idx != 0) {
Scott Michel91099d62009-02-17 22:15:04 +00003367 SDValue Ops[] = {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003368 Item, DAG.getUNDEF(Item.getValueType()),
Dale Johannesence0805b2009-02-03 19:33:06 +00003369 getSwapEltZeroMask(VecElts, Idx, DAG, dl)
Chris Lattner2d91b962008-03-09 01:05:04 +00003370 };
Dale Johannesence0805b2009-02-03 19:33:06 +00003371 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VecVT, Ops, 3);
Chris Lattner2d91b962008-03-09 01:05:04 +00003372 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003373 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner2d91b962008-03-09 01:05:04 +00003374 }
3375 }
Scott Michel91099d62009-02-17 22:15:04 +00003376
Chris Lattnerac914892008-03-08 22:59:52 +00003377 // If we have a constant or non-constant insertion into the low element of
3378 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3379 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3380 // depending on what the source datatype is. Because we can only get here
3381 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3382 if (Idx == 0 &&
3383 // Don't do this for i64 values on x86-32.
3384 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003385 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003386 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003387 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3388 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003389 }
Evan Chengdea99362008-05-29 08:22:04 +00003390
3391 // Is it a vector logical left shift?
3392 if (NumElems == 2 && Idx == 1 &&
3393 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003394 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003395 return getVShift(true, VT,
Scott Michel91099d62009-02-17 22:15:04 +00003396 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00003397 VT, Op.getOperand(1)),
Dale Johannesence0805b2009-02-03 19:33:06 +00003398 NumBits/2, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00003399 }
Scott Michel91099d62009-02-17 22:15:04 +00003400
Chris Lattner92bdcb52008-03-08 22:48:29 +00003401 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003402 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003403
Chris Lattnerac914892008-03-08 22:59:52 +00003404 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3405 // is a non-constant being inserted into an element other than the low one,
3406 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3407 // movd/movss) to move this into the low element, then shuffle it into
3408 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003409 if (EVTBits == 32) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003410 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michel91099d62009-02-17 22:15:04 +00003411
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003412 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003413 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3414 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003415 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3416 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003417 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003418 for (unsigned i = 0; i < NumElems; i++)
3419 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Scott Michel78c70a02009-02-22 23:36:09 +00003420 SDValue Mask = DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003421 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, Item,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003422 DAG.getUNDEF(VT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003423 }
3424 }
3425
Chris Lattner66a4dda2008-03-09 05:42:06 +00003426 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3427 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003428 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00003429
Dan Gohman21463242007-07-24 22:55:08 +00003430 // A vector full of immediates; various special cases are already
3431 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003432 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003433 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003434
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003435 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003436 if (EVTBits == 64) {
3437 if (NumNonZero == 1) {
3438 // One half is zero or undef.
3439 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesence0805b2009-02-03 19:33:06 +00003440 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003441 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003442 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3443 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003444 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003445 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003446 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003447
3448 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3449 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003450 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003451 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003452 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003453 }
3454
3455 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003456 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003457 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003458 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003459 }
3460
3461 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003462 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003463 V.resize(NumElems);
3464 if (NumElems == 4 && NumZero > 0) {
3465 for (unsigned i = 0; i < 4; ++i) {
3466 bool isZero = !(NonZeros & (1 << i));
3467 if (isZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003468 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003469 else
Dale Johannesence0805b2009-02-03 19:33:06 +00003470 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003471 }
3472
3473 for (unsigned i = 0; i < 2; ++i) {
3474 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3475 default: break;
3476 case 0:
3477 V[i] = V[i*2]; // Must be a zero vector.
3478 break;
3479 case 1:
Dale Johannesence0805b2009-02-03 19:33:06 +00003480 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2+1], V[i*2],
3481 getMOVLMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003482 break;
3483 case 2:
Dale Johannesence0805b2009-02-03 19:33:06 +00003484 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1],
3485 getMOVLMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003486 break;
3487 case 3:
Dale Johannesence0805b2009-02-03 19:33:06 +00003488 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1],
3489 getUnpacklMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003490 break;
3491 }
3492 }
3493
Duncan Sands92c43912008-06-06 12:08:01 +00003494 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3495 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003496 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003497 bool Reverse = (NonZeros & 0x3) == 2;
3498 for (unsigned i = 0; i < 2; ++i)
3499 if (Reverse)
3500 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3501 else
3502 MaskVec.push_back(DAG.getConstant(i, EVT));
3503 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3504 for (unsigned i = 0; i < 2; ++i)
3505 if (Reverse)
3506 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3507 else
3508 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Scott Michel78c70a02009-02-22 23:36:09 +00003509 SDValue ShufMask = DAG.getBUILD_VECTOR(MaskVT, dl,
3510 &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003511 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[0], V[1], ShufMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003512 }
3513
3514 if (Values.size() > 2) {
3515 // Expand into a number of unpckl*.
3516 // e.g. for v4f32
3517 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3518 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3519 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dale Johannesence0805b2009-02-03 19:33:06 +00003520 SDValue UnpckMask = getUnpacklMask(NumElems, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003521 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00003522 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003523 NumElems >>= 1;
3524 while (NumElems != 0) {
3525 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00003526 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i], V[i + NumElems],
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003527 UnpckMask);
3528 NumElems >>= 1;
3529 }
3530 return V[0];
3531 }
3532
Dan Gohman8181bd12008-07-27 21:46:04 +00003533 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003534}
3535
Nate Begeman2c87c422009-02-23 08:49:38 +00003536// v8i16 shuffles - Prefer shuffles in the following order:
3537// 1. [all] pshuflw, pshufhw, optional move
3538// 2. [ssse3] 1 x pshufb
3539// 3. [ssse3] 2 x pshufb + 1 x por
3540// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Chengfca29242007-12-07 08:07:39 +00003541static
Dan Gohman8181bd12008-07-27 21:46:04 +00003542SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003543 SDValue PermMask, SelectionDAG &DAG,
Nate Begeman2c87c422009-02-23 08:49:38 +00003544 X86TargetLowering &TLI, DebugLoc dl) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003545 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3546 PermMask.getNode()->op_end());
Nate Begeman2c87c422009-02-23 08:49:38 +00003547 SmallVector<int, 8> MaskVals;
Evan Cheng75184a92007-12-11 01:46:18 +00003548
Nate Begeman2c87c422009-02-23 08:49:38 +00003549 // Determine if more than 1 of the words in each of the low and high quadwords
3550 // of the result come from the same quadword of one of the two inputs. Undef
3551 // mask values count as coming from any quadword, for better codegen.
3552 SmallVector<unsigned, 4> LoQuad(4);
3553 SmallVector<unsigned, 4> HiQuad(4);
3554 BitVector InputQuads(4);
3555 for (unsigned i = 0; i < 8; ++i) {
3556 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Dan Gohman8181bd12008-07-27 21:46:04 +00003557 SDValue Elt = MaskElts[i];
Nate Begeman2c87c422009-02-23 08:49:38 +00003558 int EltIdx = Elt.getOpcode() == ISD::UNDEF ? -1 :
3559 cast<ConstantSDNode>(Elt)->getZExtValue();
3560 MaskVals.push_back(EltIdx);
3561 if (EltIdx < 0) {
3562 ++Quad[0];
3563 ++Quad[1];
3564 ++Quad[2];
3565 ++Quad[3];
Evan Cheng75184a92007-12-11 01:46:18 +00003566 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003567 }
3568 ++Quad[EltIdx / 4];
3569 InputQuads.set(EltIdx / 4);
Evan Cheng75184a92007-12-11 01:46:18 +00003570 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003571
Nate Begeman2c87c422009-02-23 08:49:38 +00003572 int BestLoQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00003573 unsigned MaxQuad = 1;
3574 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003575 if (LoQuad[i] > MaxQuad) {
3576 BestLoQuad = i;
3577 MaxQuad = LoQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003578 }
Evan Chengfca29242007-12-07 08:07:39 +00003579 }
3580
Nate Begeman2c87c422009-02-23 08:49:38 +00003581 int BestHiQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00003582 MaxQuad = 1;
3583 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003584 if (HiQuad[i] > MaxQuad) {
3585 BestHiQuad = i;
3586 MaxQuad = HiQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003587 }
3588 }
3589
Nate Begeman2c87c422009-02-23 08:49:38 +00003590 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3591 // of the two input vectors, shuffle them into one input vector so only a
3592 // single pshufb instruction is necessary. If There are more than 2 input
3593 // quads, disable the next transformation since it does not help SSSE3.
3594 bool V1Used = InputQuads[0] || InputQuads[1];
3595 bool V2Used = InputQuads[2] || InputQuads[3];
3596 if (TLI.getSubtarget()->hasSSSE3()) {
3597 if (InputQuads.count() == 2 && V1Used && V2Used) {
3598 BestLoQuad = InputQuads.find_first();
3599 BestHiQuad = InputQuads.find_next(BestLoQuad);
3600 }
3601 if (InputQuads.count() > 2) {
3602 BestLoQuad = -1;
3603 BestHiQuad = -1;
3604 }
3605 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003606
Nate Begeman2c87c422009-02-23 08:49:38 +00003607 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3608 // the shuffle mask. If a quad is scored as -1, that means that it contains
3609 // words from all 4 input quadwords.
3610 SDValue NewV;
3611 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
3612 SmallVector<SDValue,8> MaskV;
3613 MaskV.push_back(DAG.getConstant(BestLoQuad < 0 ? 0 : BestLoQuad, MVT::i64));
3614 MaskV.push_back(DAG.getConstant(BestHiQuad < 0 ? 1 : BestHiQuad, MVT::i64));
3615 SDValue Mask = DAG.getBUILD_VECTOR(MVT::v2i64, dl, &MaskV[0], 2);
3616
Dale Johannesence0805b2009-02-03 19:33:06 +00003617 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64,
Nate Begeman2c87c422009-02-23 08:49:38 +00003618 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3619 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003620 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00003621
Nate Begeman2c87c422009-02-23 08:49:38 +00003622 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3623 // source words for the shuffle, to aid later transformations.
3624 bool AllWordsInNewV = true;
Evan Cheng75184a92007-12-11 01:46:18 +00003625 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003626 int idx = MaskVals[i];
3627 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng75184a92007-12-11 01:46:18 +00003628 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003629 AllWordsInNewV = false;
3630 break;
Evan Cheng75184a92007-12-11 01:46:18 +00003631 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003632
Nate Begeman2c87c422009-02-23 08:49:38 +00003633 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3634 if (AllWordsInNewV) {
3635 for (int i = 0; i != 8; ++i) {
3636 int idx = MaskVals[i];
3637 if (idx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00003638 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003639 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3640 if ((idx != i) && idx < 4)
3641 pshufhw = false;
3642 if ((idx != i) && idx > 3)
3643 pshuflw = false;
Evan Cheng75184a92007-12-11 01:46:18 +00003644 }
Nate Begeman2c87c422009-02-23 08:49:38 +00003645 V1 = NewV;
3646 V2Used = false;
3647 BestLoQuad = 0;
3648 BestHiQuad = 1;
Evan Chengfca29242007-12-07 08:07:39 +00003649 }
Evan Cheng75184a92007-12-11 01:46:18 +00003650
Nate Begeman2c87c422009-02-23 08:49:38 +00003651 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3652 // pshufhw, that's as cheap as it gets. Return the new shuffle.
3653 if (pshufhw || pshuflw) {
3654 MaskV.clear();
3655 for (unsigned i = 0; i != 8; ++i)
3656 MaskV.push_back((MaskVals[i] < 0) ? DAG.getUNDEF(MVT::i16)
3657 : DAG.getConstant(MaskVals[i],
3658 MVT::i16));
3659 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3660 DAG.getUNDEF(MVT::v8i16),
3661 DAG.getBUILD_VECTOR(MVT::v8i16, dl, &MaskV[0], 8));
Evan Cheng75184a92007-12-11 01:46:18 +00003662 }
Evan Cheng75184a92007-12-11 01:46:18 +00003663 }
Nate Begeman2c87c422009-02-23 08:49:38 +00003664
3665 // If we have SSSE3, and all words of the result are from 1 input vector,
3666 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3667 // is present, fall back to case 4.
3668 if (TLI.getSubtarget()->hasSSSE3()) {
3669 SmallVector<SDValue,16> pshufbMask;
3670
3671 // If we have elements from both input vectors, set the high bit of the
3672 // shuffle mask element to zero out elements that come from V2 in the V1
3673 // mask, and elements that come from V1 in the V2 mask, so that the two
3674 // results can be OR'd together.
3675 bool TwoInputs = V1Used && V2Used;
3676 for (unsigned i = 0; i != 8; ++i) {
3677 int EltIdx = MaskVals[i] * 2;
3678 if (TwoInputs && (EltIdx >= 16)) {
3679 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3680 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3681 continue;
3682 }
3683 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3684 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3685 }
3686 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3687 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
3688 DAG.getBUILD_VECTOR(MVT::v16i8, dl, &pshufbMask[0], 16));
3689 if (!TwoInputs)
3690 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3691
3692 // Calculate the shuffle mask for the second input, shuffle it, and
3693 // OR it with the first shuffled input.
3694 pshufbMask.clear();
3695 for (unsigned i = 0; i != 8; ++i) {
3696 int EltIdx = MaskVals[i] * 2;
3697 if (EltIdx < 16) {
3698 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3699 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3700 continue;
3701 }
3702 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3703 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3704 }
3705 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3706 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
3707 DAG.getBUILD_VECTOR(MVT::v16i8, dl, &pshufbMask[0], 16));
3708 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3709 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3710 }
3711
3712 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3713 // and update MaskVals with new element order.
3714 BitVector InOrder(8);
3715 if (BestLoQuad >= 0) {
3716 SmallVector<SDValue, 8> MaskV;
3717 for (int i = 0; i != 4; ++i) {
3718 int idx = MaskVals[i];
3719 if (idx < 0) {
3720 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3721 InOrder.set(i);
3722 } else if ((idx / 4) == BestLoQuad) {
3723 MaskV.push_back(DAG.getConstant(idx & 3, MVT::i16));
3724 InOrder.set(i);
3725 } else {
3726 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3727 }
3728 }
3729 for (unsigned i = 4; i != 8; ++i)
3730 MaskV.push_back(DAG.getConstant(i, MVT::i16));
3731 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3732 DAG.getUNDEF(MVT::v8i16),
3733 DAG.getBUILD_VECTOR(MVT::v8i16, dl, &MaskV[0], 8));
3734 }
3735
3736 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3737 // and update MaskVals with the new element order.
3738 if (BestHiQuad >= 0) {
3739 SmallVector<SDValue, 8> MaskV;
3740 for (unsigned i = 0; i != 4; ++i)
3741 MaskV.push_back(DAG.getConstant(i, MVT::i16));
3742 for (unsigned i = 4; i != 8; ++i) {
3743 int idx = MaskVals[i];
3744 if (idx < 0) {
3745 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3746 InOrder.set(i);
3747 } else if ((idx / 4) == BestHiQuad) {
3748 MaskV.push_back(DAG.getConstant((idx & 3) + 4, MVT::i16));
3749 InOrder.set(i);
3750 } else {
3751 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3752 }
3753 }
3754 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3755 DAG.getUNDEF(MVT::v8i16),
3756 DAG.getBUILD_VECTOR(MVT::v8i16, dl, &MaskV[0], 8));
3757 }
3758
3759 // In case BestHi & BestLo were both -1, which means each quadword has a word
3760 // from each of the four input quadwords, calculate the InOrder bitvector now
3761 // before falling through to the insert/extract cleanup.
3762 if (BestLoQuad == -1 && BestHiQuad == -1) {
3763 NewV = V1;
3764 for (int i = 0; i != 8; ++i)
3765 if (MaskVals[i] < 0 || MaskVals[i] == i)
3766 InOrder.set(i);
3767 }
3768
3769 // The other elements are put in the right place using pextrw and pinsrw.
3770 for (unsigned i = 0; i != 8; ++i) {
3771 if (InOrder[i])
3772 continue;
3773 int EltIdx = MaskVals[i];
3774 if (EltIdx < 0)
3775 continue;
3776 SDValue ExtOp = (EltIdx < 8)
3777 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3778 DAG.getIntPtrConstant(EltIdx))
3779 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3780 DAG.getIntPtrConstant(EltIdx - 8));
3781 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3782 DAG.getIntPtrConstant(i));
3783 }
3784 return NewV;
3785}
3786
3787// v16i8 shuffles - Prefer shuffles in the following order:
3788// 1. [ssse3] 1 x pshufb
3789// 2. [ssse3] 2 x pshufb + 1 x por
3790// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3791static
3792SDValue LowerVECTOR_SHUFFLEv16i8(SDValue V1, SDValue V2,
3793 SDValue PermMask, SelectionDAG &DAG,
3794 X86TargetLowering &TLI, DebugLoc dl) {
3795 SmallVector<SDValue, 16> MaskElts(PermMask.getNode()->op_begin(),
3796 PermMask.getNode()->op_end());
3797 SmallVector<int, 16> MaskVals;
3798
3799 // If we have SSSE3, case 1 is generated when all result bytes come from
3800 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3801 // present, fall back to case 3.
3802 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3803 bool V1Only = true;
3804 bool V2Only = true;
3805 for (unsigned i = 0; i < 16; ++i) {
3806 SDValue Elt = MaskElts[i];
3807 int EltIdx = Elt.getOpcode() == ISD::UNDEF ? -1 :
3808 cast<ConstantSDNode>(Elt)->getZExtValue();
3809 MaskVals.push_back(EltIdx);
3810 if (EltIdx < 0)
3811 continue;
3812 if (EltIdx < 16)
3813 V2Only = false;
3814 else
3815 V1Only = false;
3816 }
3817
3818 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3819 if (TLI.getSubtarget()->hasSSSE3()) {
3820 SmallVector<SDValue,16> pshufbMask;
3821
3822 // If all result elements are from one input vector, then only translate
3823 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3824 //
3825 // Otherwise, we have elements from both input vectors, and must zero out
3826 // elements that come from V2 in the first mask, and V1 in the second mask
3827 // so that we can OR them together.
3828 bool TwoInputs = !(V1Only || V2Only);
3829 for (unsigned i = 0; i != 16; ++i) {
3830 int EltIdx = MaskVals[i];
3831 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3832 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3833 continue;
3834 }
3835 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3836 }
3837 // If all the elements are from V2, assign it to V1 and return after
3838 // building the first pshufb.
3839 if (V2Only)
3840 V1 = V2;
3841 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
3842 DAG.getBUILD_VECTOR(MVT::v16i8, dl, &pshufbMask[0], 16));
3843 if (!TwoInputs)
3844 return V1;
3845
3846 // Calculate the shuffle mask for the second input, shuffle it, and
3847 // OR it with the first shuffled input.
3848 pshufbMask.clear();
3849 for (unsigned i = 0; i != 16; ++i) {
3850 int EltIdx = MaskVals[i];
3851 if (EltIdx < 16) {
3852 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3853 continue;
3854 }
3855 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3856 }
3857 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
3858 DAG.getBUILD_VECTOR(MVT::v16i8, dl, &pshufbMask[0], 16));
3859 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3860 }
3861
3862 // No SSSE3 - Calculate in place words and then fix all out of place words
3863 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3864 // the 16 different words that comprise the two doublequadword input vectors.
3865 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3866 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3867 SDValue NewV = V2Only ? V2 : V1;
3868 for (int i = 0; i != 8; ++i) {
3869 int Elt0 = MaskVals[i*2];
3870 int Elt1 = MaskVals[i*2+1];
3871
3872 // This word of the result is all undef, skip it.
3873 if (Elt0 < 0 && Elt1 < 0)
3874 continue;
3875
3876 // This word of the result is already in the correct place, skip it.
3877 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3878 continue;
3879 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3880 continue;
3881
3882 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3883 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3884 SDValue InsElt;
3885
3886 // If Elt1 is defined, extract it from the appropriate source. If the
3887 // source byte is not also odd, shift the extracted word left 8 bits.
3888 if (Elt1 >= 0) {
3889 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3890 DAG.getIntPtrConstant(Elt1 / 2));
3891 if ((Elt1 & 1) == 0)
3892 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3893 DAG.getConstant(8, TLI.getShiftAmountTy()));
3894 }
3895 // If Elt0 is defined, extract it from the appropriate source. If the
3896 // source byte is not also even, shift the extracted word right 8 bits. If
3897 // Elt1 was also defined, OR the extracted values together before
3898 // inserting them in the result.
3899 if (Elt0 >= 0) {
3900 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3901 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3902 if ((Elt0 & 1) != 0)
3903 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3904 DAG.getConstant(8, TLI.getShiftAmountTy()));
3905 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3906 : InsElt0;
3907 }
3908 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3909 DAG.getIntPtrConstant(i));
3910 }
3911 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00003912}
3913
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003914/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3915/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3916/// done when every pair / quad of shuffle mask elements point to elements in
3917/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003918/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3919static
Dan Gohman8181bd12008-07-27 21:46:04 +00003920SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003921 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003922 SDValue PermMask, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003923 TargetLowering &TLI, DebugLoc dl) {
Evan Cheng75184a92007-12-11 01:46:18 +00003924 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003925 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003926 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003927 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003928 MVT NewVT = MaskVT;
3929 switch (VT.getSimpleVT()) {
3930 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003931 case MVT::v4f32: NewVT = MVT::v2f64; break;
3932 case MVT::v4i32: NewVT = MVT::v2i64; break;
3933 case MVT::v8i16: NewVT = MVT::v4i32; break;
3934 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003935 }
3936
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003937 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003938 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003939 NewVT = MVT::v2i64;
3940 else
3941 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003942 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003943 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003944 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003945 for (unsigned i = 0; i < NumElems; i += Scale) {
3946 unsigned StartIdx = ~0U;
3947 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003948 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003949 if (Elt.getOpcode() == ISD::UNDEF)
3950 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003951 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003952 if (StartIdx == ~0U)
3953 StartIdx = EltIdx - (EltIdx % Scale);
3954 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003955 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003956 }
3957 if (StartIdx == ~0U)
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003958 MaskVec.push_back(DAG.getUNDEF(MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003959 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003960 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003961 }
3962
Dale Johannesence0805b2009-02-03 19:33:06 +00003963 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3964 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
3965 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, NewVT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00003966 DAG.getBUILD_VECTOR(MaskVT, dl, &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003967}
3968
Evan Chenge9b9c672008-05-09 21:53:03 +00003969/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003970///
Dan Gohman8181bd12008-07-27 21:46:04 +00003971static SDValue getVZextMovL(MVT VT, MVT OpVT,
3972 SDValue SrcOp, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003973 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003974 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3975 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003976 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003977 LD = dyn_cast<LoadSDNode>(SrcOp);
3978 if (!LD) {
3979 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3980 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003981 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003982 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3983 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3984 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3985 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3986 // PR2108
3987 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00003988 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3989 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3990 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3991 OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003992 SrcOp.getOperand(0)
3993 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003994 }
3995 }
3996 }
3997
Dale Johannesence0805b2009-02-03 19:33:06 +00003998 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3999 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michel91099d62009-02-17 22:15:04 +00004000 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004001 OpVT, SrcOp)));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004002}
4003
Evan Chengf50554e2008-07-22 21:13:36 +00004004/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4005/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00004006static SDValue
4007LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
Dale Johannesence0805b2009-02-03 19:33:06 +00004008 SDValue PermMask, MVT VT, SelectionDAG &DAG,
4009 DebugLoc dl) {
Evan Chengf50554e2008-07-22 21:13:36 +00004010 MVT MaskVT = PermMask.getValueType();
4011 MVT MaskEVT = MaskVT.getVectorElementType();
4012 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00004013 Locs.resize(4);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004014 SmallVector<SDValue, 8> Mask1(4, DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00004015 unsigned NumHi = 0;
4016 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00004017 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004018 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00004019 if (Elt.getOpcode() == ISD::UNDEF) {
4020 Locs[i] = std::make_pair(-1, -1);
4021 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004022 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00004023 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00004024 if (Val < 4) {
4025 Locs[i] = std::make_pair(0, NumLo);
4026 Mask1[NumLo] = Elt;
4027 NumLo++;
4028 } else {
4029 Locs[i] = std::make_pair(1, NumHi);
4030 if (2+NumHi < 4)
4031 Mask1[2+NumHi] = Elt;
4032 NumHi++;
4033 }
4034 }
4035 }
Evan Cheng3cae0332008-07-23 00:22:17 +00004036
Evan Chengf50554e2008-07-22 21:13:36 +00004037 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00004038 // If no more than two elements come from either vector. This can be
4039 // implemented with two shuffles. First shuffle gather the elements.
4040 // The second shuffle, which takes the first shuffle as both of its
4041 // vector operands, put the elements into the right order.
Dale Johannesence0805b2009-02-03 19:33:06 +00004042 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00004043 DAG.getBUILD_VECTOR(MaskVT, dl, &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00004044
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004045 SmallVector<SDValue, 8> Mask2(4, DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00004046 for (unsigned i = 0; i != 4; ++i) {
4047 if (Locs[i].first == -1)
4048 continue;
4049 else {
4050 unsigned Idx = (i < 2) ? 0 : 4;
4051 Idx += Locs[i].first * 2 + Locs[i].second;
4052 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
4053 }
4054 }
4055
Dale Johannesence0805b2009-02-03 19:33:06 +00004056 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1,
Scott Michel78c70a02009-02-22 23:36:09 +00004057 DAG.getBUILD_VECTOR(MaskVT, dl,
4058 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00004059 } else if (NumLo == 3 || NumHi == 3) {
4060 // Otherwise, we must have three elements from one vector, call it X, and
4061 // one element from the other, call it Y. First, use a shufps to build an
4062 // intermediate vector with the one element from Y and the element from X
4063 // that will be in the same half in the final destination (the indexes don't
4064 // matter). Then, use a shufps to build the final vector, taking the half
4065 // containing the element from Y from the intermediate, and the other half
4066 // from X.
4067 if (NumHi == 3) {
4068 // Normalize it so the 3 elements come from V1.
Dale Johannesence0805b2009-02-03 19:33:06 +00004069 PermMask = CommuteVectorShuffleMask(PermMask, DAG, dl);
Evan Cheng3cae0332008-07-23 00:22:17 +00004070 std::swap(V1, V2);
4071 }
4072
4073 // Find the element from V2.
4074 unsigned HiIndex;
4075 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004076 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00004077 if (Elt.getOpcode() == ISD::UNDEF)
4078 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004079 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng3cae0332008-07-23 00:22:17 +00004080 if (Val >= 4)
4081 break;
4082 }
4083
4084 Mask1[0] = PermMask.getOperand(HiIndex);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004085 Mask1[1] = DAG.getUNDEF(MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004086 Mask1[2] = PermMask.getOperand(HiIndex^1);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004087 Mask1[3] = DAG.getUNDEF(MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004088 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00004089 DAG.getBUILD_VECTOR(MaskVT, dl, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004090
4091 if (HiIndex >= 2) {
4092 Mask1[0] = PermMask.getOperand(0);
4093 Mask1[1] = PermMask.getOperand(1);
4094 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
4095 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004096 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00004097 DAG.getBUILD_VECTOR(MaskVT, dl, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004098 } else {
4099 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
4100 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
4101 Mask1[2] = PermMask.getOperand(2);
4102 Mask1[3] = PermMask.getOperand(3);
4103 if (Mask1[2].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004104 Mask1[2] =
4105 DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4,
4106 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004107 if (Mask1[3].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004108 Mask1[3] =
4109 DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4,
4110 MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004111 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V2, V1,
Scott Michel78c70a02009-02-22 23:36:09 +00004112 DAG.getBUILD_VECTOR(MaskVT, dl, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004113 }
Evan Chengf50554e2008-07-22 21:13:36 +00004114 }
4115
4116 // Break it into (shuffle shuffle_hi, shuffle_lo).
4117 Locs.clear();
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004118 SmallVector<SDValue,8> LoMask(4, DAG.getUNDEF(MaskEVT));
4119 SmallVector<SDValue,8> HiMask(4, DAG.getUNDEF(MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004120 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00004121 unsigned MaskIdx = 0;
4122 unsigned LoIdx = 0;
4123 unsigned HiIdx = 2;
4124 for (unsigned i = 0; i != 4; ++i) {
4125 if (i == 2) {
4126 MaskPtr = &HiMask;
4127 MaskIdx = 1;
4128 LoIdx = 0;
4129 HiIdx = 2;
4130 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004131 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00004132 if (Elt.getOpcode() == ISD::UNDEF) {
4133 Locs[i] = std::make_pair(-1, -1);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004134 } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004135 Locs[i] = std::make_pair(MaskIdx, LoIdx);
4136 (*MaskPtr)[LoIdx] = Elt;
4137 LoIdx++;
4138 } else {
4139 Locs[i] = std::make_pair(MaskIdx, HiIdx);
4140 (*MaskPtr)[HiIdx] = Elt;
4141 HiIdx++;
4142 }
4143 }
4144
Dale Johannesence0805b2009-02-03 19:33:06 +00004145 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00004146 DAG.getBUILD_VECTOR(MaskVT, dl,
Evan Chengf50554e2008-07-22 21:13:36 +00004147 &LoMask[0], LoMask.size()));
Dale Johannesence0805b2009-02-03 19:33:06 +00004148 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Scott Michel78c70a02009-02-22 23:36:09 +00004149 DAG.getBUILD_VECTOR(MaskVT, dl,
Evan Chengf50554e2008-07-22 21:13:36 +00004150 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004151 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00004152 for (unsigned i = 0; i != 4; ++i) {
4153 if (Locs[i].first == -1) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004154 MaskOps.push_back(DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00004155 } else {
4156 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
4157 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
4158 }
4159 }
Dale Johannesence0805b2009-02-03 19:33:06 +00004160 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, LoShuffle, HiShuffle,
Scott Michel78c70a02009-02-22 23:36:09 +00004161 DAG.getBUILD_VECTOR(MaskVT, dl, &MaskOps[0], MaskOps.size()));
Evan Chengf50554e2008-07-22 21:13:36 +00004162}
4163
Dan Gohman8181bd12008-07-27 21:46:04 +00004164SDValue
4165X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
4166 SDValue V1 = Op.getOperand(0);
4167 SDValue V2 = Op.getOperand(1);
4168 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00004169 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004170 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004171 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00004172 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004173 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4174 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
4175 bool V1IsSplat = false;
4176 bool V2IsSplat = false;
4177
Nate Begeman2c87c422009-02-23 08:49:38 +00004178 // FIXME: Check for legal shuffle and return?
4179
Gabor Greif1c80d112008-08-28 21:40:38 +00004180 if (isUndefShuffle(Op.getNode()))
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004181 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004182
Gabor Greif1c80d112008-08-28 21:40:38 +00004183 if (isZeroShuffle(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004184 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004185
Gabor Greif1c80d112008-08-28 21:40:38 +00004186 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004187 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00004188 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004189 return V2;
4190
Evan Chengae6c9212008-09-25 23:35:16 +00004191 // Canonicalize movddup shuffles.
4192 if (V2IsUndef && Subtarget->hasSSE2() &&
Evan Chengbdd9d9f2008-10-06 21:13:08 +00004193 VT.getSizeInBits() == 128 &&
Evan Chengae6c9212008-09-25 23:35:16 +00004194 X86::isMOVDDUPMask(PermMask.getNode()))
4195 return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3());
4196
Gabor Greif1c80d112008-08-28 21:40:38 +00004197 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004198 if (isMMX || NumElems < 4) return Op;
4199 // Promote it to a v4{if}32 splat.
4200 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004201 }
4202
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004203 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4204 // do it!
4205 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004206 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG,
4207 *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004208 if (NewOp.getNode())
Scott Michel91099d62009-02-17 22:15:04 +00004209 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesence0805b2009-02-03 19:33:06 +00004210 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004211 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4212 // FIXME: Figure out a cleaner way to do this.
4213 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004214 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004215 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Dale Johannesence0805b2009-02-03 19:33:06 +00004216 DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004217 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004218 SDValue NewV1 = NewOp.getOperand(0);
4219 SDValue NewV2 = NewOp.getOperand(1);
4220 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00004221 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004222 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Dale Johannesence0805b2009-02-03 19:33:06 +00004223 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget,
4224 dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004225 }
4226 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004227 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004228 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Dale Johannesence0805b2009-02-03 19:33:06 +00004229 DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004230 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004231 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Dale Johannesence0805b2009-02-03 19:33:06 +00004232 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004233 }
4234 }
4235
Evan Chengdea99362008-05-29 08:22:04 +00004236 // Check if this can be converted into a logical shift.
4237 bool isLeft = false;
4238 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004239 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00004240 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
4241 if (isShift && ShVal.hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00004242 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengdea99362008-05-29 08:22:04 +00004243 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00004244 MVT EVT = VT.getVectorElementType();
4245 ShAmt *= EVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004246 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004247 }
4248
Gabor Greif1c80d112008-08-28 21:40:38 +00004249 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004250 if (V1IsUndef)
4251 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004252 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004253 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004254 if (!isMMX)
4255 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004256 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004257
Gabor Greif1c80d112008-08-28 21:40:38 +00004258 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
4259 X86::isMOVSLDUPMask(PermMask.getNode()) ||
4260 X86::isMOVHLPSMask(PermMask.getNode()) ||
4261 X86::isMOVHPMask(PermMask.getNode()) ||
4262 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004263 return Op;
4264
Gabor Greif1c80d112008-08-28 21:40:38 +00004265 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
4266 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004267 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4268
Evan Chengdea99362008-05-29 08:22:04 +00004269 if (isShift) {
4270 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00004271 MVT EVT = VT.getVectorElementType();
4272 ShAmt *= EVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004273 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004274 }
4275
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004276 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004277 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4278 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004279 V1IsSplat = isSplatVector(V1.getNode());
4280 V2IsSplat = isSplatVector(V2.getNode());
Scott Michel91099d62009-02-17 22:15:04 +00004281
Chris Lattnere6aa3862007-11-25 00:24:49 +00004282 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004283 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
4284 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4285 std::swap(V1IsSplat, V2IsSplat);
4286 std::swap(V1IsUndef, V2IsUndef);
4287 Commuted = true;
4288 }
4289
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004290 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00004291 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004292 if (V2IsUndef) return V1;
4293 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4294 if (V2IsSplat) {
4295 // V2 is a splat, so the mask may be malformed. That is, it may point
4296 // to any V2 element. The instruction selectior won't like this. Get
4297 // a corrected mask and commute to form a proper MOVS{S|D}.
Dale Johannesence0805b2009-02-03 19:33:06 +00004298 SDValue NewMask = getMOVLMask(NumElems, DAG, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004299 if (NewMask.getNode() != PermMask.getNode())
Dale Johannesence0805b2009-02-03 19:33:06 +00004300 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004301 }
4302 return Op;
4303 }
4304
Gabor Greif1c80d112008-08-28 21:40:38 +00004305 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4306 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4307 X86::isUNPCKLMask(PermMask.getNode()) ||
4308 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004309 return Op;
4310
4311 if (V2IsSplat) {
4312 // Normalize mask so all entries that point to V2 points to its first
4313 // element then try to match unpck{h|l} again. If match, return a
4314 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004315 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004316 if (NewMask.getNode() != PermMask.getNode()) {
Mon P Wang56d91642009-02-04 01:16:59 +00004317 if (X86::isUNPCKLMask(NewMask.getNode(), true)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004318 SDValue NewMask = getUnpacklMask(NumElems, DAG, dl);
4319 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Mon P Wang56d91642009-02-04 01:16:59 +00004320 } else if (X86::isUNPCKHMask(NewMask.getNode(), true)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004321 SDValue NewMask = getUnpackhMask(NumElems, DAG, dl);
4322 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004323 }
4324 }
4325 }
4326
4327 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004328 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004329 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4330
4331 if (Commuted) {
4332 // Commute is back and try unpck* again.
4333 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004334 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4335 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4336 X86::isUNPCKLMask(PermMask.getNode()) ||
4337 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004338 return Op;
4339 }
4340
Nate Begeman2c87c422009-02-23 08:49:38 +00004341 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Evan Chengbf8b2c52008-04-05 00:30:36 +00004342 // Try PSHUF* first, then SHUFP*.
4343 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4344 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004345 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004346 if (V2.getOpcode() != ISD::UNDEF)
Dale Johannesence0805b2009-02-03 19:33:06 +00004347 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004348 DAG.getUNDEF(VT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004349 return Op;
4350 }
4351
4352 if (!isMMX) {
4353 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004354 (X86::isPSHUFDMask(PermMask.getNode()) ||
4355 X86::isPSHUFHWMask(PermMask.getNode()) ||
4356 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004357 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004358 if (VT == MVT::v4f32) {
4359 RVT = MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00004360 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT,
4361 DAG.getNode(ISD::BIT_CONVERT, dl, RVT, V1),
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004362 DAG.getUNDEF(RVT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004363 } else if (V2.getOpcode() != ISD::UNDEF)
Dale Johannesence0805b2009-02-03 19:33:06 +00004364 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004365 DAG.getUNDEF(RVT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004366 if (RVT != VT)
Dale Johannesence0805b2009-02-03 19:33:06 +00004367 Op = DAG.getNode(ISD::BIT_CONVERT, dl, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004368 return Op;
4369 }
4370
Evan Chengbf8b2c52008-04-05 00:30:36 +00004371 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004372 if (X86::isSHUFPMask(PermMask.getNode()) ||
4373 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004374 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004375 }
4376
Evan Cheng75184a92007-12-11 01:46:18 +00004377 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4378 if (VT == MVT::v8i16) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004379 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004380 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004381 return NewOp;
4382 }
4383
Nate Begeman2c87c422009-02-23 08:49:38 +00004384 if (VT == MVT::v16i8) {
4385 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(V1, V2, PermMask, DAG, *this, dl);
4386 if (NewOp.getNode())
4387 return NewOp;
4388 }
4389
Evan Chengf50554e2008-07-22 21:13:36 +00004390 // Handle all 4 wide cases with a number of shuffles except for MMX.
4391 if (NumElems == 4 && !isMMX)
Dale Johannesence0805b2009-02-03 19:33:06 +00004392 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004393
Dan Gohman8181bd12008-07-27 21:46:04 +00004394 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004395}
4396
Dan Gohman8181bd12008-07-27 21:46:04 +00004397SDValue
4398X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004399 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004400 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004401 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004402 if (VT.getSizeInBits() == 8) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004403 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004404 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004405 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004406 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004407 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004408 } else if (VT.getSizeInBits() == 16) {
Evan Chengf9393b32009-01-02 05:29:08 +00004409 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4410 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4411 if (Idx == 0)
Dale Johannesence0805b2009-02-03 19:33:06 +00004412 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4413 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4414 DAG.getNode(ISD::BIT_CONVERT, dl,
4415 MVT::v4i32,
Evan Chengf9393b32009-01-02 05:29:08 +00004416 Op.getOperand(0)),
4417 Op.getOperand(1)));
Dale Johannesence0805b2009-02-03 19:33:06 +00004418 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004419 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004420 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004421 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004422 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004423 } else if (VT == MVT::f32) {
4424 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4425 // the result back to FR32 register. It's only worth matching if the
Dan Gohman9fdd0142008-10-31 00:57:24 +00004426 // result has a single use which is a store or a bitcast to i32. And in
4427 // the case of a store, it's not worth it if the index is a constant 0,
4428 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng6c249332008-03-24 21:52:23 +00004429 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004430 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004431 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman9fdd0142008-10-31 00:57:24 +00004432 if ((User->getOpcode() != ISD::STORE ||
4433 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4434 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman788db592008-04-16 02:32:24 +00004435 (User->getOpcode() != ISD::BIT_CONVERT ||
4436 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004437 return SDValue();
Dale Johannesence0805b2009-02-03 19:33:06 +00004438 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004439 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004440 Op.getOperand(0)),
4441 Op.getOperand(1));
4442 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangac2a3c52009-01-15 21:10:20 +00004443 } else if (VT == MVT::i32) {
4444 // ExtractPS works with constant index.
4445 if (isa<ConstantSDNode>(Op.getOperand(1)))
4446 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004447 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004448 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004449}
4450
4451
Dan Gohman8181bd12008-07-27 21:46:04 +00004452SDValue
4453X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004454 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004455 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004456
Evan Cheng6c249332008-03-24 21:52:23 +00004457 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004458 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004459 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004460 return Res;
4461 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004462
Duncan Sands92c43912008-06-06 12:08:01 +00004463 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004464 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004465 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004466 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004467 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004468 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004469 if (Idx == 0)
Dale Johannesence0805b2009-02-03 19:33:06 +00004470 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4471 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004472 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004473 MVT::v4i32, Vec),
Evan Cheng75184a92007-12-11 01:46:18 +00004474 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004475 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004476 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesence0805b2009-02-03 19:33:06 +00004477 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004478 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004479 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004480 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004481 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004482 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004483 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004484 if (Idx == 0)
4485 return Op;
4486 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004487 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004488 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004489 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004490 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004491 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004492 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004493 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004494 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004495 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004496 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Scott Michel78c70a02009-02-22 23:36:09 +00004497 SDValue Mask = DAG.getBUILD_VECTOR(MaskVT, dl, &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004498 SDValue Vec = Op.getOperand(0);
Dale Johannesence0805b2009-02-03 19:33:06 +00004499 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(),
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004500 Vec, DAG.getUNDEF(Vec.getValueType()), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004501 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004502 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004503 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004504 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4505 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4506 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004507 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004508 if (Idx == 0)
4509 return Op;
4510
4511 // UNPCKHPD the element to the lowest double word, then movsd.
4512 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4513 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004514 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004515 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004516 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004517 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004518 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Scott Michel78c70a02009-02-22 23:36:09 +00004519 SDValue Mask = DAG.getBUILD_VECTOR(MaskVT, dl, &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004520 SDValue Vec = Op.getOperand(0);
Dale Johannesence0805b2009-02-03 19:33:06 +00004521 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(),
Scott Michel91099d62009-02-17 22:15:04 +00004522 Vec, DAG.getUNDEF(Vec.getValueType()),
Dale Johannesence0805b2009-02-03 19:33:06 +00004523 Mask);
4524 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004525 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004526 }
4527
Dan Gohman8181bd12008-07-27 21:46:04 +00004528 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004529}
4530
Dan Gohman8181bd12008-07-27 21:46:04 +00004531SDValue
4532X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004533 MVT VT = Op.getValueType();
4534 MVT EVT = VT.getVectorElementType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004535 DebugLoc dl = Op.getDebugLoc();
Nate Begemand77e59e2008-02-11 04:19:36 +00004536
Dan Gohman8181bd12008-07-27 21:46:04 +00004537 SDValue N0 = Op.getOperand(0);
4538 SDValue N1 = Op.getOperand(1);
4539 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004540
Dan Gohman5a7af042008-08-14 22:53:18 +00004541 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4542 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004543 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begeman2c87c422009-02-23 08:49:38 +00004544 : X86ISD::PINSRW;
Nate Begemand77e59e2008-02-11 04:19:36 +00004545 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4546 // argument.
4547 if (N1.getValueType() != MVT::i32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004548 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begemand77e59e2008-02-11 04:19:36 +00004549 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004550 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004551 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004552 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004553 // Bits [7:6] of the constant are the source select. This will always be
4554 // zero here. The DAG Combiner may combine an extract_elt index into these
4555 // bits. For example (insert (extract, 3), 2) could be matched by putting
4556 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michel91099d62009-02-17 22:15:04 +00004557 // Bits [5:4] of the constant are the destination select. This is the
Nate Begemand77e59e2008-02-11 04:19:36 +00004558 // value of the incoming immediate.
Scott Michel91099d62009-02-17 22:15:04 +00004559 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begemand77e59e2008-02-11 04:19:36 +00004560 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004561 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00004562 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangac2a3c52009-01-15 21:10:20 +00004563 } else if (EVT == MVT::i32) {
4564 // InsertPS works with constant index.
4565 if (isa<ConstantSDNode>(N2))
4566 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004567 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004568 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004569}
4570
Dan Gohman8181bd12008-07-27 21:46:04 +00004571SDValue
4572X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004573 MVT VT = Op.getValueType();
4574 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004575
4576 if (Subtarget->hasSSE41())
4577 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4578
Evan Chenge12a7eb2007-12-12 07:55:34 +00004579 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004580 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004581
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004582 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004583 SDValue N0 = Op.getOperand(0);
4584 SDValue N1 = Op.getOperand(1);
4585 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004586
Duncan Sands92c43912008-06-06 12:08:01 +00004587 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004588 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4589 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004590 if (N1.getValueType() != MVT::i32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004591 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004592 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004593 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004594 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004595 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004596 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004597}
4598
Dan Gohman8181bd12008-07-27 21:46:04 +00004599SDValue
4600X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004601 DebugLoc dl = Op.getDebugLoc();
Evan Cheng759fe022008-07-22 18:39:19 +00004602 if (Op.getValueType() == MVT::v2f32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004603 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4604 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4605 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng759fe022008-07-22 18:39:19 +00004606 Op.getOperand(0))));
4607
Dale Johannesence0805b2009-02-03 19:33:06 +00004608 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004609 MVT VT = MVT::v2i32;
4610 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004611 default: break;
4612 case MVT::v16i8:
4613 case MVT::v8i16:
4614 VT = MVT::v4i32;
4615 break;
4616 }
Dale Johannesence0805b2009-02-03 19:33:06 +00004617 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4618 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004619}
4620
Bill Wendlingfef06052008-09-16 21:48:12 +00004621// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4622// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4623// one of the above mentioned nodes. It has to be wrapped because otherwise
4624// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4625// be used to form addressing mode. These wrapped nodes will be selected
4626// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004627SDValue
4628X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004629 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dale Johannesen175fdef2009-02-06 21:50:26 +00004630 // FIXME there isn't really any debug info here, should come from the parent
4631 DebugLoc dl = CP->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004632 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004633 getPointerTy(),
4634 CP->getAlignment());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004635 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004636 // With PIC, the address is actually $g + Offset.
4637 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4638 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004639 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004640 DAG.getNode(X86ISD::GlobalBaseReg,
4641 DebugLoc::getUnknownLoc(),
4642 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004643 Result);
4644 }
4645
4646 return Result;
4647}
4648
Dan Gohman8181bd12008-07-27 21:46:04 +00004649SDValue
Dale Johannesenea996922009-02-04 20:06:27 +00004650X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman36322c72008-10-18 02:06:02 +00004651 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00004652 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00004653 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4654 bool ExtraLoadRequired =
4655 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4656
4657 // Create the TargetGlobalAddress node, folding in the constant
4658 // offset if it is legal.
4659 SDValue Result;
Dan Gohman3d5257c2008-10-21 03:38:42 +00004660 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman36322c72008-10-18 02:06:02 +00004661 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4662 Offset = 0;
4663 } else
4664 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0);
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004665 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00004666
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004667 // With PIC, the address is actually $g + Offset.
Dan Gohman36322c72008-10-18 02:06:02 +00004668 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesenea996922009-02-04 20:06:27 +00004669 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4670 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004671 Result);
4672 }
Scott Michel91099d62009-02-17 22:15:04 +00004673
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004674 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4675 // load the value at address GV, not the value of GV itself. This means that
4676 // the GlobalAddress must be in the base or index register of the address, not
4677 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4678 // The same applies for external symbols during PIC codegen
Dan Gohman36322c72008-10-18 02:06:02 +00004679 if (ExtraLoadRequired)
Dale Johannesenea996922009-02-04 20:06:27 +00004680 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004681 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004682
Dan Gohman36322c72008-10-18 02:06:02 +00004683 // If there was a non-zero offset that we didn't fold, create an explicit
4684 // addition for it.
4685 if (Offset != 0)
Dale Johannesenea996922009-02-04 20:06:27 +00004686 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman36322c72008-10-18 02:06:02 +00004687 DAG.getConstant(Offset, getPointerTy()));
4688
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004689 return Result;
4690}
4691
Evan Cheng7f250d62008-09-24 00:05:32 +00004692SDValue
4693X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4694 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00004695 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004696 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00004697}
4698
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004699// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004700static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004701LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004702 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004703 SDValue InFlag;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004704 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4705 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004706 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004707 DebugLoc::getUnknownLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004708 PtrVT), InFlag);
4709 InFlag = Chain.getValue(1);
4710
4711 // emit leal symbol@TLSGD(,%ebx,1), %eax
4712 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004713 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004714 GA->getValueType(0),
4715 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004716 SDValue Ops[] = { Chain, TGA, InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004717 SDValue Result = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004718 InFlag = Result.getValue(2);
4719 Chain = Result.getValue(1);
4720
4721 // call ___tls_get_addr. This function receives its argument in
4722 // the register EAX.
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004723 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Result, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004724 InFlag = Chain.getValue(1);
4725
4726 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004727 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004728 DAG.getTargetExternalSymbol("___tls_get_addr",
4729 PtrVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004730 DAG.getRegister(X86::EAX, PtrVT),
4731 DAG.getRegister(X86::EBX, PtrVT),
4732 InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004733 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004734 InFlag = Chain.getValue(1);
4735
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004736 return DAG.getCopyFromReg(Chain, dl, X86::EAX, PtrVT, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004737}
4738
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004739// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004740static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004741LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004742 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004743 SDValue InFlag, Chain;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004744 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004745
4746 // emit leaq symbol@TLSGD(%rip), %rdi
4747 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004748 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004749 GA->getValueType(0),
4750 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004751 SDValue Ops[] = { DAG.getEntryNode(), TGA};
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004752 SDValue Result = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004753 Chain = Result.getValue(1);
4754 InFlag = Result.getValue(2);
4755
aslb204cd52008-08-16 12:58:29 +00004756 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004757 // the register RDI.
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004758 Chain = DAG.getCopyToReg(Chain, dl, X86::RDI, Result, InFlag);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004759 InFlag = Chain.getValue(1);
4760
4761 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004762 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004763 DAG.getTargetExternalSymbol("__tls_get_addr",
4764 PtrVT),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004765 DAG.getRegister(X86::RDI, PtrVT),
4766 InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004767 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 4);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004768 InFlag = Chain.getValue(1);
4769
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004770 return DAG.getCopyFromReg(Chain, dl, X86::RAX, PtrVT, InFlag);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004771}
4772
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004773// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4774// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004775static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004776 const MVT PtrVT) {
Dale Johannesenea996922009-02-04 20:06:27 +00004777 DebugLoc dl = GA->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004778 // Get the Thread Pointer
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004779 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER,
4780 DebugLoc::getUnknownLoc(), PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004781 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4782 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004783 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004784 GA->getValueType(0),
4785 GA->getOffset());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004786 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004787
4788 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dale Johannesenea996922009-02-04 20:06:27 +00004789 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004790 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004791
4792 // The address of the thread local variable is the add of the thread
4793 // pointer with the offset of the variable.
Dale Johannesenea996922009-02-04 20:06:27 +00004794 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004795}
4796
Dan Gohman8181bd12008-07-27 21:46:04 +00004797SDValue
4798X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004799 // TODO: implement the "local dynamic" model
4800 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004801 assert(Subtarget->isTargetELF() &&
4802 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004803 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4804 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4805 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004806 if (Subtarget->is64Bit()) {
4807 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4808 } else {
4809 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4810 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4811 else
4812 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4813 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004814}
4815
Dan Gohman8181bd12008-07-27 21:46:04 +00004816SDValue
4817X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004818 // FIXME there isn't really any debug info here
4819 DebugLoc dl = Op.getDebugLoc();
Bill Wendlingfef06052008-09-16 21:48:12 +00004820 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4821 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004822 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004823 // With PIC, the address is actually $g + Offset.
4824 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4825 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004826 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Scott Michel91099d62009-02-17 22:15:04 +00004827 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004828 DebugLoc::getUnknownLoc(),
4829 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004830 Result);
4831 }
4832
4833 return Result;
4834}
4835
Dan Gohman8181bd12008-07-27 21:46:04 +00004836SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004837 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dale Johannesen175fdef2009-02-06 21:50:26 +00004838 // FIXME there isn't really any debug into here
4839 DebugLoc dl = JT->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004840 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004841 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004842 // With PIC, the address is actually $g + Offset.
4843 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4844 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004845 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004846 DAG.getNode(X86ISD::GlobalBaseReg,
4847 DebugLoc::getUnknownLoc(),
4848 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004849 Result);
4850 }
4851
4852 return Result;
4853}
4854
Chris Lattner62814a32007-10-17 06:02:13 +00004855/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michel91099d62009-02-17 22:15:04 +00004856/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004857SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004858 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004859 MVT VT = Op.getValueType();
4860 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004861 DebugLoc dl = Op.getDebugLoc();
Chris Lattner62814a32007-10-17 06:02:13 +00004862 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004863 SDValue ShOpLo = Op.getOperand(0);
4864 SDValue ShOpHi = Op.getOperand(1);
4865 SDValue ShAmt = Op.getOperand(2);
4866 SDValue Tmp1 = isSRA ?
Scott Michel91099d62009-02-17 22:15:04 +00004867 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesence0805b2009-02-03 19:33:06 +00004868 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman092014e2008-03-03 22:22:09 +00004869 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004870
Dan Gohman8181bd12008-07-27 21:46:04 +00004871 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004872 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004873 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4874 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004875 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00004876 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4877 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004878 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004879
Dale Johannesence0805b2009-02-03 19:33:06 +00004880 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004881 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00004882 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004883 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004884
Dan Gohman8181bd12008-07-27 21:46:04 +00004885 SDValue Hi, Lo;
4886 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4887 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4888 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004889
Chris Lattner62814a32007-10-17 06:02:13 +00004890 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004891 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4892 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004893 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00004894 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4895 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004896 }
4897
Dan Gohman8181bd12008-07-27 21:46:04 +00004898 SDValue Ops[2] = { Lo, Hi };
Dale Johannesence0805b2009-02-03 19:33:06 +00004899 return DAG.getMergeValues(Ops, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004900}
4901
Dan Gohman8181bd12008-07-27 21:46:04 +00004902SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004903 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004904 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004905 "Unknown SINT_TO_FP to lower!");
Scott Michel91099d62009-02-17 22:15:04 +00004906
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004907 // These are really Legal; caller falls through into that case.
4908 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004909 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00004910 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004911 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004912 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00004913
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004914 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004915 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004916 MachineFunction &MF = DAG.getMachineFunction();
4917 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004918 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00004919 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004920 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004921 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004922
4923 // Build the FILD
4924 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004925 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004926 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004927 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4928 else
4929 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004930 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004931 Ops.push_back(Chain);
4932 Ops.push_back(StackSlot);
4933 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004934 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004935 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004936
Dale Johannesen2fc20782007-09-14 22:26:36 +00004937 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004938 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004939 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004940
4941 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4942 // shouldn't be necessary except that RFP cannot be live across
4943 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4944 MachineFunction &MF = DAG.getMachineFunction();
4945 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004946 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004947 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004948 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004949 Ops.push_back(Chain);
4950 Ops.push_back(Result);
4951 Ops.push_back(StackSlot);
4952 Ops.push_back(DAG.getValueType(Op.getValueType()));
4953 Ops.push_back(InFlag);
Dale Johannesence0805b2009-02-03 19:33:06 +00004954 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4955 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004956 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004957 }
4958
4959 return Result;
4960}
4961
Bill Wendling14a30ef2009-01-17 03:56:04 +00004962// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4963SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4964 // This algorithm is not obvious. Here it is in C code, more or less:
4965 /*
4966 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4967 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4968 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesenfb019af2008-10-21 23:07:49 +00004969
Bill Wendling14a30ef2009-01-17 03:56:04 +00004970 // Copy ints to xmm registers.
4971 __m128i xh = _mm_cvtsi32_si128( hi );
4972 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesenfb019af2008-10-21 23:07:49 +00004973
Bill Wendling14a30ef2009-01-17 03:56:04 +00004974 // Combine into low half of a single xmm register.
4975 __m128i x = _mm_unpacklo_epi32( xh, xl );
4976 __m128d d;
4977 double sd;
Dale Johannesenfb019af2008-10-21 23:07:49 +00004978
Bill Wendling14a30ef2009-01-17 03:56:04 +00004979 // Merge in appropriate exponents to give the integer bits the right
4980 // magnitude.
4981 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesenfb019af2008-10-21 23:07:49 +00004982
Bill Wendling14a30ef2009-01-17 03:56:04 +00004983 // Subtract away the biases to deal with the IEEE-754 double precision
4984 // implicit 1.
4985 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesenfb019af2008-10-21 23:07:49 +00004986
Bill Wendling14a30ef2009-01-17 03:56:04 +00004987 // All conversions up to here are exact. The correctly rounded result is
4988 // calculated using the current rounding mode using the following
4989 // horizontal add.
4990 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4991 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4992 // store doesn't really need to be here (except
4993 // maybe to zero the other double)
4994 return sd;
4995 }
4996 */
Dale Johannesenfb019af2008-10-21 23:07:49 +00004997
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004998 DebugLoc dl = Op.getDebugLoc();
Dale Johannesence0805b2009-02-03 19:33:06 +00004999
Dale Johannesena359b8b2008-10-21 20:50:01 +00005000 // Build some magic constants.
Bill Wendling14a30ef2009-01-17 03:56:04 +00005001 std::vector<Constant*> CV0;
Dale Johannesena359b8b2008-10-21 20:50:01 +00005002 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
5003 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
5004 CV0.push_back(ConstantInt::get(APInt(32, 0)));
5005 CV0.push_back(ConstantInt::get(APInt(32, 0)));
5006 Constant *C0 = ConstantVector::get(CV0);
5007 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 4);
5008
Bill Wendling14a30ef2009-01-17 03:56:04 +00005009 std::vector<Constant*> CV1;
Dale Johannesena359b8b2008-10-21 20:50:01 +00005010 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
5011 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
5012 Constant *C1 = ConstantVector::get(CV1);
5013 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 4);
5014
5015 SmallVector<SDValue, 4> MaskVec;
5016 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
5017 MaskVec.push_back(DAG.getConstant(4, MVT::i32));
5018 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
5019 MaskVec.push_back(DAG.getConstant(5, MVT::i32));
Scott Michel78c70a02009-02-22 23:36:09 +00005020 SDValue UnpcklMask = DAG.getBUILD_VECTOR(MVT::v4i32, dl,
5021 &MaskVec[0], MaskVec.size());
Dale Johannesena359b8b2008-10-21 20:50:01 +00005022 SmallVector<SDValue, 4> MaskVec2;
Duncan Sandsca872ca2008-10-22 11:24:12 +00005023 MaskVec2.push_back(DAG.getConstant(1, MVT::i32));
5024 MaskVec2.push_back(DAG.getConstant(0, MVT::i32));
Scott Michel78c70a02009-02-22 23:36:09 +00005025 SDValue ShufMask = DAG.getBUILD_VECTOR(MVT::v2i32, dl,
5026 &MaskVec2[0], MaskVec2.size());
Dale Johannesena359b8b2008-10-21 20:50:01 +00005027
Dale Johannesence0805b2009-02-03 19:33:06 +00005028 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5029 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005030 Op.getOperand(0),
5031 DAG.getIntPtrConstant(1)));
Dale Johannesence0805b2009-02-03 19:33:06 +00005032 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5033 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005034 Op.getOperand(0),
5035 DAG.getIntPtrConstant(0)));
Dale Johannesence0805b2009-02-03 19:33:06 +00005036 SDValue Unpck1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005037 XR1, XR2, UnpcklMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00005038 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005039 PseudoSourceValue::getConstantPool(), 0,
5040 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005041 SDValue Unpck2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005042 Unpck1, CLod0, UnpcklMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00005043 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5044 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005045 PseudoSourceValue::getConstantPool(), 0,
5046 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005047 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005048
Dale Johannesena359b8b2008-10-21 20:50:01 +00005049 // Add the halves; easiest way is to swap them into another reg first.
Dale Johannesence0805b2009-02-03 19:33:06 +00005050 SDValue Shuf = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2f64,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005051 Sub, Sub, ShufMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00005052 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5053 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005054 DAG.getIntPtrConstant(0));
5055}
5056
Bill Wendling14a30ef2009-01-17 03:56:04 +00005057// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5058SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005059 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005060 // FP constant to bias correct the final result.
5061 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
5062 MVT::f64);
5063
5064 // Load the 32-bit value into an XMM register.
Dale Johannesence0805b2009-02-03 19:33:06 +00005065 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5066 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005067 Op.getOperand(0),
5068 DAG.getIntPtrConstant(0)));
5069
Dale Johannesence0805b2009-02-03 19:33:06 +00005070 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5071 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005072 DAG.getIntPtrConstant(0));
5073
5074 // Or the load with the bias.
Dale Johannesence0805b2009-02-03 19:33:06 +00005075 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5076 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
5077 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Chengc0ab5e52009-01-19 08:19:57 +00005078 MVT::v2f64, Load)),
Dale Johannesence0805b2009-02-03 19:33:06 +00005079 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
5080 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Chengc0ab5e52009-01-19 08:19:57 +00005081 MVT::v2f64, Bias)));
Dale Johannesence0805b2009-02-03 19:33:06 +00005082 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5083 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005084 DAG.getIntPtrConstant(0));
5085
5086 // Subtract the bias.
Dale Johannesence0805b2009-02-03 19:33:06 +00005087 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005088
5089 // Handle final rounding.
Bill Wendlingdb547de2009-01-17 07:40:19 +00005090 MVT DestVT = Op.getValueType();
5091
5092 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005093 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendlingdb547de2009-01-17 07:40:19 +00005094 DAG.getIntPtrConstant(0));
5095 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005096 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendlingdb547de2009-01-17 07:40:19 +00005097 }
5098
5099 // Handle final rounding.
5100 return Sub;
Bill Wendling14a30ef2009-01-17 03:56:04 +00005101}
5102
5103SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Cheng44fd2392009-01-19 08:08:22 +00005104 SDValue N0 = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005105 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005106
Evan Cheng44fd2392009-01-19 08:08:22 +00005107 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5108 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5109 // the optimization here.
5110 if (DAG.SignBitIsZero(N0))
Dale Johannesence0805b2009-02-03 19:33:06 +00005111 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Cheng44fd2392009-01-19 08:08:22 +00005112
5113 MVT SrcVT = N0.getValueType();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005114 if (SrcVT == MVT::i64) {
5115 // We only handle SSE2 f64 target here; caller can handle the rest.
5116 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
5117 return SDValue();
Bill Wendlingdb547de2009-01-17 07:40:19 +00005118
Bill Wendling14a30ef2009-01-17 03:56:04 +00005119 return LowerUINT_TO_FP_i64(Op, DAG);
5120 } else if (SrcVT == MVT::i32) {
Bill Wendling14a30ef2009-01-17 03:56:04 +00005121 return LowerUINT_TO_FP_i32(Op, DAG);
5122 }
5123
5124 assert(0 && "Unknown UINT_TO_FP to lower!");
5125 return SDValue();
5126}
5127
Dan Gohman8181bd12008-07-27 21:46:04 +00005128std::pair<SDValue,SDValue> X86TargetLowering::
5129FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005130 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsec142ee2008-06-08 20:54:56 +00005131 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
5132 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005133 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005134
Dale Johannesen2fc20782007-09-14 22:26:36 +00005135 // These are really Legal.
Scott Michel91099d62009-02-17 22:15:04 +00005136 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005137 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005138 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00005139 if (Subtarget->is64Bit() &&
5140 Op.getValueType() == MVT::i64 &&
5141 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00005142 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005143
Evan Cheng05441e62007-10-15 20:11:21 +00005144 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5145 // stack slot.
5146 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00005147 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00005148 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00005149 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005150 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00005151 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005152 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5153 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5154 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5155 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005156 }
5157
Dan Gohman8181bd12008-07-27 21:46:04 +00005158 SDValue Chain = DAG.getEntryNode();
5159 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00005160 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005161 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesence0805b2009-02-03 19:33:06 +00005162 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00005163 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005164 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00005165 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005166 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5167 };
Dale Johannesence0805b2009-02-03 19:33:06 +00005168 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005169 Chain = Value.getValue(1);
5170 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5171 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5172 }
5173
5174 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00005175 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesence0805b2009-02-03 19:33:06 +00005176 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005177
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005178 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005179}
5180
Dan Gohman8181bd12008-07-27 21:46:04 +00005181SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
5182 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
5183 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00005184 if (FIST.getNode() == 0) return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00005185
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005186 // Load the result.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005187 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesence0805b2009-02-03 19:33:06 +00005188 FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005189}
5190
Dan Gohman8181bd12008-07-27 21:46:04 +00005191SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005192 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005193 MVT VT = Op.getValueType();
5194 MVT EltVT = VT;
5195 if (VT.isVector())
5196 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005197 std::vector<Constant*> CV;
5198 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005199 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005200 CV.push_back(C);
5201 CV.push_back(C);
5202 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005203 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005204 CV.push_back(C);
5205 CV.push_back(C);
5206 CV.push_back(C);
5207 CV.push_back(C);
5208 }
Dan Gohman11821702007-07-27 17:16:43 +00005209 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005210 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005211 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005212 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005213 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005214 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005215}
5216
Dan Gohman8181bd12008-07-27 21:46:04 +00005217SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005218 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005219 MVT VT = Op.getValueType();
5220 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00005221 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00005222 if (VT.isVector()) {
5223 EltVT = VT.getVectorElementType();
5224 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00005225 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005226 std::vector<Constant*> CV;
5227 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005228 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005229 CV.push_back(C);
5230 CV.push_back(C);
5231 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005232 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005233 CV.push_back(C);
5234 CV.push_back(C);
5235 CV.push_back(C);
5236 CV.push_back(C);
5237 }
Dan Gohman11821702007-07-27 17:16:43 +00005238 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005239 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005240 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005241 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005242 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00005243 if (VT.isVector()) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005244 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5245 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michel91099d62009-02-17 22:15:04 +00005246 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005247 Op.getOperand(0)),
5248 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Cheng92b8f782007-07-19 23:36:01 +00005249 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005250 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng92b8f782007-07-19 23:36:01 +00005251 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005252}
5253
Dan Gohman8181bd12008-07-27 21:46:04 +00005254SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5255 SDValue Op0 = Op.getOperand(0);
5256 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005257 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005258 MVT VT = Op.getValueType();
5259 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005260
5261 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005262 if (SrcVT.bitsLT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005263 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005264 SrcVT = VT;
5265 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005266 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005267 if (SrcVT.bitsGT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005268 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005269 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005270 }
5271
5272 // At this point the operands and the result should have the same
5273 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005274
5275 // First get the sign bit of second operand.
5276 std::vector<Constant*> CV;
5277 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005278 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5279 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005280 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005281 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5282 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5283 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5284 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005285 }
Dan Gohman11821702007-07-27 17:16:43 +00005286 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005287 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005288 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005289 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005290 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005291 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005292
5293 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005294 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005295 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesence0805b2009-02-03 19:33:06 +00005296 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5297 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005298 DAG.getConstant(32, MVT::i32));
Dale Johannesence0805b2009-02-03 19:33:06 +00005299 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5300 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00005301 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005302 }
5303
5304 // Clear first operand sign bit.
5305 CV.clear();
5306 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005307 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5308 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005309 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005310 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5311 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5312 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5313 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005314 }
Dan Gohman11821702007-07-27 17:16:43 +00005315 C = ConstantVector::get(CV);
5316 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00005317 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005318 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005319 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005320 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005321
5322 // Or the value with the sign bit.
Dale Johannesence0805b2009-02-03 19:33:06 +00005323 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005324}
5325
Dan Gohman8181bd12008-07-27 21:46:04 +00005326SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00005327 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00005328 SDValue Op0 = Op.getOperand(0);
5329 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005330 DebugLoc dl = Op.getDebugLoc();
Chris Lattner77a62312008-12-25 05:34:37 +00005331 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michel91099d62009-02-17 22:15:04 +00005332
Dan Gohman22cefb02009-01-29 01:59:02 +00005333 // Lower (X & (1 << N)) == 0 to BT(X, N).
5334 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5335 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman13dd9522009-01-13 23:25:30 +00005336 if (Op0.getOpcode() == ISD::AND &&
5337 Op0.hasOneUse() &&
5338 Op1.getOpcode() == ISD::Constant &&
Dan Gohman22cefb02009-01-29 01:59:02 +00005339 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattner77a62312008-12-25 05:34:37 +00005340 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohman22cefb02009-01-29 01:59:02 +00005341 SDValue LHS, RHS;
5342 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5343 if (ConstantSDNode *Op010C =
5344 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5345 if (Op010C->getZExtValue() == 1) {
5346 LHS = Op0.getOperand(0);
5347 RHS = Op0.getOperand(1).getOperand(1);
5348 }
5349 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5350 if (ConstantSDNode *Op000C =
5351 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5352 if (Op000C->getZExtValue() == 1) {
5353 LHS = Op0.getOperand(1);
5354 RHS = Op0.getOperand(0).getOperand(1);
5355 }
5356 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5357 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5358 SDValue AndLHS = Op0.getOperand(0);
5359 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5360 LHS = AndLHS.getOperand(0);
5361 RHS = AndLHS.getOperand(1);
5362 }
5363 }
Evan Cheng950aac02007-09-25 01:57:46 +00005364
Dan Gohman22cefb02009-01-29 01:59:02 +00005365 if (LHS.getNode()) {
Chris Lattner77a62312008-12-25 05:34:37 +00005366 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5367 // instruction. Since the shift amount is in-range-or-undefined, we know
5368 // that doing a bittest on the i16 value is ok. We extend to i32 because
5369 // the encoding for the i16 version is larger than the i32 version.
5370 if (LHS.getValueType() == MVT::i8)
Dale Johannesence0805b2009-02-03 19:33:06 +00005371 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattner77a62312008-12-25 05:34:37 +00005372
5373 // If the operand types disagree, extend the shift amount to match. Since
5374 // BT ignores high bits (like shifts) we can use anyextend.
5375 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesence0805b2009-02-03 19:33:06 +00005376 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohman22cefb02009-01-29 01:59:02 +00005377
Dale Johannesence0805b2009-02-03 19:33:06 +00005378 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman0fc9ed62009-01-07 00:15:08 +00005379 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesence0805b2009-02-03 19:33:06 +00005380 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner77a62312008-12-25 05:34:37 +00005381 DAG.getConstant(Cond, MVT::i8), BT);
5382 }
5383 }
5384
5385 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5386 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00005387
Dale Johannesence0805b2009-02-03 19:33:06 +00005388 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5389 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner60435922008-12-24 00:11:37 +00005390 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005391}
5392
Dan Gohman8181bd12008-07-27 21:46:04 +00005393SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5394 SDValue Cond;
5395 SDValue Op0 = Op.getOperand(0);
5396 SDValue Op1 = Op.getOperand(1);
5397 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00005398 MVT VT = Op.getValueType();
5399 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5400 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005401 DebugLoc dl = Op.getDebugLoc();
Nate Begeman03605a02008-07-17 16:51:19 +00005402
5403 if (isFP) {
5404 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00005405 MVT VT0 = Op0.getValueType();
5406 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5407 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00005408 bool Swap = false;
5409
5410 switch (SetCCOpcode) {
5411 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005412 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00005413 case ISD::SETEQ: SSECC = 0; break;
Scott Michel91099d62009-02-17 22:15:04 +00005414 case ISD::SETOGT:
Nate Begeman03605a02008-07-17 16:51:19 +00005415 case ISD::SETGT: Swap = true; // Fallthrough
5416 case ISD::SETLT:
5417 case ISD::SETOLT: SSECC = 1; break;
5418 case ISD::SETOGE:
5419 case ISD::SETGE: Swap = true; // Fallthrough
5420 case ISD::SETLE:
5421 case ISD::SETOLE: SSECC = 2; break;
5422 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005423 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00005424 case ISD::SETNE: SSECC = 4; break;
5425 case ISD::SETULE: Swap = true;
5426 case ISD::SETUGE: SSECC = 5; break;
5427 case ISD::SETULT: Swap = true;
5428 case ISD::SETUGT: SSECC = 6; break;
5429 case ISD::SETO: SSECC = 7; break;
5430 }
5431 if (Swap)
5432 std::swap(Op0, Op1);
5433
Nate Begeman6357f9d2008-07-25 19:05:58 +00005434 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00005435 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00005436 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005437 SDValue UNORD, EQ;
Dale Johannesence0805b2009-02-03 19:33:06 +00005438 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5439 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5440 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00005441 }
5442 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005443 SDValue ORD, NEQ;
Dale Johannesence0805b2009-02-03 19:33:06 +00005444 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5445 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5446 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00005447 }
5448 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00005449 }
5450 // Handle all other FP comparisons here.
Dale Johannesence0805b2009-02-03 19:33:06 +00005451 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman03605a02008-07-17 16:51:19 +00005452 }
Scott Michel91099d62009-02-17 22:15:04 +00005453
Nate Begeman03605a02008-07-17 16:51:19 +00005454 // We are handling one of the integer comparisons here. Since SSE only has
5455 // GT and EQ comparisons for integer, swapping operands and multiple
5456 // operations may be required for some comparisons.
5457 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5458 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michel91099d62009-02-17 22:15:04 +00005459
Nate Begeman03605a02008-07-17 16:51:19 +00005460 switch (VT.getSimpleVT()) {
5461 default: break;
5462 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5463 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5464 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5465 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5466 }
Scott Michel91099d62009-02-17 22:15:04 +00005467
Nate Begeman03605a02008-07-17 16:51:19 +00005468 switch (SetCCOpcode) {
5469 default: break;
5470 case ISD::SETNE: Invert = true;
5471 case ISD::SETEQ: Opc = EQOpc; break;
5472 case ISD::SETLT: Swap = true;
5473 case ISD::SETGT: Opc = GTOpc; break;
5474 case ISD::SETGE: Swap = true;
5475 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5476 case ISD::SETULT: Swap = true;
5477 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5478 case ISD::SETUGE: Swap = true;
5479 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5480 }
5481 if (Swap)
5482 std::swap(Op0, Op1);
Scott Michel91099d62009-02-17 22:15:04 +00005483
Nate Begeman03605a02008-07-17 16:51:19 +00005484 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5485 // bits of the inputs before performing those operations.
5486 if (FlipSigns) {
5487 MVT EltVT = VT.getVectorElementType();
Duncan Sands505ba942009-02-01 18:06:53 +00005488 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5489 EltVT);
Dan Gohman8181bd12008-07-27 21:46:04 +00005490 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Scott Michel78c70a02009-02-22 23:36:09 +00005491 SDValue SignVec = DAG.getBUILD_VECTOR(VT, dl, &SignBits[0], SignBits.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00005492 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5493 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman03605a02008-07-17 16:51:19 +00005494 }
Scott Michel91099d62009-02-17 22:15:04 +00005495
Dale Johannesence0805b2009-02-03 19:33:06 +00005496 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00005497
5498 // If the logical-not of the result is required, perform that now.
Bob Wilson81a42cf2009-01-22 17:39:32 +00005499 if (Invert)
Dale Johannesence0805b2009-02-03 19:33:06 +00005500 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson81a42cf2009-01-22 17:39:32 +00005501
Nate Begeman03605a02008-07-17 16:51:19 +00005502 return Result;
5503}
Evan Cheng950aac02007-09-25 01:57:46 +00005504
Evan Chengd580f022008-12-03 08:38:43 +00005505// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
5506static bool isX86LogicalCmp(unsigned Opc) {
5507 return Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI;
5508}
5509
Dan Gohman8181bd12008-07-27 21:46:04 +00005510SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005511 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005512 SDValue Cond = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005513 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00005514 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005515
5516 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005517 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005518
Evan Cheng50d37ab2007-10-08 22:16:29 +00005519 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5520 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005521 if (Cond.getOpcode() == X86ISD::SETCC) {
5522 CC = Cond.getOperand(0);
5523
Dan Gohman8181bd12008-07-27 21:46:04 +00005524 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005525 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00005526 MVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00005527
Evan Cheng50d37ab2007-10-08 22:16:29 +00005528 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00005529 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005530 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00005531 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michel91099d62009-02-17 22:15:04 +00005532
Dan Gohman22cefb02009-01-29 01:59:02 +00005533 if ((isX86LogicalCmp(Opc) && !IllegalFPCMov) || Opc == X86ISD::BT) { // FIXME
Evan Cheng50d37ab2007-10-08 22:16:29 +00005534 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005535 addTest = false;
5536 }
5537 }
5538
5539 if (addTest) {
5540 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Scott Michel91099d62009-02-17 22:15:04 +00005541 Cond= DAG.getNode(X86ISD::CMP, dl, MVT::i32, Cond,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005542 DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005543 }
5544
Duncan Sands92c43912008-06-06 12:08:01 +00005545 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005546 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005547 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00005548 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5549 // condition is true.
5550 Ops.push_back(Op.getOperand(2));
5551 Ops.push_back(Op.getOperand(1));
5552 Ops.push_back(CC);
5553 Ops.push_back(Cond);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005554 return DAG.getNode(X86ISD::CMOV, dl, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00005555}
5556
Evan Chengd580f022008-12-03 08:38:43 +00005557// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5558// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5559// from the AND / OR.
5560static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5561 Opc = Op.getOpcode();
5562 if (Opc != ISD::OR && Opc != ISD::AND)
5563 return false;
5564 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5565 Op.getOperand(0).hasOneUse() &&
5566 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5567 Op.getOperand(1).hasOneUse());
5568}
5569
Evan Cheng67f98b12009-02-02 08:19:07 +00005570// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5571// 1 and that the SETCC node has a single use.
Evan Cheng8c3af2c2009-02-02 08:07:36 +00005572static bool isXor1OfSetCC(SDValue Op) {
5573 if (Op.getOpcode() != ISD::XOR)
5574 return false;
5575 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5576 if (N1C && N1C->getAPIntValue() == 1) {
5577 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5578 Op.getOperand(0).hasOneUse();
5579 }
5580 return false;
5581}
5582
Dan Gohman8181bd12008-07-27 21:46:04 +00005583SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005584 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005585 SDValue Chain = Op.getOperand(0);
5586 SDValue Cond = Op.getOperand(1);
5587 SDValue Dest = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005588 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00005589 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005590
5591 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005592 Cond = LowerSETCC(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00005593#if 0
5594 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingf5399032008-12-12 21:15:41 +00005595 else if (Cond.getOpcode() == X86ISD::ADD ||
5596 Cond.getOpcode() == X86ISD::SUB ||
5597 Cond.getOpcode() == X86ISD::SMUL ||
5598 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling7e04be62008-12-09 22:08:41 +00005599 Cond = LowerXALUO(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00005600#endif
Scott Michel91099d62009-02-17 22:15:04 +00005601
Evan Cheng50d37ab2007-10-08 22:16:29 +00005602 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5603 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005604 if (Cond.getOpcode() == X86ISD::SETCC) {
5605 CC = Cond.getOperand(0);
5606
Dan Gohman8181bd12008-07-27 21:46:04 +00005607 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005608 unsigned Opc = Cmp.getOpcode();
Chris Lattner77a62312008-12-25 05:34:37 +00005609 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
5610 if (isX86LogicalCmp(Opc) || Opc == X86ISD::BT) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005611 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005612 addTest = false;
Bill Wendlingd3511522008-12-02 01:06:39 +00005613 } else {
Evan Chengd580f022008-12-03 08:38:43 +00005614 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling809e7bd2008-12-03 08:32:02 +00005615 default: break;
5616 case X86::COND_O:
Dan Gohman0fc9ed62009-01-07 00:15:08 +00005617 case X86::COND_B:
Chris Lattner77a62312008-12-25 05:34:37 +00005618 // These can only come from an arithmetic instruction with overflow,
5619 // e.g. SADDO, UADDO.
Bill Wendling809e7bd2008-12-03 08:32:02 +00005620 Cond = Cond.getNode()->getOperand(1);
5621 addTest = false;
5622 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00005623 }
Evan Cheng950aac02007-09-25 01:57:46 +00005624 }
Evan Chengd580f022008-12-03 08:38:43 +00005625 } else {
5626 unsigned CondOpc;
5627 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5628 SDValue Cmp = Cond.getOperand(0).getOperand(1);
5629 unsigned Opc = Cmp.getOpcode();
5630 if (CondOpc == ISD::OR) {
5631 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5632 // two branches instead of an explicit OR instruction with a
5633 // separate test.
5634 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5635 isX86LogicalCmp(Opc)) {
5636 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005637 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00005638 Chain, Dest, CC, Cmp);
5639 CC = Cond.getOperand(1).getOperand(0);
5640 Cond = Cmp;
5641 addTest = false;
5642 }
5643 } else { // ISD::AND
5644 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5645 // two branches instead of an explicit AND instruction with a
5646 // separate test. However, we only do this if this block doesn't
5647 // have a fall-through edge, because this requires an explicit
5648 // jmp when the condition is false.
5649 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5650 isX86LogicalCmp(Opc) &&
5651 Op.getNode()->hasOneUse()) {
5652 X86::CondCode CCode =
5653 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5654 CCode = X86::GetOppositeBranchCondition(CCode);
5655 CC = DAG.getConstant(CCode, MVT::i8);
5656 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5657 // Look for an unconditional branch following this conditional branch.
5658 // We need this because we need to reverse the successors in order
5659 // to implement FCMP_OEQ.
5660 if (User.getOpcode() == ISD::BR) {
5661 SDValue FalseBB = User.getOperand(1);
5662 SDValue NewBR =
5663 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5664 assert(NewBR == User);
5665 Dest = FalseBB;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005666
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005667 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00005668 Chain, Dest, CC, Cmp);
5669 X86::CondCode CCode =
5670 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5671 CCode = X86::GetOppositeBranchCondition(CCode);
5672 CC = DAG.getConstant(CCode, MVT::i8);
5673 Cond = Cmp;
5674 addTest = false;
5675 }
5676 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005677 }
Evan Cheng8c3af2c2009-02-02 08:07:36 +00005678 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5679 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5680 // It should be transformed during dag combiner except when the condition
5681 // is set by a arithmetics with overflow node.
5682 X86::CondCode CCode =
5683 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5684 CCode = X86::GetOppositeBranchCondition(CCode);
5685 CC = DAG.getConstant(CCode, MVT::i8);
5686 Cond = Cond.getOperand(0).getOperand(1);
5687 addTest = false;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005688 }
Evan Cheng950aac02007-09-25 01:57:46 +00005689 }
5690
5691 if (addTest) {
5692 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Scott Michel91099d62009-02-17 22:15:04 +00005693 Cond= DAG.getNode(X86ISD::CMP, dl, MVT::i32, Cond,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005694 DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005695 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005696 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005697 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005698}
5699
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005700
5701// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5702// Calls to _alloca is needed to probe the stack when allocating more than 4k
5703// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5704// that the guard pages used by the OS virtual memory manager are allocated in
5705// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005706SDValue
5707X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005708 SelectionDAG &DAG) {
5709 assert(Subtarget->isTargetCygMing() &&
5710 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005711 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005712
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005713 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005714 SDValue Chain = Op.getOperand(0);
5715 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005716 // FIXME: Ensure alignment here
5717
Dan Gohman8181bd12008-07-27 21:46:04 +00005718 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005719
Duncan Sands92c43912008-06-06 12:08:01 +00005720 MVT IntPtr = getPointerTy();
5721 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005722
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005723 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005724
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005725 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005726 Flag = Chain.getValue(1);
5727
5728 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005729 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00005730 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005731 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005732 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005733 Flag };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005734 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005735 Flag = Chain.getValue(1);
5736
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005737 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005738 DAG.getIntPtrConstant(0, true),
5739 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005740 Flag);
5741
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005742 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005743
Dan Gohman8181bd12008-07-27 21:46:04 +00005744 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005745 return DAG.getMergeValues(Ops1, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005746}
5747
Dan Gohman8181bd12008-07-27 21:46:04 +00005748SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005749X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005750 SDValue Chain,
5751 SDValue Dst, SDValue Src,
5752 SDValue Size, unsigned Align,
5753 const Value *DstSV,
Bill Wendling4b2e3782008-10-01 00:59:58 +00005754 uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005755 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005756
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005757 // If not DWORD aligned or size is more than the threshold, call the library.
5758 // The libc version is likely to be faster for these cases. It can use the
5759 // address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005760 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005761 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005762 ConstantSize->getZExtValue() >
5763 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005764 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005765
5766 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005767 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005768
Bill Wendling4b2e3782008-10-01 00:59:58 +00005769 if (const char *bzeroEntry = V &&
5770 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5771 MVT IntPtr = getPointerTy();
5772 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michel91099d62009-02-17 22:15:04 +00005773 TargetLowering::ArgListTy Args;
Bill Wendling4b2e3782008-10-01 00:59:58 +00005774 TargetLowering::ArgListEntry Entry;
5775 Entry.Node = Dst;
5776 Entry.Ty = IntPtrTy;
5777 Args.push_back(Entry);
5778 Entry.Node = Size;
5779 Args.push_back(Entry);
5780 std::pair<SDValue,SDValue> CallResult =
Scott Michel91099d62009-02-17 22:15:04 +00005781 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5782 CallingConv::C, false,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005783 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling4b2e3782008-10-01 00:59:58 +00005784 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005785 }
5786
Dan Gohmane8b391e2008-04-12 04:36:06 +00005787 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005788 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005789 }
5790
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005791 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005792 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005793 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005794 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005795 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005796 unsigned BytesLeft = 0;
5797 bool TwoRepStos = false;
5798 if (ValC) {
5799 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005800 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005801
5802 // If the value is a constant, then we can potentially use larger sets.
5803 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005804 case 2: // WORD aligned
5805 AVT = MVT::i16;
5806 ValReg = X86::AX;
5807 Val = (Val << 8) | Val;
5808 break;
5809 case 0: // DWORD aligned
5810 AVT = MVT::i32;
5811 ValReg = X86::EAX;
5812 Val = (Val << 8) | Val;
5813 Val = (Val << 16) | Val;
5814 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5815 AVT = MVT::i64;
5816 ValReg = X86::RAX;
5817 Val = (Val << 32) | Val;
5818 }
5819 break;
5820 default: // Byte aligned
5821 AVT = MVT::i8;
5822 ValReg = X86::AL;
5823 Count = DAG.getIntPtrConstant(SizeVal);
5824 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005825 }
5826
Duncan Sandsec142ee2008-06-08 20:54:56 +00005827 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005828 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005829 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5830 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005831 }
5832
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005833 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005834 InFlag);
5835 InFlag = Chain.getValue(1);
5836 } else {
5837 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005838 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005839 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005840 InFlag = Chain.getValue(1);
5841 }
5842
Scott Michel91099d62009-02-17 22:15:04 +00005843 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005844 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005845 Count, InFlag);
5846 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00005847 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005848 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005849 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005850 InFlag = Chain.getValue(1);
5851
5852 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005853 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005854 Ops.push_back(Chain);
5855 Ops.push_back(DAG.getValueType(AVT));
5856 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005857 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005858
5859 if (TwoRepStos) {
5860 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005861 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005862 MVT CVT = Count.getValueType();
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005863 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005864 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michel91099d62009-02-17 22:15:04 +00005865 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005866 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005867 Left, InFlag);
5868 InFlag = Chain.getValue(1);
5869 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5870 Ops.clear();
5871 Ops.push_back(Chain);
5872 Ops.push_back(DAG.getValueType(MVT::i8));
5873 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005874 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005875 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005876 // Handle the last 1 - 7 bytes.
5877 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005878 MVT AddrVT = Dst.getValueType();
5879 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005880
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005881 Chain = DAG.getMemset(Chain, dl,
5882 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005883 DAG.getConstant(Offset, AddrVT)),
5884 Src,
5885 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005886 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005887 }
5888
Dan Gohmane8b391e2008-04-12 04:36:06 +00005889 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005890 return Chain;
5891}
5892
Dan Gohman8181bd12008-07-27 21:46:04 +00005893SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005894X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005895 SDValue Chain, SDValue Dst, SDValue Src,
5896 SDValue Size, unsigned Align,
5897 bool AlwaysInline,
5898 const Value *DstSV, uint64_t DstSVOff,
Scott Michel91099d62009-02-17 22:15:04 +00005899 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005900 // This requires the copy size to be a constant, preferrably
5901 // within a subtarget-specific limit.
5902 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5903 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005904 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005905 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005906 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005907 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005908
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005909 /// If not DWORD aligned, call the library.
5910 if ((Align & 3) != 0)
5911 return SDValue();
5912
5913 // DWORD aligned
5914 MVT AVT = MVT::i32;
5915 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005916 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005917
Duncan Sands92c43912008-06-06 12:08:01 +00005918 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005919 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005920 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005921 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005922
Dan Gohman8181bd12008-07-27 21:46:04 +00005923 SDValue InFlag(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00005924 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005925 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005926 Count, InFlag);
5927 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00005928 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005929 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005930 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005931 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00005932 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005933 X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005934 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005935 InFlag = Chain.getValue(1);
5936
5937 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005938 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005939 Ops.push_back(Chain);
5940 Ops.push_back(DAG.getValueType(AVT));
5941 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005942 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005943
Dan Gohman8181bd12008-07-27 21:46:04 +00005944 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005945 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005946 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005947 // Handle the last 1 - 7 bytes.
5948 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005949 MVT DstVT = Dst.getValueType();
5950 MVT SrcVT = Src.getValueType();
5951 MVT SizeVT = Size.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00005952 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005953 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005954 DAG.getConstant(Offset, DstVT)),
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005955 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005956 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005957 DAG.getConstant(BytesLeft, SizeVT),
5958 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005959 DstSV, DstSVOff + Offset,
5960 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005961 }
5962
Scott Michel91099d62009-02-17 22:15:04 +00005963 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005964 &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005965}
5966
Dan Gohman8181bd12008-07-27 21:46:04 +00005967SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005968 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005969 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005970
5971 if (!Subtarget->is64Bit()) {
5972 // vastart just stores the address of the VarArgsFrameIndex slot into the
5973 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005974 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005975 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005976 }
5977
5978 // __va_list_tag:
5979 // gp_offset (0 - 6 * 8)
5980 // fp_offset (48 - 48 + 8 * 16)
5981 // overflow_arg_area (point to parameters coming in memory).
5982 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005983 SmallVector<SDValue, 8> MemOps;
5984 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005985 // Store gp_offset
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005986 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005987 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005988 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005989 MemOps.push_back(Store);
5990
5991 // Store fp_offset
Scott Michel91099d62009-02-17 22:15:04 +00005992 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005993 FIN, DAG.getIntPtrConstant(4));
5994 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005995 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005996 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005997 MemOps.push_back(Store);
5998
5999 // Store ptr to overflow_arg_area
Scott Michel91099d62009-02-17 22:15:04 +00006000 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006001 FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00006002 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006003 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006004 MemOps.push_back(Store);
6005
6006 // Store ptr to reg_save_area.
Scott Michel91099d62009-02-17 22:15:04 +00006007 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006008 FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006009 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006010 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006011 MemOps.push_back(Store);
Scott Michel91099d62009-02-17 22:15:04 +00006012 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006013 &MemOps[0], MemOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006014}
6015
Dan Gohman8181bd12008-07-27 21:46:04 +00006016SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00006017 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6018 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006019 SDValue Chain = Op.getOperand(0);
6020 SDValue SrcPtr = Op.getOperand(1);
6021 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006022
6023 assert(0 && "VAArgInst is not yet implemented for x86-64!");
6024 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00006025 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00006026}
6027
Dan Gohman8181bd12008-07-27 21:46:04 +00006028SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006029 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00006030 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006031 SDValue Chain = Op.getOperand(0);
6032 SDValue DstPtr = Op.getOperand(1);
6033 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00006034 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6035 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006036 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006037
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006038 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman840ff5c2008-04-18 20:55:41 +00006039 DAG.getIntPtrConstant(24), 8, false,
6040 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006041}
6042
Dan Gohman8181bd12008-07-27 21:46:04 +00006043SDValue
6044X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006045 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006046 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006047 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006048 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006049 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006050 case Intrinsic::x86_sse_comieq_ss:
6051 case Intrinsic::x86_sse_comilt_ss:
6052 case Intrinsic::x86_sse_comile_ss:
6053 case Intrinsic::x86_sse_comigt_ss:
6054 case Intrinsic::x86_sse_comige_ss:
6055 case Intrinsic::x86_sse_comineq_ss:
6056 case Intrinsic::x86_sse_ucomieq_ss:
6057 case Intrinsic::x86_sse_ucomilt_ss:
6058 case Intrinsic::x86_sse_ucomile_ss:
6059 case Intrinsic::x86_sse_ucomigt_ss:
6060 case Intrinsic::x86_sse_ucomige_ss:
6061 case Intrinsic::x86_sse_ucomineq_ss:
6062 case Intrinsic::x86_sse2_comieq_sd:
6063 case Intrinsic::x86_sse2_comilt_sd:
6064 case Intrinsic::x86_sse2_comile_sd:
6065 case Intrinsic::x86_sse2_comigt_sd:
6066 case Intrinsic::x86_sse2_comige_sd:
6067 case Intrinsic::x86_sse2_comineq_sd:
6068 case Intrinsic::x86_sse2_ucomieq_sd:
6069 case Intrinsic::x86_sse2_ucomilt_sd:
6070 case Intrinsic::x86_sse2_ucomile_sd:
6071 case Intrinsic::x86_sse2_ucomigt_sd:
6072 case Intrinsic::x86_sse2_ucomige_sd:
6073 case Intrinsic::x86_sse2_ucomineq_sd: {
6074 unsigned Opc = 0;
6075 ISD::CondCode CC = ISD::SETCC_INVALID;
6076 switch (IntNo) {
6077 default: break;
6078 case Intrinsic::x86_sse_comieq_ss:
6079 case Intrinsic::x86_sse2_comieq_sd:
6080 Opc = X86ISD::COMI;
6081 CC = ISD::SETEQ;
6082 break;
6083 case Intrinsic::x86_sse_comilt_ss:
6084 case Intrinsic::x86_sse2_comilt_sd:
6085 Opc = X86ISD::COMI;
6086 CC = ISD::SETLT;
6087 break;
6088 case Intrinsic::x86_sse_comile_ss:
6089 case Intrinsic::x86_sse2_comile_sd:
6090 Opc = X86ISD::COMI;
6091 CC = ISD::SETLE;
6092 break;
6093 case Intrinsic::x86_sse_comigt_ss:
6094 case Intrinsic::x86_sse2_comigt_sd:
6095 Opc = X86ISD::COMI;
6096 CC = ISD::SETGT;
6097 break;
6098 case Intrinsic::x86_sse_comige_ss:
6099 case Intrinsic::x86_sse2_comige_sd:
6100 Opc = X86ISD::COMI;
6101 CC = ISD::SETGE;
6102 break;
6103 case Intrinsic::x86_sse_comineq_ss:
6104 case Intrinsic::x86_sse2_comineq_sd:
6105 Opc = X86ISD::COMI;
6106 CC = ISD::SETNE;
6107 break;
6108 case Intrinsic::x86_sse_ucomieq_ss:
6109 case Intrinsic::x86_sse2_ucomieq_sd:
6110 Opc = X86ISD::UCOMI;
6111 CC = ISD::SETEQ;
6112 break;
6113 case Intrinsic::x86_sse_ucomilt_ss:
6114 case Intrinsic::x86_sse2_ucomilt_sd:
6115 Opc = X86ISD::UCOMI;
6116 CC = ISD::SETLT;
6117 break;
6118 case Intrinsic::x86_sse_ucomile_ss:
6119 case Intrinsic::x86_sse2_ucomile_sd:
6120 Opc = X86ISD::UCOMI;
6121 CC = ISD::SETLE;
6122 break;
6123 case Intrinsic::x86_sse_ucomigt_ss:
6124 case Intrinsic::x86_sse2_ucomigt_sd:
6125 Opc = X86ISD::UCOMI;
6126 CC = ISD::SETGT;
6127 break;
6128 case Intrinsic::x86_sse_ucomige_ss:
6129 case Intrinsic::x86_sse2_ucomige_sd:
6130 Opc = X86ISD::UCOMI;
6131 CC = ISD::SETGE;
6132 break;
6133 case Intrinsic::x86_sse_ucomineq_ss:
6134 case Intrinsic::x86_sse2_ucomineq_sd:
6135 Opc = X86ISD::UCOMI;
6136 CC = ISD::SETNE;
6137 break;
6138 }
6139
Dan Gohman8181bd12008-07-27 21:46:04 +00006140 SDValue LHS = Op.getOperand(1);
6141 SDValue RHS = Op.getOperand(2);
Chris Lattnerebb91142008-12-24 23:53:05 +00006142 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006143 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6144 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00006145 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006146 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006147 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006148
6149 // Fix vector shift instructions where the last operand is a non-immediate
6150 // i32 value.
6151 case Intrinsic::x86_sse2_pslli_w:
6152 case Intrinsic::x86_sse2_pslli_d:
6153 case Intrinsic::x86_sse2_pslli_q:
6154 case Intrinsic::x86_sse2_psrli_w:
6155 case Intrinsic::x86_sse2_psrli_d:
6156 case Intrinsic::x86_sse2_psrli_q:
6157 case Intrinsic::x86_sse2_psrai_w:
6158 case Intrinsic::x86_sse2_psrai_d:
6159 case Intrinsic::x86_mmx_pslli_w:
6160 case Intrinsic::x86_mmx_pslli_d:
6161 case Intrinsic::x86_mmx_pslli_q:
6162 case Intrinsic::x86_mmx_psrli_w:
6163 case Intrinsic::x86_mmx_psrli_d:
6164 case Intrinsic::x86_mmx_psrli_q:
6165 case Intrinsic::x86_mmx_psrai_w:
6166 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006167 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006168 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006169 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006170
6171 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006172 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006173 switch (IntNo) {
6174 case Intrinsic::x86_sse2_pslli_w:
6175 NewIntNo = Intrinsic::x86_sse2_psll_w;
6176 break;
6177 case Intrinsic::x86_sse2_pslli_d:
6178 NewIntNo = Intrinsic::x86_sse2_psll_d;
6179 break;
6180 case Intrinsic::x86_sse2_pslli_q:
6181 NewIntNo = Intrinsic::x86_sse2_psll_q;
6182 break;
6183 case Intrinsic::x86_sse2_psrli_w:
6184 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6185 break;
6186 case Intrinsic::x86_sse2_psrli_d:
6187 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6188 break;
6189 case Intrinsic::x86_sse2_psrli_q:
6190 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6191 break;
6192 case Intrinsic::x86_sse2_psrai_w:
6193 NewIntNo = Intrinsic::x86_sse2_psra_w;
6194 break;
6195 case Intrinsic::x86_sse2_psrai_d:
6196 NewIntNo = Intrinsic::x86_sse2_psra_d;
6197 break;
6198 default: {
6199 ShAmtVT = MVT::v2i32;
6200 switch (IntNo) {
6201 case Intrinsic::x86_mmx_pslli_w:
6202 NewIntNo = Intrinsic::x86_mmx_psll_w;
6203 break;
6204 case Intrinsic::x86_mmx_pslli_d:
6205 NewIntNo = Intrinsic::x86_mmx_psll_d;
6206 break;
6207 case Intrinsic::x86_mmx_pslli_q:
6208 NewIntNo = Intrinsic::x86_mmx_psll_q;
6209 break;
6210 case Intrinsic::x86_mmx_psrli_w:
6211 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6212 break;
6213 case Intrinsic::x86_mmx_psrli_d:
6214 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6215 break;
6216 case Intrinsic::x86_mmx_psrli_q:
6217 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6218 break;
6219 case Intrinsic::x86_mmx_psrai_w:
6220 NewIntNo = Intrinsic::x86_mmx_psra_w;
6221 break;
6222 case Intrinsic::x86_mmx_psrai_d:
6223 NewIntNo = Intrinsic::x86_mmx_psra_d;
6224 break;
6225 default: abort(); // Can't reach here.
6226 }
6227 break;
6228 }
6229 }
Duncan Sands92c43912008-06-06 12:08:01 +00006230 MVT VT = Op.getValueType();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006231 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6232 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6233 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006234 DAG.getConstant(NewIntNo, MVT::i32),
6235 Op.getOperand(1), ShAmt);
6236 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006237 }
6238}
6239
Dan Gohman8181bd12008-07-27 21:46:04 +00006240SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006241 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006242 DebugLoc dl = Op.getDebugLoc();
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006243
6244 if (Depth > 0) {
6245 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6246 SDValue Offset =
6247 DAG.getConstant(TD->getPointerSize(),
6248 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006249 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michel91099d62009-02-17 22:15:04 +00006250 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006251 FrameAddr, Offset),
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006252 NULL, 0);
6253 }
6254
6255 // Just load the return address.
Dan Gohman8181bd12008-07-27 21:46:04 +00006256 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michel91099d62009-02-17 22:15:04 +00006257 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006258 RetAddrFI, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006259}
6260
Dan Gohman8181bd12008-07-27 21:46:04 +00006261SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng33633672008-09-27 01:56:22 +00006262 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6263 MFI->setFrameAddressIsTaken(true);
6264 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006265 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng33633672008-09-27 01:56:22 +00006266 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6267 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006268 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng33633672008-09-27 01:56:22 +00006269 while (Depth--)
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006270 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng33633672008-09-27 01:56:22 +00006271 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006272}
6273
Dan Gohman8181bd12008-07-27 21:46:04 +00006274SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00006275 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006276 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006277}
6278
Dan Gohman8181bd12008-07-27 21:46:04 +00006279SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006280{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006281 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00006282 SDValue Chain = Op.getOperand(0);
6283 SDValue Offset = Op.getOperand(1);
6284 SDValue Handler = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006285 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006286
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006287 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6288 getPointerTy());
6289 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006290
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006291 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006292 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006293 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6294 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006295 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006296 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006297
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006298 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006299 MVT::Other,
6300 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006301}
6302
Dan Gohman8181bd12008-07-27 21:46:04 +00006303SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006304 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006305 SDValue Root = Op.getOperand(0);
6306 SDValue Trmp = Op.getOperand(1); // trampoline
6307 SDValue FPtr = Op.getOperand(2); // nested function
6308 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006309 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006310
Dan Gohman12a9c082008-02-06 22:27:42 +00006311 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006312
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006313 const X86InstrInfo *TII =
6314 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6315
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006316 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006317 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006318
6319 // Large code-model.
6320
6321 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6322 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6323
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006324 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6325 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006326
6327 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6328
6329 // Load the pointer to the nested function into R11.
6330 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00006331 SDValue Addr = Trmp;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006332 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6333 Addr, TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006334
Scott Michel91099d62009-02-17 22:15:04 +00006335 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006336 DAG.getConstant(2, MVT::i64));
6337 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006338
6339 // Load the 'nest' parameter value into R10.
6340 // R10 is specified in X86CallingConv.td
6341 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michel91099d62009-02-17 22:15:04 +00006342 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006343 DAG.getConstant(10, MVT::i64));
6344 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6345 Addr, TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006346
Scott Michel91099d62009-02-17 22:15:04 +00006347 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006348 DAG.getConstant(12, MVT::i64));
6349 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006350
6351 // Jump to the nested function.
6352 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michel91099d62009-02-17 22:15:04 +00006353 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006354 DAG.getConstant(20, MVT::i64));
6355 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6356 Addr, TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006357
6358 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michel91099d62009-02-17 22:15:04 +00006359 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006360 DAG.getConstant(22, MVT::i64));
6361 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006362 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006363
Dan Gohman8181bd12008-07-27 21:46:04 +00006364 SDValue Ops[] =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006365 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6366 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006367 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00006368 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006369 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6370 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00006371 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006372
6373 switch (CC) {
6374 default:
6375 assert(0 && "Unsupported calling convention");
6376 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006377 case CallingConv::X86_StdCall: {
6378 // Pass 'nest' parameter in ECX.
6379 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006380 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006381
6382 // Check that ECX wasn't needed by an 'inreg' parameter.
6383 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00006384 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006385
Chris Lattner1c8733e2008-03-12 17:45:29 +00006386 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006387 unsigned InRegCount = 0;
6388 unsigned Idx = 1;
6389
6390 for (FunctionType::param_iterator I = FTy->param_begin(),
6391 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00006392 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006393 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006394 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006395
6396 if (InRegCount > 2) {
6397 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6398 abort();
6399 }
6400 }
6401 break;
6402 }
6403 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00006404 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006405 // Pass 'nest' parameter in EAX.
6406 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006407 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006408 break;
6409 }
6410
Dan Gohman8181bd12008-07-27 21:46:04 +00006411 SDValue OutChains[4];
6412 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006413
Scott Michel91099d62009-02-17 22:15:04 +00006414 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006415 DAG.getConstant(10, MVT::i32));
6416 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006417
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006418 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006419 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michel91099d62009-02-17 22:15:04 +00006420 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006421 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00006422 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006423
Scott Michel91099d62009-02-17 22:15:04 +00006424 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006425 DAG.getConstant(1, MVT::i32));
6426 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006427
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006428 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michel91099d62009-02-17 22:15:04 +00006429 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006430 DAG.getConstant(5, MVT::i32));
6431 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006432 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006433
Scott Michel91099d62009-02-17 22:15:04 +00006434 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006435 DAG.getConstant(6, MVT::i32));
6436 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006437
Dan Gohman8181bd12008-07-27 21:46:04 +00006438 SDValue Ops[] =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006439 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6440 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006441 }
6442}
6443
Dan Gohman8181bd12008-07-27 21:46:04 +00006444SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006445 /*
6446 The rounding mode is in bits 11:10 of FPSR, and has the following
6447 settings:
6448 00 Round to nearest
6449 01 Round to -inf
6450 10 Round to +inf
6451 11 Round to 0
6452
6453 FLT_ROUNDS, on the other hand, expects the following:
6454 -1 Undefined
6455 0 Round to 0
6456 1 Round to nearest
6457 2 Round to +inf
6458 3 Round to -inf
6459
6460 To perform the conversion, we do:
6461 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6462 */
6463
6464 MachineFunction &MF = DAG.getMachineFunction();
6465 const TargetMachine &TM = MF.getTarget();
6466 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6467 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00006468 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006469 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006470
6471 // Save FP Control Word to stack slot
6472 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00006473 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006474
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006475 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00006476 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006477
6478 // Load FP Control Word from stack slot
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006479 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006480
6481 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00006482 SDValue CWD1 =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006483 DAG.getNode(ISD::SRL, dl, MVT::i16,
6484 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006485 CWD, DAG.getConstant(0x800, MVT::i16)),
6486 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006487 SDValue CWD2 =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006488 DAG.getNode(ISD::SRL, dl, MVT::i16,
6489 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006490 CWD, DAG.getConstant(0x400, MVT::i16)),
6491 DAG.getConstant(9, MVT::i8));
6492
Dan Gohman8181bd12008-07-27 21:46:04 +00006493 SDValue RetVal =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006494 DAG.getNode(ISD::AND, dl, MVT::i16,
6495 DAG.getNode(ISD::ADD, dl, MVT::i16,
6496 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006497 DAG.getConstant(1, MVT::i16)),
6498 DAG.getConstant(3, MVT::i16));
6499
6500
Duncan Sands92c43912008-06-06 12:08:01 +00006501 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen24dd9a52009-02-07 00:55:49 +00006502 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006503}
6504
Dan Gohman8181bd12008-07-27 21:46:04 +00006505SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006506 MVT VT = Op.getValueType();
6507 MVT OpVT = VT;
6508 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006509 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00006510
6511 Op = Op.getOperand(0);
6512 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006513 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00006514 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006515 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006516 }
Evan Cheng48679f42007-12-14 02:13:44 +00006517
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006518 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6519 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006520 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006521
6522 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006523 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006524 Ops.push_back(Op);
6525 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6526 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6527 Ops.push_back(Op.getValue(1));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006528 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006529
6530 // Finally xor with NumBits-1.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006531 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006532
Evan Cheng48679f42007-12-14 02:13:44 +00006533 if (VT == MVT::i8)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006534 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006535 return Op;
6536}
6537
Dan Gohman8181bd12008-07-27 21:46:04 +00006538SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006539 MVT VT = Op.getValueType();
6540 MVT OpVT = VT;
6541 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006542 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00006543
6544 Op = Op.getOperand(0);
6545 if (VT == MVT::i8) {
6546 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006547 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006548 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006549
6550 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6551 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006552 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006553
6554 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006555 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006556 Ops.push_back(Op);
6557 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6558 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6559 Ops.push_back(Op.getValue(1));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006560 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006561
Evan Cheng48679f42007-12-14 02:13:44 +00006562 if (VT == MVT::i8)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006563 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006564 return Op;
6565}
6566
Mon P Wang14edb092008-12-18 21:42:19 +00006567SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6568 MVT VT = Op.getValueType();
6569 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006570 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00006571
Mon P Wang14edb092008-12-18 21:42:19 +00006572 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6573 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6574 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6575 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6576 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6577 //
6578 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6579 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6580 // return AloBlo + AloBhi + AhiBlo;
6581
6582 SDValue A = Op.getOperand(0);
6583 SDValue B = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00006584
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006585 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006586 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6587 A, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006588 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006589 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6590 B, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006591 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006592 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6593 A, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006594 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006595 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6596 A, Bhi);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006597 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006598 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6599 Ahi, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006600 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006601 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6602 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006603 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006604 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6605 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006606 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6607 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wang14edb092008-12-18 21:42:19 +00006608 return Res;
6609}
6610
6611
Bill Wendling7e04be62008-12-09 22:08:41 +00006612SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6613 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6614 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendlingd3511522008-12-02 01:06:39 +00006615 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6616 // has only one use.
Bill Wendlingd06b4202008-11-26 22:37:40 +00006617 SDNode *N = Op.getNode();
Bill Wendlingd3511522008-12-02 01:06:39 +00006618 SDValue LHS = N->getOperand(0);
6619 SDValue RHS = N->getOperand(1);
Bill Wendling7e04be62008-12-09 22:08:41 +00006620 unsigned BaseOp = 0;
6621 unsigned Cond = 0;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006622 DebugLoc dl = Op.getDebugLoc();
Bill Wendling7e04be62008-12-09 22:08:41 +00006623
6624 switch (Op.getOpcode()) {
6625 default: assert(0 && "Unknown ovf instruction!");
6626 case ISD::SADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006627 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00006628 Cond = X86::COND_O;
6629 break;
6630 case ISD::UADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006631 BaseOp = X86ISD::ADD;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006632 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006633 break;
6634 case ISD::SSUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006635 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00006636 Cond = X86::COND_O;
6637 break;
6638 case ISD::USUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006639 BaseOp = X86ISD::SUB;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006640 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006641 break;
6642 case ISD::SMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006643 BaseOp = X86ISD::SMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00006644 Cond = X86::COND_O;
6645 break;
6646 case ISD::UMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006647 BaseOp = X86ISD::UMUL;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006648 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006649 break;
6650 }
Bill Wendlingd06b4202008-11-26 22:37:40 +00006651
Bill Wendlingd3511522008-12-02 01:06:39 +00006652 // Also sets EFLAGS.
6653 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006654 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendlingd06b4202008-11-26 22:37:40 +00006655
Bill Wendlingd3511522008-12-02 01:06:39 +00006656 SDValue SetCC =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006657 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendling35f1a9d2008-12-10 02:01:32 +00006658 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendlingd06b4202008-11-26 22:37:40 +00006659
Bill Wendlingd3511522008-12-02 01:06:39 +00006660 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6661 return Sum;
Bill Wendling4c134df2008-11-24 19:21:46 +00006662}
6663
Dan Gohman8181bd12008-07-27 21:46:04 +00006664SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00006665 MVT T = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006666 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00006667 unsigned Reg = 0;
6668 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006669 switch(T.getSimpleVT()) {
6670 default:
6671 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006672 case MVT::i8: Reg = X86::AL; size = 1; break;
6673 case MVT::i16: Reg = X86::AX; size = 2; break;
6674 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michel91099d62009-02-17 22:15:04 +00006675 case MVT::i64:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006676 assert(Subtarget->is64Bit() && "Node not type legal!");
6677 Reg = X86::RAX; size = 8;
Andrew Lenharth81580822008-03-05 01:15:49 +00006678 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00006679 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006680 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00006681 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00006682 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00006683 Op.getOperand(1),
6684 Op.getOperand(3),
6685 DAG.getTargetConstant(size, MVT::i8),
6686 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006687 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006688 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michel91099d62009-02-17 22:15:04 +00006689 SDValue cpOut =
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006690 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006691 return cpOut;
6692}
6693
Duncan Sands7d9834b2008-12-01 11:39:25 +00006694SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif825aa892008-08-28 23:19:51 +00006695 SelectionDAG &DAG) {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006696 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharth81580822008-03-05 01:15:49 +00006697 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006698 SDValue TheChain = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006699 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006700 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006701 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6702 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006703 rax.getValue(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006704 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006705 DAG.getConstant(32, MVT::i8));
6706 SDValue Ops[] = {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006707 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006708 rdx.getValue(1)
6709 };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006710 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesenf160d802008-10-02 18:53:47 +00006711}
6712
Dale Johannesen9011d872008-09-29 22:25:26 +00006713SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6714 SDNode *Node = Op.getNode();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006715 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen9011d872008-09-29 22:25:26 +00006716 MVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006717 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Chengef356282009-02-23 09:03:22 +00006718 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006719 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006720 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen9011d872008-09-29 22:25:26 +00006721 Node->getOperand(0),
6722 Node->getOperand(1), negOp,
6723 cast<AtomicSDNode>(Node)->getSrcValue(),
6724 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00006725}
6726
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006727/// LowerOperation - Provide custom lowering hooks for some operations.
6728///
Dan Gohman8181bd12008-07-27 21:46:04 +00006729SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006730 switch (Op.getOpcode()) {
6731 default: assert(0 && "Should not custom lower this!");
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006732 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6733 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006734 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6735 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6736 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6737 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6738 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6739 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6740 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
6741 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00006742 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006743 case ISD::SHL_PARTS:
6744 case ISD::SRA_PARTS:
6745 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6746 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00006747 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006748 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
6749 case ISD::FABS: return LowerFABS(Op, DAG);
6750 case ISD::FNEG: return LowerFNEG(Op, DAG);
6751 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006752 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00006753 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006754 case ISD::SELECT: return LowerSELECT(Op, DAG);
6755 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006756 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
6757 case ISD::CALL: return LowerCALL(Op, DAG);
6758 case ISD::RET: return LowerRET(Op, DAG);
6759 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006760 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006761 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006762 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
6763 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6764 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6765 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6766 case ISD::FRAME_TO_ARGS_OFFSET:
6767 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6768 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6769 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006770 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006771 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006772 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6773 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wang14edb092008-12-18 21:42:19 +00006774 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +00006775 case ISD::SADDO:
6776 case ISD::UADDO:
6777 case ISD::SSUBO:
6778 case ISD::USUBO:
6779 case ISD::SMULO:
6780 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006781 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006782 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006783}
6784
Duncan Sands7d9834b2008-12-01 11:39:25 +00006785void X86TargetLowering::
6786ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6787 SelectionDAG &DAG, unsigned NewOp) {
6788 MVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006789 DebugLoc dl = Node->getDebugLoc();
Duncan Sands7d9834b2008-12-01 11:39:25 +00006790 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6791
6792 SDValue Chain = Node->getOperand(0);
6793 SDValue In1 = Node->getOperand(1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006794 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006795 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006796 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006797 Node->getOperand(2), DAG.getIntPtrConstant(1));
6798 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6799 // have a MemOperand. Pass the info through as a normal operand.
6800 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6801 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6802 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006803 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006804 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006805 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006806 Results.push_back(Result.getValue(2));
6807}
6808
Duncan Sandsac496a12008-07-04 11:47:58 +00006809/// ReplaceNodeResults - Replace a node with an illegal result type
6810/// with a new node built out of custom code.
Duncan Sands7d9834b2008-12-01 11:39:25 +00006811void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6812 SmallVectorImpl<SDValue>&Results,
6813 SelectionDAG &DAG) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006814 DebugLoc dl = N->getDebugLoc();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006815 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00006816 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006817 assert(false && "Do not know how to custom type legalize this operation!");
6818 return;
6819 case ISD::FP_TO_SINT: {
6820 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
6821 SDValue FIST = Vals.first, StackSlot = Vals.second;
6822 if (FIST.getNode() != 0) {
6823 MVT VT = N->getValueType(0);
6824 // Return a load from the stack slot.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006825 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006826 }
6827 return;
6828 }
6829 case ISD::READCYCLECOUNTER: {
6830 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6831 SDValue TheChain = N->getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006832 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michel91099d62009-02-17 22:15:04 +00006833 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006834 rd.getValue(1));
6835 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006836 eax.getValue(2));
6837 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6838 SDValue Ops[] = { eax, edx };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006839 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006840 Results.push_back(edx.getValue(1));
6841 return;
6842 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006843 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006844 MVT T = N->getValueType(0);
6845 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6846 SDValue cpInL, cpInH;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006847 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006848 DAG.getConstant(0, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006849 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006850 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006851 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6852 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006853 cpInL.getValue(1));
6854 SDValue swapInL, swapInH;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006855 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006856 DAG.getConstant(0, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006857 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006858 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006859 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006860 cpInH.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006861 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006862 swapInL.getValue(1));
6863 SDValue Ops[] = { swapInH.getValue(0),
6864 N->getOperand(1),
6865 swapInH.getValue(1) };
6866 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006867 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006868 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6869 MVT::i32, Result.getValue(1));
6870 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6871 MVT::i32, cpOutL.getValue(2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006872 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006873 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00006874 Results.push_back(cpOutH.getValue(1));
6875 return;
6876 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006877 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006878 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6879 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006880 case ISD::ATOMIC_LOAD_AND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006881 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6882 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006883 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006884 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6885 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006886 case ISD::ATOMIC_LOAD_OR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006887 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6888 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006889 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006890 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6891 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006892 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006893 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6894 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006895 case ISD::ATOMIC_SWAP:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006896 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6897 return;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006898 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006899}
6900
6901const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6902 switch (Opcode) {
6903 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006904 case X86ISD::BSF: return "X86ISD::BSF";
6905 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006906 case X86ISD::SHLD: return "X86ISD::SHLD";
6907 case X86ISD::SHRD: return "X86ISD::SHRD";
6908 case X86ISD::FAND: return "X86ISD::FAND";
6909 case X86ISD::FOR: return "X86ISD::FOR";
6910 case X86ISD::FXOR: return "X86ISD::FXOR";
6911 case X86ISD::FSRL: return "X86ISD::FSRL";
6912 case X86ISD::FILD: return "X86ISD::FILD";
6913 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6914 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6915 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6916 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6917 case X86ISD::FLD: return "X86ISD::FLD";
6918 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006919 case X86ISD::CALL: return "X86ISD::CALL";
6920 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6921 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00006922 case X86ISD::BT: return "X86ISD::BT";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006923 case X86ISD::CMP: return "X86ISD::CMP";
6924 case X86ISD::COMI: return "X86ISD::COMI";
6925 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6926 case X86ISD::SETCC: return "X86ISD::SETCC";
6927 case X86ISD::CMOV: return "X86ISD::CMOV";
6928 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6929 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6930 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6931 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006932 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6933 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006934 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006935 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006936 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6937 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006938 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begeman2c87c422009-02-23 08:49:38 +00006939 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006940 case X86ISD::FMAX: return "X86ISD::FMAX";
6941 case X86ISD::FMIN: return "X86ISD::FMIN";
6942 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6943 case X86ISD::FRCP: return "X86ISD::FRCP";
6944 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6945 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6946 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006947 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006948 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006949 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6950 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00006951 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6952 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6953 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6954 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6955 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6956 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006957 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6958 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006959 case X86ISD::VSHL: return "X86ISD::VSHL";
6960 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006961 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6962 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6963 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6964 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6965 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6966 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6967 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6968 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6969 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6970 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingae034ed2008-12-12 00:56:36 +00006971 case X86ISD::ADD: return "X86ISD::ADD";
6972 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingf5399032008-12-12 21:15:41 +00006973 case X86ISD::SMUL: return "X86ISD::SMUL";
6974 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006975 }
6976}
6977
6978// isLegalAddressingMode - Return true if the addressing mode represented
6979// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00006980bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006981 const Type *Ty) const {
6982 // X86 supports extremely general addressing modes.
Scott Michel91099d62009-02-17 22:15:04 +00006983
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006984 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6985 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6986 return false;
Scott Michel91099d62009-02-17 22:15:04 +00006987
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006988 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006989 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006990 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6991 return false;
Dale Johannesen64660e92008-12-05 21:47:27 +00006992 // If BaseGV requires a register, we cannot also have a BaseReg.
6993 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
6994 AM.HasBaseReg)
6995 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006996
6997 // X86-64 only supports addr of globals in small code model.
6998 if (Subtarget->is64Bit()) {
6999 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7000 return false;
7001 // If lower 4G is not available, then we must use rip-relative addressing.
7002 if (AM.BaseOffs || AM.Scale > 1)
7003 return false;
7004 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007005 }
Scott Michel91099d62009-02-17 22:15:04 +00007006
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007007 switch (AM.Scale) {
7008 case 0:
7009 case 1:
7010 case 2:
7011 case 4:
7012 case 8:
7013 // These scales always work.
7014 break;
7015 case 3:
7016 case 5:
7017 case 9:
7018 // These scales are formed with basereg+scalereg. Only accept if there is
7019 // no basereg yet.
7020 if (AM.HasBaseReg)
7021 return false;
7022 break;
7023 default: // Other stuff never works.
7024 return false;
7025 }
Scott Michel91099d62009-02-17 22:15:04 +00007026
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007027 return true;
7028}
7029
7030
Evan Cheng27a820a2007-10-26 01:56:11 +00007031bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7032 if (!Ty1->isInteger() || !Ty2->isInteger())
7033 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00007034 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7035 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007036 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00007037 return false;
7038 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00007039}
7040
Duncan Sands92c43912008-06-06 12:08:01 +00007041bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7042 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00007043 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00007044 unsigned NumBits1 = VT1.getSizeInBits();
7045 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007046 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00007047 return false;
7048 return Subtarget->is64Bit() || NumBits1 < 64;
7049}
Evan Cheng27a820a2007-10-26 01:56:11 +00007050
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007051/// isShuffleMaskLegal - Targets can use this to indicate that they only
7052/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7053/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7054/// are assumed to be legal.
7055bool
Dan Gohman8181bd12008-07-27 21:46:04 +00007056X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007057 // Only do shuffles on 128-bit vector types for now.
Nate Begeman2c87c422009-02-23 08:49:38 +00007058 // FIXME: pshufb, blends
Duncan Sands92c43912008-06-06 12:08:01 +00007059 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00007060 return (Mask.getNode()->getNumOperands() <= 4 ||
7061 isIdentityMask(Mask.getNode()) ||
7062 isIdentityMask(Mask.getNode(), true) ||
7063 isSplatMask(Mask.getNode()) ||
Nate Begeman2c87c422009-02-23 08:49:38 +00007064 X86::isPSHUFHWMask(Mask.getNode()) ||
7065 X86::isPSHUFLWMask(Mask.getNode()) ||
Gabor Greif1c80d112008-08-28 21:40:38 +00007066 X86::isUNPCKLMask(Mask.getNode()) ||
7067 X86::isUNPCKHMask(Mask.getNode()) ||
7068 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
7069 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007070}
7071
Dan Gohman48d5f062008-04-09 20:09:42 +00007072bool
Dan Gohman8181bd12008-07-27 21:46:04 +00007073X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00007074 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007075 unsigned NumElts = BVOps.size();
7076 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00007077 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007078 if (NumElts == 2) return true;
7079 if (NumElts == 4) {
7080 return (isMOVLMask(&BVOps[0], 4) ||
7081 isCommutedMOVL(&BVOps[0], 4, true) ||
Scott Michel91099d62009-02-17 22:15:04 +00007082 isSHUFPMask(&BVOps[0], 4) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007083 isCommutedSHUFP(&BVOps[0], 4));
7084 }
7085 return false;
7086}
7087
7088//===----------------------------------------------------------------------===//
7089// X86 Scheduler Hooks
7090//===----------------------------------------------------------------------===//
7091
Mon P Wang078a62d2008-05-05 19:05:59 +00007092// private utility function
7093MachineBasicBlock *
7094X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7095 MachineBasicBlock *MBB,
7096 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007097 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00007098 unsigned LoadOpc,
7099 unsigned CXchgOpc,
7100 unsigned copyOpc,
7101 unsigned notOpc,
7102 unsigned EAXreg,
7103 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +00007104 bool invSrc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007105 // For the atomic bitwise operator, we generate
7106 // thisMBB:
7107 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007108 // ld t1 = [bitinstr.addr]
7109 // op t2 = t1, [bitinstr.val]
7110 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007111 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7112 // bz newMBB
7113 // fallthrough -->nextMBB
7114 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7115 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007116 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007117 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007118
Mon P Wang078a62d2008-05-05 19:05:59 +00007119 /// First build the CFG
7120 MachineFunction *F = MBB->getParent();
7121 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007122 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7123 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7124 F->insert(MBBIter, newMBB);
7125 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007126
Mon P Wang078a62d2008-05-05 19:05:59 +00007127 // Move all successors to thisMBB to nextMBB
7128 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007129
Mon P Wang078a62d2008-05-05 19:05:59 +00007130 // Update thisMBB to fall through to newMBB
7131 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007132
Mon P Wang078a62d2008-05-05 19:05:59 +00007133 // newMBB jumps to itself and fall through to nextMBB
7134 newMBB->addSuccessor(nextMBB);
7135 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007136
Mon P Wang078a62d2008-05-05 19:05:59 +00007137 // Insert instructions into newMBB based on incoming instruction
7138 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007139 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007140 MachineOperand& destOper = bInstr->getOperand(0);
7141 MachineOperand* argOpers[6];
7142 int numArgs = bInstr->getNumOperands() - 1;
7143 for (int i=0; i < numArgs; ++i)
7144 argOpers[i] = &bInstr->getOperand(i+1);
7145
7146 // x86 address has 4 operands: base, index, scale, and displacement
7147 int lastAddrIndx = 3; // [0,3]
7148 int valArgIndx = 4;
Scott Michel91099d62009-02-17 22:15:04 +00007149
Dale Johannesend20e4452008-08-19 18:47:28 +00007150 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007151 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007152 for (int i=0; i <= lastAddrIndx; ++i)
7153 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007154
Dale Johannesend20e4452008-08-19 18:47:28 +00007155 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007156 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007157 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007158 }
Scott Michel91099d62009-02-17 22:15:04 +00007159 else
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007160 tt = t1;
7161
Dale Johannesend20e4452008-08-19 18:47:28 +00007162 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007163 assert((argOpers[valArgIndx]->isReg() ||
7164 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007165 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007166 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007167 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00007168 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007169 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007170 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00007171 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007172
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007173 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00007174 MIB.addReg(t1);
Scott Michel91099d62009-02-17 22:15:04 +00007175
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007176 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00007177 for (int i=0; i <= lastAddrIndx; ++i)
7178 (*MIB).addOperand(*argOpers[i]);
7179 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00007180 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7181 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7182
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007183 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesend20e4452008-08-19 18:47:28 +00007184 MIB.addReg(EAXreg);
Scott Michel91099d62009-02-17 22:15:04 +00007185
Mon P Wang078a62d2008-05-05 19:05:59 +00007186 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007187 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007188
Dan Gohman221a4372008-07-07 23:14:23 +00007189 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007190 return nextMBB;
7191}
7192
Dale Johannesen44eb5372008-10-03 19:41:08 +00007193// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00007194MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00007195X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7196 MachineBasicBlock *MBB,
7197 unsigned regOpcL,
7198 unsigned regOpcH,
7199 unsigned immOpcL,
7200 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +00007201 bool invSrc) const {
Dale Johannesenf160d802008-10-02 18:53:47 +00007202 // For the atomic bitwise operator, we generate
7203 // thisMBB (instructions are in pairs, except cmpxchg8b)
7204 // ld t1,t2 = [bitinstr.addr]
7205 // newMBB:
7206 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7207 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007208 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00007209 // mov ECX, EBX <- t5, t6
7210 // mov EAX, EDX <- t1, t2
7211 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7212 // mov t3, t4 <- EAX, EDX
7213 // bz newMBB
7214 // result in out1, out2
7215 // fallthrough -->nextMBB
7216
7217 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7218 const unsigned LoadOpc = X86::MOV32rm;
7219 const unsigned copyOpc = X86::MOV32rr;
7220 const unsigned NotOpc = X86::NOT32r;
7221 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7222 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7223 MachineFunction::iterator MBBIter = MBB;
7224 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007225
Dale Johannesenf160d802008-10-02 18:53:47 +00007226 /// First build the CFG
7227 MachineFunction *F = MBB->getParent();
7228 MachineBasicBlock *thisMBB = MBB;
7229 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7230 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7231 F->insert(MBBIter, newMBB);
7232 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007233
Dale Johannesenf160d802008-10-02 18:53:47 +00007234 // Move all successors to thisMBB to nextMBB
7235 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007236
Dale Johannesenf160d802008-10-02 18:53:47 +00007237 // Update thisMBB to fall through to newMBB
7238 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007239
Dale Johannesenf160d802008-10-02 18:53:47 +00007240 // newMBB jumps to itself and fall through to nextMBB
7241 newMBB->addSuccessor(nextMBB);
7242 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007243
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007244 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesenf160d802008-10-02 18:53:47 +00007245 // Insert instructions into newMBB based on incoming instruction
7246 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
7247 assert(bInstr->getNumOperands() < 18 && "unexpected number of operands");
7248 MachineOperand& dest1Oper = bInstr->getOperand(0);
7249 MachineOperand& dest2Oper = bInstr->getOperand(1);
7250 MachineOperand* argOpers[6];
7251 for (int i=0; i < 6; ++i)
7252 argOpers[i] = &bInstr->getOperand(i+2);
7253
7254 // x86 address has 4 operands: base, index, scale, and displacement
7255 int lastAddrIndx = 3; // [0,3]
Scott Michel91099d62009-02-17 22:15:04 +00007256
Dale Johannesenf160d802008-10-02 18:53:47 +00007257 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007258 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesenf160d802008-10-02 18:53:47 +00007259 for (int i=0; i <= lastAddrIndx; ++i)
7260 (*MIB).addOperand(*argOpers[i]);
7261 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007262 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007263 // add 4 to displacement.
Dale Johannesenf160d802008-10-02 18:53:47 +00007264 for (int i=0; i <= lastAddrIndx-1; ++i)
7265 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007266 MachineOperand newOp3 = *(argOpers[3]);
7267 if (newOp3.isImm())
7268 newOp3.setImm(newOp3.getImm()+4);
7269 else
7270 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00007271 (*MIB).addOperand(newOp3);
7272
7273 // t3/4 are defined later, at the bottom of the loop
7274 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7275 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007276 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00007277 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007278 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00007279 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7280
7281 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7282 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michel91099d62009-02-17 22:15:04 +00007283 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007284 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7285 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesenf160d802008-10-02 18:53:47 +00007286 } else {
7287 tt1 = t1;
7288 tt2 = t2;
7289 }
7290
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007291 assert((argOpers[4]->isReg() || argOpers[4]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00007292 "invalid operand");
7293 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7294 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007295 if (argOpers[4]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007296 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesenf160d802008-10-02 18:53:47 +00007297 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007298 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007299 if (regOpcL != X86::MOV32rr)
7300 MIB.addReg(tt1);
Dale Johannesenf160d802008-10-02 18:53:47 +00007301 (*MIB).addOperand(*argOpers[4]);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007302 assert(argOpers[5]->isReg() == argOpers[4]->isReg());
7303 assert(argOpers[5]->isImm() == argOpers[4]->isImm());
7304 if (argOpers[5]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007305 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesenf160d802008-10-02 18:53:47 +00007306 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007307 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007308 if (regOpcH != X86::MOV32rr)
7309 MIB.addReg(tt2);
Dale Johannesenf160d802008-10-02 18:53:47 +00007310 (*MIB).addOperand(*argOpers[5]);
7311
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007312 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007313 MIB.addReg(t1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007314 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007315 MIB.addReg(t2);
7316
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007317 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007318 MIB.addReg(t5);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007319 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007320 MIB.addReg(t6);
Scott Michel91099d62009-02-17 22:15:04 +00007321
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007322 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesenf160d802008-10-02 18:53:47 +00007323 for (int i=0; i <= lastAddrIndx; ++i)
7324 (*MIB).addOperand(*argOpers[i]);
7325
7326 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7327 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7328
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007329 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesenf160d802008-10-02 18:53:47 +00007330 MIB.addReg(X86::EAX);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007331 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesenf160d802008-10-02 18:53:47 +00007332 MIB.addReg(X86::EDX);
Scott Michel91099d62009-02-17 22:15:04 +00007333
Dale Johannesenf160d802008-10-02 18:53:47 +00007334 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007335 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesenf160d802008-10-02 18:53:47 +00007336
7337 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7338 return nextMBB;
7339}
7340
7341// private utility function
7342MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00007343X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7344 MachineBasicBlock *MBB,
Dan Gohman96d60922009-02-07 16:15:20 +00007345 unsigned cmovOpc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007346 // For the atomic min/max operator, we generate
7347 // thisMBB:
7348 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007349 // ld t1 = [min/max.addr]
Scott Michel91099d62009-02-17 22:15:04 +00007350 // mov t2 = [min/max.val]
Mon P Wang078a62d2008-05-05 19:05:59 +00007351 // cmp t1, t2
7352 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00007353 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007354 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7355 // bz newMBB
7356 // fallthrough -->nextMBB
7357 //
7358 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7359 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007360 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007361 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007362
Mon P Wang078a62d2008-05-05 19:05:59 +00007363 /// First build the CFG
7364 MachineFunction *F = MBB->getParent();
7365 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007366 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7367 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7368 F->insert(MBBIter, newMBB);
7369 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007370
Mon P Wang078a62d2008-05-05 19:05:59 +00007371 // Move all successors to thisMBB to nextMBB
7372 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007373
Mon P Wang078a62d2008-05-05 19:05:59 +00007374 // Update thisMBB to fall through to newMBB
7375 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007376
Mon P Wang078a62d2008-05-05 19:05:59 +00007377 // newMBB jumps to newMBB and fall through to nextMBB
7378 newMBB->addSuccessor(nextMBB);
7379 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007380
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007381 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007382 // Insert instructions into newMBB based on incoming instruction
7383 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
7384 MachineOperand& destOper = mInstr->getOperand(0);
7385 MachineOperand* argOpers[6];
7386 int numArgs = mInstr->getNumOperands() - 1;
7387 for (int i=0; i < numArgs; ++i)
7388 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michel91099d62009-02-17 22:15:04 +00007389
Mon P Wang078a62d2008-05-05 19:05:59 +00007390 // x86 address has 4 operands: base, index, scale, and displacement
7391 int lastAddrIndx = 3; // [0,3]
7392 int valArgIndx = 4;
Scott Michel91099d62009-02-17 22:15:04 +00007393
Mon P Wang318b0372008-05-05 22:56:23 +00007394 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007395 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007396 for (int i=0; i <= lastAddrIndx; ++i)
7397 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00007398
Mon P Wang078a62d2008-05-05 19:05:59 +00007399 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007400 assert((argOpers[valArgIndx]->isReg() ||
7401 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007402 "invalid operand");
Scott Michel91099d62009-02-17 22:15:04 +00007403
7404 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007405 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007406 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michel91099d62009-02-17 22:15:04 +00007407 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007408 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00007409 (*MIB).addOperand(*argOpers[valArgIndx]);
7410
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007411 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wang318b0372008-05-05 22:56:23 +00007412 MIB.addReg(t1);
7413
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007414 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang078a62d2008-05-05 19:05:59 +00007415 MIB.addReg(t1);
7416 MIB.addReg(t2);
7417
7418 // Generate movc
7419 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007420 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang078a62d2008-05-05 19:05:59 +00007421 MIB.addReg(t2);
7422 MIB.addReg(t1);
7423
7424 // Cmp and exchange if none has modified the memory location
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007425 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang078a62d2008-05-05 19:05:59 +00007426 for (int i=0; i <= lastAddrIndx; ++i)
7427 (*MIB).addOperand(*argOpers[i]);
7428 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00007429 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7430 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michel91099d62009-02-17 22:15:04 +00007431
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007432 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang078a62d2008-05-05 19:05:59 +00007433 MIB.addReg(X86::EAX);
Scott Michel91099d62009-02-17 22:15:04 +00007434
Mon P Wang078a62d2008-05-05 19:05:59 +00007435 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007436 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007437
Dan Gohman221a4372008-07-07 23:14:23 +00007438 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007439 return nextMBB;
7440}
7441
7442
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007443MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00007444X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +00007445 MachineBasicBlock *BB) const {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007446 DebugLoc dl = MI->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007447 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7448 switch (MI->getOpcode()) {
7449 default: assert(false && "Unexpected instr type to insert");
Mon P Wang83edba52008-12-12 01:25:51 +00007450 case X86::CMOV_V1I64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007451 case X86::CMOV_FR32:
7452 case X86::CMOV_FR64:
7453 case X86::CMOV_V4F32:
7454 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00007455 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007456 // To "insert" a SELECT_CC instruction, we actually have to insert the
7457 // diamond control-flow pattern. The incoming instruction knows the
7458 // destination vreg to set, the condition code register to branch on, the
7459 // true/false values to select between, and a branch opcode to use.
7460 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007461 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007462 ++It;
7463
7464 // thisMBB:
7465 // ...
7466 // TrueVal = ...
7467 // cmpTY ccX, r1, r2
7468 // bCC copy1MBB
7469 // fallthrough --> copy0MBB
7470 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00007471 MachineFunction *F = BB->getParent();
7472 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7473 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007474 unsigned Opc =
7475 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007476 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00007477 F->insert(It, copy0MBB);
7478 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007479 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007480 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00007481 sinkMBB->transferSuccessors(BB);
7482
7483 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007484 BB->addSuccessor(copy0MBB);
7485 BB->addSuccessor(sinkMBB);
7486
7487 // copy0MBB:
7488 // %FalseValue = ...
7489 // # fallthrough to sinkMBB
7490 BB = copy0MBB;
7491
7492 // Update machine-CFG edges
7493 BB->addSuccessor(sinkMBB);
7494
7495 // sinkMBB:
7496 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7497 // ...
7498 BB = sinkMBB;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007499 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007500 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7501 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7502
Dan Gohman221a4372008-07-07 23:14:23 +00007503 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007504 return BB;
7505 }
7506
7507 case X86::FP32_TO_INT16_IN_MEM:
7508 case X86::FP32_TO_INT32_IN_MEM:
7509 case X86::FP32_TO_INT64_IN_MEM:
7510 case X86::FP64_TO_INT16_IN_MEM:
7511 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007512 case X86::FP64_TO_INT64_IN_MEM:
7513 case X86::FP80_TO_INT16_IN_MEM:
7514 case X86::FP80_TO_INT32_IN_MEM:
7515 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007516 // Change the floating point control register to use "round towards zero"
7517 // mode when truncating to an integer value.
7518 MachineFunction *F = BB->getParent();
7519 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007520 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007521
7522 // Load the old value of the high byte of the control word...
7523 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00007524 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +00007525 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007526 CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007527
7528 // Set the high part to be round to zero...
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007529 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007530 .addImm(0xC7F);
7531
7532 // Reload the modified control word now...
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007533 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007534
7535 // Restore the memory image of control word to original value
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007536 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007537 .addReg(OldCW);
7538
7539 // Get the X86 opcode to use.
7540 unsigned Opc;
7541 switch (MI->getOpcode()) {
7542 default: assert(0 && "illegal opcode!");
7543 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7544 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7545 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7546 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7547 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7548 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007549 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7550 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7551 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007552 }
7553
7554 X86AddressMode AM;
7555 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007556 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007557 AM.BaseType = X86AddressMode::RegBase;
7558 AM.Base.Reg = Op.getReg();
7559 } else {
7560 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00007561 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007562 }
7563 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007564 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007565 AM.Scale = Op.getImm();
7566 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007567 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007568 AM.IndexReg = Op.getImm();
7569 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007570 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007571 AM.GV = Op.getGlobal();
7572 } else {
7573 AM.Disp = Op.getImm();
7574 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007575 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007576 .addReg(MI->getOperand(4).getReg());
7577
7578 // Reload the original control word now.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007579 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007580
Dan Gohman221a4372008-07-07 23:14:23 +00007581 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007582 return BB;
7583 }
Mon P Wang078a62d2008-05-05 19:05:59 +00007584 case X86::ATOMAND32:
7585 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michel91099d62009-02-17 22:15:04 +00007586 X86::AND32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007587 X86::LCMPXCHG32, X86::MOV32rr,
7588 X86::NOT32r, X86::EAX,
7589 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007590 case X86::ATOMOR32:
Scott Michel91099d62009-02-17 22:15:04 +00007591 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7592 X86::OR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007593 X86::LCMPXCHG32, X86::MOV32rr,
7594 X86::NOT32r, X86::EAX,
7595 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007596 case X86::ATOMXOR32:
7597 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michel91099d62009-02-17 22:15:04 +00007598 X86::XOR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007599 X86::LCMPXCHG32, X86::MOV32rr,
7600 X86::NOT32r, X86::EAX,
7601 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007602 case X86::ATOMNAND32:
7603 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007604 X86::AND32ri, X86::MOV32rm,
7605 X86::LCMPXCHG32, X86::MOV32rr,
7606 X86::NOT32r, X86::EAX,
7607 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00007608 case X86::ATOMMIN32:
7609 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7610 case X86::ATOMMAX32:
7611 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7612 case X86::ATOMUMIN32:
7613 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7614 case X86::ATOMUMAX32:
7615 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00007616
7617 case X86::ATOMAND16:
7618 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7619 X86::AND16ri, X86::MOV16rm,
7620 X86::LCMPXCHG16, X86::MOV16rr,
7621 X86::NOT16r, X86::AX,
7622 X86::GR16RegisterClass);
7623 case X86::ATOMOR16:
Scott Michel91099d62009-02-17 22:15:04 +00007624 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007625 X86::OR16ri, X86::MOV16rm,
7626 X86::LCMPXCHG16, X86::MOV16rr,
7627 X86::NOT16r, X86::AX,
7628 X86::GR16RegisterClass);
7629 case X86::ATOMXOR16:
7630 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7631 X86::XOR16ri, X86::MOV16rm,
7632 X86::LCMPXCHG16, X86::MOV16rr,
7633 X86::NOT16r, X86::AX,
7634 X86::GR16RegisterClass);
7635 case X86::ATOMNAND16:
7636 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7637 X86::AND16ri, X86::MOV16rm,
7638 X86::LCMPXCHG16, X86::MOV16rr,
7639 X86::NOT16r, X86::AX,
7640 X86::GR16RegisterClass, true);
7641 case X86::ATOMMIN16:
7642 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7643 case X86::ATOMMAX16:
7644 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7645 case X86::ATOMUMIN16:
7646 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7647 case X86::ATOMUMAX16:
7648 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7649
7650 case X86::ATOMAND8:
7651 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7652 X86::AND8ri, X86::MOV8rm,
7653 X86::LCMPXCHG8, X86::MOV8rr,
7654 X86::NOT8r, X86::AL,
7655 X86::GR8RegisterClass);
7656 case X86::ATOMOR8:
Scott Michel91099d62009-02-17 22:15:04 +00007657 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007658 X86::OR8ri, X86::MOV8rm,
7659 X86::LCMPXCHG8, X86::MOV8rr,
7660 X86::NOT8r, X86::AL,
7661 X86::GR8RegisterClass);
7662 case X86::ATOMXOR8:
7663 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7664 X86::XOR8ri, X86::MOV8rm,
7665 X86::LCMPXCHG8, X86::MOV8rr,
7666 X86::NOT8r, X86::AL,
7667 X86::GR8RegisterClass);
7668 case X86::ATOMNAND8:
7669 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7670 X86::AND8ri, X86::MOV8rm,
7671 X86::LCMPXCHG8, X86::MOV8rr,
7672 X86::NOT8r, X86::AL,
7673 X86::GR8RegisterClass, true);
7674 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00007675 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007676 case X86::ATOMAND64:
7677 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michel91099d62009-02-17 22:15:04 +00007678 X86::AND64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007679 X86::LCMPXCHG64, X86::MOV64rr,
7680 X86::NOT64r, X86::RAX,
7681 X86::GR64RegisterClass);
7682 case X86::ATOMOR64:
Scott Michel91099d62009-02-17 22:15:04 +00007683 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7684 X86::OR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007685 X86::LCMPXCHG64, X86::MOV64rr,
7686 X86::NOT64r, X86::RAX,
7687 X86::GR64RegisterClass);
7688 case X86::ATOMXOR64:
7689 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michel91099d62009-02-17 22:15:04 +00007690 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007691 X86::LCMPXCHG64, X86::MOV64rr,
7692 X86::NOT64r, X86::RAX,
7693 X86::GR64RegisterClass);
7694 case X86::ATOMNAND64:
7695 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7696 X86::AND64ri32, X86::MOV64rm,
7697 X86::LCMPXCHG64, X86::MOV64rr,
7698 X86::NOT64r, X86::RAX,
7699 X86::GR64RegisterClass, true);
7700 case X86::ATOMMIN64:
7701 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7702 case X86::ATOMMAX64:
7703 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7704 case X86::ATOMUMIN64:
7705 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7706 case X86::ATOMUMAX64:
7707 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00007708
7709 // This group does 64-bit operations on a 32-bit host.
7710 case X86::ATOMAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00007711 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007712 X86::AND32rr, X86::AND32rr,
7713 X86::AND32ri, X86::AND32ri,
7714 false);
7715 case X86::ATOMOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00007716 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007717 X86::OR32rr, X86::OR32rr,
7718 X86::OR32ri, X86::OR32ri,
7719 false);
7720 case X86::ATOMXOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00007721 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007722 X86::XOR32rr, X86::XOR32rr,
7723 X86::XOR32ri, X86::XOR32ri,
7724 false);
7725 case X86::ATOMNAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00007726 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007727 X86::AND32rr, X86::AND32rr,
7728 X86::AND32ri, X86::AND32ri,
7729 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00007730 case X86::ATOMADD6432:
Scott Michel91099d62009-02-17 22:15:04 +00007731 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007732 X86::ADD32rr, X86::ADC32rr,
7733 X86::ADD32ri, X86::ADC32ri,
7734 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00007735 case X86::ATOMSUB6432:
Scott Michel91099d62009-02-17 22:15:04 +00007736 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007737 X86::SUB32rr, X86::SBB32rr,
7738 X86::SUB32ri, X86::SBB32ri,
7739 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007740 case X86::ATOMSWAP6432:
Scott Michel91099d62009-02-17 22:15:04 +00007741 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007742 X86::MOV32rr, X86::MOV32rr,
7743 X86::MOV32ri, X86::MOV32ri,
7744 false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007745 }
7746}
7747
7748//===----------------------------------------------------------------------===//
7749// X86 Optimization Hooks
7750//===----------------------------------------------------------------------===//
7751
Dan Gohman8181bd12008-07-27 21:46:04 +00007752void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00007753 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00007754 APInt &KnownZero,
7755 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007756 const SelectionDAG &DAG,
7757 unsigned Depth) const {
7758 unsigned Opc = Op.getOpcode();
7759 assert((Opc >= ISD::BUILTIN_OP_END ||
7760 Opc == ISD::INTRINSIC_WO_CHAIN ||
7761 Opc == ISD::INTRINSIC_W_CHAIN ||
7762 Opc == ISD::INTRINSIC_VOID) &&
7763 "Should use MaskedValueIsZero if you don't know whether Op"
7764 " is a target node!");
7765
Dan Gohman1d79e432008-02-13 23:07:24 +00007766 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007767 switch (Opc) {
7768 default: break;
Evan Cheng8e9b21c2009-02-02 09:15:04 +00007769 case X86ISD::ADD:
7770 case X86ISD::SUB:
7771 case X86ISD::SMUL:
7772 case X86ISD::UMUL:
7773 // These nodes' second result is a boolean.
7774 if (Op.getResNo() == 0)
7775 break;
7776 // Fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007777 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00007778 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7779 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007780 break;
7781 }
7782}
7783
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007784/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00007785/// node is a GlobalAddress + offset.
7786bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7787 GlobalValue* &GA, int64_t &Offset) const{
7788 if (N->getOpcode() == X86ISD::Wrapper) {
7789 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007790 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00007791 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007792 return true;
7793 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007794 }
Evan Chengef7be082008-05-12 19:56:52 +00007795 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007796}
7797
Evan Chengef7be082008-05-12 19:56:52 +00007798static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7799 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007800 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00007801 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00007802 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007803 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00007804 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007805 return false;
7806}
7807
Dan Gohman8181bd12008-07-27 21:46:04 +00007808static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00007809 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00007810 SDNode *&Base,
7811 SelectionDAG &DAG, MachineFrameInfo *MFI,
7812 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007813 Base = NULL;
7814 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007815 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007816 if (Idx.getOpcode() == ISD::UNDEF) {
7817 if (!Base)
7818 return false;
7819 continue;
7820 }
7821
Dan Gohman8181bd12008-07-27 21:46:04 +00007822 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00007823 if (!Elt.getNode() ||
7824 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007825 return false;
7826 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007827 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00007828 if (Base->getOpcode() == ISD::UNDEF)
7829 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00007830 continue;
7831 }
7832 if (Elt.getOpcode() == ISD::UNDEF)
7833 continue;
7834
Gabor Greif1c80d112008-08-28 21:40:38 +00007835 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00007836 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007837 return false;
7838 }
7839 return true;
7840}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007841
7842/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7843/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7844/// if the load addresses are consecutive, non-overlapping, and in the right
7845/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00007846static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00007847 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007848 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007849 DebugLoc dl = N->getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00007850 MVT VT = N->getValueType(0);
7851 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00007852 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00007853 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007854 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00007855 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
7856 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00007857 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007858
Dan Gohman11821702007-07-27 17:16:43 +00007859 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00007860 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007861 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michel91099d62009-02-17 22:15:04 +00007862 LD->getSrcValue(), LD->getSrcValueOffset(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007863 LD->isVolatile());
7864 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7865 LD->getSrcValue(), LD->getSrcValueOffset(),
7866 LD->isVolatile(), LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007867}
7868
Evan Chengb6290462008-05-12 23:04:07 +00007869/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00007870static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohman22cefb02009-01-29 01:59:02 +00007871 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng6617eed2008-09-24 23:26:36 +00007872 const X86Subtarget *Subtarget,
7873 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00007874 unsigned NumOps = N->getNumOperands();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007875 DebugLoc dl = N->getDebugLoc();
Evan Chengdea99362008-05-29 08:22:04 +00007876
Evan Chenge9b9c672008-05-09 21:53:03 +00007877 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00007878 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00007879 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007880
Duncan Sands92c43912008-06-06 12:08:01 +00007881 MVT VT = N->getValueType(0);
7882 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00007883 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
7884 // We are looking for load i64 and zero extend. We want to transform
7885 // it before legalizer has a chance to expand it. Also look for i64
7886 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00007887 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007888 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00007889 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00007890 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00007891 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007892
7893 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00007894 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00007895 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00007896 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00007897 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00007898 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00007899 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00007900 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007901 }
Evan Chenge9b9c672008-05-09 21:53:03 +00007902
7903 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00007904 LoadSDNode *LD = cast<LoadSDNode>(Base);
Scott Michel91099d62009-02-17 22:15:04 +00007905
Nate Begeman211c4742008-05-28 00:24:25 +00007906 // Load must not be an extload.
7907 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00007908 return SDValue();
Mon P Wang28b36412009-01-30 07:07:40 +00007909
7910 // Load type should legal type so we don't have to legalize it.
7911 if (!TLI.isTypeLegal(VT))
7912 return SDValue();
7913
Evan Cheng6617eed2008-09-24 23:26:36 +00007914 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
7915 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007916 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Dan Gohman22cefb02009-01-29 01:59:02 +00007917 TargetLowering::TargetLoweringOpt TLO(DAG);
7918 TLO.CombineTo(SDValue(Base, 1), ResNode.getValue(1));
7919 DCI.CommitTargetLoweringOpt(TLO);
Evan Cheng6617eed2008-09-24 23:26:36 +00007920 return ResNode;
Scott Michel91099d62009-02-17 22:15:04 +00007921}
Evan Chenge9b9c672008-05-09 21:53:03 +00007922
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007923/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007924static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007925 const X86Subtarget *Subtarget) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007926 DebugLoc dl = N->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00007927 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007928
7929 // If we have SSE[12] support, try to form min/max nodes.
7930 if (Subtarget->hasSSE2() &&
7931 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
7932 if (Cond.getOpcode() == ISD::SETCC) {
7933 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00007934 SDValue LHS = N->getOperand(1);
7935 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007936 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
7937
7938 unsigned Opcode = 0;
7939 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7940 switch (CC) {
7941 default: break;
7942 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7943 case ISD::SETULE:
7944 case ISD::SETLE:
7945 if (!UnsafeFPMath) break;
7946 // FALL THROUGH.
7947 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7948 case ISD::SETLT:
7949 Opcode = X86ISD::FMIN;
7950 break;
7951
7952 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7953 case ISD::SETUGT:
7954 case ISD::SETGT:
7955 if (!UnsafeFPMath) break;
7956 // FALL THROUGH.
7957 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7958 case ISD::SETGE:
7959 Opcode = X86ISD::FMAX;
7960 break;
7961 }
7962 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
7963 switch (CC) {
7964 default: break;
7965 case ISD::SETOGT: // (X > Y) ? Y : X -> min
7966 case ISD::SETUGT:
7967 case ISD::SETGT:
7968 if (!UnsafeFPMath) break;
7969 // FALL THROUGH.
7970 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
7971 case ISD::SETGE:
7972 Opcode = X86ISD::FMIN;
7973 break;
7974
7975 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
7976 case ISD::SETULE:
7977 case ISD::SETLE:
7978 if (!UnsafeFPMath) break;
7979 // FALL THROUGH.
7980 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
7981 case ISD::SETLT:
7982 Opcode = X86ISD::FMAX;
7983 break;
7984 }
7985 }
7986
7987 if (Opcode)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007988 return DAG.getNode(Opcode, dl, N->getValueType(0), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007989 }
7990
7991 }
7992
Dan Gohman8181bd12008-07-27 21:46:04 +00007993 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007994}
7995
sampo025b75c2009-01-26 00:52:55 +00007996/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
7997/// when possible.
7998static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
7999 const X86Subtarget *Subtarget) {
8000 // On X86 with SSE2 support, we can transform this to a vector shift if
8001 // all elements are shifted by the same amount. We can't do this in legalize
8002 // because the a constant vector is typically transformed to a constant pool
8003 // so we have no knowledge of the shift amount.
sampo087d53c2009-01-26 03:15:31 +00008004 if (!Subtarget->hasSSE2())
8005 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00008006
sampo025b75c2009-01-26 00:52:55 +00008007 MVT VT = N->getValueType(0);
sampo087d53c2009-01-26 03:15:31 +00008008 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8009 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00008010
Mon P Wanga91e9642009-01-28 08:12:05 +00008011 SDValue ShAmtOp = N->getOperand(1);
8012 MVT EltVT = VT.getVectorElementType();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008013 DebugLoc dl = N->getDebugLoc();
Mon P Wanga91e9642009-01-28 08:12:05 +00008014 SDValue BaseShAmt;
8015 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8016 unsigned NumElts = VT.getVectorNumElements();
8017 unsigned i = 0;
8018 for (; i != NumElts; ++i) {
8019 SDValue Arg = ShAmtOp.getOperand(i);
8020 if (Arg.getOpcode() == ISD::UNDEF) continue;
8021 BaseShAmt = Arg;
8022 break;
8023 }
8024 for (; i != NumElts; ++i) {
8025 SDValue Arg = ShAmtOp.getOperand(i);
8026 if (Arg.getOpcode() == ISD::UNDEF) continue;
8027 if (Arg != BaseShAmt) {
8028 return SDValue();
8029 }
8030 }
8031 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
8032 isSplatMask(ShAmtOp.getOperand(2).getNode())) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008033 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, ShAmtOp,
Mon P Wanga91e9642009-01-28 08:12:05 +00008034 DAG.getIntPtrConstant(0));
8035 } else
sampo087d53c2009-01-26 03:15:31 +00008036 return SDValue();
sampo025b75c2009-01-26 00:52:55 +00008037
sampo087d53c2009-01-26 03:15:31 +00008038 if (EltVT.bitsGT(MVT::i32))
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008039 BaseShAmt = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008040 else if (EltVT.bitsLT(MVT::i32))
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008041 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BaseShAmt);
sampo025b75c2009-01-26 00:52:55 +00008042
sampo087d53c2009-01-26 03:15:31 +00008043 // The shift amount is identical so we can do a vector shift.
8044 SDValue ValOp = N->getOperand(0);
8045 switch (N->getOpcode()) {
8046 default:
8047 assert(0 && "Unknown shift opcode!");
8048 break;
8049 case ISD::SHL:
8050 if (VT == MVT::v2i64)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008051 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008052 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8053 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008054 if (VT == MVT::v4i32)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008055 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008056 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8057 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008058 if (VT == MVT::v8i16)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008059 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008060 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8061 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008062 break;
8063 case ISD::SRA:
8064 if (VT == MVT::v4i32)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008065 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008066 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8067 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008068 if (VT == MVT::v8i16)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008069 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008070 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8071 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008072 break;
8073 case ISD::SRL:
8074 if (VT == MVT::v2i64)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008075 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008076 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8077 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008078 if (VT == MVT::v4i32)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008079 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008080 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8081 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008082 if (VT == MVT::v8i16)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008083 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
sampo025b75c2009-01-26 00:52:55 +00008084 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8085 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008086 break;
sampo025b75c2009-01-26 00:52:55 +00008087 }
8088 return SDValue();
8089}
8090
Chris Lattnerce84ae42008-02-22 02:09:43 +00008091/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008092static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00008093 const X86Subtarget *Subtarget) {
8094 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8095 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00008096 // A preferable solution to the general problem is to figure out the right
8097 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00008098 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00008099 if (St->getValue().getValueType().isVector() &&
8100 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00008101 isa<LoadSDNode>(St->getValue()) &&
8102 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8103 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00008104 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00008105 LoadSDNode *Ld = 0;
8106 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00008107 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00008108 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00008109 // Must be a store of a load. We currently handle two cases: the load
8110 // is a direct child, and it's under an intervening TokenFactor. It is
8111 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00008112 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00008113 Ld = cast<LoadSDNode>(St->getChain());
8114 else if (St->getValue().hasOneUse() &&
8115 ChainVal->getOpcode() == ISD::TokenFactor) {
8116 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00008117 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00008118 TokenFactorIndex = i;
8119 Ld = cast<LoadSDNode>(St->getValue());
8120 } else
8121 Ops.push_back(ChainVal->getOperand(i));
8122 }
8123 }
8124 if (Ld) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008125 DebugLoc dl = N->getDebugLoc();
Dale Johannesend112b802008-02-25 19:20:14 +00008126 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8127 if (Subtarget->is64Bit()) {
Scott Michel91099d62009-02-17 22:15:04 +00008128 SDValue NewLd = DAG.getLoad(MVT::i64, dl, Ld->getChain(),
8129 Ld->getBasePtr(), Ld->getSrcValue(),
Dale Johannesend112b802008-02-25 19:20:14 +00008130 Ld->getSrcValueOffset(), Ld->isVolatile(),
8131 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00008132 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00008133 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00008134 Ops.push_back(NewChain);
Scott Michel91099d62009-02-17 22:15:04 +00008135 NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00008136 Ops.size());
8137 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008138 return DAG.getStore(NewChain, dl, NewLd, St->getBasePtr(),
Dale Johannesend112b802008-02-25 19:20:14 +00008139 St->getSrcValue(), St->getSrcValueOffset(),
8140 St->isVolatile(), St->getAlignment());
8141 }
8142
8143 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00008144 SDValue LoAddr = Ld->getBasePtr();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008145 SDValue HiAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00008146 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00008147
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008148 SDValue LoLd = DAG.getLoad(MVT::i32, dl, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00008149 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8150 Ld->isVolatile(), Ld->getAlignment());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008151 SDValue HiLd = DAG.getLoad(MVT::i32, dl, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00008152 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
Scott Michel91099d62009-02-17 22:15:04 +00008153 Ld->isVolatile(),
Dale Johannesend112b802008-02-25 19:20:14 +00008154 MinAlign(Ld->getAlignment(), 4));
8155
Dan Gohman8181bd12008-07-27 21:46:04 +00008156 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00008157 if (TokenFactorIndex != -1) {
8158 Ops.push_back(LoLd);
8159 Ops.push_back(HiLd);
Scott Michel91099d62009-02-17 22:15:04 +00008160 NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00008161 Ops.size());
8162 }
8163
8164 LoAddr = St->getBasePtr();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008165 HiAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00008166 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00008167
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008168 SDValue LoSt = DAG.getStore(NewChain, dl, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00008169 St->getSrcValue(), St->getSrcValueOffset(),
8170 St->isVolatile(), St->getAlignment());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008171 SDValue HiSt = DAG.getStore(NewChain, dl, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00008172 St->getSrcValue(),
8173 St->getSrcValueOffset() + 4,
Scott Michel91099d62009-02-17 22:15:04 +00008174 St->isVolatile(),
Dale Johannesend112b802008-02-25 19:20:14 +00008175 MinAlign(St->getAlignment(), 4));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008176 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00008177 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00008178 }
Dan Gohman8181bd12008-07-27 21:46:04 +00008179 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00008180}
8181
Chris Lattner470d5dc2008-01-25 06:14:17 +00008182/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8183/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008184static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00008185 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8186 // F[X]OR(0.0, x) -> x
8187 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00008188 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8189 if (C->getValueAPF().isPosZero())
8190 return N->getOperand(1);
8191 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8192 if (C->getValueAPF().isPosZero())
8193 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00008194 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00008195}
8196
8197/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008198static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00008199 // FAND(0.0, x) -> 0.0
8200 // FAND(x, 0.0) -> 0.0
8201 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8202 if (C->getValueAPF().isPosZero())
8203 return N->getOperand(0);
8204 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8205 if (C->getValueAPF().isPosZero())
8206 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00008207 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00008208}
8209
Dan Gohman22cefb02009-01-29 01:59:02 +00008210static SDValue PerformBTCombine(SDNode *N,
8211 SelectionDAG &DAG,
8212 TargetLowering::DAGCombinerInfo &DCI) {
8213 // BT ignores high bits in the bit index operand.
8214 SDValue Op1 = N->getOperand(1);
8215 if (Op1.hasOneUse()) {
8216 unsigned BitWidth = Op1.getValueSizeInBits();
8217 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8218 APInt KnownZero, KnownOne;
8219 TargetLowering::TargetLoweringOpt TLO(DAG);
8220 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8221 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8222 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8223 DCI.CommitTargetLoweringOpt(TLO);
8224 }
8225 return SDValue();
8226}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008227
Dan Gohman8181bd12008-07-27 21:46:04 +00008228SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng62370f32008-11-05 06:03:38 +00008229 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008230 SelectionDAG &DAG = DCI.DAG;
8231 switch (N->getOpcode()) {
8232 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00008233 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
8234 case ISD::BUILD_VECTOR:
Dan Gohman22cefb02009-01-29 01:59:02 +00008235 return PerformBuildVectorCombine(N, DAG, DCI, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00008236 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
sampo025b75c2009-01-26 00:52:55 +00008237 case ISD::SHL:
8238 case ISD::SRA:
8239 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00008240 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00008241 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00008242 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8243 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohman22cefb02009-01-29 01:59:02 +00008244 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008245 }
8246
Dan Gohman8181bd12008-07-27 21:46:04 +00008247 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008248}
8249
8250//===----------------------------------------------------------------------===//
8251// X86 Inline Assembly Support
8252//===----------------------------------------------------------------------===//
8253
8254/// getConstraintType - Given a constraint letter, return the type of
8255/// constraint it is for this target.
8256X86TargetLowering::ConstraintType
8257X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8258 if (Constraint.size() == 1) {
8259 switch (Constraint[0]) {
8260 case 'A':
Dale Johannesen73920c02008-11-13 21:52:36 +00008261 return C_Register;
Chris Lattner267805f2008-03-11 19:06:29 +00008262 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008263 case 'r':
8264 case 'R':
8265 case 'l':
8266 case 'q':
8267 case 'Q':
8268 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00008269 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008270 case 'Y':
8271 return C_RegisterClass;
Dale Johannesenf190a032009-02-12 20:58:09 +00008272 case 'e':
8273 case 'Z':
8274 return C_Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008275 default:
8276 break;
8277 }
8278 }
8279 return TargetLowering::getConstraintType(Constraint);
8280}
8281
Dale Johannesene99fc902008-01-29 02:21:21 +00008282/// LowerXConstraint - try to replace an X constraint, which matches anything,
8283/// with another that has more specific requirements based on the type of the
8284/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00008285const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00008286LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00008287 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8288 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00008289 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00008290 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00008291 return "Y";
8292 if (Subtarget->hasSSE1())
8293 return "x";
8294 }
Scott Michel91099d62009-02-17 22:15:04 +00008295
Chris Lattnereca405c2008-04-26 23:02:14 +00008296 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00008297}
8298
Chris Lattnera531abc2007-08-25 00:47:38 +00008299/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8300/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00008301void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00008302 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +00008303 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00008304 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00008305 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00008306 SDValue Result(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00008307
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008308 switch (Constraint) {
8309 default: break;
8310 case 'I':
8311 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008312 if (C->getZExtValue() <= 31) {
8313 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00008314 break;
8315 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008316 }
Chris Lattnera531abc2007-08-25 00:47:38 +00008317 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00008318 case 'J':
8319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8320 if (C->getZExtValue() <= 63) {
8321 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8322 break;
8323 }
8324 }
8325 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008326 case 'N':
8327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008328 if (C->getZExtValue() <= 255) {
8329 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00008330 break;
8331 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008332 }
Chris Lattnera531abc2007-08-25 00:47:38 +00008333 return;
Dale Johannesenf190a032009-02-12 20:58:09 +00008334 case 'e': {
8335 // 32-bit signed value
8336 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8337 const ConstantInt *CI = C->getConstantIntValue();
8338 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8339 // Widen to 64 bits here to get it sign extended.
8340 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8341 break;
8342 }
8343 // FIXME gcc accepts some relocatable values here too, but only in certain
8344 // memory models; it's complicated.
8345 }
8346 return;
8347 }
8348 case 'Z': {
8349 // 32-bit unsigned value
8350 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8351 const ConstantInt *CI = C->getConstantIntValue();
8352 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8353 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8354 break;
8355 }
8356 }
8357 // FIXME gcc accepts some relocatable values here too, but only in certain
8358 // memory models; it's complicated.
8359 return;
8360 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008361 case 'i': {
8362 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00008363 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesenf190a032009-02-12 20:58:09 +00008364 // Widen to 64 bits here to get it sign extended.
8365 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattnera531abc2007-08-25 00:47:38 +00008366 break;
8367 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008368
8369 // If we are in non-pic codegen mode, we allow the address of a global (with
8370 // an optional displacement) to be used with 'i'.
8371 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
8372 int64_t Offset = 0;
Scott Michel91099d62009-02-17 22:15:04 +00008373
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008374 // Match either (GA) or (GA+C)
8375 if (GA) {
8376 Offset = GA->getOffset();
8377 } else if (Op.getOpcode() == ISD::ADD) {
8378 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8379 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
8380 if (C && GA) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008381 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008382 } else {
8383 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8384 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
8385 if (C && GA)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008386 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008387 else
8388 C = 0, GA = 0;
8389 }
8390 }
Scott Michel91099d62009-02-17 22:15:04 +00008391
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008392 if (GA) {
Scott Michel91099d62009-02-17 22:15:04 +00008393 if (hasMemory)
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00008394 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(),
Dale Johannesenea996922009-02-04 20:06:27 +00008395 Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00008396 else
8397 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8398 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00008399 Result = Op;
8400 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008401 }
8402
8403 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00008404 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008405 }
8406 }
Scott Michel91099d62009-02-17 22:15:04 +00008407
Gabor Greif1c80d112008-08-28 21:40:38 +00008408 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00008409 Ops.push_back(Result);
8410 return;
8411 }
Evan Cheng7f250d62008-09-24 00:05:32 +00008412 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8413 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008414}
8415
8416std::vector<unsigned> X86TargetLowering::
8417getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00008418 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008419 if (Constraint.size() == 1) {
8420 // FIXME: not handling fp-stack yet!
8421 switch (Constraint[0]) { // GCC X86 Constraint Letters
8422 default: break; // Unknown constraint letter
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008423 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8424 case 'Q': // Q_REGS
8425 if (VT == MVT::i32)
8426 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8427 else if (VT == MVT::i16)
8428 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8429 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00008430 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00008431 else if (VT == MVT::i64)
8432 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8433 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008434 }
8435 }
8436
8437 return std::vector<unsigned>();
8438}
8439
8440std::pair<unsigned, const TargetRegisterClass*>
8441X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00008442 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008443 // First, see if this is a constraint that directly corresponds to an LLVM
8444 // register class.
8445 if (Constraint.size() == 1) {
8446 // GCC Constraint Letters
8447 switch (Constraint[0]) {
8448 default: break;
8449 case 'r': // GENERAL_REGS
8450 case 'R': // LEGACY_REGS
8451 case 'l': // INDEX_REGS
Chris Lattnerbbfea052008-10-17 18:15:05 +00008452 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008453 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00008454 if (VT == MVT::i16)
8455 return std::make_pair(0U, X86::GR16RegisterClass);
8456 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michel91099d62009-02-17 22:15:04 +00008457 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00008458 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +00008459 case 'f': // FP Stack registers.
8460 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8461 // value to the correct fpstack register class.
8462 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8463 return std::make_pair(0U, X86::RFP32RegisterClass);
8464 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8465 return std::make_pair(0U, X86::RFP64RegisterClass);
8466 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008467 case 'y': // MMX_REGS if MMX allowed.
8468 if (!Subtarget->hasMMX()) break;
8469 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008470 case 'Y': // SSE_REGS if SSE2 allowed
8471 if (!Subtarget->hasSSE2()) break;
8472 // FALL THROUGH.
8473 case 'x': // SSE_REGS if SSE1 allowed
8474 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00008475
8476 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008477 default: break;
8478 // Scalar SSE types.
8479 case MVT::f32:
8480 case MVT::i32:
8481 return std::make_pair(0U, X86::FR32RegisterClass);
8482 case MVT::f64:
8483 case MVT::i64:
8484 return std::make_pair(0U, X86::FR64RegisterClass);
8485 // Vector types.
8486 case MVT::v16i8:
8487 case MVT::v8i16:
8488 case MVT::v4i32:
8489 case MVT::v2i64:
8490 case MVT::v4f32:
8491 case MVT::v2f64:
8492 return std::make_pair(0U, X86::VR128RegisterClass);
8493 }
8494 break;
8495 }
8496 }
Scott Michel91099d62009-02-17 22:15:04 +00008497
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008498 // Use the default implementation in TargetLowering to convert the register
8499 // constraint into a member of a register class.
8500 std::pair<unsigned, const TargetRegisterClass*> Res;
8501 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8502
8503 // Not found as a standard register?
8504 if (Res.second == 0) {
8505 // GCC calls "st(0)" just plain "st".
8506 if (StringsEqualNoCase("{st}", Constraint)) {
8507 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00008508 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008509 }
Dale Johannesen73920c02008-11-13 21:52:36 +00008510 // 'A' means EAX + EDX.
8511 if (Constraint == "A") {
8512 Res.first = X86::EAX;
8513 Res.second = X86::GRADRegisterClass;
8514 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008515 return Res;
8516 }
8517
8518 // Otherwise, check to see if this is a register class of the wrong value
8519 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8520 // turn into {ax},{dx}.
8521 if (Res.second->hasType(VT))
8522 return Res; // Correct type already, nothing to do.
8523
8524 // All of the single-register GCC register classes map their values onto
8525 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8526 // really want an 8-bit or 32-bit register, map to the appropriate register
8527 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00008528 if (Res.second == X86::GR16RegisterClass) {
8529 if (VT == MVT::i8) {
8530 unsigned DestReg = 0;
8531 switch (Res.first) {
8532 default: break;
8533 case X86::AX: DestReg = X86::AL; break;
8534 case X86::DX: DestReg = X86::DL; break;
8535 case X86::CX: DestReg = X86::CL; break;
8536 case X86::BX: DestReg = X86::BL; break;
8537 }
8538 if (DestReg) {
8539 Res.first = DestReg;
8540 Res.second = Res.second = X86::GR8RegisterClass;
8541 }
8542 } else if (VT == MVT::i32) {
8543 unsigned DestReg = 0;
8544 switch (Res.first) {
8545 default: break;
8546 case X86::AX: DestReg = X86::EAX; break;
8547 case X86::DX: DestReg = X86::EDX; break;
8548 case X86::CX: DestReg = X86::ECX; break;
8549 case X86::BX: DestReg = X86::EBX; break;
8550 case X86::SI: DestReg = X86::ESI; break;
8551 case X86::DI: DestReg = X86::EDI; break;
8552 case X86::BP: DestReg = X86::EBP; break;
8553 case X86::SP: DestReg = X86::ESP; break;
8554 }
8555 if (DestReg) {
8556 Res.first = DestReg;
8557 Res.second = Res.second = X86::GR32RegisterClass;
8558 }
8559 } else if (VT == MVT::i64) {
8560 unsigned DestReg = 0;
8561 switch (Res.first) {
8562 default: break;
8563 case X86::AX: DestReg = X86::RAX; break;
8564 case X86::DX: DestReg = X86::RDX; break;
8565 case X86::CX: DestReg = X86::RCX; break;
8566 case X86::BX: DestReg = X86::RBX; break;
8567 case X86::SI: DestReg = X86::RSI; break;
8568 case X86::DI: DestReg = X86::RDI; break;
8569 case X86::BP: DestReg = X86::RBP; break;
8570 case X86::SP: DestReg = X86::RSP; break;
8571 }
8572 if (DestReg) {
8573 Res.first = DestReg;
8574 Res.second = Res.second = X86::GR64RegisterClass;
8575 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008576 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00008577 } else if (Res.second == X86::FR32RegisterClass ||
8578 Res.second == X86::FR64RegisterClass ||
8579 Res.second == X86::VR128RegisterClass) {
8580 // Handle references to XMM physical registers that got mapped into the
8581 // wrong class. This can happen with constraints like {xmm0} where the
8582 // target independent register mapper will just pick the first match it can
8583 // find, ignoring the required type.
8584 if (VT == MVT::f32)
8585 Res.second = X86::FR32RegisterClass;
8586 else if (VT == MVT::f64)
8587 Res.second = X86::FR64RegisterClass;
8588 else if (X86::VR128RegisterClass->hasType(VT))
8589 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008590 }
8591
8592 return Res;
8593}
Mon P Wang1448aad2008-10-30 08:01:45 +00008594
8595//===----------------------------------------------------------------------===//
8596// X86 Widen vector type
8597//===----------------------------------------------------------------------===//
8598
8599/// getWidenVectorType: given a vector type, returns the type to widen
8600/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
8601/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wanga5a239f2008-11-06 05:31:54 +00008602/// When and where to widen is target dependent based on the cost of
Mon P Wang1448aad2008-10-30 08:01:45 +00008603/// scalarizing vs using the wider vector type.
8604
Dan Gohman0fe66c92009-01-15 17:34:08 +00008605MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang1448aad2008-10-30 08:01:45 +00008606 assert(VT.isVector());
8607 if (isTypeLegal(VT))
8608 return VT;
Scott Michel91099d62009-02-17 22:15:04 +00008609
Mon P Wang1448aad2008-10-30 08:01:45 +00008610 // TODO: In computeRegisterProperty, we can compute the list of legal vector
8611 // type based on element type. This would speed up our search (though
8612 // it may not be worth it since the size of the list is relatively
8613 // small).
8614 MVT EltVT = VT.getVectorElementType();
8615 unsigned NElts = VT.getVectorNumElements();
Scott Michel91099d62009-02-17 22:15:04 +00008616
Mon P Wang1448aad2008-10-30 08:01:45 +00008617 // On X86, it make sense to widen any vector wider than 1
8618 if (NElts <= 1)
8619 return MVT::Other;
Scott Michel91099d62009-02-17 22:15:04 +00008620
8621 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang1448aad2008-10-30 08:01:45 +00008622 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
8623 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michel91099d62009-02-17 22:15:04 +00008624
8625 if (isTypeLegal(SVT) &&
8626 SVT.getVectorElementType() == EltVT &&
Mon P Wang1448aad2008-10-30 08:01:45 +00008627 SVT.getVectorNumElements() > NElts)
8628 return SVT;
8629 }
8630 return MVT::Other;
8631}