Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 1 | /* |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 2 | * Vulkan |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2014 LunarG, Inc. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included |
| 14 | * in all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
Chia-I Wu | 44e4236 | 2014-09-02 08:32:09 +0800 | [diff] [blame] | 23 | * |
| 24 | * Authors: |
| 25 | * Chia-I Wu <olv@lunarg.com> |
| 26 | * Courtney Goeltzenleuchter <courtney@lunarg.com> |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 27 | */ |
| 28 | |
Chia-I Wu | 9f03986 | 2014-08-20 15:39:56 +0800 | [diff] [blame] | 29 | #include "genhw/genhw.h" |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 30 | #include "buf.h" |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 31 | #include "desc.h" |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 32 | #include "img.h" |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 33 | #include "mem.h" |
Chia-I Wu | 018a396 | 2014-08-21 10:37:52 +0800 | [diff] [blame] | 34 | #include "pipeline.h" |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 35 | #include "sampler.h" |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 36 | #include "shader.h" |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 37 | #include "state.h" |
| 38 | #include "view.h" |
| 39 | #include "cmd_priv.h" |
Jon Ashburn | c04b4dc | 2015-01-08 18:48:10 -0700 | [diff] [blame] | 40 | #include "fb.h" |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 41 | |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 42 | static void gen6_3DPRIMITIVE(struct intel_cmd *cmd, |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 43 | int prim_type, bool indexed, |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 44 | uint32_t vertex_count, |
| 45 | uint32_t vertex_start, |
| 46 | uint32_t instance_count, |
| 47 | uint32_t instance_start, |
| 48 | uint32_t vertex_base) |
| 49 | { |
| 50 | const uint8_t cmd_len = 6; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 51 | uint32_t dw0, *dw; |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 52 | |
| 53 | CMD_ASSERT(cmd, 6, 6); |
| 54 | |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 55 | dw0 = GEN6_RENDER_CMD(3D, 3DPRIMITIVE) | |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 56 | prim_type << GEN6_3DPRIM_DW0_TYPE__SHIFT | |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 57 | (cmd_len - 2); |
| 58 | |
| 59 | if (indexed) |
| 60 | dw0 |= GEN6_3DPRIM_DW0_ACCESS_RANDOM; |
| 61 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 62 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 63 | dw[0] = dw0; |
| 64 | dw[1] = vertex_count; |
| 65 | dw[2] = vertex_start; |
| 66 | dw[3] = instance_count; |
| 67 | dw[4] = instance_start; |
| 68 | dw[5] = vertex_base; |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 69 | } |
| 70 | |
| 71 | static void gen7_3DPRIMITIVE(struct intel_cmd *cmd, |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 72 | int prim_type, bool indexed, |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 73 | uint32_t vertex_count, |
| 74 | uint32_t vertex_start, |
| 75 | uint32_t instance_count, |
| 76 | uint32_t instance_start, |
| 77 | uint32_t vertex_base) |
| 78 | { |
| 79 | const uint8_t cmd_len = 7; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 80 | uint32_t dw0, dw1, *dw; |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 81 | |
| 82 | CMD_ASSERT(cmd, 7, 7.5); |
| 83 | |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 84 | dw0 = GEN6_RENDER_CMD(3D, 3DPRIMITIVE) | (cmd_len - 2); |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 85 | dw1 = prim_type << GEN7_3DPRIM_DW1_TYPE__SHIFT; |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 86 | |
| 87 | if (indexed) |
| 88 | dw1 |= GEN7_3DPRIM_DW1_ACCESS_RANDOM; |
| 89 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 90 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 91 | dw[0] = dw0; |
| 92 | dw[1] = dw1; |
| 93 | dw[2] = vertex_count; |
| 94 | dw[3] = vertex_start; |
| 95 | dw[4] = instance_count; |
| 96 | dw[5] = instance_start; |
| 97 | dw[6] = vertex_base; |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 98 | } |
| 99 | |
Chia-I Wu | 270b1e8 | 2014-08-25 15:53:39 +0800 | [diff] [blame] | 100 | static void gen6_PIPE_CONTROL(struct intel_cmd *cmd, uint32_t dw1, |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 101 | struct intel_bo *bo, uint32_t bo_offset, |
| 102 | uint64_t imm) |
Chia-I Wu | 270b1e8 | 2014-08-25 15:53:39 +0800 | [diff] [blame] | 103 | { |
| 104 | const uint8_t cmd_len = 5; |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 105 | const uint32_t dw0 = GEN6_RENDER_CMD(3D, PIPE_CONTROL) | |
Chia-I Wu | 270b1e8 | 2014-08-25 15:53:39 +0800 | [diff] [blame] | 106 | (cmd_len - 2); |
Chia-I Wu | 2caf749 | 2014-08-31 12:28:38 +0800 | [diff] [blame] | 107 | uint32_t reloc_flags = INTEL_RELOC_WRITE; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 108 | uint32_t *dw; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 109 | uint32_t pos; |
Chia-I Wu | 270b1e8 | 2014-08-25 15:53:39 +0800 | [diff] [blame] | 110 | |
| 111 | CMD_ASSERT(cmd, 6, 7.5); |
| 112 | |
| 113 | assert(bo_offset % 8 == 0); |
| 114 | |
| 115 | if (dw1 & GEN6_PIPE_CONTROL_CS_STALL) { |
| 116 | /* |
| 117 | * From the Sandy Bridge PRM, volume 2 part 1, page 73: |
| 118 | * |
| 119 | * "1 of the following must also be set (when CS stall is set): |
| 120 | * |
| 121 | * * Depth Cache Flush Enable ([0] of DW1) |
| 122 | * * Stall at Pixel Scoreboard ([1] of DW1) |
| 123 | * * Depth Stall ([13] of DW1) |
| 124 | * * Post-Sync Operation ([13] of DW1) |
| 125 | * * Render Target Cache Flush Enable ([12] of DW1) |
| 126 | * * Notify Enable ([8] of DW1)" |
| 127 | * |
| 128 | * From the Ivy Bridge PRM, volume 2 part 1, page 61: |
| 129 | * |
| 130 | * "One of the following must also be set (when CS stall is set): |
| 131 | * |
| 132 | * * Render Target Cache Flush Enable ([12] of DW1) |
| 133 | * * Depth Cache Flush Enable ([0] of DW1) |
| 134 | * * Stall at Pixel Scoreboard ([1] of DW1) |
| 135 | * * Depth Stall ([13] of DW1) |
| 136 | * * Post-Sync Operation ([13] of DW1)" |
| 137 | */ |
| 138 | uint32_t bit_test = GEN6_PIPE_CONTROL_RENDER_CACHE_FLUSH | |
| 139 | GEN6_PIPE_CONTROL_DEPTH_CACHE_FLUSH | |
| 140 | GEN6_PIPE_CONTROL_PIXEL_SCOREBOARD_STALL | |
| 141 | GEN6_PIPE_CONTROL_DEPTH_STALL; |
| 142 | |
| 143 | /* post-sync op */ |
| 144 | bit_test |= GEN6_PIPE_CONTROL_WRITE_IMM | |
| 145 | GEN6_PIPE_CONTROL_WRITE_PS_DEPTH_COUNT | |
| 146 | GEN6_PIPE_CONTROL_WRITE_TIMESTAMP; |
| 147 | |
| 148 | if (cmd_gen(cmd) == INTEL_GEN(6)) |
| 149 | bit_test |= GEN6_PIPE_CONTROL_NOTIFY_ENABLE; |
| 150 | |
| 151 | assert(dw1 & bit_test); |
| 152 | } |
| 153 | |
| 154 | if (dw1 & GEN6_PIPE_CONTROL_DEPTH_STALL) { |
| 155 | /* |
| 156 | * From the Sandy Bridge PRM, volume 2 part 1, page 73: |
| 157 | * |
| 158 | * "Following bits must be clear (when Depth Stall is set): |
| 159 | * |
| 160 | * * Render Target Cache Flush Enable ([12] of DW1) |
| 161 | * * Depth Cache Flush Enable ([0] of DW1)" |
| 162 | */ |
| 163 | assert(!(dw1 & (GEN6_PIPE_CONTROL_RENDER_CACHE_FLUSH | |
| 164 | GEN6_PIPE_CONTROL_DEPTH_CACHE_FLUSH))); |
| 165 | } |
| 166 | |
| 167 | /* |
| 168 | * From the Sandy Bridge PRM, volume 1 part 3, page 19: |
| 169 | * |
| 170 | * "[DevSNB] PPGTT memory writes by MI_* (such as MI_STORE_DATA_IMM) |
| 171 | * and PIPE_CONTROL are not supported." |
| 172 | * |
| 173 | * The kernel will add the mapping automatically (when write domain is |
| 174 | * INTEL_DOMAIN_INSTRUCTION). |
| 175 | */ |
Chia-I Wu | 2caf749 | 2014-08-31 12:28:38 +0800 | [diff] [blame] | 176 | if (cmd_gen(cmd) == INTEL_GEN(6) && bo) { |
Chia-I Wu | 270b1e8 | 2014-08-25 15:53:39 +0800 | [diff] [blame] | 177 | bo_offset |= GEN6_PIPE_CONTROL_DW2_USE_GGTT; |
Chia-I Wu | 2caf749 | 2014-08-31 12:28:38 +0800 | [diff] [blame] | 178 | reloc_flags |= INTEL_RELOC_GGTT; |
| 179 | } |
Chia-I Wu | 270b1e8 | 2014-08-25 15:53:39 +0800 | [diff] [blame] | 180 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 181 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
| 182 | dw[0] = dw0; |
| 183 | dw[1] = dw1; |
| 184 | dw[2] = 0; |
| 185 | dw[3] = (uint32_t) imm; |
| 186 | dw[4] = (uint32_t) (imm >> 32); |
| 187 | |
| 188 | if (bo) { |
| 189 | cmd_reserve_reloc(cmd, 1); |
| 190 | cmd_batch_reloc(cmd, pos + 2, bo, bo_offset, reloc_flags); |
| 191 | } |
Chia-I Wu | 270b1e8 | 2014-08-25 15:53:39 +0800 | [diff] [blame] | 192 | } |
| 193 | |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 194 | static bool gen6_can_primitive_restart(const struct intel_cmd *cmd) |
| 195 | { |
| 196 | const struct intel_pipeline *p = cmd->bind.pipeline.graphics; |
| 197 | bool supported; |
| 198 | |
| 199 | CMD_ASSERT(cmd, 6, 7.5); |
| 200 | |
| 201 | if (cmd_gen(cmd) >= INTEL_GEN(7.5)) |
| 202 | return (p->prim_type != GEN6_3DPRIM_RECTLIST); |
| 203 | |
| 204 | switch (p->prim_type) { |
| 205 | case GEN6_3DPRIM_POINTLIST: |
| 206 | case GEN6_3DPRIM_LINELIST: |
| 207 | case GEN6_3DPRIM_LINESTRIP: |
| 208 | case GEN6_3DPRIM_TRILIST: |
| 209 | case GEN6_3DPRIM_TRISTRIP: |
| 210 | supported = true; |
| 211 | break; |
| 212 | default: |
| 213 | supported = false; |
| 214 | break; |
| 215 | } |
| 216 | |
| 217 | if (!supported) |
| 218 | return false; |
| 219 | |
| 220 | switch (cmd->bind.index.type) { |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 221 | case VK_INDEX_TYPE_UINT16: |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 222 | supported = (p->primitive_restart_index != 0xffffu); |
| 223 | break; |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 224 | case VK_INDEX_TYPE_UINT32: |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 225 | supported = (p->primitive_restart_index != 0xffffffffu); |
| 226 | break; |
| 227 | default: |
| 228 | supported = false; |
| 229 | break; |
| 230 | } |
| 231 | |
| 232 | return supported; |
| 233 | } |
| 234 | |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 235 | static void gen6_3DSTATE_INDEX_BUFFER(struct intel_cmd *cmd, |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 236 | const struct intel_buf *buf, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 237 | VkDeviceSize offset, |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 238 | VkIndexType type, |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 239 | bool enable_cut_index) |
| 240 | { |
| 241 | const uint8_t cmd_len = 3; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 242 | uint32_t dw0, end_offset, *dw; |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 243 | unsigned offset_align; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 244 | uint32_t pos; |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 245 | |
| 246 | CMD_ASSERT(cmd, 6, 7.5); |
| 247 | |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 248 | dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_INDEX_BUFFER) | (cmd_len - 2); |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 249 | |
| 250 | /* the bit is moved to 3DSTATE_VF */ |
| 251 | if (cmd_gen(cmd) >= INTEL_GEN(7.5)) |
| 252 | assert(!enable_cut_index); |
| 253 | if (enable_cut_index) |
| 254 | dw0 |= GEN6_IB_DW0_CUT_INDEX_ENABLE; |
| 255 | |
| 256 | switch (type) { |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 257 | case VK_INDEX_TYPE_UINT16: |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 258 | dw0 |= GEN6_IB_DW0_FORMAT_WORD; |
| 259 | offset_align = 2; |
| 260 | break; |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 261 | case VK_INDEX_TYPE_UINT32: |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 262 | dw0 |= GEN6_IB_DW0_FORMAT_DWORD; |
| 263 | offset_align = 4; |
| 264 | break; |
| 265 | default: |
Tobin Ehlis | 8d199e5 | 2015-09-17 12:24:13 -0600 | [diff] [blame^] | 266 | assert(!"unsupported index type"); |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 267 | break; |
| 268 | } |
| 269 | |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 270 | /* aligned and inclusive */ |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 271 | end_offset = buf->size - (buf->size % offset_align) - 1; |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 272 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 273 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
| 274 | dw[0] = dw0; |
| 275 | |
| 276 | cmd_reserve_reloc(cmd, 2); |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 277 | cmd_batch_reloc(cmd, pos + 1, buf->obj.mem->bo, offset, 0); |
| 278 | cmd_batch_reloc(cmd, pos + 2, buf->obj.mem->bo, end_offset, 0); |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 279 | } |
| 280 | |
Chia-I Wu | 62a7f25 | 2014-08-29 11:31:16 +0800 | [diff] [blame] | 281 | static void gen75_3DSTATE_VF(struct intel_cmd *cmd, |
| 282 | bool enable_cut_index, |
| 283 | uint32_t cut_index) |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 284 | { |
| 285 | const uint8_t cmd_len = 2; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 286 | uint32_t dw0, *dw; |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 287 | |
| 288 | CMD_ASSERT(cmd, 7.5, 7.5); |
| 289 | |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 290 | dw0 = GEN75_RENDER_CMD(3D, 3DSTATE_VF) | (cmd_len - 2); |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 291 | if (enable_cut_index) |
| 292 | dw0 |= GEN75_VF_DW0_CUT_INDEX_ENABLE; |
| 293 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 294 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 295 | dw[0] = dw0; |
| 296 | dw[1] = cut_index; |
Chia-I Wu | 254db42 | 2014-08-21 11:54:29 +0800 | [diff] [blame] | 297 | } |
| 298 | |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 299 | static void gen6_add_scratch_space(struct intel_cmd *cmd, |
| 300 | uint32_t batch_pos, |
| 301 | const struct intel_pipeline *pipeline, |
| 302 | const struct intel_pipeline_shader *sh) |
| 303 | { |
| 304 | int scratch_space; |
| 305 | |
| 306 | CMD_ASSERT(cmd, 6, 7.5); |
| 307 | |
| 308 | assert(sh->per_thread_scratch_size && |
| 309 | sh->per_thread_scratch_size % 1024 == 0 && |
| 310 | u_is_pow2(sh->per_thread_scratch_size) && |
| 311 | sh->scratch_offset % 1024 == 0); |
| 312 | scratch_space = u_ffs(sh->per_thread_scratch_size) - 11; |
| 313 | |
| 314 | cmd_reserve_reloc(cmd, 1); |
| 315 | cmd_batch_reloc(cmd, batch_pos, pipeline->obj.mem->bo, |
| 316 | sh->scratch_offset | scratch_space, INTEL_RELOC_WRITE); |
| 317 | } |
Courtney Goeltzenleuchter | 3d72e8c | 2014-08-29 16:27:47 -0600 | [diff] [blame] | 318 | |
Chia-I Wu | d95aa2b | 2014-08-29 12:07:47 +0800 | [diff] [blame] | 319 | static void gen6_3DSTATE_GS(struct intel_cmd *cmd) |
| 320 | { |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 321 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
| 322 | const struct intel_pipeline_shader *gs = &pipeline->gs; |
Chia-I Wu | d95aa2b | 2014-08-29 12:07:47 +0800 | [diff] [blame] | 323 | const uint8_t cmd_len = 7; |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 324 | uint32_t dw0, dw2, dw4, dw5, dw6, *dw; |
Chia-I Wu | d95aa2b | 2014-08-29 12:07:47 +0800 | [diff] [blame] | 325 | CMD_ASSERT(cmd, 6, 6); |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 326 | int vue_read_len = 0; |
| 327 | int pos = 0; |
Chia-I Wu | d95aa2b | 2014-08-29 12:07:47 +0800 | [diff] [blame] | 328 | |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 329 | dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_GS) | (cmd_len - 2); |
| 330 | |
| 331 | if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) { |
| 332 | |
| 333 | // based on ilo_gpe_init_gs_cso_gen6 |
| 334 | vue_read_len = (gs->in_count + 1) / 2; |
| 335 | if (!vue_read_len) |
| 336 | vue_read_len = 1; |
| 337 | |
| 338 | dw2 = (gs->sampler_count + 3) / 4 << GEN6_THREADDISP_SAMPLER_COUNT__SHIFT | |
| 339 | gs->surface_count << GEN6_THREADDISP_BINDING_TABLE_SIZE__SHIFT | |
| 340 | GEN6_THREADDISP_SPF; |
| 341 | |
| 342 | dw4 = vue_read_len << GEN6_GS_DW4_URB_READ_LEN__SHIFT | |
| 343 | 0 << GEN6_GS_DW4_URB_READ_OFFSET__SHIFT | |
| 344 | gs->urb_grf_start << GEN6_GS_DW4_URB_GRF_START__SHIFT; |
| 345 | |
| 346 | dw5 = (gs->max_threads - 1) << GEN6_GS_DW5_MAX_THREADS__SHIFT | |
| 347 | GEN6_GS_DW5_STATISTICS | |
| 348 | GEN6_GS_DW5_RENDER_ENABLE; |
| 349 | |
| 350 | dw6 = GEN6_GS_DW6_GS_ENABLE; |
| 351 | |
| 352 | if (gs->discard_adj) |
| 353 | dw6 |= GEN6_GS_DW6_DISCARD_ADJACENCY; |
| 354 | |
| 355 | } else { |
| 356 | dw2 = 0; |
| 357 | dw4 = 0; |
| 358 | dw5 = GEN6_GS_DW5_STATISTICS; |
| 359 | dw6 = 0; |
| 360 | } |
| 361 | |
| 362 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 363 | dw[0] = dw0; |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 364 | dw[1] = cmd->bind.pipeline.gs_offset; |
| 365 | dw[2] = dw2; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 366 | dw[3] = 0; |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 367 | dw[4] = dw4; |
| 368 | dw[5] = dw5; |
| 369 | dw[6] = dw6; |
| 370 | |
| 371 | if (gs->per_thread_scratch_size) |
| 372 | gen6_add_scratch_space(cmd, pos + 3, pipeline, gs); |
Chia-I Wu | d95aa2b | 2014-08-29 12:07:47 +0800 | [diff] [blame] | 373 | } |
| 374 | |
Chia-I Wu | 62a7f25 | 2014-08-29 11:31:16 +0800 | [diff] [blame] | 375 | static void gen7_3DSTATE_GS(struct intel_cmd *cmd) |
| 376 | { |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 377 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
| 378 | const struct intel_pipeline_shader *gs = &pipeline->gs; |
Chia-I Wu | 62a7f25 | 2014-08-29 11:31:16 +0800 | [diff] [blame] | 379 | const uint8_t cmd_len = 7; |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 380 | uint32_t dw0, dw2, dw4, dw5, dw6, *dw; |
Chia-I Wu | 62a7f25 | 2014-08-29 11:31:16 +0800 | [diff] [blame] | 381 | CMD_ASSERT(cmd, 7, 7.5); |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 382 | int vue_read_len = 0; |
| 383 | int pos = 0; |
Chia-I Wu | 62a7f25 | 2014-08-29 11:31:16 +0800 | [diff] [blame] | 384 | |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 385 | dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_GS) | (cmd_len - 2); |
| 386 | |
| 387 | if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) { |
| 388 | |
| 389 | // based on upload_gs_state |
| 390 | dw2 = (gs->sampler_count + 3) / 4 << GEN6_THREADDISP_SAMPLER_COUNT__SHIFT | |
| 391 | gs->surface_count << GEN6_THREADDISP_BINDING_TABLE_SIZE__SHIFT; |
| 392 | |
| 393 | vue_read_len = (gs->in_count + 1) / 2; |
| 394 | if (!vue_read_len) |
| 395 | vue_read_len = 1; |
| 396 | |
| 397 | dw4 = (gs->output_size_hwords * 2 - 1) << GEN7_GS_DW4_OUTPUT_SIZE__SHIFT | |
| 398 | gs->output_topology << GEN7_GS_DW4_OUTPUT_TOPO__SHIFT | |
| 399 | vue_read_len << GEN7_GS_DW4_URB_READ_LEN__SHIFT | |
| 400 | 0 << GEN7_GS_DW4_URB_READ_OFFSET__SHIFT | |
| 401 | gs->urb_grf_start << GEN7_GS_DW4_URB_GRF_START__SHIFT; |
| 402 | |
| 403 | |
| 404 | dw5 = gs->control_data_header_size_hwords << GEN7_GS_DW5_CONTROL_DATA_HEADER_SIZE__SHIFT | |
| 405 | (gs->invocations - 1) << GEN7_GS_DW5_INSTANCE_CONTROL__SHIFT | |
| 406 | GEN7_GS_DW5_STATISTICS | |
| 407 | GEN7_GS_DW5_GS_ENABLE; |
| 408 | |
| 409 | dw5 |= (gs->dual_instanced_dispatch) ? GEN7_GS_DW5_DISPATCH_MODE_DUAL_INSTANCE |
| 410 | : GEN7_GS_DW5_DISPATCH_MODE_DUAL_OBJECT; |
| 411 | |
| 412 | if (gs->include_primitive_id) |
| 413 | dw5 |= GEN7_GS_DW5_INCLUDE_PRIMITIVE_ID; |
| 414 | |
| 415 | if (cmd_gen(cmd) >= INTEL_GEN(7.5)) { |
| 416 | dw5 |= (gs->max_threads - 1) << GEN75_GS_DW5_MAX_THREADS__SHIFT; |
| 417 | dw5 |= GEN75_GS_DW5_REORDER_TRAILING; |
| 418 | dw6 = gs->control_data_format << GEN75_GS_DW6_GSCTRL__SHIFT; |
| 419 | } else { |
| 420 | dw5 |= (gs->max_threads - 1) << GEN7_GS_DW5_MAX_THREADS__SHIFT; |
| 421 | dw5 |= gs->control_data_format << GEN7_GS_DW5_GSCTRL__SHIFT; |
| 422 | dw6 = 0; |
| 423 | } |
| 424 | } else { |
| 425 | dw2 = 0; |
| 426 | dw4 = 0; |
| 427 | dw5 = GEN7_GS_DW5_STATISTICS; |
| 428 | dw6 = 0; |
| 429 | } |
| 430 | |
| 431 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 432 | dw[0] = dw0; |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 433 | dw[1] = cmd->bind.pipeline.gs_offset; |
| 434 | dw[2] = dw2; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 435 | dw[3] = 0; |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 436 | dw[4] = dw4; |
| 437 | dw[5] = dw5; |
| 438 | dw[6] = dw6; |
| 439 | |
| 440 | if (gs->per_thread_scratch_size) |
| 441 | gen6_add_scratch_space(cmd, pos + 3, pipeline, gs); |
Chia-I Wu | 62a7f25 | 2014-08-29 11:31:16 +0800 | [diff] [blame] | 442 | } |
| 443 | |
Chia-I Wu | d88e02d | 2014-08-25 10:56:13 +0800 | [diff] [blame] | 444 | static void gen6_3DSTATE_DRAWING_RECTANGLE(struct intel_cmd *cmd, |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 445 | uint32_t width, uint32_t height) |
Chia-I Wu | d88e02d | 2014-08-25 10:56:13 +0800 | [diff] [blame] | 446 | { |
| 447 | const uint8_t cmd_len = 4; |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 448 | const uint32_t dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_DRAWING_RECTANGLE) | |
Chia-I Wu | d88e02d | 2014-08-25 10:56:13 +0800 | [diff] [blame] | 449 | (cmd_len - 2); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 450 | uint32_t *dw; |
Chia-I Wu | d88e02d | 2014-08-25 10:56:13 +0800 | [diff] [blame] | 451 | |
| 452 | CMD_ASSERT(cmd, 6, 7.5); |
| 453 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 454 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 455 | dw[0] = dw0; |
| 456 | |
Chia-I Wu | d88e02d | 2014-08-25 10:56:13 +0800 | [diff] [blame] | 457 | if (width && height) { |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 458 | dw[1] = 0; |
| 459 | dw[2] = (height - 1) << 16 | |
| 460 | (width - 1); |
Chia-I Wu | d88e02d | 2014-08-25 10:56:13 +0800 | [diff] [blame] | 461 | } else { |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 462 | dw[1] = 1; |
| 463 | dw[2] = 0; |
Chia-I Wu | d88e02d | 2014-08-25 10:56:13 +0800 | [diff] [blame] | 464 | } |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 465 | |
| 466 | dw[3] = 0; |
Chia-I Wu | d88e02d | 2014-08-25 10:56:13 +0800 | [diff] [blame] | 467 | } |
| 468 | |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 469 | static void gen7_fill_3DSTATE_SF_body(const struct intel_cmd *cmd, |
| 470 | uint32_t body[6]) |
| 471 | { |
| 472 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
Chia-I Wu | 9e81ebb | 2015-07-09 10:16:34 +0800 | [diff] [blame] | 473 | const struct intel_render_pass *rp = cmd->bind.render_pass; |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 474 | const struct intel_render_pass_subpass *subpass = |
| 475 | cmd->bind.render_pass_subpass; |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 476 | const struct intel_dynamic_line_width *line_width = cmd->bind.state.line_width; |
| 477 | const struct intel_dynamic_depth_bias *depth_bias = cmd->bind.state.depth_bias; |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 478 | uint32_t dw1, dw2, dw3, dw4, dw5, dw6; |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 479 | |
| 480 | CMD_ASSERT(cmd, 6, 7.5); |
| 481 | |
| 482 | dw1 = GEN7_SF_DW1_STATISTICS | |
| 483 | GEN7_SF_DW1_DEPTH_OFFSET_SOLID | |
| 484 | GEN7_SF_DW1_DEPTH_OFFSET_WIREFRAME | |
| 485 | GEN7_SF_DW1_DEPTH_OFFSET_POINT | |
| 486 | GEN7_SF_DW1_VIEWPORT_ENABLE | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 487 | pipeline->cmd_sf_fill; |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 488 | |
| 489 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 490 | int format = GEN6_ZFORMAT_D32_FLOAT; |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 491 | |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 492 | if (subpass->ds_index < rp->attachment_count) { |
| 493 | switch (rp->attachments[subpass->ds_index].format) { |
| 494 | case VK_FORMAT_D16_UNORM: |
| 495 | format = GEN6_ZFORMAT_D16_UNORM; |
| 496 | break; |
| 497 | case VK_FORMAT_D32_SFLOAT: |
| 498 | case VK_FORMAT_D32_SFLOAT_S8_UINT: |
| 499 | format = GEN6_ZFORMAT_D32_FLOAT; |
| 500 | break; |
| 501 | default: |
| 502 | assert(!"unsupported depth/stencil format"); |
| 503 | break; |
| 504 | } |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 505 | } |
| 506 | |
| 507 | dw1 |= format << GEN7_SF_DW1_DEPTH_FORMAT__SHIFT; |
| 508 | } |
| 509 | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 510 | dw2 = pipeline->cmd_sf_cull; |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 511 | |
Courtney Goeltzenleuchter | c6e32f9 | 2015-02-11 14:13:34 -0700 | [diff] [blame] | 512 | /* Scissor is always enabled */ |
| 513 | dw2 |= GEN7_SF_DW2_SCISSOR_ENABLE; |
| 514 | |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 515 | // TODO: line width support |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 516 | (void) line_width; |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 517 | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 518 | if (pipeline->sample_count > 1) { |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 519 | dw2 |= 128 << GEN7_SF_DW2_LINE_WIDTH__SHIFT | |
| 520 | GEN7_SF_DW2_MSRASTMODE_ON_PATTERN; |
| 521 | } else { |
| 522 | dw2 |= 0 << GEN7_SF_DW2_LINE_WIDTH__SHIFT | |
| 523 | GEN7_SF_DW2_MSRASTMODE_OFF_PIXEL; |
| 524 | } |
| 525 | |
Courtney Goeltzenleuchter | 80926f7 | 2015-07-12 15:08:32 -0600 | [diff] [blame] | 526 | dw3 = 2 << GEN7_SF_DW3_TRI_PROVOKE__SHIFT | |
| 527 | 1 << GEN7_SF_DW3_LINE_PROVOKE__SHIFT | |
| 528 | 2 << GEN7_SF_DW3_TRIFAN_PROVOKE__SHIFT | |
Chia-I Wu | db3fbc4 | 2015-03-24 10:55:40 +0800 | [diff] [blame] | 529 | GEN7_SF_DW3_SUBPIXEL_8BITS; |
| 530 | |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 531 | if (pipeline->depthBiasEnable) { |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 532 | dw4 = u_fui((float) depth_bias->depth_bias_info.depthBias * 2.0f); |
| 533 | dw5 = u_fui(depth_bias->depth_bias_info.slopeScaledDepthBias); |
| 534 | dw6 = u_fui(depth_bias->depth_bias_info.depthBiasClamp); |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 535 | } else { |
| 536 | dw4 = 0; |
| 537 | dw5 = 0; |
| 538 | dw6 = 0; |
| 539 | } |
| 540 | |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 541 | body[0] = dw1; |
| 542 | body[1] = dw2; |
| 543 | body[2] = dw3; |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 544 | body[3] = dw4; |
| 545 | body[4] = dw5; |
| 546 | body[5] = dw6; |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 547 | } |
| 548 | |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 549 | static void gen6_3DSTATE_SF(struct intel_cmd *cmd) |
| 550 | { |
| 551 | const uint8_t cmd_len = 20; |
| 552 | const uint32_t dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_SF) | |
| 553 | (cmd_len - 2); |
Chia-I Wu | f85def4 | 2015-01-29 00:34:24 +0800 | [diff] [blame] | 554 | const uint32_t *sbe = cmd->bind.pipeline.graphics->cmd_3dstate_sbe; |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 555 | uint32_t sf[6]; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 556 | uint32_t *dw; |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 557 | |
| 558 | CMD_ASSERT(cmd, 6, 6); |
| 559 | |
| 560 | gen7_fill_3DSTATE_SF_body(cmd, sf); |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 561 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 562 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 563 | dw[0] = dw0; |
Chia-I Wu | f85def4 | 2015-01-29 00:34:24 +0800 | [diff] [blame] | 564 | dw[1] = sbe[1]; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 565 | memcpy(&dw[2], sf, sizeof(sf)); |
Chia-I Wu | f85def4 | 2015-01-29 00:34:24 +0800 | [diff] [blame] | 566 | memcpy(&dw[8], &sbe[2], 12); |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 567 | } |
| 568 | |
| 569 | static void gen7_3DSTATE_SF(struct intel_cmd *cmd) |
| 570 | { |
| 571 | const uint8_t cmd_len = 7; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 572 | uint32_t *dw; |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 573 | |
| 574 | CMD_ASSERT(cmd, 7, 7.5); |
| 575 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 576 | cmd_batch_pointer(cmd, cmd_len, &dw); |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 577 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_SF) | |
| 578 | (cmd_len - 2); |
| 579 | gen7_fill_3DSTATE_SF_body(cmd, &dw[1]); |
Chia-I Wu | 8016a17 | 2014-08-29 18:31:32 +0800 | [diff] [blame] | 580 | } |
| 581 | |
Chia-I Wu | c3f9c09 | 2014-08-30 14:29:29 +0800 | [diff] [blame] | 582 | static void gen6_3DSTATE_CLIP(struct intel_cmd *cmd) |
| 583 | { |
| 584 | const uint8_t cmd_len = 4; |
| 585 | const uint32_t dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_CLIP) | |
| 586 | (cmd_len - 2); |
| 587 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
GregF | fd4c1f9 | 2014-11-07 15:32:52 -0700 | [diff] [blame] | 588 | const struct intel_pipeline_shader *vs = &pipeline->vs; |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 589 | const struct intel_pipeline_shader *fs = &pipeline->fs; |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 590 | const struct intel_dynamic_viewport *viewport = cmd->bind.state.viewport; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 591 | uint32_t dw1, dw2, dw3, *dw; |
Chia-I Wu | c3f9c09 | 2014-08-30 14:29:29 +0800 | [diff] [blame] | 592 | |
| 593 | CMD_ASSERT(cmd, 6, 7.5); |
| 594 | |
| 595 | dw1 = GEN6_CLIP_DW1_STATISTICS; |
| 596 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
| 597 | dw1 |= GEN7_CLIP_DW1_SUBPIXEL_8BITS | |
| 598 | GEN7_CLIP_DW1_EARLY_CULL_ENABLE | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 599 | pipeline->cmd_clip_cull; |
Chia-I Wu | c3f9c09 | 2014-08-30 14:29:29 +0800 | [diff] [blame] | 600 | } |
| 601 | |
| 602 | dw2 = GEN6_CLIP_DW2_CLIP_ENABLE | |
Chia-I Wu | e2504cb | 2015-04-22 14:20:52 +0800 | [diff] [blame] | 603 | GEN6_CLIP_DW2_APIMODE_D3D | /* depth range [0, 1] */ |
Chia-I Wu | c3f9c09 | 2014-08-30 14:29:29 +0800 | [diff] [blame] | 604 | GEN6_CLIP_DW2_XY_TEST_ENABLE | |
GregF | fd4c1f9 | 2014-11-07 15:32:52 -0700 | [diff] [blame] | 605 | (vs->enable_user_clip ? 1 : 0) << GEN6_CLIP_DW2_UCP_CLIP_ENABLES__SHIFT | |
Courtney Goeltzenleuchter | 80926f7 | 2015-07-12 15:08:32 -0600 | [diff] [blame] | 606 | 2 << GEN6_CLIP_DW2_TRI_PROVOKE__SHIFT | |
| 607 | 1 << GEN6_CLIP_DW2_LINE_PROVOKE__SHIFT | |
| 608 | 2 << GEN6_CLIP_DW2_TRIFAN_PROVOKE__SHIFT; |
Chia-I Wu | c3f9c09 | 2014-08-30 14:29:29 +0800 | [diff] [blame] | 609 | |
| 610 | if (pipeline->rasterizerDiscardEnable) |
| 611 | dw2 |= GEN6_CLIP_DW2_CLIPMODE_REJECT_ALL; |
| 612 | else |
| 613 | dw2 |= GEN6_CLIP_DW2_CLIPMODE_NORMAL; |
| 614 | |
| 615 | if (pipeline->depthClipEnable) |
| 616 | dw2 |= GEN6_CLIP_DW2_Z_TEST_ENABLE; |
| 617 | |
| 618 | if (fs->barycentric_interps & (GEN6_INTERP_NONPERSPECTIVE_PIXEL | |
| 619 | GEN6_INTERP_NONPERSPECTIVE_CENTROID | |
| 620 | GEN6_INTERP_NONPERSPECTIVE_SAMPLE)) |
| 621 | dw2 |= GEN6_CLIP_DW2_NONPERSPECTIVE_BARYCENTRIC_ENABLE; |
| 622 | |
| 623 | dw3 = 0x1 << GEN6_CLIP_DW3_MIN_POINT_WIDTH__SHIFT | |
| 624 | 0x7ff << GEN6_CLIP_DW3_MAX_POINT_WIDTH__SHIFT | |
| 625 | (viewport->viewport_count - 1); |
| 626 | |
Mark Lobodzinski | 71fcc2d | 2015-01-27 13:24:03 -0600 | [diff] [blame] | 627 | /* TODO: framebuffer requests layer_count > 1 */ |
Courtney Goeltzenleuchter | e3b0f3a | 2015-04-03 15:25:24 -0600 | [diff] [blame] | 628 | if (cmd->bind.fb->array_size == 1) { |
Mark Lobodzinski | 71fcc2d | 2015-01-27 13:24:03 -0600 | [diff] [blame] | 629 | dw3 |= GEN6_CLIP_DW3_RTAINDEX_FORCED_ZERO; |
| 630 | } |
| 631 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 632 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 633 | dw[0] = dw0; |
| 634 | dw[1] = dw1; |
| 635 | dw[2] = dw2; |
| 636 | dw[3] = dw3; |
Chia-I Wu | c3f9c09 | 2014-08-30 14:29:29 +0800 | [diff] [blame] | 637 | } |
| 638 | |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 639 | static void gen6_3DSTATE_WM(struct intel_cmd *cmd) |
| 640 | { |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 641 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 642 | const struct intel_pipeline_shader *fs = &pipeline->fs; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 643 | const uint8_t cmd_len = 9; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 644 | uint32_t pos; |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 645 | uint32_t dw0, dw2, dw4, dw5, dw6, dw8, *dw; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 646 | |
| 647 | CMD_ASSERT(cmd, 6, 6); |
| 648 | |
| 649 | dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_WM) | (cmd_len - 2); |
| 650 | |
| 651 | dw2 = (fs->sampler_count + 3) / 4 << GEN6_THREADDISP_SAMPLER_COUNT__SHIFT | |
| 652 | fs->surface_count << GEN6_THREADDISP_BINDING_TABLE_SIZE__SHIFT; |
| 653 | |
| 654 | dw4 = GEN6_WM_DW4_STATISTICS | |
| 655 | fs->urb_grf_start << GEN6_WM_DW4_URB_GRF_START0__SHIFT | |
| 656 | 0 << GEN6_WM_DW4_URB_GRF_START1__SHIFT | |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 657 | fs->urb_grf_start_16 << GEN6_WM_DW4_URB_GRF_START2__SHIFT; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 658 | |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 659 | dw5 = (fs->max_threads - 1) << GEN6_WM_DW5_MAX_THREADS__SHIFT | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 660 | GEN6_WM_DW5_PS_DISPATCH_ENABLE | |
| 661 | GEN6_PS_DISPATCH_8 << GEN6_WM_DW5_PS_DISPATCH_MODE__SHIFT; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 662 | |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 663 | if (fs->offset_16) |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 664 | dw5 |= GEN6_PS_DISPATCH_16 << GEN6_WM_DW5_PS_DISPATCH_MODE__SHIFT; |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 665 | |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 666 | if (fs->uses & INTEL_SHADER_USE_KILL || |
| 667 | pipeline->cb_state.alphaToCoverageEnable) |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 668 | dw5 |= GEN6_WM_DW5_PS_KILL_PIXEL; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 669 | |
Cody Northrop | e238deb | 2015-01-26 14:41:36 -0700 | [diff] [blame] | 670 | if (fs->computed_depth_mode) |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 671 | dw5 |= GEN6_WM_DW5_PS_COMPUTE_DEPTH; |
| 672 | if (fs->uses & INTEL_SHADER_USE_DEPTH) |
| 673 | dw5 |= GEN6_WM_DW5_PS_USE_DEPTH; |
| 674 | if (fs->uses & INTEL_SHADER_USE_W) |
| 675 | dw5 |= GEN6_WM_DW5_PS_USE_W; |
| 676 | |
Courtney Goeltzenleuchter | df13a4d | 2015-02-11 14:14:45 -0700 | [diff] [blame] | 677 | if (pipeline->dual_source_blend_enable) |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 678 | dw5 |= GEN6_WM_DW5_PS_DUAL_SOURCE_BLEND; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 679 | |
| 680 | dw6 = fs->in_count << GEN6_WM_DW6_SF_ATTR_COUNT__SHIFT | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 681 | GEN6_WM_DW6_PS_POSOFFSET_NONE | |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 682 | GEN6_WM_DW6_ZW_INTERP_PIXEL | |
| 683 | fs->barycentric_interps << GEN6_WM_DW6_BARYCENTRIC_INTERP__SHIFT | |
| 684 | GEN6_WM_DW6_POINT_RASTRULE_UPPER_RIGHT; |
| 685 | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 686 | if (pipeline->sample_count > 1) { |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 687 | dw6 |= GEN6_WM_DW6_MSRASTMODE_ON_PATTERN | |
| 688 | GEN6_WM_DW6_MSDISPMODE_PERPIXEL; |
| 689 | } else { |
| 690 | dw6 |= GEN6_WM_DW6_MSRASTMODE_OFF_PIXEL | |
| 691 | GEN6_WM_DW6_MSDISPMODE_PERSAMPLE; |
| 692 | } |
| 693 | |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 694 | dw8 = (fs->offset_16) ? cmd->bind.pipeline.fs_offset + fs->offset_16 : 0; |
| 695 | |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 696 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 697 | dw[0] = dw0; |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 698 | dw[1] = cmd->bind.pipeline.fs_offset; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 699 | dw[2] = dw2; |
| 700 | dw[3] = 0; /* scratch */ |
| 701 | dw[4] = dw4; |
| 702 | dw[5] = dw5; |
| 703 | dw[6] = dw6; |
| 704 | dw[7] = 0; /* kernel 1 */ |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 705 | dw[8] = dw8; /* kernel 2 */ |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 706 | |
| 707 | if (fs->per_thread_scratch_size) |
| 708 | gen6_add_scratch_space(cmd, pos + 3, pipeline, fs); |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 709 | } |
| 710 | |
| 711 | static void gen7_3DSTATE_WM(struct intel_cmd *cmd) |
| 712 | { |
| 713 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 714 | const struct intel_pipeline_shader *fs = &pipeline->fs; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 715 | const uint8_t cmd_len = 3; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 716 | uint32_t dw0, dw1, dw2, *dw; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 717 | |
| 718 | CMD_ASSERT(cmd, 7, 7.5); |
| 719 | |
| 720 | dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_WM) | (cmd_len - 2); |
| 721 | |
| 722 | dw1 = GEN7_WM_DW1_STATISTICS | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 723 | GEN7_WM_DW1_PS_DISPATCH_ENABLE | |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 724 | GEN7_WM_DW1_ZW_INTERP_PIXEL | |
| 725 | fs->barycentric_interps << GEN7_WM_DW1_BARYCENTRIC_INTERP__SHIFT | |
| 726 | GEN7_WM_DW1_POINT_RASTRULE_UPPER_RIGHT; |
| 727 | |
| 728 | if (fs->uses & INTEL_SHADER_USE_KILL || |
| 729 | pipeline->cb_state.alphaToCoverageEnable) |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 730 | dw1 |= GEN7_WM_DW1_PS_KILL_PIXEL; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 731 | |
Cody Northrop | e238deb | 2015-01-26 14:41:36 -0700 | [diff] [blame] | 732 | dw1 |= fs->computed_depth_mode << GEN7_WM_DW1_PSCDEPTH__SHIFT; |
| 733 | |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 734 | if (fs->uses & INTEL_SHADER_USE_DEPTH) |
| 735 | dw1 |= GEN7_WM_DW1_PS_USE_DEPTH; |
| 736 | if (fs->uses & INTEL_SHADER_USE_W) |
| 737 | dw1 |= GEN7_WM_DW1_PS_USE_W; |
| 738 | |
| 739 | dw2 = 0; |
| 740 | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 741 | if (pipeline->sample_count > 1) { |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 742 | dw1 |= GEN7_WM_DW1_MSRASTMODE_ON_PATTERN; |
| 743 | dw2 |= GEN7_WM_DW2_MSDISPMODE_PERPIXEL; |
| 744 | } else { |
| 745 | dw1 |= GEN7_WM_DW1_MSRASTMODE_OFF_PIXEL; |
| 746 | dw2 |= GEN7_WM_DW2_MSDISPMODE_PERSAMPLE; |
| 747 | } |
| 748 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 749 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 750 | dw[0] = dw0; |
| 751 | dw[1] = dw1; |
| 752 | dw[2] = dw2; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 753 | } |
| 754 | |
| 755 | static void gen7_3DSTATE_PS(struct intel_cmd *cmd) |
| 756 | { |
| 757 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 758 | const struct intel_pipeline_shader *fs = &pipeline->fs; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 759 | const uint8_t cmd_len = 8; |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 760 | uint32_t dw0, dw2, dw4, dw5, dw7, *dw; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 761 | uint32_t pos; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 762 | |
| 763 | CMD_ASSERT(cmd, 7, 7.5); |
| 764 | |
| 765 | dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_PS) | (cmd_len - 2); |
| 766 | |
| 767 | dw2 = (fs->sampler_count + 3) / 4 << GEN6_THREADDISP_SAMPLER_COUNT__SHIFT | |
| 768 | fs->surface_count << GEN6_THREADDISP_BINDING_TABLE_SIZE__SHIFT; |
| 769 | |
| 770 | dw4 = GEN7_PS_DW4_POSOFFSET_NONE | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 771 | GEN6_PS_DISPATCH_8 << GEN7_PS_DW4_DISPATCH_MODE__SHIFT; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 772 | |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 773 | if (fs->offset_16) |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 774 | dw4 |= GEN6_PS_DISPATCH_16 << GEN7_PS_DW4_DISPATCH_MODE__SHIFT; |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 775 | |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 776 | if (cmd_gen(cmd) >= INTEL_GEN(7.5)) { |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 777 | dw4 |= (fs->max_threads - 1) << GEN75_PS_DW4_MAX_THREADS__SHIFT; |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 778 | dw4 |= pipeline->cmd_sample_mask << GEN75_PS_DW4_SAMPLE_MASK__SHIFT; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 779 | } else { |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 780 | dw4 |= (fs->max_threads - 1) << GEN7_PS_DW4_MAX_THREADS__SHIFT; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 781 | } |
| 782 | |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 783 | if (fs->in_count) |
| 784 | dw4 |= GEN7_PS_DW4_ATTR_ENABLE; |
| 785 | |
Courtney Goeltzenleuchter | df13a4d | 2015-02-11 14:14:45 -0700 | [diff] [blame] | 786 | if (pipeline->dual_source_blend_enable) |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 787 | dw4 |= GEN7_PS_DW4_DUAL_SOURCE_BLEND; |
| 788 | |
| 789 | dw5 = fs->urb_grf_start << GEN7_PS_DW5_URB_GRF_START0__SHIFT | |
| 790 | 0 << GEN7_PS_DW5_URB_GRF_START1__SHIFT | |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 791 | fs->urb_grf_start_16 << GEN7_PS_DW5_URB_GRF_START2__SHIFT; |
| 792 | |
| 793 | dw7 = (fs->offset_16) ? cmd->bind.pipeline.fs_offset + fs->offset_16 : 0; |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 794 | |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 795 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 796 | dw[0] = dw0; |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 797 | dw[1] = cmd->bind.pipeline.fs_offset; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 798 | dw[2] = dw2; |
| 799 | dw[3] = 0; /* scratch */ |
| 800 | dw[4] = dw4; |
| 801 | dw[5] = dw5; |
| 802 | dw[6] = 0; /* kernel 1 */ |
Cody Northrop | e86574e | 2015-02-24 14:15:29 -0700 | [diff] [blame] | 803 | dw[7] = dw7; /* kernel 2 */ |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 804 | |
| 805 | if (fs->per_thread_scratch_size) |
| 806 | gen6_add_scratch_space(cmd, pos + 3, pipeline, fs); |
Chia-I Wu | 1f2fd29 | 2014-08-29 15:07:09 +0800 | [diff] [blame] | 807 | } |
| 808 | |
Chia-I Wu | 8ada424 | 2015-03-02 11:19:33 -0700 | [diff] [blame] | 809 | static void gen6_3DSTATE_MULTISAMPLE(struct intel_cmd *cmd, |
| 810 | uint32_t sample_count) |
| 811 | { |
| 812 | const uint8_t cmd_len = (cmd_gen(cmd) >= INTEL_GEN(7)) ? 4 : 3; |
| 813 | uint32_t dw1, dw2, dw3, *dw; |
| 814 | |
| 815 | CMD_ASSERT(cmd, 6, 7.5); |
| 816 | |
| 817 | switch (sample_count) { |
| 818 | case 4: |
| 819 | dw1 = GEN6_MULTISAMPLE_DW1_NUMSAMPLES_4; |
| 820 | dw2 = cmd->dev->sample_pattern_4x; |
| 821 | dw3 = 0; |
| 822 | break; |
| 823 | case 8: |
| 824 | assert(cmd_gen(cmd) >= INTEL_GEN(7)); |
| 825 | dw1 = GEN7_MULTISAMPLE_DW1_NUMSAMPLES_8; |
| 826 | dw2 = cmd->dev->sample_pattern_8x[0]; |
| 827 | dw3 = cmd->dev->sample_pattern_8x[1]; |
| 828 | break; |
| 829 | default: |
| 830 | assert(sample_count <= 1); |
| 831 | dw1 = GEN6_MULTISAMPLE_DW1_NUMSAMPLES_1; |
| 832 | dw2 = 0; |
| 833 | dw3 = 0; |
| 834 | break; |
| 835 | } |
| 836 | |
| 837 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 838 | |
| 839 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_MULTISAMPLE) | (cmd_len - 2); |
| 840 | dw[1] = dw1; |
| 841 | dw[2] = dw2; |
| 842 | if (cmd_gen(cmd) >= INTEL_GEN(7)) |
| 843 | dw[3] = dw3; |
| 844 | } |
| 845 | |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 846 | static void gen6_3DSTATE_DEPTH_BUFFER(struct intel_cmd *cmd, |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 847 | const struct intel_att_view *view, |
Chia-I Wu | 73520ac | 2015-02-19 11:17:45 -0700 | [diff] [blame] | 848 | bool optimal_ds) |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 849 | { |
| 850 | const uint8_t cmd_len = 7; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 851 | uint32_t dw0, *dw; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 852 | uint32_t pos; |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 853 | |
| 854 | CMD_ASSERT(cmd, 6, 7.5); |
| 855 | |
| 856 | dw0 = (cmd_gen(cmd) >= INTEL_GEN(7)) ? |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 857 | GEN7_RENDER_CMD(3D, 3DSTATE_DEPTH_BUFFER) : |
| 858 | GEN6_RENDER_CMD(3D, 3DSTATE_DEPTH_BUFFER); |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 859 | dw0 |= (cmd_len - 2); |
| 860 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 861 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
| 862 | dw[0] = dw0; |
Chia-I Wu | 73520ac | 2015-02-19 11:17:45 -0700 | [diff] [blame] | 863 | |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 864 | dw[1] = view->att_cmd[0]; |
Chia-I Wu | 73520ac | 2015-02-19 11:17:45 -0700 | [diff] [blame] | 865 | /* note that we only enable HiZ on Gen7+ */ |
| 866 | if (!optimal_ds) |
| 867 | dw[1] &= ~GEN7_DEPTH_DW1_HIZ_ENABLE; |
| 868 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 869 | dw[2] = 0; |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 870 | dw[3] = view->att_cmd[2]; |
| 871 | dw[4] = view->att_cmd[3]; |
| 872 | dw[5] = view->att_cmd[4]; |
| 873 | dw[6] = view->att_cmd[5]; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 874 | |
Courtney Goeltzenleuchter | e316d97 | 2014-08-22 16:25:24 -0600 | [diff] [blame] | 875 | if (view->img) { |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 876 | cmd_reserve_reloc(cmd, 1); |
| 877 | cmd_batch_reloc(cmd, pos + 2, view->img->obj.mem->bo, |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 878 | view->att_cmd[1], INTEL_RELOC_WRITE); |
Courtney Goeltzenleuchter | e316d97 | 2014-08-22 16:25:24 -0600 | [diff] [blame] | 879 | } |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 880 | } |
| 881 | |
| 882 | static void gen6_3DSTATE_STENCIL_BUFFER(struct intel_cmd *cmd, |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 883 | const struct intel_att_view *view, |
Chia-I Wu | 73520ac | 2015-02-19 11:17:45 -0700 | [diff] [blame] | 884 | bool optimal_ds) |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 885 | { |
| 886 | const uint8_t cmd_len = 3; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 887 | uint32_t dw0, *dw; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 888 | uint32_t pos; |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 889 | |
| 890 | CMD_ASSERT(cmd, 6, 7.5); |
| 891 | |
| 892 | dw0 = (cmd_gen(cmd) >= INTEL_GEN(7)) ? |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 893 | GEN7_RENDER_CMD(3D, 3DSTATE_STENCIL_BUFFER) : |
| 894 | GEN6_RENDER_CMD(3D, 3DSTATE_STENCIL_BUFFER); |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 895 | dw0 |= (cmd_len - 2); |
| 896 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 897 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
| 898 | dw[0] = dw0; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 899 | |
Chia-I Wu | 3defd1f | 2015-02-18 12:21:22 -0700 | [diff] [blame] | 900 | if (view->has_stencil) { |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 901 | dw[1] = view->att_cmd[6]; |
Chia-I Wu | 3defd1f | 2015-02-18 12:21:22 -0700 | [diff] [blame] | 902 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 903 | cmd_reserve_reloc(cmd, 1); |
| 904 | cmd_batch_reloc(cmd, pos + 2, view->img->obj.mem->bo, |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 905 | view->att_cmd[7], INTEL_RELOC_WRITE); |
Chia-I Wu | 3defd1f | 2015-02-18 12:21:22 -0700 | [diff] [blame] | 906 | } else { |
| 907 | dw[1] = 0; |
| 908 | dw[2] = 0; |
Courtney Goeltzenleuchter | e316d97 | 2014-08-22 16:25:24 -0600 | [diff] [blame] | 909 | } |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 910 | } |
| 911 | |
| 912 | static void gen6_3DSTATE_HIER_DEPTH_BUFFER(struct intel_cmd *cmd, |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 913 | const struct intel_att_view *view, |
Chia-I Wu | 73520ac | 2015-02-19 11:17:45 -0700 | [diff] [blame] | 914 | bool optimal_ds) |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 915 | { |
| 916 | const uint8_t cmd_len = 3; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 917 | uint32_t dw0, *dw; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 918 | uint32_t pos; |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 919 | |
| 920 | CMD_ASSERT(cmd, 6, 7.5); |
| 921 | |
| 922 | dw0 = (cmd_gen(cmd) >= INTEL_GEN(7)) ? |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 923 | GEN7_RENDER_CMD(3D, 3DSTATE_HIER_DEPTH_BUFFER) : |
| 924 | GEN6_RENDER_CMD(3D, 3DSTATE_HIER_DEPTH_BUFFER); |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 925 | dw0 |= (cmd_len - 2); |
| 926 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 927 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
| 928 | dw[0] = dw0; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 929 | |
Chia-I Wu | 73520ac | 2015-02-19 11:17:45 -0700 | [diff] [blame] | 930 | if (view->has_hiz && optimal_ds) { |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 931 | dw[1] = view->att_cmd[8]; |
Chia-I Wu | 3defd1f | 2015-02-18 12:21:22 -0700 | [diff] [blame] | 932 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 933 | cmd_reserve_reloc(cmd, 1); |
| 934 | cmd_batch_reloc(cmd, pos + 2, view->img->obj.mem->bo, |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 935 | view->att_cmd[9], INTEL_RELOC_WRITE); |
Chia-I Wu | 3defd1f | 2015-02-18 12:21:22 -0700 | [diff] [blame] | 936 | } else { |
| 937 | dw[1] = 0; |
| 938 | dw[2] = 0; |
Courtney Goeltzenleuchter | e316d97 | 2014-08-22 16:25:24 -0600 | [diff] [blame] | 939 | } |
Chia-I Wu | 7fae4e3 | 2014-08-21 11:39:44 +0800 | [diff] [blame] | 940 | } |
| 941 | |
Chia-I Wu | f823103 | 2014-08-25 10:44:45 +0800 | [diff] [blame] | 942 | static void gen6_3DSTATE_CLEAR_PARAMS(struct intel_cmd *cmd, |
| 943 | uint32_t clear_val) |
| 944 | { |
| 945 | const uint8_t cmd_len = 2; |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 946 | const uint32_t dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_CLEAR_PARAMS) | |
Chia-I Wu | f823103 | 2014-08-25 10:44:45 +0800 | [diff] [blame] | 947 | GEN6_CLEAR_PARAMS_DW0_VALID | |
| 948 | (cmd_len - 2); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 949 | uint32_t *dw; |
Chia-I Wu | f823103 | 2014-08-25 10:44:45 +0800 | [diff] [blame] | 950 | |
| 951 | CMD_ASSERT(cmd, 6, 6); |
| 952 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 953 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 954 | dw[0] = dw0; |
| 955 | dw[1] = clear_val; |
Chia-I Wu | f823103 | 2014-08-25 10:44:45 +0800 | [diff] [blame] | 956 | } |
| 957 | |
| 958 | static void gen7_3DSTATE_CLEAR_PARAMS(struct intel_cmd *cmd, |
| 959 | uint32_t clear_val) |
| 960 | { |
| 961 | const uint8_t cmd_len = 3; |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 962 | const uint32_t dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_CLEAR_PARAMS) | |
Chia-I Wu | f823103 | 2014-08-25 10:44:45 +0800 | [diff] [blame] | 963 | (cmd_len - 2); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 964 | uint32_t *dw; |
Chia-I Wu | f823103 | 2014-08-25 10:44:45 +0800 | [diff] [blame] | 965 | |
| 966 | CMD_ASSERT(cmd, 7, 7.5); |
| 967 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 968 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 969 | dw[0] = dw0; |
| 970 | dw[1] = clear_val; |
| 971 | dw[2] = 1; |
Chia-I Wu | f823103 | 2014-08-25 10:44:45 +0800 | [diff] [blame] | 972 | } |
| 973 | |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 974 | static void gen6_3DSTATE_CC_STATE_POINTERS(struct intel_cmd *cmd, |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 975 | uint32_t blend_offset, |
| 976 | uint32_t ds_offset, |
| 977 | uint32_t cc_offset) |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 978 | { |
| 979 | const uint8_t cmd_len = 4; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 980 | uint32_t dw0, *dw; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 981 | |
| 982 | CMD_ASSERT(cmd, 6, 6); |
| 983 | |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 984 | dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_CC_STATE_POINTERS) | |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 985 | (cmd_len - 2); |
| 986 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 987 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 988 | dw[0] = dw0; |
| 989 | dw[1] = blend_offset | 1; |
| 990 | dw[2] = ds_offset | 1; |
| 991 | dw[3] = cc_offset | 1; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 992 | } |
| 993 | |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 994 | static void gen6_3DSTATE_VIEWPORT_STATE_POINTERS(struct intel_cmd *cmd, |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 995 | uint32_t clip_offset, |
| 996 | uint32_t sf_offset, |
| 997 | uint32_t cc_offset) |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 998 | { |
| 999 | const uint8_t cmd_len = 4; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1000 | uint32_t dw0, *dw; |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1001 | |
| 1002 | CMD_ASSERT(cmd, 6, 6); |
| 1003 | |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 1004 | dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_VIEWPORT_STATE_POINTERS) | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1005 | GEN6_VP_PTR_DW0_CLIP_CHANGED | |
| 1006 | GEN6_VP_PTR_DW0_SF_CHANGED | |
| 1007 | GEN6_VP_PTR_DW0_CC_CHANGED | |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1008 | (cmd_len - 2); |
| 1009 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1010 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 1011 | dw[0] = dw0; |
| 1012 | dw[1] = clip_offset; |
| 1013 | dw[2] = sf_offset; |
| 1014 | dw[3] = cc_offset; |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1015 | } |
| 1016 | |
| 1017 | static void gen6_3DSTATE_SCISSOR_STATE_POINTERS(struct intel_cmd *cmd, |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1018 | uint32_t scissor_offset) |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1019 | { |
| 1020 | const uint8_t cmd_len = 2; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1021 | uint32_t dw0, *dw; |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1022 | |
| 1023 | CMD_ASSERT(cmd, 6, 6); |
| 1024 | |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 1025 | dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_SCISSOR_STATE_POINTERS) | |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1026 | (cmd_len - 2); |
| 1027 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1028 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 1029 | dw[0] = dw0; |
| 1030 | dw[1] = scissor_offset; |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1031 | } |
| 1032 | |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1033 | static void gen6_3DSTATE_BINDING_TABLE_POINTERS(struct intel_cmd *cmd, |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1034 | uint32_t vs_offset, |
| 1035 | uint32_t gs_offset, |
| 1036 | uint32_t ps_offset) |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1037 | { |
| 1038 | const uint8_t cmd_len = 4; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1039 | uint32_t dw0, *dw; |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1040 | |
| 1041 | CMD_ASSERT(cmd, 6, 6); |
| 1042 | |
Chia-I Wu | 426072d | 2014-08-26 14:31:55 +0800 | [diff] [blame] | 1043 | dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_BINDING_TABLE_POINTERS) | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1044 | GEN6_BINDING_TABLE_PTR_DW0_VS_CHANGED | |
| 1045 | GEN6_BINDING_TABLE_PTR_DW0_GS_CHANGED | |
| 1046 | GEN6_BINDING_TABLE_PTR_DW0_PS_CHANGED | |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1047 | (cmd_len - 2); |
| 1048 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1049 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 1050 | dw[0] = dw0; |
| 1051 | dw[1] = vs_offset; |
| 1052 | dw[2] = gs_offset; |
| 1053 | dw[3] = ps_offset; |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1054 | } |
| 1055 | |
Chia-I Wu | 257e75e | 2014-08-29 14:06:35 +0800 | [diff] [blame] | 1056 | static void gen6_3DSTATE_SAMPLER_STATE_POINTERS(struct intel_cmd *cmd, |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1057 | uint32_t vs_offset, |
| 1058 | uint32_t gs_offset, |
| 1059 | uint32_t ps_offset) |
Chia-I Wu | 257e75e | 2014-08-29 14:06:35 +0800 | [diff] [blame] | 1060 | { |
| 1061 | const uint8_t cmd_len = 4; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1062 | uint32_t dw0, *dw; |
Chia-I Wu | 257e75e | 2014-08-29 14:06:35 +0800 | [diff] [blame] | 1063 | |
| 1064 | CMD_ASSERT(cmd, 6, 6); |
| 1065 | |
| 1066 | dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_SAMPLER_STATE_POINTERS) | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1067 | GEN6_SAMPLER_PTR_DW0_VS_CHANGED | |
| 1068 | GEN6_SAMPLER_PTR_DW0_GS_CHANGED | |
| 1069 | GEN6_SAMPLER_PTR_DW0_PS_CHANGED | |
Chia-I Wu | 257e75e | 2014-08-29 14:06:35 +0800 | [diff] [blame] | 1070 | (cmd_len - 2); |
| 1071 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1072 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 1073 | dw[0] = dw0; |
| 1074 | dw[1] = vs_offset; |
| 1075 | dw[2] = gs_offset; |
| 1076 | dw[3] = ps_offset; |
Chia-I Wu | 257e75e | 2014-08-29 14:06:35 +0800 | [diff] [blame] | 1077 | } |
| 1078 | |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1079 | static void gen7_3dstate_pointer(struct intel_cmd *cmd, |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1080 | int subop, uint32_t offset) |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1081 | { |
| 1082 | const uint8_t cmd_len = 2; |
| 1083 | const uint32_t dw0 = GEN6_RENDER_TYPE_RENDER | |
| 1084 | GEN6_RENDER_SUBTYPE_3D | |
| 1085 | subop | (cmd_len - 2); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1086 | uint32_t *dw; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1087 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1088 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 1089 | dw[0] = dw0; |
| 1090 | dw[1] = offset; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1091 | } |
| 1092 | |
Chia-I Wu | a6c4f15 | 2014-12-02 04:19:58 +0800 | [diff] [blame] | 1093 | static uint32_t gen6_BLEND_STATE(struct intel_cmd *cmd) |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1094 | { |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1095 | const uint8_t cmd_align = GEN6_ALIGNMENT_BLEND_STATE; |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 1096 | const uint8_t cmd_len = INTEL_MAX_RENDER_TARGETS * 2; |
| 1097 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1098 | |
| 1099 | CMD_ASSERT(cmd, 6, 7.5); |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 1100 | STATIC_ASSERT(ARRAY_SIZE(pipeline->cmd_cb) >= INTEL_MAX_RENDER_TARGETS); |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1101 | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 1102 | return cmd_state_write(cmd, INTEL_CMD_ITEM_BLEND, cmd_align, cmd_len, pipeline->cmd_cb); |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1103 | } |
| 1104 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1105 | static uint32_t gen6_DEPTH_STENCIL_STATE(struct intel_cmd *cmd, |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 1106 | const struct intel_dynamic_stencil *stencil_state) |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1107 | { |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 1108 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1109 | const uint8_t cmd_align = GEN6_ALIGNMENT_DEPTH_STENCIL_STATE; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1110 | const uint8_t cmd_len = 3; |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 1111 | uint32_t dw[3]; |
| 1112 | |
| 1113 | dw[0] = pipeline->cmd_depth_stencil; |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 1114 | |
| 1115 | /* TODO: enable back facing stencil state */ |
Courtney Goeltzenleuchter | 5a054a6 | 2015-01-23 15:21:37 -0700 | [diff] [blame] | 1116 | /* same read and write masks for both front and back faces */ |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 1117 | dw[1] = (stencil_state->stencil_info_front.stencilCompareMask & 0xff) << 24 | |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 1118 | (stencil_state->stencil_info_front.stencilWriteMask & 0xff) << 16 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 1119 | (stencil_state->stencil_info_front.stencilCompareMask & 0xff) << 8 | |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 1120 | (stencil_state->stencil_info_front.stencilWriteMask & 0xff); |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 1121 | dw[2] = pipeline->cmd_depth_test; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1122 | |
| 1123 | CMD_ASSERT(cmd, 6, 7.5); |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 1124 | |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 1125 | if (stencil_state->stencil_info_front.stencilWriteMask && pipeline->stencilTestEnable) |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 1126 | dw[0] |= 1 << 18; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1127 | |
Chia-I Wu | 00b51a8 | 2014-09-09 12:07:37 +0800 | [diff] [blame] | 1128 | return cmd_state_write(cmd, INTEL_CMD_ITEM_DEPTH_STENCIL, |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 1129 | cmd_align, cmd_len, dw); |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1130 | } |
| 1131 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1132 | static uint32_t gen6_COLOR_CALC_STATE(struct intel_cmd *cmd, |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1133 | uint32_t stencil_ref, |
| 1134 | const uint32_t blend_color[4]) |
| 1135 | { |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1136 | const uint8_t cmd_align = GEN6_ALIGNMENT_COLOR_CALC_STATE; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1137 | const uint8_t cmd_len = 6; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1138 | uint32_t offset, *dw; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1139 | |
| 1140 | CMD_ASSERT(cmd, 6, 7.5); |
| 1141 | |
Chia-I Wu | 00b51a8 | 2014-09-09 12:07:37 +0800 | [diff] [blame] | 1142 | offset = cmd_state_pointer(cmd, INTEL_CMD_ITEM_COLOR_CALC, |
| 1143 | cmd_align, cmd_len, &dw); |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1144 | dw[0] = stencil_ref; |
| 1145 | dw[1] = 0; |
| 1146 | dw[2] = blend_color[0]; |
| 1147 | dw[3] = blend_color[1]; |
| 1148 | dw[4] = blend_color[2]; |
| 1149 | dw[5] = blend_color[3]; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1150 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1151 | return offset; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1152 | } |
| 1153 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1154 | static void cmd_wa_gen6_pre_depth_stall_write(struct intel_cmd *cmd) |
Chia-I Wu | 48c283d | 2014-08-25 23:13:46 +0800 | [diff] [blame] | 1155 | { |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1156 | CMD_ASSERT(cmd, 6, 7.5); |
| 1157 | |
Chia-I Wu | 707a29e | 2014-08-27 12:51:47 +0800 | [diff] [blame] | 1158 | if (!cmd->bind.draw_count) |
| 1159 | return; |
| 1160 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1161 | if (cmd->bind.wa_flags & INTEL_CMD_WA_GEN6_PRE_DEPTH_STALL_WRITE) |
Chia-I Wu | 48c283d | 2014-08-25 23:13:46 +0800 | [diff] [blame] | 1162 | return; |
| 1163 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1164 | cmd->bind.wa_flags |= INTEL_CMD_WA_GEN6_PRE_DEPTH_STALL_WRITE; |
Chia-I Wu | 48c283d | 2014-08-25 23:13:46 +0800 | [diff] [blame] | 1165 | |
| 1166 | /* |
| 1167 | * From the Sandy Bridge PRM, volume 2 part 1, page 60: |
| 1168 | * |
| 1169 | * "Pipe-control with CS-stall bit set must be sent BEFORE the |
| 1170 | * pipe-control with a post-sync op and no write-cache flushes." |
| 1171 | * |
| 1172 | * The workaround below necessitates this workaround. |
| 1173 | */ |
| 1174 | gen6_PIPE_CONTROL(cmd, |
| 1175 | GEN6_PIPE_CONTROL_CS_STALL | |
| 1176 | GEN6_PIPE_CONTROL_PIXEL_SCOREBOARD_STALL, |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 1177 | NULL, 0, 0); |
Chia-I Wu | 48c283d | 2014-08-25 23:13:46 +0800 | [diff] [blame] | 1178 | |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 1179 | gen6_PIPE_CONTROL(cmd, GEN6_PIPE_CONTROL_WRITE_IMM, |
| 1180 | cmd->scratch_bo, 0, 0); |
Chia-I Wu | 48c283d | 2014-08-25 23:13:46 +0800 | [diff] [blame] | 1181 | } |
| 1182 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1183 | static void cmd_wa_gen6_pre_command_scoreboard_stall(struct intel_cmd *cmd) |
Courtney Goeltzenleuchter | f9e1a41 | 2014-08-27 13:59:36 -0600 | [diff] [blame] | 1184 | { |
Chia-I Wu | 48c283d | 2014-08-25 23:13:46 +0800 | [diff] [blame] | 1185 | CMD_ASSERT(cmd, 6, 7.5); |
| 1186 | |
Chia-I Wu | bb2d8ca | 2014-08-28 23:15:48 +0800 | [diff] [blame] | 1187 | if (!cmd->bind.draw_count) |
| 1188 | return; |
| 1189 | |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 1190 | gen6_PIPE_CONTROL(cmd, GEN6_PIPE_CONTROL_PIXEL_SCOREBOARD_STALL, |
| 1191 | NULL, 0, 0); |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1192 | } |
Chia-I Wu | bb2d8ca | 2014-08-28 23:15:48 +0800 | [diff] [blame] | 1193 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1194 | static void cmd_wa_gen7_pre_vs_depth_stall_write(struct intel_cmd *cmd) |
| 1195 | { |
Chia-I Wu | bb2d8ca | 2014-08-28 23:15:48 +0800 | [diff] [blame] | 1196 | CMD_ASSERT(cmd, 7, 7.5); |
| 1197 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1198 | if (!cmd->bind.draw_count) |
| 1199 | return; |
| 1200 | |
| 1201 | cmd_wa_gen6_pre_depth_stall_write(cmd); |
Chia-I Wu | bb2d8ca | 2014-08-28 23:15:48 +0800 | [diff] [blame] | 1202 | |
| 1203 | gen6_PIPE_CONTROL(cmd, |
| 1204 | GEN6_PIPE_CONTROL_DEPTH_STALL | GEN6_PIPE_CONTROL_WRITE_IMM, |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 1205 | cmd->scratch_bo, 0, 0); |
Chia-I Wu | bb2d8ca | 2014-08-28 23:15:48 +0800 | [diff] [blame] | 1206 | } |
| 1207 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1208 | static void cmd_wa_gen7_post_command_cs_stall(struct intel_cmd *cmd) |
| 1209 | { |
| 1210 | CMD_ASSERT(cmd, 7, 7.5); |
| 1211 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1212 | /* |
| 1213 | * From the Ivy Bridge PRM, volume 2 part 1, page 61: |
| 1214 | * |
| 1215 | * "One of the following must also be set (when CS stall is set): |
| 1216 | * |
| 1217 | * * Render Target Cache Flush Enable ([12] of DW1) |
| 1218 | * * Depth Cache Flush Enable ([0] of DW1) |
| 1219 | * * Stall at Pixel Scoreboard ([1] of DW1) |
| 1220 | * * Depth Stall ([13] of DW1) |
| 1221 | * * Post-Sync Operation ([13] of DW1)" |
| 1222 | */ |
| 1223 | gen6_PIPE_CONTROL(cmd, |
| 1224 | GEN6_PIPE_CONTROL_CS_STALL | |
| 1225 | GEN6_PIPE_CONTROL_PIXEL_SCOREBOARD_STALL, |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 1226 | NULL, 0, 0); |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1227 | } |
| 1228 | |
| 1229 | static void cmd_wa_gen7_post_command_depth_stall(struct intel_cmd *cmd) |
| 1230 | { |
| 1231 | CMD_ASSERT(cmd, 7, 7.5); |
| 1232 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1233 | cmd_wa_gen6_pre_depth_stall_write(cmd); |
| 1234 | |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 1235 | gen6_PIPE_CONTROL(cmd, GEN6_PIPE_CONTROL_DEPTH_STALL, NULL, 0, 0); |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1236 | } |
| 1237 | |
| 1238 | static void cmd_wa_gen6_pre_multisample_depth_flush(struct intel_cmd *cmd) |
| 1239 | { |
| 1240 | CMD_ASSERT(cmd, 6, 7.5); |
| 1241 | |
| 1242 | if (!cmd->bind.draw_count) |
| 1243 | return; |
| 1244 | |
| 1245 | /* |
| 1246 | * From the Sandy Bridge PRM, volume 2 part 1, page 305: |
| 1247 | * |
| 1248 | * "Driver must guarentee that all the caches in the depth pipe are |
| 1249 | * flushed before this command (3DSTATE_MULTISAMPLE) is parsed. This |
| 1250 | * requires driver to send a PIPE_CONTROL with a CS stall along with |
| 1251 | * a Depth Flush prior to this command." |
| 1252 | * |
| 1253 | * From the Ivy Bridge PRM, volume 2 part 1, page 304: |
| 1254 | * |
| 1255 | * "Driver must ierarchi that all the caches in the depth pipe are |
| 1256 | * flushed before this command (3DSTATE_MULTISAMPLE) is parsed. This |
| 1257 | * requires driver to send a PIPE_CONTROL with a CS stall along with |
| 1258 | * a Depth Flush prior to this command. |
| 1259 | */ |
| 1260 | gen6_PIPE_CONTROL(cmd, |
| 1261 | GEN6_PIPE_CONTROL_DEPTH_CACHE_FLUSH | |
| 1262 | GEN6_PIPE_CONTROL_CS_STALL, |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 1263 | NULL, 0, 0); |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1264 | } |
| 1265 | |
| 1266 | static void cmd_wa_gen6_pre_ds_flush(struct intel_cmd *cmd) |
| 1267 | { |
| 1268 | CMD_ASSERT(cmd, 6, 7.5); |
| 1269 | |
| 1270 | if (!cmd->bind.draw_count) |
| 1271 | return; |
| 1272 | |
| 1273 | /* |
| 1274 | * From the Ivy Bridge PRM, volume 2 part 1, page 315: |
| 1275 | * |
| 1276 | * "Driver must send a least one PIPE_CONTROL command with CS Stall |
| 1277 | * and a post sync operation prior to the group of depth |
| 1278 | * commands(3DSTATE_DEPTH_BUFFER, 3DSTATE_CLEAR_PARAMS, |
| 1279 | * 3DSTATE_STENCIL_BUFFER, and 3DSTATE_HIER_DEPTH_BUFFER)." |
| 1280 | * |
| 1281 | * This workaround satifies all the conditions. |
| 1282 | */ |
| 1283 | cmd_wa_gen6_pre_depth_stall_write(cmd); |
| 1284 | |
| 1285 | /* |
| 1286 | * From the Ivy Bridge PRM, volume 2 part 1, page 315: |
| 1287 | * |
| 1288 | * "Restriction: Prior to changing Depth/Stencil Buffer state (i.e., |
| 1289 | * any combination of 3DSTATE_DEPTH_BUFFER, 3DSTATE_CLEAR_PARAMS, |
| 1290 | * 3DSTATE_STENCIL_BUFFER, 3DSTATE_HIER_DEPTH_BUFFER) SW must first |
| 1291 | * issue a pipelined depth stall (PIPE_CONTROL with Depth Stall bit |
| 1292 | * set), followed by a pipelined depth cache flush (PIPE_CONTROL with |
| 1293 | * Depth Flush Bit set, followed by another pipelined depth stall |
| 1294 | * (PIPE_CONTROL with Depth Stall Bit set), unless SW can otherwise |
| 1295 | * guarantee that the pipeline from WM onwards is already flushed |
| 1296 | * (e.g., via a preceding MI_FLUSH)." |
| 1297 | */ |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 1298 | gen6_PIPE_CONTROL(cmd, GEN6_PIPE_CONTROL_DEPTH_STALL, NULL, 0, 0); |
| 1299 | gen6_PIPE_CONTROL(cmd, GEN6_PIPE_CONTROL_DEPTH_CACHE_FLUSH, NULL, 0, 0); |
| 1300 | gen6_PIPE_CONTROL(cmd, GEN6_PIPE_CONTROL_DEPTH_STALL, NULL, 0, 0); |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1301 | } |
| 1302 | |
Chia-I Wu | 66bdcd7 | 2015-02-10 04:11:31 +0800 | [diff] [blame] | 1303 | void cmd_batch_state_base_address(struct intel_cmd *cmd) |
| 1304 | { |
| 1305 | const uint8_t cmd_len = 10; |
| 1306 | const uint32_t dw0 = GEN6_RENDER_CMD(COMMON, STATE_BASE_ADDRESS) | |
| 1307 | (cmd_len - 2); |
Chia-I Wu | b368698 | 2015-02-27 09:51:16 -0700 | [diff] [blame] | 1308 | const uint32_t mocs = (cmd_gen(cmd) >= INTEL_GEN(7)) ? |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1309 | (GEN7_MOCS_L3_WB << 8 | GEN7_MOCS_L3_WB << 4) : 0; |
Chia-I Wu | 66bdcd7 | 2015-02-10 04:11:31 +0800 | [diff] [blame] | 1310 | uint32_t pos; |
| 1311 | uint32_t *dw; |
| 1312 | |
| 1313 | CMD_ASSERT(cmd, 6, 7.5); |
| 1314 | |
| 1315 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
| 1316 | |
| 1317 | dw[0] = dw0; |
| 1318 | /* start offsets */ |
Chia-I Wu | b368698 | 2015-02-27 09:51:16 -0700 | [diff] [blame] | 1319 | dw[1] = mocs | 1; |
Chia-I Wu | 66bdcd7 | 2015-02-10 04:11:31 +0800 | [diff] [blame] | 1320 | dw[2] = 1; |
| 1321 | dw[3] = 1; |
| 1322 | dw[4] = 1; |
| 1323 | dw[5] = 1; |
| 1324 | /* end offsets */ |
| 1325 | dw[6] = 1; |
| 1326 | dw[7] = 1 + 0xfffff000; |
| 1327 | dw[8] = 1 + 0xfffff000; |
| 1328 | dw[9] = 1; |
| 1329 | |
| 1330 | cmd_reserve_reloc(cmd, 3); |
Chia-I Wu | f98dd88 | 2015-02-10 04:17:47 +0800 | [diff] [blame] | 1331 | cmd_batch_reloc_writer(cmd, pos + 2, INTEL_CMD_WRITER_SURFACE, |
| 1332 | cmd->writers[INTEL_CMD_WRITER_SURFACE].sba_offset + 1); |
| 1333 | cmd_batch_reloc_writer(cmd, pos + 3, INTEL_CMD_WRITER_STATE, |
| 1334 | cmd->writers[INTEL_CMD_WRITER_STATE].sba_offset + 1); |
| 1335 | cmd_batch_reloc_writer(cmd, pos + 5, INTEL_CMD_WRITER_INSTRUCTION, |
| 1336 | cmd->writers[INTEL_CMD_WRITER_INSTRUCTION].sba_offset + 1); |
Chia-I Wu | 66bdcd7 | 2015-02-10 04:11:31 +0800 | [diff] [blame] | 1337 | } |
| 1338 | |
Chia-I Wu | 7c85356 | 2015-02-27 14:35:08 -0700 | [diff] [blame] | 1339 | void cmd_batch_push_const_alloc(struct intel_cmd *cmd) |
| 1340 | { |
| 1341 | const uint32_t size = (cmd->dev->gpu->gt == 3) ? 16 : 8; |
| 1342 | const uint8_t cmd_len = 2; |
| 1343 | uint32_t offset = 0; |
| 1344 | uint32_t *dw; |
| 1345 | |
| 1346 | if (cmd_gen(cmd) <= INTEL_GEN(6)) |
| 1347 | return; |
| 1348 | |
| 1349 | CMD_ASSERT(cmd, 7, 7.5); |
| 1350 | |
| 1351 | /* 3DSTATE_PUSH_CONSTANT_ALLOC_x */ |
| 1352 | cmd_batch_pointer(cmd, cmd_len * 5, &dw); |
| 1353 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_PUSH_CONSTANT_ALLOC_VS) | (cmd_len - 2); |
| 1354 | dw[1] = offset << GEN7_PCB_ALLOC_DW1_OFFSET__SHIFT | |
| 1355 | size << GEN7_PCB_ALLOC_DW1_SIZE__SHIFT; |
| 1356 | offset += size; |
| 1357 | |
| 1358 | dw += 2; |
| 1359 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_PUSH_CONSTANT_ALLOC_PS) | (cmd_len - 2); |
| 1360 | dw[1] = offset << GEN7_PCB_ALLOC_DW1_OFFSET__SHIFT | |
| 1361 | size << GEN7_PCB_ALLOC_DW1_SIZE__SHIFT; |
| 1362 | |
| 1363 | dw += 2; |
| 1364 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_PUSH_CONSTANT_ALLOC_HS) | (cmd_len - 2); |
| 1365 | dw[1] = 0 << GEN7_PCB_ALLOC_DW1_OFFSET__SHIFT | |
| 1366 | 0 << GEN7_PCB_ALLOC_DW1_SIZE__SHIFT; |
| 1367 | |
| 1368 | dw += 2; |
| 1369 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_PUSH_CONSTANT_ALLOC_DS) | (cmd_len - 2); |
| 1370 | dw[1] = 0 << GEN7_PCB_ALLOC_DW1_OFFSET__SHIFT | |
| 1371 | 0 << GEN7_PCB_ALLOC_DW1_SIZE__SHIFT; |
| 1372 | |
| 1373 | dw += 2; |
| 1374 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_PUSH_CONSTANT_ALLOC_GS) | (cmd_len - 2); |
| 1375 | dw[1] = 0 << GEN7_PCB_ALLOC_DW1_OFFSET__SHIFT | |
| 1376 | 0 << GEN7_PCB_ALLOC_DW1_SIZE__SHIFT; |
| 1377 | |
| 1378 | /* |
| 1379 | * |
| 1380 | * From the Ivy Bridge PRM, volume 2 part 1, page 292: |
| 1381 | * |
| 1382 | * "A PIPE_CONTOL command with the CS Stall bit set must be programmed |
| 1383 | * in the ring after this instruction |
| 1384 | * (3DSTATE_PUSH_CONSTANT_ALLOC_PS)." |
| 1385 | */ |
| 1386 | cmd_wa_gen7_post_command_cs_stall(cmd); |
| 1387 | } |
| 1388 | |
Chia-I Wu | 525c660 | 2014-08-27 10:22:34 +0800 | [diff] [blame] | 1389 | void cmd_batch_flush(struct intel_cmd *cmd, uint32_t pipe_control_dw0) |
| 1390 | { |
Mike Stroyan | 552fda4 | 2015-01-30 17:21:08 -0700 | [diff] [blame] | 1391 | if (pipe_control_dw0 == 0) |
| 1392 | return; |
| 1393 | |
Chia-I Wu | 525c660 | 2014-08-27 10:22:34 +0800 | [diff] [blame] | 1394 | if (!cmd->bind.draw_count) |
| 1395 | return; |
| 1396 | |
| 1397 | assert(!(pipe_control_dw0 & GEN6_PIPE_CONTROL_WRITE__MASK)); |
| 1398 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1399 | /* |
| 1400 | * From the Sandy Bridge PRM, volume 2 part 1, page 60: |
| 1401 | * |
| 1402 | * "Before a PIPE_CONTROL with Write Cache Flush Enable =1, a |
| 1403 | * PIPE_CONTROL with any non-zero post-sync-op is required." |
| 1404 | */ |
Chia-I Wu | 525c660 | 2014-08-27 10:22:34 +0800 | [diff] [blame] | 1405 | if (pipe_control_dw0 & GEN6_PIPE_CONTROL_RENDER_CACHE_FLUSH) |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 1406 | cmd_wa_gen6_pre_depth_stall_write(cmd); |
Chia-I Wu | 525c660 | 2014-08-27 10:22:34 +0800 | [diff] [blame] | 1407 | |
Chia-I Wu | 092279a | 2014-08-30 19:05:30 +0800 | [diff] [blame] | 1408 | /* |
| 1409 | * From the Ivy Bridge PRM, volume 2 part 1, page 61: |
| 1410 | * |
| 1411 | * "One of the following must also be set (when CS stall is set): |
| 1412 | * |
| 1413 | * * Render Target Cache Flush Enable ([12] of DW1) |
| 1414 | * * Depth Cache Flush Enable ([0] of DW1) |
| 1415 | * * Stall at Pixel Scoreboard ([1] of DW1) |
| 1416 | * * Depth Stall ([13] of DW1) |
| 1417 | * * Post-Sync Operation ([13] of DW1)" |
| 1418 | */ |
| 1419 | if ((pipe_control_dw0 & GEN6_PIPE_CONTROL_CS_STALL) && |
| 1420 | !(pipe_control_dw0 & (GEN6_PIPE_CONTROL_RENDER_CACHE_FLUSH | |
| 1421 | GEN6_PIPE_CONTROL_DEPTH_CACHE_FLUSH | |
| 1422 | GEN6_PIPE_CONTROL_PIXEL_SCOREBOARD_STALL | |
| 1423 | GEN6_PIPE_CONTROL_DEPTH_STALL))) |
| 1424 | pipe_control_dw0 |= GEN6_PIPE_CONTROL_PIXEL_SCOREBOARD_STALL; |
| 1425 | |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 1426 | gen6_PIPE_CONTROL(cmd, pipe_control_dw0, NULL, 0, 0); |
Chia-I Wu | 525c660 | 2014-08-27 10:22:34 +0800 | [diff] [blame] | 1427 | } |
| 1428 | |
Chia-I Wu | 3fb47ce | 2014-10-28 11:19:36 +0800 | [diff] [blame] | 1429 | void cmd_batch_flush_all(struct intel_cmd *cmd) |
| 1430 | { |
| 1431 | cmd_batch_flush(cmd, GEN6_PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE | |
| 1432 | GEN6_PIPE_CONTROL_RENDER_CACHE_FLUSH | |
| 1433 | GEN6_PIPE_CONTROL_DEPTH_CACHE_FLUSH | |
| 1434 | GEN6_PIPE_CONTROL_VF_CACHE_INVALIDATE | |
| 1435 | GEN6_PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE | |
| 1436 | GEN6_PIPE_CONTROL_CS_STALL); |
| 1437 | } |
| 1438 | |
Chia-I Wu | 759fa2e | 2014-08-30 18:44:47 +0800 | [diff] [blame] | 1439 | void cmd_batch_depth_count(struct intel_cmd *cmd, |
| 1440 | struct intel_bo *bo, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 1441 | VkDeviceSize offset) |
Chia-I Wu | 759fa2e | 2014-08-30 18:44:47 +0800 | [diff] [blame] | 1442 | { |
| 1443 | cmd_wa_gen6_pre_depth_stall_write(cmd); |
| 1444 | |
| 1445 | gen6_PIPE_CONTROL(cmd, |
| 1446 | GEN6_PIPE_CONTROL_DEPTH_STALL | |
| 1447 | GEN6_PIPE_CONTROL_WRITE_PS_DEPTH_COUNT, |
Chia-I Wu | d6d079d | 2014-08-31 13:14:21 +0800 | [diff] [blame] | 1448 | bo, offset, 0); |
Chia-I Wu | 759fa2e | 2014-08-30 18:44:47 +0800 | [diff] [blame] | 1449 | } |
| 1450 | |
Chia-I Wu | e8dbd5d | 2014-08-31 13:15:58 +0800 | [diff] [blame] | 1451 | void cmd_batch_timestamp(struct intel_cmd *cmd, |
| 1452 | struct intel_bo *bo, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 1453 | VkDeviceSize offset) |
Chia-I Wu | e8dbd5d | 2014-08-31 13:15:58 +0800 | [diff] [blame] | 1454 | { |
| 1455 | /* need any WA or stall? */ |
| 1456 | gen6_PIPE_CONTROL(cmd, GEN6_PIPE_CONTROL_WRITE_TIMESTAMP, bo, offset, 0); |
| 1457 | } |
| 1458 | |
| 1459 | void cmd_batch_immediate(struct intel_cmd *cmd, |
Mike Stroyan | 55658c2 | 2014-12-04 11:08:39 +0000 | [diff] [blame] | 1460 | uint32_t pipe_control_flags, |
Chia-I Wu | e8dbd5d | 2014-08-31 13:15:58 +0800 | [diff] [blame] | 1461 | struct intel_bo *bo, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 1462 | VkDeviceSize offset, |
Chia-I Wu | e8dbd5d | 2014-08-31 13:15:58 +0800 | [diff] [blame] | 1463 | uint64_t val) |
| 1464 | { |
| 1465 | /* need any WA or stall? */ |
Mike Stroyan | 55658c2 | 2014-12-04 11:08:39 +0000 | [diff] [blame] | 1466 | gen6_PIPE_CONTROL(cmd, |
| 1467 | GEN6_PIPE_CONTROL_WRITE_IMM | pipe_control_flags, |
| 1468 | bo, offset, val); |
Chia-I Wu | e8dbd5d | 2014-08-31 13:15:58 +0800 | [diff] [blame] | 1469 | } |
| 1470 | |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1471 | static void gen6_cc_states(struct intel_cmd *cmd) |
| 1472 | { |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 1473 | const struct intel_dynamic_blend *blend = cmd->bind.state.blend; |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 1474 | const struct intel_dynamic_stencil *ss = cmd->bind.state.stencil; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1475 | uint32_t blend_offset, ds_offset, cc_offset; |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1476 | uint32_t stencil_ref; |
| 1477 | uint32_t blend_color[4]; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1478 | |
| 1479 | CMD_ASSERT(cmd, 6, 6); |
| 1480 | |
Chia-I Wu | a6c4f15 | 2014-12-02 04:19:58 +0800 | [diff] [blame] | 1481 | blend_offset = gen6_BLEND_STATE(cmd); |
| 1482 | |
| 1483 | if (blend) |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 1484 | memcpy(blend_color, blend->blend_info.blendConst, sizeof(blend_color)); |
Chia-I Wu | a6c4f15 | 2014-12-02 04:19:58 +0800 | [diff] [blame] | 1485 | else |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1486 | memset(blend_color, 0, sizeof(blend_color)); |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1487 | |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 1488 | if (ss) { |
| 1489 | ds_offset = gen6_DEPTH_STENCIL_STATE(cmd, ss); |
| 1490 | /* TODO: enable back facing stencil state */ |
| 1491 | /* same reference for both front and back faces */ |
| 1492 | stencil_ref = (ss->stencil_info_front.stencilReference & 0xff) << 24 | |
| 1493 | (ss->stencil_info_front.stencilReference & 0xff) << 16; |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1494 | } else { |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1495 | ds_offset = 0; |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1496 | stencil_ref = 0; |
| 1497 | } |
| 1498 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1499 | cc_offset = gen6_COLOR_CALC_STATE(cmd, stencil_ref, blend_color); |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1500 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1501 | gen6_3DSTATE_CC_STATE_POINTERS(cmd, blend_offset, ds_offset, cc_offset); |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1502 | } |
| 1503 | |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1504 | static void gen6_viewport_states(struct intel_cmd *cmd) |
| 1505 | { |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 1506 | const struct intel_dynamic_viewport *viewport = cmd->bind.state.viewport; |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1507 | uint32_t sf_offset, clip_offset, cc_offset, scissor_offset; |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1508 | |
| 1509 | if (!viewport) |
| 1510 | return; |
| 1511 | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 1512 | assert(viewport->cmd_len == (8 + 4 + 2) * |
Courtney Goeltzenleuchter | c6e32f9 | 2015-02-11 14:13:34 -0700 | [diff] [blame] | 1513 | /* viewports */ viewport->viewport_count + (/* scissor */ viewport->viewport_count * 2)); |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1514 | |
| 1515 | sf_offset = cmd_state_write(cmd, INTEL_CMD_ITEM_SF_VIEWPORT, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1516 | GEN6_ALIGNMENT_SF_VIEWPORT, 8 * viewport->viewport_count, |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1517 | viewport->cmd); |
| 1518 | |
| 1519 | clip_offset = cmd_state_write(cmd, INTEL_CMD_ITEM_CLIP_VIEWPORT, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1520 | GEN6_ALIGNMENT_CLIP_VIEWPORT, 4 * viewport->viewport_count, |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1521 | &viewport->cmd[viewport->cmd_clip_pos]); |
| 1522 | |
| 1523 | cc_offset = cmd_state_write(cmd, INTEL_CMD_ITEM_CC_VIEWPORT, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1524 | GEN6_ALIGNMENT_SF_VIEWPORT, 2 * viewport->viewport_count, |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1525 | &viewport->cmd[viewport->cmd_cc_pos]); |
| 1526 | |
Courtney Goeltzenleuchter | c6e32f9 | 2015-02-11 14:13:34 -0700 | [diff] [blame] | 1527 | scissor_offset = cmd_state_write(cmd, INTEL_CMD_ITEM_SCISSOR_RECT, |
| 1528 | GEN6_ALIGNMENT_SCISSOR_RECT, 2 * viewport->viewport_count, |
| 1529 | &viewport->cmd[viewport->cmd_scissor_rect_pos]); |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1530 | |
| 1531 | gen6_3DSTATE_VIEWPORT_STATE_POINTERS(cmd, |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1532 | clip_offset, sf_offset, cc_offset); |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1533 | |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1534 | gen6_3DSTATE_SCISSOR_STATE_POINTERS(cmd, scissor_offset); |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1535 | } |
| 1536 | |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1537 | static void gen7_cc_states(struct intel_cmd *cmd) |
| 1538 | { |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 1539 | const struct intel_dynamic_blend *blend = cmd->bind.state.blend; |
| 1540 | const struct intel_dynamic_depth_bounds *ds = cmd->bind.state.depth_bounds; |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 1541 | const struct intel_dynamic_stencil *ss = cmd->bind.state.stencil; |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1542 | uint32_t stencil_ref; |
| 1543 | uint32_t blend_color[4]; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1544 | uint32_t offset; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1545 | |
| 1546 | CMD_ASSERT(cmd, 7, 7.5); |
| 1547 | |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1548 | if (!blend && !ds) |
| 1549 | return; |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1550 | |
Chia-I Wu | a6c4f15 | 2014-12-02 04:19:58 +0800 | [diff] [blame] | 1551 | offset = gen6_BLEND_STATE(cmd); |
| 1552 | gen7_3dstate_pointer(cmd, |
| 1553 | GEN7_RENDER_OPCODE_3DSTATE_BLEND_STATE_POINTERS, offset); |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1554 | |
Chia-I Wu | a6c4f15 | 2014-12-02 04:19:58 +0800 | [diff] [blame] | 1555 | if (blend) |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 1556 | memcpy(blend_color, blend->blend_info.blendConst, sizeof(blend_color)); |
Chia-I Wu | a6c4f15 | 2014-12-02 04:19:58 +0800 | [diff] [blame] | 1557 | else |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1558 | memset(blend_color, 0, sizeof(blend_color)); |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1559 | |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 1560 | if (ss) { |
| 1561 | offset = gen6_DEPTH_STENCIL_STATE(cmd, ss); |
| 1562 | /* TODO: enable back facing stencil state */ |
| 1563 | /* same reference for both front and back faces */ |
| 1564 | stencil_ref = (ss->stencil_info_front.stencilReference & 0xff) << 24 | |
| 1565 | (ss->stencil_info_front.stencilReference & 0xff) << 16; |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1566 | gen7_3dstate_pointer(cmd, |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1567 | GEN7_RENDER_OPCODE_3DSTATE_DEPTH_STENCIL_STATE_POINTERS, |
| 1568 | offset); |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 1569 | stencil_ref = (ss->stencil_info_front.stencilReference & 0xff) << 24 | |
| 1570 | (ss->stencil_info_front.stencilReference & 0xff) << 16; |
Chia-I Wu | ce9f11f | 2014-08-22 10:38:51 +0800 | [diff] [blame] | 1571 | } else { |
| 1572 | stencil_ref = 0; |
| 1573 | } |
| 1574 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1575 | offset = gen6_COLOR_CALC_STATE(cmd, stencil_ref, blend_color); |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1576 | gen7_3dstate_pointer(cmd, |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1577 | GEN6_RENDER_OPCODE_3DSTATE_CC_STATE_POINTERS, offset); |
Chia-I Wu | 302742d | 2014-08-22 10:28:29 +0800 | [diff] [blame] | 1578 | } |
| 1579 | |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1580 | static void gen7_viewport_states(struct intel_cmd *cmd) |
| 1581 | { |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 1582 | const struct intel_dynamic_viewport *viewport = cmd->bind.state.viewport; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1583 | uint32_t offset; |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1584 | |
| 1585 | if (!viewport) |
| 1586 | return; |
| 1587 | |
Courtney Goeltzenleuchter | c6e32f9 | 2015-02-11 14:13:34 -0700 | [diff] [blame] | 1588 | assert(viewport->cmd_len == (16 + 2 + 2) * viewport->viewport_count); |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1589 | |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1590 | offset = cmd_state_write(cmd, INTEL_CMD_ITEM_SF_VIEWPORT, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1591 | GEN7_ALIGNMENT_SF_CLIP_VIEWPORT, 16 * viewport->viewport_count, |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1592 | viewport->cmd); |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1593 | gen7_3dstate_pointer(cmd, |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1594 | GEN7_RENDER_OPCODE_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP, |
| 1595 | offset); |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1596 | |
| 1597 | offset = cmd_state_write(cmd, INTEL_CMD_ITEM_CC_VIEWPORT, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1598 | GEN6_ALIGNMENT_CC_VIEWPORT, 2 * viewport->viewport_count, |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1599 | &viewport->cmd[viewport->cmd_cc_pos]); |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1600 | gen7_3dstate_pointer(cmd, |
| 1601 | GEN7_RENDER_OPCODE_3DSTATE_VIEWPORT_STATE_POINTERS_CC, |
Chia-I Wu | b1d450a | 2014-09-09 13:48:03 +0800 | [diff] [blame] | 1602 | offset); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1603 | |
Courtney Goeltzenleuchter | c6e32f9 | 2015-02-11 14:13:34 -0700 | [diff] [blame] | 1604 | offset = cmd_state_write(cmd, INTEL_CMD_ITEM_SCISSOR_RECT, |
| 1605 | GEN6_ALIGNMENT_SCISSOR_RECT, 2 * viewport->viewport_count, |
| 1606 | &viewport->cmd[viewport->cmd_scissor_rect_pos]); |
| 1607 | gen7_3dstate_pointer(cmd, |
| 1608 | GEN6_RENDER_OPCODE_3DSTATE_SCISSOR_STATE_POINTERS, |
| 1609 | offset); |
Chia-I Wu | 1744cca | 2014-08-22 11:10:17 +0800 | [diff] [blame] | 1610 | } |
| 1611 | |
Chia-I Wu | 7fd5cac | 2014-08-27 13:19:29 +0800 | [diff] [blame] | 1612 | static void gen6_pcb(struct intel_cmd *cmd, int subop, |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 1613 | const struct intel_pipeline_shader *sh) |
Chia-I Wu | 7fd5cac | 2014-08-27 13:19:29 +0800 | [diff] [blame] | 1614 | { |
| 1615 | const uint8_t cmd_len = 5; |
Chia-I Wu | 4680978 | 2014-10-07 15:40:38 +0800 | [diff] [blame] | 1616 | uint32_t *dw; |
Chia-I Wu | 7fd5cac | 2014-08-27 13:19:29 +0800 | [diff] [blame] | 1617 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1618 | cmd_batch_pointer(cmd, cmd_len, &dw); |
Chia-I Wu | 4680978 | 2014-10-07 15:40:38 +0800 | [diff] [blame] | 1619 | |
| 1620 | dw[0] = GEN6_RENDER_TYPE_RENDER | |
| 1621 | GEN6_RENDER_SUBTYPE_3D | |
| 1622 | subop | (cmd_len - 2); |
| 1623 | dw[1] = 0; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1624 | dw[2] = 0; |
| 1625 | dw[3] = 0; |
| 1626 | dw[4] = 0; |
Chia-I Wu | 7fd5cac | 2014-08-27 13:19:29 +0800 | [diff] [blame] | 1627 | } |
| 1628 | |
| 1629 | static void gen7_pcb(struct intel_cmd *cmd, int subop, |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 1630 | const struct intel_pipeline_shader *sh) |
Chia-I Wu | 7fd5cac | 2014-08-27 13:19:29 +0800 | [diff] [blame] | 1631 | { |
| 1632 | const uint8_t cmd_len = 7; |
Chia-I Wu | 4680978 | 2014-10-07 15:40:38 +0800 | [diff] [blame] | 1633 | uint32_t *dw; |
Chia-I Wu | c3ddee6 | 2014-09-02 10:53:20 +0800 | [diff] [blame] | 1634 | |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1635 | cmd_batch_pointer(cmd, cmd_len, &dw); |
Chia-I Wu | 4680978 | 2014-10-07 15:40:38 +0800 | [diff] [blame] | 1636 | |
| 1637 | dw[0] = GEN6_RENDER_TYPE_RENDER | |
| 1638 | GEN6_RENDER_SUBTYPE_3D | |
| 1639 | subop | (cmd_len - 2); |
| 1640 | dw[1] = 0; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1641 | dw[2] = 0; |
Chia-I Wu | 4680978 | 2014-10-07 15:40:38 +0800 | [diff] [blame] | 1642 | dw[3] = 0; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1643 | dw[4] = 0; |
| 1644 | dw[5] = 0; |
| 1645 | dw[6] = 0; |
Chia-I Wu | 7fd5cac | 2014-08-27 13:19:29 +0800 | [diff] [blame] | 1646 | } |
| 1647 | |
Chia-I Wu | 625105f | 2014-10-13 15:35:29 +0800 | [diff] [blame] | 1648 | static uint32_t emit_samplers(struct intel_cmd *cmd, |
| 1649 | const struct intel_pipeline_rmap *rmap) |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1650 | { |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 1651 | const struct intel_desc_region *region = cmd->dev->desc_region; |
| 1652 | const struct intel_cmd_dset_data *data = &cmd->bind.dset.graphics_data; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 1653 | const uint32_t border_len = (cmd_gen(cmd) >= INTEL_GEN(7)) ? 4 : 12; |
| 1654 | const uint32_t border_stride = |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1655 | u_align(border_len, GEN6_ALIGNMENT_SAMPLER_BORDER_COLOR_STATE / 4); |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1656 | uint32_t border_offset, *border_dw, sampler_offset, *sampler_dw; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 1657 | uint32_t surface_count; |
| 1658 | uint32_t i; |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1659 | |
| 1660 | CMD_ASSERT(cmd, 6, 7.5); |
| 1661 | |
Chia-I Wu | 625105f | 2014-10-13 15:35:29 +0800 | [diff] [blame] | 1662 | if (!rmap || !rmap->sampler_count) |
| 1663 | return 0; |
| 1664 | |
Cody Northrop | 40316a3 | 2014-12-09 19:08:33 -0700 | [diff] [blame] | 1665 | surface_count = rmap->rt_count + rmap->texture_resource_count + rmap->resource_count + rmap->uav_count; |
Chia-I Wu | 625105f | 2014-10-13 15:35:29 +0800 | [diff] [blame] | 1666 | |
Chia-I Wu | dcb509d | 2014-12-10 08:53:10 +0800 | [diff] [blame] | 1667 | /* |
| 1668 | * note that we cannot call cmd_state_pointer() here as the following |
| 1669 | * cmd_state_pointer() would invalidate the pointer |
| 1670 | */ |
| 1671 | border_offset = cmd_state_reserve(cmd, INTEL_CMD_ITEM_BLOB, |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1672 | GEN6_ALIGNMENT_SAMPLER_BORDER_COLOR_STATE, |
Chia-I Wu | dcb509d | 2014-12-10 08:53:10 +0800 | [diff] [blame] | 1673 | border_stride * rmap->sampler_count); |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1674 | |
| 1675 | sampler_offset = cmd_state_pointer(cmd, INTEL_CMD_ITEM_SAMPLER, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1676 | GEN6_ALIGNMENT_SAMPLER_STATE, |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1677 | 4 * rmap->sampler_count, &sampler_dw); |
| 1678 | |
Chia-I Wu | dcb509d | 2014-12-10 08:53:10 +0800 | [diff] [blame] | 1679 | cmd_state_update(cmd, border_offset, |
| 1680 | border_stride * rmap->sampler_count, &border_dw); |
| 1681 | |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1682 | for (i = 0; i < rmap->sampler_count; i++) { |
| 1683 | const struct intel_pipeline_rmap_slot *slot = |
| 1684 | &rmap->slots[surface_count + i]; |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 1685 | struct intel_desc_offset desc_offset; |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1686 | const struct intel_sampler *sampler; |
| 1687 | |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1688 | switch (slot->type) { |
| 1689 | case INTEL_PIPELINE_RMAP_SAMPLER: |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 1690 | intel_desc_offset_add(&desc_offset, &slot->u.sampler, |
| 1691 | &data->set_offsets[slot->index]); |
| 1692 | intel_desc_region_read_sampler(region, &desc_offset, &sampler); |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1693 | break; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1694 | case INTEL_PIPELINE_RMAP_UNUSED: |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1695 | sampler = NULL; |
| 1696 | break; |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1697 | default: |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1698 | assert(!"unexpected rmap type"); |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1699 | sampler = NULL; |
| 1700 | break; |
| 1701 | } |
| 1702 | |
| 1703 | if (sampler) { |
| 1704 | memcpy(border_dw, &sampler->cmd[3], border_len * 4); |
| 1705 | |
| 1706 | sampler_dw[0] = sampler->cmd[0]; |
| 1707 | sampler_dw[1] = sampler->cmd[1]; |
| 1708 | sampler_dw[2] = border_offset; |
| 1709 | sampler_dw[3] = sampler->cmd[2]; |
| 1710 | } else { |
| 1711 | sampler_dw[0] = GEN6_SAMPLER_DW0_DISABLE; |
| 1712 | sampler_dw[1] = 0; |
| 1713 | sampler_dw[2] = 0; |
| 1714 | sampler_dw[3] = 0; |
| 1715 | } |
| 1716 | |
| 1717 | border_offset += border_stride * 4; |
| 1718 | border_dw += border_stride; |
| 1719 | sampler_dw += 4; |
| 1720 | } |
| 1721 | |
Chia-I Wu | 625105f | 2014-10-13 15:35:29 +0800 | [diff] [blame] | 1722 | return sampler_offset; |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1723 | } |
| 1724 | |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 1725 | static uint32_t emit_binding_table(struct intel_cmd *cmd, |
Cody Northrop | 7c76f30 | 2014-12-18 11:52:58 -0700 | [diff] [blame] | 1726 | const struct intel_pipeline_rmap *rmap, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 1727 | const VkShaderStage stage) |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1728 | { |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 1729 | const struct intel_desc_region *region = cmd->dev->desc_region; |
| 1730 | const struct intel_cmd_dset_data *data = &cmd->bind.dset.graphics_data; |
Chia-I Wu | f98dd88 | 2015-02-10 04:17:47 +0800 | [diff] [blame] | 1731 | const uint32_t sba_offset = |
| 1732 | cmd->writers[INTEL_CMD_WRITER_SURFACE].sba_offset; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1733 | uint32_t binding_table[256], offset; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 1734 | uint32_t surface_count, i; |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1735 | |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1736 | CMD_ASSERT(cmd, 6, 7.5); |
| 1737 | |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 1738 | surface_count = (rmap) ? |
Cody Northrop | 40316a3 | 2014-12-09 19:08:33 -0700 | [diff] [blame] | 1739 | rmap->rt_count + rmap->texture_resource_count + rmap->resource_count + rmap->uav_count : 0; |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 1740 | if (!surface_count) |
| 1741 | return 0; |
| 1742 | |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1743 | assert(surface_count <= ARRAY_SIZE(binding_table)); |
| 1744 | |
| 1745 | for (i = 0; i < surface_count; i++) { |
Chia-I Wu | 2098376 | 2014-09-02 12:07:28 +0800 | [diff] [blame] | 1746 | const struct intel_pipeline_rmap_slot *slot = &rmap->slots[i]; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1747 | struct intel_null_view null_view; |
| 1748 | bool need_null_view = false; |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1749 | |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1750 | switch (slot->type) { |
| 1751 | case INTEL_PIPELINE_RMAP_RT: |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1752 | { |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 1753 | const struct intel_render_pass_subpass *subpass = |
| 1754 | cmd->bind.render_pass_subpass; |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 1755 | const struct intel_fb *fb = cmd->bind.fb; |
| 1756 | const struct intel_att_view *view = |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 1757 | (slot->index < subpass->color_count && |
| 1758 | subpass->color_indices[slot->index] < fb->view_count) ? |
| 1759 | fb->views[subpass->color_indices[slot->index]] : NULL; |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1760 | |
Chia-I Wu | 787a05b | 2014-12-05 11:02:20 +0800 | [diff] [blame] | 1761 | if (view) { |
| 1762 | offset = cmd_surface_write(cmd, INTEL_CMD_ITEM_SURFACE, |
| 1763 | GEN6_ALIGNMENT_SURFACE_STATE, |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 1764 | view->cmd_len, view->att_cmd); |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1765 | |
Chia-I Wu | 787a05b | 2014-12-05 11:02:20 +0800 | [diff] [blame] | 1766 | cmd_reserve_reloc(cmd, 1); |
| 1767 | cmd_surface_reloc(cmd, offset, 1, view->img->obj.mem->bo, |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 1768 | view->att_cmd[1], INTEL_RELOC_WRITE); |
Chia-I Wu | 787a05b | 2014-12-05 11:02:20 +0800 | [diff] [blame] | 1769 | } else { |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1770 | need_null_view = true; |
Chia-I Wu | 787a05b | 2014-12-05 11:02:20 +0800 | [diff] [blame] | 1771 | } |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1772 | } |
| 1773 | break; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1774 | case INTEL_PIPELINE_RMAP_SURFACE: |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1775 | { |
Tony Barbour | 22a3086 | 2015-04-22 09:02:32 -0600 | [diff] [blame] | 1776 | const struct intel_pipeline_layout U_ASSERT_ONLY *pipeline_layout = |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 1777 | cmd->bind.pipeline.graphics->pipeline_layout; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1778 | const int32_t dyn_idx = slot->u.surface.dynamic_offset_index; |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 1779 | struct intel_desc_offset desc_offset; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1780 | const struct intel_mem *mem; |
| 1781 | bool read_only; |
| 1782 | const uint32_t *cmd_data; |
| 1783 | uint32_t cmd_len; |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1784 | |
Chia-I Wu | 6097f3a | 2015-04-17 02:00:54 +0800 | [diff] [blame] | 1785 | assert(dyn_idx < 0 || |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 1786 | dyn_idx < pipeline_layout->total_dynamic_desc_count); |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1787 | |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 1788 | intel_desc_offset_add(&desc_offset, &slot->u.surface.offset, |
| 1789 | &data->set_offsets[slot->index]); |
| 1790 | |
| 1791 | intel_desc_region_read_surface(region, &desc_offset, stage, |
| 1792 | &mem, &read_only, &cmd_data, &cmd_len); |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1793 | if (mem) { |
| 1794 | const uint32_t dynamic_offset = (dyn_idx >= 0) ? |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 1795 | data->dynamic_offsets[dyn_idx] : 0; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1796 | const uint32_t reloc_flags = |
| 1797 | (read_only) ? 0 : INTEL_RELOC_WRITE; |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1798 | |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1799 | offset = cmd_surface_write(cmd, INTEL_CMD_ITEM_SURFACE, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1800 | GEN6_ALIGNMENT_SURFACE_STATE, |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1801 | cmd_len, cmd_data); |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1802 | |
| 1803 | cmd_reserve_reloc(cmd, 1); |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1804 | cmd_surface_reloc(cmd, offset, 1, mem->bo, |
| 1805 | cmd_data[1] + dynamic_offset, reloc_flags); |
| 1806 | } else { |
| 1807 | need_null_view = true; |
Chia-I Wu | fc05a2e | 2014-10-07 00:34:13 +0800 | [diff] [blame] | 1808 | } |
| 1809 | } |
| 1810 | break; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1811 | case INTEL_PIPELINE_RMAP_UNUSED: |
| 1812 | need_null_view = true; |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1813 | break; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 1814 | default: |
| 1815 | assert(!"unexpected rmap type"); |
| 1816 | need_null_view = true; |
| 1817 | break; |
| 1818 | } |
| 1819 | |
| 1820 | if (need_null_view) { |
| 1821 | intel_null_view_init(&null_view, cmd->dev); |
| 1822 | offset = cmd_surface_write(cmd, INTEL_CMD_ITEM_SURFACE, |
| 1823 | GEN6_ALIGNMENT_SURFACE_STATE, |
| 1824 | null_view.cmd_len, null_view.cmd); |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1825 | } |
| 1826 | |
Chia-I Wu | f98dd88 | 2015-02-10 04:17:47 +0800 | [diff] [blame] | 1827 | binding_table[i] = offset - sba_offset; |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1828 | } |
| 1829 | |
Chia-I Wu | f98dd88 | 2015-02-10 04:17:47 +0800 | [diff] [blame] | 1830 | offset = cmd_surface_write(cmd, INTEL_CMD_ITEM_BINDING_TABLE, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 1831 | GEN6_ALIGNMENT_BINDING_TABLE_STATE, |
Chia-I Wu | f98dd88 | 2015-02-10 04:17:47 +0800 | [diff] [blame] | 1832 | surface_count, binding_table) - sba_offset; |
| 1833 | |
| 1834 | /* there is a 64KB limit on BINIDNG_TABLE_STATEs */ |
| 1835 | assert(offset + sizeof(uint32_t) * surface_count <= 64 * 1024); |
| 1836 | |
| 1837 | return offset; |
Chia-I Wu | 42a5620 | 2014-08-23 16:47:48 +0800 | [diff] [blame] | 1838 | } |
| 1839 | |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1840 | static void gen6_3DSTATE_VERTEX_BUFFERS(struct intel_cmd *cmd) |
| 1841 | { |
| 1842 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1843 | const uint8_t cmd_len = 1 + 4 * pipeline->vb_count; |
| 1844 | uint32_t *dw; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 1845 | uint32_t pos, i; |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1846 | |
| 1847 | CMD_ASSERT(cmd, 6, 7.5); |
| 1848 | |
| 1849 | if (!pipeline->vb_count) |
| 1850 | return; |
| 1851 | |
| 1852 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
| 1853 | |
| 1854 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_VERTEX_BUFFERS) | (cmd_len - 2); |
| 1855 | dw++; |
| 1856 | pos++; |
| 1857 | |
| 1858 | for (i = 0; i < pipeline->vb_count; i++) { |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1859 | assert(pipeline->vb[i].strideInBytes <= 2048); |
| 1860 | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1861 | dw[0] = i << GEN6_VB_DW0_INDEX__SHIFT | |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1862 | pipeline->vb[i].strideInBytes; |
| 1863 | |
Chia-I Wu | b368698 | 2015-02-27 09:51:16 -0700 | [diff] [blame] | 1864 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1865 | dw[0] |= GEN7_MOCS_L3_WB << GEN6_VB_DW0_MOCS__SHIFT | |
| 1866 | GEN7_VB_DW0_ADDR_MODIFIED; |
Chia-I Wu | b368698 | 2015-02-27 09:51:16 -0700 | [diff] [blame] | 1867 | } |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1868 | |
| 1869 | switch (pipeline->vb[i].stepRate) { |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 1870 | case VK_VERTEX_INPUT_STEP_RATE_VERTEX: |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1871 | dw[0] |= GEN6_VB_DW0_ACCESS_VERTEXDATA; |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1872 | dw[3] = 0; |
| 1873 | break; |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 1874 | case VK_VERTEX_INPUT_STEP_RATE_INSTANCE: |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1875 | dw[0] |= GEN6_VB_DW0_ACCESS_INSTANCEDATA; |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1876 | dw[3] = 1; |
| 1877 | break; |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1878 | default: |
| 1879 | assert(!"unknown step rate"); |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1880 | dw[0] |= GEN6_VB_DW0_ACCESS_VERTEXDATA; |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1881 | dw[3] = 0; |
| 1882 | break; |
| 1883 | } |
| 1884 | |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 1885 | if (cmd->bind.vertex.buf[i]) { |
| 1886 | const struct intel_buf *buf = cmd->bind.vertex.buf[i]; |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 1887 | const VkDeviceSize offset = cmd->bind.vertex.offset[i]; |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1888 | |
| 1889 | cmd_reserve_reloc(cmd, 2); |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 1890 | cmd_batch_reloc(cmd, pos + 1, buf->obj.mem->bo, offset, 0); |
| 1891 | cmd_batch_reloc(cmd, pos + 2, buf->obj.mem->bo, buf->size - 1, 0); |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1892 | } else { |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 1893 | dw[0] |= GEN6_VB_DW0_IS_NULL; |
Chia-I Wu | 1d12509 | 2014-10-08 08:49:38 +0800 | [diff] [blame] | 1894 | dw[1] = 0; |
| 1895 | dw[2] = 0; |
| 1896 | } |
| 1897 | |
| 1898 | dw += 4; |
| 1899 | pos += 4; |
| 1900 | } |
| 1901 | } |
| 1902 | |
Courtney Goeltzenleuchter | 3d72e8c | 2014-08-29 16:27:47 -0600 | [diff] [blame] | 1903 | static void gen6_3DSTATE_VS(struct intel_cmd *cmd) |
| 1904 | { |
Chia-I Wu | 72f9b8d | 2014-09-02 13:27:48 +0800 | [diff] [blame] | 1905 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
| 1906 | const struct intel_pipeline_shader *vs = &pipeline->vs; |
| 1907 | const uint8_t cmd_len = 6; |
Courtney Goeltzenleuchter | 3d72e8c | 2014-08-29 16:27:47 -0600 | [diff] [blame] | 1908 | const uint32_t dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_VS) | (cmd_len - 2); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1909 | uint32_t dw2, dw4, dw5, *dw; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 1910 | uint32_t pos; |
Chia-I Wu | 0599061 | 2014-11-25 11:36:35 +0800 | [diff] [blame] | 1911 | int vue_read_len; |
Courtney Goeltzenleuchter | 3d72e8c | 2014-08-29 16:27:47 -0600 | [diff] [blame] | 1912 | |
| 1913 | CMD_ASSERT(cmd, 6, 7.5); |
| 1914 | |
Courtney Goeltzenleuchter | 3d72e8c | 2014-08-29 16:27:47 -0600 | [diff] [blame] | 1915 | /* |
Chia-I Wu | 72f9b8d | 2014-09-02 13:27:48 +0800 | [diff] [blame] | 1916 | * From the Sandy Bridge PRM, volume 2 part 1, page 135: |
| 1917 | * |
| 1918 | * "(Vertex URB Entry Read Length) Specifies the number of pairs of |
| 1919 | * 128-bit vertex elements to be passed into the payload for each |
| 1920 | * vertex." |
| 1921 | * |
| 1922 | * "It is UNDEFINED to set this field to 0 indicating no Vertex URB |
| 1923 | * data to be read and passed to the thread." |
Courtney Goeltzenleuchter | 3d72e8c | 2014-08-29 16:27:47 -0600 | [diff] [blame] | 1924 | */ |
Chia-I Wu | 72f9b8d | 2014-09-02 13:27:48 +0800 | [diff] [blame] | 1925 | vue_read_len = (vs->in_count + 1) / 2; |
| 1926 | if (!vue_read_len) |
| 1927 | vue_read_len = 1; |
| 1928 | |
| 1929 | dw2 = (vs->sampler_count + 3) / 4 << GEN6_THREADDISP_SAMPLER_COUNT__SHIFT | |
| 1930 | vs->surface_count << GEN6_THREADDISP_BINDING_TABLE_SIZE__SHIFT; |
| 1931 | |
| 1932 | dw4 = vs->urb_grf_start << GEN6_VS_DW4_URB_GRF_START__SHIFT | |
| 1933 | vue_read_len << GEN6_VS_DW4_URB_READ_LEN__SHIFT | |
| 1934 | 0 << GEN6_VS_DW4_URB_READ_OFFSET__SHIFT; |
Courtney Goeltzenleuchter | 3d72e8c | 2014-08-29 16:27:47 -0600 | [diff] [blame] | 1935 | |
| 1936 | dw5 = GEN6_VS_DW5_STATISTICS | |
| 1937 | GEN6_VS_DW5_VS_ENABLE; |
Chia-I Wu | 72f9b8d | 2014-09-02 13:27:48 +0800 | [diff] [blame] | 1938 | |
Chia-I Wu | 72f9b8d | 2014-09-02 13:27:48 +0800 | [diff] [blame] | 1939 | if (cmd_gen(cmd) >= INTEL_GEN(7.5)) |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 1940 | dw5 |= (vs->max_threads - 1) << GEN75_VS_DW5_MAX_THREADS__SHIFT; |
Chia-I Wu | 72f9b8d | 2014-09-02 13:27:48 +0800 | [diff] [blame] | 1941 | else |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 1942 | dw5 |= (vs->max_threads - 1) << GEN6_VS_DW5_MAX_THREADS__SHIFT; |
Chia-I Wu | 72f9b8d | 2014-09-02 13:27:48 +0800 | [diff] [blame] | 1943 | |
Chia-I Wu | be0a3d9 | 2014-09-02 13:20:59 +0800 | [diff] [blame] | 1944 | if (pipeline->disable_vs_cache) |
| 1945 | dw5 |= GEN6_VS_DW5_CACHE_DISABLE; |
| 1946 | |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 1947 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1948 | dw[0] = dw0; |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 1949 | dw[1] = cmd->bind.pipeline.vs_offset; |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 1950 | dw[2] = dw2; |
| 1951 | dw[3] = 0; /* scratch */ |
| 1952 | dw[4] = dw4; |
| 1953 | dw[5] = dw5; |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 1954 | |
| 1955 | if (vs->per_thread_scratch_size) |
| 1956 | gen6_add_scratch_space(cmd, pos + 3, pipeline, vs); |
Courtney Goeltzenleuchter | 3d72e8c | 2014-08-29 16:27:47 -0600 | [diff] [blame] | 1957 | } |
| 1958 | |
Chia-I Wu | 625105f | 2014-10-13 15:35:29 +0800 | [diff] [blame] | 1959 | static void emit_shader_resources(struct intel_cmd *cmd) |
| 1960 | { |
| 1961 | /* five HW shader stages */ |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 1962 | uint32_t binding_tables[5], samplers[5]; |
Chia-I Wu | 625105f | 2014-10-13 15:35:29 +0800 | [diff] [blame] | 1963 | |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 1964 | binding_tables[0] = emit_binding_table(cmd, |
Cody Northrop | 7c76f30 | 2014-12-18 11:52:58 -0700 | [diff] [blame] | 1965 | cmd->bind.pipeline.graphics->vs.rmap, |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 1966 | VK_SHADER_STAGE_VERTEX); |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 1967 | binding_tables[1] = emit_binding_table(cmd, |
Cody Northrop | 7c76f30 | 2014-12-18 11:52:58 -0700 | [diff] [blame] | 1968 | cmd->bind.pipeline.graphics->tcs.rmap, |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 1969 | VK_SHADER_STAGE_TESS_CONTROL); |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 1970 | binding_tables[2] = emit_binding_table(cmd, |
Cody Northrop | 7c76f30 | 2014-12-18 11:52:58 -0700 | [diff] [blame] | 1971 | cmd->bind.pipeline.graphics->tes.rmap, |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 1972 | VK_SHADER_STAGE_TESS_EVALUATION); |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 1973 | binding_tables[3] = emit_binding_table(cmd, |
Cody Northrop | 7c76f30 | 2014-12-18 11:52:58 -0700 | [diff] [blame] | 1974 | cmd->bind.pipeline.graphics->gs.rmap, |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 1975 | VK_SHADER_STAGE_GEOMETRY); |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 1976 | binding_tables[4] = emit_binding_table(cmd, |
Cody Northrop | 7c76f30 | 2014-12-18 11:52:58 -0700 | [diff] [blame] | 1977 | cmd->bind.pipeline.graphics->fs.rmap, |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 1978 | VK_SHADER_STAGE_FRAGMENT); |
Chia-I Wu | 625105f | 2014-10-13 15:35:29 +0800 | [diff] [blame] | 1979 | |
| 1980 | samplers[0] = emit_samplers(cmd, cmd->bind.pipeline.graphics->vs.rmap); |
| 1981 | samplers[1] = emit_samplers(cmd, cmd->bind.pipeline.graphics->tcs.rmap); |
| 1982 | samplers[2] = emit_samplers(cmd, cmd->bind.pipeline.graphics->tes.rmap); |
| 1983 | samplers[3] = emit_samplers(cmd, cmd->bind.pipeline.graphics->gs.rmap); |
| 1984 | samplers[4] = emit_samplers(cmd, cmd->bind.pipeline.graphics->fs.rmap); |
| 1985 | |
| 1986 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
| 1987 | gen7_3dstate_pointer(cmd, |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 1988 | GEN7_RENDER_OPCODE_3DSTATE_BINDING_TABLE_POINTERS_VS, |
| 1989 | binding_tables[0]); |
| 1990 | gen7_3dstate_pointer(cmd, |
| 1991 | GEN7_RENDER_OPCODE_3DSTATE_BINDING_TABLE_POINTERS_HS, |
| 1992 | binding_tables[1]); |
| 1993 | gen7_3dstate_pointer(cmd, |
| 1994 | GEN7_RENDER_OPCODE_3DSTATE_BINDING_TABLE_POINTERS_DS, |
| 1995 | binding_tables[2]); |
| 1996 | gen7_3dstate_pointer(cmd, |
| 1997 | GEN7_RENDER_OPCODE_3DSTATE_BINDING_TABLE_POINTERS_GS, |
| 1998 | binding_tables[3]); |
| 1999 | gen7_3dstate_pointer(cmd, |
| 2000 | GEN7_RENDER_OPCODE_3DSTATE_BINDING_TABLE_POINTERS_PS, |
| 2001 | binding_tables[4]); |
| 2002 | |
| 2003 | gen7_3dstate_pointer(cmd, |
Chia-I Wu | 625105f | 2014-10-13 15:35:29 +0800 | [diff] [blame] | 2004 | GEN7_RENDER_OPCODE_3DSTATE_SAMPLER_STATE_POINTERS_VS, |
| 2005 | samplers[0]); |
| 2006 | gen7_3dstate_pointer(cmd, |
| 2007 | GEN7_RENDER_OPCODE_3DSTATE_SAMPLER_STATE_POINTERS_HS, |
| 2008 | samplers[1]); |
| 2009 | gen7_3dstate_pointer(cmd, |
| 2010 | GEN7_RENDER_OPCODE_3DSTATE_SAMPLER_STATE_POINTERS_DS, |
| 2011 | samplers[2]); |
| 2012 | gen7_3dstate_pointer(cmd, |
| 2013 | GEN7_RENDER_OPCODE_3DSTATE_SAMPLER_STATE_POINTERS_GS, |
| 2014 | samplers[3]); |
| 2015 | gen7_3dstate_pointer(cmd, |
| 2016 | GEN7_RENDER_OPCODE_3DSTATE_SAMPLER_STATE_POINTERS_PS, |
| 2017 | samplers[4]); |
| 2018 | } else { |
Chia-I Wu | 8f6043a | 2014-10-13 15:44:06 +0800 | [diff] [blame] | 2019 | assert(!binding_tables[1] && !binding_tables[2]); |
| 2020 | gen6_3DSTATE_BINDING_TABLE_POINTERS(cmd, |
| 2021 | binding_tables[0], binding_tables[3], binding_tables[4]); |
| 2022 | |
Chia-I Wu | 625105f | 2014-10-13 15:35:29 +0800 | [diff] [blame] | 2023 | assert(!samplers[1] && !samplers[2]); |
| 2024 | gen6_3DSTATE_SAMPLER_STATE_POINTERS(cmd, |
| 2025 | samplers[0], samplers[3], samplers[4]); |
| 2026 | } |
| 2027 | } |
| 2028 | |
Chia-I Wu | 8ada424 | 2015-03-02 11:19:33 -0700 | [diff] [blame] | 2029 | static void emit_msaa(struct intel_cmd *cmd) |
| 2030 | { |
Chia-I Wu | c278df8 | 2015-07-07 11:50:03 +0800 | [diff] [blame] | 2031 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
Chia-I Wu | 8ada424 | 2015-03-02 11:19:33 -0700 | [diff] [blame] | 2032 | |
Chia-I Wu | bbc7d91 | 2015-02-27 14:59:50 -0700 | [diff] [blame] | 2033 | if (!cmd->bind.render_pass_changed) |
| 2034 | return; |
| 2035 | |
Chia-I Wu | 8ada424 | 2015-03-02 11:19:33 -0700 | [diff] [blame] | 2036 | cmd_wa_gen6_pre_multisample_depth_flush(cmd); |
Chia-I Wu | c278df8 | 2015-07-07 11:50:03 +0800 | [diff] [blame] | 2037 | gen6_3DSTATE_MULTISAMPLE(cmd, pipeline->sample_count); |
Chia-I Wu | 8ada424 | 2015-03-02 11:19:33 -0700 | [diff] [blame] | 2038 | } |
| 2039 | |
Chia-I Wu | 2e5ec9b | 2014-10-14 13:37:21 +0800 | [diff] [blame] | 2040 | static void emit_rt(struct intel_cmd *cmd) |
| 2041 | { |
Courtney Goeltzenleuchter | e3b0f3a | 2015-04-03 15:25:24 -0600 | [diff] [blame] | 2042 | const struct intel_fb *fb = cmd->bind.fb; |
Chia-I Wu | bbc7d91 | 2015-02-27 14:59:50 -0700 | [diff] [blame] | 2043 | |
| 2044 | if (!cmd->bind.render_pass_changed) |
| 2045 | return; |
| 2046 | |
Chia-I Wu | 2e5ec9b | 2014-10-14 13:37:21 +0800 | [diff] [blame] | 2047 | cmd_wa_gen6_pre_depth_stall_write(cmd); |
Courtney Goeltzenleuchter | e3b0f3a | 2015-04-03 15:25:24 -0600 | [diff] [blame] | 2048 | gen6_3DSTATE_DRAWING_RECTANGLE(cmd, fb->width, |
| 2049 | fb->height); |
Chia-I Wu | 2e5ec9b | 2014-10-14 13:37:21 +0800 | [diff] [blame] | 2050 | } |
| 2051 | |
| 2052 | static void emit_ds(struct intel_cmd *cmd) |
| 2053 | { |
Chia-I Wu | 1af1a78 | 2015-07-09 10:46:39 +0800 | [diff] [blame] | 2054 | const struct intel_render_pass *rp = cmd->bind.render_pass; |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 2055 | const struct intel_render_pass_subpass *subpass = |
| 2056 | cmd->bind.render_pass_subpass; |
Courtney Goeltzenleuchter | e3b0f3a | 2015-04-03 15:25:24 -0600 | [diff] [blame] | 2057 | const struct intel_fb *fb = cmd->bind.fb; |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 2058 | const struct intel_att_view *view = |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 2059 | (subpass->ds_index < rp->attachment_count) ? |
| 2060 | fb->views[subpass->ds_index] : NULL; |
Chia-I Wu | 2e5ec9b | 2014-10-14 13:37:21 +0800 | [diff] [blame] | 2061 | |
Chia-I Wu | bbc7d91 | 2015-02-27 14:59:50 -0700 | [diff] [blame] | 2062 | if (!cmd->bind.render_pass_changed) |
| 2063 | return; |
| 2064 | |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 2065 | if (!view) { |
Chia-I Wu | 2e5ec9b | 2014-10-14 13:37:21 +0800 | [diff] [blame] | 2066 | /* all zeros */ |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 2067 | static const struct intel_att_view null_view; |
| 2068 | view = &null_view; |
Chia-I Wu | 2e5ec9b | 2014-10-14 13:37:21 +0800 | [diff] [blame] | 2069 | } |
| 2070 | |
| 2071 | cmd_wa_gen6_pre_ds_flush(cmd); |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 2072 | gen6_3DSTATE_DEPTH_BUFFER(cmd, view, subpass->ds_optimal); |
| 2073 | gen6_3DSTATE_STENCIL_BUFFER(cmd, view, subpass->ds_optimal); |
| 2074 | gen6_3DSTATE_HIER_DEPTH_BUFFER(cmd, view, subpass->ds_optimal); |
Chia-I Wu | 2e5ec9b | 2014-10-14 13:37:21 +0800 | [diff] [blame] | 2075 | |
| 2076 | if (cmd_gen(cmd) >= INTEL_GEN(7)) |
| 2077 | gen7_3DSTATE_CLEAR_PARAMS(cmd, 0); |
| 2078 | else |
| 2079 | gen6_3DSTATE_CLEAR_PARAMS(cmd, 0); |
| 2080 | } |
| 2081 | |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2082 | static uint32_t emit_shader(struct intel_cmd *cmd, |
| 2083 | const struct intel_pipeline_shader *shader) |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 2084 | { |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2085 | struct intel_cmd_shader_cache *cache = &cmd->bind.shader_cache; |
| 2086 | uint32_t offset; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2087 | uint32_t i; |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 2088 | |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2089 | /* see if the shader is already in the cache */ |
| 2090 | for (i = 0; i < cache->used; i++) { |
| 2091 | if (cache->entries[i].shader == (const void *) shader) |
| 2092 | return cache->entries[i].kernel_offset; |
| 2093 | } |
| 2094 | |
| 2095 | offset = cmd_instruction_write(cmd, shader->codeSize, shader->pCode); |
| 2096 | |
| 2097 | /* grow the cache if full */ |
| 2098 | if (cache->used >= cache->count) { |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2099 | const uint32_t count = cache->count + 16; |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2100 | void *entries; |
| 2101 | |
Chia-I Wu | f9c81ef | 2015-02-22 13:49:15 +0800 | [diff] [blame] | 2102 | entries = intel_alloc(cmd, sizeof(cache->entries[0]) * count, 0, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 2103 | VK_SYSTEM_ALLOC_TYPE_INTERNAL); |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2104 | if (entries) { |
| 2105 | if (cache->entries) { |
| 2106 | memcpy(entries, cache->entries, |
| 2107 | sizeof(cache->entries[0]) * cache->used); |
Chia-I Wu | f9c81ef | 2015-02-22 13:49:15 +0800 | [diff] [blame] | 2108 | intel_free(cmd, cache->entries); |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2109 | } |
| 2110 | |
| 2111 | cache->entries = entries; |
| 2112 | cache->count = count; |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 2113 | } |
| 2114 | } |
| 2115 | |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2116 | /* add the shader to the cache */ |
| 2117 | if (cache->used < cache->count) { |
| 2118 | cache->entries[cache->used].shader = (const void *) shader; |
| 2119 | cache->entries[cache->used].kernel_offset = offset; |
| 2120 | cache->used++; |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 2121 | } |
| 2122 | |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2123 | return offset; |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 2124 | } |
| 2125 | |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2126 | static void emit_graphics_pipeline(struct intel_cmd *cmd) |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 2127 | { |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2128 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
Chia-I Wu | bb2d8ca | 2014-08-28 23:15:48 +0800 | [diff] [blame] | 2129 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 2130 | if (pipeline->wa_flags & INTEL_CMD_WA_GEN6_PRE_DEPTH_STALL_WRITE) |
| 2131 | cmd_wa_gen6_pre_depth_stall_write(cmd); |
| 2132 | if (pipeline->wa_flags & INTEL_CMD_WA_GEN6_PRE_COMMAND_SCOREBOARD_STALL) |
| 2133 | cmd_wa_gen6_pre_command_scoreboard_stall(cmd); |
| 2134 | if (pipeline->wa_flags & INTEL_CMD_WA_GEN7_PRE_VS_DEPTH_STALL_WRITE) |
| 2135 | cmd_wa_gen7_pre_vs_depth_stall_write(cmd); |
Chia-I Wu | bb2d8ca | 2014-08-28 23:15:48 +0800 | [diff] [blame] | 2136 | |
| 2137 | /* 3DSTATE_URB_VS and etc. */ |
Courtney Goeltzenleuchter | 814cd29 | 2014-08-28 13:16:27 -0600 | [diff] [blame] | 2138 | assert(pipeline->cmd_len); |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 2139 | cmd_batch_write(cmd, pipeline->cmd_len, pipeline->cmds); |
Chia-I Wu | bb2d8ca | 2014-08-28 23:15:48 +0800 | [diff] [blame] | 2140 | |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 2141 | if (pipeline->active_shaders & SHADER_VERTEX_FLAG) { |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2142 | cmd->bind.pipeline.vs_offset = emit_shader(cmd, &pipeline->vs); |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 2143 | } |
| 2144 | if (pipeline->active_shaders & SHADER_TESS_CONTROL_FLAG) { |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2145 | cmd->bind.pipeline.tcs_offset = emit_shader(cmd, &pipeline->tcs); |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 2146 | } |
| 2147 | if (pipeline->active_shaders & SHADER_TESS_EVAL_FLAG) { |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 2148 | cmd->bind.pipeline.tes_offset = emit_shader(cmd, &pipeline->tes); |
| 2149 | } |
| 2150 | if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) { |
| 2151 | cmd->bind.pipeline.gs_offset = emit_shader(cmd, &pipeline->gs); |
| 2152 | } |
| 2153 | if (pipeline->active_shaders & SHADER_FRAGMENT_FLAG) { |
| 2154 | cmd->bind.pipeline.fs_offset = emit_shader(cmd, &pipeline->fs); |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 2155 | } |
Courtney Goeltzenleuchter | 68d9bef | 2014-08-28 17:35:03 -0600 | [diff] [blame] | 2156 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 2157 | if (pipeline->wa_flags & INTEL_CMD_WA_GEN7_POST_COMMAND_CS_STALL) |
| 2158 | cmd_wa_gen7_post_command_cs_stall(cmd); |
| 2159 | if (pipeline->wa_flags & INTEL_CMD_WA_GEN7_POST_COMMAND_DEPTH_STALL) |
| 2160 | cmd_wa_gen7_post_command_depth_stall(cmd); |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 2161 | } |
| 2162 | |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2163 | static void emit_bounded_states(struct intel_cmd *cmd) |
| 2164 | { |
Chia-I Wu | 8ada424 | 2015-03-02 11:19:33 -0700 | [diff] [blame] | 2165 | emit_msaa(cmd); |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2166 | |
| 2167 | emit_graphics_pipeline(cmd); |
| 2168 | |
| 2169 | emit_rt(cmd); |
| 2170 | emit_ds(cmd); |
| 2171 | |
| 2172 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
| 2173 | gen7_cc_states(cmd); |
| 2174 | gen7_viewport_states(cmd); |
| 2175 | |
| 2176 | gen7_pcb(cmd, GEN6_RENDER_OPCODE_3DSTATE_CONSTANT_VS, |
| 2177 | &cmd->bind.pipeline.graphics->vs); |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 2178 | gen7_pcb(cmd, GEN6_RENDER_OPCODE_3DSTATE_CONSTANT_GS, |
| 2179 | &cmd->bind.pipeline.graphics->gs); |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2180 | gen7_pcb(cmd, GEN6_RENDER_OPCODE_3DSTATE_CONSTANT_PS, |
| 2181 | &cmd->bind.pipeline.graphics->fs); |
| 2182 | |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 2183 | gen7_3DSTATE_GS(cmd); |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2184 | gen6_3DSTATE_CLIP(cmd); |
| 2185 | gen7_3DSTATE_SF(cmd); |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2186 | gen7_3DSTATE_WM(cmd); |
| 2187 | gen7_3DSTATE_PS(cmd); |
| 2188 | } else { |
| 2189 | gen6_cc_states(cmd); |
| 2190 | gen6_viewport_states(cmd); |
| 2191 | |
| 2192 | gen6_pcb(cmd, GEN6_RENDER_OPCODE_3DSTATE_CONSTANT_VS, |
| 2193 | &cmd->bind.pipeline.graphics->vs); |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 2194 | gen6_pcb(cmd, GEN6_RENDER_OPCODE_3DSTATE_CONSTANT_GS, |
| 2195 | &cmd->bind.pipeline.graphics->gs); |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2196 | gen6_pcb(cmd, GEN6_RENDER_OPCODE_3DSTATE_CONSTANT_PS, |
| 2197 | &cmd->bind.pipeline.graphics->fs); |
| 2198 | |
Cody Northrop | 293d450 | 2015-05-05 09:38:03 -0600 | [diff] [blame] | 2199 | gen6_3DSTATE_GS(cmd); |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2200 | gen6_3DSTATE_CLIP(cmd); |
| 2201 | gen6_3DSTATE_SF(cmd); |
| 2202 | gen6_3DSTATE_WM(cmd); |
| 2203 | } |
| 2204 | |
| 2205 | emit_shader_resources(cmd); |
| 2206 | |
| 2207 | cmd_wa_gen6_pre_depth_stall_write(cmd); |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2208 | |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 2209 | gen6_3DSTATE_VERTEX_BUFFERS(cmd); |
| 2210 | gen6_3DSTATE_VS(cmd); |
| 2211 | } |
| 2212 | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 2213 | static uint32_t gen6_meta_DEPTH_STENCIL_STATE(struct intel_cmd *cmd, |
Chia-I Wu | d850a39 | 2015-02-19 11:08:25 -0700 | [diff] [blame] | 2214 | const struct intel_cmd_meta *meta) |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 2215 | { |
| 2216 | const uint8_t cmd_align = GEN6_ALIGNMENT_DEPTH_STENCIL_STATE; |
| 2217 | const uint8_t cmd_len = 3; |
| 2218 | uint32_t dw[3]; |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 2219 | |
| 2220 | CMD_ASSERT(cmd, 6, 7.5); |
| 2221 | |
Courtney Goeltzenleuchter | aeffeae | 2015-09-10 17:58:54 -0600 | [diff] [blame] | 2222 | /* TODO: aspect is now a mask, can you do both? */ |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 2223 | if (meta->ds.aspect == VK_IMAGE_ASPECT_DEPTH) { |
Chia-I Wu | d850a39 | 2015-02-19 11:08:25 -0700 | [diff] [blame] | 2224 | dw[0] = 0; |
| 2225 | dw[1] = 0; |
Chia-I Wu | 73520ac | 2015-02-19 11:17:45 -0700 | [diff] [blame] | 2226 | |
| 2227 | if (meta->ds.op == INTEL_CMD_META_DS_RESOLVE) { |
| 2228 | dw[2] = GEN6_ZS_DW2_DEPTH_TEST_ENABLE | |
| 2229 | GEN6_COMPAREFUNCTION_NEVER << 27 | |
| 2230 | GEN6_ZS_DW2_DEPTH_WRITE_ENABLE; |
| 2231 | } else { |
| 2232 | dw[2] = GEN6_COMPAREFUNCTION_ALWAYS << 27 | |
| 2233 | GEN6_ZS_DW2_DEPTH_WRITE_ENABLE; |
| 2234 | } |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 2235 | } else if (meta->ds.aspect == VK_IMAGE_ASPECT_STENCIL) { |
Chia-I Wu | d850a39 | 2015-02-19 11:08:25 -0700 | [diff] [blame] | 2236 | dw[0] = GEN6_ZS_DW0_STENCIL_TEST_ENABLE | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 2237 | (GEN6_COMPAREFUNCTION_ALWAYS) << 28 | |
| 2238 | (GEN6_STENCILOP_KEEP) << 25 | |
| 2239 | (GEN6_STENCILOP_KEEP) << 22 | |
| 2240 | (GEN6_STENCILOP_REPLACE) << 19 | |
Chia-I Wu | d850a39 | 2015-02-19 11:08:25 -0700 | [diff] [blame] | 2241 | GEN6_ZS_DW0_STENCIL_WRITE_ENABLE | |
| 2242 | GEN6_ZS_DW0_STENCIL1_ENABLE | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 2243 | (GEN6_COMPAREFUNCTION_ALWAYS) << 12 | |
| 2244 | (GEN6_STENCILOP_KEEP) << 9 | |
| 2245 | (GEN6_STENCILOP_KEEP) << 6 | |
| 2246 | (GEN6_STENCILOP_REPLACE) << 3; |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 2247 | |
Chia-I Wu | d850a39 | 2015-02-19 11:08:25 -0700 | [diff] [blame] | 2248 | dw[1] = 0xff << GEN6_ZS_DW1_STENCIL0_VALUEMASK__SHIFT | |
| 2249 | 0xff << GEN6_ZS_DW1_STENCIL0_WRITEMASK__SHIFT | |
| 2250 | 0xff << GEN6_ZS_DW1_STENCIL1_VALUEMASK__SHIFT | |
| 2251 | 0xff << GEN6_ZS_DW1_STENCIL1_WRITEMASK__SHIFT; |
| 2252 | dw[2] = 0; |
| 2253 | } |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 2254 | |
| 2255 | return cmd_state_write(cmd, INTEL_CMD_ITEM_DEPTH_STENCIL, |
| 2256 | cmd_align, cmd_len, dw); |
| 2257 | } |
| 2258 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2259 | static void gen6_meta_dynamic_states(struct intel_cmd *cmd) |
| 2260 | { |
| 2261 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
| 2262 | uint32_t blend_offset, ds_offset, cc_offset, cc_vp_offset, *dw; |
| 2263 | |
| 2264 | CMD_ASSERT(cmd, 6, 7.5); |
| 2265 | |
| 2266 | blend_offset = 0; |
| 2267 | ds_offset = 0; |
| 2268 | cc_offset = 0; |
| 2269 | cc_vp_offset = 0; |
| 2270 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2271 | if (meta->mode == INTEL_CMD_META_FS_RECT) { |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2272 | /* BLEND_STATE */ |
| 2273 | blend_offset = cmd_state_pointer(cmd, INTEL_CMD_ITEM_BLEND, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 2274 | GEN6_ALIGNMENT_BLEND_STATE, 2, &dw); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2275 | dw[0] = 0; |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2276 | dw[1] = GEN6_RT_DW1_COLORCLAMP_RTFORMAT | 0x3; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2277 | } |
| 2278 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2279 | if (meta->mode != INTEL_CMD_META_VS_POINTS) { |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 2280 | if (meta->ds.aspect != VK_IMAGE_ASPECT_COLOR) { |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2281 | const uint32_t blend_color[4] = { 0, 0, 0, 0 }; |
Chia-I Wu | 2ed603e | 2015-02-17 09:48:37 -0700 | [diff] [blame] | 2282 | uint32_t stencil_ref = (meta->ds.stencil_ref & 0xff) << 24 | |
| 2283 | (meta->ds.stencil_ref & 0xff) << 16; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2284 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2285 | /* DEPTH_STENCIL_STATE */ |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 2286 | ds_offset = gen6_meta_DEPTH_STENCIL_STATE(cmd, meta); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2287 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2288 | /* COLOR_CALC_STATE */ |
| 2289 | cc_offset = gen6_COLOR_CALC_STATE(cmd, |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 2290 | stencil_ref, blend_color); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2291 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2292 | /* CC_VIEWPORT */ |
| 2293 | cc_vp_offset = cmd_state_pointer(cmd, INTEL_CMD_ITEM_CC_VIEWPORT, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 2294 | GEN6_ALIGNMENT_CC_VIEWPORT, 2, &dw); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2295 | dw[0] = u_fui(0.0f); |
| 2296 | dw[1] = u_fui(1.0f); |
| 2297 | } else { |
| 2298 | /* DEPTH_STENCIL_STATE */ |
| 2299 | ds_offset = cmd_state_pointer(cmd, INTEL_CMD_ITEM_DEPTH_STENCIL, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 2300 | GEN6_ALIGNMENT_DEPTH_STENCIL_STATE, |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2301 | GEN6_DEPTH_STENCIL_STATE__SIZE, &dw); |
| 2302 | memset(dw, 0, sizeof(*dw) * GEN6_DEPTH_STENCIL_STATE__SIZE); |
| 2303 | } |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2304 | } |
| 2305 | |
| 2306 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
| 2307 | gen7_3dstate_pointer(cmd, |
| 2308 | GEN7_RENDER_OPCODE_3DSTATE_BLEND_STATE_POINTERS, |
| 2309 | blend_offset); |
| 2310 | gen7_3dstate_pointer(cmd, |
| 2311 | GEN7_RENDER_OPCODE_3DSTATE_DEPTH_STENCIL_STATE_POINTERS, |
| 2312 | ds_offset); |
| 2313 | gen7_3dstate_pointer(cmd, |
| 2314 | GEN6_RENDER_OPCODE_3DSTATE_CC_STATE_POINTERS, cc_offset); |
| 2315 | |
| 2316 | gen7_3dstate_pointer(cmd, |
| 2317 | GEN7_RENDER_OPCODE_3DSTATE_VIEWPORT_STATE_POINTERS_CC, |
| 2318 | cc_vp_offset); |
| 2319 | } else { |
| 2320 | /* 3DSTATE_CC_STATE_POINTERS */ |
Chia-I Wu | 429a0aa | 2014-10-24 11:57:51 +0800 | [diff] [blame] | 2321 | gen6_3DSTATE_CC_STATE_POINTERS(cmd, blend_offset, ds_offset, cc_offset); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2322 | |
| 2323 | /* 3DSTATE_VIEWPORT_STATE_POINTERS */ |
| 2324 | cmd_batch_pointer(cmd, 4, &dw); |
| 2325 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_VIEWPORT_STATE_POINTERS) | (4 - 2) | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2326 | GEN6_VP_PTR_DW0_CC_CHANGED; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2327 | dw[1] = 0; |
| 2328 | dw[2] = 0; |
| 2329 | dw[3] = cc_vp_offset; |
| 2330 | } |
| 2331 | } |
| 2332 | |
| 2333 | static void gen6_meta_surface_states(struct intel_cmd *cmd) |
| 2334 | { |
| 2335 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
Chia-I Wu | 005c47c | 2014-10-22 13:49:13 +0800 | [diff] [blame] | 2336 | uint32_t binding_table[2] = { 0, 0 }; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2337 | uint32_t offset; |
Mike Stroyan | 9bfad48 | 2015-02-10 15:09:23 -0700 | [diff] [blame] | 2338 | const uint32_t sba_offset = |
| 2339 | cmd->writers[INTEL_CMD_WRITER_SURFACE].sba_offset; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2340 | |
| 2341 | CMD_ASSERT(cmd, 6, 7.5); |
| 2342 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2343 | if (meta->mode == INTEL_CMD_META_DEPTH_STENCIL_RECT) |
| 2344 | return; |
| 2345 | |
Chia-I Wu | 005c47c | 2014-10-22 13:49:13 +0800 | [diff] [blame] | 2346 | /* SURFACE_STATEs */ |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2347 | if (meta->src.valid) { |
| 2348 | offset = cmd_surface_write(cmd, INTEL_CMD_ITEM_SURFACE, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 2349 | GEN6_ALIGNMENT_SURFACE_STATE, |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2350 | meta->src.surface_len, meta->src.surface); |
| 2351 | |
| 2352 | cmd_reserve_reloc(cmd, 1); |
| 2353 | if (meta->src.reloc_flags & INTEL_CMD_RELOC_TARGET_IS_WRITER) { |
| 2354 | cmd_surface_reloc_writer(cmd, offset, 1, |
| 2355 | meta->src.reloc_target, meta->src.reloc_offset); |
| 2356 | } else { |
| 2357 | cmd_surface_reloc(cmd, offset, 1, |
| 2358 | (struct intel_bo *) meta->src.reloc_target, |
| 2359 | meta->src.reloc_offset, meta->src.reloc_flags); |
| 2360 | } |
| 2361 | |
Mike Stroyan | 9bfad48 | 2015-02-10 15:09:23 -0700 | [diff] [blame] | 2362 | binding_table[0] = offset - sba_offset; |
Chia-I Wu | 005c47c | 2014-10-22 13:49:13 +0800 | [diff] [blame] | 2363 | } |
| 2364 | if (meta->dst.valid) { |
| 2365 | offset = cmd_surface_write(cmd, INTEL_CMD_ITEM_SURFACE, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 2366 | GEN6_ALIGNMENT_SURFACE_STATE, |
Chia-I Wu | 005c47c | 2014-10-22 13:49:13 +0800 | [diff] [blame] | 2367 | meta->dst.surface_len, meta->dst.surface); |
| 2368 | |
| 2369 | cmd_reserve_reloc(cmd, 1); |
| 2370 | cmd_surface_reloc(cmd, offset, 1, |
| 2371 | (struct intel_bo *) meta->dst.reloc_target, |
| 2372 | meta->dst.reloc_offset, meta->dst.reloc_flags); |
| 2373 | |
Mike Stroyan | 9bfad48 | 2015-02-10 15:09:23 -0700 | [diff] [blame] | 2374 | binding_table[1] = offset - sba_offset; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2375 | } |
| 2376 | |
| 2377 | /* BINDING_TABLE */ |
Chia-I Wu | 0b7b1a3 | 2015-02-10 04:07:29 +0800 | [diff] [blame] | 2378 | offset = cmd_surface_write(cmd, INTEL_CMD_ITEM_BINDING_TABLE, |
Chia-I Wu | e607334 | 2014-11-30 09:43:42 +0800 | [diff] [blame] | 2379 | GEN6_ALIGNMENT_BINDING_TABLE_STATE, |
Chia-I Wu | 005c47c | 2014-10-22 13:49:13 +0800 | [diff] [blame] | 2380 | 2, binding_table); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2381 | |
| 2382 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2383 | const int subop = (meta->mode == INTEL_CMD_META_VS_POINTS) ? |
| 2384 | GEN7_RENDER_OPCODE_3DSTATE_BINDING_TABLE_POINTERS_VS : |
| 2385 | GEN7_RENDER_OPCODE_3DSTATE_BINDING_TABLE_POINTERS_PS; |
Mike Stroyan | 9bfad48 | 2015-02-10 15:09:23 -0700 | [diff] [blame] | 2386 | gen7_3dstate_pointer(cmd, subop, offset - sba_offset); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2387 | } else { |
| 2388 | /* 3DSTATE_BINDING_TABLE_POINTERS */ |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2389 | if (meta->mode == INTEL_CMD_META_VS_POINTS) |
Mike Stroyan | 9bfad48 | 2015-02-10 15:09:23 -0700 | [diff] [blame] | 2390 | gen6_3DSTATE_BINDING_TABLE_POINTERS(cmd, offset - sba_offset, 0, 0); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2391 | else |
Mike Stroyan | 9bfad48 | 2015-02-10 15:09:23 -0700 | [diff] [blame] | 2392 | gen6_3DSTATE_BINDING_TABLE_POINTERS(cmd, 0, 0, offset - sba_offset); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2393 | } |
| 2394 | } |
| 2395 | |
| 2396 | static void gen6_meta_urb(struct intel_cmd *cmd) |
| 2397 | { |
Chia-I Wu | 24aa102 | 2014-11-25 11:53:19 +0800 | [diff] [blame] | 2398 | const int vs_entry_count = (cmd->dev->gpu->gt == 2) ? 256 : 128; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2399 | uint32_t *dw; |
| 2400 | |
| 2401 | CMD_ASSERT(cmd, 6, 6); |
| 2402 | |
| 2403 | /* 3DSTATE_URB */ |
| 2404 | cmd_batch_pointer(cmd, 3, &dw); |
| 2405 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_URB) | (3 - 2); |
Chia-I Wu | 24aa102 | 2014-11-25 11:53:19 +0800 | [diff] [blame] | 2406 | dw[1] = vs_entry_count << GEN6_URB_DW1_VS_ENTRY_COUNT__SHIFT; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2407 | dw[2] = 0; |
| 2408 | } |
| 2409 | |
| 2410 | static void gen7_meta_urb(struct intel_cmd *cmd) |
| 2411 | { |
Chia-I Wu | 15dacac | 2015-02-05 11:14:01 -0700 | [diff] [blame] | 2412 | const int pcb_alloc = (cmd->dev->gpu->gt == 3) ? 16 : 8; |
| 2413 | const int urb_offset = pcb_alloc / 8; |
Chia-I Wu | 24aa102 | 2014-11-25 11:53:19 +0800 | [diff] [blame] | 2414 | int vs_entry_count; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2415 | uint32_t *dw; |
| 2416 | |
| 2417 | CMD_ASSERT(cmd, 7, 7.5); |
| 2418 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2419 | cmd_wa_gen7_pre_vs_depth_stall_write(cmd); |
| 2420 | |
Chia-I Wu | 24aa102 | 2014-11-25 11:53:19 +0800 | [diff] [blame] | 2421 | switch (cmd_gen(cmd)) { |
| 2422 | case INTEL_GEN(7.5): |
| 2423 | vs_entry_count = (cmd->dev->gpu->gt >= 2) ? 1664 : 640; |
| 2424 | break; |
| 2425 | case INTEL_GEN(7): |
| 2426 | default: |
| 2427 | vs_entry_count = (cmd->dev->gpu->gt == 2) ? 704 : 512; |
| 2428 | break; |
| 2429 | } |
| 2430 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2431 | /* 3DSTATE_URB_x */ |
| 2432 | cmd_batch_pointer(cmd, 8, &dw); |
| 2433 | |
| 2434 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_VS) | (2 - 2); |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2435 | dw[1] = urb_offset << GEN7_URB_DW1_OFFSET__SHIFT | |
Chia-I Wu | 24aa102 | 2014-11-25 11:53:19 +0800 | [diff] [blame] | 2436 | vs_entry_count; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2437 | dw += 2; |
| 2438 | |
| 2439 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_HS) | (2 - 2); |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2440 | dw[1] = urb_offset << GEN7_URB_DW1_OFFSET__SHIFT; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2441 | dw += 2; |
| 2442 | |
| 2443 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_DS) | (2 - 2); |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2444 | dw[1] = urb_offset << GEN7_URB_DW1_OFFSET__SHIFT; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2445 | dw += 2; |
| 2446 | |
| 2447 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_GS) | (2 - 2); |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2448 | dw[1] = urb_offset << GEN7_URB_DW1_OFFSET__SHIFT; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2449 | dw += 2; |
| 2450 | } |
| 2451 | |
| 2452 | static void gen6_meta_vf(struct intel_cmd *cmd) |
| 2453 | { |
| 2454 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2455 | uint32_t vb_start, vb_end, vb_stride; |
| 2456 | int ve_format, ve_z_source; |
| 2457 | uint32_t *dw; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2458 | uint32_t pos; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2459 | |
| 2460 | CMD_ASSERT(cmd, 6, 7.5); |
| 2461 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2462 | switch (meta->mode) { |
| 2463 | case INTEL_CMD_META_VS_POINTS: |
| 2464 | cmd_batch_pointer(cmd, 3, &dw); |
| 2465 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_VERTEX_ELEMENTS) | (3 - 2); |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2466 | dw[1] = GEN6_VE_DW0_VALID; |
| 2467 | dw[2] = GEN6_VFCOMP_STORE_VID << GEN6_VE_DW1_COMP0__SHIFT | |
| 2468 | GEN6_VFCOMP_NOSTORE << GEN6_VE_DW1_COMP1__SHIFT | |
| 2469 | GEN6_VFCOMP_NOSTORE << GEN6_VE_DW1_COMP2__SHIFT | |
| 2470 | GEN6_VFCOMP_NOSTORE << GEN6_VE_DW1_COMP3__SHIFT; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2471 | return; |
| 2472 | break; |
| 2473 | case INTEL_CMD_META_FS_RECT: |
| 2474 | { |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2475 | uint32_t vertices[3][2]; |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2476 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2477 | vertices[0][0] = meta->dst.x + meta->width; |
| 2478 | vertices[0][1] = meta->dst.y + meta->height; |
| 2479 | vertices[1][0] = meta->dst.x; |
| 2480 | vertices[1][1] = meta->dst.y + meta->height; |
| 2481 | vertices[2][0] = meta->dst.x; |
| 2482 | vertices[2][1] = meta->dst.y; |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2483 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2484 | vb_start = cmd_state_write(cmd, INTEL_CMD_ITEM_BLOB, 32, |
| 2485 | sizeof(vertices) / 4, (const uint32_t *) vertices); |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2486 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2487 | vb_end = vb_start + sizeof(vertices) - 1; |
| 2488 | vb_stride = sizeof(vertices[0]); |
| 2489 | ve_z_source = GEN6_VFCOMP_STORE_0; |
| 2490 | ve_format = GEN6_FORMAT_R32G32_USCALED; |
| 2491 | } |
| 2492 | break; |
| 2493 | case INTEL_CMD_META_DEPTH_STENCIL_RECT: |
| 2494 | { |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2495 | float vertices[3][3]; |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2496 | |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2497 | vertices[0][0] = (float) (meta->dst.x + meta->width); |
| 2498 | vertices[0][1] = (float) (meta->dst.y + meta->height); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2499 | vertices[0][2] = u_uif(meta->clear_val[0]); |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2500 | vertices[1][0] = (float) meta->dst.x; |
| 2501 | vertices[1][1] = (float) (meta->dst.y + meta->height); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2502 | vertices[1][2] = u_uif(meta->clear_val[0]); |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2503 | vertices[2][0] = (float) meta->dst.x; |
| 2504 | vertices[2][1] = (float) meta->dst.y; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2505 | vertices[2][2] = u_uif(meta->clear_val[0]); |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2506 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2507 | vb_start = cmd_state_write(cmd, INTEL_CMD_ITEM_BLOB, 32, |
| 2508 | sizeof(vertices) / 4, (const uint32_t *) vertices); |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2509 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2510 | vb_end = vb_start + sizeof(vertices) - 1; |
| 2511 | vb_stride = sizeof(vertices[0]); |
| 2512 | ve_z_source = GEN6_VFCOMP_STORE_SRC; |
| 2513 | ve_format = GEN6_FORMAT_R32G32B32_FLOAT; |
| 2514 | } |
| 2515 | break; |
| 2516 | default: |
| 2517 | assert(!"unknown meta mode"); |
| 2518 | return; |
| 2519 | break; |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2520 | } |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2521 | |
| 2522 | /* 3DSTATE_VERTEX_BUFFERS */ |
| 2523 | pos = cmd_batch_pointer(cmd, 5, &dw); |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2524 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2525 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_VERTEX_BUFFERS) | (5 - 2); |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2526 | dw[1] = vb_stride; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2527 | if (cmd_gen(cmd) >= INTEL_GEN(7)) |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2528 | dw[1] |= GEN7_VB_DW0_ADDR_MODIFIED; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2529 | |
| 2530 | cmd_reserve_reloc(cmd, 2); |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2531 | cmd_batch_reloc_writer(cmd, pos + 2, INTEL_CMD_WRITER_STATE, vb_start); |
| 2532 | cmd_batch_reloc_writer(cmd, pos + 3, INTEL_CMD_WRITER_STATE, vb_end); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2533 | |
| 2534 | dw[4] = 0; |
| 2535 | |
| 2536 | /* 3DSTATE_VERTEX_ELEMENTS */ |
| 2537 | cmd_batch_pointer(cmd, 5, &dw); |
| 2538 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_VERTEX_ELEMENTS) | (5 - 2); |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2539 | dw[1] = GEN6_VE_DW0_VALID; |
| 2540 | dw[2] = GEN6_VFCOMP_STORE_0 << GEN6_VE_DW1_COMP0__SHIFT | /* Reserved */ |
| 2541 | GEN6_VFCOMP_STORE_0 << GEN6_VE_DW1_COMP1__SHIFT | /* Render Target Array Index */ |
| 2542 | GEN6_VFCOMP_STORE_0 << GEN6_VE_DW1_COMP2__SHIFT | /* Viewport Index */ |
| 2543 | GEN6_VFCOMP_STORE_0 << GEN6_VE_DW1_COMP3__SHIFT; /* Point Width */ |
| 2544 | dw[3] = GEN6_VE_DW0_VALID | |
| 2545 | ve_format << GEN6_VE_DW0_FORMAT__SHIFT; |
| 2546 | dw[4] = GEN6_VFCOMP_STORE_SRC << GEN6_VE_DW1_COMP0__SHIFT | |
| 2547 | GEN6_VFCOMP_STORE_SRC << GEN6_VE_DW1_COMP1__SHIFT | |
| 2548 | ve_z_source << GEN6_VE_DW1_COMP2__SHIFT | |
| 2549 | GEN6_VFCOMP_STORE_1_FP << GEN6_VE_DW1_COMP3__SHIFT; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2550 | } |
| 2551 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2552 | static uint32_t gen6_meta_vs_constants(struct intel_cmd *cmd) |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2553 | { |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2554 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2555 | /* one GPR */ |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2556 | uint32_t consts[8]; |
| 2557 | uint32_t const_count; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2558 | |
| 2559 | CMD_ASSERT(cmd, 6, 7.5); |
| 2560 | |
| 2561 | switch (meta->shader_id) { |
Chia-I Wu | 0c87f47 | 2014-11-25 14:37:30 +0800 | [diff] [blame] | 2562 | case INTEL_DEV_META_VS_FILL_MEM: |
| 2563 | consts[0] = meta->dst.x; |
| 2564 | consts[1] = meta->clear_val[0]; |
| 2565 | const_count = 2; |
| 2566 | break; |
| 2567 | case INTEL_DEV_META_VS_COPY_MEM: |
| 2568 | case INTEL_DEV_META_VS_COPY_MEM_UNALIGNED: |
| 2569 | consts[0] = meta->dst.x; |
| 2570 | consts[1] = meta->src.x; |
| 2571 | const_count = 2; |
| 2572 | break; |
Chia-I Wu | 4d344e6 | 2014-12-20 21:06:04 +0800 | [diff] [blame] | 2573 | case INTEL_DEV_META_VS_COPY_R8_TO_MEM: |
| 2574 | case INTEL_DEV_META_VS_COPY_R16_TO_MEM: |
| 2575 | case INTEL_DEV_META_VS_COPY_R32_TO_MEM: |
| 2576 | case INTEL_DEV_META_VS_COPY_R32G32_TO_MEM: |
| 2577 | case INTEL_DEV_META_VS_COPY_R32G32B32A32_TO_MEM: |
| 2578 | consts[0] = meta->src.x; |
| 2579 | consts[1] = meta->src.y; |
| 2580 | consts[2] = meta->width; |
| 2581 | consts[3] = meta->dst.x; |
| 2582 | const_count = 4; |
| 2583 | break; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2584 | default: |
| 2585 | assert(!"unknown meta shader id"); |
| 2586 | const_count = 0; |
| 2587 | break; |
| 2588 | } |
| 2589 | |
| 2590 | /* this can be skipped but it makes state dumping prettier */ |
| 2591 | memset(&consts[const_count], 0, sizeof(consts[0]) * (8 - const_count)); |
| 2592 | |
| 2593 | return cmd_state_write(cmd, INTEL_CMD_ITEM_BLOB, 32, 8, consts); |
| 2594 | } |
| 2595 | |
| 2596 | static void gen6_meta_vs(struct intel_cmd *cmd) |
| 2597 | { |
| 2598 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
| 2599 | const struct intel_pipeline_shader *sh = |
| 2600 | intel_dev_get_meta_shader(cmd->dev, meta->shader_id); |
| 2601 | uint32_t offset, *dw; |
| 2602 | |
| 2603 | CMD_ASSERT(cmd, 6, 7.5); |
| 2604 | |
| 2605 | if (meta->mode != INTEL_CMD_META_VS_POINTS) { |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2606 | uint32_t cmd_len; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2607 | |
| 2608 | /* 3DSTATE_CONSTANT_VS */ |
| 2609 | cmd_len = (cmd_gen(cmd) >= INTEL_GEN(7)) ? 7 : 5; |
| 2610 | cmd_batch_pointer(cmd, cmd_len, &dw); |
| 2611 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_CONSTANT_VS) | (cmd_len - 2); |
| 2612 | memset(&dw[1], 0, sizeof(*dw) * (cmd_len - 1)); |
| 2613 | |
| 2614 | /* 3DSTATE_VS */ |
| 2615 | cmd_batch_pointer(cmd, 6, &dw); |
| 2616 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_VS) | (6 - 2); |
| 2617 | memset(&dw[1], 0, sizeof(*dw) * (6 - 1)); |
| 2618 | |
| 2619 | return; |
| 2620 | } |
| 2621 | |
| 2622 | assert(meta->dst.valid && sh->uses == INTEL_SHADER_USE_VID); |
| 2623 | |
| 2624 | /* 3DSTATE_CONSTANT_VS */ |
| 2625 | offset = gen6_meta_vs_constants(cmd); |
| 2626 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
| 2627 | cmd_batch_pointer(cmd, 7, &dw); |
| 2628 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_CONSTANT_VS) | (7 - 2); |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2629 | dw[1] = 1 << GEN7_CONSTANT_DW1_BUFFER0_READ_LEN__SHIFT; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2630 | dw[2] = 0; |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2631 | dw[3] = offset | GEN7_MOCS_L3_WB; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2632 | dw[4] = 0; |
| 2633 | dw[5] = 0; |
| 2634 | dw[6] = 0; |
| 2635 | } else { |
| 2636 | cmd_batch_pointer(cmd, 5, &dw); |
| 2637 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_CONSTANT_VS) | (5 - 2) | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2638 | 1 << GEN6_CONSTANT_DW0_BUFFER_ENABLES__SHIFT; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2639 | dw[1] = offset; |
| 2640 | dw[2] = 0; |
| 2641 | dw[3] = 0; |
| 2642 | dw[4] = 0; |
| 2643 | } |
| 2644 | |
| 2645 | /* 3DSTATE_VS */ |
| 2646 | offset = emit_shader(cmd, sh); |
| 2647 | cmd_batch_pointer(cmd, 6, &dw); |
| 2648 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_VS) | (6 - 2); |
| 2649 | dw[1] = offset; |
| 2650 | dw[2] = GEN6_THREADDISP_SPF | |
| 2651 | (sh->sampler_count + 3) / 4 << GEN6_THREADDISP_SAMPLER_COUNT__SHIFT | |
| 2652 | sh->surface_count << GEN6_THREADDISP_BINDING_TABLE_SIZE__SHIFT; |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 2653 | dw[3] = 0; /* scratch */ |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2654 | dw[4] = sh->urb_grf_start << GEN6_VS_DW4_URB_GRF_START__SHIFT | |
| 2655 | 1 << GEN6_VS_DW4_URB_READ_LEN__SHIFT; |
| 2656 | |
| 2657 | dw[5] = GEN6_VS_DW5_CACHE_DISABLE | |
| 2658 | GEN6_VS_DW5_VS_ENABLE; |
| 2659 | if (cmd_gen(cmd) >= INTEL_GEN(7.5)) |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 2660 | dw[5] |= (sh->max_threads - 1) << GEN75_VS_DW5_MAX_THREADS__SHIFT; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2661 | else |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 2662 | dw[5] |= (sh->max_threads - 1) << GEN6_VS_DW5_MAX_THREADS__SHIFT; |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 2663 | |
| 2664 | assert(!sh->per_thread_scratch_size); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2665 | } |
| 2666 | |
| 2667 | static void gen6_meta_disabled(struct intel_cmd *cmd) |
| 2668 | { |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2669 | uint32_t *dw; |
| 2670 | |
| 2671 | CMD_ASSERT(cmd, 6, 6); |
| 2672 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2673 | /* 3DSTATE_CONSTANT_GS */ |
| 2674 | cmd_batch_pointer(cmd, 5, &dw); |
| 2675 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_CONSTANT_GS) | (5 - 2); |
| 2676 | dw[1] = 0; |
| 2677 | dw[2] = 0; |
| 2678 | dw[3] = 0; |
| 2679 | dw[4] = 0; |
| 2680 | |
| 2681 | /* 3DSTATE_GS */ |
| 2682 | cmd_batch_pointer(cmd, 7, &dw); |
| 2683 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_GS) | (7 - 2); |
| 2684 | dw[1] = 0; |
| 2685 | dw[2] = 0; |
| 2686 | dw[3] = 0; |
| 2687 | dw[4] = 1 << GEN6_GS_DW4_URB_READ_LEN__SHIFT; |
| 2688 | dw[5] = GEN6_GS_DW5_STATISTICS; |
| 2689 | dw[6] = 0; |
| 2690 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2691 | /* 3DSTATE_SF */ |
| 2692 | cmd_batch_pointer(cmd, 20, &dw); |
| 2693 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_SF) | (20 - 2); |
| 2694 | dw[1] = 1 << GEN7_SBE_DW1_URB_READ_LEN__SHIFT; |
| 2695 | memset(&dw[2], 0, 18 * sizeof(*dw)); |
| 2696 | } |
| 2697 | |
| 2698 | static void gen7_meta_disabled(struct intel_cmd *cmd) |
| 2699 | { |
| 2700 | uint32_t *dw; |
| 2701 | |
| 2702 | CMD_ASSERT(cmd, 7, 7.5); |
| 2703 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2704 | /* 3DSTATE_CONSTANT_HS */ |
| 2705 | cmd_batch_pointer(cmd, 7, &dw); |
| 2706 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_CONSTANT_HS) | (7 - 2); |
| 2707 | memset(&dw[1], 0, sizeof(*dw) * (7 - 1)); |
| 2708 | |
| 2709 | /* 3DSTATE_HS */ |
| 2710 | cmd_batch_pointer(cmd, 7, &dw); |
| 2711 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_HS) | (7 - 2); |
| 2712 | memset(&dw[1], 0, sizeof(*dw) * (7 - 1)); |
| 2713 | |
| 2714 | /* 3DSTATE_TE */ |
| 2715 | cmd_batch_pointer(cmd, 4, &dw); |
| 2716 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_TE) | (4 - 2); |
| 2717 | memset(&dw[1], 0, sizeof(*dw) * (4 - 1)); |
| 2718 | |
| 2719 | /* 3DSTATE_CONSTANT_DS */ |
| 2720 | cmd_batch_pointer(cmd, 7, &dw); |
| 2721 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_CONSTANT_DS) | (7 - 2); |
| 2722 | memset(&dw[1], 0, sizeof(*dw) * (7 - 1)); |
| 2723 | |
| 2724 | /* 3DSTATE_DS */ |
| 2725 | cmd_batch_pointer(cmd, 6, &dw); |
| 2726 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_DS) | (6 - 2); |
| 2727 | memset(&dw[1], 0, sizeof(*dw) * (6 - 1)); |
| 2728 | |
| 2729 | /* 3DSTATE_CONSTANT_GS */ |
| 2730 | cmd_batch_pointer(cmd, 7, &dw); |
| 2731 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_CONSTANT_GS) | (7 - 2); |
| 2732 | memset(&dw[1], 0, sizeof(*dw) * (7 - 1)); |
| 2733 | |
| 2734 | /* 3DSTATE_GS */ |
| 2735 | cmd_batch_pointer(cmd, 7, &dw); |
| 2736 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_GS) | (7 - 2); |
| 2737 | memset(&dw[1], 0, sizeof(*dw) * (7 - 1)); |
| 2738 | |
| 2739 | /* 3DSTATE_STREAMOUT */ |
| 2740 | cmd_batch_pointer(cmd, 3, &dw); |
| 2741 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_STREAMOUT) | (3 - 2); |
| 2742 | memset(&dw[1], 0, sizeof(*dw) * (3 - 1)); |
| 2743 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2744 | /* 3DSTATE_SF */ |
| 2745 | cmd_batch_pointer(cmd, 7, &dw); |
| 2746 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_SF) | (7 - 2); |
| 2747 | memset(&dw[1], 0, sizeof(*dw) * (7 - 1)); |
| 2748 | |
| 2749 | /* 3DSTATE_SBE */ |
| 2750 | cmd_batch_pointer(cmd, 14, &dw); |
| 2751 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_SBE) | (14 - 2); |
| 2752 | dw[1] = 1 << GEN7_SBE_DW1_URB_READ_LEN__SHIFT; |
| 2753 | memset(&dw[2], 0, sizeof(*dw) * (14 - 2)); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2754 | } |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2755 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2756 | static void gen6_meta_clip(struct intel_cmd *cmd) |
| 2757 | { |
| 2758 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
| 2759 | uint32_t *dw; |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2760 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2761 | /* 3DSTATE_CLIP */ |
| 2762 | cmd_batch_pointer(cmd, 4, &dw); |
| 2763 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_CLIP) | (4 - 2); |
| 2764 | dw[1] = 0; |
| 2765 | if (meta->mode == INTEL_CMD_META_VS_POINTS) { |
| 2766 | dw[2] = GEN6_CLIP_DW2_CLIP_ENABLE | |
| 2767 | GEN6_CLIP_DW2_CLIPMODE_REJECT_ALL; |
| 2768 | } else { |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2769 | dw[2] = 0; |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2770 | } |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2771 | dw[3] = 0; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2772 | } |
| 2773 | |
| 2774 | static void gen6_meta_wm(struct intel_cmd *cmd) |
| 2775 | { |
| 2776 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
| 2777 | uint32_t *dw; |
| 2778 | |
| 2779 | CMD_ASSERT(cmd, 6, 7.5); |
| 2780 | |
| 2781 | cmd_wa_gen6_pre_multisample_depth_flush(cmd); |
| 2782 | |
| 2783 | /* 3DSTATE_MULTISAMPLE */ |
| 2784 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
| 2785 | cmd_batch_pointer(cmd, 4, &dw); |
| 2786 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_MULTISAMPLE) | (4 - 2); |
| 2787 | dw[1] = (meta->samples <= 1) ? GEN6_MULTISAMPLE_DW1_NUMSAMPLES_1 : |
| 2788 | (meta->samples <= 4) ? GEN6_MULTISAMPLE_DW1_NUMSAMPLES_4 : |
| 2789 | GEN7_MULTISAMPLE_DW1_NUMSAMPLES_8; |
| 2790 | dw[2] = 0; |
| 2791 | dw[3] = 0; |
| 2792 | } else { |
| 2793 | cmd_batch_pointer(cmd, 3, &dw); |
| 2794 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_MULTISAMPLE) | (3 - 2); |
| 2795 | dw[1] = (meta->samples <= 1) ? GEN6_MULTISAMPLE_DW1_NUMSAMPLES_1 : |
| 2796 | GEN6_MULTISAMPLE_DW1_NUMSAMPLES_4; |
| 2797 | dw[2] = 0; |
| 2798 | } |
| 2799 | |
| 2800 | /* 3DSTATE_SAMPLE_MASK */ |
| 2801 | cmd_batch_pointer(cmd, 2, &dw); |
| 2802 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_SAMPLE_MASK) | (2 - 2); |
| 2803 | dw[1] = (1 << meta->samples) - 1; |
| 2804 | |
| 2805 | /* 3DSTATE_DRAWING_RECTANGLE */ |
| 2806 | cmd_batch_pointer(cmd, 4, &dw); |
| 2807 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_DRAWING_RECTANGLE) | (4 - 2); |
Chia-I Wu | 7ee6447 | 2015-01-29 00:35:56 +0800 | [diff] [blame] | 2808 | if (meta->mode == INTEL_CMD_META_VS_POINTS) { |
| 2809 | /* unused */ |
| 2810 | dw[1] = 0; |
| 2811 | dw[2] = 0; |
| 2812 | } else { |
| 2813 | dw[1] = meta->dst.y << 16 | meta->dst.x; |
| 2814 | dw[2] = (meta->dst.y + meta->height - 1) << 16 | |
| 2815 | (meta->dst.x + meta->width - 1); |
| 2816 | } |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2817 | dw[3] = 0; |
| 2818 | } |
| 2819 | |
| 2820 | static uint32_t gen6_meta_ps_constants(struct intel_cmd *cmd) |
| 2821 | { |
| 2822 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2823 | uint32_t offset_x, offset_y; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2824 | /* one GPR */ |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 2825 | uint32_t consts[8]; |
| 2826 | uint32_t const_count; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2827 | |
| 2828 | CMD_ASSERT(cmd, 6, 7.5); |
| 2829 | |
| 2830 | /* underflow is fine here */ |
| 2831 | offset_x = meta->src.x - meta->dst.x; |
| 2832 | offset_y = meta->src.y - meta->dst.y; |
| 2833 | |
| 2834 | switch (meta->shader_id) { |
| 2835 | case INTEL_DEV_META_FS_COPY_MEM: |
| 2836 | case INTEL_DEV_META_FS_COPY_1D: |
| 2837 | case INTEL_DEV_META_FS_COPY_1D_ARRAY: |
| 2838 | case INTEL_DEV_META_FS_COPY_2D: |
| 2839 | case INTEL_DEV_META_FS_COPY_2D_ARRAY: |
| 2840 | case INTEL_DEV_META_FS_COPY_2D_MS: |
| 2841 | consts[0] = offset_x; |
| 2842 | consts[1] = offset_y; |
| 2843 | consts[2] = meta->src.layer; |
| 2844 | consts[3] = meta->src.lod; |
| 2845 | const_count = 4; |
| 2846 | break; |
| 2847 | case INTEL_DEV_META_FS_COPY_1D_TO_MEM: |
| 2848 | case INTEL_DEV_META_FS_COPY_1D_ARRAY_TO_MEM: |
| 2849 | case INTEL_DEV_META_FS_COPY_2D_TO_MEM: |
| 2850 | case INTEL_DEV_META_FS_COPY_2D_ARRAY_TO_MEM: |
| 2851 | case INTEL_DEV_META_FS_COPY_2D_MS_TO_MEM: |
| 2852 | consts[0] = offset_x; |
| 2853 | consts[1] = offset_y; |
| 2854 | consts[2] = meta->src.layer; |
| 2855 | consts[3] = meta->src.lod; |
| 2856 | consts[4] = meta->src.x; |
| 2857 | consts[5] = meta->width; |
| 2858 | const_count = 6; |
| 2859 | break; |
| 2860 | case INTEL_DEV_META_FS_COPY_MEM_TO_IMG: |
| 2861 | consts[0] = offset_x; |
| 2862 | consts[1] = offset_y; |
| 2863 | consts[2] = meta->width; |
| 2864 | const_count = 3; |
| 2865 | break; |
| 2866 | case INTEL_DEV_META_FS_CLEAR_COLOR: |
| 2867 | consts[0] = meta->clear_val[0]; |
| 2868 | consts[1] = meta->clear_val[1]; |
| 2869 | consts[2] = meta->clear_val[2]; |
| 2870 | consts[3] = meta->clear_val[3]; |
| 2871 | const_count = 4; |
| 2872 | break; |
| 2873 | case INTEL_DEV_META_FS_CLEAR_DEPTH: |
| 2874 | consts[0] = meta->clear_val[0]; |
Chia-I Wu | 429a0aa | 2014-10-24 11:57:51 +0800 | [diff] [blame] | 2875 | consts[1] = meta->clear_val[1]; |
| 2876 | const_count = 2; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2877 | break; |
| 2878 | case INTEL_DEV_META_FS_RESOLVE_2X: |
| 2879 | case INTEL_DEV_META_FS_RESOLVE_4X: |
| 2880 | case INTEL_DEV_META_FS_RESOLVE_8X: |
| 2881 | case INTEL_DEV_META_FS_RESOLVE_16X: |
| 2882 | consts[0] = offset_x; |
| 2883 | consts[1] = offset_y; |
| 2884 | const_count = 2; |
| 2885 | break; |
| 2886 | default: |
| 2887 | assert(!"unknown meta shader id"); |
| 2888 | const_count = 0; |
| 2889 | break; |
| 2890 | } |
| 2891 | |
| 2892 | /* this can be skipped but it makes state dumping prettier */ |
| 2893 | memset(&consts[const_count], 0, sizeof(consts[0]) * (8 - const_count)); |
| 2894 | |
| 2895 | return cmd_state_write(cmd, INTEL_CMD_ITEM_BLOB, 32, 8, consts); |
| 2896 | } |
| 2897 | |
| 2898 | static void gen6_meta_ps(struct intel_cmd *cmd) |
| 2899 | { |
| 2900 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
| 2901 | const struct intel_pipeline_shader *sh = |
| 2902 | intel_dev_get_meta_shader(cmd->dev, meta->shader_id); |
| 2903 | uint32_t offset, *dw; |
| 2904 | |
| 2905 | CMD_ASSERT(cmd, 6, 6); |
| 2906 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2907 | if (meta->mode != INTEL_CMD_META_FS_RECT) { |
| 2908 | /* 3DSTATE_CONSTANT_PS */ |
| 2909 | cmd_batch_pointer(cmd, 5, &dw); |
| 2910 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_CONSTANT_PS) | (5 - 2); |
| 2911 | dw[1] = 0; |
| 2912 | dw[2] = 0; |
| 2913 | dw[3] = 0; |
| 2914 | dw[4] = 0; |
| 2915 | |
| 2916 | /* 3DSTATE_WM */ |
| 2917 | cmd_batch_pointer(cmd, 9, &dw); |
| 2918 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_WM) | (9 - 2); |
| 2919 | dw[1] = 0; |
| 2920 | dw[2] = 0; |
| 2921 | dw[3] = 0; |
Chia-I Wu | 73520ac | 2015-02-19 11:17:45 -0700 | [diff] [blame] | 2922 | |
| 2923 | switch (meta->ds.op) { |
| 2924 | case INTEL_CMD_META_DS_HIZ_CLEAR: |
| 2925 | dw[4] = GEN6_WM_DW4_DEPTH_CLEAR; |
| 2926 | break; |
| 2927 | case INTEL_CMD_META_DS_HIZ_RESOLVE: |
| 2928 | dw[4] = GEN6_WM_DW4_HIZ_RESOLVE; |
| 2929 | break; |
| 2930 | case INTEL_CMD_META_DS_RESOLVE: |
| 2931 | dw[4] = GEN6_WM_DW4_DEPTH_RESOLVE; |
| 2932 | break; |
| 2933 | default: |
| 2934 | dw[4] = 0; |
| 2935 | break; |
| 2936 | } |
| 2937 | |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 2938 | dw[5] = (sh->max_threads - 1) << GEN6_WM_DW5_MAX_THREADS__SHIFT; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2939 | dw[6] = 0; |
| 2940 | dw[7] = 0; |
| 2941 | dw[8] = 0; |
| 2942 | |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2943 | return; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2944 | } |
| 2945 | |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 2946 | /* a normal color write */ |
| 2947 | assert(meta->dst.valid && !sh->uses); |
| 2948 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2949 | /* 3DSTATE_CONSTANT_PS */ |
| 2950 | offset = gen6_meta_ps_constants(cmd); |
| 2951 | cmd_batch_pointer(cmd, 5, &dw); |
| 2952 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_CONSTANT_PS) | (5 - 2) | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2953 | 1 << GEN6_CONSTANT_DW0_BUFFER_ENABLES__SHIFT; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2954 | dw[1] = offset; |
| 2955 | dw[2] = 0; |
| 2956 | dw[3] = 0; |
| 2957 | dw[4] = 0; |
| 2958 | |
| 2959 | /* 3DSTATE_WM */ |
| 2960 | offset = emit_shader(cmd, sh); |
| 2961 | cmd_batch_pointer(cmd, 9, &dw); |
| 2962 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_WM) | (9 - 2); |
| 2963 | dw[1] = offset; |
| 2964 | dw[2] = (sh->sampler_count + 3) / 4 << GEN6_THREADDISP_SAMPLER_COUNT__SHIFT | |
| 2965 | sh->surface_count << GEN6_THREADDISP_BINDING_TABLE_SIZE__SHIFT; |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 2966 | dw[3] = 0; /* scratch */ |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2967 | dw[4] = sh->urb_grf_start << GEN6_WM_DW4_URB_GRF_START0__SHIFT; |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 2968 | dw[5] = (sh->max_threads - 1) << GEN6_WM_DW5_MAX_THREADS__SHIFT | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2969 | GEN6_WM_DW5_PS_DISPATCH_ENABLE | |
| 2970 | GEN6_PS_DISPATCH_16 << GEN6_WM_DW5_PS_DISPATCH_MODE__SHIFT; |
Chia-I Wu | 005c47c | 2014-10-22 13:49:13 +0800 | [diff] [blame] | 2971 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2972 | dw[6] = sh->in_count << GEN6_WM_DW6_SF_ATTR_COUNT__SHIFT | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 2973 | GEN6_WM_DW6_PS_POSOFFSET_NONE | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2974 | GEN6_WM_DW6_ZW_INTERP_PIXEL | |
| 2975 | sh->barycentric_interps << GEN6_WM_DW6_BARYCENTRIC_INTERP__SHIFT | |
| 2976 | GEN6_WM_DW6_POINT_RASTRULE_UPPER_RIGHT; |
| 2977 | if (meta->samples > 1) { |
| 2978 | dw[6] |= GEN6_WM_DW6_MSRASTMODE_ON_PATTERN | |
| 2979 | GEN6_WM_DW6_MSDISPMODE_PERPIXEL; |
| 2980 | } else { |
| 2981 | dw[6] |= GEN6_WM_DW6_MSRASTMODE_OFF_PIXEL | |
| 2982 | GEN6_WM_DW6_MSDISPMODE_PERSAMPLE; |
| 2983 | } |
| 2984 | dw[7] = 0; |
| 2985 | dw[8] = 0; |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 2986 | |
| 2987 | assert(!sh->per_thread_scratch_size); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 2988 | } |
| 2989 | |
| 2990 | static void gen7_meta_ps(struct intel_cmd *cmd) |
| 2991 | { |
| 2992 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
| 2993 | const struct intel_pipeline_shader *sh = |
| 2994 | intel_dev_get_meta_shader(cmd->dev, meta->shader_id); |
| 2995 | uint32_t offset, *dw; |
| 2996 | |
| 2997 | CMD_ASSERT(cmd, 7, 7.5); |
| 2998 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 2999 | if (meta->mode != INTEL_CMD_META_FS_RECT) { |
| 3000 | /* 3DSTATE_WM */ |
| 3001 | cmd_batch_pointer(cmd, 3, &dw); |
| 3002 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_WM) | (3 - 2); |
Chia-I Wu | 73520ac | 2015-02-19 11:17:45 -0700 | [diff] [blame] | 3003 | |
| 3004 | switch (meta->ds.op) { |
| 3005 | case INTEL_CMD_META_DS_HIZ_CLEAR: |
| 3006 | dw[1] = GEN7_WM_DW1_DEPTH_CLEAR; |
| 3007 | break; |
| 3008 | case INTEL_CMD_META_DS_HIZ_RESOLVE: |
| 3009 | dw[1] = GEN7_WM_DW1_HIZ_RESOLVE; |
| 3010 | break; |
| 3011 | case INTEL_CMD_META_DS_RESOLVE: |
| 3012 | dw[1] = GEN7_WM_DW1_DEPTH_RESOLVE; |
| 3013 | break; |
| 3014 | default: |
| 3015 | dw[1] = 0; |
| 3016 | break; |
| 3017 | } |
| 3018 | |
| 3019 | dw[2] = 0; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3020 | |
| 3021 | /* 3DSTATE_CONSTANT_GS */ |
| 3022 | cmd_batch_pointer(cmd, 7, &dw); |
| 3023 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_CONSTANT_PS) | (7 - 2); |
| 3024 | memset(&dw[1], 0, sizeof(*dw) * (7 - 1)); |
| 3025 | |
| 3026 | /* 3DSTATE_PS */ |
| 3027 | cmd_batch_pointer(cmd, 8, &dw); |
| 3028 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_PS) | (8 - 2); |
| 3029 | dw[1] = 0; |
| 3030 | dw[2] = 0; |
| 3031 | dw[3] = 0; |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 3032 | /* required to avoid hangs */ |
| 3033 | dw[4] = GEN6_PS_DISPATCH_8 << GEN7_PS_DW4_DISPATCH_MODE__SHIFT | |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 3034 | (sh->max_threads - 1) << GEN7_PS_DW4_MAX_THREADS__SHIFT; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3035 | dw[5] = 0; |
| 3036 | dw[6] = 0; |
| 3037 | dw[7] = 0; |
| 3038 | |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 3039 | return; |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3040 | } |
| 3041 | |
Chia-I Wu | 3adf721 | 2014-10-24 15:34:07 +0800 | [diff] [blame] | 3042 | /* a normal color write */ |
| 3043 | assert(meta->dst.valid && !sh->uses); |
| 3044 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3045 | /* 3DSTATE_WM */ |
| 3046 | cmd_batch_pointer(cmd, 3, &dw); |
| 3047 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_WM) | (3 - 2); |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 3048 | dw[1] = GEN7_WM_DW1_PS_DISPATCH_ENABLE | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3049 | GEN7_WM_DW1_ZW_INTERP_PIXEL | |
| 3050 | sh->barycentric_interps << GEN7_WM_DW1_BARYCENTRIC_INTERP__SHIFT | |
| 3051 | GEN7_WM_DW1_POINT_RASTRULE_UPPER_RIGHT; |
| 3052 | dw[2] = 0; |
| 3053 | |
| 3054 | /* 3DSTATE_CONSTANT_PS */ |
| 3055 | offset = gen6_meta_ps_constants(cmd); |
| 3056 | cmd_batch_pointer(cmd, 7, &dw); |
| 3057 | dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_CONSTANT_PS) | (7 - 2); |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 3058 | dw[1] = 1 << GEN7_CONSTANT_DW1_BUFFER0_READ_LEN__SHIFT; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3059 | dw[2] = 0; |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 3060 | dw[3] = offset | GEN7_MOCS_L3_WB; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3061 | dw[4] = 0; |
| 3062 | dw[5] = 0; |
| 3063 | dw[6] = 0; |
| 3064 | |
| 3065 | /* 3DSTATE_PS */ |
| 3066 | offset = emit_shader(cmd, sh); |
| 3067 | cmd_batch_pointer(cmd, 8, &dw); |
| 3068 | dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_PS) | (8 - 2); |
| 3069 | dw[1] = offset; |
| 3070 | dw[2] = (sh->sampler_count + 3) / 4 << GEN6_THREADDISP_SAMPLER_COUNT__SHIFT | |
| 3071 | sh->surface_count << GEN6_THREADDISP_BINDING_TABLE_SIZE__SHIFT; |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 3072 | dw[3] = 0; /* scratch */ |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3073 | |
| 3074 | dw[4] = GEN7_PS_DW4_PUSH_CONSTANT_ENABLE | |
| 3075 | GEN7_PS_DW4_POSOFFSET_NONE | |
Chia-I Wu | 97aa4de | 2015-03-05 15:43:16 -0700 | [diff] [blame] | 3076 | GEN6_PS_DISPATCH_16 << GEN7_PS_DW4_DISPATCH_MODE__SHIFT; |
Chia-I Wu | 0599061 | 2014-11-25 11:36:35 +0800 | [diff] [blame] | 3077 | |
| 3078 | if (cmd_gen(cmd) >= INTEL_GEN(7.5)) { |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 3079 | dw[4] |= (sh->max_threads - 1) << GEN75_PS_DW4_MAX_THREADS__SHIFT; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3080 | dw[4] |= ((1 << meta->samples) - 1) << GEN75_PS_DW4_SAMPLE_MASK__SHIFT; |
Chia-I Wu | 0599061 | 2014-11-25 11:36:35 +0800 | [diff] [blame] | 3081 | } else { |
Chia-I Wu | 3f4bd10 | 2014-12-19 13:14:42 +0800 | [diff] [blame] | 3082 | dw[4] |= (sh->max_threads - 1) << GEN7_PS_DW4_MAX_THREADS__SHIFT; |
Chia-I Wu | 0599061 | 2014-11-25 11:36:35 +0800 | [diff] [blame] | 3083 | } |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3084 | |
| 3085 | dw[5] = sh->urb_grf_start << GEN7_PS_DW5_URB_GRF_START0__SHIFT; |
| 3086 | dw[6] = 0; |
| 3087 | dw[7] = 0; |
Chia-I Wu | 784d304 | 2014-12-19 14:30:04 +0800 | [diff] [blame] | 3088 | |
| 3089 | assert(!sh->per_thread_scratch_size); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3090 | } |
| 3091 | |
| 3092 | static void gen6_meta_depth_buffer(struct intel_cmd *cmd) |
| 3093 | { |
| 3094 | const struct intel_cmd_meta *meta = cmd->bind.meta; |
Courtney Goeltzenleuchter | 1856d6f | 2015-09-01 17:30:39 -0600 | [diff] [blame] | 3095 | const struct intel_att_view *view = &meta->ds.view; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3096 | |
| 3097 | CMD_ASSERT(cmd, 6, 7.5); |
| 3098 | |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 3099 | if (!view) { |
Chia-I Wu | be2f0ad | 2014-10-24 09:49:50 +0800 | [diff] [blame] | 3100 | /* all zeros */ |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 3101 | static const struct intel_att_view null_view; |
| 3102 | view = &null_view; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3103 | } |
Chia-I Wu | be2f0ad | 2014-10-24 09:49:50 +0800 | [diff] [blame] | 3104 | |
| 3105 | cmd_wa_gen6_pre_ds_flush(cmd); |
Chia-I Wu | 3d4d4a6 | 2015-07-09 10:34:10 +0800 | [diff] [blame] | 3106 | gen6_3DSTATE_DEPTH_BUFFER(cmd, view, meta->ds.optimal); |
| 3107 | gen6_3DSTATE_STENCIL_BUFFER(cmd, view, meta->ds.optimal); |
| 3108 | gen6_3DSTATE_HIER_DEPTH_BUFFER(cmd, view, meta->ds.optimal); |
Chia-I Wu | be2f0ad | 2014-10-24 09:49:50 +0800 | [diff] [blame] | 3109 | |
| 3110 | if (cmd_gen(cmd) >= INTEL_GEN(7)) |
| 3111 | gen7_3DSTATE_CLEAR_PARAMS(cmd, 0); |
| 3112 | else |
| 3113 | gen6_3DSTATE_CLEAR_PARAMS(cmd, 0); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3114 | } |
| 3115 | |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3116 | static bool cmd_alloc_dset_data(struct intel_cmd *cmd, |
| 3117 | struct intel_cmd_dset_data *data, |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3118 | const struct intel_pipeline_layout *pipeline_layout) |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3119 | { |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3120 | if (data->set_offset_count < pipeline_layout->layout_count) { |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3121 | if (data->set_offsets) |
| 3122 | intel_free(cmd, data->set_offsets); |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 3123 | |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3124 | data->set_offsets = intel_alloc(cmd, |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3125 | sizeof(data->set_offsets[0]) * pipeline_layout->layout_count, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3126 | sizeof(data->set_offsets[0]), VK_SYSTEM_ALLOC_TYPE_INTERNAL); |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3127 | if (!data->set_offsets) { |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3128 | cmd_fail(cmd, VK_ERROR_OUT_OF_HOST_MEMORY); |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3129 | data->set_offset_count = 0; |
| 3130 | return false; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 3131 | } |
| 3132 | |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3133 | data->set_offset_count = pipeline_layout->layout_count; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 3134 | } |
| 3135 | |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3136 | if (data->dynamic_offset_count < pipeline_layout->total_dynamic_desc_count) { |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3137 | if (data->dynamic_offsets) |
| 3138 | intel_free(cmd, data->dynamic_offsets); |
| 3139 | |
| 3140 | data->dynamic_offsets = intel_alloc(cmd, |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3141 | sizeof(data->dynamic_offsets[0]) * pipeline_layout->total_dynamic_desc_count, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3142 | sizeof(data->dynamic_offsets[0]), VK_SYSTEM_ALLOC_TYPE_INTERNAL); |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3143 | if (!data->dynamic_offsets) { |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3144 | cmd_fail(cmd, VK_ERROR_OUT_OF_HOST_MEMORY); |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3145 | data->dynamic_offset_count = 0; |
| 3146 | return false; |
| 3147 | } |
| 3148 | |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3149 | data->dynamic_offset_count = pipeline_layout->total_dynamic_desc_count; |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3150 | } |
| 3151 | |
| 3152 | return true; |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3153 | } |
| 3154 | |
Chia-I Wu | 6097f3a | 2015-04-17 02:00:54 +0800 | [diff] [blame] | 3155 | static void cmd_bind_graphics_pipeline(struct intel_cmd *cmd, |
| 3156 | const struct intel_pipeline *pipeline) |
| 3157 | { |
| 3158 | cmd->bind.pipeline.graphics = pipeline; |
| 3159 | |
| 3160 | cmd_alloc_dset_data(cmd, &cmd->bind.dset.graphics_data, |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3161 | pipeline->pipeline_layout); |
Chia-I Wu | 6097f3a | 2015-04-17 02:00:54 +0800 | [diff] [blame] | 3162 | } |
| 3163 | |
| 3164 | static void cmd_bind_compute_pipeline(struct intel_cmd *cmd, |
| 3165 | const struct intel_pipeline *pipeline) |
| 3166 | { |
| 3167 | cmd->bind.pipeline.compute = pipeline; |
| 3168 | |
| 3169 | cmd_alloc_dset_data(cmd, &cmd->bind.dset.compute_data, |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3170 | pipeline->pipeline_layout); |
Chia-I Wu | 6097f3a | 2015-04-17 02:00:54 +0800 | [diff] [blame] | 3171 | } |
| 3172 | |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3173 | static void cmd_copy_dset_data(struct intel_cmd *cmd, |
| 3174 | struct intel_cmd_dset_data *data, |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3175 | const struct intel_pipeline_layout *pipeline_layout, |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3176 | uint32_t index, |
| 3177 | const struct intel_desc_set *set, |
| 3178 | const uint32_t *dynamic_offsets) |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3179 | { |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3180 | const struct intel_desc_layout *layout = pipeline_layout->layouts[index]; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 3181 | |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3182 | assert(index < data->set_offset_count); |
| 3183 | data->set_offsets[index] = set->region_begin; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 3184 | |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3185 | if (layout->dynamic_desc_count) { |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3186 | assert(pipeline_layout->dynamic_desc_indices[index] + |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3187 | layout->dynamic_desc_count - 1 < data->dynamic_offset_count); |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 3188 | |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3189 | memcpy(&data->dynamic_offsets[pipeline_layout->dynamic_desc_indices[index]], |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3190 | dynamic_offsets, |
| 3191 | sizeof(dynamic_offsets[0]) * layout->dynamic_desc_count); |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 3192 | } |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3193 | } |
| 3194 | |
Chia-I Wu | 3b04af5 | 2014-11-08 10:48:20 +0800 | [diff] [blame] | 3195 | static void cmd_bind_vertex_data(struct intel_cmd *cmd, |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 3196 | const struct intel_buf *buf, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3197 | VkDeviceSize offset, uint32_t binding) |
Chia-I Wu | 3b04af5 | 2014-11-08 10:48:20 +0800 | [diff] [blame] | 3198 | { |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3199 | /* TODOVV: verify */ |
| 3200 | assert(!(binding >= ARRAY_SIZE(cmd->bind.vertex.buf)) && "binding exceeds buf size"); |
Chia-I Wu | 3b04af5 | 2014-11-08 10:48:20 +0800 | [diff] [blame] | 3201 | |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 3202 | cmd->bind.vertex.buf[binding] = buf; |
Chia-I Wu | 3b04af5 | 2014-11-08 10:48:20 +0800 | [diff] [blame] | 3203 | cmd->bind.vertex.offset[binding] = offset; |
| 3204 | } |
| 3205 | |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3206 | static void cmd_bind_index_data(struct intel_cmd *cmd, |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 3207 | const struct intel_buf *buf, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3208 | VkDeviceSize offset, VkIndexType type) |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3209 | { |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 3210 | cmd->bind.index.buf = buf; |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 3211 | cmd->bind.index.offset = offset; |
| 3212 | cmd->bind.index.type = type; |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3213 | } |
| 3214 | |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3215 | static void cmd_bind_viewport_state(struct intel_cmd *cmd, |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3216 | const struct intel_dynamic_viewport *state) |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3217 | { |
| 3218 | cmd->bind.state.viewport = state; |
| 3219 | } |
| 3220 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3221 | static void cmd_bind_line_width_state(struct intel_cmd *cmd, |
| 3222 | const struct intel_dynamic_line_width *state) |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3223 | { |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3224 | cmd->bind.state.line_width = state; |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 3225 | } |
| 3226 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3227 | static void cmd_bind_depth_bias_state(struct intel_cmd *cmd, |
| 3228 | const struct intel_dynamic_depth_bias *state) |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 3229 | { |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3230 | cmd->bind.state.depth_bias = state; |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3231 | } |
| 3232 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3233 | static void cmd_bind_depth_bounds_state(struct intel_cmd *cmd, |
| 3234 | const struct intel_dynamic_depth_bounds *state) |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3235 | { |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3236 | cmd->bind.state.depth_bounds = state; |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3237 | } |
| 3238 | |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 3239 | static void cmd_bind_stencil_state(struct intel_cmd *cmd, |
| 3240 | const struct intel_dynamic_stencil *state) |
| 3241 | { |
| 3242 | cmd->bind.state.stencil = state; |
| 3243 | } |
| 3244 | |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3245 | static void cmd_bind_blend_state(struct intel_cmd *cmd, |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3246 | const struct intel_dynamic_blend *state) |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3247 | { |
| 3248 | cmd->bind.state.blend = state; |
| 3249 | } |
| 3250 | |
Chia-I Wu | f98dd88 | 2015-02-10 04:17:47 +0800 | [diff] [blame] | 3251 | static uint32_t cmd_get_max_surface_write(const struct intel_cmd *cmd) |
| 3252 | { |
| 3253 | const struct intel_pipeline *pipeline = cmd->bind.pipeline.graphics; |
| 3254 | struct intel_pipeline_rmap *rmaps[5] = { |
| 3255 | pipeline->vs.rmap, |
| 3256 | pipeline->tcs.rmap, |
| 3257 | pipeline->tes.rmap, |
| 3258 | pipeline->gs.rmap, |
| 3259 | pipeline->fs.rmap, |
| 3260 | }; |
| 3261 | uint32_t max_write; |
| 3262 | int i; |
| 3263 | |
| 3264 | STATIC_ASSERT(GEN6_ALIGNMENT_SURFACE_STATE >= GEN6_SURFACE_STATE__SIZE); |
| 3265 | STATIC_ASSERT(GEN6_ALIGNMENT_SURFACE_STATE >= |
| 3266 | GEN6_ALIGNMENT_BINDING_TABLE_STATE); |
| 3267 | |
| 3268 | /* pad first */ |
| 3269 | max_write = GEN6_ALIGNMENT_SURFACE_STATE; |
| 3270 | |
| 3271 | for (i = 0; i < ARRAY_SIZE(rmaps); i++) { |
| 3272 | const struct intel_pipeline_rmap *rmap = rmaps[i]; |
| 3273 | const uint32_t surface_count = (rmap) ? |
| 3274 | rmap->rt_count + rmap->texture_resource_count + |
| 3275 | rmap->resource_count + rmap->uav_count : 0; |
| 3276 | |
| 3277 | if (surface_count) { |
| 3278 | /* SURFACE_STATEs */ |
| 3279 | max_write += GEN6_ALIGNMENT_SURFACE_STATE * surface_count; |
| 3280 | |
| 3281 | /* BINDING_TABLE_STATE */ |
| 3282 | max_write += u_align(sizeof(uint32_t) * surface_count, |
| 3283 | GEN6_ALIGNMENT_SURFACE_STATE); |
| 3284 | } |
| 3285 | } |
| 3286 | |
| 3287 | return max_write; |
| 3288 | } |
| 3289 | |
| 3290 | static void cmd_adjust_state_base_address(struct intel_cmd *cmd) |
| 3291 | { |
| 3292 | struct intel_cmd_writer *writer = &cmd->writers[INTEL_CMD_WRITER_SURFACE]; |
| 3293 | const uint32_t cur_surface_offset = writer->used - writer->sba_offset; |
| 3294 | uint32_t max_surface_write; |
| 3295 | |
| 3296 | /* enough for src and dst SURFACE_STATEs plus BINDING_TABLE_STATE */ |
| 3297 | if (cmd->bind.meta) |
| 3298 | max_surface_write = 64 * sizeof(uint32_t); |
| 3299 | else |
| 3300 | max_surface_write = cmd_get_max_surface_write(cmd); |
| 3301 | |
| 3302 | /* there is a 64KB limit on BINDING_TABLE_STATEs */ |
| 3303 | if (cur_surface_offset + max_surface_write > 64 * 1024) { |
| 3304 | /* SBA expects page-aligned addresses */ |
| 3305 | writer->sba_offset = writer->used & ~0xfff; |
| 3306 | |
| 3307 | assert((writer->used & 0xfff) + max_surface_write <= 64 * 1024); |
| 3308 | |
| 3309 | cmd_batch_state_base_address(cmd); |
| 3310 | } |
| 3311 | } |
| 3312 | |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3313 | static void cmd_draw(struct intel_cmd *cmd, |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 3314 | uint32_t vertex_start, |
| 3315 | uint32_t vertex_count, |
| 3316 | uint32_t instance_start, |
| 3317 | uint32_t instance_count, |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3318 | bool indexed, |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 3319 | uint32_t vertex_base) |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3320 | { |
| 3321 | const struct intel_pipeline *p = cmd->bind.pipeline.graphics; |
Chia-I Wu | 08cd6e9 | 2015-02-11 13:44:50 -0700 | [diff] [blame] | 3322 | const uint32_t surface_writer_used U_ASSERT_ONLY = |
Chia-I Wu | f98dd88 | 2015-02-10 04:17:47 +0800 | [diff] [blame] | 3323 | cmd->writers[INTEL_CMD_WRITER_SURFACE].used; |
| 3324 | |
| 3325 | cmd_adjust_state_base_address(cmd); |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3326 | |
| 3327 | emit_bounded_states(cmd); |
| 3328 | |
Chia-I Wu | f98dd88 | 2015-02-10 04:17:47 +0800 | [diff] [blame] | 3329 | /* sanity check on cmd_get_max_surface_write() */ |
| 3330 | assert(cmd->writers[INTEL_CMD_WRITER_SURFACE].used - |
| 3331 | surface_writer_used <= cmd_get_max_surface_write(cmd)); |
| 3332 | |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3333 | if (indexed) { |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3334 | assert(!(p->primitive_restart && !gen6_can_primitive_restart(cmd)) && "Primitive restart unsupported on this device"); |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3335 | |
| 3336 | if (cmd_gen(cmd) >= INTEL_GEN(7.5)) { |
| 3337 | gen75_3DSTATE_VF(cmd, p->primitive_restart, |
| 3338 | p->primitive_restart_index); |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 3339 | gen6_3DSTATE_INDEX_BUFFER(cmd, cmd->bind.index.buf, |
Chia-I Wu | c29afdd | 2014-10-14 13:22:31 +0800 | [diff] [blame] | 3340 | cmd->bind.index.offset, cmd->bind.index.type, |
| 3341 | false); |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3342 | } else { |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 3343 | gen6_3DSTATE_INDEX_BUFFER(cmd, cmd->bind.index.buf, |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3344 | cmd->bind.index.offset, cmd->bind.index.type, |
| 3345 | p->primitive_restart); |
| 3346 | } |
| 3347 | } else { |
| 3348 | assert(!vertex_base); |
| 3349 | } |
| 3350 | |
| 3351 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
| 3352 | gen7_3DPRIMITIVE(cmd, p->prim_type, indexed, vertex_count, |
| 3353 | vertex_start, instance_count, instance_start, vertex_base); |
| 3354 | } else { |
| 3355 | gen6_3DPRIMITIVE(cmd, p->prim_type, indexed, vertex_count, |
| 3356 | vertex_start, instance_count, instance_start, vertex_base); |
| 3357 | } |
Chia-I Wu | 48c283d | 2014-08-25 23:13:46 +0800 | [diff] [blame] | 3358 | |
Chia-I Wu | 707a29e | 2014-08-27 12:51:47 +0800 | [diff] [blame] | 3359 | cmd->bind.draw_count++; |
Chia-I Wu | bbc7d91 | 2015-02-27 14:59:50 -0700 | [diff] [blame] | 3360 | cmd->bind.render_pass_changed = false; |
Chia-I Wu | 48c283d | 2014-08-25 23:13:46 +0800 | [diff] [blame] | 3361 | /* need to re-emit all workarounds */ |
| 3362 | cmd->bind.wa_flags = 0; |
Chia-I Wu | beb07aa | 2014-11-22 02:58:40 +0800 | [diff] [blame] | 3363 | |
| 3364 | if (intel_debug & INTEL_DEBUG_NOCACHE) |
| 3365 | cmd_batch_flush_all(cmd); |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3366 | } |
| 3367 | |
Chia-I Wu | c14d156 | 2014-10-17 09:49:22 +0800 | [diff] [blame] | 3368 | void cmd_draw_meta(struct intel_cmd *cmd, const struct intel_cmd_meta *meta) |
| 3369 | { |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3370 | cmd->bind.meta = meta; |
| 3371 | |
Chia-I Wu | f98dd88 | 2015-02-10 04:17:47 +0800 | [diff] [blame] | 3372 | cmd_adjust_state_base_address(cmd); |
| 3373 | |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3374 | cmd_wa_gen6_pre_depth_stall_write(cmd); |
Chia-I Wu | b4077f9 | 2014-10-28 11:19:14 +0800 | [diff] [blame] | 3375 | cmd_wa_gen6_pre_command_scoreboard_stall(cmd); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3376 | |
| 3377 | gen6_meta_dynamic_states(cmd); |
| 3378 | gen6_meta_surface_states(cmd); |
| 3379 | |
| 3380 | if (cmd_gen(cmd) >= INTEL_GEN(7)) { |
| 3381 | gen7_meta_urb(cmd); |
| 3382 | gen6_meta_vf(cmd); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3383 | gen6_meta_vs(cmd); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3384 | gen7_meta_disabled(cmd); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3385 | gen6_meta_clip(cmd); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3386 | gen6_meta_wm(cmd); |
| 3387 | gen7_meta_ps(cmd); |
| 3388 | gen6_meta_depth_buffer(cmd); |
| 3389 | |
| 3390 | cmd_wa_gen7_post_command_cs_stall(cmd); |
| 3391 | cmd_wa_gen7_post_command_depth_stall(cmd); |
| 3392 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3393 | if (meta->mode == INTEL_CMD_META_VS_POINTS) { |
| 3394 | gen7_3DPRIMITIVE(cmd, GEN6_3DPRIM_POINTLIST, false, |
Chia-I Wu | 4d344e6 | 2014-12-20 21:06:04 +0800 | [diff] [blame] | 3395 | meta->width * meta->height, 0, 1, 0, 0); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3396 | } else { |
| 3397 | gen7_3DPRIMITIVE(cmd, GEN6_3DPRIM_RECTLIST, false, 3, 0, 1, 0, 0); |
| 3398 | } |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3399 | } else { |
| 3400 | gen6_meta_urb(cmd); |
| 3401 | gen6_meta_vf(cmd); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3402 | gen6_meta_vs(cmd); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3403 | gen6_meta_disabled(cmd); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3404 | gen6_meta_clip(cmd); |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3405 | gen6_meta_wm(cmd); |
| 3406 | gen6_meta_ps(cmd); |
| 3407 | gen6_meta_depth_buffer(cmd); |
| 3408 | |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3409 | if (meta->mode == INTEL_CMD_META_VS_POINTS) { |
| 3410 | gen6_3DPRIMITIVE(cmd, GEN6_3DPRIM_POINTLIST, false, |
Chia-I Wu | 4d344e6 | 2014-12-20 21:06:04 +0800 | [diff] [blame] | 3411 | meta->width * meta->height, 0, 1, 0, 0); |
Chia-I Wu | 29e6f50 | 2014-11-24 14:27:29 +0800 | [diff] [blame] | 3412 | } else { |
| 3413 | gen6_3DPRIMITIVE(cmd, GEN6_3DPRIM_RECTLIST, false, 3, 0, 1, 0, 0); |
| 3414 | } |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 3415 | } |
| 3416 | |
| 3417 | cmd->bind.draw_count++; |
| 3418 | /* need to re-emit all workarounds */ |
| 3419 | cmd->bind.wa_flags = 0; |
| 3420 | |
| 3421 | cmd->bind.meta = NULL; |
Chia-I Wu | beb07aa | 2014-11-22 02:58:40 +0800 | [diff] [blame] | 3422 | |
Chia-I Wu | bbc7d91 | 2015-02-27 14:59:50 -0700 | [diff] [blame] | 3423 | /* make the normal path believe the render pass has changed */ |
| 3424 | cmd->bind.render_pass_changed = true; |
| 3425 | |
Chia-I Wu | beb07aa | 2014-11-22 02:58:40 +0800 | [diff] [blame] | 3426 | if (intel_debug & INTEL_DEBUG_NOCACHE) |
| 3427 | cmd_batch_flush_all(cmd); |
Chia-I Wu | c14d156 | 2014-10-17 09:49:22 +0800 | [diff] [blame] | 3428 | } |
| 3429 | |
Chia-I Wu | 513ae5b | 2015-07-01 19:04:59 +0800 | [diff] [blame] | 3430 | static void cmd_exec(struct intel_cmd *cmd, struct intel_bo *bo) |
| 3431 | { |
| 3432 | const uint8_t cmd_len = 2; |
| 3433 | uint32_t *dw; |
| 3434 | uint32_t pos; |
| 3435 | |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3436 | assert(!(cmd_gen(cmd) < INTEL_GEN(7.5)) && "Invalid GPU version"); |
Chia-I Wu | 513ae5b | 2015-07-01 19:04:59 +0800 | [diff] [blame] | 3437 | |
| 3438 | pos = cmd_batch_pointer(cmd, cmd_len, &dw); |
| 3439 | dw[0] = GEN6_MI_CMD(MI_BATCH_BUFFER_START) | (cmd_len - 2) | |
| 3440 | GEN75_MI_BATCH_BUFFER_START_DW0_SECOND_LEVEL | |
| 3441 | GEN75_MI_BATCH_BUFFER_START_DW0_NON_PRIVILEGED | |
| 3442 | GEN6_MI_BATCH_BUFFER_START_DW0_USE_PPGTT; |
| 3443 | |
| 3444 | cmd_batch_reloc(cmd, pos + 1, bo, 0, 0); |
| 3445 | } |
| 3446 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3447 | ICD_EXPORT void VKAPI vkCmdBindPipeline( |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3448 | VkCmdBuffer cmdBuffer, |
| 3449 | VkPipelineBindPoint pipelineBindPoint, |
| 3450 | VkPipeline pipeline) |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3451 | { |
| 3452 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
| 3453 | |
| 3454 | switch (pipelineBindPoint) { |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3455 | case VK_PIPELINE_BIND_POINT_COMPUTE: |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3456 | cmd_bind_compute_pipeline(cmd, intel_pipeline(pipeline)); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3457 | break; |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3458 | case VK_PIPELINE_BIND_POINT_GRAPHICS: |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3459 | cmd_bind_graphics_pipeline(cmd, intel_pipeline(pipeline)); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3460 | break; |
| 3461 | default: |
Courtney Goeltzenleuchter | a54b76a | 2015-09-04 13:39:59 -0600 | [diff] [blame] | 3462 | /* TODOVV: Move test to validation layer */ |
| 3463 | // cmd_fail(cmd, VK_ERROR_INVALID_VALUE); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3464 | break; |
| 3465 | } |
| 3466 | } |
| 3467 | |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3468 | ICD_EXPORT void VKAPI vkCmdBindDynamicViewportState( |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3469 | VkCmdBuffer cmdBuffer, |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3470 | VkDynamicViewportState state) |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3471 | { |
| 3472 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
| 3473 | |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3474 | cmd_bind_viewport_state(cmd, |
| 3475 | intel_dynamic_viewport(state)); |
| 3476 | } |
| 3477 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3478 | ICD_EXPORT void VKAPI vkCmdBindDynamicLineWidthState( |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3479 | VkCmdBuffer cmdBuffer, |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3480 | VkDynamicLineWidthState state) |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3481 | { |
| 3482 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
| 3483 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3484 | cmd_bind_line_width_state(cmd, |
| 3485 | intel_dynamic_line_width(state)); |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 3486 | } |
| 3487 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3488 | ICD_EXPORT void VKAPI vkCmdBindDynamicDepthBiasState( |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 3489 | VkCmdBuffer cmdBuffer, |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3490 | VkDynamicDepthBiasState state) |
Cody Northrop | f5bd225 | 2015-08-17 11:10:49 -0600 | [diff] [blame] | 3491 | { |
| 3492 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
| 3493 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3494 | cmd_bind_depth_bias_state(cmd, |
| 3495 | intel_dynamic_depth_bias(state)); |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3496 | } |
| 3497 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3498 | ICD_EXPORT void VKAPI vkCmdBindDynamicBlendState( |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3499 | VkCmdBuffer cmdBuffer, |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3500 | VkDynamicBlendState state) |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3501 | { |
| 3502 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
| 3503 | |
| 3504 | cmd_bind_blend_state(cmd, |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3505 | intel_dynamic_blend(state)); |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3506 | } |
| 3507 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3508 | ICD_EXPORT void VKAPI vkCmdBindDynamicDepthBoundsState( |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3509 | VkCmdBuffer cmdBuffer, |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3510 | VkDynamicDepthBoundsState state) |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3511 | { |
| 3512 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
| 3513 | |
Cody Northrop | e4bc694 | 2015-08-26 10:01:32 -0600 | [diff] [blame] | 3514 | cmd_bind_depth_bounds_state(cmd, |
| 3515 | intel_dynamic_depth_bounds(state)); |
Cody Northrop | 2605cb0 | 2015-08-18 15:21:16 -0600 | [diff] [blame] | 3516 | } |
| 3517 | |
| 3518 | ICD_EXPORT void VKAPI vkCmdBindDynamicStencilState( |
| 3519 | VkCmdBuffer cmdBuffer, |
| 3520 | VkDynamicStencilState state) |
| 3521 | { |
| 3522 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
| 3523 | |
| 3524 | cmd_bind_stencil_state(cmd, |
| 3525 | intel_dynamic_stencil(state)); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3526 | } |
| 3527 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3528 | ICD_EXPORT void VKAPI vkCmdBindDescriptorSets( |
Mark Lobodzinski | a65c463 | 2015-06-15 13:21:21 -0600 | [diff] [blame] | 3529 | VkCmdBuffer cmdBuffer, |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3530 | VkPipelineBindPoint pipelineBindPoint, |
Mark Lobodzinski | a65c463 | 2015-06-15 13:21:21 -0600 | [diff] [blame] | 3531 | VkPipelineLayout layout, |
Cody Northrop | 1a01b1d | 2015-04-16 13:41:56 -0600 | [diff] [blame] | 3532 | uint32_t firstSet, |
| 3533 | uint32_t setCount, |
| 3534 | const VkDescriptorSet* pDescriptorSets, |
| 3535 | uint32_t dynamicOffsetCount, |
| 3536 | const uint32_t* pDynamicOffsets) |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3537 | { |
| 3538 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3539 | const struct intel_pipeline_layout *pipeline_layout; |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3540 | struct intel_cmd_dset_data *data; |
Cody Northrop | 1a01b1d | 2015-04-16 13:41:56 -0600 | [diff] [blame] | 3541 | uint32_t offset_count = 0; |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3542 | uint32_t i; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3543 | |
Mark Lobodzinski | a65c463 | 2015-06-15 13:21:21 -0600 | [diff] [blame] | 3544 | pipeline_layout = intel_pipeline_layout(layout); |
| 3545 | |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3546 | switch (pipelineBindPoint) { |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3547 | case VK_PIPELINE_BIND_POINT_COMPUTE: |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3548 | data = &cmd->bind.dset.compute_data; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3549 | break; |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3550 | case VK_PIPELINE_BIND_POINT_GRAPHICS: |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3551 | data = &cmd->bind.dset.graphics_data; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3552 | break; |
| 3553 | default: |
Courtney Goeltzenleuchter | a54b76a | 2015-09-04 13:39:59 -0600 | [diff] [blame] | 3554 | /* TODOVV: Move test to validation layer */ |
| 3555 | // cmd_fail(cmd, VK_ERROR_INVALID_VALUE); |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3556 | return; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3557 | break; |
| 3558 | } |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3559 | |
Cody Northrop | 1a01b1d | 2015-04-16 13:41:56 -0600 | [diff] [blame] | 3560 | for (i = 0; i < setCount; i++) { |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3561 | struct intel_desc_set *dset = intel_desc_set(pDescriptorSets[i]); |
| 3562 | |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3563 | offset_count += pipeline_layout->layouts[firstSet + i]->dynamic_desc_count; |
Cody Northrop | 1a01b1d | 2015-04-16 13:41:56 -0600 | [diff] [blame] | 3564 | if (offset_count <= dynamicOffsetCount) { |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3565 | cmd_copy_dset_data(cmd, data, pipeline_layout, firstSet + i, |
Cody Northrop | 1a01b1d | 2015-04-16 13:41:56 -0600 | [diff] [blame] | 3566 | dset, pDynamicOffsets); |
Mark Lobodzinski | 556f721 | 2015-04-17 14:11:39 -0500 | [diff] [blame] | 3567 | pDynamicOffsets += pipeline_layout->layouts[firstSet + i]->dynamic_desc_count; |
Cody Northrop | 1a01b1d | 2015-04-16 13:41:56 -0600 | [diff] [blame] | 3568 | } |
Chia-I Wu | 862c557 | 2015-03-28 15:23:55 +0800 | [diff] [blame] | 3569 | } |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3570 | } |
| 3571 | |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3572 | |
Courtney Goeltzenleuchter | 4696294 | 2015-04-16 13:38:46 -0600 | [diff] [blame] | 3573 | ICD_EXPORT void VKAPI vkCmdBindVertexBuffers( |
| 3574 | VkCmdBuffer cmdBuffer, |
| 3575 | uint32_t startBinding, |
| 3576 | uint32_t bindingCount, |
| 3577 | const VkBuffer* pBuffers, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3578 | const VkDeviceSize* pOffsets) |
Chia-I Wu | 3b04af5 | 2014-11-08 10:48:20 +0800 | [diff] [blame] | 3579 | { |
| 3580 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
Chia-I Wu | 3b04af5 | 2014-11-08 10:48:20 +0800 | [diff] [blame] | 3581 | |
Courtney Goeltzenleuchter | 4696294 | 2015-04-16 13:38:46 -0600 | [diff] [blame] | 3582 | for (uint32_t i = 0; i < bindingCount; i++) { |
| 3583 | struct intel_buf *buf = intel_buf(pBuffers[i]); |
| 3584 | cmd_bind_vertex_data(cmd, buf, pOffsets[i], startBinding + i); |
| 3585 | } |
Chia-I Wu | 3b04af5 | 2014-11-08 10:48:20 +0800 | [diff] [blame] | 3586 | } |
| 3587 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3588 | ICD_EXPORT void VKAPI vkCmdBindIndexBuffer( |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3589 | VkCmdBuffer cmdBuffer, |
| 3590 | VkBuffer buffer, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3591 | VkDeviceSize offset, |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3592 | VkIndexType indexType) |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3593 | { |
| 3594 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 3595 | struct intel_buf *buf = intel_buf(buffer); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3596 | |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 3597 | cmd_bind_index_data(cmd, buf, offset, indexType); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3598 | } |
| 3599 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3600 | ICD_EXPORT void VKAPI vkCmdDraw( |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3601 | VkCmdBuffer cmdBuffer, |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 3602 | uint32_t firstVertex, |
| 3603 | uint32_t vertexCount, |
| 3604 | uint32_t firstInstance, |
| 3605 | uint32_t instanceCount) |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3606 | { |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 3607 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 3608 | |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3609 | cmd_draw(cmd, firstVertex, vertexCount, |
| 3610 | firstInstance, instanceCount, false, 0); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3611 | } |
| 3612 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3613 | ICD_EXPORT void VKAPI vkCmdDrawIndexed( |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3614 | VkCmdBuffer cmdBuffer, |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 3615 | uint32_t firstIndex, |
| 3616 | uint32_t indexCount, |
| 3617 | int32_t vertexOffset, |
| 3618 | uint32_t firstInstance, |
| 3619 | uint32_t instanceCount) |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3620 | { |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 3621 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
Chia-I Wu | 59c097e | 2014-08-21 10:51:07 +0800 | [diff] [blame] | 3622 | |
Chia-I Wu | 9f1722c | 2014-08-25 10:17:58 +0800 | [diff] [blame] | 3623 | cmd_draw(cmd, firstIndex, indexCount, |
| 3624 | firstInstance, instanceCount, true, vertexOffset); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3625 | } |
| 3626 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3627 | ICD_EXPORT void VKAPI vkCmdDrawIndirect( |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3628 | VkCmdBuffer cmdBuffer, |
| 3629 | VkBuffer buffer, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3630 | VkDeviceSize offset, |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 3631 | uint32_t count, |
| 3632 | uint32_t stride) |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3633 | { |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3634 | assert(0 && "vkCmdDrawIndirect not implemented"); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3635 | } |
| 3636 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3637 | ICD_EXPORT void VKAPI vkCmdDrawIndexedIndirect( |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3638 | VkCmdBuffer cmdBuffer, |
| 3639 | VkBuffer buffer, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3640 | VkDeviceSize offset, |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 3641 | uint32_t count, |
| 3642 | uint32_t stride) |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3643 | { |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3644 | assert(0 && "vkCmdDrawIndexedIndirect not implemented"); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3645 | } |
| 3646 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3647 | ICD_EXPORT void VKAPI vkCmdDispatch( |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3648 | VkCmdBuffer cmdBuffer, |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 3649 | uint32_t x, |
| 3650 | uint32_t y, |
| 3651 | uint32_t z) |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3652 | { |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3653 | assert(0 && "vkCmdDispatch not implemented"); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3654 | } |
| 3655 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3656 | ICD_EXPORT void VKAPI vkCmdDispatchIndirect( |
Courtney Goeltzenleuchter | 382489d | 2015-04-10 08:34:15 -0600 | [diff] [blame] | 3657 | VkCmdBuffer cmdBuffer, |
| 3658 | VkBuffer buffer, |
Tony Barbour | 8205d90 | 2015-04-16 15:59:00 -0600 | [diff] [blame] | 3659 | VkDeviceSize offset) |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3660 | { |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3661 | assert(0 && "vkCmdDisatchIndirect not implemented"); |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 3662 | } |
Chia-I Wu | b5af7c5 | 2015-02-18 14:51:59 -0700 | [diff] [blame] | 3663 | |
Courtney Goeltzenleuchter | a375b62 | 2015-07-27 14:04:01 -0600 | [diff] [blame] | 3664 | void VKAPI vkCmdPushConstants( |
| 3665 | VkCmdBuffer cmdBuffer, |
| 3666 | VkPipelineLayout layout, |
| 3667 | VkShaderStageFlags stageFlags, |
| 3668 | uint32_t start, |
| 3669 | uint32_t length, |
| 3670 | const void* values) |
| 3671 | { |
| 3672 | /* TODO: Implement */ |
| 3673 | } |
Courtney Goeltzenleuchter | 07fe066 | 2015-07-27 13:47:08 -0600 | [diff] [blame] | 3674 | |
| 3675 | VkResult VKAPI vkGetRenderAreaGranularity( |
| 3676 | VkDevice device, |
| 3677 | VkRenderPass renderPass, |
| 3678 | VkExtent2D* pGranularity) |
| 3679 | { |
| 3680 | pGranularity->height = 1; |
| 3681 | pGranularity->width = 1; |
| 3682 | |
| 3683 | return VK_SUCCESS; |
| 3684 | } |
| 3685 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3686 | ICD_EXPORT void VKAPI vkCmdBeginRenderPass( |
Chia-I Wu | c278df8 | 2015-07-07 11:50:03 +0800 | [diff] [blame] | 3687 | VkCmdBuffer cmdBuffer, |
| 3688 | const VkRenderPassBeginInfo* pRenderPassBegin, |
| 3689 | VkRenderPassContents contents) |
Chia-I Wu | b5af7c5 | 2015-02-18 14:51:59 -0700 | [diff] [blame] | 3690 | { |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 3691 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
| 3692 | const struct intel_render_pass *rp = |
| 3693 | intel_render_pass(pRenderPassBegin->renderPass); |
| 3694 | const struct intel_fb *fb = intel_fb(pRenderPassBegin->framebuffer); |
| 3695 | const struct intel_att_view *view; |
| 3696 | uint32_t i; |
Chia-I Wu | b5af7c5 | 2015-02-18 14:51:59 -0700 | [diff] [blame] | 3697 | |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3698 | /* TODOVV: */ |
| 3699 | assert(!(!cmd->primary || rp->attachment_count != fb->view_count) && "Invalid RenderPass"); |
Chia-I Wu | 513ae5b | 2015-07-01 19:04:59 +0800 | [diff] [blame] | 3700 | |
Cody Northrop | 16898b0 | 2015-08-11 11:35:58 -0600 | [diff] [blame] | 3701 | cmd_begin_render_pass(cmd, rp, fb, 0, contents); |
Chris Forbes | fff9bf4 | 2015-06-15 15:26:19 +1200 | [diff] [blame] | 3702 | |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 3703 | for (i = 0; i < rp->attachment_count; i++) { |
| 3704 | const struct intel_render_pass_attachment *att = &rp->attachments[i]; |
Chia-I Wu | c278df8 | 2015-07-07 11:50:03 +0800 | [diff] [blame] | 3705 | const VkClearValue *clear_val = |
Cody Northrop | c332eef | 2015-08-04 11:51:03 -0600 | [diff] [blame] | 3706 | &pRenderPassBegin->pClearValues[i]; |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 3707 | VkImageSubresourceRange range; |
Chris Forbes | fff9bf4 | 2015-06-15 15:26:19 +1200 | [diff] [blame] | 3708 | |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 3709 | view = fb->views[i]; |
| 3710 | range.baseMipLevel = view->mipLevel; |
| 3711 | range.mipLevels = 1; |
Courtney Goeltzenleuchter | 3dee808 | 2015-09-10 16:38:41 -0600 | [diff] [blame] | 3712 | range.baseArrayLayer = view->baseArrayLayer; |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 3713 | range.arraySize = view->array_size; |
Chris Forbes | f4107bd | 2015-09-18 13:23:32 +1200 | [diff] [blame] | 3714 | range.aspectMask = 0; |
Chris Forbes | 4cf9d10 | 2015-06-22 18:46:05 +1200 | [diff] [blame] | 3715 | |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 3716 | if (view->is_rt) { |
Chris Forbes | f4107bd | 2015-09-18 13:23:32 +1200 | [diff] [blame] | 3717 | /* color */ |
| 3718 | if (att->clear_on_load) { |
| 3719 | range.aspectMask = VK_IMAGE_ASPECT_COLOR_BIT; |
Chris Forbes | 4cf9d10 | 2015-06-22 18:46:05 +1200 | [diff] [blame] | 3720 | |
Chris Forbes | f4107bd | 2015-09-18 13:23:32 +1200 | [diff] [blame] | 3721 | cmd_meta_clear_color_image(cmdBuffer, view->img, |
| 3722 | att->initial_layout, &clear_val->color, 1, &range); |
| 3723 | } |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 3724 | } else { |
Chris Forbes | f4107bd | 2015-09-18 13:23:32 +1200 | [diff] [blame] | 3725 | /* depth/stencil */ |
| 3726 | if (att->clear_on_load) { |
| 3727 | range.aspectMask |= VK_IMAGE_ASPECT_DEPTH_BIT; |
| 3728 | } |
Chris Forbes | 4cf9d10 | 2015-06-22 18:46:05 +1200 | [diff] [blame] | 3729 | |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 3730 | if (att->stencil_clear_on_load) { |
Chris Forbes | f4107bd | 2015-09-18 13:23:32 +1200 | [diff] [blame] | 3731 | range.aspectMask |= VK_IMAGE_ASPECT_STENCIL_BIT; |
| 3732 | } |
Chris Forbes | 4cf9d10 | 2015-06-22 18:46:05 +1200 | [diff] [blame] | 3733 | |
Chris Forbes | f4107bd | 2015-09-18 13:23:32 +1200 | [diff] [blame] | 3734 | if (range.aspectMask) { |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 3735 | cmd_meta_clear_depth_stencil_image(cmdBuffer, |
Tony Barbour | de4124d | 2015-07-03 10:33:54 -0600 | [diff] [blame] | 3736 | view->img, att->initial_layout, |
Cody Northrop | 2563a03 | 2015-08-25 15:26:38 -0600 | [diff] [blame] | 3737 | clear_val->depthStencil.depth, clear_val->depthStencil.stencil, |
Chia-I Wu | bdeed15 | 2015-07-09 12:16:29 +0800 | [diff] [blame] | 3738 | 1, &range); |
| 3739 | } |
| 3740 | } |
| 3741 | } |
Chia-I Wu | b5af7c5 | 2015-02-18 14:51:59 -0700 | [diff] [blame] | 3742 | } |
| 3743 | |
Chia-I Wu | c278df8 | 2015-07-07 11:50:03 +0800 | [diff] [blame] | 3744 | ICD_EXPORT void VKAPI vkCmdNextSubpass( |
| 3745 | VkCmdBuffer cmdBuffer, |
| 3746 | VkRenderPassContents contents) |
| 3747 | { |
| 3748 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
| 3749 | const struct intel_render_pass *rp = cmd->bind.render_pass; |
| 3750 | |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3751 | /* TODOVV */ |
| 3752 | assert(!(cmd->bind.render_pass_subpass >= rp->subpasses + |
| 3753 | rp->subpass_count - 1) && "Invalid RenderPassContents"); |
Chia-I Wu | c278df8 | 2015-07-07 11:50:03 +0800 | [diff] [blame] | 3754 | |
| 3755 | cmd->bind.render_pass_changed = true; |
| 3756 | cmd->bind.render_pass_subpass++; |
| 3757 | cmd->bind.render_pass_contents = contents; |
| 3758 | } |
| 3759 | |
Courtney Goeltzenleuchter | 9cc421e | 2015-04-08 15:36:08 -0600 | [diff] [blame] | 3760 | ICD_EXPORT void VKAPI vkCmdEndRenderPass( |
Chia-I Wu | 88eaa3b | 2015-06-26 15:34:39 +0800 | [diff] [blame] | 3761 | VkCmdBuffer cmdBuffer) |
Chia-I Wu | b5af7c5 | 2015-02-18 14:51:59 -0700 | [diff] [blame] | 3762 | { |
| 3763 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
| 3764 | |
Chia-I Wu | 88eaa3b | 2015-06-26 15:34:39 +0800 | [diff] [blame] | 3765 | cmd_end_render_pass(cmd); |
| 3766 | } |
| 3767 | |
| 3768 | ICD_EXPORT void VKAPI vkCmdExecuteCommands( |
| 3769 | VkCmdBuffer cmdBuffer, |
| 3770 | uint32_t cmdBuffersCount, |
| 3771 | const VkCmdBuffer* pCmdBuffers) |
| 3772 | { |
| 3773 | struct intel_cmd *cmd = intel_cmd(cmdBuffer); |
Chia-I Wu | 513ae5b | 2015-07-01 19:04:59 +0800 | [diff] [blame] | 3774 | uint32_t i; |
Chia-I Wu | 88eaa3b | 2015-06-26 15:34:39 +0800 | [diff] [blame] | 3775 | |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3776 | /* TODOVV */ |
| 3777 | assert(!(!cmd->bind.render_pass || cmd->bind.render_pass_contents != |
| 3778 | VK_RENDER_PASS_CONTENTS_SECONDARY_CMD_BUFFERS) && "Invalid RenderPass"); |
Chia-I Wu | 513ae5b | 2015-07-01 19:04:59 +0800 | [diff] [blame] | 3779 | |
| 3780 | for (i = 0; i < cmdBuffersCount; i++) { |
| 3781 | const struct intel_cmd *secondary = intel_cmd(pCmdBuffers[i]); |
| 3782 | |
Courtney Goeltzenleuchter | ac544f3 | 2015-09-14 18:01:17 -0600 | [diff] [blame] | 3783 | /* TODOVV: Move test to validation layer */ |
| 3784 | assert(!(secondary->primary) && "Cannot be primary command buffer"); |
Chia-I Wu | 513ae5b | 2015-07-01 19:04:59 +0800 | [diff] [blame] | 3785 | |
| 3786 | cmd_exec(cmd, intel_cmd_get_batch(secondary, NULL)); |
| 3787 | } |
| 3788 | |
| 3789 | if (i) |
| 3790 | cmd_batch_state_base_address(cmd); |
Chia-I Wu | b5af7c5 | 2015-02-18 14:51:59 -0700 | [diff] [blame] | 3791 | } |