blob: 6ebef242ef55a444993dc5db456f6c37eb2f42a4 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000018#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000019#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "AMDGPUInstructionSelector.h"
21#include "AMDGPULegalizerInfo.h"
22#ifdef LLVM_BUILD_GLOBAL_ISEL
23#include "AMDGPURegisterBankInfo.h"
24#endif
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000025#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000026#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000027#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000028#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000029#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000030#include "SIMachineScheduler.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000032#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellardca166212017-01-30 21:56:46 +000033#include "llvm/CodeGen/GlobalISel/Legalizer.h"
34#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000036#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037#include "llvm/Support/TargetRegistry.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000038#include "llvm/Transforms/IPO.h"
Chandler Carruth67fc52f2016-08-17 02:56:20 +000039#include "llvm/Transforms/IPO/AlwaysInliner.h"
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +000040#include "llvm/Transforms/IPO/PassManagerBuilder.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000041#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000042#include "llvm/Transforms/Scalar/GVN.h"
Matt Arsenault908b9e22016-07-01 03:33:52 +000043#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000044#include "llvm/IR/Attributes.h"
45#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000046#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000047#include "llvm/Pass.h"
48#include "llvm/Support/CommandLine.h"
49#include "llvm/Support/Compiler.h"
50#include "llvm/Target/TargetLoweringObjectFile.h"
51#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000052
53using namespace llvm;
54
Matt Arsenaultc5816112016-06-24 06:30:22 +000055static cl::opt<bool> EnableR600StructurizeCFG(
56 "r600-ir-structurize",
57 cl::desc("Use StructurizeCFG IR pass"),
58 cl::init(true));
59
Matt Arsenault03d85842016-06-27 20:32:13 +000060static cl::opt<bool> EnableSROA(
61 "amdgpu-sroa",
62 cl::desc("Run SROA after promote alloca pass"),
63 cl::ReallyHidden,
64 cl::init(true));
65
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000066static cl::opt<bool>
67EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
68 cl::desc("Run early if-conversion"),
69 cl::init(false));
70
Matt Arsenault03d85842016-06-27 20:32:13 +000071static cl::opt<bool> EnableR600IfConvert(
72 "r600-if-convert",
73 cl::desc("Use if conversion pass"),
74 cl::ReallyHidden,
75 cl::init(true));
76
Matt Arsenault908b9e22016-07-01 03:33:52 +000077// Option to disable vectorizer for tests.
78static cl::opt<bool> EnableLoadStoreVectorizer(
79 "amdgpu-load-store-vectorizer",
80 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000081 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000082 cl::Hidden);
83
Alexander Timofeev18009562016-12-08 17:28:47 +000084// Option to to control global loads scalarization
85static cl::opt<bool> ScalarizeGlobal(
86 "amdgpu-scalarize-global-loads",
87 cl::desc("Enable global load scalarization"),
88 cl::init(false),
89 cl::Hidden);
90
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000091// Option to run internalize pass.
92static cl::opt<bool> InternalizeSymbols(
93 "amdgpu-internalize-symbols",
94 cl::desc("Enable elimination of non-kernel functions and unused globals"),
95 cl::init(false),
96 cl::Hidden);
97
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +000098// Option to inline all early.
99static cl::opt<bool> EarlyInlineAll(
100 "amdgpu-early-inline-all",
101 cl::desc("Inline all functions early"),
102 cl::init(false),
103 cl::Hidden);
104
Sam Koltonf60ad582017-03-21 12:51:34 +0000105static cl::opt<bool> EnableSDWAPeephole(
106 "amdgpu-sdwa-peephole",
107 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000108 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000109
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000110// Enable address space based alias analysis
111static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
112 cl::desc("Enable AMDGPU Alias Analysis"),
113 cl::init(true));
114
Kannan Narayananacb089e2017-04-12 03:25:12 +0000115// Option to enable new waitcnt insertion pass.
116static cl::opt<bool> EnableSIInsertWaitcntsPass(
117 "enable-si-insert-waitcnts",
118 cl::desc("Use new waitcnt insertion pass"),
Mark Searles70359ac2017-06-02 14:19:25 +0000119 cl::init(true));
Kannan Narayananacb089e2017-04-12 03:25:12 +0000120
Jan Sjodina06bfe02017-05-15 20:18:37 +0000121// Option to run late CFG structurizer
122static cl::opt<bool> LateCFGStructurize(
123 "amdgpu-late-structurize",
124 cl::desc("Enable late CFG structurization"),
125 cl::init(false),
126 cl::Hidden);
127
Tom Stellard45bb48e2015-06-13 03:28:10 +0000128extern "C" void LLVMInitializeAMDGPUTarget() {
129 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000130 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
131 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000132
133 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000134 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000135 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000136 initializeSIFixVGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000137 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000138 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000139 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000140 initializeSIFixControlFlowLiveIntervalsPass(*PR);
141 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault746e0652017-06-02 18:02:42 +0000142 initializeAMDGPUAlwaysInlinePass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000143 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000144 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000145 initializeAMDGPULowerIntrinsicsPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000146 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000147 initializeAMDGPUCodeGenPreparePass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000148 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000149 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +0000150 initializeSIInsertWaitsPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000151 initializeSIInsertWaitcntsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000152 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000153 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000154 initializeSIInsertSkipsPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000155 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000156 initializeSIOptimizeExecMaskingPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000157 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000158 initializeAMDGPUAAWrapperPassPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000159}
160
Tom Stellarde135ffd2015-09-25 21:41:28 +0000161static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000162 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000163}
164
Tom Stellard45bb48e2015-06-13 03:28:10 +0000165static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000166 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000167}
168
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000169static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
170 return new SIScheduleDAGMI(C);
171}
172
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000173static ScheduleDAGInstrs *
174createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
175 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000176 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000177 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
178 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000179 return DAG;
180}
181
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000182static ScheduleDAGInstrs *
183createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
184 auto DAG = new GCNIterativeScheduler(C,
185 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
186 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
187 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
188 return DAG;
189}
190
191static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
192 return new GCNIterativeScheduler(C,
193 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
194}
195
Tom Stellard45bb48e2015-06-13 03:28:10 +0000196static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000197R600SchedRegistry("r600", "Run R600's custom scheduler",
198 createR600MachineScheduler);
199
200static MachineSchedRegistry
201SISchedRegistry("si", "Run SI's custom scheduler",
202 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000203
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000204static MachineSchedRegistry
205GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
206 "Run GCN scheduler to maximize occupancy",
207 createGCNMaxOccupancyMachineScheduler);
208
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000209static MachineSchedRegistry
210IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
211 "Run GCN scheduler to maximize occupancy (experimental)",
212 createIterativeGCNMaxOccupancyMachineScheduler);
213
214static MachineSchedRegistry
215GCNMinRegSchedRegistry("gcn-minreg",
216 "Run GCN iterative scheduler for minimal register usage (experimental)",
217 createMinRegScheduler);
218
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000219static StringRef computeDataLayout(const Triple &TT) {
220 if (TT.getArch() == Triple::r600) {
221 // 32-bit pointers.
222 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
223 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000224 }
225
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000226 // 32-bit private, local, and region pointers. 64-bit global, constant and
227 // flat.
Yaxun Liu14834c32017-03-25 02:05:44 +0000228 if (TT.getEnvironmentName() == "amdgiz" ||
229 TT.getEnvironmentName() == "amdgizcl")
Yaxun Liu76ae47c2017-04-06 19:17:32 +0000230 return "e-p:64:64-p1:64:64-p2:64:64-p3:32:32-p4:32:32-p5:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000231 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Yaxun Liue95df712017-04-11 17:18:13 +0000232 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-A5";
Yaxun Liu14834c32017-03-25 02:05:44 +0000233 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
234 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
235 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000236}
237
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000238LLVM_READNONE
239static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
240 if (!GPU.empty())
241 return GPU;
242
243 // HSA only supports CI+, so change the default GPU to a CI for HSA.
244 if (TT.getArch() == Triple::amdgcn)
245 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
246
Matt Arsenault8e001942016-06-02 18:37:16 +0000247 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000248}
249
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000250static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000251 // The AMDGPU toolchain only supports generating shared objects, so we
252 // must always use PIC.
253 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000254}
255
Tom Stellard45bb48e2015-06-13 03:28:10 +0000256AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
257 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000258 TargetOptions Options,
259 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000260 CodeModel::Model CM,
261 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000262 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
263 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000264 TLOF(createTLOF(getTargetTriple())) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000265 AS = AMDGPU::getAMDGPUAS(TT);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000266 initAsmInfo();
267}
268
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000269AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000270
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000271StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
272 Attribute GPUAttr = F.getFnAttribute("target-cpu");
273 return GPUAttr.hasAttribute(Attribute::None) ?
274 getTargetCPU() : GPUAttr.getValueAsString();
275}
276
277StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
278 Attribute FSAttr = F.getFnAttribute("target-features");
279
280 return FSAttr.hasAttribute(Attribute::None) ?
281 getTargetFeatureString() :
282 FSAttr.getValueAsString();
283}
284
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000285static ImmutablePass *createAMDGPUExternalAAWrapperPass() {
286 return createExternalAAWrapperPass([](Pass &P, Function &, AAResults &AAR) {
287 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
288 AAR.addAAResult(WrapperPass->getResult());
289 });
290}
291
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000292void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000293 Builder.DivergentTarget = true;
294
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000295 bool Internalize = InternalizeSymbols &&
296 (getOptLevel() > CodeGenOpt::None) &&
297 (getTargetTriple().getArch() == Triple::amdgcn);
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000298 bool EarlyInline = EarlyInlineAll &&
299 (getOptLevel() > CodeGenOpt::None);
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000300 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && getOptLevel() > CodeGenOpt::None;
301
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000302 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000303 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000304 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
305 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000306 if (AMDGPUAA) {
307 PM.add(createAMDGPUAAWrapperPass());
308 PM.add(createAMDGPUExternalAAWrapperPass());
309 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000310 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000311 if (Internalize) {
312 PM.add(createInternalizePass([=](const GlobalValue &GV) -> bool {
313 if (const Function *F = dyn_cast<Function>(&GV)) {
314 if (F->isDeclaration())
315 return true;
316 switch (F->getCallingConv()) {
317 default:
318 return false;
319 case CallingConv::AMDGPU_VS:
Marek Olsaka302a7362017-05-02 15:41:10 +0000320 case CallingConv::AMDGPU_HS:
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000321 case CallingConv::AMDGPU_GS:
322 case CallingConv::AMDGPU_PS:
323 case CallingConv::AMDGPU_CS:
324 case CallingConv::AMDGPU_KERNEL:
325 case CallingConv::SPIR_KERNEL:
326 return true;
327 }
328 }
329 return !GV.use_empty();
330 }));
331 PM.add(createGlobalDCEPass());
332 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000333 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000334 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000335 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000336
337 Builder.addExtension(
338 PassManagerBuilder::EP_EarlyAsPossible,
339 [AMDGPUAA](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
340 if (AMDGPUAA) {
341 PM.add(createAMDGPUAAWrapperPass());
342 PM.add(createAMDGPUExternalAAWrapperPass());
343 }
344 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000345}
346
Tom Stellard45bb48e2015-06-13 03:28:10 +0000347//===----------------------------------------------------------------------===//
348// R600 Target Machine (R600 -> Cayman)
349//===----------------------------------------------------------------------===//
350
351R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000352 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000353 TargetOptions Options,
354 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000355 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000356 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
357 setRequiresStructuredCFG(true);
358}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000359
360const R600Subtarget *R600TargetMachine::getSubtargetImpl(
361 const Function &F) const {
362 StringRef GPU = getGPUName(F);
363 StringRef FS = getFeatureString(F);
364
365 SmallString<128> SubtargetKey(GPU);
366 SubtargetKey.append(FS);
367
368 auto &I = SubtargetMap[SubtargetKey];
369 if (!I) {
370 // This needs to be done before we create a new subtarget since any
371 // creation will depend on the TM and the code generation flags on the
372 // function that reside in TargetOptions.
373 resetTargetOptions(F);
374 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
375 }
376
377 return I.get();
378}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000379
380//===----------------------------------------------------------------------===//
381// GCN Target Machine (SI+)
382//===----------------------------------------------------------------------===//
383
Matt Arsenault55dff272016-06-28 00:11:26 +0000384#ifdef LLVM_BUILD_GLOBAL_ISEL
385namespace {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000386
Matt Arsenault55dff272016-06-28 00:11:26 +0000387struct SIGISelActualAccessor : public GISelAccessor {
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000388 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
Tom Stellardca166212017-01-30 21:56:46 +0000389 std::unique_ptr<InstructionSelector> InstSelector;
390 std::unique_ptr<LegalizerInfo> Legalizer;
391 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000392 const AMDGPUCallLowering *getCallLowering() const override {
Matt Arsenault55dff272016-06-28 00:11:26 +0000393 return CallLoweringInfo.get();
394 }
Tom Stellardca166212017-01-30 21:56:46 +0000395 const InstructionSelector *getInstructionSelector() const override {
396 return InstSelector.get();
397 }
398 const LegalizerInfo *getLegalizerInfo() const override {
399 return Legalizer.get();
400 }
401 const RegisterBankInfo *getRegBankInfo() const override {
402 return RegBankInfo.get();
403 }
Matt Arsenault55dff272016-06-28 00:11:26 +0000404};
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000405
406} // end anonymous namespace
Matt Arsenault55dff272016-06-28 00:11:26 +0000407#endif
408
Tom Stellard45bb48e2015-06-13 03:28:10 +0000409GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000410 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000411 TargetOptions Options,
412 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000413 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000414 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
415
416const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
417 StringRef GPU = getGPUName(F);
418 StringRef FS = getFeatureString(F);
419
420 SmallString<128> SubtargetKey(GPU);
421 SubtargetKey.append(FS);
422
423 auto &I = SubtargetMap[SubtargetKey];
424 if (!I) {
425 // This needs to be done before we create a new subtarget since any
426 // creation will depend on the TM and the code generation flags on the
427 // function that reside in TargetOptions.
428 resetTargetOptions(F);
429 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
430
431#ifndef LLVM_BUILD_GLOBAL_ISEL
432 GISelAccessor *GISel = new GISelAccessor();
433#else
434 SIGISelActualAccessor *GISel = new SIGISelActualAccessor();
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000435 GISel->CallLoweringInfo.reset(
436 new AMDGPUCallLowering(*I->getTargetLowering()));
Tom Stellardca166212017-01-30 21:56:46 +0000437 GISel->Legalizer.reset(new AMDGPULegalizerInfo());
438
439 GISel->RegBankInfo.reset(new AMDGPURegisterBankInfo(*I->getRegisterInfo()));
440 GISel->InstSelector.reset(new AMDGPUInstructionSelector(*I,
441 *static_cast<AMDGPURegisterBankInfo*>(GISel->RegBankInfo.get())));
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000442#endif
443
444 I->setGISelAccessor(*GISel);
445 }
446
Alexander Timofeev18009562016-12-08 17:28:47 +0000447 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
448
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000449 return I.get();
450}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000451
452//===----------------------------------------------------------------------===//
453// AMDGPU Pass Setup
454//===----------------------------------------------------------------------===//
455
456namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000457
Tom Stellard45bb48e2015-06-13 03:28:10 +0000458class AMDGPUPassConfig : public TargetPassConfig {
459public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000460 AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000461 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000462 // Exceptions and StackMaps are not supported, so these passes will never do
463 // anything.
464 disablePass(&StackMapLivenessID);
465 disablePass(&FuncletLayoutID);
466 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000467
468 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
469 return getTM<AMDGPUTargetMachine>();
470 }
471
Matthias Braun115efcd2016-11-28 20:11:54 +0000472 ScheduleDAGInstrs *
473 createMachineScheduler(MachineSchedContext *C) const override {
474 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
475 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
476 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
477 return DAG;
478 }
479
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000480 void addEarlyCSEOrGVNPass();
481 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000482 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000483 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000484 bool addPreISel() override;
485 bool addInstSelector() override;
486 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000487};
488
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000489class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000490public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000491 R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000492 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000493
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000494 ScheduleDAGInstrs *createMachineScheduler(
495 MachineSchedContext *C) const override {
496 return createR600MachineScheduler(C);
497 }
498
Tom Stellard45bb48e2015-06-13 03:28:10 +0000499 bool addPreISel() override;
500 void addPreRegAlloc() override;
501 void addPreSched2() override;
502 void addPreEmitPass() override;
503};
504
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000505class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000506public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000507 GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000508 : AMDGPUPassConfig(TM, PM) {}
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000509
510 GCNTargetMachine &getGCNTargetMachine() const {
511 return getTM<GCNTargetMachine>();
512 }
513
514 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000515 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000516
Tom Stellard45bb48e2015-06-13 03:28:10 +0000517 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000518 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000519 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000520 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000521#ifdef LLVM_BUILD_GLOBAL_ISEL
522 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000523 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000524 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000525 bool addGlobalInstructionSelect() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000526#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000527 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
528 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000529 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000530 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000531 void addPreSched2() override;
532 void addPreEmitPass() override;
533};
534
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000535} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000536
537TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000538 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000539 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000540 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000541}
542
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000543void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
544 if (getOptLevel() == CodeGenOpt::Aggressive)
545 addPass(createGVNPass());
546 else
547 addPass(createEarlyCSEPass());
548}
549
550void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
551 addPass(createSeparateConstOffsetFromGEPPass());
552 addPass(createSpeculativeExecutionPass());
553 // ReassociateGEPs exposes more opportunites for SLSR. See
554 // the example in reassociate-geps-and-slsr.ll.
555 addPass(createStraightLineStrengthReducePass());
556 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
557 // EarlyCSE can reuse.
558 addEarlyCSEOrGVNPass();
559 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
560 addPass(createNaryReassociatePass());
561 // NaryReassociate on GEPs creates redundant common expressions, so run
562 // EarlyCSE after it.
563 addPass(createEarlyCSEPass());
564}
565
Tom Stellard45bb48e2015-06-13 03:28:10 +0000566void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000567 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
568
Matt Arsenaultbde80342016-05-18 15:41:07 +0000569 // There is no reason to run these.
570 disablePass(&StackMapLivenessID);
571 disablePass(&FuncletLayoutID);
572 disablePass(&PatchableFunctionID);
573
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000574 addPass(createAMDGPULowerIntrinsicsPass());
Matt Arsenault0699ef32017-02-09 22:00:42 +0000575
Tom Stellard45bb48e2015-06-13 03:28:10 +0000576 // Function calls are not supported, so make sure we inline everything.
577 addPass(createAMDGPUAlwaysInlinePass());
Chandler Carruth67fc52f2016-08-17 02:56:20 +0000578 addPass(createAlwaysInlinerLegacyPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000579 // We need to add the barrier noop pass, otherwise adding the function
580 // inlining pass will cause all of the PassConfigs passes to be run
581 // one function at a time, which means if we have a nodule with two
582 // functions, then we will generate code for the first function
583 // without ever running any passes on the second.
584 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000585
Matt Arsenault0c329382017-01-30 18:40:29 +0000586 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
587 // TODO: May want to move later or split into an early and late one.
588
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000589 addPass(createAMDGPUCodeGenPreparePass());
Matt Arsenault0c329382017-01-30 18:40:29 +0000590 }
591
Tom Stellardfd253952015-08-07 23:19:30 +0000592 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
593 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000594
Matt Arsenault03d85842016-06-27 20:32:13 +0000595 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000596 addPass(createInferAddressSpacesPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000597 addPass(createAMDGPUPromoteAlloca());
Matt Arsenault03d85842016-06-27 20:32:13 +0000598
599 if (EnableSROA)
600 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000601
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000602 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000603
604 if (EnableAMDGPUAliasAnalysis) {
605 addPass(createAMDGPUAAWrapperPass());
606 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
607 AAResults &AAR) {
608 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
609 AAR.addAAResult(WrapperPass->getResult());
610 }));
611 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000612 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000613
614 TargetPassConfig::addIRPasses();
615
616 // EarlyCSE is not always strong enough to clean up what LSR produces. For
617 // example, GVN can combine
618 //
619 // %0 = add %a, %b
620 // %1 = add %b, %a
621 //
622 // and
623 //
624 // %0 = shl nsw %a, 2
625 // %1 = shl %a, 2
626 //
627 // but EarlyCSE can do neither of them.
628 if (getOptLevel() != CodeGenOpt::None)
629 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000630}
631
Matt Arsenault908b9e22016-07-01 03:33:52 +0000632void AMDGPUPassConfig::addCodeGenPrepare() {
633 TargetPassConfig::addCodeGenPrepare();
634
635 if (EnableLoadStoreVectorizer)
636 addPass(createLoadStoreVectorizerPass());
637}
638
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000639bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000640 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000641 return false;
642}
643
644bool AMDGPUPassConfig::addInstSelector() {
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000645 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000646 return false;
647}
648
Matt Arsenault0a109002015-09-25 17:41:20 +0000649bool AMDGPUPassConfig::addGCPasses() {
650 // Do nothing. GC is not supported.
651 return false;
652}
653
Tom Stellard45bb48e2015-06-13 03:28:10 +0000654//===----------------------------------------------------------------------===//
655// R600 Pass Setup
656//===----------------------------------------------------------------------===//
657
658bool R600PassConfig::addPreISel() {
659 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000660
661 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000662 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000663 return false;
664}
665
666void R600PassConfig::addPreRegAlloc() {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000667 addPass(createR600VectorRegMerger());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000668}
669
670void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000671 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000672 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000673 addPass(&IfConverterID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000674 addPass(createR600ClauseMergePass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000675}
676
677void R600PassConfig::addPreEmitPass() {
678 addPass(createAMDGPUCFGStructurizerPass(), false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000679 addPass(createR600ExpandSpecialInstrsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000680 addPass(&FinalizeMachineBundlesID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000681 addPass(createR600Packetizer(), false);
682 addPass(createR600ControlFlowFinalizer(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000683}
684
685TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000686 return new R600PassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000687}
688
689//===----------------------------------------------------------------------===//
690// GCN Pass Setup
691//===----------------------------------------------------------------------===//
692
Matt Arsenault03d85842016-06-27 20:32:13 +0000693ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
694 MachineSchedContext *C) const {
695 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
696 if (ST.enableSIScheduler())
697 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000698 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000699}
700
Tom Stellard45bb48e2015-06-13 03:28:10 +0000701bool GCNPassConfig::addPreISel() {
702 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000703
704 // FIXME: We need to run a pass to propagate the attributes when calls are
705 // supported.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000706 addPass(createAMDGPUAnnotateKernelFeaturesPass());
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000707
708 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
709 // regions formed by them.
710 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000711 if (!LateCFGStructurize) {
712 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
713 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000714 addPass(createSinkingPass());
715 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000716 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000717 if (!LateCFGStructurize) {
718 addPass(createSIAnnotateControlFlowPass());
719 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000720
Tom Stellard45bb48e2015-06-13 03:28:10 +0000721 return false;
722}
723
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000724void GCNPassConfig::addMachineSSAOptimization() {
725 TargetPassConfig::addMachineSSAOptimization();
726
727 // We want to fold operands after PeepholeOptimizer has run (or as part of
728 // it), because it will eliminate extra copies making it easier to fold the
729 // real source operand. We want to eliminate dead instructions after, so that
730 // we see fewer uses of the copies. We then need to clean up the dead
731 // instructions leftover after the operands are folded as well.
732 //
733 // XXX - Can we get away without running DeadMachineInstructionElim again?
734 addPass(&SIFoldOperandsID);
735 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000736 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000737 if (EnableSDWAPeephole) {
738 addPass(&SIPeepholeSDWAID);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000739 addPass(&MachineLICMID);
740 addPass(&MachineCSEID);
741 addPass(&SIFoldOperandsID);
Sam Kolton6e795292017-04-07 10:53:12 +0000742 addPass(&DeadMachineInstructionElimID);
743 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000744 addPass(createSIShrinkInstructionsPass());
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000745}
746
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000747bool GCNPassConfig::addILPOpts() {
748 if (EnableEarlyIfConversion)
749 addPass(&EarlyIfConverterID);
750
751 TargetPassConfig::addILPOpts();
752 return false;
753}
754
Tom Stellard45bb48e2015-06-13 03:28:10 +0000755bool GCNPassConfig::addInstSelector() {
756 AMDGPUPassConfig::addInstSelector();
757 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000758 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000759 return false;
760}
761
Tom Stellard000c5af2016-04-14 19:09:28 +0000762#ifdef LLVM_BUILD_GLOBAL_ISEL
763bool GCNPassConfig::addIRTranslator() {
764 addPass(new IRTranslator());
765 return false;
766}
767
Tim Northover33b07d62016-07-22 20:03:43 +0000768bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000769 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000770 return false;
771}
772
Tom Stellard000c5af2016-04-14 19:09:28 +0000773bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000774 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000775 return false;
776}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000777
778bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000779 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000780 return false;
781}
Tom Stellardca166212017-01-30 21:56:46 +0000782
Tom Stellard000c5af2016-04-14 19:09:28 +0000783#endif
784
Tom Stellard45bb48e2015-06-13 03:28:10 +0000785void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000786 if (LateCFGStructurize) {
787 addPass(createAMDGPUMachineCFGStructurizerPass());
788 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000789 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000790}
791
792void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000793 // FIXME: We have to disable the verifier here because of PHIElimination +
794 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000795
796 // This must be run immediately after phi elimination and before
797 // TwoAddressInstructions, otherwise the processing of the tied operand of
798 // SI_ELSE will introduce a copy of the tied operand source after the else.
799 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000800
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000801 TargetPassConfig::addFastRegAlloc(RegAllocPass);
802}
803
804void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000805 // This needs to be run directly before register allocation because earlier
806 // passes might recompute live intervals.
807 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
808
Matt Arsenaulte6740752016-09-29 01:44:16 +0000809 // This must be run immediately after phi elimination and before
810 // TwoAddressInstructions, otherwise the processing of the tied operand of
811 // SI_ELSE will introduce a copy of the tied operand source after the else.
812 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000813
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000814 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000815}
816
Matt Arsenaulte6740752016-09-29 01:44:16 +0000817void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000818 addPass(&SIFixVGPRCopiesID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000819 addPass(&SIOptimizeExecMaskingID);
820 TargetPassConfig::addPostRegAlloc();
821}
822
Tom Stellard45bb48e2015-06-13 03:28:10 +0000823void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000824}
825
826void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000827 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000828 // guarantee to be able handle all hazards correctly. This is because if there
829 // are multiple scheduling regions in a basic block, the regions are scheduled
830 // bottom up, so when we begin to schedule a region we don't know what
831 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000832 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000833 // Here we add a stand-alone hazard recognizer pass which can handle all
834 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000835 addPass(&PostRAHazardRecognizerID);
836
Kannan Narayananacb089e2017-04-12 03:25:12 +0000837 if (EnableSIInsertWaitcntsPass)
838 addPass(createSIInsertWaitcntsPass());
839 else
840 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000841 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000842 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000843 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000844 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000845}
846
847TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000848 return new GCNPassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000849}
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000850