blob: aa491ea196548855a0dd8648c2db3321272fc058 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Matt Arsenault9babdf42016-06-22 20:15:28 +000014class InstSI <dag outs, dag ins, string asm = "",
15 list<dag> pattern = []> :
16 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000018 // Low bits - basic encoding information.
Sam Koltonc01faa32016-11-15 13:39:07 +000019 field bit SALU = 0;
20 field bit VALU = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000021
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000022 // SALU instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000023 field bit SOP1 = 0;
24 field bit SOP2 = 0;
25 field bit SOPC = 0;
26 field bit SOPK = 0;
27 field bit SOPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000028
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000029 // VALU instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000030 field bit VOP1 = 0;
31 field bit VOP2 = 0;
Sam Koltonc01faa32016-11-15 13:39:07 +000032 field bit VOPC = 0;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000033 field bit VOP3 = 0;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000034 field bit VOP3P = 0;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000035 field bit VINTRP = 0;
Sam Koltonc01faa32016-11-15 13:39:07 +000036 field bit SDWA = 0;
37 field bit DPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000038
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000039 // Memory instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000040 field bit MUBUF = 0;
41 field bit MTBUF = 0;
42 field bit SMRD = 0;
Sam Koltonc01faa32016-11-15 13:39:07 +000043 field bit MIMG = 0;
Matt Arsenault7bee6ac2016-12-05 20:23:10 +000044 field bit EXP = 0;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000045 field bit FLAT = 0;
46 field bit DS = 0;
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000047
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000048 // Pseudo instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000049 field bit VGPRSpill = 0;
50 field bit SGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000051
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000052 // High bits - other information.
53 field bit VM_CNT = 0;
54 field bit EXP_CNT = 0;
55 field bit LGKM_CNT = 0;
Tom Stellard88e0b252015-10-06 15:57:53 +000056
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000057 // Whether WQM _must_ be enabled for this instruction.
58 field bit WQM = 0;
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +000059
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000060 // Whether WQM _must_ be disabled for this instruction.
Sam Koltonc01faa32016-11-15 13:39:07 +000061 field bit DisableWQM = 0;
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000062
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000063 field bit Gather4 = 0;
64
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +000065 // Most sopk treat the immediate as a signed 16-bit, however some
66 // use it as unsigned.
Sam Koltonc01faa32016-11-15 13:39:07 +000067 field bit SOPKZext = 0;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +000068
Matt Arsenault7b647552016-10-28 21:55:15 +000069 // This is an s_store_dword* instruction that requires a cache flush
70 // on wave termination. It is necessary to distinguish from mayStore
71 // SMEM instructions like the cache flush ones.
Sam Koltonc01faa32016-11-15 13:39:07 +000072 field bit ScalarStore = 0;
Matt Arsenault7b647552016-10-28 21:55:15 +000073
Matt Arsenault2d8c2892016-11-01 20:42:24 +000074 // Whether the operands can be ignored when computing the
75 // instruction size.
Sam Koltonc01faa32016-11-15 13:39:07 +000076 field bit FixedSize = 0;
Matt Arsenault2d8c2892016-11-01 20:42:24 +000077
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000078 // This bit tells the assembler to use the 32-bit encoding in case it
79 // is unable to infer the encoding from the operands.
80 field bit VOPAsmPrefer32Bit = 0;
81
Matt Arsenaultd5c65152017-02-22 23:27:53 +000082 // This bit indicates that this has a floating point result type, so
83 // the clamp modifier has floating point semantics.
84 field bit FPClamp = 0;
85
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +000086 // This bit indicates that this is a VOP3 opcode which supports op_sel
87 // modifier (gfx9 only).
88 field bit VOP3_OPSEL = 0;
89
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000090 // These need to be kept in sync with the enum in SIInstrFlags.
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000091 let TSFlags{0} = SALU;
92 let TSFlags{1} = VALU;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000093
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000094 let TSFlags{2} = SOP1;
95 let TSFlags{3} = SOP2;
96 let TSFlags{4} = SOPC;
97 let TSFlags{5} = SOPK;
98 let TSFlags{6} = SOPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000099
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000100 let TSFlags{7} = VOP1;
101 let TSFlags{8} = VOP2;
102 let TSFlags{9} = VOPC;
103 let TSFlags{10} = VOP3;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000104 let TSFlags{12} = VOP3P;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000105
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000106 let TSFlags{13} = VINTRP;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000107 let TSFlags{14} = SDWA;
108 let TSFlags{15} = DPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000109
Sam Kolton3025e7f2016-04-26 13:33:56 +0000110 let TSFlags{16} = MUBUF;
111 let TSFlags{17} = MTBUF;
112 let TSFlags{18} = SMRD;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000113 let TSFlags{19} = MIMG;
114 let TSFlags{20} = EXP;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000115 let TSFlags{21} = FLAT;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000116 let TSFlags{22} = DS;
117
118 let TSFlags{23} = VGPRSpill;
119 let TSFlags{24} = SGPRSpill;
120
121 let TSFlags{32} = VM_CNT;
122 let TSFlags{33} = EXP_CNT;
123 let TSFlags{34} = LGKM_CNT;
124
125 let TSFlags{35} = WQM;
126 let TSFlags{36} = DisableWQM;
127 let TSFlags{37} = Gather4;
128
129 let TSFlags{38} = SOPKZext;
130 let TSFlags{39} = ScalarStore;
131 let TSFlags{40} = FixedSize;
132 let TSFlags{41} = VOPAsmPrefer32Bit;
Matt Arsenaultd5c65152017-02-22 23:27:53 +0000133 let TSFlags{42} = FPClamp;
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000134 let TSFlags{43} = VOP3_OPSEL;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +0000135
Tom Stellardae38f302015-01-14 01:13:19 +0000136 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +0000137
138 field bits<1> DisableSIDecoder = 0;
139 field bits<1> DisableVIDecoder = 0;
140 field bits<1> DisableDecoder = 0;
141
142 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Sam Koltond63d8a72016-09-09 09:37:51 +0000143 let AsmVariantName = AMDGPUAsmVariants.Default;
Tom Stellard75aadc22012-12-11 21:25:42 +0000144}
145
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000146class PseudoInstSI<dag outs, dag ins, list<dag> pattern = [], string asm = "">
147 : InstSI<outs, ins, asm, pattern> {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000148 let isPseudo = 1;
149 let isCodeGenOnly = 1;
150}
151
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000152class SPseudoInstSI<dag outs, dag ins, list<dag> pattern = [], string asm = "">
153 : PseudoInstSI<outs, ins, pattern, asm> {
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000154 let SALU = 1;
155}
156
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000157class VPseudoInstSI<dag outs, dag ins, list<dag> pattern = [], string asm = "">
158 : PseudoInstSI<outs, ins, pattern, asm> {
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000159 let VALU = 1;
160 let Uses = [EXEC];
161}
162
163class CFPseudoInstSI<dag outs, dag ins, list<dag> pattern = [],
164 bit UseExec = 0, bit DefExec = 0> :
165 SPseudoInstSI<outs, ins, pattern> {
166
167 let Uses = !if(UseExec, [EXEC], []);
168 let Defs = !if(DefExec, [EXEC, SCC], [SCC]);
Matt Arsenault6408c912016-09-16 22:11:18 +0000169 let mayLoad = 0;
170 let mayStore = 0;
171 let hasSideEffects = 0;
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000172}
173
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000174class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000175 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000176 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +0000177}
178
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000179class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000180 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000181 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +0000182}
183
Tom Stellardc0503922015-03-12 21:34:22 +0000184class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +0000185
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000186class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000187 bits<8> vdst;
188 bits<8> vsrc;
189 bits<2> attrchan;
190 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000191
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000192 let Inst{7-0} = vsrc;
193 let Inst{9-8} = attrchan;
194 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000195 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000196 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000197 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000198}
199
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000200class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000201 bits<8> vdata;
202 bits<4> dmask;
203 bits<1> unorm;
204 bits<1> glc;
205 bits<1> da;
206 bits<1> r128;
207 bits<1> tfe;
208 bits<1> lwe;
209 bits<1> slc;
210 bits<8> vaddr;
211 bits<7> srsrc;
212 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000213
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000214 let Inst{11-8} = dmask;
215 let Inst{12} = unorm;
216 let Inst{13} = glc;
217 let Inst{14} = da;
218 let Inst{15} = r128;
219 let Inst{16} = tfe;
220 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000221 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000222 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000223 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000224 let Inst{39-32} = vaddr;
225 let Inst{47-40} = vdata;
226 let Inst{52-48} = srsrc{6-2};
227 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000228}
229
Matt Arsenault3f981402014-09-15 15:41:53 +0000230class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000231 bits<4> en;
232 bits<6> tgt;
233 bits<1> compr;
234 bits<1> done;
235 bits<1> vm;
Dmitry Preobrazhensky9321e8f2017-05-19 13:36:09 +0000236 bits<8> src0;
237 bits<8> src1;
238 bits<8> src2;
239 bits<8> src3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000240
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000241 let Inst{3-0} = en;
242 let Inst{9-4} = tgt;
243 let Inst{10} = compr;
244 let Inst{11} = done;
245 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000246 let Inst{31-26} = 0x3e;
Dmitry Preobrazhensky9321e8f2017-05-19 13:36:09 +0000247 let Inst{39-32} = src0;
248 let Inst{47-40} = src1;
249 let Inst{55-48} = src2;
250 let Inst{63-56} = src3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000251}
252
253let Uses = [EXEC] in {
254
Marek Olsak5df00d62014-12-07 12:18:57 +0000255class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
256 InstSI <outs, ins, asm, pattern> {
Matt Arsenaultf0c86252016-12-10 00:29:55 +0000257 let VINTRP = 1;
Tom Stellard2a484332016-12-09 15:57:15 +0000258 // VINTRP instructions read parameter values from LDS, but these parameter
259 // values are stored outside of the LDS memory that is allocated to the
260 // shader for general purpose use.
261 //
262 // While it may be possible for ds_read/ds_write instructions to access
263 // the parameter values in LDS, this would essentially be an out-of-bounds
264 // memory access which we consider to be undefined behavior.
265 //
266 // So even though these instructions read memory, this memory is outside the
267 // addressable memory space for the shader, and we consider these instructions
268 // to be readnone.
269 let mayLoad = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000270 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000271 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000272}
273
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000274class EXPCommon<dag outs, dag ins, string asm, list<dag> pattern> :
275 InstSI<outs, ins, asm, pattern> {
276 let EXP = 1;
277 let EXP_CNT = 1;
278 let mayLoad = 0; // Set to 1 if done bit is set.
279 let mayStore = 1;
280 let UseNamedOperandTable = 1;
281 let Uses = [EXEC];
282 let SchedRW = [WriteExport];
283}
284
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000285} // End Uses = [EXEC]
286
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000287class MIMG <dag outs, dag ins, string asm, list<dag> pattern> :
288 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000289
290 let VM_CNT = 1;
291 let EXP_CNT = 1;
292 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000293 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000294
Tom Stellard1397d492016-02-11 21:45:07 +0000295 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000296 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000297}