blob: ea5e58d07e029faeec7b25895f1032ab36666614 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Matt Arsenault9babdf42016-06-22 20:15:28 +000014class InstSI <dag outs, dag ins, string asm = "",
15 list<dag> pattern = []> :
16 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000018 // Low bits - basic encoding information.
Sam Koltonc01faa32016-11-15 13:39:07 +000019 field bit SALU = 0;
20 field bit VALU = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000021
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000022 // SALU instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000023 field bit SOP1 = 0;
24 field bit SOP2 = 0;
25 field bit SOPC = 0;
26 field bit SOPK = 0;
27 field bit SOPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000028
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000029 // VALU instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000030 field bit VOP1 = 0;
31 field bit VOP2 = 0;
Sam Koltonc01faa32016-11-15 13:39:07 +000032 field bit VOPC = 0;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000033 field bit VOP3 = 0;
34 field bit VINTRP = 0;
Sam Koltonc01faa32016-11-15 13:39:07 +000035 field bit SDWA = 0;
36 field bit DPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000038 // Memory instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000039 field bit MUBUF = 0;
40 field bit MTBUF = 0;
41 field bit SMRD = 0;
Sam Koltonc01faa32016-11-15 13:39:07 +000042 field bit MIMG = 0;
Matt Arsenault7bee6ac2016-12-05 20:23:10 +000043 field bit EXP = 0;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000044 field bit FLAT = 0;
45 field bit DS = 0;
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000046
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000047 // Pseudo instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000048 field bit VGPRSpill = 0;
49 field bit SGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000050
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000051 // High bits - other information.
52 field bit VM_CNT = 0;
53 field bit EXP_CNT = 0;
54 field bit LGKM_CNT = 0;
Tom Stellard88e0b252015-10-06 15:57:53 +000055
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000056 // Whether WQM _must_ be enabled for this instruction.
57 field bit WQM = 0;
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +000058
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000059 // Whether WQM _must_ be disabled for this instruction.
Sam Koltonc01faa32016-11-15 13:39:07 +000060 field bit DisableWQM = 0;
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000061
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000062 field bit Gather4 = 0;
63
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +000064 // Most sopk treat the immediate as a signed 16-bit, however some
65 // use it as unsigned.
Sam Koltonc01faa32016-11-15 13:39:07 +000066 field bit SOPKZext = 0;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +000067
Matt Arsenault7b647552016-10-28 21:55:15 +000068 // This is an s_store_dword* instruction that requires a cache flush
69 // on wave termination. It is necessary to distinguish from mayStore
70 // SMEM instructions like the cache flush ones.
Sam Koltonc01faa32016-11-15 13:39:07 +000071 field bit ScalarStore = 0;
Matt Arsenault7b647552016-10-28 21:55:15 +000072
Matt Arsenault2d8c2892016-11-01 20:42:24 +000073 // Whether the operands can be ignored when computing the
74 // instruction size.
Sam Koltonc01faa32016-11-15 13:39:07 +000075 field bit FixedSize = 0;
Matt Arsenault2d8c2892016-11-01 20:42:24 +000076
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000077 // This bit tells the assembler to use the 32-bit encoding in case it
78 // is unable to infer the encoding from the operands.
79 field bit VOPAsmPrefer32Bit = 0;
80
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000081 // These need to be kept in sync with the enum in SIInstrFlags.
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000082 let TSFlags{0} = SALU;
83 let TSFlags{1} = VALU;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000084
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000085 let TSFlags{2} = SOP1;
86 let TSFlags{3} = SOP2;
87 let TSFlags{4} = SOPC;
88 let TSFlags{5} = SOPK;
89 let TSFlags{6} = SOPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000090
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000091 let TSFlags{7} = VOP1;
92 let TSFlags{8} = VOP2;
93 let TSFlags{9} = VOPC;
94 let TSFlags{10} = VOP3;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000095
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000096 let TSFlags{13} = VINTRP;
Sam Kolton3025e7f2016-04-26 13:33:56 +000097 let TSFlags{14} = SDWA;
98 let TSFlags{15} = DPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000099
Sam Kolton3025e7f2016-04-26 13:33:56 +0000100 let TSFlags{16} = MUBUF;
101 let TSFlags{17} = MTBUF;
102 let TSFlags{18} = SMRD;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000103 let TSFlags{19} = MIMG;
104 let TSFlags{20} = EXP;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000105 let TSFlags{21} = FLAT;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000106 let TSFlags{22} = DS;
107
108 let TSFlags{23} = VGPRSpill;
109 let TSFlags{24} = SGPRSpill;
110
111 let TSFlags{32} = VM_CNT;
112 let TSFlags{33} = EXP_CNT;
113 let TSFlags{34} = LGKM_CNT;
114
115 let TSFlags{35} = WQM;
116 let TSFlags{36} = DisableWQM;
117 let TSFlags{37} = Gather4;
118
119 let TSFlags{38} = SOPKZext;
120 let TSFlags{39} = ScalarStore;
121 let TSFlags{40} = FixedSize;
122 let TSFlags{41} = VOPAsmPrefer32Bit;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +0000123
Tom Stellardae38f302015-01-14 01:13:19 +0000124 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +0000125
126 field bits<1> DisableSIDecoder = 0;
127 field bits<1> DisableVIDecoder = 0;
128 field bits<1> DisableDecoder = 0;
129
130 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Sam Koltond63d8a72016-09-09 09:37:51 +0000131 let AsmVariantName = AMDGPUAsmVariants.Default;
Tom Stellard75aadc22012-12-11 21:25:42 +0000132}
133
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000134class PseudoInstSI<dag outs, dag ins, list<dag> pattern = []>
135 : InstSI<outs, ins, "", pattern> {
136 let isPseudo = 1;
137 let isCodeGenOnly = 1;
138}
139
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000140class SPseudoInstSI<dag outs, dag ins, list<dag> pattern = []>
141 : PseudoInstSI<outs, ins, pattern> {
142 let SALU = 1;
143}
144
145class VPseudoInstSI<dag outs, dag ins, list<dag> pattern = []>
146 : PseudoInstSI<outs, ins, pattern> {
147 let VALU = 1;
148 let Uses = [EXEC];
149}
150
151class CFPseudoInstSI<dag outs, dag ins, list<dag> pattern = [],
152 bit UseExec = 0, bit DefExec = 0> :
153 SPseudoInstSI<outs, ins, pattern> {
154
155 let Uses = !if(UseExec, [EXEC], []);
156 let Defs = !if(DefExec, [EXEC, SCC], [SCC]);
Matt Arsenault6408c912016-09-16 22:11:18 +0000157 let mayLoad = 0;
158 let mayStore = 0;
159 let hasSideEffects = 0;
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000160}
161
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000162class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000163 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000164 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +0000165}
166
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000167class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000168 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000169 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170}
171
Tom Stellardc0503922015-03-12 21:34:22 +0000172class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +0000173
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000174class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000175 bits<8> vdst;
176 bits<8> vsrc;
177 bits<2> attrchan;
178 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000179
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000180 let Inst{7-0} = vsrc;
181 let Inst{9-8} = attrchan;
182 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000183 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000184 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000185 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000186}
187
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000188class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000189 bits<8> vdata;
190 bits<4> dmask;
191 bits<1> unorm;
192 bits<1> glc;
193 bits<1> da;
194 bits<1> r128;
195 bits<1> tfe;
196 bits<1> lwe;
197 bits<1> slc;
198 bits<8> vaddr;
199 bits<7> srsrc;
200 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000201
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000202 let Inst{11-8} = dmask;
203 let Inst{12} = unorm;
204 let Inst{13} = glc;
205 let Inst{14} = da;
206 let Inst{15} = r128;
207 let Inst{16} = tfe;
208 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000209 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000210 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000211 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000212 let Inst{39-32} = vaddr;
213 let Inst{47-40} = vdata;
214 let Inst{52-48} = srsrc{6-2};
215 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000216}
217
Matt Arsenault3f981402014-09-15 15:41:53 +0000218class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000219 bits<4> en;
220 bits<6> tgt;
221 bits<1> compr;
222 bits<1> done;
223 bits<1> vm;
224 bits<8> vsrc0;
225 bits<8> vsrc1;
226 bits<8> vsrc2;
227 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000228
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000229 let Inst{3-0} = en;
230 let Inst{9-4} = tgt;
231 let Inst{10} = compr;
232 let Inst{11} = done;
233 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000234 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000235 let Inst{39-32} = vsrc0;
236 let Inst{47-40} = vsrc1;
237 let Inst{55-48} = vsrc2;
238 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000239}
240
241let Uses = [EXEC] in {
242
Marek Olsak5df00d62014-12-07 12:18:57 +0000243class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
244 InstSI <outs, ins, asm, pattern> {
Tom Stellard2a484332016-12-09 15:57:15 +0000245
246 // VINTRP instructions read parameter values from LDS, but these parameter
247 // values are stored outside of the LDS memory that is allocated to the
248 // shader for general purpose use.
249 //
250 // While it may be possible for ds_read/ds_write instructions to access
251 // the parameter values in LDS, this would essentially be an out-of-bounds
252 // memory access which we consider to be undefined behavior.
253 //
254 // So even though these instructions read memory, this memory is outside the
255 // addressable memory space for the shader, and we consider these instructions
256 // to be readnone.
257 let mayLoad = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000258 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000259 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000260}
261
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000262class EXPCommon<dag outs, dag ins, string asm, list<dag> pattern> :
263 InstSI<outs, ins, asm, pattern> {
264 let EXP = 1;
265 let EXP_CNT = 1;
266 let mayLoad = 0; // Set to 1 if done bit is set.
267 let mayStore = 1;
268 let UseNamedOperandTable = 1;
269 let Uses = [EXEC];
270 let SchedRW = [WriteExport];
271}
272
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000273} // End Uses = [EXEC]
274
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000275class MIMG <dag outs, dag ins, string asm, list<dag> pattern> :
276 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000277
278 let VM_CNT = 1;
279 let EXP_CNT = 1;
280 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000281 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000282
Tom Stellard1397d492016-02-11 21:45:07 +0000283 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000284 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000285}