Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 14 | #include "ARMInstPrinter.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/ARMAddressingModes.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/ARMBaseInfo.h" |
Chris Lattner | 89d4720 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 889a621 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCExpr.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCInst.h" |
Craig Topper | dab9e35 | 2012-04-02 07:01:04 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCInstrInfo.h" |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCRegisterInfo.h" |
Craig Topper | daf2e3f | 2015-12-25 22:10:01 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCSubtargetInfo.h" |
Eugene Zelenko | 07dc38f | 2017-02-03 21:48:12 +0000 | [diff] [blame^] | 23 | #include "llvm/MC/SubtargetFeature.h" |
| 24 | #include "llvm/Support/Casting.h" |
| 25 | #include "llvm/Support/ErrorHandling.h" |
| 26 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | 889a621 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 27 | #include "llvm/Support/raw_ostream.h" |
Eugene Zelenko | 07dc38f | 2017-02-03 21:48:12 +0000 | [diff] [blame^] | 28 | #include <algorithm> |
| 29 | #include <cassert> |
| 30 | #include <cstdint> |
| 31 | |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 32 | using namespace llvm; |
| 33 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 34 | #define DEBUG_TYPE "asm-printer" |
| 35 | |
Sjoerd Meijer | 9da258d | 2016-06-03 13:19:43 +0000 | [diff] [blame] | 36 | #define PRINT_ALIAS_INSTR |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 37 | #include "ARMGenAsmWriter.inc" |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 38 | |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 39 | /// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing. |
| 40 | /// |
Jim Grosbach | d74c0e7 | 2011-10-12 16:36:01 +0000 | [diff] [blame] | 41 | /// getSORegOffset returns an integer from 0-31, representing '32' as 0. |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 42 | static unsigned translateShiftImm(unsigned imm) { |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 43 | // lsr #32 and asr #32 exist, but should be encoded as a 0. |
| 44 | assert((imm & ~0x1f) == 0 && "Invalid shift encoding"); |
| 45 | |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 46 | if (imm == 0) |
| 47 | return 32; |
| 48 | return imm; |
| 49 | } |
| 50 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 51 | /// Prints the shift value with an immediate value. |
| 52 | static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 53 | unsigned ShImm, bool UseMarkup) { |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 54 | if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm)) |
| 55 | return; |
| 56 | O << ", "; |
| 57 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 58 | assert(!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0"); |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 59 | O << getShiftOpcStr(ShOpc); |
| 60 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 61 | if (ShOpc != ARM_AM::rrx) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 62 | O << " "; |
| 63 | if (UseMarkup) |
| 64 | O << "<imm:"; |
| 65 | O << "#" << translateShiftImm(ShImm); |
| 66 | if (UseMarkup) |
| 67 | O << ">"; |
| 68 | } |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 69 | } |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 70 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 71 | ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, const MCInstrInfo &MII, |
Eric Christopher | 7099d51 | 2015-03-30 21:52:28 +0000 | [diff] [blame] | 72 | const MCRegisterInfo &MRI) |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 73 | : MCInstPrinter(MAI, MII, MRI) {} |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 74 | |
Rafael Espindola | d686052 | 2011-06-02 02:34:55 +0000 | [diff] [blame] | 75 | void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 76 | OS << markup("<reg:") << getRegisterName(RegNo) << markup(">"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 77 | } |
Chris Lattner | f20f798 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 78 | |
Owen Anderson | a0c3b97 | 2011-09-15 23:38:46 +0000 | [diff] [blame] | 79 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O, |
Akira Hatanaka | b46d023 | 2015-03-27 20:36:02 +0000 | [diff] [blame] | 80 | StringRef Annot, const MCSubtargetInfo &STI) { |
Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 81 | unsigned Opcode = MI->getOpcode(); |
| 82 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 83 | switch (Opcode) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 84 | // Check for MOVs and print canonical forms, instead. |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 85 | case ARM::MOVsr: { |
Jim Grosbach | 7a6c37d | 2010-09-17 22:36:38 +0000 | [diff] [blame] | 86 | // FIXME: Thumb variants? |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 87 | const MCOperand &Dst = MI->getOperand(0); |
| 88 | const MCOperand &MO1 = MI->getOperand(1); |
| 89 | const MCOperand &MO2 = MI->getOperand(2); |
| 90 | const MCOperand &MO3 = MI->getOperand(3); |
| 91 | |
| 92 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 93 | printSBitModifierOperand(MI, 6, STI, O); |
| 94 | printPredicateOperand(MI, 4, STI, O); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 95 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 96 | O << '\t'; |
| 97 | printRegName(O, Dst.getReg()); |
| 98 | O << ", "; |
| 99 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 100 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 101 | O << ", "; |
| 102 | printRegName(O, MO2.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 103 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 104 | printAnnotation(O, Annot); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 105 | return; |
| 106 | } |
| 107 | |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 108 | case ARM::MOVsi: { |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 109 | // FIXME: Thumb variants? |
| 110 | const MCOperand &Dst = MI->getOperand(0); |
| 111 | const MCOperand &MO1 = MI->getOperand(1); |
| 112 | const MCOperand &MO2 = MI->getOperand(2); |
| 113 | |
| 114 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm())); |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 115 | printSBitModifierOperand(MI, 5, STI, O); |
| 116 | printPredicateOperand(MI, 3, STI, O); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 117 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 118 | O << '\t'; |
| 119 | printRegName(O, Dst.getReg()); |
| 120 | O << ", "; |
| 121 | printRegName(O, MO1.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 122 | |
Owen Anderson | d181479 | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 123 | if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) { |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 124 | printAnnotation(O, Annot); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 125 | return; |
Owen Anderson | d181479 | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 126 | } |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 127 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 128 | O << ", " << markup("<imm:") << "#" |
| 129 | << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())) << markup(">"); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 130 | printAnnotation(O, Annot); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 131 | return; |
| 132 | } |
| 133 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 134 | // A8.6.123 PUSH |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 135 | case ARM::STMDB_UPD: |
| 136 | case ARM::t2STMDB_UPD: |
| 137 | if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) { |
| 138 | // Should only print PUSH if there are at least two registers in the list. |
| 139 | O << '\t' << "push"; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 140 | printPredicateOperand(MI, 2, STI, O); |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 141 | if (Opcode == ARM::t2STMDB_UPD) |
| 142 | O << ".w"; |
| 143 | O << '\t'; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 144 | printRegisterList(MI, 4, STI, O); |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 145 | printAnnotation(O, Annot); |
| 146 | return; |
| 147 | } else |
| 148 | break; |
| 149 | |
| 150 | case ARM::STR_PRE_IMM: |
| 151 | if (MI->getOperand(2).getReg() == ARM::SP && |
| 152 | MI->getOperand(3).getImm() == -4) { |
| 153 | O << '\t' << "push"; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 154 | printPredicateOperand(MI, 4, STI, O); |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 155 | O << "\t{"; |
| 156 | printRegName(O, MI->getOperand(1).getReg()); |
| 157 | O << "}"; |
| 158 | printAnnotation(O, Annot); |
| 159 | return; |
| 160 | } else |
| 161 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 162 | |
| 163 | // A8.6.122 POP |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 164 | case ARM::LDMIA_UPD: |
| 165 | case ARM::t2LDMIA_UPD: |
| 166 | if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) { |
| 167 | // Should only print POP if there are at least two registers in the list. |
| 168 | O << '\t' << "pop"; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 169 | printPredicateOperand(MI, 2, STI, O); |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 170 | if (Opcode == ARM::t2LDMIA_UPD) |
| 171 | O << ".w"; |
| 172 | O << '\t'; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 173 | printRegisterList(MI, 4, STI, O); |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 174 | printAnnotation(O, Annot); |
| 175 | return; |
| 176 | } else |
| 177 | break; |
Jim Grosbach | 8ba76c6 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 178 | |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 179 | case ARM::LDR_POST_IMM: |
| 180 | if (MI->getOperand(2).getReg() == ARM::SP && |
| 181 | MI->getOperand(4).getImm() == 4) { |
| 182 | O << '\t' << "pop"; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 183 | printPredicateOperand(MI, 5, STI, O); |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 184 | O << "\t{"; |
| 185 | printRegName(O, MI->getOperand(0).getReg()); |
| 186 | O << "}"; |
| 187 | printAnnotation(O, Annot); |
| 188 | return; |
| 189 | } else |
| 190 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 191 | |
| 192 | // A8.6.355 VPUSH |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 193 | case ARM::VSTMSDB_UPD: |
| 194 | case ARM::VSTMDDB_UPD: |
| 195 | if (MI->getOperand(0).getReg() == ARM::SP) { |
| 196 | O << '\t' << "vpush"; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 197 | printPredicateOperand(MI, 2, STI, O); |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 198 | O << '\t'; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 199 | printRegisterList(MI, 4, STI, O); |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 200 | printAnnotation(O, Annot); |
| 201 | return; |
| 202 | } else |
| 203 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 204 | |
| 205 | // A8.6.354 VPOP |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 206 | case ARM::VLDMSIA_UPD: |
| 207 | case ARM::VLDMDIA_UPD: |
| 208 | if (MI->getOperand(0).getReg() == ARM::SP) { |
| 209 | O << '\t' << "vpop"; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 210 | printPredicateOperand(MI, 2, STI, O); |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 211 | O << '\t'; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 212 | printRegisterList(MI, 4, STI, O); |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 213 | printAnnotation(O, Annot); |
| 214 | return; |
| 215 | } else |
| 216 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 217 | |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 218 | case ARM::tLDMIA: { |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 219 | bool Writeback = true; |
| 220 | unsigned BaseReg = MI->getOperand(0).getReg(); |
| 221 | for (unsigned i = 3; i < MI->getNumOperands(); ++i) { |
| 222 | if (MI->getOperand(i).getReg() == BaseReg) |
| 223 | Writeback = false; |
| 224 | } |
| 225 | |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 226 | O << "\tldm"; |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 227 | |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 228 | printPredicateOperand(MI, 1, STI, O); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 229 | O << '\t'; |
| 230 | printRegName(O, BaseReg); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 231 | if (Writeback) |
| 232 | O << "!"; |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 233 | O << ", "; |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 234 | printRegisterList(MI, 3, STI, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 235 | printAnnotation(O, Annot); |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 236 | return; |
| 237 | } |
| 238 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 239 | // Combine 2 GPRs from disassember into a GPRPair to match with instr def. |
| 240 | // ldrexd/strexd require even/odd GPR pair. To enforce this constraint, |
| 241 | // a single GPRPair reg operand is used in the .td file to replace the two |
| 242 | // GPRs. However, when decoding them, the two GRPs cannot be automatically |
| 243 | // expressed as a GPRPair, so we have to manually merge them. |
| 244 | // FIXME: We would really like to be able to tablegen'erate this. |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 245 | case ARM::LDREXD: |
| 246 | case ARM::STREXD: |
| 247 | case ARM::LDAEXD: |
| 248 | case ARM::STLEXD: { |
| 249 | const MCRegisterClass &MRC = MRI.getRegClass(ARM::GPRRegClassID); |
Joey Gouly | e6d165c | 2013-08-27 17:38:16 +0000 | [diff] [blame] | 250 | bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD; |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 251 | unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg(); |
| 252 | if (MRC.contains(Reg)) { |
| 253 | MCInst NewMI; |
| 254 | MCOperand NewReg; |
| 255 | NewMI.setOpcode(Opcode); |
| 256 | |
| 257 | if (isStore) |
| 258 | NewMI.addOperand(MI->getOperand(0)); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 259 | NewReg = MCOperand::createReg(MRI.getMatchingSuperReg( |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 260 | Reg, ARM::gsub_0, &MRI.getRegClass(ARM::GPRPairRegClassID))); |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 261 | NewMI.addOperand(NewReg); |
| 262 | |
| 263 | // Copy the rest operands into NewMI. |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 264 | for (unsigned i = isStore ? 3 : 2; i < MI->getNumOperands(); ++i) |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 265 | NewMI.addOperand(MI->getOperand(i)); |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 266 | printInstruction(&NewMI, STI, O); |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 267 | return; |
| 268 | } |
Charlie Turner | 4d88ae2 | 2014-12-01 08:33:28 +0000 | [diff] [blame] | 269 | break; |
| 270 | } |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 271 | } |
| 272 | |
Sjoerd Meijer | 9da258d | 2016-06-03 13:19:43 +0000 | [diff] [blame] | 273 | if (!printAliasInstr(MI, STI, O)) |
| 274 | printInstruction(MI, STI, O); |
| 275 | |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 276 | printAnnotation(O, Annot); |
Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 277 | } |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 278 | |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 279 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 280 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 281 | const MCOperand &Op = MI->getOperand(OpNo); |
| 282 | if (Op.isReg()) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 283 | unsigned Reg = Op.getReg(); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 284 | printRegName(O, Reg); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 285 | } else if (Op.isImm()) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 286 | O << markup("<imm:") << '#' << formatImm(Op.getImm()) << markup(">"); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 287 | } else { |
| 288 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Saleem Abdulrasool | d88affb | 2014-01-08 03:28:14 +0000 | [diff] [blame] | 289 | const MCExpr *Expr = Op.getExpr(); |
| 290 | switch (Expr->getKind()) { |
| 291 | case MCExpr::Binary: |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 292 | O << '#'; |
| 293 | Expr->print(O, &MAI); |
Saleem Abdulrasool | d88affb | 2014-01-08 03:28:14 +0000 | [diff] [blame] | 294 | break; |
| 295 | case MCExpr::Constant: { |
| 296 | // If a symbolic branch target was added as a constant expression then |
| 297 | // print that address in hex. And only print 32 unsigned bits for the |
| 298 | // address. |
| 299 | const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr); |
| 300 | int64_t TargetAddress; |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 301 | if (!Constant->evaluateAsAbsolute(TargetAddress)) { |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 302 | O << '#'; |
| 303 | Expr->print(O, &MAI); |
Saleem Abdulrasool | d88affb | 2014-01-08 03:28:14 +0000 | [diff] [blame] | 304 | } else { |
| 305 | O << "0x"; |
| 306 | O.write_hex(static_cast<uint32_t>(TargetAddress)); |
| 307 | } |
| 308 | break; |
Kevin Enderby | 5dcda64 | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 309 | } |
Saleem Abdulrasool | d88affb | 2014-01-08 03:28:14 +0000 | [diff] [blame] | 310 | default: |
| 311 | // FIXME: Should we always treat this as if it is a constant literal and |
| 312 | // prefix it with '#'? |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 313 | Expr->print(O, &MAI); |
Saleem Abdulrasool | d88affb | 2014-01-08 03:28:14 +0000 | [diff] [blame] | 314 | break; |
Kevin Enderby | 5dcda64 | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 315 | } |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 316 | } |
| 317 | } |
Chris Lattner | 89d4720 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 318 | |
Jim Grosbach | 4739f2e | 2012-10-30 01:04:51 +0000 | [diff] [blame] | 319 | void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 320 | const MCSubtargetInfo &STI, |
Jim Grosbach | 4739f2e | 2012-10-30 01:04:51 +0000 | [diff] [blame] | 321 | raw_ostream &O) { |
Owen Anderson | f52c68f | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 322 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 323 | if (MO1.isExpr()) { |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 324 | MO1.getExpr()->print(O, &MAI); |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 325 | return; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 326 | } |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 327 | |
| 328 | O << markup("<mem:") << "[pc, "; |
| 329 | |
| 330 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 331 | bool isSub = OffImm < 0; |
| 332 | |
| 333 | // Special value for #-0. All others are normal. |
| 334 | if (OffImm == INT32_MIN) |
| 335 | OffImm = 0; |
| 336 | if (isSub) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 337 | O << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">"); |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 338 | } else { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 339 | O << markup("<imm:") << "#" << formatImm(OffImm) << markup(">"); |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 340 | } |
| 341 | O << "]" << markup(">"); |
Owen Anderson | f52c68f | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 342 | } |
| 343 | |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 344 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 345 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 346 | // REG 0 0 - e.g. R5 |
| 347 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 348 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 349 | void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 350 | const MCSubtargetInfo &STI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 351 | raw_ostream &O) { |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 352 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 353 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
| 354 | const MCOperand &MO3 = MI->getOperand(OpNum + 2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 355 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 356 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 357 | |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 358 | // Print the shift opc. |
Bob Wilson | 97886d5 | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 359 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm()); |
| 360 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
Jim Grosbach | 7dcd135 | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 361 | if (ShOpc == ARM_AM::rrx) |
| 362 | return; |
Jim Grosbach | 20cb505 | 2011-10-21 16:56:40 +0000 | [diff] [blame] | 363 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 364 | O << ' '; |
| 365 | printRegName(O, MO2.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 366 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 367 | } |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 368 | |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 369 | void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 370 | const MCSubtargetInfo &STI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 371 | raw_ostream &O) { |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 372 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 373 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 374 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 375 | printRegName(O, MO1.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 376 | |
| 377 | // Print the shift opc. |
Tim Northover | 2fdbdc5 | 2012-09-22 11:18:19 +0000 | [diff] [blame] | 378 | printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 379 | ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 380 | } |
| 381 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 382 | //===--------------------------------------------------------------------===// |
| 383 | // Addressing Mode #2 |
| 384 | //===--------------------------------------------------------------------===// |
| 385 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 386 | void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 387 | const MCSubtargetInfo &STI, |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 388 | raw_ostream &O) { |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 389 | const MCOperand &MO1 = MI->getOperand(Op); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 390 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 391 | const MCOperand &MO3 = MI->getOperand(Op + 2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 392 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 393 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 394 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 395 | |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 396 | if (!MO2.getReg()) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 397 | if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0. |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 398 | O << ", " << markup("<imm:") << "#" |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 399 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 400 | << ARM_AM::getAM2Offset(MO3.getImm()) << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 401 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 402 | O << "]" << markup(">"); |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 403 | return; |
| 404 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 405 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 406 | O << ", "; |
| 407 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())); |
| 408 | printRegName(O, MO2.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 409 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 410 | printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 411 | ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 412 | O << "]" << markup(">"); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 413 | } |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 414 | |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 415 | void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 416 | const MCSubtargetInfo &STI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 417 | raw_ostream &O) { |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 418 | const MCOperand &MO1 = MI->getOperand(Op); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 419 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 420 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 421 | printRegName(O, MO1.getReg()); |
| 422 | O << ", "; |
| 423 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 424 | O << "]" << markup(">"); |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 425 | } |
| 426 | |
| 427 | void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 428 | const MCSubtargetInfo &STI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 429 | raw_ostream &O) { |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 430 | const MCOperand &MO1 = MI->getOperand(Op); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 431 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 432 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 433 | printRegName(O, MO1.getReg()); |
| 434 | O << ", "; |
| 435 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 436 | O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">"); |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 437 | } |
| 438 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 439 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 440 | const MCSubtargetInfo &STI, |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 441 | raw_ostream &O) { |
| 442 | const MCOperand &MO1 = MI->getOperand(Op); |
| 443 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 444 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 445 | printOperand(MI, Op, STI, O); |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 446 | return; |
| 447 | } |
| 448 | |
NAKAMURA Takumi | 23b5b17 | 2012-09-22 13:12:28 +0000 | [diff] [blame] | 449 | #ifndef NDEBUG |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 450 | const MCOperand &MO3 = MI->getOperand(Op + 2); |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 451 | unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm()); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 452 | assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op"); |
NAKAMURA Takumi | 23b5b17 | 2012-09-22 13:12:28 +0000 | [diff] [blame] | 453 | #endif |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 454 | |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 455 | printAM2PreOrOffsetIndexOp(MI, Op, STI, O); |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 456 | } |
| 457 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 458 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 459 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 460 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 461 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 462 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 463 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 464 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 465 | if (!MO1.getReg()) { |
| 466 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 467 | O << markup("<imm:") << '#' |
| 468 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) << ImmOffs |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 469 | << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 470 | return; |
| 471 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 472 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 473 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())); |
| 474 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 475 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 476 | printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 477 | ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 478 | } |
| 479 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 480 | //===--------------------------------------------------------------------===// |
| 481 | // Addressing Mode #3 |
| 482 | //===--------------------------------------------------------------------===// |
| 483 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 484 | void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 485 | raw_ostream &O, |
| 486 | bool AlwaysPrintImm0) { |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 487 | const MCOperand &MO1 = MI->getOperand(Op); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 488 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 489 | const MCOperand &MO3 = MI->getOperand(Op + 2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 490 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 491 | O << markup("<mem:") << '['; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 492 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 493 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 494 | if (MO2.getReg()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 495 | O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 496 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 497 | O << ']' << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 498 | return; |
| 499 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 500 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 501 | // If the op is sub we have to print the immediate even if it is 0 |
Silviu Baranga | 5a719f9 | 2012-05-11 09:10:54 +0000 | [diff] [blame] | 502 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()); |
| 503 | ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm()); |
NAKAMURA Takumi | 0ac2f2a | 2012-09-22 13:12:22 +0000 | [diff] [blame] | 504 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 505 | if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 506 | O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(op) << ImmOffs |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 507 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 508 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 509 | O << ']' << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 510 | } |
| 511 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 512 | template <bool AlwaysPrintImm0> |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 513 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 514 | const MCSubtargetInfo &STI, |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 515 | raw_ostream &O) { |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 516 | const MCOperand &MO1 = MI->getOperand(Op); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 517 | if (!MO1.isReg()) { // For label symbolic references. |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 518 | printOperand(MI, Op, STI, O); |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 519 | return; |
| 520 | } |
| 521 | |
NAKAMURA Takumi | c62436c | 2014-10-06 23:48:04 +0000 | [diff] [blame] | 522 | assert(ARM_AM::getAM3IdxMode(MI->getOperand(Op + 2).getImm()) != |
| 523 | ARMII::IndexModePost && |
Tim Northover | ea964f5 | 2014-10-06 17:26:36 +0000 | [diff] [blame] | 524 | "unexpected idxmode"); |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 525 | printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 526 | } |
| 527 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 528 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 529 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 530 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 531 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 532 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 533 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 534 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 535 | if (MO1.getReg()) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 536 | O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())); |
| 537 | printRegName(O, MO1.getReg()); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 538 | return; |
| 539 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 540 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 541 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 542 | O << markup("<imm:") << '#' |
| 543 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 544 | << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 545 | } |
| 546 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 547 | void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 548 | const MCSubtargetInfo &STI, |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 549 | raw_ostream &O) { |
| 550 | const MCOperand &MO = MI->getOperand(OpNum); |
| 551 | unsigned Imm = MO.getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 552 | O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 553 | << markup(">"); |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 554 | } |
| 555 | |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 556 | void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 557 | const MCSubtargetInfo &STI, |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 558 | raw_ostream &O) { |
| 559 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 560 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 561 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 562 | O << (MO2.getImm() ? "" : "-"); |
| 563 | printRegName(O, MO1.getReg()); |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 564 | } |
| 565 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 566 | void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 567 | const MCSubtargetInfo &STI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 568 | raw_ostream &O) { |
Owen Anderson | ce51903 | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 569 | const MCOperand &MO = MI->getOperand(OpNum); |
| 570 | unsigned Imm = MO.getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 571 | O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 572 | << markup(">"); |
Owen Anderson | ce51903 | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 573 | } |
| 574 | |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 575 | void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 576 | const MCSubtargetInfo &STI, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 577 | raw_ostream &O) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 578 | ARM_AM::AMSubMode Mode = |
| 579 | ARM_AM::getAM4SubMode(MI->getOperand(OpNum).getImm()); |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 580 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 581 | } |
| 582 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 583 | template <bool AlwaysPrintImm0> |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 584 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 585 | const MCSubtargetInfo &STI, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 586 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 587 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 588 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 589 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 590 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 591 | printOperand(MI, OpNum, STI, O); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 592 | return; |
| 593 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 594 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 595 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 596 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 597 | |
Owen Anderson | 967674d | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 598 | unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm()); |
Andrew Kaylor | 51fcf0f | 2015-03-25 21:33:24 +0000 | [diff] [blame] | 599 | ARM_AM::AddrOpc Op = ARM_AM::getAM5Op(MO2.getImm()); |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 600 | if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 601 | O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(Op) |
| 602 | << ImmOffs * 4 << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 603 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 604 | O << "]" << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 605 | } |
| 606 | |
Oliver Stannard | 65b8538 | 2016-01-25 10:26:26 +0000 | [diff] [blame] | 607 | template <bool AlwaysPrintImm0> |
| 608 | void ARMInstPrinter::printAddrMode5FP16Operand(const MCInst *MI, unsigned OpNum, |
| 609 | const MCSubtargetInfo &STI, |
| 610 | raw_ostream &O) { |
| 611 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 612 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 613 | |
| 614 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 615 | printOperand(MI, OpNum, STI, O); |
| 616 | return; |
| 617 | } |
| 618 | |
| 619 | O << markup("<mem:") << "["; |
| 620 | printRegName(O, MO1.getReg()); |
| 621 | |
| 622 | unsigned ImmOffs = ARM_AM::getAM5FP16Offset(MO2.getImm()); |
| 623 | unsigned Op = ARM_AM::getAM5FP16Op(MO2.getImm()); |
| 624 | if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) { |
| 625 | O << ", " |
| 626 | << markup("<imm:") |
| 627 | << "#" |
| 628 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM5FP16Op(MO2.getImm())) |
| 629 | << ImmOffs * 2 |
| 630 | << markup(">"); |
| 631 | } |
| 632 | O << "]" << markup(">"); |
| 633 | } |
| 634 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 635 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 636 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 637 | raw_ostream &O) { |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 638 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 639 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 640 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 641 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 642 | printRegName(O, MO1.getReg()); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 643 | if (MO2.getImm()) { |
Kristof Beyls | 0ba797e | 2013-02-22 10:01:33 +0000 | [diff] [blame] | 644 | O << ":" << (MO2.getImm() << 3); |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 645 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 646 | O << "]" << markup(">"); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 647 | } |
| 648 | |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 649 | void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 650 | const MCSubtargetInfo &STI, |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 651 | raw_ostream &O) { |
| 652 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 653 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 654 | printRegName(O, MO1.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 655 | O << "]" << markup(">"); |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 656 | } |
| 657 | |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 658 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 659 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 660 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 661 | raw_ostream &O) { |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 662 | const MCOperand &MO = MI->getOperand(OpNum); |
| 663 | if (MO.getReg() == 0) |
| 664 | O << "!"; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 665 | else { |
| 666 | O << ", "; |
| 667 | printRegName(O, MO.getReg()); |
| 668 | } |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 669 | } |
| 670 | |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 671 | void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI, |
| 672 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 673 | const MCSubtargetInfo &STI, |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 674 | raw_ostream &O) { |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 675 | const MCOperand &MO = MI->getOperand(OpNum); |
| 676 | uint32_t v = ~MO.getImm(); |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 677 | int32_t lsb = countTrailingZeros(v); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 678 | int32_t width = (32 - countLeadingZeros(v)) - lsb; |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 679 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 680 | O << markup("<imm:") << '#' << lsb << markup(">") << ", " << markup("<imm:") |
| 681 | << '#' << width << markup(">"); |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 682 | } |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 683 | |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 684 | void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 685 | const MCSubtargetInfo &STI, |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 686 | raw_ostream &O) { |
| 687 | unsigned val = MI->getOperand(OpNum).getImm(); |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 688 | O << ARM_MB::MemBOptToString(val, STI.getFeatureBits()[ARM::HasV8Ops]); |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 689 | } |
| 690 | |
Amaury de la Vieuville | 43cb13a | 2013-06-10 14:17:08 +0000 | [diff] [blame] | 691 | void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 692 | const MCSubtargetInfo &STI, |
Amaury de la Vieuville | 43cb13a | 2013-06-10 14:17:08 +0000 | [diff] [blame] | 693 | raw_ostream &O) { |
| 694 | unsigned val = MI->getOperand(OpNum).getImm(); |
| 695 | O << ARM_ISB::InstSyncBOptToString(val); |
| 696 | } |
| 697 | |
Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 698 | void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 699 | const MCSubtargetInfo &STI, |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 700 | raw_ostream &O) { |
| 701 | unsigned ShiftOp = MI->getOperand(OpNum).getImm(); |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 702 | bool isASR = (ShiftOp & (1 << 5)) != 0; |
| 703 | unsigned Amt = ShiftOp & 0x1f; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 704 | if (isASR) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 705 | O << ", asr " << markup("<imm:") << "#" << (Amt == 0 ? 32 : Amt) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 706 | << markup(">"); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 707 | } else if (Amt) { |
| 708 | O << ", lsl " << markup("<imm:") << "#" << Amt << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 709 | } |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 710 | } |
| 711 | |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 712 | void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 713 | const MCSubtargetInfo &STI, |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 714 | raw_ostream &O) { |
| 715 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 716 | if (Imm == 0) |
| 717 | return; |
| 718 | assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 719 | O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">"); |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 720 | } |
| 721 | |
| 722 | void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 723 | const MCSubtargetInfo &STI, |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 724 | raw_ostream &O) { |
| 725 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 726 | // A shift amount of 32 is encoded as 0. |
| 727 | if (Imm == 0) |
| 728 | Imm = 32; |
| 729 | assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 730 | O << ", asr " << markup("<imm:") << "#" << Imm << markup(">"); |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 731 | } |
| 732 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 733 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 734 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 735 | raw_ostream &O) { |
Tim Northover | 46a6f0f | 2016-11-14 20:28:24 +0000 | [diff] [blame] | 736 | assert(std::is_sorted(MI->begin() + OpNum, MI->end(), |
| 737 | [&](const MCOperand &LHS, const MCOperand &RHS) { |
| 738 | return MRI.getEncodingValue(LHS.getReg()) < |
| 739 | MRI.getEncodingValue(RHS.getReg()); |
| 740 | })); |
| 741 | |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 742 | O << "{"; |
Peter Collingbourne | 6679fc1 | 2015-06-05 18:01:28 +0000 | [diff] [blame] | 743 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
| 744 | if (i != OpNum) |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 745 | O << ", "; |
Peter Collingbourne | 6679fc1 | 2015-06-05 18:01:28 +0000 | [diff] [blame] | 746 | printRegName(O, MI->getOperand(i).getReg()); |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 747 | } |
| 748 | O << "}"; |
| 749 | } |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 750 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 751 | void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 752 | const MCSubtargetInfo &STI, |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 753 | raw_ostream &O) { |
| 754 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 755 | printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0)); |
| 756 | O << ", "; |
| 757 | printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1)); |
| 758 | } |
| 759 | |
Jim Grosbach | 7e72ec6 | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 760 | void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 761 | const MCSubtargetInfo &STI, |
Jim Grosbach | 7e72ec6 | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 762 | raw_ostream &O) { |
| 763 | const MCOperand &Op = MI->getOperand(OpNum); |
| 764 | if (Op.getImm()) |
| 765 | O << "be"; |
| 766 | else |
| 767 | O << "le"; |
| 768 | } |
| 769 | |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 770 | void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 771 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 772 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 773 | O << ARM_PROC::IModToString(Op.getImm()); |
| 774 | } |
| 775 | |
| 776 | void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 777 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 778 | const MCOperand &Op = MI->getOperand(OpNum); |
| 779 | unsigned IFlags = Op.getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 780 | for (int i = 2; i >= 0; --i) |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 781 | if (IFlags & (1 << i)) |
| 782 | O << ARM_PROC::IFlagsToString(1 << i); |
Owen Anderson | 10c5b12 | 2011-10-05 17:16:40 +0000 | [diff] [blame] | 783 | |
| 784 | if (IFlags == 0) |
| 785 | O << "none"; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 786 | } |
| 787 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 788 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 789 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 790 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 791 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 792 | unsigned SpecRegRBit = Op.getImm() >> 4; |
| 793 | unsigned Mask = Op.getImm() & 0xf; |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 794 | const FeatureBitset &FeatureBits = STI.getFeatureBits(); |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 795 | |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 796 | if (FeatureBits[ARM::FeatureMClass]) { |
Kevin Enderby | f1b225d | 2012-05-17 22:18:01 +0000 | [diff] [blame] | 797 | unsigned SYSm = Op.getImm(); |
| 798 | unsigned Opcode = MI->getOpcode(); |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame] | 799 | |
| 800 | // For writes, handle extended mask bits if the DSP extension is present. |
Artyom Skrobov | cf29644 | 2015-09-24 17:31:16 +0000 | [diff] [blame] | 801 | if (Opcode == ARM::t2MSR_M && FeatureBits[ARM::FeatureDSP]) { |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame] | 802 | switch (SYSm) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 803 | case 0x400: |
| 804 | O << "apsr_g"; |
| 805 | return; |
| 806 | case 0xc00: |
| 807 | O << "apsr_nzcvqg"; |
| 808 | return; |
| 809 | case 0x401: |
| 810 | O << "iapsr_g"; |
| 811 | return; |
| 812 | case 0xc01: |
| 813 | O << "iapsr_nzcvqg"; |
| 814 | return; |
| 815 | case 0x402: |
| 816 | O << "eapsr_g"; |
| 817 | return; |
| 818 | case 0xc02: |
| 819 | O << "eapsr_nzcvqg"; |
| 820 | return; |
| 821 | case 0x403: |
| 822 | O << "xpsr_g"; |
| 823 | return; |
| 824 | case 0xc03: |
| 825 | O << "xpsr_nzcvqg"; |
| 826 | return; |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame] | 827 | } |
| 828 | } |
| 829 | |
| 830 | // Handle the basic 8-bit mask. |
| 831 | SYSm &= 0xff; |
| 832 | |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 833 | if (Opcode == ARM::t2MSR_M && FeatureBits [ARM::HasV7Ops]) { |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame] | 834 | // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an |
| 835 | // alias for MSR APSR_nzcvq. |
| 836 | switch (SYSm) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 837 | case 0: |
| 838 | O << "apsr_nzcvq"; |
| 839 | return; |
| 840 | case 1: |
| 841 | O << "iapsr_nzcvq"; |
| 842 | return; |
| 843 | case 2: |
| 844 | O << "eapsr_nzcvq"; |
| 845 | return; |
| 846 | case 3: |
| 847 | O << "xpsr_nzcvq"; |
| 848 | return; |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame] | 849 | } |
| 850 | } |
| 851 | |
Kevin Enderby | f1b225d | 2012-05-17 22:18:01 +0000 | [diff] [blame] | 852 | switch (SYSm) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 853 | default: |
| 854 | llvm_unreachable("Unexpected mask value!"); |
| 855 | case 0: |
| 856 | O << "apsr"; |
| 857 | return; |
| 858 | case 1: |
| 859 | O << "iapsr"; |
| 860 | return; |
| 861 | case 2: |
| 862 | O << "eapsr"; |
| 863 | return; |
| 864 | case 3: |
| 865 | O << "xpsr"; |
| 866 | return; |
| 867 | case 5: |
| 868 | O << "ipsr"; |
| 869 | return; |
| 870 | case 6: |
| 871 | O << "epsr"; |
| 872 | return; |
| 873 | case 7: |
| 874 | O << "iepsr"; |
| 875 | return; |
| 876 | case 8: |
| 877 | O << "msp"; |
| 878 | return; |
| 879 | case 9: |
| 880 | O << "psp"; |
| 881 | return; |
| 882 | case 16: |
| 883 | O << "primask"; |
| 884 | return; |
| 885 | case 17: |
| 886 | O << "basepri"; |
| 887 | return; |
| 888 | case 18: |
| 889 | O << "basepri_max"; |
| 890 | return; |
| 891 | case 19: |
| 892 | O << "faultmask"; |
| 893 | return; |
| 894 | case 20: |
| 895 | O << "control"; |
| 896 | return; |
Bradley Smith | f277c8a | 2016-01-25 11:25:36 +0000 | [diff] [blame] | 897 | case 10: |
| 898 | O << "msplim"; |
| 899 | return; |
| 900 | case 11: |
| 901 | O << "psplim"; |
| 902 | return; |
| 903 | case 0x88: |
| 904 | O << "msp_ns"; |
| 905 | return; |
| 906 | case 0x89: |
| 907 | O << "psp_ns"; |
| 908 | return; |
| 909 | case 0x8a: |
| 910 | O << "msplim_ns"; |
| 911 | return; |
| 912 | case 0x8b: |
| 913 | O << "psplim_ns"; |
| 914 | return; |
| 915 | case 0x90: |
| 916 | O << "primask_ns"; |
| 917 | return; |
| 918 | case 0x91: |
| 919 | O << "basepri_ns"; |
| 920 | return; |
| 921 | case 0x92: |
| 922 | O << "basepri_max_ns"; |
| 923 | return; |
| 924 | case 0x93: |
| 925 | O << "faultmask_ns"; |
| 926 | return; |
| 927 | case 0x94: |
| 928 | O << "control_ns"; |
| 929 | return; |
| 930 | case 0x98: |
| 931 | O << "sp_ns"; |
| 932 | return; |
James Molloy | 21efa7d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 933 | } |
| 934 | } |
| 935 | |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 936 | // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as |
| 937 | // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively. |
| 938 | if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { |
| 939 | O << "APSR_"; |
| 940 | switch (Mask) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 941 | default: |
| 942 | llvm_unreachable("Unexpected mask value!"); |
| 943 | case 4: |
| 944 | O << "g"; |
| 945 | return; |
| 946 | case 8: |
| 947 | O << "nzcvq"; |
| 948 | return; |
| 949 | case 12: |
| 950 | O << "nzcvqg"; |
| 951 | return; |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 952 | } |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 953 | } |
| 954 | |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 955 | if (SpecRegRBit) |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 956 | O << "SPSR"; |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 957 | else |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 958 | O << "CPSR"; |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 959 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 960 | if (Mask) { |
| 961 | O << '_'; |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 962 | if (Mask & 8) |
| 963 | O << 'f'; |
| 964 | if (Mask & 4) |
| 965 | O << 's'; |
| 966 | if (Mask & 2) |
| 967 | O << 'x'; |
| 968 | if (Mask & 1) |
| 969 | O << 'c'; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 970 | } |
| 971 | } |
| 972 | |
Tim Northover | ee843ef | 2014-08-15 10:47:12 +0000 | [diff] [blame] | 973 | void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 974 | const MCSubtargetInfo &STI, |
Tim Northover | ee843ef | 2014-08-15 10:47:12 +0000 | [diff] [blame] | 975 | raw_ostream &O) { |
| 976 | uint32_t Banked = MI->getOperand(OpNum).getImm(); |
| 977 | uint32_t R = (Banked & 0x20) >> 5; |
| 978 | uint32_t SysM = Banked & 0x1f; |
| 979 | |
| 980 | // Nothing much we can do about this, the encodings are specified in B9.2.3 of |
| 981 | // the ARM ARM v7C, and are all over the shop. |
| 982 | if (R) { |
| 983 | O << "SPSR_"; |
| 984 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 985 | switch (SysM) { |
| 986 | case 0x0e: |
| 987 | O << "fiq"; |
| 988 | return; |
| 989 | case 0x10: |
| 990 | O << "irq"; |
| 991 | return; |
| 992 | case 0x12: |
| 993 | O << "svc"; |
| 994 | return; |
| 995 | case 0x14: |
| 996 | O << "abt"; |
| 997 | return; |
| 998 | case 0x16: |
| 999 | O << "und"; |
| 1000 | return; |
| 1001 | case 0x1c: |
| 1002 | O << "mon"; |
| 1003 | return; |
| 1004 | case 0x1e: |
| 1005 | O << "hyp"; |
| 1006 | return; |
| 1007 | default: |
| 1008 | llvm_unreachable("Invalid banked SPSR register"); |
Tim Northover | ee843ef | 2014-08-15 10:47:12 +0000 | [diff] [blame] | 1009 | } |
| 1010 | } |
| 1011 | |
| 1012 | assert(!R && "should have dealt with SPSR regs"); |
| 1013 | const char *RegNames[] = { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1014 | "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr", |
| 1015 | "", "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq", |
| 1016 | "lr_fiq", "", "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt", |
| 1017 | "sp_abt", "lr_und", "sp_und", "", "", "", "", |
| 1018 | "lr_mon", "sp_mon", "elr_hyp", "sp_hyp"}; |
Tim Northover | ee843ef | 2014-08-15 10:47:12 +0000 | [diff] [blame] | 1019 | const char *Name = RegNames[SysM]; |
| 1020 | assert(Name[0] && "invalid banked register operand"); |
| 1021 | |
| 1022 | O << Name; |
| 1023 | } |
| 1024 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1025 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1026 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1027 | raw_ostream &O) { |
Chris Lattner | 19c5220 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 1028 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
Kevin Enderby | f0269b4 | 2012-03-01 22:13:02 +0000 | [diff] [blame] | 1029 | // Handle the undefined 15 CC value here for printing so we don't abort(). |
| 1030 | if ((unsigned)CC == 15) |
| 1031 | O << "<und>"; |
| 1032 | else if (CC != ARMCC::AL) |
Chris Lattner | 19c5220 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 1033 | O << ARMCondCodeToString(CC); |
| 1034 | } |
| 1035 | |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 1036 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1037 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1038 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1039 | raw_ostream &O) { |
Johnny Chen | 0dae1cb | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 1040 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 1041 | O << ARMCondCodeToString(CC); |
| 1042 | } |
| 1043 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1044 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1045 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1046 | raw_ostream &O) { |
Daniel Dunbar | a470eac | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 1047 | if (MI->getOperand(OpNum).getReg()) { |
| 1048 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 1049 | "Expect ARM CPSR register!"); |
Chris Lattner | 85ab670 | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 1050 | O << 's'; |
| 1051 | } |
| 1052 | } |
| 1053 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1054 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1055 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1056 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 1057 | O << MI->getOperand(OpNum).getImm(); |
| 1058 | } |
| 1059 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1060 | void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1061 | const MCSubtargetInfo &STI, |
Jim Grosbach | 6966411 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 1062 | raw_ostream &O) { |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1063 | O << "p" << MI->getOperand(OpNum).getImm(); |
| 1064 | } |
| 1065 | |
| 1066 | void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1067 | const MCSubtargetInfo &STI, |
Jim Grosbach | 6966411 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 1068 | raw_ostream &O) { |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1069 | O << "c" << MI->getOperand(OpNum).getImm(); |
| 1070 | } |
| 1071 | |
Jim Grosbach | 4839958 | 2011-10-12 17:34:41 +0000 | [diff] [blame] | 1072 | void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1073 | const MCSubtargetInfo &STI, |
Jim Grosbach | 4839958 | 2011-10-12 17:34:41 +0000 | [diff] [blame] | 1074 | raw_ostream &O) { |
| 1075 | O << "{" << MI->getOperand(OpNum).getImm() << "}"; |
| 1076 | } |
| 1077 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1078 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1079 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Jim Grosbach | 8a5a6a6 | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 1080 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1081 | } |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 1082 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1083 | template <unsigned scale> |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1084 | void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1085 | const MCSubtargetInfo &STI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1086 | raw_ostream &O) { |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1087 | const MCOperand &MO = MI->getOperand(OpNum); |
| 1088 | |
| 1089 | if (MO.isExpr()) { |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 1090 | MO.getExpr()->print(O, &MAI); |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1091 | return; |
| 1092 | } |
| 1093 | |
Mihai Popa | d36cbaa | 2013-07-03 09:21:44 +0000 | [diff] [blame] | 1094 | int32_t OffImm = (int32_t)MO.getImm() << scale; |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1095 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1096 | O << markup("<imm:"); |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1097 | if (OffImm == INT32_MIN) |
| 1098 | O << "#-0"; |
| 1099 | else if (OffImm < 0) |
| 1100 | O << "#-" << -OffImm; |
| 1101 | else |
| 1102 | O << "#" << OffImm; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1103 | O << markup(">"); |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1104 | } |
| 1105 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1106 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1107 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1108 | raw_ostream &O) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1109 | O << markup("<imm:") << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1110 | << markup(">"); |
Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 1111 | } |
| 1112 | |
| 1113 | void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1114 | const MCSubtargetInfo &STI, |
Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 1115 | raw_ostream &O) { |
| 1116 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1117 | O << markup("<imm:") << "#" << formatImm((Imm == 0 ? 32 : Imm)) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1118 | << markup(">"); |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 1119 | } |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1120 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1121 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1122 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1123 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1124 | // (3 - the number of trailing zeros) is the number of then / else. |
| 1125 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1126 | unsigned Firstcond = MI->getOperand(OpNum - 1).getImm(); |
Richard Barton | f435b09 | 2012-04-27 08:42:59 +0000 | [diff] [blame] | 1127 | unsigned CondBit0 = Firstcond & 1; |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 1128 | unsigned NumTZ = countTrailingZeros(Mask); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1129 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 1130 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 1131 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 1132 | if (T) |
| 1133 | O << 't'; |
| 1134 | else |
| 1135 | O << 'e'; |
| 1136 | } |
| 1137 | } |
| 1138 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1139 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1140 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1141 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1142 | const MCOperand &MO1 = MI->getOperand(Op); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1143 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1144 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1145 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1146 | printOperand(MI, Op, STI, O); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1147 | return; |
| 1148 | } |
| 1149 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1150 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1151 | printRegName(O, MO1.getReg()); |
| 1152 | if (unsigned RegNum = MO2.getReg()) { |
| 1153 | O << ", "; |
| 1154 | printRegName(O, RegNum); |
| 1155 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1156 | O << "]" << markup(">"); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1157 | } |
| 1158 | |
| 1159 | void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1160 | unsigned Op, |
| 1161 | const MCSubtargetInfo &STI, |
| 1162 | raw_ostream &O, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1163 | unsigned Scale) { |
| 1164 | const MCOperand &MO1 = MI->getOperand(Op); |
| 1165 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 1166 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1167 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1168 | printOperand(MI, Op, STI, O); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1169 | return; |
| 1170 | } |
| 1171 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1172 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1173 | printRegName(O, MO1.getReg()); |
| 1174 | if (unsigned ImmOffs = MO2.getImm()) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1175 | O << ", " << markup("<imm:") << "#" << formatImm(ImmOffs * Scale) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1176 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1177 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1178 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1179 | } |
| 1180 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1181 | void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI, |
| 1182 | unsigned Op, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1183 | const MCSubtargetInfo &STI, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1184 | raw_ostream &O) { |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1185 | printThumbAddrModeImm5SOperand(MI, Op, STI, O, 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1186 | } |
| 1187 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1188 | void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI, |
| 1189 | unsigned Op, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1190 | const MCSubtargetInfo &STI, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1191 | raw_ostream &O) { |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1192 | printThumbAddrModeImm5SOperand(MI, Op, STI, O, 2); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1193 | } |
| 1194 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1195 | void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI, |
| 1196 | unsigned Op, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1197 | const MCSubtargetInfo &STI, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1198 | raw_ostream &O) { |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1199 | printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1200 | } |
| 1201 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1202 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1203 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1204 | raw_ostream &O) { |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1205 | printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1206 | } |
| 1207 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1208 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 1209 | // register with shift forms. |
| 1210 | // REG 0 0 - e.g. R5 |
| 1211 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1212 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1213 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1214 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1215 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1216 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1217 | |
| 1218 | unsigned Reg = MO1.getReg(); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1219 | printRegName(O, Reg); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1220 | |
| 1221 | // Print the shift opc. |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1222 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
Tim Northover | 2fdbdc5 | 2012-09-22 11:18:19 +0000 | [diff] [blame] | 1223 | printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1224 | ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1225 | } |
| 1226 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 1227 | template <bool AlwaysPrintImm0> |
Jim Grosbach | e6fe1a0 | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 1228 | void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1229 | const MCSubtargetInfo &STI, |
Jim Grosbach | e6fe1a0 | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 1230 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1231 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1232 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1233 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1234 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1235 | printOperand(MI, OpNum, STI, O); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1236 | return; |
| 1237 | } |
| 1238 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1239 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1240 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1241 | |
Jim Grosbach | 9d2d1f0 | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 1242 | int32_t OffImm = (int32_t)MO2.getImm(); |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1243 | bool isSub = OffImm < 0; |
| 1244 | // Special value for #-0. All others are normal. |
| 1245 | if (OffImm == INT32_MIN) |
| 1246 | OffImm = 0; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1247 | if (isSub) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1248 | O << ", " << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">"); |
| 1249 | } else if (AlwaysPrintImm0 || OffImm > 0) { |
| 1250 | O << ", " << markup("<imm:") << "#" << formatImm(OffImm) << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1251 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1252 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1253 | } |
| 1254 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1255 | template <bool AlwaysPrintImm0> |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1256 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1257 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1258 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1259 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1260 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1261 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1262 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1263 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1264 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1265 | |
| 1266 | int32_t OffImm = (int32_t)MO2.getImm(); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1267 | bool isSub = OffImm < 0; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1268 | // Don't print +0. |
Owen Anderson | fe82365 | 2011-09-16 21:08:33 +0000 | [diff] [blame] | 1269 | if (OffImm == INT32_MIN) |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1270 | OffImm = 0; |
| 1271 | if (isSub) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1272 | O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">"); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1273 | } else if (AlwaysPrintImm0 || OffImm > 0) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1274 | O << ", " << markup("<imm:") << "#" << OffImm << markup(">"); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1275 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1276 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1277 | } |
| 1278 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1279 | template <bool AlwaysPrintImm0> |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1280 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1281 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1282 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1283 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1284 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1285 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1286 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1287 | if (!MO1.isReg()) { // For label symbolic references. |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1288 | printOperand(MI, OpNum, STI, O); |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 1289 | return; |
| 1290 | } |
| 1291 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1292 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1293 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1294 | |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1295 | int32_t OffImm = (int32_t)MO2.getImm(); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1296 | bool isSub = OffImm < 0; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1297 | |
| 1298 | assert(((OffImm & 0x3) == 0) && "Not a valid immediate!"); |
| 1299 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1300 | // Don't print +0. |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1301 | if (OffImm == INT32_MIN) |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1302 | OffImm = 0; |
| 1303 | if (isSub) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1304 | O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">"); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1305 | } else if (AlwaysPrintImm0 || OffImm > 0) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1306 | O << ", " << markup("<imm:") << "#" << OffImm << markup(">"); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1307 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1308 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1309 | } |
| 1310 | |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1311 | void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand( |
| 1312 | const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI, |
| 1313 | raw_ostream &O) { |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1314 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1315 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1316 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1317 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1318 | printRegName(O, MO1.getReg()); |
| 1319 | if (MO2.getImm()) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1320 | O << ", " << markup("<imm:") << "#" << formatImm(MO2.getImm() * 4) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1321 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1322 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1323 | O << "]" << markup(">"); |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1324 | } |
| 1325 | |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1326 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand( |
| 1327 | const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI, |
| 1328 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1329 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1330 | int32_t OffImm = (int32_t)MO1.getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1331 | O << ", " << markup("<imm:"); |
Amaury de la Vieuville | 231ca2b | 2013-06-13 16:40:51 +0000 | [diff] [blame] | 1332 | if (OffImm == INT32_MIN) |
| 1333 | O << "#-0"; |
| 1334 | else if (OffImm < 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1335 | O << "#-" << -OffImm; |
Owen Anderson | 737beaf | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1336 | else |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1337 | O << "#" << OffImm; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1338 | O << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1339 | } |
| 1340 | |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1341 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand( |
| 1342 | const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI, |
| 1343 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1344 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1345 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 1346 | |
| 1347 | assert(((OffImm & 0x3) == 0) && "Not a valid immediate!"); |
| 1348 | |
Amaury de la Vieuville | a6f5542 | 2013-06-26 13:39:07 +0000 | [diff] [blame] | 1349 | O << ", " << markup("<imm:"); |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1350 | if (OffImm == INT32_MIN) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1351 | O << "#-0"; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1352 | else if (OffImm < 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1353 | O << "#-" << -OffImm; |
Amaury de la Vieuville | a6f5542 | 2013-06-26 13:39:07 +0000 | [diff] [blame] | 1354 | else |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1355 | O << "#" << OffImm; |
Amaury de la Vieuville | a6f5542 | 2013-06-26 13:39:07 +0000 | [diff] [blame] | 1356 | O << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1357 | } |
| 1358 | |
| 1359 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1360 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1361 | const MCSubtargetInfo &STI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1362 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1363 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1364 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
| 1365 | const MCOperand &MO3 = MI->getOperand(OpNum + 2); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1366 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1367 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1368 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1369 | |
| 1370 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1371 | O << ", "; |
| 1372 | printRegName(O, MO2.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1373 | |
| 1374 | unsigned ShAmt = MO3.getImm(); |
| 1375 | if (ShAmt) { |
| 1376 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1377 | O << ", lsl " << markup("<imm:") << "#" << ShAmt << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1378 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1379 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1380 | } |
| 1381 | |
Jim Grosbach | efc761a | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1382 | void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1383 | const MCSubtargetInfo &STI, |
Jim Grosbach | efc761a | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1384 | raw_ostream &O) { |
Bill Wendling | 5a13d4f | 2011-01-26 20:57:43 +0000 | [diff] [blame] | 1385 | const MCOperand &MO = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1386 | O << markup("<imm:") << '#' << ARM_AM::getFPImmFloat(MO.getImm()) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1387 | << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1388 | } |
| 1389 | |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1390 | void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1391 | const MCSubtargetInfo &STI, |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1392 | raw_ostream &O) { |
Bob Wilson | c1c6f47 | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 1393 | unsigned EncodedImm = MI->getOperand(OpNum).getImm(); |
| 1394 | unsigned EltBits; |
| 1395 | uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1396 | O << markup("<imm:") << "#0x"; |
Benjamin Kramer | 69d57cf | 2011-11-07 21:00:59 +0000 | [diff] [blame] | 1397 | O.write_hex(Val); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1398 | O << markup(">"); |
Johnny Chen | b90b6f1 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 1399 | } |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1400 | |
Jim Grosbach | 475c6db | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 1401 | void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1402 | const MCSubtargetInfo &STI, |
Jim Grosbach | 475c6db | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 1403 | raw_ostream &O) { |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1404 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1405 | O << markup("<imm:") << "#" << formatImm(Imm + 1) << markup(">"); |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1406 | } |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1407 | |
| 1408 | void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1409 | const MCSubtargetInfo &STI, |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1410 | raw_ostream &O) { |
| 1411 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 1412 | if (Imm == 0) |
| 1413 | return; |
Benjamin Kramer | a44b37e | 2015-04-25 17:25:13 +0000 | [diff] [blame] | 1414 | assert(Imm <= 3 && "illegal ror immediate!"); |
| 1415 | O << ", ror " << markup("<imm:") << "#" << 8 * Imm << markup(">"); |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1416 | } |
Jim Grosbach | d0637bf | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1417 | |
Asiri Rathnayake | a0199b9 | 2014-12-02 10:53:20 +0000 | [diff] [blame] | 1418 | void ARMInstPrinter::printModImmOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1419 | const MCSubtargetInfo &STI, |
Asiri Rathnayake | a0199b9 | 2014-12-02 10:53:20 +0000 | [diff] [blame] | 1420 | raw_ostream &O) { |
| 1421 | MCOperand Op = MI->getOperand(OpNum); |
| 1422 | |
| 1423 | // Support for fixups (MCFixup) |
| 1424 | if (Op.isExpr()) |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1425 | return printOperand(MI, OpNum, STI, O); |
Asiri Rathnayake | a0199b9 | 2014-12-02 10:53:20 +0000 | [diff] [blame] | 1426 | |
| 1427 | unsigned Bits = Op.getImm() & 0xFF; |
| 1428 | unsigned Rot = (Op.getImm() & 0xF00) >> 7; |
| 1429 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1430 | bool PrintUnsigned = false; |
| 1431 | switch (MI->getOpcode()) { |
Asiri Rathnayake | a0199b9 | 2014-12-02 10:53:20 +0000 | [diff] [blame] | 1432 | case ARM::MOVi: |
| 1433 | // Movs to PC should be treated unsigned |
| 1434 | PrintUnsigned = (MI->getOperand(OpNum - 1).getReg() == ARM::PC); |
| 1435 | break; |
| 1436 | case ARM::MSRi: |
| 1437 | // Movs to special registers should be treated unsigned |
| 1438 | PrintUnsigned = true; |
| 1439 | break; |
| 1440 | } |
| 1441 | |
| 1442 | int32_t Rotated = ARM_AM::rotr32(Bits, Rot); |
| 1443 | if (ARM_AM::getSOImmVal(Rotated) == Op.getImm()) { |
| 1444 | // #rot has the least possible value |
| 1445 | O << "#" << markup("<imm:"); |
| 1446 | if (PrintUnsigned) |
| 1447 | O << static_cast<uint32_t>(Rotated); |
| 1448 | else |
| 1449 | O << Rotated; |
| 1450 | O << markup(">"); |
| 1451 | return; |
| 1452 | } |
| 1453 | |
| 1454 | // Explicit #bits, #rot implied |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1455 | O << "#" << markup("<imm:") << Bits << markup(">") << ", #" << markup("<imm:") |
| 1456 | << Rot << markup(">"); |
Asiri Rathnayake | a0199b9 | 2014-12-02 10:53:20 +0000 | [diff] [blame] | 1457 | } |
| 1458 | |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1459 | void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1460 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1461 | O << markup("<imm:") << "#" << 16 - MI->getOperand(OpNum).getImm() |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1462 | << markup(">"); |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1463 | } |
| 1464 | |
| 1465 | void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1466 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1467 | O << markup("<imm:") << "#" << 32 - MI->getOperand(OpNum).getImm() |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1468 | << markup(">"); |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1469 | } |
| 1470 | |
Jim Grosbach | d0637bf | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1471 | void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1472 | const MCSubtargetInfo &STI, |
Jim Grosbach | d0637bf | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1473 | raw_ostream &O) { |
| 1474 | O << "[" << MI->getOperand(OpNum).getImm() << "]"; |
| 1475 | } |
Jim Grosbach | ad47cfc | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 1476 | |
| 1477 | void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1478 | const MCSubtargetInfo &STI, |
Jim Grosbach | ad47cfc | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 1479 | raw_ostream &O) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1480 | O << "{"; |
| 1481 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1482 | O << "}"; |
Jim Grosbach | ad47cfc | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 1483 | } |
Jim Grosbach | 2f2e3c4 | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 1484 | |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1485 | void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1486 | const MCSubtargetInfo &STI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1487 | raw_ostream &O) { |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1488 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1489 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1490 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1491 | O << "{"; |
| 1492 | printRegName(O, Reg0); |
| 1493 | O << ", "; |
| 1494 | printRegName(O, Reg1); |
| 1495 | O << "}"; |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1496 | } |
| 1497 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1498 | void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1499 | const MCSubtargetInfo &STI, |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1500 | raw_ostream &O) { |
Jim Grosbach | e5307f9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 1501 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1502 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1503 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1504 | O << "{"; |
| 1505 | printRegName(O, Reg0); |
| 1506 | O << ", "; |
| 1507 | printRegName(O, Reg1); |
| 1508 | O << "}"; |
Jim Grosbach | e5307f9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 1509 | } |
| 1510 | |
Jim Grosbach | c4360fe | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1511 | void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1512 | const MCSubtargetInfo &STI, |
Jim Grosbach | c4360fe | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1513 | raw_ostream &O) { |
| 1514 | // Normally, it's not safe to use register enum values directly with |
| 1515 | // addition to get the next register, but for VFP registers, the |
| 1516 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1517 | O << "{"; |
| 1518 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1519 | O << ", "; |
| 1520 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1521 | O << ", "; |
| 1522 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1523 | O << "}"; |
Jim Grosbach | c4360fe | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1524 | } |
Jim Grosbach | 846bcff | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1525 | |
| 1526 | void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1527 | const MCSubtargetInfo &STI, |
Jim Grosbach | 846bcff | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1528 | raw_ostream &O) { |
| 1529 | // Normally, it's not safe to use register enum values directly with |
| 1530 | // addition to get the next register, but for VFP registers, the |
| 1531 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1532 | O << "{"; |
| 1533 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1534 | O << ", "; |
| 1535 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1536 | O << ", "; |
| 1537 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1538 | O << ", "; |
| 1539 | printRegName(O, MI->getOperand(OpNum).getReg() + 3); |
| 1540 | O << "}"; |
Jim Grosbach | 846bcff | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1541 | } |
Jim Grosbach | cd6f5e7 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1542 | |
| 1543 | void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI, |
| 1544 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1545 | const MCSubtargetInfo &STI, |
Jim Grosbach | cd6f5e7 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1546 | raw_ostream &O) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1547 | O << "{"; |
| 1548 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1549 | O << "[]}"; |
Jim Grosbach | cd6f5e7 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1550 | } |
| 1551 | |
Jim Grosbach | 3ecf976 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1552 | void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI, |
| 1553 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1554 | const MCSubtargetInfo &STI, |
Jim Grosbach | 3ecf976 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1555 | raw_ostream &O) { |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1556 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1557 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1558 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1559 | O << "{"; |
| 1560 | printRegName(O, Reg0); |
| 1561 | O << "[], "; |
| 1562 | printRegName(O, Reg1); |
| 1563 | O << "[]}"; |
Jim Grosbach | 3ecf976 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1564 | } |
Jim Grosbach | 8d24618 | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 1565 | |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1566 | void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI, |
| 1567 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1568 | const MCSubtargetInfo &STI, |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1569 | raw_ostream &O) { |
| 1570 | // Normally, it's not safe to use register enum values directly with |
| 1571 | // addition to get the next register, but for VFP registers, the |
| 1572 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1573 | O << "{"; |
| 1574 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1575 | O << "[], "; |
| 1576 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1577 | O << "[], "; |
| 1578 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1579 | O << "[]}"; |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1580 | } |
| 1581 | |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1582 | void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1583 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1584 | const MCSubtargetInfo &STI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1585 | raw_ostream &O) { |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1586 | // Normally, it's not safe to use register enum values directly with |
| 1587 | // addition to get the next register, but for VFP registers, the |
| 1588 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1589 | O << "{"; |
| 1590 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1591 | O << "[], "; |
| 1592 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1593 | O << "[], "; |
| 1594 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1595 | O << "[], "; |
| 1596 | printRegName(O, MI->getOperand(OpNum).getReg() + 3); |
| 1597 | O << "[]}"; |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1598 | } |
| 1599 | |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1600 | void ARMInstPrinter::printVectorListTwoSpacedAllLanes( |
| 1601 | const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI, |
| 1602 | raw_ostream &O) { |
Jim Grosbach | ed428bc | 2012-03-06 23:10:38 +0000 | [diff] [blame] | 1603 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1604 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1605 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1606 | O << "{"; |
| 1607 | printRegName(O, Reg0); |
| 1608 | O << "[], "; |
| 1609 | printRegName(O, Reg1); |
| 1610 | O << "[]}"; |
Jim Grosbach | c5af54e | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 1611 | } |
| 1612 | |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1613 | void ARMInstPrinter::printVectorListThreeSpacedAllLanes( |
| 1614 | const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI, |
| 1615 | raw_ostream &O) { |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1616 | // Normally, it's not safe to use register enum values directly with |
| 1617 | // addition to get the next register, but for VFP registers, the |
| 1618 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1619 | O << "{"; |
| 1620 | printRegName(O, MI->getOperand(OpNum).getReg()); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1621 | O << "[], "; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1622 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1623 | O << "[], "; |
| 1624 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1625 | O << "[]}"; |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1626 | } |
| 1627 | |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1628 | void ARMInstPrinter::printVectorListFourSpacedAllLanes( |
| 1629 | const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI, |
| 1630 | raw_ostream &O) { |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1631 | // Normally, it's not safe to use register enum values directly with |
| 1632 | // addition to get the next register, but for VFP registers, the |
| 1633 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1634 | O << "{"; |
| 1635 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1636 | O << "[], "; |
| 1637 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1638 | O << "[], "; |
| 1639 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1640 | O << "[], "; |
| 1641 | printRegName(O, MI->getOperand(OpNum).getReg() + 6); |
| 1642 | O << "[]}"; |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1643 | } |
| 1644 | |
Jim Grosbach | ac2af3f | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 1645 | void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI, |
| 1646 | unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1647 | const MCSubtargetInfo &STI, |
Jim Grosbach | ac2af3f | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 1648 | raw_ostream &O) { |
| 1649 | // Normally, it's not safe to use register enum values directly with |
| 1650 | // addition to get the next register, but for VFP registers, the |
| 1651 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1652 | O << "{"; |
| 1653 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1654 | O << ", "; |
| 1655 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1656 | O << ", "; |
| 1657 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1658 | O << "}"; |
Jim Grosbach | ac2af3f | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 1659 | } |
Jim Grosbach | ed561fc | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1660 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1661 | void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | ee97475 | 2015-03-27 23:41:42 +0000 | [diff] [blame] | 1662 | const MCSubtargetInfo &STI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame] | 1663 | raw_ostream &O) { |
Jim Grosbach | ed561fc | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1664 | // Normally, it's not safe to use register enum values directly with |
| 1665 | // addition to get the next register, but for VFP registers, the |
| 1666 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1667 | O << "{"; |
| 1668 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1669 | O << ", "; |
| 1670 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1671 | O << ", "; |
| 1672 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1673 | O << ", "; |
| 1674 | printRegName(O, MI->getOperand(OpNum).getReg() + 6); |
| 1675 | O << "}"; |
Jim Grosbach | ed561fc | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1676 | } |