blob: 57b91366a0858e6021699b4d60133489c0cf039d [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattnera2907782009-10-19 19:56:26 +000014#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000017#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000018#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000020#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000021#include "llvm/MC/MCRegisterInfo.h"
Craig Topperdaf2e3f2015-12-25 22:10:01 +000022#include "llvm/MC/MCSubtargetInfo.h"
Eugene Zelenko07dc38f2017-02-03 21:48:12 +000023#include "llvm/MC/SubtargetFeature.h"
24#include "llvm/Support/Casting.h"
25#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/MathExtras.h"
Chris Lattner889a6212009-10-19 21:53:00 +000027#include "llvm/Support/raw_ostream.h"
Eugene Zelenko07dc38f2017-02-03 21:48:12 +000028#include <algorithm>
29#include <cassert>
30#include <cstdint>
31
Chris Lattnera2907782009-10-19 19:56:26 +000032using namespace llvm;
33
Chandler Carruth84e68b22014-04-22 02:41:26 +000034#define DEBUG_TYPE "asm-printer"
35
Sjoerd Meijer9da258d2016-06-03 13:19:43 +000036#define PRINT_ALIAS_INSTR
Chris Lattnera2907782009-10-19 19:56:26 +000037#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000038
Owen Andersone33c95d2011-08-11 18:41:59 +000039/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
40///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000041/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000042static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000043 // lsr #32 and asr #32 exist, but should be encoded as a 0.
44 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
45
Owen Andersone33c95d2011-08-11 18:41:59 +000046 if (imm == 0)
47 return 32;
48 return imm;
49}
50
Tim Northover0c97e762012-09-22 11:18:12 +000051/// Prints the shift value with an immediate value.
52static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Akira Hatanakacfa1f612015-03-27 23:24:22 +000053 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000054 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
55 return;
56 O << ", ";
57
Akira Hatanakacfa1f612015-03-27 23:24:22 +000058 assert(!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
Tim Northover0c97e762012-09-22 11:18:12 +000059 O << getShiftOpcStr(ShOpc);
60
Kevin Enderbydccdac62012-10-23 22:52:52 +000061 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000062 O << " ";
63 if (UseMarkup)
64 O << "<imm:";
65 O << "#" << translateShiftImm(ShImm);
66 if (UseMarkup)
67 O << ">";
68 }
Tim Northover0c97e762012-09-22 11:18:12 +000069}
James Molloy4c493e82011-09-07 17:24:38 +000070
Akira Hatanakacfa1f612015-03-27 23:24:22 +000071ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, const MCInstrInfo &MII,
Eric Christopher7099d512015-03-30 21:52:28 +000072 const MCRegisterInfo &MRI)
Akira Hatanakaee974752015-03-27 23:41:42 +000073 : MCInstPrinter(MAI, MII, MRI) {}
James Molloy4c493e82011-09-07 17:24:38 +000074
Rafael Espindolad6860522011-06-02 02:34:55 +000075void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Akira Hatanakacfa1f612015-03-27 23:24:22 +000076 OS << markup("<reg:") << getRegisterName(RegNo) << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000077}
Chris Lattnerf20f7982010-10-28 21:37:33 +000078
Owen Andersona0c3b972011-09-15 23:38:46 +000079void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
Akira Hatanakab46d0232015-03-27 20:36:02 +000080 StringRef Annot, const MCSubtargetInfo &STI) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000081 unsigned Opcode = MI->getOpcode();
82
Akira Hatanakacfa1f612015-03-27 23:24:22 +000083 switch (Opcode) {
Johnny Chen8f3004c2010-03-17 17:52:21 +000084 // Check for MOVs and print canonical forms, instead.
Richard Bartona661b442013-10-18 14:41:50 +000085 case ARM::MOVsr: {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +000086 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +000087 const MCOperand &Dst = MI->getOperand(0);
88 const MCOperand &MO1 = MI->getOperand(1);
89 const MCOperand &MO2 = MI->getOperand(2);
90 const MCOperand &MO3 = MI->getOperand(3);
91
92 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Akira Hatanakaee974752015-03-27 23:41:42 +000093 printSBitModifierOperand(MI, 6, STI, O);
94 printPredicateOperand(MI, 4, STI, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +000095
Kevin Enderby62183c42012-10-22 22:31:46 +000096 O << '\t';
97 printRegName(O, Dst.getReg());
98 O << ", ";
99 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000100
Kevin Enderby62183c42012-10-22 22:31:46 +0000101 O << ", ";
102 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000103 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000104 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000105 return;
106 }
107
Richard Bartona661b442013-10-18 14:41:50 +0000108 case ARM::MOVsi: {
Owen Anderson04912702011-07-21 23:38:37 +0000109 // FIXME: Thumb variants?
110 const MCOperand &Dst = MI->getOperand(0);
111 const MCOperand &MO1 = MI->getOperand(1);
112 const MCOperand &MO2 = MI->getOperand(2);
113
114 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
Akira Hatanakaee974752015-03-27 23:41:42 +0000115 printSBitModifierOperand(MI, 5, STI, O);
116 printPredicateOperand(MI, 3, STI, O);
Owen Anderson04912702011-07-21 23:38:37 +0000117
Kevin Enderby62183c42012-10-22 22:31:46 +0000118 O << '\t';
119 printRegName(O, Dst.getReg());
120 O << ", ";
121 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000122
Owen Andersond1814792011-09-15 18:36:29 +0000123 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000124 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000125 return;
Owen Andersond1814792011-09-15 18:36:29 +0000126 }
Owen Anderson04912702011-07-21 23:38:37 +0000127
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000128 O << ", " << markup("<imm:") << "#"
129 << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())) << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000130 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000131 return;
132 }
133
Johnny Chen8f3004c2010-03-17 17:52:21 +0000134 // A8.6.123 PUSH
Richard Bartona661b442013-10-18 14:41:50 +0000135 case ARM::STMDB_UPD:
136 case ARM::t2STMDB_UPD:
137 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
138 // Should only print PUSH if there are at least two registers in the list.
139 O << '\t' << "push";
Akira Hatanakaee974752015-03-27 23:41:42 +0000140 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000141 if (Opcode == ARM::t2STMDB_UPD)
142 O << ".w";
143 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000144 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000145 printAnnotation(O, Annot);
146 return;
147 } else
148 break;
149
150 case ARM::STR_PRE_IMM:
151 if (MI->getOperand(2).getReg() == ARM::SP &&
152 MI->getOperand(3).getImm() == -4) {
153 O << '\t' << "push";
Akira Hatanakaee974752015-03-27 23:41:42 +0000154 printPredicateOperand(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000155 O << "\t{";
156 printRegName(O, MI->getOperand(1).getReg());
157 O << "}";
158 printAnnotation(O, Annot);
159 return;
160 } else
161 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000162
163 // A8.6.122 POP
Richard Bartona661b442013-10-18 14:41:50 +0000164 case ARM::LDMIA_UPD:
165 case ARM::t2LDMIA_UPD:
166 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
167 // Should only print POP if there are at least two registers in the list.
168 O << '\t' << "pop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000169 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000170 if (Opcode == ARM::t2LDMIA_UPD)
171 O << ".w";
172 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000173 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000174 printAnnotation(O, Annot);
175 return;
176 } else
177 break;
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000178
Richard Bartona661b442013-10-18 14:41:50 +0000179 case ARM::LDR_POST_IMM:
180 if (MI->getOperand(2).getReg() == ARM::SP &&
181 MI->getOperand(4).getImm() == 4) {
182 O << '\t' << "pop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000183 printPredicateOperand(MI, 5, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000184 O << "\t{";
185 printRegName(O, MI->getOperand(0).getReg());
186 O << "}";
187 printAnnotation(O, Annot);
188 return;
189 } else
190 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000191
192 // A8.6.355 VPUSH
Richard Bartona661b442013-10-18 14:41:50 +0000193 case ARM::VSTMSDB_UPD:
194 case ARM::VSTMDDB_UPD:
195 if (MI->getOperand(0).getReg() == ARM::SP) {
196 O << '\t' << "vpush";
Akira Hatanakaee974752015-03-27 23:41:42 +0000197 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000198 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000199 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000200 printAnnotation(O, Annot);
201 return;
202 } else
203 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000204
205 // A8.6.354 VPOP
Richard Bartona661b442013-10-18 14:41:50 +0000206 case ARM::VLDMSIA_UPD:
207 case ARM::VLDMDIA_UPD:
208 if (MI->getOperand(0).getReg() == ARM::SP) {
209 O << '\t' << "vpop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000210 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000211 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000212 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000213 printAnnotation(O, Annot);
214 return;
215 } else
216 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000217
Richard Bartona661b442013-10-18 14:41:50 +0000218 case ARM::tLDMIA: {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000219 bool Writeback = true;
220 unsigned BaseReg = MI->getOperand(0).getReg();
221 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
222 if (MI->getOperand(i).getReg() == BaseReg)
223 Writeback = false;
224 }
225
Jim Grosbache364ad52011-08-23 17:41:15 +0000226 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000227
Akira Hatanakaee974752015-03-27 23:41:42 +0000228 printPredicateOperand(MI, 1, STI, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000229 O << '\t';
230 printRegName(O, BaseReg);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000231 if (Writeback)
232 O << "!";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000233 O << ", ";
Akira Hatanakaee974752015-03-27 23:41:42 +0000234 printRegisterList(MI, 3, STI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000235 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000236 return;
237 }
238
Weiming Zhao8f56f882012-11-16 21:55:34 +0000239 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
240 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
241 // a single GPRPair reg operand is used in the .td file to replace the two
242 // GPRs. However, when decoding them, the two GRPs cannot be automatically
243 // expressed as a GPRPair, so we have to manually merge them.
244 // FIXME: We would really like to be able to tablegen'erate this.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000245 case ARM::LDREXD:
246 case ARM::STREXD:
247 case ARM::LDAEXD:
248 case ARM::STLEXD: {
249 const MCRegisterClass &MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000250 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000251 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
252 if (MRC.contains(Reg)) {
253 MCInst NewMI;
254 MCOperand NewReg;
255 NewMI.setOpcode(Opcode);
256
257 if (isStore)
258 NewMI.addOperand(MI->getOperand(0));
Jim Grosbache9119e42015-05-13 18:37:00 +0000259 NewReg = MCOperand::createReg(MRI.getMatchingSuperReg(
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000260 Reg, ARM::gsub_0, &MRI.getRegClass(ARM::GPRPairRegClassID)));
Weiming Zhao8f56f882012-11-16 21:55:34 +0000261 NewMI.addOperand(NewReg);
262
263 // Copy the rest operands into NewMI.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000264 for (unsigned i = isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
Weiming Zhao8f56f882012-11-16 21:55:34 +0000265 NewMI.addOperand(MI->getOperand(i));
Akira Hatanakaee974752015-03-27 23:41:42 +0000266 printInstruction(&NewMI, STI, O);
Weiming Zhao8f56f882012-11-16 21:55:34 +0000267 return;
268 }
Charlie Turner4d88ae22014-12-01 08:33:28 +0000269 break;
270 }
Weiming Zhao8f56f882012-11-16 21:55:34 +0000271 }
272
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000273 if (!printAliasInstr(MI, STI, O))
274 printInstruction(MI, STI, O);
275
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000276 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000277}
Chris Lattnera2907782009-10-19 19:56:26 +0000278
Chris Lattner93e3ef62009-10-19 20:59:55 +0000279void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Akira Hatanakaee974752015-03-27 23:41:42 +0000280 const MCSubtargetInfo &STI, raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000281 const MCOperand &Op = MI->getOperand(OpNo);
282 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000283 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000284 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000285 } else if (Op.isImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000286 O << markup("<imm:") << '#' << formatImm(Op.getImm()) << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000287 } else {
288 assert(Op.isExpr() && "unknown operand kind in printOperand");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000289 const MCExpr *Expr = Op.getExpr();
290 switch (Expr->getKind()) {
291 case MCExpr::Binary:
Matt Arsenault8b643552015-06-09 00:31:39 +0000292 O << '#';
293 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000294 break;
295 case MCExpr::Constant: {
296 // If a symbolic branch target was added as a constant expression then
297 // print that address in hex. And only print 32 unsigned bits for the
298 // address.
299 const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr);
300 int64_t TargetAddress;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000301 if (!Constant->evaluateAsAbsolute(TargetAddress)) {
Matt Arsenault8b643552015-06-09 00:31:39 +0000302 O << '#';
303 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000304 } else {
305 O << "0x";
306 O.write_hex(static_cast<uint32_t>(TargetAddress));
307 }
308 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000309 }
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000310 default:
311 // FIXME: Should we always treat this as if it is a constant literal and
312 // prefix it with '#'?
Matt Arsenault8b643552015-06-09 00:31:39 +0000313 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000314 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000315 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000316 }
317}
Chris Lattner89d47202009-10-19 21:21:39 +0000318
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000319void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000320 const MCSubtargetInfo &STI,
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000321 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000322 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000323 if (MO1.isExpr()) {
Matt Arsenault8b643552015-06-09 00:31:39 +0000324 MO1.getExpr()->print(O, &MAI);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000325 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000326 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000327
328 O << markup("<mem:") << "[pc, ";
329
330 int32_t OffImm = (int32_t)MO1.getImm();
331 bool isSub = OffImm < 0;
332
333 // Special value for #-0. All others are normal.
334 if (OffImm == INT32_MIN)
335 OffImm = 0;
336 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000337 O << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000338 } else {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000339 O << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000340 }
341 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000342}
343
Chris Lattner2f69ed82009-10-20 00:40:56 +0000344// so_reg is a 4-operand unit corresponding to register forms of the A5.1
345// "Addressing Mode 1 - Data-processing operands" forms. This includes:
346// REG 0 0 - e.g. R5
347// REG REG 0,SH_OPC - e.g. R5, ROR R3
348// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000349void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000350 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000351 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000352 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000353 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
354 const MCOperand &MO3 = MI->getOperand(OpNum + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000355
Kevin Enderby62183c42012-10-22 22:31:46 +0000356 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000357
Chris Lattner2f69ed82009-10-20 00:40:56 +0000358 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000359 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
360 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000361 if (ShOpc == ARM_AM::rrx)
362 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000363
Kevin Enderby62183c42012-10-22 22:31:46 +0000364 O << ' ';
365 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000366 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000367}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000368
Owen Anderson04912702011-07-21 23:38:37 +0000369void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000370 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000371 raw_ostream &O) {
Owen Anderson04912702011-07-21 23:38:37 +0000372 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000373 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Owen Anderson04912702011-07-21 23:38:37 +0000374
Kevin Enderby62183c42012-10-22 22:31:46 +0000375 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000376
377 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000378 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000379 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000380}
381
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000382//===--------------------------------------------------------------------===//
383// Addressing Mode #2
384//===--------------------------------------------------------------------===//
385
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000386void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000387 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000388 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000389 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000390 const MCOperand &MO2 = MI->getOperand(Op + 1);
391 const MCOperand &MO3 = MI->getOperand(Op + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000392
Kevin Enderbydccdac62012-10-23 22:52:52 +0000393 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000394 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000395
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000396 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000397 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000398 O << ", " << markup("<imm:") << "#"
Kevin Enderbydccdac62012-10-23 22:52:52 +0000399 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000400 << ARM_AM::getAM2Offset(MO3.getImm()) << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000401 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000402 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000403 return;
404 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000405
Kevin Enderby62183c42012-10-22 22:31:46 +0000406 O << ", ";
407 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
408 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000409
Tim Northover0c97e762012-09-22 11:18:12 +0000410 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000411 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000412 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000413}
Chris Lattneref2979b2009-10-19 22:09:23 +0000414
Jim Grosbach05541f42011-09-19 22:21:13 +0000415void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000416 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000417 raw_ostream &O) {
Jim Grosbach05541f42011-09-19 22:21:13 +0000418 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000419 const MCOperand &MO2 = MI->getOperand(Op + 1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000420 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000421 printRegName(O, MO1.getReg());
422 O << ", ";
423 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000424 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000425}
426
427void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000428 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000429 raw_ostream &O) {
Jim Grosbach05541f42011-09-19 22:21:13 +0000430 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000431 const MCOperand &MO2 = MI->getOperand(Op + 1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000432 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000433 printRegName(O, MO1.getReg());
434 O << ", ";
435 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000436 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000437}
438
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000439void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000440 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000441 raw_ostream &O) {
442 const MCOperand &MO1 = MI->getOperand(Op);
443
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000444 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +0000445 printOperand(MI, Op, STI, O);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000446 return;
447 }
448
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000449#ifndef NDEBUG
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000450 const MCOperand &MO3 = MI->getOperand(Op + 2);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000451 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000452 assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000453#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000454
Akira Hatanakaee974752015-03-27 23:41:42 +0000455 printAM2PreOrOffsetIndexOp(MI, Op, STI, O);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000456}
457
Chris Lattner60d51312009-10-20 06:15:28 +0000458void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000459 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000460 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000461 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000462 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000463 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000464
Chris Lattner60d51312009-10-20 06:15:28 +0000465 if (!MO1.getReg()) {
466 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000467 O << markup("<imm:") << '#'
468 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000469 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000470 return;
471 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000472
Kevin Enderby62183c42012-10-22 22:31:46 +0000473 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
474 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000475
Tim Northover0c97e762012-09-22 11:18:12 +0000476 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000477 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000478}
479
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000480//===--------------------------------------------------------------------===//
481// Addressing Mode #3
482//===--------------------------------------------------------------------===//
483
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000484void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000485 raw_ostream &O,
486 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000487 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000488 const MCOperand &MO2 = MI->getOperand(Op + 1);
489 const MCOperand &MO3 = MI->getOperand(Op + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000490
Kevin Enderbydccdac62012-10-23 22:52:52 +0000491 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000492 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000493
Chris Lattner60d51312009-10-20 06:15:28 +0000494 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000495 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000496 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000497 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000498 return;
499 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000500
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000501 // If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000502 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
503 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000504
Quentin Colombetc3132202013-04-12 18:47:25 +0000505 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000506 O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(op) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000507 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000508 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000509 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000510}
511
Quentin Colombetc3132202013-04-12 18:47:25 +0000512template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000513void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000514 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000515 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000516 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000517 if (!MO1.isReg()) { // For label symbolic references.
Akira Hatanakaee974752015-03-27 23:41:42 +0000518 printOperand(MI, Op, STI, O);
Jim Grosbach8648c102011-12-19 23:06:24 +0000519 return;
520 }
521
NAKAMURA Takumic62436c2014-10-06 23:48:04 +0000522 assert(ARM_AM::getAM3IdxMode(MI->getOperand(Op + 2).getImm()) !=
523 ARMII::IndexModePost &&
Tim Northoverea964f52014-10-06 17:26:36 +0000524 "unexpected idxmode");
Quentin Colombetc3132202013-04-12 18:47:25 +0000525 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000526}
527
Chris Lattner60d51312009-10-20 06:15:28 +0000528void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000529 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000530 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000531 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000532 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000533 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000534
Chris Lattner60d51312009-10-20 06:15:28 +0000535 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000536 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
537 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000538 return;
539 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000540
Chris Lattner60d51312009-10-20 06:15:28 +0000541 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000542 O << markup("<imm:") << '#'
543 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000544 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000545}
546
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000547void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000548 const MCSubtargetInfo &STI,
Jim Grosbachd3595712011-08-03 23:50:40 +0000549 raw_ostream &O) {
550 const MCOperand &MO = MI->getOperand(OpNum);
551 unsigned Imm = MO.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000552 O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000553 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000554}
555
Jim Grosbachbafce842011-08-05 15:48:21 +0000556void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000557 const MCSubtargetInfo &STI,
Jim Grosbachbafce842011-08-05 15:48:21 +0000558 raw_ostream &O) {
559 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000560 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbachbafce842011-08-05 15:48:21 +0000561
Kevin Enderby62183c42012-10-22 22:31:46 +0000562 O << (MO2.getImm() ? "" : "-");
563 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000564}
565
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000566void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000567 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000568 raw_ostream &O) {
Owen Andersonce519032011-08-04 18:24:14 +0000569 const MCOperand &MO = MI->getOperand(OpNum);
570 unsigned Imm = MO.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000571 O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000572 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000573}
574
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000575void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000576 const MCSubtargetInfo &STI,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000577 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000578 ARM_AM::AMSubMode Mode =
579 ARM_AM::getAM4SubMode(MI->getOperand(OpNum).getImm());
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000580 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000581}
582
Quentin Colombetc3132202013-04-12 18:47:25 +0000583template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000584void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000585 const MCSubtargetInfo &STI,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000586 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000587 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000588 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000589
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000590 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +0000591 printOperand(MI, OpNum, STI, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000592 return;
593 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000594
Kevin Enderbydccdac62012-10-23 22:52:52 +0000595 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000596 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000597
Owen Anderson967674d2011-08-29 19:36:44 +0000598 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
Andrew Kaylor51fcf0f2015-03-25 21:33:24 +0000599 ARM_AM::AddrOpc Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000600 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000601 O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(Op)
602 << ImmOffs * 4 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000603 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000604 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000605}
606
Oliver Stannard65b85382016-01-25 10:26:26 +0000607template <bool AlwaysPrintImm0>
608void ARMInstPrinter::printAddrMode5FP16Operand(const MCInst *MI, unsigned OpNum,
609 const MCSubtargetInfo &STI,
610 raw_ostream &O) {
611 const MCOperand &MO1 = MI->getOperand(OpNum);
612 const MCOperand &MO2 = MI->getOperand(OpNum+1);
613
614 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
615 printOperand(MI, OpNum, STI, O);
616 return;
617 }
618
619 O << markup("<mem:") << "[";
620 printRegName(O, MO1.getReg());
621
622 unsigned ImmOffs = ARM_AM::getAM5FP16Offset(MO2.getImm());
623 unsigned Op = ARM_AM::getAM5FP16Op(MO2.getImm());
624 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
625 O << ", "
626 << markup("<imm:")
627 << "#"
628 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5FP16Op(MO2.getImm()))
629 << ImmOffs * 2
630 << markup(">");
631 }
632 O << "]" << markup(">");
633}
634
Chris Lattner76c564b2010-04-04 04:47:45 +0000635void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000636 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000637 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000638 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000639 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000640
Kevin Enderbydccdac62012-10-23 22:52:52 +0000641 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000642 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000643 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000644 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000645 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000646 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000647}
648
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000649void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000650 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000651 raw_ostream &O) {
652 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000653 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000654 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000655 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000656}
657
Bob Wilsonae08a732010-03-20 22:13:40 +0000658void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000659 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000660 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000661 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000662 const MCOperand &MO = MI->getOperand(OpNum);
663 if (MO.getReg() == 0)
664 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000665 else {
666 O << ", ";
667 printRegName(O, MO.getReg());
668 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000669}
670
Bob Wilsonadd513112010-08-11 23:10:46 +0000671void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
672 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000673 const MCSubtargetInfo &STI,
Bob Wilsonadd513112010-08-11 23:10:46 +0000674 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000675 const MCOperand &MO = MI->getOperand(OpNum);
676 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000677 int32_t lsb = countTrailingZeros(v);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000678 int32_t width = (32 - countLeadingZeros(v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000679 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000680 O << markup("<imm:") << '#' << lsb << markup(">") << ", " << markup("<imm:")
681 << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000682}
Chris Lattner60d51312009-10-20 06:15:28 +0000683
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000684void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000685 const MCSubtargetInfo &STI,
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000686 raw_ostream &O) {
687 unsigned val = MI->getOperand(OpNum).getImm();
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000688 O << ARM_MB::MemBOptToString(val, STI.getFeatureBits()[ARM::HasV8Ops]);
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000689}
690
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000691void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000692 const MCSubtargetInfo &STI,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000693 raw_ostream &O) {
694 unsigned val = MI->getOperand(OpNum).getImm();
695 O << ARM_ISB::InstSyncBOptToString(val);
696}
697
Bob Wilson481d7a92010-08-16 18:27:34 +0000698void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000699 const MCSubtargetInfo &STI,
Bob Wilsonadd513112010-08-11 23:10:46 +0000700 raw_ostream &O) {
701 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000702 bool isASR = (ShiftOp & (1 << 5)) != 0;
703 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000704 if (isASR) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000705 O << ", asr " << markup("<imm:") << "#" << (Amt == 0 ? 32 : Amt)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000706 << markup(">");
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000707 } else if (Amt) {
708 O << ", lsl " << markup("<imm:") << "#" << Amt << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000709 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000710}
711
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000712void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000713 const MCSubtargetInfo &STI,
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000714 raw_ostream &O) {
715 unsigned Imm = MI->getOperand(OpNum).getImm();
716 if (Imm == 0)
717 return;
718 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000719 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000720}
721
722void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000723 const MCSubtargetInfo &STI,
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000724 raw_ostream &O) {
725 unsigned Imm = MI->getOperand(OpNum).getImm();
726 // A shift amount of 32 is encoded as 0.
727 if (Imm == 0)
728 Imm = 32;
729 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000730 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000731}
732
Chris Lattner76c564b2010-04-04 04:47:45 +0000733void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000734 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000735 raw_ostream &O) {
Tim Northover46a6f0f2016-11-14 20:28:24 +0000736 assert(std::is_sorted(MI->begin() + OpNum, MI->end(),
737 [&](const MCOperand &LHS, const MCOperand &RHS) {
738 return MRI.getEncodingValue(LHS.getReg()) <
739 MRI.getEncodingValue(RHS.getReg());
740 }));
741
Chris Lattneref2979b2009-10-19 22:09:23 +0000742 O << "{";
Peter Collingbourne6679fc12015-06-05 18:01:28 +0000743 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
744 if (i != OpNum)
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000745 O << ", ";
Peter Collingbourne6679fc12015-06-05 18:01:28 +0000746 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000747 }
748 O << "}";
749}
Chris Lattneradd57492009-10-19 22:23:04 +0000750
Weiming Zhao8f56f882012-11-16 21:55:34 +0000751void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000752 const MCSubtargetInfo &STI,
Weiming Zhao8f56f882012-11-16 21:55:34 +0000753 raw_ostream &O) {
754 unsigned Reg = MI->getOperand(OpNum).getReg();
755 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
756 O << ", ";
757 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
758}
759
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000760void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000761 const MCSubtargetInfo &STI,
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000762 raw_ostream &O) {
763 const MCOperand &Op = MI->getOperand(OpNum);
764 if (Op.getImm())
765 O << "be";
766 else
767 O << "le";
768}
769
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000770void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000771 const MCSubtargetInfo &STI, raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000772 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000773 O << ARM_PROC::IModToString(Op.getImm());
774}
775
776void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000777 const MCSubtargetInfo &STI, raw_ostream &O) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000778 const MCOperand &Op = MI->getOperand(OpNum);
779 unsigned IFlags = Op.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000780 for (int i = 2; i >= 0; --i)
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000781 if (IFlags & (1 << i))
782 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000783
784 if (IFlags == 0)
785 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000786}
787
Chris Lattner76c564b2010-04-04 04:47:45 +0000788void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000789 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000790 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000791 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000792 unsigned SpecRegRBit = Op.getImm() >> 4;
793 unsigned Mask = Op.getImm() & 0xf;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000794 const FeatureBitset &FeatureBits = STI.getFeatureBits();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000795
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000796 if (FeatureBits[ARM::FeatureMClass]) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000797 unsigned SYSm = Op.getImm();
798 unsigned Opcode = MI->getOpcode();
Renato Golin92c816c2014-09-01 11:25:07 +0000799
800 // For writes, handle extended mask bits if the DSP extension is present.
Artyom Skrobovcf296442015-09-24 17:31:16 +0000801 if (Opcode == ARM::t2MSR_M && FeatureBits[ARM::FeatureDSP]) {
Renato Golin92c816c2014-09-01 11:25:07 +0000802 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000803 case 0x400:
804 O << "apsr_g";
805 return;
806 case 0xc00:
807 O << "apsr_nzcvqg";
808 return;
809 case 0x401:
810 O << "iapsr_g";
811 return;
812 case 0xc01:
813 O << "iapsr_nzcvqg";
814 return;
815 case 0x402:
816 O << "eapsr_g";
817 return;
818 case 0xc02:
819 O << "eapsr_nzcvqg";
820 return;
821 case 0x403:
822 O << "xpsr_g";
823 return;
824 case 0xc03:
825 O << "xpsr_nzcvqg";
826 return;
Renato Golin92c816c2014-09-01 11:25:07 +0000827 }
828 }
829
830 // Handle the basic 8-bit mask.
831 SYSm &= 0xff;
832
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000833 if (Opcode == ARM::t2MSR_M && FeatureBits [ARM::HasV7Ops]) {
Renato Golin92c816c2014-09-01 11:25:07 +0000834 // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
835 // alias for MSR APSR_nzcvq.
836 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000837 case 0:
838 O << "apsr_nzcvq";
839 return;
840 case 1:
841 O << "iapsr_nzcvq";
842 return;
843 case 2:
844 O << "eapsr_nzcvq";
845 return;
846 case 3:
847 O << "xpsr_nzcvq";
848 return;
Renato Golin92c816c2014-09-01 11:25:07 +0000849 }
850 }
851
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000852 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000853 default:
854 llvm_unreachable("Unexpected mask value!");
855 case 0:
856 O << "apsr";
857 return;
858 case 1:
859 O << "iapsr";
860 return;
861 case 2:
862 O << "eapsr";
863 return;
864 case 3:
865 O << "xpsr";
866 return;
867 case 5:
868 O << "ipsr";
869 return;
870 case 6:
871 O << "epsr";
872 return;
873 case 7:
874 O << "iepsr";
875 return;
876 case 8:
877 O << "msp";
878 return;
879 case 9:
880 O << "psp";
881 return;
882 case 16:
883 O << "primask";
884 return;
885 case 17:
886 O << "basepri";
887 return;
888 case 18:
889 O << "basepri_max";
890 return;
891 case 19:
892 O << "faultmask";
893 return;
894 case 20:
895 O << "control";
896 return;
Bradley Smithf277c8a2016-01-25 11:25:36 +0000897 case 10:
898 O << "msplim";
899 return;
900 case 11:
901 O << "psplim";
902 return;
903 case 0x88:
904 O << "msp_ns";
905 return;
906 case 0x89:
907 O << "psp_ns";
908 return;
909 case 0x8a:
910 O << "msplim_ns";
911 return;
912 case 0x8b:
913 O << "psplim_ns";
914 return;
915 case 0x90:
916 O << "primask_ns";
917 return;
918 case 0x91:
919 O << "basepri_ns";
920 return;
921 case 0x92:
922 O << "basepri_max_ns";
923 return;
924 case 0x93:
925 O << "faultmask_ns";
926 return;
927 case 0x94:
928 O << "control_ns";
929 return;
930 case 0x98:
931 O << "sp_ns";
932 return;
James Molloy21efa7d2011-09-28 14:21:38 +0000933 }
934 }
935
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000936 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
937 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
938 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
939 O << "APSR_";
940 switch (Mask) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000941 default:
942 llvm_unreachable("Unexpected mask value!");
943 case 4:
944 O << "g";
945 return;
946 case 8:
947 O << "nzcvq";
948 return;
949 case 12:
950 O << "nzcvqg";
951 return;
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000952 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000953 }
954
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000955 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000956 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000957 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000958 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000959
Johnny Chen8f3004c2010-03-17 17:52:21 +0000960 if (Mask) {
961 O << '_';
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000962 if (Mask & 8)
963 O << 'f';
964 if (Mask & 4)
965 O << 's';
966 if (Mask & 2)
967 O << 'x';
968 if (Mask & 1)
969 O << 'c';
Johnny Chen8f3004c2010-03-17 17:52:21 +0000970 }
971}
972
Tim Northoveree843ef2014-08-15 10:47:12 +0000973void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000974 const MCSubtargetInfo &STI,
Tim Northoveree843ef2014-08-15 10:47:12 +0000975 raw_ostream &O) {
976 uint32_t Banked = MI->getOperand(OpNum).getImm();
977 uint32_t R = (Banked & 0x20) >> 5;
978 uint32_t SysM = Banked & 0x1f;
979
980 // Nothing much we can do about this, the encodings are specified in B9.2.3 of
981 // the ARM ARM v7C, and are all over the shop.
982 if (R) {
983 O << "SPSR_";
984
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000985 switch (SysM) {
986 case 0x0e:
987 O << "fiq";
988 return;
989 case 0x10:
990 O << "irq";
991 return;
992 case 0x12:
993 O << "svc";
994 return;
995 case 0x14:
996 O << "abt";
997 return;
998 case 0x16:
999 O << "und";
1000 return;
1001 case 0x1c:
1002 O << "mon";
1003 return;
1004 case 0x1e:
1005 O << "hyp";
1006 return;
1007 default:
1008 llvm_unreachable("Invalid banked SPSR register");
Tim Northoveree843ef2014-08-15 10:47:12 +00001009 }
1010 }
1011
1012 assert(!R && "should have dealt with SPSR regs");
1013 const char *RegNames[] = {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001014 "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr",
1015 "", "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq",
1016 "lr_fiq", "", "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt",
1017 "sp_abt", "lr_und", "sp_und", "", "", "", "",
1018 "lr_mon", "sp_mon", "elr_hyp", "sp_hyp"};
Tim Northoveree843ef2014-08-15 10:47:12 +00001019 const char *Name = RegNames[SysM];
1020 assert(Name[0] && "invalid banked register operand");
1021
1022 O << Name;
1023}
1024
Chris Lattner76c564b2010-04-04 04:47:45 +00001025void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001026 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001027 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +00001028 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +00001029 // Handle the undefined 15 CC value here for printing so we don't abort().
1030 if ((unsigned)CC == 15)
1031 O << "<und>";
1032 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +00001033 O << ARMCondCodeToString(CC);
1034}
1035
Jim Grosbach29cad6c2010-09-14 22:27:15 +00001036void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001037 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001038 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001039 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +00001040 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
1041 O << ARMCondCodeToString(CC);
1042}
1043
Chris Lattner76c564b2010-04-04 04:47:45 +00001044void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001045 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001046 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +00001047 if (MI->getOperand(OpNum).getReg()) {
1048 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
1049 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +00001050 O << 's';
1051 }
1052}
1053
Chris Lattner76c564b2010-04-04 04:47:45 +00001054void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001055 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001056 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +00001057 O << MI->getOperand(OpNum).getImm();
1058}
1059
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001060void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001061 const MCSubtargetInfo &STI,
Jim Grosbach69664112011-10-12 16:34:37 +00001062 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001063 O << "p" << MI->getOperand(OpNum).getImm();
1064}
1065
1066void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001067 const MCSubtargetInfo &STI,
Jim Grosbach69664112011-10-12 16:34:37 +00001068 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001069 O << "c" << MI->getOperand(OpNum).getImm();
1070}
1071
Jim Grosbach48399582011-10-12 17:34:41 +00001072void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001073 const MCSubtargetInfo &STI,
Jim Grosbach48399582011-10-12 17:34:41 +00001074 raw_ostream &O) {
1075 O << "{" << MI->getOperand(OpNum).getImm() << "}";
1076}
1077
Chris Lattner76c564b2010-04-04 04:47:45 +00001078void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001079 const MCSubtargetInfo &STI, raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +00001080 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +00001081}
Evan Chengb1852592009-11-19 06:57:41 +00001082
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001083template <unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001084void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001085 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001086 raw_ostream &O) {
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001087 const MCOperand &MO = MI->getOperand(OpNum);
1088
1089 if (MO.isExpr()) {
Matt Arsenault8b643552015-06-09 00:31:39 +00001090 MO.getExpr()->print(O, &MAI);
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001091 return;
1092 }
1093
Mihai Popad36cbaa2013-07-03 09:21:44 +00001094 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001095
Kevin Enderbydccdac62012-10-23 22:52:52 +00001096 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001097 if (OffImm == INT32_MIN)
1098 O << "#-0";
1099 else if (OffImm < 0)
1100 O << "#-" << -OffImm;
1101 else
1102 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001103 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001104}
1105
Chris Lattner76c564b2010-04-04 04:47:45 +00001106void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001107 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001108 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001109 O << markup("<imm:") << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001110 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +00001111}
1112
1113void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001114 const MCSubtargetInfo &STI,
Jim Grosbach46dd4132011-08-17 21:51:27 +00001115 raw_ostream &O) {
1116 unsigned Imm = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001117 O << markup("<imm:") << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +00001118 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +00001119}
Johnny Chen8f3004c2010-03-17 17:52:21 +00001120
Chris Lattner76c564b2010-04-04 04:47:45 +00001121void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001122 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001123 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001124 // (3 - the number of trailing zeros) is the number of then / else.
1125 unsigned Mask = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001126 unsigned Firstcond = MI->getOperand(OpNum - 1).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +00001127 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001128 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001129 assert(NumTZ <= 3 && "Invalid IT mask!");
1130 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1131 bool T = ((Mask >> Pos) & 1) == CondBit0;
1132 if (T)
1133 O << 't';
1134 else
1135 O << 'e';
1136 }
1137}
1138
Chris Lattner76c564b2010-04-04 04:47:45 +00001139void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001140 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001141 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001142 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001143 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001144
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001145 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001146 printOperand(MI, Op, STI, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001147 return;
1148 }
1149
Kevin Enderbydccdac62012-10-23 22:52:52 +00001150 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001151 printRegName(O, MO1.getReg());
1152 if (unsigned RegNum = MO2.getReg()) {
1153 O << ", ";
1154 printRegName(O, RegNum);
1155 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001156 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +00001157}
1158
1159void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
Akira Hatanakaee974752015-03-27 23:41:42 +00001160 unsigned Op,
1161 const MCSubtargetInfo &STI,
1162 raw_ostream &O,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001163 unsigned Scale) {
1164 const MCOperand &MO1 = MI->getOperand(Op);
1165 const MCOperand &MO2 = MI->getOperand(Op + 1);
1166
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001167 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001168 printOperand(MI, Op, STI, O);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001169 return;
1170 }
1171
Kevin Enderbydccdac62012-10-23 22:52:52 +00001172 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001173 printRegName(O, MO1.getReg());
1174 if (unsigned ImmOffs = MO2.getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001175 O << ", " << markup("<imm:") << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001176 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001177 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001178 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001179}
1180
Bill Wendling092a7bd2010-12-14 03:36:38 +00001181void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1182 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001183 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001184 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001185 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001186}
1187
Bill Wendling092a7bd2010-12-14 03:36:38 +00001188void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1189 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001190 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001191 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001192 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001193}
1194
Bill Wendling092a7bd2010-12-14 03:36:38 +00001195void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1196 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001197 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001198 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001199 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001200}
1201
Chris Lattner76c564b2010-04-04 04:47:45 +00001202void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001203 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001204 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001205 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001206}
1207
Johnny Chen8f3004c2010-03-17 17:52:21 +00001208// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1209// register with shift forms.
1210// REG 0 0 - e.g. R5
1211// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001212void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001213 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001214 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001215 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001216 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001217
1218 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001219 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001220
1221 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001222 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001223 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001224 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001225}
1226
Quentin Colombetc3132202013-04-12 18:47:25 +00001227template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001228void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001229 const MCSubtargetInfo &STI,
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001230 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001231 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001232 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001233
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001234 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001235 printOperand(MI, OpNum, STI, O);
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001236 return;
1237 }
1238
Kevin Enderbydccdac62012-10-23 22:52:52 +00001239 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001240 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001241
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001242 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001243 bool isSub = OffImm < 0;
1244 // Special value for #-0. All others are normal.
1245 if (OffImm == INT32_MIN)
1246 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001247 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001248 O << ", " << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
1249 } else if (AlwaysPrintImm0 || OffImm > 0) {
1250 O << ", " << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001251 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001252 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001253}
1254
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001255template <bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001256void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001257 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001258 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001259 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001260 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001261 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001262
Kevin Enderbydccdac62012-10-23 22:52:52 +00001263 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001264 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001265
1266 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001267 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001268 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001269 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001270 OffImm = 0;
1271 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001272 O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001273 } else if (AlwaysPrintImm0 || OffImm > 0) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001274 O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001275 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001276 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001277}
1278
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001279template <bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001280void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001281 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001282 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001283 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001284 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001285 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001286
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001287 if (!MO1.isReg()) { // For label symbolic references.
Akira Hatanakaee974752015-03-27 23:41:42 +00001288 printOperand(MI, OpNum, STI, O);
Jim Grosbach8648c102011-12-19 23:06:24 +00001289 return;
1290 }
1291
Kevin Enderbydccdac62012-10-23 22:52:52 +00001292 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001293 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001294
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001295 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001296 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001297
1298 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1299
Johnny Chen8f3004c2010-03-17 17:52:21 +00001300 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001301 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001302 OffImm = 0;
1303 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001304 O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001305 } else if (AlwaysPrintImm0 || OffImm > 0) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001306 O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001307 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001308 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001309}
1310
Akira Hatanakaee974752015-03-27 23:41:42 +00001311void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(
1312 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1313 raw_ostream &O) {
Jim Grosbacha05627e2011-09-09 18:37:27 +00001314 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001315 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbacha05627e2011-09-09 18:37:27 +00001316
Kevin Enderbydccdac62012-10-23 22:52:52 +00001317 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001318 printRegName(O, MO1.getReg());
1319 if (MO2.getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001320 O << ", " << markup("<imm:") << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001321 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001322 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001323 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001324}
1325
Akira Hatanakaee974752015-03-27 23:41:42 +00001326void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(
1327 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1328 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001329 const MCOperand &MO1 = MI->getOperand(OpNum);
1330 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001331 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001332 if (OffImm == INT32_MIN)
1333 O << "#-0";
1334 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001335 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001336 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001337 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001338 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001339}
1340
Akira Hatanakaee974752015-03-27 23:41:42 +00001341void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(
1342 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1343 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001344 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001345 int32_t OffImm = (int32_t)MO1.getImm();
1346
1347 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1348
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001349 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001350 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001351 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001352 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001353 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001354 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001355 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001356 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001357}
1358
1359void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001360 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001361 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001362 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001363 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001364 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
1365 const MCOperand &MO3 = MI->getOperand(OpNum + 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001366
Kevin Enderbydccdac62012-10-23 22:52:52 +00001367 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001368 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001369
1370 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001371 O << ", ";
1372 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001373
1374 unsigned ShAmt = MO3.getImm();
1375 if (ShAmt) {
1376 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001377 O << ", lsl " << markup("<imm:") << "#" << ShAmt << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001378 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001379 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001380}
1381
Jim Grosbachefc761a2011-09-30 00:50:06 +00001382void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001383 const MCSubtargetInfo &STI,
Jim Grosbachefc761a2011-09-30 00:50:06 +00001384 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001385 const MCOperand &MO = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001386 O << markup("<imm:") << '#' << ARM_AM::getFPImmFloat(MO.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +00001387 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001388}
1389
Bob Wilson6eae5202010-06-11 21:34:50 +00001390void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001391 const MCSubtargetInfo &STI,
Bob Wilson6eae5202010-06-11 21:34:50 +00001392 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001393 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1394 unsigned EltBits;
1395 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001396 O << markup("<imm:") << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001397 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001398 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001399}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001400
Jim Grosbach475c6db2011-07-25 23:09:14 +00001401void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001402 const MCSubtargetInfo &STI,
Jim Grosbach475c6db2011-07-25 23:09:14 +00001403 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001404 unsigned Imm = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001405 O << markup("<imm:") << "#" << formatImm(Imm + 1) << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001406}
Jim Grosbachd2659132011-07-26 21:28:43 +00001407
1408void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001409 const MCSubtargetInfo &STI,
Jim Grosbachd2659132011-07-26 21:28:43 +00001410 raw_ostream &O) {
1411 unsigned Imm = MI->getOperand(OpNum).getImm();
1412 if (Imm == 0)
1413 return;
Benjamin Kramera44b37e2015-04-25 17:25:13 +00001414 assert(Imm <= 3 && "illegal ror immediate!");
1415 O << ", ror " << markup("<imm:") << "#" << 8 * Imm << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001416}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001417
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001418void ARMInstPrinter::printModImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001419 const MCSubtargetInfo &STI,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001420 raw_ostream &O) {
1421 MCOperand Op = MI->getOperand(OpNum);
1422
1423 // Support for fixups (MCFixup)
1424 if (Op.isExpr())
Akira Hatanakaee974752015-03-27 23:41:42 +00001425 return printOperand(MI, OpNum, STI, O);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001426
1427 unsigned Bits = Op.getImm() & 0xFF;
1428 unsigned Rot = (Op.getImm() & 0xF00) >> 7;
1429
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001430 bool PrintUnsigned = false;
1431 switch (MI->getOpcode()) {
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001432 case ARM::MOVi:
1433 // Movs to PC should be treated unsigned
1434 PrintUnsigned = (MI->getOperand(OpNum - 1).getReg() == ARM::PC);
1435 break;
1436 case ARM::MSRi:
1437 // Movs to special registers should be treated unsigned
1438 PrintUnsigned = true;
1439 break;
1440 }
1441
1442 int32_t Rotated = ARM_AM::rotr32(Bits, Rot);
1443 if (ARM_AM::getSOImmVal(Rotated) == Op.getImm()) {
1444 // #rot has the least possible value
1445 O << "#" << markup("<imm:");
1446 if (PrintUnsigned)
1447 O << static_cast<uint32_t>(Rotated);
1448 else
1449 O << Rotated;
1450 O << markup(">");
1451 return;
1452 }
1453
1454 // Explicit #bits, #rot implied
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001455 O << "#" << markup("<imm:") << Bits << markup(">") << ", #" << markup("<imm:")
1456 << Rot << markup(">");
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001457}
1458
Jim Grosbachea231912011-12-22 22:19:05 +00001459void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001460 const MCSubtargetInfo &STI, raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001461 O << markup("<imm:") << "#" << 16 - MI->getOperand(OpNum).getImm()
Kevin Enderbydccdac62012-10-23 22:52:52 +00001462 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001463}
1464
1465void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001466 const MCSubtargetInfo &STI, raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001467 O << markup("<imm:") << "#" << 32 - MI->getOperand(OpNum).getImm()
Kevin Enderbydccdac62012-10-23 22:52:52 +00001468 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001469}
1470
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001471void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001472 const MCSubtargetInfo &STI,
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001473 raw_ostream &O) {
1474 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1475}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001476
1477void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001478 const MCSubtargetInfo &STI,
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001479 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001480 O << "{";
1481 printRegName(O, MI->getOperand(OpNum).getReg());
1482 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001483}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001484
Jim Grosbach13a292c2012-03-06 22:01:44 +00001485void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001486 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001487 raw_ostream &O) {
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001488 unsigned Reg = MI->getOperand(OpNum).getReg();
1489 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1490 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001491 O << "{";
1492 printRegName(O, Reg0);
1493 O << ", ";
1494 printRegName(O, Reg1);
1495 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001496}
1497
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001498void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001499 const MCSubtargetInfo &STI,
Jim Grosbach13a292c2012-03-06 22:01:44 +00001500 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001501 unsigned Reg = MI->getOperand(OpNum).getReg();
1502 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1503 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001504 O << "{";
1505 printRegName(O, Reg0);
1506 O << ", ";
1507 printRegName(O, Reg1);
1508 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001509}
1510
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001511void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001512 const MCSubtargetInfo &STI,
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001513 raw_ostream &O) {
1514 // Normally, it's not safe to use register enum values directly with
1515 // addition to get the next register, but for VFP registers, the
1516 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001517 O << "{";
1518 printRegName(O, MI->getOperand(OpNum).getReg());
1519 O << ", ";
1520 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1521 O << ", ";
1522 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1523 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001524}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001525
1526void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001527 const MCSubtargetInfo &STI,
Jim Grosbach846bcff2011-10-21 20:35:01 +00001528 raw_ostream &O) {
1529 // Normally, it's not safe to use register enum values directly with
1530 // addition to get the next register, but for VFP registers, the
1531 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001532 O << "{";
1533 printRegName(O, MI->getOperand(OpNum).getReg());
1534 O << ", ";
1535 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1536 O << ", ";
1537 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1538 O << ", ";
1539 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1540 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001541}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001542
1543void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1544 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001545 const MCSubtargetInfo &STI,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001546 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001547 O << "{";
1548 printRegName(O, MI->getOperand(OpNum).getReg());
1549 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001550}
1551
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001552void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1553 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001554 const MCSubtargetInfo &STI,
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001555 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001556 unsigned Reg = MI->getOperand(OpNum).getReg();
1557 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1558 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001559 O << "{";
1560 printRegName(O, Reg0);
1561 O << "[], ";
1562 printRegName(O, Reg1);
1563 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001564}
Jim Grosbach8d246182011-12-14 19:35:22 +00001565
Jim Grosbachb78403c2012-01-24 23:47:04 +00001566void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1567 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001568 const MCSubtargetInfo &STI,
Jim Grosbachb78403c2012-01-24 23:47:04 +00001569 raw_ostream &O) {
1570 // Normally, it's not safe to use register enum values directly with
1571 // addition to get the next register, but for VFP registers, the
1572 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001573 O << "{";
1574 printRegName(O, MI->getOperand(OpNum).getReg());
1575 O << "[], ";
1576 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1577 O << "[], ";
1578 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1579 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001580}
1581
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001582void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001583 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001584 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001585 raw_ostream &O) {
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001586 // Normally, it's not safe to use register enum values directly with
1587 // addition to get the next register, but for VFP registers, the
1588 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001589 O << "{";
1590 printRegName(O, MI->getOperand(OpNum).getReg());
1591 O << "[], ";
1592 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1593 O << "[], ";
1594 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1595 O << "[], ";
1596 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1597 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001598}
1599
Akira Hatanakaee974752015-03-27 23:41:42 +00001600void ARMInstPrinter::printVectorListTwoSpacedAllLanes(
1601 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1602 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001603 unsigned Reg = MI->getOperand(OpNum).getReg();
1604 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1605 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001606 O << "{";
1607 printRegName(O, Reg0);
1608 O << "[], ";
1609 printRegName(O, Reg1);
1610 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001611}
1612
Akira Hatanakaee974752015-03-27 23:41:42 +00001613void ARMInstPrinter::printVectorListThreeSpacedAllLanes(
1614 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1615 raw_ostream &O) {
Jim Grosbachb78403c2012-01-24 23:47:04 +00001616 // Normally, it's not safe to use register enum values directly with
1617 // addition to get the next register, but for VFP registers, the
1618 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001619 O << "{";
1620 printRegName(O, MI->getOperand(OpNum).getReg());
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001621 O << "[], ";
Kevin Enderby62183c42012-10-22 22:31:46 +00001622 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1623 O << "[], ";
1624 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1625 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001626}
1627
Akira Hatanakaee974752015-03-27 23:41:42 +00001628void ARMInstPrinter::printVectorListFourSpacedAllLanes(
1629 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1630 raw_ostream &O) {
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001631 // Normally, it's not safe to use register enum values directly with
1632 // addition to get the next register, but for VFP registers, the
1633 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001634 O << "{";
1635 printRegName(O, MI->getOperand(OpNum).getReg());
1636 O << "[], ";
1637 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1638 O << "[], ";
1639 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1640 O << "[], ";
1641 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1642 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001643}
1644
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001645void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1646 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001647 const MCSubtargetInfo &STI,
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001648 raw_ostream &O) {
1649 // Normally, it's not safe to use register enum values directly with
1650 // addition to get the next register, but for VFP registers, the
1651 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001652 O << "{";
1653 printRegName(O, MI->getOperand(OpNum).getReg());
1654 O << ", ";
1655 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1656 O << ", ";
1657 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1658 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001659}
Jim Grosbached561fc2012-01-24 00:43:17 +00001660
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001661void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001662 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001663 raw_ostream &O) {
Jim Grosbached561fc2012-01-24 00:43:17 +00001664 // Normally, it's not safe to use register enum values directly with
1665 // addition to get the next register, but for VFP registers, the
1666 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001667 O << "{";
1668 printRegName(O, MI->getOperand(OpNum).getReg());
1669 O << ", ";
1670 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1671 O << ", ";
1672 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1673 O << ", ";
1674 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1675 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001676}