blob: a4ffd4828715eb7f12b3f327e3bfdeeebd1cb033 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000035def WAIT_FLAG : InstFlag<"printWaitFlag">;
36
Tom Stellard75aadc22012-12-11 21:25:42 +000037let Predicates = [isSI] in {
38
39let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000040
41let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000042def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
43def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
44def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
45def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000046} // End isMoveImm = 1
47
Matt Arsenault2c335622014-04-09 07:16:16 +000048def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
49 [(set i32:$dst, (not i32:$src0))]
50>;
51
Tom Stellard75aadc22012-12-11 21:25:42 +000052def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
53def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
54def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
55def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
56def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
57} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000058
Tom Stellard75aadc22012-12-11 21:25:42 +000059////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
60////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
61////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
62////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
63////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
64////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
65////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
66////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
67//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
68//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
69def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
70//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +000071def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
72 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
73>;
74def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
75 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
76>;
Tom Stellard75aadc22012-12-11 21:25:42 +000077////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
78////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
79////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
80////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
81def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
82def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
83def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
84def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
85
86let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
87
88def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
89def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
90def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
91def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
92def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
93def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
94def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
95def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
96
97} // End hasSideEffects = 1
98
99def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
100def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
101def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
102def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
103def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
104def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
105//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
106def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
107def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
108def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
109def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
110def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
111
112/*
113This instruction is disabled for now until we can figure out how to teach
114the instruction selector to correctly use the S_CMP* vs V_CMP*
115instructions.
116
117When this instruction is enabled the code generator sometimes produces this
118invalid sequence:
119
120SCC = S_CMPK_EQ_I32 SGPR0, imm
121VCC = COPY SCC
122VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
123
124def S_CMPK_EQ_I32 : SOPK <
125 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
126 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000127 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000128>;
129*/
130
Matt Arsenault27cc9582014-04-18 01:53:18 +0000131// Handle sext_inreg in i64
132def : Pat <
133 (i64 (sext_inreg i64:$src, i8)),
134 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
135 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
136 (S_MOV_B32 -1), sub1)
137>;
138
139def : Pat <
140 (i64 (sext_inreg i64:$src, i16)),
141 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
142 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
143 (S_MOV_B32 -1), sub1)
144>;
145
Christian Konig76edd4f2013-02-26 17:52:29 +0000146let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000147def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
148def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
149def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
150def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
151def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
152def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
153def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
154def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
155def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
156def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
157def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000158} // End isCompare = 1
159
Matt Arsenault3383eec2013-11-14 22:32:49 +0000160let Defs = [SCC], isCommutable = 1 in {
161 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
162 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
163}
164
Tom Stellard75aadc22012-12-11 21:25:42 +0000165//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
166def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
167def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
168def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
169//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
170//def EXP : EXP_ <0x00000000, "EXP", []>;
171
Christian Konig76edd4f2013-02-26 17:52:29 +0000172let isCompare = 1 in {
173
Christian Konigb19849a2013-02-21 15:17:04 +0000174defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000175defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
176defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
177defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
178defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
179defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
180defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
181defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
182defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000183defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
184defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
185defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
186defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000187defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000188defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
189defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000190
Christian Konig76edd4f2013-02-26 17:52:29 +0000191let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000192
Christian Konigb19849a2013-02-21 15:17:04 +0000193defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
194defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
195defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
196defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
197defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
198defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
199defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
200defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
201defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
202defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
203defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
204defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
205defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
206defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
207defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
208defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000209
Christian Konig76edd4f2013-02-26 17:52:29 +0000210} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000211
Christian Konigb19849a2013-02-21 15:17:04 +0000212defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000213defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
214defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
215defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
216defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000217defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000218defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
219defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
220defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000221defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
222defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
223defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
224defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000225defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000226defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
227defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000228
Christian Konig76edd4f2013-02-26 17:52:29 +0000229let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000230
Christian Konigb19849a2013-02-21 15:17:04 +0000231defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
232defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
233defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
234defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
235defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
236defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
237defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
238defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
239defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
240defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
241defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
242defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
243defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
244defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
245defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
246defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000247
Christian Konig76edd4f2013-02-26 17:52:29 +0000248} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000249
Christian Konigb19849a2013-02-21 15:17:04 +0000250defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
251defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
252defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
253defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
254defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
255defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
256defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
257defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
258defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
259defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
260defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
261defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
262defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
263defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
264defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
265defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000266
267let hasSideEffects = 1, Defs = [EXEC] in {
268
Christian Konigb19849a2013-02-21 15:17:04 +0000269defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
270defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
271defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
272defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
273defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
274defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
275defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
276defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
277defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
278defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
279defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
280defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
281defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
282defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
283defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
284defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000285
286} // End hasSideEffects = 1, Defs = [EXEC]
287
Christian Konigb19849a2013-02-21 15:17:04 +0000288defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
289defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
290defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
291defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
292defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
293defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
294defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
295defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
296defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
297defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
298defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
299defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
300defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
301defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
302defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
303defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000304
305let hasSideEffects = 1, Defs = [EXEC] in {
306
Christian Konigb19849a2013-02-21 15:17:04 +0000307defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
308defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
309defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
310defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
311defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
312defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
313defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
314defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
315defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
316defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
317defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
318defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
319defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
320defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
321defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
322defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000323
324} // End hasSideEffects = 1, Defs = [EXEC]
325
Christian Konigb19849a2013-02-21 15:17:04 +0000326defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000327defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000328defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000329defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
330defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000331defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000332defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000333defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000334
Christian Konig76edd4f2013-02-26 17:52:29 +0000335let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000336
Christian Konigb19849a2013-02-21 15:17:04 +0000337defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
338defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
339defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
340defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
341defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
342defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
343defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
344defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000345
Christian Konig76edd4f2013-02-26 17:52:29 +0000346} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000347
Christian Konigb19849a2013-02-21 15:17:04 +0000348defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000349defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
350defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
351defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
352defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
353defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
354defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000355defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000356
Christian Konig76edd4f2013-02-26 17:52:29 +0000357let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000358
Christian Konigb19849a2013-02-21 15:17:04 +0000359defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
360defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
361defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
362defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
363defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
364defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
365defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
366defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000367
Christian Konig76edd4f2013-02-26 17:52:29 +0000368} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000369
Christian Konigb19849a2013-02-21 15:17:04 +0000370defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000371defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
372defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
373defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
374defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
375defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
376defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000377defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000378
Christian Konig76edd4f2013-02-26 17:52:29 +0000379let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000380
Christian Konigb19849a2013-02-21 15:17:04 +0000381defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
382defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
383defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
384defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
385defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
386defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
387defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
388defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000389
Christian Konig76edd4f2013-02-26 17:52:29 +0000390} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000391
Christian Konigb19849a2013-02-21 15:17:04 +0000392defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000393defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
394defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
395defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
396defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
397defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
398defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000399defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000400
401let hasSideEffects = 1, Defs = [EXEC] in {
402
Christian Konigb19849a2013-02-21 15:17:04 +0000403defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
404defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
405defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
406defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
407defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
408defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
409defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
410defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000411
412} // End hasSideEffects = 1, Defs = [EXEC]
413
Christian Konigb19849a2013-02-21 15:17:04 +0000414defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000415
416let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000417defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000418} // End hasSideEffects = 1, Defs = [EXEC]
419
Christian Konigb19849a2013-02-21 15:17:04 +0000420defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000421
422let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000423defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000424} // End hasSideEffects = 1, Defs = [EXEC]
425
426} // End isCompare = 1
427
Tom Stellard13c68ef2013-09-05 18:38:09 +0000428def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000429def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000430def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000431def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
432def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000433def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
434
Michel Danzer1c454302013-07-10 16:36:43 +0000435def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000436def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
437def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
438def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
439def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000440def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000441
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000442// 2 forms.
443def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
444def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
445
446def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
447def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
448
449// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
450// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
451
452
Tom Stellard75aadc22012-12-11 21:25:42 +0000453//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
454//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
455//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000456defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000457//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
458//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
459//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
460//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000461defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000462defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
463defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
464defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000465defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
466defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
467defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000468
469def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
470 0x00000018, "BUFFER_STORE_BYTE", VReg_32
471>;
472
473def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
474 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
475>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000476
477def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000478 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000479>;
480
481def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000482 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000483>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000484
485def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000486 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000487>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000488//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
489//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
490//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
491//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
492//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
493//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
494//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
495//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
496//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
497//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
498//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
499//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
500//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
501//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
502//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
503//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
504//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
505//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
506//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
507//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
508//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
509//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
510//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
511//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
512//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
513//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
514//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
515//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
516//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
517//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
518//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
519//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
520//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
521//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
522//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
523//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
524//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
525//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
526//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
527def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000528def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
529def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
530def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
531def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000532
Tom Stellard89093802013-02-07 19:39:40 +0000533let mayLoad = 1 in {
534
Tom Stellard859199d2013-11-27 21:23:29 +0000535// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
536// SMRD instructions, because the SGPR_32 register class does not include M0
537// and writing to M0 from an SMRD instruction will hang the GPU.
538defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
Christian Konig9c7afd12013-03-18 11:33:50 +0000539defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
540defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
541defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
542defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000543
Christian Konig9c7afd12013-03-18 11:33:50 +0000544defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard859199d2013-11-27 21:23:29 +0000545 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
Christian Konig9c7afd12013-03-18 11:33:50 +0000546>;
547
548defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
549 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
550>;
551
552defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
553 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
554>;
555
556defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
557 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
558>;
559
560defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
561 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
562>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000563
Tom Stellard89093802013-02-07 19:39:40 +0000564} // mayLoad = 1
565
Tom Stellard75aadc22012-12-11 21:25:42 +0000566//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
567//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000568defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
569defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000570//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
571//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
572//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
573//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
574//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
575//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
576//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
577//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000578defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000579//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
580//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
581//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
582//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
583//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
584//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
585//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
586//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
587//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
588//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
589//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
590//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
591//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
592//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
593//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
594//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
595//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000596defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000597//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000598defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000599//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000600defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
601defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000602//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
603//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000604defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000605//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000606defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000607//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000608defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
609defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000610//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
611//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
612//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
613//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
614//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
615//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
616//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
617//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
618//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
619//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
620//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
621//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
622//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
623//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
624//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
625//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
626//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
627//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
628//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
629//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
630//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
631//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
632//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
633//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
634//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
635//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
636//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
637//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
638//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
639//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
640//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
641//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
642//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
643//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
644//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
645//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
646//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
647//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
648//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
649//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
650//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
651//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
652//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
653//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
654//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
655//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
656//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
657//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
658//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
659//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
660//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
661//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
662//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
663//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
664
Christian Konig76edd4f2013-02-26 17:52:29 +0000665
666let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000667defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000668} // End neverHasSideEffects = 1, isMoveImm = 1
669
Tom Stellardfbe435d2014-03-17 17:03:51 +0000670let Uses = [EXEC] in {
671
672def V_READFIRSTLANE_B32 : VOP1 <
673 0x00000002,
674 (outs SReg_32:$vdst),
675 (ins VReg_32:$src0),
676 "V_READFIRSTLANE_B32 $vdst, $src0",
677 []
678>;
679
680}
681
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000682defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
683 [(set i32:$dst, (fp_to_sint f64:$src0))]
684>;
685defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
686 [(set f64:$dst, (sint_to_fp i32:$src0))]
687>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000688defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000689 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000690>;
Tom Stellardc932d732013-05-06 23:02:07 +0000691defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
692 [(set f32:$dst, (uint_to_fp i32:$src0))]
693>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000694defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
695 [(set i32:$dst, (fp_to_uint f32:$src0))]
696>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000697defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000698 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000699>;
700defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
701////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
702//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
703//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
704//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
705//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000706defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
707 [(set f32:$dst, (fround f64:$src0))]
708>;
709defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
710 [(set f64:$dst, (fextend f32:$src0))]
711>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000712//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
713//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
714//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
715//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
716//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
717//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
718defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000719 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000720>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000721defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
722 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
723>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000724defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000725 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000726>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000727defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000728 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000729>;
730defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000731 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000732>;
733defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000734 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000735>;
736defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000737defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000738 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000739>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000740defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
741defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
742defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000743 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000744>;
745defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
746defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
747defm V_RSQ_LEGACY_F32 : VOP1_32 <
748 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000749 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000750>;
751defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +0000752defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
753 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
754>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000755defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
756defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
757defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +0000758defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
759 [(set f32:$dst, (fsqrt f32:$src0))]
760>;
761defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
762 [(set f64:$dst, (fsqrt f64:$src0))]
763>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000764defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
765defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
766defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
767defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
768defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
769defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
770defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
771//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
772defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
773defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
774//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
775defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
776//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
777defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
778defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
779defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
780
781def V_INTERP_P1_F32 : VINTRP <
782 0x00000000,
783 (outs VReg_32:$dst),
784 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000785 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000786 []> {
787 let DisableEncoding = "$m0";
788}
789
790def V_INTERP_P2_F32 : VINTRP <
791 0x00000001,
792 (outs VReg_32:$dst),
793 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000794 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000795 []> {
796
797 let Constraints = "$src0 = $dst";
798 let DisableEncoding = "$src0,$m0";
799
800}
801
802def V_INTERP_MOV_F32 : VINTRP <
803 0x00000002,
804 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000805 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000806 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000807 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000808 let DisableEncoding = "$m0";
809}
810
811//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
812
813let isTerminator = 1 in {
814
815def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
816 [(IL_retflag)]> {
817 let SIMM16 = 0;
818 let isBarrier = 1;
819 let hasCtrlDep = 1;
820}
821
822let isBranch = 1 in {
823def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000824 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000825 [(br bb:$target)]> {
826 let isBarrier = 1;
827}
Tom Stellard75aadc22012-12-11 21:25:42 +0000828
829let DisableEncoding = "$scc" in {
830def S_CBRANCH_SCC0 : SOPP <
831 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000832 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000833>;
834def S_CBRANCH_SCC1 : SOPP <
835 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000836 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000837 []
838>;
839} // End DisableEncoding = "$scc"
840
841def S_CBRANCH_VCCZ : SOPP <
842 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000843 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000844 []
845>;
846def S_CBRANCH_VCCNZ : SOPP <
847 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000848 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000849 []
850>;
851
852let DisableEncoding = "$exec" in {
853def S_CBRANCH_EXECZ : SOPP <
854 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000855 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000856 []
857>;
858def S_CBRANCH_EXECNZ : SOPP <
859 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000860 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000861 []
862>;
863} // End DisableEncoding = "$exec"
864
865
866} // End isBranch = 1
867} // End isTerminator = 1
868
Tom Stellard75aadc22012-12-11 21:25:42 +0000869let hasSideEffects = 1 in {
Michel Danzer1f87df32013-07-10 16:36:57 +0000870def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
871 [(int_AMDGPU_barrier_local)]
872> {
873 let SIMM16 = 0;
874 let isBarrier = 1;
875 let hasCtrlDep = 1;
876 let mayLoad = 1;
877 let mayStore = 1;
878}
879
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000880def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
Tom Stellard75aadc22012-12-11 21:25:42 +0000881 []
882>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000883//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
884//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
885//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
Michel Danzer6064f572014-01-27 07:20:44 +0000886
887let Uses = [EXEC] in {
888 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
889 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
890 > {
891 let DisableEncoding = "$m0";
892 }
893} // End Uses = [EXEC]
894
Tom Stellard75aadc22012-12-11 21:25:42 +0000895//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
896//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
897//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
898//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
899//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
900//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
Michel Danzer6064f572014-01-27 07:20:44 +0000901} // End hasSideEffects
Tom Stellard75aadc22012-12-11 21:25:42 +0000902
903def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000904 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
905 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000906 []
907>{
908 let DisableEncoding = "$vcc";
909}
910
911def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000912 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000913 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
914 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000915 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000916>;
917
918//f32 pattern for V_CNDMASK_B32_e64
919def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000920 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
921 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000922>;
923
Matt Arsenault204cfa62013-10-10 18:04:16 +0000924def : Pat <
925 (i32 (trunc i64:$val)),
926 (EXTRACT_SUBREG $val, sub0)
927>;
928
Tom Stellardc149dc02013-11-27 21:23:35 +0000929def V_READLANE_B32 : VOP2 <
930 0x00000001,
931 (outs SReg_32:$vdst),
932 (ins VReg_32:$src0, SSrc_32:$vsrc1),
933 "V_READLANE_B32 $vdst, $src0, $vsrc1",
934 []
935>;
936
937def V_WRITELANE_B32 : VOP2 <
938 0x00000002,
939 (outs VReg_32:$vdst),
940 (ins SReg_32:$src0, SSrc_32:$vsrc1),
941 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
942 []
943>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000944
Christian Konig76edd4f2013-02-26 17:52:29 +0000945let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000946defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000947 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000948>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000949
Christian Konig71088e62013-02-21 15:17:41 +0000950defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000951 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000952>;
Christian Konig3c145802013-03-27 09:12:59 +0000953defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
954} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000955
Tom Stellard75aadc22012-12-11 21:25:42 +0000956defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000957
958let isCommutable = 1 in {
959
Tom Stellard75aadc22012-12-11 21:25:42 +0000960defm V_MUL_LEGACY_F32 : VOP2_32 <
961 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000962 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000963>;
964
965defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000966 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000967>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000968
Christian Konig76edd4f2013-02-26 17:52:29 +0000969
Tom Stellard41fc7852013-07-23 01:48:42 +0000970defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +0000971 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +0000972>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000973//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +0000974defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +0000975 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +0000976>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000977//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000978
Christian Konig76edd4f2013-02-26 17:52:29 +0000979
Tom Stellard75aadc22012-12-11 21:25:42 +0000980defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000981 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000982>;
983
984defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000985 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000986>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000987
Tom Stellard75aadc22012-12-11 21:25:42 +0000988defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
989defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000990defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32", []>;
991defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32", []>;
992defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32", []>;
993defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000994
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000995defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000996defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
997
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000998defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000999defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1000
Tom Stellard82166022013-11-13 23:36:37 +00001001let hasPostISelHook = 1 in {
1002
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001003defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32", []>;
Tom Stellard82166022013-11-13 23:36:37 +00001004
1005}
Christian Konig3c145802013-03-27 09:12:59 +00001006defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001007
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001008defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32", []>;
1009defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32", []>;
1010defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001011
1012} // End isCommutable = 1
1013
Matt Arsenaultb3458362014-03-31 18:21:13 +00001014defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1015 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001016defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1017defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1018defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
1019//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001020defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1021defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001022
Christian Konig3c145802013-03-27 09:12:59 +00001023let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001024// No patterns so that the scalar instructions are always selected.
1025// The scalar versions will be replaced with vector when needed later.
Tom Stellarde28859f2014-03-07 20:12:39 +00001026defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32", [], VSrc_32>;
1027defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32", [], VSrc_32>;
1028defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1029 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001030
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001031let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellarde28859f2014-03-07 20:12:39 +00001032defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", [], VReg_32>;
1033defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", [], VReg_32>;
1034defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1035 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001036} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001037} // End isCommutable = 1, Defs = [VCC]
1038
Tom Stellard75aadc22012-12-11 21:25:42 +00001039defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1040////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1041////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1042////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1043defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001044 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001045>;
1046////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1047////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001048def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
1049def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
1050def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
1051def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
1052def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
1053def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
1054def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
1055def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
1056def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
1057def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
1058def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
1059def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001060////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
1061////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
1062////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
1063////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
1064//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
1065
1066let neverHasSideEffects = 1 in {
1067
1068def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1069def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001070def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001071 [(set i32:$dst, (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001072>;
1073def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001074 [(set i32:$dst, (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001075>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001076
1077} // End neverHasSideEffects
1078def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1079def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1080def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1081def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001082
1083let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1084def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
1085 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
1086def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
1087 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1088}
1089
Matt Arsenaultb3458362014-03-31 18:21:13 +00001090def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
1091 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001092defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001093def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1094 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1095>;
1096def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1097 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1098>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001099//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1100def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001101def : ROTRPattern <V_ALIGNBIT_B32>;
1102
Tom Stellard75aadc22012-12-11 21:25:42 +00001103def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1104def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1105////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1106////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1107////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1108////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1109////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1110////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1111////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1112////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1113////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1114//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1115//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1116//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1117def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1118////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1119def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1120def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001121
1122def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1123 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1124>;
1125def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1126 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1127>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001128def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1129 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1130>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001131
Tom Stellard7512c082013-07-12 18:14:56 +00001132let isCommutable = 1 in {
1133
Tom Stellard75aadc22012-12-11 21:25:42 +00001134def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1135def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1136def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1137def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001138
1139} // isCommutable = 1
1140
1141def : Pat <
1142 (fadd f64:$src0, f64:$src1),
1143 (V_ADD_F64 $src0, $src1, (i64 0))
1144>;
1145
1146def : Pat <
1147 (fmul f64:$src0, f64:$src1),
1148 (V_MUL_F64 $src0, $src1, (i64 0))
1149>;
1150
Tom Stellard75aadc22012-12-11 21:25:42 +00001151def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001152
1153let isCommutable = 1 in {
1154
Tom Stellard75aadc22012-12-11 21:25:42 +00001155def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1156def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1157def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001158def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1159
1160} // isCommutable = 1
1161
Tom Stellardecacb802013-02-07 19:39:42 +00001162def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001163 (mul i32:$src0, i32:$src1),
1164 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001165>;
Christian Konig70a50322013-03-27 09:12:51 +00001166
1167def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001168 (mulhu i32:$src0, i32:$src1),
1169 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001170>;
1171
1172def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001173 (mulhs i32:$src0, i32:$src1),
1174 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001175>;
1176
Tom Stellard75aadc22012-12-11 21:25:42 +00001177def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1178def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1179def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1180def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1181//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1182//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1183//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1184def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001185
1186let Defs = [SCC] in { // Carry out goes to SCC
1187let isCommutable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001188def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001189def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
Matt Arsenaultbf6e1e72013-11-18 20:09:43 +00001190 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001191>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001192} // End isCommutable = 1
1193
1194def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001195def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
Matt Arsenaultbf6e1e72013-11-18 20:09:43 +00001196 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001197>;
1198
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001199let Uses = [SCC] in { // Carry in comes from SCC
1200let isCommutable = 1 in {
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001201def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
1202 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001203} // End isCommutable = 1
1204
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001205def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
1206 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001207} // End Uses = [SCC]
1208} // End Defs = [SCC]
1209
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001210def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
1211 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
1212>;
1213def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
1214 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
1215>;
1216def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
1217 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
1218>;
1219def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
1220 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
1221>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001222
1223def S_CSELECT_B32 : SOP2 <
1224 0x0000000a, (outs SReg_32:$dst),
1225 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001226 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001227>;
1228
1229def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1230
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001231def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
1232 [(set i32:$dst, (and i32:$src0, i32:$src1))]
1233>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001234
1235def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001236 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001237>;
Christian Koniga8811792013-02-16 11:28:30 +00001238
1239def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001240 (i1 (and i1:$src0, i1:$src1)),
1241 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001242>;
Christian Koniga8811792013-02-16 11:28:30 +00001243
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001244def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
1245 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1246>;
1247
1248def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001249 [(set i64:$dst, (or i64:$src0, i64:$src1))]
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001250>;
1251
Michel Danzer00fb2832013-02-22 11:22:54 +00001252def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001253 (i1 (or i1:$src0, i1:$src1)),
1254 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001255>;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001256
1257def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
1258 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1259>;
1260
Michel Danzer85222702013-08-16 16:19:31 +00001261def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
1262 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1263>;
Tom Stellard5a687942012-12-17 15:14:56 +00001264def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1265def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1266def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1267def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001268def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1269def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1270def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1271def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1272def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1273def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
Tom Stellard82166022013-11-13 23:36:37 +00001274
1275// Use added complexity so these patterns are preferred to the VALU patterns.
1276let AddedComplexity = 1 in {
1277
1278def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
1279 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1280>;
1281def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
1282 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1283>;
1284def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
1285 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1286>;
1287def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
1288 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1289>;
1290def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
1291 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1292>;
1293def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
1294 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1295>;
1296
1297} // End AddedComplexity = 1
1298
Tom Stellard75aadc22012-12-11 21:25:42 +00001299def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1300def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1301def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1302def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1303def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1304def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1305def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1306//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1307def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1308
Tom Stellard75aadc22012-12-11 21:25:42 +00001309let isCodeGenOnly = 1, isPseudo = 1 in {
1310
Tom Stellard75aadc22012-12-11 21:25:42 +00001311def LOAD_CONST : AMDGPUShaderInst <
1312 (outs GPRF32:$dst),
1313 (ins i32imm:$src),
1314 "LOAD_CONST $dst, $src",
1315 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1316>;
1317
Matt Arsenault8fb37382013-10-11 21:03:36 +00001318// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001319// and should be lowered to ISA instructions prior to codegen.
1320
Tom Stellardf8794352012-12-19 22:10:31 +00001321let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1322 Uses = [EXEC], Defs = [EXEC] in {
1323
1324let isBranch = 1, isTerminator = 1 in {
1325
1326def SI_IF : InstSI <
1327 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001328 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001329 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001330 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001331>;
1332
Tom Stellardf8794352012-12-19 22:10:31 +00001333def SI_ELSE : InstSI <
1334 (outs SReg_64:$dst),
1335 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001336 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001337 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001338
1339 let Constraints = "$src = $dst";
1340}
1341
1342def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001343 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001344 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001345 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001346 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001347>;
Tom Stellardf8794352012-12-19 22:10:31 +00001348
1349} // end isBranch = 1, isTerminator = 1
1350
1351def SI_BREAK : InstSI <
1352 (outs SReg_64:$dst),
1353 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001354 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001355 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001356>;
1357
1358def SI_IF_BREAK : InstSI <
1359 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001360 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001361 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001362 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001363>;
1364
1365def SI_ELSE_BREAK : InstSI <
1366 (outs SReg_64:$dst),
1367 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001368 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001369 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001370>;
1371
1372def SI_END_CF : InstSI <
1373 (outs),
1374 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001375 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001376 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001377>;
1378
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001379def SI_KILL : InstSI <
1380 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001381 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001382 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001383 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001384>;
1385
Tom Stellardf8794352012-12-19 22:10:31 +00001386} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1387 // Uses = [EXEC], Defs = [EXEC]
1388
Christian Konig2989ffc2013-03-18 11:34:16 +00001389let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1390
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001391//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001392
1393let UseNamedOperandTable = 1 in {
1394
1395def SI_RegisterLoad : AMDGPUShaderInst <
1396 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001397 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001398 "", []
1399> {
1400 let isRegisterLoad = 1;
1401 let mayLoad = 1;
1402}
1403
1404class SIRegStore<dag outs> : AMDGPUShaderInst <
1405 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001406 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001407 "", []
1408> {
1409 let isRegisterStore = 1;
1410 let mayStore = 1;
1411}
1412
1413let usesCustomInserter = 1 in {
1414def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1415} // End usesCustomInserter = 1
1416def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1417
1418
1419} // End UseNamedOperandTable = 1
1420
Christian Konig2989ffc2013-03-18 11:34:16 +00001421def SI_INDIRECT_SRC : InstSI <
1422 (outs VReg_32:$dst, SReg_64:$temp),
1423 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1424 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1425 []
1426>;
1427
1428class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1429 (outs rc:$dst, SReg_64:$temp),
1430 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1431 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1432 []
1433> {
1434 let Constraints = "$src = $dst";
1435}
1436
Tom Stellard81d871d2013-11-13 23:36:50 +00001437def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001438def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1439def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1440def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1441def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1442
1443} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1444
Tom Stellard556d9aa2013-06-03 17:39:37 +00001445let usesCustomInserter = 1 in {
1446
Matt Arsenault22658062013-10-15 23:44:48 +00001447// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001448// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001449def SI_ADDR64_RSRC : InstSI <
1450 (outs SReg_128:$srsrc),
1451 (ins SReg_64:$ptr),
1452 "", []
1453>;
1454
Tom Stellard2a6a61052013-07-12 18:15:08 +00001455def V_SUB_F64 : InstSI <
1456 (outs VReg_64:$dst),
1457 (ins VReg_64:$src0, VReg_64:$src1),
1458 "V_SUB_F64 $dst, $src0, $src1",
1459 []
1460>;
1461
Tom Stellard556d9aa2013-06-03 17:39:37 +00001462} // end usesCustomInserter
1463
Tom Stellard75aadc22012-12-11 21:25:42 +00001464} // end IsCodeGenOnly, isPseudo
1465
Christian Konig2aca0432013-02-21 15:17:32 +00001466def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001467 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1468 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001469>;
1470
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001471def : Pat <
1472 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001473 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001474>;
1475
Tom Stellard75aadc22012-12-11 21:25:42 +00001476/* int_SI_vs_load_input */
1477def : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00001478 (SIload_input v4i32:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001479 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001480>;
1481
1482/* int_SI_export */
1483def : Pat <
1484 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001485 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001486 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001487 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001488>;
1489
Tom Stellard2a6a61052013-07-12 18:15:08 +00001490def : Pat <
1491 (f64 (fsub f64:$src0, f64:$src1)),
1492 (V_SUB_F64 $src0, $src1)
1493>;
1494
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001495/********** ======================= **********/
1496/********** Image sampling patterns **********/
1497/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001498
Tom Stellard9fa17912013-08-14 23:24:45 +00001499/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001500def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001501 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001502 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001503>;
1504
Tom Stellard9fa17912013-08-14 23:24:45 +00001505class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001506 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001507 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001508>;
1509
Tom Stellard9fa17912013-08-14 23:24:45 +00001510class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001511 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001512 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001513>;
1514
Tom Stellard9fa17912013-08-14 23:24:45 +00001515class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001516 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001517 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001518>;
1519
Tom Stellard9fa17912013-08-14 23:24:45 +00001520class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001521 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001522 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001523 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001524>;
1525
Tom Stellard9fa17912013-08-14 23:24:45 +00001526class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001527 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001528 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001529 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001530>;
1531
Tom Stellard9fa17912013-08-14 23:24:45 +00001532/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001533multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1534 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1535MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001536 def : SamplePattern <SIsample, sample, addr_type>;
1537 def : SampleRectPattern <SIsample, sample, addr_type>;
1538 def : SampleArrayPattern <SIsample, sample, addr_type>;
1539 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1540 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001541
Tom Stellard9fa17912013-08-14 23:24:45 +00001542 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1543 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1544 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1545 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001546
Tom Stellard9fa17912013-08-14 23:24:45 +00001547 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1548 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1549 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1550 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001551
Tom Stellard9fa17912013-08-14 23:24:45 +00001552 def : SamplePattern <SIsampled, sample_d, addr_type>;
1553 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1554 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1555 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001556}
1557
Tom Stellard682bfbc2013-10-10 17:11:24 +00001558defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1559 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1560 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1561 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001562 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001563defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1564 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1565 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1566 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001567 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001568defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1569 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1570 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1571 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001572 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001573defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1574 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1575 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1576 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001577 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001578
Tom Stellard353b3362013-05-06 23:02:12 +00001579/* int_SI_imageload for texture fetches consuming varying address parameters */
1580class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1581 (name addr_type:$addr, v32i8:$rsrc, imm),
1582 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1583>;
1584
1585class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1586 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1587 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1588>;
1589
Tom Stellard3494b7e2013-08-14 22:22:14 +00001590class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1591 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1592 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1593>;
1594
1595class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1596 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1597 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1598>;
1599
Tom Stellard16a9a202013-08-14 23:24:17 +00001600multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1601 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1602 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001603}
1604
Tom Stellard16a9a202013-08-14 23:24:17 +00001605multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1606 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1607 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1608}
1609
Tom Stellard682bfbc2013-10-10 17:11:24 +00001610defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1611defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001612
Tom Stellard682bfbc2013-10-10 17:11:24 +00001613defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1614defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001615
Tom Stellardf787ef12013-05-06 23:02:19 +00001616/* Image resource information */
1617def : Pat <
1618 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001619 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001620>;
1621
1622def : Pat <
1623 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001624 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001625>;
1626
Tom Stellard3494b7e2013-08-14 22:22:14 +00001627def : Pat <
1628 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001629 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001630>;
1631
Christian Konig4a1b9c32013-03-18 11:34:10 +00001632/********** ============================================ **********/
1633/********** Extraction, Insertion, Building and Casting **********/
1634/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001635
Christian Konig4a1b9c32013-03-18 11:34:10 +00001636foreach Index = 0-2 in {
1637 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001638 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001639 >;
1640 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001641 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001642 >;
1643
1644 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001645 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001646 >;
1647 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001648 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001649 >;
1650}
1651
1652foreach Index = 0-3 in {
1653 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001654 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001655 >;
1656 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001657 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001658 >;
1659
1660 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001661 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001662 >;
1663 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001664 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001665 >;
1666}
1667
1668foreach Index = 0-7 in {
1669 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001670 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001671 >;
1672 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001673 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001674 >;
1675
1676 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001677 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001678 >;
1679 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001680 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001681 >;
1682}
1683
1684foreach Index = 0-15 in {
1685 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001686 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001687 >;
1688 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001689 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001690 >;
1691
1692 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001693 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001694 >;
1695 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001696 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001697 >;
1698}
Tom Stellard75aadc22012-12-11 21:25:42 +00001699
Tom Stellard75aadc22012-12-11 21:25:42 +00001700def : BitConvert <i32, f32, SReg_32>;
1701def : BitConvert <i32, f32, VReg_32>;
1702
1703def : BitConvert <f32, i32, SReg_32>;
1704def : BitConvert <f32, i32, VReg_32>;
1705
Tom Stellard7512c082013-07-12 18:14:56 +00001706def : BitConvert <i64, f64, VReg_64>;
1707
1708def : BitConvert <f64, i64, VReg_64>;
1709
Tom Stellarded2f6142013-07-18 21:43:42 +00001710def : BitConvert <v2f32, v2i32, VReg_64>;
1711def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001712def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001713def : BitConvert <i64, v2i32, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001714
Tom Stellard83747202013-07-18 21:43:53 +00001715def : BitConvert <v4f32, v4i32, VReg_128>;
1716def : BitConvert <v4i32, v4f32, VReg_128>;
1717
Tom Stellard967bf582014-02-13 23:34:15 +00001718def : BitConvert <v8f32, v8i32, SReg_256>;
1719def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001720def : BitConvert <v8i32, v32i8, SReg_256>;
1721def : BitConvert <v32i8, v8i32, SReg_256>;
1722def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001723def : BitConvert <v8i32, v8f32, VReg_256>;
1724def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001725def : BitConvert <v32i8, v8i32, VReg_256>;
1726
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001727def : BitConvert <v16i32, v16f32, VReg_512>;
1728def : BitConvert <v16f32, v16i32, VReg_512>;
1729
Christian Konig8dbe6f62013-02-21 15:17:27 +00001730/********** =================== **********/
1731/********** Src & Dst modifiers **********/
1732/********** =================== **********/
1733
1734def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001735 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1736 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001737 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1738>;
1739
Michel Danzer624b02a2014-02-04 07:12:38 +00001740/********** ================================ **********/
1741/********** Floating point absolute/negative **********/
1742/********** ================================ **********/
1743
1744// Manipulate the sign bit directly, as e.g. using the source negation modifier
1745// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
1746// breaking the piglit *s-floatBitsToInt-neg* tests
1747
1748// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
1749// removing these patterns
1750
1751def : Pat <
1752 (fneg (fabs f32:$src)),
1753 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
1754>;
1755
Christian Konig8dbe6f62013-02-21 15:17:27 +00001756def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001757 (fabs f32:$src),
Michel Danzer624b02a2014-02-04 07:12:38 +00001758 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff)) /* Clear sign bit */
Christian Konig8dbe6f62013-02-21 15:17:27 +00001759>;
1760
1761def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001762 (fneg f32:$src),
Michel Danzer624b02a2014-02-04 07:12:38 +00001763 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Toggle sign bit */
Christian Konig8dbe6f62013-02-21 15:17:27 +00001764>;
1765
Christian Konigc756cb992013-02-16 11:28:22 +00001766/********** ================== **********/
1767/********** Immediate Patterns **********/
1768/********** ================== **********/
1769
1770def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001771 (SGPRImm<(i32 imm)>:$imm),
1772 (S_MOV_B32 imm:$imm)
1773>;
1774
1775def : Pat <
1776 (SGPRImm<(f32 fpimm)>:$imm),
1777 (S_MOV_B32 fpimm:$imm)
1778>;
1779
1780def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001781 (i32 imm:$imm),
1782 (V_MOV_B32_e32 imm:$imm)
1783>;
1784
1785def : Pat <
1786 (f32 fpimm:$imm),
1787 (V_MOV_B32_e32 fpimm:$imm)
1788>;
1789
1790def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001791 (i1 imm:$imm),
1792 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001793>;
1794
Christian Konigb559b072013-02-16 11:28:36 +00001795def : Pat <
1796 (i64 InlineImm<i64>:$imm),
1797 (S_MOV_B64 InlineImm<i64>:$imm)
1798>;
1799
Tom Stellard75aadc22012-12-11 21:25:42 +00001800/********** ===================== **********/
1801/********** Interpolation Paterns **********/
1802/********** ===================== **********/
1803
1804def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001805 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1806 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001807>;
1808
1809def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001810 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1811 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1812 imm:$attr_chan, imm:$attr, i32:$params),
1813 (EXTRACT_SUBREG $ij, sub1),
1814 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001815>;
1816
1817/********** ================== **********/
1818/********** Intrinsic Patterns **********/
1819/********** ================== **********/
1820
1821/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001822def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001823
1824def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001825 (int_AMDGPU_div f32:$src0, f32:$src1),
1826 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001827>;
1828
1829def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001830 (fdiv f32:$src0, f32:$src1),
1831 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001832>;
1833
Tom Stellard7512c082013-07-12 18:14:56 +00001834def : Pat<
1835 (fdiv f64:$src0, f64:$src1),
1836 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1837>;
1838
Tom Stellard75aadc22012-12-11 21:25:42 +00001839def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001840 (fcos f32:$src0),
1841 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001842>;
1843
1844def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001845 (fsin f32:$src0),
1846 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001847>;
1848
1849def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001850 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001851 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001852 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1853 (EXTRACT_SUBREG $src, sub1),
1854 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001855 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001856 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1857 (EXTRACT_SUBREG $src, sub1),
1858 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001859 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001860 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1861 (EXTRACT_SUBREG $src, sub1),
1862 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001863 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001864 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1865 (EXTRACT_SUBREG $src, sub1),
1866 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001867 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001868>;
1869
Michel Danzer0cc991e2013-02-22 11:22:58 +00001870def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001871 (i32 (sext i1:$src0)),
1872 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001873>;
1874
Tom Stellardf16d38c2014-02-13 23:34:13 +00001875class Ext32Pat <SDNode ext> : Pat <
1876 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00001877 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
1878>;
1879
Tom Stellardf16d38c2014-02-13 23:34:13 +00001880def : Ext32Pat <zext>;
1881def : Ext32Pat <anyext>;
1882
Christian Konig49374082013-03-18 11:33:55 +00001883// 1. Offset as 8bit DWORD immediate
1884def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001885 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
Tom Stellard044e4182014-02-06 18:36:34 +00001886 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
Christian Konig49374082013-03-18 11:33:55 +00001887>;
1888
1889// 2. Offset loaded in an 32bit SGPR
1890def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001891 (SIload_constant v4i32:$sbase, imm:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001892 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001893>;
1894
Christian Konig7a14a472013-03-18 11:34:00 +00001895// 3. Offset in an 32Bit VGPR
1896def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001897 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00001898 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00001899>;
1900
Michel Danzer8caa9042013-04-10 17:17:56 +00001901// The multiplication scales from [0,1] to the unsigned integer range
1902def : Pat <
1903 (AMDGPUurecip i32:$src0),
1904 (V_CVT_U32_F32_e32
1905 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1906 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1907>;
1908
Michel Danzer8d696172013-07-10 16:36:52 +00001909def : Pat <
1910 (int_SI_tid),
1911 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
1912 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
1913>;
1914
Tom Stellard75aadc22012-12-11 21:25:42 +00001915/********** ================== **********/
1916/********** VOP3 Patterns **********/
1917/********** ================== **********/
1918
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001919def : Pat <
1920 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1921 (V_MAD_F32 $src0, $src1, $src2)
1922>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001923
Michel Danzer49812b52013-07-10 16:37:07 +00001924/********** ======================= **********/
1925/********** Load/Store Patterns **********/
1926/********** ======================= **********/
1927
Matt Arsenault99ed7892014-03-19 22:19:49 +00001928multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
1929 def : Pat <
1930 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
1931 (inst (i1 0), $ptr, (as_i16imm $offset))
1932 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00001933
Matt Arsenault99ed7892014-03-19 22:19:49 +00001934 def : Pat <
1935 (frag i32:$src0),
1936 (vt (inst 0, $src0, 0))
1937 >;
1938}
Michel Danzer49812b52013-07-10 16:37:07 +00001939
Matt Arsenault99ed7892014-03-19 22:19:49 +00001940defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
1941defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
1942defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
1943defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
1944defm : DSReadPat <DS_READ_B32, i32, local_load>;
Matt Arsenaultb9433482014-03-19 22:19:52 +00001945defm : DSReadPat <DS_READ_B64, i64, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00001946
Matt Arsenault99ed7892014-03-19 22:19:49 +00001947multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
1948 def : Pat <
1949 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
1950 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
1951 >;
1952
1953 def : Pat <
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00001954 (frag vt:$src1, i32:$src0),
Matt Arsenault99ed7892014-03-19 22:19:49 +00001955 (inst 0, $src0, $src1, 0)
1956 >;
1957}
1958
1959defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
1960defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
1961defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00001962defm : DSWritePat <DS_WRITE_B64, i64, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00001963
Tom Stellard13c68ef2013-09-05 18:38:09 +00001964def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001965 (DS_ADD_U32_RTN 0, $ptr, $val, 0)>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001966
Aaron Watry372cecf2013-09-06 20:17:42 +00001967def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001968 (DS_SUB_U32_RTN 0, $ptr, $val, 0)>;
Aaron Watry372cecf2013-09-06 20:17:42 +00001969
Tom Stellard89093802013-02-07 19:39:40 +00001970/********** ================== **********/
1971/********** SMRD Patterns **********/
1972/********** ================== **********/
1973
1974multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001975
Tom Stellard89093802013-02-07 19:39:40 +00001976 // 1. Offset as 8bit DWORD immediate
1977 def : Pat <
Tom Stellard044e4182014-02-06 18:36:34 +00001978 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1979 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001980 >;
1981
1982 // 2. Offset loaded in an 32bit SGPR
1983 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001984 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1985 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001986 >;
1987
1988 // 3. No offset at all
1989 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001990 (constant_load i64:$sbase),
1991 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001992 >;
1993}
1994
1995defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1996defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001997defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Tom Stellardadf732c2013-07-18 21:43:48 +00001998defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001999defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
Christian Konig2214f142013-03-07 09:03:38 +00002000defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00002001defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2002defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Tom Stellard89093802013-02-07 19:39:40 +00002003
Tom Stellard556d9aa2013-06-03 17:39:37 +00002004//===----------------------------------------------------------------------===//
2005// MUBUF Patterns
2006//===----------------------------------------------------------------------===//
2007
Tom Stellard07a10a32013-06-03 17:39:43 +00002008multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
2009 PatFrag global_ld, PatFrag constant_ld> {
2010 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002011 (vt (global_ld (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset))),
Tom Stellard11624bc2014-02-06 18:36:38 +00002012 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2013 >;
2014
2015 def : Pat <
Tom Stellard07a10a32013-06-03 17:39:43 +00002016 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
2017 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2018 >;
2019
2020 def : Pat <
2021 (vt (global_ld i64:$ptr)),
2022 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2023 >;
2024
2025 def : Pat <
2026 (vt (global_ld (add i64:$ptr, i64:$offset))),
2027 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2028 >;
2029
2030 def : Pat <
2031 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2032 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2033 >;
2034}
2035
Tom Stellard9f950332013-07-23 01:48:35 +00002036defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
2037 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002038defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002039 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002040defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
2041 sextloadi16_global, sextloadi16_constant>;
2042defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
2043 az_extloadi16_global, az_extloadi16_constant>;
2044defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
2045 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00002046defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2047 global_load, constant_load>;
2048defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2049 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00002050defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
2051 global_load, constant_load>;
2052defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
2053 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002054
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002055multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00002056
2057 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002058 (st vt:$value, (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset)),
2059 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2060 >;
2061
2062 def : Pat <
Tom Stellard2937cbc2014-02-06 18:36:39 +00002063 (st vt:$value, (add i64:$ptr, IMM12bit:$offset)),
2064 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2065 >;
2066
2067 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002068 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002069 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2070 >;
2071
2072 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002073 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002074 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
2075 >;
2076}
2077
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002078defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
2079defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
2080defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
2081defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
2082defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
2083defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00002084
Michel Danzer13736222014-01-27 07:20:51 +00002085// BUFFER_LOAD_DWORD*, addr64=0
2086multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2087 MUBUF bothen> {
2088
2089 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002090 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002091 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2092 imm:$tfe)),
2093 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2094 (as_i1imm $slc), (as_i1imm $tfe))
2095 >;
2096
2097 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002098 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002099 imm, 1, 0, imm:$glc, imm:$slc,
2100 imm:$tfe)),
2101 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2102 (as_i1imm $tfe))
2103 >;
2104
2105 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002106 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002107 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2108 imm:$tfe)),
2109 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2110 (as_i1imm $slc), (as_i1imm $tfe))
2111 >;
2112
2113 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002114 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002115 imm, 1, 1, imm:$glc, imm:$slc,
2116 imm:$tfe)),
2117 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2118 (as_i1imm $tfe))
2119 >;
2120}
2121
2122defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2123 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2124defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2125 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2126defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2127 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2128
Tom Stellardafcf12f2013-09-12 02:55:14 +00002129//===----------------------------------------------------------------------===//
2130// MTBUF Patterns
2131//===----------------------------------------------------------------------===//
2132
2133// TBUFFER_STORE_FORMAT_*, addr64=0
2134class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002135 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002136 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2137 imm:$nfmt, imm:$offen, imm:$idxen,
2138 imm:$glc, imm:$slc, imm:$tfe),
2139 (opcode
2140 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2141 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2142 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2143>;
2144
2145def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2146def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2147def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2148def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2149
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002150let Predicates = [isCI] in {
2151
2152// Sea island new arithmetic instructinos
2153let neverHasSideEffects = 1 in {
2154defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2155 [(set f64:$dst, (ftrunc f64:$src0))]
2156>;
2157defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2158 [(set f64:$dst, (fceil f64:$src0))]
2159>;
2160defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2161 [(set f64:$dst, (ffloor f64:$src0))]
2162>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002163defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2164 [(set f64:$dst, (frint f64:$src0))]
2165>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002166
2167def V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2168def V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2169def V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
2170def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2171
2172// XXX - Does this set VCC?
2173def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2174} // End neverHasSideEffects = 1
2175
2176// Remaining instructions:
2177// FLAT_*
2178// S_CBRANCH_CDBGUSER
2179// S_CBRANCH_CDBGSYS
2180// S_CBRANCH_CDBGSYS_OR_USER
2181// S_CBRANCH_CDBGSYS_AND_USER
2182// S_DCACHE_INV_VOL
2183// V_EXP_LEGACY_F32
2184// V_LOG_LEGACY_F32
2185// DS_NOP
2186// DS_GWS_SEMA_RELEASE_ALL
2187// DS_WRAP_RTN_B32
2188// DS_CNDXCHG32_RTN_B64
2189// DS_WRITE_B96
2190// DS_WRITE_B128
2191// DS_CONDXCHG32_RTN_B128
2192// DS_READ_B96
2193// DS_READ_B128
2194// BUFFER_LOAD_DWORDX3
2195// BUFFER_STORE_DWORDX3
2196
2197} // End Predicates = [isCI]
2198
2199
Christian Konig2989ffc2013-03-18 11:34:16 +00002200/********** ====================== **********/
2201/********** Indirect adressing **********/
2202/********** ====================== **********/
2203
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002204multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002205
Christian Konig2989ffc2013-03-18 11:34:16 +00002206 // 1. Extract with offset
2207 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002208 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002209 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002210 >;
2211
2212 // 2. Extract without offset
2213 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002214 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002215 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002216 >;
2217
2218 // 3. Insert with offset
2219 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002220 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002221 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002222 >;
2223
2224 // 4. Insert without offset
2225 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002226 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002227 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002228 >;
2229}
2230
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002231defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2232defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2233defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2234defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2235
2236defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2237defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2238defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2239defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002240
Christian Konig08f59292013-03-27 15:27:31 +00002241/********** =============== **********/
2242/********** Conditions **********/
2243/********** =============== **********/
2244
2245def : Pat<
2246 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002247 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002248>;
2249
2250def : Pat<
2251 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002252 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002253>;
2254
Tom Stellard81d871d2013-11-13 23:36:50 +00002255//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002256// Miscellaneous Patterns
2257//===----------------------------------------------------------------------===//
2258
2259def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002260 (i32 (trunc i64:$a)),
2261 (EXTRACT_SUBREG $a, sub0)
2262>;
2263
Michel Danzerbf1a6412014-01-28 03:01:16 +00002264def : Pat <
2265 (i1 (trunc i32:$a)),
2266 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2267>;
2268
Matt Arsenault04fca442013-11-18 20:09:37 +00002269// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2270// case, the sgpr-copies pass will fix this to use the vector version.
2271def : Pat <
2272 (i32 (addc i32:$src0, i32:$src1)),
2273 (S_ADD_I32 $src0, $src1)
2274>;
2275
Tom Stellardfb961692013-10-23 00:44:19 +00002276//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002277// Miscellaneous Optimization Patterns
2278//============================================================================//
2279
2280def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2281
Tom Stellard75aadc22012-12-11 21:25:42 +00002282} // End isSI predicate