blob: 7bad4972c4fe3bdbf3d05b71e1a303e296755957 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Dan Gohman10e730a2015-06-29 23:51:55 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000011///
12//===----------------------------------------------------------------------===//
13
14#include "WebAssemblyISelLowering.h"
15#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
16#include "WebAssemblyMachineFunctionInfo.h"
17#include "WebAssemblySubtarget.h"
18#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000019#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000020#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Heejin Ahn24faf852018-10-25 23:55:10 +000023#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Heejin Ahnda419bd2018-11-14 02:46:21 +000026#include "llvm/CodeGen/WasmEHFuncInfo.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000027#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000028#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000029#include "llvm/IR/Function.h"
30#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
34#include "llvm/Target/TargetOptions.h"
35using namespace llvm;
36
37#define DEBUG_TYPE "wasm-lower"
38
39WebAssemblyTargetLowering::WebAssemblyTargetLowering(
40 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000041 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000042 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
43
JF Bastien71d29ac2015-08-12 17:53:29 +000044 // Booleans always contain 0 or 1.
45 setBooleanContents(ZeroOrOneBooleanContent);
Thomas Lively5ea17d42018-10-20 01:35:23 +000046 // Except in SIMD vectors
47 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000048 // WebAssembly does not produce floating-point exceptions on normal floating
49 // point operations.
50 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000051 // We don't know the microarchitecture here, so just reduce register pressure.
52 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000053 // Tell ISel that we have a stack pointer.
54 setStackPointerRegisterToSaveRestore(
55 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
56 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000057 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
58 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
59 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
60 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000061 if (Subtarget->hasSIMD128()) {
62 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
63 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
64 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
65 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Thomas Lively2b8b2972019-01-26 01:25:37 +000066 }
67 if (Subtarget->hasUnimplementedSIMD128()) {
68 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
69 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000070 }
JF Bastienb9073fb2015-07-22 21:28:15 +000071 // Compute derived properties from the register classes.
72 computeRegisterProperties(Subtarget->getRegisterInfo());
73
JF Bastienaf111db2015-08-24 22:16:48 +000074 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000075 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000076 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000077 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
78 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000079
Dan Gohman35bfb242015-12-04 23:22:35 +000080 // Take the default expansion for va_arg, va_copy, and va_end. There is no
81 // default action for va_start, so we do that custom.
82 setOperationAction(ISD::VASTART, MVT::Other, Custom);
83 setOperationAction(ISD::VAARG, MVT::Other, Expand);
84 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
85 setOperationAction(ISD::VAEND, MVT::Other, Expand);
86
Thomas Livelyebd4c902018-09-12 17:56:00 +000087 for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
JF Bastienda06bce2015-08-11 21:02:46 +000088 // Don't expand the floating-point types to constant pools.
89 setOperationAction(ISD::ConstantFP, T, Legal);
90 // Expand floating-point comparisons.
91 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
92 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
93 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000094 // Expand floating-point library function operators.
Heejin Ahnf208f632018-09-05 01:27:38 +000095 for (auto Op :
96 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000097 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000098 // Note supported floating-point library function operators that otherwise
99 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000100 for (auto Op :
101 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000102 setOperationAction(Op, T, Legal);
Thomas Lively30f1d692018-10-24 22:49:55 +0000103 // Support minimum and maximum, which otherwise default to expand.
104 setOperationAction(ISD::FMINIMUM, T, Legal);
105 setOperationAction(ISD::FMAXIMUM, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000106 // WebAssembly currently has no builtin f16 support.
107 setOperationAction(ISD::FP16_TO_FP, T, Expand);
108 setOperationAction(ISD::FP_TO_FP16, T, Expand);
109 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
110 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000111 }
Dan Gohman32907a62015-08-20 22:57:13 +0000112
Thomas Lively66ea30c2018-11-29 22:01:01 +0000113 // Expand unavailable integer operations.
114 for (auto Op :
115 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
116 ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
117 ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
Thomas Lively2b8b2972019-01-26 01:25:37 +0000118 for (auto T : {MVT::i32, MVT::i64})
Dan Gohman32907a62015-08-20 22:57:13 +0000119 setOperationAction(Op, T, Expand);
Thomas Lively2b8b2972019-01-26 01:25:37 +0000120 if (Subtarget->hasSIMD128())
121 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
Thomas Lively66ea30c2018-11-29 22:01:01 +0000122 setOperationAction(Op, T, Expand);
Thomas Lively64a39a12019-01-10 22:32:11 +0000123 if (Subtarget->hasUnimplementedSIMD128())
Thomas Lively2b8b2972019-01-26 01:25:37 +0000124 setOperationAction(Op, MVT::v2i64, Expand);
Thomas Livelyb2382c82018-11-02 00:39:57 +0000125 }
Thomas Lively55735d52018-10-20 01:31:18 +0000126
Thomas Lively2b8b2972019-01-26 01:25:37 +0000127 // SIMD-specific configuration
128 if (Subtarget->hasSIMD128()) {
129 // Support saturating add for i8x16 and i16x8
130 for (auto Op : {ISD::SADDSAT, ISD::UADDSAT})
131 for (auto T : {MVT::v16i8, MVT::v8i16})
132 setOperationAction(Op, T, Legal);
133
Thomas Lively079816e2019-01-30 02:23:29 +0000134 // Custom lower BUILD_VECTORs to minimize number of replace_lanes
135 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
136 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
137 if (Subtarget->hasUnimplementedSIMD128())
138 for (auto T : {MVT::v2i64, MVT::v2f64})
139 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
140
Thomas Lively2b8b2972019-01-26 01:25:37 +0000141 // We have custom shuffle lowering to expose the shuffle mask
142 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
143 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
144 if (Subtarget->hasUnimplementedSIMD128())
145 for (auto T: {MVT::v2i64, MVT::v2f64})
146 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
147
148 // Custom lowering since wasm shifts must have a scalar shift amount
149 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL}) {
150 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
151 setOperationAction(Op, T, Custom);
152 if (Subtarget->hasUnimplementedSIMD128())
153 setOperationAction(Op, MVT::v2i64, Custom);
154 }
155
156 // Custom lower lane accesses to expand out variable indices
157 for (auto Op : {ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT}) {
158 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
159 setOperationAction(Op, T, Custom);
160 if (Subtarget->hasUnimplementedSIMD128())
161 for (auto T : {MVT::v2i64, MVT::v2f64})
162 setOperationAction(Op, T, Custom);
163 }
164
165 // There is no i64x2.mul instruction
166 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
167
168 // There are no vector select instructions
Thomas Lively38c902b2018-11-09 01:38:44 +0000169 for (auto Op : {ISD::VSELECT, ISD::SELECT_CC, ISD::SELECT}) {
170 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
171 setOperationAction(Op, T, Expand);
Thomas Lively64a39a12019-01-10 22:32:11 +0000172 if (Subtarget->hasUnimplementedSIMD128())
Thomas Lively38c902b2018-11-09 01:38:44 +0000173 for (auto T : {MVT::v2i64, MVT::v2f64})
174 setOperationAction(Op, T, Expand);
175 }
Thomas Livelyd4891a12018-11-01 00:01:02 +0000176
Thomas Lively43876ae72019-03-02 03:32:25 +0000177 // Expand integer operations supported for scalars but not SIMD
178 for (auto Op : {ISD::CTLZ, ISD::CTTZ, ISD::CTPOP, ISD::SDIV, ISD::UDIV,
179 ISD::SREM, ISD::UREM, ISD::ROTL, ISD::ROTR}) {
180 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
181 setOperationAction(Op, T, Expand);
182 if (Subtarget->hasUnimplementedSIMD128())
183 setOperationAction(Op, MVT::v2i64, Expand);
184 }
185
186 // Expand float operations supported for scalars but not SIMD
187 for (auto Op : {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT,
188 ISD::FCOPYSIGN}) {
189 setOperationAction(Op, MVT::v4f32, Expand);
190 if (Subtarget->hasUnimplementedSIMD128())
191 setOperationAction(Op, MVT::v2f64, Expand);
192 }
193
Thomas Lively2b8b2972019-01-26 01:25:37 +0000194 // Expand additional SIMD ops that V8 hasn't implemented yet
195 if (!Subtarget->hasUnimplementedSIMD128()) {
196 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
197 setOperationAction(ISD::FDIV, MVT::v4f32, Expand);
198 }
199 }
200
Dan Gohman32907a62015-08-20 22:57:13 +0000201 // As a special case, these operators use the type to mean the type to
202 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000204 if (!Subtarget->hasSignExt()) {
Thomas Lively64a39a12019-01-10 22:32:11 +0000205 // Sign extends are legal only when extending a vector extract
206 auto Action = Subtarget->hasSIMD128() ? Custom : Expand;
Derek Schuffa519fe52017-09-13 00:29:06 +0000207 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
Thomas Lively64a39a12019-01-10 22:32:11 +0000208 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Action);
Derek Schuffa519fe52017-09-13 00:29:06 +0000209 }
Thomas Lively5ea17d42018-10-20 01:35:23 +0000210 for (auto T : MVT::integer_vector_valuetypes())
211 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000212
213 // Dynamic stack allocation: use the default expansion.
214 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
215 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000216 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000217
Derek Schuff9769deb2015-12-11 23:49:46 +0000218 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000219 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000220
Dan Gohman950a13c2015-09-16 16:51:30 +0000221 // Expand these forms; we pattern-match the forms that we can handle in isel.
222 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
223 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
224 setOperationAction(Op, T, Expand);
225
226 // We have custom switch handling.
227 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
228
JF Bastien73ff6af2015-08-31 22:24:11 +0000229 // WebAssembly doesn't have:
230 // - Floating-point extending loads.
231 // - Floating-point truncating stores.
232 // - i1 extending loads.
Thomas Lively325c9c52018-10-25 01:46:07 +0000233 // - extending/truncating SIMD loads/stores
Dan Gohman60bddf12015-12-10 02:07:53 +0000234 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000235 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
236 for (auto T : MVT::integer_valuetypes())
237 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
238 setLoadExtAction(Ext, T, MVT::i1, Promote);
Thomas Lively325c9c52018-10-25 01:46:07 +0000239 if (Subtarget->hasSIMD128()) {
240 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32,
241 MVT::v2f64}) {
242 for (auto MemT : MVT::vector_valuetypes()) {
243 if (MVT(T) != MemT) {
244 setTruncStoreAction(T, MemT, Expand);
245 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
246 setLoadExtAction(Ext, T, MemT, Expand);
247 }
248 }
249 }
250 }
Derek Schuffffa143c2015-11-10 00:30:57 +0000251
Thomas Lively33f87b82019-01-28 23:44:31 +0000252 // Don't do anything clever with build_pairs
253 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
254
Derek Schuffffa143c2015-11-10 00:30:57 +0000255 // Trap lowers to wasm unreachable
256 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000257
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000258 // Exception handling intrinsics
259 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000260 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000261
Derek Schuff18ba1922017-08-30 18:07:45 +0000262 setMaxAtomicSizeInBitsSupported(64);
Thomas Livelyd99af232019-02-05 00:49:55 +0000263
264 if (Subtarget->hasBulkMemory()) {
Thomas Livelybba3f062019-02-13 22:25:18 +0000265 // Use memory.copy and friends over multiple loads and stores
Thomas Livelyd99af232019-02-05 00:49:55 +0000266 MaxStoresPerMemcpy = 1;
267 MaxStoresPerMemcpyOptSize = 1;
Thomas Lively31505662019-02-05 20:57:40 +0000268 MaxStoresPerMemmove = 1;
269 MaxStoresPerMemmoveOptSize = 1;
Thomas Livelybba3f062019-02-13 22:25:18 +0000270 MaxStoresPerMemset = 1;
271 MaxStoresPerMemsetOptSize = 1;
Thomas Livelyd99af232019-02-05 00:49:55 +0000272 }
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000273}
Dan Gohman10e730a2015-06-29 23:51:55 +0000274
Heejin Ahne8653bb2018-08-07 00:22:22 +0000275TargetLowering::AtomicExpansionKind
276WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
277 // We have wasm instructions for these
278 switch (AI->getOperation()) {
279 case AtomicRMWInst::Add:
280 case AtomicRMWInst::Sub:
281 case AtomicRMWInst::And:
282 case AtomicRMWInst::Or:
283 case AtomicRMWInst::Xor:
284 case AtomicRMWInst::Xchg:
285 return AtomicExpansionKind::None;
286 default:
287 break;
288 }
289 return AtomicExpansionKind::CmpXChg;
290}
291
Dan Gohman7b634842015-08-24 18:44:37 +0000292FastISel *WebAssemblyTargetLowering::createFastISel(
293 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
294 return WebAssembly::createFastISel(FuncInfo, LibInfo);
295}
296
Dan Gohman7a6b9822015-11-29 22:32:02 +0000297MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000298 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000299 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Heejin Ahnf208f632018-09-05 01:27:38 +0000300 if (BitWidth > 1 && BitWidth < 8)
301 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000302
303 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000304 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
305 // the count to be an i32.
306 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000307 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000308 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000309 }
310
Dan Gohmana8483752015-12-10 00:26:26 +0000311 MVT Result = MVT::getIntegerVT(BitWidth);
312 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
313 "Unable to represent scalar shift amount type");
314 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000315}
316
Dan Gohmancdd48b82017-11-28 01:13:40 +0000317// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
318// undefined result on invalid/overflow, to the WebAssembly opcode, which
319// traps on invalid/overflow.
Heejin Ahnf208f632018-09-05 01:27:38 +0000320static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
321 MachineBasicBlock *BB,
322 const TargetInstrInfo &TII,
323 bool IsUnsigned, bool Int64,
324 bool Float64, unsigned LoweredOpcode) {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000325 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
326
327 unsigned OutReg = MI.getOperand(0).getReg();
328 unsigned InReg = MI.getOperand(1).getReg();
329
330 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
331 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
332 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000333 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000334 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000335 unsigned Eqz = WebAssembly::EQZ_I32;
336 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000337 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
338 int64_t Substitute = IsUnsigned ? 0 : Limit;
339 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000340 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000341 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
342
Heejin Ahn18c56a02019-02-04 19:13:39 +0000343 const BasicBlock *LLVMBB = BB->getBasicBlock();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000344 MachineFunction *F = BB->getParent();
Heejin Ahn18c56a02019-02-04 19:13:39 +0000345 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVMBB);
346 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVMBB);
347 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVMBB);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000348
349 MachineFunction::iterator It = ++BB->getIterator();
350 F->insert(It, FalseMBB);
351 F->insert(It, TrueMBB);
352 F->insert(It, DoneMBB);
353
354 // Transfer the remainder of BB and its successor edges to DoneMBB.
Heejin Ahn5c644c92019-03-05 21:05:09 +0000355 DoneMBB->splice(DoneMBB->begin(), BB, std::next(MI.getIterator()), BB->end());
Dan Gohmancdd48b82017-11-28 01:13:40 +0000356 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
357
358 BB->addSuccessor(TrueMBB);
359 BB->addSuccessor(FalseMBB);
360 TrueMBB->addSuccessor(DoneMBB);
361 FalseMBB->addSuccessor(DoneMBB);
362
Dan Gohman580c1022017-11-29 20:20:11 +0000363 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000364 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
365 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000366 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
367 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
368 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
369 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000370
371 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000372 // For signed numbers, we can do a single comparison to determine whether
373 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000374 if (IsUnsigned) {
375 Tmp0 = InReg;
376 } else {
Heejin Ahnf208f632018-09-05 01:27:38 +0000377 BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000378 }
379 BuildMI(BB, DL, TII.get(FConst), Tmp1)
380 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000381 BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000382
383 // For unsigned numbers, we have to do a separate comparison with zero.
384 if (IsUnsigned) {
385 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Heejin Ahnf208f632018-09-05 01:27:38 +0000386 unsigned SecondCmpReg =
387 MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Dan Gohman580c1022017-11-29 20:20:11 +0000388 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
389 BuildMI(BB, DL, TII.get(FConst), Tmp1)
390 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000391 BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
392 BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000393 CmpReg = AndReg;
394 }
395
Heejin Ahnf208f632018-09-05 01:27:38 +0000396 BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000397
398 // Create the CFG diamond to select between doing the conversion or using
399 // the substitute value.
Heejin Ahnf208f632018-09-05 01:27:38 +0000400 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
401 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
402 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
403 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000404 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000405 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000406 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000407 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000408 .addMBB(TrueMBB);
409
410 return DoneMBB;
411}
412
Heejin Ahnf208f632018-09-05 01:27:38 +0000413MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
414 MachineInstr &MI, MachineBasicBlock *BB) const {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000415 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
416 DebugLoc DL = MI.getDebugLoc();
417
418 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000419 default:
420 llvm_unreachable("Unexpected instr type to insert");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000421 case WebAssembly::FP_TO_SINT_I32_F32:
422 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
423 WebAssembly::I32_TRUNC_S_F32);
424 case WebAssembly::FP_TO_UINT_I32_F32:
425 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
426 WebAssembly::I32_TRUNC_U_F32);
427 case WebAssembly::FP_TO_SINT_I64_F32:
428 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
429 WebAssembly::I64_TRUNC_S_F32);
430 case WebAssembly::FP_TO_UINT_I64_F32:
431 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
432 WebAssembly::I64_TRUNC_U_F32);
433 case WebAssembly::FP_TO_SINT_I32_F64:
434 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
435 WebAssembly::I32_TRUNC_S_F64);
436 case WebAssembly::FP_TO_UINT_I32_F64:
437 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
438 WebAssembly::I32_TRUNC_U_F64);
439 case WebAssembly::FP_TO_SINT_I64_F64:
440 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
441 WebAssembly::I64_TRUNC_S_F64);
442 case WebAssembly::FP_TO_UINT_I64_F64:
443 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
444 WebAssembly::I64_TRUNC_U_F64);
Heejin Ahnf208f632018-09-05 01:27:38 +0000445 llvm_unreachable("Unexpected instruction to emit with custom inserter");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000446 }
447}
448
Heejin Ahnf208f632018-09-05 01:27:38 +0000449const char *
450WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000451 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000452 case WebAssemblyISD::FIRST_NUMBER:
453 break;
454#define HANDLE_NODETYPE(NODE) \
455 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000456 return "WebAssemblyISD::" #NODE;
457#include "WebAssemblyISD.def"
458#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000459 }
460 return nullptr;
461}
462
Dan Gohmanf19ed562015-11-13 01:42:29 +0000463std::pair<unsigned, const TargetRegisterClass *>
464WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
465 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
466 // First, see if this is a constraint that directly corresponds to a
467 // WebAssembly register class.
468 if (Constraint.size() == 1) {
469 switch (Constraint[0]) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000470 case 'r':
471 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
472 if (Subtarget->hasSIMD128() && VT.isVector()) {
473 if (VT.getSizeInBits() == 128)
474 return std::make_pair(0U, &WebAssembly::V128RegClass);
475 }
476 if (VT.isInteger() && !VT.isVector()) {
477 if (VT.getSizeInBits() <= 32)
478 return std::make_pair(0U, &WebAssembly::I32RegClass);
479 if (VT.getSizeInBits() <= 64)
480 return std::make_pair(0U, &WebAssembly::I64RegClass);
481 }
482 break;
483 default:
484 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000485 }
486 }
487
488 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
489}
490
Dan Gohman3192ddf2015-11-19 23:04:59 +0000491bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
492 // Assume ctz is a relatively cheap operation.
493 return true;
494}
495
496bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
497 // Assume clz is a relatively cheap operation.
498 return true;
499}
500
Dan Gohman4b9d7912015-12-15 22:01:29 +0000501bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
502 const AddrMode &AM,
Heejin Ahnf208f632018-09-05 01:27:38 +0000503 Type *Ty, unsigned AS,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000504 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000505 // WebAssembly offsets are added as unsigned without wrapping. The
506 // isLegalAddressingMode gives us no way to determine if wrapping could be
507 // happening, so we approximate this by accepting only non-negative offsets.
Heejin Ahnf208f632018-09-05 01:27:38 +0000508 if (AM.BaseOffs < 0)
509 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000510
511 // WebAssembly has no scale register operands.
Heejin Ahnf208f632018-09-05 01:27:38 +0000512 if (AM.Scale != 0)
513 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000514
515 // Everything else is legal.
516 return true;
517}
518
Dan Gohmanbb372242016-01-26 03:39:31 +0000519bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000520 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000521 // WebAssembly supports unaligned accesses, though it should be declared
522 // with the p2align attribute on loads and stores which do so, and there
523 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000524 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000525 // of constants, etc.), WebAssembly implementations will either want the
526 // unaligned access or they'll split anyway.
Heejin Ahnf208f632018-09-05 01:27:38 +0000527 if (Fast)
528 *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000529 return true;
530}
531
Reid Klecknerb5180542017-03-21 16:57:19 +0000532bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
533 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000534 // The current thinking is that wasm engines will perform this optimization,
535 // so we can save on code size.
536 return true;
537}
538
Simon Pilgrim99f70162018-06-28 17:27:09 +0000539EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
540 LLVMContext &C,
541 EVT VT) const {
542 if (VT.isVector())
543 return VT.changeVectorElementTypeToInteger();
544
545 return TargetLowering::getSetCCResultType(DL, C, VT);
546}
547
Heejin Ahn4128cb02018-08-02 21:44:24 +0000548bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
549 const CallInst &I,
550 MachineFunction &MF,
551 unsigned Intrinsic) const {
552 switch (Intrinsic) {
553 case Intrinsic::wasm_atomic_notify:
554 Info.opc = ISD::INTRINSIC_W_CHAIN;
555 Info.memVT = MVT::i32;
556 Info.ptrVal = I.getArgOperand(0);
557 Info.offset = 0;
558 Info.align = 4;
559 // atomic.notify instruction does not really load the memory specified with
560 // this argument, but MachineMemOperand should either be load or store, so
561 // we set this to a load.
562 // FIXME Volatile isn't really correct, but currently all LLVM atomic
563 // instructions are treated as volatiles in the backend, so we should be
564 // consistent. The same applies for wasm_atomic_wait intrinsics too.
565 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
566 return true;
567 case Intrinsic::wasm_atomic_wait_i32:
568 Info.opc = ISD::INTRINSIC_W_CHAIN;
569 Info.memVT = MVT::i32;
570 Info.ptrVal = I.getArgOperand(0);
571 Info.offset = 0;
572 Info.align = 4;
573 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
574 return true;
575 case Intrinsic::wasm_atomic_wait_i64:
576 Info.opc = ISD::INTRINSIC_W_CHAIN;
577 Info.memVT = MVT::i64;
578 Info.ptrVal = I.getArgOperand(0);
579 Info.offset = 0;
580 Info.align = 8;
581 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
582 return true;
583 default:
584 return false;
585 }
586}
587
Dan Gohman10e730a2015-06-29 23:51:55 +0000588//===----------------------------------------------------------------------===//
589// WebAssembly Lowering private implementation.
590//===----------------------------------------------------------------------===//
591
592//===----------------------------------------------------------------------===//
593// Lowering Code
594//===----------------------------------------------------------------------===//
595
Heejin Ahn18c56a02019-02-04 19:13:39 +0000596static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *Msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000597 MachineFunction &MF = DAG.getMachineFunction();
598 DAG.getContext()->diagnose(
Heejin Ahn18c56a02019-02-04 19:13:39 +0000599 DiagnosticInfoUnsupported(MF.getFunction(), Msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000600}
601
Dan Gohman85dbdda2015-12-04 17:16:07 +0000602// Test whether the given calling convention is supported.
Heejin Ahn18c56a02019-02-04 19:13:39 +0000603static bool callingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000604 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000605 // conventions. We don't yet have a way to annotate calls with properties like
606 // "cold", and we don't have any call-clobbered registers, so these are mostly
607 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000608 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000609 CallConv == CallingConv::Cold ||
610 CallConv == CallingConv::PreserveMost ||
611 CallConv == CallingConv::PreserveAll ||
612 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000613}
614
Heejin Ahnf208f632018-09-05 01:27:38 +0000615SDValue
616WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
617 SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000618 SelectionDAG &DAG = CLI.DAG;
619 SDLoc DL = CLI.DL;
620 SDValue Chain = CLI.Chain;
621 SDValue Callee = CLI.Callee;
622 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000623 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000624
625 CallingConv::ID CallConv = CLI.CallConv;
Heejin Ahn18c56a02019-02-04 19:13:39 +0000626 if (!callingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000627 fail(DL, DAG,
628 "WebAssembly doesn't support language-specific or target-specific "
629 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000630 if (CLI.IsPatchPoint)
631 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
632
Dan Gohman9cc692b2015-10-02 20:54:23 +0000633 // WebAssembly doesn't currently support explicit tail calls. If they are
634 // required, fail. Otherwise, just disable them.
635 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
636 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000637 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000638 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
639 CLI.IsTailCall = false;
640
JF Bastiend8a9d662015-08-24 21:59:51 +0000641 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000642 if (Ins.size() > 1)
643 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
644
Dan Gohman2d822e72015-12-04 17:12:52 +0000645 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000646 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000647 unsigned NumFixedArgs = 0;
Heejin Ahn18c56a02019-02-04 19:13:39 +0000648 for (unsigned I = 0; I < Outs.size(); ++I) {
649 const ISD::OutputArg &Out = Outs[I];
650 SDValue &OutVal = OutVals[I];
Dan Gohman7935fa32015-12-10 00:22:40 +0000651 if (Out.Flags.isNest())
652 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000653 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000654 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000655 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000656 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000657 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000658 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000659 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000660 auto &MFI = MF.getFrameInfo();
661 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
662 Out.Flags.getByValAlign(),
663 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000664 SDValue SizeNode =
665 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000666 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000667 Chain = DAG.getMemcpy(
668 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000669 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000670 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
671 OutVal = FINode;
672 }
Dan Gohman910ba332018-06-26 03:18:38 +0000673 // Count the number of fixed args *after* legalization.
674 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000675 }
676
JF Bastiend8a9d662015-08-24 21:59:51 +0000677 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000678 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000679
JF Bastiend8a9d662015-08-24 21:59:51 +0000680 // Analyze operands of the call, assigning locations to each operand.
681 SmallVector<CCValAssign, 16> ArgLocs;
682 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000683
Dan Gohman35bfb242015-12-04 23:22:35 +0000684 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000685 // Outgoing non-fixed arguments are placed in a buffer. First
686 // compute their offsets and the total amount of buffer space needed.
Dan Gohmanc71132c2019-02-26 05:20:19 +0000687 for (unsigned I = NumFixedArgs; I < Outs.size(); ++I) {
688 const ISD::OutputArg &Out = Outs[I];
689 SDValue &Arg = OutVals[I];
Dan Gohman35bfb242015-12-04 23:22:35 +0000690 EVT VT = Arg.getValueType();
691 assert(VT != MVT::iPTR && "Legalized args should be concrete");
692 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanc71132c2019-02-26 05:20:19 +0000693 unsigned Align = std::max(Out.Flags.getOrigAlign(),
694 Layout.getABITypeAlignment(Ty));
Derek Schuff992d83f2016-02-10 20:14:15 +0000695 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
Dan Gohmanc71132c2019-02-26 05:20:19 +0000696 Align);
Dan Gohman35bfb242015-12-04 23:22:35 +0000697 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
698 Offset, VT.getSimpleVT(),
699 CCValAssign::Full));
700 }
701 }
702
703 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
704
Derek Schuff27501e22016-02-10 19:51:04 +0000705 SDValue FINode;
706 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000707 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000708 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000709 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
710 Layout.getStackAlignment(),
711 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000712 unsigned ValNo = 0;
713 SmallVector<SDValue, 8> Chains;
714 for (SDValue Arg :
715 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
716 assert(ArgLocs[ValNo].getValNo() == ValNo &&
717 "ArgLocs should remain in order and only hold varargs args");
718 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000719 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000720 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000721 DAG.getConstant(Offset, DL, PtrVT));
Heejin Ahnf208f632018-09-05 01:27:38 +0000722 Chains.push_back(
723 DAG.getStore(Chain, DL, Arg, Add,
724 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000725 }
726 if (!Chains.empty())
727 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000728 } else if (IsVarArg) {
729 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000730 }
731
Sam Clegg492f7522019-03-26 19:46:15 +0000732 if (Callee->getOpcode() == ISD::GlobalAddress) {
733 // If the callee is a GlobalAddress node (quite common, every direct call
734 // is) turn it into a TargetGlobalAddress node so that LowerGlobalAddress
735 // doesn't at MO_GOT which is not needed for direct calls.
736 GlobalAddressSDNode* GA = cast<GlobalAddressSDNode>(Callee);
737 Callee = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
738 getPointerTy(DAG.getDataLayout()),
739 GA->getOffset());
740 Callee = DAG.getNode(WebAssemblyISD::Wrapper, DL,
741 getPointerTy(DAG.getDataLayout()), Callee);
742 }
743
Dan Gohman35bfb242015-12-04 23:22:35 +0000744 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000745 SmallVector<SDValue, 16> Ops;
746 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000747 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000748
749 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
750 // isn't reliable.
751 Ops.append(OutVals.begin(),
752 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000753 // Add a pointer to the vararg buffer.
Heejin Ahnf208f632018-09-05 01:27:38 +0000754 if (IsVarArg)
755 Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000756
Derek Schuff27501e22016-02-10 19:51:04 +0000757 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000758 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000759 assert(!In.Flags.isByVal() && "byval is not valid for return values");
760 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000761 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000762 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000763 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000764 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000765 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000766 fail(DL, DAG,
767 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000768 // Ignore In.getOrigAlign() because all our arguments are passed in
769 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000770 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000771 }
Derek Schuff27501e22016-02-10 19:51:04 +0000772 InTys.push_back(MVT::Other);
773 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000774 SDValue Res =
775 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000776 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000777 if (Ins.empty()) {
778 Chain = Res;
779 } else {
780 InVals.push_back(Res);
781 Chain = Res.getValue(1);
782 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000783
JF Bastiend8a9d662015-08-24 21:59:51 +0000784 return Chain;
785}
786
JF Bastienb9073fb2015-07-22 21:28:15 +0000787bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000788 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
789 const SmallVectorImpl<ISD::OutputArg> &Outs,
790 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000791 // WebAssembly can't currently handle returning tuples.
792 return Outs.size() <= 1;
793}
794
795SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000796 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000797 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000798 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000799 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000800 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Heejin Ahn18c56a02019-02-04 19:13:39 +0000801 if (!callingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000802 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
803
JF Bastien600aee92015-07-31 17:53:38 +0000804 SmallVector<SDValue, 4> RetOps(1, Chain);
805 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000806 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000807
Dan Gohman754cd112015-11-11 01:33:02 +0000808 // Record the number and types of the return values.
809 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000810 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
811 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000812 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000813 if (Out.Flags.isInAlloca())
814 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000815 if (Out.Flags.isInConsecutiveRegs())
816 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
817 if (Out.Flags.isInConsecutiveRegsLast())
818 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000819 }
820
JF Bastienb9073fb2015-07-22 21:28:15 +0000821 return Chain;
822}
823
824SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000825 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000826 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
827 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Heejin Ahn18c56a02019-02-04 19:13:39 +0000828 if (!callingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000829 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000830
Dan Gohman2726b882016-10-06 22:29:32 +0000831 MachineFunction &MF = DAG.getMachineFunction();
832 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
833
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000834 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
835 // of the incoming values before they're represented by virtual registers.
836 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
837
JF Bastien600aee92015-07-31 17:53:38 +0000838 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000839 if (In.Flags.isInAlloca())
840 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
841 if (In.Flags.isNest())
842 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000843 if (In.Flags.isInConsecutiveRegs())
844 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
845 if (In.Flags.isInConsecutiveRegsLast())
846 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000847 // Ignore In.getOrigAlign() because all our arguments are passed in
848 // registers.
Heejin Ahnf208f632018-09-05 01:27:38 +0000849 InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
850 DAG.getTargetConstant(InVals.size(),
851 DL, MVT::i32))
852 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000853
854 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000855 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000856 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000857
Derek Schuff27501e22016-02-10 19:51:04 +0000858 // Varargs are copied into a buffer allocated by the caller, and a pointer to
859 // the buffer is passed as an argument.
860 if (IsVarArg) {
861 MVT PtrVT = getPointerTy(MF.getDataLayout());
862 unsigned VarargVreg =
863 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
864 MFI->setVarargBufferVreg(VarargVreg);
865 Chain = DAG.getCopyToReg(
866 Chain, DL, VarargVreg,
867 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
868 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
869 MFI->addParam(PtrVT);
870 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000871
Derek Schuff77a7a382018-10-03 22:22:48 +0000872 // Record the number and types of arguments and results.
Dan Gohman2726b882016-10-06 22:29:32 +0000873 SmallVector<MVT, 4> Params;
874 SmallVector<MVT, 4> Results;
Heejin Ahn18c56a02019-02-04 19:13:39 +0000875 computeSignatureVTs(MF.getFunction().getFunctionType(), MF.getFunction(),
Derek Schuff77a7a382018-10-03 22:22:48 +0000876 DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000877 for (MVT VT : Results)
878 MFI->addResult(VT);
Derek Schuff77a7a382018-10-03 22:22:48 +0000879 // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
880 // the param logic here with ComputeSignatureVTs
881 assert(MFI->getParams().size() == Params.size() &&
882 std::equal(MFI->getParams().begin(), MFI->getParams().end(),
883 Params.begin()));
Dan Gohman2726b882016-10-06 22:29:32 +0000884
JF Bastienb9073fb2015-07-22 21:28:15 +0000885 return Chain;
886}
887
Dan Gohman10e730a2015-06-29 23:51:55 +0000888//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000889// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000890//===----------------------------------------------------------------------===//
891
JF Bastienaf111db2015-08-24 22:16:48 +0000892SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
893 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000894 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000895 switch (Op.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000896 default:
897 llvm_unreachable("unimplemented operation lowering");
898 return SDValue();
899 case ISD::FrameIndex:
900 return LowerFrameIndex(Op, DAG);
901 case ISD::GlobalAddress:
902 return LowerGlobalAddress(Op, DAG);
903 case ISD::ExternalSymbol:
904 return LowerExternalSymbol(Op, DAG);
905 case ISD::JumpTable:
906 return LowerJumpTable(Op, DAG);
907 case ISD::BR_JT:
908 return LowerBR_JT(Op, DAG);
909 case ISD::VASTART:
910 return LowerVASTART(Op, DAG);
911 case ISD::BlockAddress:
912 case ISD::BRIND:
913 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
914 return SDValue();
915 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
916 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
917 return SDValue();
918 case ISD::FRAMEADDR:
919 return LowerFRAMEADDR(Op, DAG);
920 case ISD::CopyToReg:
921 return LowerCopyToReg(Op, DAG);
Thomas Livelyfb84fd72018-11-02 00:06:56 +0000922 case ISD::EXTRACT_VECTOR_ELT:
923 case ISD::INSERT_VECTOR_ELT:
924 return LowerAccessVectorElement(Op, DAG);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000925 case ISD::INTRINSIC_VOID:
Heejin Ahnd6f48782019-01-30 03:21:57 +0000926 case ISD::INTRINSIC_WO_CHAIN:
927 case ISD::INTRINSIC_W_CHAIN:
928 return LowerIntrinsic(Op, DAG);
Thomas Lively64a39a12019-01-10 22:32:11 +0000929 case ISD::SIGN_EXTEND_INREG:
930 return LowerSIGN_EXTEND_INREG(Op, DAG);
Thomas Lively079816e2019-01-30 02:23:29 +0000931 case ISD::BUILD_VECTOR:
932 return LowerBUILD_VECTOR(Op, DAG);
Thomas Livelya0d25812018-09-07 21:54:46 +0000933 case ISD::VECTOR_SHUFFLE:
934 return LowerVECTOR_SHUFFLE(Op, DAG);
Thomas Lively55735d52018-10-20 01:31:18 +0000935 case ISD::SHL:
936 case ISD::SRA:
937 case ISD::SRL:
938 return LowerShift(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000939 }
940}
941
Derek Schuffaadc89c2016-02-16 18:18:36 +0000942SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
943 SelectionDAG &DAG) const {
944 SDValue Src = Op.getOperand(2);
945 if (isa<FrameIndexSDNode>(Src.getNode())) {
946 // CopyToReg nodes don't support FrameIndex operands. Other targets select
947 // the FI to some LEA-like instruction, but since we don't have that, we
948 // need to insert some kind of instruction that can take an FI operand and
949 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
Thomas Lively6a87dda2019-01-08 06:25:55 +0000950 // local.copy between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000951 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000952 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000953 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000954 EVT VT = Src.getValueType();
Heejin Ahnf208f632018-09-05 01:27:38 +0000955 SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
956 : WebAssembly::COPY_I64,
957 DL, VT, Src),
958 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000959 return Op.getNode()->getNumValues() == 1
960 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
Heejin Ahnf208f632018-09-05 01:27:38 +0000961 : DAG.getCopyToReg(Chain, DL, Reg, Copy,
962 Op.getNumOperands() == 4 ? Op.getOperand(3)
963 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000964 }
965 return SDValue();
966}
967
Derek Schuff9769deb2015-12-11 23:49:46 +0000968SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
969 SelectionDAG &DAG) const {
970 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
971 return DAG.getTargetFrameIndex(FI, Op.getValueType());
972}
973
Dan Gohman94c65662016-02-16 23:48:04 +0000974SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
975 SelectionDAG &DAG) const {
976 // Non-zero depths are not supported by WebAssembly currently. Use the
977 // legalizer's default expansion, which is to return 0 (what this function is
978 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000979 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000980 return SDValue();
981
Matthias Braun941a7052016-07-28 18:40:00 +0000982 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000983 EVT VT = Op.getValueType();
984 unsigned FP =
985 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
986 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
987}
988
JF Bastienaf111db2015-08-24 22:16:48 +0000989SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
990 SelectionDAG &DAG) const {
991 SDLoc DL(Op);
992 const auto *GA = cast<GlobalAddressSDNode>(Op);
993 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000994 assert(GA->getTargetFlags() == 0 &&
995 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000996 if (GA->getAddressSpace() != 0)
997 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Sam Clegg492f7522019-03-26 19:46:15 +0000998
Sam Cleggef4c66c2019-04-03 00:17:29 +0000999 unsigned OperandFlags = 0;
Sam Clegg492f7522019-03-26 19:46:15 +00001000 if (isPositionIndependent()) {
1001 const GlobalValue *GV = GA->getGlobal();
1002 if (getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV)) {
1003 MachineFunction &MF = DAG.getMachineFunction();
1004 MVT PtrVT = getPointerTy(MF.getDataLayout());
1005 const char *BaseName;
Sam Clegg2a7cac92019-04-04 17:43:50 +00001006 if (GV->getValueType()->isFunctionTy()) {
Sam Clegg492f7522019-03-26 19:46:15 +00001007 BaseName = MF.createExternalSymbolName("__table_base");
Sam Clegg2a7cac92019-04-04 17:43:50 +00001008 OperandFlags = WebAssemblyII::MO_TABLE_BASE_REL;
1009 }
1010 else {
Sam Clegg492f7522019-03-26 19:46:15 +00001011 BaseName = MF.createExternalSymbolName("__memory_base");
Sam Clegg2a7cac92019-04-04 17:43:50 +00001012 OperandFlags = WebAssemblyII::MO_MEMORY_BASE_REL;
1013 }
Sam Clegg492f7522019-03-26 19:46:15 +00001014 SDValue BaseAddr =
1015 DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
1016 DAG.getTargetExternalSymbol(BaseName, PtrVT));
1017
1018 SDValue SymAddr = DAG.getNode(
1019 WebAssemblyISD::WrapperPIC, DL, VT,
Sam Clegg2a7cac92019-04-04 17:43:50 +00001020 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset(),
1021 OperandFlags));
Sam Clegg492f7522019-03-26 19:46:15 +00001022
1023 return DAG.getNode(ISD::ADD, DL, VT, BaseAddr, SymAddr);
1024 } else {
Sam Cleggef4c66c2019-04-03 00:17:29 +00001025 OperandFlags = WebAssemblyII::MO_GOT;
Sam Clegg492f7522019-03-26 19:46:15 +00001026 }
1027 }
1028
1029 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1030 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT,
Sam Cleggef4c66c2019-04-03 00:17:29 +00001031 GA->getOffset(), OperandFlags));
JF Bastienaf111db2015-08-24 22:16:48 +00001032}
1033
Heejin Ahnf208f632018-09-05 01:27:38 +00001034SDValue
1035WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
1036 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +00001037 SDLoc DL(Op);
1038 const auto *ES = cast<ExternalSymbolSDNode>(Op);
1039 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +00001040 assert(ES->getTargetFlags() == 0 &&
1041 "Unexpected target flags on generic ExternalSymbolSDNode");
Sam Cleggef4c66c2019-04-03 00:17:29 +00001042 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1043 DAG.getTargetExternalSymbol(ES->getSymbol(), VT));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +00001044}
1045
Dan Gohman950a13c2015-09-16 16:51:30 +00001046SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
1047 SelectionDAG &DAG) const {
1048 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +00001049 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +00001050 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +00001051 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
1052 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
1053 JT->getTargetFlags());
1054}
1055
1056SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
1057 SelectionDAG &DAG) const {
1058 SDLoc DL(Op);
1059 SDValue Chain = Op.getOperand(0);
1060 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
1061 SDValue Index = Op.getOperand(2);
1062 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
1063
1064 SmallVector<SDValue, 8> Ops;
1065 Ops.push_back(Chain);
1066 Ops.push_back(Index);
1067
1068 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
1069 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
1070
Dan Gohman14026062016-03-08 03:18:12 +00001071 // Add an operand for each case.
Heejin Ahnf208f632018-09-05 01:27:38 +00001072 for (auto MBB : MBBs)
1073 Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman14026062016-03-08 03:18:12 +00001074
Dan Gohman950a13c2015-09-16 16:51:30 +00001075 // TODO: For now, we just pick something arbitrary for a default case for now.
1076 // We really want to sniff out the guard and put in the real default case (and
1077 // delete the guard).
1078 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
1079
Dan Gohman14026062016-03-08 03:18:12 +00001080 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +00001081}
1082
Dan Gohman35bfb242015-12-04 23:22:35 +00001083SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
1084 SelectionDAG &DAG) const {
1085 SDLoc DL(Op);
1086 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
1087
Derek Schuff27501e22016-02-10 19:51:04 +00001088 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +00001089 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +00001090
1091 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
1092 MFI->getVarargBufferVreg(), PtrVT);
1093 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +00001094 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +00001095}
1096
Heejin Ahnd6f48782019-01-30 03:21:57 +00001097SDValue WebAssemblyTargetLowering::LowerIntrinsic(SDValue Op,
1098 SelectionDAG &DAG) const {
1099 MachineFunction &MF = DAG.getMachineFunction();
1100 unsigned IntNo;
1101 switch (Op.getOpcode()) {
1102 case ISD::INTRINSIC_VOID:
1103 case ISD::INTRINSIC_W_CHAIN:
1104 IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1105 break;
1106 case ISD::INTRINSIC_WO_CHAIN:
1107 IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1108 break;
1109 default:
1110 llvm_unreachable("Invalid intrinsic");
1111 }
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001112 SDLoc DL(Op);
Heejin Ahnd6f48782019-01-30 03:21:57 +00001113
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001114 switch (IntNo) {
1115 default:
Heejin Ahn18c56a02019-02-04 19:13:39 +00001116 return SDValue(); // Don't custom lower most intrinsics.
Thomas Lively5d461c92018-10-03 23:02:23 +00001117
Heejin Ahn24faf852018-10-25 23:55:10 +00001118 case Intrinsic::wasm_lsda: {
Heejin Ahn24faf852018-10-25 23:55:10 +00001119 EVT VT = Op.getValueType();
1120 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1121 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1122 auto &Context = MF.getMMI().getContext();
1123 MCSymbol *S = Context.getOrCreateSymbol(Twine("GCC_except_table") +
1124 Twine(MF.getFunctionNumber()));
1125 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1126 DAG.getMCSymbol(S, PtrVT));
1127 }
Heejin Ahnda419bd2018-11-14 02:46:21 +00001128
1129 case Intrinsic::wasm_throw: {
Heejin Ahnd6f48782019-01-30 03:21:57 +00001130 // We only support C++ exceptions for now
Heejin Ahnda419bd2018-11-14 02:46:21 +00001131 int Tag = cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
Heejin Ahnd6f48782019-01-30 03:21:57 +00001132 if (Tag != CPP_EXCEPTION)
Heejin Ahnda419bd2018-11-14 02:46:21 +00001133 llvm_unreachable("Invalid tag!");
Heejin Ahnd6f48782019-01-30 03:21:57 +00001134 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1135 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1136 const char *SymName = MF.createExternalSymbolName("__cpp_exception");
Sam Cleggef4c66c2019-04-03 00:17:29 +00001137 SDValue SymNode = DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
1138 DAG.getTargetExternalSymbol(SymName, PtrVT));
Heejin Ahnd6f48782019-01-30 03:21:57 +00001139 return DAG.getNode(WebAssemblyISD::THROW, DL,
1140 MVT::Other, // outchain type
1141 {
1142 Op.getOperand(0), // inchain
1143 SymNode, // exception symbol
1144 Op.getOperand(3) // thrown value
1145 });
Heejin Ahnda419bd2018-11-14 02:46:21 +00001146 }
1147 }
1148}
1149
1150SDValue
Thomas Lively64a39a12019-01-10 22:32:11 +00001151WebAssemblyTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
1152 SelectionDAG &DAG) const {
1153 // If sign extension operations are disabled, allow sext_inreg only if operand
1154 // is a vector extract. SIMD does not depend on sign extension operations, but
1155 // allowing sext_inreg in this context lets us have simple patterns to select
1156 // extract_lane_s instructions. Expanding sext_inreg everywhere would be
1157 // simpler in this file, but would necessitate large and brittle patterns to
1158 // undo the expansion and select extract_lane_s instructions.
1159 assert(!Subtarget->hasSignExt() && Subtarget->hasSIMD128());
1160 if (Op.getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT)
1161 return Op;
1162 // Otherwise expand
1163 return SDValue();
1164}
1165
Thomas Lively079816e2019-01-30 02:23:29 +00001166SDValue WebAssemblyTargetLowering::LowerBUILD_VECTOR(SDValue Op,
1167 SelectionDAG &DAG) const {
1168 SDLoc DL(Op);
1169 const EVT VecT = Op.getValueType();
1170 const EVT LaneT = Op.getOperand(0).getValueType();
1171 const size_t Lanes = Op.getNumOperands();
1172 auto IsConstant = [](const SDValue &V) {
1173 return V.getOpcode() == ISD::Constant || V.getOpcode() == ISD::ConstantFP;
1174 };
1175
1176 // Find the most common operand, which is approximately the best to splat
1177 using Entry = std::pair<SDValue, size_t>;
1178 SmallVector<Entry, 16> ValueCounts;
1179 size_t NumConst = 0, NumDynamic = 0;
1180 for (const SDValue &Lane : Op->op_values()) {
1181 if (Lane.isUndef()) {
1182 continue;
1183 } else if (IsConstant(Lane)) {
1184 NumConst++;
1185 } else {
1186 NumDynamic++;
1187 }
1188 auto CountIt = std::find_if(ValueCounts.begin(), ValueCounts.end(),
1189 [&Lane](Entry A) { return A.first == Lane; });
1190 if (CountIt == ValueCounts.end()) {
1191 ValueCounts.emplace_back(Lane, 1);
1192 } else {
1193 CountIt->second++;
1194 }
1195 }
1196 auto CommonIt =
1197 std::max_element(ValueCounts.begin(), ValueCounts.end(),
1198 [](Entry A, Entry B) { return A.second < B.second; });
1199 assert(CommonIt != ValueCounts.end() && "Unexpected all-undef build_vector");
1200 SDValue SplatValue = CommonIt->first;
1201 size_t NumCommon = CommonIt->second;
1202
1203 // If v128.const is available, consider using it instead of a splat
1204 if (Subtarget->hasUnimplementedSIMD128()) {
1205 // {i32,i64,f32,f64}.const opcode, and value
1206 const size_t ConstBytes = 1 + std::max(size_t(4), 16 / Lanes);
1207 // SIMD prefix and opcode
1208 const size_t SplatBytes = 2;
1209 const size_t SplatConstBytes = SplatBytes + ConstBytes;
1210 // SIMD prefix, opcode, and lane index
1211 const size_t ReplaceBytes = 3;
1212 const size_t ReplaceConstBytes = ReplaceBytes + ConstBytes;
1213 // SIMD prefix, v128.const opcode, and 128-bit value
1214 const size_t VecConstBytes = 18;
1215 // Initial v128.const and a replace_lane for each non-const operand
1216 const size_t ConstInitBytes = VecConstBytes + NumDynamic * ReplaceBytes;
1217 // Initial splat and all necessary replace_lanes
1218 const size_t SplatInitBytes =
1219 IsConstant(SplatValue)
1220 // Initial constant splat
1221 ? (SplatConstBytes +
1222 // Constant replace_lanes
1223 (NumConst - NumCommon) * ReplaceConstBytes +
1224 // Dynamic replace_lanes
1225 (NumDynamic * ReplaceBytes))
1226 // Initial dynamic splat
1227 : (SplatBytes +
1228 // Constant replace_lanes
1229 (NumConst * ReplaceConstBytes) +
1230 // Dynamic replace_lanes
1231 (NumDynamic - NumCommon) * ReplaceBytes);
1232 if (ConstInitBytes < SplatInitBytes) {
1233 // Create build_vector that will lower to initial v128.const
1234 SmallVector<SDValue, 16> ConstLanes;
1235 for (const SDValue &Lane : Op->op_values()) {
1236 if (IsConstant(Lane)) {
1237 ConstLanes.push_back(Lane);
1238 } else if (LaneT.isFloatingPoint()) {
1239 ConstLanes.push_back(DAG.getConstantFP(0, DL, LaneT));
1240 } else {
1241 ConstLanes.push_back(DAG.getConstant(0, DL, LaneT));
1242 }
1243 }
1244 SDValue Result = DAG.getBuildVector(VecT, DL, ConstLanes);
1245 // Add replace_lane instructions for non-const lanes
1246 for (size_t I = 0; I < Lanes; ++I) {
1247 const SDValue &Lane = Op->getOperand(I);
1248 if (!Lane.isUndef() && !IsConstant(Lane))
1249 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane,
1250 DAG.getConstant(I, DL, MVT::i32));
1251 }
1252 return Result;
1253 }
1254 }
1255 // Use a splat for the initial vector
1256 SDValue Result = DAG.getSplatBuildVector(VecT, DL, SplatValue);
1257 // Add replace_lane instructions for other values
1258 for (size_t I = 0; I < Lanes; ++I) {
1259 const SDValue &Lane = Op->getOperand(I);
1260 if (Lane != SplatValue)
1261 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane,
1262 DAG.getConstant(I, DL, MVT::i32));
1263 }
1264 return Result;
1265}
1266
Thomas Lively64a39a12019-01-10 22:32:11 +00001267SDValue
Thomas Livelya0d25812018-09-07 21:54:46 +00001268WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
1269 SelectionDAG &DAG) const {
1270 SDLoc DL(Op);
1271 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
1272 MVT VecType = Op.getOperand(0).getSimpleValueType();
1273 assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
1274 size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
1275
1276 // Space for two vector args and sixteen mask indices
1277 SDValue Ops[18];
1278 size_t OpIdx = 0;
1279 Ops[OpIdx++] = Op.getOperand(0);
1280 Ops[OpIdx++] = Op.getOperand(1);
1281
1282 // Expand mask indices to byte indices and materialize them as operands
Heejin Ahn18c56a02019-02-04 19:13:39 +00001283 for (int M : Mask) {
Thomas Livelya0d25812018-09-07 21:54:46 +00001284 for (size_t J = 0; J < LaneBytes; ++J) {
Thomas Lively11a332d02018-10-19 19:08:06 +00001285 // Lower undefs (represented by -1 in mask) to zero
Heejin Ahn18c56a02019-02-04 19:13:39 +00001286 uint64_t ByteIndex = M == -1 ? 0 : (uint64_t)M * LaneBytes + J;
Thomas Lively11a332d02018-10-19 19:08:06 +00001287 Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
Thomas Livelya0d25812018-09-07 21:54:46 +00001288 }
1289 }
1290
Thomas Livelyed951342018-10-24 23:27:40 +00001291 return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
Thomas Livelya0d25812018-09-07 21:54:46 +00001292}
1293
Thomas Livelyfb84fd72018-11-02 00:06:56 +00001294SDValue
1295WebAssemblyTargetLowering::LowerAccessVectorElement(SDValue Op,
1296 SelectionDAG &DAG) const {
1297 // Allow constant lane indices, expand variable lane indices
1298 SDNode *IdxNode = Op.getOperand(Op.getNumOperands() - 1).getNode();
1299 if (isa<ConstantSDNode>(IdxNode) || IdxNode->isUndef())
1300 return Op;
1301 else
1302 // Perform default expansion
1303 return SDValue();
1304}
1305
Heejin Ahn18c56a02019-02-04 19:13:39 +00001306static SDValue unrollVectorShift(SDValue Op, SelectionDAG &DAG) {
Thomas Lively6bf2b402019-01-15 02:16:03 +00001307 EVT LaneT = Op.getSimpleValueType().getVectorElementType();
1308 // 32-bit and 64-bit unrolled shifts will have proper semantics
1309 if (LaneT.bitsGE(MVT::i32))
1310 return DAG.UnrollVectorOp(Op.getNode());
1311 // Otherwise mask the shift value to get proper semantics from 32-bit shift
1312 SDLoc DL(Op);
1313 SDValue ShiftVal = Op.getOperand(1);
1314 uint64_t MaskVal = LaneT.getSizeInBits() - 1;
1315 SDValue MaskedShiftVal = DAG.getNode(
1316 ISD::AND, // mask opcode
1317 DL, ShiftVal.getValueType(), // masked value type
1318 ShiftVal, // original shift value operand
1319 DAG.getConstant(MaskVal, DL, ShiftVal.getValueType()) // mask operand
1320 );
1321
1322 return DAG.UnrollVectorOp(
1323 DAG.getNode(Op.getOpcode(), // original shift opcode
1324 DL, Op.getValueType(), // original return type
1325 Op.getOperand(0), // original vector operand,
1326 MaskedShiftVal // new masked shift value operand
1327 )
1328 .getNode());
1329}
1330
Thomas Lively55735d52018-10-20 01:31:18 +00001331SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op,
1332 SelectionDAG &DAG) const {
1333 SDLoc DL(Op);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001334
1335 // Only manually lower vector shifts
1336 assert(Op.getSimpleValueType().isVector());
1337
Thomas Livelyd295f512019-03-01 17:43:55 +00001338 // Expand all vector shifts until V8 fixes its implementation
1339 // TODO: remove this once V8 is fixed
1340 if (!Subtarget->hasUnimplementedSIMD128())
1341 return unrollVectorShift(Op, DAG);
1342
Thomas Livelyb2382c82018-11-02 00:39:57 +00001343 // Unroll non-splat vector shifts
1344 BuildVectorSDNode *ShiftVec;
1345 SDValue SplatVal;
1346 if (!(ShiftVec = dyn_cast<BuildVectorSDNode>(Op.getOperand(1).getNode())) ||
1347 !(SplatVal = ShiftVec->getSplatValue()))
Heejin Ahn18c56a02019-02-04 19:13:39 +00001348 return unrollVectorShift(Op, DAG);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001349
1350 // All splats except i64x2 const splats are handled by patterns
Heejin Ahn18c56a02019-02-04 19:13:39 +00001351 auto *SplatConst = dyn_cast<ConstantSDNode>(SplatVal);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001352 if (!SplatConst || Op.getSimpleValueType() != MVT::v2i64)
Thomas Lively55735d52018-10-20 01:31:18 +00001353 return Op;
Thomas Livelyb2382c82018-11-02 00:39:57 +00001354
1355 // i64x2 const splats are custom lowered to avoid unnecessary wraps
Thomas Lively55735d52018-10-20 01:31:18 +00001356 unsigned Opcode;
1357 switch (Op.getOpcode()) {
1358 case ISD::SHL:
1359 Opcode = WebAssemblyISD::VEC_SHL;
1360 break;
1361 case ISD::SRA:
1362 Opcode = WebAssemblyISD::VEC_SHR_S;
1363 break;
1364 case ISD::SRL:
1365 Opcode = WebAssemblyISD::VEC_SHR_U;
1366 break;
1367 default:
1368 llvm_unreachable("unexpected opcode");
Thomas Lively55735d52018-10-20 01:31:18 +00001369 }
Thomas Livelyb2382c82018-11-02 00:39:57 +00001370 APInt Shift = SplatConst->getAPIntValue().zextOrTrunc(32);
Thomas Lively55735d52018-10-20 01:31:18 +00001371 return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0),
Thomas Livelyb2382c82018-11-02 00:39:57 +00001372 DAG.getConstant(Shift, DL, MVT::i32));
Thomas Lively55735d52018-10-20 01:31:18 +00001373}
1374
Dan Gohman10e730a2015-06-29 23:51:55 +00001375//===----------------------------------------------------------------------===//
1376// WebAssembly Optimization Hooks
1377//===----------------------------------------------------------------------===//