blob: ed4e8946f99fe50e379b48381a7ed1d1b3d6fbd3 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Jozef Kolekaa2b9272014-11-27 14:41:44 +00003def simm4 : Operand<i32> {
4 let DecoderMethod = "DecodeSimm4";
5}
6def li_simm7 : Operand<i32> {
7 let DecoderMethod = "DecodeLiSimm7";
8}
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00009
Jack Carter97700972013-08-13 20:19:16 +000010def simm12 : Operand<i32> {
11 let DecoderMethod = "DecodeSimm12";
12}
13
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000014def uimm5_lsl2 : Operand<OtherVT> {
15 let EncoderMethod = "getUImm5Lsl2Encoding";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000016 let DecoderMethod = "DecodeUImm5lsl2";
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000017}
18
Zoran Jovanovic42b84442014-10-23 11:13:59 +000019def uimm6_lsl2 : Operand<i32> {
20 let EncoderMethod = "getUImm6Lsl2Encoding";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000021 let DecoderMethod = "DecodeUImm6Lsl2";
Zoran Jovanovic42b84442014-10-23 11:13:59 +000022}
23
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000024def simm9_addiusp : Operand<i32> {
25 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000026 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000027}
28
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000029def uimm3_shift : Operand<i32> {
30 let EncoderMethod = "getUImm3Mod8Encoding";
31}
32
Zoran Jovanovicbac36192014-10-23 11:06:34 +000033def simm3_lsa2 : Operand<i32> {
34 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000035 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000036}
37
Zoran Jovanovic88531712014-11-05 17:31:00 +000038def uimm4_andi : Operand<i32> {
39 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000040 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000041}
42
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000043def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
44 ((Imm % 4 == 0) &&
45 Imm < 28 && Imm > 0);}]>;
46
Jozef Kolek73f64ea2014-11-19 13:11:09 +000047def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
48
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000049def immZExtAndi16 : ImmLeaf<i32,
50 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
51 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
52 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
53
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000054def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
55
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000056def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
57
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000058def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
59 let Name = "MicroMipsMem";
60 let RenderMethod = "addMicroMipsMemOperands";
61 let ParserMethod = "parseMemOperand";
62 let PredicateMethod = "isMemWithGRPMM16Base";
63}
64
65class mem_mm_4_generic : Operand<i32> {
66 let PrintMethod = "printMemOperand";
67 let MIOperandInfo = (ops ptr_rc, simm4);
68 let OperandType = "OPERAND_MEMORY";
69 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
70}
71
72def mem_mm_4 : mem_mm_4_generic {
73 let EncoderMethod = "getMemEncodingMMImm4";
74}
75
76def mem_mm_4_lsl1 : mem_mm_4_generic {
77 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
78}
79
80def mem_mm_4_lsl2 : mem_mm_4_generic {
81 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
82}
83
Jozef Kolek12c69822014-12-23 16:16:33 +000084def MicroMipsMemSPAsmOperand : AsmOperandClass {
85 let Name = "MicroMipsMemSP";
86 let RenderMethod = "addMemOperands";
87 let ParserMethod = "parseMemOperand";
88 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
89}
90
91def mem_mm_sp_imm5_lsl2 : Operand<i32> {
92 let PrintMethod = "printMemOperand";
93 let MIOperandInfo = (ops GPR32:$base, simm5:$offset);
94 let OperandType = "OPERAND_MEMORY";
95 let ParserMatchClass = MicroMipsMemSPAsmOperand;
96 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
97}
98
Jack Carter97700972013-08-13 20:19:16 +000099def mem_mm_12 : Operand<i32> {
100 let PrintMethod = "printMemOperand";
101 let MIOperandInfo = (ops GPR32, simm12);
102 let EncoderMethod = "getMemEncodingMMImm12";
103 let ParserMatchClass = MipsMemAsmOperand;
104 let OperandType = "OPERAND_MEMORY";
105}
106
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000107def MipsMemUimm4AsmOperand : AsmOperandClass {
108 let Name = "MemOffsetUimm4";
109 let SuperClasses = [MipsMemAsmOperand];
110 let RenderMethod = "addMemOperands";
111 let ParserMethod = "parseMemOperand";
112 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
113}
114
115def mem_mm_4sp : Operand<i32> {
116 let PrintMethod = "printMemOperand";
117 let MIOperandInfo = (ops GPR32, uimm8);
118 let EncoderMethod = "getMemEncodingMMImm4sp";
119 let ParserMatchClass = MipsMemUimm4AsmOperand;
120 let OperandType = "OPERAND_MEMORY";
121}
122
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000123def jmptarget_mm : Operand<OtherVT> {
124 let EncoderMethod = "getJumpTargetOpValueMM";
125}
126
127def calltarget_mm : Operand<iPTR> {
128 let EncoderMethod = "getJumpTargetOpValueMM";
129}
130
Jozef Kolek9761e962015-01-12 12:03:34 +0000131def brtarget7_mm : Operand<OtherVT> {
132 let EncoderMethod = "getBranchTarget7OpValueMM";
133 let OperandType = "OPERAND_PCREL";
134 let DecoderMethod = "DecodeBranchTarget7MM";
135 let ParserMatchClass = MipsJumpTargetAsmOperand;
136}
137
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000138def brtarget_mm : Operand<OtherVT> {
139 let EncoderMethod = "getBranchTargetOpValueMM";
140 let OperandType = "OPERAND_PCREL";
141 let DecoderMethod = "DecodeBranchTargetMM";
142}
143
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000144def simm23_lsl2 : Operand<i32> {
145 let EncoderMethod = "getSimm23Lsl2Encoding";
146 let DecoderMethod = "DecodeSimm23Lsl2";
147}
148
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000149class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
150 RegisterOperand RO> :
151 InstSE<(outs), (ins RO:$rs, opnd:$offset),
152 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
153 let isBranch = 1;
154 let isTerminator = 1;
155 let hasDelaySlot = 0;
156 let Defs = [AT];
157}
158
Jack Carter97700972013-08-13 20:19:16 +0000159let canFoldAsLoad = 1 in
160class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
161 Operand MemOpnd> :
162 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
163 !strconcat(opstr, "\t$rt, $addr"),
164 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
165 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000166 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000167 string Constraints = "$src = $rt";
168}
169
170class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
171 Operand MemOpnd>:
172 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
173 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000174 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
175 let DecoderMethod = "DecodeMemMMImm12";
176}
Jack Carter97700972013-08-13 20:19:16 +0000177
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000178/// A register pair used by load/store pair instructions.
179def RegPairAsmOperand : AsmOperandClass {
180 let Name = "RegPair";
181 let ParserMethod = "parseRegisterPair";
182}
183
184def regpair : Operand<i32> {
185 let EncoderMethod = "getRegisterPairOpValue";
186 let ParserMatchClass = RegPairAsmOperand;
187 let PrintMethod = "printRegisterPair";
188 let DecoderMethod = "DecodeRegPairOperand";
189 let MIOperandInfo = (ops GPR32Opnd, GPR32Opnd);
190}
191
192class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
193 ComplexPattern Addr = addr> :
194 InstSE<(outs), (ins regpair:$rt, mem_mm_12:$addr),
195 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
196 let DecoderMethod = "DecodeMemMMImm12";
197 let mayStore = 1;
198}
199
200class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
201 ComplexPattern Addr = addr> :
202 InstSE<(outs regpair:$rt), (ins mem_mm_12:$addr),
203 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
204 let DecoderMethod = "DecodeMemMMImm12";
205 let mayLoad = 1;
206}
207
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000208class LLBaseMM<string opstr, RegisterOperand RO> :
209 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
210 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000211 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000212 let mayLoad = 1;
213}
214
215class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000216 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000217 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000218 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000219 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000220 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000221}
222
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000223class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
224 InstrItinClass Itin = NoItinerary> :
225 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
226 !strconcat(opstr, "\t$rt, $addr"),
227 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
228 let DecoderMethod = "DecodeMemMMImm12";
229 let canFoldAsLoad = 1;
230 let mayLoad = 1;
231}
232
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000233class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
234 InstrItinClass Itin = NoItinerary,
235 SDPatternOperator OpNode = null_frag> :
236 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
237 !strconcat(opstr, "\t$rd, $rs, $rt"),
238 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
239 let isCommutable = isComm;
240}
241
Zoran Jovanovic88531712014-11-05 17:31:00 +0000242class AndImmMM16<string opstr, RegisterOperand RO,
243 InstrItinClass Itin = NoItinerary> :
244 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
245 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
246
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000247class LogicRMM16<string opstr, RegisterOperand RO,
248 InstrItinClass Itin = NoItinerary,
249 SDPatternOperator OpNode = null_frag> :
250 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
251 !strconcat(opstr, "\t$rt, $rs"),
252 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
253 let isCommutable = 1;
254 let Constraints = "$rt = $dst";
255}
256
257class NotMM16<string opstr, RegisterOperand RO> :
258 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
259 !strconcat(opstr, "\t$rt, $rs"),
260 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
261
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000262class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000263 InstrItinClass Itin = NoItinerary> :
264 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000265 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000266
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000267class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
268 InstrItinClass Itin, Operand MemOpnd> :
269 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
270 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000271 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000272 let canFoldAsLoad = 1;
273 let mayLoad = 1;
274}
275
276class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
277 SDPatternOperator OpNode, InstrItinClass Itin,
278 Operand MemOpnd> :
279 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
280 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000281 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000282 let mayStore = 1;
283}
284
Jozef Kolek12c69822014-12-23 16:16:33 +0000285class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
286 Operand MemOpnd> :
287 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
288 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
289 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
290 let canFoldAsLoad = 1;
291 let mayLoad = 1;
292}
293
294class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
295 Operand MemOpnd> :
296 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
297 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
298 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
299 let mayStore = 1;
300}
301
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000302class AddImmUR2<string opstr, RegisterOperand RO> :
303 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
304 !strconcat(opstr, "\t$rd, $rs, $imm"),
305 [], NoItinerary, FrmR> {
306 let isCommutable = 1;
307}
308
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000309class AddImmUS5<string opstr, RegisterOperand RO> :
310 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
311 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
312 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000313}
314
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000315class AddImmUR1SP<string opstr, RegisterOperand RO> :
316 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
317 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
318
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000319class AddImmUSP<string opstr> :
320 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
321 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
322
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000323class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
324 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
325 [], II_MFHI_MFLO, FrmR> {
326 let Uses = [UseReg];
327 let hasSideEffects = 0;
328}
329
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000330class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
331 InstrItinClass Itin = NoItinerary> :
332 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
333 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
334 let isCommutable = isComm;
335 let isReMaterializable = 1;
336}
337
Jozef Koleka330a472014-12-11 13:56:23 +0000338class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000339 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
340 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
341 let isReMaterializable = 1;
342}
343
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000344// 16-bit Jump and Link (Call)
345class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
346 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000347 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000348 let isCall = 1;
349 let hasDelaySlot = 1;
350 let Defs = [RA];
351}
352
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000353// 16-bit Jump Reg
354class JumpRegMM16<string opstr, RegisterOperand RO> :
355 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
356 [], IIBranch, FrmR> {
357 let hasDelaySlot = 1;
358 let isBranch = 1;
359 let isIndirectBranch = 1;
360}
361
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000362// Base class for JRADDIUSP instruction.
363class JumpRAddiuStackMM16 :
364 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
365 [], IIBranch, FrmR> {
366 let isTerminator = 1;
367 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000368 let isBranch = 1;
369 let isIndirectBranch = 1;
370}
371
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000372// 16-bit Jump and Link (Call) - Short Delay Slot
373class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
374 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
375 [], IIBranch, FrmR> {
376 let isCall = 1;
377 let hasDelaySlot = 1;
378 let Defs = [RA];
379}
380
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000381// 16-bit Jump Register Compact - No delay slot
382class JumpRegCMM16<string opstr, RegisterOperand RO> :
383 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
384 [], IIBranch, FrmR> {
385 let isTerminator = 1;
386 let isBarrier = 1;
387 let isBranch = 1;
388 let isIndirectBranch = 1;
389}
390
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000391// Break16 and Sdbbp16
392class BrkSdbbp16MM<string opstr> :
393 MicroMipsInst16<(outs), (ins uimm4:$code_),
394 !strconcat(opstr, "\t$code_"),
395 [], NoItinerary, FrmOther>;
396
Jozef Kolek9761e962015-01-12 12:03:34 +0000397class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
398 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
399 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
400 let isBranch = 1;
401 let isTerminator = 1;
402 let hasDelaySlot = 1;
403 let Defs = [AT];
404}
405
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000406// MicroMIPS Jump and Link (Call) - Short Delay Slot
407let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
408 class JumpLinkMM<string opstr, DAGOperand opnd> :
409 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
410 [], IIBranch, FrmJ, opstr> {
411 let DecoderMethod = "DecodeJumpTargetMM";
412 }
413
414 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
415 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
416 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000417
418 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
419 RegisterOperand RO> :
420 InstSE<(outs), (ins RO:$rs, opnd:$offset),
421 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000422}
423
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000424class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
425 InstrItinClass Itin = NoItinerary,
426 SDPatternOperator OpNode = null_frag> :
427 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
428 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
429
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000430class AddImmUPC<string opstr, RegisterOperand RO> :
431 InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm),
432 !strconcat(opstr, "\t$rs, $imm"), [], NoItinerary, FrmR>;
433
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000434/// A list of registers used by load/store multiple instructions.
435def RegListAsmOperand : AsmOperandClass {
436 let Name = "RegList";
437 let ParserMethod = "parseRegisterList";
438}
439
440def reglist : Operand<i32> {
441 let EncoderMethod = "getRegisterListOpValue";
442 let ParserMatchClass = RegListAsmOperand;
443 let PrintMethod = "printRegisterList";
444 let DecoderMethod = "DecodeRegListOperand";
445}
446
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000447def RegList16AsmOperand : AsmOperandClass {
448 let Name = "RegList16";
449 let ParserMethod = "parseRegisterList";
450 let PredicateMethod = "isRegList16";
451 let RenderMethod = "addRegListOperands";
452}
453
454def reglist16 : Operand<i32> {
455 let EncoderMethod = "getRegisterListOpValue16";
456 let DecoderMethod = "DecodeRegListOperand16";
457 let PrintMethod = "printRegisterList";
458 let ParserMatchClass = RegList16AsmOperand;
459}
460
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000461class StoreMultMM<string opstr,
462 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
463 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
464 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
465 let DecoderMethod = "DecodeMemMMImm12";
466 let mayStore = 1;
467}
468
469class LoadMultMM<string opstr,
470 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
471 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
472 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
473 let DecoderMethod = "DecodeMemMMImm12";
474 let mayLoad = 1;
475}
476
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000477class StoreMultMM16<string opstr,
478 InstrItinClass Itin = NoItinerary,
479 ComplexPattern Addr = addr> :
480 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
481 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
482 let mayStore = 1;
483}
484
485class LoadMultMM16<string opstr,
486 InstrItinClass Itin = NoItinerary,
487 ComplexPattern Addr = addr> :
488 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
489 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
490 let mayLoad = 1;
491}
492
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000493def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
494 ARITH_FM_MM16<0>;
495def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
496 ARITH_FM_MM16<1>;
Zoran Jovanovic88531712014-11-05 17:31:00 +0000497def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000498def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
499 LOGIC_FM_MM16<0x2>;
500def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
501 LOGIC_FM_MM16<0x3>;
502def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
503 LOGIC_FM_MM16<0x1>;
504def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000505def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
506 SHIFT_FM_MM16<0>;
507def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
508 SHIFT_FM_MM16<1>;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000509def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
510 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
511def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
512 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
513def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
514 LOAD_STORE_FM_MM16<0x1a>;
515def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
516 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
517def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
518 II_SH, mem_mm_4_lsl1>,
519 LOAD_STORE_FM_MM16<0x2a>;
520def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
521 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000522def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
523 LOAD_STORE_SP_FM_MM16<0x12>;
524def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
525 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000526def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000527def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000528def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000529def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000530def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
531def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000532def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Jozef Koleka330a472014-12-11 13:56:23 +0000533def LI16_MM : LoadImmMM16<"li16", li_simm7, GPRMM16Opnd>, LI_FM_MM16,
534 IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000535def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000536def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000537def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000538def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000539def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000540def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
541 BEQNEZ_FM_MM16<0x23>;
542def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
543 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000544def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>;
545def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000546
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000547class WaitMM<string opstr> :
548 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
549 NoItinerary, FrmOther, opstr>;
550
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000551let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000552 /// Compact Branch Instructions
553 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
554 COMPACT_BRANCH_FM_MM<0x7>;
555 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
556 COMPACT_BRANCH_FM_MM<0x5>;
557
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000558 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000559 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000560 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000561 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000562 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000563 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000564 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000565 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000566 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000567 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000568 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000569 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000570 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000571 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000572 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000573 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000574
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000575 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
576 LW_FM_MM<0xc>;
577
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000578 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000579 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
580 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
581 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
582 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
583 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
584 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
585 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000586 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000587 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000588 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000589 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000590 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000591 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000592 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000593 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000594 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000595 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000596 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000597 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000598 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000599 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000600 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000601 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000602
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000603 /// Arithmetic Instructions with PC and Immediate
604 def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM;
605
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000606 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000607 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000608 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000609 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000610 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000611 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000612 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000613 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000614 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000615 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000616 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000617 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000618 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000619 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000620 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000621 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000622 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000623
624 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000625 let DecoderMethod = "DecodeMemMMImm16" in {
626 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
627 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
628 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
629 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
630 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
631 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
632 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
633 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
634 }
Jack Carter97700972013-08-13 20:19:16 +0000635
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000636 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
637
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000638 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000639
Jack Carter97700972013-08-13 20:19:16 +0000640 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000641 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
642 LWL_FM_MM<0x0>;
643 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
644 LWL_FM_MM<0x1>;
645 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
646 LWL_FM_MM<0x8>;
647 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
648 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000649
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000650 /// Load and Store Instructions - multiple
651 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
652 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000653 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>;
654 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000655
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000656 /// Load and Store Pair Instructions
657 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
658 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
659
Vladimir Medice0fbb442013-09-06 12:41:17 +0000660 /// Move Conditional
661 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
662 NoItinerary>, ADD_FM_MM<0, 0x58>;
663 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
664 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000665 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000666 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000667 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000668 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000669
670 /// Move to/from HI/LO
671 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
672 MTLO_FM_MM<0x0b5>;
673 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
674 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000675 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000676 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000677 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000678 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000679
680 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000681 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
682 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
683 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
684 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000685
686 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000687 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
688 ISA_MIPS32;
689 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
690 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000691
692 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000693 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
694 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
695 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
696 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000697
698 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000699 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
700 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000701
702 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
703 EXT_FM_MM<0x2c>;
704 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
705 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000706
707 /// Jump Instructions
708 let DecoderMethod = "DecodeJumpTargetMM" in {
709 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
710 J_FM_MM<0x35>;
711 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000712 }
713 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000714 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000715
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000716 /// Jump Instructions - Short Delay Slot
717 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
718 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
719
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000720 /// Branch Instructions
721 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
722 BEQ_FM_MM<0x25>;
723 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
724 BEQ_FM_MM<0x2d>;
725 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
726 BGEZ_FM_MM<0x2>;
727 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
728 BGEZ_FM_MM<0x6>;
729 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
730 BGEZ_FM_MM<0x4>;
731 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
732 BGEZ_FM_MM<0x0>;
733 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
734 BGEZAL_FM_MM<0x03>;
735 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
736 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000737
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000738 /// Branch Instructions - Short Delay Slot
739 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
740 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
741 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
742 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
743
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000744 /// Control Instructions
745 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
746 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
747 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000748 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000749 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
750 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000751 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
752 ISA_MIPS32R2;
753 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
754 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000755
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000756 /// Trap Instructions
757 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
758 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
759 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
760 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
761 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
762 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000763
764 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
765 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
766 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
767 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
768 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
769 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000770
771 /// Load-linked, Store-conditional
772 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
773 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000774
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000775 let DecoderMethod = "DecodeCacheOpMM" in {
776 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>,
777 CACHE_PREF_FM_MM<0x08, 0x6>;
778 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>,
779 CACHE_PREF_FM_MM<0x18, 0x2>;
780 }
781 def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>;
782 def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>;
783 def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>;
784
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000785 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
786 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
787 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
788 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000789
790 def SDBBP_MM : MMRel, SYS_FT<"sdbbp">, SDBBP_FM_MM;
791 def RDHWR_MM : MMRel, ReadHardware<GPR32Opnd, HWRegsOpnd>, RDHWR_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000792}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000793
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000794let Predicates = [InMicroMips] in {
795
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000796//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000797// MicroMips arbitrary patterns that map to one or more instructions
798//===----------------------------------------------------------------------===//
799
Jozef Koleka330a472014-12-11 13:56:23 +0000800def : MipsPat<(i32 immLi16:$imm),
801 (LI16_MM immLi16:$imm)>;
802def : MipsPat<(i32 immSExt16:$imm),
803 (ADDiu_MM ZERO, immSExt16:$imm)>;
804def : MipsPat<(i32 immZExt16:$imm),
805 (ORi_MM ZERO, immZExt16:$imm)>;
806
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000807def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
808 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000809def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
810 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
811def : MipsPat<(add GPR32:$src, immSExt16:$imm),
812 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
813
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000814def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
815 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
816def : MipsPat<(and GPR32:$src, immZExt16:$imm),
817 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
818
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000819def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
820 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
821def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
822 (SLL_MM GPR32:$src, immZExt5:$imm)>;
823
824def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
825 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
826def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
827 (SRL_MM GPR32:$src, immZExt5:$imm)>;
828
829//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000830// MicroMips instruction aliases
831//===----------------------------------------------------------------------===//
832
Daniel Sanders7d290b02014-05-08 16:12:31 +0000833 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +0000834 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
835 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000836}