blob: b56ce1122dfb97443fc54b337f7b4b1d8edec450 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
Benjamin Kramer4669d182012-12-21 14:04:55 +000030def X86umin : SDNode<"X86ISD::UMIN", SDTIntBinOp>;
31def X86umax : SDNode<"X86ISD::UMAX", SDTIntBinOp>;
32def X86smin : SDNode<"X86ISD::SMIN", SDTIntBinOp>;
33def X86smax : SDNode<"X86ISD::SMAX", SDTIntBinOp>;
34
David Greene03264ef2010-07-12 23:41:28 +000035def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
36def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000037
38// Commutative and Associative FMIN and FMAX.
39def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
40 [SDNPCommutative, SDNPAssociative]>;
41def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
42 [SDNPCommutative, SDNPAssociative]>;
43
David Greene03264ef2010-07-12 23:41:28 +000044def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
45 [SDNPCommutative, SDNPAssociative]>;
46def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
47 [SDNPCommutative, SDNPAssociative]>;
48def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000050def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
51 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000052def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
53def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
54def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000055def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000056def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
57def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000058def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
59def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000060def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
61def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000062def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
63//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000064def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Topper78349002012-01-25 06:43:11 +000065 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000066 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000067def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000068 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000069 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000070def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000071 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000072 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000073def X86pextrb : SDNode<"X86ISD::PEXTRB",
74 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
75def X86pextrw : SDNode<"X86ISD::PEXTRW",
76 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
77def X86pinsrb : SDNode<"X86ISD::PINSRB",
78 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
79 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
80def X86pinsrw : SDNode<"X86ISD::PINSRW",
81 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
82 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
83def X86insrtps : SDNode<"X86ISD::INSERTPS",
84 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
85 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
86def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
87 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +000088
89def X86vzmovly : SDNode<"X86ISD::VZEXT_MOVL",
Nadav Rotem178250a2012-08-19 13:06:16 +000090 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +000091 SDTCisOpSmallerThanOp<1, 0> ]>>;
92
Elena Demikhovskyfb449802012-02-02 09:10:43 +000093def X86vsmovl : SDNode<"X86ISD::VSEXT_MOVL",
Nadav Rotem178250a2012-08-19 13:06:16 +000094 SDTypeProfile<1, 1,
95 [SDTCisVec<0>, SDTCisInt<1>, SDTCisInt<0>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +000096
David Greene03264ef2010-07-12 23:41:28 +000097def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000098 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +000099
Michael Liao1be96bb2012-10-23 17:34:00 +0000100def X86vzext : SDNode<"X86ISD::VZEXT",
101 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
102 SDTCisInt<0>, SDTCisInt<1>]>>;
103
104def X86vsext : SDNode<"X86ISD::VSEXT",
105 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
106 SDTCisInt<0>, SDTCisInt<1>]>>;
107
Elena Demikhovsky980c6b02013-08-29 11:56:53 +0000108def X86vtrunc : SDNode<"X86ISD::VTRUNC",
109 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
110 SDTCisInt<0>, SDTCisInt<1>]>>;
111def X86vtruncm : SDNode<"X86ISD::VTRUNCM",
112 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
113 SDTCisInt<0>, SDTCisInt<1>,
114 SDTCisVec<2>, SDTCisInt<2>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000115def X86vfpext : SDNode<"X86ISD::VFPEXT",
116 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
117 SDTCisFP<0>, SDTCisFP<1>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000118def X86vfpround: SDNode<"X86ISD::VFPROUND",
119 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
120 SDTCisFP<0>, SDTCisFP<1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000121
Craig Topper09462642012-01-22 19:15:14 +0000122def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
123def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000124def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000125def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
126def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000127
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000128def X86IntCmpMask : SDTypeProfile<1, 2,
129 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
130def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
131def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
132
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000133def X86CmpMaskCC :
134 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
135def X86CmpMaskCCScalar :
136 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
137
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000138def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
139def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000140def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000141
Craig Topper09462642012-01-22 19:15:14 +0000142def X86vshl : SDNode<"X86ISD::VSHL",
143 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
144 SDTCisVec<2>]>>;
145def X86vsrl : SDNode<"X86ISD::VSRL",
146 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
147 SDTCisVec<2>]>>;
148def X86vsra : SDNode<"X86ISD::VSRA",
149 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
150 SDTCisVec<2>]>>;
151
152def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
153def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
154def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
155
David Greene03264ef2010-07-12 23:41:28 +0000156def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000157 SDTCisVec<1>,
158 SDTCisSameAs<2, 1>]>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000159def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000160def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000161def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000162def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000163def X86testm : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000164 SDTCisVec<1>,
165 SDTCisSameAs<2, 1>]>>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000166def X86select : SDNode<"X86ISD::SELECT" , SDTSelect>;
David Greene03264ef2010-07-12 23:41:28 +0000167
Craig Topper1d471e32012-02-05 03:14:49 +0000168def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
169 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
170 SDTCisSameAs<1,2>]>>;
171
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000172// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
173// translated into one of the target nodes below during lowering.
174// Note: this is a work in progress...
175def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
176def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
177 SDTCisSameAs<0,2>]>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000178def SDTShuff3Op : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
179 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000180
181def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
182 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
183def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
184 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
185
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000186def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
187def SDTVBroadcastm : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>]>;
188
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000189def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000190 SDTCisSameAs<1,2>, SDTCisVT<3, i32>]>;
191
192def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
193 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000194
Craig Topper8fb09f02013-01-28 06:48:25 +0000195def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000196
197def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
198def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
199def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
200
Craig Topper6e54ba72011-12-31 23:50:21 +0000201def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000202
203def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
204def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
205def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
206
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000207def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
208def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
209
210def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000211def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000212def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000213
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000214def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
215def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000216
Craig Topper8d4ba192011-12-06 08:21:25 +0000217def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
218def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000219
Craig Topperbafd2242011-11-30 06:25:25 +0000220def X86VPermilp : SDNode<"X86ISD::VPERMILP", SDTShuff2OpI>;
Craig Topper26d7a942012-04-16 06:43:40 +0000221def X86VPermv : SDNode<"X86ISD::VPERMV", SDTShuff2Op>;
Craig Topperb86fa402012-04-16 00:41:45 +0000222def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000223def X86VPermv3 : SDNode<"X86ISD::VPERMV3", SDTShuff3Op>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000224
Craig Topper0a672ea2011-11-30 07:47:51 +0000225def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000226
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000227def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000228def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000229def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
230 [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000231
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000232def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000233def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
234def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
235def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
236def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000237def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
238def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000239
Craig Topperab47fe42012-08-06 06:22:36 +0000240def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
241 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
242 SDTCisVT<4, i8>]>;
243def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
244 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
245 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
246 SDTCisVT<6, i8>]>;
247
248def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
249def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
250
David Greene03264ef2010-07-12 23:41:28 +0000251//===----------------------------------------------------------------------===//
252// SSE Complex Patterns
253//===----------------------------------------------------------------------===//
254
255// These are 'extloads' from a scalar to the low element of a vector, zeroing
256// the top elements. These are used for the SSE 'ss' and 'sd' instruction
257// forms.
258def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000259 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
260 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000261def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000262 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
263 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000264
265def ssmem : Operand<v4f32> {
266 let PrintMethod = "printf32mem";
267 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000268 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000269 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000270}
271def sdmem : Operand<v2f64> {
272 let PrintMethod = "printf64mem";
273 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000274 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000275 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000276}
277
278//===----------------------------------------------------------------------===//
279// SSE pattern fragments
280//===----------------------------------------------------------------------===//
281
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000282// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000283// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000284def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
285def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000286def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
287
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000288// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000289// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000290def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
291def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000292def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
293
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000294// 512-bit load pattern fragments
295def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
296def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000297def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000298def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
299
300// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000301def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
302def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000303def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000304
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000305// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000306def alignedstore : PatFrag<(ops node:$val, node:$ptr),
307 (store node:$val, node:$ptr), [{
308 return cast<StoreSDNode>(N)->getAlignment() >= 16;
309}]>;
310
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000311// Like 'store', but always requires 256-bit vector alignment.
312def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
313 (store node:$val, node:$ptr), [{
314 return cast<StoreSDNode>(N)->getAlignment() >= 32;
315}]>;
316
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000317// Like 'store', but always requires 512-bit vector alignment.
318def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
319 (store node:$val, node:$ptr), [{
320 return cast<StoreSDNode>(N)->getAlignment() >= 64;
321}]>;
322
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000323// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000324def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
325 return cast<LoadSDNode>(N)->getAlignment() >= 16;
326}]>;
327
Chad Rosiera281afc2012-03-09 02:00:48 +0000328// Like 'X86vzload', but always requires 128-bit vector alignment.
329def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
330 return cast<MemSDNode>(N)->getAlignment() >= 16;
331}]>;
332
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000333// Like 'load', but always requires 256-bit vector alignment.
334def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
335 return cast<LoadSDNode>(N)->getAlignment() >= 32;
336}]>;
337
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000338// Like 'load', but always requires 512-bit vector alignment.
339def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
340 return cast<LoadSDNode>(N)->getAlignment() >= 64;
341}]>;
342
David Greene03264ef2010-07-12 23:41:28 +0000343def alignedloadfsf32 : PatFrag<(ops node:$ptr),
344 (f32 (alignedload node:$ptr))>;
345def alignedloadfsf64 : PatFrag<(ops node:$ptr),
346 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000347
348// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000349// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000350def alignedloadv4f32 : PatFrag<(ops node:$ptr),
351 (v4f32 (alignedload node:$ptr))>;
352def alignedloadv2f64 : PatFrag<(ops node:$ptr),
353 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000354def alignedloadv2i64 : PatFrag<(ops node:$ptr),
355 (v2i64 (alignedload node:$ptr))>;
356
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000357// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000358// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000359def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000360 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000361def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000362 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000363def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000364 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000365
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000366// 512-bit aligned load pattern fragments
367def alignedloadv16f32 : PatFrag<(ops node:$ptr),
368 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000369def alignedloadv16i32 : PatFrag<(ops node:$ptr),
370 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000371def alignedloadv8f64 : PatFrag<(ops node:$ptr),
372 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000373def alignedloadv8i64 : PatFrag<(ops node:$ptr),
374 (v8i64 (alignedload512 node:$ptr))>;
375
David Greene03264ef2010-07-12 23:41:28 +0000376// Like 'load', but uses special alignment checks suitable for use in
377// memory operands in most SSE instructions, which are required to
378// be naturally aligned on some targets but not on others. If the subtarget
379// allows unaligned accesses, match any load, though this may require
380// setting a feature bit in the processor (on startup, for example).
381// Opteron 10h and later implement such a feature.
382def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
383 return Subtarget->hasVectorUAMem()
384 || cast<LoadSDNode>(N)->getAlignment() >= 16;
385}]>;
386
Elena Demikhovsky1490c5e2013-08-19 13:26:14 +0000387def memop4 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
388 return Subtarget->hasVectorUAMem()
389 || cast<LoadSDNode>(N)->getAlignment() >= 4;
390}]>;
391
392def memop8 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
393 return Subtarget->hasVectorUAMem()
394 || cast<LoadSDNode>(N)->getAlignment() >= 8;
395}]>;
396
David Greene03264ef2010-07-12 23:41:28 +0000397def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
398def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000399
400// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000401// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000402def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
403def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000404def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000405
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000406// 256-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000407// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000408def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
409def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000410def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000411
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000412// 512-bit memop pattern fragments
Elena Demikhovsky1490c5e2013-08-19 13:26:14 +0000413def memopv16f32 : PatFrag<(ops node:$ptr), (v16f32 (memop4 node:$ptr))>;
414def memopv8f64 : PatFrag<(ops node:$ptr), (v8f64 (memop8 node:$ptr))>;
415def memopv16i32 : PatFrag<(ops node:$ptr), (v16i32 (memop4 node:$ptr))>;
416def memopv8i64 : PatFrag<(ops node:$ptr), (v8i64 (memop8 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000417
David Greene03264ef2010-07-12 23:41:28 +0000418// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
419// 16-byte boundary.
420// FIXME: 8 byte alignment for mmx reads is not required
421def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
422 return cast<LoadSDNode>(N)->getAlignment() >= 8;
423}]>;
424
Dale Johannesendd224d22010-09-30 23:57:10 +0000425def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000426
427// MOVNT Support
428// Like 'store', but requires the non-temporal bit to be set
429def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
430 (st node:$val, node:$ptr), [{
431 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
432 return ST->isNonTemporal();
433 return false;
434}]>;
435
436def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000437 (st node:$val, node:$ptr), [{
David Greene03264ef2010-07-12 23:41:28 +0000438 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
439 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
440 ST->getAddressingMode() == ISD::UNINDEXED &&
441 ST->getAlignment() >= 16;
442 return false;
443}]>;
444
445def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000446 (st node:$val, node:$ptr), [{
David Greene03264ef2010-07-12 23:41:28 +0000447 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
448 return ST->isNonTemporal() &&
449 ST->getAlignment() < 16;
450 return false;
451}]>;
452
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000453// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000454def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
455def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
456def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
457def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
458def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
459def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
460
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000461// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000462def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
463def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000464def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000465def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000466
Craig Topper8c929622013-08-16 06:07:34 +0000467// 512-bit bitconvert pattern fragments
468def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
469def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
470
David Greene03264ef2010-07-12 23:41:28 +0000471def vzmovl_v2i64 : PatFrag<(ops node:$src),
472 (bitconvert (v2i64 (X86vzmovl
473 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
474def vzmovl_v4i32 : PatFrag<(ops node:$src),
475 (bitconvert (v4i32 (X86vzmovl
476 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
477
478def vzload_v2i64 : PatFrag<(ops node:$src),
479 (bitconvert (v2i64 (X86vzload node:$src)))>;
480
481
482def fp32imm0 : PatLeaf<(f32 fpimm), [{
483 return N->isExactlyValue(+0.0);
484}]>;
485
486// BYTE_imm - Transform bit immediates into byte immediates.
487def BYTE_imm : SDNodeXForm<imm, [{
488 // Transformation function: imm >> 3
489 return getI32Imm(N->getZExtValue() >> 3);
490}]>;
491
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000492// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
493// to VEXTRACTF128/VEXTRACTI128 imm.
494def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
495 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N));
David Greenec4da1102011-02-03 15:50:00 +0000496}]>;
497
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000498// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
499// VINSERTF128/VINSERTI128 imm.
500def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
501 return getI8Imm(X86::getInsertVINSERT128Immediate(N));
David Greene653f1ee2011-02-04 16:08:29 +0000502}]>;
503
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000504// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
505// to VEXTRACTF64x4 imm.
506def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
507 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N));
508}]>;
509
510// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
511// VINSERTF64x4 imm.
512def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
513 return getI8Imm(X86::getInsertVINSERT256Immediate(N));
514}]>;
515
516def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000517 (extract_subvector node:$bigvec,
518 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000519 return X86::isVEXTRACT128Index(N);
520}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000521
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000522def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000523 node:$index),
524 (insert_subvector node:$bigvec, node:$smallvec,
525 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000526 return X86::isVINSERT128Index(N);
527}], INSERT_get_vinsert128_imm>;
528
529
530def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
531 (extract_subvector node:$bigvec,
532 node:$index), [{
533 return X86::isVEXTRACT256Index(N);
534}], EXTRACT_get_vextract256_imm>;
535
536def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
537 node:$index),
538 (insert_subvector node:$bigvec, node:$smallvec,
539 node:$index), [{
540 return X86::isVINSERT256Index(N);
541}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000542