blob: 19753fbce5ac64b9c4ad90a000166345e15ddfbe [file] [log] [blame]
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00001//===- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator ---*- C++ -*-==//
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Quentin Colombet105cf2b2016-01-20 20:58:56 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the IRTranslator class.
10//===----------------------------------------------------------------------===//
11
12#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Amara Emerson6cdfe292018-08-01 02:17:42 +000013#include "llvm/ADT/PostOrderIterator.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000014#include "llvm/ADT/STLExtras.h"
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +000015#include "llvm/ADT/ScopeExit.h"
Tim Northoverb6636fd2017-01-17 22:13:50 +000016#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000017#include "llvm/ADT/SmallVector.h"
Amara Emersonfe4625f2019-06-21 18:10:38 +000018#include "llvm/Analysis/BranchProbabilityInfo.h"
Adam Nemet0965da22017-10-09 23:19:02 +000019#include "llvm/Analysis/OptimizationRemarkEmitter.h"
Jessica Paquette2e35dc52019-01-28 19:22:29 +000020#include "llvm/Analysis/ValueTracking.h"
Tim Northovera9105be2016-11-09 22:39:54 +000021#include "llvm/CodeGen/Analysis.h"
Amara Emersonfe4625f2019-06-21 18:10:38 +000022#include "llvm/CodeGen/FunctionLoweringInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000024#include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000025#include "llvm/CodeGen/LowLevelType.h"
26#include "llvm/CodeGen/MachineBasicBlock.h"
Tim Northoverbd505462016-07-22 16:59:52 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000028#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineOperand.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Matthias Braun90ad6832018-07-13 00:08:38 +000033#include "llvm/CodeGen/StackProtector.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000034#include "llvm/CodeGen/TargetFrameLowering.h"
35#include "llvm/CodeGen/TargetLowering.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000036#include "llvm/CodeGen/TargetPassConfig.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000037#include "llvm/CodeGen/TargetRegisterInfo.h"
38#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000039#include "llvm/IR/BasicBlock.h"
Amara Emerson6cdfe292018-08-01 02:17:42 +000040#include "llvm/IR/CFG.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000041#include "llvm/IR/Constant.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000042#include "llvm/IR/Constants.h"
43#include "llvm/IR/DataLayout.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000044#include "llvm/IR/DebugInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000045#include "llvm/IR/DerivedTypes.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000046#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000047#include "llvm/IR/GetElementPtrTypeIterator.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000048#include "llvm/IR/InlineAsm.h"
49#include "llvm/IR/InstrTypes.h"
50#include "llvm/IR/Instructions.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000051#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000052#include "llvm/IR/Intrinsics.h"
53#include "llvm/IR/LLVMContext.h"
54#include "llvm/IR/Metadata.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000055#include "llvm/IR/Type.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000056#include "llvm/IR/User.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000057#include "llvm/IR/Value.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000058#include "llvm/MC/MCContext.h"
59#include "llvm/Pass.h"
60#include "llvm/Support/Casting.h"
61#include "llvm/Support/CodeGen.h"
62#include "llvm/Support/Debug.h"
63#include "llvm/Support/ErrorHandling.h"
64#include "llvm/Support/LowLevelTypeImpl.h"
65#include "llvm/Support/MathExtras.h"
66#include "llvm/Support/raw_ostream.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000067#include "llvm/Target/TargetIntrinsicInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000068#include "llvm/Target/TargetMachine.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000069#include <algorithm>
70#include <cassert>
71#include <cstdint>
72#include <iterator>
73#include <string>
74#include <utility>
75#include <vector>
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000076
77#define DEBUG_TYPE "irtranslator"
78
Quentin Colombet105cf2b2016-01-20 20:58:56 +000079using namespace llvm;
80
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000081static cl::opt<bool>
82 EnableCSEInIRTranslator("enable-cse-in-irtranslator",
83 cl::desc("Should enable CSE in irtranslator"),
84 cl::Optional, cl::init(false));
Quentin Colombet105cf2b2016-01-20 20:58:56 +000085char IRTranslator::ID = 0;
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000086
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000087INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
88 false, false)
89INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000090INITIALIZE_PASS_DEPENDENCY(GISelCSEAnalysisWrapperPass)
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000091INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000092 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000093
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000094static void reportTranslationError(MachineFunction &MF,
95 const TargetPassConfig &TPC,
96 OptimizationRemarkEmitter &ORE,
97 OptimizationRemarkMissed &R) {
98 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
99
100 // Print the function name explicitly if we don't have a debug location (which
101 // makes the diagnostic less useful) or if we're going to emit a raw error.
102 if (!R.getLocation().isValid() || TPC.isGlobalISelAbortEnabled())
103 R << (" (in function: " + MF.getName() + ")").str();
104
105 if (TPC.isGlobalISelAbortEnabled())
106 report_fatal_error(R.getMsg());
107 else
108 ORE.emit(R);
Tim Northover60f23492016-11-08 01:12:17 +0000109}
110
Tom Stellard1f7f6462019-06-18 02:05:06 +0000111IRTranslator::IRTranslator() : MachineFunctionPass(ID) { }
Quentin Colombeta7fae162016-02-11 17:53:23 +0000112
Daniel Sanders3b390402018-10-31 17:31:23 +0000113#ifndef NDEBUG
Benjamin Kramerb17d2132019-01-12 18:36:22 +0000114namespace {
Daniel Sanders3b390402018-10-31 17:31:23 +0000115/// Verify that every instruction created has the same DILocation as the
116/// instruction being translated.
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000117class DILocationVerifier : public GISelChangeObserver {
Daniel Sanders3b390402018-10-31 17:31:23 +0000118 const Instruction *CurrInst = nullptr;
119
120public:
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000121 DILocationVerifier() = default;
122 ~DILocationVerifier() = default;
Daniel Sanders3b390402018-10-31 17:31:23 +0000123
124 const Instruction *getCurrentInst() const { return CurrInst; }
125 void setCurrentInst(const Instruction *Inst) { CurrInst = Inst; }
126
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000127 void erasingInstr(MachineInstr &MI) override {}
128 void changingInstr(MachineInstr &MI) override {}
129 void changedInstr(MachineInstr &MI) override {}
130
131 void createdInstr(MachineInstr &MI) override {
Daniel Sanders3b390402018-10-31 17:31:23 +0000132 assert(getCurrentInst() && "Inserted instruction without a current MI");
133
134 // Only print the check message if we're actually checking it.
135#ifndef NDEBUG
136 LLVM_DEBUG(dbgs() << "Checking DILocation from " << *CurrInst
137 << " was copied to " << MI);
138#endif
Amara Emersonfb0a40f2019-06-13 22:15:35 +0000139 // We allow insts in the entry block to have a debug loc line of 0 because
140 // they could have originated from constants, and we don't want a jumpy
141 // debug experience.
142 assert((CurrInst->getDebugLoc() == MI.getDebugLoc() ||
143 MI.getDebugLoc().getLine() == 0) &&
Daniel Sanders3b390402018-10-31 17:31:23 +0000144 "Line info was not transferred to all instructions");
145 }
Daniel Sanders3b390402018-10-31 17:31:23 +0000146};
Benjamin Kramerb17d2132019-01-12 18:36:22 +0000147} // namespace
Daniel Sanders3b390402018-10-31 17:31:23 +0000148#endif // ifndef NDEBUG
149
150
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000151void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
Matthias Braun90ad6832018-07-13 00:08:38 +0000152 AU.addRequired<StackProtector>();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000153 AU.addRequired<TargetPassConfig>();
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000154 AU.addRequired<GISelCSEAnalysisWrapperPass>();
Matthias Braun90ad6832018-07-13 00:08:38 +0000155 getSelectionDAGFallbackAnalysisUsage(AU);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000156 MachineFunctionPass::getAnalysisUsage(AU);
157}
158
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000159IRTranslator::ValueToVRegInfo::VRegListT &
160IRTranslator::allocateVRegs(const Value &Val) {
161 assert(!VMap.contains(Val) && "Value already allocated in VMap");
162 auto *Regs = VMap.getVRegs(Val);
163 auto *Offsets = VMap.getOffsets(Val);
164 SmallVector<LLT, 4> SplitTys;
165 computeValueLLTs(*DL, *Val.getType(), SplitTys,
166 Offsets->empty() ? Offsets : nullptr);
167 for (unsigned i = 0; i < SplitTys.size(); ++i)
168 Regs->push_back(0);
169 return *Regs;
170}
Tim Northover9e35f1e2017-01-25 20:58:22 +0000171
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000172ArrayRef<Register> IRTranslator::getOrCreateVRegs(const Value &Val) {
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000173 auto VRegsIt = VMap.findVRegs(Val);
174 if (VRegsIt != VMap.vregs_end())
175 return *VRegsIt->second;
176
177 if (Val.getType()->isVoidTy())
178 return *VMap.getVRegs(Val);
179
180 // Create entry for this type.
181 auto *VRegs = VMap.getVRegs(Val);
182 auto *Offsets = VMap.getOffsets(Val);
183
Tim Northover9e35f1e2017-01-25 20:58:22 +0000184 assert(Val.getType()->isSized() &&
185 "Don't know how to create an empty vreg");
Tim Northover9e35f1e2017-01-25 20:58:22 +0000186
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000187 SmallVector<LLT, 4> SplitTys;
188 computeValueLLTs(*DL, *Val.getType(), SplitTys,
189 Offsets->empty() ? Offsets : nullptr);
190
191 if (!isa<Constant>(Val)) {
192 for (auto Ty : SplitTys)
193 VRegs->push_back(MRI->createGenericVirtualRegister(Ty));
194 return *VRegs;
195 }
196
197 if (Val.getType()->isAggregateType()) {
198 // UndefValue, ConstantAggregateZero
199 auto &C = cast<Constant>(Val);
200 unsigned Idx = 0;
201 while (auto Elt = C.getAggregateElement(Idx++)) {
202 auto EltRegs = getOrCreateVRegs(*Elt);
Fangrui Song75709322018-11-17 01:44:25 +0000203 llvm::copy(EltRegs, std::back_inserter(*VRegs));
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000204 }
205 } else {
206 assert(SplitTys.size() == 1 && "unexpectedly split LLT");
207 VRegs->push_back(MRI->createGenericVirtualRegister(SplitTys[0]));
208 bool Success = translate(cast<Constant>(Val), VRegs->front());
Tim Northover9e35f1e2017-01-25 20:58:22 +0000209 if (!Success) {
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000210 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +0000211 MF->getFunction().getSubprogram(),
212 &MF->getFunction().getEntryBlock());
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000213 R << "unable to translate constant: " << ore::NV("Type", Val.getType());
214 reportTranslationError(*MF, *TPC, *ORE, R);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000215 return *VRegs;
Tim Northover5ed648e2016-08-09 21:28:04 +0000216 }
Quentin Colombet17c494b2016-02-11 17:51:31 +0000217 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +0000218
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000219 return *VRegs;
Quentin Colombet17c494b2016-02-11 17:51:31 +0000220}
221
Tim Northovercdf23f12016-10-31 18:30:59 +0000222int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
223 if (FrameIndices.find(&AI) != FrameIndices.end())
224 return FrameIndices[&AI];
225
Quentin Colombetc9256cc2019-05-03 01:23:56 +0000226 unsigned ElementSize = DL->getTypeAllocSize(AI.getAllocatedType());
Tim Northovercdf23f12016-10-31 18:30:59 +0000227 unsigned Size =
228 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
229
230 // Always allocate at least one byte.
231 Size = std::max(Size, 1u);
232
233 unsigned Alignment = AI.getAlignment();
234 if (!Alignment)
235 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
236
237 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000238 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000239 return FI;
240}
241
Tim Northoverad2b7172016-07-26 20:23:26 +0000242unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
243 unsigned Alignment = 0;
244 Type *ValTy = nullptr;
245 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
246 Alignment = SI->getAlignment();
247 ValTy = SI->getValueOperand()->getType();
248 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
249 Alignment = LI->getAlignment();
250 ValTy = LI->getType();
Daniel Sanders94813992018-07-09 19:33:40 +0000251 } else if (const AtomicCmpXchgInst *AI = dyn_cast<AtomicCmpXchgInst>(&I)) {
252 // TODO(PR27168): This instruction has no alignment attribute, but unlike
253 // the default alignment for load/store, the default here is to assume
254 // it has NATURAL alignment, not DataLayout-specified alignment.
255 const DataLayout &DL = AI->getModule()->getDataLayout();
256 Alignment = DL.getTypeStoreSize(AI->getCompareOperand()->getType());
257 ValTy = AI->getCompareOperand()->getType();
258 } else if (const AtomicRMWInst *AI = dyn_cast<AtomicRMWInst>(&I)) {
259 // TODO(PR27168): This instruction has no alignment attribute, but unlike
260 // the default alignment for load/store, the default here is to assume
261 // it has NATURAL alignment, not DataLayout-specified alignment.
262 const DataLayout &DL = AI->getModule()->getDataLayout();
263 Alignment = DL.getTypeStoreSize(AI->getValOperand()->getType());
264 ValTy = AI->getType();
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000265 } else {
266 OptimizationRemarkMissed R("gisel-irtranslator", "", &I);
267 R << "unable to translate memop: " << ore::NV("Opcode", &I);
268 reportTranslationError(*MF, *TPC, *ORE, R);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000269 return 1;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000270 }
Tim Northoverad2b7172016-07-26 20:23:26 +0000271
272 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
273}
274
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000275MachineBasicBlock &IRTranslator::getMBB(const BasicBlock &BB) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000276 MachineBasicBlock *&MBB = BBToMBB[&BB];
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000277 assert(MBB && "BasicBlock was not encountered before");
Quentin Colombet17c494b2016-02-11 17:51:31 +0000278 return *MBB;
279}
280
Tim Northoverb6636fd2017-01-17 22:13:50 +0000281void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
282 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
283 MachinePreds[Edge].push_back(NewPred);
284}
285
Tim Northoverc53606e2016-12-07 21:29:15 +0000286bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
287 MachineIRBuilder &MIRBuilder) {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000288 // Get or create a virtual register for each value.
289 // Unless the value is a Constant => loadimm cst?
290 // or inline constant each time?
291 // Creation of a virtual register needs to have a size.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000292 Register Op0 = getOrCreateVReg(*U.getOperand(0));
293 Register Op1 = getOrCreateVReg(*U.getOperand(1));
294 Register Res = getOrCreateVReg(U);
Michael Bergf0d81a32019-02-06 19:57:06 +0000295 uint16_t Flags = 0;
Michael Berg894c39f2018-09-19 18:52:08 +0000296 if (isa<Instruction>(U)) {
Michael Berg894c39f2018-09-19 18:52:08 +0000297 const Instruction &I = cast<Instruction>(U);
Michael Bergf0d81a32019-02-06 19:57:06 +0000298 Flags = MachineInstr::copyFlagsFromInstruction(I);
Michael Berg894c39f2018-09-19 18:52:08 +0000299 }
Michael Bergf0d81a32019-02-06 19:57:06 +0000300
301 MIRBuilder.buildInstr(Opcode, {Res}, {Op0, Op1}, Flags);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000302 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000303}
304
Volkan Keles20d3c422017-03-07 18:03:28 +0000305bool IRTranslator::translateFSub(const User &U, MachineIRBuilder &MIRBuilder) {
306 // -0.0 - X --> G_FNEG
307 if (isa<Constant>(U.getOperand(0)) &&
308 U.getOperand(0) == ConstantFP::getZeroValueForNegation(U.getType())) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000309 Register Op1 = getOrCreateVReg(*U.getOperand(1));
310 Register Res = getOrCreateVReg(U);
Michael Bergf9bff2a2019-06-17 23:19:40 +0000311 uint16_t Flags = 0;
312 if (isa<Instruction>(U)) {
313 const Instruction &I = cast<Instruction>(U);
314 Flags = MachineInstr::copyFlagsFromInstruction(I);
315 }
316 // Negate the last operand of the FSUB
317 MIRBuilder.buildInstr(TargetOpcode::G_FNEG, {Res}, {Op1}, Flags);
Volkan Keles20d3c422017-03-07 18:03:28 +0000318 return true;
319 }
320 return translateBinaryOp(TargetOpcode::G_FSUB, U, MIRBuilder);
321}
322
Cameron McInallycbde0d92018-11-13 18:15:47 +0000323bool IRTranslator::translateFNeg(const User &U, MachineIRBuilder &MIRBuilder) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000324 Register Op0 = getOrCreateVReg(*U.getOperand(0));
325 Register Res = getOrCreateVReg(U);
Michael Bergf9bff2a2019-06-17 23:19:40 +0000326 uint16_t Flags = 0;
327 if (isa<Instruction>(U)) {
328 const Instruction &I = cast<Instruction>(U);
329 Flags = MachineInstr::copyFlagsFromInstruction(I);
330 }
331 MIRBuilder.buildInstr(TargetOpcode::G_FNEG, {Res}, {Op0}, Flags);
Cameron McInallycbde0d92018-11-13 18:15:47 +0000332 return true;
333}
334
Tim Northoverc53606e2016-12-07 21:29:15 +0000335bool IRTranslator::translateCompare(const User &U,
336 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000337 const CmpInst *CI = dyn_cast<CmpInst>(&U);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000338 Register Op0 = getOrCreateVReg(*U.getOperand(0));
339 Register Op1 = getOrCreateVReg(*U.getOperand(1));
340 Register Res = getOrCreateVReg(U);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000341 CmpInst::Predicate Pred =
342 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
343 cast<ConstantExpr>(U).getPredicate());
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000344 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000345 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northover7596bd72017-03-08 18:49:54 +0000346 else if (Pred == CmpInst::FCMP_FALSE)
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000347 MIRBuilder.buildCopy(
348 Res, getOrCreateVReg(*Constant::getNullValue(CI->getType())));
349 else if (Pred == CmpInst::FCMP_TRUE)
350 MIRBuilder.buildCopy(
351 Res, getOrCreateVReg(*Constant::getAllOnesValue(CI->getType())));
Michael Bergc6a52452018-12-18 17:54:52 +0000352 else {
Michael Bergf0d81a32019-02-06 19:57:06 +0000353 MIRBuilder.buildInstr(TargetOpcode::G_FCMP, {Res}, {Pred, Op0, Op1},
354 MachineInstr::copyFlagsFromInstruction(*CI));
Michael Bergc6a52452018-12-18 17:54:52 +0000355 }
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000356
Tim Northoverde3aea0412016-08-17 20:25:25 +0000357 return true;
358}
359
Tim Northoverc53606e2016-12-07 21:29:15 +0000360bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000361 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000362 const Value *Ret = RI.getReturnValue();
Amara Emersond78d65c2017-11-30 20:06:02 +0000363 if (Ret && DL->getTypeStoreSize(Ret->getType()) == 0)
364 Ret = nullptr;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000365
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000366 ArrayRef<Register> VRegs;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000367 if (Ret)
368 VRegs = getOrCreateVRegs(*Ret);
369
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000370 Register SwiftErrorVReg = 0;
Tim Northover3b2157a2019-05-24 08:40:13 +0000371 if (CLI->supportSwiftError() && SwiftError.getFunctionArg()) {
372 SwiftErrorVReg = SwiftError.getOrCreateVRegUseAt(
373 &RI, &MIRBuilder.getMBB(), SwiftError.getFunctionArg());
374 }
375
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000376 // The target may mess up with the insertion point, but
377 // this is not important as a return is the last instruction
378 // of the block anyway.
Tim Northover3b2157a2019-05-24 08:40:13 +0000379 return CLI->lowerReturn(MIRBuilder, Ret, VRegs, SwiftErrorVReg);
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000380}
381
Tim Northoverc53606e2016-12-07 21:29:15 +0000382bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000383 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000384 unsigned Succ = 0;
385 if (!BrInst.isUnconditional()) {
386 // We want a G_BRCOND to the true BB followed by an unconditional branch.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000387 Register Tst = getOrCreateVReg(*BrInst.getCondition());
Tim Northover69c2ba52016-07-29 17:58:00 +0000388 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000389 MachineBasicBlock &TrueBB = getMBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000390 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000391 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000392
393 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000394 MachineBasicBlock &TgtBB = getMBB(BrTgt);
Ahmed Bougachae8e1fa32017-03-21 23:42:50 +0000395 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
396
397 // If the unconditional target is the layout successor, fallthrough.
398 if (!CurBB.isLayoutSuccessor(&TgtBB))
399 MIRBuilder.buildBr(TgtBB);
Tim Northover69c2ba52016-07-29 17:58:00 +0000400
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000401 // Link successors.
Chandler Carruth96fc1de2018-08-26 08:41:15 +0000402 for (const BasicBlock *Succ : successors(&BrInst))
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000403 CurBB.addSuccessor(&getMBB(*Succ));
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000404 return true;
405}
406
Amara Emersonfe4625f2019-06-21 18:10:38 +0000407void IRTranslator::addSuccessorWithProb(MachineBasicBlock *Src,
408 MachineBasicBlock *Dst,
409 BranchProbability Prob) {
410 if (!FuncInfo.BPI) {
411 Src->addSuccessorWithoutProb(Dst);
412 return;
Kristof Beylseced0712017-01-05 11:28:51 +0000413 }
Amara Emersonfe4625f2019-06-21 18:10:38 +0000414 if (Prob.isUnknown())
415 Prob = getEdgeProbability(Src, Dst);
416 Src->addSuccessor(Dst, Prob);
417}
418
419BranchProbability
420IRTranslator::getEdgeProbability(const MachineBasicBlock *Src,
421 const MachineBasicBlock *Dst) const {
422 const BasicBlock *SrcBB = Src->getBasicBlock();
423 const BasicBlock *DstBB = Dst->getBasicBlock();
424 if (!FuncInfo.BPI) {
425 // If BPI is not available, set the default probability as 1 / N, where N is
426 // the number of successors.
427 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1);
428 return BranchProbability(1, SuccSize);
429 }
430 return FuncInfo.BPI->getEdgeProbability(SrcBB, DstBB);
431}
432
433bool IRTranslator::translateSwitch(const User &U, MachineIRBuilder &MIB) {
434 using namespace SwitchCG;
435 // Extract cases from the switch.
436 const SwitchInst &SI = cast<SwitchInst>(U);
437 BranchProbabilityInfo *BPI = FuncInfo.BPI;
438 CaseClusterVector Clusters;
439 Clusters.reserve(SI.getNumCases());
440 for (auto &I : SI.cases()) {
441 MachineBasicBlock *Succ = &getMBB(*I.getCaseSuccessor());
442 assert(Succ && "Could not find successor mbb in mapping");
443 const ConstantInt *CaseVal = I.getCaseValue();
444 BranchProbability Prob =
445 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
446 : BranchProbability(1, SI.getNumCases() + 1);
447 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
448 }
449
450 MachineBasicBlock *DefaultMBB = &getMBB(*SI.getDefaultDest());
451
452 // Cluster adjacent cases with the same destination. We do this at all
453 // optimization levels because it's cheap to do and will make codegen faster
454 // if there are many clusters.
455 sortAndRangeify(Clusters);
456
457 MachineBasicBlock *SwitchMBB = &getMBB(*SI.getParent());
458
459 // If there is only the default destination, jump there directly.
460 if (Clusters.empty()) {
461 SwitchMBB->addSuccessor(DefaultMBB);
462 if (DefaultMBB != SwitchMBB->getNextNode())
463 MIB.buildBr(*DefaultMBB);
464 return true;
465 }
466
467 SL->findJumpTables(Clusters, &SI, DefaultMBB);
468
469 LLVM_DEBUG({
470 dbgs() << "Case clusters: ";
471 for (const CaseCluster &C : Clusters) {
472 if (C.Kind == CC_JumpTable)
473 dbgs() << "JT:";
474 if (C.Kind == CC_BitTests)
475 dbgs() << "BT:";
476
477 C.Low->getValue().print(dbgs(), true);
478 if (C.Low != C.High) {
479 dbgs() << '-';
480 C.High->getValue().print(dbgs(), true);
481 }
482 dbgs() << ' ';
483 }
484 dbgs() << '\n';
485 });
486
487 assert(!Clusters.empty());
488 SwitchWorkList WorkList;
489 CaseClusterIt First = Clusters.begin();
490 CaseClusterIt Last = Clusters.end() - 1;
491 auto DefaultProb = getEdgeProbability(SwitchMBB, DefaultMBB);
492 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
493
494 // FIXME: At the moment we don't do any splitting optimizations here like
495 // SelectionDAG does, so this worklist only has one entry.
496 while (!WorkList.empty()) {
497 SwitchWorkListItem W = WorkList.back();
498 WorkList.pop_back();
499 if (!lowerSwitchWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB, MIB))
500 return false;
501 }
502 return true;
503}
504
505void IRTranslator::emitJumpTable(SwitchCG::JumpTable &JT,
506 MachineBasicBlock *MBB) {
507 // Emit the code for the jump table
508 assert(JT.Reg != -1U && "Should lower JT Header first!");
509 MachineIRBuilder MIB(*MBB->getParent());
510 MIB.setMBB(*MBB);
511 MIB.setDebugLoc(CurBuilder->getDebugLoc());
512
513 Type *PtrIRTy = Type::getInt8PtrTy(MF->getFunction().getContext());
514 const LLT PtrTy = getLLTForType(*PtrIRTy, *DL);
515
516 auto Table = MIB.buildJumpTable(PtrTy, JT.JTI);
517 MIB.buildBrJT(Table.getReg(0), JT.JTI, JT.Reg);
518}
519
520bool IRTranslator::emitJumpTableHeader(SwitchCG::JumpTable &JT,
521 SwitchCG::JumpTableHeader &JTH,
Amara Emersonecb7ac32019-06-27 23:56:34 +0000522 MachineBasicBlock *HeaderBB) {
523 MachineIRBuilder MIB(*HeaderBB->getParent());
524 MIB.setMBB(*HeaderBB);
525 MIB.setDebugLoc(CurBuilder->getDebugLoc());
Amara Emersonfe4625f2019-06-21 18:10:38 +0000526
527 const Value &SValue = *JTH.SValue;
528 // Subtract the lowest switch case value from the value being switched on.
529 const LLT SwitchTy = getLLTForType(*SValue.getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000530 Register SwitchOpReg = getOrCreateVReg(SValue);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000531 auto FirstCst = MIB.buildConstant(SwitchTy, JTH.First);
532 auto Sub = MIB.buildSub({SwitchTy}, SwitchOpReg, FirstCst);
533
534 // This value may be smaller or larger than the target's pointer type, and
535 // therefore require extension or truncating.
536 Type *PtrIRTy = SValue.getType()->getPointerTo();
537 const LLT PtrScalarTy = LLT::scalar(DL->getTypeSizeInBits(PtrIRTy));
538 Sub = MIB.buildZExtOrTrunc(PtrScalarTy, Sub);
539
540 JT.Reg = Sub.getReg(0);
541
542 if (JTH.OmitRangeCheck) {
Amara Emersonecb7ac32019-06-27 23:56:34 +0000543 if (JT.MBB != HeaderBB->getNextNode())
Amara Emersonfe4625f2019-06-21 18:10:38 +0000544 MIB.buildBr(*JT.MBB);
545 return true;
546 }
547
548 // Emit the range check for the jump table, and branch to the default block
549 // for the switch statement if the value being switched on exceeds the
550 // largest case in the switch.
551 auto Cst = getOrCreateVReg(
552 *ConstantInt::get(SValue.getType(), JTH.Last - JTH.First));
553 Cst = MIB.buildZExtOrTrunc(PtrScalarTy, Cst).getReg(0);
554 auto Cmp = MIB.buildICmp(CmpInst::ICMP_UGT, LLT::scalar(1), Sub, Cst);
555
556 auto BrCond = MIB.buildBrCond(Cmp.getReg(0), *JT.Default);
557
558 // Avoid emitting unnecessary branches to the next block.
Amara Emersonecb7ac32019-06-27 23:56:34 +0000559 if (JT.MBB != HeaderBB->getNextNode())
Amara Emersonfe4625f2019-06-21 18:10:38 +0000560 BrCond = MIB.buildBr(*JT.MBB);
561 return true;
562}
563
564void IRTranslator::emitSwitchCase(SwitchCG::CaseBlock &CB,
565 MachineBasicBlock *SwitchBB,
566 MachineIRBuilder &MIB) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000567 Register CondLHS = getOrCreateVReg(*CB.CmpLHS);
568 Register Cond;
Amara Emersonfe4625f2019-06-21 18:10:38 +0000569 DebugLoc OldDbgLoc = MIB.getDebugLoc();
570 MIB.setDebugLoc(CB.DbgLoc);
571 MIB.setMBB(*CB.ThisBB);
572
573 if (CB.PredInfo.NoCmp) {
574 // Branch or fall through to TrueBB.
575 addSuccessorWithProb(CB.ThisBB, CB.TrueBB, CB.TrueProb);
576 addMachineCFGPred({SwitchBB->getBasicBlock(), CB.TrueBB->getBasicBlock()},
577 CB.ThisBB);
578 CB.ThisBB->normalizeSuccProbs();
579 if (CB.TrueBB != CB.ThisBB->getNextNode())
580 MIB.buildBr(*CB.TrueBB);
581 MIB.setDebugLoc(OldDbgLoc);
582 return;
583 }
584
585 const LLT i1Ty = LLT::scalar(1);
586 // Build the compare.
587 if (!CB.CmpMHS) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000588 Register CondRHS = getOrCreateVReg(*CB.CmpRHS);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000589 Cond = MIB.buildICmp(CB.PredInfo.Pred, i1Ty, CondLHS, CondRHS).getReg(0);
590 } else {
591 assert(CB.PredInfo.Pred == CmpInst::ICMP_ULE &&
592 "Can only handle ULE ranges");
593
594 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
595 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
596
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000597 Register CmpOpReg = getOrCreateVReg(*CB.CmpMHS);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000598 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000599 Register CondRHS = getOrCreateVReg(*CB.CmpRHS);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000600 Cond =
601 MIB.buildICmp(CmpInst::ICMP_ULE, i1Ty, CmpOpReg, CondRHS).getReg(0);
602 } else {
603 const LLT &CmpTy = MRI->getType(CmpOpReg);
604 auto Sub = MIB.buildSub({CmpTy}, CmpOpReg, CondLHS);
605 auto Diff = MIB.buildConstant(CmpTy, High - Low);
606 Cond = MIB.buildICmp(CmpInst::ICMP_ULE, i1Ty, Sub, Diff).getReg(0);
607 }
608 }
609
610 // Update successor info
611 addSuccessorWithProb(CB.ThisBB, CB.TrueBB, CB.TrueProb);
612
613 addMachineCFGPred({SwitchBB->getBasicBlock(), CB.TrueBB->getBasicBlock()},
614 CB.ThisBB);
615
616 // TrueBB and FalseBB are always different unless the incoming IR is
617 // degenerate. This only happens when running llc on weird IR.
618 if (CB.TrueBB != CB.FalseBB)
619 addSuccessorWithProb(CB.ThisBB, CB.FalseBB, CB.FalseProb);
620 CB.ThisBB->normalizeSuccProbs();
621
Amara Emersonecb7ac32019-06-27 23:56:34 +0000622 // if (SwitchBB->getBasicBlock() != CB.FalseBB->getBasicBlock())
623 addMachineCFGPred({SwitchBB->getBasicBlock(), CB.FalseBB->getBasicBlock()},
624 CB.ThisBB);
625
Amara Emersonfe4625f2019-06-21 18:10:38 +0000626 // If the lhs block is the next block, invert the condition so that we can
627 // fall through to the lhs instead of the rhs block.
628 if (CB.TrueBB == CB.ThisBB->getNextNode()) {
629 std::swap(CB.TrueBB, CB.FalseBB);
630 auto True = MIB.buildConstant(i1Ty, 1);
631 Cond = MIB.buildInstr(TargetOpcode::G_XOR, {i1Ty}, {Cond, True}, None)
632 .getReg(0);
633 }
634
635 MIB.buildBrCond(Cond, *CB.TrueBB);
636 MIB.buildBr(*CB.FalseBB);
637 MIB.setDebugLoc(OldDbgLoc);
638}
639
640bool IRTranslator::lowerJumpTableWorkItem(SwitchCG::SwitchWorkListItem W,
641 MachineBasicBlock *SwitchMBB,
Amara Emersonecb7ac32019-06-27 23:56:34 +0000642 MachineBasicBlock *CurMBB,
Amara Emersonfe4625f2019-06-21 18:10:38 +0000643 MachineBasicBlock *DefaultMBB,
644 MachineIRBuilder &MIB,
645 MachineFunction::iterator BBI,
646 BranchProbability UnhandledProbs,
647 SwitchCG::CaseClusterIt I,
648 MachineBasicBlock *Fallthrough,
649 bool FallthroughUnreachable) {
650 using namespace SwitchCG;
651 MachineFunction *CurMF = SwitchMBB->getParent();
652 // FIXME: Optimize away range check based on pivot comparisons.
653 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first;
654 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second;
655 BranchProbability DefaultProb = W.DefaultProb;
Amara Emersonfe4625f2019-06-21 18:10:38 +0000656
657 // The jump block hasn't been inserted yet; insert it here.
658 MachineBasicBlock *JumpMBB = JT->MBB;
659 CurMF->insert(BBI, JumpMBB);
660
661 // Since the jump table block is separate from the switch block, we need
662 // to keep track of it as a machine predecessor to the default block,
663 // otherwise we lose the phi edges.
664 addMachineCFGPred({SwitchMBB->getBasicBlock(), DefaultMBB->getBasicBlock()},
Amara Emersonecb7ac32019-06-27 23:56:34 +0000665 CurMBB);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000666 addMachineCFGPred({SwitchMBB->getBasicBlock(), DefaultMBB->getBasicBlock()},
667 JumpMBB);
668
669 auto JumpProb = I->Prob;
670 auto FallthroughProb = UnhandledProbs;
671
672 // If the default statement is a target of the jump table, we evenly
673 // distribute the default probability to successors of CurMBB. Also
674 // update the probability on the edge from JumpMBB to Fallthrough.
675 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
676 SE = JumpMBB->succ_end();
677 SI != SE; ++SI) {
678 if (*SI == DefaultMBB) {
679 JumpProb += DefaultProb / 2;
680 FallthroughProb -= DefaultProb / 2;
681 JumpMBB->setSuccProbability(SI, DefaultProb / 2);
682 JumpMBB->normalizeSuccProbs();
Amara Emersonecb7ac32019-06-27 23:56:34 +0000683 } else {
684 // Also record edges from the jump table block to it's successors.
685 addMachineCFGPred({SwitchMBB->getBasicBlock(), (*SI)->getBasicBlock()},
686 JumpMBB);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000687 }
688 }
689
690 // Skip the range check if the fallthrough block is unreachable.
691 if (FallthroughUnreachable)
692 JTH->OmitRangeCheck = true;
693
694 if (!JTH->OmitRangeCheck)
695 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
696 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
697 CurMBB->normalizeSuccProbs();
698
699 // The jump table header will be inserted in our current block, do the
700 // range check, and fall through to our fallthrough block.
701 JTH->HeaderBB = CurMBB;
702 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
703
704 // If we're in the right place, emit the jump table header right now.
705 if (CurMBB == SwitchMBB) {
Amara Emersonecb7ac32019-06-27 23:56:34 +0000706 if (!emitJumpTableHeader(*JT, *JTH, CurMBB))
Amara Emersonfe4625f2019-06-21 18:10:38 +0000707 return false;
708 JTH->Emitted = true;
709 }
710 return true;
711}
712bool IRTranslator::lowerSwitchRangeWorkItem(SwitchCG::CaseClusterIt I,
713 Value *Cond,
714 MachineBasicBlock *Fallthrough,
715 bool FallthroughUnreachable,
716 BranchProbability UnhandledProbs,
717 MachineBasicBlock *CurMBB,
718 MachineIRBuilder &MIB,
719 MachineBasicBlock *SwitchMBB) {
720 using namespace SwitchCG;
721 const Value *RHS, *LHS, *MHS;
722 CmpInst::Predicate Pred;
723 if (I->Low == I->High) {
724 // Check Cond == I->Low.
725 Pred = CmpInst::ICMP_EQ;
726 LHS = Cond;
727 RHS = I->Low;
728 MHS = nullptr;
729 } else {
730 // Check I->Low <= Cond <= I->High.
731 Pred = CmpInst::ICMP_ULE;
732 LHS = I->Low;
733 MHS = Cond;
734 RHS = I->High;
735 }
736
737 // If Fallthrough is unreachable, fold away the comparison.
738 // The false probability is the sum of all unhandled cases.
739 CaseBlock CB(Pred, FallthroughUnreachable, LHS, RHS, MHS, I->MBB, Fallthrough,
740 CurMBB, MIB.getDebugLoc(), I->Prob, UnhandledProbs);
741
742 emitSwitchCase(CB, SwitchMBB, MIB);
743 return true;
744}
745
746bool IRTranslator::lowerSwitchWorkItem(SwitchCG::SwitchWorkListItem W,
747 Value *Cond,
748 MachineBasicBlock *SwitchMBB,
749 MachineBasicBlock *DefaultMBB,
750 MachineIRBuilder &MIB) {
751 using namespace SwitchCG;
752 MachineFunction *CurMF = FuncInfo.MF;
753 MachineBasicBlock *NextMBB = nullptr;
754 MachineFunction::iterator BBI(W.MBB);
755 if (++BBI != FuncInfo.MF->end())
756 NextMBB = &*BBI;
757
758 if (EnableOpts) {
759 // Here, we order cases by probability so the most likely case will be
760 // checked first. However, two clusters can have the same probability in
761 // which case their relative ordering is non-deterministic. So we use Low
762 // as a tie-breaker as clusters are guaranteed to never overlap.
763 llvm::sort(W.FirstCluster, W.LastCluster + 1,
764 [](const CaseCluster &a, const CaseCluster &b) {
765 return a.Prob != b.Prob
766 ? a.Prob > b.Prob
767 : a.Low->getValue().slt(b.Low->getValue());
768 });
769
770 // Rearrange the case blocks so that the last one falls through if possible
771 // without changing the order of probabilities.
772 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster;) {
773 --I;
774 if (I->Prob > W.LastCluster->Prob)
775 break;
776 if (I->Kind == CC_Range && I->MBB == NextMBB) {
777 std::swap(*I, *W.LastCluster);
778 break;
779 }
780 }
781 }
782
783 // Compute total probability.
784 BranchProbability DefaultProb = W.DefaultProb;
785 BranchProbability UnhandledProbs = DefaultProb;
786 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
787 UnhandledProbs += I->Prob;
788
789 MachineBasicBlock *CurMBB = W.MBB;
790 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
791 bool FallthroughUnreachable = false;
792 MachineBasicBlock *Fallthrough;
793 if (I == W.LastCluster) {
794 // For the last cluster, fall through to the default destination.
795 Fallthrough = DefaultMBB;
796 FallthroughUnreachable = isa<UnreachableInst>(
797 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg());
798 } else {
799 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
800 CurMF->insert(BBI, Fallthrough);
801 }
802 UnhandledProbs -= I->Prob;
803
804 switch (I->Kind) {
805 case CC_BitTests: {
806 LLVM_DEBUG(dbgs() << "Switch to bit test optimization unimplemented");
807 return false; // Bit tests currently unimplemented.
808 }
809 case CC_JumpTable: {
Amara Emersonecb7ac32019-06-27 23:56:34 +0000810 if (!lowerJumpTableWorkItem(W, SwitchMBB, CurMBB, DefaultMBB, MIB, BBI,
Amara Emersonfe4625f2019-06-21 18:10:38 +0000811 UnhandledProbs, I, Fallthrough,
812 FallthroughUnreachable)) {
813 LLVM_DEBUG(dbgs() << "Failed to lower jump table");
814 return false;
815 }
816 break;
817 }
818 case CC_Range: {
819 if (!lowerSwitchRangeWorkItem(I, Cond, Fallthrough,
820 FallthroughUnreachable, UnhandledProbs,
821 CurMBB, MIB, SwitchMBB)) {
822 LLVM_DEBUG(dbgs() << "Failed to lower switch range");
823 return false;
824 }
825 break;
826 }
827 }
828 CurMBB = Fallthrough;
829 }
Kristof Beylseced0712017-01-05 11:28:51 +0000830
831 return true;
832}
833
Kristof Beyls65a12c02017-01-30 09:13:18 +0000834bool IRTranslator::translateIndirectBr(const User &U,
835 MachineIRBuilder &MIRBuilder) {
836 const IndirectBrInst &BrInst = cast<IndirectBrInst>(U);
837
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000838 const Register Tgt = getOrCreateVReg(*BrInst.getAddress());
Kristof Beyls65a12c02017-01-30 09:13:18 +0000839 MIRBuilder.buildBrIndirect(Tgt);
840
841 // Link successors.
842 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
Chandler Carruth96fc1de2018-08-26 08:41:15 +0000843 for (const BasicBlock *Succ : successors(&BrInst))
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000844 CurBB.addSuccessor(&getMBB(*Succ));
Kristof Beyls65a12c02017-01-30 09:13:18 +0000845
846 return true;
847}
848
Tim Northover3b2157a2019-05-24 08:40:13 +0000849static bool isSwiftError(const Value *V) {
850 if (auto Arg = dyn_cast<Argument>(V))
851 return Arg->hasSwiftErrorAttr();
852 if (auto AI = dyn_cast<AllocaInst>(V))
853 return AI->isSwiftError();
854 return false;
855}
856
Tim Northoverc53606e2016-12-07 21:29:15 +0000857bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000858 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000859
Tim Northover7152dca2016-10-19 15:55:06 +0000860 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
861 : MachineMemOperand::MONone;
862 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000863
Amara Emersond78d65c2017-11-30 20:06:02 +0000864 if (DL->getTypeStoreSize(LI.getType()) == 0)
865 return true;
866
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000867 ArrayRef<Register> Regs = getOrCreateVRegs(LI);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000868 ArrayRef<uint64_t> Offsets = *VMap.getOffsets(LI);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000869 Register Base = getOrCreateVReg(*LI.getPointerOperand());
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000870
Diana Picusa5682222019-05-14 09:25:17 +0000871 Type *OffsetIRTy = DL->getIntPtrType(LI.getPointerOperandType());
872 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
873
Tim Northover3b2157a2019-05-24 08:40:13 +0000874 if (CLI->supportSwiftError() && isSwiftError(LI.getPointerOperand())) {
875 assert(Regs.size() == 1 && "swifterror should be single pointer");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000876 Register VReg = SwiftError.getOrCreateVRegUseAt(&LI, &MIRBuilder.getMBB(),
Tim Northover3b2157a2019-05-24 08:40:13 +0000877 LI.getPointerOperand());
878 MIRBuilder.buildCopy(Regs[0], VReg);
879 return true;
880 }
881
Aditya Nandakumard7504a12019-07-21 14:07:54 +0000882 const MDNode *Ranges =
883 Regs.size() == 1 ? LI.getMetadata(LLVMContext::MD_range) : nullptr;
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000884 for (unsigned i = 0; i < Regs.size(); ++i) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000885 Register Addr;
Diana Picusa5682222019-05-14 09:25:17 +0000886 MIRBuilder.materializeGEP(Addr, Base, OffsetTy, Offsets[i] / 8);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000887
888 MachinePointerInfo Ptr(LI.getPointerOperand(), Offsets[i] / 8);
889 unsigned BaseAlign = getMemOpAlignment(LI);
890 auto MMO = MF->getMachineMemOperand(
891 Ptr, Flags, (MRI->getType(Regs[i]).getSizeInBits() + 7) / 8,
Aditya Nandakumard7504a12019-07-21 14:07:54 +0000892 MinAlign(BaseAlign, Offsets[i] / 8), AAMDNodes(), Ranges,
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000893 LI.getSyncScopeID(), LI.getOrdering());
894 MIRBuilder.buildLoad(Regs[i], Addr, *MMO);
895 }
896
Tim Northoverad2b7172016-07-26 20:23:26 +0000897 return true;
898}
899
Tim Northoverc53606e2016-12-07 21:29:15 +0000900bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000901 const StoreInst &SI = cast<StoreInst>(U);
Tim Northover7152dca2016-10-19 15:55:06 +0000902 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
903 : MachineMemOperand::MONone;
904 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000905
Amara Emersond78d65c2017-11-30 20:06:02 +0000906 if (DL->getTypeStoreSize(SI.getValueOperand()->getType()) == 0)
907 return true;
908
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000909 ArrayRef<Register> Vals = getOrCreateVRegs(*SI.getValueOperand());
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000910 ArrayRef<uint64_t> Offsets = *VMap.getOffsets(*SI.getValueOperand());
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000911 Register Base = getOrCreateVReg(*SI.getPointerOperand());
Tim Northoverad2b7172016-07-26 20:23:26 +0000912
Diana Picusa5682222019-05-14 09:25:17 +0000913 Type *OffsetIRTy = DL->getIntPtrType(SI.getPointerOperandType());
914 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
915
Tim Northover3b2157a2019-05-24 08:40:13 +0000916 if (CLI->supportSwiftError() && isSwiftError(SI.getPointerOperand())) {
917 assert(Vals.size() == 1 && "swifterror should be single pointer");
918
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000919 Register VReg = SwiftError.getOrCreateVRegDefAt(&SI, &MIRBuilder.getMBB(),
Tim Northover3b2157a2019-05-24 08:40:13 +0000920 SI.getPointerOperand());
921 MIRBuilder.buildCopy(VReg, Vals[0]);
922 return true;
923 }
924
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000925 for (unsigned i = 0; i < Vals.size(); ++i) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000926 Register Addr;
Diana Picusa5682222019-05-14 09:25:17 +0000927 MIRBuilder.materializeGEP(Addr, Base, OffsetTy, Offsets[i] / 8);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000928
929 MachinePointerInfo Ptr(SI.getPointerOperand(), Offsets[i] / 8);
930 unsigned BaseAlign = getMemOpAlignment(SI);
931 auto MMO = MF->getMachineMemOperand(
932 Ptr, Flags, (MRI->getType(Vals[i]).getSizeInBits() + 7) / 8,
933 MinAlign(BaseAlign, Offsets[i] / 8), AAMDNodes(), nullptr,
934 SI.getSyncScopeID(), SI.getOrdering());
935 MIRBuilder.buildStore(Vals[i], Addr, *MMO);
936 }
Tim Northoverad2b7172016-07-26 20:23:26 +0000937 return true;
938}
939
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000940static uint64_t getOffsetFromIndices(const User &U, const DataLayout &DL) {
Tim Northoverb6046222016-08-19 20:09:03 +0000941 const Value *Src = U.getOperand(0);
942 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Volkan Keles6a36c642017-05-19 09:47:02 +0000943
Tim Northover6f80b082016-08-19 17:47:05 +0000944 // getIndexedOffsetInType is designed for GEPs, so the first index is the
945 // usual array element rather than looking into the actual aggregate.
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000946 SmallVector<Value *, 1> Indices;
Tim Northover6f80b082016-08-19 17:47:05 +0000947 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000948
949 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
950 for (auto Idx : EVI->indices())
951 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000952 } else if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
953 for (auto Idx : IVI->indices())
954 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
Tim Northoverb6046222016-08-19 20:09:03 +0000955 } else {
956 for (unsigned i = 1; i < U.getNumOperands(); ++i)
957 Indices.push_back(U.getOperand(i));
958 }
Tim Northover6f80b082016-08-19 17:47:05 +0000959
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000960 return 8 * static_cast<uint64_t>(
961 DL.getIndexedOffsetInType(Src->getType(), Indices));
962}
Tim Northover6f80b082016-08-19 17:47:05 +0000963
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000964bool IRTranslator::translateExtractValue(const User &U,
965 MachineIRBuilder &MIRBuilder) {
966 const Value *Src = U.getOperand(0);
967 uint64_t Offset = getOffsetFromIndices(U, *DL);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000968 ArrayRef<Register> SrcRegs = getOrCreateVRegs(*Src);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000969 ArrayRef<uint64_t> Offsets = *VMap.getOffsets(*Src);
Fangrui Songcecc4352019-04-12 02:02:06 +0000970 unsigned Idx = llvm::lower_bound(Offsets, Offset) - Offsets.begin();
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000971 auto &DstRegs = allocateVRegs(U);
972
973 for (unsigned i = 0; i < DstRegs.size(); ++i)
974 DstRegs[i] = SrcRegs[Idx++];
Tim Northover6f80b082016-08-19 17:47:05 +0000975
976 return true;
977}
978
Tim Northoverc53606e2016-12-07 21:29:15 +0000979bool IRTranslator::translateInsertValue(const User &U,
980 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000981 const Value *Src = U.getOperand(0);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000982 uint64_t Offset = getOffsetFromIndices(U, *DL);
983 auto &DstRegs = allocateVRegs(U);
984 ArrayRef<uint64_t> DstOffsets = *VMap.getOffsets(U);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000985 ArrayRef<Register> SrcRegs = getOrCreateVRegs(*Src);
986 ArrayRef<Register> InsertedRegs = getOrCreateVRegs(*U.getOperand(1));
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000987 auto InsertedIt = InsertedRegs.begin();
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000988
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000989 for (unsigned i = 0; i < DstRegs.size(); ++i) {
990 if (DstOffsets[i] >= Offset && InsertedIt != InsertedRegs.end())
991 DstRegs[i] = *InsertedIt++;
992 else
993 DstRegs[i] = SrcRegs[i];
Tim Northoverb6046222016-08-19 20:09:03 +0000994 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000995
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000996 return true;
997}
998
Tim Northoverc53606e2016-12-07 21:29:15 +0000999bool IRTranslator::translateSelect(const User &U,
1000 MachineIRBuilder &MIRBuilder) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001001 Register Tst = getOrCreateVReg(*U.getOperand(0));
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001002 ArrayRef<Register> ResRegs = getOrCreateVRegs(U);
1003 ArrayRef<Register> Op0Regs = getOrCreateVRegs(*U.getOperand(1));
1004 ArrayRef<Register> Op1Regs = getOrCreateVRegs(*U.getOperand(2));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001005
Michael Bergc6a52452018-12-18 17:54:52 +00001006 const SelectInst &SI = cast<SelectInst>(U);
Michael Bergf0d81a32019-02-06 19:57:06 +00001007 uint16_t Flags = 0;
1008 if (const CmpInst *Cmp = dyn_cast<CmpInst>(SI.getCondition()))
1009 Flags = MachineInstr::copyFlagsFromInstruction(*Cmp);
1010
Michael Bergc6a52452018-12-18 17:54:52 +00001011 for (unsigned i = 0; i < ResRegs.size(); ++i) {
Michael Bergf0d81a32019-02-06 19:57:06 +00001012 MIRBuilder.buildInstr(TargetOpcode::G_SELECT, {ResRegs[i]},
1013 {Tst, Op0Regs[i], Op1Regs[i]}, Flags);
Michael Bergc6a52452018-12-18 17:54:52 +00001014 }
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001015
Tim Northover5a28c362016-08-19 20:09:07 +00001016 return true;
1017}
1018
Tim Northoverc53606e2016-12-07 21:29:15 +00001019bool IRTranslator::translateBitCast(const User &U,
1020 MachineIRBuilder &MIRBuilder) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +00001021 // If we're bitcasting to the source type, we can reuse the source vreg.
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001022 if (getLLTForType(*U.getOperand(0)->getType(), *DL) ==
1023 getLLTForType(*U.getType(), *DL)) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001024 Register SrcReg = getOrCreateVReg(*U.getOperand(0));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001025 auto &Regs = *VMap.getVRegs(U);
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +00001026 // If we already assigned a vreg for this bitcast, we can't change that.
1027 // Emit a copy to satisfy the users we already emitted.
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001028 if (!Regs.empty())
1029 MIRBuilder.buildCopy(Regs[0], SrcReg);
1030 else {
1031 Regs.push_back(SrcReg);
1032 VMap.getOffsets(U)->push_back(0);
1033 }
Tim Northover7c9eba92016-07-25 21:01:29 +00001034 return true;
1035 }
Tim Northoverc53606e2016-12-07 21:29:15 +00001036 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +00001037}
1038
Tim Northoverc53606e2016-12-07 21:29:15 +00001039bool IRTranslator::translateCast(unsigned Opcode, const User &U,
1040 MachineIRBuilder &MIRBuilder) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001041 Register Op = getOrCreateVReg(*U.getOperand(0));
1042 Register Res = getOrCreateVReg(U);
Aditya Nandakumar92663372019-04-18 02:19:29 +00001043 MIRBuilder.buildInstr(Opcode, {Res}, {Op});
Tim Northover7c9eba92016-07-25 21:01:29 +00001044 return true;
1045}
1046
Tim Northoverc53606e2016-12-07 21:29:15 +00001047bool IRTranslator::translateGetElementPtr(const User &U,
1048 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +00001049 // FIXME: support vector GEPs.
1050 if (U.getType()->isVectorTy())
1051 return false;
1052
1053 Value &Op0 = *U.getOperand(0);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001054 Register BaseReg = getOrCreateVReg(Op0);
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001055 Type *PtrIRTy = Op0.getType();
1056 LLT PtrTy = getLLTForType(*PtrIRTy, *DL);
1057 Type *OffsetIRTy = DL->getIntPtrType(PtrIRTy);
1058 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
Tim Northovera7653b32016-09-12 11:20:22 +00001059
1060 int64_t Offset = 0;
1061 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
1062 GTI != E; ++GTI) {
1063 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +00001064 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +00001065 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
1066 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
1067 continue;
1068 } else {
1069 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
1070
1071 // If this is a scalar constant or a splat vector of constants,
1072 // handle it quickly.
1073 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
1074 Offset += ElementSize * CI->getSExtValue();
1075 continue;
1076 }
1077
1078 if (Offset != 0) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001079 Register NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
Amara Emerson946b1242019-04-15 05:04:20 +00001080 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
1081 auto OffsetMIB = MIRBuilder.buildConstant({OffsetTy}, Offset);
1082 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetMIB.getReg(0));
Tim Northovera7653b32016-09-12 11:20:22 +00001083
1084 BaseReg = NewBaseReg;
1085 Offset = 0;
1086 }
1087
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001088 Register IdxReg = getOrCreateVReg(*Idx);
Tim Northovera7653b32016-09-12 11:20:22 +00001089 if (MRI->getType(IdxReg) != OffsetTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001090 Register NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
Tim Northovera7653b32016-09-12 11:20:22 +00001091 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
1092 IdxReg = NewIdxReg;
1093 }
1094
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001095 // N = N + Idx * ElementSize;
1096 // Avoid doing it for ElementSize of 1.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001097 Register GepOffsetReg;
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001098 if (ElementSize != 1) {
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001099 GepOffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
Amara Emerson946b1242019-04-15 05:04:20 +00001100 auto ElementSizeMIB = MIRBuilder.buildConstant(
1101 getLLTForType(*OffsetIRTy, *DL), ElementSize);
1102 MIRBuilder.buildMul(GepOffsetReg, ElementSizeMIB.getReg(0), IdxReg);
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001103 } else
1104 GepOffsetReg = IdxReg;
Tim Northovera7653b32016-09-12 11:20:22 +00001105
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001106 Register NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001107 MIRBuilder.buildGEP(NewBaseReg, BaseReg, GepOffsetReg);
Tim Northovera7653b32016-09-12 11:20:22 +00001108 BaseReg = NewBaseReg;
1109 }
1110 }
1111
1112 if (Offset != 0) {
Amara Emerson946b1242019-04-15 05:04:20 +00001113 auto OffsetMIB =
1114 MIRBuilder.buildConstant(getLLTForType(*OffsetIRTy, *DL), Offset);
1115 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetMIB.getReg(0));
Tim Northovera7653b32016-09-12 11:20:22 +00001116 return true;
1117 }
1118
1119 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
1120 return true;
1121}
1122
Amara Emersoncf12c782019-07-19 00:24:45 +00001123bool IRTranslator::translateMemFunc(const CallInst &CI,
Tim Northover79f43f12017-01-30 19:33:07 +00001124 MachineIRBuilder &MIRBuilder,
Amara Emersoncf12c782019-07-19 00:24:45 +00001125 Intrinsic::ID ID) {
Jessica Paquetteb2295432019-06-10 21:53:56 +00001126
1127 // If the source is undef, then just emit a nop.
Amara Emersoncf12c782019-07-19 00:24:45 +00001128 if (isa<UndefValue>(CI.getArgOperand(1)))
1129 return true;
1130
1131 ArrayRef<Register> Res;
1132 auto ICall = MIRBuilder.buildIntrinsic(ID, Res, true);
1133 for (auto AI = CI.arg_begin(), AE = CI.arg_end(); std::next(AI) != AE; ++AI)
1134 ICall.addUse(getOrCreateVReg(**AI));
1135
1136 unsigned DstAlign = 0, SrcAlign = 0;
1137 unsigned IsVol =
1138 cast<ConstantInt>(CI.getArgOperand(CI.getNumArgOperands() - 1))
1139 ->getZExtValue();
1140
1141 if (auto *MCI = dyn_cast<MemCpyInst>(&CI)) {
1142 DstAlign = std::max<unsigned>(MCI->getDestAlignment(), 1);
1143 SrcAlign = std::max<unsigned>(MCI->getSourceAlignment(), 1);
1144 } else if (auto *MMI = dyn_cast<MemMoveInst>(&CI)) {
1145 DstAlign = std::max<unsigned>(MMI->getDestAlignment(), 1);
1146 SrcAlign = std::max<unsigned>(MMI->getSourceAlignment(), 1);
1147 } else {
1148 auto *MSI = cast<MemSetInst>(&CI);
1149 DstAlign = std::max<unsigned>(MSI->getDestAlignment(), 1);
Jessica Paquetteb2295432019-06-10 21:53:56 +00001150 }
1151
Amara Emersoncf12c782019-07-19 00:24:45 +00001152 // Create mem operands to store the alignment and volatile info.
1153 auto VolFlag = IsVol ? MachineMemOperand::MOVolatile : MachineMemOperand::MONone;
1154 ICall.addMemOperand(MF->getMachineMemOperand(
1155 MachinePointerInfo(CI.getArgOperand(0)),
1156 MachineMemOperand::MOStore | VolFlag, 1, DstAlign));
1157 if (ID != Intrinsic::memset)
1158 ICall.addMemOperand(MF->getMachineMemOperand(
1159 MachinePointerInfo(CI.getArgOperand(1)),
1160 MachineMemOperand::MOLoad | VolFlag, 1, SrcAlign));
Tim Northover3f186032016-10-18 20:03:45 +00001161
Amara Emersoncf12c782019-07-19 00:24:45 +00001162 return true;
Tim Northover3f186032016-10-18 20:03:45 +00001163}
Tim Northovera7653b32016-09-12 11:20:22 +00001164
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001165void IRTranslator::getStackGuard(Register DstReg,
Tim Northoverc53606e2016-12-07 21:29:15 +00001166 MachineIRBuilder &MIRBuilder) {
Tim Northoverd8b85582017-01-27 21:31:24 +00001167 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
1168 MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF));
Tim Northovercdf23f12016-10-31 18:30:59 +00001169 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
1170 MIB.addDef(DstReg);
1171
Tim Northover50db7f412016-12-07 21:17:47 +00001172 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matthias Braunf1caa282017-12-15 22:22:58 +00001173 Value *Global = TLI.getSDagStackGuard(*MF->getFunction().getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +00001174 if (!Global)
1175 return;
1176
1177 MachinePointerInfo MPInfo(Global);
Tim Northovercdf23f12016-10-31 18:30:59 +00001178 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
1179 MachineMemOperand::MODereferenceable;
Chandler Carruthc73c0302018-08-16 21:30:05 +00001180 MachineMemOperand *MemRef =
Tim Northover50db7f412016-12-07 21:17:47 +00001181 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
Fangrui Songe73534462017-11-15 06:17:32 +00001182 DL->getPointerABIAlignment(0));
Chandler Carruthc73c0302018-08-16 21:30:05 +00001183 MIB.setMemRefs({MemRef});
Tim Northovercdf23f12016-10-31 18:30:59 +00001184}
1185
Tim Northover1e656ec2016-12-08 22:44:00 +00001186bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
1187 MachineIRBuilder &MIRBuilder) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001188 ArrayRef<Register> ResRegs = getOrCreateVRegs(CI);
Aditya Nandakumar6b4d3432018-08-28 18:54:10 +00001189 MIRBuilder.buildInstr(Op)
1190 .addDef(ResRegs[0])
1191 .addDef(ResRegs[1])
1192 .addUse(getOrCreateVReg(*CI.getOperand(0)))
1193 .addUse(getOrCreateVReg(*CI.getOperand(1)));
Tim Northover1e656ec2016-12-08 22:44:00 +00001194
Tim Northover1e656ec2016-12-08 22:44:00 +00001195 return true;
1196}
1197
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001198unsigned IRTranslator::getSimpleIntrinsicOpcode(Intrinsic::ID ID) {
Jessica Paquettee288c522019-02-06 17:25:54 +00001199 switch (ID) {
1200 default:
1201 break;
Jessica Paquette0e71e732019-02-12 17:28:17 +00001202 case Intrinsic::bswap:
1203 return TargetOpcode::G_BSWAP;
Jessica Paquettee288c522019-02-06 17:25:54 +00001204 case Intrinsic::ceil:
1205 return TargetOpcode::G_FCEIL;
1206 case Intrinsic::cos:
1207 return TargetOpcode::G_FCOS;
1208 case Intrinsic::ctpop:
1209 return TargetOpcode::G_CTPOP;
1210 case Intrinsic::exp:
1211 return TargetOpcode::G_FEXP;
1212 case Intrinsic::exp2:
1213 return TargetOpcode::G_FEXP2;
1214 case Intrinsic::fabs:
1215 return TargetOpcode::G_FABS;
Matt Arsenault55146d32019-05-16 04:08:39 +00001216 case Intrinsic::copysign:
1217 return TargetOpcode::G_FCOPYSIGN;
Matt Arsenaulte595a2c2019-07-10 16:31:15 +00001218 case Intrinsic::minnum:
1219 return TargetOpcode::G_FMINNUM;
1220 case Intrinsic::maxnum:
1221 return TargetOpcode::G_FMAXNUM;
1222 case Intrinsic::minimum:
1223 return TargetOpcode::G_FMINIMUM;
1224 case Intrinsic::maximum:
1225 return TargetOpcode::G_FMAXIMUM;
Matt Arsenault9dba67f2019-02-11 17:05:20 +00001226 case Intrinsic::canonicalize:
1227 return TargetOpcode::G_FCANONICALIZE;
Jessica Paquettef472f312019-02-11 17:16:32 +00001228 case Intrinsic::floor:
1229 return TargetOpcode::G_FFLOOR;
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001230 case Intrinsic::fma:
1231 return TargetOpcode::G_FMA;
Jessica Paquettee288c522019-02-06 17:25:54 +00001232 case Intrinsic::log:
1233 return TargetOpcode::G_FLOG;
1234 case Intrinsic::log2:
1235 return TargetOpcode::G_FLOG2;
1236 case Intrinsic::log10:
1237 return TargetOpcode::G_FLOG10;
Jessica Paquettebd7ac302019-04-25 16:39:28 +00001238 case Intrinsic::nearbyint:
1239 return TargetOpcode::G_FNEARBYINT;
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001240 case Intrinsic::pow:
1241 return TargetOpcode::G_FPOW;
Jessica Paquettead69af32019-04-19 21:46:12 +00001242 case Intrinsic::rint:
1243 return TargetOpcode::G_FRINT;
Jessica Paquettee288c522019-02-06 17:25:54 +00001244 case Intrinsic::round:
1245 return TargetOpcode::G_INTRINSIC_ROUND;
1246 case Intrinsic::sin:
1247 return TargetOpcode::G_FSIN;
1248 case Intrinsic::sqrt:
1249 return TargetOpcode::G_FSQRT;
1250 case Intrinsic::trunc:
1251 return TargetOpcode::G_INTRINSIC_TRUNC;
1252 }
1253 return Intrinsic::not_intrinsic;
1254}
1255
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001256bool IRTranslator::translateSimpleIntrinsic(const CallInst &CI,
1257 Intrinsic::ID ID,
1258 MachineIRBuilder &MIRBuilder) {
Jessica Paquettee288c522019-02-06 17:25:54 +00001259
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001260 unsigned Op = getSimpleIntrinsicOpcode(ID);
Jessica Paquettee288c522019-02-06 17:25:54 +00001261
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001262 // Is this a simple intrinsic?
Jessica Paquettee288c522019-02-06 17:25:54 +00001263 if (Op == Intrinsic::not_intrinsic)
1264 return false;
1265
1266 // Yes. Let's translate it.
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001267 SmallVector<llvm::SrcOp, 4> VRegs;
1268 for (auto &Arg : CI.arg_operands())
1269 VRegs.push_back(getOrCreateVReg(*Arg));
1270
1271 MIRBuilder.buildInstr(Op, {getOrCreateVReg(CI)}, VRegs,
Michael Bergf0d81a32019-02-06 19:57:06 +00001272 MachineInstr::copyFlagsFromInstruction(CI));
Jessica Paquettee288c522019-02-06 17:25:54 +00001273 return true;
1274}
1275
Tim Northoverc53606e2016-12-07 21:29:15 +00001276bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
1277 MachineIRBuilder &MIRBuilder) {
Jessica Paquettee288c522019-02-06 17:25:54 +00001278
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001279 // If this is a simple intrinsic (that is, we just need to add a def of
1280 // a vreg, and uses for each arg operand, then translate it.
1281 if (translateSimpleIntrinsic(CI, ID, MIRBuilder))
Jessica Paquettee288c522019-02-06 17:25:54 +00001282 return true;
1283
Tim Northover91c81732016-08-19 17:17:06 +00001284 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +00001285 default:
1286 break;
Tim Northover0e011702017-02-10 19:10:38 +00001287 case Intrinsic::lifetime_start:
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001288 case Intrinsic::lifetime_end: {
1289 // No stack colouring in O0, discard region information.
1290 if (MF->getTarget().getOptLevel() == CodeGenOpt::None)
1291 return true;
1292
1293 unsigned Op = ID == Intrinsic::lifetime_start ? TargetOpcode::LIFETIME_START
1294 : TargetOpcode::LIFETIME_END;
1295
1296 // Get the underlying objects for the location passed on the lifetime
1297 // marker.
Bjorn Pettersson71e8c6f2019-04-24 06:55:50 +00001298 SmallVector<const Value *, 4> Allocas;
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001299 GetUnderlyingObjects(CI.getArgOperand(1), Allocas, *DL);
1300
1301 // Iterate over each underlying object, creating lifetime markers for each
1302 // static alloca. Quit if we find a non-static alloca.
Bjorn Pettersson71e8c6f2019-04-24 06:55:50 +00001303 for (const Value *V : Allocas) {
1304 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001305 if (!AI)
1306 continue;
1307
1308 if (!AI->isStaticAlloca())
1309 return true;
1310
1311 MIRBuilder.buildInstr(Op).addFrameIndex(getOrCreateFrameIndex(*AI));
1312 }
Tim Northover0e011702017-02-10 19:10:38 +00001313 return true;
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001314 }
Tim Northover09aac4a2017-01-26 23:39:14 +00001315 case Intrinsic::dbg_declare: {
1316 const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI);
1317 assert(DI.getVariable() && "Missing variable");
1318
1319 const Value *Address = DI.getAddress();
1320 if (!Address || isa<UndefValue>(Address)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001321 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Tim Northover09aac4a2017-01-26 23:39:14 +00001322 return true;
1323 }
1324
Tim Northover09aac4a2017-01-26 23:39:14 +00001325 assert(DI.getVariable()->isValidLocationForIntrinsic(
1326 MIRBuilder.getDebugLoc()) &&
1327 "Expected inlined-at fields to agree");
Tim Northover7a9ea8f2017-03-09 21:12:06 +00001328 auto AI = dyn_cast<AllocaInst>(Address);
1329 if (AI && AI->isStaticAlloca()) {
1330 // Static allocas are tracked at the MF level, no need for DBG_VALUE
1331 // instructions (in fact, they get ignored if they *do* exist).
1332 MF->setVariableDbgInfo(DI.getVariable(), DI.getExpression(),
1333 getOrCreateFrameIndex(*AI), DI.getDebugLoc());
Josh Stonef446fac2018-09-11 17:52:01 +00001334 } else {
1335 // A dbg.declare describes the address of a source variable, so lower it
1336 // into an indirect DBG_VALUE.
1337 MIRBuilder.buildIndirectDbgValue(getOrCreateVReg(*Address),
1338 DI.getVariable(), DI.getExpression());
1339 }
Tim Northoverb58346f2016-12-08 22:44:13 +00001340 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +00001341 }
Hsiangkai Wang2532ac82018-08-17 15:22:04 +00001342 case Intrinsic::dbg_label: {
1343 const DbgLabelInst &DI = cast<DbgLabelInst>(CI);
1344 assert(DI.getLabel() && "Missing label");
1345
1346 assert(DI.getLabel()->isValidLocationForIntrinsic(
1347 MIRBuilder.getDebugLoc()) &&
1348 "Expected inlined-at fields to agree");
1349
1350 MIRBuilder.buildDbgLabel(DI.getLabel());
1351 return true;
1352 }
Tim Northoverd0d025a2017-02-07 20:08:59 +00001353 case Intrinsic::vaend:
1354 // No target I know of cares about va_end. Certainly no in-tree target
1355 // does. Simplest intrinsic ever!
1356 return true;
Tim Northoverf19d4672017-02-08 17:57:20 +00001357 case Intrinsic::vastart: {
1358 auto &TLI = *MF->getSubtarget().getTargetLowering();
1359 Value *Ptr = CI.getArgOperand(0);
1360 unsigned ListSize = TLI.getVaListSizeInBits(*DL) / 8;
1361
Matt Arsenault2a645982019-01-31 01:38:47 +00001362 // FIXME: Get alignment
Tim Northoverf19d4672017-02-08 17:57:20 +00001363 MIRBuilder.buildInstr(TargetOpcode::G_VASTART)
1364 .addUse(getOrCreateVReg(*Ptr))
1365 .addMemOperand(MF->getMachineMemOperand(
Matt Arsenault2a645982019-01-31 01:38:47 +00001366 MachinePointerInfo(Ptr), MachineMemOperand::MOStore, ListSize, 1));
Tim Northoverf19d4672017-02-08 17:57:20 +00001367 return true;
1368 }
Tim Northover09aac4a2017-01-26 23:39:14 +00001369 case Intrinsic::dbg_value: {
1370 // This form of DBG_VALUE is target-independent.
1371 const DbgValueInst &DI = cast<DbgValueInst>(CI);
1372 const Value *V = DI.getValue();
1373 assert(DI.getVariable()->isValidLocationForIntrinsic(
1374 MIRBuilder.getDebugLoc()) &&
1375 "Expected inlined-at fields to agree");
1376 if (!V) {
1377 // Currently the optimizer can produce this; insert an undef to
1378 // help debugging. Probably the optimizer should not do this.
Adrian Prantld92ac5a2017-07-28 22:46:20 +00001379 MIRBuilder.buildIndirectDbgValue(0, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +00001380 } else if (const auto *CI = dyn_cast<Constant>(V)) {
Adrian Prantld92ac5a2017-07-28 22:46:20 +00001381 MIRBuilder.buildConstDbgValue(*CI, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +00001382 } else {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001383 Register Reg = getOrCreateVReg(*V);
Tim Northover09aac4a2017-01-26 23:39:14 +00001384 // FIXME: This does not handle register-indirect values at offset 0. The
1385 // direct/indirect thing shouldn't really be handled by something as
1386 // implicit as reg+noreg vs reg+imm in the first palce, but it seems
1387 // pretty baked in right now.
Adrian Prantlabe04752017-07-28 20:21:02 +00001388 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +00001389 }
1390 return true;
1391 }
Tim Northover1e656ec2016-12-08 22:44:00 +00001392 case Intrinsic::uadd_with_overflow:
Aditya Nandakumar6b4d3432018-08-28 18:54:10 +00001393 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDO, MIRBuilder);
Tim Northover1e656ec2016-12-08 22:44:00 +00001394 case Intrinsic::sadd_with_overflow:
1395 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
1396 case Intrinsic::usub_with_overflow:
Aditya Nandakumar6b4d3432018-08-28 18:54:10 +00001397 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBO, MIRBuilder);
Tim Northover1e656ec2016-12-08 22:44:00 +00001398 case Intrinsic::ssub_with_overflow:
1399 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
1400 case Intrinsic::umul_with_overflow:
1401 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
1402 case Intrinsic::smul_with_overflow:
1403 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Volkan Keles92837632018-02-13 00:47:46 +00001404 case Intrinsic::fmuladd: {
1405 const TargetMachine &TM = MF->getTarget();
1406 const TargetLowering &TLI = *MF->getSubtarget().getTargetLowering();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001407 Register Dst = getOrCreateVReg(CI);
1408 Register Op0 = getOrCreateVReg(*CI.getArgOperand(0));
1409 Register Op1 = getOrCreateVReg(*CI.getArgOperand(1));
1410 Register Op2 = getOrCreateVReg(*CI.getArgOperand(2));
Volkan Keles92837632018-02-13 00:47:46 +00001411 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
1412 TLI.isFMAFasterThanFMulAndFAdd(TLI.getValueType(*DL, CI.getType()))) {
1413 // TODO: Revisit this to see if we should move this part of the
1414 // lowering to the combiner.
Michael Bergf0d81a32019-02-06 19:57:06 +00001415 MIRBuilder.buildInstr(TargetOpcode::G_FMA, {Dst}, {Op0, Op1, Op2},
1416 MachineInstr::copyFlagsFromInstruction(CI));
Volkan Keles92837632018-02-13 00:47:46 +00001417 } else {
1418 LLT Ty = getLLTForType(*CI.getType(), *DL);
Michael Bergf0d81a32019-02-06 19:57:06 +00001419 auto FMul = MIRBuilder.buildInstr(TargetOpcode::G_FMUL, {Ty}, {Op0, Op1},
1420 MachineInstr::copyFlagsFromInstruction(CI));
1421 MIRBuilder.buildInstr(TargetOpcode::G_FADD, {Dst}, {FMul, Op2},
1422 MachineInstr::copyFlagsFromInstruction(CI));
Volkan Keles92837632018-02-13 00:47:46 +00001423 }
1424 return true;
1425 }
Tim Northover3f186032016-10-18 20:03:45 +00001426 case Intrinsic::memcpy:
Tim Northover79f43f12017-01-30 19:33:07 +00001427 case Intrinsic::memmove:
1428 case Intrinsic::memset:
Amara Emersoncf12c782019-07-19 00:24:45 +00001429 return translateMemFunc(CI, MIRBuilder, ID);
Tim Northovera9105be2016-11-09 22:39:54 +00001430 case Intrinsic::eh_typeid_for: {
1431 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001432 Register Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +00001433 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +00001434 MIRBuilder.buildConstant(Reg, TypeID);
1435 return true;
1436 }
Tim Northover6e904302016-10-18 20:03:51 +00001437 case Intrinsic::objectsize: {
1438 // If we don't know by now, we're never going to know.
1439 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
1440
1441 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
1442 return true;
1443 }
James Y Knight72f76bf2018-11-07 15:24:12 +00001444 case Intrinsic::is_constant:
1445 // If this wasn't constant-folded away by now, then it's not a
1446 // constant.
1447 MIRBuilder.buildConstant(getOrCreateVReg(CI), 0);
1448 return true;
Tim Northovercdf23f12016-10-31 18:30:59 +00001449 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +00001450 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +00001451 return true;
1452 case Intrinsic::stackprotector: {
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001453 LLT PtrTy = getLLTForType(*CI.getArgOperand(0)->getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001454 Register GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +00001455 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +00001456
1457 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
Petr Pavlu84e89ff2018-12-10 15:15:05 +00001458 int FI = getOrCreateFrameIndex(*Slot);
1459 MF->getFrameInfo().setStackProtectorIndex(FI);
1460
Tim Northovercdf23f12016-10-31 18:30:59 +00001461 MIRBuilder.buildStore(
1462 GuardVal, getOrCreateVReg(*Slot),
Petr Pavlu84e89ff2018-12-10 15:15:05 +00001463 *MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(*MF, FI),
1464 MachineMemOperand::MOStore |
1465 MachineMemOperand::MOVolatile,
1466 PtrTy.getSizeInBits() / 8, 8));
Tim Northovercdf23f12016-10-31 18:30:59 +00001467 return true;
1468 }
Jessica Paquetteed233522019-04-02 22:46:31 +00001469 case Intrinsic::stacksave: {
1470 // Save the stack pointer to the location provided by the intrinsic.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001471 Register Reg = getOrCreateVReg(CI);
1472 Register StackPtr = MF->getSubtarget()
Jessica Paquetteed233522019-04-02 22:46:31 +00001473 .getTargetLowering()
1474 ->getStackPointerRegisterToSaveRestore();
1475
1476 // If the target doesn't specify a stack pointer, then fall back.
1477 if (!StackPtr)
1478 return false;
1479
1480 MIRBuilder.buildCopy(Reg, StackPtr);
1481 return true;
1482 }
1483 case Intrinsic::stackrestore: {
1484 // Restore the stack pointer from the location provided by the intrinsic.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001485 Register Reg = getOrCreateVReg(*CI.getArgOperand(0));
1486 Register StackPtr = MF->getSubtarget()
Jessica Paquetteed233522019-04-02 22:46:31 +00001487 .getTargetLowering()
1488 ->getStackPointerRegisterToSaveRestore();
1489
1490 // If the target doesn't specify a stack pointer, then fall back.
1491 if (!StackPtr)
1492 return false;
1493
1494 MIRBuilder.buildCopy(StackPtr, Reg);
1495 return true;
1496 }
Aditya Nandakumare07b3b72018-08-04 01:22:12 +00001497 case Intrinsic::cttz:
1498 case Intrinsic::ctlz: {
1499 ConstantInt *Cst = cast<ConstantInt>(CI.getArgOperand(1));
1500 bool isTrailing = ID == Intrinsic::cttz;
1501 unsigned Opcode = isTrailing
1502 ? Cst->isZero() ? TargetOpcode::G_CTTZ
1503 : TargetOpcode::G_CTTZ_ZERO_UNDEF
1504 : Cst->isZero() ? TargetOpcode::G_CTLZ
1505 : TargetOpcode::G_CTLZ_ZERO_UNDEF;
1506 MIRBuilder.buildInstr(Opcode)
1507 .addDef(getOrCreateVReg(CI))
1508 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
1509 return true;
1510 }
Jessica Paquetteb328d952018-10-05 21:02:46 +00001511 case Intrinsic::invariant_start: {
1512 LLT PtrTy = getLLTForType(*CI.getArgOperand(0)->getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001513 Register Undef = MRI->createGenericVirtualRegister(PtrTy);
Jessica Paquetteb328d952018-10-05 21:02:46 +00001514 MIRBuilder.buildUndef(Undef);
1515 return true;
1516 }
1517 case Intrinsic::invariant_end:
1518 return true;
Volkan Keles97204a62019-06-07 20:19:27 +00001519 case Intrinsic::assume:
1520 case Intrinsic::var_annotation:
1521 case Intrinsic::sideeffect:
1522 // Discard annotate attributes, assumptions, and artificial side-effects.
1523 return true;
Tim Northover91c81732016-08-19 17:17:06 +00001524 }
Tim Northover1e656ec2016-12-08 22:44:00 +00001525 return false;
Tim Northover91c81732016-08-19 17:17:06 +00001526}
1527
Tim Northoveraa995c92017-03-09 23:36:26 +00001528bool IRTranslator::translateInlineAsm(const CallInst &CI,
1529 MachineIRBuilder &MIRBuilder) {
1530 const InlineAsm &IA = cast<InlineAsm>(*CI.getCalledValue());
1531 if (!IA.getConstraintString().empty())
1532 return false;
1533
1534 unsigned ExtraInfo = 0;
1535 if (IA.hasSideEffects())
1536 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
1537 if (IA.getDialect() == InlineAsm::AD_Intel)
1538 ExtraInfo |= InlineAsm::Extra_AsmDialect;
1539
1540 MIRBuilder.buildInstr(TargetOpcode::INLINEASM)
1541 .addExternalSymbol(IA.getAsmString().c_str())
1542 .addImm(ExtraInfo);
1543
1544 return true;
1545}
1546
Tim Northover3c10f342019-08-07 12:43:53 +00001547bool IRTranslator::translateCallSite(const ImmutableCallSite &CS,
1548 MachineIRBuilder &MIRBuilder) {
1549 const Instruction &I = *CS.getInstruction();
1550 ArrayRef<Register> Res = getOrCreateVRegs(I);
1551
1552 SmallVector<ArrayRef<Register>, 8> Args;
1553 Register SwiftInVReg = 0;
1554 Register SwiftErrorVReg = 0;
1555 for (auto &Arg : CS.args()) {
1556 if (CLI->supportSwiftError() && isSwiftError(Arg)) {
1557 assert(SwiftInVReg == 0 && "Expected only one swift error argument");
1558 LLT Ty = getLLTForType(*Arg->getType(), *DL);
1559 SwiftInVReg = MRI->createGenericVirtualRegister(Ty);
1560 MIRBuilder.buildCopy(SwiftInVReg, SwiftError.getOrCreateVRegUseAt(
1561 &I, &MIRBuilder.getMBB(), Arg));
1562 Args.emplace_back(makeArrayRef(SwiftInVReg));
1563 SwiftErrorVReg =
1564 SwiftError.getOrCreateVRegDefAt(&I, &MIRBuilder.getMBB(), Arg);
1565 continue;
1566 }
1567 Args.push_back(getOrCreateVRegs(*Arg));
1568 }
1569
1570 MF->getFrameInfo().setHasCalls(true);
1571 bool Success =
1572 CLI->lowerCall(MIRBuilder, CS, Res, Args, SwiftErrorVReg,
1573 [&]() { return getOrCreateVReg(*CS.getCalledValue()); });
1574
1575 return Success;
1576}
1577
Tim Northoverc53606e2016-12-07 21:29:15 +00001578bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +00001579 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +00001580 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +00001581 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +00001582
Martin Storsjocc981d22018-01-30 19:50:58 +00001583 // FIXME: support Windows dllimport function calls.
1584 if (F && F->hasDLLImportStorageClass())
1585 return false;
1586
Tim Northover3babfef2017-01-19 23:59:35 +00001587 if (CI.isInlineAsm())
Tim Northoveraa995c92017-03-09 23:36:26 +00001588 return translateInlineAsm(CI, MIRBuilder);
Tim Northover3babfef2017-01-19 23:59:35 +00001589
Amara Emerson913918c2018-01-02 18:56:39 +00001590 Intrinsic::ID ID = Intrinsic::not_intrinsic;
1591 if (F && F->isIntrinsic()) {
1592 ID = F->getIntrinsicID();
1593 if (TII && ID == Intrinsic::not_intrinsic)
1594 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
1595 }
1596
Tim Northover3c10f342019-08-07 12:43:53 +00001597 if (!F || !F->isIntrinsic() || ID == Intrinsic::not_intrinsic)
1598 return translateCallSite(&CI, MIRBuilder);
Tim Northover406024a2016-08-10 21:44:01 +00001599
Tim Northover406024a2016-08-10 21:44:01 +00001600 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +00001601
Tim Northoverc53606e2016-12-07 21:29:15 +00001602 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +00001603 return true;
1604
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001605 ArrayRef<Register> ResultRegs;
Matt Arsenault13371692019-03-14 14:18:56 +00001606 if (!CI.getType()->isVoidTy())
1607 ResultRegs = getOrCreateVRegs(CI);
1608
Matt Arsenault3e140062019-06-17 17:01:35 +00001609 // Ignore the callsite attributes. Backend code is most likely not expecting
1610 // an intrinsic to sometimes have side effects and sometimes not.
Tim Northover5fb414d2016-07-29 22:32:36 +00001611 MachineInstrBuilder MIB =
Matt Arsenault3e140062019-06-17 17:01:35 +00001612 MIRBuilder.buildIntrinsic(ID, ResultRegs, !F->doesNotAccessMemory());
Michael Bergd573aa02019-04-18 18:48:57 +00001613 if (isa<FPMathOperator>(CI))
1614 MIB->copyIRFlags(CI);
Tim Northover5fb414d2016-07-29 22:32:36 +00001615
1616 for (auto &Arg : CI.arg_operands()) {
Ahmed Bougacha55d10422017-03-07 20:53:09 +00001617 // Some intrinsics take metadata parameters. Reject them.
1618 if (isa<MetadataAsValue>(Arg))
1619 return false;
Diana Picus74a50a72019-06-27 09:49:07 +00001620 ArrayRef<Register> VRegs = getOrCreateVRegs(*Arg);
1621 if (VRegs.size() > 1)
1622 return false;
1623 MIB.addUse(VRegs[0]);
Tim Northover5fb414d2016-07-29 22:32:36 +00001624 }
Volkan Kelesebe6bb92017-06-05 22:17:17 +00001625
1626 // Add a MachineMemOperand if it is a target mem intrinsic.
1627 const TargetLowering &TLI = *MF->getSubtarget().getTargetLowering();
1628 TargetLowering::IntrinsicInfo Info;
1629 // TODO: Add a GlobalISel version of getTgtMemIntrinsic.
Matt Arsenault7d7adf42017-12-14 22:34:10 +00001630 if (TLI.getTgtMemIntrinsic(Info, CI, *MF, ID)) {
Guillaume Chateletc97a3d12019-08-05 11:02:05 +00001631 MaybeAlign Align = Info.align;
1632 if (!Align)
1633 Align = MaybeAlign(
1634 DL->getABITypeAlignment(Info.memVT.getTypeForEVT(F->getContext())));
Matt Arsenault2a645982019-01-31 01:38:47 +00001635
Matt Arsenault50d65792019-01-31 23:41:23 +00001636 uint64_t Size = Info.memVT.getStoreSize();
Guillaume Chateletc97a3d12019-08-05 11:02:05 +00001637 MIB.addMemOperand(MF->getMachineMemOperand(
1638 MachinePointerInfo(Info.ptrVal), Info.flags, Size, Align->value()));
Volkan Kelesebe6bb92017-06-05 22:17:17 +00001639 }
1640
Tim Northover5fb414d2016-07-29 22:32:36 +00001641 return true;
1642}
1643
Tim Northoverc53606e2016-12-07 21:29:15 +00001644bool IRTranslator::translateInvoke(const User &U,
1645 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +00001646 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +00001647 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +00001648
1649 const BasicBlock *ReturnBB = I.getSuccessor(0);
1650 const BasicBlock *EHPadBB = I.getSuccessor(1);
1651
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +00001652 const Value *Callee = I.getCalledValue();
Tim Northovera9105be2016-11-09 22:39:54 +00001653 const Function *Fn = dyn_cast<Function>(Callee);
1654 if (isa<InlineAsm>(Callee))
1655 return false;
1656
1657 // FIXME: support invoking patchpoint and statepoint intrinsics.
1658 if (Fn && Fn->isIntrinsic())
1659 return false;
1660
1661 // FIXME: support whatever these are.
1662 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
1663 return false;
1664
1665 // FIXME: support Windows exception handling.
1666 if (!isa<LandingPadInst>(EHPadBB->front()))
1667 return false;
1668
Matthias Braund0ee66c2016-12-01 19:32:15 +00001669 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +00001670 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +00001671 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +00001672 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
1673
Tim Northover3c10f342019-08-07 12:43:53 +00001674 if (!translateCallSite(&I, MIRBuilder))
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +00001675 return false;
Tim Northovera9105be2016-11-09 22:39:54 +00001676
Matthias Braund0ee66c2016-12-01 19:32:15 +00001677 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +00001678 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
1679
1680 // FIXME: track probabilities.
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001681 MachineBasicBlock &EHPadMBB = getMBB(*EHPadBB),
1682 &ReturnMBB = getMBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +00001683 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +00001684 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
1685 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
Tim Northoverc6bfa482017-01-31 20:12:18 +00001686 MIRBuilder.buildBr(ReturnMBB);
Tim Northovera9105be2016-11-09 22:39:54 +00001687
1688 return true;
1689}
1690
Craig Topper784929d2019-02-08 20:48:56 +00001691bool IRTranslator::translateCallBr(const User &U,
1692 MachineIRBuilder &MIRBuilder) {
1693 // FIXME: Implement this.
1694 return false;
1695}
1696
Tim Northoverc53606e2016-12-07 21:29:15 +00001697bool IRTranslator::translateLandingPad(const User &U,
1698 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +00001699 const LandingPadInst &LP = cast<LandingPadInst>(U);
1700
1701 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Tim Northovera9105be2016-11-09 22:39:54 +00001702
1703 MBB.setIsEHPad();
1704
1705 // If there aren't registers to copy the values into (e.g., during SjLj
1706 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +00001707 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matthias Braunf1caa282017-12-15 22:22:58 +00001708 const Constant *PersonalityFn = MF->getFunction().getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +00001709 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
1710 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
1711 return true;
1712
1713 // If landingpad's return type is token type, we don't create DAG nodes
1714 // for its exception pointer and selector value. The extraction of exception
1715 // pointer or selector value from token type landingpads is not currently
1716 // supported.
1717 if (LP.getType()->isTokenTy())
1718 return true;
1719
1720 // Add a label to mark the beginning of the landing pad. Deletion of the
1721 // landing pad can thus be detected via the MachineModuleInfo.
1722 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +00001723 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +00001724
Daniel Sanders1351db42017-03-07 23:32:10 +00001725 LLT Ty = getLLTForType(*LP.getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001726 Register Undef = MRI->createGenericVirtualRegister(Ty);
Tim Northover542d1c12017-03-07 23:04:06 +00001727 MIRBuilder.buildUndef(Undef);
1728
Justin Bognera0295312017-01-25 00:16:53 +00001729 SmallVector<LLT, 2> Tys;
1730 for (Type *Ty : cast<StructType>(LP.getType())->elements())
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001731 Tys.push_back(getLLTForType(*Ty, *DL));
Justin Bognera0295312017-01-25 00:16:53 +00001732 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
1733
Tim Northovera9105be2016-11-09 22:39:54 +00001734 // Mark exception register as live in.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001735 Register ExceptionReg = TLI.getExceptionPointerRegister(PersonalityFn);
Tim Northover542d1c12017-03-07 23:04:06 +00001736 if (!ExceptionReg)
1737 return false;
Tim Northovera9105be2016-11-09 22:39:54 +00001738
Tim Northover542d1c12017-03-07 23:04:06 +00001739 MBB.addLiveIn(ExceptionReg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001740 ArrayRef<Register> ResRegs = getOrCreateVRegs(LP);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001741 MIRBuilder.buildCopy(ResRegs[0], ExceptionReg);
Tim Northoverc9449702017-01-30 20:52:42 +00001742
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001743 Register SelectorReg = TLI.getExceptionSelectorRegister(PersonalityFn);
Tim Northover542d1c12017-03-07 23:04:06 +00001744 if (!SelectorReg)
1745 return false;
Tim Northoverc9449702017-01-30 20:52:42 +00001746
Tim Northover542d1c12017-03-07 23:04:06 +00001747 MBB.addLiveIn(SelectorReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001748 Register PtrVReg = MRI->createGenericVirtualRegister(Tys[0]);
Tim Northover542d1c12017-03-07 23:04:06 +00001749 MIRBuilder.buildCopy(PtrVReg, SelectorReg);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001750 MIRBuilder.buildCast(ResRegs[1], PtrVReg);
Tim Northover542d1c12017-03-07 23:04:06 +00001751
Tim Northovera9105be2016-11-09 22:39:54 +00001752 return true;
1753}
1754
Tim Northoverc3e3f592017-02-03 18:22:45 +00001755bool IRTranslator::translateAlloca(const User &U,
1756 MachineIRBuilder &MIRBuilder) {
1757 auto &AI = cast<AllocaInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001758
Amara Emersonfdd089a2018-07-26 01:25:58 +00001759 if (AI.isSwiftError())
Tim Northover3b2157a2019-05-24 08:40:13 +00001760 return true;
Amara Emersonfdd089a2018-07-26 01:25:58 +00001761
Tim Northoverc3e3f592017-02-03 18:22:45 +00001762 if (AI.isStaticAlloca()) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001763 Register Res = getOrCreateVReg(AI);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001764 int FI = getOrCreateFrameIndex(AI);
1765 MIRBuilder.buildFrameIndex(Res, FI);
1766 return true;
1767 }
1768
Martin Storsjoa63a5b92018-02-17 14:26:32 +00001769 // FIXME: support stack probing for Windows.
1770 if (MF->getTarget().getTargetTriple().isOSWindows())
1771 return false;
1772
Tim Northoverc3e3f592017-02-03 18:22:45 +00001773 // Now we're in the harder dynamic case.
1774 Type *Ty = AI.getAllocatedType();
1775 unsigned Align =
1776 std::max((unsigned)DL->getPrefTypeAlignment(Ty), AI.getAlignment());
1777
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001778 Register NumElts = getOrCreateVReg(*AI.getArraySize());
Tim Northoverc3e3f592017-02-03 18:22:45 +00001779
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001780 Type *IntPtrIRTy = DL->getIntPtrType(AI.getType());
1781 LLT IntPtrTy = getLLTForType(*IntPtrIRTy, *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001782 if (MRI->getType(NumElts) != IntPtrTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001783 Register ExtElts = MRI->createGenericVirtualRegister(IntPtrTy);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001784 MIRBuilder.buildZExtOrTrunc(ExtElts, NumElts);
1785 NumElts = ExtElts;
1786 }
1787
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001788 Register AllocSize = MRI->createGenericVirtualRegister(IntPtrTy);
1789 Register TySize =
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001790 getOrCreateVReg(*ConstantInt::get(IntPtrIRTy, -DL->getTypeAllocSize(Ty)));
Tim Northoverc3e3f592017-02-03 18:22:45 +00001791 MIRBuilder.buildMul(AllocSize, NumElts, TySize);
1792
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001793 LLT PtrTy = getLLTForType(*AI.getType(), *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001794 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001795 Register SPReg = TLI.getStackPointerRegisterToSaveRestore();
Tim Northoverc3e3f592017-02-03 18:22:45 +00001796
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001797 Register SPTmp = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001798 MIRBuilder.buildCopy(SPTmp, SPReg);
1799
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001800 Register AllocTmp = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc2f89562017-02-14 20:56:18 +00001801 MIRBuilder.buildGEP(AllocTmp, SPTmp, AllocSize);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001802
1803 // Handle alignment. We have to realign if the allocation granule was smaller
1804 // than stack alignment, or the specific alloca requires more than stack
1805 // alignment.
1806 unsigned StackAlign =
1807 MF->getSubtarget().getFrameLowering()->getStackAlignment();
1808 Align = std::max(Align, StackAlign);
1809 if (Align > StackAlign || DL->getTypeAllocSize(Ty) % StackAlign != 0) {
1810 // Round the size of the allocation up to the stack alignment size
1811 // by add SA-1 to the size. This doesn't overflow because we're computing
1812 // an address inside an alloca.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001813 Register AlignedAlloc = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc2f89562017-02-14 20:56:18 +00001814 MIRBuilder.buildPtrMask(AlignedAlloc, AllocTmp, Log2_32(Align));
1815 AllocTmp = AlignedAlloc;
Tim Northoverc3e3f592017-02-03 18:22:45 +00001816 }
1817
Tim Northoverc2f89562017-02-14 20:56:18 +00001818 MIRBuilder.buildCopy(SPReg, AllocTmp);
1819 MIRBuilder.buildCopy(getOrCreateVReg(AI), AllocTmp);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001820
1821 MF->getFrameInfo().CreateVariableSizedObject(Align ? Align : 1, &AI);
1822 assert(MF->getFrameInfo().hasVarSizedObjects());
Tim Northoverbd505462016-07-22 16:59:52 +00001823 return true;
1824}
1825
Tim Northover4a652222017-02-15 23:22:33 +00001826bool IRTranslator::translateVAArg(const User &U, MachineIRBuilder &MIRBuilder) {
1827 // FIXME: We may need more info about the type. Because of how LLT works,
1828 // we're completely discarding the i64/double distinction here (amongst
1829 // others). Fortunately the ABIs I know of where that matters don't use va_arg
1830 // anyway but that's not guaranteed.
1831 MIRBuilder.buildInstr(TargetOpcode::G_VAARG)
1832 .addDef(getOrCreateVReg(U))
1833 .addUse(getOrCreateVReg(*U.getOperand(0)))
1834 .addImm(DL->getABITypeAlignment(U.getType()));
1835 return true;
1836}
1837
Volkan Keles04cb08c2017-03-10 19:08:28 +00001838bool IRTranslator::translateInsertElement(const User &U,
1839 MachineIRBuilder &MIRBuilder) {
1840 // If it is a <1 x Ty> vector, use the scalar as it is
1841 // not a legal vector type in LLT.
1842 if (U.getType()->getVectorNumElements() == 1) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001843 Register Elt = getOrCreateVReg(*U.getOperand(1));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001844 auto &Regs = *VMap.getVRegs(U);
1845 if (Regs.empty()) {
1846 Regs.push_back(Elt);
1847 VMap.getOffsets(U)->push_back(0);
1848 } else {
1849 MIRBuilder.buildCopy(Regs[0], Elt);
1850 }
Volkan Keles04cb08c2017-03-10 19:08:28 +00001851 return true;
1852 }
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001853
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001854 Register Res = getOrCreateVReg(U);
1855 Register Val = getOrCreateVReg(*U.getOperand(0));
1856 Register Elt = getOrCreateVReg(*U.getOperand(1));
1857 Register Idx = getOrCreateVReg(*U.getOperand(2));
Kristof Beyls7a713502017-04-19 06:38:37 +00001858 MIRBuilder.buildInsertVectorElement(Res, Val, Elt, Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +00001859 return true;
1860}
1861
1862bool IRTranslator::translateExtractElement(const User &U,
1863 MachineIRBuilder &MIRBuilder) {
1864 // If it is a <1 x Ty> vector, use the scalar as it is
1865 // not a legal vector type in LLT.
1866 if (U.getOperand(0)->getType()->getVectorNumElements() == 1) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001867 Register Elt = getOrCreateVReg(*U.getOperand(0));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001868 auto &Regs = *VMap.getVRegs(U);
1869 if (Regs.empty()) {
1870 Regs.push_back(Elt);
1871 VMap.getOffsets(U)->push_back(0);
1872 } else {
1873 MIRBuilder.buildCopy(Regs[0], Elt);
1874 }
Volkan Keles04cb08c2017-03-10 19:08:28 +00001875 return true;
1876 }
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001877 Register Res = getOrCreateVReg(U);
1878 Register Val = getOrCreateVReg(*U.getOperand(0));
Amara Emersoncbd86d82018-10-25 14:04:54 +00001879 const auto &TLI = *MF->getSubtarget().getTargetLowering();
1880 unsigned PreferredVecIdxWidth = TLI.getVectorIdxTy(*DL).getSizeInBits();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001881 Register Idx;
Amara Emersoncbd86d82018-10-25 14:04:54 +00001882 if (auto *CI = dyn_cast<ConstantInt>(U.getOperand(1))) {
1883 if (CI->getBitWidth() != PreferredVecIdxWidth) {
1884 APInt NewIdx = CI->getValue().sextOrTrunc(PreferredVecIdxWidth);
1885 auto *NewIdxCI = ConstantInt::get(CI->getContext(), NewIdx);
1886 Idx = getOrCreateVReg(*NewIdxCI);
1887 }
1888 }
1889 if (!Idx)
1890 Idx = getOrCreateVReg(*U.getOperand(1));
1891 if (MRI->getType(Idx).getSizeInBits() != PreferredVecIdxWidth) {
1892 const LLT &VecIdxTy = LLT::scalar(PreferredVecIdxWidth);
1893 Idx = MIRBuilder.buildSExtOrTrunc(VecIdxTy, Idx)->getOperand(0).getReg();
1894 }
Kristof Beyls7a713502017-04-19 06:38:37 +00001895 MIRBuilder.buildExtractVectorElement(Res, Val, Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +00001896 return true;
1897}
1898
Volkan Keles75bdc762017-03-21 08:44:13 +00001899bool IRTranslator::translateShuffleVector(const User &U,
1900 MachineIRBuilder &MIRBuilder) {
1901 MIRBuilder.buildInstr(TargetOpcode::G_SHUFFLE_VECTOR)
1902 .addDef(getOrCreateVReg(U))
1903 .addUse(getOrCreateVReg(*U.getOperand(0)))
1904 .addUse(getOrCreateVReg(*U.getOperand(1)))
Matt Arsenault5af9cf02019-08-13 15:34:38 +00001905 .addShuffleMask(cast<Constant>(U.getOperand(2)));
Volkan Keles75bdc762017-03-21 08:44:13 +00001906 return true;
1907}
1908
Tim Northoverc53606e2016-12-07 21:29:15 +00001909bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +00001910 const PHINode &PI = cast<PHINode>(U);
Tim Northover97d0cb32016-08-05 17:16:40 +00001911
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001912 SmallVector<MachineInstr *, 4> Insts;
1913 for (auto Reg : getOrCreateVRegs(PI)) {
Aditya Nandakumarcef44a22018-12-11 00:48:50 +00001914 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_PHI, {Reg}, {});
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001915 Insts.push_back(MIB.getInstr());
1916 }
1917
1918 PendingPHIs.emplace_back(&PI, std::move(Insts));
Tim Northover97d0cb32016-08-05 17:16:40 +00001919 return true;
1920}
1921
Daniel Sanders94813992018-07-09 19:33:40 +00001922bool IRTranslator::translateAtomicCmpXchg(const User &U,
1923 MachineIRBuilder &MIRBuilder) {
1924 const AtomicCmpXchgInst &I = cast<AtomicCmpXchgInst>(U);
1925
1926 if (I.isWeak())
1927 return false;
1928
1929 auto Flags = I.isVolatile() ? MachineMemOperand::MOVolatile
1930 : MachineMemOperand::MONone;
1931 Flags |= MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
1932
1933 Type *ResType = I.getType();
1934 Type *ValType = ResType->Type::getStructElementType(0);
1935
1936 auto Res = getOrCreateVRegs(I);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001937 Register OldValRes = Res[0];
1938 Register SuccessRes = Res[1];
1939 Register Addr = getOrCreateVReg(*I.getPointerOperand());
1940 Register Cmp = getOrCreateVReg(*I.getCompareOperand());
1941 Register NewVal = getOrCreateVReg(*I.getNewValOperand());
Daniel Sanders94813992018-07-09 19:33:40 +00001942
1943 MIRBuilder.buildAtomicCmpXchgWithSuccess(
1944 OldValRes, SuccessRes, Addr, Cmp, NewVal,
1945 *MF->getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
1946 Flags, DL->getTypeStoreSize(ValType),
1947 getMemOpAlignment(I), AAMDNodes(), nullptr,
1948 I.getSyncScopeID(), I.getSuccessOrdering(),
1949 I.getFailureOrdering()));
1950 return true;
1951}
1952
1953bool IRTranslator::translateAtomicRMW(const User &U,
1954 MachineIRBuilder &MIRBuilder) {
1955 const AtomicRMWInst &I = cast<AtomicRMWInst>(U);
1956
1957 auto Flags = I.isVolatile() ? MachineMemOperand::MOVolatile
1958 : MachineMemOperand::MONone;
1959 Flags |= MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
1960
1961 Type *ResType = I.getType();
1962
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001963 Register Res = getOrCreateVReg(I);
1964 Register Addr = getOrCreateVReg(*I.getPointerOperand());
1965 Register Val = getOrCreateVReg(*I.getValOperand());
Daniel Sanders94813992018-07-09 19:33:40 +00001966
1967 unsigned Opcode = 0;
1968 switch (I.getOperation()) {
1969 default:
Daniel Sanders94813992018-07-09 19:33:40 +00001970 return false;
1971 case AtomicRMWInst::Xchg:
1972 Opcode = TargetOpcode::G_ATOMICRMW_XCHG;
1973 break;
1974 case AtomicRMWInst::Add:
1975 Opcode = TargetOpcode::G_ATOMICRMW_ADD;
1976 break;
1977 case AtomicRMWInst::Sub:
1978 Opcode = TargetOpcode::G_ATOMICRMW_SUB;
1979 break;
1980 case AtomicRMWInst::And:
1981 Opcode = TargetOpcode::G_ATOMICRMW_AND;
1982 break;
1983 case AtomicRMWInst::Nand:
1984 Opcode = TargetOpcode::G_ATOMICRMW_NAND;
1985 break;
1986 case AtomicRMWInst::Or:
1987 Opcode = TargetOpcode::G_ATOMICRMW_OR;
1988 break;
1989 case AtomicRMWInst::Xor:
1990 Opcode = TargetOpcode::G_ATOMICRMW_XOR;
1991 break;
1992 case AtomicRMWInst::Max:
1993 Opcode = TargetOpcode::G_ATOMICRMW_MAX;
1994 break;
1995 case AtomicRMWInst::Min:
1996 Opcode = TargetOpcode::G_ATOMICRMW_MIN;
1997 break;
1998 case AtomicRMWInst::UMax:
1999 Opcode = TargetOpcode::G_ATOMICRMW_UMAX;
2000 break;
2001 case AtomicRMWInst::UMin:
2002 Opcode = TargetOpcode::G_ATOMICRMW_UMIN;
2003 break;
Matt Arsenault9cf980d2019-07-30 23:56:30 +00002004 case AtomicRMWInst::FAdd:
2005 Opcode = TargetOpcode::G_ATOMICRMW_FADD;
2006 break;
2007 case AtomicRMWInst::FSub:
2008 Opcode = TargetOpcode::G_ATOMICRMW_FSUB;
2009 break;
Daniel Sanders94813992018-07-09 19:33:40 +00002010 }
2011
2012 MIRBuilder.buildAtomicRMW(
2013 Opcode, Res, Addr, Val,
2014 *MF->getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
2015 Flags, DL->getTypeStoreSize(ResType),
2016 getMemOpAlignment(I), AAMDNodes(), nullptr,
2017 I.getSyncScopeID(), I.getOrdering()));
2018 return true;
2019}
2020
Matt Arsenaultce690542019-07-02 14:16:39 +00002021bool IRTranslator::translateFence(const User &U,
2022 MachineIRBuilder &MIRBuilder) {
2023 const FenceInst &Fence = cast<FenceInst>(U);
2024 MIRBuilder.buildFence(static_cast<unsigned>(Fence.getOrdering()),
2025 Fence.getSyncScopeID());
2026 return true;
2027}
2028
Tim Northover97d0cb32016-08-05 17:16:40 +00002029void IRTranslator::finishPendingPhis() {
Daniel Sanders3b390402018-10-31 17:31:23 +00002030#ifndef NDEBUG
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002031 DILocationVerifier Verifier;
2032 GISelObserverWrapper WrapperObserver(&Verifier);
2033 RAIIDelegateInstaller DelInstall(*MF, &WrapperObserver);
Daniel Sanders3b390402018-10-31 17:31:23 +00002034#endif // ifndef NDEBUG
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002035 for (auto &Phi : PendingPHIs) {
Tim Northover97d0cb32016-08-05 17:16:40 +00002036 const PHINode *PI = Phi.first;
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002037 ArrayRef<MachineInstr *> ComponentPHIs = Phi.second;
Amara Emersonecb7ac32019-06-27 23:56:34 +00002038 MachineBasicBlock *PhiMBB = ComponentPHIs[0]->getParent();
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002039 EntryBuilder->setDebugLoc(PI->getDebugLoc());
Daniel Sanders3b390402018-10-31 17:31:23 +00002040#ifndef NDEBUG
2041 Verifier.setCurrentInst(PI);
2042#endif // ifndef NDEBUG
Tim Northover97d0cb32016-08-05 17:16:40 +00002043
Amara Emersonfe4625f2019-06-21 18:10:38 +00002044 SmallSet<const MachineBasicBlock *, 16> SeenPreds;
Tim Northover97d0cb32016-08-05 17:16:40 +00002045 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +00002046 auto IRPred = PI->getIncomingBlock(i);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002047 ArrayRef<Register> ValRegs = getOrCreateVRegs(*PI->getIncomingValue(i));
Tim Northoverb6636fd2017-01-17 22:13:50 +00002048 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
Amara Emersonecb7ac32019-06-27 23:56:34 +00002049 if (SeenPreds.count(Pred) || !PhiMBB->isPredecessor(Pred))
Amara Emersonfe4625f2019-06-21 18:10:38 +00002050 continue;
2051 SeenPreds.insert(Pred);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002052 for (unsigned j = 0; j < ValRegs.size(); ++j) {
2053 MachineInstrBuilder MIB(*MF, ComponentPHIs[j]);
2054 MIB.addUse(ValRegs[j]);
2055 MIB.addMBB(Pred);
2056 }
Tim Northoverb6636fd2017-01-17 22:13:50 +00002057 }
Tim Northover97d0cb32016-08-05 17:16:40 +00002058 }
2059 }
2060}
2061
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002062bool IRTranslator::valueIsSplit(const Value &V,
2063 SmallVectorImpl<uint64_t> *Offsets) {
2064 SmallVector<LLT, 4> SplitTys;
Amara Emerson30e61402018-08-14 12:04:25 +00002065 if (Offsets && !Offsets->empty())
2066 Offsets->clear();
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002067 computeValueLLTs(*DL, *V.getType(), SplitTys, Offsets);
2068 return SplitTys.size() > 1;
2069}
2070
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002071bool IRTranslator::translate(const Instruction &Inst) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002072 CurBuilder->setDebugLoc(Inst.getDebugLoc());
Amara Emersonfb0a40f2019-06-13 22:15:35 +00002073 // We only emit constants into the entry block from here. To prevent jumpy
2074 // debug behaviour set the line to 0.
2075 if (const DebugLoc &DL = Inst.getDebugLoc())
2076 EntryBuilder->setDebugLoc(
2077 DebugLoc::get(0, 0, DL.getScope(), DL.getInlinedAt()));
2078 else
2079 EntryBuilder->setDebugLoc(DebugLoc());
2080
2081 switch (Inst.getOpcode()) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002082#define HANDLE_INST(NUM, OPCODE, CLASS) \
2083 case Instruction::OPCODE: \
2084 return translate##OPCODE(Inst, *CurBuilder.get());
Tim Northover357f1be2016-08-10 23:02:41 +00002085#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +00002086 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00002087 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002088 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002089}
2090
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002091bool IRTranslator::translate(const Constant &C, Register Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +00002092 if (auto CI = dyn_cast<ConstantInt>(&C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002093 EntryBuilder->buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +00002094 else if (auto CF = dyn_cast<ConstantFP>(&C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002095 EntryBuilder->buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +00002096 else if (isa<UndefValue>(C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002097 EntryBuilder->buildUndef(Reg);
Aditya Nandakumarb3297ef2018-03-22 17:31:38 +00002098 else if (isa<ConstantPointerNull>(C)) {
2099 // As we are trying to build a constant val of 0 into a pointer,
2100 // insert a cast to make them correct with respect to types.
2101 unsigned NullSize = DL->getTypeSizeInBits(C.getType());
2102 auto *ZeroTy = Type::getIntNTy(C.getContext(), NullSize);
2103 auto *ZeroVal = ConstantInt::get(ZeroTy, 0);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002104 Register ZeroReg = getOrCreateVReg(*ZeroVal);
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002105 EntryBuilder->buildCast(Reg, ZeroReg);
Aditya Nandakumarb3297ef2018-03-22 17:31:38 +00002106 } else if (auto GV = dyn_cast<GlobalValue>(&C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002107 EntryBuilder->buildGlobalValue(Reg, GV);
Volkan Keles970fee42017-03-10 21:23:13 +00002108 else if (auto CAZ = dyn_cast<ConstantAggregateZero>(&C)) {
2109 if (!CAZ->getType()->isVectorTy())
2110 return false;
Volkan Keles4862c632017-03-14 23:45:06 +00002111 // Return the scalar if it is a <1 x Ty> vector.
2112 if (CAZ->getNumElements() == 1)
2113 return translate(*CAZ->getElementValue(0u), Reg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002114 SmallVector<Register, 4> Ops;
Volkan Keles970fee42017-03-10 21:23:13 +00002115 for (unsigned i = 0; i < CAZ->getNumElements(); ++i) {
2116 Constant &Elt = *CAZ->getElementValue(i);
2117 Ops.push_back(getOrCreateVReg(Elt));
2118 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002119 EntryBuilder->buildBuildVector(Reg, Ops);
Volkan Keles38a91a02017-03-13 21:36:19 +00002120 } else if (auto CV = dyn_cast<ConstantDataVector>(&C)) {
Volkan Keles4862c632017-03-14 23:45:06 +00002121 // Return the scalar if it is a <1 x Ty> vector.
2122 if (CV->getNumElements() == 1)
2123 return translate(*CV->getElementAsConstant(0), Reg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002124 SmallVector<Register, 4> Ops;
Volkan Keles38a91a02017-03-13 21:36:19 +00002125 for (unsigned i = 0; i < CV->getNumElements(); ++i) {
2126 Constant &Elt = *CV->getElementAsConstant(i);
2127 Ops.push_back(getOrCreateVReg(Elt));
2128 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002129 EntryBuilder->buildBuildVector(Reg, Ops);
Volkan Keles970fee42017-03-10 21:23:13 +00002130 } else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
Tim Northover357f1be2016-08-10 23:02:41 +00002131 switch(CE->getOpcode()) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002132#define HANDLE_INST(NUM, OPCODE, CLASS) \
2133 case Instruction::OPCODE: \
2134 return translate##OPCODE(*CE, *EntryBuilder.get());
Tim Northover357f1be2016-08-10 23:02:41 +00002135#include "llvm/IR/Instruction.def"
2136 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00002137 return false;
Tim Northover357f1be2016-08-10 23:02:41 +00002138 }
Aditya Nandakumar117b6672017-05-04 21:43:12 +00002139 } else if (auto CV = dyn_cast<ConstantVector>(&C)) {
2140 if (CV->getNumOperands() == 1)
2141 return translate(*CV->getOperand(0), Reg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002142 SmallVector<Register, 4> Ops;
Aditya Nandakumar117b6672017-05-04 21:43:12 +00002143 for (unsigned i = 0; i < CV->getNumOperands(); ++i) {
2144 Ops.push_back(getOrCreateVReg(*CV->getOperand(i)));
2145 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002146 EntryBuilder->buildBuildVector(Reg, Ops);
Amara Emerson6aff5a72018-07-31 00:08:50 +00002147 } else if (auto *BA = dyn_cast<BlockAddress>(&C)) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002148 EntryBuilder->buildBlockAddress(Reg, BA);
Quentin Colombetee8a4f52017-03-11 00:28:33 +00002149 } else
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00002150 return false;
Tim Northover5ed648e2016-08-09 21:28:04 +00002151
Tim Northoverd403a3d2016-08-09 23:01:30 +00002152 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +00002153}
2154
Amara Emersonfe4625f2019-06-21 18:10:38 +00002155void IRTranslator::finalizeBasicBlock() {
Amara Emersonecb7ac32019-06-27 23:56:34 +00002156 for (auto &JTCase : SL->JTCases) {
2157 // Emit header first, if it wasn't already emitted.
2158 if (!JTCase.first.Emitted)
2159 emitJumpTableHeader(JTCase.second, JTCase.first, JTCase.first.HeaderBB);
2160
Amara Emersonfe4625f2019-06-21 18:10:38 +00002161 emitJumpTable(JTCase.second, JTCase.second.MBB);
Amara Emersonecb7ac32019-06-27 23:56:34 +00002162 }
Amara Emersonfe4625f2019-06-21 18:10:38 +00002163 SL->JTCases.clear();
2164}
2165
Tim Northover0d510442016-08-11 16:21:29 +00002166void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002167 // Release the memory used by the different maps we
2168 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +00002169 PendingPHIs.clear();
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002170 VMap.reset();
Tim Northovercdf23f12016-10-31 18:30:59 +00002171 FrameIndices.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +00002172 MachinePreds.clear();
Aditya Nandakumarbe929932017-05-17 17:41:55 +00002173 // MachineIRBuilder::DebugLoc can outlive the DILocation it holds. Clear it
2174 // to avoid accessing free’d memory (in runOnMachineFunction) and to avoid
2175 // destroying it twice (in ~IRTranslator() and ~LLVMContext())
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002176 EntryBuilder.reset();
2177 CurBuilder.reset();
Amara Emersonfe4625f2019-06-21 18:10:38 +00002178 FuncInfo.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002179}
2180
Tim Northover50db7f412016-12-07 21:17:47 +00002181bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
2182 MF = &CurMF;
Matthias Braunf1caa282017-12-15 22:22:58 +00002183 const Function &F = MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00002184 if (F.empty())
2185 return false;
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002186 GISelCSEAnalysisWrapper &Wrapper =
2187 getAnalysis<GISelCSEAnalysisWrapperPass>().getCSEWrapper();
2188 // Set the CSEConfig and run the analysis.
2189 GISelCSEInfo *CSEInfo = nullptr;
2190 TPC = &getAnalysis<TargetPassConfig>();
Aditya Nandakumar3ba0d942019-01-24 23:11:25 +00002191 bool EnableCSE = EnableCSEInIRTranslator.getNumOccurrences()
2192 ? EnableCSEInIRTranslator
2193 : TPC->isGISelCSEEnabled();
2194
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002195 if (EnableCSE) {
2196 EntryBuilder = make_unique<CSEMIRBuilder>(CurMF);
Amara Emersond1896802019-04-15 04:53:46 +00002197 CSEInfo = &Wrapper.get(TPC->getCSEConfig());
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002198 EntryBuilder->setCSEInfo(CSEInfo);
2199 CurBuilder = make_unique<CSEMIRBuilder>(CurMF);
2200 CurBuilder->setCSEInfo(CSEInfo);
2201 } else {
2202 EntryBuilder = make_unique<MachineIRBuilder>();
2203 CurBuilder = make_unique<MachineIRBuilder>();
2204 }
Tim Northover50db7f412016-12-07 21:17:47 +00002205 CLI = MF->getSubtarget().getCallLowering();
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002206 CurBuilder->setMF(*MF);
2207 EntryBuilder->setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +00002208 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +00002209 DL = &F.getParent()->getDataLayout();
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00002210 ORE = llvm::make_unique<OptimizationRemarkEmitter>(&F);
Amara Emersonfe4625f2019-06-21 18:10:38 +00002211 FuncInfo.MF = MF;
2212 FuncInfo.BPI = nullptr;
2213 const auto &TLI = *MF->getSubtarget().getTargetLowering();
2214 const TargetMachine &TM = MF->getTarget();
2215 SL = make_unique<GISelSwitchLowering>(this, FuncInfo);
2216 SL->init(TLI, TM, *DL);
2217
2218 EnableOpts = TM.getOptLevel() != CodeGenOpt::None && !skipFunction(F);
Tim Northoverbd505462016-07-22 16:59:52 +00002219
Tim Northover14e7f732016-08-05 17:50:36 +00002220 assert(PendingPHIs.empty() && "stale PHIs");
2221
Amara Emersondf9b5292017-12-11 16:58:29 +00002222 if (!DL->isLittleEndian()) {
2223 // Currently we don't properly handle big endian code.
2224 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +00002225 F.getSubprogram(), &F.getEntryBlock());
Amara Emersondf9b5292017-12-11 16:58:29 +00002226 R << "unable to translate in big endian mode";
2227 reportTranslationError(*MF, *TPC, *ORE, R);
2228 }
2229
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +00002230 // Release the per-function state when we return, whether we succeeded or not.
2231 auto FinalizeOnReturn = make_scope_exit([this]() { finalizeFunction(); });
2232
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00002233 // Setup a separate basic-block for the arguments and constants
Tim Northover50db7f412016-12-07 21:17:47 +00002234 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
2235 MF->push_back(EntryBB);
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002236 EntryBuilder->setMBB(*EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +00002237
Tim Northover3b2157a2019-05-24 08:40:13 +00002238 DebugLoc DbgLoc = F.getEntryBlock().getFirstNonPHI()->getDebugLoc();
2239 SwiftError.setFunction(CurMF);
2240 SwiftError.createEntriesInEntryBlock(DbgLoc);
2241
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00002242 // Create all blocks, in IR order, to preserve the layout.
2243 for (const BasicBlock &BB: F) {
2244 auto *&MBB = BBToMBB[&BB];
2245
2246 MBB = MF->CreateMachineBasicBlock(&BB);
2247 MF->push_back(MBB);
2248
2249 if (BB.hasAddressTaken())
2250 MBB->setHasAddressTaken();
2251 }
2252
2253 // Make our arguments/constants entry block fallthrough to the IR entry block.
2254 EntryBB->addSuccessor(&getMBB(F.front()));
2255
Tim Northover05cc4852016-12-07 21:05:38 +00002256 // Lower the actual args into this basic block.
Diana Picusc3dbe232019-06-27 08:54:17 +00002257 SmallVector<ArrayRef<Register>, 8> VRegArgs;
Amara Emersond78d65c2017-11-30 20:06:02 +00002258 for (const Argument &Arg: F.args()) {
2259 if (DL->getTypeStoreSize(Arg.getType()) == 0)
2260 continue; // Don't handle zero sized types.
Diana Picusc3dbe232019-06-27 08:54:17 +00002261 ArrayRef<Register> VRegs = getOrCreateVRegs(Arg);
2262 VRegArgs.push_back(VRegs);
Tim Northover3b2157a2019-05-24 08:40:13 +00002263
Diana Picusc3dbe232019-06-27 08:54:17 +00002264 if (Arg.hasSwiftErrorAttr()) {
2265 assert(VRegs.size() == 1 && "Too many vregs for Swift error");
2266 SwiftError.setCurrentVReg(EntryBB, SwiftError.getFunctionArg(), VRegs[0]);
2267 }
Amara Emersond78d65c2017-11-30 20:06:02 +00002268 }
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002269
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002270 if (!CLI->lowerFormalArguments(*EntryBuilder.get(), F, VRegArgs)) {
Ahmed Bougacha7c88a4e2017-02-24 00:34:44 +00002271 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +00002272 F.getSubprogram(), &F.getEntryBlock());
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00002273 R << "unable to lower arguments: " << ore::NV("Prototype", F.getType());
2274 reportTranslationError(*MF, *TPC, *ORE, R);
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00002275 return false;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00002276 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00002277
Amara Emerson6cdfe292018-08-01 02:17:42 +00002278 // Need to visit defs before uses when translating instructions.
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002279 GISelObserverWrapper WrapperObserver;
2280 if (EnableCSE && CSEInfo)
2281 WrapperObserver.addObserver(CSEInfo);
Daniel Sanders3b390402018-10-31 17:31:23 +00002282 {
2283 ReversePostOrderTraversal<const Function *> RPOT(&F);
2284#ifndef NDEBUG
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002285 DILocationVerifier Verifier;
2286 WrapperObserver.addObserver(&Verifier);
Daniel Sanders3b390402018-10-31 17:31:23 +00002287#endif // ifndef NDEBUG
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002288 RAIIDelegateInstaller DelInstall(*MF, &WrapperObserver);
Daniel Sanders3b390402018-10-31 17:31:23 +00002289 for (const BasicBlock *BB : RPOT) {
2290 MachineBasicBlock &MBB = getMBB(*BB);
2291 // Set the insertion point of all the following translations to
2292 // the end of this basic block.
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002293 CurBuilder->setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +00002294
Daniel Sanders3b390402018-10-31 17:31:23 +00002295 for (const Instruction &Inst : *BB) {
2296#ifndef NDEBUG
2297 Verifier.setCurrentInst(&Inst);
2298#endif // ifndef NDEBUG
2299 if (translate(Inst))
2300 continue;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00002301
Daniel Sanders3b390402018-10-31 17:31:23 +00002302 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
2303 Inst.getDebugLoc(), BB);
2304 R << "unable to translate instruction: " << ore::NV("Opcode", &Inst);
Ahmed Bougachad630a922017-09-18 18:50:09 +00002305
Daniel Sanders3b390402018-10-31 17:31:23 +00002306 if (ORE->allowExtraAnalysis("gisel-irtranslator")) {
2307 std::string InstStrStorage;
2308 raw_string_ostream InstStr(InstStrStorage);
2309 InstStr << Inst;
Ahmed Bougachad630a922017-09-18 18:50:09 +00002310
Daniel Sanders3b390402018-10-31 17:31:23 +00002311 R << ": '" << InstStr.str() << "'";
2312 }
2313
2314 reportTranslationError(*MF, *TPC, *ORE, R);
2315 return false;
Ahmed Bougachad630a922017-09-18 18:50:09 +00002316 }
Amara Emersonfe4625f2019-06-21 18:10:38 +00002317
2318 finalizeBasicBlock();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002319 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002320#ifndef NDEBUG
2321 WrapperObserver.removeObserver(&Verifier);
2322#endif
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002323 }
Tim Northover72eebfa2016-07-12 22:23:42 +00002324
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002325 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +00002326
Tim Northover3b2157a2019-05-24 08:40:13 +00002327 SwiftError.propagateVRegs();
2328
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002329 // Merge the argument lowering and constants block with its single
2330 // successor, the LLVM-IR entry block. We want the basic block to
2331 // be maximal.
2332 assert(EntryBB->succ_size() == 1 &&
2333 "Custom BB used for lowering should have only one successor");
2334 // Get the successor of the current entry block.
2335 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
2336 assert(NewEntryBB.pred_size() == 1 &&
2337 "LLVM-IR entry block has a predecessor!?");
2338 // Move all the instruction from the current entry block to the
2339 // new entry block.
2340 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
2341 EntryBB->end());
Quentin Colombet327f9422016-12-15 23:32:25 +00002342
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002343 // Update the live-in information for the new entry block.
2344 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
2345 NewEntryBB.addLiveIn(LiveIn);
2346 NewEntryBB.sortUniqueLiveIns();
Quentin Colombet327f9422016-12-15 23:32:25 +00002347
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002348 // Get rid of the now empty basic block.
2349 EntryBB->removeSuccessor(&NewEntryBB);
2350 MF->remove(EntryBB);
2351 MF->DeleteMachineBasicBlock(EntryBB);
Quentin Colombet327f9422016-12-15 23:32:25 +00002352
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002353 assert(&MF->front() == &NewEntryBB &&
2354 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +00002355
Matthias Braun90ad6832018-07-13 00:08:38 +00002356 // Initialize stack protector information.
2357 StackProtector &SP = getAnalysis<StackProtector>();
2358 SP.copyToMachineFrameInfo(MF->getFrameInfo());
2359
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002360 return false;
2361}