blob: 82f70fe7f07c20af2f2bbdff0e5dfc90531aa96b [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000028#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000037#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000041#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/DerivedTypes.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalVariable.h"
45#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
47#include "llvm/IR/IntrinsicInst.h"
48#include "llvm/IR/Intrinsics.h"
49#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000051#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000052#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000060#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000063#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000064#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000065#include <algorithm>
66using namespace llvm;
67
Chandler Carruth1b9dde02014-04-22 02:02:50 +000068#define DEBUG_TYPE "isel"
69
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000070/// LimitFloatPrecision - Generate low-precision inline sequences for
71/// some float libcalls (6, 8 or 12 bits).
72static unsigned LimitFloatPrecision;
73
74static cl::opt<unsigned, true>
75LimitFPPrecision("limit-float-precision",
76 cl::desc("Generate low-precision inline sequences "
77 "for some float libcalls"),
78 cl::location(LimitFloatPrecision),
79 cl::init(0));
80
Sanjay Patelf1340482015-06-16 16:25:43 +000081static cl::opt<bool>
82EnableFMFInDAG("enable-fmf-dag", cl::init(false), cl::Hidden,
83 cl::desc("Enable fast-math-flags for DAG nodes"));
84
Andrew Trick116efac2010-11-12 17:50:46 +000085// Limit the width of DAG chains. This is important in general to prevent
Sanjay Pateldcaa5372015-06-17 16:34:48 +000086// DAG-based analysis from blowing up. For example, alias analysis and
Andrew Trick116efac2010-11-12 17:50:46 +000087// load clustering may not complete in reasonable time. It is difficult to
88// recognize and avoid this situation within each individual analysis, and
89// future analyses are likely to have the same behavior. Limiting DAG width is
Sanjay Pateldcaa5372015-06-17 16:34:48 +000090// the safe approach and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000091//
92// MaxParallelChains default is arbitrarily high to avoid affecting
93// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000094// sequence over this should have been converted to llvm.memcpy by the
95// frontend. It easy to induce this behavior with .ll code such as:
96// %buffer = alloca [4096 x i8]
97// %data = load [4096 x i8]* %argPtr
98// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000099static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +0000100
Andrew Trickef9de2a2013-05-25 02:42:55 +0000101static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000102 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000103 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000104
Dan Gohman575fad32008-09-03 16:12:24 +0000105/// getCopyFromParts - Create a value that contains the specified legal parts
106/// combined into the value they represent. If the parts combine to a type
107/// larger then ValueVT then AssertOp can be used to specify whether the extra
108/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
109/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000110static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000111 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000112 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000113 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000114 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000115 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000116 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
117 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000118
Dan Gohman575fad32008-09-03 16:12:24 +0000119 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000120 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000121 SDValue Val = Parts[0];
122
123 if (NumParts > 1) {
124 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000125 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000126 unsigned PartBits = PartVT.getSizeInBits();
127 unsigned ValueBits = ValueVT.getSizeInBits();
128
129 // Assemble the power of 2 part.
130 unsigned RoundParts = NumParts & (NumParts - 1) ?
131 1 << Log2_32(NumParts) : NumParts;
132 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000133 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000134 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000135 SDValue Lo, Hi;
136
Owen Anderson117c9e82009-08-12 00:36:31 +0000137 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000138
Dan Gohman575fad32008-09-03 16:12:24 +0000139 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000140 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000141 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000142 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000143 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000144 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000145 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
146 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000147 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000148
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000149 if (DAG.getDataLayout().isBigEndian())
Dan Gohman575fad32008-09-03 16:12:24 +0000150 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000151
Chris Lattner05bcb482010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000153
154 if (RoundParts < NumParts) {
155 // Assemble the trailing non-power-of-2 part.
156 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000157 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000158 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000159 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000160
161 // Combine the round and odd parts.
162 Lo = Val;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000163 if (DAG.getDataLayout().isBigEndian())
Dan Gohman575fad32008-09-03 16:12:24 +0000164 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000165 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000166 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
Mehdi Amini44ede332015-07-09 02:09:04 +0000167 Hi =
168 DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
169 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL,
170 TLI.getPointerTy(DAG.getDataLayout())));
Chris Lattner05bcb482010-08-24 23:20:40 +0000171 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
172 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000173 }
Eli Friedman9030c352009-05-20 06:02:09 +0000174 } else if (PartVT.isFloatingPoint()) {
175 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000176 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000177 "Unexpected split");
178 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000179 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
180 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Mehdi Aminiffc14022015-07-08 01:00:38 +0000181 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
Eli Friedman9030c352009-05-20 06:02:09 +0000182 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000183 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000184 } else {
185 // FP split into integer parts (soft fp)
186 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
187 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000188 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000189 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000190 }
191 }
192
193 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000194 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000195
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000196 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000197 return Val;
198
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000199 if (PartEVT.isInteger() && ValueVT.isInteger()) {
200 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000201 // For a truncate, see if we have any information to
202 // indicate whether the truncated bits will always be
203 // zero or sign-extension.
204 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000205 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000206 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000207 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000208 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000209 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000210 }
211
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000212 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000213 // FP_ROUND's are always exact here.
214 if (ValueVT.bitsLT(Val.getValueType()))
Mehdi Amini44ede332015-07-09 02:09:04 +0000215 return DAG.getNode(
216 ISD::FP_ROUND, DL, ValueVT, Val,
217 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000218
Chris Lattner05bcb482010-08-24 23:20:40 +0000219 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000220 }
221
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000222 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000223 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000224
Torok Edwinfbcc6632009-07-14 16:55:14 +0000225 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000226}
227
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000228static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
229 const Twine &ErrMsg) {
230 const Instruction *I = dyn_cast_or_null<Instruction>(V);
231 if (!V)
232 return Ctx.emitError(ErrMsg);
233
234 const char *AsmError = ", possible invalid constraint for vector type";
235 if (const CallInst *CI = dyn_cast<CallInst>(I))
236 if (isa<InlineAsm>(CI->getCalledValue()))
237 return Ctx.emitError(I, ErrMsg + AsmError);
238
239 return Ctx.emitError(I, ErrMsg);
240}
241
Bill Wendling81406f62012-09-26 04:04:19 +0000242/// getCopyFromPartsVector - Create a value that contains the specified legal
243/// parts combined into the value they represent. If the parts combine to a
244/// type larger then ValueVT then AssertOp can be used to specify whether the
245/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
246/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000247static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000248 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000249 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000250 assert(ValueVT.isVector() && "Not a vector value");
251 assert(NumParts > 0 && "No parts to assemble!");
252 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
253 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000254
Chris Lattner05bcb482010-08-24 23:20:40 +0000255 // Handle a multi-element vector.
256 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000257 EVT IntermediateVT;
258 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000259 unsigned NumIntermediates;
260 unsigned NumRegs =
261 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
262 NumIntermediates, RegisterVT);
263 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
264 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000265 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Nadav Rotem754eb7c2015-07-02 23:23:52 +0000266 assert(RegisterVT.getSizeInBits() ==
267 Parts[0].getSimpleValueType().getSizeInBits() &&
268 "Part type sizes don't match!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000269
Chris Lattner05bcb482010-08-24 23:20:40 +0000270 // Assemble the parts into intermediate operands.
271 SmallVector<SDValue, 8> Ops(NumIntermediates);
272 if (NumIntermediates == NumParts) {
273 // If the register was not expanded, truncate or copy the value,
274 // as appropriate.
275 for (unsigned i = 0; i != NumParts; ++i)
276 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000277 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000278 } else if (NumParts > 0) {
279 // If the intermediate type was expanded, build the intermediate
280 // operands from the parts.
281 assert(NumParts % NumIntermediates == 0 &&
282 "Must expand into a divisible number of parts!");
283 unsigned Factor = NumParts / NumIntermediates;
284 for (unsigned i = 0; i != NumIntermediates; ++i)
285 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000286 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000287 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Chris Lattner05bcb482010-08-24 23:20:40 +0000289 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
290 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000291 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
292 : ISD::BUILD_VECTOR,
293 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000294 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000295
Chris Lattner05bcb482010-08-24 23:20:40 +0000296 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000297 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000298
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000299 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000300 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000301
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000302 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000303 // If the element type of the source/dest vectors are the same, but the
304 // parts vector has more elements than the value vector, then we have a
305 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
306 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000307 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
308 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000309 "Cannot narrow, it would be a lossy transformation");
Mehdi Amini44ede332015-07-09 02:09:04 +0000310 return DAG.getNode(
311 ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
312 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000313 }
314
Chris Lattner75ff0532010-08-25 22:49:25 +0000315 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000316 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000317 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
318
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000319 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000320 "Cannot handle this kind of promotion");
321 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000322 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000323 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
324 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000325
Chris Lattner75ff0532010-08-25 22:49:25 +0000326 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000327
Eric Christopher690030c2011-06-01 19:55:10 +0000328 // Trivial bitcast if the types are the same size and the destination
329 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000330 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000331 TLI.isTypeLegal(ValueVT))
332 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000333
Nadav Rotem083837e2011-06-12 14:49:38 +0000334 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000335 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000336 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
337 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000338 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000339 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000340
341 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000342 ValueVT.getVectorElementType() != PartEVT) {
343 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000344 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
345 DL, ValueVT.getScalarType(), Val);
346 }
347
Chris Lattner05bcb482010-08-24 23:20:40 +0000348 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
349}
350
Andrew Trickef9de2a2013-05-25 02:42:55 +0000351static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000352 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000353 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000354
Dan Gohman575fad32008-09-03 16:12:24 +0000355/// getCopyToParts - Create a series of nodes that contain the specified value
356/// split into legal parts. If the parts contain more bits than Val, then, for
357/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000358static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000359 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000360 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000361 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000362 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000363
Chris Lattner96a77eb2010-08-24 23:10:06 +0000364 // Handle the vector case separately.
365 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000366 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000367
Dan Gohman575fad32008-09-03 16:12:24 +0000368 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000369 unsigned OrigNumParts = NumParts;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000370 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
371 "Copying to an illegal type!");
Dan Gohman575fad32008-09-03 16:12:24 +0000372
Chris Lattner96a77eb2010-08-24 23:10:06 +0000373 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000374 return;
375
Chris Lattner96a77eb2010-08-24 23:10:06 +0000376 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000377 EVT PartEVT = PartVT;
378 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000379 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000380 Parts[0] = Val;
381 return;
382 }
383
Chris Lattner96a77eb2010-08-24 23:10:06 +0000384 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
385 // If the parts cover more bits than the value has, promote the value.
386 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
387 assert(NumParts == 1 && "Do not know what to promote to!");
388 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
389 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000390 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
391 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000392 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000393 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
394 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000395 if (PartVT == MVT::x86mmx)
396 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000397 }
398 } else if (PartBits == ValueVT.getSizeInBits()) {
399 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000400 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000401 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000402 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
403 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000404 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
405 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000406 "Unknown mismatch!");
407 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
408 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000409 if (PartVT == MVT::x86mmx)
410 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000411 }
412
413 // The value may have changed - recompute ValueVT.
414 ValueVT = Val.getValueType();
415 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
416 "Failed to tile the value with PartVT!");
417
418 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000419 if (PartEVT != ValueVT)
420 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
421 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000422
Chris Lattner96a77eb2010-08-24 23:10:06 +0000423 Parts[0] = Val;
424 return;
425 }
426
427 // Expand the value into multiple parts.
428 if (NumParts & (NumParts - 1)) {
429 // The number of parts is not a power of 2. Split off and copy the tail.
430 assert(PartVT.isInteger() && ValueVT.isInteger() &&
431 "Do not know what to expand to!");
432 unsigned RoundParts = 1 << Log2_32(NumParts);
433 unsigned RoundBits = RoundParts * PartBits;
434 unsigned OddParts = NumParts - RoundParts;
435 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000436 DAG.getIntPtrConstant(RoundBits, DL));
Bill Wendling5def8912012-09-26 06:16:18 +0000437 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000438
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000439 if (DAG.getDataLayout().isBigEndian())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000440 // The odd parts were reversed by getCopyToParts - unreverse them.
441 std::reverse(Parts + RoundParts, Parts + NumParts);
442
443 NumParts = RoundParts;
444 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
445 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
446 }
447
448 // The number of parts is a power of 2. Repeatedly bisect the value using
449 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000450 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000451 EVT::getIntegerVT(*DAG.getContext(),
452 ValueVT.getSizeInBits()),
453 Val);
454
455 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
456 for (unsigned i = 0; i < NumParts; i += StepSize) {
457 unsigned ThisBits = StepSize * PartBits / 2;
458 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
459 SDValue &Part0 = Parts[i];
460 SDValue &Part1 = Parts[i+StepSize/2];
461
462 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000463 ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000464 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000465 ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000466
467 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000468 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
469 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000470 }
471 }
472 }
473
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000474 if (DAG.getDataLayout().isBigEndian())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000475 std::reverse(Parts, Parts + OrigNumParts);
476}
477
478
479/// getCopyToPartsVector - Create a series of nodes that contain the specified
480/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000481static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000482 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000483 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000484 EVT ValueVT = Val.getValueType();
485 assert(ValueVT.isVector() && "Not a vector");
486 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000487
Chris Lattner96a77eb2010-08-24 23:10:06 +0000488 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000489 EVT PartEVT = PartVT;
490 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000491 // Nothing to do.
492 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
493 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000494 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000495 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000496 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
497 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000498 EVT ElementVT = PartVT.getVectorElementType();
499 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
500 // undef elements.
501 SmallVector<SDValue, 16> Ops;
502 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
Mehdi Amini44ede332015-07-09 02:09:04 +0000503 Ops.push_back(DAG.getNode(
504 ISD::EXTRACT_VECTOR_ELT, DL, ElementVT, Val,
505 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000506
Chris Lattner75ff0532010-08-25 22:49:25 +0000507 for (unsigned i = ValueVT.getVectorNumElements(),
508 e = PartVT.getVectorNumElements(); i != e; ++i)
509 Ops.push_back(DAG.getUNDEF(ElementVT));
510
Craig Topper48d114b2014-04-26 18:35:24 +0000511 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000512
513 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000514
Chris Lattner75ff0532010-08-25 22:49:25 +0000515 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
516 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000517 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000518 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000519 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000520 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000521
522 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000523 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000524 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
525 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000526 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000527 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000528 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000529 "Only trivial vector-to-scalar conversions should get here!");
Mehdi Amini44ede332015-07-09 02:09:04 +0000530 Val = DAG.getNode(
531 ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
532 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Nadav Rotem083837e2011-06-12 14:49:38 +0000533
534 bool Smaller = ValueVT.bitsLE(PartVT);
535 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
536 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000537 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000538
Chris Lattner96a77eb2010-08-24 23:10:06 +0000539 Parts[0] = Val;
540 return;
541 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000542
Dan Gohman575fad32008-09-03 16:12:24 +0000543 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000544 EVT IntermediateVT;
545 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000546 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000547 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000548 IntermediateVT,
549 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000550 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000551
Dan Gohman575fad32008-09-03 16:12:24 +0000552 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
553 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000554 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000555
Dan Gohman575fad32008-09-03 16:12:24 +0000556 // Split the vector into intermediate operands.
557 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000558 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000559 if (IntermediateVT.isVector())
Mehdi Amini44ede332015-07-09 02:09:04 +0000560 Ops[i] =
561 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
562 DAG.getConstant(i * (NumElements / NumIntermediates), DL,
563 TLI.getVectorIdxTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +0000564 else
Mehdi Amini44ede332015-07-09 02:09:04 +0000565 Ops[i] = DAG.getNode(
566 ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
567 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000568 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000569
Dan Gohman575fad32008-09-03 16:12:24 +0000570 // Split the intermediate operands into legal parts.
571 if (NumParts == NumIntermediates) {
572 // If the register was not expanded, promote or copy the value,
573 // as appropriate.
574 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000575 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000576 } else if (NumParts > 0) {
577 // If the intermediate type was expanded, split each the value into
578 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000579 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000580 assert(NumParts % NumIntermediates == 0 &&
581 "Must expand into a divisible number of parts!");
582 unsigned Factor = NumParts / NumIntermediates;
583 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000584 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000585 }
586}
587
Sanjoy Das3936a972015-05-05 23:06:54 +0000588RegsForValue::RegsForValue() {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000589
Sanjoy Das3936a972015-05-05 23:06:54 +0000590RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
591 EVT valuevt)
592 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000593
Mehdi Amini56228da2015-07-09 01:57:34 +0000594RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
595 const DataLayout &DL, unsigned Reg, Type *Ty) {
596 ComputeValueVTs(TLI, DL, Ty, ValueVTs);
Dan Gohman4db93c92010-05-29 17:53:24 +0000597
Sanjoy Das3936a972015-05-05 23:06:54 +0000598 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
599 EVT ValueVT = ValueVTs[Value];
Mehdi Amini56228da2015-07-09 01:57:34 +0000600 unsigned NumRegs = TLI.getNumRegisters(Context, ValueVT);
601 MVT RegisterVT = TLI.getRegisterType(Context, ValueVT);
Sanjoy Das3936a972015-05-05 23:06:54 +0000602 for (unsigned i = 0; i != NumRegs; ++i)
603 Regs.push_back(Reg + i);
604 RegVTs.push_back(RegisterVT);
605 Reg += NumRegs;
606 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000607}
608
609/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
610/// this value and returns the result as a ValueVT value. This uses
611/// Chain/Flag as the input and updates them for the output Chain/Flag.
612/// If the Flag pointer is NULL, no flag is used.
613SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
614 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000615 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000616 SDValue &Chain, SDValue *Flag,
617 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000618 // A Value with type {} or [0 x %t] needs no registers.
619 if (ValueVTs.empty())
620 return SDValue();
621
Dan Gohman4db93c92010-05-29 17:53:24 +0000622 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
623
624 // Assemble the legal parts into the final values.
625 SmallVector<SDValue, 4> Values(ValueVTs.size());
626 SmallVector<SDValue, 8> Parts;
627 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
628 // Copy the legal parts from the registers.
629 EVT ValueVT = ValueVTs[Value];
630 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000631 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000632
633 Parts.resize(NumRegs);
634 for (unsigned i = 0; i != NumRegs; ++i) {
635 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000636 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000637 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
638 } else {
639 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
640 *Flag = P.getValue(2);
641 }
642
643 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000644 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000645
646 // If the source register was virtual and if we know something about it,
647 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000648 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000649 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000650 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000651
652 const FunctionLoweringInfo::LiveOutInfo *LOI =
653 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
654 if (!LOI)
655 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000656
Chris Lattnercb404362010-12-13 01:11:17 +0000657 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000658 unsigned NumSignBits = LOI->NumSignBits;
659 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000660
Quentin Colombetb51a6862013-06-18 20:14:39 +0000661 if (NumZeroBits == RegSize) {
662 // The current value is a zero.
663 // Explicitly express that as it would be easier for
664 // optimizations to kick in.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000665 Parts[i] = DAG.getConstant(0, dl, RegisterVT);
Quentin Colombetb51a6862013-06-18 20:14:39 +0000666 continue;
667 }
668
Chris Lattnercb404362010-12-13 01:11:17 +0000669 // FIXME: We capture more information than the dag can represent. For
670 // now, just use the tightest assertzext/assertsext possible.
671 bool isSExt = true;
672 EVT FromVT(MVT::Other);
673 if (NumSignBits == RegSize)
674 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
675 else if (NumZeroBits >= RegSize-1)
676 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
677 else if (NumSignBits > RegSize-8)
678 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
679 else if (NumZeroBits >= RegSize-8)
680 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
681 else if (NumSignBits > RegSize-16)
682 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
683 else if (NumZeroBits >= RegSize-16)
684 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
685 else if (NumSignBits > RegSize-32)
686 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
687 else if (NumZeroBits >= RegSize-32)
688 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
689 else
690 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000691
Chris Lattnercb404362010-12-13 01:11:17 +0000692 // Add an assertion node.
693 assert(FromVT != MVT::Other);
694 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
695 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000696 }
697
698 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000699 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000700 Part += NumRegs;
701 Parts.clear();
702 }
703
Craig Topper48d114b2014-04-26 18:35:24 +0000704 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000705}
706
707/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
708/// specified value into the registers specified by this object. This uses
709/// Chain/Flag as the input and updates them for the output Chain/Flag.
710/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000711void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000712 SDValue &Chain, SDValue *Flag, const Value *V,
713 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000714 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000715 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000716
717 // Get the list of the values's legal parts.
718 unsigned NumRegs = Regs.size();
719 SmallVector<SDValue, 8> Parts(NumRegs);
720 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
721 EVT ValueVT = ValueVTs[Value];
722 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000723 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000724
725 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
726 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000727
Chris Lattner05bcb482010-08-24 23:20:40 +0000728 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000729 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000730 Part += NumParts;
731 }
732
733 // Copy the parts into the registers.
734 SmallVector<SDValue, 8> Chains(NumRegs);
735 for (unsigned i = 0; i != NumRegs; ++i) {
736 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000737 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000738 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
739 } else {
740 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
741 *Flag = Part.getValue(1);
742 }
743
744 Chains[i] = Part.getValue(0);
745 }
746
747 if (NumRegs == 1 || Flag)
748 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
749 // flagged to it. That is the CopyToReg nodes and the user are considered
750 // a single scheduling unit. If we create a TokenFactor and return it as
751 // chain, then the TokenFactor is both a predecessor (operand) of the
752 // user as well as a successor (the TF operands are flagged to the user).
753 // c1, f1 = CopyToReg
754 // c2, f2 = CopyToReg
755 // c3 = TokenFactor c1, c2
756 // ...
757 // = op c3, ..., f2
758 Chain = Chains[NumRegs-1];
759 else
Craig Topper48d114b2014-04-26 18:35:24 +0000760 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000761}
762
763/// AddInlineAsmOperands - Add this value to the specified inlineasm node
764/// operand list. This adds the code marker and includes the number of
765/// values added into it.
766void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000767 unsigned MatchingIdx, SDLoc dl,
Dan Gohman4db93c92010-05-29 17:53:24 +0000768 SelectionDAG &DAG,
769 std::vector<SDValue> &Ops) const {
770 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
771
772 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
773 if (HasMatching)
774 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000775 else if (!Regs.empty() &&
776 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
777 // Put the register class of the virtual registers in the flag word. That
778 // way, later passes can recompute register class constraints for inline
779 // assembly as well as normal instructions.
780 // Don't do this for tied operands that can use the regclass information
781 // from the def.
782 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
783 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
784 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
785 }
786
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000787 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
Dan Gohman4db93c92010-05-29 17:53:24 +0000788 Ops.push_back(Res);
789
Reid Kleckneree088972013-12-10 18:27:32 +0000790 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000791 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
792 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000793 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000794 for (unsigned i = 0; i != NumRegs; ++i) {
795 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000796 unsigned TheReg = Regs[Reg++];
797 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
798
Reid Kleckneree088972013-12-10 18:27:32 +0000799 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000800 // If we clobbered the stack pointer, MFI should know about it.
801 assert(DAG.getMachineFunction().getFrameInfo()->
Reid Klecknere69bdb82015-07-07 23:45:58 +0000802 hasOpaqueSPAdjustment());
Reid Kleckneree088972013-12-10 18:27:32 +0000803 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000804 }
805 }
806}
Dan Gohman575fad32008-09-03 16:12:24 +0000807
Owen Andersonbb15fec2011-12-08 22:15:21 +0000808void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
809 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000810 AA = &aa;
811 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000812 LibInfo = li;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000813 DL = &DAG.getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000814 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000815 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000816}
817
Dan Gohmanf5cca352010-04-14 18:24:06 +0000818/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000819/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000820/// for a new block. This doesn't clear out information about
821/// additional blocks that are needed to complete switch lowering
822/// or PHI node updating; that information is cleared out as it is
823/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000824void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000825 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000826 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000827 PendingLoads.clear();
828 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000829 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000830 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000831 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000832 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000833}
834
Devang Patel799288382011-05-23 17:44:13 +0000835/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000836/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000837/// information that is dangling in a basic block can be properly
838/// resolved in a different basic block. This allows the
839/// SelectionDAG to resolve dangling debug information attached
840/// to PHI nodes.
841void SelectionDAGBuilder::clearDanglingDebugInfo() {
842 DanglingDebugInfoMap.clear();
843}
844
Dan Gohman575fad32008-09-03 16:12:24 +0000845/// getRoot - Return the current virtual root of the Selection DAG,
846/// flushing any PendingLoad items. This must be done before emitting
847/// a store or any other node that may need to be ordered after any
848/// prior load instructions.
849///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000850SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000851 if (PendingLoads.empty())
852 return DAG.getRoot();
853
854 if (PendingLoads.size() == 1) {
855 SDValue Root = PendingLoads[0];
856 DAG.setRoot(Root);
857 PendingLoads.clear();
858 return Root;
859 }
860
861 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000862 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000863 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000864 PendingLoads.clear();
865 DAG.setRoot(Root);
866 return Root;
867}
868
869/// getControlRoot - Similar to getRoot, but instead of flushing all the
870/// PendingLoad items, flush all the PendingExports items. It is necessary
871/// to do this before emitting a terminator instruction.
872///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000873SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000874 SDValue Root = DAG.getRoot();
875
876 if (PendingExports.empty())
877 return Root;
878
879 // Turn all of the CopyToReg chains into one factored node.
880 if (Root.getOpcode() != ISD::EntryToken) {
881 unsigned i = 0, e = PendingExports.size();
882 for (; i != e; ++i) {
883 assert(PendingExports[i].getNode()->getNumOperands() > 1);
884 if (PendingExports[i].getNode()->getOperand(0) == Root)
885 break; // Don't add the root if we already indirectly depend on it.
886 }
887
888 if (i == e)
889 PendingExports.push_back(Root);
890 }
891
Andrew Trickef9de2a2013-05-25 02:42:55 +0000892 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000893 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000894 PendingExports.clear();
895 DAG.setRoot(Root);
896 return Root;
897}
898
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000899void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000900 // Set up outgoing PHI node register values before emitting the terminator.
901 if (isa<TerminatorInst>(&I))
902 HandlePHINodesInSuccessorBlocks(I.getParent());
903
Andrew Tricke2431c62013-05-25 03:08:10 +0000904 ++SDNodeOrder;
905
Andrew Trick175143b2013-05-25 02:20:36 +0000906 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000907
Dan Gohman575fad32008-09-03 16:12:24 +0000908 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000909
Dan Gohman950fe782010-04-20 15:03:56 +0000910 if (!isa<TerminatorInst>(&I) && !HasTailCall)
911 CopyToExportRegsIfNeeded(&I);
912
Craig Topperc0196b12014-04-14 00:51:57 +0000913 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000914}
915
Dan Gohmanf41ad472010-04-20 15:00:41 +0000916void SelectionDAGBuilder::visitPHI(const PHINode &) {
917 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
918}
919
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000920void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000921 // Note: this doesn't use InstVisitor, because it has to work with
922 // ConstantExpr's in addition to instructions.
923 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000924 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000925 // Build the switch statement using the Instruction.def file.
926#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000927 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000928#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000929 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000930}
Dan Gohman575fad32008-09-03 16:12:24 +0000931
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000932// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
933// generate the debug data structures now that we've seen its definition.
934void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
935 SDValue Val) {
936 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000937 if (DDI.getDI()) {
938 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000939 DebugLoc dl = DDI.getdl();
940 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000941 DILocalVariable *Variable = DI->getVariable();
942 DIExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000943 assert(Variable->isValidLocationForIntrinsic(dl) &&
944 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +0000945 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000946 // A dbg.value for an alloca is always indirect.
947 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000948 SDDbgValue *SDV;
949 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000950 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000951 Val)) {
952 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
953 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000954 DAG.AddDbgValue(SDV, Val.getNode(), false);
955 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000956 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +0000957 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000958 DanglingDebugInfoMap[V] = DanglingDebugInfo();
959 }
960}
961
Igor Laevsky85f7f722015-03-10 16:26:48 +0000962/// getCopyFromRegs - If there was virtual register allocated for the value V
963/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
964SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
965 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000966 SDValue Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000967
968 if (It != FuncInfo.ValueMap.end()) {
969 unsigned InReg = It->second;
Mehdi Amini56228da2015-07-09 01:57:34 +0000970 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
971 DAG.getDataLayout(), InReg, Ty);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000972 SDValue Chain = DAG.getEntryNode();
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000973 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
974 resolveDanglingDebugInfo(V, Result);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000975 }
976
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000977 return Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000978}
979
Nick Lewyckyf40df1d2011-09-30 22:19:53 +0000980/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000981SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +0000982 // If we already have an SDValue for this value, use it. It's important
983 // to do this first, so that we don't create a CopyFromReg if we already
984 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +0000985 SDValue &N = NodeMap[V];
986 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000987
Dan Gohmand4322232010-07-01 01:59:43 +0000988 // If there's a virtual register allocated and initialized for this
989 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +0000990 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
991 if (copyFromReg.getNode()) {
992 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +0000993 }
994
995 // Otherwise create a new SDValue and remember it.
996 SDValue Val = getValueImpl(V);
997 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000998 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +0000999 return Val;
1000}
1001
Elena Demikhovsky584ce372015-04-28 07:57:37 +00001002// Return true if SDValue exists for the given Value
1003bool SelectionDAGBuilder::findValue(const Value *V) const {
1004 return (NodeMap.find(V) != NodeMap.end()) ||
1005 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
1006}
1007
Dan Gohmand4322232010-07-01 01:59:43 +00001008/// getNonRegisterValue - Return an SDValue for the given Value, but
1009/// don't look in FuncInfo.ValueMap for a virtual register.
1010SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1011 // If we already have an SDValue for this value, use it.
1012 SDValue &N = NodeMap[V];
Sergey Dmitrouk3160d022015-06-04 20:48:40 +00001013 if (N.getNode()) {
1014 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1015 // Remove the debug location from the node as the node is about to be used
1016 // in a location which may differ from the original debug location. This
1017 // is relevant to Constant and ConstantFP nodes because they can appear
1018 // as constant expressions inside PHI nodes.
1019 N->setDebugLoc(DebugLoc());
1020 }
1021 return N;
1022 }
Dan Gohmand4322232010-07-01 01:59:43 +00001023
1024 // Otherwise create a new SDValue and remember it.
1025 SDValue Val = getValueImpl(V);
1026 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001027 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001028 return Val;
1029}
1030
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001031/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001032/// Create an SDValue for the given value.
1033SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001034 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001035
Dan Gohman8422e572010-04-17 15:32:28 +00001036 if (const Constant *C = dyn_cast<Constant>(V)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001037 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001038
Dan Gohman8422e572010-04-17 15:32:28 +00001039 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001040 return DAG.getConstant(*CI, getCurSDLoc(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001041
Dan Gohman8422e572010-04-17 15:32:28 +00001042 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001043 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001044
Matt Arsenault19231e62013-11-16 20:24:41 +00001045 if (isa<ConstantPointerNull>(C)) {
1046 unsigned AS = V->getType()->getPointerAddressSpace();
Mehdi Amini44ede332015-07-09 02:09:04 +00001047 return DAG.getConstant(0, getCurSDLoc(),
1048 TLI.getPointerTy(DAG.getDataLayout(), AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001049 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001050
Dan Gohman8422e572010-04-17 15:32:28 +00001051 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001052 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001053
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001054 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001055 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001056
Dan Gohman8422e572010-04-17 15:32:28 +00001057 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001058 visit(CE->getOpcode(), *CE);
1059 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001060 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001061 return N1;
1062 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001063
Dan Gohman575fad32008-09-03 16:12:24 +00001064 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1065 SmallVector<SDValue, 4> Constants;
1066 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1067 OI != OE; ++OI) {
1068 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001069 // If the operand is an empty aggregate, there are no values.
1070 if (!Val) continue;
1071 // Add each leaf value from the operand to the Constants list
1072 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001073 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1074 Constants.push_back(SDValue(Val, i));
1075 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001076
Craig Topper64941d92014-04-27 19:20:57 +00001077 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001078 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001079
Chris Lattner00245f42012-01-24 13:41:11 +00001080 if (const ConstantDataSequential *CDS =
1081 dyn_cast<ConstantDataSequential>(C)) {
1082 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001083 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001084 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1085 // Add each leaf value from the operand to the Constants list
1086 // to form a flattened list of all the values.
1087 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1088 Ops.push_back(SDValue(Val, i));
1089 }
1090
1091 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001092 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001093 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001094 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001095 }
Dan Gohman575fad32008-09-03 16:12:24 +00001096
Duncan Sands19d0b472010-02-16 11:11:14 +00001097 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001098 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1099 "Unknown struct or array constant!");
1100
Owen Anderson53aa7a92009-08-10 22:56:29 +00001101 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001102 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001103 unsigned NumElts = ValueVTs.size();
1104 if (NumElts == 0)
1105 return SDValue(); // empty struct
1106 SmallVector<SDValue, 4> Constants(NumElts);
1107 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001108 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001109 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001110 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001111 else if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001112 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001113 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001114 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001115 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001116
Craig Topper64941d92014-04-27 19:20:57 +00001117 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001118 }
1119
Dan Gohman8422e572010-04-17 15:32:28 +00001120 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001121 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001122
Chris Lattner229907c2011-07-18 04:54:35 +00001123 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001124 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001125
Dan Gohman575fad32008-09-03 16:12:24 +00001126 // Now that we know the number and type of the elements, get that number of
1127 // elements into the Ops array based on what kind of constant it is.
1128 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001129 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001130 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001131 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001132 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001133 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Mehdi Amini44ede332015-07-09 02:09:04 +00001134 EVT EltVT =
1135 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001136
1137 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001138 if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001139 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001140 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001141 Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001142 Ops.assign(NumElements, Op);
1143 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001144
Dan Gohman575fad32008-09-03 16:12:24 +00001145 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001146 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001147 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001148
Dan Gohman575fad32008-09-03 16:12:24 +00001149 // If this is a static alloca, generate it as the frameindex instead of
1150 // computation.
1151 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1152 DenseMap<const AllocaInst*, int>::iterator SI =
1153 FuncInfo.StaticAllocaMap.find(AI);
1154 if (SI != FuncInfo.StaticAllocaMap.end())
Mehdi Amini44ede332015-07-09 02:09:04 +00001155 return DAG.getFrameIndex(SI->second,
1156 TLI.getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00001157 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001158
Dan Gohmand4322232010-07-01 01:59:43 +00001159 // If this is an instruction which fast-isel has deferred, select it now.
1160 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001161 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Mehdi Amini56228da2015-07-09 01:57:34 +00001162 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1163 Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001164 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001165 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001166 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001167
Dan Gohmand4322232010-07-01 01:59:43 +00001168 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001169}
1170
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001171void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001172 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00001173 auto &DL = DAG.getDataLayout();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001174 SDValue Chain = getControlRoot();
1175 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001176 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001177
Dan Gohmand16aa542010-05-29 17:03:36 +00001178 if (!FuncInfo.CanLowerReturn) {
1179 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001180 const Function *F = I.getParent()->getParent();
1181
1182 // Emit a store of the return value through the virtual register.
1183 // Leave Outs empty so that LowerReturn won't try to load return
1184 // registers the usual way.
1185 SmallVector<EVT, 1> PtrValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001186 ComputeValueVTs(TLI, DL, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001187 PtrValueVTs);
1188
1189 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1190 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001191
Owen Anderson53aa7a92009-08-10 22:56:29 +00001192 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001193 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00001194 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001195 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001196
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001197 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001198 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001199 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001200 RetPtr.getValueType(), RetPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001201 DAG.getIntPtrConstant(Offsets[i],
1202 getCurSDLoc()));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001203 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001204 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001205 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001206 // FIXME: better loc info would be nice.
1207 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001208 }
1209
Andrew Trickef9de2a2013-05-25 02:42:55 +00001210 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001211 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001212 } else if (I.getNumOperands() != 0) {
1213 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001214 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001215 unsigned NumValues = ValueVTs.size();
1216 if (NumValues) {
1217 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001218
1219 const Function *F = I.getParent()->getParent();
1220
1221 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1222 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1223 Attribute::SExt))
1224 ExtendKind = ISD::SIGN_EXTEND;
1225 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1226 Attribute::ZExt))
1227 ExtendKind = ISD::ZERO_EXTEND;
1228
1229 LLVMContext &Context = F->getContext();
1230 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1231 Attribute::InReg);
1232
1233 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001234 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001235
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001236 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001237 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001238
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001239 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1240 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001241 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001242 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001243 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001244 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001245
1246 // 'inreg' on function refers to return value
1247 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001248 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001249 Flags.setInReg();
1250
1251 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001252 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001253 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001254 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001255 Flags.setZExt();
1256
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001257 for (unsigned i = 0; i < NumParts; ++i) {
1258 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001259 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001260 OutVals.push_back(Parts[i]);
1261 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001262 }
Dan Gohman575fad32008-09-03 16:12:24 +00001263 }
1264 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001265
1266 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001267 CallingConv::ID CallConv =
1268 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001269 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001270 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001271
1272 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001273 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001274 "LowerReturn didn't return a valid chain!");
1275
1276 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001277 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001278}
1279
Dan Gohman9478c3f2009-04-23 23:13:24 +00001280/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1281/// created for it, emit nodes to copy the value into the virtual
1282/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001283void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001284 // Skip empty types
1285 if (V->getType()->isEmptyTy())
1286 return;
1287
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001288 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1289 if (VMI != FuncInfo.ValueMap.end()) {
1290 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1291 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001292 }
1293}
1294
Dan Gohman575fad32008-09-03 16:12:24 +00001295/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1296/// the current basic block, add it to ValueMap now so that we'll get a
1297/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001298void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001299 // No need to export constants.
1300 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001301
Dan Gohman575fad32008-09-03 16:12:24 +00001302 // Already exported?
1303 if (FuncInfo.isExportedInst(V)) return;
1304
1305 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1306 CopyValueToVirtualRegister(V, Reg);
1307}
1308
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001309bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001310 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001311 // The operands of the setcc have to be in this block. We don't know
1312 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001313 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001314 // Can export from current BB.
1315 if (VI->getParent() == FromBB)
1316 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001317
Dan Gohman575fad32008-09-03 16:12:24 +00001318 // Is already exported, noop.
1319 return FuncInfo.isExportedInst(V);
1320 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001321
Dan Gohman575fad32008-09-03 16:12:24 +00001322 // If this is an argument, we can export it if the BB is the entry block or
1323 // if it is already exported.
1324 if (isa<Argument>(V)) {
1325 if (FromBB == &FromBB->getParent()->getEntryBlock())
1326 return true;
1327
1328 // Otherwise, can only export this if it is already exported.
1329 return FuncInfo.isExportedInst(V);
1330 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001331
Dan Gohman575fad32008-09-03 16:12:24 +00001332 // Otherwise, constants can always be exported.
1333 return true;
1334}
1335
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001336/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001337uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1338 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001339 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1340 if (!BPI)
1341 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001342 const BasicBlock *SrcBB = Src->getBasicBlock();
1343 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001344 return BPI->getEdgeWeight(SrcBB, DstBB);
1345}
1346
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001347void SelectionDAGBuilder::
1348addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1349 uint32_t Weight /* = 0 */) {
1350 if (!Weight)
1351 Weight = getEdgeWeight(Src, Dst);
1352 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001353}
1354
1355
Dan Gohman575fad32008-09-03 16:12:24 +00001356static bool InBlock(const Value *V, const BasicBlock *BB) {
1357 if (const Instruction *I = dyn_cast<Instruction>(V))
1358 return I->getParent() == BB;
1359 return true;
1360}
1361
Dan Gohmand01ddb52008-10-17 21:16:08 +00001362/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1363/// This function emits a branch and is used at the leaves of an OR or an
1364/// AND operator tree.
1365///
1366void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001367SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001368 MachineBasicBlock *TBB,
1369 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001370 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001371 MachineBasicBlock *SwitchBB,
1372 uint32_t TWeight,
1373 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001374 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001375
Dan Gohmand01ddb52008-10-17 21:16:08 +00001376 // If the leaf of the tree is a comparison, merge the condition into
1377 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001378 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001379 // The operands of the cmp have to be in this block. We don't know
1380 // how to export them from some other block. If this is the first block
1381 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001382 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001383 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1384 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001385 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001386 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001387 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001388 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001389 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001390 if (TM.Options.NoNaNsFPMath)
1391 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001392 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001393 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001394 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001395 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001396
Craig Topperc0196b12014-04-14 00:51:57 +00001397 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1398 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001399 SwitchCases.push_back(CB);
1400 return;
1401 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001402 }
1403
1404 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001405 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001406 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001407 SwitchCases.push_back(CB);
1408}
1409
Manman Ren4ece7452014-01-31 00:42:44 +00001410/// Scale down both weights to fit into uint32_t.
1411static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1412 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1413 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1414 NewTrue = NewTrue / Scale;
1415 NewFalse = NewFalse / Scale;
1416}
1417
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001418/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001419void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001420 MachineBasicBlock *TBB,
1421 MachineBasicBlock *FBB,
1422 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001423 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001424 unsigned Opc, uint32_t TWeight,
1425 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001426 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001427 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001428 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001429 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1430 BOp->getParent() != CurBB->getBasicBlock() ||
1431 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1432 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001433 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1434 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001435 return;
1436 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001437
Dan Gohman575fad32008-09-03 16:12:24 +00001438 // Create TmpBB after CurBB.
1439 MachineFunction::iterator BBI = CurBB;
1440 MachineFunction &MF = DAG.getMachineFunction();
1441 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1442 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001443
Dan Gohman575fad32008-09-03 16:12:24 +00001444 if (Opc == Instruction::Or) {
1445 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001446 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001447 // jmp_if_X TBB
1448 // jmp TmpBB
1449 // TmpBB:
1450 // jmp_if_Y TBB
1451 // jmp FBB
1452 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001453
Manman Ren4ece7452014-01-31 00:42:44 +00001454 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1455 // The requirement is that
1456 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
Sanjay Patele4aedb52015-06-25 21:11:08 +00001457 // = TrueProb for original BB.
1458 // Assuming the original weights are A and B, one choice is to set BB1's
Manman Ren4ece7452014-01-31 00:42:44 +00001459 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1460 // assumes that
1461 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1462 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1463 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001464
Manman Ren4ece7452014-01-31 00:42:44 +00001465 uint64_t NewTrueWeight = TWeight;
1466 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1467 ScaleWeights(NewTrueWeight, NewFalseWeight);
1468 // Emit the LHS condition.
1469 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1470 NewTrueWeight, NewFalseWeight);
1471
1472 NewTrueWeight = TWeight;
1473 NewFalseWeight = 2 * (uint64_t)FWeight;
1474 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001475 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001476 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1477 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001478 } else {
1479 assert(Opc == Instruction::And && "Unknown merge op!");
1480 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001481 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001482 // jmp_if_X TmpBB
1483 // jmp FBB
1484 // TmpBB:
1485 // jmp_if_Y TBB
1486 // jmp FBB
1487 //
1488 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001489
Manman Ren4ece7452014-01-31 00:42:44 +00001490 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1491 // The requirement is that
1492 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
Sanjay Patele4aedb52015-06-25 21:11:08 +00001493 // = FalseProb for original BB.
1494 // Assuming the original weights are A and B, one choice is to set BB1's
Manman Ren4ece7452014-01-31 00:42:44 +00001495 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1496 // assumes that
1497 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001498
Manman Ren4ece7452014-01-31 00:42:44 +00001499 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1500 uint64_t NewFalseWeight = FWeight;
1501 ScaleWeights(NewTrueWeight, NewFalseWeight);
1502 // Emit the LHS condition.
1503 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1504 NewTrueWeight, NewFalseWeight);
1505
1506 NewTrueWeight = 2 * (uint64_t)TWeight;
1507 NewFalseWeight = FWeight;
1508 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001509 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001510 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1511 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001512 }
1513}
1514
1515/// If the set of cases should be emitted as a series of branches, return true.
1516/// If we should emit this as a bunch of and/or'd together conditions, return
1517/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001518bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001519SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001520 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001521
Dan Gohman575fad32008-09-03 16:12:24 +00001522 // If this is two comparisons of the same values or'd or and'd together, they
1523 // will get folded into a single comparison, so don't emit two blocks.
1524 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1525 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1526 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1527 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1528 return false;
1529 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001530
Chris Lattner1eea3b02010-01-02 00:00:03 +00001531 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1532 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1533 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1534 Cases[0].CC == Cases[1].CC &&
1535 isa<Constant>(Cases[0].CmpRHS) &&
1536 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1537 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1538 return false;
1539 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1540 return false;
1541 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001542
Dan Gohman575fad32008-09-03 16:12:24 +00001543 return true;
1544}
1545
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001546void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001547 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001548
Dan Gohman575fad32008-09-03 16:12:24 +00001549 // Update machine-CFG edges.
1550 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1551
Dan Gohman575fad32008-09-03 16:12:24 +00001552 if (I.isUnconditional()) {
1553 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001554 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001555
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001556 // If this is not a fall-through branch or optimizations are switched off,
1557 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001558 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001559 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001560 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001561 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001562
Dan Gohman575fad32008-09-03 16:12:24 +00001563 return;
1564 }
1565
1566 // If this condition is one of the special cases we handle, do special stuff
1567 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001568 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001569 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1570
1571 // If this is a series of conditions that are or'd or and'd together, emit
1572 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001573 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001574 // For example, instead of something like:
1575 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001576 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001577 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001578 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001579 // or C, F
1580 // jnz foo
1581 // Emit:
1582 // cmp A, B
1583 // je foo
1584 // cmp D, E
1585 // jle foo
1586 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001587 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001588 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001589 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1590 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001591 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001592 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1593 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001594 // If the compares in later blocks need to use values not currently
1595 // exported from this block, export them now. This block should always
1596 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001597 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001598
Dan Gohman575fad32008-09-03 16:12:24 +00001599 // Allow some cases to be rejected.
1600 if (ShouldEmitAsBranches(SwitchCases)) {
1601 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1602 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1603 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1604 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001605
Dan Gohman575fad32008-09-03 16:12:24 +00001606 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001607 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001608 SwitchCases.erase(SwitchCases.begin());
1609 return;
1610 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001611
Dan Gohman575fad32008-09-03 16:12:24 +00001612 // Okay, we decided not to do this, remove any inserted MBB's and clear
1613 // SwitchCases.
1614 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001615 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001616
Dan Gohman575fad32008-09-03 16:12:24 +00001617 SwitchCases.clear();
1618 }
1619 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001620
Dan Gohman575fad32008-09-03 16:12:24 +00001621 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001622 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001623 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001624
Dan Gohman575fad32008-09-03 16:12:24 +00001625 // Use visitSwitchCase to actually insert the fast branch sequence for this
1626 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001627 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001628}
1629
1630/// visitSwitchCase - Emits the necessary code to represent a single node in
1631/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001632void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1633 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001634 SDValue Cond;
1635 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001636 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001637
1638 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001639 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001640 // Fold "(X == true)" to X and "(X == false)" to !X to
1641 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001642 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001643 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001644 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001645 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001646 CB.CC == ISD::SETEQ) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001647 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001648 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001649 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001650 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001651 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001652 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001653
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001654 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001655 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001656
1657 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001658 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001659
Bob Wilsone4077362013-09-09 19:14:35 +00001660 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001661 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001662 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001663 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001664 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001665 VT, CmpOp, DAG.getConstant(Low, dl, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001666 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001667 DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
Dan Gohman575fad32008-09-03 16:12:24 +00001668 }
1669 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001670
Dan Gohman575fad32008-09-03 16:12:24 +00001671 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001672 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001673 // TrueBB and FalseBB are always different unless the incoming IR is
1674 // degenerate. This only happens when running llc on weird IR.
1675 if (CB.TrueBB != CB.FalseBB)
1676 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001677
Dan Gohman575fad32008-09-03 16:12:24 +00001678 // If the lhs block is the next block, invert the condition so that we can
1679 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001680 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001681 std::swap(CB.TrueBB, CB.FalseBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001682 SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001683 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001684 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001685
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001686 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001687 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001688 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001689
Evan Cheng79687dd2010-09-23 06:51:55 +00001690 // Insert the false branch. Do this even if it's a fall through branch,
1691 // this makes it easier to do DAG optimizations which require inverting
1692 // the branch condition.
1693 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1694 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001695
1696 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001697}
1698
1699/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001700void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001701 // Emit the code for the jump table
1702 assert(JT.Reg != -1U && "Should lower JT Header first!");
Mehdi Amini44ede332015-07-09 02:09:04 +00001703 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001704 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001705 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001706 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001707 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001708 MVT::Other, Index.getValue(1),
1709 Table, Index);
1710 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001711}
1712
1713/// visitJumpTableHeader - This function emits necessary code to produce index
1714/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001715void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001716 JumpTableHeader &JTH,
1717 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001718 SDLoc dl = getCurSDLoc();
1719
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001720 // Subtract the lowest switch case value from the value being switched on and
1721 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001722 // difference between smallest and largest cases.
1723 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001724 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001725 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1726 DAG.getConstant(JTH.First, dl, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001727
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001728 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001729 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001730 // can be used as an index into the jump table in a subsequent basic block.
1731 // This value may be smaller or larger than the target's pointer type, and
1732 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001733 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001734 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001735
Mehdi Amini44ede332015-07-09 02:09:04 +00001736 unsigned JumpTableReg =
1737 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001738 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
Dale Johannesen3a09f552009-02-03 23:04:43 +00001739 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001740 JT.Reg = JumpTableReg;
1741
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001742 // Emit the range check for the jump table, and branch to the default block
1743 // for the switch statement if the value being switched on exceeds the largest
1744 // case in the switch.
Mehdi Amini44ede332015-07-09 02:09:04 +00001745 SDValue CMP = DAG.getSetCC(
1746 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
1747 Sub.getValueType()),
1748 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001749
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001750 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001751 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001752 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001753
Hans Wennborgb4db1422015-03-19 20:41:48 +00001754 // Avoid emitting unnecessary branches to the next block.
1755 if (JT.MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001756 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001757 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001758
Bill Wendlingc6b47342009-12-21 23:47:40 +00001759 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001760}
1761
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001762/// Codegen a new tail for a stack protector check ParentMBB which has had its
1763/// tail spliced into a stack protector check success bb.
1764///
1765/// For a high level explanation of how this fits into the stack protector
1766/// generation see the comment on the declaration of class
1767/// StackProtectorDescriptor.
1768void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1769 MachineBasicBlock *ParentBB) {
1770
1771 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001772 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001773 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001774
1775 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1776 int FI = MFI->getStackProtectorIndex();
1777
1778 const Value *IRGuard = SPD.getGuard();
1779 SDValue GuardPtr = getValue(IRGuard);
1780 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1781
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001782 unsigned Align = DL->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001783
1784 SDValue Guard;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001785 SDLoc dl = getCurSDLoc();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001786
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001787 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1788 // guard value from the virtual register holding the value. Otherwise, emit a
1789 // volatile load to retrieve the stack guard value.
1790 unsigned GuardReg = SPD.getGuardReg();
1791
Eric Christopher58a24612014-10-08 09:50:54 +00001792 if (GuardReg && TLI.useLoadStackGuardNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001793 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg,
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001794 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001795 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001796 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001797 GuardPtr, MachinePointerInfo(IRGuard, 0),
1798 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001799
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001800 SDValue StackSlot = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001801 StackSlotPtr,
1802 MachinePointerInfo::getFixedStack(FI),
1803 true, false, false, Align);
1804
1805 // Perform the comparison via a subtract/getsetcc.
1806 EVT VT = Guard.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001807 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001808
Mehdi Amini44ede332015-07-09 02:09:04 +00001809 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
1810 *DAG.getContext(),
1811 Sub.getValueType()),
1812 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001813
1814 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1815 // branch to failure MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001816 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001817 MVT::Other, StackSlot.getOperand(0),
1818 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1819 // Otherwise branch to success MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001820 SDValue Br = DAG.getNode(ISD::BR, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001821 MVT::Other, BrCond,
1822 DAG.getBasicBlock(SPD.getSuccessMBB()));
1823
1824 DAG.setRoot(Br);
1825}
1826
1827/// Codegen the failure basic block for a stack protector check.
1828///
1829/// A failure stack protector machine basic block consists simply of a call to
1830/// __stack_chk_fail().
1831///
1832/// For a high level explanation of how this fits into the stack protector
1833/// generation see the comment on the declaration of class
1834/// StackProtectorDescriptor.
1835void
1836SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001837 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1838 SDValue Chain =
1839 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1840 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001841 DAG.setRoot(Chain);
1842}
1843
Dan Gohman575fad32008-09-03 16:12:24 +00001844/// visitBitTestHeader - This function emits necessary code to produce value
1845/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001846void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1847 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001848 SDLoc dl = getCurSDLoc();
1849
Dan Gohman575fad32008-09-03 16:12:24 +00001850 // Subtract the minimum value
1851 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001852 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001853 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1854 DAG.getConstant(B.First, dl, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001855
1856 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001857 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001858 SDValue RangeCmp = DAG.getSetCC(
1859 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
1860 Sub.getValueType()),
1861 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001862
Evan Chengac730dd2011-01-06 01:02:44 +00001863 // Determine the type of the test operands.
1864 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001865 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001866 UsePtrType = true;
1867 else {
1868 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001869 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001870 // Switch table case range are encoded into series of masks.
1871 // Just use pointer type, it's guaranteed to fit.
1872 UsePtrType = true;
1873 break;
1874 }
1875 }
1876 if (UsePtrType) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001877 VT = TLI.getPointerTy(DAG.getDataLayout());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001878 Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001879 }
Dan Gohman575fad32008-09-03 16:12:24 +00001880
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001881 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001882 B.Reg = FuncInfo.CreateReg(B.RegVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001883 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001884
Dan Gohman575fad32008-09-03 16:12:24 +00001885 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1886
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001887 addSuccessorWithWeight(SwitchBB, B.Default);
1888 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001889
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001890 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001891 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001892 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001893
Hans Wennborgb4db1422015-03-19 20:41:48 +00001894 // Avoid emitting unnecessary branches to the next block.
1895 if (MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001896 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001897 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001898
Bill Wendlingc6b47342009-12-21 23:47:40 +00001899 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001900}
1901
1902/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001903void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1904 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001905 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001906 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001907 BitTestCase &B,
1908 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001909 SDLoc dl = getCurSDLoc();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001910 MVT VT = BB.RegVT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001911 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001912 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001913 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001914 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001915 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001916 // Testing for a single bit; just compare the shift count with what it
1917 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001918 Cmp = DAG.getSetCC(
Mehdi Amini44ede332015-07-09 02:09:04 +00001919 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
1920 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT),
1921 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001922 } else if (PopCount == BB.Range) {
1923 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001924 Cmp = DAG.getSetCC(
Mehdi Amini44ede332015-07-09 02:09:04 +00001925 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
1926 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT),
1927 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001928 } else {
1929 // Make desired shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001930 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
1931 DAG.getConstant(1, dl, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001932
Dan Gohman0695e092010-06-24 02:06:24 +00001933 // Emit bit tests and jumps
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001934 SDValue AndOp = DAG.getNode(ISD::AND, dl,
1935 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
Mehdi Amini44ede332015-07-09 02:09:04 +00001936 Cmp = DAG.getSetCC(
1937 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
1938 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001939 }
Dan Gohman575fad32008-09-03 16:12:24 +00001940
Manman Rencf104462012-08-24 18:14:27 +00001941 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1942 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1943 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1944 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001945
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001946 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001947 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001948 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001949
Hans Wennborgb4db1422015-03-19 20:41:48 +00001950 // Avoid emitting unnecessary branches to the next block.
1951 if (NextMBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001952 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001953 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001954
Bill Wendlingc6b47342009-12-21 23:47:40 +00001955 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001956}
1957
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001958void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001959 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001960
Dan Gohman575fad32008-09-03 16:12:24 +00001961 // Retrieve successors.
1962 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1963 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1964
Gabor Greif08a4c282009-01-15 11:10:44 +00001965 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001966 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001967 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001968 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001969 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001970 switch (Fn->getIntrinsicID()) {
1971 default:
1972 llvm_unreachable("Cannot invoke this intrinsic");
1973 case Intrinsic::donothing:
1974 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
1975 break;
1976 case Intrinsic::experimental_patchpoint_void:
1977 case Intrinsic::experimental_patchpoint_i64:
1978 visitPatchpoint(&I, LandingPad);
1979 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00001980 case Intrinsic::experimental_gc_statepoint:
1981 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
1982 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001983 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00001984 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00001985 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001986
1987 // If the value of the invoke is used outside of its defining block, make it
1988 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00001989 // We already took care of the exported value for the statepoint instruction
1990 // during call to the LowerStatepoint.
1991 if (!isStatepoint(I)) {
1992 CopyToExportRegsIfNeeded(&I);
1993 }
Dan Gohman575fad32008-09-03 16:12:24 +00001994
1995 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00001996 addSuccessorWithWeight(InvokeMBB, Return);
1997 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001998
1999 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002000 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002001 MVT::Other, getControlRoot(),
2002 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002003}
2004
Bill Wendlingf891bf82011-07-31 06:30:59 +00002005void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2006 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2007}
2008
Bill Wendling247fd3b2011-08-17 21:56:44 +00002009void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2010 assert(FuncInfo.MBB->isLandingPad() &&
2011 "Call to landingpad not in landing pad!");
2012
2013 MachineBasicBlock *MBB = FuncInfo.MBB;
2014 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2015 AddLandingPadInfo(LP, MMI, MBB);
2016
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002017 // If there aren't registers to copy the values into (e.g., during SjLj
2018 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002019 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2020 if (TLI.getExceptionPointerRegister() == 0 &&
2021 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002022 return;
2023
Bill Wendling247fd3b2011-08-17 21:56:44 +00002024 SmallVector<EVT, 2> ValueVTs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002025 SDLoc dl = getCurSDLoc();
Mehdi Amini56228da2015-07-09 01:57:34 +00002026 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002027 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002028
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002029 // Get the two live-in registers as SDValues. The physregs have already been
2030 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002031 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002032 if (FuncInfo.ExceptionPointerVirtReg) {
2033 Ops[0] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002034 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00002035 FuncInfo.ExceptionPointerVirtReg,
2036 TLI.getPointerTy(DAG.getDataLayout())),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002037 dl, ValueVTs[0]);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002038 } else {
Mehdi Amini44ede332015-07-09 02:09:04 +00002039 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
Reid Kleckner0a57f652015-01-14 01:05:27 +00002040 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002041 Ops[1] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002042 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00002043 FuncInfo.ExceptionSelectorVirtReg,
2044 TLI.getPointerTy(DAG.getDataLayout())),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002045 dl, ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002046
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002047 // Merge into one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002048 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002049 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002050 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002051}
2052
Reid Kleckner0a57f652015-01-14 01:05:27 +00002053unsigned
2054SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV,
2055 MachineBasicBlock *LPadBB) {
2056 SDValue Chain = getControlRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002057 SDLoc dl = getCurSDLoc();
Reid Kleckner0a57f652015-01-14 01:05:27 +00002058
2059 // Get the typeid that we will dispatch on later.
2060 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002061 const TargetRegisterClass *RC =
2062 TLI.getRegClassFor(TLI.getPointerTy(DAG.getDataLayout()));
Reid Kleckner0a57f652015-01-14 01:05:27 +00002063 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC);
2064 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV);
Mehdi Amini44ede332015-07-09 02:09:04 +00002065 SDValue Sel =
2066 DAG.getConstant(TypeID, dl, TLI.getPointerTy(DAG.getDataLayout()));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002067 Chain = DAG.getCopyToReg(Chain, dl, VReg, Sel);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002068
2069 // Branch to the main landing pad block.
2070 MachineBasicBlock *ClauseMBB = FuncInfo.MBB;
2071 ClauseMBB->addSuccessor(LPadBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002072 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, Chain,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002073 DAG.getBasicBlock(LPadBB)));
2074 return VReg;
2075}
2076
Hans Wennborg0867b152015-04-23 16:45:24 +00002077void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2078#ifndef NDEBUG
2079 for (const CaseCluster &CC : Clusters)
2080 assert(CC.Low == CC.High && "Input clusters must be single-case");
2081#endif
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002082
Hans Wennborg0867b152015-04-23 16:45:24 +00002083 std::sort(Clusters.begin(), Clusters.end(),
2084 [](const CaseCluster &a, const CaseCluster &b) {
2085 return a.Low->getValue().slt(b.Low->getValue());
Aaron Ballman0be238c2015-04-23 13:41:59 +00002086 });
2087
Hans Wennborg0867b152015-04-23 16:45:24 +00002088 // Merge adjacent clusters with the same destination.
2089 const unsigned N = Clusters.size();
2090 unsigned DstIndex = 0;
2091 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2092 CaseCluster &CC = Clusters[SrcIndex];
2093 const ConstantInt *CaseVal = CC.Low;
2094 MachineBasicBlock *Succ = CC.MBB;
Aaron Ballman0be238c2015-04-23 13:41:59 +00002095
Hans Wennborg0867b152015-04-23 16:45:24 +00002096 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2097 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
Aaron Ballman0be238c2015-04-23 13:41:59 +00002098 // If this case has the same successor and is a neighbour, merge it into
2099 // the previous cluster.
Hans Wennborg0867b152015-04-23 16:45:24 +00002100 Clusters[DstIndex - 1].High = CaseVal;
2101 Clusters[DstIndex - 1].Weight += CC.Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00002102 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!");
Aaron Ballman0be238c2015-04-23 13:41:59 +00002103 } else {
Hans Wennborg0867b152015-04-23 16:45:24 +00002104 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2105 sizeof(Clusters[SrcIndex]));
Aaron Ballman0be238c2015-04-23 13:41:59 +00002106 }
Aaron Ballman0be238c2015-04-23 13:41:59 +00002107 }
Hans Wennborg0867b152015-04-23 16:45:24 +00002108 Clusters.resize(DstIndex);
Dan Gohman575fad32008-09-03 16:12:24 +00002109}
2110
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002111void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2112 MachineBasicBlock *Last) {
2113 // Update JTCases.
2114 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2115 if (JTCases[i].first.HeaderBB == First)
2116 JTCases[i].first.HeaderBB = Last;
2117
2118 // Update BitTestCases.
2119 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2120 if (BitTestCases[i].Parent == First)
2121 BitTestCases[i].Parent = Last;
2122}
2123
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002124void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002125 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002126
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002127 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002128 SmallSet<BasicBlock*, 32> Done;
2129 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2130 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002131 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002132 if (!Inserted)
2133 continue;
2134
2135 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002136 addSuccessorWithWeight(IndirectBrMBB, Succ);
2137 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002138
Andrew Trickef9de2a2013-05-25 02:42:55 +00002139 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002140 MVT::Other, getControlRoot(),
2141 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002142}
Dan Gohman575fad32008-09-03 16:12:24 +00002143
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002144void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2145 if (DAG.getTarget().Options.TrapUnreachable)
2146 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2147}
2148
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002149void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002150 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002151 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002152 if (isa<Constant>(I.getOperand(0)) &&
2153 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2154 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002155 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002156 Op2.getValueType(), Op2));
2157 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002158 }
Bill Wendling443d0722009-12-21 22:30:11 +00002159
Dan Gohmana5b96452009-06-04 22:49:04 +00002160 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002161}
2162
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002163void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002164 SDValue Op1 = getValue(I.getOperand(0));
2165 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002166
2167 bool nuw = false;
2168 bool nsw = false;
2169 bool exact = false;
Sanjay Patelf1340482015-06-16 16:25:43 +00002170 FastMathFlags FMF;
2171
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002172 if (const OverflowingBinaryOperator *OFBinOp =
2173 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2174 nuw = OFBinOp->hasNoUnsignedWrap();
2175 nsw = OFBinOp->hasNoSignedWrap();
2176 }
2177 if (const PossiblyExactOperator *ExactOp =
2178 dyn_cast<const PossiblyExactOperator>(&I))
2179 exact = ExactOp->isExact();
Sanjay Patelf1340482015-06-16 16:25:43 +00002180 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I))
2181 FMF = FPOp->getFastMathFlags();
Nick Lewycky37a17502015-05-13 23:41:47 +00002182
Sanjay Patelf1340482015-06-16 16:25:43 +00002183 SDNodeFlags Flags;
2184 Flags.setExact(exact);
2185 Flags.setNoSignedWrap(nsw);
2186 Flags.setNoUnsignedWrap(nuw);
2187 if (EnableFMFInDAG) {
2188 Flags.setAllowReciprocal(FMF.allowReciprocal());
2189 Flags.setNoInfs(FMF.noInfs());
2190 Flags.setNoNaNs(FMF.noNaNs());
2191 Flags.setNoSignedZeros(FMF.noSignedZeros());
2192 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra());
2193 }
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002194 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
Sanjay Patelf1340482015-06-16 16:25:43 +00002195 Op1, Op2, &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002196 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002197}
2198
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002199void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002200 SDValue Op1 = getValue(I.getOperand(0));
2201 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002202
Mehdi Amini9639d652015-07-09 02:09:20 +00002203 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
2204 Op2.getValueType(), DAG.getDataLayout());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002205
Chris Lattner2a720d92011-02-13 09:02:52 +00002206 // Coerce the shift amount to the right type if we can.
2207 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002208 unsigned ShiftSize = ShiftTy.getSizeInBits();
2209 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002210 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002211
Dan Gohman0e8d1992009-04-09 03:51:29 +00002212 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002213 if (ShiftSize > Op2Size)
2214 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002215
Dan Gohman0e8d1992009-04-09 03:51:29 +00002216 // If the operand is larger than the shift count type but the shift
2217 // count type has enough bits to represent any shift value, truncate
2218 // it now. This is a common case and it exposes the truncate to
2219 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002220 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2221 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2222 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002223 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002224 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002225 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002226 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002227
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002228 bool nuw = false;
2229 bool nsw = false;
2230 bool exact = false;
2231
2232 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2233
2234 if (const OverflowingBinaryOperator *OFBinOp =
2235 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2236 nuw = OFBinOp->hasNoUnsignedWrap();
2237 nsw = OFBinOp->hasNoSignedWrap();
2238 }
2239 if (const PossiblyExactOperator *ExactOp =
2240 dyn_cast<const PossiblyExactOperator>(&I))
2241 exact = ExactOp->isExact();
2242 }
Sanjay Patelf1340482015-06-16 16:25:43 +00002243 SDNodeFlags Flags;
2244 Flags.setExact(exact);
2245 Flags.setNoSignedWrap(nsw);
2246 Flags.setNoUnsignedWrap(nuw);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002247 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
Sanjay Patelf1340482015-06-16 16:25:43 +00002248 &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002249 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002250}
2251
Benjamin Kramer9960a252011-07-08 10:31:30 +00002252void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002253 SDValue Op1 = getValue(I.getOperand(0));
2254 SDValue Op2 = getValue(I.getOperand(1));
2255
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002256 SDNodeFlags Flags;
2257 Flags.setExact(isa<PossiblyExactOperator>(&I) &&
2258 cast<PossiblyExactOperator>(&I)->isExact());
2259 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
2260 Op2, &Flags));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002261}
2262
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002263void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002264 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002265 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002266 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002267 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002268 predicate = ICmpInst::Predicate(IC->getPredicate());
2269 SDValue Op1 = getValue(I.getOperand(0));
2270 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002271 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002272
Mehdi Amini44ede332015-07-09 02:09:04 +00002273 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2274 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002275 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002276}
2277
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002278void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002279 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002280 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002281 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002282 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002283 predicate = FCmpInst::Predicate(FC->getPredicate());
2284 SDValue Op1 = getValue(I.getOperand(0));
2285 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002286 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002287 if (TM.Options.NoNaNsFPMath)
2288 Condition = getFCmpCodeWithoutNaN(Condition);
Mehdi Amini44ede332015-07-09 02:09:04 +00002289 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2290 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002291 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002292}
2293
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002294void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002295 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002296 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
2297 ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002298 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002299 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002300
Bill Wendling443d0722009-12-21 22:30:11 +00002301 SmallVector<SDValue, 4> Values(NumValues);
2302 SDValue Cond = getValue(I.getOperand(0));
James Molloy7e9776b2015-05-15 09:03:15 +00002303 SDValue LHSVal = getValue(I.getOperand(1));
2304 SDValue RHSVal = getValue(I.getOperand(2));
2305 auto BaseOps = {Cond};
Duncan Sandsf2641e12011-09-06 19:07:46 +00002306 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2307 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002308
James Molloy7e9776b2015-05-15 09:03:15 +00002309 // Min/max matching is only viable if all output VTs are the same.
2310 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) {
2311 Value *LHS, *RHS;
2312 SelectPatternFlavor SPF = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2313 ISD::NodeType Opc = ISD::DELETED_NODE;
2314 switch (SPF) {
2315 case SPF_UMAX: Opc = ISD::UMAX; break;
2316 case SPF_UMIN: Opc = ISD::UMIN; break;
2317 case SPF_SMAX: Opc = ISD::SMAX; break;
2318 case SPF_SMIN: Opc = ISD::SMIN; break;
2319 default: break;
2320 }
2321
2322 EVT VT = ValueVTs[0];
2323 LLVMContext &Ctx = *DAG.getContext();
James Molloy7307cd52015-05-15 17:41:29 +00002324 auto &TLI = DAG.getTargetLoweringInfo();
2325 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector)
2326 VT = TLI.getTypeToTransformTo(Ctx, VT);
James Molloy7e9776b2015-05-15 09:03:15 +00002327
James Molloy37593732015-06-04 13:48:23 +00002328 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) &&
2329 // If the underlying comparison instruction is used by any other instruction,
2330 // the consumed instructions won't be destroyed, so it is not profitable
2331 // to convert to a min/max.
2332 cast<SelectInst>(&I)->getCondition()->hasOneUse()) {
James Molloy7e9776b2015-05-15 09:03:15 +00002333 OpCode = Opc;
2334 LHSVal = getValue(LHS);
2335 RHSVal = getValue(RHS);
2336 BaseOps = {};
2337 }
2338 }
2339
2340 for (unsigned i = 0; i != NumValues; ++i) {
2341 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
2342 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
2343 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002344 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
James Molloy7e9776b2015-05-15 09:03:15 +00002345 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
2346 Ops);
2347 }
Bill Wendling443d0722009-12-21 22:30:11 +00002348
Andrew Trickef9de2a2013-05-25 02:42:55 +00002349 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002350 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002351}
Dan Gohman575fad32008-09-03 16:12:24 +00002352
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002353void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002354 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2355 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002356 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2357 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002358 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002359}
2360
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002361void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002362 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2363 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2364 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002365 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2366 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002367 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002368}
2369
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002370void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002371 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2372 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2373 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002374 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2375 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002376 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002377}
2378
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002379void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002380 // FPTrunc is never a no-op cast, no need to check
2381 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002382 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002383 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002384 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002385 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
Mehdi Amini44ede332015-07-09 02:09:04 +00002386 DAG.getTargetConstant(
2387 0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
Dan Gohman575fad32008-09-03 16:12:24 +00002388}
2389
Stephen Lin6d715e82013-07-06 21:44:25 +00002390void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002391 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002392 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002393 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2394 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002395 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002396}
2397
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002398void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002399 // FPToUI is never a no-op cast, no need to check
2400 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002401 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2402 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002403 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002404}
2405
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002406void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002407 // FPToSI is never a no-op cast, no need to check
2408 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002409 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2410 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002411 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002412}
2413
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002414void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002415 // UIToFP is never a no-op cast, no need to check
2416 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002417 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2418 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002419 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002420}
2421
Stephen Lin6d715e82013-07-06 21:44:25 +00002422void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002423 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002424 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002425 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2426 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002427 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002428}
2429
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002430void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002431 // What to do depends on the size of the integer and the size of the pointer.
2432 // We can either truncate, zero extend, or no-op, accordingly.
2433 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002434 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2435 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002436 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002437}
2438
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002439void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002440 // What to do depends on the size of the integer and the size of the pointer.
2441 // We can either truncate, zero extend, or no-op, accordingly.
2442 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002443 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2444 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002445 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002446}
2447
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002448void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002449 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002450 SDLoc dl = getCurSDLoc();
Mehdi Amini44ede332015-07-09 02:09:04 +00002451 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2452 I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002453
Bill Wendling443d0722009-12-21 22:30:11 +00002454 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002455 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002456 if (DestVT != N.getValueType())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002457 setValue(&I, DAG.getNode(ISD::BITCAST, dl,
Bill Wendling954cb182010-01-28 21:51:40 +00002458 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002459 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2460 // might fold any kind of constant expression to an integer constant and that
2461 // is not what we are looking for. Only regcognize a bitcast of a genuine
2462 // constant integer as an opaque constant.
2463 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002464 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002465 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002466 else
Bill Wendling443d0722009-12-21 22:30:11 +00002467 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002468}
2469
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002470void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2471 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2472 const Value *SV = I.getOperand(0);
2473 SDValue N = getValue(SV);
Mehdi Amini44ede332015-07-09 02:09:04 +00002474 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002475
2476 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2477 unsigned DestAS = I.getType()->getPointerAddressSpace();
2478
2479 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2480 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2481
2482 setValue(&I, N);
2483}
2484
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002485void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002486 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002487 SDValue InVec = getValue(I.getOperand(0));
2488 SDValue InVal = getValue(I.getOperand(1));
Mehdi Amini44ede332015-07-09 02:09:04 +00002489 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
2490 TLI.getVectorIdxTy(DAG.getDataLayout()));
Eric Christopher58a24612014-10-08 09:50:54 +00002491 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00002492 TLI.getValueType(DAG.getDataLayout(), I.getType()),
2493 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002494}
2495
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002496void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002497 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002498 SDValue InVec = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002499 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
2500 TLI.getVectorIdxTy(DAG.getDataLayout()));
Eric Christopher58a24612014-10-08 09:50:54 +00002501 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00002502 TLI.getValueType(DAG.getDataLayout(), I.getType()),
2503 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002504}
2505
Craig Topperf726e152012-01-04 09:23:09 +00002506// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002507// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002508// specified sequential range [L, L+Pos). or is undef.
2509static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002510 unsigned Pos, unsigned Size, int Low) {
2511 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002512 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002513 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002514 return true;
2515}
2516
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002517void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002518 SDValue Src1 = getValue(I.getOperand(0));
2519 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00002520
Chris Lattnercf129702012-01-26 02:51:13 +00002521 SmallVector<int, 8> Mask;
2522 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2523 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002524
Eric Christopher58a24612014-10-08 09:50:54 +00002525 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002526 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00002527 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00002528 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00002529
Mon P Wang7a824742008-11-16 05:06:27 +00002530 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002531 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002532 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002533 return;
2534 }
2535
2536 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00002537 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2538 // Mask is longer than the source vectors and is a multiple of the source
2539 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00002540 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00002541 if (SrcNumElts*2 == MaskNumElts) {
2542 // First check for Src1 in low and Src2 in high
2543 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2544 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2545 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002546 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002547 VT, Src1, Src2));
2548 return;
2549 }
2550 // Then check for Src2 in low and Src1 in high
2551 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2552 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2553 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002554 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002555 VT, Src2, Src1));
2556 return;
2557 }
Mon P Wang25f01062008-11-10 04:46:22 +00002558 }
2559
Mon P Wang7a824742008-11-16 05:06:27 +00002560 // Pad both vectors with undefs to make them the same length as the mask.
2561 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002562 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2563 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00002564 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002565
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002566 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2567 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00002568 MOps1[0] = Src1;
2569 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002570
2571 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002572 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002573 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002574 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00002575
Mon P Wang25f01062008-11-10 04:46:22 +00002576 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002577 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002578 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002579 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002580 if (Idx >= (int)SrcNumElts)
2581 Idx -= SrcNumElts - MaskNumElts;
2582 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00002583 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002584
Andrew Trickef9de2a2013-05-25 02:42:55 +00002585 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002586 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002587 return;
2588 }
2589
Mon P Wang7a824742008-11-16 05:06:27 +00002590 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00002591 // Analyze the access pattern of the vector to see if we can extract
2592 // two subvectors and do the shuffle. The analysis is done by calculating
2593 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00002594 int MinRange[2] = { static_cast<int>(SrcNumElts),
2595 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00002596 int MaxRange[2] = {-1, -1};
2597
Nate Begeman5f829d82009-04-29 05:20:52 +00002598 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002599 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00002600 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002601 if (Idx < 0)
2602 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002603
Nate Begeman5f829d82009-04-29 05:20:52 +00002604 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002605 Input = 1;
2606 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00002607 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002608 if (Idx > MaxRange[Input])
2609 MaxRange[Input] = Idx;
2610 if (Idx < MinRange[Input])
2611 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00002612 }
Mon P Wang25f01062008-11-10 04:46:22 +00002613
Mon P Wang7a824742008-11-16 05:06:27 +00002614 // Check if the access is smaller than the vector size and can we find
2615 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00002616 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2617 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00002618 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00002619 for (unsigned Input = 0; Input < 2; ++Input) {
2620 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002621 RangeUse[Input] = 0; // Unused
2622 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00002623 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00002624 }
Craig Topperc8e2d912012-04-08 17:53:33 +00002625
2626 // Find a good start index that is a multiple of the mask length. Then
2627 // see if the rest of the elements are in range.
2628 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2629 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2630 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2631 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00002632 }
2633
Bill Wendlingdff54ef2009-08-21 18:16:06 +00002634 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00002635 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00002636 return;
2637 }
Craig Topper6148fe62012-04-08 23:15:04 +00002638 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002639 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00002640 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00002641 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002642 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00002643 Src = DAG.getUNDEF(VT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002644 else {
2645 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002646 Src = DAG.getNode(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002647 ISD::EXTRACT_SUBVECTOR, dl, VT, Src,
Mehdi Amini44ede332015-07-09 02:09:04 +00002648 DAG.getConstant(StartIdx[Input], dl,
2649 TLI.getVectorIdxTy(DAG.getDataLayout())));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002650 }
Mon P Wang25f01062008-11-10 04:46:22 +00002651 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002652
Mon P Wang7a824742008-11-16 05:06:27 +00002653 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002654 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002655 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002656 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002657 if (Idx >= 0) {
2658 if (Idx < (int)SrcNumElts)
2659 Idx -= StartIdx[0];
2660 else
2661 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2662 }
2663 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00002664 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002665
Andrew Trickef9de2a2013-05-25 02:42:55 +00002666 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002667 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00002668 return;
Mon P Wang25f01062008-11-10 04:46:22 +00002669 }
2670 }
2671
Mon P Wang7a824742008-11-16 05:06:27 +00002672 // We can't use either concat vectors or extract subvectors so fall back to
2673 // replacing the shuffle with extract and build vector.
2674 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002675 EVT EltVT = VT.getVectorElementType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002676 EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002677 SDLoc dl = getCurSDLoc();
Mon P Wang25f01062008-11-10 04:46:22 +00002678 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00002679 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002680 int Idx = Mask[i];
2681 SDValue Res;
2682
2683 if (Idx < 0) {
2684 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002685 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002686 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2687 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002688
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002689 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2690 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00002691 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00002692
2693 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00002694 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002695
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002696 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00002697}
2698
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002699void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002700 const Value *Op0 = I.getOperand(0);
2701 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00002702 Type *AggTy = I.getType();
2703 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002704 bool IntoUndef = isa<UndefValue>(Op0);
2705 bool FromUndef = isa<UndefValue>(Op1);
2706
Jay Foad57aa6362011-07-13 10:26:04 +00002707 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002708
Eric Christopher58a24612014-10-08 09:50:54 +00002709 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002710 SmallVector<EVT, 4> AggValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002711 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002712 SmallVector<EVT, 4> ValValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002713 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002714
2715 unsigned NumAggValues = AggValueVTs.size();
2716 unsigned NumValValues = ValValueVTs.size();
2717 SmallVector<SDValue, 4> Values(NumAggValues);
2718
Peter Collingbourne97572632014-09-20 00:10:47 +00002719 // Ignore an insertvalue that produces an empty object
2720 if (!NumAggValues) {
2721 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2722 return;
2723 }
2724
Dan Gohman575fad32008-09-03 16:12:24 +00002725 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002726 unsigned i = 0;
2727 // Copy the beginning value(s) from the original aggregate.
2728 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002729 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002730 SDValue(Agg.getNode(), Agg.getResNo() + i);
2731 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002732 if (NumValValues) {
2733 SDValue Val = getValue(Op1);
2734 for (; i != LinearIndex + NumValValues; ++i)
2735 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2736 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2737 }
Dan Gohman575fad32008-09-03 16:12:24 +00002738 // Copy remaining value(s) from the original aggregate.
2739 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002740 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002741 SDValue(Agg.getNode(), Agg.getResNo() + i);
2742
Andrew Trickef9de2a2013-05-25 02:42:55 +00002743 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002744 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002745}
2746
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002747void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002748 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002749 Type *AggTy = Op0->getType();
2750 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002751 bool OutOfUndef = isa<UndefValue>(Op0);
2752
Jay Foad57aa6362011-07-13 10:26:04 +00002753 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002754
Eric Christopher58a24612014-10-08 09:50:54 +00002755 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002756 SmallVector<EVT, 4> ValValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002757 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002758
2759 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002760
2761 // Ignore a extractvalue that produces an empty object
2762 if (!NumValValues) {
2763 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2764 return;
2765 }
2766
Dan Gohman575fad32008-09-03 16:12:24 +00002767 SmallVector<SDValue, 4> Values(NumValValues);
2768
2769 SDValue Agg = getValue(Op0);
2770 // Copy out the selected value(s).
2771 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2772 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00002773 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00002774 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00002775 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00002776
Andrew Trickef9de2a2013-05-25 02:42:55 +00002777 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002778 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002779}
2780
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002781void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00002782 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00002783 // Note that the pointer operand may be a vector of pointers. Take the scalar
2784 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00002785 Type *Ty = Op0->getType()->getScalarType();
2786 unsigned AS = Ty->getPointerAddressSpace();
2787 SDValue N = getValue(Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002788 SDLoc dl = getCurSDLoc();
Dan Gohman575fad32008-09-03 16:12:24 +00002789
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002790 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00002791 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002792 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00002793 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00002794 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002795 if (Field) {
2796 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00002797 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002798 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
2799 DAG.getConstant(Offset, dl, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002800 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002801
Dan Gohman575fad32008-09-03 16:12:24 +00002802 Ty = StTy->getElementType(Field);
2803 } else {
2804 Ty = cast<SequentialType>(Ty)->getElementType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002805 MVT PtrTy =
2806 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout(), AS);
Reid Kleckner016c6b22015-03-11 23:36:10 +00002807 unsigned PtrSize = PtrTy.getSizeInBits();
2808 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00002809
2810 // If this is a constant subscript, handle it quickly.
Reid Kleckner016c6b22015-03-11 23:36:10 +00002811 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
2812 if (CI->isZero())
2813 continue;
2814 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002815 SDValue OffsVal = DAG.getConstant(Offs, dl, PtrTy);
2816 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00002817 continue;
2818 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002819
Dan Gohman575fad32008-09-03 16:12:24 +00002820 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00002821 SDValue IdxN = getValue(Idx);
2822
2823 // If the index is smaller or larger than intptr_t, truncate or extend
2824 // it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002825 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00002826
2827 // If this is a multiply by a power of two, turn it into a shl
2828 // immediately. This is a very common case.
2829 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00002830 if (ElementSize.isPowerOf2()) {
2831 unsigned Amt = ElementSize.logBase2();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002832 IdxN = DAG.getNode(ISD::SHL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002833 N.getValueType(), IdxN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002834 DAG.getConstant(Amt, dl, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002835 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002836 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
2837 IdxN = DAG.getNode(ISD::MUL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002838 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00002839 }
2840 }
2841
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002842 N = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002843 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00002844 }
2845 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002846
Dan Gohman575fad32008-09-03 16:12:24 +00002847 setValue(&I, N);
2848}
2849
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002850void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002851 // If this is a fixed sized alloca in the entry block of the function,
2852 // allocate it statically on the stack.
2853 if (FuncInfo.StaticAllocaMap.count(&I))
2854 return; // getValue will auto-populate this.
2855
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002856 SDLoc dl = getCurSDLoc();
Chris Lattner229907c2011-07-18 04:54:35 +00002857 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00002858 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002859 auto &DL = DAG.getDataLayout();
2860 uint64_t TySize = DL.getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00002861 unsigned Align =
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002862 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00002863
2864 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002865
Mehdi Amini44ede332015-07-09 02:09:04 +00002866 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout());
Dan Gohman2140a742010-05-28 01:14:11 +00002867 if (AllocSize.getValueType() != IntPtr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002868 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00002869
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002870 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00002871 AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002872 DAG.getConstant(TySize, dl, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002873
Dan Gohman575fad32008-09-03 16:12:24 +00002874 // Handle alignment. If the requested alignment is less than or equal to
2875 // the stack alignment, ignore it. If the size is greater than or equal to
2876 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00002877 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00002878 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00002879 if (Align <= StackAlign)
2880 Align = 0;
2881
2882 // Round the size of the allocation up to the stack alignment size
2883 // by add SA-1 to the size.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002884 AllocSize = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002885 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002886 DAG.getIntPtrConstant(StackAlign - 1, dl));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002887
Dan Gohman575fad32008-09-03 16:12:24 +00002888 // Mask out the low bits for alignment purposes.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002889 AllocSize = DAG.getNode(ISD::AND, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002890 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002891 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1),
2892 dl));
Dan Gohman575fad32008-09-03 16:12:24 +00002893
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002894 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) };
Owen Anderson9f944592009-08-11 20:47:22 +00002895 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002896 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00002897 setValue(&I, DSA);
2898 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002899
Hans Wennborgacb842d2014-03-05 02:43:26 +00002900 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00002901}
2902
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002903void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002904 if (I.isAtomic())
2905 return visitAtomicLoad(I);
2906
Dan Gohman575fad32008-09-03 16:12:24 +00002907 const Value *SV = I.getOperand(0);
2908 SDValue Ptr = getValue(SV);
2909
Chris Lattner229907c2011-07-18 04:54:35 +00002910 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00002911
Dan Gohman575fad32008-09-03 16:12:24 +00002912 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002913 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Sanjoy Das513aade2015-06-02 22:33:30 +00002914
2915 // The IR notion of invariant_load only guarantees that all *non-faulting*
2916 // invariant loads result in the same value. The MI notion of invariant load
2917 // guarantees that the load can be legally moved to any location within its
2918 // containing function. The MI notion of invariant_load is stronger than the
2919 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load
2920 // with a guarantee that the location being loaded from is dereferenceable
2921 // throughout the function's lifetime.
2922
2923 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr &&
2924 isDereferenceablePointer(SV, *DAG.getTarget().getDataLayout());
Dan Gohman575fad32008-09-03 16:12:24 +00002925 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00002926
2927 AAMDNodes AAInfo;
2928 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002929 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00002930
Eric Christopher58a24612014-10-08 09:50:54 +00002931 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002932 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002933 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00002934 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002935 unsigned NumValues = ValueVTs.size();
2936 if (NumValues == 0)
2937 return;
2938
2939 SDValue Root;
2940 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00002941 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00002942 // Serialize volatile loads with other side effects.
2943 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00002944 else if (AA->pointsToConstantMemory(
Chandler Carruthac80dc72015-06-17 07:18:54 +00002945 MemoryLocation(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00002946 // Do not serialize (non-volatile) loads of constant memory with anything.
2947 Root = DAG.getEntryNode();
2948 ConstantMemory = true;
2949 } else {
2950 // Do not serialize non-volatile loads against each other.
2951 Root = DAG.getRoot();
2952 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002953
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002954 SDLoc dl = getCurSDLoc();
2955
Richard Sandiford9afe6132013-12-10 10:36:34 +00002956 if (isVolatile)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002957 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00002958
Dan Gohman575fad32008-09-03 16:12:24 +00002959 SmallVector<SDValue, 4> Values(NumValues);
Sanjay Patela3f423b2015-06-17 20:54:46 +00002960 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002961 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00002962 unsigned ChainI = 0;
2963 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2964 // Serializing loads here may result in excessive register pressure, and
2965 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2966 // could recover a bit by hoisting nodes upward in the chain by recognizing
2967 // they are side-effect free or do not alias. The optimizer should really
2968 // avoid this case by converting large object/array copies to llvm.memcpy
2969 // (MaxParallelChains should always remain as failsafe).
2970 if (ChainI == MaxParallelChains) {
2971 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002972 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002973 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002974 Root = Chain;
2975 ChainI = 0;
2976 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002977 SDValue A = DAG.getNode(ISD::ADD, dl,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002978 PtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002979 DAG.getConstant(Offsets[i], dl, PtrVT));
2980 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00002981 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00002982 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00002983 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002984
Dan Gohman575fad32008-09-03 16:12:24 +00002985 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00002986 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002987 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002988
Dan Gohman575fad32008-09-03 16:12:24 +00002989 if (!ConstantMemory) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002990 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002991 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00002992 if (isVolatile)
2993 DAG.setRoot(Chain);
2994 else
2995 PendingLoads.push_back(Chain);
2996 }
2997
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002998 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002999 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003000}
Dan Gohman575fad32008-09-03 16:12:24 +00003001
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003002void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003003 if (I.isAtomic())
3004 return visitAtomicStore(I);
3005
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003006 const Value *SrcV = I.getOperand(0);
3007 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003008
Owen Anderson53aa7a92009-08-10 22:56:29 +00003009 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003010 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00003011 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
3012 SrcV->getType(), ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003013 unsigned NumValues = ValueVTs.size();
3014 if (NumValues == 0)
3015 return;
3016
3017 // Get the lowered operands. Note that we do this after
3018 // checking if NumResults is zero, because with zero results
3019 // the operands won't have values in the map.
3020 SDValue Src = getValue(SrcV);
3021 SDValue Ptr = getValue(PtrV);
3022
3023 SDValue Root = getRoot();
Sanjay Patela3f423b2015-06-17 20:54:46 +00003024 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003025 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003026 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003027 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003028 unsigned Alignment = I.getAlignment();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003029 SDLoc dl = getCurSDLoc();
Hal Finkelcc39b672014-07-24 12:16:19 +00003030
3031 AAMDNodes AAInfo;
3032 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003033
Andrew Trick116efac2010-11-12 17:50:46 +00003034 unsigned ChainI = 0;
3035 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3036 // See visitLoad comments.
3037 if (ChainI == MaxParallelChains) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003038 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003039 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003040 Root = Chain;
3041 ChainI = 0;
3042 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003043 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
3044 DAG.getConstant(Offsets[i], dl, PtrVT));
3045 SDValue St = DAG.getStore(Root, dl,
Andrew Trick116efac2010-11-12 17:50:46 +00003046 SDValue(Src.getNode(), Src.getResNo() + i),
3047 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003048 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003049 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003050 }
3051
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003052 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003053 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003054 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003055}
3056
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003057void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3058 SDLoc sdl = getCurSDLoc();
3059
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003060 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3061 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003062 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003063 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003064 SDValue Mask = getValue(I.getArgOperand(3));
3065 EVT VT = Src0.getValueType();
3066 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3067 if (!Alignment)
3068 Alignment = DAG.getEVTAlignment(VT);
3069
3070 AAMDNodes AAInfo;
3071 I.getAAMetadata(AAInfo);
3072
3073 MachineMemOperand *MMO =
3074 DAG.getMachineFunction().
3075 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3076 MachineMemOperand::MOStore, VT.getStoreSize(),
3077 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003078 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3079 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003080 DAG.setRoot(StoreNode);
3081 setValue(&I, StoreNode);
3082}
3083
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003084// Gather/scatter receive a vector of pointers.
3085// This vector of pointers may be represented as a base pointer + vector of
3086// indices, it depends on GEP and instruction preceeding GEP
3087// that calculates indices
3088static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index,
3089 SelectionDAGBuilder* SDB) {
3090
3091 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3092 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr);
3093 if (!Gep || Gep->getNumOperands() > 2)
3094 return false;
3095 ShuffleVectorInst *ShuffleInst =
3096 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand());
3097 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() ||
3098 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() !=
3099 Instruction::InsertElement)
3100 return false;
3101
3102 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1);
3103
3104 SelectionDAG& DAG = SDB->DAG;
3105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3106 // Check is the Ptr is inside current basic block
3107 // If not, look for the shuffle instruction
3108 if (SDB->findValue(Ptr))
3109 Base = SDB->getValue(Ptr);
3110 else if (SDB->findValue(ShuffleInst)) {
3111 SDValue ShuffleNode = SDB->getValue(ShuffleInst);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003112 SDLoc sdl = ShuffleNode;
Mehdi Amini44ede332015-07-09 02:09:04 +00003113 Base = DAG.getNode(
3114 ISD::EXTRACT_VECTOR_ELT, sdl,
3115 ShuffleNode.getValueType().getScalarType(), ShuffleNode,
3116 DAG.getConstant(0, sdl, TLI.getVectorIdxTy(DAG.getDataLayout())));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003117 SDB->setValue(Ptr, Base);
3118 }
3119 else
3120 return false;
3121
3122 Value *IndexVal = Gep->getOperand(1);
3123 if (SDB->findValue(IndexVal)) {
3124 Index = SDB->getValue(IndexVal);
3125
3126 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) {
3127 IndexVal = Sext->getOperand(0);
3128 if (SDB->findValue(IndexVal))
3129 Index = SDB->getValue(IndexVal);
3130 }
3131 return true;
3132 }
3133 return false;
3134}
3135
3136void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3137 SDLoc sdl = getCurSDLoc();
3138
3139 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3140 Value *Ptr = I.getArgOperand(1);
3141 SDValue Src0 = getValue(I.getArgOperand(0));
3142 SDValue Mask = getValue(I.getArgOperand(3));
3143 EVT VT = Src0.getValueType();
3144 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3145 if (!Alignment)
3146 Alignment = DAG.getEVTAlignment(VT);
3147 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3148
3149 AAMDNodes AAInfo;
3150 I.getAAMetadata(AAInfo);
3151
3152 SDValue Base;
3153 SDValue Index;
3154 Value *BasePtr = Ptr;
3155 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3156
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003157 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003158 MachineMemOperand *MMO = DAG.getMachineFunction().
3159 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3160 MachineMemOperand::MOStore, VT.getStoreSize(),
3161 Alignment, AAInfo);
3162 if (!UniformBase) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003163 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003164 Index = getValue(Ptr);
3165 }
3166 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003167 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3168 Ops, MMO);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003169 DAG.setRoot(Scatter);
3170 setValue(&I, Scatter);
3171}
3172
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003173void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3174 SDLoc sdl = getCurSDLoc();
3175
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003176 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003177 Value *PtrOperand = I.getArgOperand(0);
3178 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003179 SDValue Src0 = getValue(I.getArgOperand(3));
3180 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003181
3182 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003183 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003184 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003185 if (!Alignment)
3186 Alignment = DAG.getEVTAlignment(VT);
3187
3188 AAMDNodes AAInfo;
3189 I.getAAMetadata(AAInfo);
3190 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3191
3192 SDValue InChain = DAG.getRoot();
Chandler Carruthac80dc72015-06-17 07:18:54 +00003193 if (AA->pointsToConstantMemory(MemoryLocation(
3194 PtrOperand, AA->getTypeStoreSize(I.getType()), AAInfo))) {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003195 // Do not serialize (non-volatile) loads of constant memory with anything.
3196 InChain = DAG.getEntryNode();
3197 }
3198
3199 MachineMemOperand *MMO =
3200 DAG.getMachineFunction().
3201 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3202 MachineMemOperand::MOLoad, VT.getStoreSize(),
3203 Alignment, AAInfo, Ranges);
3204
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003205 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3206 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003207 SDValue OutChain = Load.getValue(1);
3208 DAG.setRoot(OutChain);
3209 setValue(&I, Load);
3210}
3211
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003212void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
3213 SDLoc sdl = getCurSDLoc();
3214
3215 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
3216 Value *Ptr = I.getArgOperand(0);
3217 SDValue Src0 = getValue(I.getArgOperand(3));
3218 SDValue Mask = getValue(I.getArgOperand(2));
3219
3220 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003221 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003222 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
3223 if (!Alignment)
3224 Alignment = DAG.getEVTAlignment(VT);
3225
3226 AAMDNodes AAInfo;
3227 I.getAAMetadata(AAInfo);
3228 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3229
3230 SDValue Root = DAG.getRoot();
3231 SDValue Base;
3232 SDValue Index;
3233 Value *BasePtr = Ptr;
3234 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3235 bool ConstantMemory = false;
Chandler Carruthac80dc72015-06-17 07:18:54 +00003236 if (UniformBase &&
3237 AA->pointsToConstantMemory(
3238 MemoryLocation(BasePtr, AA->getTypeStoreSize(I.getType()), AAInfo))) {
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003239 // Do not serialize (non-volatile) loads of constant memory with anything.
3240 Root = DAG.getEntryNode();
3241 ConstantMemory = true;
3242 }
3243
3244 MachineMemOperand *MMO =
3245 DAG.getMachineFunction().
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003246 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
3247 MachineMemOperand::MOLoad, VT.getStoreSize(),
3248 Alignment, AAInfo, Ranges);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003249
3250 if (!UniformBase) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003251 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003252 Index = getValue(Ptr);
3253 }
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003254 SDValue Ops[] = { Root, Src0, Mask, Base, Index };
3255 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
3256 Ops, MMO);
3257
3258 SDValue OutChain = Gather.getValue(1);
3259 if (!ConstantMemory)
3260 PendingLoads.push_back(OutChain);
3261 setValue(&I, Gather);
3262}
3263
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003264void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003265 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003266 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3267 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003268 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003269
3270 SDValue InChain = getRoot();
3271
Tim Northover420a2162014-06-13 14:24:07 +00003272 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3273 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3274 SDValue L = DAG.getAtomicCmpSwap(
3275 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3276 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3277 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003278 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003279
Tim Northover420a2162014-06-13 14:24:07 +00003280 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003281
Eli Friedmanadec5872011-07-29 03:05:32 +00003282 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003283 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003284}
3285
3286void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003287 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003288 ISD::NodeType NT;
3289 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003290 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003291 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3292 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3293 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3294 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3295 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3296 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3297 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3298 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3299 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3300 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3301 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3302 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003303 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003304 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003305
3306 SDValue InChain = getRoot();
3307
Robin Morissete2de06b2014-10-16 20:34:57 +00003308 SDValue L =
3309 DAG.getAtomic(NT, dl,
3310 getValue(I.getValOperand()).getSimpleValueType(),
3311 InChain,
3312 getValue(I.getPointerOperand()),
3313 getValue(I.getValOperand()),
3314 I.getPointerOperand(),
3315 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003316
3317 SDValue OutChain = L.getValue(1);
3318
Eli Friedmanadec5872011-07-29 03:05:32 +00003319 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003320 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003321}
3322
Eli Friedmanfee02c62011-07-25 23:16:38 +00003323void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003324 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003325 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003326 SDValue Ops[3];
3327 Ops[0] = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00003328 Ops[1] = DAG.getConstant(I.getOrdering(), dl,
3329 TLI.getPointerTy(DAG.getDataLayout()));
3330 Ops[2] = DAG.getConstant(I.getSynchScope(), dl,
3331 TLI.getPointerTy(DAG.getDataLayout()));
Craig Topper48d114b2014-04-26 18:35:24 +00003332 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003333}
3334
Eli Friedman342e8df2011-08-24 20:50:09 +00003335void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003336 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003337 AtomicOrdering Order = I.getOrdering();
3338 SynchronizationScope Scope = I.getSynchScope();
3339
3340 SDValue InChain = getRoot();
3341
Eric Christopher58a24612014-10-08 09:50:54 +00003342 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003343 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003344
Evan Chenga72b9702013-02-06 02:06:33 +00003345 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003346 report_fatal_error("Cannot generate unaligned atomic load");
3347
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003348 MachineMemOperand *MMO =
3349 DAG.getMachineFunction().
3350 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3351 MachineMemOperand::MOVolatile |
3352 MachineMemOperand::MOLoad,
3353 VT.getStoreSize(),
3354 I.getAlignment() ? I.getAlignment() :
3355 DAG.getEVTAlignment(VT));
3356
Eric Christopher58a24612014-10-08 09:50:54 +00003357 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003358 SDValue L =
3359 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3360 getValue(I.getPointerOperand()), MMO,
3361 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003362
3363 SDValue OutChain = L.getValue(1);
3364
Eli Friedman342e8df2011-08-24 20:50:09 +00003365 setValue(&I, L);
3366 DAG.setRoot(OutChain);
3367}
3368
3369void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003370 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003371
3372 AtomicOrdering Order = I.getOrdering();
3373 SynchronizationScope Scope = I.getSynchScope();
3374
3375 SDValue InChain = getRoot();
3376
Eric Christopher58a24612014-10-08 09:50:54 +00003377 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003378 EVT VT =
3379 TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003380
Evan Chenga72b9702013-02-06 02:06:33 +00003381 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003382 report_fatal_error("Cannot generate unaligned atomic store");
3383
Robin Morissete2de06b2014-10-16 20:34:57 +00003384 SDValue OutChain =
3385 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3386 InChain,
3387 getValue(I.getPointerOperand()),
3388 getValue(I.getValueOperand()),
3389 I.getPointerOperand(), I.getAlignment(),
3390 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003391
3392 DAG.setRoot(OutChain);
3393}
3394
Dan Gohman575fad32008-09-03 16:12:24 +00003395/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3396/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003397void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003398 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003399 bool HasChain = !I.doesNotAccessMemory();
3400 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3401
3402 // Build the operand list.
3403 SmallVector<SDValue, 8> Ops;
3404 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3405 if (OnlyLoad) {
3406 // We don't need to serialize loads against other loads.
3407 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003408 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003409 Ops.push_back(getRoot());
3410 }
3411 }
Mon P Wang769134b2008-11-01 20:24:53 +00003412
3413 // Info is set by getTgtMemInstrinsic
3414 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003415 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3416 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003417
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003418 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003419 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3420 Info.opc == ISD::INTRINSIC_W_CHAIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003421 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00003422 TLI.getPointerTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +00003423
3424 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003425 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3426 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003427 Ops.push_back(Op);
3428 }
3429
Owen Anderson53aa7a92009-08-10 22:56:29 +00003430 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00003431 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003432
Dan Gohman575fad32008-09-03 16:12:24 +00003433 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003434 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003435
Craig Topperabb4ac72014-04-16 06:10:51 +00003436 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003437
3438 // Create the node.
3439 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003440 if (IsTgtIntrinsic) {
3441 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003442 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003443 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003444 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003445 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003446 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003447 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003448 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003449 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003450 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003451 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003452 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003453 }
3454
Dan Gohman575fad32008-09-03 16:12:24 +00003455 if (HasChain) {
3456 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3457 if (OnlyLoad)
3458 PendingLoads.push_back(Chain);
3459 else
3460 DAG.setRoot(Chain);
3461 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003462
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003463 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003464 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003465 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003466 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003467 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003468
Dan Gohman575fad32008-09-03 16:12:24 +00003469 setValue(&I, Result);
3470 }
3471}
3472
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003473/// GetSignificand - Get the significand and build it into a floating-point
3474/// number with exponent of 1:
3475///
3476/// Op = (Op & 0x007fffff) | 0x3f800000;
3477///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003478/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003479static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003480GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003481 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003482 DAG.getConstant(0x007fffff, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003483 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003484 DAG.getConstant(0x3f800000, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003485 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003486}
3487
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003488/// GetExponent - Get the exponent:
3489///
Bill Wendling23959162009-01-20 21:17:57 +00003490/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003491///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003492/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003493static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003494GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003495 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003496 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003497 DAG.getConstant(0x7f800000, dl, MVT::i32));
Mehdi Amini44ede332015-07-09 02:09:04 +00003498 SDValue t1 = DAG.getNode(
3499 ISD::SRL, dl, MVT::i32, t0,
3500 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout())));
Owen Anderson9f944592009-08-11 20:47:22 +00003501 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003502 DAG.getConstant(127, dl, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003503 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003504}
3505
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003506/// getF32Constant - Get 32-bit floating point constant.
3507static SDValue
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003508getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) {
3509 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl,
Tim Northover29178a32013-01-22 09:46:31 +00003510 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003511}
3512
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003513static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3514 SelectionDAG &DAG) {
3515 // IntegerPartOfX = ((int32_t)(t0);
3516 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3517
3518 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3519 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3520 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3521
3522 // IntegerPartOfX <<= 23;
3523 IntegerPartOfX = DAG.getNode(
3524 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Mehdi Amini44ede332015-07-09 02:09:04 +00003525 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy(
3526 DAG.getDataLayout())));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003527
3528 SDValue TwoToFractionalPartOfX;
3529 if (LimitFloatPrecision <= 6) {
3530 // For floating-point precision of 6:
3531 //
3532 // TwoToFractionalPartOfX =
3533 // 0.997535578f +
3534 // (0.735607626f + 0.252464424f * x) * x;
3535 //
3536 // error 0.0144103317, which is 6 bits
3537 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003538 getF32Constant(DAG, 0x3e814304, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003539 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003540 getF32Constant(DAG, 0x3f3c50c8, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003541 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3542 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003543 getF32Constant(DAG, 0x3f7f5e7e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003544 } else if (LimitFloatPrecision <= 12) {
3545 // For floating-point precision of 12:
3546 //
3547 // TwoToFractionalPartOfX =
3548 // 0.999892986f +
3549 // (0.696457318f +
3550 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3551 //
3552 // error 0.000107046256, which is 13 to 14 bits
3553 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003554 getF32Constant(DAG, 0x3da235e3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003555 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003556 getF32Constant(DAG, 0x3e65b8f3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003557 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3558 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003559 getF32Constant(DAG, 0x3f324b07, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003560 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3561 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003562 getF32Constant(DAG, 0x3f7ff8fd, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003563 } else { // LimitFloatPrecision <= 18
3564 // For floating-point precision of 18:
3565 //
3566 // TwoToFractionalPartOfX =
3567 // 0.999999982f +
3568 // (0.693148872f +
3569 // (0.240227044f +
3570 // (0.554906021e-1f +
3571 // (0.961591928e-2f +
3572 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3573 // error 2.47208000*10^(-7), which is better than 18 bits
3574 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003575 getF32Constant(DAG, 0x3924b03e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003576 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003577 getF32Constant(DAG, 0x3ab24b87, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003578 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3579 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003580 getF32Constant(DAG, 0x3c1d8c17, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003581 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3582 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003583 getF32Constant(DAG, 0x3d634a1d, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003584 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3585 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003586 getF32Constant(DAG, 0x3e75fe14, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003587 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3588 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003589 getF32Constant(DAG, 0x3f317234, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003590 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3591 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003592 getF32Constant(DAG, 0x3f800000, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003593 }
3594
3595 // Add the exponent into the result in integer domain.
3596 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
3597 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3598 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
3599}
3600
Craig Topperd2638c12012-11-24 18:52:06 +00003601/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003602/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003603static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003604 const TargetLowering &TLI) {
3605 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003606 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003607
3608 // Put the exponent in the right bit position for later addition to the
3609 // final result:
3610 //
3611 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003612 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00003613 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003614 getF32Constant(DAG, 0x3fb8aa3b, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003615 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00003616 }
3617
Craig Topperd2638c12012-11-24 18:52:06 +00003618 // No special expansion.
3619 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003620}
3621
Craig Topperbef254a2012-11-23 18:38:31 +00003622/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003623/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003624static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003625 const TargetLowering &TLI) {
3626 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003627 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003628 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003629
3630 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003631 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003632 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003633 getF32Constant(DAG, 0x3f317218, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003634
3635 // Get the significand and build it into a floating-point number with
3636 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003637 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003638
Craig Topper3669de42012-11-16 19:08:44 +00003639 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003640 if (LimitFloatPrecision <= 6) {
3641 // For floating-point precision of 6:
3642 //
3643 // LogofMantissa =
3644 // -1.1609546f +
3645 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003646 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003647 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003648 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003649 getF32Constant(DAG, 0xbe74c456, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003650 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003651 getF32Constant(DAG, 0x3fb3a2b1, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003652 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003653 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003654 getF32Constant(DAG, 0x3f949a29, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003655 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003656 // For floating-point precision of 12:
3657 //
3658 // LogOfMantissa =
3659 // -1.7417939f +
3660 // (2.8212026f +
3661 // (-1.4699568f +
3662 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3663 //
3664 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003665 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003666 getF32Constant(DAG, 0xbd67b6d6, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003667 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003668 getF32Constant(DAG, 0x3ee4f4b8, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003669 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3670 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003671 getF32Constant(DAG, 0x3fbc278b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003672 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3673 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003674 getF32Constant(DAG, 0x40348e95, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003675 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003676 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003677 getF32Constant(DAG, 0x3fdef31a, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003678 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003679 // For floating-point precision of 18:
3680 //
3681 // LogOfMantissa =
3682 // -2.1072184f +
3683 // (4.2372794f +
3684 // (-3.7029485f +
3685 // (2.2781945f +
3686 // (-0.87823314f +
3687 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3688 //
3689 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003690 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003691 getF32Constant(DAG, 0xbc91e5ac, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003692 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003693 getF32Constant(DAG, 0x3e4350aa, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003694 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3695 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003696 getF32Constant(DAG, 0x3f60d3e3, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003697 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3698 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003699 getF32Constant(DAG, 0x4011cdf0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003700 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3701 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003702 getF32Constant(DAG, 0x406cfd1c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003703 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3704 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003705 getF32Constant(DAG, 0x408797cb, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003706 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003707 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003708 getF32Constant(DAG, 0x4006dcab, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003709 }
Craig Topper3669de42012-11-16 19:08:44 +00003710
Craig Topperbef254a2012-11-23 18:38:31 +00003711 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003712 }
3713
Craig Topperbef254a2012-11-23 18:38:31 +00003714 // No special expansion.
3715 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003716}
3717
Craig Topperbef254a2012-11-23 18:38:31 +00003718/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003719/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003720static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003721 const TargetLowering &TLI) {
3722 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003723 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003724 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003725
Bill Wendlinged3bb782008-09-09 20:39:27 +00003726 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003727 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003728
Bill Wendling48416782008-09-09 00:28:24 +00003729 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003730 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003731 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003732
Bill Wendling48416782008-09-09 00:28:24 +00003733 // Different possible minimax approximations of significand in
3734 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00003735 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003736 if (LimitFloatPrecision <= 6) {
3737 // For floating-point precision of 6:
3738 //
3739 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3740 //
3741 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003742 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003743 getF32Constant(DAG, 0xbeb08fe0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003744 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003745 getF32Constant(DAG, 0x40019463, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003746 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003747 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003748 getF32Constant(DAG, 0x3fd6633d, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003749 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003750 // For floating-point precision of 12:
3751 //
3752 // Log2ofMantissa =
3753 // -2.51285454f +
3754 // (4.07009056f +
3755 // (-2.12067489f +
3756 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003757 //
Bill Wendling48416782008-09-09 00:28:24 +00003758 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003759 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003760 getF32Constant(DAG, 0xbda7262e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003761 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003762 getF32Constant(DAG, 0x3f25280b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003763 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3764 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003765 getF32Constant(DAG, 0x4007b923, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003766 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3767 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003768 getF32Constant(DAG, 0x40823e2f, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003769 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003770 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003771 getF32Constant(DAG, 0x4020d29c, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003772 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00003773 // For floating-point precision of 18:
3774 //
3775 // Log2ofMantissa =
3776 // -3.0400495f +
3777 // (6.1129976f +
3778 // (-5.3420409f +
3779 // (3.2865683f +
3780 // (-1.2669343f +
3781 // (0.27515199f -
3782 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3783 //
3784 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003785 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003786 getF32Constant(DAG, 0xbcd2769e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003787 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003788 getF32Constant(DAG, 0x3e8ce0b9, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003789 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3790 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003791 getF32Constant(DAG, 0x3fa22ae7, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003792 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3793 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003794 getF32Constant(DAG, 0x40525723, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003795 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3796 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003797 getF32Constant(DAG, 0x40aaf200, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003798 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3799 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003800 getF32Constant(DAG, 0x40c39dad, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003801 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003802 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003803 getF32Constant(DAG, 0x4042902c, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003804 }
Craig Topper3669de42012-11-16 19:08:44 +00003805
Craig Topperbef254a2012-11-23 18:38:31 +00003806 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00003807 }
Bill Wendling48416782008-09-09 00:28:24 +00003808
Craig Topperbef254a2012-11-23 18:38:31 +00003809 // No special expansion.
3810 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003811}
3812
Craig Topperbef254a2012-11-23 18:38:31 +00003813/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003814/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003815static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003816 const TargetLowering &TLI) {
3817 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003818 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003819 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003820
Bill Wendlinged3bb782008-09-09 20:39:27 +00003821 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003822 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003823 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003824 getF32Constant(DAG, 0x3e9a209a, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003825
3826 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003827 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003828 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00003829
Craig Topper3669de42012-11-16 19:08:44 +00003830 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003831 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003832 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003833 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003834 // Log10ofMantissa =
3835 // -0.50419619f +
3836 // (0.60948995f - 0.10380950f * x) * x;
3837 //
3838 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003839 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003840 getF32Constant(DAG, 0xbdd49a13, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003841 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003842 getF32Constant(DAG, 0x3f1c0789, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003843 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003844 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003845 getF32Constant(DAG, 0x3f011300, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003846 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003847 // For floating-point precision of 12:
3848 //
3849 // Log10ofMantissa =
3850 // -0.64831180f +
3851 // (0.91751397f +
3852 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3853 //
3854 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003855 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003856 getF32Constant(DAG, 0x3d431f31, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003857 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003858 getF32Constant(DAG, 0x3ea21fb2, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003859 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3860 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003861 getF32Constant(DAG, 0x3f6ae232, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003862 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00003863 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003864 getF32Constant(DAG, 0x3f25f7c3, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003865 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003866 // For floating-point precision of 18:
3867 //
3868 // Log10ofMantissa =
3869 // -0.84299375f +
3870 // (1.5327582f +
3871 // (-1.0688956f +
3872 // (0.49102474f +
3873 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3874 //
3875 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003876 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003877 getF32Constant(DAG, 0x3c5d51ce, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003878 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003879 getF32Constant(DAG, 0x3e00685a, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003880 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3881 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003882 getF32Constant(DAG, 0x3efb6798, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003883 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3884 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003885 getF32Constant(DAG, 0x3f88d192, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003886 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3887 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003888 getF32Constant(DAG, 0x3fc4316c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003889 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00003890 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003891 getF32Constant(DAG, 0x3f57ce70, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003892 }
Craig Topper3669de42012-11-16 19:08:44 +00003893
Craig Topperbef254a2012-11-23 18:38:31 +00003894 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00003895 }
Bill Wendling48416782008-09-09 00:28:24 +00003896
Craig Topperbef254a2012-11-23 18:38:31 +00003897 // No special expansion.
3898 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003899}
3900
Craig Topperd2638c12012-11-24 18:52:06 +00003901/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00003902/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003903static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003904 const TargetLowering &TLI) {
3905 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003906 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
3907 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00003908
Craig Topperd2638c12012-11-24 18:52:06 +00003909 // No special expansion.
3910 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00003911}
3912
Bill Wendling648930b2008-09-10 00:20:20 +00003913/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3914/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003915static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00003916 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00003917 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00003918 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00003919 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00003920 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
3921 APFloat Ten(10.0f);
3922 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00003923 }
3924 }
3925
Craig Topper268b6222012-11-25 00:48:58 +00003926 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00003927 // Put the exponent in the right bit position for later addition to the
3928 // final result:
3929 //
3930 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003931 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00003932 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003933 getF32Constant(DAG, 0x40549a78, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003934 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00003935 }
3936
Craig Topper79bd2052012-11-25 08:08:58 +00003937 // No special expansion.
3938 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00003939}
3940
Chris Lattner39f18e52010-01-01 03:32:16 +00003941
3942/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003943static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00003944 SelectionDAG &DAG) {
3945 // If RHS is a constant, we can expand this out to a multiplication tree,
3946 // otherwise we end up lowering to a call to __powidf2 (for example). When
3947 // optimizing for size, we only want to do this if the expansion would produce
3948 // a small number of multiplies, otherwise we do the full expansion.
3949 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3950 // Get the exponent as a positive value.
3951 unsigned Val = RHSC->getSExtValue();
3952 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003953
Chris Lattner39f18e52010-01-01 03:32:16 +00003954 // powi(x, 0) -> 1.0
3955 if (Val == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003956 return DAG.getConstantFP(1.0, DL, LHS.getValueType());
Chris Lattner39f18e52010-01-01 03:32:16 +00003957
Dan Gohman913c9982010-04-15 04:33:49 +00003958 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00003959 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00003960 // If optimizing for size, don't insert too many multiplies. This
3961 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00003962 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003963 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003964 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00003965 // powi(x,15) generates one more multiply than it should), but this has
3966 // the benefit of being both really simple and much better than a libcall.
3967 SDValue Res; // Logically starts equal to 1.0
3968 SDValue CurSquare = LHS;
3969 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003970 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003971 if (Res.getNode())
3972 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3973 else
3974 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003975 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003976
Chris Lattner39f18e52010-01-01 03:32:16 +00003977 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3978 CurSquare, CurSquare);
3979 Val >>= 1;
3980 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003981
Chris Lattner39f18e52010-01-01 03:32:16 +00003982 // If the original was negative, invert the result, producing 1/(x*x*x).
3983 if (RHSC->getSExtValue() < 0)
3984 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003985 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
Chris Lattner39f18e52010-01-01 03:32:16 +00003986 return Res;
3987 }
3988 }
3989
3990 // Otherwise, expand to a libcall.
3991 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3992}
3993
Devang Patel8e60ff12011-05-16 21:24:05 +00003994// getTruncatedArgReg - Find underlying register used for an truncated
3995// argument.
3996static unsigned getTruncatedArgReg(const SDValue &N) {
3997 if (N.getOpcode() != ISD::TRUNCATE)
3998 return 0;
3999
4000 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004001 if (Ext.getOpcode() == ISD::AssertZext ||
4002 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004003 const SDValue &CFR = Ext.getOperand(0);
4004 if (CFR.getOpcode() == ISD::CopyFromReg)
4005 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004006 if (CFR.getOpcode() == ISD::TRUNCATE)
4007 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004008 }
4009 return 0;
4010}
4011
Evan Cheng6e822452010-04-28 23:08:54 +00004012/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4013/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4014/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00004015bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004016 const Value *V, DILocalVariable *Variable, DIExpression *Expr,
4017 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004018 const Argument *Arg = dyn_cast<Argument>(V);
4019 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004020 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004021
Devang Patel03955532010-04-29 20:40:36 +00004022 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004023 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004024
Devang Patela46953d2010-04-29 18:50:36 +00004025 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00004026 //
4027 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004028 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004029 return false;
4030
David Blaikie0252265b2013-06-16 20:34:15 +00004031 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004032 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004033 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4034 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004035
David Blaikie0252265b2013-06-16 20:34:15 +00004036 if (!Op && N.getNode()) {
4037 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004038 if (N.getOpcode() == ISD::CopyFromReg)
4039 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4040 else
4041 Reg = getTruncatedArgReg(N);
4042 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004043 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4044 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4045 if (PR)
4046 Reg = PR;
4047 }
David Blaikie0252265b2013-06-16 20:34:15 +00004048 if (Reg)
4049 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004050 }
4051
David Blaikie0252265b2013-06-16 20:34:15 +00004052 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004053 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004054 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004055 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004056 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004057 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004058
David Blaikie0252265b2013-06-16 20:34:15 +00004059 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004060 // Check if frame index is available.
4061 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004062 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004063 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4064 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004065
David Blaikie0252265b2013-06-16 20:34:15 +00004066 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004067 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004068
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004069 assert(Variable->isValidLocationForIntrinsic(DL) &&
4070 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00004071 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004072 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004073 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4074 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004075 else
4076 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004077 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004078 .addOperand(*Op)
4079 .addImm(Offset)
4080 .addMetadata(Variable)
4081 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004082
Evan Cheng5fb45a22010-04-29 01:40:30 +00004083 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004084}
Chris Lattner39f18e52010-01-01 03:32:16 +00004085
Douglas Gregor6739a892010-05-11 06:17:44 +00004086// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004087#if defined(_MSC_VER) && defined(setjmp) && \
4088 !defined(setjmp_undefined_for_msvc)
4089# pragma push_macro("setjmp")
4090# undef setjmp
4091# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004092#endif
4093
Dan Gohman575fad32008-09-03 16:12:24 +00004094/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4095/// we want to emit this as a call to a named external function, return the name
4096/// otherwise lower it and return null.
4097const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004098SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004099 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004100 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004101 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004102 SDValue Res;
4103
Dan Gohman575fad32008-09-03 16:12:24 +00004104 switch (Intrinsic) {
4105 default:
4106 // By default, turn this into a target intrinsic node.
4107 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004108 return nullptr;
4109 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4110 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4111 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004112 case Intrinsic::returnaddress:
Mehdi Amini44ede332015-07-09 02:09:04 +00004113 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
4114 TLI.getPointerTy(DAG.getDataLayout()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004115 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004116 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004117 case Intrinsic::frameaddress:
Mehdi Amini44ede332015-07-09 02:09:04 +00004118 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
4119 TLI.getPointerTy(DAG.getDataLayout()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004120 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004121 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004122 case Intrinsic::read_register: {
4123 Value *Reg = I.getArgOperand(0);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004124 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004125 SDValue RegName =
4126 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Mehdi Amini44ede332015-07-09 02:09:04 +00004127 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Hal Finkel44b81ee2015-05-18 16:42:10 +00004128 Res = DAG.getNode(ISD::READ_REGISTER, sdl,
4129 DAG.getVTList(VT, MVT::Other), Chain, RegName);
4130 setValue(&I, Res);
4131 DAG.setRoot(Res.getValue(1));
Renato Golinc7aea402014-05-06 16:51:25 +00004132 return nullptr;
4133 }
4134 case Intrinsic::write_register: {
4135 Value *Reg = I.getArgOperand(0);
4136 Value *RegValue = I.getArgOperand(1);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004137 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004138 SDValue RegName =
4139 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Oliver Stannard6cb23462015-05-18 16:39:16 +00004140 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
Renato Golinc7aea402014-05-06 16:51:25 +00004141 RegName, getValue(RegValue)));
4142 return nullptr;
4143 }
Dan Gohman575fad32008-09-03 16:12:24 +00004144 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004145 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004146 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004147 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004148 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004149 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004150 // Assert for address < 256 since we support only user defined address
4151 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004152 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004153 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004154 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004155 < 256 &&
4156 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004157 SDValue Op1 = getValue(I.getArgOperand(0));
4158 SDValue Op2 = getValue(I.getArgOperand(1));
4159 SDValue Op3 = getValue(I.getArgOperand(2));
4160 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004161 if (!Align)
4162 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004163 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004164 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4165 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4166 false, isTC,
4167 MachinePointerInfo(I.getArgOperand(0)),
4168 MachinePointerInfo(I.getArgOperand(1)));
4169 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004170 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004171 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004172 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004173 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004174 // Assert for address < 256 since we support only user defined address
4175 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004176 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004177 < 256 &&
4178 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004179 SDValue Op1 = getValue(I.getArgOperand(0));
4180 SDValue Op2 = getValue(I.getArgOperand(1));
4181 SDValue Op3 = getValue(I.getArgOperand(2));
4182 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004183 if (!Align)
4184 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004185 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004186 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4187 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4188 isTC, MachinePointerInfo(I.getArgOperand(0)));
4189 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004190 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004191 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004192 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004193 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004194 // Assert for address < 256 since we support only user defined address
4195 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004196 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004197 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004198 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004199 < 256 &&
4200 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004201 SDValue Op1 = getValue(I.getArgOperand(0));
4202 SDValue Op2 = getValue(I.getArgOperand(1));
4203 SDValue Op3 = getValue(I.getArgOperand(2));
4204 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004205 if (!Align)
4206 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004207 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004208 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4209 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4210 isTC, MachinePointerInfo(I.getArgOperand(0)),
4211 MachinePointerInfo(I.getArgOperand(1)));
4212 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004213 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004214 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004215 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004216 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004217 DILocalVariable *Variable = DI.getVariable();
4218 DIExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004219 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004220 assert(Variable && "Missing variable");
4221 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004222 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004223 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004224 }
Dale Johannesene0983522010-04-26 20:06:49 +00004225
Devang Patel3bffd522010-09-02 21:29:42 +00004226 // Check if address has undef value.
4227 if (isa<UndefValue>(Address) ||
4228 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004229 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004230 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004231 }
4232
Dale Johannesene0983522010-04-26 20:06:49 +00004233 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004234 if (!N.getNode() && isa<Argument>(Address))
4235 // Check unused arguments map.
4236 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004237 SDDbgValue *SDV;
4238 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004239 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4240 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004241 // Parameters are handled specially.
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004242 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable ||
4243 isa<Argument>(Address);
Eric Christopherda970542012-02-24 01:59:08 +00004244
Devang Patel98d3edf2010-09-02 21:02:27 +00004245 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4246
Dale Johannesene0983522010-04-26 20:06:49 +00004247 if (isParameter && !AI) {
4248 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4249 if (FINode)
4250 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004251 SDV = DAG.getFrameIndexDbgValue(
4252 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004253 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004254 // Address is an argument, so try to emit its dbg value using
4255 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004256 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4257 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004258 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004259 }
Dale Johannesene0983522010-04-26 20:06:49 +00004260 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004261 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004262 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004263 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004264 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004265 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004266 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4267 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004268 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004269 }
Dale Johannesene0983522010-04-26 20:06:49 +00004270 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4271 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004272 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004273 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004274 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004275 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004276 // If variable is pinned by a alloca in dominating bb then
4277 // use StaticAllocaMap.
4278 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004279 if (AI->getParent() != DI.getParent()) {
4280 DenseMap<const AllocaInst*, int>::iterator SI =
4281 FuncInfo.StaticAllocaMap.find(AI);
4282 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004283 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004284 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004285 DAG.AddDbgValue(SDV, nullptr, false);
4286 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004287 }
Devang Patelda25de82010-09-15 14:48:53 +00004288 }
4289 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004290 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004291 }
Dale Johannesene0983522010-04-26 20:06:49 +00004292 }
Craig Topperc0196b12014-04-14 00:51:57 +00004293 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004294 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004295 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004296 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004297 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004298
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004299 DILocalVariable *Variable = DI.getVariable();
4300 DIExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004301 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004302 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004303 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004304 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004305
Dale Johannesene0983522010-04-26 20:06:49 +00004306 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004307 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004308 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4309 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004310 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004311 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004312 // Do not use getValue() in here; we don't want to generate code at
4313 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004314 SDValue N = NodeMap[V];
4315 if (!N.getNode() && isa<Argument>(V))
4316 // Check unused arguments map.
4317 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004318 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004319 // A dbg.value for an alloca is always indirect.
4320 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004321 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004322 IsIndirect, N)) {
4323 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4324 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004325 DAG.AddDbgValue(SDV, N.getNode(), false);
4326 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004327 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004328 // Do not call getValue(V) yet, as we don't want to generate code.
4329 // Remember it for later.
4330 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4331 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004332 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004333 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004334 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004335 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004336 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004337 }
4338
4339 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004340 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004341 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004342 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004343 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004344 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004345 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4346 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004347 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004348 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004349 DenseMap<const AllocaInst*, int>::iterator SI =
4350 FuncInfo.StaticAllocaMap.find(AI);
4351 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004352 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004353 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004354 }
Dan Gohman575fad32008-09-03 16:12:24 +00004355
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004356 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004357 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004358 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004359 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004360 Res = DAG.getConstant(TypeID, sdl, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004361 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004362 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004363 }
4364
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004365 case Intrinsic::eh_return_i32:
4366 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004367 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004368 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004369 MVT::Other,
4370 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004371 getValue(I.getArgOperand(0)),
4372 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004373 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004374 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004375 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004376 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004377 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004378 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Mehdi Amini44ede332015-07-09 02:09:04 +00004379 TLI.getPointerTy(DAG.getDataLayout()));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004380 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004381 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004382 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004383 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004384 CfaArg);
Mehdi Amini44ede332015-07-09 02:09:04 +00004385 SDValue FA = DAG.getNode(
4386 ISD::FRAMEADDR, sdl, TLI.getPointerTy(DAG.getDataLayout()),
4387 DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())));
Tom Stellard838e2342013-08-26 15:06:10 +00004388 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004389 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004390 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004391 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004392 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004393 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004394 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004395 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004396 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004397
Chris Lattnerfb964e52010-04-05 06:19:28 +00004398 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004399 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004400 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004401 case Intrinsic::eh_sjlj_functioncontext: {
4402 // Get and store the index of the function context.
4403 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004404 AllocaInst *FnCtx =
4405 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004406 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4407 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004408 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004409 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004410 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004411 SDValue Ops[2];
4412 Ops[0] = getRoot();
4413 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004414 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004415 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004416 setValue(&I, Op.getValue(0));
4417 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004418 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004419 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004420 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004421 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004422 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004423 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004424 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004425
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004426 case Intrinsic::masked_gather:
4427 visitMaskedGather(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004428 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004429 case Intrinsic::masked_load:
4430 visitMaskedLoad(I);
4431 return nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004432 case Intrinsic::masked_scatter:
4433 visitMaskedScatter(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004434 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004435 case Intrinsic::masked_store:
4436 visitMaskedStore(I);
4437 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004438 case Intrinsic::x86_mmx_pslli_w:
4439 case Intrinsic::x86_mmx_pslli_d:
4440 case Intrinsic::x86_mmx_pslli_q:
4441 case Intrinsic::x86_mmx_psrli_w:
4442 case Intrinsic::x86_mmx_psrli_d:
4443 case Intrinsic::x86_mmx_psrli_q:
4444 case Intrinsic::x86_mmx_psrai_w:
4445 case Intrinsic::x86_mmx_psrai_d: {
4446 SDValue ShAmt = getValue(I.getArgOperand(1));
4447 if (isa<ConstantSDNode>(ShAmt)) {
4448 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004449 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004450 }
4451 unsigned NewIntrinsic = 0;
4452 EVT ShAmtVT = MVT::v2i32;
4453 switch (Intrinsic) {
4454 case Intrinsic::x86_mmx_pslli_w:
4455 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4456 break;
4457 case Intrinsic::x86_mmx_pslli_d:
4458 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4459 break;
4460 case Intrinsic::x86_mmx_pslli_q:
4461 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4462 break;
4463 case Intrinsic::x86_mmx_psrli_w:
4464 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4465 break;
4466 case Intrinsic::x86_mmx_psrli_d:
4467 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4468 break;
4469 case Intrinsic::x86_mmx_psrli_q:
4470 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4471 break;
4472 case Intrinsic::x86_mmx_psrai_w:
4473 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4474 break;
4475 case Intrinsic::x86_mmx_psrai_d:
4476 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4477 break;
4478 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4479 }
4480
4481 // The vector shift intrinsics with scalars uses 32b shift amounts but
4482 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4483 // to be zero.
4484 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004485 SDValue ShOps[2];
4486 ShOps[0] = ShAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004487 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004488 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Mehdi Amini44ede332015-07-09 02:09:04 +00004489 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004490 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4491 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004492 DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
Dale Johannesendd224d22010-09-30 23:57:10 +00004493 getValue(I.getArgOperand(0)), ShAmt);
4494 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004495 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004496 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004497 case Intrinsic::convertff:
4498 case Intrinsic::convertfsi:
4499 case Intrinsic::convertfui:
4500 case Intrinsic::convertsif:
4501 case Intrinsic::convertuif:
4502 case Intrinsic::convertss:
4503 case Intrinsic::convertsu:
4504 case Intrinsic::convertus:
4505 case Intrinsic::convertuu: {
4506 ISD::CvtCode Code = ISD::CVT_INVALID;
4507 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004508 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004509 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4510 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4511 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4512 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4513 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4514 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4515 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4516 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4517 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4518 }
Mehdi Amini44ede332015-07-09 02:09:04 +00004519 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004520 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004521 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004522 DAG.getValueType(DestVT),
4523 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004524 getValue(I.getArgOperand(1)),
4525 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004526 Code);
4527 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004528 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004529 }
Dan Gohman575fad32008-09-03 16:12:24 +00004530 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004531 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004532 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004533 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004534 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004535 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004536 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004537 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004538 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004539 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004540 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004541 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004542 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004543 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004544 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004545 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004546 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004547 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004548 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004549 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004550 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004551 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004552 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004553 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004554 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004555 case Intrinsic::sin:
4556 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004557 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004558 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004559 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004560 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004561 case Intrinsic::nearbyint:
4562 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004563 unsigned Opcode;
4564 switch (Intrinsic) {
4565 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4566 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4567 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4568 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4569 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4570 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4571 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4572 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4573 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4574 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00004575 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00004576 }
4577
Andrew Trickef9de2a2013-05-25 02:42:55 +00004578 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00004579 getValue(I.getArgOperand(0)).getValueType(),
4580 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004581 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004582 }
Matt Arsenault7c936902014-10-21 23:01:01 +00004583 case Intrinsic::minnum:
4584 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
4585 getValue(I.getArgOperand(0)).getValueType(),
4586 getValue(I.getArgOperand(0)),
4587 getValue(I.getArgOperand(1))));
4588 return nullptr;
4589 case Intrinsic::maxnum:
4590 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
4591 getValue(I.getArgOperand(0)).getValueType(),
4592 getValue(I.getArgOperand(0)),
4593 getValue(I.getArgOperand(1))));
4594 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00004595 case Intrinsic::copysign:
4596 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
4597 getValue(I.getArgOperand(0)).getValueType(),
4598 getValue(I.getArgOperand(0)),
4599 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004600 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004601 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004602 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004603 getValue(I.getArgOperand(0)).getValueType(),
4604 getValue(I.getArgOperand(0)),
4605 getValue(I.getArgOperand(1)),
4606 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00004607 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004608 case Intrinsic::fmuladd: {
Mehdi Amini44ede332015-07-09 02:09:04 +00004609 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00004610 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00004611 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004612 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004613 getValue(I.getArgOperand(0)).getValueType(),
4614 getValue(I.getArgOperand(0)),
4615 getValue(I.getArgOperand(1)),
4616 getValue(I.getArgOperand(2))));
4617 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004618 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004619 getValue(I.getArgOperand(0)).getValueType(),
4620 getValue(I.getArgOperand(0)),
4621 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004622 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004623 getValue(I.getArgOperand(0)).getValueType(),
4624 Mul,
4625 getValue(I.getArgOperand(2)));
4626 setValue(&I, Add);
4627 }
Craig Topperc0196b12014-04-14 00:51:57 +00004628 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004629 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004630 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00004631 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
4632 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
4633 getValue(I.getArgOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004634 DAG.getTargetConstant(0, sdl,
4635 MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00004636 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004637 case Intrinsic::convert_from_fp16:
Mehdi Amini44ede332015-07-09 02:09:04 +00004638 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
4639 TLI.getValueType(DAG.getDataLayout(), I.getType()),
4640 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
4641 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00004642 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004643 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004644 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004645 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00004646 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004647 }
4648 case Intrinsic::readcyclecounter: {
4649 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004650 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004651 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004652 setValue(&I, Res);
4653 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004654 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004655 }
Dan Gohman575fad32008-09-03 16:12:24 +00004656 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004657 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00004658 getValue(I.getArgOperand(0)).getValueType(),
4659 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004660 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004661 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004662 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004663 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004664 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004665 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004666 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004667 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004668 }
4669 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004670 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004671 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004672 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004673 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004674 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004675 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004676 }
4677 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004678 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004679 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004680 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004681 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004682 }
4683 case Intrinsic::stacksave: {
4684 SDValue Op = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00004685 Res = DAG.getNode(
4686 ISD::STACKSAVE, sdl,
4687 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004688 setValue(&I, Res);
4689 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004690 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004691 }
4692 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004693 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004694 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00004695 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004696 }
Bill Wendling13020d22008-11-18 11:01:33 +00004697 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00004698 // Emit code into the DAG to store the stack guard onto the stack.
4699 MachineFunction &MF = DAG.getMachineFunction();
4700 MachineFrameInfo *MFI = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00004701 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004702 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004703 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
4704 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00004705
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004706 // See if Ptr is a bitcast. If it is, look through it and see if we can get
4707 // global variable __stack_chk_guard.
4708 if (!GV)
4709 if (const Operator *BC = dyn_cast<Operator>(Ptr))
4710 if (BC->getOpcode() == Instruction::BitCast)
4711 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
4712
Eric Christopher58a24612014-10-08 09:50:54 +00004713 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004714 // Emit a LOAD_STACK_GUARD node.
4715 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
4716 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004717 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004718 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
4719 unsigned Flags = MachineMemOperand::MOLoad |
4720 MachineMemOperand::MOInvariant;
4721 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
4722 PtrTy.getSizeInBits() / 8,
4723 DAG.getEVTAlignment(PtrTy));
4724 Node->setMemRefs(MemRefs, MemRefs + 1);
4725
4726 // Copy the guard value to a virtual register so that it can be
4727 // retrieved in the epilogue.
4728 Src = SDValue(Node, 0);
4729 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00004730 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004731 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
4732
4733 SPDescriptor.setGuardReg(Reg);
4734 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
4735 } else {
4736 Src = getValue(I.getArgOperand(0)); // The guard's value.
4737 }
4738
Gabor Greifeba0be72010-06-25 09:38:13 +00004739 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00004740
Bill Wendlingeb4268d2008-11-07 01:23:58 +00004741 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00004742 MFI->setStackProtectorIndex(FI);
4743
4744 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4745
4746 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004747 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00004748 MachinePointerInfo::getFixedStack(FI),
4749 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004750 setValue(&I, Res);
4751 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004752 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00004753 }
Eric Christopher7a50b282009-10-27 00:52:25 +00004754 case Intrinsic::objectsize: {
4755 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00004756 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00004757
4758 assert(CI && "Non-constant type in __builtin_object_size?");
4759
Gabor Greifeba0be72010-06-25 09:38:13 +00004760 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00004761 EVT Ty = Arg.getValueType();
4762
Dan Gohmanf1d83042010-06-18 14:22:04 +00004763 if (CI->isZero())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004764 Res = DAG.getConstant(-1ULL, sdl, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00004765 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004766 Res = DAG.getConstant(0, sdl, Ty);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004767
4768 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004769 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00004770 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00004771 case Intrinsic::annotation:
4772 case Intrinsic::ptr_annotation:
4773 // Drop the intrinsic, but forward the value
4774 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004775 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00004776 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00004777 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00004778 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00004779 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004780
4781 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004782 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00004783
4784 SDValue Ops[6];
4785 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004786 Ops[1] = getValue(I.getArgOperand(0));
4787 Ops[2] = getValue(I.getArgOperand(1));
4788 Ops[3] = getValue(I.getArgOperand(2));
4789 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00004790 Ops[5] = DAG.getSrcValue(F);
4791
Craig Topper48d114b2014-04-26 18:35:24 +00004792 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00004793
Duncan Sandsa0984362011-09-06 13:37:06 +00004794 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004795 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00004796 }
4797 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004798 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Mehdi Amini44ede332015-07-09 02:09:04 +00004799 TLI.getPointerTy(DAG.getDataLayout()),
Duncan Sandsa0984362011-09-06 13:37:06 +00004800 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004801 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004802 }
Dan Gohman575fad32008-09-03 16:12:24 +00004803 case Intrinsic::gcroot:
4804 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00004805 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00004806 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004807
Dan Gohman575fad32008-09-03 16:12:24 +00004808 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4809 GFI->addStackRoot(FI->getIndex(), TypeMap);
4810 }
Craig Topperc0196b12014-04-14 00:51:57 +00004811 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004812 case Intrinsic::gcread:
4813 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00004814 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00004815 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004816 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00004817 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004818
4819 case Intrinsic::expect: {
4820 // Just replace __builtin_expect(exp, c) with EXP.
4821 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004822 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004823 }
4824
Shuxin Yangcdde0592012-10-19 20:11:16 +00004825 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00004826 case Intrinsic::trap: {
Akira Hatanaka56c70442015-07-02 22:13:27 +00004827 StringRef TrapFuncName =
4828 I.getAttributes()
4829 .getAttribute(AttributeSet::FunctionIndex, "trap-func-name")
4830 .getValueAsString();
Evan Cheng74d92c12011-04-08 21:37:21 +00004831 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00004832 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00004833 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00004834 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00004835 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004836 }
4837 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004838
4839 TargetLowering::CallLoweringInfo CLI(DAG);
Mehdi Amini44ede332015-07-09 02:09:04 +00004840 CLI.setDebugLoc(sdl).setChain(getRoot()).setCallee(
4841 CallingConv::C, I.getType(),
4842 DAG.getExternalSymbol(TrapFuncName.data(),
4843 TLI.getPointerTy(DAG.getDataLayout())),
4844 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004845
Eric Christopher58a24612014-10-08 09:50:54 +00004846 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00004847 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00004848 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004849 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00004850
Bill Wendling5eee7442008-11-21 02:38:44 +00004851 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004852 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004853 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004854 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004855 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00004856 case Intrinsic::smul_with_overflow: {
4857 ISD::NodeType Op;
4858 switch (Intrinsic) {
4859 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4860 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
4861 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
4862 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
4863 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
4864 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
4865 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
4866 }
4867 SDValue Op1 = getValue(I.getArgOperand(0));
4868 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00004869
Craig Topperbc680062012-04-11 04:34:11 +00004870 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004871 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00004872 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00004873 }
Dan Gohman575fad32008-09-03 16:12:24 +00004874 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004875 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00004876 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00004877 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004878 Ops[1] = getValue(I.getArgOperand(0));
4879 Ops[2] = getValue(I.getArgOperand(1));
4880 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004881 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004882 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00004883 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00004884 EVT::getIntegerVT(*Context, 8),
4885 MachinePointerInfo(I.getArgOperand(0)),
4886 0, /* align */
4887 false, /* volatile */
4888 rw==0, /* read */
4889 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00004890 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004891 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00004892 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00004893 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00004894 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00004895 // Stack coloring is not enabled in O0, discard region information.
4896 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00004897 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004898
Nadav Rotemd753a952012-09-10 08:43:23 +00004899 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00004900 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00004901
Craig Toppere1c1d362013-07-03 05:11:49 +00004902 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
4903 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00004904 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
4905
4906 // Could not find an Alloca.
4907 if (!LifetimeObject)
4908 continue;
4909
Pete Cooper230332f2014-10-17 22:59:33 +00004910 // First check that the Alloca is static, otherwise it won't have a
4911 // valid frame index.
4912 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
4913 if (SI == FuncInfo.StaticAllocaMap.end())
4914 return nullptr;
4915
4916 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00004917
4918 SDValue Ops[2];
4919 Ops[0] = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00004920 Ops[1] =
4921 DAG.getFrameIndex(FI, TLI.getPointerTy(DAG.getDataLayout()), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00004922 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
4923
Craig Topper48d114b2014-04-26 18:35:24 +00004924 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00004925 DAG.setRoot(Res);
4926 }
Craig Topperc0196b12014-04-14 00:51:57 +00004927 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004928 }
4929 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004930 // Discard region information.
Mehdi Amini44ede332015-07-09 02:09:04 +00004931 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
Craig Topperc0196b12014-04-14 00:51:57 +00004932 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00004933 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004934 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00004935 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004936 case Intrinsic::stackprotectorcheck: {
4937 // Do not actually emit anything for this basic block. Instead we initialize
4938 // the stack protector descriptor and export the guard variable so we can
4939 // access it in FinishBasicBlock.
4940 const BasicBlock *BB = I.getParent();
4941 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
4942 ExportFromCurrentBlock(SPDescriptor.getGuard());
4943
4944 // Flush our exports since we are going to process a terminator.
4945 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00004946 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004947 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00004948 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00004949 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00004950 case Intrinsic::eh_actions:
Mehdi Amini44ede332015-07-09 02:09:04 +00004951 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
David Majnemercde33032015-03-30 22:58:10 +00004952 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00004953 case Intrinsic::donothing:
4954 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00004955 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004956 case Intrinsic::experimental_stackmap: {
4957 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00004958 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004959 }
4960 case Intrinsic::experimental_patchpoint_void:
4961 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00004962 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00004963 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004964 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00004965 case Intrinsic::experimental_gc_statepoint: {
4966 visitStatepoint(I);
4967 return nullptr;
4968 }
4969 case Intrinsic::experimental_gc_result_int:
4970 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00004971 case Intrinsic::experimental_gc_result_ptr:
4972 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00004973 visitGCResult(I);
4974 return nullptr;
4975 }
4976 case Intrinsic::experimental_gc_relocate: {
4977 visitGCRelocate(I);
4978 return nullptr;
4979 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00004980 case Intrinsic::instrprof_increment:
4981 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00004982
Reid Kleckner60381792015-07-07 22:25:32 +00004983 case Intrinsic::localescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00004984 MachineFunction &MF = DAG.getMachineFunction();
4985 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
4986
Reid Kleckner60381792015-07-07 22:25:32 +00004987 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004988 // is the same on all targets.
4989 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00004990 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
4991 if (isa<ConstantPointerNull>(Arg))
4992 continue; // Skip null pointers. They represent a hole in index space.
4993 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004994 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
4995 "can only escape static allocas");
4996 int FI = FuncInfo.StaticAllocaMap[Slot];
4997 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004998 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4999 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005000 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
Reid Kleckner60381792015-07-07 22:25:32 +00005001 TII->get(TargetOpcode::LOCAL_ESCAPE))
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005002 .addSym(FrameAllocSym)
5003 .addFrameIndex(FI);
5004 }
Reid Klecknere9b89312015-01-13 00:48:10 +00005005
5006 return nullptr;
5007 }
5008
Reid Kleckner60381792015-07-07 22:25:32 +00005009 case Intrinsic::localrecover: {
5010 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00005011 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Amini44ede332015-07-09 02:09:04 +00005012 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0);
Reid Klecknere9b89312015-01-13 00:48:10 +00005013
5014 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005015 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
5016 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
5017 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00005018 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00005019 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5020 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00005021
Rafael Espindola36b718f2015-06-22 17:46:53 +00005022 // Create a MCSymbol for the label to avoid any target lowering
Reid Klecknere9b89312015-01-13 00:48:10 +00005023 // that would make this PC relative.
Rafael Espindola36b718f2015-06-22 17:46:53 +00005024 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
Reid Klecknere9b89312015-01-13 00:48:10 +00005025 SDValue OffsetVal =
Reid Kleckner60381792015-07-07 22:25:32 +00005026 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00005027
5028 // Add the offset to the FP.
5029 Value *FP = I.getArgOperand(1);
5030 SDValue FPVal = getValue(FP);
5031 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
5032 setValue(&I, Add);
5033
5034 return nullptr;
5035 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00005036 case Intrinsic::eh_begincatch:
5037 case Intrinsic::eh_endcatch:
5038 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005039 case Intrinsic::eh_exceptioncode: {
5040 unsigned Reg = TLI.getExceptionPointerRegister();
5041 assert(Reg && "cannot get exception code on this platform");
Mehdi Amini44ede332015-07-09 02:09:04 +00005042 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005043 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
Reid Klecknerf12c0302015-06-09 21:42:19 +00005044 assert(FuncInfo.MBB->isLandingPad() && "eh.exceptioncode in non-lpad");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005045 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC);
5046 SDValue N =
5047 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
5048 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
5049 setValue(&I, N);
5050 return nullptr;
5051 }
Dan Gohman575fad32008-09-03 16:12:24 +00005052 }
5053}
5054
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005055std::pair<SDValue, SDValue>
5056SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
5057 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005058 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005059 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005060
Chris Lattnerfb964e52010-04-05 06:19:28 +00005061 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005062 // Insert a label before the invoke call to mark the try range. This can be
5063 // used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005064 BeginLabel = MMI.getContext().createTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005065
Jim Grosbach54c05302010-01-28 01:45:32 +00005066 // For SjLj, keep track of which landing pads go with which invokes
5067 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005068 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005069 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005070 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005071 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005072
Jim Grosbach54c05302010-01-28 01:45:32 +00005073 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005074 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005075 }
5076
Dan Gohman575fad32008-09-03 16:12:24 +00005077 // Both PendingLoads and PendingExports must be flushed here;
5078 // this call might not return.
5079 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005080 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005081
5082 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005083 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005084 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5085 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005086
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005087 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005088 "Non-null chain expected with non-tail call!");
5089 assert((Result.second.getNode() || !Result.first.getNode()) &&
5090 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005091
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005092 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005093 // As a special case, a null chain means that a tail call has been emitted
5094 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005095 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005096
5097 // Since there's no actual continuation from this block, nothing can be
5098 // relying on us setting vregs for them.
5099 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005100 } else {
5101 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005102 }
Dan Gohman575fad32008-09-03 16:12:24 +00005103
Chris Lattnerfb964e52010-04-05 06:19:28 +00005104 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005105 // Insert a label at the end of the invoke call to mark the try range. This
5106 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005107 MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005108 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005109
5110 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005111 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005112 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005113
5114 return Result;
5115}
5116
5117void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5118 bool isTailCall,
5119 MachineBasicBlock *LandingPad) {
5120 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5121 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5122 Type *RetTy = FTy->getReturnType();
5123
5124 TargetLowering::ArgListTy Args;
5125 TargetLowering::ArgListEntry Entry;
5126 Args.reserve(CS.arg_size());
5127
5128 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5129 i != e; ++i) {
5130 const Value *V = *i;
5131
5132 // Skip empty types
5133 if (V->getType()->isEmptyTy())
5134 continue;
5135
5136 SDValue ArgNode = getValue(V);
5137 Entry.Node = ArgNode; Entry.Ty = V->getType();
5138
5139 // Skip the first return-type Attribute to get to params.
5140 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5141 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005142
5143 // If we have an explicit sret argument that is an Instruction, (i.e., it
5144 // might point to function-local memory), we can't meaningfully tail-call.
5145 if (Entry.isSRet && isa<Instruction>(V))
5146 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005147 }
5148
5149 // Check if target-independent constraints permit a tail call here.
5150 // Target-dependent constraints are checked within TLI->LowerCallTo.
5151 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5152 isTailCall = false;
5153
5154 TargetLowering::CallLoweringInfo CLI(DAG);
5155 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5156 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5157 .setTailCall(isTailCall);
5158 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5159
5160 if (Result.first.getNode())
5161 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005162}
5163
Chris Lattner1a32ede2009-12-24 00:37:38 +00005164/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5165/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005166static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005167 for (const User *U : V->users()) {
5168 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005169 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005170 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005171 if (C->isNullValue())
5172 continue;
5173 // Unknown instruction.
5174 return false;
5175 }
5176 return true;
5177}
5178
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005179static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005180 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005181 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005182
Chris Lattner1a32ede2009-12-24 00:37:38 +00005183 // Check to see if this load can be trivially constant folded, e.g. if the
5184 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005185 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005186 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005187 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005188 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005189
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005190 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5191 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005192 return Builder.getValue(LoadCst);
5193 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005194
Chris Lattner1a32ede2009-12-24 00:37:38 +00005195 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5196 // still constant memory, the input chain can be the entry node.
5197 SDValue Root;
5198 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005199
Chris Lattner1a32ede2009-12-24 00:37:38 +00005200 // Do not serialize (non-volatile) loads of constant memory with anything.
5201 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5202 Root = Builder.DAG.getEntryNode();
5203 ConstantMemory = true;
5204 } else {
5205 // Do not serialize non-volatile loads against each other.
5206 Root = Builder.DAG.getRoot();
5207 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005208
Chris Lattner1a32ede2009-12-24 00:37:38 +00005209 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005210 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005211 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005212 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005213 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005214 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005215
Chris Lattner1a32ede2009-12-24 00:37:38 +00005216 if (!ConstantMemory)
5217 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5218 return LoadVal;
5219}
5220
Richard Sandiforde3827752013-08-16 10:55:47 +00005221/// processIntegerCallValue - Record the value for an instruction that
5222/// produces an integer result, converting the type where necessary.
5223void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5224 SDValue Value,
5225 bool IsSigned) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005226 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
5227 I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005228 if (IsSigned)
5229 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5230 else
5231 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5232 setValue(&I, Value);
5233}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005234
5235/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5236/// If so, return true and lower it, otherwise return false and it will be
5237/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005238bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005239 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005240 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005241 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005242
Gabor Greifeba0be72010-06-25 09:38:13 +00005243 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005244 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005245 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005246 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005247 return false;
5248
Richard Sandiforde3827752013-08-16 10:55:47 +00005249 const Value *Size = I.getArgOperand(2);
5250 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5251 if (CSize && CSize->getZExtValue() == 0) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005252 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
5253 I.getType(), true);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005254 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
Richard Sandiford564681c2013-08-12 10:28:10 +00005255 return true;
5256 }
5257
Richard Sandiford564681c2013-08-12 10:28:10 +00005258 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5259 std::pair<SDValue, SDValue> Res =
5260 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005261 getValue(LHS), getValue(RHS), getValue(Size),
5262 MachinePointerInfo(LHS),
5263 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005264 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005265 processIntegerCallValue(I, Res.first, true);
5266 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005267 return true;
5268 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005269
Chris Lattner1a32ede2009-12-24 00:37:38 +00005270 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5271 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005272 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005273 bool ActuallyDoIt = true;
5274 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005275 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005276 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005277 default:
5278 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005279 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005280 ActuallyDoIt = false;
5281 break;
5282 case 2:
5283 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005284 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005285 break;
5286 case 4:
5287 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005288 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005289 break;
5290 case 8:
5291 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005292 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005293 break;
5294 /*
5295 case 16:
5296 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005297 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005298 LoadTy = VectorType::get(LoadTy, 4);
5299 break;
5300 */
5301 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005302
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005303 // This turns into unaligned loads. We only do this if the target natively
5304 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5305 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005306
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005307 // Require that we can find a legal MVT, and only do this if the target
5308 // supports unaligned loads of that type. Expanding into byte loads would
5309 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005310 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005311 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005312 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5313 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005314 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5315 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005316 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005317 if (!TLI.isTypeLegal(LoadVT) ||
5318 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5319 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005320 ActuallyDoIt = false;
5321 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005322
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005323 if (ActuallyDoIt) {
5324 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5325 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005326
Andrew Trickef9de2a2013-05-25 02:42:55 +00005327 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005328 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005329 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005330 return true;
5331 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005332 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005333
5334
Chris Lattner1a32ede2009-12-24 00:37:38 +00005335 return false;
5336}
5337
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005338/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5339/// form. If so, return true and lower it, otherwise return false and it
5340/// will be lowered like a normal call.
5341bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5342 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5343 if (I.getNumArgOperands() != 3)
5344 return false;
5345
5346 const Value *Src = I.getArgOperand(0);
5347 const Value *Char = I.getArgOperand(1);
5348 const Value *Length = I.getArgOperand(2);
5349 if (!Src->getType()->isPointerTy() ||
5350 !Char->getType()->isIntegerTy() ||
5351 !Length->getType()->isIntegerTy() ||
5352 !I.getType()->isPointerTy())
5353 return false;
5354
5355 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5356 std::pair<SDValue, SDValue> Res =
5357 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5358 getValue(Src), getValue(Char), getValue(Length),
5359 MachinePointerInfo(Src));
5360 if (Res.first.getNode()) {
5361 setValue(&I, Res.first);
5362 PendingLoads.push_back(Res.second);
5363 return true;
5364 }
5365
5366 return false;
5367}
5368
Richard Sandifordbb83a502013-08-16 11:29:37 +00005369/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5370/// optimized form. If so, return true and lower it, otherwise return false
5371/// and it will be lowered like a normal call.
5372bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5373 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5374 if (I.getNumArgOperands() != 2)
5375 return false;
5376
5377 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5378 if (!Arg0->getType()->isPointerTy() ||
5379 !Arg1->getType()->isPointerTy() ||
5380 !I.getType()->isPointerTy())
5381 return false;
5382
5383 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5384 std::pair<SDValue, SDValue> Res =
5385 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5386 getValue(Arg0), getValue(Arg1),
5387 MachinePointerInfo(Arg0),
5388 MachinePointerInfo(Arg1), isStpcpy);
5389 if (Res.first.getNode()) {
5390 setValue(&I, Res.first);
5391 DAG.setRoot(Res.second);
5392 return true;
5393 }
5394
5395 return false;
5396}
5397
Richard Sandifordca232712013-08-16 11:21:54 +00005398/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5399/// If so, return true and lower it, otherwise return false and it will be
5400/// lowered like a normal call.
5401bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5402 // Verify that the prototype makes sense. int strcmp(void*,void*)
5403 if (I.getNumArgOperands() != 2)
5404 return false;
5405
5406 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5407 if (!Arg0->getType()->isPointerTy() ||
5408 !Arg1->getType()->isPointerTy() ||
5409 !I.getType()->isIntegerTy())
5410 return false;
5411
5412 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5413 std::pair<SDValue, SDValue> Res =
5414 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5415 getValue(Arg0), getValue(Arg1),
5416 MachinePointerInfo(Arg0),
5417 MachinePointerInfo(Arg1));
5418 if (Res.first.getNode()) {
5419 processIntegerCallValue(I, Res.first, true);
5420 PendingLoads.push_back(Res.second);
5421 return true;
5422 }
5423
5424 return false;
5425}
5426
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005427/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5428/// form. If so, return true and lower it, otherwise return false and it
5429/// will be lowered like a normal call.
5430bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5431 // Verify that the prototype makes sense. size_t strlen(char *)
5432 if (I.getNumArgOperands() != 1)
5433 return false;
5434
5435 const Value *Arg0 = I.getArgOperand(0);
5436 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5437 return false;
5438
5439 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5440 std::pair<SDValue, SDValue> Res =
5441 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5442 getValue(Arg0), MachinePointerInfo(Arg0));
5443 if (Res.first.getNode()) {
5444 processIntegerCallValue(I, Res.first, false);
5445 PendingLoads.push_back(Res.second);
5446 return true;
5447 }
5448
5449 return false;
5450}
5451
5452/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5453/// form. If so, return true and lower it, otherwise return false and it
5454/// will be lowered like a normal call.
5455bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5456 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5457 if (I.getNumArgOperands() != 2)
5458 return false;
5459
5460 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5461 if (!Arg0->getType()->isPointerTy() ||
5462 !Arg1->getType()->isIntegerTy() ||
5463 !I.getType()->isIntegerTy())
5464 return false;
5465
5466 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5467 std::pair<SDValue, SDValue> Res =
5468 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5469 getValue(Arg0), getValue(Arg1),
5470 MachinePointerInfo(Arg0));
5471 if (Res.first.getNode()) {
5472 processIntegerCallValue(I, Res.first, false);
5473 PendingLoads.push_back(Res.second);
5474 return true;
5475 }
5476
5477 return false;
5478}
5479
Bob Wilson874886c2012-08-03 23:29:17 +00005480/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5481/// operation (as expected), translate it to an SDNode with the specified opcode
5482/// and return true.
5483bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5484 unsigned Opcode) {
5485 // Sanity check that it really is a unary floating-point call.
5486 if (I.getNumArgOperands() != 1 ||
5487 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5488 I.getType() != I.getArgOperand(0)->getType() ||
5489 !I.onlyReadsMemory())
5490 return false;
5491
5492 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005493 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005494 return true;
5495}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005496
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005497/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005498/// operation (as expected), translate it to an SDNode with the specified opcode
5499/// and return true.
5500bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5501 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005502 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005503 if (I.getNumArgOperands() != 2 ||
5504 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5505 I.getType() != I.getArgOperand(0)->getType() ||
5506 I.getType() != I.getArgOperand(1)->getType() ||
5507 !I.onlyReadsMemory())
5508 return false;
5509
5510 SDValue Tmp0 = getValue(I.getArgOperand(0));
5511 SDValue Tmp1 = getValue(I.getArgOperand(1));
5512 EVT VT = Tmp0.getValueType();
5513 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5514 return true;
5515}
5516
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005517void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005518 // Handle inline assembly differently.
5519 if (isa<InlineAsm>(I.getCalledValue())) {
5520 visitInlineAsm(&I);
5521 return;
5522 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005523
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005524 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005525 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005526
Craig Topperc0196b12014-04-14 00:51:57 +00005527 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005528 if (Function *F = I.getCalledFunction()) {
5529 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005530 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005531 if (unsigned IID = II->getIntrinsicID(F)) {
5532 RenameFn = visitIntrinsicCall(I, IID);
5533 if (!RenameFn)
5534 return;
5535 }
5536 }
Pete Cooper9e1d3352015-05-20 17:16:39 +00005537 if (Intrinsic::ID IID = F->getIntrinsicID()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005538 RenameFn = visitIntrinsicCall(I, IID);
5539 if (!RenameFn)
5540 return;
5541 }
5542 }
5543
5544 // Check for well-known libc/libm calls. If the function is internal, it
5545 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005546 LibFunc::Func Func;
5547 if (!F->hasLocalLinkage() && F->hasName() &&
5548 LibInfo->getLibFunc(F->getName(), Func) &&
5549 LibInfo->hasOptimizedCodeGen(Func)) {
5550 switch (Func) {
5551 default: break;
5552 case LibFunc::copysign:
5553 case LibFunc::copysignf:
5554 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005555 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005556 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5557 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005558 I.getType() == I.getArgOperand(1)->getType() &&
5559 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005560 SDValue LHS = getValue(I.getArgOperand(0));
5561 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005562 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005563 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005564 return;
5565 }
Bob Wilson871701c2012-08-03 21:26:24 +00005566 break;
5567 case LibFunc::fabs:
5568 case LibFunc::fabsf:
5569 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005570 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005571 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005572 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005573 case LibFunc::fmin:
5574 case LibFunc::fminf:
5575 case LibFunc::fminl:
5576 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5577 return;
5578 break;
5579 case LibFunc::fmax:
5580 case LibFunc::fmaxf:
5581 case LibFunc::fmaxl:
5582 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5583 return;
5584 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005585 case LibFunc::sin:
5586 case LibFunc::sinf:
5587 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005588 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005589 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005590 break;
5591 case LibFunc::cos:
5592 case LibFunc::cosf:
5593 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005594 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005595 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005596 break;
5597 case LibFunc::sqrt:
5598 case LibFunc::sqrtf:
5599 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005600 case LibFunc::sqrt_finite:
5601 case LibFunc::sqrtf_finite:
5602 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005603 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005604 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005605 break;
5606 case LibFunc::floor:
5607 case LibFunc::floorf:
5608 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005609 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005610 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005611 break;
5612 case LibFunc::nearbyint:
5613 case LibFunc::nearbyintf:
5614 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005615 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005616 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005617 break;
5618 case LibFunc::ceil:
5619 case LibFunc::ceilf:
5620 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005621 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005622 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005623 break;
5624 case LibFunc::rint:
5625 case LibFunc::rintf:
5626 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005627 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005628 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005629 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005630 case LibFunc::round:
5631 case LibFunc::roundf:
5632 case LibFunc::roundl:
5633 if (visitUnaryFloatCall(I, ISD::FROUND))
5634 return;
5635 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005636 case LibFunc::trunc:
5637 case LibFunc::truncf:
5638 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005639 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005640 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005641 break;
5642 case LibFunc::log2:
5643 case LibFunc::log2f:
5644 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005645 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005646 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005647 break;
5648 case LibFunc::exp2:
5649 case LibFunc::exp2f:
5650 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005651 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005652 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005653 break;
5654 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005655 if (visitMemCmpCall(I))
5656 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005657 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005658 case LibFunc::memchr:
5659 if (visitMemChrCall(I))
5660 return;
5661 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005662 case LibFunc::strcpy:
5663 if (visitStrCpyCall(I, false))
5664 return;
5665 break;
5666 case LibFunc::stpcpy:
5667 if (visitStrCpyCall(I, true))
5668 return;
5669 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005670 case LibFunc::strcmp:
5671 if (visitStrCmpCall(I))
5672 return;
5673 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005674 case LibFunc::strlen:
5675 if (visitStrLenCall(I))
5676 return;
5677 break;
5678 case LibFunc::strnlen:
5679 if (visitStrNLenCall(I))
5680 return;
5681 break;
Dan Gohman575fad32008-09-03 16:12:24 +00005682 }
5683 }
Dan Gohman575fad32008-09-03 16:12:24 +00005684 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005685
Dan Gohman575fad32008-09-03 16:12:24 +00005686 SDValue Callee;
5687 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00005688 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005689 else
Mehdi Amini44ede332015-07-09 02:09:04 +00005690 Callee = DAG.getExternalSymbol(
5691 RenameFn,
5692 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00005693
Bill Wendling0602f392009-12-23 01:28:19 +00005694 // Check if we can potentially perform a tail call. More detailed checking is
5695 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00005696 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00005697}
5698
Benjamin Kramer355ce072011-03-26 16:35:10 +00005699namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00005700
Dan Gohman575fad32008-09-03 16:12:24 +00005701/// AsmOperandInfo - This contains information for each constraint that we are
5702/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00005703class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00005704public:
Dan Gohman575fad32008-09-03 16:12:24 +00005705 /// CallOperand - If this is the result output operand or a clobber
5706 /// this is null, otherwise it is the incoming operand to the CallInst.
5707 /// This gets modified as the asm is processed.
5708 SDValue CallOperand;
5709
5710 /// AssignedRegs - If this is a register or register class operand, this
5711 /// contains the set of register corresponding to the operand.
5712 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005713
John Thompson1094c802010-09-13 18:15:37 +00005714 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00005715 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00005716 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005717
Owen Anderson53aa7a92009-08-10 22:56:29 +00005718 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00005719 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00005720 /// MVT::Other.
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005721 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI,
5722 const DataLayout &DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00005723 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005724
Chris Lattner3b1833c2008-10-17 17:05:25 +00005725 if (isa<BasicBlock>(CallOperandVal))
Mehdi Amini44ede332015-07-09 02:09:04 +00005726 return TLI.getPointerTy(DL);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005727
Chris Lattner229907c2011-07-18 04:54:35 +00005728 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005729
Eric Christopher44804282011-05-09 20:04:43 +00005730 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00005731 // If this is an indirect operand, the operand is a pointer to the
5732 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005733 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00005734 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005735 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00005736 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005737 OpTy = PtrTy->getElementType();
5738 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005739
Eric Christopher44804282011-05-09 20:04:43 +00005740 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00005741 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00005742 if (STy->getNumElements() == 1)
5743 OpTy = STy->getElementType(0);
5744
Chris Lattner3b1833c2008-10-17 17:05:25 +00005745 // If OpTy is not a single value, it may be a struct/union that we
5746 // can tile with integers.
5747 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005748 unsigned BitSize = DL.getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005749 switch (BitSize) {
5750 default: break;
5751 case 1:
5752 case 8:
5753 case 16:
5754 case 32:
5755 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00005756 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00005757 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005758 break;
5759 }
5760 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005761
Mehdi Amini44ede332015-07-09 02:09:04 +00005762 return TLI.getValueType(DL, OpTy, true);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005763 }
Dan Gohman575fad32008-09-03 16:12:24 +00005764};
Dan Gohman4db93c92010-05-29 17:53:24 +00005765
John Thompsone8360b72010-10-29 17:29:13 +00005766typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5767
Benjamin Kramer355ce072011-03-26 16:35:10 +00005768} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00005769
Dan Gohman575fad32008-09-03 16:12:24 +00005770/// GetRegistersForValue - Assign registers (virtual or physical) for the
5771/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00005772/// register allocator to handle the assignment process. However, if the asm
5773/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00005774/// allocation. This produces generally horrible, but correct, code.
5775///
5776/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00005777///
Benjamin Kramer355ce072011-03-26 16:35:10 +00005778static void GetRegistersForValue(SelectionDAG &DAG,
5779 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005780 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00005781 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005782 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00005783
Dan Gohman575fad32008-09-03 16:12:24 +00005784 MachineFunction &MF = DAG.getMachineFunction();
5785 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005786
Dan Gohman575fad32008-09-03 16:12:24 +00005787 // If this is a constraint for a single physreg, or a constraint for a
5788 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00005789 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
5790 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
5791 OpInfo.ConstraintCode,
5792 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005793
5794 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00005795 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00005796 // If this is a FP input in an integer register (or visa versa) insert a bit
5797 // cast of the input value. More generally, handle any case where the input
5798 // value disagrees with the register class we plan to stick this in.
5799 if (OpInfo.Type == InlineAsm::isInput &&
5800 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005801 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00005802 // types are identical size, use a bitcast to convert (e.g. two differing
5803 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005804 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00005805 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005806 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005807 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005808 OpInfo.ConstraintVT = RegVT;
5809 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5810 // If the input is a FP value and we want it in FP registers, do a
5811 // bitcast to the corresponding integer type. This turns an f64 value
5812 // into i64, which can be passed with two i32 values on a 32-bit
5813 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005814 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00005815 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005816 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005817 OpInfo.ConstraintVT = RegVT;
5818 }
5819 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005820
Owen Anderson117c9e82009-08-12 00:36:31 +00005821 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005822 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005823
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005824 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00005825 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005826
5827 // If this is a constraint for a specific physical register, like {r17},
5828 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005829 if (unsigned AssignedReg = PhysReg.first) {
5830 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00005831 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00005832 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005833
Dan Gohman575fad32008-09-03 16:12:24 +00005834 // Get the actual register value type. This is important, because the user
5835 // may have asked for (e.g.) the AX register in i32 type. We need to
5836 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005837 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005838
Dan Gohman575fad32008-09-03 16:12:24 +00005839 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005840 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00005841
5842 // If this is an expanded reference, add the rest of the regs to Regs.
5843 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005844 TargetRegisterClass::iterator I = RC->begin();
5845 for (; *I != AssignedReg; ++I)
5846 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005847
Dan Gohman575fad32008-09-03 16:12:24 +00005848 // Already added the first reg.
5849 --NumRegs; ++I;
5850 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005851 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00005852 Regs.push_back(*I);
5853 }
5854 }
Bill Wendlingac087582009-12-22 01:25:10 +00005855
Dan Gohmand16aa542010-05-29 17:03:36 +00005856 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005857 return;
5858 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005859
Dan Gohman575fad32008-09-03 16:12:24 +00005860 // Otherwise, if this was a reference to an LLVM register class, create vregs
5861 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00005862 if (const TargetRegisterClass *RC = PhysReg.second) {
5863 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00005864 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00005865 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005866
Evan Cheng968c3b02009-03-23 08:01:15 +00005867 // Create the appropriate number of virtual registers.
5868 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5869 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00005870 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005871
Dan Gohmand16aa542010-05-29 17:03:36 +00005872 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00005873 return;
Dan Gohman575fad32008-09-03 16:12:24 +00005874 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005875
Dan Gohman575fad32008-09-03 16:12:24 +00005876 // Otherwise, we couldn't allocate enough registers for this.
5877}
5878
Dan Gohman575fad32008-09-03 16:12:24 +00005879/// visitInlineAsm - Handle a call to an InlineAsm object.
5880///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005881void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5882 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005883
5884 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00005885 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005886
Eric Christopher58a24612014-10-08 09:50:54 +00005887 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005888 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
5889 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00005890
John Thompson1094c802010-09-13 18:15:37 +00005891 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005892
Dan Gohman575fad32008-09-03 16:12:24 +00005893 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5894 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00005895 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5896 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00005897 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005898
Patrik Hagglundf9934612012-12-19 15:19:11 +00005899 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00005900
5901 // Compute the value type for each operand.
5902 switch (OpInfo.Type) {
5903 case InlineAsm::isOutput:
5904 // Indirect outputs just consume an argument.
5905 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005906 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005907 break;
5908 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005909
Dan Gohman575fad32008-09-03 16:12:24 +00005910 // The return value of the call is this value. As such, there is no
5911 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00005912 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00005913 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005914 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(),
5915 STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00005916 } else {
5917 assert(ResNo == 0 && "Asm only has one result!");
Mehdi Amini44ede332015-07-09 02:09:04 +00005918 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00005919 }
5920 ++ResNo;
5921 break;
5922 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005923 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005924 break;
5925 case InlineAsm::isClobber:
5926 // Nothing to do.
5927 break;
5928 }
5929
5930 // If this is an input or an indirect output, process the call argument.
5931 // BasicBlocks are labels, currently appearing only in asm's.
5932 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005933 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005934 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005935 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00005936 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00005937 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005938
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005939 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI,
5940 DAG.getDataLayout()).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00005941 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005942
Dan Gohman575fad32008-09-03 16:12:24 +00005943 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005944
John Thompson1094c802010-09-13 18:15:37 +00005945 // Indirect operand accesses access memory.
5946 if (OpInfo.isIndirect)
5947 hasMemory = true;
5948 else {
5949 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005950 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00005951 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00005952 if (CType == TargetLowering::C_Memory) {
5953 hasMemory = true;
5954 break;
5955 }
5956 }
5957 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00005958 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005959
John Thompson1094c802010-09-13 18:15:37 +00005960 SDValue Chain, Flag;
5961
5962 // We won't need to flush pending loads if this asm doesn't touch
5963 // memory and is nonvolatile.
5964 if (hasMemory || IA->hasSideEffects())
5965 Chain = getRoot();
5966 else
5967 Chain = DAG.getRoot();
5968
Chris Lattner160e8ab2008-10-18 18:49:30 +00005969 // Second pass over the constraints: compute which constraint option to use
5970 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00005971 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00005972 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005973
John Thompson8118ef82010-09-24 22:24:05 +00005974 // If this is an output operand with a matching input operand, look up the
5975 // matching input. If their types mismatch, e.g. one is an integer, the
5976 // other is floating point, or their sizes are different, flag it as an
5977 // error.
5978 if (OpInfo.hasMatchingInput()) {
5979 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005980
John Thompson8118ef82010-09-24 22:24:05 +00005981 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00005982 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
5983 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
5984 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
5985 OpInfo.ConstraintVT);
5986 std::pair<unsigned, const TargetRegisterClass *> InputRC =
5987 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
5988 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00005989 if ((OpInfo.ConstraintVT.isInteger() !=
5990 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00005991 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00005992 report_fatal_error("Unsupported asm: input constraint"
5993 " with a matching output constraint of"
5994 " incompatible type!");
5995 }
5996 Input.ConstraintVT = OpInfo.ConstraintVT;
5997 }
5998 }
5999
Dan Gohman575fad32008-09-03 16:12:24 +00006000 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006001 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006002
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006003 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6004 OpInfo.Type == InlineAsm::isClobber)
6005 continue;
6006
Dan Gohman575fad32008-09-03 16:12:24 +00006007 // If this is a memory input, and if the operand is not indirect, do what we
6008 // need to to provide an address for the memory input.
6009 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6010 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006011 assert((OpInfo.isMultipleAlternative ||
6012 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006013 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006014
Dan Gohman575fad32008-09-03 16:12:24 +00006015 // Memory operands really want the address of the value. If we don't have
6016 // an indirect input, put it in the constpool if we can, otherwise spill
6017 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006018 // TODO: This isn't quite right. We need to handle these according to
6019 // the addressing mode that the constraint wants. Also, this may take
6020 // an additional register for the computation and we don't want that
6021 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006022
Dan Gohman575fad32008-09-03 16:12:24 +00006023 // If the operand is a float, integer, or vector constant, spill to a
6024 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006025 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006026 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006027 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00006028 OpInfo.CallOperand = DAG.getConstantPool(
6029 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00006030 } else {
6031 // Otherwise, create a stack slot and emit a store to it before the
6032 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006033 Type *Ty = OpVal->getType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006034 auto &DL = DAG.getDataLayout();
6035 uint64_t TySize = DL.getTypeAllocSize(Ty);
6036 unsigned Align = DL.getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006037 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006038 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00006039 SDValue StackSlot =
6040 DAG.getFrameIndex(SSFI, TLI.getPointerTy(DAG.getDataLayout()));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006041 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006042 OpInfo.CallOperand, StackSlot,
6043 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006044 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006045 OpInfo.CallOperand = StackSlot;
6046 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006047
Dan Gohman575fad32008-09-03 16:12:24 +00006048 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006049 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006050
Dan Gohman575fad32008-09-03 16:12:24 +00006051 // It is now an indirect operand.
6052 OpInfo.isIndirect = true;
6053 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006054
Dan Gohman575fad32008-09-03 16:12:24 +00006055 // If this constraint is for a specific register, allocate it before
6056 // anything else.
6057 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006058 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006059 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006060
Dan Gohman575fad32008-09-03 16:12:24 +00006061 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006062 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006063 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6064 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006065
Dan Gohman575fad32008-09-03 16:12:24 +00006066 // C_Register operands have already been allocated, Other/Memory don't need
6067 // to be.
6068 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006069 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006070 }
6071
Dan Gohman575fad32008-09-03 16:12:24 +00006072 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6073 std::vector<SDValue> AsmNodeOperands;
6074 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
Mehdi Amini44ede332015-07-09 02:09:04 +00006075 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
6076 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout())));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006077
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006078 // If we have a !srcloc metadata node associated with it, we want to attach
6079 // this to the ultimately generated inline asm machineinstr. To do this, we
6080 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006081 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006082 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006083
Chad Rosier9e1274f2012-10-30 19:11:54 +00006084 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6085 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006086 unsigned ExtraInfo = 0;
6087 if (IA->hasSideEffects())
6088 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6089 if (IA->isAlignStack())
6090 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006091 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006092 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006093
6094 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6095 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6096 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6097
6098 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006099 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006100
Chad Rosier86f60502012-10-30 20:01:12 +00006101 // Ideally, we would only check against memory constraints. However, the
6102 // meaning of an other constraint can be target-specific and we can't easily
6103 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6104 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006105 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6106 OpInfo.ConstraintType == TargetLowering::C_Other) {
6107 if (OpInfo.Type == InlineAsm::isInput)
6108 ExtraInfo |= InlineAsm::Extra_MayLoad;
6109 else if (OpInfo.Type == InlineAsm::isOutput)
6110 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006111 else if (OpInfo.Type == InlineAsm::isClobber)
6112 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006113 }
6114 }
6115
Mehdi Amini44ede332015-07-09 02:09:04 +00006116 AsmNodeOperands.push_back(DAG.getTargetConstant(
6117 ExtraInfo, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006118
Dan Gohman575fad32008-09-03 16:12:24 +00006119 // Loop over all of the inputs, copying the operand values into the
6120 // appropriate registers and processing the output regs.
6121 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006122
Dan Gohman575fad32008-09-03 16:12:24 +00006123 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6124 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006125
Dan Gohman575fad32008-09-03 16:12:24 +00006126 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6127 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6128
6129 switch (OpInfo.Type) {
6130 case InlineAsm::isOutput: {
6131 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6132 OpInfo.ConstraintType != TargetLowering::C_Register) {
6133 // Memory output, or 'other' output (e.g. 'X' constraint).
6134 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6135
Daniel Sanders60f1db02015-03-13 12:45:09 +00006136 unsigned ConstraintID =
6137 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6138 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6139 "Failed to convert memory constraint code to constraint id.");
6140
Dan Gohman575fad32008-09-03 16:12:24 +00006141 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006142 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006143 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006144 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
6145 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006146 AsmNodeOperands.push_back(OpInfo.CallOperand);
6147 break;
6148 }
6149
6150 // Otherwise, this is a register or register class output.
6151
6152 // Copy the output from the appropriate register. Find a register that
6153 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006154 if (OpInfo.AssignedRegs.Regs.empty()) {
6155 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006156 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006157 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006158 Twine(OpInfo.ConstraintCode) + "'");
6159 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006160 }
Dan Gohman575fad32008-09-03 16:12:24 +00006161
6162 // If this is an indirect operand, store through the pointer after the
6163 // asm.
6164 if (OpInfo.isIndirect) {
6165 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6166 OpInfo.CallOperandVal));
6167 } else {
6168 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006169 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006170 // Concatenate this output onto the outputs list.
6171 RetValRegs.append(OpInfo.AssignedRegs);
6172 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006173
Dan Gohman575fad32008-09-03 16:12:24 +00006174 // Add information to the INLINEASM node to know that this register is
6175 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006176 OpInfo.AssignedRegs
6177 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6178 ? InlineAsm::Kind_RegDefEarlyClobber
6179 : InlineAsm::Kind_RegDef,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006180 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006181 break;
6182 }
6183 case InlineAsm::isInput: {
6184 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006185
Chris Lattner860df6e2008-10-17 16:47:46 +00006186 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006187 // If this is required to match an output register we have already set,
6188 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006189 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006190
Dan Gohman575fad32008-09-03 16:12:24 +00006191 // Scan until we find the definition we already emitted of this operand.
6192 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006193 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006194 for (; OperandNo; --OperandNo) {
6195 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006196 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006197 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006198 assert((InlineAsm::isRegDefKind(OpFlag) ||
6199 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6200 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006201 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006202 }
6203
Evan Cheng2e559232009-03-20 18:03:34 +00006204 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006205 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006206 if (InlineAsm::isRegDefKind(OpFlag) ||
6207 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006208 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006209 if (OpInfo.isIndirect) {
6210 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006211 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006212 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6213 " don't know how to handle tied "
6214 "indirect register inputs");
6215 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006216 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006217
Dan Gohman575fad32008-09-03 16:12:24 +00006218 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006219 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006220 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006221 MatchedRegs.RegVTs.push_back(RegVT);
6222 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006223 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006224 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006225 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006226 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6227 else {
6228 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006229 Ctx.emitError(CS.getInstruction(),
6230 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006231 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006232 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006233 }
6234 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006235 SDLoc dl = getCurSDLoc();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006236 // Use the produced MatchedRegs object to
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006237 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006238 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006239 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006240 true, OpInfo.getMatchedOperand(), dl,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006241 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006242 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006243 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006244
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006245 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6246 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6247 "Unexpected number of operands");
6248 // Add information to the INLINEASM node to know about this input.
6249 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006250 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006251 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6252 OpInfo.getMatchedOperand());
Mehdi Amini44ede332015-07-09 02:09:04 +00006253 AsmNodeOperands.push_back(DAG.getTargetConstant(
6254 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006255 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6256 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006257 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006258
Dale Johannesencaca5482010-07-13 20:17:05 +00006259 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006260 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6261 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006262 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006263
Dale Johannesencaca5482010-07-13 20:17:05 +00006264 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006265 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006266 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006267 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006268 if (Ops.empty()) {
6269 LLVMContext &Ctx = *DAG.getContext();
6270 Ctx.emitError(CS.getInstruction(),
6271 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006272 Twine(OpInfo.ConstraintCode) + "'");
6273 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006274 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006275
Dan Gohman575fad32008-09-03 16:12:24 +00006276 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006277 unsigned ResOpType =
6278 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mehdi Amini44ede332015-07-09 02:09:04 +00006279 AsmNodeOperands.push_back(DAG.getTargetConstant(
6280 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +00006281 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6282 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006283 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006284
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006285 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006286 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Mehdi Amini44ede332015-07-09 02:09:04 +00006287 assert(InOperandVal.getValueType() ==
6288 TLI.getPointerTy(DAG.getDataLayout()) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006289 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006290
Daniel Sanders60f1db02015-03-13 12:45:09 +00006291 unsigned ConstraintID =
6292 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6293 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6294 "Failed to convert memory constraint code to constraint id.");
6295
Dan Gohman575fad32008-09-03 16:12:24 +00006296 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006297 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006298 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006299 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
6300 getCurSDLoc(),
6301 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006302 AsmNodeOperands.push_back(InOperandVal);
6303 break;
6304 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006305
Dan Gohman575fad32008-09-03 16:12:24 +00006306 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6307 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6308 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006309
6310 // TODO: Support this.
6311 if (OpInfo.isIndirect) {
6312 LLVMContext &Ctx = *DAG.getContext();
6313 Ctx.emitError(CS.getInstruction(),
6314 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006315 "for constraint '" +
6316 Twine(OpInfo.ConstraintCode) + "'");
6317 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006318 }
Dan Gohman575fad32008-09-03 16:12:24 +00006319
6320 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006321 if (OpInfo.AssignedRegs.Regs.empty()) {
6322 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006323 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006324 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006325 Twine(OpInfo.ConstraintCode) + "'");
6326 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006327 }
Dan Gohman575fad32008-09-03 16:12:24 +00006328
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006329 SDLoc dl = getCurSDLoc();
6330
6331 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006332 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006333
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006334 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006335 dl, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006336 break;
6337 }
6338 case InlineAsm::isClobber: {
6339 // Add the clobbered value to the operand list, so that the register
6340 // allocator is aware that the physreg got clobbered.
6341 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006342 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006343 false, 0, getCurSDLoc(), DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006344 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006345 break;
6346 }
6347 }
6348 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006349
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006350 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006351 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006352 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006353
Andrew Trickef9de2a2013-05-25 02:42:55 +00006354 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006355 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006356 Flag = Chain.getValue(1);
6357
6358 // If this asm returns a register value, copy the result from that register
6359 // and set it as the value of the call.
6360 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006361 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006362 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006363
Chris Lattner160e8ab2008-10-18 18:49:30 +00006364 // FIXME: Why don't we do this for inline asms with MRVs?
6365 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00006366 EVT ResultType = TLI.getValueType(DAG.getDataLayout(), CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006367
Chris Lattner160e8ab2008-10-18 18:49:30 +00006368 // If any of the results of the inline asm is a vector, it may have the
6369 // wrong width/num elts. This can happen for register classes that can
6370 // contain multiple different value types. The preg or vreg allocated may
6371 // not have the same VT as was expected. Convert it to the right type
6372 // with bit_convert.
6373 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006374 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006375 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006376
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006377 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006378 ResultType.isInteger() && Val.getValueType().isInteger()) {
6379 // If a result value was tied to an input value, the computed result may
6380 // have a wider width than the expected result. Extract the relevant
6381 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006382 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006383 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006384
Chris Lattner160e8ab2008-10-18 18:49:30 +00006385 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006386 }
Dan Gohman6de25562008-10-18 01:03:45 +00006387
Dan Gohman575fad32008-09-03 16:12:24 +00006388 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006389 // Don't need to use this as a chain in this case.
6390 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6391 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006392 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006393
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006394 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006395
Dan Gohman575fad32008-09-03 16:12:24 +00006396 // Process indirect outputs, first output all of the flagged copies out of
6397 // physregs.
6398 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6399 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006400 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006401 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006402 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006403 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6404 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006405
Dan Gohman575fad32008-09-03 16:12:24 +00006406 // Emit the non-flagged stores from the physregs.
6407 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006408 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006409 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006410 StoresToEmit[i].first,
6411 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006412 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006413 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006414 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006415 }
6416
Dan Gohman575fad32008-09-03 16:12:24 +00006417 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006418 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006419
Dan Gohman575fad32008-09-03 16:12:24 +00006420 DAG.setRoot(Chain);
6421}
6422
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006423void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006424 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006425 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006426 getValue(I.getArgOperand(0)),
6427 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006428}
6429
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006430void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006431 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006432 const DataLayout &DL = DAG.getDataLayout();
Mehdi Amini44ede332015-07-09 02:09:04 +00006433 SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()),
6434 getCurSDLoc(), getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006435 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006436 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006437 setValue(&I, V);
6438 DAG.setRoot(V.getValue(1));
6439}
6440
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006441void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006442 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006443 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006444 getValue(I.getArgOperand(0)),
6445 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006446}
6447
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006448void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006449 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006450 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006451 getValue(I.getArgOperand(0)),
6452 getValue(I.getArgOperand(1)),
6453 DAG.getSrcValue(I.getArgOperand(0)),
6454 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006455}
6456
Andrew Trick74f4c742013-10-31 17:18:24 +00006457/// \brief Lower an argument list according to the target calling convention.
6458///
6459/// \return A tuple of <return-value, token-chain>
6460///
6461/// This is a helper for lowering intrinsics that follow a target calling
6462/// convention or require stack pointer adjustment. Only a subset of the
6463/// intrinsic's operands need to participate in the calling convention.
6464std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006465SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006466 unsigned NumArgs, SDValue Callee,
Sanjoy Das84153c42015-05-05 23:06:52 +00006467 Type *ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006468 MachineBasicBlock *LandingPad,
6469 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006470 TargetLowering::ArgListTy Args;
6471 Args.reserve(NumArgs);
6472
6473 // Populate the argument list.
6474 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006475 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6476 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006477 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006478
6479 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6480
6481 TargetLowering::ArgListEntry Entry;
6482 Entry.Node = getValue(V);
6483 Entry.Ty = V->getType();
6484 Entry.setAttributes(&CS, AttrI);
6485 Args.push_back(Entry);
6486 }
6487
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006488 TargetLowering::CallLoweringInfo CLI(DAG);
6489 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Sanjoy Das84153c42015-05-05 23:06:52 +00006490 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006491 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006492
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006493 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006494}
6495
Andrew Trick4a1abb72013-11-22 19:07:36 +00006496/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6497/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006498///
6499/// Constants are converted to TargetConstants purely as an optimization to
6500/// avoid constant materialization and register allocation.
6501///
6502/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6503/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6504/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6505/// address materialization and register allocation, but may also be required
6506/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6507/// alloca in the entry block, then the runtime may assume that the alloca's
6508/// StackMap location can be read immediately after compilation and that the
6509/// location is valid at any point during execution (this is similar to the
6510/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6511/// only available in a register, then the runtime would need to trap when
6512/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006513static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006514 SDLoc DL, SmallVectorImpl<SDValue> &Ops,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006515 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006516 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6517 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006518 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6519 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006520 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006521 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006522 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006523 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6524 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00006525 Ops.push_back(Builder.DAG.getTargetFrameIndex(
6526 FI->getIndex(), TLI.getPointerTy(Builder.DAG.getDataLayout())));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006527 } else
6528 Ops.push_back(OpVal);
6529 }
6530}
6531
Andrew Trick74f4c742013-10-31 17:18:24 +00006532/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6533void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6534 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6535 // [live variables...])
6536
6537 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6538
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006539 SDValue Chain, InFlag, Callee, NullPtr;
6540 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006541
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006542 SDLoc DL = getCurSDLoc();
6543 Callee = getValue(CI.getCalledValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006544 NullPtr = DAG.getIntPtrConstant(0, DL, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006545
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006546 // The stackmap intrinsic only records the live variables (the arguemnts
6547 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6548 // intrinsic, this won't be lowered to a function call. This means we don't
6549 // have to worry about calling conventions and target specific lowering code.
6550 // Instead we perform the call lowering right here.
6551 //
6552 // chain, flag = CALLSEQ_START(chain, 0)
6553 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6554 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6555 //
6556 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6557 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006558
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006559 // Add the <id> and <numBytes> constants.
6560 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6561 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006562 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006563 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6564 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006565 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
6566 MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006567
Andrew Trick74f4c742013-10-31 17:18:24 +00006568 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006569 addStackMapLiveVars(&CI, 2, DL, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006570
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006571 // We are not pushing any register mask info here on the operands list,
6572 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006573
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006574 // Push the chain and the glue flag.
6575 Ops.push_back(Chain);
6576 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006577
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006578 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006579 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006580 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6581 Chain = SDValue(SM, 0);
6582 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006583
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006584 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006585
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006586 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006587
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006588 // Set the root to the target-lowered call chain.
6589 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006590
6591 // Inform the Frame Information that we have a stackmap in this function.
6592 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006593}
6594
6595/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006596void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6597 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006598 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006599 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006600 // i8* <target>,
6601 // i32 <numArgs>,
6602 // [Args...],
6603 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006604
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006605 CallingConv::ID CC = CS.getCallingConv();
6606 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6607 bool HasDef = !CS->getType()->isVoidTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006608 SDLoc dl = getCurSDLoc();
Lang Hames65613a62015-04-22 06:02:31 +00006609 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
6610
6611 // Handle immediate and symbolic callees.
6612 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006613 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
Lang Hames65613a62015-04-22 06:02:31 +00006614 /*isTarget=*/true);
6615 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
6616 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
6617 SDLoc(SymbolicCallee),
6618 SymbolicCallee->getValueType(0));
Andrew Trick74f4c742013-10-31 17:18:24 +00006619
6620 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006621 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006622 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006623
6624 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006625 // Intrinsics include all meta-operands up to but not including CC.
6626 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006627 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006628 "Not enough arguments provided to the patchpoint intrinsic");
6629
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006630 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006631 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Sanjoy Das84153c42015-05-05 23:06:52 +00006632 Type *ReturnTy =
6633 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Andrew Trick74f4c742013-10-31 17:18:24 +00006634 std::pair<SDValue, SDValue> Result =
Sanjoy Das84153c42015-05-05 23:06:52 +00006635 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006636 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006637
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006638 SDNode *CallEnd = Result.second.getNode();
6639 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006640 CallEnd = CallEnd->getOperand(0).getNode();
6641
Andrew Trick74f4c742013-10-31 17:18:24 +00006642 /// Get a call instruction from the call sequence chain.
6643 /// Tail calls are not allowed.
6644 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6645 "Expected a callseq node.");
6646 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006647 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00006648
6649 // Replace the target specific call node with the patchable intrinsic.
6650 SmallVector<SDValue, 8> Ops;
6651
Andrew Tricka2428e02013-11-22 19:07:33 +00006652 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006653 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006654 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006655 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006656 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006657 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006658 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
6659 MVT::i32));
Andrew Tricka2428e02013-11-22 19:07:33 +00006660
Lang Hames65613a62015-04-22 06:02:31 +00006661 // Add the callee.
6662 Ops.push_back(Callee);
Andrew Trick74f4c742013-10-31 17:18:24 +00006663
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006664 // Adjust <numArgs> to account for any arguments that have been passed on the
6665 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006666 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006667 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
6668 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006669 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006670
6671 // Add the calling convention
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006672 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006673
6674 // Add the arguments we omitted previously. The register allocator should
6675 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006676 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006677 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006678 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006679
Andrew Tricka2428e02013-11-22 19:07:33 +00006680 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006681 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00006682 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00006683
6684 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006685 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006686
6687 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006688 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006689 Ops.push_back(*(Call->op_end()-2));
6690 else
6691 Ops.push_back(*(Call->op_end()-1));
6692
6693 // Push the chain (this is originally the first operand of the call, but
6694 // becomes now the last or second to last operand).
6695 Ops.push_back(*(Call->op_begin()));
6696
6697 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006698 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006699 Ops.push_back(*(Call->op_end()-1));
6700
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006701 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006702 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006703 // Create the return types based on the intrinsic definition
6704 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6705 SmallVector<EVT, 3> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006706 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006707 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006708
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006709 // There is always a chain and a glue type at the end
6710 ValueVTs.push_back(MVT::Other);
6711 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00006712 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006713 } else
6714 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6715
6716 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00006717 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006718 dl, NodeTys, Ops);
Andrew Trick6664df12013-11-05 22:44:04 +00006719
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006720 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006721 if (HasDef) {
6722 if (IsAnyRegCC)
6723 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006724 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006725 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006726 }
Andrew Trick6664df12013-11-05 22:44:04 +00006727
6728 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006729 // call sequence. Furthermore the location of the chain and glue can change
6730 // when the AnyReg calling convention is used and the intrinsic returns a
6731 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006732 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006733 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
6734 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
6735 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
6736 } else
6737 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00006738 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006739
6740 // Inform the Frame Information that we have a patchpoint in this function.
6741 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00006742}
6743
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006744/// Returns an AttributeSet representing the attributes applied to the return
6745/// value of the given call.
6746static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
6747 SmallVector<Attribute::AttrKind, 2> Attrs;
6748 if (CLI.RetSExt)
6749 Attrs.push_back(Attribute::SExt);
6750 if (CLI.RetZExt)
6751 Attrs.push_back(Attribute::ZExt);
6752 if (CLI.IsInReg)
6753 Attrs.push_back(Attribute::InReg);
6754
6755 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
6756 Attrs);
6757}
6758
Dan Gohman575fad32008-09-03 16:12:24 +00006759/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006760/// implementation, which just calls LowerCall.
6761/// FIXME: When all targets are
6762/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00006763std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00006764TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00006765 // Handle the incoming return values from the call.
6766 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006767 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00006768 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006769 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006770 auto &DL = CLI.DAG.getDataLayout();
Mehdi Amini56228da2015-07-09 01:57:34 +00006771 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006772
6773 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006774 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006775
6776 bool CanLowerReturn =
6777 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
6778 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
6779
6780 SDValue DemoteStackSlot;
6781 int DemoteStackIdx = -100;
6782 if (!CanLowerReturn) {
6783 // FIXME: equivalent assert?
6784 // assert(!CS.hasInAllocaArgument() &&
6785 // "sret demotion is incompatible with inalloca");
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006786 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
6787 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006788 MachineFunction &MF = CLI.DAG.getMachineFunction();
6789 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
6790 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
6791
Mehdi Amini44ede332015-07-09 02:09:04 +00006792 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy(DL));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006793 ArgListEntry Entry;
6794 Entry.Node = DemoteStackSlot;
6795 Entry.Ty = StackSlotPtrType;
6796 Entry.isSExt = false;
6797 Entry.isZExt = false;
6798 Entry.isInReg = false;
6799 Entry.isSRet = true;
6800 Entry.isNest = false;
6801 Entry.isByVal = false;
6802 Entry.isReturned = false;
6803 Entry.Alignment = Align;
6804 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
6805 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00006806
6807 // sret demotion isn't compatible with tail-calls, since the sret argument
6808 // points into the callers stack frame.
6809 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006810 } else {
6811 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6812 EVT VT = RetTys[I];
6813 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6814 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6815 for (unsigned i = 0; i != NumRegs; ++i) {
6816 ISD::InputArg MyFlags;
6817 MyFlags.VT = RegisterVT;
6818 MyFlags.ArgVT = VT;
6819 MyFlags.Used = CLI.IsReturnValueUsed;
6820 if (CLI.RetSExt)
6821 MyFlags.Flags.setSExt();
6822 if (CLI.RetZExt)
6823 MyFlags.Flags.setZExt();
6824 if (CLI.IsInReg)
6825 MyFlags.Flags.setInReg();
6826 CLI.Ins.push_back(MyFlags);
6827 }
Stephen Lin699808c2013-04-30 22:49:28 +00006828 }
6829 }
6830
Dan Gohman575fad32008-09-03 16:12:24 +00006831 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006832 CLI.Outs.clear();
6833 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00006834 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00006835 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006836 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006837 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00006838 Type *FinalType = Args[i].Ty;
6839 if (Args[i].isByVal)
6840 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
6841 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
6842 FinalType, CLI.CallConv, CLI.IsVarArg);
6843 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
6844 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006845 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00006846 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00006847 SDValue Op = SDValue(Args[i].Node.getNode(),
6848 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00006849 ISD::ArgFlagsTy Flags;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006850 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006851
6852 if (Args[i].isZExt)
6853 Flags.setZExt();
6854 if (Args[i].isSExt)
6855 Flags.setSExt();
6856 if (Args[i].isInReg)
6857 Flags.setInReg();
6858 if (Args[i].isSRet)
6859 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006860 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00006861 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006862 if (Args[i].isInAlloca) {
6863 Flags.setInAlloca();
6864 // Set the byval flag for CCAssignFn callbacks that don't know about
6865 // inalloca. This way we can know how many bytes we should've allocated
6866 // and how many bytes a callee cleanup function will pop. If we port
6867 // inalloca to more targets, we'll have to add custom inalloca handling
6868 // in the various CC lowering callbacks.
6869 Flags.setByVal();
6870 }
6871 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00006872 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6873 Type *ElementTy = Ty->getElementType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006874 Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00006875 // For ByVal, alignment should come from FE. BE will guess if this
6876 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00006877 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00006878 if (Args[i].Alignment)
6879 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00006880 else
6881 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006882 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00006883 }
6884 if (Args[i].isNest)
6885 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00006886 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00006887 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00006888 Flags.setOrigAlign(OriginalAlignment);
6889
Patrik Hagglundbad545c2012-12-19 11:48:16 +00006890 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006891 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00006892 SmallVector<SDValue, 4> Parts(NumParts);
6893 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6894
6895 if (Args[i].isSExt)
6896 ExtendKind = ISD::SIGN_EXTEND;
6897 else if (Args[i].isZExt)
6898 ExtendKind = ISD::ZERO_EXTEND;
6899
Stephen Lin699808c2013-04-30 22:49:28 +00006900 // Conservatively only handle 'returned' on non-vectors for now
6901 if (Args[i].isReturned && !Op.getValueType().isVector()) {
6902 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
6903 "unexpected use of 'returned'");
6904 // Before passing 'returned' to the target lowering code, ensure that
6905 // either the register MVT and the actual EVT are the same size or that
6906 // the return value and argument are extended in the same way; in these
6907 // cases it's safe to pass the argument register value unchanged as the
6908 // return register value (although it's at the target's option whether
6909 // to do so)
6910 // TODO: allow code generation to take advantage of partially preserved
6911 // registers rather than clobbering the entire register when the
6912 // parameter extension method is not compatible with the return
6913 // extension method
6914 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
6915 (ExtendKind != ISD::ANY_EXTEND &&
6916 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
6917 Flags.setReturned();
6918 }
6919
Craig Topperc0196b12014-04-14 00:51:57 +00006920 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
6921 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00006922
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006923 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00006924 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00006925 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00006926 i < CLI.NumFixedArgs,
6927 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006928 if (NumParts > 1 && j == 0)
6929 MyFlags.Flags.setSplit();
6930 else if (j != 0)
6931 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00006932
Justin Holewinskiaa583972012-05-25 16:35:28 +00006933 CLI.Outs.push_back(MyFlags);
6934 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00006935 }
Tim Northovere95c5b32015-02-24 17:22:34 +00006936
6937 if (NeedsRegBlock && Value == NumValues - 1)
6938 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00006939 }
6940 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006941
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006942 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00006943 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00006944
6945 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006946 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00006947 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006948 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006949 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006950 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006951 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006952
6953 // For a tail call, the return value is merely live-out and there aren't
6954 // any nodes in the DAG representing it. Return a special value to
6955 // indicate that a tail call has been emitted and no more Instructions
6956 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006957 if (CLI.IsTailCall) {
6958 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006959 return std::make_pair(SDValue(), SDValue());
6960 }
6961
Justin Holewinskiaa583972012-05-25 16:35:28 +00006962 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00006963 assert(InVals[i].getNode() &&
6964 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006965 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00006966 "LowerCall emitted a value with the wrong type!");
6967 });
6968
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006969 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006970 if (!CanLowerReturn) {
6971 // The instruction result is the result of loading from the
6972 // hidden sret parameter.
6973 SmallVector<EVT, 1> PVTs;
6974 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006975
Mehdi Amini56228da2015-07-09 01:57:34 +00006976 ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006977 assert(PVTs.size() == 1 && "Pointers should fit in one register");
6978 EVT PtrVT = PVTs[0];
6979
6980 unsigned NumValues = RetTys.size();
6981 ReturnValues.resize(NumValues);
6982 SmallVector<SDValue, 4> Chains(NumValues);
6983
6984 for (unsigned i = 0; i < NumValues; ++i) {
6985 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006986 CLI.DAG.getConstant(Offsets[i], CLI.DL,
6987 PtrVT));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006988 SDValue L = CLI.DAG.getLoad(
6989 RetTys[i], CLI.DL, CLI.Chain, Add,
6990 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
6991 false, false, 1);
6992 ReturnValues[i] = L;
6993 Chains[i] = L.getValue(1);
6994 }
6995
6996 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
6997 } else {
6998 // Collect the legal value parts into potentially illegal values
6999 // that correspond to the original function's return values.
7000 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7001 if (CLI.RetSExt)
7002 AssertOp = ISD::AssertSext;
7003 else if (CLI.RetZExt)
7004 AssertOp = ISD::AssertZext;
7005 unsigned CurReg = 0;
7006 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7007 EVT VT = RetTys[I];
7008 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7009 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7010
7011 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7012 NumRegs, RegisterVT, VT, nullptr,
7013 AssertOp));
7014 CurReg += NumRegs;
7015 }
7016
7017 // For a function returning void, there is no return value. We can't create
7018 // such a node, so we just return a null return value in that case. In
7019 // that case, nothing will actually look at the value.
7020 if (ReturnValues.empty())
7021 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007022 }
7023
Justin Holewinskiaa583972012-05-25 16:35:28 +00007024 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007025 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007026 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007027}
7028
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007029void TargetLowering::LowerOperationWrapper(SDNode *N,
7030 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007031 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007032 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007033 if (Res.getNode())
7034 Results.push_back(Res);
7035}
7036
Dan Gohman21cea8a2010-04-17 15:26:15 +00007037SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007038 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007039}
7040
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007041void
7042SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007043 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007044 assert((Op.getOpcode() != ISD::CopyFromReg ||
7045 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7046 "Copy from a reg to the same reg!");
7047 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7048
Eric Christopher58a24612014-10-08 09:50:54 +00007049 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00007050 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
7051 V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007052 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007053
7054 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7055 FuncInfo.PreferredExtendType.end())
7056 ? ISD::ANY_EXTEND
7057 : FuncInfo.PreferredExtendType[V];
7058 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007059 PendingExports.push_back(Chain);
7060}
7061
7062#include "llvm/CodeGen/SelectionDAGISel.h"
7063
Eli Friedman441a01a2011-05-05 16:53:34 +00007064/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7065/// entry block, return true. This includes arguments used by switches, since
7066/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007067static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007068 // With FastISel active, we may be splitting blocks, so force creation
7069 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007070 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007071 return A->use_empty();
7072
7073 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007074 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007075 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7076 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007077
Eli Friedman441a01a2011-05-05 16:53:34 +00007078 return true;
7079}
7080
Eli Bendersky33ebf832013-02-28 23:09:18 +00007081void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007082 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007083 SDLoc dl = SDB->getCurSDLoc();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007084 const DataLayout &DL = DAG.getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007085 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007086
Dan Gohmand16aa542010-05-29 17:03:36 +00007087 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007088 // Put in an sret pointer parameter before all the other parameters.
7089 SmallVector<EVT, 1> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007090 ComputeValueVTs(*TLI, DAG.getDataLayout(),
7091 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007092
7093 // NOTE: Assuming that a pointer will never break down to more than one VT
7094 // or one register.
7095 ISD::ArgFlagsTy Flags;
7096 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007097 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007098 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7099 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007100 Ins.push_back(RetArg);
7101 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007102
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007103 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007104 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007105 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007106 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007107 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007108 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007109 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007110 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007111 Type *FinalType = I->getType();
7112 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7113 FinalType = cast<PointerType>(FinalType)->getElementType();
7114 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7115 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007116 for (unsigned Value = 0, NumValues = ValueVTs.size();
7117 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007118 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007119 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007120 ISD::ArgFlagsTy Flags;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007121 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007122
Bill Wendling94dcaf82012-12-30 12:45:13 +00007123 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007124 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007125 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007126 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007127 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007128 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007129 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007130 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007131 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007132 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007133 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7134 Flags.setInAlloca();
7135 // Set the byval flag for CCAssignFn callbacks that don't know about
7136 // inalloca. This way we can know how many bytes we should've allocated
7137 // and how many bytes a callee cleanup function will pop. If we port
7138 // inalloca to more targets, we'll have to add custom inalloca handling
7139 // in the various CC lowering callbacks.
7140 Flags.setByVal();
7141 }
7142 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007143 PointerType *Ty = cast<PointerType>(I->getType());
7144 Type *ElementTy = Ty->getElementType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007145 Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007146 // For ByVal, alignment should be passed from FE. BE will guess if
7147 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007148 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007149 if (F.getParamAlignment(Idx))
7150 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007151 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007152 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007153 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007154 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007155 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007156 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007157 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007158 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007159 Flags.setOrigAlign(OriginalAlignment);
7160
Bill Wendlingf7719082013-06-06 00:43:09 +00007161 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7162 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007163 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007164 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7165 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007166 if (NumRegs > 1 && i == 0)
7167 MyFlags.Flags.setSplit();
7168 // if it isn't first piece, alignment must be 1
7169 else if (i > 0)
7170 MyFlags.Flags.setOrigAlign(1);
7171 Ins.push_back(MyFlags);
7172 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007173 if (NeedsRegBlock && Value == NumValues - 1)
7174 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007175 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007176 }
7177 }
7178
7179 // Call the target to set up the argument values.
7180 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007181 SDValue NewRoot = TLI->LowerFormalArguments(
7182 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007183
7184 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007185 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007186 "LowerFormalArguments didn't return a valid chain!");
7187 assert(InVals.size() == Ins.size() &&
7188 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007189 DEBUG({
7190 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7191 assert(InVals[i].getNode() &&
7192 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007193 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007194 "LowerFormalArguments emitted a value with the wrong type!");
7195 }
7196 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007197
Dan Gohman695d8112009-08-06 15:37:27 +00007198 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007199 DAG.setRoot(NewRoot);
7200
7201 // Set up the argument values.
7202 unsigned i = 0;
7203 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007204 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007205 // Create a virtual register for the sret pointer, and put in a copy
7206 // from the sret argument into it.
7207 SmallVector<EVT, 1> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007208 ComputeValueVTs(*TLI, DAG.getDataLayout(),
7209 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007210 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007211 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007212 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007213 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007214 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007215
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007216 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007217 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007218 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007219 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007220 NewRoot =
7221 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007222 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007223
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007224 // i indexes lowered arguments. Bump it past the hidden sret argument.
7225 // Idx indexes LLVM arguments. Don't touch it.
7226 ++i;
7227 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007228
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007229 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007230 ++I, ++Idx) {
7231 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007232 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007233 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007234 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007235
7236 // If this argument is unused then remember its value. It is used to generate
7237 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007238 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007239 SDB->setUnusedArgValue(I, InVals[i]);
7240
Adrian Prantl9c930592013-05-16 23:44:12 +00007241 // Also remember any frame index for use in FastISel.
7242 if (FrameIndexSDNode *FI =
7243 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7244 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7245 }
7246
Eli Friedman441a01a2011-05-05 16:53:34 +00007247 for (unsigned Val = 0; Val != NumValues; ++Val) {
7248 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007249 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7250 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007251
7252 if (!I->use_empty()) {
7253 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007254 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007255 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007256 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007257 AssertOp = ISD::AssertZext;
7258
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007259 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007260 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007261 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007262 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007263
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007264 i += NumParts;
7265 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007266
Eli Friedman441a01a2011-05-05 16:53:34 +00007267 // We don't need to do anything else for unused arguments.
7268 if (ArgValues.empty())
7269 continue;
7270
Devang Patel9d904e12011-09-08 22:59:09 +00007271 // Note down frame index.
7272 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007273 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007274 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007275
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007276 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007277 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007278
Eli Friedman441a01a2011-05-05 16:53:34 +00007279 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007280 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007281 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007282 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7283 if (FrameIndexSDNode *FI =
7284 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7285 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7286 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007287
Eli Friedman441a01a2011-05-05 16:53:34 +00007288 // If this argument is live outside of the entry block, insert a copy from
7289 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007290 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007291 // If we can, though, try to skip creating an unnecessary vreg.
7292 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007293 // general. It's also subtly incompatible with the hacks FastISel
7294 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007295 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7296 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7297 FuncInfo->ValueMap[I] = Reg;
7298 continue;
7299 }
7300 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007301 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007302 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007303 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007304 }
Dan Gohman575fad32008-09-03 16:12:24 +00007305 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007306
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007307 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007308
7309 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007310 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007311}
7312
7313/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7314/// ensure constants are generated when needed. Remember the virtual registers
7315/// that need to be added to the Machine PHI nodes as input. We cannot just
7316/// directly add them, because expansion might result in multiple MBB's for one
7317/// BB. As such, the start of the BB might correspond to a different MBB than
7318/// the end.
7319///
7320void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007321SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007322 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007323
7324 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7325
Hans Wennborg5b646572015-03-19 00:57:51 +00007326 // Check PHI nodes in successors that expect a value to be available from this
7327 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007328 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007329 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007330 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007331 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007332
Dan Gohman575fad32008-09-03 16:12:24 +00007333 // If this terminator has multiple identical successors (common for
7334 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007335 if (!SuccsHandled.insert(SuccMBB).second)
7336 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007337
Dan Gohman575fad32008-09-03 16:12:24 +00007338 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007339
7340 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7341 // nodes and Machine PHI nodes, but the incoming operands have not been
7342 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007343 for (BasicBlock::const_iterator I = SuccBB->begin();
7344 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007345 // Ignore dead phi's.
7346 if (PN->use_empty()) continue;
7347
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007348 // Skip empty types
7349 if (PN->getType()->isEmptyTy())
7350 continue;
7351
Dan Gohman575fad32008-09-03 16:12:24 +00007352 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007353 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007354
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007355 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007356 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007357 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007358 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007359 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007360 }
7361 Reg = RegOut;
7362 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007363 DenseMap<const Value *, unsigned>::iterator I =
7364 FuncInfo.ValueMap.find(PHIOp);
7365 if (I != FuncInfo.ValueMap.end())
7366 Reg = I->second;
7367 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007368 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007369 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007370 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007371 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007372 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007373 }
7374 }
7375
7376 // Remember that this register needs to added to the machine PHI node as
7377 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007378 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007379 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00007380 ComputeValueVTs(TLI, DAG.getDataLayout(), PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007381 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007382 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007383 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007384 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007385 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007386 Reg += NumRegisters;
7387 }
7388 }
7389 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007390
Dan Gohmanc594eab2010-04-22 20:46:50 +00007391 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007392}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007393
7394/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7395/// is 0.
7396MachineBasicBlock *
7397SelectionDAGBuilder::StackProtectorDescriptor::
7398AddSuccessorMBB(const BasicBlock *BB,
7399 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007400 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007401 MachineBasicBlock *SuccMBB) {
7402 // If SuccBB has not been created yet, create it.
7403 if (!SuccMBB) {
7404 MachineFunction *MF = ParentMBB->getParent();
7405 MachineFunction::iterator BBI = ParentMBB;
7406 SuccMBB = MF->CreateMachineBasicBlock(BB);
7407 MF->insert(++BBI, SuccMBB);
7408 }
7409 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007410 ParentMBB->addSuccessor(
7411 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007412 return SuccMBB;
7413}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007414
7415MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7416 MachineFunction::iterator I = MBB;
7417 if (++I == FuncInfo.MF->end())
7418 return nullptr;
7419 return I;
7420}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007421
7422/// During lowering new call nodes can be created (such as memset, etc.).
7423/// Those will become new roots of the current DAG, but complications arise
7424/// when they are tail calls. In such cases, the call lowering will update
7425/// the root, but the builder still needs to know that a tail call has been
7426/// lowered in order to avoid generating an additional return.
7427void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7428 // If the node is null, we do have a tail call.
7429 if (MaybeTC.getNode() != nullptr)
7430 DAG.setRoot(MaybeTC);
7431 else
7432 HasTailCall = true;
7433}
7434
Hans Wennborg0867b152015-04-23 16:45:24 +00007435bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters,
7436 unsigned *TotalCases, unsigned First,
7437 unsigned Last) {
7438 assert(Last >= First);
7439 assert(TotalCases[Last] >= TotalCases[First]);
7440
7441 APInt LowCase = Clusters[First].Low->getValue();
7442 APInt HighCase = Clusters[Last].High->getValue();
7443 assert(LowCase.getBitWidth() == HighCase.getBitWidth());
7444
7445 // FIXME: A range of consecutive cases has 100% density, but only requires one
7446 // comparison to lower. We should discriminate against such consecutive ranges
7447 // in jump tables.
7448
7449 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100);
7450 uint64_t Range = Diff + 1;
7451
7452 uint64_t NumCases =
7453 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
7454
7455 assert(NumCases < UINT64_MAX / 100);
7456 assert(Range >= NumCases);
7457
7458 return NumCases * 100 >= Range * MinJumpTableDensity;
7459}
7460
7461static inline bool areJTsAllowed(const TargetLowering &TLI) {
7462 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
7463 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
7464}
7465
7466bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters,
7467 unsigned First, unsigned Last,
7468 const SwitchInst *SI,
7469 MachineBasicBlock *DefaultMBB,
7470 CaseCluster &JTCluster) {
7471 assert(First <= Last);
7472
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007473 uint32_t Weight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007474 unsigned NumCmps = 0;
7475 std::vector<MachineBasicBlock*> Table;
7476 DenseMap<MachineBasicBlock*, uint32_t> JTWeights;
7477 for (unsigned I = First; I <= Last; ++I) {
7478 assert(Clusters[I].Kind == CC_Range);
7479 Weight += Clusters[I].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007480 assert(Weight >= Clusters[I].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007481 APInt Low = Clusters[I].Low->getValue();
7482 APInt High = Clusters[I].High->getValue();
7483 NumCmps += (Low == High) ? 1 : 2;
7484 if (I != First) {
7485 // Fill the gap between this and the previous cluster.
7486 APInt PreviousHigh = Clusters[I - 1].High->getValue();
7487 assert(PreviousHigh.slt(Low));
7488 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
7489 for (uint64_t J = 0; J < Gap; J++)
7490 Table.push_back(DefaultMBB);
7491 }
Hans Wennborgec679a82015-04-24 16:53:55 +00007492 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
7493 for (uint64_t J = 0; J < ClusterSize; ++J)
Hans Wennborg0867b152015-04-23 16:45:24 +00007494 Table.push_back(Clusters[I].MBB);
7495 JTWeights[Clusters[I].MBB] += Clusters[I].Weight;
7496 }
7497
7498 unsigned NumDests = JTWeights.size();
7499 if (isSuitableForBitTests(NumDests, NumCmps,
7500 Clusters[First].Low->getValue(),
7501 Clusters[Last].High->getValue())) {
7502 // Clusters[First..Last] should be lowered as bit tests instead.
7503 return false;
7504 }
7505
7506 // Create the MBB that will load from and jump through the table.
7507 // Note: We create it here, but it's not inserted into the function yet.
7508 MachineFunction *CurMF = FuncInfo.MF;
7509 MachineBasicBlock *JumpTableMBB =
7510 CurMF->CreateMachineBasicBlock(SI->getParent());
7511
7512 // Add successors. Note: use table order for determinism.
7513 SmallPtrSet<MachineBasicBlock *, 8> Done;
7514 for (MachineBasicBlock *Succ : Table) {
7515 if (Done.count(Succ))
7516 continue;
7517 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]);
7518 Done.insert(Succ);
7519 }
7520
7521 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7522 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
7523 ->createJumpTableIndex(Table);
7524
7525 // Set up the jump table info.
7526 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
7527 JumpTableHeader JTH(Clusters[First].Low->getValue(),
7528 Clusters[Last].High->getValue(), SI->getCondition(),
7529 nullptr, false);
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007530 JTCases.emplace_back(std::move(JTH), std::move(JT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007531
7532 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
7533 JTCases.size() - 1, Weight);
7534 return true;
7535}
7536
7537void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
7538 const SwitchInst *SI,
7539 MachineBasicBlock *DefaultMBB) {
7540#ifndef NDEBUG
7541 // Clusters must be non-empty, sorted, and only contain Range clusters.
7542 assert(!Clusters.empty());
7543 for (CaseCluster &C : Clusters)
7544 assert(C.Kind == CC_Range);
7545 for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
7546 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
7547#endif
7548
7549 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7550 if (!areJTsAllowed(TLI))
7551 return;
7552
7553 const int64_t N = Clusters.size();
7554 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries();
7555
Hans Wennborg67d492a2015-06-18 22:22:30 +00007556 // TotalCases[i]: Total nbr of cases in Clusters[0..i].
7557 SmallVector<unsigned, 8> TotalCases(N);
7558
7559 for (unsigned i = 0; i < N; ++i) {
7560 APInt Hi = Clusters[i].High->getValue();
7561 APInt Lo = Clusters[i].Low->getValue();
7562 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
7563 if (i != 0)
7564 TotalCases[i] += TotalCases[i - 1];
7565 }
7566
7567 if (N >= MinJumpTableSize && isDense(Clusters, &TotalCases[0], 0, N - 1)) {
7568 // Cheap case: the whole range might be suitable for jump table.
7569 CaseCluster JTCluster;
7570 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) {
7571 Clusters[0] = JTCluster;
7572 Clusters.resize(1);
7573 return;
7574 }
7575 }
7576
7577 // The algorithm below is not suitable for -O0.
7578 if (TM.getOptLevel() == CodeGenOpt::None)
7579 return;
7580
Hans Wennborg0867b152015-04-23 16:45:24 +00007581 // Split Clusters into minimum number of dense partitions. The algorithm uses
7582 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
7583 // for the Case Statement'" (1994), but builds the MinPartitions array in
7584 // reverse order to make it easier to reconstruct the partitions in ascending
7585 // order. In the choice between two optimal partitionings, it picks the one
7586 // which yields more jump tables.
7587
7588 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7589 SmallVector<unsigned, 8> MinPartitions(N);
7590 // LastElement[i] is the last element of the partition starting at i.
7591 SmallVector<unsigned, 8> LastElement(N);
7592 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1].
7593 SmallVector<unsigned, 8> NumTables(N);
Hans Wennborg0867b152015-04-23 16:45:24 +00007594
7595 // Base case: There is only one way to partition Clusters[N-1].
7596 MinPartitions[N - 1] = 1;
7597 LastElement[N - 1] = N - 1;
7598 assert(MinJumpTableSize > 1);
7599 NumTables[N - 1] = 0;
7600
7601 // Note: loop indexes are signed to avoid underflow.
7602 for (int64_t i = N - 2; i >= 0; i--) {
7603 // Find optimal partitioning of Clusters[i..N-1].
7604 // Baseline: Put Clusters[i] into a partition on its own.
7605 MinPartitions[i] = MinPartitions[i + 1] + 1;
7606 LastElement[i] = i;
7607 NumTables[i] = NumTables[i + 1];
7608
7609 // Search for a solution that results in fewer partitions.
7610 for (int64_t j = N - 1; j > i; j--) {
7611 // Try building a partition from Clusters[i..j].
7612 if (isDense(Clusters, &TotalCases[0], i, j)) {
7613 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7614 bool IsTable = j - i + 1 >= MinJumpTableSize;
7615 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]);
7616
7617 // If this j leads to fewer partitions, or same number of partitions
7618 // with more lookup tables, it is a better partitioning.
7619 if (NumPartitions < MinPartitions[i] ||
7620 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) {
7621 MinPartitions[i] = NumPartitions;
7622 LastElement[i] = j;
7623 NumTables[i] = Tables;
7624 }
7625 }
7626 }
7627 }
7628
7629 // Iterate over the partitions, replacing some with jump tables in-place.
7630 unsigned DstIndex = 0;
7631 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7632 Last = LastElement[First];
7633 assert(Last >= First);
7634 assert(DstIndex <= First);
7635 unsigned NumClusters = Last - First + 1;
7636
7637 CaseCluster JTCluster;
7638 if (NumClusters >= MinJumpTableSize &&
7639 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
7640 Clusters[DstIndex++] = JTCluster;
7641 } else {
7642 for (unsigned I = First; I <= Last; ++I)
7643 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7644 }
7645 }
7646 Clusters.resize(DstIndex);
7647}
7648
7649bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) {
7650 // FIXME: Using the pointer type doesn't seem ideal.
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007651 uint64_t BW = DAG.getDataLayout().getPointerSizeInBits();
Hans Wennborg0867b152015-04-23 16:45:24 +00007652 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1;
7653 return Range <= BW;
7654}
7655
7656bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests,
7657 unsigned NumCmps,
7658 const APInt &Low,
7659 const APInt &High) {
7660 // FIXME: I don't think NumCmps is the correct metric: a single case and a
7661 // range of cases both require only one branch to lower. Just looking at the
7662 // number of clusters and destinations should be enough to decide whether to
7663 // build bit tests.
7664
7665 // To lower a range with bit tests, the range must fit the bitwidth of a
7666 // machine word.
7667 if (!rangeFitsInWord(Low, High))
7668 return false;
7669
7670 // Decide whether it's profitable to lower this range with bit tests. Each
7671 // destination requires a bit test and branch, and there is an overall range
7672 // check branch. For a small number of clusters, separate comparisons might be
7673 // cheaper, and for many destinations, splitting the range might be better.
7674 return (NumDests == 1 && NumCmps >= 3) ||
7675 (NumDests == 2 && NumCmps >= 5) ||
7676 (NumDests == 3 && NumCmps >= 6);
7677}
7678
7679bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
7680 unsigned First, unsigned Last,
7681 const SwitchInst *SI,
7682 CaseCluster &BTCluster) {
7683 assert(First <= Last);
7684 if (First == Last)
7685 return false;
7686
7687 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7688 unsigned NumCmps = 0;
7689 for (int64_t I = First; I <= Last; ++I) {
7690 assert(Clusters[I].Kind == CC_Range);
7691 Dests.set(Clusters[I].MBB->getNumber());
7692 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
7693 }
7694 unsigned NumDests = Dests.count();
7695
7696 APInt Low = Clusters[First].Low->getValue();
7697 APInt High = Clusters[Last].High->getValue();
7698 assert(Low.slt(High));
7699
7700 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High))
7701 return false;
7702
7703 APInt LowBound;
7704 APInt CmpRange;
7705
Mehdi Amini44ede332015-07-09 02:09:04 +00007706 const int BitWidth = DAG.getTargetLoweringInfo()
7707 .getPointerTy(DAG.getDataLayout())
7708 .getSizeInBits();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007709 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007710
7711 if (Low.isNonNegative() && High.slt(BitWidth)) {
7712 // Optimize the case where all the case values fit in a
7713 // word without having to subtract minValue. In this case,
7714 // we can optimize away the subtraction.
7715 LowBound = APInt::getNullValue(Low.getBitWidth());
7716 CmpRange = High;
7717 } else {
7718 LowBound = Low;
7719 CmpRange = High - Low;
7720 }
7721
7722 CaseBitsVector CBV;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007723 uint32_t TotalWeight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007724 for (unsigned i = First; i <= Last; ++i) {
7725 // Find the CaseBits for this destination.
7726 unsigned j;
7727 for (j = 0; j < CBV.size(); ++j)
7728 if (CBV[j].BB == Clusters[i].MBB)
7729 break;
7730 if (j == CBV.size())
7731 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0));
7732 CaseBits *CB = &CBV[j];
7733
7734 // Update Mask, Bits and ExtraWeight.
7735 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
7736 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007737 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!");
7738 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo;
7739 CB->Bits += Hi - Lo + 1;
Hans Wennborg0867b152015-04-23 16:45:24 +00007740 CB->ExtraWeight += Clusters[i].Weight;
7741 TotalWeight += Clusters[i].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007742 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007743 }
7744
7745 BitTestInfo BTI;
7746 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
Hans Wennborgba6d2562015-04-27 20:21:17 +00007747 // Sort by weight first, number of bits second.
7748 if (a.ExtraWeight != b.ExtraWeight)
7749 return a.ExtraWeight > b.ExtraWeight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007750 return a.Bits > b.Bits;
7751 });
7752
7753 for (auto &CB : CBV) {
7754 MachineBasicBlock *BitTestBB =
7755 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
7756 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight));
7757 }
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007758 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
7759 SI->getCondition(), -1U, MVT::Other, false, nullptr,
7760 nullptr, std::move(BTI));
Hans Wennborg0867b152015-04-23 16:45:24 +00007761
7762 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
7763 BitTestCases.size() - 1, TotalWeight);
7764 return true;
7765}
7766
7767void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
7768 const SwitchInst *SI) {
7769// Partition Clusters into as few subsets as possible, where each subset has a
7770// range that fits in a machine word and has <= 3 unique destinations.
7771
7772#ifndef NDEBUG
7773 // Clusters must be sorted and contain Range or JumpTable clusters.
7774 assert(!Clusters.empty());
7775 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
7776 for (const CaseCluster &C : Clusters)
7777 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
7778 for (unsigned i = 1; i < Clusters.size(); ++i)
7779 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
7780#endif
7781
Hans Wennborg67d492a2015-06-18 22:22:30 +00007782 // The algorithm below is not suitable for -O0.
7783 if (TM.getOptLevel() == CodeGenOpt::None)
7784 return;
7785
Hans Wennborg0867b152015-04-23 16:45:24 +00007786 // If target does not have legal shift left, do not emit bit tests at all.
7787 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00007788 EVT PTy = TLI.getPointerTy(DAG.getDataLayout());
Hans Wennborg0867b152015-04-23 16:45:24 +00007789 if (!TLI.isOperationLegal(ISD::SHL, PTy))
7790 return;
7791
7792 int BitWidth = PTy.getSizeInBits();
7793 const int64_t N = Clusters.size();
7794
7795 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7796 SmallVector<unsigned, 8> MinPartitions(N);
7797 // LastElement[i] is the last element of the partition starting at i.
7798 SmallVector<unsigned, 8> LastElement(N);
7799
7800 // FIXME: This might not be the best algorithm for finding bit test clusters.
7801
7802 // Base case: There is only one way to partition Clusters[N-1].
7803 MinPartitions[N - 1] = 1;
7804 LastElement[N - 1] = N - 1;
7805
7806 // Note: loop indexes are signed to avoid underflow.
7807 for (int64_t i = N - 2; i >= 0; --i) {
7808 // Find optimal partitioning of Clusters[i..N-1].
7809 // Baseline: Put Clusters[i] into a partition on its own.
7810 MinPartitions[i] = MinPartitions[i + 1] + 1;
7811 LastElement[i] = i;
7812
7813 // Search for a solution that results in fewer partitions.
7814 // Note: the search is limited by BitWidth, reducing time complexity.
7815 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
7816 // Try building a partition from Clusters[i..j].
7817
7818 // Check the range.
7819 if (!rangeFitsInWord(Clusters[i].Low->getValue(),
7820 Clusters[j].High->getValue()))
7821 continue;
7822
7823 // Check nbr of destinations and cluster types.
7824 // FIXME: This works, but doesn't seem very efficient.
7825 bool RangesOnly = true;
7826 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7827 for (int64_t k = i; k <= j; k++) {
7828 if (Clusters[k].Kind != CC_Range) {
7829 RangesOnly = false;
7830 break;
7831 }
7832 Dests.set(Clusters[k].MBB->getNumber());
7833 }
7834 if (!RangesOnly || Dests.count() > 3)
7835 break;
7836
7837 // Check if it's a better partition.
7838 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7839 if (NumPartitions < MinPartitions[i]) {
7840 // Found a better partition.
7841 MinPartitions[i] = NumPartitions;
7842 LastElement[i] = j;
7843 }
7844 }
7845 }
7846
7847 // Iterate over the partitions, replacing with bit-test clusters in-place.
7848 unsigned DstIndex = 0;
7849 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7850 Last = LastElement[First];
7851 assert(First <= Last);
7852 assert(DstIndex <= First);
7853
7854 CaseCluster BitTestCluster;
7855 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
7856 Clusters[DstIndex++] = BitTestCluster;
7857 } else {
Benjamin Kramer185579b2015-06-04 17:07:59 +00007858 size_t NumClusters = Last - First + 1;
7859 std::memmove(&Clusters[DstIndex], &Clusters[First],
7860 sizeof(Clusters[0]) * NumClusters);
7861 DstIndex += NumClusters;
Hans Wennborg0867b152015-04-23 16:45:24 +00007862 }
7863 }
7864 Clusters.resize(DstIndex);
7865}
7866
7867void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
7868 MachineBasicBlock *SwitchMBB,
7869 MachineBasicBlock *DefaultMBB) {
7870 MachineFunction *CurMF = FuncInfo.MF;
7871 MachineBasicBlock *NextMBB = nullptr;
7872 MachineFunction::iterator BBI = W.MBB;
7873 if (++BBI != FuncInfo.MF->end())
7874 NextMBB = BBI;
7875
7876 unsigned Size = W.LastCluster - W.FirstCluster + 1;
7877
7878 BranchProbabilityInfo *BPI = FuncInfo.BPI;
7879
7880 if (Size == 2 && W.MBB == SwitchMBB) {
7881 // If any two of the cases has the same destination, and if one value
7882 // is the same as the other, but has one bit unset that the other has set,
7883 // use bit manipulation to do two compares at once. For example:
7884 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
7885 // TODO: This could be extended to merge any 2 cases in switches with 3
7886 // cases.
7887 // TODO: Handle cases where W.CaseBB != SwitchBB.
7888 CaseCluster &Small = *W.FirstCluster;
7889 CaseCluster &Big = *W.LastCluster;
7890
7891 if (Small.Low == Small.High && Big.Low == Big.High &&
7892 Small.MBB == Big.MBB) {
7893 const APInt &SmallValue = Small.Low->getValue();
7894 const APInt &BigValue = Big.Low->getValue();
7895
7896 // Check that there is only one bit different.
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007897 APInt CommonBit = BigValue ^ SmallValue;
7898 if (CommonBit.isPowerOf2()) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007899 SDValue CondLHS = getValue(Cond);
7900 EVT VT = CondLHS.getValueType();
7901 SDLoc DL = getCurSDLoc();
7902
7903 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007904 DAG.getConstant(CommonBit, DL, VT));
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007905 SDValue Cond = DAG.getSetCC(
7906 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
7907 ISD::SETEQ);
Hans Wennborg0867b152015-04-23 16:45:24 +00007908
7909 // Update successor info.
7910 // Both Small and Big will jump to Small.BB, so we sum up the weights.
7911 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight);
7912 addSuccessorWithWeight(
7913 SwitchMBB, DefaultMBB,
7914 // The default destination is the first successor in IR.
7915 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0)
7916 : 0);
7917
7918 // Insert the true branch.
7919 SDValue BrCond =
7920 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
7921 DAG.getBasicBlock(Small.MBB));
7922 // Insert the false branch.
7923 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
7924 DAG.getBasicBlock(DefaultMBB));
7925
7926 DAG.setRoot(BrCond);
7927 return;
7928 }
7929 }
7930 }
7931
7932 if (TM.getOptLevel() != CodeGenOpt::None) {
7933 // Order cases by weight so the most likely case will be checked first.
7934 std::sort(W.FirstCluster, W.LastCluster + 1,
7935 [](const CaseCluster &a, const CaseCluster &b) {
7936 return a.Weight > b.Weight;
7937 });
7938
Hans Wennborg67c03752015-04-27 23:35:22 +00007939 // Rearrange the case blocks so that the last one falls through if possible
7940 // without without changing the order of weights.
Hans Wennborg0867b152015-04-23 16:45:24 +00007941 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
7942 --I;
Hans Wennborg67c03752015-04-27 23:35:22 +00007943 if (I->Weight > W.LastCluster->Weight)
7944 break;
Hans Wennborg0867b152015-04-23 16:45:24 +00007945 if (I->Kind == CC_Range && I->MBB == NextMBB) {
7946 std::swap(*I, *W.LastCluster);
7947 break;
7948 }
7949 }
7950 }
7951
7952 // Compute total weight.
7953 uint32_t UnhandledWeights = 0;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007954 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007955 UnhandledWeights += I->Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007956 assert(UnhandledWeights >= I->Weight && "Weight overflow!");
7957 }
Hans Wennborg0867b152015-04-23 16:45:24 +00007958
7959 MachineBasicBlock *CurMBB = W.MBB;
7960 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
7961 MachineBasicBlock *Fallthrough;
7962 if (I == W.LastCluster) {
7963 // For the last cluster, fall through to the default destination.
7964 Fallthrough = DefaultMBB;
7965 } else {
7966 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
7967 CurMF->insert(BBI, Fallthrough);
7968 // Put Cond in a virtual register to make it available from the new blocks.
7969 ExportFromCurrentBlock(Cond);
7970 }
7971
7972 switch (I->Kind) {
7973 case CC_JumpTable: {
7974 // FIXME: Optimize away range check based on pivot comparisons.
7975 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
7976 JumpTable *JT = &JTCases[I->JTCasesIndex].second;
7977
7978 // The jump block hasn't been inserted yet; insert it here.
7979 MachineBasicBlock *JumpMBB = JT->MBB;
7980 CurMF->insert(BBI, JumpMBB);
7981 addSuccessorWithWeight(CurMBB, Fallthrough);
7982 addSuccessorWithWeight(CurMBB, JumpMBB);
7983
7984 // The jump table header will be inserted in our current block, do the
7985 // range check, and fall through to our fallthrough block.
7986 JTH->HeaderBB = CurMBB;
7987 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
7988
7989 // If we're in the right place, emit the jump table header right now.
7990 if (CurMBB == SwitchMBB) {
7991 visitJumpTableHeader(*JT, *JTH, SwitchMBB);
7992 JTH->Emitted = true;
7993 }
7994 break;
7995 }
7996 case CC_BitTests: {
7997 // FIXME: Optimize away range check based on pivot comparisons.
7998 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
7999
8000 // The bit test blocks haven't been inserted yet; insert them here.
8001 for (BitTestCase &BTC : BTB->Cases)
8002 CurMF->insert(BBI, BTC.ThisBB);
8003
8004 // Fill in fields of the BitTestBlock.
8005 BTB->Parent = CurMBB;
8006 BTB->Default = Fallthrough;
8007
8008 // If we're in the right place, emit the bit test header header right now.
8009 if (CurMBB ==SwitchMBB) {
8010 visitBitTestHeader(*BTB, SwitchMBB);
8011 BTB->Emitted = true;
8012 }
8013 break;
8014 }
8015 case CC_Range: {
8016 const Value *RHS, *LHS, *MHS;
8017 ISD::CondCode CC;
8018 if (I->Low == I->High) {
8019 // Check Cond == I->Low.
8020 CC = ISD::SETEQ;
8021 LHS = Cond;
8022 RHS=I->Low;
8023 MHS = nullptr;
8024 } else {
8025 // Check I->Low <= Cond <= I->High.
8026 CC = ISD::SETLE;
8027 LHS = I->Low;
8028 MHS = Cond;
8029 RHS = I->High;
8030 }
8031
8032 // The false weight is the sum of all unhandled cases.
8033 UnhandledWeights -= I->Weight;
8034 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight,
8035 UnhandledWeights);
8036
8037 if (CurMBB == SwitchMBB)
8038 visitSwitchCase(CB, SwitchMBB);
8039 else
8040 SwitchCases.push_back(CB);
8041
8042 break;
8043 }
8044 }
8045 CurMBB = Fallthrough;
8046 }
8047}
8048
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00008049unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
8050 CaseClusterIt First,
8051 CaseClusterIt Last) {
8052 return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
8053 if (X.Weight != CC.Weight)
8054 return X.Weight > CC.Weight;
8055
8056 // Ties are broken by comparing the case value.
8057 return X.Low->getValue().slt(CC.Low->getValue());
8058 });
8059}
8060
Hans Wennborg0867b152015-04-23 16:45:24 +00008061void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
8062 const SwitchWorkListItem &W,
8063 Value *Cond,
8064 MachineBasicBlock *SwitchMBB) {
8065 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
8066 "Clusters not sorted?");
8067
Daniel Jasper0366cd22015-04-30 08:51:13 +00008068 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
Hans Wennborg0867b152015-04-23 16:45:24 +00008069
Hans Wennborg4b828d32015-04-30 00:57:37 +00008070 // Balance the tree based on branch weights to create a near-optimal (in terms
8071 // of search time given key frequency) binary search tree. See e.g. Kurt
8072 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
8073 CaseClusterIt LastLeft = W.FirstCluster;
8074 CaseClusterIt FirstRight = W.LastCluster;
8075 uint32_t LeftWeight = LastLeft->Weight;
8076 uint32_t RightWeight = FirstRight->Weight;
Hans Wennborg0867b152015-04-23 16:45:24 +00008077
Hans Wennborg4b828d32015-04-30 00:57:37 +00008078 // Move LastLeft and FirstRight towards each other from opposite directions to
8079 // find a partitioning of the clusters which balances the weight on both
Hans Wennborg44faaa72015-05-07 15:47:15 +00008080 // sides. If LeftWeight and RightWeight are equal, alternate which side is
8081 // taken to ensure 0-weight nodes are distributed evenly.
8082 unsigned I = 0;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008083 while (LastLeft + 1 < FirstRight) {
Hans Wennborg44faaa72015-05-07 15:47:15 +00008084 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1)))
Hans Wennborg4b828d32015-04-30 00:57:37 +00008085 LeftWeight += (++LastLeft)->Weight;
8086 else
8087 RightWeight += (--FirstRight)->Weight;
Hans Wennborg44faaa72015-05-07 15:47:15 +00008088 I++;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008089 }
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00008090
8091 for (;;) {
8092 // Our binary search tree differs from a typical BST in that ours can have up
8093 // to three values in each leaf. The pivot selection above doesn't take that
8094 // into account, which means the tree might require more nodes and be less
8095 // efficient. We compensate for this here.
8096
8097 unsigned NumLeft = LastLeft - W.FirstCluster + 1;
8098 unsigned NumRight = W.LastCluster - FirstRight + 1;
8099
8100 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
8101 // If one side has less than 3 clusters, and the other has more than 3,
8102 // consider taking a cluster from the other side.
8103
8104 if (NumLeft < NumRight) {
8105 // Consider moving the first cluster on the right to the left side.
8106 CaseCluster &CC = *FirstRight;
8107 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8108 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8109 if (LeftSideRank <= RightSideRank) {
8110 // Moving the cluster to the left does not demote it.
8111 ++LastLeft;
8112 ++FirstRight;
8113 continue;
8114 }
8115 } else {
8116 assert(NumRight < NumLeft);
8117 // Consider moving the last element on the left to the right side.
8118 CaseCluster &CC = *LastLeft;
8119 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8120 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8121 if (RightSideRank <= LeftSideRank) {
8122 // Moving the cluster to the right does not demot it.
8123 --LastLeft;
8124 --FirstRight;
8125 continue;
8126 }
8127 }
8128 }
8129 break;
8130 }
8131
Hans Wennborg4b828d32015-04-30 00:57:37 +00008132 assert(LastLeft + 1 == FirstRight);
8133 assert(LastLeft >= W.FirstCluster);
8134 assert(FirstRight <= W.LastCluster);
8135
8136 // Use the first element on the right as pivot since we will make less-than
8137 // comparisons against it.
8138 CaseClusterIt PivotCluster = FirstRight;
8139 assert(PivotCluster > W.FirstCluster);
8140 assert(PivotCluster <= W.LastCluster);
8141
Hans Wennborg0867b152015-04-23 16:45:24 +00008142 CaseClusterIt FirstLeft = W.FirstCluster;
Hans Wennborg0867b152015-04-23 16:45:24 +00008143 CaseClusterIt LastRight = W.LastCluster;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008144
Hans Wennborg0867b152015-04-23 16:45:24 +00008145 const ConstantInt *Pivot = PivotCluster->Low;
8146
8147 // New blocks will be inserted immediately after the current one.
8148 MachineFunction::iterator BBI = W.MBB;
8149 ++BBI;
8150
8151 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
8152 // we can branch to its destination directly if it's squeezed exactly in
8153 // between the known lower bound and Pivot - 1.
8154 MachineBasicBlock *LeftMBB;
8155 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
8156 FirstLeft->Low == W.GE &&
8157 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
8158 LeftMBB = FirstLeft->MBB;
8159 } else {
8160 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8161 FuncInfo.MF->insert(BBI, LeftMBB);
8162 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot});
8163 // Put Cond in a virtual register to make it available from the new blocks.
8164 ExportFromCurrentBlock(Cond);
8165 }
8166
8167 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
8168 // single cluster, RHS.Low == Pivot, and we can branch to its destination
8169 // directly if RHS.High equals the current upper bound.
8170 MachineBasicBlock *RightMBB;
8171 if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
8172 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
8173 RightMBB = FirstRight->MBB;
8174 } else {
8175 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8176 FuncInfo.MF->insert(BBI, RightMBB);
8177 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT});
8178 // Put Cond in a virtual register to make it available from the new blocks.
8179 ExportFromCurrentBlock(Cond);
8180 }
8181
8182 // Create the CaseBlock record that will be used to lower the branch.
Hans Wennborg4b828d32015-04-30 00:57:37 +00008183 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
8184 LeftWeight, RightWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00008185
8186 if (W.MBB == SwitchMBB)
8187 visitSwitchCase(CB, SwitchMBB);
8188 else
8189 SwitchCases.push_back(CB);
8190}
8191
8192void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
8193 // Extract cases from the switch.
8194 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8195 CaseClusterVector Clusters;
8196 Clusters.reserve(SI.getNumCases());
8197 for (auto I : SI.cases()) {
8198 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
8199 const ConstantInt *CaseVal = I.getCaseValue();
Hans Wennborg44faaa72015-05-07 15:47:15 +00008200 uint32_t Weight =
8201 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00008202 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight));
8203 }
8204
8205 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
8206
Hans Wennborgae0254d2015-05-08 21:23:39 +00008207 // Cluster adjacent cases with the same destination. We do this at all
8208 // optimization levels because it's cheap to do and will make codegen faster
8209 // if there are many clusters.
8210 sortAndRangeify(Clusters);
Hans Wennborg0867b152015-04-23 16:45:24 +00008211
Hans Wennborgae0254d2015-05-08 21:23:39 +00008212 if (TM.getOptLevel() != CodeGenOpt::None) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008213 // Replace an unreachable default with the most popular destination.
8214 // FIXME: Exploit unreachable default more aggressively.
8215 bool UnreachableDefault =
8216 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
8217 if (UnreachableDefault && !Clusters.empty()) {
8218 DenseMap<const BasicBlock *, unsigned> Popularity;
8219 unsigned MaxPop = 0;
8220 const BasicBlock *MaxBB = nullptr;
8221 for (auto I : SI.cases()) {
8222 const BasicBlock *BB = I.getCaseSuccessor();
8223 if (++Popularity[BB] > MaxPop) {
8224 MaxPop = Popularity[BB];
8225 MaxBB = BB;
8226 }
8227 }
8228 // Set new default.
8229 assert(MaxPop > 0 && MaxBB);
8230 DefaultMBB = FuncInfo.MBBMap[MaxBB];
8231
8232 // Remove cases that were pointing to the destination that is now the
8233 // default.
8234 CaseClusterVector New;
8235 New.reserve(Clusters.size());
8236 for (CaseCluster &CC : Clusters) {
8237 if (CC.MBB != DefaultMBB)
8238 New.push_back(CC);
8239 }
8240 Clusters = std::move(New);
8241 }
8242 }
8243
8244 // If there is only the default destination, jump there directly.
8245 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
8246 if (Clusters.empty()) {
8247 SwitchMBB->addSuccessor(DefaultMBB);
8248 if (DefaultMBB != NextBlock(SwitchMBB)) {
8249 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
8250 getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
8251 }
8252 return;
8253 }
8254
Hans Wennborg67d492a2015-06-18 22:22:30 +00008255 findJumpTables(Clusters, &SI, DefaultMBB);
8256 findBitTestClusters(Clusters, &SI);
Hans Wennborg0867b152015-04-23 16:45:24 +00008257
8258 DEBUG({
8259 dbgs() << "Case clusters: ";
8260 for (const CaseCluster &C : Clusters) {
8261 if (C.Kind == CC_JumpTable) dbgs() << "JT:";
8262 if (C.Kind == CC_BitTests) dbgs() << "BT:";
8263
8264 C.Low->getValue().print(dbgs(), true);
8265 if (C.Low != C.High) {
8266 dbgs() << '-';
8267 C.High->getValue().print(dbgs(), true);
8268 }
8269 dbgs() << ' ';
8270 }
8271 dbgs() << '\n';
8272 });
8273
8274 assert(!Clusters.empty());
8275 SwitchWorkList WorkList;
8276 CaseClusterIt First = Clusters.begin();
8277 CaseClusterIt Last = Clusters.end() - 1;
8278 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr});
8279
8280 while (!WorkList.empty()) {
8281 SwitchWorkListItem W = WorkList.back();
8282 WorkList.pop_back();
8283 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
8284
8285 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) {
8286 // For optimized builds, lower large range as a balanced binary tree.
8287 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
8288 continue;
8289 }
8290
8291 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
8292 }
8293}