blob: a1d2cf43f78ca619aa1d73c417d683b0da81f3dd [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000035def WAIT_FLAG : InstFlag<"printWaitFlag">;
36
Tom Stellard75aadc22012-12-11 21:25:42 +000037let Predicates = [isSI] in {
38
39let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000040
41let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000042def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
43def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
44def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
45def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000046} // End isMoveImm = 1
47
Matt Arsenault2c335622014-04-09 07:16:16 +000048def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
49 [(set i32:$dst, (not i32:$src0))]
50>;
51
Tom Stellard75aadc22012-12-11 21:25:42 +000052def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
53def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
54def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
55def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
56def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
57} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000058
Tom Stellard75aadc22012-12-11 21:25:42 +000059////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
60////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
61////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
62////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
63////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
64////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
65////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
66////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
67//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
68//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
69def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
70//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +000071def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
72 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
73>;
74def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
75 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
76>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +000077
Tom Stellard75aadc22012-12-11 21:25:42 +000078////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
79////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
80////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
81////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
82def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
83def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
84def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
85def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
86
87let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
88
89def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
90def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
91def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
92def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
93def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
94def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
95def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
96def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
97
98} // End hasSideEffects = 1
99
100def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
101def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
102def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
103def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
104def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
105def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
106//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
107def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
108def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
109def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
110def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
111def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
112
113/*
114This instruction is disabled for now until we can figure out how to teach
115the instruction selector to correctly use the S_CMP* vs V_CMP*
116instructions.
117
118When this instruction is enabled the code generator sometimes produces this
119invalid sequence:
120
121SCC = S_CMPK_EQ_I32 SGPR0, imm
122VCC = COPY SCC
123VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
124
125def S_CMPK_EQ_I32 : SOPK <
126 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
127 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000128 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000129>;
130*/
131
Christian Konig76edd4f2013-02-26 17:52:29 +0000132let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000133def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
134def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
135def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
136def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
137def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
138def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
139def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
140def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
141def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
142def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
143def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000144} // End isCompare = 1
145
Matt Arsenault3383eec2013-11-14 22:32:49 +0000146let Defs = [SCC], isCommutable = 1 in {
147 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
148 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
149}
150
Tom Stellard75aadc22012-12-11 21:25:42 +0000151//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
152def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
153def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
154def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
155//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
156//def EXP : EXP_ <0x00000000, "EXP", []>;
157
Christian Konig76edd4f2013-02-26 17:52:29 +0000158let isCompare = 1 in {
159
Christian Konigb19849a2013-02-21 15:17:04 +0000160defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000161defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
162defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
163defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
164defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
165defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
166defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
167defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
168defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000169defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
170defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
171defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
172defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000173defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000174defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
175defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000176
Christian Konig76edd4f2013-02-26 17:52:29 +0000177let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000178
Christian Konigb19849a2013-02-21 15:17:04 +0000179defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
180defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
181defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
182defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
183defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
184defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
185defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
186defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
187defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
188defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
189defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
190defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
191defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
192defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
193defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
194defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000195
Christian Konig76edd4f2013-02-26 17:52:29 +0000196} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000197
Christian Konigb19849a2013-02-21 15:17:04 +0000198defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000199defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
200defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
201defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
202defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000203defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000204defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
205defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
206defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000207defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
208defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
209defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
210defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000211defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000212defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
213defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000214
Christian Konig76edd4f2013-02-26 17:52:29 +0000215let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000216
Christian Konigb19849a2013-02-21 15:17:04 +0000217defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
218defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
219defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
220defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
221defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
222defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
223defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
224defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
225defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
226defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
227defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
228defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
229defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
230defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
231defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
232defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000233
Christian Konig76edd4f2013-02-26 17:52:29 +0000234} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000235
Christian Konigb19849a2013-02-21 15:17:04 +0000236defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
237defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
238defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
239defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
240defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
241defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
242defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
243defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
244defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
245defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
246defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
247defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
248defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
249defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
250defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
251defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000252
253let hasSideEffects = 1, Defs = [EXEC] in {
254
Christian Konigb19849a2013-02-21 15:17:04 +0000255defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
256defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
257defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
258defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
259defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
260defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
261defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
262defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
263defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
264defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
265defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
266defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
267defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
268defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
269defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
270defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000271
272} // End hasSideEffects = 1, Defs = [EXEC]
273
Christian Konigb19849a2013-02-21 15:17:04 +0000274defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
275defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
276defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
277defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
278defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
279defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
280defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
281defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
282defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
283defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
284defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
285defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
286defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
287defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
288defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
289defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000290
291let hasSideEffects = 1, Defs = [EXEC] in {
292
Christian Konigb19849a2013-02-21 15:17:04 +0000293defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
294defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
295defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
296defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
297defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
298defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
299defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
300defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
301defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
302defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
303defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
304defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
305defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
306defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
307defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
308defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000309
310} // End hasSideEffects = 1, Defs = [EXEC]
311
Christian Konigb19849a2013-02-21 15:17:04 +0000312defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000313defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000314defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000315defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
316defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000317defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000318defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000319defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000320
Christian Konig76edd4f2013-02-26 17:52:29 +0000321let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000322
Christian Konigb19849a2013-02-21 15:17:04 +0000323defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
324defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
325defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
326defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
327defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
328defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
329defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
330defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000331
Christian Konig76edd4f2013-02-26 17:52:29 +0000332} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000333
Christian Konigb19849a2013-02-21 15:17:04 +0000334defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000335defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
336defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
337defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
338defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
339defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
340defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000341defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000342
Christian Konig76edd4f2013-02-26 17:52:29 +0000343let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000344
Christian Konigb19849a2013-02-21 15:17:04 +0000345defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
346defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
347defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
348defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
349defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
350defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
351defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
352defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000353
Christian Konig76edd4f2013-02-26 17:52:29 +0000354} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000355
Christian Konigb19849a2013-02-21 15:17:04 +0000356defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000357defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
358defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
359defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
360defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
361defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
362defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000363defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000364
Christian Konig76edd4f2013-02-26 17:52:29 +0000365let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000366
Christian Konigb19849a2013-02-21 15:17:04 +0000367defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
368defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
369defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
370defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
371defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
372defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
373defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
374defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000375
Christian Konig76edd4f2013-02-26 17:52:29 +0000376} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000377
Christian Konigb19849a2013-02-21 15:17:04 +0000378defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000379defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
380defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
381defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
382defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
383defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
384defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000385defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000386
387let hasSideEffects = 1, Defs = [EXEC] in {
388
Christian Konigb19849a2013-02-21 15:17:04 +0000389defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
390defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
391defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
392defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
393defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
394defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
395defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
396defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000397
398} // End hasSideEffects = 1, Defs = [EXEC]
399
Christian Konigb19849a2013-02-21 15:17:04 +0000400defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000401
402let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000403defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000404} // End hasSideEffects = 1, Defs = [EXEC]
405
Christian Konigb19849a2013-02-21 15:17:04 +0000406defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000407
408let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000409defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000410} // End hasSideEffects = 1, Defs = [EXEC]
411
412} // End isCompare = 1
413
Tom Stellard13c68ef2013-09-05 18:38:09 +0000414def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000415def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000416def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000417def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
418def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000419def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
420
Michel Danzer1c454302013-07-10 16:36:43 +0000421def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000422def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
423def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
424def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
425def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000426def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000427
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000428// 2 forms.
429def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
430def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
431
432def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
433def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
434
435// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
436// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
437
438
Tom Stellard75aadc22012-12-11 21:25:42 +0000439//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
440//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
441//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000442defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000443//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
444//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
445//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
446//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000447defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000448defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
449defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
450defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000451defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
452defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
453defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000454
455def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
456 0x00000018, "BUFFER_STORE_BYTE", VReg_32
457>;
458
459def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
460 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
461>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000462
463def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000464 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000465>;
466
467def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000468 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000469>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000470
471def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000472 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000473>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000474//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
475//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
476//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
477//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
478//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
479//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
480//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
481//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
482//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
483//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
484//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
485//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
486//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
487//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
488//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
489//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
490//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
491//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
492//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
493//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
494//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
495//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
496//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
497//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
498//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
499//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
500//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
501//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
502//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
503//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
504//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
505//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
506//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
507//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
508//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
509//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
510//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
511//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
512//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
513def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000514def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
515def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
516def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
517def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000518
Tom Stellard89093802013-02-07 19:39:40 +0000519let mayLoad = 1 in {
520
Tom Stellard859199d2013-11-27 21:23:29 +0000521// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
522// SMRD instructions, because the SGPR_32 register class does not include M0
523// and writing to M0 from an SMRD instruction will hang the GPU.
524defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
Christian Konig9c7afd12013-03-18 11:33:50 +0000525defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
526defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
527defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
528defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000529
Christian Konig9c7afd12013-03-18 11:33:50 +0000530defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard859199d2013-11-27 21:23:29 +0000531 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
Christian Konig9c7afd12013-03-18 11:33:50 +0000532>;
533
534defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
535 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
536>;
537
538defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
539 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
540>;
541
542defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
543 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
544>;
545
546defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
547 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
548>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000549
Tom Stellard89093802013-02-07 19:39:40 +0000550} // mayLoad = 1
551
Tom Stellard75aadc22012-12-11 21:25:42 +0000552//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
553//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000554defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
555defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000556//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
557//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
558//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
559//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
560//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
561//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
562//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
563//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000564defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000565//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
566//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
567//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
568//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
569//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
570//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
571//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
572//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
573//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
574//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
575//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
576//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
577//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
578//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
579//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
580//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
581//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000582defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000583//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000584defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000585//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000586defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
587defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000588//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
589//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000590defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000591//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000592defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000593//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000594defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
595defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000596//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
597//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
598//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
599//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
600//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
601//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
602//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
603//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
604//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
605//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
606//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
607//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
608//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
609//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
610//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
611//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
612//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
613//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
614//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
615//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
616//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
617//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
618//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
619//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
620//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
621//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
622//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
623//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
624//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
625//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
626//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
627//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
628//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
629//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
630//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
631//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
632//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
633//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
634//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
635//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
636//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
637//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
638//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
639//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
640//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
641//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
642//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
643//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
644//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
645//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
646//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
647//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
648//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
649//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
650
Christian Konig76edd4f2013-02-26 17:52:29 +0000651
652let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000653defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000654} // End neverHasSideEffects = 1, isMoveImm = 1
655
Tom Stellardfbe435d2014-03-17 17:03:51 +0000656let Uses = [EXEC] in {
657
658def V_READFIRSTLANE_B32 : VOP1 <
659 0x00000002,
660 (outs SReg_32:$vdst),
661 (ins VReg_32:$src0),
662 "V_READFIRSTLANE_B32 $vdst, $src0",
663 []
664>;
665
666}
667
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000668defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
669 [(set i32:$dst, (fp_to_sint f64:$src0))]
670>;
671defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
672 [(set f64:$dst, (sint_to_fp i32:$src0))]
673>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000674defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000675 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000676>;
Tom Stellardc932d732013-05-06 23:02:07 +0000677defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
678 [(set f32:$dst, (uint_to_fp i32:$src0))]
679>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000680defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
681 [(set i32:$dst, (fp_to_uint f32:$src0))]
682>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000683defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000684 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000685>;
686defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
687////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
688//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
689//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
690//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
691//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000692defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
693 [(set f32:$dst, (fround f64:$src0))]
694>;
695defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
696 [(set f64:$dst, (fextend f32:$src0))]
697>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000698//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
699//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
700//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
701//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
702//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
703//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
704defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000705 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000706>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000707defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
708 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
709>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000710defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000711 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000712>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000713defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000714 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000715>;
716defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000717 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000718>;
719defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000720 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000721>;
722defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000723defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000724 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000725>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000726defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
727defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
728defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000729 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000730>;
731defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
732defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
733defm V_RSQ_LEGACY_F32 : VOP1_32 <
734 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000735 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000736>;
737defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +0000738defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
739 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
740>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000741defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
742defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
743defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +0000744defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
745 [(set f32:$dst, (fsqrt f32:$src0))]
746>;
747defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
748 [(set f64:$dst, (fsqrt f64:$src0))]
749>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000750defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
751defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
752defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
753defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
754defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
755defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
756defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
757//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
758defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
759defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
760//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
761defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
762//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
763defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
764defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
765defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
766
767def V_INTERP_P1_F32 : VINTRP <
768 0x00000000,
769 (outs VReg_32:$dst),
770 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000771 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000772 []> {
773 let DisableEncoding = "$m0";
774}
775
776def V_INTERP_P2_F32 : VINTRP <
777 0x00000001,
778 (outs VReg_32:$dst),
779 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000780 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000781 []> {
782
783 let Constraints = "$src0 = $dst";
784 let DisableEncoding = "$src0,$m0";
785
786}
787
788def V_INTERP_MOV_F32 : VINTRP <
789 0x00000002,
790 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000791 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000792 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000793 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000794 let DisableEncoding = "$m0";
795}
796
797//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
798
799let isTerminator = 1 in {
800
801def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
802 [(IL_retflag)]> {
803 let SIMM16 = 0;
804 let isBarrier = 1;
805 let hasCtrlDep = 1;
806}
807
808let isBranch = 1 in {
809def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000810 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000811 [(br bb:$target)]> {
812 let isBarrier = 1;
813}
Tom Stellard75aadc22012-12-11 21:25:42 +0000814
815let DisableEncoding = "$scc" in {
816def S_CBRANCH_SCC0 : SOPP <
817 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000818 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000819>;
820def S_CBRANCH_SCC1 : SOPP <
821 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000822 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000823 []
824>;
825} // End DisableEncoding = "$scc"
826
827def S_CBRANCH_VCCZ : SOPP <
828 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000829 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000830 []
831>;
832def S_CBRANCH_VCCNZ : SOPP <
833 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000834 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000835 []
836>;
837
838let DisableEncoding = "$exec" in {
839def S_CBRANCH_EXECZ : SOPP <
840 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000841 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000842 []
843>;
844def S_CBRANCH_EXECNZ : SOPP <
845 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000846 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000847 []
848>;
849} // End DisableEncoding = "$exec"
850
851
852} // End isBranch = 1
853} // End isTerminator = 1
854
Tom Stellard75aadc22012-12-11 21:25:42 +0000855let hasSideEffects = 1 in {
Michel Danzer1f87df32013-07-10 16:36:57 +0000856def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
857 [(int_AMDGPU_barrier_local)]
858> {
859 let SIMM16 = 0;
860 let isBarrier = 1;
861 let hasCtrlDep = 1;
862 let mayLoad = 1;
863 let mayStore = 1;
864}
865
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000866def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
Tom Stellard75aadc22012-12-11 21:25:42 +0000867 []
868>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000869//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
870//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
871//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
Michel Danzer6064f572014-01-27 07:20:44 +0000872
873let Uses = [EXEC] in {
874 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
875 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
876 > {
877 let DisableEncoding = "$m0";
878 }
879} // End Uses = [EXEC]
880
Tom Stellard75aadc22012-12-11 21:25:42 +0000881//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
882//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
883//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
884//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
885//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
886//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
Michel Danzer6064f572014-01-27 07:20:44 +0000887} // End hasSideEffects
Tom Stellard75aadc22012-12-11 21:25:42 +0000888
889def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000890 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
891 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000892 []
893>{
894 let DisableEncoding = "$vcc";
895}
896
897def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000898 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000899 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
900 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000901 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000902>;
903
904//f32 pattern for V_CNDMASK_B32_e64
905def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000906 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
907 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000908>;
909
Matt Arsenault204cfa62013-10-10 18:04:16 +0000910def : Pat <
911 (i32 (trunc i64:$val)),
912 (EXTRACT_SUBREG $val, sub0)
913>;
914
Tom Stellardc149dc02013-11-27 21:23:35 +0000915def V_READLANE_B32 : VOP2 <
916 0x00000001,
917 (outs SReg_32:$vdst),
918 (ins VReg_32:$src0, SSrc_32:$vsrc1),
919 "V_READLANE_B32 $vdst, $src0, $vsrc1",
920 []
921>;
922
923def V_WRITELANE_B32 : VOP2 <
924 0x00000002,
925 (outs VReg_32:$vdst),
926 (ins SReg_32:$src0, SSrc_32:$vsrc1),
927 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
928 []
929>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000930
Christian Konig76edd4f2013-02-26 17:52:29 +0000931let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000932defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000933 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000934>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000935
Christian Konig71088e62013-02-21 15:17:41 +0000936defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000937 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000938>;
Christian Konig3c145802013-03-27 09:12:59 +0000939defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
940} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000941
Tom Stellard75aadc22012-12-11 21:25:42 +0000942defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000943
944let isCommutable = 1 in {
945
Tom Stellard75aadc22012-12-11 21:25:42 +0000946defm V_MUL_LEGACY_F32 : VOP2_32 <
947 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000948 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000949>;
950
951defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000952 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000953>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000954
Christian Konig76edd4f2013-02-26 17:52:29 +0000955
Tom Stellard41fc7852013-07-23 01:48:42 +0000956defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +0000957 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +0000958>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000959//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +0000960defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +0000961 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +0000962>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000963//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000964
Christian Konig76edd4f2013-02-26 17:52:29 +0000965
Tom Stellard75aadc22012-12-11 21:25:42 +0000966defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000967 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000968>;
969
970defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000971 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000972>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000973
Tom Stellard75aadc22012-12-11 21:25:42 +0000974defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
975defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000976defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32", []>;
977defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32", []>;
978defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32", []>;
979defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000980
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000981defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000982defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
983
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000984defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000985defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
986
Tom Stellard82166022013-11-13 23:36:37 +0000987let hasPostISelHook = 1 in {
988
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000989defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32", []>;
Tom Stellard82166022013-11-13 23:36:37 +0000990
991}
Christian Konig3c145802013-03-27 09:12:59 +0000992defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000993
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000994defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32", []>;
995defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32", []>;
996defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000997
998} // End isCommutable = 1
999
Matt Arsenaultb3458362014-03-31 18:21:13 +00001000defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1001 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001002defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1003defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1004defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
1005//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001006defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1007defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001008
Christian Konig3c145802013-03-27 09:12:59 +00001009let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001010// No patterns so that the scalar instructions are always selected.
1011// The scalar versions will be replaced with vector when needed later.
Tom Stellarde28859f2014-03-07 20:12:39 +00001012defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32", [], VSrc_32>;
1013defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32", [], VSrc_32>;
1014defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1015 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001016
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001017let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellarde28859f2014-03-07 20:12:39 +00001018defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", [], VReg_32>;
1019defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", [], VReg_32>;
1020defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1021 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001022} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001023} // End isCommutable = 1, Defs = [VCC]
1024
Tom Stellard75aadc22012-12-11 21:25:42 +00001025defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1026////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1027////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1028////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1029defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001030 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001031>;
1032////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1033////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001034def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
1035def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
1036def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
1037def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
1038def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
1039def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
1040def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
1041def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
1042def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
1043def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
1044def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
1045def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001046////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
1047////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
1048////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
1049////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
1050//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
1051
1052let neverHasSideEffects = 1 in {
1053
1054def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1055def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001056def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001057 [(set i32:$dst, (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001058>;
1059def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001060 [(set i32:$dst, (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001061>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001062
1063} // End neverHasSideEffects
1064def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1065def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1066def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1067def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001068
1069let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1070def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
1071 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
1072def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
1073 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1074}
1075
Matt Arsenaultb3458362014-03-31 18:21:13 +00001076def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
1077 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001078defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001079def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1080 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1081>;
1082def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1083 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1084>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001085//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1086def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001087def : ROTRPattern <V_ALIGNBIT_B32>;
1088
Tom Stellard75aadc22012-12-11 21:25:42 +00001089def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1090def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1091////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1092////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1093////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1094////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1095////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1096////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1097////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1098////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1099////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1100//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1101//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1102//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1103def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1104////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1105def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1106def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001107
1108def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1109 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1110>;
1111def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1112 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1113>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001114def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1115 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1116>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001117
Tom Stellard7512c082013-07-12 18:14:56 +00001118let isCommutable = 1 in {
1119
Tom Stellard75aadc22012-12-11 21:25:42 +00001120def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1121def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1122def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1123def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001124
1125} // isCommutable = 1
1126
1127def : Pat <
1128 (fadd f64:$src0, f64:$src1),
1129 (V_ADD_F64 $src0, $src1, (i64 0))
1130>;
1131
1132def : Pat <
1133 (fmul f64:$src0, f64:$src1),
1134 (V_MUL_F64 $src0, $src1, (i64 0))
1135>;
1136
Tom Stellard75aadc22012-12-11 21:25:42 +00001137def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001138
1139let isCommutable = 1 in {
1140
Tom Stellard75aadc22012-12-11 21:25:42 +00001141def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1142def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1143def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001144def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1145
1146} // isCommutable = 1
1147
Tom Stellardecacb802013-02-07 19:39:42 +00001148def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001149 (mul i32:$src0, i32:$src1),
1150 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001151>;
Christian Konig70a50322013-03-27 09:12:51 +00001152
1153def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001154 (mulhu i32:$src0, i32:$src1),
1155 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001156>;
1157
1158def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001159 (mulhs i32:$src0, i32:$src1),
1160 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001161>;
1162
Tom Stellard75aadc22012-12-11 21:25:42 +00001163def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1164def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1165def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1166def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1167//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1168//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1169//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1170def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001171
1172let Defs = [SCC] in { // Carry out goes to SCC
1173let isCommutable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001174def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001175def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
Matt Arsenaultbf6e1e72013-11-18 20:09:43 +00001176 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001177>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001178} // End isCommutable = 1
1179
1180def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001181def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
Matt Arsenaultbf6e1e72013-11-18 20:09:43 +00001182 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001183>;
1184
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001185let Uses = [SCC] in { // Carry in comes from SCC
1186let isCommutable = 1 in {
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001187def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
1188 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001189} // End isCommutable = 1
1190
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001191def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
1192 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001193} // End Uses = [SCC]
1194} // End Defs = [SCC]
1195
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001196def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
1197 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
1198>;
1199def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
1200 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
1201>;
1202def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
1203 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
1204>;
1205def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
1206 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
1207>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001208
1209def S_CSELECT_B32 : SOP2 <
1210 0x0000000a, (outs SReg_32:$dst),
1211 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001212 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001213>;
1214
1215def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1216
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001217def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
1218 [(set i32:$dst, (and i32:$src0, i32:$src1))]
1219>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001220
1221def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001222 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001223>;
Christian Koniga8811792013-02-16 11:28:30 +00001224
1225def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001226 (i1 (and i1:$src0, i1:$src1)),
1227 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001228>;
Christian Koniga8811792013-02-16 11:28:30 +00001229
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001230def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
1231 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1232>;
1233
1234def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001235 [(set i64:$dst, (or i64:$src0, i64:$src1))]
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001236>;
1237
Michel Danzer00fb2832013-02-22 11:22:54 +00001238def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001239 (i1 (or i1:$src0, i1:$src1)),
1240 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001241>;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001242
1243def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
1244 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1245>;
1246
Michel Danzer85222702013-08-16 16:19:31 +00001247def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
1248 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1249>;
Tom Stellard5a687942012-12-17 15:14:56 +00001250def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1251def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1252def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1253def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001254def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1255def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1256def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1257def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1258def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1259def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
Tom Stellard82166022013-11-13 23:36:37 +00001260
1261// Use added complexity so these patterns are preferred to the VALU patterns.
1262let AddedComplexity = 1 in {
1263
1264def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
1265 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1266>;
1267def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
1268 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1269>;
1270def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
1271 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1272>;
1273def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
1274 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1275>;
1276def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
1277 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1278>;
1279def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
1280 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1281>;
1282
1283} // End AddedComplexity = 1
1284
Tom Stellard75aadc22012-12-11 21:25:42 +00001285def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1286def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1287def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1288def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1289def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1290def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1291def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1292//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1293def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1294
Tom Stellard75aadc22012-12-11 21:25:42 +00001295let isCodeGenOnly = 1, isPseudo = 1 in {
1296
Tom Stellard75aadc22012-12-11 21:25:42 +00001297def LOAD_CONST : AMDGPUShaderInst <
1298 (outs GPRF32:$dst),
1299 (ins i32imm:$src),
1300 "LOAD_CONST $dst, $src",
1301 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1302>;
1303
Matt Arsenault8fb37382013-10-11 21:03:36 +00001304// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001305// and should be lowered to ISA instructions prior to codegen.
1306
Tom Stellardf8794352012-12-19 22:10:31 +00001307let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1308 Uses = [EXEC], Defs = [EXEC] in {
1309
1310let isBranch = 1, isTerminator = 1 in {
1311
1312def SI_IF : InstSI <
1313 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001314 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001315 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001316 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001317>;
1318
Tom Stellardf8794352012-12-19 22:10:31 +00001319def SI_ELSE : InstSI <
1320 (outs SReg_64:$dst),
1321 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001322 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001323 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001324
1325 let Constraints = "$src = $dst";
1326}
1327
1328def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001329 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001330 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001331 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001332 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001333>;
Tom Stellardf8794352012-12-19 22:10:31 +00001334
1335} // end isBranch = 1, isTerminator = 1
1336
1337def SI_BREAK : InstSI <
1338 (outs SReg_64:$dst),
1339 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001340 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001341 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001342>;
1343
1344def SI_IF_BREAK : InstSI <
1345 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001346 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001347 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001348 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001349>;
1350
1351def SI_ELSE_BREAK : InstSI <
1352 (outs SReg_64:$dst),
1353 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001354 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001355 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001356>;
1357
1358def SI_END_CF : InstSI <
1359 (outs),
1360 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001361 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001362 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001363>;
1364
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001365def SI_KILL : InstSI <
1366 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001367 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001368 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001369 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001370>;
1371
Tom Stellardf8794352012-12-19 22:10:31 +00001372} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1373 // Uses = [EXEC], Defs = [EXEC]
1374
Christian Konig2989ffc2013-03-18 11:34:16 +00001375let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1376
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001377//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001378
1379let UseNamedOperandTable = 1 in {
1380
1381def SI_RegisterLoad : AMDGPUShaderInst <
1382 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001383 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001384 "", []
1385> {
1386 let isRegisterLoad = 1;
1387 let mayLoad = 1;
1388}
1389
1390class SIRegStore<dag outs> : AMDGPUShaderInst <
1391 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001392 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001393 "", []
1394> {
1395 let isRegisterStore = 1;
1396 let mayStore = 1;
1397}
1398
1399let usesCustomInserter = 1 in {
1400def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1401} // End usesCustomInserter = 1
1402def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1403
1404
1405} // End UseNamedOperandTable = 1
1406
Christian Konig2989ffc2013-03-18 11:34:16 +00001407def SI_INDIRECT_SRC : InstSI <
1408 (outs VReg_32:$dst, SReg_64:$temp),
1409 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1410 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1411 []
1412>;
1413
1414class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1415 (outs rc:$dst, SReg_64:$temp),
1416 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1417 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1418 []
1419> {
1420 let Constraints = "$src = $dst";
1421}
1422
Tom Stellard81d871d2013-11-13 23:36:50 +00001423def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001424def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1425def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1426def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1427def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1428
1429} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1430
Tom Stellard556d9aa2013-06-03 17:39:37 +00001431let usesCustomInserter = 1 in {
1432
Matt Arsenault22658062013-10-15 23:44:48 +00001433// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001434// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001435def SI_ADDR64_RSRC : InstSI <
1436 (outs SReg_128:$srsrc),
1437 (ins SReg_64:$ptr),
1438 "", []
1439>;
1440
Tom Stellard2a6a61052013-07-12 18:15:08 +00001441def V_SUB_F64 : InstSI <
1442 (outs VReg_64:$dst),
1443 (ins VReg_64:$src0, VReg_64:$src1),
1444 "V_SUB_F64 $dst, $src0, $src1",
1445 []
1446>;
1447
Tom Stellard556d9aa2013-06-03 17:39:37 +00001448} // end usesCustomInserter
1449
Tom Stellard75aadc22012-12-11 21:25:42 +00001450} // end IsCodeGenOnly, isPseudo
1451
Christian Konig2aca0432013-02-21 15:17:32 +00001452def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001453 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1454 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001455>;
1456
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001457def : Pat <
1458 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001459 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001460>;
1461
Tom Stellard75aadc22012-12-11 21:25:42 +00001462/* int_SI_vs_load_input */
1463def : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00001464 (SIload_input v4i32:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001465 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001466>;
1467
1468/* int_SI_export */
1469def : Pat <
1470 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001471 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001472 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001473 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001474>;
1475
Tom Stellard2a6a61052013-07-12 18:15:08 +00001476def : Pat <
1477 (f64 (fsub f64:$src0, f64:$src1)),
1478 (V_SUB_F64 $src0, $src1)
1479>;
1480
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001481/********** ======================= **********/
1482/********** Image sampling patterns **********/
1483/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001484
Tom Stellard9fa17912013-08-14 23:24:45 +00001485/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001486def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001487 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001488 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001489>;
1490
Tom Stellard9fa17912013-08-14 23:24:45 +00001491class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001492 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001493 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001494>;
1495
Tom Stellard9fa17912013-08-14 23:24:45 +00001496class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001497 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001498 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001499>;
1500
Tom Stellard9fa17912013-08-14 23:24:45 +00001501class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001502 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001503 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001504>;
1505
Tom Stellard9fa17912013-08-14 23:24:45 +00001506class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001507 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001508 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001509 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001510>;
1511
Tom Stellard9fa17912013-08-14 23:24:45 +00001512class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001513 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001514 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001515 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001516>;
1517
Tom Stellard9fa17912013-08-14 23:24:45 +00001518/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001519multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1520 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1521MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001522 def : SamplePattern <SIsample, sample, addr_type>;
1523 def : SampleRectPattern <SIsample, sample, addr_type>;
1524 def : SampleArrayPattern <SIsample, sample, addr_type>;
1525 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1526 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001527
Tom Stellard9fa17912013-08-14 23:24:45 +00001528 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1529 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1530 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1531 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001532
Tom Stellard9fa17912013-08-14 23:24:45 +00001533 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1534 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1535 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1536 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001537
Tom Stellard9fa17912013-08-14 23:24:45 +00001538 def : SamplePattern <SIsampled, sample_d, addr_type>;
1539 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1540 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1541 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001542}
1543
Tom Stellard682bfbc2013-10-10 17:11:24 +00001544defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1545 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1546 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1547 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001548 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001549defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1550 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1551 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1552 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001553 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001554defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1555 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1556 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1557 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001558 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001559defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1560 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1561 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1562 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001563 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001564
Tom Stellard353b3362013-05-06 23:02:12 +00001565/* int_SI_imageload for texture fetches consuming varying address parameters */
1566class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1567 (name addr_type:$addr, v32i8:$rsrc, imm),
1568 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1569>;
1570
1571class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1572 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1573 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1574>;
1575
Tom Stellard3494b7e2013-08-14 22:22:14 +00001576class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1577 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1578 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1579>;
1580
1581class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1582 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1583 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1584>;
1585
Tom Stellard16a9a202013-08-14 23:24:17 +00001586multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1587 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1588 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001589}
1590
Tom Stellard16a9a202013-08-14 23:24:17 +00001591multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1592 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1593 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1594}
1595
Tom Stellard682bfbc2013-10-10 17:11:24 +00001596defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1597defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001598
Tom Stellard682bfbc2013-10-10 17:11:24 +00001599defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1600defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001601
Tom Stellardf787ef12013-05-06 23:02:19 +00001602/* Image resource information */
1603def : Pat <
1604 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001605 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001606>;
1607
1608def : Pat <
1609 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001610 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001611>;
1612
Tom Stellard3494b7e2013-08-14 22:22:14 +00001613def : Pat <
1614 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001615 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001616>;
1617
Christian Konig4a1b9c32013-03-18 11:34:10 +00001618/********** ============================================ **********/
1619/********** Extraction, Insertion, Building and Casting **********/
1620/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001621
Christian Konig4a1b9c32013-03-18 11:34:10 +00001622foreach Index = 0-2 in {
1623 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001624 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001625 >;
1626 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001627 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001628 >;
1629
1630 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001631 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001632 >;
1633 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001634 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001635 >;
1636}
1637
1638foreach Index = 0-3 in {
1639 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001640 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001641 >;
1642 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001643 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001644 >;
1645
1646 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001647 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001648 >;
1649 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001650 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001651 >;
1652}
1653
1654foreach Index = 0-7 in {
1655 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001656 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001657 >;
1658 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001659 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001660 >;
1661
1662 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001663 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001664 >;
1665 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001666 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001667 >;
1668}
1669
1670foreach Index = 0-15 in {
1671 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001672 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001673 >;
1674 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001675 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001676 >;
1677
1678 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001679 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001680 >;
1681 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001682 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001683 >;
1684}
Tom Stellard75aadc22012-12-11 21:25:42 +00001685
Tom Stellard75aadc22012-12-11 21:25:42 +00001686def : BitConvert <i32, f32, SReg_32>;
1687def : BitConvert <i32, f32, VReg_32>;
1688
1689def : BitConvert <f32, i32, SReg_32>;
1690def : BitConvert <f32, i32, VReg_32>;
1691
Tom Stellard7512c082013-07-12 18:14:56 +00001692def : BitConvert <i64, f64, VReg_64>;
1693
1694def : BitConvert <f64, i64, VReg_64>;
1695
Tom Stellarded2f6142013-07-18 21:43:42 +00001696def : BitConvert <v2f32, v2i32, VReg_64>;
1697def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001698def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001699def : BitConvert <i64, v2i32, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001700
Tom Stellard83747202013-07-18 21:43:53 +00001701def : BitConvert <v4f32, v4i32, VReg_128>;
1702def : BitConvert <v4i32, v4f32, VReg_128>;
1703
Tom Stellard967bf582014-02-13 23:34:15 +00001704def : BitConvert <v8f32, v8i32, SReg_256>;
1705def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001706def : BitConvert <v8i32, v32i8, SReg_256>;
1707def : BitConvert <v32i8, v8i32, SReg_256>;
1708def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001709def : BitConvert <v8i32, v8f32, VReg_256>;
1710def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001711def : BitConvert <v32i8, v8i32, VReg_256>;
1712
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001713def : BitConvert <v16i32, v16f32, VReg_512>;
1714def : BitConvert <v16f32, v16i32, VReg_512>;
1715
Christian Konig8dbe6f62013-02-21 15:17:27 +00001716/********** =================== **********/
1717/********** Src & Dst modifiers **********/
1718/********** =================== **********/
1719
1720def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001721 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1722 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001723 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1724>;
1725
Michel Danzer624b02a2014-02-04 07:12:38 +00001726/********** ================================ **********/
1727/********** Floating point absolute/negative **********/
1728/********** ================================ **********/
1729
1730// Manipulate the sign bit directly, as e.g. using the source negation modifier
1731// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
1732// breaking the piglit *s-floatBitsToInt-neg* tests
1733
1734// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
1735// removing these patterns
1736
1737def : Pat <
1738 (fneg (fabs f32:$src)),
1739 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
1740>;
1741
Christian Konig8dbe6f62013-02-21 15:17:27 +00001742def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001743 (fabs f32:$src),
Michel Danzer624b02a2014-02-04 07:12:38 +00001744 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff)) /* Clear sign bit */
Christian Konig8dbe6f62013-02-21 15:17:27 +00001745>;
1746
1747def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001748 (fneg f32:$src),
Michel Danzer624b02a2014-02-04 07:12:38 +00001749 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Toggle sign bit */
Christian Konig8dbe6f62013-02-21 15:17:27 +00001750>;
1751
Christian Konigc756cb992013-02-16 11:28:22 +00001752/********** ================== **********/
1753/********** Immediate Patterns **********/
1754/********** ================== **********/
1755
1756def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001757 (SGPRImm<(i32 imm)>:$imm),
1758 (S_MOV_B32 imm:$imm)
1759>;
1760
1761def : Pat <
1762 (SGPRImm<(f32 fpimm)>:$imm),
1763 (S_MOV_B32 fpimm:$imm)
1764>;
1765
1766def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001767 (i32 imm:$imm),
1768 (V_MOV_B32_e32 imm:$imm)
1769>;
1770
1771def : Pat <
1772 (f32 fpimm:$imm),
1773 (V_MOV_B32_e32 fpimm:$imm)
1774>;
1775
1776def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001777 (i1 imm:$imm),
1778 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001779>;
1780
Christian Konigb559b072013-02-16 11:28:36 +00001781def : Pat <
1782 (i64 InlineImm<i64>:$imm),
1783 (S_MOV_B64 InlineImm<i64>:$imm)
1784>;
1785
Tom Stellard75aadc22012-12-11 21:25:42 +00001786/********** ===================== **********/
1787/********** Interpolation Paterns **********/
1788/********** ===================== **********/
1789
1790def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001791 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1792 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001793>;
1794
1795def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001796 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1797 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1798 imm:$attr_chan, imm:$attr, i32:$params),
1799 (EXTRACT_SUBREG $ij, sub1),
1800 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001801>;
1802
1803/********** ================== **********/
1804/********** Intrinsic Patterns **********/
1805/********** ================== **********/
1806
1807/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001808def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001809
1810def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001811 (int_AMDGPU_div f32:$src0, f32:$src1),
1812 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001813>;
1814
1815def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001816 (fdiv f32:$src0, f32:$src1),
1817 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001818>;
1819
Tom Stellard7512c082013-07-12 18:14:56 +00001820def : Pat<
1821 (fdiv f64:$src0, f64:$src1),
1822 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1823>;
1824
Tom Stellard75aadc22012-12-11 21:25:42 +00001825def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001826 (fcos f32:$src0),
1827 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001828>;
1829
1830def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001831 (fsin f32:$src0),
1832 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001833>;
1834
1835def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001836 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001837 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001838 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1839 (EXTRACT_SUBREG $src, sub1),
1840 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001841 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001842 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1843 (EXTRACT_SUBREG $src, sub1),
1844 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001845 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001846 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1847 (EXTRACT_SUBREG $src, sub1),
1848 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001849 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001850 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1851 (EXTRACT_SUBREG $src, sub1),
1852 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001853 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001854>;
1855
Michel Danzer0cc991e2013-02-22 11:22:58 +00001856def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001857 (i32 (sext i1:$src0)),
1858 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001859>;
1860
Tom Stellardf16d38c2014-02-13 23:34:13 +00001861class Ext32Pat <SDNode ext> : Pat <
1862 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00001863 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
1864>;
1865
Tom Stellardf16d38c2014-02-13 23:34:13 +00001866def : Ext32Pat <zext>;
1867def : Ext32Pat <anyext>;
1868
Christian Konig49374082013-03-18 11:33:55 +00001869// 1. Offset as 8bit DWORD immediate
1870def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001871 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
Tom Stellard044e4182014-02-06 18:36:34 +00001872 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
Christian Konig49374082013-03-18 11:33:55 +00001873>;
1874
1875// 2. Offset loaded in an 32bit SGPR
1876def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001877 (SIload_constant v4i32:$sbase, imm:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001878 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001879>;
1880
Christian Konig7a14a472013-03-18 11:34:00 +00001881// 3. Offset in an 32Bit VGPR
1882def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001883 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00001884 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00001885>;
1886
Michel Danzer8caa9042013-04-10 17:17:56 +00001887// The multiplication scales from [0,1] to the unsigned integer range
1888def : Pat <
1889 (AMDGPUurecip i32:$src0),
1890 (V_CVT_U32_F32_e32
1891 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1892 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1893>;
1894
Michel Danzer8d696172013-07-10 16:36:52 +00001895def : Pat <
1896 (int_SI_tid),
1897 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
1898 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
1899>;
1900
Tom Stellard75aadc22012-12-11 21:25:42 +00001901/********** ================== **********/
1902/********** VOP3 Patterns **********/
1903/********** ================== **********/
1904
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001905def : Pat <
1906 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1907 (V_MAD_F32 $src0, $src1, $src2)
1908>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001909
Michel Danzer49812b52013-07-10 16:37:07 +00001910/********** ======================= **********/
1911/********** Load/Store Patterns **********/
1912/********** ======================= **********/
1913
Matt Arsenault99ed7892014-03-19 22:19:49 +00001914multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
1915 def : Pat <
1916 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
1917 (inst (i1 0), $ptr, (as_i16imm $offset))
1918 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00001919
Matt Arsenault99ed7892014-03-19 22:19:49 +00001920 def : Pat <
1921 (frag i32:$src0),
1922 (vt (inst 0, $src0, 0))
1923 >;
1924}
Michel Danzer49812b52013-07-10 16:37:07 +00001925
Matt Arsenault99ed7892014-03-19 22:19:49 +00001926defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
1927defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
1928defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
1929defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
1930defm : DSReadPat <DS_READ_B32, i32, local_load>;
Matt Arsenaultb9433482014-03-19 22:19:52 +00001931defm : DSReadPat <DS_READ_B64, i64, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00001932
Matt Arsenault99ed7892014-03-19 22:19:49 +00001933multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
1934 def : Pat <
1935 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
1936 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
1937 >;
1938
1939 def : Pat <
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00001940 (frag vt:$src1, i32:$src0),
Matt Arsenault99ed7892014-03-19 22:19:49 +00001941 (inst 0, $src0, $src1, 0)
1942 >;
1943}
1944
1945defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
1946defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
1947defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00001948defm : DSWritePat <DS_WRITE_B64, i64, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00001949
Tom Stellard13c68ef2013-09-05 18:38:09 +00001950def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001951 (DS_ADD_U32_RTN 0, $ptr, $val, 0)>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001952
Aaron Watry372cecf2013-09-06 20:17:42 +00001953def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001954 (DS_SUB_U32_RTN 0, $ptr, $val, 0)>;
Aaron Watry372cecf2013-09-06 20:17:42 +00001955
Tom Stellard89093802013-02-07 19:39:40 +00001956/********** ================== **********/
1957/********** SMRD Patterns **********/
1958/********** ================== **********/
1959
1960multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001961
Tom Stellard89093802013-02-07 19:39:40 +00001962 // 1. Offset as 8bit DWORD immediate
1963 def : Pat <
Tom Stellard044e4182014-02-06 18:36:34 +00001964 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1965 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001966 >;
1967
1968 // 2. Offset loaded in an 32bit SGPR
1969 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001970 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1971 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001972 >;
1973
1974 // 3. No offset at all
1975 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001976 (constant_load i64:$sbase),
1977 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001978 >;
1979}
1980
1981defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1982defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001983defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Tom Stellardadf732c2013-07-18 21:43:48 +00001984defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001985defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
Christian Konig2214f142013-03-07 09:03:38 +00001986defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001987defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1988defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Tom Stellard89093802013-02-07 19:39:40 +00001989
Tom Stellard556d9aa2013-06-03 17:39:37 +00001990//===----------------------------------------------------------------------===//
1991// MUBUF Patterns
1992//===----------------------------------------------------------------------===//
1993
Tom Stellard07a10a32013-06-03 17:39:43 +00001994multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
1995 PatFrag global_ld, PatFrag constant_ld> {
1996 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00001997 (vt (global_ld (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset))),
Tom Stellard11624bc2014-02-06 18:36:38 +00001998 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
1999 >;
2000
2001 def : Pat <
Tom Stellard07a10a32013-06-03 17:39:43 +00002002 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
2003 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2004 >;
2005
2006 def : Pat <
2007 (vt (global_ld i64:$ptr)),
2008 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2009 >;
2010
2011 def : Pat <
2012 (vt (global_ld (add i64:$ptr, i64:$offset))),
2013 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2014 >;
2015
2016 def : Pat <
2017 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2018 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2019 >;
2020}
2021
Tom Stellard9f950332013-07-23 01:48:35 +00002022defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
2023 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002024defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002025 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002026defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
2027 sextloadi16_global, sextloadi16_constant>;
2028defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
2029 az_extloadi16_global, az_extloadi16_constant>;
2030defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
2031 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00002032defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2033 global_load, constant_load>;
2034defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2035 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00002036defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
2037 global_load, constant_load>;
2038defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
2039 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002040
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002041multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00002042
2043 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002044 (st vt:$value, (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset)),
2045 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2046 >;
2047
2048 def : Pat <
Tom Stellard2937cbc2014-02-06 18:36:39 +00002049 (st vt:$value, (add i64:$ptr, IMM12bit:$offset)),
2050 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2051 >;
2052
2053 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002054 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002055 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2056 >;
2057
2058 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002059 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002060 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
2061 >;
2062}
2063
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002064defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
2065defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
2066defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
2067defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
2068defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
2069defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00002070
Michel Danzer13736222014-01-27 07:20:51 +00002071// BUFFER_LOAD_DWORD*, addr64=0
2072multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2073 MUBUF bothen> {
2074
2075 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002076 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002077 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2078 imm:$tfe)),
2079 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2080 (as_i1imm $slc), (as_i1imm $tfe))
2081 >;
2082
2083 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002084 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002085 imm, 1, 0, imm:$glc, imm:$slc,
2086 imm:$tfe)),
2087 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2088 (as_i1imm $tfe))
2089 >;
2090
2091 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002092 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002093 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2094 imm:$tfe)),
2095 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2096 (as_i1imm $slc), (as_i1imm $tfe))
2097 >;
2098
2099 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002100 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002101 imm, 1, 1, imm:$glc, imm:$slc,
2102 imm:$tfe)),
2103 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2104 (as_i1imm $tfe))
2105 >;
2106}
2107
2108defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2109 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2110defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2111 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2112defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2113 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2114
Tom Stellardafcf12f2013-09-12 02:55:14 +00002115//===----------------------------------------------------------------------===//
2116// MTBUF Patterns
2117//===----------------------------------------------------------------------===//
2118
2119// TBUFFER_STORE_FORMAT_*, addr64=0
2120class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002121 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002122 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2123 imm:$nfmt, imm:$offen, imm:$idxen,
2124 imm:$glc, imm:$slc, imm:$tfe),
2125 (opcode
2126 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2127 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2128 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2129>;
2130
2131def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2132def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2133def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2134def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2135
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002136let Predicates = [isCI] in {
2137
2138// Sea island new arithmetic instructinos
2139let neverHasSideEffects = 1 in {
2140defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2141 [(set f64:$dst, (ftrunc f64:$src0))]
2142>;
2143defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2144 [(set f64:$dst, (fceil f64:$src0))]
2145>;
2146defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2147 [(set f64:$dst, (ffloor f64:$src0))]
2148>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002149defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2150 [(set f64:$dst, (frint f64:$src0))]
2151>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002152
2153def V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2154def V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2155def V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
2156def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2157
2158// XXX - Does this set VCC?
2159def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2160} // End neverHasSideEffects = 1
2161
2162// Remaining instructions:
2163// FLAT_*
2164// S_CBRANCH_CDBGUSER
2165// S_CBRANCH_CDBGSYS
2166// S_CBRANCH_CDBGSYS_OR_USER
2167// S_CBRANCH_CDBGSYS_AND_USER
2168// S_DCACHE_INV_VOL
2169// V_EXP_LEGACY_F32
2170// V_LOG_LEGACY_F32
2171// DS_NOP
2172// DS_GWS_SEMA_RELEASE_ALL
2173// DS_WRAP_RTN_B32
2174// DS_CNDXCHG32_RTN_B64
2175// DS_WRITE_B96
2176// DS_WRITE_B128
2177// DS_CONDXCHG32_RTN_B128
2178// DS_READ_B96
2179// DS_READ_B128
2180// BUFFER_LOAD_DWORDX3
2181// BUFFER_STORE_DWORDX3
2182
2183} // End Predicates = [isCI]
2184
2185
Christian Konig2989ffc2013-03-18 11:34:16 +00002186/********** ====================== **********/
2187/********** Indirect adressing **********/
2188/********** ====================== **********/
2189
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002190multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002191
Christian Konig2989ffc2013-03-18 11:34:16 +00002192 // 1. Extract with offset
2193 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002194 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002195 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002196 >;
2197
2198 // 2. Extract without offset
2199 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002200 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002201 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002202 >;
2203
2204 // 3. Insert with offset
2205 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002206 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002207 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002208 >;
2209
2210 // 4. Insert without offset
2211 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002212 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002213 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002214 >;
2215}
2216
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002217defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2218defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2219defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2220defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2221
2222defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2223defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2224defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2225defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002226
Christian Konig08f59292013-03-27 15:27:31 +00002227/********** =============== **********/
2228/********** Conditions **********/
2229/********** =============== **********/
2230
2231def : Pat<
2232 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002233 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002234>;
2235
2236def : Pat<
2237 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002238 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002239>;
2240
Tom Stellard81d871d2013-11-13 23:36:50 +00002241//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002242// Conversion Patterns
2243//===----------------------------------------------------------------------===//
2244
2245def : Pat<(i32 (sext_inreg i32:$src, i1)),
2246 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2247
2248// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2249// might not be worth the effort, and will need to expand to shifts when
2250// fixing SGPR copies.
2251
2252// Handle sext_inreg in i64
2253def : Pat <
2254 (i64 (sext_inreg i64:$src, i1)),
2255 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2256 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2257 (S_MOV_B32 -1), sub1)
2258>;
2259
2260def : Pat <
2261 (i64 (sext_inreg i64:$src, i8)),
2262 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2263 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2264 (S_MOV_B32 -1), sub1)
2265>;
2266
2267def : Pat <
2268 (i64 (sext_inreg i64:$src, i16)),
2269 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2270 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2271 (S_MOV_B32 -1), sub1)
2272>;
2273
2274//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002275// Miscellaneous Patterns
2276//===----------------------------------------------------------------------===//
2277
2278def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002279 (i32 (trunc i64:$a)),
2280 (EXTRACT_SUBREG $a, sub0)
2281>;
2282
Michel Danzerbf1a6412014-01-28 03:01:16 +00002283def : Pat <
2284 (i1 (trunc i32:$a)),
2285 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2286>;
2287
Matt Arsenault04fca442013-11-18 20:09:37 +00002288// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2289// case, the sgpr-copies pass will fix this to use the vector version.
2290def : Pat <
2291 (i32 (addc i32:$src0, i32:$src1)),
2292 (S_ADD_I32 $src0, $src1)
2293>;
2294
Tom Stellardfb961692013-10-23 00:44:19 +00002295//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002296// Miscellaneous Optimization Patterns
2297//============================================================================//
2298
2299def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2300
Tom Stellard75aadc22012-12-11 21:25:42 +00002301} // End isSI predicate