blob: 2157003ef3e9598d0b0b2dea1c27779ef4e1d728 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Hal Finkel57725662015-01-03 17:58:24 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000029#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000031#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/Constants.h"
33#include "llvm/IR/DerivedTypes.h"
34#include "llvm/IR/Function.h"
35#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000036#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000037#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000038#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000039#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000040#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000041using namespace llvm;
42
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000043// FIXME: Remove this once soft-float is supported.
44static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
45cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
46
Hal Finkel595817e2012-06-04 02:21:00 +000047static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
48cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000049
Hal Finkel4e9f1a82012-06-10 19:32:29 +000050static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
51cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
52
Hal Finkel8d7fbc92013-03-15 15:27:13 +000053static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
54cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
55
Hal Finkel940ab932014-02-28 00:27:01 +000056// FIXME: Remove this once the bug has been fixed!
57extern cl::opt<bool> ANDIGlueBug;
58
Eric Christopherf6ed33e2014-10-01 21:36:28 +000059PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM)
Aditya Nandakumar30531552014-11-13 21:29:21 +000060 : TargetLowering(TM),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000061 Subtarget(*TM.getSubtargetImpl()) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000062 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000063 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000065
Chris Lattnerd10babf2010-10-10 18:34:00 +000066 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
67 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000068 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000069 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000070
Chris Lattnerf22556d2005-08-16 17:14:42 +000071 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000072 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
73 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
74 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000075
Evan Cheng5d9fd972006-10-04 00:56:09 +000076 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +000077 for (MVT VT : MVT::integer_valuetypes()) {
78 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
79 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand);
80 }
Duncan Sands95d46ef2008-01-23 20:39:46 +000081
Owen Anderson9f944592009-08-11 20:47:22 +000082 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000083
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000084 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000085 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
86 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
90 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
92 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000095
Eric Christopherb1aaebe2014-06-12 22:38:18 +000096 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +000097 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
98
Eric Christopherb1aaebe2014-06-12 22:38:18 +000099 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000100 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
101 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
102 isPPC64 ? MVT::i64 : MVT::i32);
103 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
104 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
105 isPPC64 ? MVT::i64 : MVT::i32);
106 } else {
107 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
108 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
109 }
Hal Finkel940ab932014-02-28 00:27:01 +0000110
111 // PowerPC does not support direct load / store of condition registers
112 setOperationAction(ISD::LOAD, MVT::i1, Custom);
113 setOperationAction(ISD::STORE, MVT::i1, Custom);
114
115 // FIXME: Remove this once the ANDI glue bug is fixed:
116 if (ANDIGlueBug)
117 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
118
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000119 for (MVT VT : MVT::integer_valuetypes()) {
120 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
121 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
122 setTruncStoreAction(VT, MVT::i1, Expand);
123 }
Hal Finkel940ab932014-02-28 00:27:01 +0000124
125 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
126 }
127
Dale Johannesen666323e2007-10-10 01:01:31 +0000128 // This is used in the ppcf128->int sequence. Note it has different semantics
129 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000130 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000131
Roman Divacky1faf5b02012-08-16 18:19:29 +0000132 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000133 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
134 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
135 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
136 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
137 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000138 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000139
Chris Lattnerf22556d2005-08-16 17:14:42 +0000140 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000141 setOperationAction(ISD::SREM, MVT::i32, Expand);
142 setOperationAction(ISD::UREM, MVT::i32, Expand);
143 setOperationAction(ISD::SREM, MVT::i64, Expand);
144 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000145
146 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000147 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
148 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
149 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
150 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
151 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
152 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
153 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
154 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000155
Dan Gohman482732a2007-10-11 23:21:31 +0000156 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000157 setOperationAction(ISD::FSIN , MVT::f64, Expand);
158 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000159 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000160 setOperationAction(ISD::FREM , MVT::f64, Expand);
161 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000162 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000163 setOperationAction(ISD::FSIN , MVT::f32, Expand);
164 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000165 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000166 setOperationAction(ISD::FREM , MVT::f32, Expand);
167 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000168 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000169
Owen Anderson9f944592009-08-11 20:47:22 +0000170 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000171
Chris Lattnerf22556d2005-08-16 17:14:42 +0000172 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000173 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000174 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000175 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000176 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000177
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000179 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000180 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000184 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
185 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
186 } else {
187 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
188 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
189 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000190
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000191 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000192 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
193 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
194 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000195 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000196
197 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201 }
202
Nate Begeman2fba8a32006-01-14 03:14:10 +0000203 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000204 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000205 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000206 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
207 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000208 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000210 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
211 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000212
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000213 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000214 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000215 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
216 } else {
217 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
218 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
219 }
220
Nate Begeman1b8121b2006-01-11 21:21:00 +0000221 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000222 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
223 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000224
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000225 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000226 // PowerPC does not have Select
227 setOperationAction(ISD::SELECT, MVT::i32, Expand);
228 setOperationAction(ISD::SELECT, MVT::i64, Expand);
229 setOperationAction(ISD::SELECT, MVT::f32, Expand);
230 setOperationAction(ISD::SELECT, MVT::f64, Expand);
231 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000232
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000233 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000234 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
235 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000236
Nate Begeman7e7f4392006-02-01 07:19:44 +0000237 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000238 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000239 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000240
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000241 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000242 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000243 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000244
Owen Anderson9f944592009-08-11 20:47:22 +0000245 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000246
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000247 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000248 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000249
Jim Laskey6267b2c2005-08-17 00:40:22 +0000250 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000251 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
252 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000253
Wesley Peck527da1b2010-11-23 03:31:01 +0000254 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
255 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
256 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
257 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000258
Chris Lattner84b49d52006-04-28 21:56:10 +0000259 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000260 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000261
Hal Finkel1996f3d2013-03-27 19:10:42 +0000262 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000263 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
264 // support continuation, user-level threading, and etc.. As a result, no
265 // other SjLj exception interfaces are implemented and please don't build
266 // your own exception handling based on them.
267 // LLVM/Clang supports zero-cost DWARF exception handling.
268 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
269 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000270
271 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000272 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000273 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
274 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000275 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000276 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
277 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
278 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000283
Nate Begemanf69d13b2008-08-11 17:36:31 +0000284 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000285 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000286
287 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000288 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
289 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000290
Nate Begemane74795c2006-01-25 18:21:52 +0000291 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000292 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000293
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000294 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000295 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000296 // VAARG always uses double-word chunks, so promote anything smaller.
297 setOperationAction(ISD::VAARG, MVT::i1, Promote);
298 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
299 setOperationAction(ISD::VAARG, MVT::i8, Promote);
300 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
301 setOperationAction(ISD::VAARG, MVT::i16, Promote);
302 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
303 setOperationAction(ISD::VAARG, MVT::i32, Promote);
304 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
305 setOperationAction(ISD::VAARG, MVT::Other, Expand);
306 } else {
307 // VAARG is custom lowered with the 32-bit SVR4 ABI.
308 setOperationAction(ISD::VAARG, MVT::Other, Custom);
309 setOperationAction(ISD::VAARG, MVT::i64, Custom);
310 }
Roman Divacky4394e682011-06-28 15:30:42 +0000311 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000312 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000313
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000314 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000315 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
316 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
317 else
318 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
319
Chris Lattner5bd514d2006-01-15 09:02:48 +0000320 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000321 setOperationAction(ISD::VAEND , MVT::Other, Expand);
322 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
323 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
324 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
325 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000326
Chris Lattner6961fc72006-03-26 10:06:40 +0000327 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000328 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000329
Hal Finkel25c19922013-05-15 21:37:41 +0000330 // To handle counter-based loop conditions.
331 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
332
Dale Johannesen160be0f2008-11-07 22:54:33 +0000333 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000334 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
335 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
336 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
337 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
338 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
339 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
340 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
341 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
342 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
343 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
344 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
345 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000346
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000347 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000348 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000349 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
350 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
351 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
352 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000353 // This is just the low 32 bits of a (signed) fp->i64 conversion.
354 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000355 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000356
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000357 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000358 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000359 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000360 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000361 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000362 }
363
Hal Finkelf6d45f22013-04-01 17:52:07 +0000364 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000365 if (Subtarget.hasFPCVT()) {
366 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000367 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
368 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
369 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
370 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
371 }
372
373 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
374 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
375 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
377 }
378
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000379 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000380 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000381 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000382 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000383 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000384 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000385 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
386 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
387 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000388 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000389 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000393 }
Evan Cheng19264272006-03-01 01:11:20 +0000394
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000395 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000396 // First set operation action for all vector types to expand. Then we
397 // will selectively turn on ones that can be effectively codegen'd.
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000398 for (MVT VT : MVT::vector_valuetypes()) {
Chris Lattner06a21ba2006-04-16 01:37:57 +0000399 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000400 setOperationAction(ISD::ADD , VT, Legal);
401 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000402
Chris Lattner95c7adc2006-04-04 17:25:31 +0000403 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000404 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000405 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000406
407 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000409 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000410 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000411 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000414 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000415 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000420
Chris Lattner06a21ba2006-04-16 01:37:57 +0000421 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::MUL , VT, Expand);
423 setOperationAction(ISD::SDIV, VT, Expand);
424 setOperationAction(ISD::SREM, VT, Expand);
425 setOperationAction(ISD::UDIV, VT, Expand);
426 setOperationAction(ISD::UREM, VT, Expand);
427 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000428 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000429 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000430 setOperationAction(ISD::FSQRT, VT, Expand);
431 setOperationAction(ISD::FLOG, VT, Expand);
432 setOperationAction(ISD::FLOG10, VT, Expand);
433 setOperationAction(ISD::FLOG2, VT, Expand);
434 setOperationAction(ISD::FEXP, VT, Expand);
435 setOperationAction(ISD::FEXP2, VT, Expand);
436 setOperationAction(ISD::FSIN, VT, Expand);
437 setOperationAction(ISD::FCOS, VT, Expand);
438 setOperationAction(ISD::FABS, VT, Expand);
439 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000440 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000441 setOperationAction(ISD::FCEIL, VT, Expand);
442 setOperationAction(ISD::FTRUNC, VT, Expand);
443 setOperationAction(ISD::FRINT, VT, Expand);
444 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000445 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
446 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
447 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000448 setOperationAction(ISD::MULHU, VT, Expand);
449 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000450 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
451 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
452 setOperationAction(ISD::UDIVREM, VT, Expand);
453 setOperationAction(ISD::SDIVREM, VT, Expand);
454 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
455 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000456 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000457 setOperationAction(ISD::CTPOP, VT, Expand);
458 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000459 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000460 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000461 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000462 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000463 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
464
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000465 for (MVT InnerVT : MVT::vector_valuetypes()) {
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000466 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000467 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
468 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
469 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
470 }
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000471 }
472
Chris Lattner95c7adc2006-04-04 17:25:31 +0000473 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
474 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000475 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000476
Owen Anderson9f944592009-08-11 20:47:22 +0000477 setOperationAction(ISD::AND , MVT::v4i32, Legal);
478 setOperationAction(ISD::OR , MVT::v4i32, Legal);
479 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
480 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000481 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000482 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000483 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000484 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
485 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
486 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
487 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000488 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
489 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
490 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
491 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000492
Craig Topperabadc662012-04-20 06:31:50 +0000493 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
494 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
495 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
496 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000497
Owen Anderson9f944592009-08-11 20:47:22 +0000498 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000499 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000500
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000501 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000502 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
503 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
504 }
505
Owen Anderson9f944592009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
507 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
508 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000509
Owen Anderson9f944592009-08-11 20:47:22 +0000510 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
511 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000512
Owen Anderson9f944592009-08-11 20:47:22 +0000513 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
514 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
515 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
516 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000517
518 // Altivec does not contain unordered floating-point compare instructions
519 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
520 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000521 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
522 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000523
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000524 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000525 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000526 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000527
528 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
529 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
530 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
531 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
532 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
533
534 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
535
536 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
537 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
538
539 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
540 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
541
Hal Finkel732f0f72014-03-26 12:49:28 +0000542 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
543 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
544 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
545 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
546 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
547
Hal Finkel27774d92014-03-13 07:58:58 +0000548 // Share the Altivec comparison restrictions.
549 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
550 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000551 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
552 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
553
Hal Finkel9281c9a2014-03-26 18:26:30 +0000554 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
555 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
556
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000557 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
558
Hal Finkel19be5062014-03-29 05:29:01 +0000559 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000560
561 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
562 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000563
564 // VSX v2i64 only supports non-arithmetic operations.
565 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
566 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
567
Hal Finkelad801b72014-03-27 21:26:33 +0000568 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
569 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
570 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
571
Hal Finkel777c9dd2014-03-29 16:04:40 +0000572 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
573
Hal Finkel9281c9a2014-03-26 18:26:30 +0000574 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
575 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
576 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
577 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
578
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000579 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
580
Hal Finkel7279f4b2014-03-26 19:13:54 +0000581 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
582 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
583 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
584 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
585
Hal Finkel5c0d1452014-03-30 13:22:59 +0000586 // Vector operation legalization checks the result type of
587 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
588 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
589 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
590 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
591 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
592
Hal Finkela6c8b512014-03-26 16:12:58 +0000593 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000594 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000595 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000596
Hal Finkel01fa7702014-12-03 00:19:17 +0000597 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000598 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000599
600 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000601
Robin Morissete1ca44b2014-10-02 22:27:07 +0000602 if (!isPPC64) {
603 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
604 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
605 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000606
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000607 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000608 // Altivec instructions set fields to all zeros or all ones.
609 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000610
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000611 if (!isPPC64) {
612 // These libcalls are not available in 32-bit.
613 setLibcallName(RTLIB::SHL_I128, nullptr);
614 setLibcallName(RTLIB::SRL_I128, nullptr);
615 setLibcallName(RTLIB::SRA_I128, nullptr);
616 }
617
Evan Cheng39e90022012-07-02 22:39:56 +0000618 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000619 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000620 setExceptionPointerRegister(PPC::X3);
621 setExceptionSelectorRegister(PPC::X4);
622 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000623 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000624 setExceptionPointerRegister(PPC::R3);
625 setExceptionSelectorRegister(PPC::R4);
626 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000627
Chris Lattnerf4184352006-03-01 04:57:39 +0000628 // We have target-specific dag combine patterns for the following nodes:
629 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel5efb9182015-01-06 06:01:57 +0000630 if (Subtarget.hasFPCVT())
631 setTargetDAGCombine(ISD::UINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000632 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000633 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000634 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000635 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000636 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000637 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000638 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000639 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
640 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000641
Hal Finkel46043ed2014-03-01 21:36:57 +0000642 setTargetDAGCombine(ISD::SIGN_EXTEND);
643 setTargetDAGCombine(ISD::ZERO_EXTEND);
644 setTargetDAGCombine(ISD::ANY_EXTEND);
645
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000646 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000647 setTargetDAGCombine(ISD::TRUNCATE);
648 setTargetDAGCombine(ISD::SETCC);
649 setTargetDAGCombine(ISD::SELECT_CC);
650 }
651
Hal Finkel2e103312013-04-03 04:01:11 +0000652 // Use reciprocal estimates.
653 if (TM.Options.UnsafeFPMath) {
654 setTargetDAGCombine(ISD::FDIV);
655 setTargetDAGCombine(ISD::FSQRT);
656 }
657
Dale Johannesen10432e52007-10-19 00:59:18 +0000658 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000659 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000660 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000661 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
662 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000663 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
664 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000665 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
666 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
667 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
668 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
669 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000670 }
671
Hal Finkel940ab932014-02-28 00:27:01 +0000672 // With 32 condition bits, we don't need to sink (and duplicate) compares
673 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000674 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000675 setHasMultipleConditionRegisters();
676
Hal Finkel65298572011-10-17 18:53:03 +0000677 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000678 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000679 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000680
Hal Finkeld73bfba2015-01-03 14:58:25 +0000681 switch (Subtarget.getDarwinDirective()) {
682 default: break;
683 case PPC::DIR_970:
684 case PPC::DIR_A2:
685 case PPC::DIR_E500mc:
686 case PPC::DIR_E5500:
687 case PPC::DIR_PWR4:
688 case PPC::DIR_PWR5:
689 case PPC::DIR_PWR5X:
690 case PPC::DIR_PWR6:
691 case PPC::DIR_PWR6X:
692 case PPC::DIR_PWR7:
693 case PPC::DIR_PWR8:
694 setPrefFunctionAlignment(4);
695 setPrefLoopAlignment(4);
696 break;
697 }
698
Eli Friedman30a49e92011-08-03 21:06:02 +0000699 setInsertFencesForAtomic(true);
700
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000701 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000702 setSchedulingPreference(Sched::Source);
703 else
704 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000705
Chris Lattnerf22556d2005-08-16 17:14:42 +0000706 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000707
Hal Finkeld73bfba2015-01-03 14:58:25 +0000708 // The Freescale cores do better with aggressive inlining of memcpy and
709 // friends. GCC uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000710 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
711 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000712 MaxStoresPerMemset = 32;
713 MaxStoresPerMemsetOptSize = 16;
714 MaxStoresPerMemcpy = 32;
715 MaxStoresPerMemcpyOptSize = 8;
716 MaxStoresPerMemmove = 32;
717 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000718 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000719}
720
Hal Finkel262a2242013-09-12 23:20:06 +0000721/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
722/// the desired ByVal argument alignment.
723static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
724 unsigned MaxMaxAlign) {
725 if (MaxAlign == MaxMaxAlign)
726 return;
727 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
728 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
729 MaxAlign = 32;
730 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
731 MaxAlign = 16;
732 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
733 unsigned EltAlign = 0;
734 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
735 if (EltAlign > MaxAlign)
736 MaxAlign = EltAlign;
737 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
738 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
739 unsigned EltAlign = 0;
740 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
741 if (EltAlign > MaxAlign)
742 MaxAlign = EltAlign;
743 if (MaxAlign == MaxMaxAlign)
744 break;
745 }
746 }
747}
748
Dale Johannesencbde4c22008-02-28 22:31:51 +0000749/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
750/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000751unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000752 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000753 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000754 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000755
756 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000757 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000758 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
759 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
760 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000761 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000762}
763
Chris Lattner347ed8a2006-01-09 23:52:17 +0000764const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
765 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000766 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000767 case PPCISD::FSEL: return "PPCISD::FSEL";
768 case PPCISD::FCFID: return "PPCISD::FCFID";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000769 case PPCISD::FCFIDU: return "PPCISD::FCFIDU";
770 case PPCISD::FCFIDS: return "PPCISD::FCFIDS";
771 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000772 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
773 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000774 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ";
775 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000776 case PPCISD::FRE: return "PPCISD::FRE";
777 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000778 case PPCISD::STFIWX: return "PPCISD::STFIWX";
779 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
780 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
781 case PPCISD::VPERM: return "PPCISD::VPERM";
Hal Finkel4edc66b2015-01-03 01:16:37 +0000782 case PPCISD::CMPB: return "PPCISD::CMPB";
Evan Cheng32e376f2008-07-12 02:23:19 +0000783 case PPCISD::Hi: return "PPCISD::Hi";
784 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000785 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000786 case PPCISD::LOAD: return "PPCISD::LOAD";
787 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000788 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
789 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
790 case PPCISD::SRL: return "PPCISD::SRL";
791 case PPCISD::SRA: return "PPCISD::SRA";
792 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000793 case PPCISD::CALL: return "PPCISD::CALL";
794 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000795 case PPCISD::CALL_TLS: return "PPCISD::CALL_TLS";
796 case PPCISD::CALL_NOP_TLS: return "PPCISD::CALL_NOP_TLS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000797 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000798 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Hal Finkelfc096c92014-12-23 22:29:40 +0000799 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000800 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +0000801 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +0000802 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
803 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000804 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000805 case PPCISD::VCMP: return "PPCISD::VCMP";
806 case PPCISD::VCMPo: return "PPCISD::VCMPo";
807 case PPCISD::LBRX: return "PPCISD::LBRX";
808 case PPCISD::STBRX: return "PPCISD::STBRX";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000809 case PPCISD::LFIWAX: return "PPCISD::LFIWAX";
810 case PPCISD::LFIWZX: return "PPCISD::LFIWZX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000811 case PPCISD::LARX: return "PPCISD::LARX";
812 case PPCISD::STCX: return "PPCISD::STCX";
813 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000814 case PPCISD::BDNZ: return "PPCISD::BDNZ";
815 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000816 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000817 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000818 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000819 case PPCISD::CR6SET: return "PPCISD::CR6SET";
820 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000821 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
822 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
823 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000824 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000825 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
826 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000827 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000828 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
829 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000830 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
831 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000832 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
833 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000834 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000835 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000836 }
837}
838
Matt Arsenault758659232013-05-18 00:21:46 +0000839EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000840 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000841 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000842 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000843}
844
Hal Finkel62ac7362014-09-19 11:42:56 +0000845bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
846 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
847 return true;
848}
849
Chris Lattner4211ca92006-04-14 06:01:58 +0000850//===----------------------------------------------------------------------===//
851// Node matching predicates, for use by the tblgen matching code.
852//===----------------------------------------------------------------------===//
853
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000854/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000855static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000856 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000857 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000858 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000859 // Maybe this has already been legalized into the constant pool?
860 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000861 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000862 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000863 }
864 return false;
865}
866
Chris Lattnere8b83b42006-04-06 17:23:16 +0000867/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
868/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000869static bool isConstantOrUndef(int Op, int Val) {
870 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000871}
872
873/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
874/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000875/// The ShuffleKind distinguishes between big-endian operations with
876/// two different inputs (0), either-endian operations with two identical
877/// inputs (1), and little-endian operantion with two different inputs (2).
878/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
879bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000880 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000881 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000882 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000883 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000884 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000885 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000886 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000887 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000888 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000889 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000890 return false;
891 for (unsigned i = 0; i != 16; ++i)
892 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
893 return false;
894 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000895 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000896 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000897 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
898 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000899 return false;
900 }
Chris Lattner1d338192006-04-06 18:26:28 +0000901 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000902}
903
904/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
905/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000906/// The ShuffleKind distinguishes between big-endian operations with
907/// two different inputs (0), either-endian operations with two identical
908/// inputs (1), and little-endian operantion with two different inputs (2).
909/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
910bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000911 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000912 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000913 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000914 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000915 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000916 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000917 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
918 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000919 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000920 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000921 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000922 return false;
923 for (unsigned i = 0; i != 16; i += 2)
924 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
925 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
926 return false;
927 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000928 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000929 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000930 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
931 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
932 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
933 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000934 return false;
935 }
Chris Lattner1d338192006-04-06 18:26:28 +0000936 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000937}
938
Chris Lattnerf38e0332006-04-06 22:02:42 +0000939/// isVMerge - Common function, used to match vmrg* shuffles.
940///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000941static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000942 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000943 if (N->getValueType(0) != MVT::v16i8)
944 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000945 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
946 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000947
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000948 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
949 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000950 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000951 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000952 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000953 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000954 return false;
955 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000956 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000957}
958
959/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000960/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000961/// The ShuffleKind distinguishes between big-endian merges with two
962/// different inputs (0), either-endian merges with two identical inputs (1),
963/// and little-endian merges with two different inputs (2). For the latter,
964/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000965bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000966 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000967 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000968 if (ShuffleKind == 1) // unary
969 return isVMerge(N, UnitSize, 0, 0);
970 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000971 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000972 else
973 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000974 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000975 if (ShuffleKind == 1) // unary
976 return isVMerge(N, UnitSize, 8, 8);
977 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000978 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000979 else
980 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000981 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000982}
983
984/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000985/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000986/// The ShuffleKind distinguishes between big-endian merges with two
987/// different inputs (0), either-endian merges with two identical inputs (1),
988/// and little-endian merges with two different inputs (2). For the latter,
989/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000990bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000991 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000992 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000993 if (ShuffleKind == 1) // unary
994 return isVMerge(N, UnitSize, 8, 8);
995 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000996 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000997 else
998 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000999 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001000 if (ShuffleKind == 1) // unary
1001 return isVMerge(N, UnitSize, 0, 0);
1002 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001003 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001004 else
1005 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001006 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001007}
1008
1009
Chris Lattner1d338192006-04-06 18:26:28 +00001010/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
1011/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +00001012/// The ShuffleKind distinguishes between big-endian operations with two
1013/// different inputs (0), either-endian operations with two identical inputs
1014/// (1), and little-endian operations with two different inputs (2). For the
1015/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1016int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1017 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001018 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001019 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001020
1021 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001022
Chris Lattner1d338192006-04-06 18:26:28 +00001023 // Find the first non-undef value in the shuffle mask.
1024 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001025 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001026 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001027
Chris Lattner1d338192006-04-06 18:26:28 +00001028 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001029
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001030 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001031 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001032 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001033 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001034
Bill Schmidtf04e9982014-08-04 23:21:01 +00001035 ShiftAmt -= i;
Bill Schmidt42a69362014-08-05 20:47:25 +00001036 bool isLE = DAG.getTarget().getSubtargetImpl()->getDataLayout()->
1037 isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001038
Bill Schmidt42a69362014-08-05 20:47:25 +00001039 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001040 // Check the rest of the elements to see if they are consecutive.
1041 for (++i; i != 16; ++i)
1042 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1043 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001044 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001045 // Check the rest of the elements to see if they are consecutive.
1046 for (++i; i != 16; ++i)
1047 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1048 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001049 } else
1050 return -1;
1051
1052 if (ShuffleKind == 2 && isLE)
1053 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001054
Chris Lattner1d338192006-04-06 18:26:28 +00001055 return ShiftAmt;
1056}
Chris Lattnerffc47562006-03-20 06:33:01 +00001057
1058/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1059/// specifies a splat of a single element that is suitable for input to
1060/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001061bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001062 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001063 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001064
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001065 // This is a splat operation if each element of the permute is the same, and
1066 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001067 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001068
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001069 // FIXME: Handle UNDEF elements too!
1070 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001071 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001072
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001073 // Check that the indices are consecutive, in the case of a multi-byte element
1074 // splatted with a v16i8 mask.
1075 for (unsigned i = 1; i != EltSize; ++i)
1076 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001077 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001078
Chris Lattner95c7adc2006-04-04 17:25:31 +00001079 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001080 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001081 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001082 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001083 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001084 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001085 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001086}
1087
Evan Cheng581d2792007-07-30 07:51:22 +00001088/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1089/// are -0.0.
1090bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001091 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1092
1093 APInt APVal, APUndef;
1094 unsigned BitSize;
1095 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001096
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001097 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001098 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001099 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001100
Evan Cheng581d2792007-07-30 07:51:22 +00001101 return false;
1102}
1103
Chris Lattnerffc47562006-03-20 06:33:01 +00001104/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1105/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001106unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1107 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001108 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1109 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopherfc6de422014-08-05 02:39:49 +00001110 if (DAG.getSubtarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001111 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1112 else
1113 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001114}
1115
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001116/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001117/// by using a vspltis[bhw] instruction of the specified element size, return
1118/// the constant being splatted. The ByteSize field indicates the number of
1119/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001120SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001121 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001122
1123 // If ByteSize of the splat is bigger than the element size of the
1124 // build_vector, then we have a case where we are checking for a splat where
1125 // multiple elements of the buildvector are folded together into a single
1126 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1127 unsigned EltSize = 16/N->getNumOperands();
1128 if (EltSize < ByteSize) {
1129 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001130 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001131 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001132
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001133 // See if all of the elements in the buildvector agree across.
1134 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1135 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1136 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001137 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001138
Scott Michelcf0da6c2009-02-17 22:15:04 +00001139
Craig Topper062a2ba2014-04-25 05:30:21 +00001140 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001141 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1142 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001143 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001144 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001145
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001146 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1147 // either constant or undef values that are identical for each chunk. See
1148 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001149
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001150 // Check to see if all of the leading entries are either 0 or -1. If
1151 // neither, then this won't fit into the immediate field.
1152 bool LeadingZero = true;
1153 bool LeadingOnes = true;
1154 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001155 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001156
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001157 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1158 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1159 }
1160 // Finally, check the least significant entry.
1161 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001162 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001163 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001164 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001165 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001166 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001167 }
1168 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001169 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001170 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001171 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001172 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001173 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001174 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001175
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001176 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001177 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001178
Chris Lattner2771e2c2006-03-25 06:12:06 +00001179 // Check to see if this buildvec has a single non-undef value in its elements.
1180 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1181 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001182 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001183 OpVal = N->getOperand(i);
1184 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001185 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001186 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001187
Craig Topper062a2ba2014-04-25 05:30:21 +00001188 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001189
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001190 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001191 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001192 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001193 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001194 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001195 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001196 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001197 }
1198
1199 // If the splat value is larger than the element value, then we can never do
1200 // this splat. The only case that we could fit the replicated bits into our
1201 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001202 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001203
Chris Lattner2771e2c2006-03-25 06:12:06 +00001204 // If the element value is larger than the splat value, cut it in half and
1205 // check to see if the two halves are equal. Continue doing this until we
1206 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1207 while (ValSizeInBytes > ByteSize) {
1208 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001209
Chris Lattner2771e2c2006-03-25 06:12:06 +00001210 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001211 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1212 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001213 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001214 }
1215
1216 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001217 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001218
Evan Chengb1ddc982006-03-26 09:52:32 +00001219 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001220 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001221
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001222 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001223 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001224 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001225 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001226}
1227
Chris Lattner4211ca92006-04-14 06:01:58 +00001228//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001229// Addressing Mode Selection
1230//===----------------------------------------------------------------------===//
1231
1232/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1233/// or 64-bit immediate, and if the value can be accurately represented as a
1234/// sign extension from a 16-bit value. If so, this returns true and the
1235/// immediate.
1236static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001237 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001238 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001239
Dan Gohmaneffb8942008-09-12 16:56:44 +00001240 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001241 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001242 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001243 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001244 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001245}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001246static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001247 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001248}
1249
1250
1251/// SelectAddressRegReg - Given the specified addressed, check to see if it
1252/// can be represented as an indexed [r+r] operation. Returns false if it
1253/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001254bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1255 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001256 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001257 short imm = 0;
1258 if (N.getOpcode() == ISD::ADD) {
1259 if (isIntS16Immediate(N.getOperand(1), imm))
1260 return false; // r+i
1261 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1262 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001263
Chris Lattnera801fced2006-11-08 02:15:41 +00001264 Base = N.getOperand(0);
1265 Index = N.getOperand(1);
1266 return true;
1267 } else if (N.getOpcode() == ISD::OR) {
1268 if (isIntS16Immediate(N.getOperand(1), imm))
1269 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001270
Chris Lattnera801fced2006-11-08 02:15:41 +00001271 // If this is an or of disjoint bitfields, we can codegen this as an add
1272 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1273 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001274 APInt LHSKnownZero, LHSKnownOne;
1275 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001276 DAG.computeKnownBits(N.getOperand(0),
1277 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001278
Dan Gohmanf19609a2008-02-27 01:23:58 +00001279 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001280 DAG.computeKnownBits(N.getOperand(1),
1281 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001282 // If all of the bits are known zero on the LHS or RHS, the add won't
1283 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001284 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001285 Base = N.getOperand(0);
1286 Index = N.getOperand(1);
1287 return true;
1288 }
1289 }
1290 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001291
Chris Lattnera801fced2006-11-08 02:15:41 +00001292 return false;
1293}
1294
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001295// If we happen to be doing an i64 load or store into a stack slot that has
1296// less than a 4-byte alignment, then the frame-index elimination may need to
1297// use an indexed load or store instruction (because the offset may not be a
1298// multiple of 4). The extra register needed to hold the offset comes from the
1299// register scavenger, and it is possible that the scavenger will need to use
1300// an emergency spill slot. As a result, we need to make sure that a spill slot
1301// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1302// stack slot.
1303static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1304 // FIXME: This does not handle the LWA case.
1305 if (VT != MVT::i64)
1306 return;
1307
Hal Finkel7ab3db52013-07-10 15:29:01 +00001308 // NOTE: We'll exclude negative FIs here, which come from argument
1309 // lowering, because there are no known test cases triggering this problem
1310 // using packed structures (or similar). We can remove this exclusion if
1311 // we find such a test case. The reason why this is so test-case driven is
1312 // because this entire 'fixup' is only to prevent crashes (from the
1313 // register scavenger) on not-really-valid inputs. For example, if we have:
1314 // %a = alloca i1
1315 // %b = bitcast i1* %a to i64*
1316 // store i64* a, i64 b
1317 // then the store should really be marked as 'align 1', but is not. If it
1318 // were marked as 'align 1' then the indexed form would have been
1319 // instruction-selected initially, and the problem this 'fixup' is preventing
1320 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001321 if (FrameIdx < 0)
1322 return;
1323
1324 MachineFunction &MF = DAG.getMachineFunction();
1325 MachineFrameInfo *MFI = MF.getFrameInfo();
1326
1327 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1328 if (Align >= 4)
1329 return;
1330
1331 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1332 FuncInfo->setHasNonRISpills();
1333}
1334
Chris Lattnera801fced2006-11-08 02:15:41 +00001335/// Returns true if the address N can be represented by a base register plus
1336/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001337/// represented as reg+reg. If Aligned is true, only accept displacements
1338/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001339bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001340 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001341 SelectionDAG &DAG,
1342 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001343 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001344 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001345 // If this can be more profitably realized as r+r, fail.
1346 if (SelectAddressRegReg(N, Disp, Base, DAG))
1347 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001348
Chris Lattnera801fced2006-11-08 02:15:41 +00001349 if (N.getOpcode() == ISD::ADD) {
1350 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001351 if (isIntS16Immediate(N.getOperand(1), imm) &&
1352 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001353 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001354 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1355 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001356 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001357 } else {
1358 Base = N.getOperand(0);
1359 }
1360 return true; // [r+i]
1361 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1362 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001363 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001364 && "Cannot handle constant offsets yet!");
1365 Disp = N.getOperand(1).getOperand(0); // The global address.
1366 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001367 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001368 Disp.getOpcode() == ISD::TargetConstantPool ||
1369 Disp.getOpcode() == ISD::TargetJumpTable);
1370 Base = N.getOperand(0);
1371 return true; // [&g+r]
1372 }
1373 } else if (N.getOpcode() == ISD::OR) {
1374 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001375 if (isIntS16Immediate(N.getOperand(1), imm) &&
1376 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001377 // If this is an or of disjoint bitfields, we can codegen this as an add
1378 // (for better address arithmetic) if the LHS and RHS of the OR are
1379 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001380 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001381 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001382
Dan Gohmanf19609a2008-02-27 01:23:58 +00001383 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001384 // If all of the bits are known zero on the LHS or RHS, the add won't
1385 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001386 if (FrameIndexSDNode *FI =
1387 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1388 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1389 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1390 } else {
1391 Base = N.getOperand(0);
1392 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001393 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001394 return true;
1395 }
1396 }
1397 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1398 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001399
Chris Lattnera801fced2006-11-08 02:15:41 +00001400 // If this address fits entirely in a 16-bit sext immediate field, codegen
1401 // this as "d, 0"
1402 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001403 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001404 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001405 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001406 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001407 return true;
1408 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001409
1410 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001411 if ((CN->getValueType(0) == MVT::i32 ||
1412 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1413 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001414 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001415
Chris Lattnera801fced2006-11-08 02:15:41 +00001416 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001417 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001418
Owen Anderson9f944592009-08-11 20:47:22 +00001419 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1420 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001421 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001422 return true;
1423 }
1424 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001425
Chris Lattnera801fced2006-11-08 02:15:41 +00001426 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001427 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001428 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001429 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1430 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001431 Base = N;
1432 return true; // [r+0]
1433}
1434
1435/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1436/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001437bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1438 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001439 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001440 // Check to see if we can easily represent this as an [r+r] address. This
1441 // will fail if it thinks that the address is more profitably represented as
1442 // reg+imm, e.g. where imm = 0.
1443 if (SelectAddressRegReg(N, Base, Index, DAG))
1444 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001445
Chris Lattnera801fced2006-11-08 02:15:41 +00001446 // If the operand is an addition, always emit this as [r+r], since this is
1447 // better (for code size, and execution, as the memop does the add for free)
1448 // than emitting an explicit add.
1449 if (N.getOpcode() == ISD::ADD) {
1450 Base = N.getOperand(0);
1451 Index = N.getOperand(1);
1452 return true;
1453 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001454
Chris Lattnera801fced2006-11-08 02:15:41 +00001455 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001456 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001457 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001458 Index = N;
1459 return true;
1460}
1461
Chris Lattnera801fced2006-11-08 02:15:41 +00001462/// getPreIndexedAddressParts - returns true by value, base pointer and
1463/// offset pointer and addressing mode by reference if the node's address
1464/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001465bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1466 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001467 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001468 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001469 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001470
Ulrich Weigande90b0222013-03-22 14:58:48 +00001471 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001472 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001473 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001474 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001475 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1476 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001477 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001478 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001479 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001480 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001481 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001482 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001483 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001484 } else
1485 return false;
1486
Chris Lattner68371252006-11-14 01:38:31 +00001487 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001488 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001489 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001490
Ulrich Weigande90b0222013-03-22 14:58:48 +00001491 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1492
1493 // Common code will reject creating a pre-inc form if the base pointer
1494 // is a frame index, or if N is a store and the base pointer is either
1495 // the same as or a predecessor of the value being stored. Check for
1496 // those situations here, and try with swapped Base/Offset instead.
1497 bool Swap = false;
1498
1499 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1500 Swap = true;
1501 else if (!isLoad) {
1502 SDValue Val = cast<StoreSDNode>(N)->getValue();
1503 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1504 Swap = true;
1505 }
1506
1507 if (Swap)
1508 std::swap(Base, Offset);
1509
Hal Finkelca542be2012-06-20 15:43:03 +00001510 AM = ISD::PRE_INC;
1511 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001512 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001513
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001514 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001515 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001516 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001517 return false;
1518 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001519 // LDU/STU need an address with at least 4-byte alignment.
1520 if (Alignment < 4)
1521 return false;
1522
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001523 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001524 return false;
1525 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001526
Chris Lattnerb314b152006-11-11 00:08:42 +00001527 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001528 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1529 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001530 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001531 LD->getExtensionType() == ISD::SEXTLOAD &&
1532 isa<ConstantSDNode>(Offset))
1533 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001534 }
1535
Chris Lattnerce645542006-11-10 02:08:47 +00001536 AM = ISD::PRE_INC;
1537 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001538}
1539
1540//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001541// LowerOperation implementation
1542//===----------------------------------------------------------------------===//
1543
Chris Lattneredb9d842010-11-15 02:46:57 +00001544/// GetLabelAccessInfo - Return true if we should reference labels using a
1545/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1546static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001547 unsigned &LoOpFlags,
1548 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001549 HiOpFlags = PPCII::MO_HA;
1550 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001551
Hal Finkel3ee2af72014-07-18 23:29:49 +00001552 // Don't use the pic base if not in PIC relocation model.
1553 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1554
Chris Lattnerdd6df842010-11-15 03:13:19 +00001555 if (isPIC) {
1556 HiOpFlags |= PPCII::MO_PIC_FLAG;
1557 LoOpFlags |= PPCII::MO_PIC_FLAG;
1558 }
1559
1560 // If this is a reference to a global value that requires a non-lazy-ptr, make
1561 // sure that instruction lowering adds it.
1562 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1563 HiOpFlags |= PPCII::MO_NLP_FLAG;
1564 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001565
Chris Lattnerdd6df842010-11-15 03:13:19 +00001566 if (GV->hasHiddenVisibility()) {
1567 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1568 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1569 }
1570 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001571
Chris Lattneredb9d842010-11-15 02:46:57 +00001572 return isPIC;
1573}
1574
1575static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1576 SelectionDAG &DAG) {
1577 EVT PtrVT = HiPart.getValueType();
1578 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001579 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001580
1581 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1582 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001583
Chris Lattneredb9d842010-11-15 02:46:57 +00001584 // With PIC, the first instruction is actually "GR+hi(&G)".
1585 if (isPIC)
1586 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1587 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001588
Chris Lattneredb9d842010-11-15 02:46:57 +00001589 // Generate non-pic code that has direct accesses to the constant pool.
1590 // The address of the global is just (hi(&g)+lo(&g)).
1591 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1592}
1593
Scott Michelcf0da6c2009-02-17 22:15:04 +00001594SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001595 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001596 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001597 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001598 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001599
Roman Divackyace47072012-08-24 16:26:02 +00001600 // 64-bit SVR4 ABI code is always position-independent.
1601 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001602 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001603 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001604 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001605 DAG.getRegister(PPC::X2, MVT::i64));
1606 }
1607
Chris Lattneredb9d842010-11-15 02:46:57 +00001608 unsigned MOHiFlag, MOLoFlag;
1609 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001610
1611 if (isPIC && Subtarget.isSVR4ABI()) {
1612 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1613 PPCII::MO_PIC_FLAG);
1614 SDLoc DL(CP);
1615 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1616 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1617 }
1618
Chris Lattneredb9d842010-11-15 02:46:57 +00001619 SDValue CPIHi =
1620 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1621 SDValue CPILo =
1622 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1623 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001624}
1625
Dan Gohman21cea8a2010-04-17 15:26:15 +00001626SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001627 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001628 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001629
Roman Divackyace47072012-08-24 16:26:02 +00001630 // 64-bit SVR4 ABI code is always position-independent.
1631 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001632 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001633 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001634 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001635 DAG.getRegister(PPC::X2, MVT::i64));
1636 }
1637
Chris Lattneredb9d842010-11-15 02:46:57 +00001638 unsigned MOHiFlag, MOLoFlag;
1639 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001640
1641 if (isPIC && Subtarget.isSVR4ABI()) {
1642 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1643 PPCII::MO_PIC_FLAG);
1644 SDLoc DL(GA);
1645 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1646 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1647 }
1648
Chris Lattneredb9d842010-11-15 02:46:57 +00001649 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1650 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1651 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001652}
1653
Dan Gohman21cea8a2010-04-17 15:26:15 +00001654SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1655 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001656 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001657 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
1658 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001659
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001660 // 64-bit SVR4 ABI code is always position-independent.
1661 // The actual BlockAddress is stored in the TOC.
1662 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
1663 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
1664 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA,
1665 DAG.getRegister(PPC::X2, MVT::i64));
1666 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001667
Chris Lattneredb9d842010-11-15 02:46:57 +00001668 unsigned MOHiFlag, MOLoFlag;
1669 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001670 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1671 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001672 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1673}
1674
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001675// Generate a call to __tls_get_addr for the given GOT entry Op.
1676std::pair<SDValue,SDValue>
1677PPCTargetLowering::lowerTLSCall(SDValue Op, SDLoc dl,
1678 SelectionDAG &DAG) const {
1679
1680 Type *IntPtrTy = getDataLayout()->getIntPtrType(*DAG.getContext());
1681 TargetLowering::ArgListTy Args;
1682 TargetLowering::ArgListEntry Entry;
1683 Entry.Node = Op;
1684 Entry.Ty = IntPtrTy;
1685 Args.push_back(Entry);
1686
1687 TargetLowering::CallLoweringInfo CLI(DAG);
1688 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
1689 .setCallee(CallingConv::C, IntPtrTy,
1690 DAG.getTargetExternalSymbol("__tls_get_addr", getPointerTy()),
1691 std::move(Args), 0);
1692
1693 return LowerCallTo(CLI);
1694}
1695
Roman Divackye3f15c982012-06-04 17:36:38 +00001696SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1697 SelectionDAG &DAG) const {
1698
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001699 // FIXME: TLS addresses currently use medium model code sequences,
1700 // which is the most useful form. Eventually support for small and
1701 // large models could be added if users need it, at the cost of
1702 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001703 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001704 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001705 const GlobalValue *GV = GA->getGlobal();
1706 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001707 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001708 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
1709 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00001710
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001711 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001712
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001713 if (Model == TLSModel::LocalExec) {
1714 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001715 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001716 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001717 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001718 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1719 is64bit ? MVT::i64 : MVT::i32);
1720 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1721 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1722 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001723
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001724 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001725 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001726 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1727 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001728 SDValue GOTPtr;
1729 if (is64bit) {
1730 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1731 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1732 PtrVT, GOTReg, TGA);
1733 } else
1734 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001735 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001736 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001737 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001738 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001739
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001740 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001741 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1742 PPCII::MO_TLSGD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001743 SDValue GOTPtr;
1744 if (is64bit) {
1745 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1746 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1747 GOTReg, TGA);
1748 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001749 if (picLevel == PICLevel::Small)
1750 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1751 else
1752 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001753 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001754 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001755 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001756 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1757 return CallResult.first;
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001758 }
1759
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001760 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001761 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1762 PPCII::MO_TLSLD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001763 SDValue GOTPtr;
1764 if (is64bit) {
1765 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1766 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1767 GOTReg, TGA);
1768 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001769 if (picLevel == PICLevel::Small)
1770 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1771 else
1772 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001773 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001774 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001775 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001776 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1777 SDValue TLSAddr = CallResult.first;
1778 SDValue Chain = CallResult.second;
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001779 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001780 Chain, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001781 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1782 }
1783
1784 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001785}
1786
Chris Lattneredb9d842010-11-15 02:46:57 +00001787SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1788 SelectionDAG &DAG) const {
1789 EVT PtrVT = Op.getValueType();
1790 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001791 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001792 const GlobalValue *GV = GSDN->getGlobal();
1793
Chris Lattneredb9d842010-11-15 02:46:57 +00001794 // 64-bit SVR4 ABI code is always position-independent.
1795 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001796 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001797 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1798 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1799 DAG.getRegister(PPC::X2, MVT::i64));
1800 }
1801
Chris Lattnerdd6df842010-11-15 03:13:19 +00001802 unsigned MOHiFlag, MOLoFlag;
1803 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001804
Hal Finkel3ee2af72014-07-18 23:29:49 +00001805 if (isPIC && Subtarget.isSVR4ABI()) {
1806 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1807 GSDN->getOffset(),
1808 PPCII::MO_PIC_FLAG);
1809 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1810 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1811 }
1812
Chris Lattnerdd6df842010-11-15 03:13:19 +00001813 SDValue GAHi =
1814 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1815 SDValue GALo =
1816 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001817
Chris Lattnerdd6df842010-11-15 03:13:19 +00001818 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001819
Chris Lattnerdd6df842010-11-15 03:13:19 +00001820 // If the global reference is actually to a non-lazy-pointer, we have to do an
1821 // extra load to get the address of the global.
1822 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1823 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001824 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001825 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001826}
1827
Dan Gohman21cea8a2010-04-17 15:26:15 +00001828SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001829 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001830 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001831
Hal Finkel777c9dd2014-03-29 16:04:40 +00001832 if (Op.getValueType() == MVT::v2i64) {
1833 // When the operands themselves are v2i64 values, we need to do something
1834 // special because VSX has no underlying comparison operations for these.
1835 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1836 // Equality can be handled by casting to the legal type for Altivec
1837 // comparisons, everything else needs to be expanded.
1838 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1839 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1840 DAG.getSetCC(dl, MVT::v4i32,
1841 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1842 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1843 CC));
1844 }
1845
1846 return SDValue();
1847 }
1848
1849 // We handle most of these in the usual way.
1850 return Op;
1851 }
1852
Chris Lattner4211ca92006-04-14 06:01:58 +00001853 // If we're comparing for equality to zero, expose the fact that this is
1854 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1855 // fold the new nodes.
1856 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1857 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001858 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001859 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001860 if (VT.bitsLT(MVT::i32)) {
1861 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001862 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001863 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001864 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001865 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1866 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001867 DAG.getConstant(Log2b, MVT::i32));
1868 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001869 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001870 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001871 // optimized. FIXME: revisit this when we can custom lower all setcc
1872 // optimizations.
1873 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001874 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001875 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001876
Chris Lattner4211ca92006-04-14 06:01:58 +00001877 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001878 // by xor'ing the rhs with the lhs, which is faster than setting a
1879 // condition register, reading it back out, and masking the correct bit. The
1880 // normal approach here uses sub to do this instead of xor. Using xor exposes
1881 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001882 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001883 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001884 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001885 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001886 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001887 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001888 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001889 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001890}
1891
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001892SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001893 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001894 SDNode *Node = Op.getNode();
1895 EVT VT = Node->getValueType(0);
1896 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1897 SDValue InChain = Node->getOperand(0);
1898 SDValue VAListPtr = Node->getOperand(1);
1899 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001900 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001901
Roman Divacky4394e682011-06-28 15:30:42 +00001902 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1903
1904 // gpr_index
1905 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1906 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001907 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001908 InChain = GprIndex.getValue(1);
1909
1910 if (VT == MVT::i64) {
1911 // Check if GprIndex is even
1912 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1913 DAG.getConstant(1, MVT::i32));
1914 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1915 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1916 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1917 DAG.getConstant(1, MVT::i32));
1918 // Align GprIndex to be even if it isn't
1919 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1920 GprIndex);
1921 }
1922
1923 // fpr index is 1 byte after gpr
1924 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1925 DAG.getConstant(1, MVT::i32));
1926
1927 // fpr
1928 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1929 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001930 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001931 InChain = FprIndex.getValue(1);
1932
1933 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1934 DAG.getConstant(8, MVT::i32));
1935
1936 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1937 DAG.getConstant(4, MVT::i32));
1938
1939 // areas
1940 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001941 MachinePointerInfo(), false, false,
1942 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001943 InChain = OverflowArea.getValue(1);
1944
1945 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001946 MachinePointerInfo(), false, false,
1947 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001948 InChain = RegSaveArea.getValue(1);
1949
1950 // select overflow_area if index > 8
1951 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1952 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1953
Roman Divacky4394e682011-06-28 15:30:42 +00001954 // adjustment constant gpr_index * 4/8
1955 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1956 VT.isInteger() ? GprIndex : FprIndex,
1957 DAG.getConstant(VT.isInteger() ? 4 : 8,
1958 MVT::i32));
1959
1960 // OurReg = RegSaveArea + RegConstant
1961 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1962 RegConstant);
1963
1964 // Floating types are 32 bytes into RegSaveArea
1965 if (VT.isFloatingPoint())
1966 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1967 DAG.getConstant(32, MVT::i32));
1968
1969 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1970 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1971 VT.isInteger() ? GprIndex : FprIndex,
1972 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1973 MVT::i32));
1974
1975 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1976 VT.isInteger() ? VAListPtr : FprPtr,
1977 MachinePointerInfo(SV),
1978 MVT::i8, false, false, 0);
1979
1980 // determine if we should load from reg_save_area or overflow_area
1981 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1982
1983 // increase overflow_area by 4/8 if gpr/fpr > 8
1984 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1985 DAG.getConstant(VT.isInteger() ? 4 : 8,
1986 MVT::i32));
1987
1988 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1989 OverflowAreaPlusN);
1990
1991 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1992 OverflowAreaPtr,
1993 MachinePointerInfo(),
1994 MVT::i32, false, false, 0);
1995
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001996 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001997 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001998}
1999
Roman Divackyc3825df2013-07-25 21:36:47 +00002000SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
2001 const PPCSubtarget &Subtarget) const {
2002 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
2003
2004 // We have to copy the entire va_list struct:
2005 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
2006 return DAG.getMemcpy(Op.getOperand(0), Op,
2007 Op.getOperand(1), Op.getOperand(2),
2008 DAG.getConstant(12, MVT::i32), 8, false, true,
2009 MachinePointerInfo(), MachinePointerInfo());
2010}
2011
Duncan Sandsa0984362011-09-06 13:37:06 +00002012SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
2013 SelectionDAG &DAG) const {
2014 return Op.getOperand(0);
2015}
2016
2017SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
2018 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00002019 SDValue Chain = Op.getOperand(0);
2020 SDValue Trmp = Op.getOperand(1); // trampoline
2021 SDValue FPtr = Op.getOperand(2); // nested function
2022 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00002023 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002024
Owen Anderson53aa7a92009-08-10 22:56:29 +00002025 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002026 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00002027 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002028 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002029 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002030
Scott Michelcf0da6c2009-02-17 22:15:04 +00002031 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002032 TargetLowering::ArgListEntry Entry;
2033
2034 Entry.Ty = IntPtrTy;
2035 Entry.Node = Trmp; Args.push_back(Entry);
2036
2037 // TrampSize == (isPPC64 ? 48 : 40);
2038 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002039 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002040 Args.push_back(Entry);
2041
2042 Entry.Node = FPtr; Args.push_back(Entry);
2043 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002044
Bill Wendling95e1af22008-09-17 00:30:57 +00002045 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002046 TargetLowering::CallLoweringInfo CLI(DAG);
2047 CLI.setDebugLoc(dl).setChain(Chain)
2048 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002049 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2050 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002051
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002052 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002053 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002054}
2055
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002056SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002057 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002058 MachineFunction &MF = DAG.getMachineFunction();
2059 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2060
Andrew Trickef9de2a2013-05-25 02:42:55 +00002061 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002062
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002063 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002064 // vastart just stores the address of the VarArgsFrameIndex slot into the
2065 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002066 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002067 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002068 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002069 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2070 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002071 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002072 }
2073
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002074 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002075 // We suppose the given va_list is already allocated.
2076 //
2077 // typedef struct {
2078 // char gpr; /* index into the array of 8 GPRs
2079 // * stored in the register save area
2080 // * gpr=0 corresponds to r3,
2081 // * gpr=1 to r4, etc.
2082 // */
2083 // char fpr; /* index into the array of 8 FPRs
2084 // * stored in the register save area
2085 // * fpr=0 corresponds to f1,
2086 // * fpr=1 to f2, etc.
2087 // */
2088 // char *overflow_arg_area;
2089 // /* location on stack that holds
2090 // * the next overflow argument
2091 // */
2092 // char *reg_save_area;
2093 // /* where r3:r10 and f1:f8 (if saved)
2094 // * are stored
2095 // */
2096 // } va_list[1];
2097
2098
Dan Gohman31ae5862010-04-17 14:41:14 +00002099 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2100 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002101
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002102
Owen Anderson53aa7a92009-08-10 22:56:29 +00002103 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002104
Dan Gohman31ae5862010-04-17 14:41:14 +00002105 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2106 PtrVT);
2107 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2108 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002109
Duncan Sands13237ac2008-06-06 12:08:01 +00002110 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002111 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002112
Duncan Sands13237ac2008-06-06 12:08:01 +00002113 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002114 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002115
2116 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002117 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002118
Dan Gohman2d489b52008-02-06 22:27:42 +00002119 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002120
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002121 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002122 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002123 Op.getOperand(1),
2124 MachinePointerInfo(SV),
2125 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002126 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002127 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002128 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002129
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002130 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002131 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002132 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2133 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002134 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002135 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002136 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002137
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002138 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002139 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002140 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2141 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002142 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002143 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002144 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002145
2146 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002147 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2148 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002149 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002150
Chris Lattner4211ca92006-04-14 06:01:58 +00002151}
2152
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002153#include "PPCGenCallingConv.inc"
2154
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002155// Function whose sole purpose is to kill compiler warnings
2156// stemming from unused functions included from PPCGenCallingConv.inc.
2157CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002158 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002159}
2160
Bill Schmidt230b4512013-06-12 16:39:22 +00002161bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2162 CCValAssign::LocInfo &LocInfo,
2163 ISD::ArgFlagsTy &ArgFlags,
2164 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002165 return true;
2166}
2167
Bill Schmidt230b4512013-06-12 16:39:22 +00002168bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2169 MVT &LocVT,
2170 CCValAssign::LocInfo &LocInfo,
2171 ISD::ArgFlagsTy &ArgFlags,
2172 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002173 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002174 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2175 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2176 };
2177 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002178
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002179 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2180
2181 // Skip one register if the first unallocated register has an even register
2182 // number and there are still argument registers available which have not been
2183 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2184 // need to skip a register if RegNum is odd.
2185 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2186 State.AllocateReg(ArgRegs[RegNum]);
2187 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002188
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002189 // Always return false here, as this function only makes sure that the first
2190 // unallocated register has an odd register number and does not actually
2191 // allocate a register for the current argument.
2192 return false;
2193}
2194
Bill Schmidt230b4512013-06-12 16:39:22 +00002195bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2196 MVT &LocVT,
2197 CCValAssign::LocInfo &LocInfo,
2198 ISD::ArgFlagsTy &ArgFlags,
2199 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002200 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002201 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2202 PPC::F8
2203 };
2204
2205 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002206
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002207 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2208
2209 // If there is only one Floating-point register left we need to put both f64
2210 // values of a split ppc_fp128 value on the stack.
2211 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2212 State.AllocateReg(ArgRegs[RegNum]);
2213 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002214
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002215 // Always return false here, as this function only makes sure that the two f64
2216 // values a ppc_fp128 value is split into are both passed in registers or both
2217 // passed on the stack and does not actually allocate a register for the
2218 // current argument.
2219 return false;
2220}
2221
Chris Lattner43df5b32007-02-25 05:34:32 +00002222/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002223/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002224static const MCPhysReg *GetFPR() {
2225 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002226 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002227 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002228 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002229
Chris Lattner43df5b32007-02-25 05:34:32 +00002230 return FPR;
2231}
2232
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002233/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2234/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002235static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002236 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002237 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002238 if (Flags.isByVal())
2239 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002240
2241 // Round up to multiples of the pointer size, except for array members,
2242 // which are always packed.
2243 if (!Flags.isInConsecutiveRegs())
2244 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002245
2246 return ArgSize;
2247}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002248
2249/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2250/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002251static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2252 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002253 unsigned PtrByteSize) {
2254 unsigned Align = PtrByteSize;
2255
2256 // Altivec parameters are padded to a 16 byte boundary.
2257 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2258 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2259 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2260 Align = 16;
2261
2262 // ByVal parameters are aligned as requested.
2263 if (Flags.isByVal()) {
2264 unsigned BVAlign = Flags.getByValAlign();
2265 if (BVAlign > PtrByteSize) {
2266 if (BVAlign % PtrByteSize != 0)
2267 llvm_unreachable(
2268 "ByVal alignment is not a multiple of the pointer size");
2269
2270 Align = BVAlign;
2271 }
2272 }
2273
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002274 // Array members are always packed to their original alignment.
2275 if (Flags.isInConsecutiveRegs()) {
2276 // If the array member was split into multiple registers, the first
2277 // needs to be aligned to the size of the full type. (Except for
2278 // ppcf128, which is only aligned as its f64 components.)
2279 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2280 Align = OrigVT.getStoreSize();
2281 else
2282 Align = ArgVT.getStoreSize();
2283 }
2284
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002285 return Align;
2286}
2287
Ulrich Weigand8658f172014-07-20 23:43:15 +00002288/// CalculateStackSlotUsed - Return whether this argument will use its
2289/// stack slot (instead of being passed in registers). ArgOffset,
2290/// AvailableFPRs, and AvailableVRs must hold the current argument
2291/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002292static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2293 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002294 unsigned PtrByteSize,
2295 unsigned LinkageSize,
2296 unsigned ParamAreaSize,
2297 unsigned &ArgOffset,
2298 unsigned &AvailableFPRs,
2299 unsigned &AvailableVRs) {
2300 bool UseMemory = false;
2301
2302 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002303 unsigned Align =
2304 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002305 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2306 // If there's no space left in the argument save area, we must
2307 // use memory (this check also catches zero-sized arguments).
2308 if (ArgOffset >= LinkageSize + ParamAreaSize)
2309 UseMemory = true;
2310
2311 // Allocate argument on the stack.
2312 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002313 if (Flags.isInConsecutiveRegsLast())
2314 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002315 // If we overran the argument save area, we must use memory
2316 // (this check catches arguments passed partially in memory)
2317 if (ArgOffset > LinkageSize + ParamAreaSize)
2318 UseMemory = true;
2319
2320 // However, if the argument is actually passed in an FPR or a VR,
2321 // we don't use memory after all.
2322 if (!Flags.isByVal()) {
2323 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2324 if (AvailableFPRs > 0) {
2325 --AvailableFPRs;
2326 return false;
2327 }
2328 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2329 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2330 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2331 if (AvailableVRs > 0) {
2332 --AvailableVRs;
2333 return false;
2334 }
2335 }
2336
2337 return UseMemory;
2338}
2339
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002340/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2341/// ensure minimum alignment required for target.
2342static unsigned EnsureStackAlignment(const TargetMachine &Target,
2343 unsigned NumBytes) {
Eric Christopherd9134482014-08-04 21:25:23 +00002344 unsigned TargetAlign =
2345 Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002346 unsigned AlignMask = TargetAlign - 1;
2347 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2348 return NumBytes;
2349}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002350
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002351SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002352PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002353 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002354 const SmallVectorImpl<ISD::InputArg>
2355 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002356 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002357 SmallVectorImpl<SDValue> &InVals)
2358 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002359 if (Subtarget.isSVR4ABI()) {
2360 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002361 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2362 dl, DAG, InVals);
2363 else
2364 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2365 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002366 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002367 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2368 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002369 }
2370}
2371
2372SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002373PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002374 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002375 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002376 const SmallVectorImpl<ISD::InputArg>
2377 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002378 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002379 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002380
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002381 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002382 // +-----------------------------------+
2383 // +--> | Back chain |
2384 // | +-----------------------------------+
2385 // | | Floating-point register save area |
2386 // | +-----------------------------------+
2387 // | | General register save area |
2388 // | +-----------------------------------+
2389 // | | CR save word |
2390 // | +-----------------------------------+
2391 // | | VRSAVE save word |
2392 // | +-----------------------------------+
2393 // | | Alignment padding |
2394 // | +-----------------------------------+
2395 // | | Vector register save area |
2396 // | +-----------------------------------+
2397 // | | Local variable space |
2398 // | +-----------------------------------+
2399 // | | Parameter list area |
2400 // | +-----------------------------------+
2401 // | | LR save word |
2402 // | +-----------------------------------+
2403 // SP--> +--- | Back chain |
2404 // +-----------------------------------+
2405 //
2406 // Specifications:
2407 // System V Application Binary Interface PowerPC Processor Supplement
2408 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002409
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002410 MachineFunction &MF = DAG.getMachineFunction();
2411 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002412 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002413
Owen Anderson53aa7a92009-08-10 22:56:29 +00002414 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002415 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002416 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2417 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002418 unsigned PtrByteSize = 4;
2419
2420 // Assign locations to all of the incoming arguments.
2421 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002422 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2423 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002424
2425 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002426 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002427 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002428
Bill Schmidtef17c142013-02-06 17:33:58 +00002429 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002430
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002431 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2432 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002433
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002434 // Arguments stored in registers.
2435 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002436 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002437 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002438
Owen Anderson9f944592009-08-11 20:47:22 +00002439 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002440 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002441 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002442 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002443 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002444 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002445 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002446 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002447 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002448 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002449 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002450 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002451 RC = &PPC::VSFRCRegClass;
2452 else
2453 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002454 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002455 case MVT::v16i8:
2456 case MVT::v8i16:
2457 case MVT::v4i32:
2458 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002459 RC = &PPC::VRRCRegClass;
2460 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002461 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002462 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002463 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002464 break;
2465 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002466
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002467 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002468 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002469 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2470 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2471
2472 if (ValVT == MVT::i1)
2473 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002474
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002475 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002476 } else {
2477 // Argument stored in memory.
2478 assert(VA.isMemLoc());
2479
Hal Finkel940ab932014-02-28 00:27:01 +00002480 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002481 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002482 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002483
2484 // Create load nodes to retrieve arguments from the stack.
2485 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002486 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2487 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002488 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002489 }
2490 }
2491
2492 // Assign locations to all of the incoming aggregate by value arguments.
2493 // Aggregates passed by value are stored in the local variable space of the
2494 // caller's stack frame, right above the parameter list area.
2495 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002496 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002497 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002498
2499 // Reserve stack space for the allocations in CCInfo.
2500 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2501
Bill Schmidtef17c142013-02-06 17:33:58 +00002502 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002503
2504 // Area that is at least reserved in the caller of this function.
2505 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002506 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002507
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002508 // Set the size that is at least reserved in caller of this function. Tail
2509 // call optimized function's reserved stack space needs to be aligned so that
2510 // taking the difference between two stack areas will result in an aligned
2511 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002512 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2513 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002514
2515 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002516
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002517 // If the function takes variable number of arguments, make a frame index for
2518 // the start of the first vararg value... for expansion of llvm.va_start.
2519 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002520 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002521 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2522 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2523 };
2524 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2525
Craig Topper840beec2014-04-04 05:16:06 +00002526 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002527 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2528 PPC::F8
2529 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002530 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2531 if (DisablePPCFloatInVariadic)
2532 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002533
Dan Gohman31ae5862010-04-17 14:41:14 +00002534 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2535 NumGPArgRegs));
2536 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2537 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002538
2539 // Make room for NumGPArgRegs and NumFPArgRegs.
2540 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002541 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002542
Dan Gohman31ae5862010-04-17 14:41:14 +00002543 FuncInfo->setVarArgsStackOffset(
2544 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002545 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002546
Dan Gohman31ae5862010-04-17 14:41:14 +00002547 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2548 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002549
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002550 // The fixed integer arguments of a variadic function are stored to the
2551 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2552 // the result of va_next.
2553 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2554 // Get an existing live-in vreg, or add a new one.
2555 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2556 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002557 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002558
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002559 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002560 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2561 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002562 MemOps.push_back(Store);
2563 // Increment the address by four for the next argument to store
2564 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2565 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2566 }
2567
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002568 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2569 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002570 // The double arguments are stored to the VarArgsFrameIndex
2571 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002572 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2573 // Get an existing live-in vreg, or add a new one.
2574 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2575 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002576 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002577
Owen Anderson9f944592009-08-11 20:47:22 +00002578 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002579 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2580 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002581 MemOps.push_back(Store);
2582 // Increment the address by eight for the next argument to store
Craig Topper7ff15922014-09-10 04:51:36 +00002583 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002584 PtrVT);
2585 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2586 }
2587 }
2588
2589 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002590 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002591
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002592 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002593}
2594
Bill Schmidt57d6de52012-10-23 15:51:16 +00002595// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2596// value to MVT::i64 and then truncate to the correct register size.
2597SDValue
2598PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2599 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002600 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002601 if (Flags.isSExt())
2602 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2603 DAG.getValueType(ObjectVT));
2604 else if (Flags.isZExt())
2605 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2606 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002607
Hal Finkel940ab932014-02-28 00:27:01 +00002608 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002609}
2610
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002611SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002612PPCTargetLowering::LowerFormalArguments_64SVR4(
2613 SDValue Chain,
2614 CallingConv::ID CallConv, bool isVarArg,
2615 const SmallVectorImpl<ISD::InputArg>
2616 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002617 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002618 SmallVectorImpl<SDValue> &InVals) const {
2619 // TODO: add description of PPC stack frame format, or at least some docs.
2620 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002621 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002622 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002623 MachineFunction &MF = DAG.getMachineFunction();
2624 MachineFrameInfo *MFI = MF.getFrameInfo();
2625 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2626
2627 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2628 // Potential tail calls could cause overwriting of argument stack slots.
2629 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2630 (CallConv == CallingConv::Fast));
2631 unsigned PtrByteSize = 8;
2632
Ulrich Weigand8658f172014-07-20 23:43:15 +00002633 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2634 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002635
Craig Topper840beec2014-04-04 05:16:06 +00002636 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002637 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2638 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2639 };
2640
Craig Topper840beec2014-04-04 05:16:06 +00002641 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002642
Craig Topper840beec2014-04-04 05:16:06 +00002643 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002644 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2645 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2646 };
Craig Topper840beec2014-04-04 05:16:06 +00002647 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002648 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2649 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2650 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002651
2652 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2653 const unsigned Num_FPR_Regs = 13;
2654 const unsigned Num_VR_Regs = array_lengthof(VR);
2655
Ulrich Weigand8658f172014-07-20 23:43:15 +00002656 // Do a first pass over the arguments to determine whether the ABI
2657 // guarantees that our caller has allocated the parameter save area
2658 // on its stack frame. In the ELFv1 ABI, this is always the case;
2659 // in the ELFv2 ABI, it is true if this is a vararg function or if
2660 // any parameter is located in a stack slot.
2661
2662 bool HasParameterArea = !isELFv2ABI || isVarArg;
2663 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2664 unsigned NumBytes = LinkageSize;
2665 unsigned AvailableFPRs = Num_FPR_Regs;
2666 unsigned AvailableVRs = Num_VR_Regs;
2667 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002668 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002669 PtrByteSize, LinkageSize, ParamAreaSize,
2670 NumBytes, AvailableFPRs, AvailableVRs))
2671 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002672
2673 // Add DAG nodes to load the arguments or copy them out of registers. On
2674 // entry to a function on PPC, the arguments start after the linkage area,
2675 // although the first ones are often in registers.
2676
Ulrich Weigand8658f172014-07-20 23:43:15 +00002677 unsigned ArgOffset = LinkageSize;
2678 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002679 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002680 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002681 unsigned CurArgIdx = 0;
2682 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002683 SDValue ArgVal;
2684 bool needsLoad = false;
2685 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002686 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002687 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002688 unsigned ArgSize = ObjSize;
2689 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002690 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2691 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002692
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002693 /* Respect alignment of argument on the stack. */
2694 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002695 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002696 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002697 unsigned CurArgOffset = ArgOffset;
2698
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002699 /* Compute GPR index associated with argument offset. */
2700 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2701 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002702
2703 // FIXME the codegen can be much improved in some cases.
2704 // We do not have to keep everything in memory.
2705 if (Flags.isByVal()) {
2706 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2707 ObjSize = Flags.getByValSize();
2708 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002709 // Empty aggregate parameters do not take up registers. Examples:
2710 // struct { } a;
2711 // union { } b;
2712 // int c[0];
2713 // etc. However, we have to provide a place-holder in InVals, so
2714 // pretend we have an 8-byte item at the current address for that
2715 // purpose.
2716 if (!ObjSize) {
2717 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2718 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2719 InVals.push_back(FIN);
2720 continue;
2721 }
Hal Finkel262a2242013-09-12 23:20:06 +00002722
Ulrich Weigand24195972014-07-20 22:36:52 +00002723 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002724 // by the argument. If the argument is (fully or partially) on
2725 // the stack, or if the argument is fully in registers but the
2726 // caller has allocated the parameter save anyway, we can refer
2727 // directly to the caller's stack frame. Otherwise, create a
2728 // local copy in our own frame.
2729 int FI;
2730 if (HasParameterArea ||
2731 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00002732 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002733 else
2734 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002735 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002736
Ulrich Weigand24195972014-07-20 22:36:52 +00002737 // Handle aggregates smaller than 8 bytes.
2738 if (ObjSize < PtrByteSize) {
2739 // The value of the object is its address, which differs from the
2740 // address of the enclosing doubleword on big-endian systems.
2741 SDValue Arg = FIN;
2742 if (!isLittleEndian) {
2743 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2744 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2745 }
2746 InVals.push_back(Arg);
2747
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002748 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002749 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002750 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002751 SDValue Store;
2752
2753 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2754 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2755 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002756 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002757 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002758 ObjType, false, false, 0);
2759 } else {
2760 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2761 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002762 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002763 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002764 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002765 false, false, 0);
2766 }
2767
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002768 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002769 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002770 // Whether we copied from a register or not, advance the offset
2771 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002772 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002773 continue;
2774 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002775
Ulrich Weigand24195972014-07-20 22:36:52 +00002776 // The value of the object is its address, which is the address of
2777 // its first stack doubleword.
2778 InVals.push_back(FIN);
2779
2780 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002781 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002782 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002783 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002784
2785 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2786 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2787 SDValue Addr = FIN;
2788 if (j) {
2789 SDValue Off = DAG.getConstant(j, PtrVT);
2790 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002791 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002792 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2793 MachinePointerInfo(FuncArg, j),
2794 false, false, 0);
2795 MemOps.push_back(Store);
2796 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002797 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002798 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002799 continue;
2800 }
2801
2802 switch (ObjectVT.getSimpleVT().SimpleTy) {
2803 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002804 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002805 case MVT::i32:
2806 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002807 // These can be scalar arguments or elements of an integer array type
2808 // passed directly. Clang may use those instead of "byval" aggregate
2809 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002810 if (GPR_idx != Num_GPR_Regs) {
2811 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2812 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2813
Hal Finkel940ab932014-02-28 00:27:01 +00002814 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002815 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2816 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002817 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002818 } else {
2819 needsLoad = true;
2820 ArgSize = PtrByteSize;
2821 }
2822 ArgOffset += 8;
2823 break;
2824
2825 case MVT::f32:
2826 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002827 // These can be scalar arguments or elements of a float array type
2828 // passed directly. The latter are used to implement ELFv2 homogenous
2829 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002830 if (FPR_idx != Num_FPR_Regs) {
2831 unsigned VReg;
2832
2833 if (ObjectVT == MVT::f32)
2834 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2835 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002836 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002837 &PPC::VSFRCRegClass :
2838 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002839
2840 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2841 ++FPR_idx;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002842 } else if (GPR_idx != Num_GPR_Regs) {
2843 // This can only ever happen in the presence of f32 array types,
2844 // since otherwise we never run out of FPRs before running out
2845 // of GPRs.
2846 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2847 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2848
2849 if (ObjectVT == MVT::f32) {
2850 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2851 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2852 DAG.getConstant(32, MVT::i32));
2853 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2854 }
2855
2856 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002857 } else {
2858 needsLoad = true;
2859 }
2860
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002861 // When passing an array of floats, the array occupies consecutive
2862 // space in the argument area; only round up to the next doubleword
2863 // at the end of the array. Otherwise, each float takes 8 bytes.
2864 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2865 ArgOffset += ArgSize;
2866 if (Flags.isInConsecutiveRegsLast())
2867 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002868 break;
2869 case MVT::v4f32:
2870 case MVT::v4i32:
2871 case MVT::v8i16:
2872 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002873 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002874 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002875 // These can be scalar arguments or elements of a vector array type
2876 // passed directly. The latter are used to implement ELFv2 homogenous
2877 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002878 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002879 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2880 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2881 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002882 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002883 ++VR_idx;
2884 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002885 needsLoad = true;
2886 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002887 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002888 break;
2889 }
2890
2891 // We need to load the argument to a virtual register if we determined
2892 // above that we ran out of physical registers of the appropriate type.
2893 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002894 if (ObjSize < ArgSize && !isLittleEndian)
2895 CurArgOffset += ArgSize - ObjSize;
2896 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002897 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2898 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2899 false, false, false, 0);
2900 }
2901
2902 InVals.push_back(ArgVal);
2903 }
2904
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002905 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002906 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002907 if (HasParameterArea)
2908 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2909 else
2910 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002911
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002912 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002913 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002914 // taking the difference between two stack areas will result in an aligned
2915 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002916 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2917 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002918
2919 // If the function takes variable number of arguments, make a frame index for
2920 // the start of the first vararg value... for expansion of llvm.va_start.
2921 if (isVarArg) {
2922 int Depth = ArgOffset;
2923
2924 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002925 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002926 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2927
2928 // If this function is vararg, store any remaining integer argument regs
2929 // to their spots on the stack so that they may be loaded by deferencing the
2930 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002931 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2932 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002933 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2934 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2935 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2936 MachinePointerInfo(), false, false, 0);
2937 MemOps.push_back(Store);
2938 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002939 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002940 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2941 }
2942 }
2943
2944 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002945 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002946
2947 return Chain;
2948}
2949
2950SDValue
2951PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002952 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002953 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002954 const SmallVectorImpl<ISD::InputArg>
2955 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002956 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002957 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002958 // TODO: add description of PPC stack frame format, or at least some docs.
2959 //
2960 MachineFunction &MF = DAG.getMachineFunction();
2961 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002962 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002963
Owen Anderson53aa7a92009-08-10 22:56:29 +00002964 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002965 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002966 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002967 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2968 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002969 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002970
Ulrich Weigand8658f172014-07-20 23:43:15 +00002971 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2972 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002973 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002974 // Area that is at least reserved in caller of this function.
2975 unsigned MinReservedArea = ArgOffset;
2976
Craig Topper840beec2014-04-04 05:16:06 +00002977 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002978 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2979 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2980 };
Craig Topper840beec2014-04-04 05:16:06 +00002981 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002982 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2983 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2984 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002985
Craig Topper840beec2014-04-04 05:16:06 +00002986 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002987
Craig Topper840beec2014-04-04 05:16:06 +00002988 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002989 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2990 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2991 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002992
Owen Andersone2f23a32007-09-07 04:06:50 +00002993 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002994 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002995 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002996
2997 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002998
Craig Topper840beec2014-04-04 05:16:06 +00002999 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003000
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003001 // In 32-bit non-varargs functions, the stack space for vectors is after the
3002 // stack space for non-vectors. We do not use this space unless we have
3003 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00003004 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003005 // that out...for the pathological case, compute VecArgOffset as the
3006 // start of the vector parameter area. Computing VecArgOffset is the
3007 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003008 unsigned VecArgOffset = ArgOffset;
3009 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003010 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003011 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003012 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003013 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003014
Duncan Sandsd97eea32008-03-21 09:14:45 +00003015 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003016 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00003017 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003018 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003019 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3020 VecArgOffset += ArgSize;
3021 continue;
3022 }
3023
Owen Anderson9f944592009-08-11 20:47:22 +00003024 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003025 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003026 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003027 case MVT::i32:
3028 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003029 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003030 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003031 case MVT::i64: // PPC64
3032 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003033 // FIXME: We are guaranteed to be !isPPC64 at this point.
3034 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003035 VecArgOffset += 8;
3036 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003037 case MVT::v4f32:
3038 case MVT::v4i32:
3039 case MVT::v8i16:
3040 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003041 // Nothing to do, we're only looking at Nonvector args here.
3042 break;
3043 }
3044 }
3045 }
3046 // We've found where the vector parameter area in memory is. Skip the
3047 // first 12 parameters; these don't use that memory.
3048 VecArgOffset = ((VecArgOffset+15)/16)*16;
3049 VecArgOffset += 12*16;
3050
Chris Lattner4302e8f2006-05-16 18:18:50 +00003051 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003052 // entry to a function on PPC, the arguments start after the linkage area,
3053 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003054
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003055 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003056 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003057 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003058 unsigned CurArgIdx = 0;
3059 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003060 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003061 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003062 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003063 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003064 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003065 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003066 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3067 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003068
Chris Lattner318f0d22006-05-16 18:51:52 +00003069 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003070
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003071 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003072 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3073 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003074 if (isVarArg || isPPC64) {
3075 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003076 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003077 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003078 PtrByteSize);
3079 } else nAltivecParamsAtEnd++;
3080 } else
3081 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003082 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003083 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003084 PtrByteSize);
3085
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003086 // FIXME the codegen can be much improved in some cases.
3087 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003088 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003089 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003090 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003091 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003092 // Objects of size 1 and 2 are right justified, everything else is
3093 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003094 if (ObjSize==1 || ObjSize==2) {
3095 CurArgOffset = CurArgOffset + (4 - ObjSize);
3096 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003097 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003098 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003099 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003100 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003101 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003102 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003103 unsigned VReg;
3104 if (isPPC64)
3105 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3106 else
3107 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003108 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003109 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003110 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003111 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003112 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003113 MemOps.push_back(Store);
3114 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003115 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003116
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003117 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003118
Dale Johannesen21a8f142008-03-08 01:41:42 +00003119 continue;
3120 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003121 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3122 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003123 // to memory. ArgOffset will be the address of the beginning
3124 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003125 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003126 unsigned VReg;
3127 if (isPPC64)
3128 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3129 else
3130 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003131 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003132 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003133 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003134 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003135 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003136 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003137 MemOps.push_back(Store);
3138 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003139 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003140 } else {
3141 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3142 break;
3143 }
3144 }
3145 continue;
3146 }
3147
Owen Anderson9f944592009-08-11 20:47:22 +00003148 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003149 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003150 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003151 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003152 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003153 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003154 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003155 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003156
3157 if (ObjectVT == MVT::i1)
3158 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3159
Bill Wendling968f32c2008-03-07 20:49:02 +00003160 ++GPR_idx;
3161 } else {
3162 needsLoad = true;
3163 ArgSize = PtrByteSize;
3164 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003165 // All int arguments reserve stack space in the Darwin ABI.
3166 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003167 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003168 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003169 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003170 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003171 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003172 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003173 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003174
Hal Finkel940ab932014-02-28 00:27:01 +00003175 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003176 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003177 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003178 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003179
Chris Lattnerec78cad2006-06-26 22:48:35 +00003180 ++GPR_idx;
3181 } else {
3182 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003183 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003184 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003185 // All int arguments reserve stack space in the Darwin ABI.
3186 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003187 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003188
Owen Anderson9f944592009-08-11 20:47:22 +00003189 case MVT::f32:
3190 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003191 // Every 4 bytes of argument space consumes one of the GPRs available for
3192 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003193 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003194 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003195 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003196 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003197 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003198 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003199 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003200
Owen Anderson9f944592009-08-11 20:47:22 +00003201 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003202 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003203 else
Devang Patelf3292b22011-02-21 23:21:26 +00003204 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003205
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003206 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003207 ++FPR_idx;
3208 } else {
3209 needsLoad = true;
3210 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003211
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003212 // All FP arguments reserve stack space in the Darwin ABI.
3213 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003214 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003215 case MVT::v4f32:
3216 case MVT::v4i32:
3217 case MVT::v8i16:
3218 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003219 // Note that vector arguments in registers don't reserve stack space,
3220 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003221 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003222 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003223 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003224 if (isVarArg) {
3225 while ((ArgOffset % 16) != 0) {
3226 ArgOffset += PtrByteSize;
3227 if (GPR_idx != Num_GPR_Regs)
3228 GPR_idx++;
3229 }
3230 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003231 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003232 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003233 ++VR_idx;
3234 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003235 if (!isVarArg && !isPPC64) {
3236 // Vectors go after all the nonvectors.
3237 CurArgOffset = VecArgOffset;
3238 VecArgOffset += 16;
3239 } else {
3240 // Vectors are aligned.
3241 ArgOffset = ((ArgOffset+15)/16)*16;
3242 CurArgOffset = ArgOffset;
3243 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003244 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003245 needsLoad = true;
3246 }
3247 break;
3248 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003249
Chris Lattner4302e8f2006-05-16 18:18:50 +00003250 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003251 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003252 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003253 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003254 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003255 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003256 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003257 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003258 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003259 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003260
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003261 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003262 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003263
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003264 // Allow for Altivec parameters at the end, if needed.
3265 if (nAltivecParamsAtEnd) {
3266 MinReservedArea = ((MinReservedArea+15)/16)*16;
3267 MinReservedArea += 16*nAltivecParamsAtEnd;
3268 }
3269
3270 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003271 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003272
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003273 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003274 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003275 // taking the difference between two stack areas will result in an aligned
3276 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003277 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3278 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003279
Chris Lattner4302e8f2006-05-16 18:18:50 +00003280 // If the function takes variable number of arguments, make a frame index for
3281 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003282 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003283 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003284
Dan Gohman31ae5862010-04-17 14:41:14 +00003285 FuncInfo->setVarArgsFrameIndex(
3286 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003287 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003288 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003289
Chris Lattner4302e8f2006-05-16 18:18:50 +00003290 // If this function is vararg, store any remaining integer argument regs
3291 // to their spots on the stack so that they may be loaded by deferencing the
3292 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003293 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003294 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003295
Chris Lattner2cca3852006-11-18 01:57:19 +00003296 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003297 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003298 else
Devang Patelf3292b22011-02-21 23:21:26 +00003299 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003300
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003301 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003302 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3303 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003304 MemOps.push_back(Store);
3305 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003306 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003307 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003308 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003309 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003310
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003311 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003312 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003313
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003314 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003315}
3316
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003317/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003318/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003319static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003320 unsigned ParamSize) {
3321
Dale Johannesen86dcae12009-11-24 01:09:07 +00003322 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003323
3324 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3325 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3326 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3327 // Remember only if the new adjustement is bigger.
3328 if (SPDiff < FI->getTailCallSPDelta())
3329 FI->setTailCallSPDelta(SPDiff);
3330
3331 return SPDiff;
3332}
3333
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003334/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3335/// for tail call optimization. Targets which want to do tail call
3336/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003337bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003338PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003339 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003340 bool isVarArg,
3341 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003342 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003343 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003344 return false;
3345
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003346 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003347 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003348 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003349
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003350 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003351 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003352 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3353 // Functions containing by val parameters are not supported.
3354 for (unsigned i = 0; i != Ins.size(); i++) {
3355 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3356 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003357 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003358
Alp Tokerf907b892013-12-05 05:44:44 +00003359 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003360 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3361 return true;
3362
3363 // At the moment we can only do local tail calls (in same module, hidden
3364 // or protected) if we are generating PIC.
3365 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3366 return G->getGlobal()->hasHiddenVisibility()
3367 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003368 }
3369
3370 return false;
3371}
3372
Chris Lattnereb755fc2006-05-17 19:00:46 +00003373/// isCallCompatibleAddress - Return the immediate to use if the specified
3374/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003375static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003376 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003377 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003378
Dan Gohmaneffb8942008-09-12 16:56:44 +00003379 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003380 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003381 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003382 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003383
Dan Gohmaneffb8942008-09-12 16:56:44 +00003384 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003385 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003386}
3387
Dan Gohmand78c4002008-05-13 00:00:25 +00003388namespace {
3389
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003390struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003391 SDValue Arg;
3392 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003393 int FrameIdx;
3394
3395 TailCallArgumentInfo() : FrameIdx(0) {}
3396};
3397
Dan Gohmand78c4002008-05-13 00:00:25 +00003398}
3399
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003400/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3401static void
3402StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003403 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003404 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3405 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003406 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003407 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003408 SDValue Arg = TailCallArgs[i].Arg;
3409 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003410 int FI = TailCallArgs[i].FrameIdx;
3411 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003412 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003413 MachinePointerInfo::getFixedStack(FI),
3414 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003415 }
3416}
3417
3418/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3419/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003420static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003421 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003422 SDValue Chain,
3423 SDValue OldRetAddr,
3424 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003425 int SPDiff,
3426 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003427 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003428 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003429 if (SPDiff) {
3430 // Calculate the new stack slot for the return address.
3431 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003432 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003433 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003434 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003435 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003436 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003437 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003438 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003439 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003440 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003441
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003442 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3443 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003444 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003445 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003446 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003447 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003448 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003449 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3450 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003451 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003452 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003453 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003454 }
3455 return Chain;
3456}
3457
3458/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3459/// the position of the argument.
3460static void
3461CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003462 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003463 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003464 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003465 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003466 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003467 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003468 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003469 TailCallArgumentInfo Info;
3470 Info.Arg = Arg;
3471 Info.FrameIdxOp = FIN;
3472 Info.FrameIdx = FI;
3473 TailCallArguments.push_back(Info);
3474}
3475
3476/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3477/// stack slot. Returns the chain as result and the loaded frame pointers in
3478/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003479SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003480 int SPDiff,
3481 SDValue Chain,
3482 SDValue &LROpOut,
3483 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003484 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003485 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003486 if (SPDiff) {
3487 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003488 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003489 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003490 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003491 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003492 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003493
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003494 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3495 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003496 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003497 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003498 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003499 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003500 Chain = SDValue(FPOpOut.getNode(), 1);
3501 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003502 }
3503 return Chain;
3504}
3505
Dale Johannesen85d41a12008-03-04 23:17:14 +00003506/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003507/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003508/// specified by the specific parameter attribute. The copy will be passed as
3509/// a byval function parameter.
3510/// Sometimes what we are copying is the end of a larger object, the part that
3511/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003512static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003513CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003514 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003515 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003516 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003517 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003518 false, false, MachinePointerInfo(),
3519 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003520}
Chris Lattner43df5b32007-02-25 05:34:32 +00003521
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003522/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3523/// tail calls.
3524static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003525LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3526 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003527 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003528 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3529 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003530 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003531 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003532 if (!isTailCall) {
3533 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003534 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003535 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003536 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003537 else
Owen Anderson9f944592009-08-11 20:47:22 +00003538 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003539 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003540 DAG.getConstant(ArgOffset, PtrVT));
3541 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003542 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3543 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003544 // Calculate and remember argument location.
3545 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3546 TailCallArguments);
3547}
3548
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003549static
3550void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003551 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003552 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003553 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003554 MachineFunction &MF = DAG.getMachineFunction();
3555
3556 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3557 // might overwrite each other in case of tail call optimization.
3558 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003559 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003560 InFlag = SDValue();
3561 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3562 MemOpChains2, dl);
3563 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003564 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003565
3566 // Store the return address to the appropriate stack slot.
3567 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3568 isPPC64, isDarwinABI, dl);
3569
3570 // Emit callseq_end just before tailcall node.
3571 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003572 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003573 InFlag = Chain.getValue(1);
3574}
3575
Hal Finkel87deb0b2015-01-12 04:34:47 +00003576// Is this global address that of a function that can be called by name? (as
3577// opposed to something that must hold a descriptor for an indirect call).
3578static bool isFunctionGlobalAddress(SDValue Callee) {
3579 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3580 if (Callee.getOpcode() == ISD::GlobalTLSAddress ||
3581 Callee.getOpcode() == ISD::TargetGlobalTLSAddress)
3582 return false;
3583
3584 return G->getGlobal()->getType()->getElementType()->isFunctionTy();
3585 }
3586
3587 return false;
3588}
3589
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003590static
3591unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003592 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003593 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3594 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003595 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003596
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003597 bool isPPC64 = Subtarget.isPPC64();
3598 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003599 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003600
Owen Anderson53aa7a92009-08-10 22:56:29 +00003601 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003602 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003603 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003604
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003605 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003606
Torok Edwin31e90d22010-08-04 20:47:44 +00003607 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003608 if (!isSVR4ABI || !isPPC64)
3609 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3610 // If this is an absolute destination address, use the munged value.
3611 Callee = SDValue(Dest, 0);
3612 needIndirectCall = false;
3613 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003614
Hal Finkel87deb0b2015-01-12 04:34:47 +00003615 if (isFunctionGlobalAddress(Callee)) {
3616 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee);
3617 // A call to a TLS address is actually an indirect call to a
3618 // thread-specific pointer.
Eric Christopher79cc1e32014-09-02 22:28:02 +00003619 unsigned OpFlags = 0;
3620 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3621 (Subtarget.getTargetTriple().isMacOSX() &&
3622 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3623 (G->getGlobal()->isDeclaration() ||
3624 G->getGlobal()->isWeakForLinker())) ||
3625 (Subtarget.isTargetELF() && !isPPC64 &&
3626 !G->getGlobal()->hasLocalLinkage() &&
3627 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3628 // PC-relative references to external symbols should go through $stub,
3629 // unless we're building with the leopard linker or later, which
3630 // automatically synthesizes these stubs.
3631 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003632 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00003633
3634 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3635 // every direct call is) turn it into a TargetGlobalAddress /
3636 // TargetExternalSymbol node so that legalize doesn't hack it.
3637 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3638 Callee.getValueType(), 0, OpFlags);
3639 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003640 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003641
Torok Edwin31e90d22010-08-04 20:47:44 +00003642 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003643 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003644
Hal Finkel3ee2af72014-07-18 23:29:49 +00003645 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3646 (Subtarget.getTargetTriple().isMacOSX() &&
3647 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3648 (Subtarget.isTargetELF() && !isPPC64 &&
Justin Hibbits17744c12015-01-10 07:50:31 +00003649 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003650 // PC-relative references to external symbols should go through $stub,
3651 // unless we're building with the leopard linker or later, which
3652 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003653 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003654 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003655
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003656 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3657 OpFlags);
3658 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003659 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003660
Torok Edwin31e90d22010-08-04 20:47:44 +00003661 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003662 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3663 // to do the call, we can't use PPCISD::CALL.
3664 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003665
Hal Finkel63fb9282015-01-13 18:25:05 +00003666 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003667 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3668 // entry point, but to the function descriptor (the function entry point
3669 // address is part of the function descriptor though).
3670 // The function descriptor is a three doubleword structure with the
3671 // following fields: function entry point, TOC base address and
3672 // environment pointer.
3673 // Thus for a call through a function pointer, the following actions need
3674 // to be performed:
3675 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003676 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003677 // 2. Load the address of the function entry point from the function
3678 // descriptor.
3679 // 3. Load the TOC of the callee from the function descriptor into r2.
3680 // 4. Load the environment pointer from the function descriptor into
3681 // r11.
3682 // 5. Branch to the function entry point address.
3683 // 6. On return of the callee, the TOC of the caller needs to be
3684 // restored (this is done in FinishCall()).
3685 //
3686 // All those operations are flagged together to ensure that no other
3687 // operations can be scheduled in between. E.g. without flagging the
3688 // operations together, a TOC access in the caller could be scheduled
3689 // between the load of the callee TOC and the branch to the callee, which
3690 // results in the TOC access going through the TOC of the callee instead
3691 // of going through the TOC of the caller, which leads to incorrect code.
3692
3693 // Load the address of the function entry point from the function
3694 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003695 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003696 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003697 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003698 Chain = LoadFuncPtr.getValue(1);
3699 InFlag = LoadFuncPtr.getValue(2);
3700
3701 // Load environment pointer into r11.
3702 // Offset of the environment pointer within the function descriptor.
3703 SDValue PtrOff = DAG.getIntPtrConstant(16);
3704
3705 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3706 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3707 InFlag);
3708 Chain = LoadEnvPtr.getValue(1);
3709 InFlag = LoadEnvPtr.getValue(2);
3710
3711 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3712 InFlag);
3713 Chain = EnvVal.getValue(0);
3714 InFlag = EnvVal.getValue(1);
3715
3716 // Load TOC of the callee into r2. We are using a target-specific load
3717 // with r2 hard coded, because the result of a target-independent load
3718 // would never go directly into r2, since r2 is a reserved register (which
3719 // prevents the register allocator from allocating it), resulting in an
3720 // additional register being allocated and an unnecessary move instruction
3721 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003722 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003723 SDValue TOCOff = DAG.getIntPtrConstant(8);
3724 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003725 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003726 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003727 Chain = LoadTOCPtr.getValue(0);
3728 InFlag = LoadTOCPtr.getValue(1);
3729
3730 MTCTROps[0] = Chain;
3731 MTCTROps[1] = LoadFuncPtr;
3732 MTCTROps[2] = InFlag;
3733 }
3734
Hal Finkel63fb9282015-01-13 18:25:05 +00003735 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
3736 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
3737 InFlag = Chain.getValue(1);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003738
3739 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003740 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003741 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003742 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003743 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003744 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003745 // Add use of X11 (holding environment pointer)
Hal Finkel63fb9282015-01-13 18:25:05 +00003746 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003747 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003748 // Add CTR register as callee so a bctr can be emitted later.
3749 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003750 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003751 }
3752
3753 // If this is a direct call, pass the chain and the callee.
3754 if (Callee.getNode()) {
3755 Ops.push_back(Chain);
3756 Ops.push_back(Callee);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003757
3758 // If this is a call to __tls_get_addr, find the symbol whose address
3759 // is to be taken and add it to the list. This will be used to
3760 // generate __tls_get_addr(<sym>@tlsgd) or __tls_get_addr(<sym>@tlsld).
3761 // We find the symbol by walking the chain to the CopyFromReg, walking
3762 // back from the CopyFromReg to the ADDI_TLSGD_L or ADDI_TLSLD_L, and
3763 // pulling the symbol from that node.
3764 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
3765 if (!strcmp(S->getSymbol(), "__tls_get_addr")) {
3766 assert(!needIndirectCall && "Indirect call to __tls_get_addr???");
3767 SDNode *AddI = Chain.getNode()->getOperand(2).getNode();
3768 SDValue TGTAddr = AddI->getOperand(1);
3769 assert(TGTAddr.getNode()->getOpcode() == ISD::TargetGlobalTLSAddress &&
3770 "Didn't find target global TLS address where we expected one");
3771 Ops.push_back(TGTAddr);
3772 CallOpc = PPCISD::CALL_TLS;
3773 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003774 }
3775 // If this is a tail call add stack pointer delta.
3776 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003777 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003778
3779 // Add argument registers to the end of the list so that they are known live
3780 // into the call.
3781 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3782 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3783 RegsToPass[i].second.getValueType()));
3784
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003785 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
Hal Finkel63fb9282015-01-13 18:25:05 +00003786 if (Callee.getNode() && isELFv2ABI)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003787 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3788
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003789 return CallOpc;
3790}
3791
Roman Divacky76293062012-09-18 16:47:58 +00003792static
3793bool isLocalCall(const SDValue &Callee)
3794{
3795 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003796 return !G->getGlobal()->isDeclaration() &&
3797 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003798 return false;
3799}
3800
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003801SDValue
3802PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003803 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003804 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003805 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003806 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003807
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003808 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003809 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
3810 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003811 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003812
3813 // Copy all of the result registers out of their specified physreg.
3814 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3815 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003816 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003817
3818 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3819 VA.getLocReg(), VA.getLocVT(), InFlag);
3820 Chain = Val.getValue(1);
3821 InFlag = Val.getValue(2);
3822
3823 switch (VA.getLocInfo()) {
3824 default: llvm_unreachable("Unknown loc info!");
3825 case CCValAssign::Full: break;
3826 case CCValAssign::AExt:
3827 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3828 break;
3829 case CCValAssign::ZExt:
3830 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3831 DAG.getValueType(VA.getValVT()));
3832 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3833 break;
3834 case CCValAssign::SExt:
3835 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3836 DAG.getValueType(VA.getValVT()));
3837 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3838 break;
3839 }
3840
3841 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003842 }
3843
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003844 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003845}
3846
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003847SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003848PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Hal Finkel63fb9282015-01-13 18:25:05 +00003849 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003850 SelectionDAG &DAG,
3851 SmallVector<std::pair<unsigned, SDValue>, 8>
3852 &RegsToPass,
3853 SDValue InFlag, SDValue Chain,
3854 SDValue &Callee,
3855 int SPDiff, unsigned NumBytes,
3856 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003857 SmallVectorImpl<SDValue> &InVals) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003858
3859 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003860 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003861 SmallVector<SDValue, 8> Ops;
3862 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
Hal Finkel63fb9282015-01-13 18:25:05 +00003863 isTailCall, RegsToPass, Ops, NodeTys,
3864 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003865
Hal Finkel5ab37802012-08-28 02:10:27 +00003866 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003867 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003868 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3869
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003870 // When performing tail call optimization the callee pops its arguments off
3871 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003872 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003873 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003874 (CallConv == CallingConv::Fast &&
3875 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003876
Roman Divackyef21be22012-03-06 16:41:49 +00003877 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00003878 const TargetRegisterInfo *TRI =
3879 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00003880 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3881 assert(Mask && "Missing call preserved mask for calling convention");
3882 Ops.push_back(DAG.getRegisterMask(Mask));
3883
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003884 if (InFlag.getNode())
3885 Ops.push_back(InFlag);
3886
3887 // Emit tail call.
3888 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003889 assert(((Callee.getOpcode() == ISD::Register &&
3890 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3891 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3892 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3893 isa<ConstantSDNode>(Callee)) &&
3894 "Expecting an global address, external symbol, absolute value or register");
3895
Craig Topper48d114b2014-04-26 18:35:24 +00003896 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003897 }
3898
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003899 // Add a NOP immediately after the branch instruction when using the 64-bit
3900 // SVR4 ABI. At link time, if caller and callee are in a different module and
3901 // thus have a different TOC, the call will be replaced with a call to a stub
3902 // function which saves the current TOC, loads the TOC of the callee and
3903 // branches to the callee. The NOP will be replaced with a load instruction
3904 // which restores the TOC of the caller from the TOC save slot of the current
3905 // stack frame. If caller and callee belong to the same module (and have the
3906 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003907
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003908 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003909 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003910 // This is a call through a function pointer.
3911 // Restore the caller TOC from the save area into R2.
3912 // See PrepareCall() for more information about calls through function
3913 // pointers in the 64-bit SVR4 ABI.
3914 // We are using a target-specific load with r2 hard coded, because the
3915 // result of a target-independent load would never go directly into r2,
3916 // since r2 is a reserved register (which prevents the register allocator
3917 // from allocating it), resulting in an additional register being
3918 // allocated and an unnecessary move instruction being generated.
Hal Finkelfc096c92014-12-23 22:29:40 +00003919 CallOpc = PPCISD::BCTRL_LOAD_TOC;
3920
3921 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3922 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
3923 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
3924 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3925 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3926
3927 // The address needs to go after the chain input but before the flag (or
3928 // any other variadic arguments).
3929 Ops.insert(std::next(Ops.begin()), AddTOC);
Bill Schmidtcea15962013-09-26 17:09:28 +00003930 } else if ((CallOpc == PPCISD::CALL) &&
3931 (!isLocalCall(Callee) ||
3932 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003933 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003934 CallOpc = PPCISD::CALL_NOP;
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003935 } else if (CallOpc == PPCISD::CALL_TLS)
3936 // For 64-bit SVR4, TLS calls are always non-local.
3937 CallOpc = PPCISD::CALL_NOP_TLS;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003938 }
3939
Craig Topper48d114b2014-04-26 18:35:24 +00003940 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003941 InFlag = Chain.getValue(1);
3942
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003943 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3944 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003945 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003946 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003947 InFlag = Chain.getValue(1);
3948
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003949 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3950 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003951}
3952
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003953SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003954PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003955 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003956 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003957 SDLoc &dl = CLI.DL;
3958 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3959 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3960 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003961 SDValue Chain = CLI.Chain;
3962 SDValue Callee = CLI.Callee;
3963 bool &isTailCall = CLI.IsTailCall;
3964 CallingConv::ID CallConv = CLI.CallConv;
3965 bool isVarArg = CLI.IsVarArg;
3966
Evan Cheng67a69dd2010-01-27 00:07:07 +00003967 if (isTailCall)
3968 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3969 Ins, DAG);
3970
Reid Kleckner5772b772014-04-24 20:14:34 +00003971 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3972 report_fatal_error("failed to perform tail call elimination on a call "
3973 "site marked musttail");
3974
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003975 if (Subtarget.isSVR4ABI()) {
3976 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003977 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel63fb9282015-01-13 18:25:05 +00003978 isTailCall, Outs, OutVals, Ins,
Bill Schmidt57d6de52012-10-23 15:51:16 +00003979 dl, DAG, InVals);
3980 else
3981 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel63fb9282015-01-13 18:25:05 +00003982 isTailCall, Outs, OutVals, Ins,
Bill Schmidt57d6de52012-10-23 15:51:16 +00003983 dl, DAG, InVals);
3984 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003985
Bill Schmidt57d6de52012-10-23 15:51:16 +00003986 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
Hal Finkel63fb9282015-01-13 18:25:05 +00003987 isTailCall, Outs, OutVals, Ins,
Bill Schmidt57d6de52012-10-23 15:51:16 +00003988 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003989}
3990
3991SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003992PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3993 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel63fb9282015-01-13 18:25:05 +00003994 bool isTailCall,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003995 const SmallVectorImpl<ISD::OutputArg> &Outs,
3996 const SmallVectorImpl<SDValue> &OutVals,
3997 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003998 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003999 SmallVectorImpl<SDValue> &InVals) const {
4000 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004001 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004002
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004003 assert((CallConv == CallingConv::C ||
4004 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004005
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004006 unsigned PtrByteSize = 4;
4007
4008 MachineFunction &MF = DAG.getMachineFunction();
4009
4010 // Mark this function as potentially containing a function that contains a
4011 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4012 // and restoring the callers stack pointer in this functions epilog. This is
4013 // done because by tail calling the called function might overwrite the value
4014 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004015 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4016 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004017 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00004018
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004019 // Count how many bytes are to be pushed on the stack, including the linkage
4020 // area, parameter list area and the part of the local variable space which
4021 // contains copies of aggregates which are passed by value.
4022
4023 // Assign locations to all of the outgoing arguments.
4024 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004025 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
4026 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004027
4028 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004029 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
4030 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004031
4032 if (isVarArg) {
4033 // Handle fixed and variable vector arguments differently.
4034 // Fixed vector arguments go into registers as long as registers are
4035 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004036 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00004037
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004038 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00004039 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004040 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004041 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004042
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004043 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004044 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4045 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004046 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004047 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4048 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004049 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004050
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004051 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004052#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004053 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004054 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004055#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004056 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004057 }
4058 }
4059 } else {
4060 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004061 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004062 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004063
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004064 // Assign locations to all of the outgoing aggregate by value arguments.
4065 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004066 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004067 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004068
4069 // Reserve stack space for the allocations in CCInfo.
4070 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4071
Bill Schmidtef17c142013-02-06 17:33:58 +00004072 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004073
4074 // Size of the linkage area, parameter list area and the part of the local
4075 // space variable where copies of aggregates which are passed by value are
4076 // stored.
4077 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004078
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004079 // Calculate by how many bytes the stack has to be adjusted in case of tail
4080 // call optimization.
4081 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4082
4083 // Adjust the stack pointer for the new arguments...
4084 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004085 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4086 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004087 SDValue CallSeqStart = Chain;
4088
4089 // Load the return address and frame pointer so it can be moved somewhere else
4090 // later.
4091 SDValue LROp, FPOp;
4092 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4093 dl);
4094
4095 // Set up a copy of the stack pointer for use loading and storing any
4096 // arguments that may not fit in the registers available for argument
4097 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004098 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004099
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004100 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4101 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4102 SmallVector<SDValue, 8> MemOpChains;
4103
Roman Divacky71038e72011-08-30 17:04:16 +00004104 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004105 // Walk the register/memloc assignments, inserting copies/loads.
4106 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4107 i != e;
4108 ++i) {
4109 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004110 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004111 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004112
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004113 if (Flags.isByVal()) {
4114 // Argument is an aggregate which is passed by value, thus we need to
4115 // create a copy of it in the local variable space of the current stack
4116 // frame (which is the stack frame of the caller) and pass the address of
4117 // this copy to the callee.
4118 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4119 CCValAssign &ByValVA = ByValArgLocs[j++];
4120 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004121
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004122 // Memory reserved in the local variable space of the callers stack frame.
4123 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004124
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004125 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4126 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004127
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004128 // Create a copy of the argument in the local area of the current
4129 // stack frame.
4130 SDValue MemcpyCall =
4131 CreateCopyOfByValArgument(Arg, PtrOff,
4132 CallSeqStart.getNode()->getOperand(0),
4133 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004134
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004135 // This must go outside the CALLSEQ_START..END.
4136 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004137 CallSeqStart.getNode()->getOperand(1),
4138 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004139 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4140 NewCallSeqStart.getNode());
4141 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004142
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004143 // Pass the address of the aggregate copy on the stack either in a
4144 // physical register or in the parameter list area of the current stack
4145 // frame to the callee.
4146 Arg = PtrOff;
4147 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004148
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004149 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004150 if (Arg.getValueType() == MVT::i1)
4151 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4152
Roman Divacky71038e72011-08-30 17:04:16 +00004153 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004154 // Put argument in a physical register.
4155 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4156 } else {
4157 // Put argument in the parameter list area of the current stack frame.
4158 assert(VA.isMemLoc());
4159 unsigned LocMemOffset = VA.getLocMemOffset();
4160
4161 if (!isTailCall) {
4162 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4163 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4164
4165 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004166 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004167 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004168 } else {
4169 // Calculate and remember argument location.
4170 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4171 TailCallArguments);
4172 }
4173 }
4174 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004175
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004176 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004177 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004178
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004179 // Build a sequence of copy-to-reg nodes chained together with token chain
4180 // and flag operands which copy the outgoing args into the appropriate regs.
4181 SDValue InFlag;
4182 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4183 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4184 RegsToPass[i].second, InFlag);
4185 InFlag = Chain.getValue(1);
4186 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004187
Hal Finkel5ab37802012-08-28 02:10:27 +00004188 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4189 // registers.
4190 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004191 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4192 SDValue Ops[] = { Chain, InFlag };
4193
Hal Finkel5ab37802012-08-28 02:10:27 +00004194 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004195 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004196
Hal Finkel5ab37802012-08-28 02:10:27 +00004197 InFlag = Chain.getValue(1);
4198 }
4199
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004200 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004201 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4202 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004203
Hal Finkel63fb9282015-01-13 18:25:05 +00004204 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004205 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4206 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004207}
4208
Bill Schmidt57d6de52012-10-23 15:51:16 +00004209// Copy an argument into memory, being careful to do this outside the
4210// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004211SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004212PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4213 SDValue CallSeqStart,
4214 ISD::ArgFlagsTy Flags,
4215 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004216 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004217 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4218 CallSeqStart.getNode()->getOperand(0),
4219 Flags, DAG, dl);
4220 // The MEMCPY must go outside the CALLSEQ_START..END.
4221 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004222 CallSeqStart.getNode()->getOperand(1),
4223 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004224 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4225 NewCallSeqStart.getNode());
4226 return NewCallSeqStart;
4227}
4228
4229SDValue
4230PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004231 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel63fb9282015-01-13 18:25:05 +00004232 bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004233 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004234 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004235 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004236 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004237 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004238
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004239 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004240 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004241 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004242
Bill Schmidt57d6de52012-10-23 15:51:16 +00004243 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4244 unsigned PtrByteSize = 8;
4245
4246 MachineFunction &MF = DAG.getMachineFunction();
4247
4248 // Mark this function as potentially containing a function that contains a
4249 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4250 // and restoring the callers stack pointer in this functions epilog. This is
4251 // done because by tail calling the called function might overwrite the value
4252 // in this function's (MF) stack pointer stack slot 0(SP).
4253 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4254 CallConv == CallingConv::Fast)
4255 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4256
Bill Schmidt57d6de52012-10-23 15:51:16 +00004257 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004258 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4259 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4260 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4261 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4262 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004263 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004264
4265 // Add up all the space actually used.
4266 for (unsigned i = 0; i != NumOps; ++i) {
4267 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4268 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004269 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004270
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004271 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004272 unsigned Align =
4273 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004274 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004275
4276 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004277 if (Flags.isInConsecutiveRegsLast())
4278 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004279 }
4280
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004281 unsigned NumBytesActuallyUsed = NumBytes;
4282
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004283 // The prolog code of the callee may store up to 8 GPR argument registers to
4284 // the stack, allowing va_start to index over them in memory if its varargs.
4285 // Because we cannot tell if this is needed on the caller side, we have to
4286 // conservatively assume that it is needed. As such, make sure we have at
4287 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004288 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004289 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004290
4291 // Tail call needs the stack to be aligned.
4292 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4293 CallConv == CallingConv::Fast)
4294 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004295
4296 // Calculate by how many bytes the stack has to be adjusted in case of tail
4297 // call optimization.
4298 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4299
4300 // To protect arguments on the stack from being clobbered in a tail call,
4301 // force all the loads to happen before doing any other lowering.
4302 if (isTailCall)
4303 Chain = DAG.getStackArgumentTokenFactor(Chain);
4304
4305 // Adjust the stack pointer for the new arguments...
4306 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004307 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4308 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004309 SDValue CallSeqStart = Chain;
4310
4311 // Load the return address and frame pointer so it can be move somewhere else
4312 // later.
4313 SDValue LROp, FPOp;
4314 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4315 dl);
4316
4317 // Set up a copy of the stack pointer for use loading and storing any
4318 // arguments that may not fit in the registers available for argument
4319 // passing.
4320 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4321
4322 // Figure out which arguments are going to go in registers, and which in
4323 // memory. Also, if this is a vararg function, floating point operations
4324 // must be stored to our stack, and loaded into integer regs as well, if
4325 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004326 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004327 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004328
Craig Topper840beec2014-04-04 05:16:06 +00004329 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004330 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4331 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4332 };
Craig Topper840beec2014-04-04 05:16:06 +00004333 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004334
Craig Topper840beec2014-04-04 05:16:06 +00004335 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004336 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4337 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4338 };
Craig Topper840beec2014-04-04 05:16:06 +00004339 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004340 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4341 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4342 };
4343
Bill Schmidt57d6de52012-10-23 15:51:16 +00004344 const unsigned NumGPRs = array_lengthof(GPR);
4345 const unsigned NumFPRs = 13;
4346 const unsigned NumVRs = array_lengthof(VR);
4347
4348 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4349 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4350
4351 SmallVector<SDValue, 8> MemOpChains;
4352 for (unsigned i = 0; i != NumOps; ++i) {
4353 SDValue Arg = OutVals[i];
4354 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004355 EVT ArgVT = Outs[i].VT;
4356 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004357
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004358 /* Respect alignment of argument on the stack. */
4359 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004360 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004361 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4362
4363 /* Compute GPR index associated with argument offset. */
4364 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4365 GPR_idx = std::min(GPR_idx, NumGPRs);
4366
Bill Schmidt57d6de52012-10-23 15:51:16 +00004367 // PtrOff will be used to store the current argument to the stack if a
4368 // register cannot be found for it.
4369 SDValue PtrOff;
4370
4371 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4372
4373 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4374
4375 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004376 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004377 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4378 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4379 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4380 }
4381
4382 // FIXME memcpy is used way more than necessary. Correctness first.
4383 // Note: "by value" is code for passing a structure by value, not
4384 // basic types.
4385 if (Flags.isByVal()) {
4386 // Note: Size includes alignment padding, so
4387 // struct x { short a; char b; }
4388 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4389 // These are the proper values we need for right-justifying the
4390 // aggregate in a parameter register.
4391 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004392
4393 // An empty aggregate parameter takes up no storage and no
4394 // registers.
4395 if (Size == 0)
4396 continue;
4397
Bill Schmidt57d6de52012-10-23 15:51:16 +00004398 // All aggregates smaller than 8 bytes must be passed right-justified.
4399 if (Size==1 || Size==2 || Size==4) {
4400 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4401 if (GPR_idx != NumGPRs) {
4402 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4403 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004404 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004405 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004406 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004407
4408 ArgOffset += PtrByteSize;
4409 continue;
4410 }
4411 }
4412
4413 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004414 SDValue AddPtr = PtrOff;
4415 if (!isLittleEndian) {
4416 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4417 PtrOff.getValueType());
4418 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4419 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004420 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4421 CallSeqStart,
4422 Flags, DAG, dl);
4423 ArgOffset += PtrByteSize;
4424 continue;
4425 }
4426 // Copy entire object into memory. There are cases where gcc-generated
4427 // code assumes it is there, even if it could be put entirely into
4428 // registers. (This is not what the doc says.)
4429
4430 // FIXME: The above statement is likely due to a misunderstanding of the
4431 // documents. All arguments must be copied into the parameter area BY
4432 // THE CALLEE in the event that the callee takes the address of any
4433 // formal argument. That has not yet been implemented. However, it is
4434 // reasonable to use the stack area as a staging area for the register
4435 // load.
4436
4437 // Skip this for small aggregates, as we will use the same slot for a
4438 // right-justified copy, below.
4439 if (Size >= 8)
4440 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4441 CallSeqStart,
4442 Flags, DAG, dl);
4443
4444 // When a register is available, pass a small aggregate right-justified.
4445 if (Size < 8 && GPR_idx != NumGPRs) {
4446 // The easiest way to get this right-justified in a register
4447 // is to copy the structure into the rightmost portion of a
4448 // local variable slot, then load the whole slot into the
4449 // register.
4450 // FIXME: The memcpy seems to produce pretty awful code for
4451 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004452 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004453 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004454 SDValue AddPtr = PtrOff;
4455 if (!isLittleEndian) {
4456 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4457 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4458 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004459 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4460 CallSeqStart,
4461 Flags, DAG, dl);
4462
4463 // Load the slot into the register.
4464 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4465 MachinePointerInfo(),
4466 false, false, false, 0);
4467 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004468 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004469
4470 // Done with this argument.
4471 ArgOffset += PtrByteSize;
4472 continue;
4473 }
4474
4475 // For aggregates larger than PtrByteSize, copy the pieces of the
4476 // object that fit into registers from the parameter save area.
4477 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4478 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4479 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4480 if (GPR_idx != NumGPRs) {
4481 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4482 MachinePointerInfo(),
4483 false, false, false, 0);
4484 MemOpChains.push_back(Load.getValue(1));
4485 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4486 ArgOffset += PtrByteSize;
4487 } else {
4488 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4489 break;
4490 }
4491 }
4492 continue;
4493 }
4494
Craig Topper56710102013-08-15 02:33:50 +00004495 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004496 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004497 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004498 case MVT::i32:
4499 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004500 // These can be scalar arguments or elements of an integer array type
4501 // passed directly. Clang may use those instead of "byval" aggregate
4502 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004503 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004504 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004505 } else {
4506 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4507 true, isTailCall, false, MemOpChains,
4508 TailCallArguments, dl);
4509 }
4510 ArgOffset += PtrByteSize;
4511 break;
4512 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004513 case MVT::f64: {
4514 // These can be scalar arguments or elements of a float array type
4515 // passed directly. The latter are used to implement ELFv2 homogenous
4516 // float aggregates.
4517
4518 // Named arguments go into FPRs first, and once they overflow, the
4519 // remaining arguments go into GPRs and then the parameter save area.
4520 // Unnamed arguments for vararg functions always go to GPRs and
4521 // then the parameter save area. For now, put all arguments to vararg
4522 // routines always in both locations (FPR *and* GPR or stack slot).
4523 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
4524
4525 // First load the argument into the next available FPR.
4526 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004527 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4528
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004529 // Next, load the argument into GPR or stack slot if needed.
4530 if (!NeedGPROrStack)
4531 ;
4532 else if (GPR_idx != NumGPRs) {
4533 // In the non-vararg case, this can only ever happen in the
4534 // presence of f32 array types, since otherwise we never run
4535 // out of FPRs before running out of GPRs.
4536 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004537
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004538 // Double values are always passed in a single GPR.
4539 if (Arg.getValueType() != MVT::f32) {
4540 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004541
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004542 // Non-array float values are extended and passed in a GPR.
4543 } else if (!Flags.isInConsecutiveRegs()) {
4544 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4545 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4546
4547 // If we have an array of floats, we collect every odd element
4548 // together with its predecessor into one GPR.
4549 } else if (ArgOffset % PtrByteSize != 0) {
4550 SDValue Lo, Hi;
4551 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4552 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4553 if (!isLittleEndian)
4554 std::swap(Lo, Hi);
4555 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4556
4557 // The final element, if even, goes into the first half of a GPR.
4558 } else if (Flags.isInConsecutiveRegsLast()) {
4559 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4560 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4561 if (!isLittleEndian)
4562 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4563 DAG.getConstant(32, MVT::i32));
4564
4565 // Non-final even elements are skipped; they will be handled
4566 // together the with subsequent argument on the next go-around.
4567 } else
4568 ArgVal = SDValue();
4569
4570 if (ArgVal.getNode())
4571 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004572 } else {
4573 // Single-precision floating-point values are mapped to the
4574 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004575 if (Arg.getValueType() == MVT::f32 &&
4576 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004577 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4578 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4579 }
4580
4581 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4582 true, isTailCall, false, MemOpChains,
4583 TailCallArguments, dl);
4584 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004585 // When passing an array of floats, the array occupies consecutive
4586 // space in the argument area; only round up to the next doubleword
4587 // at the end of the array. Otherwise, each float takes 8 bytes.
4588 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4589 Flags.isInConsecutiveRegs()) ? 4 : 8;
4590 if (Flags.isInConsecutiveRegsLast())
4591 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004592 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004593 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004594 case MVT::v4f32:
4595 case MVT::v4i32:
4596 case MVT::v8i16:
4597 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004598 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004599 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004600 // These can be scalar arguments or elements of a vector array type
4601 // passed directly. The latter are used to implement ELFv2 homogenous
4602 // vector aggregates.
4603
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004604 // For a varargs call, named arguments go into VRs or on the stack as
4605 // usual; unnamed arguments always go to the stack or the corresponding
4606 // GPRs when within range. For now, we always put the value in both
4607 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004608 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004609 // We could elide this store in the case where the object fits
4610 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004611 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4612 MachinePointerInfo(), false, false, 0);
4613 MemOpChains.push_back(Store);
4614 if (VR_idx != NumVRs) {
4615 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4616 MachinePointerInfo(),
4617 false, false, false, 0);
4618 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004619
4620 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4621 Arg.getSimpleValueType() == MVT::v2i64) ?
4622 VSRH[VR_idx] : VR[VR_idx];
4623 ++VR_idx;
4624
4625 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004626 }
4627 ArgOffset += 16;
4628 for (unsigned i=0; i<16; i+=PtrByteSize) {
4629 if (GPR_idx == NumGPRs)
4630 break;
4631 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4632 DAG.getConstant(i, PtrVT));
4633 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4634 false, false, false, 0);
4635 MemOpChains.push_back(Load.getValue(1));
4636 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4637 }
4638 break;
4639 }
4640
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004641 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004642 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004643 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4644 Arg.getSimpleValueType() == MVT::v2i64) ?
4645 VSRH[VR_idx] : VR[VR_idx];
4646 ++VR_idx;
4647
4648 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004649 } else {
4650 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4651 true, isTailCall, true, MemOpChains,
4652 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004653 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004654 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004655 break;
4656 }
4657 }
4658
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004659 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004660 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004661
Bill Schmidt57d6de52012-10-23 15:51:16 +00004662 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004663 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004664
4665 // Check if this is an indirect call (MTCTR/BCTRL).
4666 // See PrepareCall() for more information about calls through function
4667 // pointers in the 64-bit SVR4 ABI.
Hal Finkel63fb9282015-01-13 18:25:05 +00004668 if (!isTailCall &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00004669 !isFunctionGlobalAddress(Callee) &&
4670 !isa<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004671 // Load r2 into a virtual register and store it to the TOC save area.
4672 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4673 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004674 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004675 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004676 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4677 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4678 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004679 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4680 // This does not mean the MTCTR instruction must use R12; it's easier
4681 // to model this as an extra parameter, so do that.
Hal Finkel63fb9282015-01-13 18:25:05 +00004682 if (isELFv2ABI)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004683 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004684 }
4685
4686 // Build a sequence of copy-to-reg nodes chained together with token chain
4687 // and flag operands which copy the outgoing args into the appropriate regs.
4688 SDValue InFlag;
4689 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4690 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4691 RegsToPass[i].second, InFlag);
4692 InFlag = Chain.getValue(1);
4693 }
4694
4695 if (isTailCall)
4696 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4697 FPOp, true, TailCallArguments);
4698
Hal Finkel63fb9282015-01-13 18:25:05 +00004699 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004700 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4701 Ins, InVals);
4702}
4703
4704SDValue
4705PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4706 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel63fb9282015-01-13 18:25:05 +00004707 bool isTailCall,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004708 const SmallVectorImpl<ISD::OutputArg> &Outs,
4709 const SmallVectorImpl<SDValue> &OutVals,
4710 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004711 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004712 SmallVectorImpl<SDValue> &InVals) const {
4713
4714 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004715
Owen Anderson53aa7a92009-08-10 22:56:29 +00004716 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004717 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004718 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004719
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004720 MachineFunction &MF = DAG.getMachineFunction();
4721
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004722 // Mark this function as potentially containing a function that contains a
4723 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4724 // and restoring the callers stack pointer in this functions epilog. This is
4725 // done because by tail calling the called function might overwrite the value
4726 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004727 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4728 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004729 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4730
Chris Lattneraa40ec12006-05-16 22:56:08 +00004731 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004732 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004733 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004734 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4735 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004736 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004737
4738 // Add up all the space actually used.
4739 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4740 // they all go in registers, but we must reserve stack space for them for
4741 // possible use by the caller. In varargs or 64-bit calls, parameters are
4742 // assigned stack space in order, with padding so Altivec parameters are
4743 // 16-byte aligned.
4744 unsigned nAltivecParamsAtEnd = 0;
4745 for (unsigned i = 0; i != NumOps; ++i) {
4746 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4747 EVT ArgVT = Outs[i].VT;
4748 // Varargs Altivec parameters are padded to a 16 byte boundary.
4749 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4750 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4751 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4752 if (!isVarArg && !isPPC64) {
4753 // Non-varargs Altivec parameters go after all the non-Altivec
4754 // parameters; handle those later so we know how much padding we need.
4755 nAltivecParamsAtEnd++;
4756 continue;
4757 }
4758 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4759 NumBytes = ((NumBytes+15)/16)*16;
4760 }
4761 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4762 }
4763
4764 // Allow for Altivec parameters at the end, if needed.
4765 if (nAltivecParamsAtEnd) {
4766 NumBytes = ((NumBytes+15)/16)*16;
4767 NumBytes += 16*nAltivecParamsAtEnd;
4768 }
4769
4770 // The prolog code of the callee may store up to 8 GPR argument registers to
4771 // the stack, allowing va_start to index over them in memory if its varargs.
4772 // Because we cannot tell if this is needed on the caller side, we have to
4773 // conservatively assume that it is needed. As such, make sure we have at
4774 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004775 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004776
4777 // Tail call needs the stack to be aligned.
4778 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4779 CallConv == CallingConv::Fast)
4780 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004781
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004782 // Calculate by how many bytes the stack has to be adjusted in case of tail
4783 // call optimization.
4784 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004785
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004786 // To protect arguments on the stack from being clobbered in a tail call,
4787 // force all the loads to happen before doing any other lowering.
4788 if (isTailCall)
4789 Chain = DAG.getStackArgumentTokenFactor(Chain);
4790
Chris Lattnerb7552a82006-05-17 00:15:40 +00004791 // Adjust the stack pointer for the new arguments...
4792 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004793 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4794 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004795 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004796
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004797 // Load the return address and frame pointer so it can be move somewhere else
4798 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004799 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004800 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4801 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004802
Chris Lattnerb7552a82006-05-17 00:15:40 +00004803 // Set up a copy of the stack pointer for use loading and storing any
4804 // arguments that may not fit in the registers available for argument
4805 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004806 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004807 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004808 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004809 else
Owen Anderson9f944592009-08-11 20:47:22 +00004810 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004811
Chris Lattnerb7552a82006-05-17 00:15:40 +00004812 // Figure out which arguments are going to go in registers, and which in
4813 // memory. Also, if this is a vararg function, floating point operations
4814 // must be stored to our stack, and loaded into integer regs as well, if
4815 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004816 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004817 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004818
Craig Topper840beec2014-04-04 05:16:06 +00004819 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004820 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4821 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4822 };
Craig Topper840beec2014-04-04 05:16:06 +00004823 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004824 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4825 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4826 };
Craig Topper840beec2014-04-04 05:16:06 +00004827 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004828
Craig Topper840beec2014-04-04 05:16:06 +00004829 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004830 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4831 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4832 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004833 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004834 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004835 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004836
Craig Topper840beec2014-04-04 05:16:06 +00004837 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004838
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004839 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004840 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4841
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004842 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004843 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004844 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004845 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004846
Chris Lattnerb7552a82006-05-17 00:15:40 +00004847 // PtrOff will be used to store the current argument to the stack if a
4848 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004849 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004850
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004851 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004852
Dale Johannesen679073b2009-02-04 02:34:38 +00004853 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004854
4855 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004856 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004857 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4858 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004859 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004860 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004861
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004862 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004863 // Note: "by value" is code for passing a structure by value, not
4864 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004865 if (Flags.isByVal()) {
4866 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004867 // Very small objects are passed right-justified. Everything else is
4868 // passed left-justified.
4869 if (Size==1 || Size==2) {
4870 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004871 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004872 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004873 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004874 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004875 MemOpChains.push_back(Load.getValue(1));
4876 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004877
4878 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004879 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004880 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4881 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004882 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004883 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4884 CallSeqStart,
4885 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004886 ArgOffset += PtrByteSize;
4887 }
4888 continue;
4889 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004890 // Copy entire object into memory. There are cases where gcc-generated
4891 // code assumes it is there, even if it could be put entirely into
4892 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004893 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4894 CallSeqStart,
4895 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004896
4897 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4898 // copy the pieces of the object that fit into registers from the
4899 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004900 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004901 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004902 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004903 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004904 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4905 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004906 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004907 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004908 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004909 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004910 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004911 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004912 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004913 }
4914 }
4915 continue;
4916 }
4917
Craig Topper56710102013-08-15 02:33:50 +00004918 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004919 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004920 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004921 case MVT::i32:
4922 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004923 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004924 if (Arg.getValueType() == MVT::i1)
4925 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4926
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004927 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004928 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004929 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4930 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004931 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004932 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004933 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004934 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004935 case MVT::f32:
4936 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004937 if (FPR_idx != NumFPRs) {
4938 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4939
Chris Lattnerb7552a82006-05-17 00:15:40 +00004940 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004941 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4942 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004943 MemOpChains.push_back(Store);
4944
Chris Lattnerb7552a82006-05-17 00:15:40 +00004945 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004946 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004947 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004948 MachinePointerInfo(), false, false,
4949 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004950 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004951 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004952 }
Owen Anderson9f944592009-08-11 20:47:22 +00004953 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004954 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004955 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004956 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4957 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004958 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004959 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004960 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004961 }
4962 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004963 // If we have any FPRs remaining, we may also have GPRs remaining.
4964 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4965 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004966 if (GPR_idx != NumGPRs)
4967 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004968 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004969 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4970 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004971 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004972 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004973 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4974 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004975 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004976 if (isPPC64)
4977 ArgOffset += 8;
4978 else
Owen Anderson9f944592009-08-11 20:47:22 +00004979 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004980 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004981 case MVT::v4f32:
4982 case MVT::v4i32:
4983 case MVT::v8i16:
4984 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004985 if (isVarArg) {
4986 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004987 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004988 // V registers; in fact gcc does this only for arguments that are
4989 // prototyped, not for those that match the ... We do it for all
4990 // arguments, seems to work.
4991 while (ArgOffset % 16 !=0) {
4992 ArgOffset += PtrByteSize;
4993 if (GPR_idx != NumGPRs)
4994 GPR_idx++;
4995 }
4996 // We could elide this store in the case where the object fits
4997 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004998 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004999 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00005000 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5001 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005002 MemOpChains.push_back(Store);
5003 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00005004 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00005005 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005006 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005007 MemOpChains.push_back(Load.getValue(1));
5008 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
5009 }
5010 ArgOffset += 16;
5011 for (unsigned i=0; i<16; i+=PtrByteSize) {
5012 if (GPR_idx == NumGPRs)
5013 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00005014 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005015 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00005016 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005017 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005018 MemOpChains.push_back(Load.getValue(1));
5019 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5020 }
5021 break;
5022 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005023
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005024 // Non-varargs Altivec params generally go in registers, but have
5025 // stack space allocated at the end.
5026 if (VR_idx != NumVRs) {
5027 // Doesn't have GPR space allocated.
5028 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
5029 } else if (nAltivecParamsAtEnd==0) {
5030 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005031 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5032 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005033 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005034 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00005035 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00005036 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005037 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00005038 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005039 // If all Altivec parameters fit in registers, as they usually do,
5040 // they get stack space following the non-Altivec parameters. We
5041 // don't track this here because nobody below needs it.
5042 // If there are more Altivec parameters than fit in registers emit
5043 // the stores here.
5044 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5045 unsigned j = 0;
5046 // Offset is aligned; skip 1st 12 params which go in V registers.
5047 ArgOffset = ((ArgOffset+15)/16)*16;
5048 ArgOffset += 12*16;
5049 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005050 SDValue Arg = OutVals[i];
5051 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005052 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5053 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005054 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005055 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005056 // We are emitting Altivec params in order.
5057 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5058 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005059 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005060 ArgOffset += 16;
5061 }
5062 }
5063 }
5064 }
5065
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005066 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005067 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005068
Dale Johannesen90eab672010-03-09 20:15:42 +00005069 // On Darwin, R12 must contain the address of an indirect callee. This does
5070 // not mean the MTCTR instruction must use R12; it's easier to model this as
5071 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005072 if (!isTailCall &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005073 !isFunctionGlobalAddress(Callee) &&
5074 !isa<ExternalSymbolSDNode>(Callee) &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005075 !isBLACompatibleAddress(Callee, DAG))
5076 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5077 PPC::R12), Callee));
5078
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005079 // Build a sequence of copy-to-reg nodes chained together with token chain
5080 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005081 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005082 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005083 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005084 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005085 InFlag = Chain.getValue(1);
5086 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005087
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005088 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005089 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5090 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005091
Hal Finkel63fb9282015-01-13 18:25:05 +00005092 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005093 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
5094 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005095}
5096
Hal Finkel450128a2011-10-14 19:51:36 +00005097bool
5098PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5099 MachineFunction &MF, bool isVarArg,
5100 const SmallVectorImpl<ISD::OutputArg> &Outs,
5101 LLVMContext &Context) const {
5102 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005103 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005104 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5105}
5106
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005107SDValue
5108PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005109 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005110 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005111 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005112 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005113
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005114 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005115 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5116 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005117 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005118
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005119 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005120 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005121
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005122 // Copy the result values into the output registers.
5123 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5124 CCValAssign &VA = RVLocs[i];
5125 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005126
5127 SDValue Arg = OutVals[i];
5128
5129 switch (VA.getLocInfo()) {
5130 default: llvm_unreachable("Unknown loc info!");
5131 case CCValAssign::Full: break;
5132 case CCValAssign::AExt:
5133 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5134 break;
5135 case CCValAssign::ZExt:
5136 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5137 break;
5138 case CCValAssign::SExt:
5139 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5140 break;
5141 }
5142
5143 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005144 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005145 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005146 }
5147
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005148 RetOps[0] = Chain; // Update chain.
5149
5150 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005151 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005152 RetOps.push_back(Flag);
5153
Craig Topper48d114b2014-04-26 18:35:24 +00005154 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005155}
5156
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005157SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005158 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005159 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005160 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005161
Jim Laskeye4f4d042006-12-04 22:04:42 +00005162 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005163 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005164
5165 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005166 bool isPPC64 = Subtarget.isPPC64();
5167 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005168 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005169
5170 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005171 SDValue Chain = Op.getOperand(0);
5172 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005173
Jim Laskeye4f4d042006-12-04 22:04:42 +00005174 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005175 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5176 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005177 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005178
Jim Laskeye4f4d042006-12-04 22:04:42 +00005179 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005180 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005181
Jim Laskeye4f4d042006-12-04 22:04:42 +00005182 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005183 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005184 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005185}
5186
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005187
5188
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005189SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005190PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005191 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005192 bool isPPC64 = Subtarget.isPPC64();
5193 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005194 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005195
5196 // Get current frame pointer save index. The users of this index will be
5197 // primarily DYNALLOC instructions.
5198 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5199 int RASI = FI->getReturnAddrSaveIndex();
5200
5201 // If the frame pointer save index hasn't been defined yet.
5202 if (!RASI) {
5203 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005204 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005205 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005206 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005207 // Save the result.
5208 FI->setReturnAddrSaveIndex(RASI);
5209 }
5210 return DAG.getFrameIndex(RASI, PtrVT);
5211}
5212
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005213SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005214PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5215 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005216 bool isPPC64 = Subtarget.isPPC64();
5217 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005218 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005219
5220 // Get current frame pointer save index. The users of this index will be
5221 // primarily DYNALLOC instructions.
5222 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5223 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005224
Jim Laskey48850c12006-11-16 22:43:37 +00005225 // If the frame pointer save index hasn't been defined yet.
5226 if (!FPSI) {
5227 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005228 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005229 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005230
Jim Laskey48850c12006-11-16 22:43:37 +00005231 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005232 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005233 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005234 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005235 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005236 return DAG.getFrameIndex(FPSI, PtrVT);
5237}
Jim Laskey48850c12006-11-16 22:43:37 +00005238
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005239SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005240 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005241 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005242 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005243 SDValue Chain = Op.getOperand(0);
5244 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005245 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005246
Jim Laskey48850c12006-11-16 22:43:37 +00005247 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005248 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005249 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005250 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005251 DAG.getConstant(0, PtrVT), Size);
5252 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005253 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005254 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005255 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005256 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005257 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005258}
5259
Hal Finkel756810f2013-03-21 21:37:52 +00005260SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5261 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005262 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005263 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5264 DAG.getVTList(MVT::i32, MVT::Other),
5265 Op.getOperand(0), Op.getOperand(1));
5266}
5267
5268SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5269 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005270 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005271 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5272 Op.getOperand(0), Op.getOperand(1));
5273}
5274
Hal Finkel940ab932014-02-28 00:27:01 +00005275SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5276 assert(Op.getValueType() == MVT::i1 &&
5277 "Custom lowering only for i1 loads");
5278
5279 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5280
5281 SDLoc dl(Op);
5282 LoadSDNode *LD = cast<LoadSDNode>(Op);
5283
5284 SDValue Chain = LD->getChain();
5285 SDValue BasePtr = LD->getBasePtr();
5286 MachineMemOperand *MMO = LD->getMemOperand();
5287
5288 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5289 BasePtr, MVT::i8, MMO);
5290 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5291
5292 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005293 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005294}
5295
5296SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5297 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5298 "Custom lowering only for i1 stores");
5299
5300 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5301
5302 SDLoc dl(Op);
5303 StoreSDNode *ST = cast<StoreSDNode>(Op);
5304
5305 SDValue Chain = ST->getChain();
5306 SDValue BasePtr = ST->getBasePtr();
5307 SDValue Value = ST->getValue();
5308 MachineMemOperand *MMO = ST->getMemOperand();
5309
5310 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5311 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5312}
5313
5314// FIXME: Remove this once the ANDI glue bug is fixed:
5315SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5316 assert(Op.getValueType() == MVT::i1 &&
5317 "Custom lowering only for i1 results");
5318
5319 SDLoc DL(Op);
5320 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5321 Op.getOperand(0));
5322}
5323
Chris Lattner4211ca92006-04-14 06:01:58 +00005324/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5325/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005326SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005327 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005328 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5329 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005330 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005331
Hal Finkel81f87992013-04-07 22:11:09 +00005332 // We might be able to do better than this under some circumstances, but in
5333 // general, fsel-based lowering of select is a finite-math-only optimization.
5334 // For more information, see section F.3 of the 2.06 ISA specification.
5335 if (!DAG.getTarget().Options.NoInfsFPMath ||
5336 !DAG.getTarget().Options.NoNaNsFPMath)
5337 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005338
Hal Finkel81f87992013-04-07 22:11:09 +00005339 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005340
Owen Anderson53aa7a92009-08-10 22:56:29 +00005341 EVT ResVT = Op.getValueType();
5342 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005343 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5344 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005345 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005346
Chris Lattner4211ca92006-04-14 06:01:58 +00005347 // If the RHS of the comparison is a 0.0, we don't need to do the
5348 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005349 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005350 if (isFloatingPointZero(RHS))
5351 switch (CC) {
5352 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005353 case ISD::SETNE:
5354 std::swap(TV, FV);
5355 case ISD::SETEQ:
5356 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5357 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5358 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5359 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5360 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5361 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5362 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005363 case ISD::SETULT:
5364 case ISD::SETLT:
5365 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005366 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005367 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005368 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5369 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005370 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005371 case ISD::SETUGT:
5372 case ISD::SETGT:
5373 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005374 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005375 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005376 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5377 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005378 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005379 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005380 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005381
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005382 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005383 switch (CC) {
5384 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005385 case ISD::SETNE:
5386 std::swap(TV, FV);
5387 case ISD::SETEQ:
5388 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5389 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5390 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5391 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5392 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5393 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5394 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5395 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005396 case ISD::SETULT:
5397 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005398 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005399 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5400 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005401 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005402 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005403 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005404 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005405 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5406 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005407 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005408 case ISD::SETUGT:
5409 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005410 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005411 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5412 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005413 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005414 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005415 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005416 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005417 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5418 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005419 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005420 }
Eli Friedman5806e182009-05-28 04:31:08 +00005421 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005422}
5423
Hal Finkeled844c42015-01-06 22:31:02 +00005424void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
5425 SelectionDAG &DAG,
5426 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005427 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005428 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005429 if (Src.getValueType() == MVT::f32)
5430 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005431
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005432 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005433 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005434 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005435 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005436 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005437 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005438 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005439 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005440 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005441 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005442 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005443 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005444 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5445 PPCISD::FCTIDUZ,
5446 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005447 break;
5448 }
Duncan Sands2a287912008-07-19 16:26:02 +00005449
Chris Lattner4211ca92006-04-14 06:01:58 +00005450 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005451 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5452 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005453 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5454 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5455 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005456
Chris Lattner06a49542007-10-15 20:14:52 +00005457 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005458 SDValue Chain;
5459 if (i32Stack) {
5460 MachineFunction &MF = DAG.getMachineFunction();
5461 MachineMemOperand *MMO =
5462 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5463 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5464 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005465 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005466 } else
5467 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5468 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005469
5470 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5471 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005472 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005473 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005474 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkeled844c42015-01-06 22:31:02 +00005475 MPI = MPI.getWithOffset(4);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005476 }
5477
Hal Finkeled844c42015-01-06 22:31:02 +00005478 RLI.Chain = Chain;
5479 RLI.Ptr = FIPtr;
5480 RLI.MPI = MPI;
5481}
5482
5483SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
5484 SDLoc dl) const {
5485 ReuseLoadInfo RLI;
5486 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5487
5488 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5489 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5490 RLI.Ranges);
5491}
5492
5493// We're trying to insert a regular store, S, and then a load, L. If the
5494// incoming value, O, is a load, we might just be able to have our load use the
5495// address used by O. However, we don't know if anything else will store to
5496// that address before we can load from it. To prevent this situation, we need
5497// to insert our load, L, into the chain as a peer of O. To do this, we give L
5498// the same chain operand as O, we create a token factor from the chain results
5499// of O and L, and we replace all uses of O's chain result with that token
5500// factor (see spliceIntoChain below for this last part).
5501bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT,
5502 ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +00005503 SelectionDAG &DAG,
5504 ISD::LoadExtType ET) const {
Hal Finkeled844c42015-01-06 22:31:02 +00005505 SDLoc dl(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005506 if (ET == ISD::NON_EXTLOAD &&
5507 (Op.getOpcode() == ISD::FP_TO_UINT ||
Hal Finkeled844c42015-01-06 22:31:02 +00005508 Op.getOpcode() == ISD::FP_TO_SINT) &&
5509 isOperationLegalOrCustom(Op.getOpcode(),
5510 Op.getOperand(0).getValueType())) {
5511
5512 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5513 return true;
5514 }
5515
5516 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005517 if (!LD || LD->getExtensionType() != ET || LD->isVolatile() ||
5518 LD->isNonTemporal())
Hal Finkeled844c42015-01-06 22:31:02 +00005519 return false;
5520 if (LD->getMemoryVT() != MemVT)
5521 return false;
5522
5523 RLI.Ptr = LD->getBasePtr();
5524 if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) {
5525 assert(LD->getAddressingMode() == ISD::PRE_INC &&
5526 "Non-pre-inc AM on PPC?");
5527 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr,
5528 LD->getOffset());
5529 }
5530
5531 RLI.Chain = LD->getChain();
5532 RLI.MPI = LD->getPointerInfo();
5533 RLI.IsInvariant = LD->isInvariant();
5534 RLI.Alignment = LD->getAlignment();
5535 RLI.AAInfo = LD->getAAInfo();
5536 RLI.Ranges = LD->getRanges();
5537
5538 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1);
5539 return true;
5540}
5541
5542// Given the head of the old chain, ResChain, insert a token factor containing
5543// it and NewResChain, and make users of ResChain now be users of that token
5544// factor.
5545void PPCTargetLowering::spliceIntoChain(SDValue ResChain,
5546 SDValue NewResChain,
5547 SelectionDAG &DAG) const {
5548 if (!ResChain)
5549 return;
5550
5551 SDLoc dl(NewResChain);
5552
5553 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
5554 NewResChain, DAG.getUNDEF(MVT::Other));
5555 assert(TF.getNode() != NewResChain.getNode() &&
5556 "A new TF really is required here");
5557
5558 DAG.ReplaceAllUsesOfValueWith(ResChain, TF);
5559 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain);
Chris Lattner4211ca92006-04-14 06:01:58 +00005560}
5561
Hal Finkelf6d45f22013-04-01 17:52:07 +00005562SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Hal Finkeled844c42015-01-06 22:31:02 +00005563 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005564 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005565 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005566 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005567 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005568
Hal Finkel6a56b212014-03-05 22:14:00 +00005569 if (Op.getOperand(0).getValueType() == MVT::i1)
5570 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5571 DAG.getConstantFP(1.0, Op.getValueType()),
5572 DAG.getConstantFP(0.0, Op.getValueType()));
5573
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005574 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005575 "UINT_TO_FP is supported only with FPCVT");
5576
5577 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005578 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005579 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005580 (Op.getOpcode() == ISD::UINT_TO_FP ?
5581 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5582 (Op.getOpcode() == ISD::UINT_TO_FP ?
5583 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005584 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005585 MVT::f32 : MVT::f64;
5586
Owen Anderson9f944592009-08-11 20:47:22 +00005587 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005588 SDValue SINT = Op.getOperand(0);
5589 // When converting to single-precision, we actually need to convert
5590 // to double-precision first and then round to single-precision.
5591 // To avoid double-rounding effects during that operation, we have
5592 // to prepare the input operand. Bits that might be truncated when
5593 // converting to double-precision are replaced by a bit that won't
5594 // be lost at this stage, but is below the single-precision rounding
5595 // position.
5596 //
5597 // However, if -enable-unsafe-fp-math is in effect, accept double
5598 // rounding to avoid the extra overhead.
5599 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005600 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005601 !DAG.getTarget().Options.UnsafeFPMath) {
5602
5603 // Twiddle input to make sure the low 11 bits are zero. (If this
5604 // is the case, we are guaranteed the value will fit into the 53 bit
5605 // mantissa of an IEEE double-precision value without rounding.)
5606 // If any of those low 11 bits were not zero originally, make sure
5607 // bit 12 (value 2048) is set instead, so that the final rounding
5608 // to single-precision gets the correct result.
5609 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5610 SINT, DAG.getConstant(2047, MVT::i64));
5611 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5612 Round, DAG.getConstant(2047, MVT::i64));
5613 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5614 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5615 Round, DAG.getConstant(-2048, MVT::i64));
5616
5617 // However, we cannot use that value unconditionally: if the magnitude
5618 // of the input value is small, the bit-twiddling we did above might
5619 // end up visibly changing the output. Fortunately, in that case, we
5620 // don't need to twiddle bits since the original input will convert
5621 // exactly to double-precision floating-point already. Therefore,
5622 // construct a conditional to use the original value if the top 11
5623 // bits are all sign-bit copies, and use the rounded value computed
5624 // above otherwise.
5625 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5626 SINT, DAG.getConstant(53, MVT::i32));
5627 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5628 Cond, DAG.getConstant(1, MVT::i64));
5629 Cond = DAG.getSetCC(dl, MVT::i32,
5630 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5631
5632 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5633 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005634
Hal Finkeled844c42015-01-06 22:31:02 +00005635 ReuseLoadInfo RLI;
5636 SDValue Bits;
5637
Hal Finkel6c392692015-01-09 01:34:30 +00005638 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkeled844c42015-01-06 22:31:02 +00005639 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) {
5640 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5641 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5642 RLI.Ranges);
5643 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
Hal Finkel6c392692015-01-09 01:34:30 +00005644 } else if (Subtarget.hasLFIWAX() &&
5645 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) {
5646 MachineMemOperand *MMO =
5647 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5648 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5649 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5650 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl,
5651 DAG.getVTList(MVT::f64, MVT::Other),
5652 Ops, MVT::i32, MMO);
5653 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5654 } else if (Subtarget.hasFPCVT() &&
5655 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) {
5656 MachineMemOperand *MMO =
5657 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5658 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5659 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5660 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl,
5661 DAG.getVTList(MVT::f64, MVT::Other),
5662 Ops, MVT::i32, MMO);
5663 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5664 } else if (((Subtarget.hasLFIWAX() &&
5665 SINT.getOpcode() == ISD::SIGN_EXTEND) ||
5666 (Subtarget.hasFPCVT() &&
5667 SINT.getOpcode() == ISD::ZERO_EXTEND)) &&
5668 SINT.getOperand(0).getValueType() == MVT::i32) {
5669 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
5670 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
5671
5672 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5673 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5674
5675 SDValue Store =
5676 DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx,
5677 MachinePointerInfo::getFixedStack(FrameIdx),
5678 false, false, 0);
5679
5680 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5681 "Expected an i32 store");
5682
5683 RLI.Ptr = FIdx;
5684 RLI.Chain = Store;
5685 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5686 RLI.Alignment = 4;
5687
5688 MachineMemOperand *MMO =
5689 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5690 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5691 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5692 Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ?
5693 PPCISD::LFIWZX : PPCISD::LFIWAX,
5694 dl, DAG.getVTList(MVT::f64, MVT::Other),
5695 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005696 } else
5697 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
5698
Hal Finkelf6d45f22013-04-01 17:52:07 +00005699 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5700
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005701 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005702 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005703 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005704 return FP;
5705 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005706
Owen Anderson9f944592009-08-11 20:47:22 +00005707 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005708 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005709 // Since we only generate this in 64-bit mode, we can take advantage of
5710 // 64-bit registers. In particular, sign extend the input value into the
5711 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5712 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005713 MachineFunction &MF = DAG.getMachineFunction();
5714 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005715 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005716
Hal Finkelbeb296b2013-03-31 10:12:51 +00005717 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005718 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkeled844c42015-01-06 22:31:02 +00005719 ReuseLoadInfo RLI;
5720 bool ReusingLoad;
5721 if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI,
5722 DAG))) {
5723 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5724 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005725
Hal Finkeled844c42015-01-06 22:31:02 +00005726 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5727 MachinePointerInfo::getFixedStack(FrameIdx),
5728 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005729
Hal Finkeled844c42015-01-06 22:31:02 +00005730 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5731 "Expected an i32 store");
5732
5733 RLI.Ptr = FIdx;
5734 RLI.Chain = Store;
5735 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5736 RLI.Alignment = 4;
5737 }
5738
Hal Finkelbeb296b2013-03-31 10:12:51 +00005739 MachineMemOperand *MMO =
Hal Finkeled844c42015-01-06 22:31:02 +00005740 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5741 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5742 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005743 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5744 PPCISD::LFIWZX : PPCISD::LFIWAX,
5745 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005746 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005747 if (ReusingLoad)
5748 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005749 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005750 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005751 "i32->FP without LFIWAX supported only on PPC64");
5752
Hal Finkelbeb296b2013-03-31 10:12:51 +00005753 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5754 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5755
5756 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5757 Op.getOperand(0));
5758
5759 // STD the extended value into the stack slot.
5760 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5761 MachinePointerInfo::getFixedStack(FrameIdx),
5762 false, false, 0);
5763
5764 // Load the value as a double.
5765 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5766 MachinePointerInfo::getFixedStack(FrameIdx),
5767 false, false, false, 0);
5768 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005769
Chris Lattner4211ca92006-04-14 06:01:58 +00005770 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005771 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005772 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005773 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005774 return FP;
5775}
5776
Dan Gohman21cea8a2010-04-17 15:26:15 +00005777SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5778 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005779 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005780 /*
5781 The rounding mode is in bits 30:31 of FPSR, and has the following
5782 settings:
5783 00 Round to nearest
5784 01 Round to 0
5785 10 Round to +inf
5786 11 Round to -inf
5787
5788 FLT_ROUNDS, on the other hand, expects the following:
5789 -1 Undefined
5790 0 Round to 0
5791 1 Round to nearest
5792 2 Round to +inf
5793 3 Round to -inf
5794
5795 To perform the conversion, we do:
5796 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5797 */
5798
5799 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005800 EVT VT = Op.getValueType();
5801 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005802
5803 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005804 EVT NodeTys[] = {
5805 MVT::f64, // return register
5806 MVT::Glue // unused in this context
5807 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005808 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005809
5810 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005811 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005812 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005813 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005814 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005815
5816 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005817 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005818 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005819 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005820 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005821
5822 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005823 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005824 DAG.getNode(ISD::AND, dl, MVT::i32,
5825 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005826 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005827 DAG.getNode(ISD::SRL, dl, MVT::i32,
5828 DAG.getNode(ISD::AND, dl, MVT::i32,
5829 DAG.getNode(ISD::XOR, dl, MVT::i32,
5830 CWD, DAG.getConstant(3, MVT::i32)),
5831 DAG.getConstant(3, MVT::i32)),
5832 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005833
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005834 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005835 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005836
Duncan Sands13237ac2008-06-06 12:08:01 +00005837 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005838 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005839}
5840
Dan Gohman21cea8a2010-04-17 15:26:15 +00005841SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005842 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005843 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005844 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005845 assert(Op.getNumOperands() == 3 &&
5846 VT == Op.getOperand(1).getValueType() &&
5847 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005848
Chris Lattner601b8652006-09-20 03:47:40 +00005849 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005850 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005851 SDValue Lo = Op.getOperand(0);
5852 SDValue Hi = Op.getOperand(1);
5853 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005854 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005855
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005856 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005857 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005858 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5859 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5860 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5861 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005862 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005863 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5864 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5865 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005866 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005867 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005868}
5869
Dan Gohman21cea8a2010-04-17 15:26:15 +00005870SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005871 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005872 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005873 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005874 assert(Op.getNumOperands() == 3 &&
5875 VT == Op.getOperand(1).getValueType() &&
5876 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005877
Dan Gohman8d2ead22008-03-07 20:36:53 +00005878 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005879 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005880 SDValue Lo = Op.getOperand(0);
5881 SDValue Hi = Op.getOperand(1);
5882 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005883 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005884
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005885 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005886 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005887 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5888 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5889 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5890 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005891 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005892 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5893 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5894 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005895 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005896 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005897}
5898
Dan Gohman21cea8a2010-04-17 15:26:15 +00005899SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005900 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005901 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005902 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005903 assert(Op.getNumOperands() == 3 &&
5904 VT == Op.getOperand(1).getValueType() &&
5905 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005906
Dan Gohman8d2ead22008-03-07 20:36:53 +00005907 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005908 SDValue Lo = Op.getOperand(0);
5909 SDValue Hi = Op.getOperand(1);
5910 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005911 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005912
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005913 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005914 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005915 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5916 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5917 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5918 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005919 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005920 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5921 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5922 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005923 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005924 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005925 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005926}
5927
5928//===----------------------------------------------------------------------===//
5929// Vector related lowering.
5930//
5931
Chris Lattner2a099c02006-04-17 06:00:21 +00005932/// BuildSplatI - Build a canonical splati of Val with an element size of
5933/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005934static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005935 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005936 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005937
Owen Anderson53aa7a92009-08-10 22:56:29 +00005938 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005939 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005940 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005941
Owen Anderson9f944592009-08-11 20:47:22 +00005942 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005943
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005944 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5945 if (Val == -1)
5946 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005947
Owen Anderson53aa7a92009-08-10 22:56:29 +00005948 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005949
Chris Lattner2a099c02006-04-17 06:00:21 +00005950 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005951 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005952 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005953 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005954 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005955 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005956}
5957
Hal Finkelcf2e9082013-05-24 23:00:14 +00005958/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5959/// specified intrinsic ID.
5960static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005961 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005962 EVT DestVT = MVT::Other) {
5963 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5964 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5965 DAG.getConstant(IID, MVT::i32), Op);
5966}
5967
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005968/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005969/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005970static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005971 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005972 EVT DestVT = MVT::Other) {
5973 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005974 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005975 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005976}
5977
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005978/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5979/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005980static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005981 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005982 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005983 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005984 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005985 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005986}
5987
5988
Chris Lattner264c9082006-04-17 17:55:10 +00005989/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5990/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005991static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005992 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005993 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005994 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5995 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005996
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005997 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005998 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005999 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00006000 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006001 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00006002}
6003
Chris Lattner19e90552006-04-14 05:19:18 +00006004// If this is a case we can't handle, return null and let the default
6005// expansion code take care of it. If we CAN select this case, and if it
6006// selects to a single instruction, return Op. Otherwise, if we can codegen
6007// this case more efficiently than a constant pool load, lower it to the
6008// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00006009SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
6010 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006011 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006012 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00006013 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00006014
Bob Wilson85cefe82009-03-02 23:24:16 +00006015 // Check if this is a splat of a constant value.
6016 APInt APSplatBits, APSplatUndef;
6017 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006018 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00006019 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00006020 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00006021 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00006022
Bob Wilson530e0382009-03-03 19:26:27 +00006023 unsigned SplatBits = APSplatBits.getZExtValue();
6024 unsigned SplatUndef = APSplatUndef.getZExtValue();
6025 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006026
Bob Wilson530e0382009-03-03 19:26:27 +00006027 // First, handle single instruction cases.
6028
6029 // All zeros?
6030 if (SplatBits == 0) {
6031 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00006032 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
6033 SDValue Z = DAG.getConstant(0, MVT::i32);
6034 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00006035 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00006036 }
Bob Wilson530e0382009-03-03 19:26:27 +00006037 return Op;
6038 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00006039
Bob Wilson530e0382009-03-03 19:26:27 +00006040 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
6041 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
6042 (32-SplatBitSize));
6043 if (SextVal >= -16 && SextVal <= 15)
6044 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006045
6046
Bob Wilson530e0382009-03-03 19:26:27 +00006047 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006048
Bob Wilson530e0382009-03-03 19:26:27 +00006049 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00006050 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
6051 // If this value is in the range [17,31] and is odd, use:
6052 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
6053 // If this value is in the range [-31,-17] and is odd, use:
6054 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
6055 // Note the last two are three-instruction sequences.
6056 if (SextVal >= -32 && SextVal <= 31) {
6057 // To avoid having these optimizations undone by constant folding,
6058 // we convert to a pseudo that will be expanded later into one of
6059 // the above forms.
6060 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00006061 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
6062 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
6063 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
6064 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
6065 if (VT == Op.getValueType())
6066 return RetVal;
6067 else
6068 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00006069 }
6070
6071 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
6072 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
6073 // for fneg/fabs.
6074 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
6075 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00006076 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006077
6078 // Make the VSLW intrinsic, computing 0x8000_0000.
6079 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
6080 OnesV, DAG, dl);
6081
6082 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00006083 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00006084 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006085 }
6086
Bill Schmidt4aedff82014-06-06 14:06:26 +00006087 // The remaining cases assume either big endian element order or
6088 // a splat-size that equates to the element size of the vector
6089 // to be built. An example that doesn't work for little endian is
6090 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
6091 // and a vector element size of 16 bits. The code below will
6092 // produce the vector in big endian element order, which for little
6093 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
6094
6095 // For now, just avoid these optimizations in that case.
6096 // FIXME: Develop correct optimizations for LE with mismatched
6097 // splat and element sizes.
6098
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006099 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00006100 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
6101 return SDValue();
6102
Bob Wilson530e0382009-03-03 19:26:27 +00006103 // Check to see if this is a wide variety of vsplti*, binop self cases.
6104 static const signed char SplatCsts[] = {
6105 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
6106 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
6107 };
6108
6109 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
6110 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
6111 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
6112 int i = SplatCsts[idx];
6113
6114 // Figure out what shift amount will be used by altivec if shifted by i in
6115 // this splat size.
6116 unsigned TypeShiftAmt = i & (SplatBitSize-1);
6117
6118 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00006119 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006120 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006121 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6122 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
6123 Intrinsic::ppc_altivec_vslw
6124 };
6125 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006126 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006127 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006128
Bob Wilson530e0382009-03-03 19:26:27 +00006129 // vsplti + srl self.
6130 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006131 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006132 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6133 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
6134 Intrinsic::ppc_altivec_vsrw
6135 };
6136 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006137 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006138 }
6139
Bob Wilson530e0382009-03-03 19:26:27 +00006140 // vsplti + sra self.
6141 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006142 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006143 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6144 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
6145 Intrinsic::ppc_altivec_vsraw
6146 };
6147 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006148 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006149 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006150
Bob Wilson530e0382009-03-03 19:26:27 +00006151 // vsplti + rol self.
6152 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
6153 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006154 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006155 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6156 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
6157 Intrinsic::ppc_altivec_vrlw
6158 };
6159 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006160 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006161 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006162
Bob Wilson530e0382009-03-03 19:26:27 +00006163 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00006164 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006165 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006166 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00006167 }
Bob Wilson530e0382009-03-03 19:26:27 +00006168 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00006169 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006170 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006171 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00006172 }
Bob Wilson530e0382009-03-03 19:26:27 +00006173 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00006174 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006175 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006176 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
6177 }
6178 }
6179
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006180 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00006181}
6182
Chris Lattner071ad012006-04-17 05:28:54 +00006183/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
6184/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006185static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00006186 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006187 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00006188 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00006189 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00006190 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006191
Chris Lattner071ad012006-04-17 05:28:54 +00006192 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00006193 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00006194 OP_VMRGHW,
6195 OP_VMRGLW,
6196 OP_VSPLTISW0,
6197 OP_VSPLTISW1,
6198 OP_VSPLTISW2,
6199 OP_VSPLTISW3,
6200 OP_VSLDOI4,
6201 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00006202 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00006203 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00006204
Chris Lattner071ad012006-04-17 05:28:54 +00006205 if (OpNum == OP_COPY) {
6206 if (LHSID == (1*9+2)*9+3) return LHS;
6207 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
6208 return RHS;
6209 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006210
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006211 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006212 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
6213 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006214
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006215 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006216 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006217 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006218 case OP_VMRGHW:
6219 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6220 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6221 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6222 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6223 break;
6224 case OP_VMRGLW:
6225 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6226 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6227 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6228 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6229 break;
6230 case OP_VSPLTISW0:
6231 for (unsigned i = 0; i != 16; ++i)
6232 ShufIdxs[i] = (i&3)+0;
6233 break;
6234 case OP_VSPLTISW1:
6235 for (unsigned i = 0; i != 16; ++i)
6236 ShufIdxs[i] = (i&3)+4;
6237 break;
6238 case OP_VSPLTISW2:
6239 for (unsigned i = 0; i != 16; ++i)
6240 ShufIdxs[i] = (i&3)+8;
6241 break;
6242 case OP_VSPLTISW3:
6243 for (unsigned i = 0; i != 16; ++i)
6244 ShufIdxs[i] = (i&3)+12;
6245 break;
6246 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006247 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006248 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006249 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006250 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006251 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006252 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006253 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006254 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6255 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006256 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006257 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006258}
6259
Chris Lattner19e90552006-04-14 05:19:18 +00006260/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6261/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6262/// return the code it can be lowered into. Worst case, it can always be
6263/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006264SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006265 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006266 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006267 SDValue V1 = Op.getOperand(0);
6268 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006269 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006270 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006271 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006272
Chris Lattner19e90552006-04-14 05:19:18 +00006273 // Cases that are handled by instructions that take permute immediates
6274 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6275 // selected by the instruction selector.
6276 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006277 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6278 PPC::isSplatShuffleMask(SVOp, 2) ||
6279 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006280 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6281 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006282 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006283 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6284 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6285 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6286 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6287 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6288 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006289 return Op;
6290 }
6291 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006292
Chris Lattner19e90552006-04-14 05:19:18 +00006293 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6294 // and produce a fixed permutation. If any of these match, do not lower to
6295 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006296 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006297 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6298 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006299 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006300 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6301 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6302 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6303 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6304 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6305 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006306 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006307
Chris Lattner071ad012006-04-17 05:28:54 +00006308 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6309 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006310 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006311
Chris Lattner071ad012006-04-17 05:28:54 +00006312 unsigned PFIndexes[4];
6313 bool isFourElementShuffle = true;
6314 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6315 unsigned EltNo = 8; // Start out undef.
6316 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006317 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006318 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006319
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006320 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006321 if ((ByteSource & 3) != j) {
6322 isFourElementShuffle = false;
6323 break;
6324 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006325
Chris Lattner071ad012006-04-17 05:28:54 +00006326 if (EltNo == 8) {
6327 EltNo = ByteSource/4;
6328 } else if (EltNo != ByteSource/4) {
6329 isFourElementShuffle = false;
6330 break;
6331 }
6332 }
6333 PFIndexes[i] = EltNo;
6334 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006335
6336 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006337 // perfect shuffle vector to determine if it is cost effective to do this as
6338 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006339 // For now, we skip this for little endian until such time as we have a
6340 // little-endian perfect shuffle table.
6341 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006342 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006343 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006344 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006345
Chris Lattner071ad012006-04-17 05:28:54 +00006346 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6347 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006348
Chris Lattner071ad012006-04-17 05:28:54 +00006349 // Determining when to avoid vperm is tricky. Many things affect the cost
6350 // of vperm, particularly how many times the perm mask needs to be computed.
6351 // For example, if the perm mask can be hoisted out of a loop or is already
6352 // used (perhaps because there are multiple permutes with the same shuffle
6353 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6354 // the loop requires an extra register.
6355 //
6356 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006357 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006358 // available, if this block is within a loop, we should avoid using vperm
6359 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006360 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006361 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006362 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006363
Chris Lattner19e90552006-04-14 05:19:18 +00006364 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6365 // vector that will get spilled to the constant pool.
6366 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006367
Chris Lattner19e90552006-04-14 05:19:18 +00006368 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6369 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006370
6371 // For little endian, the order of the input vectors is reversed, and
6372 // the permutation mask is complemented with respect to 31. This is
6373 // necessary to produce proper semantics with the big-endian-biased vperm
6374 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006375 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006376 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006377
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006378 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006379 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6380 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006381
Chris Lattner19e90552006-04-14 05:19:18 +00006382 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006383 if (isLittleEndian)
6384 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6385 MVT::i32));
6386 else
6387 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6388 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006389 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006390
Owen Anderson9f944592009-08-11 20:47:22 +00006391 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006392 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006393 if (isLittleEndian)
6394 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6395 V2, V1, VPermMask);
6396 else
6397 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6398 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006399}
6400
Chris Lattner9754d142006-04-18 17:59:36 +00006401/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6402/// altivec comparison. If it is, return true and fill in Opc/isDot with
6403/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006404static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006405 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006406 unsigned IntrinsicID =
6407 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006408 CompareOpc = -1;
6409 isDot = false;
6410 switch (IntrinsicID) {
6411 default: return false;
6412 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006413 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6414 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6415 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6416 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6417 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6418 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6419 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6420 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6421 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6422 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6423 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6424 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6425 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006426
Chris Lattner4211ca92006-04-14 06:01:58 +00006427 // Normal Comparisons.
6428 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6429 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6430 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6431 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6432 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6433 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6434 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6435 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6436 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6437 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6438 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6439 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6440 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6441 }
Chris Lattner9754d142006-04-18 17:59:36 +00006442 return true;
6443}
6444
6445/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6446/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006447SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006448 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006449 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6450 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006451 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006452 int CompareOpc;
6453 bool isDot;
6454 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006455 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006456
Chris Lattner9754d142006-04-18 17:59:36 +00006457 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006458 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006459 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006460 Op.getOperand(1), Op.getOperand(2),
6461 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006462 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006463 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006464
Chris Lattner4211ca92006-04-14 06:01:58 +00006465 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006466 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006467 Op.getOperand(2), // LHS
6468 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006469 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006470 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006471 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006472 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006473
Chris Lattner4211ca92006-04-14 06:01:58 +00006474 // Now that we have the comparison, emit a copy from the CR to a GPR.
6475 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006476 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006477 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006478 CompNode.getValue(1));
6479
Chris Lattner4211ca92006-04-14 06:01:58 +00006480 // Unpack the result based on how the target uses it.
6481 unsigned BitNo; // Bit # of CR6.
6482 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006483 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006484 default: // Can't happen, don't crash on invalid number though.
6485 case 0: // Return the value of the EQ bit of CR6.
6486 BitNo = 0; InvertBit = false;
6487 break;
6488 case 1: // Return the inverted value of the EQ bit of CR6.
6489 BitNo = 0; InvertBit = true;
6490 break;
6491 case 2: // Return the value of the LT bit of CR6.
6492 BitNo = 2; InvertBit = false;
6493 break;
6494 case 3: // Return the inverted value of the LT bit of CR6.
6495 BitNo = 2; InvertBit = true;
6496 break;
6497 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006498
Chris Lattner4211ca92006-04-14 06:01:58 +00006499 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006500 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6501 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006502 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006503 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6504 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006505
Chris Lattner4211ca92006-04-14 06:01:58 +00006506 // If we are supposed to, toggle the bit.
6507 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006508 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6509 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006510 return Flags;
6511}
6512
Hal Finkel5c0d1452014-03-30 13:22:59 +00006513SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6514 SelectionDAG &DAG) const {
6515 SDLoc dl(Op);
6516 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6517 // instructions), but for smaller types, we need to first extend up to v2i32
6518 // before doing going farther.
6519 if (Op.getValueType() == MVT::v2i64) {
6520 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6521 if (ExtVT != MVT::v2i32) {
6522 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6523 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6524 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6525 ExtVT.getVectorElementType(), 4)));
6526 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6527 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6528 DAG.getValueType(MVT::v2i32));
6529 }
6530
6531 return Op;
6532 }
6533
6534 return SDValue();
6535}
6536
Scott Michelcf0da6c2009-02-17 22:15:04 +00006537SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006538 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006539 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006540 // Create a stack slot that is 16-byte aligned.
6541 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006542 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006543 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006544 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006545
Chris Lattner4211ca92006-04-14 06:01:58 +00006546 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006547 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006548 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006549 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006550 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006551 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006552 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006553}
6554
Dan Gohman21cea8a2010-04-17 15:26:15 +00006555SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006556 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006557 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006558 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006559
Owen Anderson9f944592009-08-11 20:47:22 +00006560 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6561 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006562
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006563 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006564 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006565
Chris Lattner7e4398742006-04-18 03:43:48 +00006566 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006567 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6568 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6569 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006570
Chris Lattner7e4398742006-04-18 03:43:48 +00006571 // Low parts multiplied together, generating 32-bit results (we ignore the
6572 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006573 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006574 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006575
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006576 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006577 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006578 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006579 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006580 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006581 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6582 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006583 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006584
Owen Anderson9f944592009-08-11 20:47:22 +00006585 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006586
Chris Lattner96d50482006-04-18 04:28:57 +00006587 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006588 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006589 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006590 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006591 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006592
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006593 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006594 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006595 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006596 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006597
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006598 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006599 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006600 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006601 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006602
Bill Schmidt42995e82014-06-09 16:06:29 +00006603 // Merge the results together. Because vmuleub and vmuloub are
6604 // instructions with a big-endian bias, we must reverse the
6605 // element numbering and reverse the meaning of "odd" and "even"
6606 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006607 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006608 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006609 if (isLittleEndian) {
6610 Ops[i*2 ] = 2*i;
6611 Ops[i*2+1] = 2*i+16;
6612 } else {
6613 Ops[i*2 ] = 2*i+1;
6614 Ops[i*2+1] = 2*i+1+16;
6615 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006616 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006617 if (isLittleEndian)
6618 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6619 else
6620 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006621 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006622 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006623 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006624}
6625
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006626/// LowerOperation - Provide custom lowering hooks for some operations.
6627///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006628SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006629 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006630 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006631 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006632 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006633 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006634 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006635 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006636 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006637 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6638 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006639 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006640 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006641
6642 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006643 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006644
Roman Divackyc3825df2013-07-25 21:36:47 +00006645 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006646 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006647
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006648 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006649 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006650 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006651
Hal Finkel756810f2013-03-21 21:37:52 +00006652 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6653 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6654
Hal Finkel940ab932014-02-28 00:27:01 +00006655 case ISD::LOAD: return LowerLOAD(Op, DAG);
6656 case ISD::STORE: return LowerSTORE(Op, DAG);
6657 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006658 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006659 case ISD::FP_TO_UINT:
6660 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Hal Finkeled844c42015-01-06 22:31:02 +00006661 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006662 case ISD::UINT_TO_FP:
6663 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006664 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006665
Chris Lattner4211ca92006-04-14 06:01:58 +00006666 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006667 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6668 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6669 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006670
Chris Lattner4211ca92006-04-14 06:01:58 +00006671 // Vector-related lowering.
6672 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6673 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6674 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6675 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006676 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006677 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006678
Hal Finkel25c19922013-05-15 21:37:41 +00006679 // For counter-based loop handling.
6680 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6681
Chris Lattnerf6a81562007-12-08 06:59:59 +00006682 // Frame & Return address.
6683 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006684 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006685 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006686}
6687
Duncan Sands6ed40142008-12-01 11:39:25 +00006688void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6689 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006690 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006691 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006692 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006693 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006694 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006695 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00006696 case ISD::READCYCLECOUNTER: {
6697 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6698 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
6699
6700 Results.push_back(RTB);
6701 Results.push_back(RTB.getValue(1));
6702 Results.push_back(RTB.getValue(2));
6703 break;
6704 }
Hal Finkel25c19922013-05-15 21:37:41 +00006705 case ISD::INTRINSIC_W_CHAIN: {
6706 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6707 Intrinsic::ppc_is_decremented_ctr_nonzero)
6708 break;
6709
6710 assert(N->getValueType(0) == MVT::i1 &&
6711 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006712 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006713 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6714 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6715 N->getOperand(1));
6716
6717 Results.push_back(NewInt);
6718 Results.push_back(NewInt.getValue(1));
6719 break;
6720 }
Roman Divacky4394e682011-06-28 15:30:42 +00006721 case ISD::VAARG: {
6722 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6723 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6724 return;
6725
6726 EVT VT = N->getValueType(0);
6727
6728 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006729 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006730
6731 Results.push_back(NewNode);
6732 Results.push_back(NewNode.getValue(1));
6733 }
6734 return;
6735 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006736 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006737 assert(N->getValueType(0) == MVT::ppcf128);
6738 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006739 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006740 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006741 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006742 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006743 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006744 DAG.getIntPtrConstant(1));
6745
Ulrich Weigand874fc622013-03-26 10:56:22 +00006746 // Add the two halves of the long double in round-to-zero mode.
6747 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006748
6749 // We know the low half is about to be thrown away, so just use something
6750 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006751 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006752 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006753 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006754 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006755 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006756 // LowerFP_TO_INT() can only handle f32 and f64.
6757 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6758 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006759 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006760 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006761 }
6762}
6763
6764
Chris Lattner4211ca92006-04-14 06:01:58 +00006765//===----------------------------------------------------------------------===//
6766// Other Lowering Code
6767//===----------------------------------------------------------------------===//
6768
Robin Morisset22129962014-09-23 20:46:49 +00006769static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
6770 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
6771 Function *Func = Intrinsic::getDeclaration(M, Id);
6772 return Builder.CreateCall(Func);
6773}
6774
6775// The mappings for emitLeading/TrailingFence is taken from
6776// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
6777Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
6778 AtomicOrdering Ord, bool IsStore,
6779 bool IsLoad) const {
6780 if (Ord == SequentiallyConsistent)
6781 return callIntrinsic(Builder, Intrinsic::ppc_sync);
6782 else if (isAtLeastRelease(Ord))
6783 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6784 else
6785 return nullptr;
6786}
6787
6788Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
6789 AtomicOrdering Ord, bool IsStore,
6790 bool IsLoad) const {
6791 if (IsLoad && isAtLeastAcquire(Ord))
6792 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6793 // FIXME: this is too conservative, a dependent branch + isync is enough.
6794 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
6795 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
6796 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
6797 else
6798 return nullptr;
6799}
6800
Chris Lattner9b577f12005-08-26 21:23:58 +00006801MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006802PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006803 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006804 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006805 const TargetInstrInfo *TII =
6806 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006807
6808 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6809 MachineFunction *F = BB->getParent();
6810 MachineFunction::iterator It = BB;
6811 ++It;
6812
6813 unsigned dest = MI->getOperand(0).getReg();
6814 unsigned ptrA = MI->getOperand(1).getReg();
6815 unsigned ptrB = MI->getOperand(2).getReg();
6816 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006817 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006818
6819 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6820 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6821 F->insert(It, loopMBB);
6822 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006823 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006824 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006825 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006826
6827 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006828 unsigned TmpReg = (!BinOpcode) ? incr :
Craig Topper61e88f42014-11-21 05:58:21 +00006829 RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass
6830 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006831
6832 // thisMBB:
6833 // ...
6834 // fallthrough --> loopMBB
6835 BB->addSuccessor(loopMBB);
6836
6837 // loopMBB:
6838 // l[wd]arx dest, ptr
6839 // add r0, dest, incr
6840 // st[wd]cx. r0, ptr
6841 // bne- loopMBB
6842 // fallthrough --> exitMBB
6843 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006844 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006845 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006846 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006847 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6848 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006849 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006850 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006851 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006852 BB->addSuccessor(loopMBB);
6853 BB->addSuccessor(exitMBB);
6854
6855 // exitMBB:
6856 // ...
6857 BB = exitMBB;
6858 return BB;
6859}
6860
6861MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006862PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006863 MachineBasicBlock *BB,
6864 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006865 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006866 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006867 const TargetInstrInfo *TII =
6868 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00006869 // In 64 bit mode we have to use 64 bits for addresses, even though the
6870 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6871 // registers without caring whether they're 32 or 64, but here we're
6872 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006873 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006874 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006875
6876 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6877 MachineFunction *F = BB->getParent();
6878 MachineFunction::iterator It = BB;
6879 ++It;
6880
6881 unsigned dest = MI->getOperand(0).getReg();
6882 unsigned ptrA = MI->getOperand(1).getReg();
6883 unsigned ptrB = MI->getOperand(2).getReg();
6884 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006885 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006886
6887 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6888 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6889 F->insert(It, loopMBB);
6890 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006891 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006892 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006893 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006894
6895 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00006896 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
6897 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006898 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6899 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6900 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6901 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6902 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6903 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6904 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6905 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6906 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6907 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006908 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006909 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006910 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006911
6912 // thisMBB:
6913 // ...
6914 // fallthrough --> loopMBB
6915 BB->addSuccessor(loopMBB);
6916
6917 // The 4-byte load must be aligned, while a char or short may be
6918 // anywhere in the word. Hence all this nasty bookkeeping code.
6919 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6920 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006921 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006922 // rlwinm ptr, ptr1, 0, 0, 29
6923 // slw incr2, incr, shift
6924 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6925 // slw mask, mask2, shift
6926 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006927 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006928 // add tmp, tmpDest, incr2
6929 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006930 // and tmp3, tmp, mask
6931 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006932 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006933 // bne- loopMBB
6934 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006935 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006936 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006937 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006938 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006939 .addReg(ptrA).addReg(ptrB);
6940 } else {
6941 Ptr1Reg = ptrB;
6942 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006943 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006944 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006945 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006946 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6947 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006948 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006949 .addReg(Ptr1Reg).addImm(0).addImm(61);
6950 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006951 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006952 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006953 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006954 .addReg(incr).addReg(ShiftReg);
6955 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006956 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006957 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006958 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6959 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006960 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006961 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006962 .addReg(Mask2Reg).addReg(ShiftReg);
6963
6964 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006965 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006966 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006967 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006968 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006969 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006970 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006971 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006972 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006973 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006974 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006975 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006976 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006977 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006978 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006979 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006980 BB->addSuccessor(loopMBB);
6981 BB->addSuccessor(exitMBB);
6982
6983 // exitMBB:
6984 // ...
6985 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006986 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6987 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006988 return BB;
6989}
6990
Hal Finkel756810f2013-03-21 21:37:52 +00006991llvm::MachineBasicBlock*
6992PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6993 MachineBasicBlock *MBB) const {
6994 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00006995 const TargetInstrInfo *TII =
6996 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00006997
6998 MachineFunction *MF = MBB->getParent();
6999 MachineRegisterInfo &MRI = MF->getRegInfo();
7000
7001 const BasicBlock *BB = MBB->getBasicBlock();
7002 MachineFunction::iterator I = MBB;
7003 ++I;
7004
7005 // Memory Reference
7006 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7007 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7008
7009 unsigned DstReg = MI->getOperand(0).getReg();
7010 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
7011 assert(RC->hasType(MVT::i32) && "Invalid destination!");
7012 unsigned mainDstReg = MRI.createVirtualRegister(RC);
7013 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
7014
7015 MVT PVT = getPointerTy();
7016 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7017 "Invalid Pointer Size!");
7018 // For v = setjmp(buf), we generate
7019 //
7020 // thisMBB:
7021 // SjLjSetup mainMBB
7022 // bl mainMBB
7023 // v_restore = 1
7024 // b sinkMBB
7025 //
7026 // mainMBB:
7027 // buf[LabelOffset] = LR
7028 // v_main = 0
7029 //
7030 // sinkMBB:
7031 // v = phi(main, restore)
7032 //
7033
7034 MachineBasicBlock *thisMBB = MBB;
7035 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
7036 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
7037 MF->insert(I, mainMBB);
7038 MF->insert(I, sinkMBB);
7039
7040 MachineInstrBuilder MIB;
7041
7042 // Transfer the remainder of BB and its successor edges to sinkMBB.
7043 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007044 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00007045 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
7046
7047 // Note that the structure of the jmp_buf used here is not compatible
7048 // with that used by libc, and is not designed to be. Specifically, it
7049 // stores only those 'reserved' registers that LLVM does not otherwise
7050 // understand how to spill. Also, by convention, by the time this
7051 // intrinsic is called, Clang has already stored the frame address in the
7052 // first slot of the buffer and stack address in the third. Following the
7053 // X86 target code, we'll store the jump address in the second slot. We also
7054 // need to save the TOC pointer (R2) to handle jumps between shared
7055 // libraries, and that will be stored in the fourth slot. The thread
7056 // identifier (R13) is not affected.
7057
7058 // thisMBB:
7059 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7060 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007061 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007062
7063 // Prepare IP either in reg.
7064 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
7065 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
7066 unsigned BufReg = MI->getOperand(1).getReg();
7067
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007068 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007069 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
7070 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007071 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007072 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007073 MIB.setMemRefs(MMOBegin, MMOEnd);
7074 }
7075
Hal Finkelf05d6c72013-07-17 23:50:51 +00007076 // Naked functions never have a base pointer, and so we use r1. For all
7077 // other functions, this decision must be delayed until during PEI.
7078 unsigned BaseReg;
7079 if (MF->getFunction()->getAttributes().hasAttribute(
7080 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007081 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007082 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007083 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007084
7085 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007086 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00007087 .addReg(BaseReg)
7088 .addImm(BPOffset)
7089 .addReg(BufReg);
7090 MIB.setMemRefs(MMOBegin, MMOEnd);
7091
Hal Finkel756810f2013-03-21 21:37:52 +00007092 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00007093 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00007094 const PPCRegisterInfo *TRI =
Eric Christopherd9134482014-08-04 21:25:23 +00007095 getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007096 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00007097
7098 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
7099
7100 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
7101 .addMBB(mainMBB);
7102 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
7103
7104 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
7105 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
7106
7107 // mainMBB:
7108 // mainDstReg = 0
7109 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007110 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007111
7112 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007113 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007114 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
7115 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007116 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007117 .addReg(BufReg);
7118 } else {
7119 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
7120 .addReg(LabelReg)
7121 .addImm(LabelOffset)
7122 .addReg(BufReg);
7123 }
7124
7125 MIB.setMemRefs(MMOBegin, MMOEnd);
7126
7127 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
7128 mainMBB->addSuccessor(sinkMBB);
7129
7130 // sinkMBB:
7131 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
7132 TII->get(PPC::PHI), DstReg)
7133 .addReg(mainDstReg).addMBB(mainMBB)
7134 .addReg(restoreDstReg).addMBB(thisMBB);
7135
7136 MI->eraseFromParent();
7137 return sinkMBB;
7138}
7139
7140MachineBasicBlock *
7141PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
7142 MachineBasicBlock *MBB) const {
7143 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007144 const TargetInstrInfo *TII =
7145 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007146
7147 MachineFunction *MF = MBB->getParent();
7148 MachineRegisterInfo &MRI = MF->getRegInfo();
7149
7150 // Memory Reference
7151 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7152 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7153
7154 MVT PVT = getPointerTy();
7155 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7156 "Invalid Pointer Size!");
7157
7158 const TargetRegisterClass *RC =
7159 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
7160 unsigned Tmp = MRI.createVirtualRegister(RC);
7161 // Since FP is only updated here but NOT referenced, it's treated as GPR.
7162 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
7163 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00007164 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
7165 (Subtarget.isSVR4ABI() &&
7166 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
7167 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00007168
7169 MachineInstrBuilder MIB;
7170
7171 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7172 const int64_t SPOffset = 2 * PVT.getStoreSize();
7173 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007174 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007175
7176 unsigned BufReg = MI->getOperand(0).getReg();
7177
7178 // Reload FP (the jumped-to function may not have had a
7179 // frame pointer, and if so, then its r31 will be restored
7180 // as necessary).
7181 if (PVT == MVT::i64) {
7182 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
7183 .addImm(0)
7184 .addReg(BufReg);
7185 } else {
7186 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
7187 .addImm(0)
7188 .addReg(BufReg);
7189 }
7190 MIB.setMemRefs(MMOBegin, MMOEnd);
7191
7192 // Reload IP
7193 if (PVT == MVT::i64) {
7194 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007195 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007196 .addReg(BufReg);
7197 } else {
7198 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
7199 .addImm(LabelOffset)
7200 .addReg(BufReg);
7201 }
7202 MIB.setMemRefs(MMOBegin, MMOEnd);
7203
7204 // Reload SP
7205 if (PVT == MVT::i64) {
7206 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007207 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007208 .addReg(BufReg);
7209 } else {
7210 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
7211 .addImm(SPOffset)
7212 .addReg(BufReg);
7213 }
7214 MIB.setMemRefs(MMOBegin, MMOEnd);
7215
Hal Finkelf05d6c72013-07-17 23:50:51 +00007216 // Reload BP
7217 if (PVT == MVT::i64) {
7218 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
7219 .addImm(BPOffset)
7220 .addReg(BufReg);
7221 } else {
7222 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
7223 .addImm(BPOffset)
7224 .addReg(BufReg);
7225 }
7226 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00007227
7228 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007229 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007230 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007231 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007232 .addReg(BufReg);
7233
7234 MIB.setMemRefs(MMOBegin, MMOEnd);
7235 }
7236
7237 // Jump
7238 BuildMI(*MBB, MI, DL,
7239 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
7240 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
7241
7242 MI->eraseFromParent();
7243 return MBB;
7244}
7245
Dale Johannesena32affb2008-08-28 17:53:09 +00007246MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007247PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007248 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00007249 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
7250 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
7251 return emitEHSjLjSetJmp(MI, BB);
7252 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
7253 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
7254 return emitEHSjLjLongJmp(MI, BB);
7255 }
7256
Eric Christopherd9134482014-08-04 21:25:23 +00007257 const TargetInstrInfo *TII =
7258 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007259
7260 // To "insert" these instructions we actually have to insert their
7261 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007262 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007263 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007264 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007265
Dan Gohman3b460302008-07-07 23:14:23 +00007266 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007267
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007268 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007269 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7270 MI->getOpcode() == PPC::SELECT_I4 ||
7271 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007272 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007273 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7274 MI->getOpcode() == PPC::SELECT_CC_I8)
7275 Cond.push_back(MI->getOperand(4));
7276 else
7277 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007278 Cond.push_back(MI->getOperand(1));
7279
Hal Finkel460e94d2012-06-22 23:10:08 +00007280 DebugLoc dl = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007281 const TargetInstrInfo *TII =
7282 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007283 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7284 Cond, MI->getOperand(2).getReg(),
7285 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007286 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7287 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7288 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7289 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007290 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007291 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007292 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00007293 MI->getOpcode() == PPC::SELECT_I4 ||
7294 MI->getOpcode() == PPC::SELECT_I8 ||
7295 MI->getOpcode() == PPC::SELECT_F4 ||
7296 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007297 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007298 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007299 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007300 // The incoming instruction knows the destination vreg to set, the
7301 // condition code register to branch on, the true/false values to
7302 // select between, and a branch opcode to use.
7303
7304 // thisMBB:
7305 // ...
7306 // TrueVal = ...
7307 // cmpTY ccX, r1, r2
7308 // bCC copy1MBB
7309 // fallthrough --> copy0MBB
7310 MachineBasicBlock *thisMBB = BB;
7311 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7312 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007313 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007314 F->insert(It, copy0MBB);
7315 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007316
7317 // Transfer the remainder of BB and its successor edges to sinkMBB.
7318 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007319 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007320 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7321
Evan Cheng32e376f2008-07-12 02:23:19 +00007322 // Next, add the true and fallthrough blocks as its successors.
7323 BB->addSuccessor(copy0MBB);
7324 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007325
Hal Finkel940ab932014-02-28 00:27:01 +00007326 if (MI->getOpcode() == PPC::SELECT_I4 ||
7327 MI->getOpcode() == PPC::SELECT_I8 ||
7328 MI->getOpcode() == PPC::SELECT_F4 ||
7329 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007330 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007331 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007332 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00007333 BuildMI(BB, dl, TII->get(PPC::BC))
7334 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7335 } else {
7336 unsigned SelectPred = MI->getOperand(4).getImm();
7337 BuildMI(BB, dl, TII->get(PPC::BCC))
7338 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7339 }
Dan Gohman34396292010-07-06 20:24:04 +00007340
Evan Cheng32e376f2008-07-12 02:23:19 +00007341 // copy0MBB:
7342 // %FalseValue = ...
7343 // # fallthrough to sinkMBB
7344 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007345
Evan Cheng32e376f2008-07-12 02:23:19 +00007346 // Update machine-CFG edges
7347 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007348
Evan Cheng32e376f2008-07-12 02:23:19 +00007349 // sinkMBB:
7350 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7351 // ...
7352 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007353 BuildMI(*BB, BB->begin(), dl,
7354 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007355 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7356 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00007357 } else if (MI->getOpcode() == PPC::ReadTB) {
7358 // To read the 64-bit time-base register on a 32-bit target, we read the
7359 // two halves. Should the counter have wrapped while it was being read, we
7360 // need to try again.
7361 // ...
7362 // readLoop:
7363 // mfspr Rx,TBU # load from TBU
7364 // mfspr Ry,TB # load from TB
7365 // mfspr Rz,TBU # load from TBU
7366 // cmpw crX,Rx,Rz # check if ‘old’=’new’
7367 // bne readLoop # branch if they're not equal
7368 // ...
7369
7370 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
7371 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7372 DebugLoc dl = MI->getDebugLoc();
7373 F->insert(It, readMBB);
7374 F->insert(It, sinkMBB);
7375
7376 // Transfer the remainder of BB and its successor edges to sinkMBB.
7377 sinkMBB->splice(sinkMBB->begin(), BB,
7378 std::next(MachineBasicBlock::iterator(MI)), BB->end());
7379 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7380
7381 BB->addSuccessor(readMBB);
7382 BB = readMBB;
7383
7384 MachineRegisterInfo &RegInfo = F->getRegInfo();
7385 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
7386 unsigned LoReg = MI->getOperand(0).getReg();
7387 unsigned HiReg = MI->getOperand(1).getReg();
7388
7389 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
7390 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
7391 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
7392
7393 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
7394
7395 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
7396 .addReg(HiReg).addReg(ReadAgainReg);
7397 BuildMI(BB, dl, TII->get(PPC::BCC))
7398 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
7399
7400 BB->addSuccessor(readMBB);
7401 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007402 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007403 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7404 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7405 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7406 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007407 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7408 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7409 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7410 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007411
7412 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7413 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7414 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7415 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007416 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7417 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7418 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7419 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007420
7421 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7422 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7423 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7424 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007425 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7426 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7427 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7428 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007429
7430 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7431 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7432 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7433 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007434 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7435 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7436 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7437 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007438
7439 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007440 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007441 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007442 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007443 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007444 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007445 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007446 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007447
7448 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7449 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7450 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7451 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007452 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7453 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7454 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7455 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007456
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007457 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7458 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7459 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7460 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7461 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7462 BB = EmitAtomicBinary(MI, BB, false, 0);
7463 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7464 BB = EmitAtomicBinary(MI, BB, true, 0);
7465
Evan Cheng32e376f2008-07-12 02:23:19 +00007466 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7467 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7468 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7469
7470 unsigned dest = MI->getOperand(0).getReg();
7471 unsigned ptrA = MI->getOperand(1).getReg();
7472 unsigned ptrB = MI->getOperand(2).getReg();
7473 unsigned oldval = MI->getOperand(3).getReg();
7474 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007475 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007476
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007477 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7478 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7479 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007480 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007481 F->insert(It, loop1MBB);
7482 F->insert(It, loop2MBB);
7483 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007484 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007485 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007486 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007487 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007488
7489 // thisMBB:
7490 // ...
7491 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007492 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007493
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007494 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007495 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007496 // cmp[wd] dest, oldval
7497 // bne- midMBB
7498 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007499 // st[wd]cx. newval, ptr
7500 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007501 // b exitBB
7502 // midMBB:
7503 // st[wd]cx. dest, ptr
7504 // exitBB:
7505 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007506 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007507 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007508 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007509 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007510 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007511 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7512 BB->addSuccessor(loop2MBB);
7513 BB->addSuccessor(midMBB);
7514
7515 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007516 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007517 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007518 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007519 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007520 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007521 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007522 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007523
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007524 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007525 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007526 .addReg(dest).addReg(ptrA).addReg(ptrB);
7527 BB->addSuccessor(exitMBB);
7528
Evan Cheng32e376f2008-07-12 02:23:19 +00007529 // exitMBB:
7530 // ...
7531 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007532 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7533 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7534 // We must use 64-bit registers for addresses when targeting 64-bit,
7535 // since we're actually doing arithmetic on them. Other registers
7536 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007537 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007538 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7539
7540 unsigned dest = MI->getOperand(0).getReg();
7541 unsigned ptrA = MI->getOperand(1).getReg();
7542 unsigned ptrB = MI->getOperand(2).getReg();
7543 unsigned oldval = MI->getOperand(3).getReg();
7544 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007545 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007546
7547 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7548 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7549 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7550 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7551 F->insert(It, loop1MBB);
7552 F->insert(It, loop2MBB);
7553 F->insert(It, midMBB);
7554 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007555 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007556 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007557 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007558
7559 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007560 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7561 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007562 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7563 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7564 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7565 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7566 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7567 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7568 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7569 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7570 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7571 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7572 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7573 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7574 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7575 unsigned Ptr1Reg;
7576 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007577 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007578 // thisMBB:
7579 // ...
7580 // fallthrough --> loopMBB
7581 BB->addSuccessor(loop1MBB);
7582
7583 // The 4-byte load must be aligned, while a char or short may be
7584 // anywhere in the word. Hence all this nasty bookkeeping code.
7585 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7586 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007587 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007588 // rlwinm ptr, ptr1, 0, 0, 29
7589 // slw newval2, newval, shift
7590 // slw oldval2, oldval,shift
7591 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7592 // slw mask, mask2, shift
7593 // and newval3, newval2, mask
7594 // and oldval3, oldval2, mask
7595 // loop1MBB:
7596 // lwarx tmpDest, ptr
7597 // and tmp, tmpDest, mask
7598 // cmpw tmp, oldval3
7599 // bne- midMBB
7600 // loop2MBB:
7601 // andc tmp2, tmpDest, mask
7602 // or tmp4, tmp2, newval3
7603 // stwcx. tmp4, ptr
7604 // bne- loop1MBB
7605 // b exitBB
7606 // midMBB:
7607 // stwcx. tmpDest, ptr
7608 // exitBB:
7609 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007610 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007611 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007612 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007613 .addReg(ptrA).addReg(ptrB);
7614 } else {
7615 Ptr1Reg = ptrB;
7616 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007617 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007618 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007619 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007620 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7621 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007622 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007623 .addReg(Ptr1Reg).addImm(0).addImm(61);
7624 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007625 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007626 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007627 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007628 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007629 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007630 .addReg(oldval).addReg(ShiftReg);
7631 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007632 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007633 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007634 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7635 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7636 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007637 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007638 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007639 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007640 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007641 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007642 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007643 .addReg(OldVal2Reg).addReg(MaskReg);
7644
7645 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007646 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007647 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007648 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7649 .addReg(TmpDestReg).addReg(MaskReg);
7650 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007651 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007652 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007653 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7654 BB->addSuccessor(loop2MBB);
7655 BB->addSuccessor(midMBB);
7656
7657 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007658 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7659 .addReg(TmpDestReg).addReg(MaskReg);
7660 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7661 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7662 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007663 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007664 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007665 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007666 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007667 BB->addSuccessor(loop1MBB);
7668 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007669
Dale Johannesen340d2642008-08-30 00:08:53 +00007670 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007671 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007672 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007673 BB->addSuccessor(exitMBB);
7674
7675 // exitMBB:
7676 // ...
7677 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007678 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7679 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007680 } else if (MI->getOpcode() == PPC::FADDrtz) {
7681 // This pseudo performs an FADD with rounding mode temporarily forced
7682 // to round-to-zero. We emit this via custom inserter since the FPSCR
7683 // is not modeled at the SelectionDAG level.
7684 unsigned Dest = MI->getOperand(0).getReg();
7685 unsigned Src1 = MI->getOperand(1).getReg();
7686 unsigned Src2 = MI->getOperand(2).getReg();
7687 DebugLoc dl = MI->getDebugLoc();
7688
7689 MachineRegisterInfo &RegInfo = F->getRegInfo();
7690 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7691
7692 // Save FPSCR value.
7693 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7694
7695 // Set rounding mode to round-to-zero.
7696 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7697 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7698
7699 // Perform addition.
7700 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7701
7702 // Restore FPSCR value.
7703 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007704 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7705 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7706 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7707 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7708 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7709 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7710 PPC::ANDIo8 : PPC::ANDIo;
7711 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7712 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7713
7714 MachineRegisterInfo &RegInfo = F->getRegInfo();
7715 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7716 &PPC::GPRCRegClass :
7717 &PPC::G8RCRegClass);
7718
7719 DebugLoc dl = MI->getDebugLoc();
7720 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7721 .addReg(MI->getOperand(1).getReg()).addImm(1);
7722 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7723 MI->getOperand(0).getReg())
7724 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007725 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007726 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007727 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007728
Dan Gohman34396292010-07-06 20:24:04 +00007729 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007730 return BB;
7731}
7732
Chris Lattner4211ca92006-04-14 06:01:58 +00007733//===----------------------------------------------------------------------===//
7734// Target Optimization Hooks
7735//===----------------------------------------------------------------------===//
7736
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007737SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
7738 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00007739 unsigned &RefinementSteps,
7740 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007741 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007742 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7743 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7744 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7745 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007746 // Convergence is quadratic, so we essentially double the number of digits
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007747 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7748 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7749 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7750 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007751 if (VT.getScalarType() == MVT::f64)
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007752 ++RefinementSteps;
Sanjay Patel957efc232014-10-24 17:02:16 +00007753 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007754 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00007755 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007756 return SDValue();
7757}
7758
7759SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
7760 DAGCombinerInfo &DCI,
7761 unsigned &RefinementSteps) const {
7762 EVT VT = Operand.getValueType();
7763 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7764 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7765 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7766 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
7767 // Convergence is quadratic, so we essentially double the number of digits
7768 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7769 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7770 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7771 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
7772 if (VT.getScalarType() == MVT::f64)
7773 ++RefinementSteps;
7774 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
7775 }
7776 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00007777}
7778
Hal Finkel360f2132014-11-24 23:45:21 +00007779bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const {
7780 // Note: This functionality is used only when unsafe-fp-math is enabled, and
7781 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
7782 // enabled for division), this functionality is redundant with the default
7783 // combiner logic (once the division -> reciprocal/multiply transformation
7784 // has taken place). As a result, this matters more for older cores than for
7785 // newer ones.
7786
7787 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
7788 // reciprocal if there are two or more FDIVs (for embedded cores with only
7789 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
7790 switch (Subtarget.getDarwinDirective()) {
7791 default:
7792 return NumUsers > 2;
7793 case PPC::DIR_440:
7794 case PPC::DIR_A2:
7795 case PPC::DIR_E500mc:
7796 case PPC::DIR_E5500:
7797 return NumUsers > 1;
7798 }
7799}
7800
Hal Finkel3604bf72014-08-01 01:02:01 +00007801static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007802 unsigned Bytes, int Dist,
7803 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007804 if (VT.getSizeInBits() / 8 != Bytes)
7805 return false;
7806
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007807 SDValue BaseLoc = Base->getBasePtr();
7808 if (Loc.getOpcode() == ISD::FrameIndex) {
7809 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7810 return false;
7811 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7812 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7813 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7814 int FS = MFI->getObjectSize(FI);
7815 int BFS = MFI->getObjectSize(BFI);
7816 if (FS != BFS || FS != (int)Bytes) return false;
7817 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7818 }
7819
7820 // Handle X+C
7821 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7822 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7823 return true;
7824
7825 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007826 const GlobalValue *GV1 = nullptr;
7827 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007828 int64_t Offset1 = 0;
7829 int64_t Offset2 = 0;
7830 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7831 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7832 if (isGA1 && isGA2 && GV1 == GV2)
7833 return Offset1 == (Offset2 + Dist*Bytes);
7834 return false;
7835}
7836
Hal Finkel3604bf72014-08-01 01:02:01 +00007837// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7838// not enforce equality of the chain operands.
7839static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7840 unsigned Bytes, int Dist,
7841 SelectionDAG &DAG) {
7842 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7843 EVT VT = LS->getMemoryVT();
7844 SDValue Loc = LS->getBasePtr();
7845 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7846 }
7847
7848 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7849 EVT VT;
7850 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7851 default: return false;
7852 case Intrinsic::ppc_altivec_lvx:
7853 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007854 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007855 VT = MVT::v4i32;
7856 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007857 case Intrinsic::ppc_vsx_lxvd2x:
7858 VT = MVT::v2f64;
7859 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007860 case Intrinsic::ppc_altivec_lvebx:
7861 VT = MVT::i8;
7862 break;
7863 case Intrinsic::ppc_altivec_lvehx:
7864 VT = MVT::i16;
7865 break;
7866 case Intrinsic::ppc_altivec_lvewx:
7867 VT = MVT::i32;
7868 break;
7869 }
7870
7871 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
7872 }
7873
7874 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
7875 EVT VT;
7876 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7877 default: return false;
7878 case Intrinsic::ppc_altivec_stvx:
7879 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007880 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007881 VT = MVT::v4i32;
7882 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007883 case Intrinsic::ppc_vsx_stxvd2x:
7884 VT = MVT::v2f64;
7885 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007886 case Intrinsic::ppc_altivec_stvebx:
7887 VT = MVT::i8;
7888 break;
7889 case Intrinsic::ppc_altivec_stvehx:
7890 VT = MVT::i16;
7891 break;
7892 case Intrinsic::ppc_altivec_stvewx:
7893 VT = MVT::i32;
7894 break;
7895 }
7896
7897 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
7898 }
7899
7900 return false;
7901}
7902
Hal Finkel7d8a6912013-05-26 18:08:30 +00007903// Return true is there is a nearyby consecutive load to the one provided
7904// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00007905// token factors and other loads (but nothing else). As a result, a true result
7906// indicates that it is safe to create a new consecutive load adjacent to the
7907// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00007908static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7909 SDValue Chain = LD->getChain();
7910 EVT VT = LD->getMemoryVT();
7911
7912 SmallSet<SDNode *, 16> LoadRoots;
7913 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7914 SmallSet<SDNode *, 16> Visited;
7915
7916 // First, search up the chain, branching to follow all token-factor operands.
7917 // If we find a consecutive load, then we're done, otherwise, record all
7918 // nodes just above the top-level loads and token factors.
7919 while (!Queue.empty()) {
7920 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00007921 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00007922 continue;
7923
Hal Finkel3604bf72014-08-01 01:02:01 +00007924 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007925 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007926 return true;
7927
7928 if (!Visited.count(ChainLD->getChain().getNode()))
7929 Queue.push_back(ChainLD->getChain().getNode());
7930 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007931 for (const SDUse &O : ChainNext->ops())
7932 if (!Visited.count(O.getNode()))
7933 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007934 } else
7935 LoadRoots.insert(ChainNext);
7936 }
7937
7938 // Second, search down the chain, starting from the top-level nodes recorded
7939 // in the first phase. These top-level nodes are the nodes just above all
7940 // loads and token factors. Starting with their uses, recursively look though
7941 // all loads (just the chain uses) and token factors to find a consecutive
7942 // load.
7943 Visited.clear();
7944 Queue.clear();
7945
7946 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7947 IE = LoadRoots.end(); I != IE; ++I) {
7948 Queue.push_back(*I);
7949
7950 while (!Queue.empty()) {
7951 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00007952 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00007953 continue;
7954
Hal Finkel3604bf72014-08-01 01:02:01 +00007955 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007956 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007957 return true;
7958
7959 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7960 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00007961 if (((isa<MemSDNode>(*UI) &&
7962 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00007963 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7964 Queue.push_back(*UI);
7965 }
7966 }
7967
7968 return false;
7969}
7970
Hal Finkel940ab932014-02-28 00:27:01 +00007971SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7972 DAGCombinerInfo &DCI) const {
7973 SelectionDAG &DAG = DCI.DAG;
7974 SDLoc dl(N);
7975
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007976 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007977 "Expecting to be tracking CR bits");
7978 // If we're tracking CR bits, we need to be careful that we don't have:
7979 // trunc(binary-ops(zext(x), zext(y)))
7980 // or
7981 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7982 // such that we're unnecessarily moving things into GPRs when it would be
7983 // better to keep them in CR bits.
7984
7985 // Note that trunc here can be an actual i1 trunc, or can be the effective
7986 // truncation that comes from a setcc or select_cc.
7987 if (N->getOpcode() == ISD::TRUNCATE &&
7988 N->getValueType(0) != MVT::i1)
7989 return SDValue();
7990
7991 if (N->getOperand(0).getValueType() != MVT::i32 &&
7992 N->getOperand(0).getValueType() != MVT::i64)
7993 return SDValue();
7994
7995 if (N->getOpcode() == ISD::SETCC ||
7996 N->getOpcode() == ISD::SELECT_CC) {
7997 // If we're looking at a comparison, then we need to make sure that the
7998 // high bits (all except for the first) don't matter the result.
7999 ISD::CondCode CC =
8000 cast<CondCodeSDNode>(N->getOperand(
8001 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
8002 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
8003
8004 if (ISD::isSignedIntSetCC(CC)) {
8005 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
8006 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
8007 return SDValue();
8008 } else if (ISD::isUnsignedIntSetCC(CC)) {
8009 if (!DAG.MaskedValueIsZero(N->getOperand(0),
8010 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
8011 !DAG.MaskedValueIsZero(N->getOperand(1),
8012 APInt::getHighBitsSet(OpBits, OpBits-1)))
8013 return SDValue();
8014 } else {
8015 // This is neither a signed nor an unsigned comparison, just make sure
8016 // that the high bits are equal.
8017 APInt Op1Zero, Op1One;
8018 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00008019 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
8020 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00008021
8022 // We don't really care about what is known about the first bit (if
8023 // anything), so clear it in all masks prior to comparing them.
8024 Op1Zero.clearBit(0); Op1One.clearBit(0);
8025 Op2Zero.clearBit(0); Op2One.clearBit(0);
8026
8027 if (Op1Zero != Op2Zero || Op1One != Op2One)
8028 return SDValue();
8029 }
8030 }
8031
8032 // We now know that the higher-order bits are irrelevant, we just need to
8033 // make sure that all of the intermediate operations are bit operations, and
8034 // all inputs are extensions.
8035 if (N->getOperand(0).getOpcode() != ISD::AND &&
8036 N->getOperand(0).getOpcode() != ISD::OR &&
8037 N->getOperand(0).getOpcode() != ISD::XOR &&
8038 N->getOperand(0).getOpcode() != ISD::SELECT &&
8039 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
8040 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
8041 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
8042 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
8043 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
8044 return SDValue();
8045
8046 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
8047 N->getOperand(1).getOpcode() != ISD::AND &&
8048 N->getOperand(1).getOpcode() != ISD::OR &&
8049 N->getOperand(1).getOpcode() != ISD::XOR &&
8050 N->getOperand(1).getOpcode() != ISD::SELECT &&
8051 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
8052 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
8053 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
8054 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
8055 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
8056 return SDValue();
8057
8058 SmallVector<SDValue, 4> Inputs;
8059 SmallVector<SDValue, 8> BinOps, PromOps;
8060 SmallPtrSet<SDNode *, 16> Visited;
8061
8062 for (unsigned i = 0; i < 2; ++i) {
8063 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8064 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8065 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8066 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8067 isa<ConstantSDNode>(N->getOperand(i)))
8068 Inputs.push_back(N->getOperand(i));
8069 else
8070 BinOps.push_back(N->getOperand(i));
8071
8072 if (N->getOpcode() == ISD::TRUNCATE)
8073 break;
8074 }
8075
8076 // Visit all inputs, collect all binary operations (and, or, xor and
8077 // select) that are all fed by extensions.
8078 while (!BinOps.empty()) {
8079 SDValue BinOp = BinOps.back();
8080 BinOps.pop_back();
8081
David Blaikie70573dc2014-11-19 07:49:26 +00008082 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008083 continue;
8084
8085 PromOps.push_back(BinOp);
8086
8087 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8088 // The condition of the select is not promoted.
8089 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8090 continue;
8091 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8092 continue;
8093
8094 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8095 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8096 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8097 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8098 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8099 Inputs.push_back(BinOp.getOperand(i));
8100 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8101 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8102 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8103 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8104 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
8105 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8106 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8107 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8108 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
8109 BinOps.push_back(BinOp.getOperand(i));
8110 } else {
8111 // We have an input that is not an extension or another binary
8112 // operation; we'll abort this transformation.
8113 return SDValue();
8114 }
8115 }
8116 }
8117
8118 // Make sure that this is a self-contained cluster of operations (which
8119 // is not quite the same thing as saying that everything has only one
8120 // use).
8121 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8122 if (isa<ConstantSDNode>(Inputs[i]))
8123 continue;
8124
8125 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8126 UE = Inputs[i].getNode()->use_end();
8127 UI != UE; ++UI) {
8128 SDNode *User = *UI;
8129 if (User != N && !Visited.count(User))
8130 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008131
8132 // Make sure that we're not going to promote the non-output-value
8133 // operand(s) or SELECT or SELECT_CC.
8134 // FIXME: Although we could sometimes handle this, and it does occur in
8135 // practice that one of the condition inputs to the select is also one of
8136 // the outputs, we currently can't deal with this.
8137 if (User->getOpcode() == ISD::SELECT) {
8138 if (User->getOperand(0) == Inputs[i])
8139 return SDValue();
8140 } else if (User->getOpcode() == ISD::SELECT_CC) {
8141 if (User->getOperand(0) == Inputs[i] ||
8142 User->getOperand(1) == Inputs[i])
8143 return SDValue();
8144 }
Hal Finkel940ab932014-02-28 00:27:01 +00008145 }
8146 }
8147
8148 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8149 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8150 UE = PromOps[i].getNode()->use_end();
8151 UI != UE; ++UI) {
8152 SDNode *User = *UI;
8153 if (User != N && !Visited.count(User))
8154 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008155
8156 // Make sure that we're not going to promote the non-output-value
8157 // operand(s) or SELECT or SELECT_CC.
8158 // FIXME: Although we could sometimes handle this, and it does occur in
8159 // practice that one of the condition inputs to the select is also one of
8160 // the outputs, we currently can't deal with this.
8161 if (User->getOpcode() == ISD::SELECT) {
8162 if (User->getOperand(0) == PromOps[i])
8163 return SDValue();
8164 } else if (User->getOpcode() == ISD::SELECT_CC) {
8165 if (User->getOperand(0) == PromOps[i] ||
8166 User->getOperand(1) == PromOps[i])
8167 return SDValue();
8168 }
Hal Finkel940ab932014-02-28 00:27:01 +00008169 }
8170 }
8171
8172 // Replace all inputs with the extension operand.
8173 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8174 // Constants may have users outside the cluster of to-be-promoted nodes,
8175 // and so we need to replace those as we do the promotions.
8176 if (isa<ConstantSDNode>(Inputs[i]))
8177 continue;
8178 else
8179 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
8180 }
8181
8182 // Replace all operations (these are all the same, but have a different
8183 // (i1) return type). DAG.getNode will validate that the types of
8184 // a binary operator match, so go through the list in reverse so that
8185 // we've likely promoted both operands first. Any intermediate truncations or
8186 // extensions disappear.
8187 while (!PromOps.empty()) {
8188 SDValue PromOp = PromOps.back();
8189 PromOps.pop_back();
8190
8191 if (PromOp.getOpcode() == ISD::TRUNCATE ||
8192 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
8193 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
8194 PromOp.getOpcode() == ISD::ANY_EXTEND) {
8195 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
8196 PromOp.getOperand(0).getValueType() != MVT::i1) {
8197 // The operand is not yet ready (see comment below).
8198 PromOps.insert(PromOps.begin(), PromOp);
8199 continue;
8200 }
8201
8202 SDValue RepValue = PromOp.getOperand(0);
8203 if (isa<ConstantSDNode>(RepValue))
8204 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
8205
8206 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
8207 continue;
8208 }
8209
8210 unsigned C;
8211 switch (PromOp.getOpcode()) {
8212 default: C = 0; break;
8213 case ISD::SELECT: C = 1; break;
8214 case ISD::SELECT_CC: C = 2; break;
8215 }
8216
8217 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8218 PromOp.getOperand(C).getValueType() != MVT::i1) ||
8219 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8220 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
8221 // The to-be-promoted operands of this node have not yet been
8222 // promoted (this should be rare because we're going through the
8223 // list backward, but if one of the operands has several users in
8224 // this cluster of to-be-promoted nodes, it is possible).
8225 PromOps.insert(PromOps.begin(), PromOp);
8226 continue;
8227 }
8228
8229 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8230 PromOp.getNode()->op_end());
8231
8232 // If there are any constant inputs, make sure they're replaced now.
8233 for (unsigned i = 0; i < 2; ++i)
8234 if (isa<ConstantSDNode>(Ops[C+i]))
8235 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
8236
8237 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008238 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008239 }
8240
8241 // Now we're left with the initial truncation itself.
8242 if (N->getOpcode() == ISD::TRUNCATE)
8243 return N->getOperand(0);
8244
8245 // Otherwise, this is a comparison. The operands to be compared have just
8246 // changed type (to i1), but everything else is the same.
8247 return SDValue(N, 0);
8248}
8249
8250SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
8251 DAGCombinerInfo &DCI) const {
8252 SelectionDAG &DAG = DCI.DAG;
8253 SDLoc dl(N);
8254
Hal Finkel940ab932014-02-28 00:27:01 +00008255 // If we're tracking CR bits, we need to be careful that we don't have:
8256 // zext(binary-ops(trunc(x), trunc(y)))
8257 // or
8258 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8259 // such that we're unnecessarily moving things into CR bits that can more
8260 // efficiently stay in GPRs. Note that if we're not certain that the high
8261 // bits are set as required by the final extension, we still may need to do
8262 // some masking to get the proper behavior.
8263
Hal Finkel46043ed2014-03-01 21:36:57 +00008264 // This same functionality is important on PPC64 when dealing with
8265 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8266 // the return values of functions. Because it is so similar, it is handled
8267 // here as well.
8268
Hal Finkel940ab932014-02-28 00:27:01 +00008269 if (N->getValueType(0) != MVT::i32 &&
8270 N->getValueType(0) != MVT::i64)
8271 return SDValue();
8272
Hal Finkel46043ed2014-03-01 21:36:57 +00008273 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008274 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00008275 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008276 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008277 return SDValue();
8278
8279 if (N->getOperand(0).getOpcode() != ISD::AND &&
8280 N->getOperand(0).getOpcode() != ISD::OR &&
8281 N->getOperand(0).getOpcode() != ISD::XOR &&
8282 N->getOperand(0).getOpcode() != ISD::SELECT &&
8283 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8284 return SDValue();
8285
8286 SmallVector<SDValue, 4> Inputs;
8287 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8288 SmallPtrSet<SDNode *, 16> Visited;
8289
8290 // Visit all inputs, collect all binary operations (and, or, xor and
8291 // select) that are all fed by truncations.
8292 while (!BinOps.empty()) {
8293 SDValue BinOp = BinOps.back();
8294 BinOps.pop_back();
8295
David Blaikie70573dc2014-11-19 07:49:26 +00008296 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008297 continue;
8298
8299 PromOps.push_back(BinOp);
8300
8301 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8302 // The condition of the select is not promoted.
8303 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8304 continue;
8305 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8306 continue;
8307
8308 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8309 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8310 Inputs.push_back(BinOp.getOperand(i));
8311 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8312 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8313 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8314 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8315 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8316 BinOps.push_back(BinOp.getOperand(i));
8317 } else {
8318 // We have an input that is not a truncation or another binary
8319 // operation; we'll abort this transformation.
8320 return SDValue();
8321 }
8322 }
8323 }
8324
Hal Finkel4104a1a2014-12-14 05:53:19 +00008325 // The operands of a select that must be truncated when the select is
8326 // promoted because the operand is actually part of the to-be-promoted set.
8327 DenseMap<SDNode *, EVT> SelectTruncOp[2];
8328
Hal Finkel940ab932014-02-28 00:27:01 +00008329 // Make sure that this is a self-contained cluster of operations (which
8330 // is not quite the same thing as saying that everything has only one
8331 // use).
8332 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8333 if (isa<ConstantSDNode>(Inputs[i]))
8334 continue;
8335
8336 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8337 UE = Inputs[i].getNode()->use_end();
8338 UI != UE; ++UI) {
8339 SDNode *User = *UI;
8340 if (User != N && !Visited.count(User))
8341 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008342
Hal Finkel4104a1a2014-12-14 05:53:19 +00008343 // If we're going to promote the non-output-value operand(s) or SELECT or
8344 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008345 if (User->getOpcode() == ISD::SELECT) {
8346 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008347 SelectTruncOp[0].insert(std::make_pair(User,
8348 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008349 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008350 if (User->getOperand(0) == Inputs[i])
8351 SelectTruncOp[0].insert(std::make_pair(User,
8352 User->getOperand(0).getValueType()));
8353 if (User->getOperand(1) == Inputs[i])
8354 SelectTruncOp[1].insert(std::make_pair(User,
8355 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008356 }
Hal Finkel940ab932014-02-28 00:27:01 +00008357 }
8358 }
8359
8360 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8361 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8362 UE = PromOps[i].getNode()->use_end();
8363 UI != UE; ++UI) {
8364 SDNode *User = *UI;
8365 if (User != N && !Visited.count(User))
8366 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008367
Hal Finkel4104a1a2014-12-14 05:53:19 +00008368 // If we're going to promote the non-output-value operand(s) or SELECT or
8369 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008370 if (User->getOpcode() == ISD::SELECT) {
8371 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008372 SelectTruncOp[0].insert(std::make_pair(User,
8373 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008374 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008375 if (User->getOperand(0) == PromOps[i])
8376 SelectTruncOp[0].insert(std::make_pair(User,
8377 User->getOperand(0).getValueType()));
8378 if (User->getOperand(1) == PromOps[i])
8379 SelectTruncOp[1].insert(std::make_pair(User,
8380 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008381 }
Hal Finkel940ab932014-02-28 00:27:01 +00008382 }
8383 }
8384
Hal Finkel46043ed2014-03-01 21:36:57 +00008385 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008386 bool ReallyNeedsExt = false;
8387 if (N->getOpcode() != ISD::ANY_EXTEND) {
8388 // If all of the inputs are not already sign/zero extended, then
8389 // we'll still need to do that at the end.
8390 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8391 if (isa<ConstantSDNode>(Inputs[i]))
8392 continue;
8393
8394 unsigned OpBits =
8395 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008396 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8397
Hal Finkel940ab932014-02-28 00:27:01 +00008398 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8399 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008400 APInt::getHighBitsSet(OpBits,
8401 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008402 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008403 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8404 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008405 ReallyNeedsExt = true;
8406 break;
8407 }
8408 }
8409 }
8410
8411 // Replace all inputs, either with the truncation operand, or a
8412 // truncation or extension to the final output type.
8413 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8414 // Constant inputs need to be replaced with the to-be-promoted nodes that
8415 // use them because they might have users outside of the cluster of
8416 // promoted nodes.
8417 if (isa<ConstantSDNode>(Inputs[i]))
8418 continue;
8419
8420 SDValue InSrc = Inputs[i].getOperand(0);
8421 if (Inputs[i].getValueType() == N->getValueType(0))
8422 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8423 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8424 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8425 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8426 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8427 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8428 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8429 else
8430 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8431 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8432 }
8433
8434 // Replace all operations (these are all the same, but have a different
8435 // (promoted) return type). DAG.getNode will validate that the types of
8436 // a binary operator match, so go through the list in reverse so that
8437 // we've likely promoted both operands first.
8438 while (!PromOps.empty()) {
8439 SDValue PromOp = PromOps.back();
8440 PromOps.pop_back();
8441
8442 unsigned C;
8443 switch (PromOp.getOpcode()) {
8444 default: C = 0; break;
8445 case ISD::SELECT: C = 1; break;
8446 case ISD::SELECT_CC: C = 2; break;
8447 }
8448
8449 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8450 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8451 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8452 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8453 // The to-be-promoted operands of this node have not yet been
8454 // promoted (this should be rare because we're going through the
8455 // list backward, but if one of the operands has several users in
8456 // this cluster of to-be-promoted nodes, it is possible).
8457 PromOps.insert(PromOps.begin(), PromOp);
8458 continue;
8459 }
8460
Hal Finkel4104a1a2014-12-14 05:53:19 +00008461 // For SELECT and SELECT_CC nodes, we do a similar check for any
8462 // to-be-promoted comparison inputs.
8463 if (PromOp.getOpcode() == ISD::SELECT ||
8464 PromOp.getOpcode() == ISD::SELECT_CC) {
8465 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
8466 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
8467 (SelectTruncOp[1].count(PromOp.getNode()) &&
8468 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
8469 PromOps.insert(PromOps.begin(), PromOp);
8470 continue;
8471 }
8472 }
8473
Hal Finkel940ab932014-02-28 00:27:01 +00008474 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8475 PromOp.getNode()->op_end());
8476
8477 // If this node has constant inputs, then they'll need to be promoted here.
8478 for (unsigned i = 0; i < 2; ++i) {
8479 if (!isa<ConstantSDNode>(Ops[C+i]))
8480 continue;
8481 if (Ops[C+i].getValueType() == N->getValueType(0))
8482 continue;
8483
8484 if (N->getOpcode() == ISD::SIGN_EXTEND)
8485 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8486 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8487 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8488 else
8489 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8490 }
8491
Hal Finkel4104a1a2014-12-14 05:53:19 +00008492 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
8493 // truncate them again to the original value type.
8494 if (PromOp.getOpcode() == ISD::SELECT ||
8495 PromOp.getOpcode() == ISD::SELECT_CC) {
8496 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
8497 if (SI0 != SelectTruncOp[0].end())
8498 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
8499 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
8500 if (SI1 != SelectTruncOp[1].end())
8501 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
8502 }
8503
Hal Finkel940ab932014-02-28 00:27:01 +00008504 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008505 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008506 }
8507
8508 // Now we're left with the initial extension itself.
8509 if (!ReallyNeedsExt)
8510 return N->getOperand(0);
8511
Hal Finkel46043ed2014-03-01 21:36:57 +00008512 // To zero extend, just mask off everything except for the first bit (in the
8513 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008514 if (N->getOpcode() == ISD::ZERO_EXTEND)
8515 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008516 DAG.getConstant(APInt::getLowBitsSet(
8517 N->getValueSizeInBits(0), PromBits),
8518 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008519
8520 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8521 "Invalid extension type");
8522 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8523 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008524 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008525 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8526 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8527 N->getOperand(0), ShiftCst), ShiftCst);
8528}
8529
Hal Finkel5efb9182015-01-06 06:01:57 +00008530SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N,
8531 DAGCombinerInfo &DCI) const {
8532 assert((N->getOpcode() == ISD::SINT_TO_FP ||
8533 N->getOpcode() == ISD::UINT_TO_FP) &&
8534 "Need an int -> FP conversion node here");
8535
8536 if (!Subtarget.has64BitSupport())
8537 return SDValue();
8538
8539 SelectionDAG &DAG = DCI.DAG;
8540 SDLoc dl(N);
8541 SDValue Op(N, 0);
8542
8543 // Don't handle ppc_fp128 here or i1 conversions.
8544 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
8545 return SDValue();
8546 if (Op.getOperand(0).getValueType() == MVT::i1)
8547 return SDValue();
8548
8549 // For i32 intermediate values, unfortunately, the conversion functions
8550 // leave the upper 32 bits of the value are undefined. Within the set of
8551 // scalar instructions, we have no method for zero- or sign-extending the
8552 // value. Thus, we cannot handle i32 intermediate values here.
8553 if (Op.getOperand(0).getValueType() == MVT::i32)
8554 return SDValue();
8555
8556 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
8557 "UINT_TO_FP is supported only with FPCVT");
8558
8559 // If we have FCFIDS, then use it when converting to single-precision.
8560 // Otherwise, convert to double-precision and then round.
8561 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
8562 (Op.getOpcode() == ISD::UINT_TO_FP ?
8563 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
8564 (Op.getOpcode() == ISD::UINT_TO_FP ?
8565 PPCISD::FCFIDU : PPCISD::FCFID);
8566 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
8567 MVT::f32 : MVT::f64;
8568
8569 // If we're converting from a float, to an int, and back to a float again,
8570 // then we don't need the store/load pair at all.
8571 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT &&
8572 Subtarget.hasFPCVT()) ||
8573 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) {
8574 SDValue Src = Op.getOperand(0).getOperand(0);
8575 if (Src.getValueType() == MVT::f32) {
8576 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
8577 DCI.AddToWorklist(Src.getNode());
8578 }
8579
8580 unsigned FCTOp =
8581 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
8582 PPCISD::FCTIDUZ;
8583
8584 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src);
8585 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp);
8586
8587 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) {
8588 FP = DAG.getNode(ISD::FP_ROUND, dl,
8589 MVT::f32, FP, DAG.getIntPtrConstant(0));
8590 DCI.AddToWorklist(FP.getNode());
8591 }
8592
8593 return FP;
8594 }
8595
8596 return SDValue();
8597}
8598
Bill Schmidtfae5d712014-12-09 16:35:51 +00008599// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
8600// builtins) into loads with swaps.
8601SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
8602 DAGCombinerInfo &DCI) const {
8603 SelectionDAG &DAG = DCI.DAG;
8604 SDLoc dl(N);
8605 SDValue Chain;
8606 SDValue Base;
8607 MachineMemOperand *MMO;
8608
8609 switch (N->getOpcode()) {
8610 default:
8611 llvm_unreachable("Unexpected opcode for little endian VSX load");
8612 case ISD::LOAD: {
8613 LoadSDNode *LD = cast<LoadSDNode>(N);
8614 Chain = LD->getChain();
8615 Base = LD->getBasePtr();
8616 MMO = LD->getMemOperand();
8617 // If the MMO suggests this isn't a load of a full vector, leave
8618 // things alone. For a built-in, we have to make the change for
8619 // correctness, so if there is a size problem that will be a bug.
8620 if (MMO->getSize() < 16)
8621 return SDValue();
8622 break;
8623 }
8624 case ISD::INTRINSIC_W_CHAIN: {
8625 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8626 Chain = Intrin->getChain();
8627 Base = Intrin->getBasePtr();
8628 MMO = Intrin->getMemOperand();
8629 break;
8630 }
8631 }
8632
8633 MVT VecTy = N->getValueType(0).getSimpleVT();
8634 SDValue LoadOps[] = { Chain, Base };
8635 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
8636 DAG.getVTList(VecTy, MVT::Other),
8637 LoadOps, VecTy, MMO);
8638 DCI.AddToWorklist(Load.getNode());
8639 Chain = Load.getValue(1);
8640 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8641 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
8642 DCI.AddToWorklist(Swap.getNode());
8643 return Swap;
8644}
8645
8646// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
8647// builtins) into stores with swaps.
8648SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
8649 DAGCombinerInfo &DCI) const {
8650 SelectionDAG &DAG = DCI.DAG;
8651 SDLoc dl(N);
8652 SDValue Chain;
8653 SDValue Base;
8654 unsigned SrcOpnd;
8655 MachineMemOperand *MMO;
8656
8657 switch (N->getOpcode()) {
8658 default:
8659 llvm_unreachable("Unexpected opcode for little endian VSX store");
8660 case ISD::STORE: {
8661 StoreSDNode *ST = cast<StoreSDNode>(N);
8662 Chain = ST->getChain();
8663 Base = ST->getBasePtr();
8664 MMO = ST->getMemOperand();
8665 SrcOpnd = 1;
8666 // If the MMO suggests this isn't a store of a full vector, leave
8667 // things alone. For a built-in, we have to make the change for
8668 // correctness, so if there is a size problem that will be a bug.
8669 if (MMO->getSize() < 16)
8670 return SDValue();
8671 break;
8672 }
8673 case ISD::INTRINSIC_VOID: {
8674 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8675 Chain = Intrin->getChain();
8676 // Intrin->getBasePtr() oddly does not get what we want.
8677 Base = Intrin->getOperand(3);
8678 MMO = Intrin->getMemOperand();
8679 SrcOpnd = 2;
8680 break;
8681 }
8682 }
8683
8684 SDValue Src = N->getOperand(SrcOpnd);
8685 MVT VecTy = Src.getValueType().getSimpleVT();
8686 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8687 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
8688 DCI.AddToWorklist(Swap.getNode());
8689 Chain = Swap.getValue(1);
8690 SDValue StoreOps[] = { Chain, Swap, Base };
8691 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
8692 DAG.getVTList(MVT::Other),
8693 StoreOps, VecTy, MMO);
8694 DCI.AddToWorklist(Store.getNode());
8695 return Store;
8696}
8697
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008698SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8699 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008700 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008701 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008702 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008703 switch (N->getOpcode()) {
8704 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008705 case PPCISD::SHL:
8706 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008707 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008708 return N->getOperand(0);
8709 }
8710 break;
8711 case PPCISD::SRL:
8712 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008713 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008714 return N->getOperand(0);
8715 }
8716 break;
8717 case PPCISD::SRA:
8718 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008719 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008720 C->isAllOnesValue()) // -1 >>s V -> -1.
8721 return N->getOperand(0);
8722 }
8723 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008724 case ISD::SIGN_EXTEND:
8725 case ISD::ZERO_EXTEND:
8726 case ISD::ANY_EXTEND:
8727 return DAGCombineExtBoolTrunc(N, DCI);
8728 case ISD::TRUNCATE:
8729 case ISD::SETCC:
8730 case ISD::SELECT_CC:
8731 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +00008732 case ISD::SINT_TO_FP:
Hal Finkel5efb9182015-01-06 06:01:57 +00008733 case ISD::UINT_TO_FP:
8734 return combineFPToIntToFP(N, DCI);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008735 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +00008736 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8737 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008738 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008739 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008740 N->getOperand(1).getValueType() == MVT::i32 &&
8741 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008742 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008743 if (Val.getValueType() == MVT::f32) {
8744 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008745 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008746 }
Owen Anderson9f944592009-08-11 20:47:22 +00008747 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008748 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008749
Hal Finkel60c75102013-04-01 15:37:53 +00008750 SDValue Ops[] = {
8751 N->getOperand(0), Val, N->getOperand(2),
8752 DAG.getValueType(N->getOperand(1).getValueType())
8753 };
8754
8755 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008756 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008757 cast<StoreSDNode>(N)->getMemoryVT(),
8758 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008759 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008760 return Val;
8761 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008762
Chris Lattnera7976d32006-07-10 20:56:58 +00008763 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008764 if (cast<StoreSDNode>(N)->isUnindexed() &&
8765 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008766 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008767 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008768 N->getOperand(1).getValueType() == MVT::i16 ||
8769 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008770 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008771 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008772 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008773 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008774 if (BSwapOp.getValueType() == MVT::i16)
8775 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008776
Dan Gohman48b185d2009-09-25 20:36:54 +00008777 SDValue Ops[] = {
8778 N->getOperand(0), BSwapOp, N->getOperand(2),
8779 DAG.getValueType(N->getOperand(1).getValueType())
8780 };
8781 return
8782 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008783 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008784 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008785 }
Bill Schmidtfae5d712014-12-09 16:35:51 +00008786
8787 // For little endian, VSX stores require generating xxswapd/lxvd2x.
8788 EVT VT = N->getOperand(1).getValueType();
8789 if (VT.isSimple()) {
8790 MVT StoreVT = VT.getSimpleVT();
8791 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8792 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8793 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
8794 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
8795 return expandVSXStoreForLE(N, DCI);
8796 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008797 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008798 }
Hal Finkelcf2e9082013-05-24 23:00:14 +00008799 case ISD::LOAD: {
8800 LoadSDNode *LD = cast<LoadSDNode>(N);
8801 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008802
8803 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8804 if (VT.isSimple()) {
8805 MVT LoadVT = VT.getSimpleVT();
8806 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8807 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8808 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
8809 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
8810 return expandVSXLoadForLE(N, DCI);
8811 }
8812
Hal Finkelcf2e9082013-05-24 23:00:14 +00008813 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8814 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8815 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8816 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Bill Schmidt2d1128a2014-10-17 15:13:38 +00008817 // P8 and later hardware should just use LOAD.
8818 !TM.getSubtarget<PPCSubtarget>().hasP8Vector() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008819 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8820 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008821 LD->getAlignment() < ABIAlignment) {
8822 // This is a type-legal unaligned Altivec load.
8823 SDValue Chain = LD->getChain();
8824 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008825 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008826
8827 // This implements the loading of unaligned vectors as described in
8828 // the venerable Apple Velocity Engine overview. Specifically:
8829 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8830 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8831 //
8832 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008833 // loads into an alignment-based permutation-control instruction (lvsl
8834 // or lvsr), a series of regular vector loads (which always truncate
8835 // their input address to an aligned address), and a series of
8836 // permutations. The results of these permutations are the requested
8837 // loaded values. The trick is that the last "extra" load is not taken
8838 // from the address you might suspect (sizeof(vector) bytes after the
8839 // last requested load), but rather sizeof(vector) - 1 bytes after the
8840 // last requested vector. The point of this is to avoid a page fault if
8841 // the base address happened to be aligned. This works because if the
8842 // base address is aligned, then adding less than a full vector length
8843 // will cause the last vector in the sequence to be (re)loaded.
8844 // Otherwise, the next vector will be fetched as you might suspect was
8845 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008846
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008847 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008848 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008849 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8850 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008851 Intrinsic::ID Intr = (isLittleEndian ?
8852 Intrinsic::ppc_altivec_lvsr :
8853 Intrinsic::ppc_altivec_lvsl);
8854 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008855
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008856 // Create the new MMO for the new base load. It is like the original MMO,
8857 // but represents an area in memory almost twice the vector size centered
8858 // on the original address. If the address is unaligned, we might start
8859 // reading up to (sizeof(vector)-1) bytes below the address of the
8860 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008861 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008862 MachineMemOperand *BaseMMO =
8863 MF.getMachineMemOperand(LD->getMemOperand(),
8864 -LD->getMemoryVT().getStoreSize()+1,
8865 2*LD->getMemoryVT().getStoreSize()-1);
8866
8867 // Create the new base load.
8868 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
8869 getPointerTy());
8870 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
8871 SDValue BaseLoad =
8872 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8873 DAG.getVTList(MVT::v4i32, MVT::Other),
8874 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008875
8876 // Note that the value of IncOffset (which is provided to the next
8877 // load's pointer info offset value, and thus used to calculate the
8878 // alignment), and the value of IncValue (which is actually used to
8879 // increment the pointer value) are different! This is because we
8880 // require the next load to appear to be aligned, even though it
8881 // is actually offset from the base pointer by a lesser amount.
8882 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008883 int IncValue = IncOffset;
8884
8885 // Walk (both up and down) the chain looking for another load at the real
8886 // (aligned) offset (the alignment of the other load does not matter in
8887 // this case). If found, then do not use the offset reduction trick, as
8888 // that will prevent the loads from being later combined (as they would
8889 // otherwise be duplicates).
8890 if (!findConsecutiveLoad(LD, DAG))
8891 --IncValue;
8892
Hal Finkelcf2e9082013-05-24 23:00:14 +00008893 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8894 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8895
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008896 MachineMemOperand *ExtraMMO =
8897 MF.getMachineMemOperand(LD->getMemOperand(),
8898 1, 2*LD->getMemoryVT().getStoreSize()-1);
8899 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00008900 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008901 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8902 DAG.getVTList(MVT::v4i32, MVT::Other),
8903 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008904
8905 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8906 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8907
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008908 // Because vperm has a big-endian bias, we must reverse the order
8909 // of the input vectors and complement the permute control vector
8910 // when generating little endian code. We have already handled the
8911 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8912 // and ExtraLoad here.
8913 SDValue Perm;
8914 if (isLittleEndian)
8915 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8916 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8917 else
8918 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8919 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008920
8921 if (VT != MVT::v4i32)
8922 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8923
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008924 // The output of the permutation is our loaded result, the TokenFactor is
8925 // our new chain.
8926 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008927 return SDValue(N, 0);
8928 }
8929 }
8930 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008931 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008932 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008933 Intrinsic::ID Intr = (isLittleEndian ?
8934 Intrinsic::ppc_altivec_lvsr :
8935 Intrinsic::ppc_altivec_lvsl);
8936 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008937 N->getOperand(1)->getOpcode() == ISD::ADD) {
8938 SDValue Add = N->getOperand(1);
8939
8940 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8941 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8942 Add.getValueType().getScalarType().getSizeInBits()))) {
8943 SDNode *BasePtr = Add->getOperand(0).getNode();
8944 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8945 UE = BasePtr->use_end(); UI != UE; ++UI) {
8946 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8947 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008948 Intr) {
8949 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008950 // multiple of that one. The results will be the same, so use the
8951 // one we've just found instead.
8952
8953 return SDValue(*UI, 0);
8954 }
8955 }
8956 }
8957 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008958 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008959
8960 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008961 case ISD::INTRINSIC_W_CHAIN: {
8962 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8963 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8964 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
8965 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8966 default:
8967 break;
8968 case Intrinsic::ppc_vsx_lxvw4x:
8969 case Intrinsic::ppc_vsx_lxvd2x:
8970 return expandVSXLoadForLE(N, DCI);
8971 }
8972 }
8973 break;
8974 }
8975 case ISD::INTRINSIC_VOID: {
8976 // For little endian, VSX stores require generating xxswapd/stxvd2x.
8977 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8978 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
8979 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8980 default:
8981 break;
8982 case Intrinsic::ppc_vsx_stxvw4x:
8983 case Intrinsic::ppc_vsx_stxvd2x:
8984 return expandVSXStoreForLE(N, DCI);
8985 }
8986 }
8987 break;
8988 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008989 case ISD::BSWAP:
8990 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008991 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008992 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008993 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8994 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008995 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008996 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008997 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008998 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008999 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009000 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00009001 LD->getChain(), // Chain
9002 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009003 DAG.getValueType(N->getValueType(0)) // VT
9004 };
Dan Gohman48b185d2009-09-25 20:36:54 +00009005 SDValue BSLoad =
9006 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00009007 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
9008 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00009009 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00009010
Scott Michelcf0da6c2009-02-17 22:15:04 +00009011 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009012 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00009013 if (N->getValueType(0) == MVT::i16)
9014 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009015
Chris Lattnera7976d32006-07-10 20:56:58 +00009016 // First, combine the bswap away. This makes the value produced by the
9017 // load dead.
9018 DCI.CombineTo(N, ResVal);
9019
9020 // Next, combine the load away, we give it a bogus result value but a real
9021 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00009022 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00009023
Chris Lattnera7976d32006-07-10 20:56:58 +00009024 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009025 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00009026 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009027
Chris Lattner27f53452006-03-01 05:50:56 +00009028 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00009029 case PPCISD::VCMP: {
9030 // If a VCMPo node already exists with exactly the same operands as this
9031 // node, use its result instead of this node (VCMPo computes both a CR6 and
9032 // a normal output).
9033 //
9034 if (!N->getOperand(0).hasOneUse() &&
9035 !N->getOperand(1).hasOneUse() &&
9036 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00009037
Chris Lattnerd4058a52006-03-31 06:02:07 +00009038 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00009039 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009040
Gabor Greiff304a7a2008-08-28 21:40:38 +00009041 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00009042 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
9043 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00009044 if (UI->getOpcode() == PPCISD::VCMPo &&
9045 UI->getOperand(1) == N->getOperand(1) &&
9046 UI->getOperand(2) == N->getOperand(2) &&
9047 UI->getOperand(0) == N->getOperand(0)) {
9048 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00009049 break;
9050 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009051
Chris Lattner518834c2006-04-18 18:28:22 +00009052 // If there is no VCMPo node, or if the flag value has a single use, don't
9053 // transform this.
9054 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
9055 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009056
9057 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00009058 // chain, this transformation is more complex. Note that multiple things
9059 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00009060 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009061 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00009062 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00009063 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00009064 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00009065 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009066 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00009067 FlagUser = User;
9068 break;
9069 }
9070 }
9071 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009072
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009073 // If the user is a MFOCRF instruction, we know this is safe.
9074 // Otherwise we give up for right now.
9075 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009076 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00009077 }
9078 break;
9079 }
Hal Finkel940ab932014-02-28 00:27:01 +00009080 case ISD::BRCOND: {
9081 SDValue Cond = N->getOperand(1);
9082 SDValue Target = N->getOperand(2);
9083
9084 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9085 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
9086 Intrinsic::ppc_is_decremented_ctr_nonzero) {
9087
9088 // We now need to make the intrinsic dead (it cannot be instruction
9089 // selected).
9090 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
9091 assert(Cond.getNode()->hasOneUse() &&
9092 "Counter decrement has more than one use");
9093
9094 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
9095 N->getOperand(0), Target);
9096 }
9097 }
9098 break;
Chris Lattner9754d142006-04-18 17:59:36 +00009099 case ISD::BR_CC: {
9100 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009101 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00009102 // lowering is done pre-legalize, because the legalizer lowers the predicate
9103 // compare down to code that is difficult to reassemble.
9104 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009105 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00009106
9107 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
9108 // value. If so, pass-through the AND to get to the intrinsic.
9109 if (LHS.getOpcode() == ISD::AND &&
9110 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9111 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
9112 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9113 isa<ConstantSDNode>(LHS.getOperand(1)) &&
9114 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
9115 isZero())
9116 LHS = LHS.getOperand(0);
9117
9118 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9119 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
9120 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9121 isa<ConstantSDNode>(RHS)) {
9122 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
9123 "Counter decrement comparison is not EQ or NE");
9124
9125 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
9126 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
9127 (CC == ISD::SETNE && !Val);
9128
9129 // We now need to make the intrinsic dead (it cannot be instruction
9130 // selected).
9131 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
9132 assert(LHS.getNode()->hasOneUse() &&
9133 "Counter decrement has more than one use");
9134
9135 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
9136 N->getOperand(0), N->getOperand(4));
9137 }
9138
Chris Lattner9754d142006-04-18 17:59:36 +00009139 int CompareOpc;
9140 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009141
Chris Lattner9754d142006-04-18 17:59:36 +00009142 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9143 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
9144 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
9145 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00009146
Chris Lattner9754d142006-04-18 17:59:36 +00009147 // If this is a comparison against something other than 0/1, then we know
9148 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00009149 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00009150 if (Val != 0 && Val != 1) {
9151 if (CC == ISD::SETEQ) // Cond never true, remove branch.
9152 return N->getOperand(0);
9153 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00009154 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00009155 N->getOperand(0), N->getOperand(4));
9156 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009157
Chris Lattner9754d142006-04-18 17:59:36 +00009158 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009159
Chris Lattner9754d142006-04-18 17:59:36 +00009160 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009161 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009162 LHS.getOperand(2), // LHS of compare
9163 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00009164 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009165 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00009166 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00009167 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009168
Chris Lattner9754d142006-04-18 17:59:36 +00009169 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009170 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00009171 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00009172 default: // Can't happen, don't crash on invalid number though.
9173 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009174 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00009175 break;
9176 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009177 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00009178 break;
9179 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009180 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00009181 break;
9182 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009183 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00009184 break;
9185 }
9186
Owen Anderson9f944592009-08-11 20:47:22 +00009187 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
9188 DAG.getConstant(CompOpc, MVT::i32),
9189 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00009190 N->getOperand(4), CompNode.getValue(1));
9191 }
9192 break;
9193 }
Chris Lattnerf4184352006-03-01 04:57:39 +00009194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009195
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009196 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00009197}
9198
Hal Finkel13d104b2014-12-11 18:37:52 +00009199SDValue
9200PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
9201 SelectionDAG &DAG,
9202 std::vector<SDNode *> *Created) const {
9203 // fold (sdiv X, pow2)
9204 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +00009205 if (VT == MVT::i64 && !Subtarget.isPPC64())
9206 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +00009207 if ((VT != MVT::i32 && VT != MVT::i64) ||
9208 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
9209 return SDValue();
9210
9211 SDLoc DL(N);
9212 SDValue N0 = N->getOperand(0);
9213
9214 bool IsNegPow2 = (-Divisor).isPowerOf2();
9215 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
9216 SDValue ShiftAmt = DAG.getConstant(Lg2, VT);
9217
9218 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
9219 if (Created)
9220 Created->push_back(Op.getNode());
9221
9222 if (IsNegPow2) {
9223 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op);
9224 if (Created)
9225 Created->push_back(Op.getNode());
9226 }
9227
9228 return Op;
9229}
9230
Chris Lattner4211ca92006-04-14 06:01:58 +00009231//===----------------------------------------------------------------------===//
9232// Inline Assembly Support
9233//===----------------------------------------------------------------------===//
9234
Jay Foada0653a32014-05-14 21:14:37 +00009235void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
9236 APInt &KnownZero,
9237 APInt &KnownOne,
9238 const SelectionDAG &DAG,
9239 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009240 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00009241 switch (Op.getOpcode()) {
9242 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00009243 case PPCISD::LBRX: {
9244 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00009245 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00009246 KnownZero = 0xFFFF0000;
9247 break;
9248 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009249 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00009250 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00009251 default: break;
9252 case Intrinsic::ppc_altivec_vcmpbfp_p:
9253 case Intrinsic::ppc_altivec_vcmpeqfp_p:
9254 case Intrinsic::ppc_altivec_vcmpequb_p:
9255 case Intrinsic::ppc_altivec_vcmpequh_p:
9256 case Intrinsic::ppc_altivec_vcmpequw_p:
9257 case Intrinsic::ppc_altivec_vcmpgefp_p:
9258 case Intrinsic::ppc_altivec_vcmpgtfp_p:
9259 case Intrinsic::ppc_altivec_vcmpgtsb_p:
9260 case Intrinsic::ppc_altivec_vcmpgtsh_p:
9261 case Intrinsic::ppc_altivec_vcmpgtsw_p:
9262 case Intrinsic::ppc_altivec_vcmpgtub_p:
9263 case Intrinsic::ppc_altivec_vcmpgtuh_p:
9264 case Intrinsic::ppc_altivec_vcmpgtuw_p:
9265 KnownZero = ~1U; // All bits but the low one are known to be zero.
9266 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009267 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009268 }
9269 }
9270}
9271
Hal Finkel57725662015-01-03 17:58:24 +00009272unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const {
9273 switch (Subtarget.getDarwinDirective()) {
9274 default: break;
9275 case PPC::DIR_970:
9276 case PPC::DIR_PWR4:
9277 case PPC::DIR_PWR5:
9278 case PPC::DIR_PWR5X:
9279 case PPC::DIR_PWR6:
9280 case PPC::DIR_PWR6X:
9281 case PPC::DIR_PWR7:
9282 case PPC::DIR_PWR8: {
9283 if (!ML)
9284 break;
9285
9286 const PPCInstrInfo *TII =
9287 static_cast<const PPCInstrInfo *>(getTargetMachine().getSubtargetImpl()->
9288 getInstrInfo());
9289
9290 // For small loops (between 5 and 8 instructions), align to a 32-byte
9291 // boundary so that the entire loop fits in one instruction-cache line.
9292 uint64_t LoopSize = 0;
9293 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I)
9294 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J)
9295 LoopSize += TII->GetInstSizeInBytes(J);
9296
9297 if (LoopSize > 16 && LoopSize <= 32)
9298 return 5;
9299
9300 break;
9301 }
9302 }
9303
9304 return TargetLowering::getPrefLoopAlignment(ML);
9305}
Chris Lattnerc5287c02006-04-02 06:26:07 +00009306
Chris Lattnerd6855142007-03-25 02:14:49 +00009307/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00009308/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009309PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00009310PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
9311 if (Constraint.size() == 1) {
9312 switch (Constraint[0]) {
9313 default: break;
9314 case 'b':
9315 case 'r':
9316 case 'f':
9317 case 'v':
9318 case 'y':
9319 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00009320 case 'Z':
9321 // FIXME: While Z does indicate a memory constraint, it specifically
9322 // indicates an r+r address (used in conjunction with the 'y' modifier
9323 // in the replacement string). Currently, we're forcing the base
9324 // register to be r0 in the asm printer (which is interpreted as zero)
9325 // and forming the complete address in the second register. This is
9326 // suboptimal.
9327 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00009328 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009329 } else if (Constraint == "wc") { // individual CR bits.
9330 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00009331 } else if (Constraint == "wa" || Constraint == "wd" ||
9332 Constraint == "wf" || Constraint == "ws") {
9333 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00009334 }
9335 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00009336}
9337
John Thompsone8360b72010-10-29 17:29:13 +00009338/// Examine constraint type and operand type and determine a weight value.
9339/// This object must already have been set up with the operand type
9340/// and the current alternative constraint selected.
9341TargetLowering::ConstraintWeight
9342PPCTargetLowering::getSingleConstraintMatchWeight(
9343 AsmOperandInfo &info, const char *constraint) const {
9344 ConstraintWeight weight = CW_Invalid;
9345 Value *CallOperandVal = info.CallOperandVal;
9346 // If we don't have a value, we can't do a match,
9347 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00009348 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00009349 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00009350 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00009351
John Thompsone8360b72010-10-29 17:29:13 +00009352 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00009353 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
9354 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00009355 else if ((StringRef(constraint) == "wa" ||
9356 StringRef(constraint) == "wd" ||
9357 StringRef(constraint) == "wf") &&
9358 type->isVectorTy())
9359 return CW_Register;
9360 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
9361 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00009362
John Thompsone8360b72010-10-29 17:29:13 +00009363 switch (*constraint) {
9364 default:
9365 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
9366 break;
9367 case 'b':
9368 if (type->isIntegerTy())
9369 weight = CW_Register;
9370 break;
9371 case 'f':
9372 if (type->isFloatTy())
9373 weight = CW_Register;
9374 break;
9375 case 'd':
9376 if (type->isDoubleTy())
9377 weight = CW_Register;
9378 break;
9379 case 'v':
9380 if (type->isVectorTy())
9381 weight = CW_Register;
9382 break;
9383 case 'y':
9384 weight = CW_Register;
9385 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00009386 case 'Z':
9387 weight = CW_Memory;
9388 break;
John Thompsone8360b72010-10-29 17:29:13 +00009389 }
9390 return weight;
9391}
9392
Scott Michelcf0da6c2009-02-17 22:15:04 +00009393std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00009394PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00009395 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00009396 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00009397 // GCC RS6000 Constraint Letters
9398 switch (Constraint[0]) {
9399 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009400 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00009401 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
9402 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009403 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009404 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00009405 return std::make_pair(0U, &PPC::G8RCRegClass);
9406 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009407 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009408 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00009409 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009410 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00009411 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009412 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009413 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00009414 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009415 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00009416 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009417 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009418 } else if (Constraint == "wc") { // an individual CR bit.
9419 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00009420 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00009421 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00009422 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00009423 } else if (Constraint == "ws") {
9424 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009425 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009426
Hal Finkelb176acb2013-08-03 12:25:10 +00009427 std::pair<unsigned, const TargetRegisterClass*> R =
9428 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
9429
9430 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
9431 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
9432 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
9433 // register.
9434 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
9435 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009436 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00009437 PPC::GPRCRegClass.contains(R.first)) {
Eric Christopherd9134482014-08-04 21:25:23 +00009438 const TargetRegisterInfo *TRI =
9439 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +00009440 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00009441 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00009442 &PPC::G8RCRegClass);
9443 }
9444
Hal Finkelaa10b3c2014-12-08 22:54:22 +00009445 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
9446 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
9447 R.first = PPC::CR0;
9448 R.second = &PPC::CRRCRegClass;
9449 }
9450
Hal Finkelb176acb2013-08-03 12:25:10 +00009451 return R;
Chris Lattner01513612006-01-31 19:20:21 +00009452}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009453
Chris Lattner584a11a2006-11-02 01:44:04 +00009454
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009455/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00009456/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00009457void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009458 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009459 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009460 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009461 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009462
Eric Christopherde9399b2011-06-02 23:16:42 +00009463 // Only support length 1 constraints.
9464 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009465
Eric Christopherde9399b2011-06-02 23:16:42 +00009466 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009467 switch (Letter) {
9468 default: break;
9469 case 'I':
9470 case 'J':
9471 case 'K':
9472 case 'L':
9473 case 'M':
9474 case 'N':
9475 case 'O':
9476 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009477 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009478 if (!CST) return; // Must be an immediate to match.
Hal Finkelc91fc112014-12-03 09:37:50 +00009479 int64_t Value = CST->getSExtValue();
9480 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
9481 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009482 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009483 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009484 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009485 if (isInt<16>(Value))
9486 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009487 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009488 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009489 if (isShiftedUInt<16, 16>(Value))
9490 Result = DAG.getTargetConstant(Value, TCVT);
9491 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009492 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +00009493 if (isShiftedInt<16, 16>(Value))
9494 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009495 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009496 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009497 if (isUInt<16>(Value))
9498 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009499 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009500 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009501 if (Value > 31)
Hal Finkelc91fc112014-12-03 09:37:50 +00009502 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009503 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009504 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +00009505 if (Value > 0 && isPowerOf2_64(Value))
9506 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009507 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009508 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009509 if (Value == 0)
Hal Finkelc91fc112014-12-03 09:37:50 +00009510 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009511 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009512 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009513 if (isInt<16>(-Value))
9514 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009515 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009516 }
9517 break;
9518 }
9519 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009520
Gabor Greiff304a7a2008-08-28 21:40:38 +00009521 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009522 Ops.push_back(Result);
9523 return;
9524 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009525
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009526 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009527 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009528}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009529
Chris Lattner1eb94d92007-03-30 23:15:24 +00009530// isLegalAddressingMode - Return true if the addressing mode represented
9531// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009532bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009533 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009534 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009535
Chris Lattner1eb94d92007-03-30 23:15:24 +00009536 // PPC allows a sign-extended 16-bit immediate field.
9537 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9538 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009539
Chris Lattner1eb94d92007-03-30 23:15:24 +00009540 // No global is ever allowed as a base.
9541 if (AM.BaseGV)
9542 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009543
9544 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009545 switch (AM.Scale) {
9546 case 0: // "r+i" or just "i", depending on HasBaseReg.
9547 break;
9548 case 1:
9549 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9550 return false;
9551 // Otherwise we have r+r or r+i.
9552 break;
9553 case 2:
9554 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9555 return false;
9556 // Allow 2*r as r+r.
9557 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009558 default:
9559 // No other scales are supported.
9560 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009561 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009562
Chris Lattner1eb94d92007-03-30 23:15:24 +00009563 return true;
9564}
9565
Dan Gohman21cea8a2010-04-17 15:26:15 +00009566SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9567 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009568 MachineFunction &MF = DAG.getMachineFunction();
9569 MachineFrameInfo *MFI = MF.getFrameInfo();
9570 MFI->setReturnAddressIsTaken(true);
9571
Bill Wendling908bf812014-01-06 00:43:20 +00009572 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009573 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009574
Andrew Trickef9de2a2013-05-25 02:42:55 +00009575 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009576 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009577
Dale Johannesen81bfca72010-05-03 22:59:34 +00009578 // Make sure the function does not optimize away the store of the RA to
9579 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009580 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009581 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009582 bool isPPC64 = Subtarget.isPPC64();
9583 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009584
9585 if (Depth > 0) {
9586 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9587 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009588
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009589 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009590 isPPC64? MVT::i64 : MVT::i32);
9591 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9592 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9593 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009594 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009595 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009596
Chris Lattnerf6a81562007-12-08 06:59:59 +00009597 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009598 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009599 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009600 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009601}
9602
Dan Gohman21cea8a2010-04-17 15:26:15 +00009603SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9604 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009605 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009606 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009607
Owen Anderson53aa7a92009-08-10 22:56:29 +00009608 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009609 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009610
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009611 MachineFunction &MF = DAG.getMachineFunction();
9612 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009613 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009614
9615 // Naked functions never have a frame pointer, and so we use r1. For all
9616 // other functions, this decision must be delayed until during PEI.
9617 unsigned FrameReg;
9618 if (MF.getFunction()->getAttributes().hasAttribute(
9619 AttributeSet::FunctionIndex, Attribute::Naked))
9620 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9621 else
9622 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9623
Dale Johannesen81bfca72010-05-03 22:59:34 +00009624 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9625 PtrVT);
9626 while (Depth--)
9627 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009628 FrameAddr, MachinePointerInfo(), false, false,
9629 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009630 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009631}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009632
Hal Finkel0d8db462014-05-11 19:29:11 +00009633// FIXME? Maybe this could be a TableGen attribute on some registers and
9634// this table could be generated automatically from RegInfo.
9635unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9636 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009637 bool isPPC64 = Subtarget.isPPC64();
9638 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009639
9640 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9641 (!isPPC64 && VT != MVT::i32))
9642 report_fatal_error("Invalid register global variable type");
9643
9644 bool is64Bit = isPPC64 && VT == MVT::i64;
9645 unsigned Reg = StringSwitch<unsigned>(RegName)
9646 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9647 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9648 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9649 (is64Bit ? PPC::X13 : PPC::R13))
9650 .Default(0);
9651
9652 if (Reg)
9653 return Reg;
9654 report_fatal_error("Invalid register name global variable");
9655}
9656
Dan Gohmanc14e5222008-10-21 03:41:46 +00009657bool
9658PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9659 // The PowerPC target isn't yet aware of offsets.
9660 return false;
9661}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009662
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009663bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9664 const CallInst &I,
9665 unsigned Intrinsic) const {
9666
9667 switch (Intrinsic) {
9668 case Intrinsic::ppc_altivec_lvx:
9669 case Intrinsic::ppc_altivec_lvxl:
9670 case Intrinsic::ppc_altivec_lvebx:
9671 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009672 case Intrinsic::ppc_altivec_lvewx:
9673 case Intrinsic::ppc_vsx_lxvd2x:
9674 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009675 EVT VT;
9676 switch (Intrinsic) {
9677 case Intrinsic::ppc_altivec_lvebx:
9678 VT = MVT::i8;
9679 break;
9680 case Intrinsic::ppc_altivec_lvehx:
9681 VT = MVT::i16;
9682 break;
9683 case Intrinsic::ppc_altivec_lvewx:
9684 VT = MVT::i32;
9685 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009686 case Intrinsic::ppc_vsx_lxvd2x:
9687 VT = MVT::v2f64;
9688 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009689 default:
9690 VT = MVT::v4i32;
9691 break;
9692 }
9693
9694 Info.opc = ISD::INTRINSIC_W_CHAIN;
9695 Info.memVT = VT;
9696 Info.ptrVal = I.getArgOperand(0);
9697 Info.offset = -VT.getStoreSize()+1;
9698 Info.size = 2*VT.getStoreSize()-1;
9699 Info.align = 1;
9700 Info.vol = false;
9701 Info.readMem = true;
9702 Info.writeMem = false;
9703 return true;
9704 }
9705 case Intrinsic::ppc_altivec_stvx:
9706 case Intrinsic::ppc_altivec_stvxl:
9707 case Intrinsic::ppc_altivec_stvebx:
9708 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009709 case Intrinsic::ppc_altivec_stvewx:
9710 case Intrinsic::ppc_vsx_stxvd2x:
9711 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009712 EVT VT;
9713 switch (Intrinsic) {
9714 case Intrinsic::ppc_altivec_stvebx:
9715 VT = MVT::i8;
9716 break;
9717 case Intrinsic::ppc_altivec_stvehx:
9718 VT = MVT::i16;
9719 break;
9720 case Intrinsic::ppc_altivec_stvewx:
9721 VT = MVT::i32;
9722 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009723 case Intrinsic::ppc_vsx_stxvd2x:
9724 VT = MVT::v2f64;
9725 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009726 default:
9727 VT = MVT::v4i32;
9728 break;
9729 }
9730
9731 Info.opc = ISD::INTRINSIC_VOID;
9732 Info.memVT = VT;
9733 Info.ptrVal = I.getArgOperand(1);
9734 Info.offset = -VT.getStoreSize()+1;
9735 Info.size = 2*VT.getStoreSize()-1;
9736 Info.align = 1;
9737 Info.vol = false;
9738 Info.readMem = false;
9739 Info.writeMem = true;
9740 return true;
9741 }
9742 default:
9743 break;
9744 }
9745
9746 return false;
9747}
9748
Evan Chengd9929f02010-04-01 20:10:42 +00009749/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009750/// and store operations as a result of memset, memcpy, and memmove
9751/// lowering. If DstAlign is zero that means it's safe to destination
9752/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9753/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009754/// probably because the source does not need to be loaded. If 'IsMemset' is
9755/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9756/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9757/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009758/// It returns EVT::Other if the type should be determined using generic
9759/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009760EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9761 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009762 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009763 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009764 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009765 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009766 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009767 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009768 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009769 }
9770}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009771
Hal Finkel34974ed2014-04-12 21:52:38 +00009772/// \brief Returns true if it is beneficial to convert a load of a constant
9773/// to just the constant itself.
9774bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9775 Type *Ty) const {
9776 assert(Ty->isIntegerTy());
9777
9778 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9779 if (BitSize == 0 || BitSize > 64)
9780 return false;
9781 return true;
9782}
9783
9784bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9785 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9786 return false;
9787 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9788 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9789 return NumBits1 == 64 && NumBits2 == 32;
9790}
9791
9792bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9793 if (!VT1.isInteger() || !VT2.isInteger())
9794 return false;
9795 unsigned NumBits1 = VT1.getSizeInBits();
9796 unsigned NumBits2 = VT2.getSizeInBits();
9797 return NumBits1 == 64 && NumBits2 == 32;
9798}
9799
Hal Finkel5d5d1532015-01-10 08:21:59 +00009800bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9801 // Generally speaking, zexts are not free, but they are free when they can be
9802 // folded with other operations.
9803 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) {
9804 EVT MemVT = LD->getMemoryVT();
9805 if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 ||
9806 (Subtarget.isPPC64() && MemVT == MVT::i32)) &&
9807 (LD->getExtensionType() == ISD::NON_EXTLOAD ||
9808 LD->getExtensionType() == ISD::ZEXTLOAD))
9809 return true;
9810 }
9811
9812 // FIXME: Add other cases...
9813 // - 32-bit shifts with a zext to i64
9814 // - zext after ctlz, bswap, etc.
9815 // - zext after and by a constant mask
9816
9817 return TargetLowering::isZExtFree(Val, VT2);
9818}
9819
Olivier Sallenave32509692015-01-13 15:06:36 +00009820bool PPCTargetLowering::isFPExtFree(EVT VT) const {
9821 assert(VT.isFloatingPoint());
9822 return true;
9823}
9824
Hal Finkel34974ed2014-04-12 21:52:38 +00009825bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9826 return isInt<16>(Imm) || isUInt<16>(Imm);
9827}
9828
9829bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9830 return isInt<16>(Imm) || isUInt<16>(Imm);
9831}
9832
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009833bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9834 unsigned,
9835 unsigned,
9836 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009837 if (DisablePPCUnaligned)
9838 return false;
9839
9840 // PowerPC supports unaligned memory access for simple non-vector types.
9841 // Although accessing unaligned addresses is not as efficient as accessing
9842 // aligned addresses, it is generally more efficient than manual expansion,
9843 // and generally only traps for software emulation when crossing page
9844 // boundaries.
9845
9846 if (!VT.isSimple())
9847 return false;
9848
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009849 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009850 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +00009851 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
9852 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009853 return false;
9854 } else {
9855 return false;
9856 }
9857 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009858
9859 if (VT == MVT::ppcf128)
9860 return false;
9861
9862 if (Fast)
9863 *Fast = true;
9864
9865 return true;
9866}
9867
Stephen Lin73de7bf2013-07-09 18:16:56 +00009868bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9869 VT = VT.getScalarType();
9870
Hal Finkel0a479ae2012-06-22 00:49:52 +00009871 if (!VT.isSimple())
9872 return false;
9873
9874 switch (VT.getSimpleVT().SimpleTy) {
9875 case MVT::f32:
9876 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009877 return true;
9878 default:
9879 break;
9880 }
9881
9882 return false;
9883}
9884
Hal Finkelb4240ca2014-03-31 17:48:16 +00009885bool
9886PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9887 EVT VT , unsigned DefinedValues) const {
9888 if (VT == MVT::v2i64)
9889 return false;
9890
9891 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9892}
9893
Hal Finkel88ed4e32012-04-01 19:23:08 +00009894Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009895 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009896 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009897
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009898 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009899}
9900
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009901// Create a fast isel object.
9902FastISel *
9903PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9904 const TargetLibraryInfo *LibInfo) const {
9905 return PPC::createFastISel(FuncInfo, LibInfo);
9906}