Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 1 | //===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===// |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Nate Begeman | 6cca84e | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 10 | // This file implements the PPCISelLowering class. |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 6f3b954 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 14 | #include "PPCISelLowering.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/PPCPredicates.h" |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 16 | #include "PPCMachineFunctionInfo.h" |
Bill Wendling | dd3fe94 | 2010-03-12 02:00:43 +0000 | [diff] [blame] | 17 | #include "PPCPerfectShuffle.h" |
Chris Lattner | 6f3b954 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 18 | #include "PPCTargetMachine.h" |
Bill Schmidt | 22d40dc | 2013-05-13 19:34:37 +0000 | [diff] [blame] | 19 | #include "PPCTargetObjectFile.h" |
Owen Anderson | e2f23a3 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/STLExtras.h" |
Hal Finkel | 0d8db46 | 2014-05-11 19:29:11 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/StringSwitch.h" |
Eric Christopher | 8995833 | 2014-05-31 00:07:32 +0000 | [diff] [blame] | 22 | #include "llvm/ADT/Triple.h" |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/CallingConvLower.h" |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 25 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Hal Finkel | 5772566 | 2015-01-03 17:58:24 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/SelectionDAG.h" |
Anton Korobeynikov | ab663a0 | 2010-02-15 22:37:53 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 31 | #include "llvm/IR/CallingConv.h" |
| 32 | #include "llvm/IR/Constants.h" |
| 33 | #include "llvm/IR/DerivedTypes.h" |
| 34 | #include "llvm/IR/Function.h" |
| 35 | #include "llvm/IR/Intrinsics.h" |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 36 | #include "llvm/Support/CommandLine.h" |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 37 | #include "llvm/Support/ErrorHandling.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 38 | #include "llvm/Support/MathExtras.h" |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 39 | #include "llvm/Support/raw_ostream.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 40 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 41 | using namespace llvm; |
| 42 | |
Joerg Sonnenberger | eb8655a | 2014-08-08 16:46:10 +0000 | [diff] [blame] | 43 | // FIXME: Remove this once soft-float is supported. |
| 44 | static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic", |
| 45 | cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden); |
| 46 | |
Hal Finkel | 595817e | 2012-06-04 02:21:00 +0000 | [diff] [blame] | 47 | static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc", |
| 48 | cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden); |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 49 | |
Hal Finkel | 4e9f1a8 | 2012-06-10 19:32:29 +0000 | [diff] [blame] | 50 | static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref", |
| 51 | cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden); |
| 52 | |
Hal Finkel | 8d7fbc9 | 2013-03-15 15:27:13 +0000 | [diff] [blame] | 53 | static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned", |
| 54 | cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden); |
| 55 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 56 | // FIXME: Remove this once the bug has been fixed! |
| 57 | extern cl::opt<bool> ANDIGlueBug; |
| 58 | |
Eric Christopher | f6ed33e | 2014-10-01 21:36:28 +0000 | [diff] [blame] | 59 | PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM) |
Aditya Nandakumar | 3053155 | 2014-11-13 21:29:21 +0000 | [diff] [blame] | 60 | : TargetLowering(TM), |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 61 | Subtarget(*TM.getSubtargetImpl()) { |
Chris Lattner | a028e7a | 2005-09-27 22:18:25 +0000 | [diff] [blame] | 62 | // Use _setjmp/_longjmp instead of setjmp/longjmp. |
Anton Korobeynikov | 3b7c257 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 63 | setUseUnderscoreSetJmp(true); |
| 64 | setUseUnderscoreLongJmp(true); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 65 | |
Chris Lattner | d10babf | 2010-10-10 18:34:00 +0000 | [diff] [blame] | 66 | // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all |
| 67 | // arguments are at least 4/8 bytes aligned. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 68 | bool isPPC64 = Subtarget.isPPC64(); |
Evan Cheng | 39e9002 | 2012-07-02 22:39:56 +0000 | [diff] [blame] | 69 | setMinStackArgumentAlignment(isPPC64 ? 8:4); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 70 | |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 71 | // Set up the register classes. |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 72 | addRegisterClass(MVT::i32, &PPC::GPRCRegClass); |
| 73 | addRegisterClass(MVT::f32, &PPC::F4RCRegClass); |
| 74 | addRegisterClass(MVT::f64, &PPC::F8RCRegClass); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 75 | |
Evan Cheng | 5d9fd97 | 2006-10-04 00:56:09 +0000 | [diff] [blame] | 76 | // PowerPC has an i16 but no i8 (or i1) SEXTLOAD |
Ahmed Bougacha | 2b6917b | 2015-01-08 00:51:32 +0000 | [diff] [blame] | 77 | for (MVT VT : MVT::integer_valuetypes()) { |
| 78 | setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote); |
| 79 | setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand); |
| 80 | } |
Duncan Sands | 95d46ef | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 81 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 82 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 83 | |
Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 84 | // PowerPC has pre-inc load and store's. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 85 | setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal); |
| 86 | setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal); |
| 87 | setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal); |
| 88 | setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal); |
| 89 | setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal); |
| 90 | setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal); |
| 91 | setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal); |
| 92 | setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal); |
| 93 | setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal); |
| 94 | setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal); |
Evan Cheng | 36a8fbf | 2006-11-09 19:11:50 +0000 | [diff] [blame] | 95 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 96 | if (Subtarget.useCRBits()) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 97 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
| 98 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 99 | if (isPPC64 || Subtarget.hasFPCVT()) { |
Hal Finkel | 6a56b21 | 2014-03-05 22:14:00 +0000 | [diff] [blame] | 100 | setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote); |
| 101 | AddPromotedToType (ISD::SINT_TO_FP, MVT::i1, |
| 102 | isPPC64 ? MVT::i64 : MVT::i32); |
| 103 | setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote); |
| 104 | AddPromotedToType (ISD::UINT_TO_FP, MVT::i1, |
| 105 | isPPC64 ? MVT::i64 : MVT::i32); |
| 106 | } else { |
| 107 | setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom); |
| 108 | setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom); |
| 109 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 110 | |
| 111 | // PowerPC does not support direct load / store of condition registers |
| 112 | setOperationAction(ISD::LOAD, MVT::i1, Custom); |
| 113 | setOperationAction(ISD::STORE, MVT::i1, Custom); |
| 114 | |
| 115 | // FIXME: Remove this once the ANDI glue bug is fixed: |
| 116 | if (ANDIGlueBug) |
| 117 | setOperationAction(ISD::TRUNCATE, MVT::i1, Custom); |
| 118 | |
Ahmed Bougacha | 2b6917b | 2015-01-08 00:51:32 +0000 | [diff] [blame] | 119 | for (MVT VT : MVT::integer_valuetypes()) { |
| 120 | setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote); |
| 121 | setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote); |
| 122 | setTruncStoreAction(VT, MVT::i1, Expand); |
| 123 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 124 | |
| 125 | addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass); |
| 126 | } |
| 127 | |
Dale Johannesen | 666323e | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 128 | // This is used in the ppcf128->int sequence. Note it has different semantics |
| 129 | // from FP_ROUND: that rounds to nearest, this rounds to zero. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 130 | setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom); |
Dale Johannesen | f864ac9 | 2007-10-06 01:24:11 +0000 | [diff] [blame] | 131 | |
Roman Divacky | 1faf5b0 | 2012-08-16 18:19:29 +0000 | [diff] [blame] | 132 | // We do not currently implement these libm ops for PowerPC. |
Owen Anderson | 0b9b9da | 2011-12-08 19:32:14 +0000 | [diff] [blame] | 133 | setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand); |
| 134 | setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand); |
| 135 | setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand); |
| 136 | setOperationAction(ISD::FRINT, MVT::ppcf128, Expand); |
| 137 | setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand); |
Bill Schmidt | 92e2664 | 2013-04-03 13:05:44 +0000 | [diff] [blame] | 138 | setOperationAction(ISD::FREM, MVT::ppcf128, Expand); |
Owen Anderson | 0b9b9da | 2011-12-08 19:32:14 +0000 | [diff] [blame] | 139 | |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 140 | // PowerPC has no SREM/UREM instructions |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 141 | setOperationAction(ISD::SREM, MVT::i32, Expand); |
| 142 | setOperationAction(ISD::UREM, MVT::i32, Expand); |
| 143 | setOperationAction(ISD::SREM, MVT::i64, Expand); |
| 144 | setOperationAction(ISD::UREM, MVT::i64, Expand); |
Dan Gohman | 71f0d7d | 2007-10-08 17:28:24 +0000 | [diff] [blame] | 145 | |
| 146 | // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 147 | setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand); |
| 148 | setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand); |
| 149 | setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand); |
| 150 | setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand); |
| 151 | setOperationAction(ISD::UDIVREM, MVT::i32, Expand); |
| 152 | setOperationAction(ISD::SDIVREM, MVT::i32, Expand); |
| 153 | setOperationAction(ISD::UDIVREM, MVT::i64, Expand); |
| 154 | setOperationAction(ISD::SDIVREM, MVT::i64, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 155 | |
Dan Gohman | 482732a | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 156 | // We don't support sin/cos/sqrt/fmod/pow |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 157 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 158 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
Evan Cheng | 0e88c7d | 2013-01-29 02:32:37 +0000 | [diff] [blame] | 159 | setOperationAction(ISD::FSINCOS, MVT::f64, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 160 | setOperationAction(ISD::FREM , MVT::f64, Expand); |
| 161 | setOperationAction(ISD::FPOW , MVT::f64, Expand); |
Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 162 | setOperationAction(ISD::FMA , MVT::f64, Legal); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 163 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 164 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
Evan Cheng | 0e88c7d | 2013-01-29 02:32:37 +0000 | [diff] [blame] | 165 | setOperationAction(ISD::FSINCOS, MVT::f32, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 166 | setOperationAction(ISD::FREM , MVT::f32, Expand); |
| 167 | setOperationAction(ISD::FPOW , MVT::f32, Expand); |
Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 168 | setOperationAction(ISD::FMA , MVT::f32, Legal); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 169 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 170 | setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 171 | |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 172 | // If we're enabling GP optimizations, use hardware square root |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 173 | if (!Subtarget.hasFSQRT() && |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 174 | !(TM.Options.UnsafeFPMath && |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 175 | Subtarget.hasFRSQRTE() && Subtarget.hasFRE())) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 176 | setOperationAction(ISD::FSQRT, MVT::f64, Expand); |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 177 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 178 | if (!Subtarget.hasFSQRT() && |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 179 | !(TM.Options.UnsafeFPMath && |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 180 | Subtarget.hasFRSQRTES() && Subtarget.hasFRES())) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 181 | setOperationAction(ISD::FSQRT, MVT::f32, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 182 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 183 | if (Subtarget.hasFCPSGN()) { |
Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 184 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal); |
| 185 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal); |
| 186 | } else { |
| 187 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
| 188 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); |
| 189 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 190 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 191 | if (Subtarget.hasFPRND()) { |
Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 192 | setOperationAction(ISD::FFLOOR, MVT::f64, Legal); |
| 193 | setOperationAction(ISD::FCEIL, MVT::f64, Legal); |
| 194 | setOperationAction(ISD::FTRUNC, MVT::f64, Legal); |
Hal Finkel | 2b7b2f3 | 2013-08-08 04:31:34 +0000 | [diff] [blame] | 195 | setOperationAction(ISD::FROUND, MVT::f64, Legal); |
Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 196 | |
| 197 | setOperationAction(ISD::FFLOOR, MVT::f32, Legal); |
| 198 | setOperationAction(ISD::FCEIL, MVT::f32, Legal); |
| 199 | setOperationAction(ISD::FTRUNC, MVT::f32, Legal); |
Hal Finkel | 2b7b2f3 | 2013-08-08 04:31:34 +0000 | [diff] [blame] | 200 | setOperationAction(ISD::FROUND, MVT::f32, Legal); |
Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 201 | } |
| 202 | |
Nate Begeman | 2fba8a3 | 2006-01-14 03:14:10 +0000 | [diff] [blame] | 203 | // PowerPC does not have BSWAP, CTPOP or CTTZ |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 204 | setOperationAction(ISD::BSWAP, MVT::i32 , Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 205 | setOperationAction(ISD::CTTZ , MVT::i32 , Expand); |
Chandler Carruth | 637cc6a | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 206 | setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand); |
| 207 | setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 208 | setOperationAction(ISD::BSWAP, MVT::i64 , Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 209 | setOperationAction(ISD::CTTZ , MVT::i64 , Expand); |
Chandler Carruth | 637cc6a | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 210 | setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand); |
| 211 | setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 212 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 213 | if (Subtarget.hasPOPCNTD()) { |
Hal Finkel | 290376d | 2013-04-01 15:58:15 +0000 | [diff] [blame] | 214 | setOperationAction(ISD::CTPOP, MVT::i32 , Legal); |
Hal Finkel | a4d0748 | 2013-03-28 13:29:47 +0000 | [diff] [blame] | 215 | setOperationAction(ISD::CTPOP, MVT::i64 , Legal); |
| 216 | } else { |
| 217 | setOperationAction(ISD::CTPOP, MVT::i32 , Expand); |
| 218 | setOperationAction(ISD::CTPOP, MVT::i64 , Expand); |
| 219 | } |
| 220 | |
Nate Begeman | 1b8121b | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 221 | // PowerPC does not have ROTR |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 222 | setOperationAction(ISD::ROTR, MVT::i32 , Expand); |
| 223 | setOperationAction(ISD::ROTR, MVT::i64 , Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 224 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 225 | if (!Subtarget.useCRBits()) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 226 | // PowerPC does not have Select |
| 227 | setOperationAction(ISD::SELECT, MVT::i32, Expand); |
| 228 | setOperationAction(ISD::SELECT, MVT::i64, Expand); |
| 229 | setOperationAction(ISD::SELECT, MVT::f32, Expand); |
| 230 | setOperationAction(ISD::SELECT, MVT::f64, Expand); |
| 231 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 232 | |
Chris Lattner | 7f1fa8e | 2005-08-26 17:36:52 +0000 | [diff] [blame] | 233 | // PowerPC wants to turn select_cc of FP into fsel when possible. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 234 | setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); |
| 235 | setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); |
Nate Begeman | a162f20 | 2006-01-31 08:17:29 +0000 | [diff] [blame] | 236 | |
Nate Begeman | 7e7f439 | 2006-02-01 07:19:44 +0000 | [diff] [blame] | 237 | // PowerPC wants to optimize integer setcc a bit |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 238 | if (!Subtarget.useCRBits()) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 239 | setOperationAction(ISD::SETCC, MVT::i32, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 240 | |
Nate Begeman | bb01d4f | 2006-03-17 01:40:33 +0000 | [diff] [blame] | 241 | // PowerPC does not have BRCOND which requires SetCC |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 242 | if (!Subtarget.useCRBits()) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 243 | setOperationAction(ISD::BRCOND, MVT::Other, Expand); |
Evan Cheng | 0d41d19 | 2006-10-30 08:02:39 +0000 | [diff] [blame] | 244 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 245 | setOperationAction(ISD::BR_JT, MVT::Other, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 246 | |
Chris Lattner | da2e04c | 2005-08-31 21:09:52 +0000 | [diff] [blame] | 247 | // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 248 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); |
Nate Begeman | 6095214 | 2005-09-06 22:03:27 +0000 | [diff] [blame] | 249 | |
Jim Laskey | 6267b2c | 2005-08-17 00:40:22 +0000 | [diff] [blame] | 250 | // PowerPC does not have [U|S]INT_TO_FP |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 251 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand); |
| 252 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand); |
Jim Laskey | 6267b2c | 2005-08-17 00:40:22 +0000 | [diff] [blame] | 253 | |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 254 | setOperationAction(ISD::BITCAST, MVT::f32, Expand); |
| 255 | setOperationAction(ISD::BITCAST, MVT::i32, Expand); |
| 256 | setOperationAction(ISD::BITCAST, MVT::i64, Expand); |
| 257 | setOperationAction(ISD::BITCAST, MVT::f64, Expand); |
Chris Lattner | c46fc24 | 2005-12-23 05:13:35 +0000 | [diff] [blame] | 258 | |
Chris Lattner | 84b49d5 | 2006-04-28 21:56:10 +0000 | [diff] [blame] | 259 | // We cannot sextinreg(i1). Expand to shifts. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 260 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
Jim Laskey | e0008e2 | 2007-02-22 14:56:36 +0000 | [diff] [blame] | 261 | |
Hal Finkel | 1996f3d | 2013-03-27 19:10:42 +0000 | [diff] [blame] | 262 | // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 263 | // SjLj exception handling but a light-weight setjmp/longjmp replacement to |
| 264 | // support continuation, user-level threading, and etc.. As a result, no |
| 265 | // other SjLj exception interfaces are implemented and please don't build |
| 266 | // your own exception handling based on them. |
| 267 | // LLVM/Clang supports zero-cost DWARF exception handling. |
| 268 | setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom); |
| 269 | setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 270 | |
| 271 | // We want to legalize GlobalAddress and ConstantPool nodes into the |
Nate Begeman | 4e56db6 | 2005-12-10 02:36:00 +0000 | [diff] [blame] | 272 | // appropriate instructions to materialize the address. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 273 | setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); |
| 274 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom); |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 275 | setOperationAction(ISD::BlockAddress, MVT::i32, Custom); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 276 | setOperationAction(ISD::ConstantPool, MVT::i32, Custom); |
| 277 | setOperationAction(ISD::JumpTable, MVT::i32, Custom); |
| 278 | setOperationAction(ISD::GlobalAddress, MVT::i64, Custom); |
| 279 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 280 | setOperationAction(ISD::BlockAddress, MVT::i64, Custom); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 281 | setOperationAction(ISD::ConstantPool, MVT::i64, Custom); |
| 282 | setOperationAction(ISD::JumpTable, MVT::i64, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 283 | |
Nate Begeman | f69d13b | 2008-08-11 17:36:31 +0000 | [diff] [blame] | 284 | // TRAP is legal. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 285 | setOperationAction(ISD::TRAP, MVT::Other, Legal); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 286 | |
| 287 | // TRAMPOLINE is custom lowered. |
Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 288 | setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom); |
| 289 | setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 290 | |
Nate Begeman | e74795c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 291 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 292 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 293 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 294 | if (Subtarget.isSVR4ABI()) { |
Evan Cheng | 39e9002 | 2012-07-02 22:39:56 +0000 | [diff] [blame] | 295 | if (isPPC64) { |
Hal Finkel | e44eb28 | 2012-03-24 03:53:55 +0000 | [diff] [blame] | 296 | // VAARG always uses double-word chunks, so promote anything smaller. |
| 297 | setOperationAction(ISD::VAARG, MVT::i1, Promote); |
| 298 | AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64); |
| 299 | setOperationAction(ISD::VAARG, MVT::i8, Promote); |
| 300 | AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64); |
| 301 | setOperationAction(ISD::VAARG, MVT::i16, Promote); |
| 302 | AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64); |
| 303 | setOperationAction(ISD::VAARG, MVT::i32, Promote); |
| 304 | AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64); |
| 305 | setOperationAction(ISD::VAARG, MVT::Other, Expand); |
| 306 | } else { |
| 307 | // VAARG is custom lowered with the 32-bit SVR4 ABI. |
| 308 | setOperationAction(ISD::VAARG, MVT::Other, Custom); |
| 309 | setOperationAction(ISD::VAARG, MVT::i64, Custom); |
| 310 | } |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 311 | } else |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 312 | setOperationAction(ISD::VAARG, MVT::Other, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 313 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 314 | if (Subtarget.isSVR4ABI() && !isPPC64) |
Roman Divacky | c3825df | 2013-07-25 21:36:47 +0000 | [diff] [blame] | 315 | // VACOPY is custom lowered with the 32-bit SVR4 ABI. |
| 316 | setOperationAction(ISD::VACOPY , MVT::Other, Custom); |
| 317 | else |
| 318 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
| 319 | |
Chris Lattner | 5bd514d | 2006-01-15 09:02:48 +0000 | [diff] [blame] | 320 | // Use the default implementation. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 321 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
| 322 | setOperationAction(ISD::STACKSAVE , MVT::Other, Expand); |
| 323 | setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom); |
| 324 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom); |
| 325 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom); |
Chris Lattner | ab4df834 | 2006-10-18 01:18:48 +0000 | [diff] [blame] | 326 | |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 327 | // We want to custom lower some of our intrinsics. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 328 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 329 | |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 330 | // To handle counter-based loop conditions. |
| 331 | setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom); |
| 332 | |
Dale Johannesen | 160be0f | 2008-11-07 22:54:33 +0000 | [diff] [blame] | 333 | // Comparisons that require checking two conditions. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 334 | setCondCodeAction(ISD::SETULT, MVT::f32, Expand); |
| 335 | setCondCodeAction(ISD::SETULT, MVT::f64, Expand); |
| 336 | setCondCodeAction(ISD::SETUGT, MVT::f32, Expand); |
| 337 | setCondCodeAction(ISD::SETUGT, MVT::f64, Expand); |
| 338 | setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand); |
| 339 | setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand); |
| 340 | setCondCodeAction(ISD::SETOGE, MVT::f32, Expand); |
| 341 | setCondCodeAction(ISD::SETOGE, MVT::f64, Expand); |
| 342 | setCondCodeAction(ISD::SETOLE, MVT::f32, Expand); |
| 343 | setCondCodeAction(ISD::SETOLE, MVT::f64, Expand); |
| 344 | setCondCodeAction(ISD::SETONE, MVT::f32, Expand); |
| 345 | setCondCodeAction(ISD::SETONE, MVT::f64, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 346 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 347 | if (Subtarget.has64BitSupport()) { |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 348 | // They also have instructions for converting between i64 and fp. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 349 | setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); |
| 350 | setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand); |
| 351 | setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); |
| 352 | setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand); |
Dale Johannesen | 37bc85f | 2009-06-04 20:53:52 +0000 | [diff] [blame] | 353 | // This is just the low 32 bits of a (signed) fp->i64 conversion. |
| 354 | // We cannot do this with Promote because i64 is not a legal type. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 355 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 356 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 357 | if (Subtarget.hasLFIWAX() || Subtarget.isPPC64()) |
Hal Finkel | e53429a | 2013-03-31 01:58:02 +0000 | [diff] [blame] | 358 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
Nate Begeman | 762bf80 | 2005-10-25 23:48:36 +0000 | [diff] [blame] | 359 | } else { |
Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 360 | // PowerPC does not have FP_TO_UINT on 32-bit implementations. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 361 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand); |
Nate Begeman | e74dfbb | 2005-10-18 00:56:42 +0000 | [diff] [blame] | 362 | } |
| 363 | |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 364 | // With the instructions enabled under FPCVT, we can do everything. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 365 | if (Subtarget.hasFPCVT()) { |
| 366 | if (Subtarget.has64BitSupport()) { |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 367 | setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); |
| 368 | setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom); |
| 369 | setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); |
| 370 | setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom); |
| 371 | } |
| 372 | |
| 373 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); |
| 374 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); |
| 375 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
| 376 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); |
| 377 | } |
| 378 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 379 | if (Subtarget.use64BitRegs()) { |
Chris Lattner | b193576 | 2007-10-19 04:08:28 +0000 | [diff] [blame] | 380 | // 64-bit PowerPC implementations can support i64 types directly |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 381 | addRegisterClass(MVT::i64, &PPC::G8RCRegClass); |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 382 | // BUILD_PAIR can't be handled natively, and should be expanded to shl/or |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 383 | setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand); |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 384 | // 64-bit PowerPC wants to expand i128 shifts itself. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 385 | setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom); |
| 386 | setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom); |
| 387 | setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom); |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 388 | } else { |
Chris Lattner | b193576 | 2007-10-19 04:08:28 +0000 | [diff] [blame] | 389 | // 32-bit PowerPC wants to expand i64 shifts itself. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 390 | setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom); |
| 391 | setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom); |
| 392 | setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom); |
Nate Begeman | 6095214 | 2005-09-06 22:03:27 +0000 | [diff] [blame] | 393 | } |
Evan Cheng | 1926427 | 2006-03-01 01:11:20 +0000 | [diff] [blame] | 394 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 395 | if (Subtarget.hasAltivec()) { |
Chris Lattner | baa73e0 | 2006-03-31 19:52:36 +0000 | [diff] [blame] | 396 | // First set operation action for all vector types to expand. Then we |
| 397 | // will selectively turn on ones that can be effectively codegen'd. |
Ahmed Bougacha | 67dd2d2 | 2015-01-07 21:27:10 +0000 | [diff] [blame] | 398 | for (MVT VT : MVT::vector_valuetypes()) { |
Chris Lattner | 06a21ba | 2006-04-16 01:37:57 +0000 | [diff] [blame] | 399 | // add/sub are legal for all supported vector VT's. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 400 | setOperationAction(ISD::ADD , VT, Legal); |
| 401 | setOperationAction(ISD::SUB , VT, Legal); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 402 | |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 403 | // We promote all shuffles to v16i8. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 404 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 405 | AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8); |
Chris Lattner | 06a21ba | 2006-04-16 01:37:57 +0000 | [diff] [blame] | 406 | |
| 407 | // We promote all non-typed operations to v4i32. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 408 | setOperationAction(ISD::AND , VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 409 | AddPromotedToType (ISD::AND , VT, MVT::v4i32); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 410 | setOperationAction(ISD::OR , VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 411 | AddPromotedToType (ISD::OR , VT, MVT::v4i32); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 412 | setOperationAction(ISD::XOR , VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 413 | AddPromotedToType (ISD::XOR , VT, MVT::v4i32); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 414 | setOperationAction(ISD::LOAD , VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 415 | AddPromotedToType (ISD::LOAD , VT, MVT::v4i32); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 416 | setOperationAction(ISD::SELECT, VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 417 | AddPromotedToType (ISD::SELECT, VT, MVT::v4i32); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 418 | setOperationAction(ISD::STORE, VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 419 | AddPromotedToType (ISD::STORE, VT, MVT::v4i32); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 420 | |
Chris Lattner | 06a21ba | 2006-04-16 01:37:57 +0000 | [diff] [blame] | 421 | // No other operations are legal. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 422 | setOperationAction(ISD::MUL , VT, Expand); |
| 423 | setOperationAction(ISD::SDIV, VT, Expand); |
| 424 | setOperationAction(ISD::SREM, VT, Expand); |
| 425 | setOperationAction(ISD::UDIV, VT, Expand); |
| 426 | setOperationAction(ISD::UREM, VT, Expand); |
| 427 | setOperationAction(ISD::FDIV, VT, Expand); |
Hal Finkel | e393022 | 2013-07-08 17:30:25 +0000 | [diff] [blame] | 428 | setOperationAction(ISD::FREM, VT, Expand); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 429 | setOperationAction(ISD::FNEG, VT, Expand); |
Craig Topper | c8a2adf | 2012-11-15 08:02:19 +0000 | [diff] [blame] | 430 | setOperationAction(ISD::FSQRT, VT, Expand); |
| 431 | setOperationAction(ISD::FLOG, VT, Expand); |
| 432 | setOperationAction(ISD::FLOG10, VT, Expand); |
| 433 | setOperationAction(ISD::FLOG2, VT, Expand); |
| 434 | setOperationAction(ISD::FEXP, VT, Expand); |
| 435 | setOperationAction(ISD::FEXP2, VT, Expand); |
| 436 | setOperationAction(ISD::FSIN, VT, Expand); |
| 437 | setOperationAction(ISD::FCOS, VT, Expand); |
| 438 | setOperationAction(ISD::FABS, VT, Expand); |
| 439 | setOperationAction(ISD::FPOWI, VT, Expand); |
Craig Topper | c4343f2 | 2012-11-14 08:11:25 +0000 | [diff] [blame] | 440 | setOperationAction(ISD::FFLOOR, VT, Expand); |
Craig Topper | 61d0457 | 2012-11-15 06:51:10 +0000 | [diff] [blame] | 441 | setOperationAction(ISD::FCEIL, VT, Expand); |
| 442 | setOperationAction(ISD::FTRUNC, VT, Expand); |
| 443 | setOperationAction(ISD::FRINT, VT, Expand); |
| 444 | setOperationAction(ISD::FNEARBYINT, VT, Expand); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 445 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand); |
| 446 | setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand); |
| 447 | setOperationAction(ISD::BUILD_VECTOR, VT, Expand); |
Ulrich Weigand | 51eccec | 2014-08-04 13:27:12 +0000 | [diff] [blame] | 448 | setOperationAction(ISD::MULHU, VT, Expand); |
| 449 | setOperationAction(ISD::MULHS, VT, Expand); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 450 | setOperationAction(ISD::UMUL_LOHI, VT, Expand); |
| 451 | setOperationAction(ISD::SMUL_LOHI, VT, Expand); |
| 452 | setOperationAction(ISD::UDIVREM, VT, Expand); |
| 453 | setOperationAction(ISD::SDIVREM, VT, Expand); |
| 454 | setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand); |
| 455 | setOperationAction(ISD::FPOW, VT, Expand); |
Benjamin Kramer | f3ad235 | 2014-05-19 13:12:38 +0000 | [diff] [blame] | 456 | setOperationAction(ISD::BSWAP, VT, Expand); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 457 | setOperationAction(ISD::CTPOP, VT, Expand); |
| 458 | setOperationAction(ISD::CTLZ, VT, Expand); |
Chandler Carruth | 637cc6a | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 459 | setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 460 | setOperationAction(ISD::CTTZ, VT, Expand); |
Chandler Carruth | 637cc6a | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 461 | setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand); |
Benjamin Kramer | c507146 | 2012-12-19 15:49:14 +0000 | [diff] [blame] | 462 | setOperationAction(ISD::VSELECT, VT, Expand); |
Adhemerval Zanella | c4182d1 | 2012-11-05 17:15:56 +0000 | [diff] [blame] | 463 | setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand); |
| 464 | |
Ahmed Bougacha | 2b6917b | 2015-01-08 00:51:32 +0000 | [diff] [blame] | 465 | for (MVT InnerVT : MVT::vector_valuetypes()) { |
Adhemerval Zanella | c4182d1 | 2012-11-05 17:15:56 +0000 | [diff] [blame] | 466 | setTruncStoreAction(VT, InnerVT, Expand); |
Ahmed Bougacha | 2b6917b | 2015-01-08 00:51:32 +0000 | [diff] [blame] | 467 | setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand); |
| 468 | setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand); |
| 469 | setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand); |
| 470 | } |
Chris Lattner | baa73e0 | 2006-03-31 19:52:36 +0000 | [diff] [blame] | 471 | } |
| 472 | |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 473 | // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle |
| 474 | // with merges, splats, etc. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 475 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 476 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 477 | setOperationAction(ISD::AND , MVT::v4i32, Legal); |
| 478 | setOperationAction(ISD::OR , MVT::v4i32, Legal); |
| 479 | setOperationAction(ISD::XOR , MVT::v4i32, Legal); |
| 480 | setOperationAction(ISD::LOAD , MVT::v4i32, Legal); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 481 | setOperationAction(ISD::SELECT, MVT::v4i32, |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 482 | Subtarget.useCRBits() ? Legal : Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 483 | setOperationAction(ISD::STORE , MVT::v4i32, Legal); |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 484 | setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); |
| 485 | setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal); |
| 486 | setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal); |
| 487 | setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal); |
Adhemerval Zanella | bdface5 | 2012-11-15 20:56:03 +0000 | [diff] [blame] | 488 | setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal); |
| 489 | setOperationAction(ISD::FCEIL, MVT::v4f32, Legal); |
| 490 | setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal); |
| 491 | setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 492 | |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 493 | addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass); |
| 494 | addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass); |
| 495 | addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass); |
| 496 | addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 497 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 498 | setOperationAction(ISD::MUL, MVT::v4f32, Legal); |
Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 499 | setOperationAction(ISD::FMA, MVT::v4f32, Legal); |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 500 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 501 | if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) { |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 502 | setOperationAction(ISD::FDIV, MVT::v4f32, Legal); |
| 503 | setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); |
| 504 | } |
| 505 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 506 | setOperationAction(ISD::MUL, MVT::v4i32, Custom); |
| 507 | setOperationAction(ISD::MUL, MVT::v8i16, Custom); |
| 508 | setOperationAction(ISD::MUL, MVT::v16i8, Custom); |
Chris Lattner | a8713b1 | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 509 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 510 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom); |
| 511 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 512 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 513 | setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom); |
| 514 | setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom); |
| 515 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom); |
| 516 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); |
Adhemerval Zanella | 56775e0 | 2012-10-30 13:50:19 +0000 | [diff] [blame] | 517 | |
| 518 | // Altivec does not contain unordered floating-point compare instructions |
| 519 | setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand); |
| 520 | setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand); |
Hal Finkel | 21ada79 | 2013-07-08 20:00:03 +0000 | [diff] [blame] | 521 | setCondCodeAction(ISD::SETO, MVT::v4f32, Expand); |
| 522 | setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 523 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 524 | if (Subtarget.hasVSX()) { |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 525 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal); |
Hal Finkel | 82569b6 | 2014-03-27 22:22:48 +0000 | [diff] [blame] | 526 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 527 | |
| 528 | setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal); |
| 529 | setOperationAction(ISD::FCEIL, MVT::v2f64, Legal); |
| 530 | setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal); |
| 531 | setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal); |
| 532 | setOperationAction(ISD::FROUND, MVT::v2f64, Legal); |
| 533 | |
| 534 | setOperationAction(ISD::FROUND, MVT::v4f32, Legal); |
| 535 | |
| 536 | setOperationAction(ISD::MUL, MVT::v2f64, Legal); |
| 537 | setOperationAction(ISD::FMA, MVT::v2f64, Legal); |
| 538 | |
| 539 | setOperationAction(ISD::FDIV, MVT::v2f64, Legal); |
| 540 | setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); |
| 541 | |
Hal Finkel | 732f0f7 | 2014-03-26 12:49:28 +0000 | [diff] [blame] | 542 | setOperationAction(ISD::VSELECT, MVT::v16i8, Legal); |
| 543 | setOperationAction(ISD::VSELECT, MVT::v8i16, Legal); |
| 544 | setOperationAction(ISD::VSELECT, MVT::v4i32, Legal); |
| 545 | setOperationAction(ISD::VSELECT, MVT::v4f32, Legal); |
| 546 | setOperationAction(ISD::VSELECT, MVT::v2f64, Legal); |
| 547 | |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 548 | // Share the Altivec comparison restrictions. |
| 549 | setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand); |
| 550 | setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 551 | setCondCodeAction(ISD::SETO, MVT::v2f64, Expand); |
| 552 | setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand); |
| 553 | |
Hal Finkel | 9281c9a | 2014-03-26 18:26:30 +0000 | [diff] [blame] | 554 | setOperationAction(ISD::LOAD, MVT::v2f64, Legal); |
| 555 | setOperationAction(ISD::STORE, MVT::v2f64, Legal); |
| 556 | |
Hal Finkel | df3e34d | 2014-03-26 22:58:37 +0000 | [diff] [blame] | 557 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal); |
| 558 | |
Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 559 | addRegisterClass(MVT::f64, &PPC::VSFRCRegClass); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 560 | |
| 561 | addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass); |
| 562 | addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass); |
Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 563 | |
| 564 | // VSX v2i64 only supports non-arithmetic operations. |
| 565 | setOperationAction(ISD::ADD, MVT::v2i64, Expand); |
| 566 | setOperationAction(ISD::SUB, MVT::v2i64, Expand); |
| 567 | |
Hal Finkel | ad801b7 | 2014-03-27 21:26:33 +0000 | [diff] [blame] | 568 | setOperationAction(ISD::SHL, MVT::v2i64, Expand); |
| 569 | setOperationAction(ISD::SRA, MVT::v2i64, Expand); |
| 570 | setOperationAction(ISD::SRL, MVT::v2i64, Expand); |
| 571 | |
Hal Finkel | 777c9dd | 2014-03-29 16:04:40 +0000 | [diff] [blame] | 572 | setOperationAction(ISD::SETCC, MVT::v2i64, Custom); |
| 573 | |
Hal Finkel | 9281c9a | 2014-03-26 18:26:30 +0000 | [diff] [blame] | 574 | setOperationAction(ISD::LOAD, MVT::v2i64, Promote); |
| 575 | AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64); |
| 576 | setOperationAction(ISD::STORE, MVT::v2i64, Promote); |
| 577 | AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64); |
| 578 | |
Hal Finkel | df3e34d | 2014-03-26 22:58:37 +0000 | [diff] [blame] | 579 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal); |
| 580 | |
Hal Finkel | 7279f4b | 2014-03-26 19:13:54 +0000 | [diff] [blame] | 581 | setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal); |
| 582 | setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal); |
| 583 | setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal); |
| 584 | setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal); |
| 585 | |
Hal Finkel | 5c0d145 | 2014-03-30 13:22:59 +0000 | [diff] [blame] | 586 | // Vector operation legalization checks the result type of |
| 587 | // SIGN_EXTEND_INREG, overall legalization checks the inner type. |
| 588 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal); |
| 589 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal); |
| 590 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom); |
| 591 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom); |
| 592 | |
Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 593 | addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 594 | } |
Nate Begeman | 3e7db9c | 2005-11-29 08:17:20 +0000 | [diff] [blame] | 595 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 596 | |
Hal Finkel | 01fa770 | 2014-12-03 00:19:17 +0000 | [diff] [blame] | 597 | if (Subtarget.has64BitSupport()) |
Hal Finkel | 322e41a | 2012-04-01 20:08:17 +0000 | [diff] [blame] | 598 | setOperationAction(ISD::PREFETCH, MVT::Other, Legal); |
Hal Finkel | 01fa770 | 2014-12-03 00:19:17 +0000 | [diff] [blame] | 599 | |
| 600 | setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom); |
Hal Finkel | 322e41a | 2012-04-01 20:08:17 +0000 | [diff] [blame] | 601 | |
Robin Morisset | e1ca44b | 2014-10-02 22:27:07 +0000 | [diff] [blame] | 602 | if (!isPPC64) { |
| 603 | setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand); |
| 604 | setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand); |
| 605 | } |
Eli Friedman | 7dfa791 | 2011-08-29 18:23:02 +0000 | [diff] [blame] | 606 | |
Duncan Sands | 8d6e2e1 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 607 | setBooleanContents(ZeroOrOneBooleanContent); |
Bill Schmidt | a76bf5a | 2013-04-23 18:49:44 +0000 | [diff] [blame] | 608 | // Altivec instructions set fields to all zeros or all ones. |
| 609 | setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 610 | |
Joerg Sonnenberger | b5459e6 | 2014-07-24 22:20:10 +0000 | [diff] [blame] | 611 | if (!isPPC64) { |
| 612 | // These libcalls are not available in 32-bit. |
| 613 | setLibcallName(RTLIB::SHL_I128, nullptr); |
| 614 | setLibcallName(RTLIB::SRL_I128, nullptr); |
| 615 | setLibcallName(RTLIB::SRA_I128, nullptr); |
| 616 | } |
| 617 | |
Evan Cheng | 39e9002 | 2012-07-02 22:39:56 +0000 | [diff] [blame] | 618 | if (isPPC64) { |
Chris Lattner | 454436d | 2006-10-18 01:20:43 +0000 | [diff] [blame] | 619 | setStackPointerRegisterToSaveRestore(PPC::X1); |
Jim Laskey | e0008e2 | 2007-02-22 14:56:36 +0000 | [diff] [blame] | 620 | setExceptionPointerRegister(PPC::X3); |
| 621 | setExceptionSelectorRegister(PPC::X4); |
| 622 | } else { |
Chris Lattner | 454436d | 2006-10-18 01:20:43 +0000 | [diff] [blame] | 623 | setStackPointerRegisterToSaveRestore(PPC::R1); |
Jim Laskey | e0008e2 | 2007-02-22 14:56:36 +0000 | [diff] [blame] | 624 | setExceptionPointerRegister(PPC::R3); |
| 625 | setExceptionSelectorRegister(PPC::R4); |
| 626 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 627 | |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 628 | // We have target-specific dag combine patterns for the following nodes: |
| 629 | setTargetDAGCombine(ISD::SINT_TO_FP); |
Hal Finkel | 5efb918 | 2015-01-06 06:01:57 +0000 | [diff] [blame] | 630 | if (Subtarget.hasFPCVT()) |
| 631 | setTargetDAGCombine(ISD::UINT_TO_FP); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 632 | setTargetDAGCombine(ISD::LOAD); |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 633 | setTargetDAGCombine(ISD::STORE); |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 634 | setTargetDAGCombine(ISD::BR_CC); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 635 | if (Subtarget.useCRBits()) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 636 | setTargetDAGCombine(ISD::BRCOND); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 637 | setTargetDAGCombine(ISD::BSWAP); |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 638 | setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN); |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 639 | setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN); |
| 640 | setTargetDAGCombine(ISD::INTRINSIC_VOID); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 641 | |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 642 | setTargetDAGCombine(ISD::SIGN_EXTEND); |
| 643 | setTargetDAGCombine(ISD::ZERO_EXTEND); |
| 644 | setTargetDAGCombine(ISD::ANY_EXTEND); |
| 645 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 646 | if (Subtarget.useCRBits()) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 647 | setTargetDAGCombine(ISD::TRUNCATE); |
| 648 | setTargetDAGCombine(ISD::SETCC); |
| 649 | setTargetDAGCombine(ISD::SELECT_CC); |
| 650 | } |
| 651 | |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 652 | // Use reciprocal estimates. |
| 653 | if (TM.Options.UnsafeFPMath) { |
| 654 | setTargetDAGCombine(ISD::FDIV); |
| 655 | setTargetDAGCombine(ISD::FSQRT); |
| 656 | } |
| 657 | |
Dale Johannesen | 10432e5 | 2007-10-19 00:59:18 +0000 | [diff] [blame] | 658 | // Darwin long double math library functions have $LDBL128 appended. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 659 | if (Subtarget.isDarwin()) { |
Duncan Sands | 53c954f | 2008-01-10 10:28:30 +0000 | [diff] [blame] | 660 | setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128"); |
Dale Johannesen | 10432e5 | 2007-10-19 00:59:18 +0000 | [diff] [blame] | 661 | setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128"); |
| 662 | setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128"); |
Duncan Sands | 53c954f | 2008-01-10 10:28:30 +0000 | [diff] [blame] | 663 | setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128"); |
| 664 | setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128"); |
Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 665 | setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128"); |
| 666 | setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128"); |
| 667 | setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128"); |
| 668 | setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128"); |
| 669 | setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128"); |
Dale Johannesen | 10432e5 | 2007-10-19 00:59:18 +0000 | [diff] [blame] | 670 | } |
| 671 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 672 | // With 32 condition bits, we don't need to sink (and duplicate) compares |
| 673 | // aggressively in CodeGenPrep. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 674 | if (Subtarget.useCRBits()) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 675 | setHasMultipleConditionRegisters(); |
| 676 | |
Hal Finkel | 6529857 | 2011-10-17 18:53:03 +0000 | [diff] [blame] | 677 | setMinFunctionAlignment(2); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 678 | if (Subtarget.isDarwin()) |
Hal Finkel | 6529857 | 2011-10-17 18:53:03 +0000 | [diff] [blame] | 679 | setPrefFunctionAlignment(4); |
Eli Friedman | 2518f83 | 2011-05-06 20:34:06 +0000 | [diff] [blame] | 680 | |
Hal Finkel | d73bfba | 2015-01-03 14:58:25 +0000 | [diff] [blame] | 681 | switch (Subtarget.getDarwinDirective()) { |
| 682 | default: break; |
| 683 | case PPC::DIR_970: |
| 684 | case PPC::DIR_A2: |
| 685 | case PPC::DIR_E500mc: |
| 686 | case PPC::DIR_E5500: |
| 687 | case PPC::DIR_PWR4: |
| 688 | case PPC::DIR_PWR5: |
| 689 | case PPC::DIR_PWR5X: |
| 690 | case PPC::DIR_PWR6: |
| 691 | case PPC::DIR_PWR6X: |
| 692 | case PPC::DIR_PWR7: |
| 693 | case PPC::DIR_PWR8: |
| 694 | setPrefFunctionAlignment(4); |
| 695 | setPrefLoopAlignment(4); |
| 696 | break; |
| 697 | } |
| 698 | |
Eli Friedman | 30a49e9 | 2011-08-03 21:06:02 +0000 | [diff] [blame] | 699 | setInsertFencesForAtomic(true); |
| 700 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 701 | if (Subtarget.enableMachineScheduler()) |
Hal Finkel | 21442b2 | 2013-09-11 23:05:25 +0000 | [diff] [blame] | 702 | setSchedulingPreference(Sched::Source); |
| 703 | else |
| 704 | setSchedulingPreference(Sched::Hybrid); |
Hal Finkel | 6f0ae78 | 2011-11-22 16:21:04 +0000 | [diff] [blame] | 705 | |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 706 | computeRegisterProperties(); |
Hal Finkel | 742b535 | 2012-08-28 16:12:39 +0000 | [diff] [blame] | 707 | |
Hal Finkel | d73bfba | 2015-01-03 14:58:25 +0000 | [diff] [blame] | 708 | // The Freescale cores do better with aggressive inlining of memcpy and |
| 709 | // friends. GCC uses same threshold of 128 bytes (= 32 word stores). |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 710 | if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc || |
| 711 | Subtarget.getDarwinDirective() == PPC::DIR_E5500) { |
Jim Grosbach | 341ad3e | 2013-02-20 21:13:59 +0000 | [diff] [blame] | 712 | MaxStoresPerMemset = 32; |
| 713 | MaxStoresPerMemsetOptSize = 16; |
| 714 | MaxStoresPerMemcpy = 32; |
| 715 | MaxStoresPerMemcpyOptSize = 8; |
| 716 | MaxStoresPerMemmove = 32; |
| 717 | MaxStoresPerMemmoveOptSize = 8; |
Hal Finkel | 742b535 | 2012-08-28 16:12:39 +0000 | [diff] [blame] | 718 | } |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 719 | } |
| 720 | |
Hal Finkel | 262a224 | 2013-09-12 23:20:06 +0000 | [diff] [blame] | 721 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine |
| 722 | /// the desired ByVal argument alignment. |
| 723 | static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign, |
| 724 | unsigned MaxMaxAlign) { |
| 725 | if (MaxAlign == MaxMaxAlign) |
| 726 | return; |
| 727 | if (VectorType *VTy = dyn_cast<VectorType>(Ty)) { |
| 728 | if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256) |
| 729 | MaxAlign = 32; |
| 730 | else if (VTy->getBitWidth() >= 128 && MaxAlign < 16) |
| 731 | MaxAlign = 16; |
| 732 | } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { |
| 733 | unsigned EltAlign = 0; |
| 734 | getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign); |
| 735 | if (EltAlign > MaxAlign) |
| 736 | MaxAlign = EltAlign; |
| 737 | } else if (StructType *STy = dyn_cast<StructType>(Ty)) { |
| 738 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { |
| 739 | unsigned EltAlign = 0; |
| 740 | getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign); |
| 741 | if (EltAlign > MaxAlign) |
| 742 | MaxAlign = EltAlign; |
| 743 | if (MaxAlign == MaxMaxAlign) |
| 744 | break; |
| 745 | } |
| 746 | } |
| 747 | } |
| 748 | |
Dale Johannesen | cbde4c2 | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 749 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 750 | /// function arguments in the caller parameter area. |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 751 | unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const { |
Dale Johannesen | cbde4c2 | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 752 | // Darwin passes everything on 4 byte boundary. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 753 | if (Subtarget.isDarwin()) |
Dale Johannesen | cbde4c2 | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 754 | return 4; |
Roman Divacky | b9663cc | 2012-04-02 15:49:30 +0000 | [diff] [blame] | 755 | |
| 756 | // 16byte and wider vectors are passed on 16byte boundary. |
Roman Divacky | b9663cc | 2012-04-02 15:49:30 +0000 | [diff] [blame] | 757 | // The rest is 8 on PPC64 and 4 on PPC32 boundary. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 758 | unsigned Align = Subtarget.isPPC64() ? 8 : 4; |
| 759 | if (Subtarget.hasAltivec() || Subtarget.hasQPX()) |
| 760 | getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16); |
Hal Finkel | 262a224 | 2013-09-12 23:20:06 +0000 | [diff] [blame] | 761 | return Align; |
Dale Johannesen | cbde4c2 | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 762 | } |
| 763 | |
Chris Lattner | 347ed8a | 2006-01-09 23:52:17 +0000 | [diff] [blame] | 764 | const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 765 | switch (Opcode) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 766 | default: return nullptr; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 767 | case PPCISD::FSEL: return "PPCISD::FSEL"; |
| 768 | case PPCISD::FCFID: return "PPCISD::FCFID"; |
Hal Finkel | 3fe09ea | 2015-01-06 07:02:15 +0000 | [diff] [blame] | 769 | case PPCISD::FCFIDU: return "PPCISD::FCFIDU"; |
| 770 | case PPCISD::FCFIDS: return "PPCISD::FCFIDS"; |
| 771 | case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 772 | case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ"; |
| 773 | case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ"; |
Hal Finkel | 3fe09ea | 2015-01-06 07:02:15 +0000 | [diff] [blame] | 774 | case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ"; |
| 775 | case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ"; |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 776 | case PPCISD::FRE: return "PPCISD::FRE"; |
| 777 | case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 778 | case PPCISD::STFIWX: return "PPCISD::STFIWX"; |
| 779 | case PPCISD::VMADDFP: return "PPCISD::VMADDFP"; |
| 780 | case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP"; |
| 781 | case PPCISD::VPERM: return "PPCISD::VPERM"; |
Hal Finkel | 4edc66b | 2015-01-03 01:16:37 +0000 | [diff] [blame] | 782 | case PPCISD::CMPB: return "PPCISD::CMPB"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 783 | case PPCISD::Hi: return "PPCISD::Hi"; |
| 784 | case PPCISD::Lo: return "PPCISD::Lo"; |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 785 | case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY"; |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 786 | case PPCISD::LOAD: return "PPCISD::LOAD"; |
| 787 | case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 788 | case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC"; |
| 789 | case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg"; |
| 790 | case PPCISD::SRL: return "PPCISD::SRL"; |
| 791 | case PPCISD::SRA: return "PPCISD::SRA"; |
| 792 | case PPCISD::SHL: return "PPCISD::SHL"; |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 793 | case PPCISD::CALL: return "PPCISD::CALL"; |
| 794 | case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP"; |
Bill Schmidt | 3d9674c | 2014-11-11 20:44:09 +0000 | [diff] [blame] | 795 | case PPCISD::CALL_TLS: return "PPCISD::CALL_TLS"; |
| 796 | case PPCISD::CALL_NOP_TLS: return "PPCISD::CALL_NOP_TLS"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 797 | case PPCISD::MTCTR: return "PPCISD::MTCTR"; |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 798 | case PPCISD::BCTRL: return "PPCISD::BCTRL"; |
Hal Finkel | fc096c9 | 2014-12-23 22:29:40 +0000 | [diff] [blame] | 799 | case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 800 | case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG"; |
Hal Finkel | bbdee93 | 2014-12-02 22:01:00 +0000 | [diff] [blame] | 801 | case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE"; |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 802 | case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP"; |
| 803 | case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP"; |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 804 | case PPCISD::MFOCRF: return "PPCISD::MFOCRF"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 805 | case PPCISD::VCMP: return "PPCISD::VCMP"; |
| 806 | case PPCISD::VCMPo: return "PPCISD::VCMPo"; |
| 807 | case PPCISD::LBRX: return "PPCISD::LBRX"; |
| 808 | case PPCISD::STBRX: return "PPCISD::STBRX"; |
Hal Finkel | 3fe09ea | 2015-01-06 07:02:15 +0000 | [diff] [blame] | 809 | case PPCISD::LFIWAX: return "PPCISD::LFIWAX"; |
| 810 | case PPCISD::LFIWZX: return "PPCISD::LFIWZX"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 811 | case PPCISD::LARX: return "PPCISD::LARX"; |
| 812 | case PPCISD::STCX: return "PPCISD::STCX"; |
| 813 | case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH"; |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 814 | case PPCISD::BDNZ: return "PPCISD::BDNZ"; |
| 815 | case PPCISD::BDZ: return "PPCISD::BDZ"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 816 | case PPCISD::MFFS: return "PPCISD::MFFS"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 817 | case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 818 | case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN"; |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 819 | case PPCISD::CR6SET: return "PPCISD::CR6SET"; |
| 820 | case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET"; |
Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 821 | case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA"; |
| 822 | case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L"; |
| 823 | case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L"; |
Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 824 | case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT"; |
Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 825 | case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA"; |
| 826 | case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L"; |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 827 | case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS"; |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 828 | case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA"; |
| 829 | case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L"; |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 830 | case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA"; |
| 831 | case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L"; |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 832 | case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA"; |
| 833 | case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L"; |
Bill Schmidt | 51e7951 | 2013-02-20 15:50:31 +0000 | [diff] [blame] | 834 | case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT"; |
Bill Schmidt | a87a7e2 | 2013-05-14 19:35:45 +0000 | [diff] [blame] | 835 | case PPCISD::SC: return "PPCISD::SC"; |
Chris Lattner | 347ed8a | 2006-01-09 23:52:17 +0000 | [diff] [blame] | 836 | } |
| 837 | } |
| 838 | |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 839 | EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const { |
Adhemerval Zanella | fe3f793 | 2012-10-08 18:59:53 +0000 | [diff] [blame] | 840 | if (!VT.isVector()) |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 841 | return Subtarget.useCRBits() ? MVT::i1 : MVT::i32; |
Adhemerval Zanella | fe3f793 | 2012-10-08 18:59:53 +0000 | [diff] [blame] | 842 | return VT.changeVectorElementTypeToInteger(); |
Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 843 | } |
| 844 | |
Hal Finkel | 62ac736 | 2014-09-19 11:42:56 +0000 | [diff] [blame] | 845 | bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const { |
| 846 | assert(VT.isFloatingPoint() && "Non-floating-point FMA?"); |
| 847 | return true; |
| 848 | } |
| 849 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 850 | //===----------------------------------------------------------------------===// |
| 851 | // Node matching predicates, for use by the tblgen matching code. |
| 852 | //===----------------------------------------------------------------------===// |
| 853 | |
Chris Lattner | 7f1fa8e | 2005-08-26 17:36:52 +0000 | [diff] [blame] | 854 | /// isFloatingPointZero - Return true if this is 0.0 or -0.0. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 855 | static bool isFloatingPointZero(SDValue Op) { |
Chris Lattner | 7f1fa8e | 2005-08-26 17:36:52 +0000 | [diff] [blame] | 856 | if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op)) |
Dale Johannesen | 3cf889f | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 857 | return CFP->getValueAPF().isZero(); |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 858 | else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) { |
Chris Lattner | 7f1fa8e | 2005-08-26 17:36:52 +0000 | [diff] [blame] | 859 | // Maybe this has already been legalized into the constant pool? |
| 860 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1))) |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 861 | if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal())) |
Dale Johannesen | 3cf889f | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 862 | return CFP->getValueAPF().isZero(); |
Chris Lattner | 7f1fa8e | 2005-08-26 17:36:52 +0000 | [diff] [blame] | 863 | } |
| 864 | return false; |
| 865 | } |
| 866 | |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 867 | /// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return |
| 868 | /// true if Op is undef or if it matches the specified value. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 869 | static bool isConstantOrUndef(int Op, int Val) { |
| 870 | return Op < 0 || Op == Val; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 871 | } |
| 872 | |
| 873 | /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a |
| 874 | /// VPKUHUM instruction. |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 875 | /// The ShuffleKind distinguishes between big-endian operations with |
| 876 | /// two different inputs (0), either-endian operations with two identical |
| 877 | /// inputs (1), and little-endian operantion with two different inputs (2). |
| 878 | /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). |
| 879 | bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 880 | SelectionDAG &DAG) { |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 881 | bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian(); |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 882 | if (ShuffleKind == 0) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 883 | if (IsLE) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 884 | return false; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 885 | for (unsigned i = 0; i != 16; ++i) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 886 | if (!isConstantOrUndef(N->getMaskElt(i), i*2+1)) |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 887 | return false; |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 888 | } else if (ShuffleKind == 2) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 889 | if (!IsLE) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 890 | return false; |
| 891 | for (unsigned i = 0; i != 16; ++i) |
| 892 | if (!isConstantOrUndef(N->getMaskElt(i), i*2)) |
| 893 | return false; |
| 894 | } else if (ShuffleKind == 1) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 895 | unsigned j = IsLE ? 0 : 1; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 896 | for (unsigned i = 0; i != 8; ++i) |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 897 | if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) || |
| 898 | !isConstantOrUndef(N->getMaskElt(i+8), i*2+j)) |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 899 | return false; |
| 900 | } |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 901 | return true; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 902 | } |
| 903 | |
| 904 | /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a |
| 905 | /// VPKUWUM instruction. |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 906 | /// The ShuffleKind distinguishes between big-endian operations with |
| 907 | /// two different inputs (0), either-endian operations with two identical |
| 908 | /// inputs (1), and little-endian operantion with two different inputs (2). |
| 909 | /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). |
| 910 | bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 911 | SelectionDAG &DAG) { |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 912 | bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian(); |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 913 | if (ShuffleKind == 0) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 914 | if (IsLE) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 915 | return false; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 916 | for (unsigned i = 0; i != 16; i += 2) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 917 | if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) || |
| 918 | !isConstantOrUndef(N->getMaskElt(i+1), i*2+3)) |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 919 | return false; |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 920 | } else if (ShuffleKind == 2) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 921 | if (!IsLE) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 922 | return false; |
| 923 | for (unsigned i = 0; i != 16; i += 2) |
| 924 | if (!isConstantOrUndef(N->getMaskElt(i ), i*2) || |
| 925 | !isConstantOrUndef(N->getMaskElt(i+1), i*2+1)) |
| 926 | return false; |
| 927 | } else if (ShuffleKind == 1) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 928 | unsigned j = IsLE ? 0 : 2; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 929 | for (unsigned i = 0; i != 8; i += 2) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 930 | if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) || |
| 931 | !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) || |
| 932 | !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) || |
| 933 | !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1)) |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 934 | return false; |
| 935 | } |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 936 | return true; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 937 | } |
| 938 | |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 939 | /// isVMerge - Common function, used to match vmrg* shuffles. |
| 940 | /// |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 941 | static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize, |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 942 | unsigned LHSStart, unsigned RHSStart) { |
Hal Finkel | df3e34d | 2014-03-26 22:58:37 +0000 | [diff] [blame] | 943 | if (N->getValueType(0) != MVT::v16i8) |
| 944 | return false; |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 945 | assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) && |
| 946 | "Unsupported merge size!"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 947 | |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 948 | for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units |
| 949 | for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 950 | if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j), |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 951 | LHSStart+j+i*UnitSize) || |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 952 | !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j), |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 953 | RHSStart+j+i*UnitSize)) |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 954 | return false; |
| 955 | } |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 956 | return true; |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 957 | } |
| 958 | |
| 959 | /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 960 | /// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes). |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 961 | /// The ShuffleKind distinguishes between big-endian merges with two |
| 962 | /// different inputs (0), either-endian merges with two identical inputs (1), |
| 963 | /// and little-endian merges with two different inputs (2). For the latter, |
| 964 | /// the input operands are swapped (see PPCInstrAltivec.td). |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 965 | bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 966 | unsigned ShuffleKind, SelectionDAG &DAG) { |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 967 | if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) { |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 968 | if (ShuffleKind == 1) // unary |
| 969 | return isVMerge(N, UnitSize, 0, 0); |
| 970 | else if (ShuffleKind == 2) // swapped |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 971 | return isVMerge(N, UnitSize, 0, 16); |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 972 | else |
| 973 | return false; |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 974 | } else { |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 975 | if (ShuffleKind == 1) // unary |
| 976 | return isVMerge(N, UnitSize, 8, 8); |
| 977 | else if (ShuffleKind == 0) // normal |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 978 | return isVMerge(N, UnitSize, 8, 24); |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 979 | else |
| 980 | return false; |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 981 | } |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 982 | } |
| 983 | |
| 984 | /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 985 | /// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes). |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 986 | /// The ShuffleKind distinguishes between big-endian merges with two |
| 987 | /// different inputs (0), either-endian merges with two identical inputs (1), |
| 988 | /// and little-endian merges with two different inputs (2). For the latter, |
| 989 | /// the input operands are swapped (see PPCInstrAltivec.td). |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 990 | bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 991 | unsigned ShuffleKind, SelectionDAG &DAG) { |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 992 | if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) { |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 993 | if (ShuffleKind == 1) // unary |
| 994 | return isVMerge(N, UnitSize, 8, 8); |
| 995 | else if (ShuffleKind == 2) // swapped |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 996 | return isVMerge(N, UnitSize, 8, 24); |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 997 | else |
| 998 | return false; |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 999 | } else { |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 1000 | if (ShuffleKind == 1) // unary |
| 1001 | return isVMerge(N, UnitSize, 0, 0); |
| 1002 | else if (ShuffleKind == 0) // normal |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1003 | return isVMerge(N, UnitSize, 0, 16); |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 1004 | else |
| 1005 | return false; |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1006 | } |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 1007 | } |
| 1008 | |
| 1009 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1010 | /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift |
| 1011 | /// amount, otherwise return -1. |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 1012 | /// The ShuffleKind distinguishes between big-endian operations with two |
| 1013 | /// different inputs (0), either-endian operations with two identical inputs |
| 1014 | /// (1), and little-endian operations with two different inputs (2). For the |
| 1015 | /// latter, the input operands are swapped (see PPCInstrAltivec.td). |
| 1016 | int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind, |
| 1017 | SelectionDAG &DAG) { |
Hal Finkel | df3e34d | 2014-03-26 22:58:37 +0000 | [diff] [blame] | 1018 | if (N->getValueType(0) != MVT::v16i8) |
Hal Finkel | a775e51 | 2014-04-08 19:00:27 +0000 | [diff] [blame] | 1019 | return -1; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1020 | |
| 1021 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1022 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1023 | // Find the first non-undef value in the shuffle mask. |
| 1024 | unsigned i; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1025 | for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i) |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1026 | /*search*/; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1027 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1028 | if (i == 16) return -1; // all undef. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1029 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1030 | // Otherwise, check to see if the rest of the elements are consecutively |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1031 | // numbered from this value. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1032 | unsigned ShiftAmt = SVOp->getMaskElt(i); |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1033 | if (ShiftAmt < i) return -1; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 1034 | |
Bill Schmidt | f04e998 | 2014-08-04 23:21:01 +0000 | [diff] [blame] | 1035 | ShiftAmt -= i; |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 1036 | bool isLE = DAG.getTarget().getSubtargetImpl()->getDataLayout()-> |
| 1037 | isLittleEndian(); |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1038 | |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 1039 | if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) { |
Bill Schmidt | f04e998 | 2014-08-04 23:21:01 +0000 | [diff] [blame] | 1040 | // Check the rest of the elements to see if they are consecutive. |
| 1041 | for (++i; i != 16; ++i) |
| 1042 | if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i)) |
| 1043 | return -1; |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 1044 | } else if (ShuffleKind == 1) { |
Bill Schmidt | f04e998 | 2014-08-04 23:21:01 +0000 | [diff] [blame] | 1045 | // Check the rest of the elements to see if they are consecutive. |
| 1046 | for (++i; i != 16; ++i) |
| 1047 | if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15)) |
| 1048 | return -1; |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 1049 | } else |
| 1050 | return -1; |
| 1051 | |
| 1052 | if (ShuffleKind == 2 && isLE) |
| 1053 | ShiftAmt = 16 - ShiftAmt; |
Bill Schmidt | f04e998 | 2014-08-04 23:21:01 +0000 | [diff] [blame] | 1054 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1055 | return ShiftAmt; |
| 1056 | } |
Chris Lattner | ffc4756 | 2006-03-20 06:33:01 +0000 | [diff] [blame] | 1057 | |
| 1058 | /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand |
| 1059 | /// specifies a splat of a single element that is suitable for input to |
| 1060 | /// VSPLTB/VSPLTH/VSPLTW. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1061 | bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1062 | assert(N->getValueType(0) == MVT::v16i8 && |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1063 | (EltSize == 1 || EltSize == 2 || EltSize == 4)); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1064 | |
Chris Lattner | a8fbb6d | 2006-03-20 06:37:44 +0000 | [diff] [blame] | 1065 | // This is a splat operation if each element of the permute is the same, and |
| 1066 | // if the value doesn't reference the second vector. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1067 | unsigned ElementBase = N->getMaskElt(0); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1068 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1069 | // FIXME: Handle UNDEF elements too! |
| 1070 | if (ElementBase >= 16) |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1071 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1072 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1073 | // Check that the indices are consecutive, in the case of a multi-byte element |
| 1074 | // splatted with a v16i8 mask. |
| 1075 | for (unsigned i = 1; i != EltSize; ++i) |
| 1076 | if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase)) |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1077 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1078 | |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1079 | for (unsigned i = EltSize, e = 16; i != e; i += EltSize) { |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1080 | if (N->getMaskElt(i) < 0) continue; |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1081 | for (unsigned j = 0; j != EltSize; ++j) |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1082 | if (N->getMaskElt(i+j) != N->getMaskElt(j)) |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1083 | return false; |
Chris Lattner | a8fbb6d | 2006-03-20 06:37:44 +0000 | [diff] [blame] | 1084 | } |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1085 | return true; |
Chris Lattner | ffc4756 | 2006-03-20 06:33:01 +0000 | [diff] [blame] | 1086 | } |
| 1087 | |
Evan Cheng | 581d279 | 2007-07-30 07:51:22 +0000 | [diff] [blame] | 1088 | /// isAllNegativeZeroVector - Returns true if all elements of build_vector |
| 1089 | /// are -0.0. |
| 1090 | bool PPC::isAllNegativeZeroVector(SDNode *N) { |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1091 | BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N); |
| 1092 | |
| 1093 | APInt APVal, APUndef; |
| 1094 | unsigned BitSize; |
| 1095 | bool HasAnyUndefs; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1096 | |
Dale Johannesen | 5f4eecf | 2009-11-13 01:45:18 +0000 | [diff] [blame] | 1097 | if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true)) |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1098 | if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
Dale Johannesen | 3cf889f | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 1099 | return CFP->getValueAPF().isNegZero(); |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1100 | |
Evan Cheng | 581d279 | 2007-07-30 07:51:22 +0000 | [diff] [blame] | 1101 | return false; |
| 1102 | } |
| 1103 | |
Chris Lattner | ffc4756 | 2006-03-20 06:33:01 +0000 | [diff] [blame] | 1104 | /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the |
| 1105 | /// specified isSplatShuffleMask VECTOR_SHUFFLE mask. |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1106 | unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize, |
| 1107 | SelectionDAG &DAG) { |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1108 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
| 1109 | assert(isSplatShuffleMask(SVOp, EltSize)); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 1110 | if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1111 | return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize); |
| 1112 | else |
| 1113 | return SVOp->getMaskElt(0) / EltSize; |
Chris Lattner | ffc4756 | 2006-03-20 06:33:01 +0000 | [diff] [blame] | 1114 | } |
| 1115 | |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 1116 | /// get_VSPLTI_elt - If this is a build_vector of constants which can be formed |
Chris Lattner | d71a1f9 | 2006-04-08 06:46:53 +0000 | [diff] [blame] | 1117 | /// by using a vspltis[bhw] instruction of the specified element size, return |
| 1118 | /// the constant being splatted. The ByteSize field indicates the number of |
| 1119 | /// bytes of each element [124] -> [bhw]. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1120 | SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1121 | SDValue OpVal(nullptr, 0); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1122 | |
| 1123 | // If ByteSize of the splat is bigger than the element size of the |
| 1124 | // build_vector, then we have a case where we are checking for a splat where |
| 1125 | // multiple elements of the buildvector are folded together into a single |
| 1126 | // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8). |
| 1127 | unsigned EltSize = 16/N->getNumOperands(); |
| 1128 | if (EltSize < ByteSize) { |
| 1129 | unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1130 | SDValue UniquedVals[4]; |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1131 | assert(Multiple > 1 && Multiple <= 4 && "How can this happen?"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1132 | |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1133 | // See if all of the elements in the buildvector agree across. |
| 1134 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 1135 | if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue; |
| 1136 | // If the element isn't a constant, bail fully out. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1137 | if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue(); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1138 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1139 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1140 | if (!UniquedVals[i&(Multiple-1)].getNode()) |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1141 | UniquedVals[i&(Multiple-1)] = N->getOperand(i); |
| 1142 | else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i)) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1143 | return SDValue(); // no match. |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1144 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1145 | |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1146 | // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains |
| 1147 | // either constant or undef values that are identical for each chunk. See |
| 1148 | // if these chunks can form into a larger vspltis*. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1149 | |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1150 | // Check to see if all of the leading entries are either 0 or -1. If |
| 1151 | // neither, then this won't fit into the immediate field. |
| 1152 | bool LeadingZero = true; |
| 1153 | bool LeadingOnes = true; |
| 1154 | for (unsigned i = 0; i != Multiple-1; ++i) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1155 | if (!UniquedVals[i].getNode()) continue; // Must have been undefs. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1156 | |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1157 | LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue(); |
| 1158 | LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue(); |
| 1159 | } |
| 1160 | // Finally, check the least significant entry. |
| 1161 | if (LeadingZero) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1162 | if (!UniquedVals[Multiple-1].getNode()) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1163 | return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1164 | int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue(); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1165 | if (Val < 16) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1166 | return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4) |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1167 | } |
| 1168 | if (LeadingOnes) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1169 | if (!UniquedVals[Multiple-1].getNode()) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1170 | return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef |
Dan Gohman | 6e05483 | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 1171 | int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue(); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1172 | if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1173 | return DAG.getTargetConstant(Val, MVT::i32); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1174 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1175 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1176 | return SDValue(); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1177 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1178 | |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1179 | // Check to see if this buildvec has a single non-undef value in its elements. |
| 1180 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 1181 | if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1182 | if (!OpVal.getNode()) |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1183 | OpVal = N->getOperand(i); |
| 1184 | else if (OpVal != N->getOperand(i)) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1185 | return SDValue(); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1186 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1187 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1188 | if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1189 | |
Eli Friedman | 9c6ab1a | 2009-05-24 02:03:36 +0000 | [diff] [blame] | 1190 | unsigned ValSizeInBytes = EltSize; |
Nate Begeman | 1b39287 | 2006-03-28 04:15:58 +0000 | [diff] [blame] | 1191 | uint64_t Value = 0; |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1192 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1193 | Value = CN->getZExtValue(); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1194 | } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1195 | assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!"); |
Dale Johannesen | 3cf889f | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 1196 | Value = FloatToBits(CN->getValueAPF().convertToFloat()); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1197 | } |
| 1198 | |
| 1199 | // If the splat value is larger than the element value, then we can never do |
| 1200 | // this splat. The only case that we could fit the replicated bits into our |
| 1201 | // immediate field for would be zero, and we prefer to use vxor for it. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1202 | if (ValSizeInBytes < ByteSize) return SDValue(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1203 | |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1204 | // If the element value is larger than the splat value, cut it in half and |
| 1205 | // check to see if the two halves are equal. Continue doing this until we |
| 1206 | // get to ByteSize. This allows us to handle 0x01010101 as 0x01. |
| 1207 | while (ValSizeInBytes > ByteSize) { |
| 1208 | ValSizeInBytes >>= 1; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1209 | |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1210 | // If the top half equals the bottom half, we're still ok. |
Chris Lattner | 39cc717 | 2006-04-05 17:39:25 +0000 | [diff] [blame] | 1211 | if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) != |
| 1212 | (Value & ((1 << (8*ValSizeInBytes))-1))) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1213 | return SDValue(); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1214 | } |
| 1215 | |
| 1216 | // Properly sign extend the value. |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 1217 | int MaskVal = SignExtend32(Value, ByteSize * 8); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1218 | |
Evan Cheng | b1ddc98 | 2006-03-26 09:52:32 +0000 | [diff] [blame] | 1219 | // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1220 | if (MaskVal == 0) return SDValue(); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1221 | |
Chris Lattner | d71a1f9 | 2006-04-08 06:46:53 +0000 | [diff] [blame] | 1222 | // Finally, if this value fits in a 5 bit sext field, return it |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 1223 | if (SignExtend32<5>(MaskVal) == MaskVal) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1224 | return DAG.getTargetConstant(MaskVal, MVT::i32); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1225 | return SDValue(); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1226 | } |
| 1227 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1228 | //===----------------------------------------------------------------------===// |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1229 | // Addressing Mode Selection |
| 1230 | //===----------------------------------------------------------------------===// |
| 1231 | |
| 1232 | /// isIntS16Immediate - This method tests to see if the node is either a 32-bit |
| 1233 | /// or 64-bit immediate, and if the value can be accurately represented as a |
| 1234 | /// sign extension from a 16-bit value. If so, this returns true and the |
| 1235 | /// immediate. |
| 1236 | static bool isIntS16Immediate(SDNode *N, short &Imm) { |
Adam Nemet | 571eb5f | 2014-05-20 17:20:34 +0000 | [diff] [blame] | 1237 | if (!isa<ConstantSDNode>(N)) |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1238 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1239 | |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1240 | Imm = (short)cast<ConstantSDNode>(N)->getZExtValue(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1241 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1242 | return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue(); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1243 | else |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1244 | return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue(); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1245 | } |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1246 | static bool isIntS16Immediate(SDValue Op, short &Imm) { |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1247 | return isIntS16Immediate(Op.getNode(), Imm); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1248 | } |
| 1249 | |
| 1250 | |
| 1251 | /// SelectAddressRegReg - Given the specified addressed, check to see if it |
| 1252 | /// can be represented as an indexed [r+r] operation. Returns false if it |
| 1253 | /// can be more efficiently represented with [r+imm]. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1254 | bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base, |
| 1255 | SDValue &Index, |
Dan Gohman | 02b9313 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 1256 | SelectionDAG &DAG) const { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1257 | short imm = 0; |
| 1258 | if (N.getOpcode() == ISD::ADD) { |
| 1259 | if (isIntS16Immediate(N.getOperand(1), imm)) |
| 1260 | return false; // r+i |
| 1261 | if (N.getOperand(1).getOpcode() == PPCISD::Lo) |
| 1262 | return false; // r+i |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1263 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1264 | Base = N.getOperand(0); |
| 1265 | Index = N.getOperand(1); |
| 1266 | return true; |
| 1267 | } else if (N.getOpcode() == ISD::OR) { |
| 1268 | if (isIntS16Immediate(N.getOperand(1), imm)) |
| 1269 | return false; // r+i can fold it if we can. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1270 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1271 | // If this is an or of disjoint bitfields, we can codegen this as an add |
| 1272 | // (for better address arithmetic) if the LHS and RHS of the OR are provably |
| 1273 | // disjoint. |
Dan Gohman | f19609a | 2008-02-27 01:23:58 +0000 | [diff] [blame] | 1274 | APInt LHSKnownZero, LHSKnownOne; |
| 1275 | APInt RHSKnownZero, RHSKnownOne; |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 1276 | DAG.computeKnownBits(N.getOperand(0), |
| 1277 | LHSKnownZero, LHSKnownOne); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1278 | |
Dan Gohman | f19609a | 2008-02-27 01:23:58 +0000 | [diff] [blame] | 1279 | if (LHSKnownZero.getBoolValue()) { |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 1280 | DAG.computeKnownBits(N.getOperand(1), |
| 1281 | RHSKnownZero, RHSKnownOne); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1282 | // If all of the bits are known zero on the LHS or RHS, the add won't |
| 1283 | // carry. |
Dan Gohman | 26854f2 | 2008-02-27 21:12:32 +0000 | [diff] [blame] | 1284 | if (~(LHSKnownZero | RHSKnownZero) == 0) { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1285 | Base = N.getOperand(0); |
| 1286 | Index = N.getOperand(1); |
| 1287 | return true; |
| 1288 | } |
| 1289 | } |
| 1290 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1291 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1292 | return false; |
| 1293 | } |
| 1294 | |
Hal Finkel | dbbf09b | 2013-07-09 06:34:51 +0000 | [diff] [blame] | 1295 | // If we happen to be doing an i64 load or store into a stack slot that has |
| 1296 | // less than a 4-byte alignment, then the frame-index elimination may need to |
| 1297 | // use an indexed load or store instruction (because the offset may not be a |
| 1298 | // multiple of 4). The extra register needed to hold the offset comes from the |
| 1299 | // register scavenger, and it is possible that the scavenger will need to use |
| 1300 | // an emergency spill slot. As a result, we need to make sure that a spill slot |
| 1301 | // is allocated when doing an i64 load/store into a less-than-4-byte-aligned |
| 1302 | // stack slot. |
| 1303 | static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) { |
| 1304 | // FIXME: This does not handle the LWA case. |
| 1305 | if (VT != MVT::i64) |
| 1306 | return; |
| 1307 | |
Hal Finkel | 7ab3db5 | 2013-07-10 15:29:01 +0000 | [diff] [blame] | 1308 | // NOTE: We'll exclude negative FIs here, which come from argument |
| 1309 | // lowering, because there are no known test cases triggering this problem |
| 1310 | // using packed structures (or similar). We can remove this exclusion if |
| 1311 | // we find such a test case. The reason why this is so test-case driven is |
| 1312 | // because this entire 'fixup' is only to prevent crashes (from the |
| 1313 | // register scavenger) on not-really-valid inputs. For example, if we have: |
| 1314 | // %a = alloca i1 |
| 1315 | // %b = bitcast i1* %a to i64* |
| 1316 | // store i64* a, i64 b |
| 1317 | // then the store should really be marked as 'align 1', but is not. If it |
| 1318 | // were marked as 'align 1' then the indexed form would have been |
| 1319 | // instruction-selected initially, and the problem this 'fixup' is preventing |
| 1320 | // won't happen regardless. |
Hal Finkel | dbbf09b | 2013-07-09 06:34:51 +0000 | [diff] [blame] | 1321 | if (FrameIdx < 0) |
| 1322 | return; |
| 1323 | |
| 1324 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1325 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 1326 | |
| 1327 | unsigned Align = MFI->getObjectAlignment(FrameIdx); |
| 1328 | if (Align >= 4) |
| 1329 | return; |
| 1330 | |
| 1331 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
| 1332 | FuncInfo->setHasNonRISpills(); |
| 1333 | } |
| 1334 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1335 | /// Returns true if the address N can be represented by a base register plus |
| 1336 | /// a signed 16-bit displacement [r+imm], and if it is not better |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1337 | /// represented as reg+reg. If Aligned is true, only accept displacements |
| 1338 | /// suitable for STD and friends, i.e. multiples of 4. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1339 | bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp, |
Dan Gohman | 02b9313 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 1340 | SDValue &Base, |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1341 | SelectionDAG &DAG, |
| 1342 | bool Aligned) const { |
Dale Johannesen | ab8e442 | 2009-02-06 19:16:40 +0000 | [diff] [blame] | 1343 | // FIXME dl should come from parent load or store, not from address |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1344 | SDLoc dl(N); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1345 | // If this can be more profitably realized as r+r, fail. |
| 1346 | if (SelectAddressRegReg(N, Disp, Base, DAG)) |
| 1347 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1348 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1349 | if (N.getOpcode() == ISD::ADD) { |
| 1350 | short imm = 0; |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1351 | if (isIntS16Immediate(N.getOperand(1), imm) && |
| 1352 | (!Aligned || (imm & 3) == 0)) { |
Ulrich Weigand | 7aa76b6 | 2013-05-16 14:53:05 +0000 | [diff] [blame] | 1353 | Disp = DAG.getTargetConstant(imm, N.getValueType()); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1354 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { |
| 1355 | Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Hal Finkel | dbbf09b | 2013-07-09 06:34:51 +0000 | [diff] [blame] | 1356 | fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1357 | } else { |
| 1358 | Base = N.getOperand(0); |
| 1359 | } |
| 1360 | return true; // [r+i] |
| 1361 | } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) { |
| 1362 | // Match LOAD (ADD (X, Lo(G))). |
Gabor Greif | c8a9abe | 2012-04-20 11:41:38 +0000 | [diff] [blame] | 1363 | assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue() |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1364 | && "Cannot handle constant offsets yet!"); |
| 1365 | Disp = N.getOperand(1).getOperand(0); // The global address. |
| 1366 | assert(Disp.getOpcode() == ISD::TargetGlobalAddress || |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1367 | Disp.getOpcode() == ISD::TargetGlobalTLSAddress || |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1368 | Disp.getOpcode() == ISD::TargetConstantPool || |
| 1369 | Disp.getOpcode() == ISD::TargetJumpTable); |
| 1370 | Base = N.getOperand(0); |
| 1371 | return true; // [&g+r] |
| 1372 | } |
| 1373 | } else if (N.getOpcode() == ISD::OR) { |
| 1374 | short imm = 0; |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1375 | if (isIntS16Immediate(N.getOperand(1), imm) && |
| 1376 | (!Aligned || (imm & 3) == 0)) { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1377 | // If this is an or of disjoint bitfields, we can codegen this as an add |
| 1378 | // (for better address arithmetic) if the LHS and RHS of the OR are |
| 1379 | // provably disjoint. |
Dan Gohman | f19609a | 2008-02-27 01:23:58 +0000 | [diff] [blame] | 1380 | APInt LHSKnownZero, LHSKnownOne; |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 1381 | DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne); |
Bill Wendling | 6306183 | 2008-03-24 23:16:37 +0000 | [diff] [blame] | 1382 | |
Dan Gohman | f19609a | 2008-02-27 01:23:58 +0000 | [diff] [blame] | 1383 | if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1384 | // If all of the bits are known zero on the LHS or RHS, the add won't |
| 1385 | // carry. |
Ulrich Weigand | 55a9665 | 2014-07-20 22:26:40 +0000 | [diff] [blame] | 1386 | if (FrameIndexSDNode *FI = |
| 1387 | dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { |
| 1388 | Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
| 1389 | fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); |
| 1390 | } else { |
| 1391 | Base = N.getOperand(0); |
| 1392 | } |
Ulrich Weigand | 7aa76b6 | 2013-05-16 14:53:05 +0000 | [diff] [blame] | 1393 | Disp = DAG.getTargetConstant(imm, N.getValueType()); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1394 | return true; |
| 1395 | } |
| 1396 | } |
| 1397 | } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { |
| 1398 | // Loading from a constant address. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1399 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1400 | // If this address fits entirely in a 16-bit sext immediate field, codegen |
| 1401 | // this as "d, 0" |
| 1402 | short Imm; |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1403 | if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1404 | Disp = DAG.getTargetConstant(Imm, CN->getValueType(0)); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1405 | Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, |
Hal Finkel | f70c41e | 2013-03-21 23:45:03 +0000 | [diff] [blame] | 1406 | CN->getValueType(0)); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1407 | return true; |
| 1408 | } |
Chris Lattner | 4a9c0bb | 2007-02-17 06:44:03 +0000 | [diff] [blame] | 1409 | |
| 1410 | // Handle 32-bit sext immediates with LIS + addr mode. |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1411 | if ((CN->getValueType(0) == MVT::i32 || |
| 1412 | (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) && |
| 1413 | (!Aligned || (CN->getZExtValue() & 3) == 0)) { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1414 | int Addr = (int)CN->getZExtValue(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1415 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1416 | // Otherwise, break this down into an LIS + disp. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1417 | Disp = DAG.getTargetConstant((short)Addr, MVT::i32); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1418 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1419 | Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32); |
| 1420 | unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8; |
Dan Gohman | 32f71d7 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1421 | Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1422 | return true; |
| 1423 | } |
| 1424 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1425 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1426 | Disp = DAG.getTargetConstant(0, getPointerTy()); |
Hal Finkel | dbbf09b | 2013-07-09 06:34:51 +0000 | [diff] [blame] | 1427 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1428 | Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Hal Finkel | dbbf09b | 2013-07-09 06:34:51 +0000 | [diff] [blame] | 1429 | fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); |
| 1430 | } else |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1431 | Base = N; |
| 1432 | return true; // [r+0] |
| 1433 | } |
| 1434 | |
| 1435 | /// SelectAddressRegRegOnly - Given the specified addressed, force it to be |
| 1436 | /// represented as an indexed [r+r] operation. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1437 | bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base, |
| 1438 | SDValue &Index, |
Dan Gohman | 02b9313 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 1439 | SelectionDAG &DAG) const { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1440 | // Check to see if we can easily represent this as an [r+r] address. This |
| 1441 | // will fail if it thinks that the address is more profitably represented as |
| 1442 | // reg+imm, e.g. where imm = 0. |
| 1443 | if (SelectAddressRegReg(N, Base, Index, DAG)) |
| 1444 | return true; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1445 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1446 | // If the operand is an addition, always emit this as [r+r], since this is |
| 1447 | // better (for code size, and execution, as the memop does the add for free) |
| 1448 | // than emitting an explicit add. |
| 1449 | if (N.getOpcode() == ISD::ADD) { |
| 1450 | Base = N.getOperand(0); |
| 1451 | Index = N.getOperand(1); |
| 1452 | return true; |
| 1453 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1454 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1455 | // Otherwise, do it the hard way, using R0 as the base register. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1456 | Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, |
Hal Finkel | f70c41e | 2013-03-21 23:45:03 +0000 | [diff] [blame] | 1457 | N.getValueType()); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1458 | Index = N; |
| 1459 | return true; |
| 1460 | } |
| 1461 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1462 | /// getPreIndexedAddressParts - returns true by value, base pointer and |
| 1463 | /// offset pointer and addressing mode by reference if the node's address |
| 1464 | /// can be legally represented as pre-indexed load / store address. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1465 | bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base, |
| 1466 | SDValue &Offset, |
Evan Cheng | b150007 | 2006-11-09 17:55:04 +0000 | [diff] [blame] | 1467 | ISD::MemIndexedMode &AM, |
Dan Gohman | 02b9313 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 1468 | SelectionDAG &DAG) const { |
Hal Finkel | 595817e | 2012-06-04 02:21:00 +0000 | [diff] [blame] | 1469 | if (DisablePPCPreinc) return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1470 | |
Ulrich Weigand | e90b022 | 2013-03-22 14:58:48 +0000 | [diff] [blame] | 1471 | bool isLoad = true; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1472 | SDValue Ptr; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1473 | EVT VT; |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1474 | unsigned Alignment; |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1475 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { |
| 1476 | Ptr = LD->getBasePtr(); |
Dan Gohman | 47a7d6f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 1477 | VT = LD->getMemoryVT(); |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1478 | Alignment = LD->getAlignment(); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1479 | } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { |
Chris Lattner | 6837125 | 2006-11-14 01:38:31 +0000 | [diff] [blame] | 1480 | Ptr = ST->getBasePtr(); |
Dan Gohman | 47a7d6f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 1481 | VT = ST->getMemoryVT(); |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1482 | Alignment = ST->getAlignment(); |
Ulrich Weigand | e90b022 | 2013-03-22 14:58:48 +0000 | [diff] [blame] | 1483 | isLoad = false; |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1484 | } else |
| 1485 | return false; |
| 1486 | |
Chris Lattner | 6837125 | 2006-11-14 01:38:31 +0000 | [diff] [blame] | 1487 | // PowerPC doesn't have preinc load/store instructions for vectors. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1488 | if (VT.isVector()) |
Chris Lattner | 6837125 | 2006-11-14 01:38:31 +0000 | [diff] [blame] | 1489 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1490 | |
Ulrich Weigand | e90b022 | 2013-03-22 14:58:48 +0000 | [diff] [blame] | 1491 | if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) { |
| 1492 | |
| 1493 | // Common code will reject creating a pre-inc form if the base pointer |
| 1494 | // is a frame index, or if N is a store and the base pointer is either |
| 1495 | // the same as or a predecessor of the value being stored. Check for |
| 1496 | // those situations here, and try with swapped Base/Offset instead. |
| 1497 | bool Swap = false; |
| 1498 | |
| 1499 | if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base)) |
| 1500 | Swap = true; |
| 1501 | else if (!isLoad) { |
| 1502 | SDValue Val = cast<StoreSDNode>(N)->getValue(); |
| 1503 | if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode())) |
| 1504 | Swap = true; |
| 1505 | } |
| 1506 | |
| 1507 | if (Swap) |
| 1508 | std::swap(Base, Offset); |
| 1509 | |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1510 | AM = ISD::PRE_INC; |
| 1511 | return true; |
Hal Finkel | 1cc27e4 | 2012-06-19 02:34:32 +0000 | [diff] [blame] | 1512 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1513 | |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1514 | // LDU/STU can only handle immediates that are a multiple of 4. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1515 | if (VT != MVT::i64) { |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1516 | if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false)) |
Chris Lattner | 474b5b7 | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 1517 | return false; |
| 1518 | } else { |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1519 | // LDU/STU need an address with at least 4-byte alignment. |
| 1520 | if (Alignment < 4) |
| 1521 | return false; |
| 1522 | |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1523 | if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true)) |
Chris Lattner | 474b5b7 | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 1524 | return false; |
| 1525 | } |
Chris Lattner | b314b15 | 2006-11-11 00:08:42 +0000 | [diff] [blame] | 1526 | |
Chris Lattner | b314b15 | 2006-11-11 00:08:42 +0000 | [diff] [blame] | 1527 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { |
Chris Lattner | 474b5b7 | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 1528 | // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of |
| 1529 | // sext i32 to i64 when addr mode is r+i. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1530 | if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 && |
Chris Lattner | b314b15 | 2006-11-11 00:08:42 +0000 | [diff] [blame] | 1531 | LD->getExtensionType() == ISD::SEXTLOAD && |
| 1532 | isa<ConstantSDNode>(Offset)) |
| 1533 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1534 | } |
| 1535 | |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1536 | AM = ISD::PRE_INC; |
| 1537 | return true; |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1538 | } |
| 1539 | |
| 1540 | //===----------------------------------------------------------------------===// |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1541 | // LowerOperation implementation |
| 1542 | //===----------------------------------------------------------------------===// |
| 1543 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1544 | /// GetLabelAccessInfo - Return true if we should reference labels using a |
| 1545 | /// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags. |
| 1546 | static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags, |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1547 | unsigned &LoOpFlags, |
| 1548 | const GlobalValue *GV = nullptr) { |
Ulrich Weigand | d51c09f | 2013-06-21 14:42:20 +0000 | [diff] [blame] | 1549 | HiOpFlags = PPCII::MO_HA; |
| 1550 | LoOpFlags = PPCII::MO_LO; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1551 | |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 1552 | // Don't use the pic base if not in PIC relocation model. |
| 1553 | bool isPIC = TM.getRelocationModel() == Reloc::PIC_; |
| 1554 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1555 | if (isPIC) { |
| 1556 | HiOpFlags |= PPCII::MO_PIC_FLAG; |
| 1557 | LoOpFlags |= PPCII::MO_PIC_FLAG; |
| 1558 | } |
| 1559 | |
| 1560 | // If this is a reference to a global value that requires a non-lazy-ptr, make |
| 1561 | // sure that instruction lowering adds it. |
| 1562 | if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) { |
| 1563 | HiOpFlags |= PPCII::MO_NLP_FLAG; |
| 1564 | LoOpFlags |= PPCII::MO_NLP_FLAG; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1565 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1566 | if (GV->hasHiddenVisibility()) { |
| 1567 | HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG; |
| 1568 | LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG; |
| 1569 | } |
| 1570 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1571 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1572 | return isPIC; |
| 1573 | } |
| 1574 | |
| 1575 | static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC, |
| 1576 | SelectionDAG &DAG) { |
| 1577 | EVT PtrVT = HiPart.getValueType(); |
| 1578 | SDValue Zero = DAG.getConstant(0, PtrVT); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1579 | SDLoc DL(HiPart); |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1580 | |
| 1581 | SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero); |
| 1582 | SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1583 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1584 | // With PIC, the first instruction is actually "GR+hi(&G)". |
| 1585 | if (isPIC) |
| 1586 | Hi = DAG.getNode(ISD::ADD, DL, PtrVT, |
| 1587 | DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1588 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1589 | // Generate non-pic code that has direct accesses to the constant pool. |
| 1590 | // The address of the global is just (hi(&g)+lo(&g)). |
| 1591 | return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo); |
| 1592 | } |
| 1593 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1594 | SDValue PPCTargetLowering::LowerConstantPool(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1595 | SelectionDAG &DAG) const { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1596 | EVT PtrVT = Op.getValueType(); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1597 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1598 | const Constant *C = CP->getConstVal(); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1599 | |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1600 | // 64-bit SVR4 ABI code is always position-independent. |
| 1601 | // The actual address of the GlobalValue is stored in the TOC. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1602 | if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1603 | SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1604 | return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA, |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1605 | DAG.getRegister(PPC::X2, MVT::i64)); |
| 1606 | } |
| 1607 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1608 | unsigned MOHiFlag, MOLoFlag; |
| 1609 | bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag); |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 1610 | |
| 1611 | if (isPIC && Subtarget.isSVR4ABI()) { |
| 1612 | SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), |
| 1613 | PPCII::MO_PIC_FLAG); |
| 1614 | SDLoc DL(CP); |
| 1615 | return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA, |
| 1616 | DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT)); |
| 1617 | } |
| 1618 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1619 | SDValue CPIHi = |
| 1620 | DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag); |
| 1621 | SDValue CPILo = |
| 1622 | DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag); |
| 1623 | return LowerLabelRef(CPIHi, CPILo, isPIC, DAG); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1624 | } |
| 1625 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1626 | SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1627 | EVT PtrVT = Op.getValueType(); |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1628 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1629 | |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1630 | // 64-bit SVR4 ABI code is always position-independent. |
| 1631 | // The actual address of the GlobalValue is stored in the TOC. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1632 | if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1633 | SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1634 | return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA, |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1635 | DAG.getRegister(PPC::X2, MVT::i64)); |
| 1636 | } |
| 1637 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1638 | unsigned MOHiFlag, MOLoFlag; |
| 1639 | bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag); |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 1640 | |
| 1641 | if (isPIC && Subtarget.isSVR4ABI()) { |
| 1642 | SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, |
| 1643 | PPCII::MO_PIC_FLAG); |
| 1644 | SDLoc DL(GA); |
| 1645 | return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA, |
| 1646 | DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT)); |
| 1647 | } |
| 1648 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1649 | SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag); |
| 1650 | SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag); |
| 1651 | return LowerLabelRef(JTIHi, JTILo, isPIC, DAG); |
Lauro Ramos Venancio | 09d73c0 | 2007-07-11 17:19:51 +0000 | [diff] [blame] | 1652 | } |
| 1653 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1654 | SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, |
| 1655 | SelectionDAG &DAG) const { |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 1656 | EVT PtrVT = Op.getValueType(); |
Ulrich Weigand | c8c2ea2 | 2014-10-31 10:33:14 +0000 | [diff] [blame] | 1657 | BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op); |
| 1658 | const BlockAddress *BA = BASDN->getBlockAddress(); |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 1659 | |
Ulrich Weigand | c8c2ea2 | 2014-10-31 10:33:14 +0000 | [diff] [blame] | 1660 | // 64-bit SVR4 ABI code is always position-independent. |
| 1661 | // The actual BlockAddress is stored in the TOC. |
| 1662 | if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { |
| 1663 | SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset()); |
| 1664 | return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA, |
| 1665 | DAG.getRegister(PPC::X2, MVT::i64)); |
| 1666 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1667 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1668 | unsigned MOHiFlag, MOLoFlag; |
| 1669 | bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag); |
Michael Liao | abb87d4 | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 1670 | SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag); |
| 1671 | SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag); |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1672 | return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG); |
| 1673 | } |
| 1674 | |
Bill Schmidt | 3d9674c | 2014-11-11 20:44:09 +0000 | [diff] [blame] | 1675 | // Generate a call to __tls_get_addr for the given GOT entry Op. |
| 1676 | std::pair<SDValue,SDValue> |
| 1677 | PPCTargetLowering::lowerTLSCall(SDValue Op, SDLoc dl, |
| 1678 | SelectionDAG &DAG) const { |
| 1679 | |
| 1680 | Type *IntPtrTy = getDataLayout()->getIntPtrType(*DAG.getContext()); |
| 1681 | TargetLowering::ArgListTy Args; |
| 1682 | TargetLowering::ArgListEntry Entry; |
| 1683 | Entry.Node = Op; |
| 1684 | Entry.Ty = IntPtrTy; |
| 1685 | Args.push_back(Entry); |
| 1686 | |
| 1687 | TargetLowering::CallLoweringInfo CLI(DAG); |
| 1688 | CLI.setDebugLoc(dl).setChain(DAG.getEntryNode()) |
| 1689 | .setCallee(CallingConv::C, IntPtrTy, |
| 1690 | DAG.getTargetExternalSymbol("__tls_get_addr", getPointerTy()), |
| 1691 | std::move(Args), 0); |
| 1692 | |
| 1693 | return LowerCallTo(CLI); |
| 1694 | } |
| 1695 | |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1696 | SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op, |
| 1697 | SelectionDAG &DAG) const { |
| 1698 | |
Bill Schmidt | bdae03f | 2013-09-17 20:22:05 +0000 | [diff] [blame] | 1699 | // FIXME: TLS addresses currently use medium model code sequences, |
| 1700 | // which is the most useful form. Eventually support for small and |
| 1701 | // large models could be added if users need it, at the cost of |
| 1702 | // additional complexity. |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1703 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1704 | SDLoc dl(GA); |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1705 | const GlobalValue *GV = GA->getGlobal(); |
| 1706 | EVT PtrVT = getPointerTy(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1707 | bool is64bit = Subtarget.isPPC64(); |
Justin Hibbits | a88b605 | 2014-11-12 15:16:30 +0000 | [diff] [blame] | 1708 | const Module *M = DAG.getMachineFunction().getFunction()->getParent(); |
| 1709 | PICLevel::Level picLevel = M->getPICLevel(); |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1710 | |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1711 | TLSModel::Model Model = getTargetMachine().getTLSModel(GV); |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1712 | |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1713 | if (Model == TLSModel::LocalExec) { |
| 1714 | SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
Ulrich Weigand | d51c09f | 2013-06-21 14:42:20 +0000 | [diff] [blame] | 1715 | PPCII::MO_TPREL_HA); |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1716 | SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
Ulrich Weigand | d51c09f | 2013-06-21 14:42:20 +0000 | [diff] [blame] | 1717 | PPCII::MO_TPREL_LO); |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1718 | SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2, |
| 1719 | is64bit ? MVT::i64 : MVT::i32); |
| 1720 | SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg); |
| 1721 | return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi); |
| 1722 | } |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1723 | |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 1724 | if (Model == TLSModel::InitialExec) { |
Bill Schmidt | 732eb91 | 2012-12-13 18:45:54 +0000 | [diff] [blame] | 1725 | SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); |
Ulrich Weigand | 5b42759 | 2013-07-05 12:22:36 +0000 | [diff] [blame] | 1726 | SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
| 1727 | PPCII::MO_TLS); |
Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 1728 | SDValue GOTPtr; |
| 1729 | if (is64bit) { |
| 1730 | SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); |
| 1731 | GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl, |
| 1732 | PtrVT, GOTReg, TGA); |
| 1733 | } else |
| 1734 | GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT); |
Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 1735 | SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl, |
Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 1736 | PtrVT, TGA, GOTPtr); |
Ulrich Weigand | 5b42759 | 2013-07-05 12:22:36 +0000 | [diff] [blame] | 1737 | return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS); |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 1738 | } |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1739 | |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 1740 | if (Model == TLSModel::GeneralDynamic) { |
Bill Schmidt | 3d9674c | 2014-11-11 20:44:09 +0000 | [diff] [blame] | 1741 | SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
| 1742 | PPCII::MO_TLSGD); |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1743 | SDValue GOTPtr; |
| 1744 | if (is64bit) { |
| 1745 | SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); |
| 1746 | GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT, |
| 1747 | GOTReg, TGA); |
| 1748 | } else { |
Justin Hibbits | a88b605 | 2014-11-12 15:16:30 +0000 | [diff] [blame] | 1749 | if (picLevel == PICLevel::Small) |
| 1750 | GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT); |
| 1751 | else |
| 1752 | GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1753 | } |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 1754 | SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT, |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1755 | GOTPtr, TGA); |
Bill Schmidt | 3d9674c | 2014-11-11 20:44:09 +0000 | [diff] [blame] | 1756 | std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG); |
| 1757 | return CallResult.first; |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 1758 | } |
| 1759 | |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1760 | if (Model == TLSModel::LocalDynamic) { |
Bill Schmidt | 3d9674c | 2014-11-11 20:44:09 +0000 | [diff] [blame] | 1761 | SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
| 1762 | PPCII::MO_TLSLD); |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1763 | SDValue GOTPtr; |
| 1764 | if (is64bit) { |
| 1765 | SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); |
| 1766 | GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT, |
| 1767 | GOTReg, TGA); |
| 1768 | } else { |
Justin Hibbits | a88b605 | 2014-11-12 15:16:30 +0000 | [diff] [blame] | 1769 | if (picLevel == PICLevel::Small) |
| 1770 | GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT); |
| 1771 | else |
| 1772 | GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1773 | } |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1774 | SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT, |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1775 | GOTPtr, TGA); |
Bill Schmidt | 3d9674c | 2014-11-11 20:44:09 +0000 | [diff] [blame] | 1776 | std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG); |
| 1777 | SDValue TLSAddr = CallResult.first; |
| 1778 | SDValue Chain = CallResult.second; |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1779 | SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT, |
Bill Schmidt | 3d9674c | 2014-11-11 20:44:09 +0000 | [diff] [blame] | 1780 | Chain, TLSAddr, TGA); |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1781 | return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA); |
| 1782 | } |
| 1783 | |
| 1784 | llvm_unreachable("Unknown TLS model!"); |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1785 | } |
| 1786 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1787 | SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op, |
| 1788 | SelectionDAG &DAG) const { |
| 1789 | EVT PtrVT = Op.getValueType(); |
| 1790 | GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1791 | SDLoc DL(GSDN); |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1792 | const GlobalValue *GV = GSDN->getGlobal(); |
| 1793 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1794 | // 64-bit SVR4 ABI code is always position-independent. |
| 1795 | // The actual address of the GlobalValue is stored in the TOC. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1796 | if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1797 | SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset()); |
| 1798 | return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA, |
| 1799 | DAG.getRegister(PPC::X2, MVT::i64)); |
| 1800 | } |
| 1801 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1802 | unsigned MOHiFlag, MOLoFlag; |
| 1803 | bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV); |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1804 | |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 1805 | if (isPIC && Subtarget.isSVR4ABI()) { |
| 1806 | SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, |
| 1807 | GSDN->getOffset(), |
| 1808 | PPCII::MO_PIC_FLAG); |
| 1809 | return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA, |
| 1810 | DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32)); |
| 1811 | } |
| 1812 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1813 | SDValue GAHi = |
| 1814 | DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag); |
| 1815 | SDValue GALo = |
| 1816 | DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1817 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1818 | SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG); |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 1819 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1820 | // If the global reference is actually to a non-lazy-pointer, we have to do an |
| 1821 | // extra load to get the address of the global. |
| 1822 | if (MOHiFlag & PPCII::MO_NLP_FLAG) |
| 1823 | Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1824 | false, false, false, 0); |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1825 | return Ptr; |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1826 | } |
| 1827 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1828 | SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1829 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1830 | SDLoc dl(Op); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1831 | |
Hal Finkel | 777c9dd | 2014-03-29 16:04:40 +0000 | [diff] [blame] | 1832 | if (Op.getValueType() == MVT::v2i64) { |
| 1833 | // When the operands themselves are v2i64 values, we need to do something |
| 1834 | // special because VSX has no underlying comparison operations for these. |
| 1835 | if (Op.getOperand(0).getValueType() == MVT::v2i64) { |
| 1836 | // Equality can be handled by casting to the legal type for Altivec |
| 1837 | // comparisons, everything else needs to be expanded. |
| 1838 | if (CC == ISD::SETEQ || CC == ISD::SETNE) { |
| 1839 | return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, |
| 1840 | DAG.getSetCC(dl, MVT::v4i32, |
| 1841 | DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)), |
| 1842 | DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)), |
| 1843 | CC)); |
| 1844 | } |
| 1845 | |
| 1846 | return SDValue(); |
| 1847 | } |
| 1848 | |
| 1849 | // We handle most of these in the usual way. |
| 1850 | return Op; |
| 1851 | } |
| 1852 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1853 | // If we're comparing for equality to zero, expose the fact that this is |
| 1854 | // implented as a ctlz/srl pair on ppc, so that the dag combiner can |
| 1855 | // fold the new nodes. |
| 1856 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { |
| 1857 | if (C->isNullValue() && CC == ISD::SETEQ) { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1858 | EVT VT = Op.getOperand(0).getValueType(); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1859 | SDValue Zext = Op.getOperand(0); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1860 | if (VT.bitsLT(MVT::i32)) { |
| 1861 | VT = MVT::i32; |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 1862 | Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0)); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1863 | } |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1864 | unsigned Log2b = Log2_32(VT.getSizeInBits()); |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 1865 | SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext); |
| 1866 | SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1867 | DAG.getConstant(Log2b, MVT::i32)); |
| 1868 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1869 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1870 | // Leave comparisons against 0 and -1 alone for now, since they're usually |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1871 | // optimized. FIXME: revisit this when we can custom lower all setcc |
| 1872 | // optimizations. |
| 1873 | if (C->isAllOnesValue() || C->isNullValue()) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1874 | return SDValue(); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1875 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1876 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1877 | // If we have an integer seteq/setne, turn it into a compare against zero |
Chris Lattner | 97ff46b | 2006-11-14 05:28:08 +0000 | [diff] [blame] | 1878 | // by xor'ing the rhs with the lhs, which is faster than setting a |
| 1879 | // condition register, reading it back out, and masking the correct bit. The |
| 1880 | // normal approach here uses sub to do this instead of xor. Using xor exposes |
| 1881 | // the result to other bit-twiddling opportunities. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1882 | EVT LHSVT = Op.getOperand(0).getValueType(); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1883 | if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1884 | EVT VT = Op.getValueType(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1885 | SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0), |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1886 | Op.getOperand(1)); |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 1887 | return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1888 | } |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1889 | return SDValue(); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1890 | } |
| 1891 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1892 | SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1893 | const PPCSubtarget &Subtarget) const { |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1894 | SDNode *Node = Op.getNode(); |
| 1895 | EVT VT = Node->getValueType(0); |
| 1896 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 1897 | SDValue InChain = Node->getOperand(0); |
| 1898 | SDValue VAListPtr = Node->getOperand(1); |
| 1899 | const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1900 | SDLoc dl(Node); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1901 | |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1902 | assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only"); |
| 1903 | |
| 1904 | // gpr_index |
| 1905 | SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain, |
| 1906 | VAListPtr, MachinePointerInfo(SV), MVT::i8, |
Louis Gerbarg | 67474e3 | 2014-07-31 21:45:05 +0000 | [diff] [blame] | 1907 | false, false, false, 0); |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1908 | InChain = GprIndex.getValue(1); |
| 1909 | |
| 1910 | if (VT == MVT::i64) { |
| 1911 | // Check if GprIndex is even |
| 1912 | SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex, |
| 1913 | DAG.getConstant(1, MVT::i32)); |
| 1914 | SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd, |
| 1915 | DAG.getConstant(0, MVT::i32), ISD::SETNE); |
| 1916 | SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex, |
| 1917 | DAG.getConstant(1, MVT::i32)); |
| 1918 | // Align GprIndex to be even if it isn't |
| 1919 | GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne, |
| 1920 | GprIndex); |
| 1921 | } |
| 1922 | |
| 1923 | // fpr index is 1 byte after gpr |
| 1924 | SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, |
| 1925 | DAG.getConstant(1, MVT::i32)); |
| 1926 | |
| 1927 | // fpr |
| 1928 | SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain, |
| 1929 | FprPtr, MachinePointerInfo(SV), MVT::i8, |
Louis Gerbarg | 67474e3 | 2014-07-31 21:45:05 +0000 | [diff] [blame] | 1930 | false, false, false, 0); |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1931 | InChain = FprIndex.getValue(1); |
| 1932 | |
| 1933 | SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, |
| 1934 | DAG.getConstant(8, MVT::i32)); |
| 1935 | |
| 1936 | SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, |
| 1937 | DAG.getConstant(4, MVT::i32)); |
| 1938 | |
| 1939 | // areas |
| 1940 | SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr, |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1941 | MachinePointerInfo(), false, false, |
| 1942 | false, 0); |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1943 | InChain = OverflowArea.getValue(1); |
| 1944 | |
| 1945 | SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr, |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1946 | MachinePointerInfo(), false, false, |
| 1947 | false, 0); |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1948 | InChain = RegSaveArea.getValue(1); |
| 1949 | |
| 1950 | // select overflow_area if index > 8 |
| 1951 | SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex, |
| 1952 | DAG.getConstant(8, MVT::i32), ISD::SETLT); |
| 1953 | |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1954 | // adjustment constant gpr_index * 4/8 |
| 1955 | SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32, |
| 1956 | VT.isInteger() ? GprIndex : FprIndex, |
| 1957 | DAG.getConstant(VT.isInteger() ? 4 : 8, |
| 1958 | MVT::i32)); |
| 1959 | |
| 1960 | // OurReg = RegSaveArea + RegConstant |
| 1961 | SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea, |
| 1962 | RegConstant); |
| 1963 | |
| 1964 | // Floating types are 32 bytes into RegSaveArea |
| 1965 | if (VT.isFloatingPoint()) |
| 1966 | OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg, |
| 1967 | DAG.getConstant(32, MVT::i32)); |
| 1968 | |
| 1969 | // increase {f,g}pr_index by 1 (or 2 if VT is i64) |
| 1970 | SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32, |
| 1971 | VT.isInteger() ? GprIndex : FprIndex, |
| 1972 | DAG.getConstant(VT == MVT::i64 ? 2 : 1, |
| 1973 | MVT::i32)); |
| 1974 | |
| 1975 | InChain = DAG.getTruncStore(InChain, dl, IndexPlus1, |
| 1976 | VT.isInteger() ? VAListPtr : FprPtr, |
| 1977 | MachinePointerInfo(SV), |
| 1978 | MVT::i8, false, false, 0); |
| 1979 | |
| 1980 | // determine if we should load from reg_save_area or overflow_area |
| 1981 | SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea); |
| 1982 | |
| 1983 | // increase overflow_area by 4/8 if gpr/fpr > 8 |
| 1984 | SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea, |
| 1985 | DAG.getConstant(VT.isInteger() ? 4 : 8, |
| 1986 | MVT::i32)); |
| 1987 | |
| 1988 | OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea, |
| 1989 | OverflowAreaPlusN); |
| 1990 | |
| 1991 | InChain = DAG.getTruncStore(InChain, dl, OverflowArea, |
| 1992 | OverflowAreaPtr, |
| 1993 | MachinePointerInfo(), |
| 1994 | MVT::i32, false, false, 0); |
| 1995 | |
NAKAMURA Takumi | 8ad54e0 | 2012-08-30 15:52:23 +0000 | [diff] [blame] | 1996 | return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1997 | false, false, false, 0); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 1998 | } |
| 1999 | |
Roman Divacky | c3825df | 2013-07-25 21:36:47 +0000 | [diff] [blame] | 2000 | SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG, |
| 2001 | const PPCSubtarget &Subtarget) const { |
| 2002 | assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only"); |
| 2003 | |
| 2004 | // We have to copy the entire va_list struct: |
| 2005 | // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte |
| 2006 | return DAG.getMemcpy(Op.getOperand(0), Op, |
| 2007 | Op.getOperand(1), Op.getOperand(2), |
| 2008 | DAG.getConstant(12, MVT::i32), 8, false, true, |
| 2009 | MachinePointerInfo(), MachinePointerInfo()); |
| 2010 | } |
| 2011 | |
Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 2012 | SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op, |
| 2013 | SelectionDAG &DAG) const { |
| 2014 | return Op.getOperand(0); |
| 2015 | } |
| 2016 | |
| 2017 | SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op, |
| 2018 | SelectionDAG &DAG) const { |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2019 | SDValue Chain = Op.getOperand(0); |
| 2020 | SDValue Trmp = Op.getOperand(1); // trampoline |
| 2021 | SDValue FPtr = Op.getOperand(2); // nested function |
| 2022 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2023 | SDLoc dl(Op); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2024 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2025 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2026 | bool isPPC64 = (PtrVT == MVT::i64); |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 2027 | Type *IntPtrTy = |
Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 2028 | DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType( |
Chandler Carruth | 7ec5085 | 2012-11-01 08:07:29 +0000 | [diff] [blame] | 2029 | *DAG.getContext()); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2030 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2031 | TargetLowering::ArgListTy Args; |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2032 | TargetLowering::ArgListEntry Entry; |
| 2033 | |
| 2034 | Entry.Ty = IntPtrTy; |
| 2035 | Entry.Node = Trmp; Args.push_back(Entry); |
| 2036 | |
| 2037 | // TrampSize == (isPPC64 ? 48 : 40); |
| 2038 | Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2039 | isPPC64 ? MVT::i64 : MVT::i32); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2040 | Args.push_back(Entry); |
| 2041 | |
| 2042 | Entry.Node = FPtr; Args.push_back(Entry); |
| 2043 | Entry.Node = Nest; Args.push_back(Entry); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2044 | |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2045 | // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg) |
Saleem Abdulrasool | f3a5a5c | 2014-05-17 21:50:17 +0000 | [diff] [blame] | 2046 | TargetLowering::CallLoweringInfo CLI(DAG); |
| 2047 | CLI.setDebugLoc(dl).setChain(Chain) |
| 2048 | .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()), |
Juergen Ributzka | 3bd03c7 | 2014-07-01 22:01:54 +0000 | [diff] [blame] | 2049 | DAG.getExternalSymbol("__trampoline_setup", PtrVT), |
| 2050 | std::move(Args), 0); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2051 | |
Saleem Abdulrasool | f3a5a5c | 2014-05-17 21:50:17 +0000 | [diff] [blame] | 2052 | std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI); |
Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 2053 | return CallResult.second; |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2054 | } |
| 2055 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2056 | SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2057 | const PPCSubtarget &Subtarget) const { |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2058 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2059 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
| 2060 | |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2061 | SDLoc dl(Op); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2062 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2063 | if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) { |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2064 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 2065 | // memory location argument. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2066 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2067 | SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2068 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 2069 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), |
| 2070 | MachinePointerInfo(SV), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 2071 | false, false, 0); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2072 | } |
| 2073 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2074 | // For the 32-bit SVR4 ABI we follow the layout of the va_list struct. |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2075 | // We suppose the given va_list is already allocated. |
| 2076 | // |
| 2077 | // typedef struct { |
| 2078 | // char gpr; /* index into the array of 8 GPRs |
| 2079 | // * stored in the register save area |
| 2080 | // * gpr=0 corresponds to r3, |
| 2081 | // * gpr=1 to r4, etc. |
| 2082 | // */ |
| 2083 | // char fpr; /* index into the array of 8 FPRs |
| 2084 | // * stored in the register save area |
| 2085 | // * fpr=0 corresponds to f1, |
| 2086 | // * fpr=1 to f2, etc. |
| 2087 | // */ |
| 2088 | // char *overflow_arg_area; |
| 2089 | // /* location on stack that holds |
| 2090 | // * the next overflow argument |
| 2091 | // */ |
| 2092 | // char *reg_save_area; |
| 2093 | // /* where r3:r10 and f1:f8 (if saved) |
| 2094 | // * are stored |
| 2095 | // */ |
| 2096 | // } va_list[1]; |
| 2097 | |
| 2098 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2099 | SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32); |
| 2100 | SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2101 | |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2102 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2103 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2104 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2105 | SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(), |
| 2106 | PtrVT); |
| 2107 | SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), |
| 2108 | PtrVT); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2109 | |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2110 | uint64_t FrameOffset = PtrVT.getSizeInBits()/8; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2111 | SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2112 | |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2113 | uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2114 | SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2115 | |
| 2116 | uint64_t FPROffset = 1; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2117 | SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2118 | |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2119 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2120 | |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2121 | // Store first byte : number of int regs |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2122 | SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR, |
Chris Lattner | 6963c1f | 2010-09-21 17:42:31 +0000 | [diff] [blame] | 2123 | Op.getOperand(1), |
| 2124 | MachinePointerInfo(SV), |
| 2125 | MVT::i8, false, false, 0); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2126 | uint64_t nextOffset = FPROffset; |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2127 | SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1), |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2128 | ConstFPROffset); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2129 | |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2130 | // Store second byte : number of float regs |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2131 | SDValue secondStore = |
Chris Lattner | 6963c1f | 2010-09-21 17:42:31 +0000 | [diff] [blame] | 2132 | DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, |
| 2133 | MachinePointerInfo(SV, nextOffset), MVT::i8, |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 2134 | false, false, 0); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2135 | nextOffset += StackOffset; |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2136 | nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2137 | |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2138 | // Store second word : arguments given on stack |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2139 | SDValue thirdStore = |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 2140 | DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, |
| 2141 | MachinePointerInfo(SV, nextOffset), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 2142 | false, false, 0); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2143 | nextOffset += FrameOffset; |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2144 | nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2145 | |
| 2146 | // Store third word : arguments given in registers |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 2147 | return DAG.getStore(thirdStore, dl, FR, nextPtr, |
| 2148 | MachinePointerInfo(SV, nextOffset), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 2149 | false, false, 0); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2150 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 2151 | } |
| 2152 | |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 2153 | #include "PPCGenCallingConv.inc" |
| 2154 | |
Bill Schmidt | 8c3976e | 2013-08-26 20:11:46 +0000 | [diff] [blame] | 2155 | // Function whose sole purpose is to kill compiler warnings |
| 2156 | // stemming from unused functions included from PPCGenCallingConv.inc. |
| 2157 | CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const { |
Bill Schmidt | 8470b0f | 2013-08-30 22:18:55 +0000 | [diff] [blame] | 2158 | return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS; |
Bill Schmidt | 8c3976e | 2013-08-26 20:11:46 +0000 | [diff] [blame] | 2159 | } |
| 2160 | |
Bill Schmidt | 230b451 | 2013-06-12 16:39:22 +0000 | [diff] [blame] | 2161 | bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT, |
| 2162 | CCValAssign::LocInfo &LocInfo, |
| 2163 | ISD::ArgFlagsTy &ArgFlags, |
| 2164 | CCState &State) { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2165 | return true; |
| 2166 | } |
| 2167 | |
Bill Schmidt | 230b451 | 2013-06-12 16:39:22 +0000 | [diff] [blame] | 2168 | bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT, |
| 2169 | MVT &LocVT, |
| 2170 | CCValAssign::LocInfo &LocInfo, |
| 2171 | ISD::ArgFlagsTy &ArgFlags, |
| 2172 | CCState &State) { |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2173 | static const MCPhysReg ArgRegs[] = { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2174 | PPC::R3, PPC::R4, PPC::R5, PPC::R6, |
| 2175 | PPC::R7, PPC::R8, PPC::R9, PPC::R10, |
| 2176 | }; |
| 2177 | const unsigned NumArgRegs = array_lengthof(ArgRegs); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2178 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2179 | unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs); |
| 2180 | |
| 2181 | // Skip one register if the first unallocated register has an even register |
| 2182 | // number and there are still argument registers available which have not been |
| 2183 | // allocated yet. RegNum is actually an index into ArgRegs, which means we |
| 2184 | // need to skip a register if RegNum is odd. |
| 2185 | if (RegNum != NumArgRegs && RegNum % 2 == 1) { |
| 2186 | State.AllocateReg(ArgRegs[RegNum]); |
| 2187 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2188 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2189 | // Always return false here, as this function only makes sure that the first |
| 2190 | // unallocated register has an odd register number and does not actually |
| 2191 | // allocate a register for the current argument. |
| 2192 | return false; |
| 2193 | } |
| 2194 | |
Bill Schmidt | 230b451 | 2013-06-12 16:39:22 +0000 | [diff] [blame] | 2195 | bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT, |
| 2196 | MVT &LocVT, |
| 2197 | CCValAssign::LocInfo &LocInfo, |
| 2198 | ISD::ArgFlagsTy &ArgFlags, |
| 2199 | CCState &State) { |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2200 | static const MCPhysReg ArgRegs[] = { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2201 | PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, |
| 2202 | PPC::F8 |
| 2203 | }; |
| 2204 | |
| 2205 | const unsigned NumArgRegs = array_lengthof(ArgRegs); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2206 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2207 | unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs); |
| 2208 | |
| 2209 | // If there is only one Floating-point register left we need to put both f64 |
| 2210 | // values of a split ppc_fp128 value on the stack. |
| 2211 | if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) { |
| 2212 | State.AllocateReg(ArgRegs[RegNum]); |
| 2213 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2214 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2215 | // Always return false here, as this function only makes sure that the two f64 |
| 2216 | // values a ppc_fp128 value is split into are both passed in registers or both |
| 2217 | // passed on the stack and does not actually allocate a register for the |
| 2218 | // current argument. |
| 2219 | return false; |
| 2220 | } |
| 2221 | |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 2222 | /// GetFPR - Get the set of FP registers that should be allocated for arguments, |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2223 | /// on Darwin. |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2224 | static const MCPhysReg *GetFPR() { |
| 2225 | static const MCPhysReg FPR[] = { |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 2226 | PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2227 | PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13 |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 2228 | }; |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2229 | |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 2230 | return FPR; |
| 2231 | } |
| 2232 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2233 | /// CalculateStackSlotSize - Calculates the size reserved for this argument on |
| 2234 | /// the stack. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2235 | static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags, |
Tilmann Scheller | 98bdaaa | 2009-07-03 06:43:35 +0000 | [diff] [blame] | 2236 | unsigned PtrByteSize) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2237 | unsigned ArgSize = ArgVT.getStoreSize(); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2238 | if (Flags.isByVal()) |
| 2239 | ArgSize = Flags.getByValSize(); |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2240 | |
| 2241 | // Round up to multiples of the pointer size, except for array members, |
| 2242 | // which are always packed. |
| 2243 | if (!Flags.isInConsecutiveRegs()) |
| 2244 | ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2245 | |
| 2246 | return ArgSize; |
| 2247 | } |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2248 | |
| 2249 | /// CalculateStackSlotAlignment - Calculates the alignment of this argument |
| 2250 | /// on the stack. |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2251 | static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT, |
| 2252 | ISD::ArgFlagsTy Flags, |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2253 | unsigned PtrByteSize) { |
| 2254 | unsigned Align = PtrByteSize; |
| 2255 | |
| 2256 | // Altivec parameters are padded to a 16 byte boundary. |
| 2257 | if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || |
| 2258 | ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || |
| 2259 | ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) |
| 2260 | Align = 16; |
| 2261 | |
| 2262 | // ByVal parameters are aligned as requested. |
| 2263 | if (Flags.isByVal()) { |
| 2264 | unsigned BVAlign = Flags.getByValAlign(); |
| 2265 | if (BVAlign > PtrByteSize) { |
| 2266 | if (BVAlign % PtrByteSize != 0) |
| 2267 | llvm_unreachable( |
| 2268 | "ByVal alignment is not a multiple of the pointer size"); |
| 2269 | |
| 2270 | Align = BVAlign; |
| 2271 | } |
| 2272 | } |
| 2273 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2274 | // Array members are always packed to their original alignment. |
| 2275 | if (Flags.isInConsecutiveRegs()) { |
| 2276 | // If the array member was split into multiple registers, the first |
| 2277 | // needs to be aligned to the size of the full type. (Except for |
| 2278 | // ppcf128, which is only aligned as its f64 components.) |
| 2279 | if (Flags.isSplit() && OrigVT != MVT::ppcf128) |
| 2280 | Align = OrigVT.getStoreSize(); |
| 2281 | else |
| 2282 | Align = ArgVT.getStoreSize(); |
| 2283 | } |
| 2284 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2285 | return Align; |
| 2286 | } |
| 2287 | |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2288 | /// CalculateStackSlotUsed - Return whether this argument will use its |
| 2289 | /// stack slot (instead of being passed in registers). ArgOffset, |
| 2290 | /// AvailableFPRs, and AvailableVRs must hold the current argument |
| 2291 | /// position, and will be updated to account for this argument. |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2292 | static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT, |
| 2293 | ISD::ArgFlagsTy Flags, |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2294 | unsigned PtrByteSize, |
| 2295 | unsigned LinkageSize, |
| 2296 | unsigned ParamAreaSize, |
| 2297 | unsigned &ArgOffset, |
| 2298 | unsigned &AvailableFPRs, |
| 2299 | unsigned &AvailableVRs) { |
| 2300 | bool UseMemory = false; |
| 2301 | |
| 2302 | // Respect alignment of argument on the stack. |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2303 | unsigned Align = |
| 2304 | CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2305 | ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; |
| 2306 | // If there's no space left in the argument save area, we must |
| 2307 | // use memory (this check also catches zero-sized arguments). |
| 2308 | if (ArgOffset >= LinkageSize + ParamAreaSize) |
| 2309 | UseMemory = true; |
| 2310 | |
| 2311 | // Allocate argument on the stack. |
| 2312 | ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2313 | if (Flags.isInConsecutiveRegsLast()) |
| 2314 | ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2315 | // If we overran the argument save area, we must use memory |
| 2316 | // (this check catches arguments passed partially in memory) |
| 2317 | if (ArgOffset > LinkageSize + ParamAreaSize) |
| 2318 | UseMemory = true; |
| 2319 | |
| 2320 | // However, if the argument is actually passed in an FPR or a VR, |
| 2321 | // we don't use memory after all. |
| 2322 | if (!Flags.isByVal()) { |
| 2323 | if (ArgVT == MVT::f32 || ArgVT == MVT::f64) |
| 2324 | if (AvailableFPRs > 0) { |
| 2325 | --AvailableFPRs; |
| 2326 | return false; |
| 2327 | } |
| 2328 | if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || |
| 2329 | ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || |
| 2330 | ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) |
| 2331 | if (AvailableVRs > 0) { |
| 2332 | --AvailableVRs; |
| 2333 | return false; |
| 2334 | } |
| 2335 | } |
| 2336 | |
| 2337 | return UseMemory; |
| 2338 | } |
| 2339 | |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2340 | /// EnsureStackAlignment - Round stack frame size up from NumBytes to |
| 2341 | /// ensure minimum alignment required for target. |
| 2342 | static unsigned EnsureStackAlignment(const TargetMachine &Target, |
| 2343 | unsigned NumBytes) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 2344 | unsigned TargetAlign = |
| 2345 | Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment(); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2346 | unsigned AlignMask = TargetAlign - 1; |
| 2347 | NumBytes = (NumBytes + AlignMask) & ~AlignMask; |
| 2348 | return NumBytes; |
| 2349 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2350 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2351 | SDValue |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2352 | PPCTargetLowering::LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2353 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2354 | const SmallVectorImpl<ISD::InputArg> |
| 2355 | &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2356 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2357 | SmallVectorImpl<SDValue> &InVals) |
| 2358 | const { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 2359 | if (Subtarget.isSVR4ABI()) { |
| 2360 | if (Subtarget.isPPC64()) |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2361 | return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins, |
| 2362 | dl, DAG, InVals); |
| 2363 | else |
| 2364 | return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins, |
| 2365 | dl, DAG, InVals); |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 2366 | } else { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2367 | return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins, |
| 2368 | dl, DAG, InVals); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2369 | } |
| 2370 | } |
| 2371 | |
| 2372 | SDValue |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 2373 | PPCTargetLowering::LowerFormalArguments_32SVR4( |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2374 | SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2375 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2376 | const SmallVectorImpl<ISD::InputArg> |
| 2377 | &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2378 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2379 | SmallVectorImpl<SDValue> &InVals) const { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2380 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2381 | // 32-bit SVR4 ABI Stack Frame Layout: |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2382 | // +-----------------------------------+ |
| 2383 | // +--> | Back chain | |
| 2384 | // | +-----------------------------------+ |
| 2385 | // | | Floating-point register save area | |
| 2386 | // | +-----------------------------------+ |
| 2387 | // | | General register save area | |
| 2388 | // | +-----------------------------------+ |
| 2389 | // | | CR save word | |
| 2390 | // | +-----------------------------------+ |
| 2391 | // | | VRSAVE save word | |
| 2392 | // | +-----------------------------------+ |
| 2393 | // | | Alignment padding | |
| 2394 | // | +-----------------------------------+ |
| 2395 | // | | Vector register save area | |
| 2396 | // | +-----------------------------------+ |
| 2397 | // | | Local variable space | |
| 2398 | // | +-----------------------------------+ |
| 2399 | // | | Parameter list area | |
| 2400 | // | +-----------------------------------+ |
| 2401 | // | | LR save word | |
| 2402 | // | +-----------------------------------+ |
| 2403 | // SP--> +--- | Back chain | |
| 2404 | // +-----------------------------------+ |
| 2405 | // |
| 2406 | // Specifications: |
| 2407 | // System V Application Binary Interface PowerPC Processor Supplement |
| 2408 | // AltiVec Technology Programming Interface Manual |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2409 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2410 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2411 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2412 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2413 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2414 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2415 | // Potential tail calls could cause overwriting of argument stack slots. |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 2416 | bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && |
| 2417 | (CallConv == CallingConv::Fast)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2418 | unsigned PtrByteSize = 4; |
| 2419 | |
| 2420 | // Assign locations to all of the incoming arguments. |
| 2421 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 2422 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, |
| 2423 | *DAG.getContext()); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2424 | |
| 2425 | // Reserve space for the linkage area on the stack. |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2426 | unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false); |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 2427 | CCInfo.AllocateStack(LinkageSize, PtrByteSize); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2428 | |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 2429 | CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2430 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2431 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 2432 | CCValAssign &VA = ArgLocs[i]; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2433 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2434 | // Arguments stored in registers. |
| 2435 | if (VA.isRegLoc()) { |
Craig Topper | 760b134 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 2436 | const TargetRegisterClass *RC; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2437 | EVT ValVT = VA.getValVT(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2438 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2439 | switch (ValVT.getSimpleVT().SimpleTy) { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2440 | default: |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2441 | llvm_unreachable("ValVT not supported by formal arguments Lowering"); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2442 | case MVT::i1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2443 | case MVT::i32: |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2444 | RC = &PPC::GPRCRegClass; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2445 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2446 | case MVT::f32: |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2447 | RC = &PPC::F4RCRegClass; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2448 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2449 | case MVT::f64: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 2450 | if (Subtarget.hasVSX()) |
Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 2451 | RC = &PPC::VSFRCRegClass; |
| 2452 | else |
| 2453 | RC = &PPC::F8RCRegClass; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2454 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2455 | case MVT::v16i8: |
| 2456 | case MVT::v8i16: |
| 2457 | case MVT::v4i32: |
| 2458 | case MVT::v4f32: |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 2459 | RC = &PPC::VRRCRegClass; |
| 2460 | break; |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 2461 | case MVT::v2f64: |
Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 2462 | case MVT::v2i64: |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 2463 | RC = &PPC::VSHRCRegClass; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2464 | break; |
| 2465 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2466 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2467 | // Transform the arguments stored in physical registers into virtual ones. |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 2468 | unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2469 | SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, |
| 2470 | ValVT == MVT::i1 ? MVT::i32 : ValVT); |
| 2471 | |
| 2472 | if (ValVT == MVT::i1) |
| 2473 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2474 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2475 | InVals.push_back(ArgValue); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2476 | } else { |
| 2477 | // Argument stored in memory. |
| 2478 | assert(VA.isMemLoc()); |
| 2479 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2480 | unsigned ArgSize = VA.getLocVT().getStoreSize(); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2481 | int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2482 | isImmutable); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2483 | |
| 2484 | // Create load nodes to retrieve arguments from the stack. |
| 2485 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2486 | InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, |
| 2487 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 2488 | false, false, false, 0)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2489 | } |
| 2490 | } |
| 2491 | |
| 2492 | // Assign locations to all of the incoming aggregate by value arguments. |
| 2493 | // Aggregates passed by value are stored in the local variable space of the |
| 2494 | // caller's stack frame, right above the parameter list area. |
| 2495 | SmallVector<CCValAssign, 16> ByValArgLocs; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2496 | CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 2497 | ByValArgLocs, *DAG.getContext()); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2498 | |
| 2499 | // Reserve stack space for the allocations in CCInfo. |
| 2500 | CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize); |
| 2501 | |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 2502 | CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2503 | |
| 2504 | // Area that is at least reserved in the caller of this function. |
| 2505 | unsigned MinReservedArea = CCByValInfo.getNextStackOffset(); |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 2506 | MinReservedArea = std::max(MinReservedArea, LinkageSize); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2507 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2508 | // Set the size that is at least reserved in caller of this function. Tail |
| 2509 | // call optimized function's reserved stack space needs to be aligned so that |
| 2510 | // taking the difference between two stack areas will result in an aligned |
| 2511 | // stack. |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2512 | MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea); |
| 2513 | FuncInfo->setMinReservedArea(MinReservedArea); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2514 | |
| 2515 | SmallVector<SDValue, 8> MemOps; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2516 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2517 | // If the function takes variable number of arguments, make a frame index for |
| 2518 | // the start of the first vararg value... for expansion of llvm.va_start. |
| 2519 | if (isVarArg) { |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2520 | static const MCPhysReg GPArgRegs[] = { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2521 | PPC::R3, PPC::R4, PPC::R5, PPC::R6, |
| 2522 | PPC::R7, PPC::R8, PPC::R9, PPC::R10, |
| 2523 | }; |
| 2524 | const unsigned NumGPArgRegs = array_lengthof(GPArgRegs); |
| 2525 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2526 | static const MCPhysReg FPArgRegs[] = { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2527 | PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, |
| 2528 | PPC::F8 |
| 2529 | }; |
Joerg Sonnenberger | eb8655a | 2014-08-08 16:46:10 +0000 | [diff] [blame] | 2530 | unsigned NumFPArgRegs = array_lengthof(FPArgRegs); |
| 2531 | if (DisablePPCFloatInVariadic) |
| 2532 | NumFPArgRegs = 0; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2533 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2534 | FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs, |
| 2535 | NumGPArgRegs)); |
| 2536 | FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs, |
| 2537 | NumFPArgRegs)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2538 | |
| 2539 | // Make room for NumGPArgRegs and NumFPArgRegs. |
| 2540 | int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 + |
Craig Topper | 7ff1592 | 2014-09-10 04:51:36 +0000 | [diff] [blame] | 2541 | NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2542 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2543 | FuncInfo->setVarArgsStackOffset( |
| 2544 | MFI->CreateFixedObject(PtrVT.getSizeInBits()/8, |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2545 | CCInfo.getNextStackOffset(), true)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2546 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2547 | FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false)); |
| 2548 | SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2549 | |
Jakob Stoklund Olesen | 6c4353e | 2010-10-11 20:43:09 +0000 | [diff] [blame] | 2550 | // The fixed integer arguments of a variadic function are stored to the |
| 2551 | // VarArgsFrameIndex on the stack so that they may be loaded by deferencing |
| 2552 | // the result of va_next. |
| 2553 | for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) { |
| 2554 | // Get an existing live-in vreg, or add a new one. |
| 2555 | unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]); |
| 2556 | if (!VReg) |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 2557 | VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2558 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2559 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 2560 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
| 2561 | MachinePointerInfo(), false, false, 0); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2562 | MemOps.push_back(Store); |
| 2563 | // Increment the address by four for the next argument to store |
| 2564 | SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT); |
| 2565 | FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); |
| 2566 | } |
| 2567 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2568 | // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6 |
| 2569 | // is set. |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2570 | // The double arguments are stored to the VarArgsFrameIndex |
| 2571 | // on the stack. |
Jakob Stoklund Olesen | 6c4353e | 2010-10-11 20:43:09 +0000 | [diff] [blame] | 2572 | for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) { |
| 2573 | // Get an existing live-in vreg, or add a new one. |
| 2574 | unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]); |
| 2575 | if (!VReg) |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 2576 | VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2577 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2578 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64); |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 2579 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
| 2580 | MachinePointerInfo(), false, false, 0); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2581 | MemOps.push_back(Store); |
| 2582 | // Increment the address by eight for the next argument to store |
Craig Topper | 7ff1592 | 2014-09-10 04:51:36 +0000 | [diff] [blame] | 2583 | SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8, |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2584 | PtrVT); |
| 2585 | FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); |
| 2586 | } |
| 2587 | } |
| 2588 | |
| 2589 | if (!MemOps.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 2590 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2591 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2592 | return Chain; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2593 | } |
| 2594 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2595 | // PPC64 passes i8, i16, and i32 values in i64 registers. Promote |
| 2596 | // value to MVT::i64 and then truncate to the correct register size. |
| 2597 | SDValue |
| 2598 | PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, |
| 2599 | SelectionDAG &DAG, SDValue ArgVal, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2600 | SDLoc dl) const { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2601 | if (Flags.isSExt()) |
| 2602 | ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal, |
| 2603 | DAG.getValueType(ObjectVT)); |
| 2604 | else if (Flags.isZExt()) |
| 2605 | ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal, |
| 2606 | DAG.getValueType(ObjectVT)); |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 2607 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2608 | return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2609 | } |
| 2610 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2611 | SDValue |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2612 | PPCTargetLowering::LowerFormalArguments_64SVR4( |
| 2613 | SDValue Chain, |
| 2614 | CallingConv::ID CallConv, bool isVarArg, |
| 2615 | const SmallVectorImpl<ISD::InputArg> |
| 2616 | &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2617 | SDLoc dl, SelectionDAG &DAG, |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2618 | SmallVectorImpl<SDValue> &InVals) const { |
| 2619 | // TODO: add description of PPC stack frame format, or at least some docs. |
| 2620 | // |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2621 | bool isELFv2ABI = Subtarget.isELFv2ABI(); |
Ulrich Weigand | 59c6ab2 | 2014-06-20 16:34:05 +0000 | [diff] [blame] | 2622 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2623 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2624 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 2625 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
| 2626 | |
| 2627 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 2628 | // Potential tail calls could cause overwriting of argument stack slots. |
| 2629 | bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && |
| 2630 | (CallConv == CallingConv::Fast)); |
| 2631 | unsigned PtrByteSize = 8; |
| 2632 | |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2633 | unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false, |
| 2634 | isELFv2ABI); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2635 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2636 | static const MCPhysReg GPR[] = { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2637 | PPC::X3, PPC::X4, PPC::X5, PPC::X6, |
| 2638 | PPC::X7, PPC::X8, PPC::X9, PPC::X10, |
| 2639 | }; |
| 2640 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2641 | static const MCPhysReg *FPR = GetFPR(); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2642 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2643 | static const MCPhysReg VR[] = { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2644 | PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, |
| 2645 | PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 |
| 2646 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2647 | static const MCPhysReg VSRH[] = { |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 2648 | PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8, |
| 2649 | PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13 |
| 2650 | }; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2651 | |
| 2652 | const unsigned Num_GPR_Regs = array_lengthof(GPR); |
| 2653 | const unsigned Num_FPR_Regs = 13; |
| 2654 | const unsigned Num_VR_Regs = array_lengthof(VR); |
| 2655 | |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2656 | // Do a first pass over the arguments to determine whether the ABI |
| 2657 | // guarantees that our caller has allocated the parameter save area |
| 2658 | // on its stack frame. In the ELFv1 ABI, this is always the case; |
| 2659 | // in the ELFv2 ABI, it is true if this is a vararg function or if |
| 2660 | // any parameter is located in a stack slot. |
| 2661 | |
| 2662 | bool HasParameterArea = !isELFv2ABI || isVarArg; |
| 2663 | unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize; |
| 2664 | unsigned NumBytes = LinkageSize; |
| 2665 | unsigned AvailableFPRs = Num_FPR_Regs; |
| 2666 | unsigned AvailableVRs = Num_VR_Regs; |
| 2667 | for (unsigned i = 0, e = Ins.size(); i != e; ++i) |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2668 | if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags, |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2669 | PtrByteSize, LinkageSize, ParamAreaSize, |
| 2670 | NumBytes, AvailableFPRs, AvailableVRs)) |
| 2671 | HasParameterArea = true; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2672 | |
| 2673 | // Add DAG nodes to load the arguments or copy them out of registers. On |
| 2674 | // entry to a function on PPC, the arguments start after the linkage area, |
| 2675 | // although the first ones are often in registers. |
| 2676 | |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2677 | unsigned ArgOffset = LinkageSize; |
| 2678 | unsigned GPR_idx, FPR_idx = 0, VR_idx = 0; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2679 | SmallVector<SDValue, 8> MemOps; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2680 | Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin(); |
Bill Schmidt | 6631e94 | 2013-02-20 17:31:41 +0000 | [diff] [blame] | 2681 | unsigned CurArgIdx = 0; |
| 2682 | for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2683 | SDValue ArgVal; |
| 2684 | bool needsLoad = false; |
| 2685 | EVT ObjectVT = Ins[ArgNo].VT; |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2686 | EVT OrigVT = Ins[ArgNo].ArgVT; |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2687 | unsigned ObjSize = ObjectVT.getStoreSize(); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2688 | unsigned ArgSize = ObjSize; |
| 2689 | ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; |
Bill Schmidt | 6631e94 | 2013-02-20 17:31:41 +0000 | [diff] [blame] | 2690 | std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx); |
| 2691 | CurArgIdx = Ins[ArgNo].OrigArgIndex; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2692 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2693 | /* Respect alignment of argument on the stack. */ |
| 2694 | unsigned Align = |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2695 | CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize); |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2696 | ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2697 | unsigned CurArgOffset = ArgOffset; |
| 2698 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2699 | /* Compute GPR index associated with argument offset. */ |
| 2700 | GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; |
| 2701 | GPR_idx = std::min(GPR_idx, Num_GPR_Regs); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2702 | |
| 2703 | // FIXME the codegen can be much improved in some cases. |
| 2704 | // We do not have to keep everything in memory. |
| 2705 | if (Flags.isByVal()) { |
| 2706 | // ObjSize is the true size, ArgSize rounded up to multiple of registers. |
| 2707 | ObjSize = Flags.getByValSize(); |
| 2708 | ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Bill Schmidt | 9953cf2 | 2012-10-31 01:15:05 +0000 | [diff] [blame] | 2709 | // Empty aggregate parameters do not take up registers. Examples: |
| 2710 | // struct { } a; |
| 2711 | // union { } b; |
| 2712 | // int c[0]; |
| 2713 | // etc. However, we have to provide a place-holder in InVals, so |
| 2714 | // pretend we have an 8-byte item at the current address for that |
| 2715 | // purpose. |
| 2716 | if (!ObjSize) { |
| 2717 | int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true); |
| 2718 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
| 2719 | InVals.push_back(FIN); |
| 2720 | continue; |
| 2721 | } |
Hal Finkel | 262a224 | 2013-09-12 23:20:06 +0000 | [diff] [blame] | 2722 | |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2723 | // Create a stack object covering all stack doublewords occupied |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2724 | // by the argument. If the argument is (fully or partially) on |
| 2725 | // the stack, or if the argument is fully in registers but the |
| 2726 | // caller has allocated the parameter save anyway, we can refer |
| 2727 | // directly to the caller's stack frame. Otherwise, create a |
| 2728 | // local copy in our own frame. |
| 2729 | int FI; |
| 2730 | if (HasParameterArea || |
| 2731 | ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize) |
Hal Finkel | 41a55ad | 2014-08-16 00:17:05 +0000 | [diff] [blame] | 2732 | FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true); |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2733 | else |
| 2734 | FI = MFI->CreateStackObject(ArgSize, Align, false); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2735 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2736 | |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2737 | // Handle aggregates smaller than 8 bytes. |
| 2738 | if (ObjSize < PtrByteSize) { |
| 2739 | // The value of the object is its address, which differs from the |
| 2740 | // address of the enclosing doubleword on big-endian systems. |
| 2741 | SDValue Arg = FIN; |
| 2742 | if (!isLittleEndian) { |
| 2743 | SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT); |
| 2744 | Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff); |
| 2745 | } |
| 2746 | InVals.push_back(Arg); |
| 2747 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2748 | if (GPR_idx != Num_GPR_Regs) { |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2749 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2750 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2751 | SDValue Store; |
| 2752 | |
| 2753 | if (ObjSize==1 || ObjSize==2 || ObjSize==4) { |
| 2754 | EVT ObjType = (ObjSize == 1 ? MVT::i8 : |
| 2755 | (ObjSize == 2 ? MVT::i16 : MVT::i32)); |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2756 | Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg, |
Hal Finkel | 3e4a34c | 2014-01-21 20:15:58 +0000 | [diff] [blame] | 2757 | MachinePointerInfo(FuncArg), |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2758 | ObjType, false, false, 0); |
| 2759 | } else { |
| 2760 | // For sizes that don't fit a truncating store (3, 5, 6, 7), |
| 2761 | // store the whole register as-is to the parameter save area |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2762 | // slot. |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2763 | Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Hal Finkel | 3e4a34c | 2014-01-21 20:15:58 +0000 | [diff] [blame] | 2764 | MachinePointerInfo(FuncArg), |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2765 | false, false, 0); |
| 2766 | } |
| 2767 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2768 | MemOps.push_back(Store); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2769 | } |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2770 | // Whether we copied from a register or not, advance the offset |
| 2771 | // into the parameter save area by a full doubleword. |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2772 | ArgOffset += PtrByteSize; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2773 | continue; |
| 2774 | } |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2775 | |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2776 | // The value of the object is its address, which is the address of |
| 2777 | // its first stack doubleword. |
| 2778 | InVals.push_back(FIN); |
| 2779 | |
| 2780 | // Store whatever pieces of the object are in registers to memory. |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2781 | for (unsigned j = 0; j < ArgSize; j += PtrByteSize) { |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2782 | if (GPR_idx == Num_GPR_Regs) |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2783 | break; |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2784 | |
| 2785 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
| 2786 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
| 2787 | SDValue Addr = FIN; |
| 2788 | if (j) { |
| 2789 | SDValue Off = DAG.getConstant(j, PtrVT); |
| 2790 | Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2791 | } |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2792 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr, |
| 2793 | MachinePointerInfo(FuncArg, j), |
| 2794 | false, false, 0); |
| 2795 | MemOps.push_back(Store); |
| 2796 | ++GPR_idx; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2797 | } |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2798 | ArgOffset += ArgSize; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2799 | continue; |
| 2800 | } |
| 2801 | |
| 2802 | switch (ObjectVT.getSimpleVT().SimpleTy) { |
| 2803 | default: llvm_unreachable("Unhandled argument type!"); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2804 | case MVT::i1: |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2805 | case MVT::i32: |
| 2806 | case MVT::i64: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2807 | // These can be scalar arguments or elements of an integer array type |
| 2808 | // passed directly. Clang may use those instead of "byval" aggregate |
| 2809 | // types to avoid forcing arguments to memory unnecessarily. |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2810 | if (GPR_idx != Num_GPR_Regs) { |
| 2811 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
| 2812 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); |
| 2813 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2814 | if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1) |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2815 | // PPC64 passes i8, i16, and i32 values in i64 registers. Promote |
| 2816 | // value to MVT::i64 and then truncate to the correct register size. |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2817 | ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2818 | } else { |
| 2819 | needsLoad = true; |
| 2820 | ArgSize = PtrByteSize; |
| 2821 | } |
| 2822 | ArgOffset += 8; |
| 2823 | break; |
| 2824 | |
| 2825 | case MVT::f32: |
| 2826 | case MVT::f64: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2827 | // These can be scalar arguments or elements of a float array type |
| 2828 | // passed directly. The latter are used to implement ELFv2 homogenous |
| 2829 | // float aggregates. |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2830 | if (FPR_idx != Num_FPR_Regs) { |
| 2831 | unsigned VReg; |
| 2832 | |
| 2833 | if (ObjectVT == MVT::f32) |
| 2834 | VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass); |
| 2835 | else |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 2836 | VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ? |
Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 2837 | &PPC::VSFRCRegClass : |
| 2838 | &PPC::F8RCRegClass); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2839 | |
| 2840 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); |
| 2841 | ++FPR_idx; |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2842 | } else if (GPR_idx != Num_GPR_Regs) { |
| 2843 | // This can only ever happen in the presence of f32 array types, |
| 2844 | // since otherwise we never run out of FPRs before running out |
| 2845 | // of GPRs. |
| 2846 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
| 2847 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); |
| 2848 | |
| 2849 | if (ObjectVT == MVT::f32) { |
| 2850 | if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0)) |
| 2851 | ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal, |
| 2852 | DAG.getConstant(32, MVT::i32)); |
| 2853 | ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal); |
| 2854 | } |
| 2855 | |
| 2856 | ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2857 | } else { |
| 2858 | needsLoad = true; |
| 2859 | } |
| 2860 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2861 | // When passing an array of floats, the array occupies consecutive |
| 2862 | // space in the argument area; only round up to the next doubleword |
| 2863 | // at the end of the array. Otherwise, each float takes 8 bytes. |
| 2864 | ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize; |
| 2865 | ArgOffset += ArgSize; |
| 2866 | if (Flags.isInConsecutiveRegsLast()) |
| 2867 | ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2868 | break; |
| 2869 | case MVT::v4f32: |
| 2870 | case MVT::v4i32: |
| 2871 | case MVT::v8i16: |
| 2872 | case MVT::v16i8: |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 2873 | case MVT::v2f64: |
Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 2874 | case MVT::v2i64: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2875 | // These can be scalar arguments or elements of a vector array type |
| 2876 | // passed directly. The latter are used to implement ELFv2 homogenous |
| 2877 | // vector aggregates. |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2878 | if (VR_idx != Num_VR_Regs) { |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 2879 | unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ? |
| 2880 | MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) : |
| 2881 | MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2882 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2883 | ++VR_idx; |
| 2884 | } else { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2885 | needsLoad = true; |
| 2886 | } |
Ulrich Weigand | 9ba552d | 2014-06-23 12:36:34 +0000 | [diff] [blame] | 2887 | ArgOffset += 16; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2888 | break; |
| 2889 | } |
| 2890 | |
| 2891 | // We need to load the argument to a virtual register if we determined |
| 2892 | // above that we ran out of physical registers of the appropriate type. |
| 2893 | if (needsLoad) { |
Ulrich Weigand | 59c6ab2 | 2014-06-20 16:34:05 +0000 | [diff] [blame] | 2894 | if (ObjSize < ArgSize && !isLittleEndian) |
| 2895 | CurArgOffset += ArgSize - ObjSize; |
| 2896 | int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2897 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
| 2898 | ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(), |
| 2899 | false, false, false, 0); |
| 2900 | } |
| 2901 | |
| 2902 | InVals.push_back(ArgVal); |
| 2903 | } |
| 2904 | |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2905 | // Area that is at least reserved in the caller of this function. |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2906 | unsigned MinReservedArea; |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2907 | if (HasParameterArea) |
| 2908 | MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize); |
| 2909 | else |
| 2910 | MinReservedArea = LinkageSize; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2911 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2912 | // Set the size that is at least reserved in caller of this function. Tail |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2913 | // call optimized functions' reserved stack space needs to be aligned so that |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2914 | // taking the difference between two stack areas will result in an aligned |
| 2915 | // stack. |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2916 | MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea); |
| 2917 | FuncInfo->setMinReservedArea(MinReservedArea); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2918 | |
| 2919 | // If the function takes variable number of arguments, make a frame index for |
| 2920 | // the start of the first vararg value... for expansion of llvm.va_start. |
| 2921 | if (isVarArg) { |
| 2922 | int Depth = ArgOffset; |
| 2923 | |
| 2924 | FuncInfo->setVarArgsFrameIndex( |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2925 | MFI->CreateFixedObject(PtrByteSize, Depth, true)); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2926 | SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); |
| 2927 | |
| 2928 | // If this function is vararg, store any remaining integer argument regs |
| 2929 | // to their spots on the stack so that they may be loaded by deferencing the |
| 2930 | // result of va_next. |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2931 | for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; |
| 2932 | GPR_idx < Num_GPR_Regs; ++GPR_idx) { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2933 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
| 2934 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
| 2935 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
| 2936 | MachinePointerInfo(), false, false, 0); |
| 2937 | MemOps.push_back(Store); |
| 2938 | // Increment the address by four for the next argument to store |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2939 | SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2940 | FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); |
| 2941 | } |
| 2942 | } |
| 2943 | |
| 2944 | if (!MemOps.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 2945 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2946 | |
| 2947 | return Chain; |
| 2948 | } |
| 2949 | |
| 2950 | SDValue |
| 2951 | PPCTargetLowering::LowerFormalArguments_Darwin( |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2952 | SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2953 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2954 | const SmallVectorImpl<ISD::InputArg> |
| 2955 | &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2956 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2957 | SmallVectorImpl<SDValue> &InVals) const { |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 2958 | // TODO: add description of PPC stack frame format, or at least some docs. |
| 2959 | // |
| 2960 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2961 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2962 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2963 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2964 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2965 | bool isPPC64 = PtrVT == MVT::i64; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2966 | // Potential tail calls could cause overwriting of argument stack slots. |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 2967 | bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && |
| 2968 | (CallConv == CallingConv::Fast)); |
Jim Laskey | f4e2e00 | 2006-11-28 14:53:52 +0000 | [diff] [blame] | 2969 | unsigned PtrByteSize = isPPC64 ? 8 : 4; |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 2970 | |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2971 | unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true, |
| 2972 | false); |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 2973 | unsigned ArgOffset = LinkageSize; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2974 | // Area that is at least reserved in caller of this function. |
| 2975 | unsigned MinReservedArea = ArgOffset; |
| 2976 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2977 | static const MCPhysReg GPR_32[] = { // 32-bit registers. |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 2978 | PPC::R3, PPC::R4, PPC::R5, PPC::R6, |
| 2979 | PPC::R7, PPC::R8, PPC::R9, PPC::R10, |
| 2980 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2981 | static const MCPhysReg GPR_64[] = { // 64-bit registers. |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 2982 | PPC::X3, PPC::X4, PPC::X5, PPC::X6, |
| 2983 | PPC::X7, PPC::X8, PPC::X9, PPC::X10, |
| 2984 | }; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2985 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2986 | static const MCPhysReg *FPR = GetFPR(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2987 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2988 | static const MCPhysReg VR[] = { |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 2989 | PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, |
| 2990 | PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 |
| 2991 | }; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 2992 | |
Owen Anderson | e2f23a3 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 2993 | const unsigned Num_GPR_Regs = array_lengthof(GPR_32); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 2994 | const unsigned Num_FPR_Regs = 13; |
Owen Anderson | e2f23a3 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 2995 | const unsigned Num_VR_Regs = array_lengthof( VR); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 2996 | |
| 2997 | unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2998 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2999 | const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3000 | |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3001 | // In 32-bit non-varargs functions, the stack space for vectors is after the |
| 3002 | // stack space for non-vectors. We do not use this space unless we have |
| 3003 | // too many vectors to fit in registers, something that only occurs in |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3004 | // constructed examples:), but we have to walk the arglist to figure |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3005 | // that out...for the pathological case, compute VecArgOffset as the |
| 3006 | // start of the vector parameter area. Computing VecArgOffset is the |
| 3007 | // entire point of the following loop. |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3008 | unsigned VecArgOffset = ArgOffset; |
| 3009 | if (!isVarArg && !isPPC64) { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3010 | for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3011 | ++ArgNo) { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3012 | EVT ObjectVT = Ins[ArgNo].VT; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3013 | ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3014 | |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 3015 | if (Flags.isByVal()) { |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3016 | // ObjSize is the true size, ArgSize rounded up to multiple of regs. |
Benjamin Kramer | 084b9f4 | 2012-01-20 14:42:32 +0000 | [diff] [blame] | 3017 | unsigned ObjSize = Flags.getByValSize(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3018 | unsigned ArgSize = |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3019 | ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
| 3020 | VecArgOffset += ArgSize; |
| 3021 | continue; |
| 3022 | } |
| 3023 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3024 | switch(ObjectVT.getSimpleVT().SimpleTy) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 3025 | default: llvm_unreachable("Unhandled argument type!"); |
Hal Finkel | 5cae216 | 2014-02-28 01:17:25 +0000 | [diff] [blame] | 3026 | case MVT::i1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3027 | case MVT::i32: |
| 3028 | case MVT::f32: |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3029 | VecArgOffset += 4; |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3030 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3031 | case MVT::i64: // PPC64 |
| 3032 | case MVT::f64: |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3033 | // FIXME: We are guaranteed to be !isPPC64 at this point. |
| 3034 | // Does MVT::i64 apply? |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3035 | VecArgOffset += 8; |
| 3036 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3037 | case MVT::v4f32: |
| 3038 | case MVT::v4i32: |
| 3039 | case MVT::v8i16: |
| 3040 | case MVT::v16i8: |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3041 | // Nothing to do, we're only looking at Nonvector args here. |
| 3042 | break; |
| 3043 | } |
| 3044 | } |
| 3045 | } |
| 3046 | // We've found where the vector parameter area in memory is. Skip the |
| 3047 | // first 12 parameters; these don't use that memory. |
| 3048 | VecArgOffset = ((VecArgOffset+15)/16)*16; |
| 3049 | VecArgOffset += 12*16; |
| 3050 | |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3051 | // Add DAG nodes to load the arguments or copy them out of registers. On |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 3052 | // entry to a function on PPC, the arguments start after the linkage area, |
| 3053 | // although the first ones are often in registers. |
Nicolas Geoffray | 7aad928 | 2007-03-13 15:02:46 +0000 | [diff] [blame] | 3054 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3055 | SmallVector<SDValue, 8> MemOps; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3056 | unsigned nAltivecParamsAtEnd = 0; |
Roman Divacky | ca10389 | 2012-09-24 20:47:19 +0000 | [diff] [blame] | 3057 | Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin(); |
Bill Schmidt | 38b6cb5 | 2013-05-08 17:22:33 +0000 | [diff] [blame] | 3058 | unsigned CurArgIdx = 0; |
| 3059 | for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3060 | SDValue ArgVal; |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3061 | bool needsLoad = false; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3062 | EVT ObjectVT = Ins[ArgNo].VT; |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3063 | unsigned ObjSize = ObjectVT.getSizeInBits()/8; |
Jim Laskey | 152671f | 2006-11-29 13:37:09 +0000 | [diff] [blame] | 3064 | unsigned ArgSize = ObjSize; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3065 | ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; |
Bill Schmidt | 38b6cb5 | 2013-05-08 17:22:33 +0000 | [diff] [blame] | 3066 | std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx); |
| 3067 | CurArgIdx = Ins[ArgNo].OrigArgIndex; |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3068 | |
Chris Lattner | 318f0d2 | 2006-05-16 18:51:52 +0000 | [diff] [blame] | 3069 | unsigned CurArgOffset = ArgOffset; |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3070 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3071 | // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3072 | if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 || |
| 3073 | ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3074 | if (isVarArg || isPPC64) { |
| 3075 | MinReservedArea = ((MinReservedArea+15)/16)*16; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3076 | MinReservedArea += CalculateStackSlotSize(ObjectVT, |
Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 3077 | Flags, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3078 | PtrByteSize); |
| 3079 | } else nAltivecParamsAtEnd++; |
| 3080 | } else |
| 3081 | // Calculate min reserved area. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3082 | MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT, |
Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 3083 | Flags, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3084 | PtrByteSize); |
| 3085 | |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3086 | // FIXME the codegen can be much improved in some cases. |
| 3087 | // We do not have to keep everything in memory. |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 3088 | if (Flags.isByVal()) { |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3089 | // ObjSize is the true size, ArgSize rounded up to multiple of registers. |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 3090 | ObjSize = Flags.getByValSize(); |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3091 | ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 3092 | // Objects of size 1 and 2 are right justified, everything else is |
| 3093 | // left justified. This means the memory address is adjusted forwards. |
Dale Johannesen | 21a8f14 | 2008-03-08 01:41:42 +0000 | [diff] [blame] | 3094 | if (ObjSize==1 || ObjSize==2) { |
| 3095 | CurArgOffset = CurArgOffset + (4 - ObjSize); |
| 3096 | } |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3097 | // The value of the object is its address. |
Hal Finkel | 41a55ad | 2014-08-16 00:17:05 +0000 | [diff] [blame] | 3098 | int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3099 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3100 | InVals.push_back(FIN); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 3101 | if (ObjSize==1 || ObjSize==2) { |
Dale Johannesen | 21a8f14 | 2008-03-08 01:41:42 +0000 | [diff] [blame] | 3102 | if (GPR_idx != Num_GPR_Regs) { |
Roman Divacky | d041962 | 2011-06-17 15:21:10 +0000 | [diff] [blame] | 3103 | unsigned VReg; |
| 3104 | if (isPPC64) |
| 3105 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
| 3106 | else |
| 3107 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3108 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3109 | EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3110 | SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN, |
Hal Finkel | 3e4a34c | 2014-01-21 20:15:58 +0000 | [diff] [blame] | 3111 | MachinePointerInfo(FuncArg), |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3112 | ObjType, false, false, 0); |
Dale Johannesen | 21a8f14 | 2008-03-08 01:41:42 +0000 | [diff] [blame] | 3113 | MemOps.push_back(Store); |
| 3114 | ++GPR_idx; |
Dale Johannesen | 21a8f14 | 2008-03-08 01:41:42 +0000 | [diff] [blame] | 3115 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3116 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3117 | ArgOffset += PtrByteSize; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3118 | |
Dale Johannesen | 21a8f14 | 2008-03-08 01:41:42 +0000 | [diff] [blame] | 3119 | continue; |
| 3120 | } |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3121 | for (unsigned j = 0; j < ArgSize; j += PtrByteSize) { |
| 3122 | // Store whatever pieces of the object are in registers |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3123 | // to memory. ArgOffset will be the address of the beginning |
| 3124 | // of the object. |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3125 | if (GPR_idx != Num_GPR_Regs) { |
Roman Divacky | d041962 | 2011-06-17 15:21:10 +0000 | [diff] [blame] | 3126 | unsigned VReg; |
| 3127 | if (isPPC64) |
| 3128 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
| 3129 | else |
| 3130 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3131 | int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3132 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3133 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 3134 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Hal Finkel | 3e4a34c | 2014-01-21 20:15:58 +0000 | [diff] [blame] | 3135 | MachinePointerInfo(FuncArg, j), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 3136 | false, false, 0); |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3137 | MemOps.push_back(Store); |
| 3138 | ++GPR_idx; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3139 | ArgOffset += PtrByteSize; |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3140 | } else { |
| 3141 | ArgOffset += ArgSize - (ArgOffset-CurArgOffset); |
| 3142 | break; |
| 3143 | } |
| 3144 | } |
| 3145 | continue; |
| 3146 | } |
| 3147 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3148 | switch (ObjectVT.getSimpleVT().SimpleTy) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 3149 | default: llvm_unreachable("Unhandled argument type!"); |
Hal Finkel | 5cae216 | 2014-02-28 01:17:25 +0000 | [diff] [blame] | 3150 | case MVT::i1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3151 | case MVT::i32: |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3152 | if (!isPPC64) { |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3153 | if (GPR_idx != Num_GPR_Regs) { |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3154 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3155 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32); |
Hal Finkel | 7f908e8 | 2014-03-06 00:45:19 +0000 | [diff] [blame] | 3156 | |
| 3157 | if (ObjectVT == MVT::i1) |
| 3158 | ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal); |
| 3159 | |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3160 | ++GPR_idx; |
| 3161 | } else { |
| 3162 | needsLoad = true; |
| 3163 | ArgSize = PtrByteSize; |
| 3164 | } |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3165 | // All int arguments reserve stack space in the Darwin ABI. |
| 3166 | ArgOffset += PtrByteSize; |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3167 | break; |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3168 | } |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3169 | // FALLTHROUGH |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3170 | case MVT::i64: // PPC64 |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 3171 | if (GPR_idx != Num_GPR_Regs) { |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3172 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3173 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3174 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3175 | if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1) |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3176 | // PPC64 passes i8, i16, and i32 values in i64 registers. Promote |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3177 | // value to MVT::i64 and then truncate to the correct register size. |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3178 | ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl); |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3179 | |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 3180 | ++GPR_idx; |
| 3181 | } else { |
| 3182 | needsLoad = true; |
Evan Cheng | 0f0aee2 | 2008-07-24 08:17:07 +0000 | [diff] [blame] | 3183 | ArgSize = PtrByteSize; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 3184 | } |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3185 | // All int arguments reserve stack space in the Darwin ABI. |
| 3186 | ArgOffset += 8; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 3187 | break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3188 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3189 | case MVT::f32: |
| 3190 | case MVT::f64: |
Chris Lattner | 318f0d2 | 2006-05-16 18:51:52 +0000 | [diff] [blame] | 3191 | // Every 4 bytes of argument space consumes one of the GPRs available for |
| 3192 | // argument passing. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3193 | if (GPR_idx != Num_GPR_Regs) { |
Chris Lattner | 26e2fcd | 2006-05-16 18:58:15 +0000 | [diff] [blame] | 3194 | ++GPR_idx; |
Chris Lattner | 2cca385 | 2006-11-18 01:57:19 +0000 | [diff] [blame] | 3195 | if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64) |
Chris Lattner | 26e2fcd | 2006-05-16 18:58:15 +0000 | [diff] [blame] | 3196 | ++GPR_idx; |
Chris Lattner | 318f0d2 | 2006-05-16 18:51:52 +0000 | [diff] [blame] | 3197 | } |
Chris Lattner | 26e2fcd | 2006-05-16 18:58:15 +0000 | [diff] [blame] | 3198 | if (FPR_idx != Num_FPR_Regs) { |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3199 | unsigned VReg; |
Tilmann Scheller | 98bdaaa | 2009-07-03 06:43:35 +0000 | [diff] [blame] | 3200 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3201 | if (ObjectVT == MVT::f32) |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3202 | VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3203 | else |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3204 | VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass); |
Tilmann Scheller | 98bdaaa | 2009-07-03 06:43:35 +0000 | [diff] [blame] | 3205 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3206 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3207 | ++FPR_idx; |
| 3208 | } else { |
| 3209 | needsLoad = true; |
| 3210 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3211 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3212 | // All FP arguments reserve stack space in the Darwin ABI. |
| 3213 | ArgOffset += isPPC64 ? 8 : ObjSize; |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3214 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3215 | case MVT::v4f32: |
| 3216 | case MVT::v4i32: |
| 3217 | case MVT::v8i16: |
| 3218 | case MVT::v16i8: |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 3219 | // Note that vector arguments in registers don't reserve stack space, |
| 3220 | // except in varargs functions. |
Chris Lattner | 26e2fcd | 2006-05-16 18:58:15 +0000 | [diff] [blame] | 3221 | if (VR_idx != Num_VR_Regs) { |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3222 | unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3223 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 3224 | if (isVarArg) { |
| 3225 | while ((ArgOffset % 16) != 0) { |
| 3226 | ArgOffset += PtrByteSize; |
| 3227 | if (GPR_idx != Num_GPR_Regs) |
| 3228 | GPR_idx++; |
| 3229 | } |
| 3230 | ArgOffset += 16; |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 3231 | GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64? |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 3232 | } |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3233 | ++VR_idx; |
| 3234 | } else { |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3235 | if (!isVarArg && !isPPC64) { |
| 3236 | // Vectors go after all the nonvectors. |
| 3237 | CurArgOffset = VecArgOffset; |
| 3238 | VecArgOffset += 16; |
| 3239 | } else { |
| 3240 | // Vectors are aligned. |
| 3241 | ArgOffset = ((ArgOffset+15)/16)*16; |
| 3242 | CurArgOffset = ArgOffset; |
| 3243 | ArgOffset += 16; |
Dale Johannesen | 0d98256 | 2008-03-12 00:49:20 +0000 | [diff] [blame] | 3244 | } |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3245 | needsLoad = true; |
| 3246 | } |
| 3247 | break; |
| 3248 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3249 | |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3250 | // We need to load the argument to a virtual register if we determined above |
Chris Lattner | f6518cf | 2008-02-13 07:35:30 +0000 | [diff] [blame] | 3251 | // that we ran out of physical registers of the appropriate type. |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3252 | if (needsLoad) { |
Chris Lattner | f6518cf | 2008-02-13 07:35:30 +0000 | [diff] [blame] | 3253 | int FI = MFI->CreateFixedObject(ObjSize, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3254 | CurArgOffset + (ArgSize - ObjSize), |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3255 | isImmutable); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3256 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3257 | ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 3258 | false, false, false, 0); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3259 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3260 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3261 | InVals.push_back(ArgVal); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3262 | } |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3263 | |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 3264 | // Allow for Altivec parameters at the end, if needed. |
| 3265 | if (nAltivecParamsAtEnd) { |
| 3266 | MinReservedArea = ((MinReservedArea+15)/16)*16; |
| 3267 | MinReservedArea += 16*nAltivecParamsAtEnd; |
| 3268 | } |
| 3269 | |
| 3270 | // Area that is at least reserved in the caller of this function. |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 3271 | MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 3272 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3273 | // Set the size that is at least reserved in caller of this function. Tail |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3274 | // call optimized functions' reserved stack space needs to be aligned so that |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3275 | // taking the difference between two stack areas will result in an aligned |
| 3276 | // stack. |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 3277 | MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea); |
| 3278 | FuncInfo->setMinReservedArea(MinReservedArea); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3279 | |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3280 | // If the function takes variable number of arguments, make a frame index for |
| 3281 | // the start of the first vararg value... for expansion of llvm.va_start. |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3282 | if (isVarArg) { |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3283 | int Depth = ArgOffset; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3284 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 3285 | FuncInfo->setVarArgsFrameIndex( |
| 3286 | MFI->CreateFixedObject(PtrVT.getSizeInBits()/8, |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3287 | Depth, true)); |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 3288 | SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3289 | |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3290 | // If this function is vararg, store any remaining integer argument regs |
| 3291 | // to their spots on the stack so that they may be loaded by deferencing the |
| 3292 | // result of va_next. |
Chris Lattner | 26e2fcd | 2006-05-16 18:58:15 +0000 | [diff] [blame] | 3293 | for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) { |
Chris Lattner | 2cca385 | 2006-11-18 01:57:19 +0000 | [diff] [blame] | 3294 | unsigned VReg; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3295 | |
Chris Lattner | 2cca385 | 2006-11-18 01:57:19 +0000 | [diff] [blame] | 3296 | if (isPPC64) |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3297 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
Chris Lattner | 2cca385 | 2006-11-18 01:57:19 +0000 | [diff] [blame] | 3298 | else |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3299 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); |
Chris Lattner | 2cca385 | 2006-11-18 01:57:19 +0000 | [diff] [blame] | 3300 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3301 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 3302 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
| 3303 | MachinePointerInfo(), false, false, 0); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3304 | MemOps.push_back(Store); |
| 3305 | // Increment the address by four for the next argument to store |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3306 | SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT); |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 3307 | FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3308 | } |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3309 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3310 | |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3311 | if (!MemOps.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 3312 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3313 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3314 | return Chain; |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3315 | } |
| 3316 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3317 | /// CalculateTailCallSPDiff - Get the amount the stack pointer has to be |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 3318 | /// adjusted to accommodate the arguments for the tailcall. |
Dale Johannesen | 86dcae1 | 2009-11-24 01:09:07 +0000 | [diff] [blame] | 3319 | static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3320 | unsigned ParamSize) { |
| 3321 | |
Dale Johannesen | 86dcae1 | 2009-11-24 01:09:07 +0000 | [diff] [blame] | 3322 | if (!isTailCall) return 0; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3323 | |
| 3324 | PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>(); |
| 3325 | unsigned CallerMinReservedArea = FI->getMinReservedArea(); |
| 3326 | int SPDiff = (int)CallerMinReservedArea - (int)ParamSize; |
| 3327 | // Remember only if the new adjustement is bigger. |
| 3328 | if (SPDiff < FI->getTailCallSPDelta()) |
| 3329 | FI->setTailCallSPDelta(SPDiff); |
| 3330 | |
| 3331 | return SPDiff; |
| 3332 | } |
| 3333 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3334 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 3335 | /// for tail call optimization. Targets which want to do tail call |
| 3336 | /// optimization should implement this function. |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3337 | bool |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3338 | PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 3339 | CallingConv::ID CalleeCC, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3340 | bool isVarArg, |
| 3341 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3342 | SelectionDAG& DAG) const { |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 3343 | if (!getTargetMachine().Options.GuaranteedTailCallOpt) |
Evan Cheng | 25217ff | 2010-01-29 23:05:56 +0000 | [diff] [blame] | 3344 | return false; |
| 3345 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3346 | // Variable argument functions are not supported. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3347 | if (isVarArg) |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3348 | return false; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3349 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3350 | MachineFunction &MF = DAG.getMachineFunction(); |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 3351 | CallingConv::ID CallerCC = MF.getFunction()->getCallingConv(); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3352 | if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) { |
| 3353 | // Functions containing by val parameters are not supported. |
| 3354 | for (unsigned i = 0; i != Ins.size(); i++) { |
| 3355 | ISD::ArgFlagsTy Flags = Ins[i].Flags; |
| 3356 | if (Flags.isByVal()) return false; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3357 | } |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3358 | |
Alp Toker | f907b89 | 2013-12-05 05:44:44 +0000 | [diff] [blame] | 3359 | // Non-PIC/GOT tail calls are supported. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3360 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_) |
| 3361 | return true; |
| 3362 | |
| 3363 | // At the moment we can only do local tail calls (in same module, hidden |
| 3364 | // or protected) if we are generating PIC. |
| 3365 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
| 3366 | return G->getGlobal()->hasHiddenVisibility() |
| 3367 | || G->getGlobal()->hasProtectedVisibility(); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3368 | } |
| 3369 | |
| 3370 | return false; |
| 3371 | } |
| 3372 | |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 3373 | /// isCallCompatibleAddress - Return the immediate to use if the specified |
| 3374 | /// 32-bit value is representable in the immediate field of a BxA instruction. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3375 | static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) { |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 3376 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3377 | if (!C) return nullptr; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3378 | |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3379 | int Addr = C->getZExtValue(); |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 3380 | if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero. |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 3381 | SignExtend32<26>(Addr) != Addr) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3382 | return nullptr; // Top 6 bits have to be sext of immediate. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3383 | |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3384 | return DAG.getConstant((int)C->getZExtValue() >> 2, |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3385 | DAG.getTargetLoweringInfo().getPointerTy()).getNode(); |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 3386 | } |
| 3387 | |
Dan Gohman | d78c400 | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 3388 | namespace { |
| 3389 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3390 | struct TailCallArgumentInfo { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3391 | SDValue Arg; |
| 3392 | SDValue FrameIdxOp; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3393 | int FrameIdx; |
| 3394 | |
| 3395 | TailCallArgumentInfo() : FrameIdx(0) {} |
| 3396 | }; |
| 3397 | |
Dan Gohman | d78c400 | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 3398 | } |
| 3399 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3400 | /// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot. |
| 3401 | static void |
| 3402 | StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG, |
Evan Cheng | 0e9d9ca | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 3403 | SDValue Chain, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3404 | const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs, |
| 3405 | SmallVectorImpl<SDValue> &MemOpChains, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3406 | SDLoc dl) { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3407 | for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3408 | SDValue Arg = TailCallArgs[i].Arg; |
| 3409 | SDValue FIN = TailCallArgs[i].FrameIdxOp; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3410 | int FI = TailCallArgs[i].FrameIdx; |
| 3411 | // Store relative to framepointer. |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 3412 | MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN, |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3413 | MachinePointerInfo::getFixedStack(FI), |
| 3414 | false, false, 0)); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3415 | } |
| 3416 | } |
| 3417 | |
| 3418 | /// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to |
| 3419 | /// the appropriate stack slot for the tail call optimized function call. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3420 | static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3421 | MachineFunction &MF, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3422 | SDValue Chain, |
| 3423 | SDValue OldRetAddr, |
| 3424 | SDValue OldFP, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3425 | int SPDiff, |
| 3426 | bool isPPC64, |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3427 | bool isDarwinABI, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3428 | SDLoc dl) { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3429 | if (SPDiff) { |
| 3430 | // Calculate the new stack slot for the return address. |
| 3431 | int SlotSize = isPPC64 ? 8 : 4; |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 3432 | int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64, |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3433 | isDarwinABI); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3434 | int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize, |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3435 | NewRetAddrLoc, true); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3436 | EVT VT = isPPC64 ? MVT::i64 : MVT::i32; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3437 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT); |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 3438 | Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx, |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3439 | MachinePointerInfo::getFixedStack(NewRetAddr), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 3440 | false, false, 0); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3441 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 3442 | // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack |
| 3443 | // slot as the FP is never overwritten. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3444 | if (isDarwinABI) { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3445 | int NewFPLoc = |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 3446 | SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI); |
David Greene | 1fbe054 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 3447 | int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc, |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3448 | true); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3449 | SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT); |
| 3450 | Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx, |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3451 | MachinePointerInfo::getFixedStack(NewFPIdx), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 3452 | false, false, 0); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3453 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3454 | } |
| 3455 | return Chain; |
| 3456 | } |
| 3457 | |
| 3458 | /// CalculateTailCallArgDest - Remember Argument for later processing. Calculate |
| 3459 | /// the position of the argument. |
| 3460 | static void |
| 3461 | CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3462 | SDValue Arg, int SPDiff, unsigned ArgOffset, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3463 | SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3464 | int Offset = ArgOffset + SPDiff; |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3465 | uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8; |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3466 | int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3467 | EVT VT = isPPC64 ? MVT::i64 : MVT::i32; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3468 | SDValue FIN = DAG.getFrameIndex(FI, VT); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3469 | TailCallArgumentInfo Info; |
| 3470 | Info.Arg = Arg; |
| 3471 | Info.FrameIdxOp = FIN; |
| 3472 | Info.FrameIdx = FI; |
| 3473 | TailCallArguments.push_back(Info); |
| 3474 | } |
| 3475 | |
| 3476 | /// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address |
| 3477 | /// stack slot. Returns the chain as result and the loaded frame pointers in |
| 3478 | /// LROpOut/FPOpout. Used when tail calling. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3479 | SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 3480 | int SPDiff, |
| 3481 | SDValue Chain, |
| 3482 | SDValue &LROpOut, |
| 3483 | SDValue &FPOpOut, |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3484 | bool isDarwinABI, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3485 | SDLoc dl) const { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3486 | if (SPDiff) { |
| 3487 | // Load the LR and FP stack slot for later adjusting. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 3488 | EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3489 | LROpOut = getReturnAddrFrameIndex(DAG); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3490 | LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 3491 | false, false, false, 0); |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3492 | Chain = SDValue(LROpOut.getNode(), 1); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3493 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 3494 | // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack |
| 3495 | // slot as the FP is never overwritten. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3496 | if (isDarwinABI) { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3497 | FPOpOut = getFramePointerFrameIndex(DAG); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3498 | FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 3499 | false, false, false, 0); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3500 | Chain = SDValue(FPOpOut.getNode(), 1); |
| 3501 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3502 | } |
| 3503 | return Chain; |
| 3504 | } |
| 3505 | |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 3506 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3507 | /// by "Src" to address "Dst" of size "Size". Alignment information is |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 3508 | /// specified by the specific parameter attribute. The copy will be passed as |
| 3509 | /// a byval function parameter. |
| 3510 | /// Sometimes what we are copying is the end of a larger object, the part that |
| 3511 | /// does not fit in registers. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3512 | static SDValue |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3513 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 3514 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3515 | SDLoc dl) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3516 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); |
Dale Johannesen | 8526388 | 2009-02-04 01:17:06 +0000 | [diff] [blame] | 3517 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), |
Nick Lewycky | aad475b | 2014-04-15 07:22:52 +0000 | [diff] [blame] | 3518 | false, false, MachinePointerInfo(), |
| 3519 | MachinePointerInfo()); |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 3520 | } |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 3521 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3522 | /// LowerMemOpCallTo - Store the argument to the stack or remember it in case of |
| 3523 | /// tail calls. |
| 3524 | static void |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3525 | LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain, |
| 3526 | SDValue Arg, SDValue PtrOff, int SPDiff, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3527 | unsigned ArgOffset, bool isPPC64, bool isTailCall, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3528 | bool isVector, SmallVectorImpl<SDValue> &MemOpChains, |
| 3529 | SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3530 | SDLoc dl) { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3531 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3532 | if (!isTailCall) { |
| 3533 | if (isVector) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3534 | SDValue StackPtr; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3535 | if (isPPC64) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3536 | StackPtr = DAG.getRegister(PPC::X1, MVT::i64); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3537 | else |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3538 | StackPtr = DAG.getRegister(PPC::R1, MVT::i32); |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 3539 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3540 | DAG.getConstant(ArgOffset, PtrVT)); |
| 3541 | } |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 3542 | MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, |
| 3543 | MachinePointerInfo(), false, false, 0)); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3544 | // Calculate and remember argument location. |
| 3545 | } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset, |
| 3546 | TailCallArguments); |
| 3547 | } |
| 3548 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3549 | static |
| 3550 | void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3551 | SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes, |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3552 | SDValue LROp, SDValue FPOp, bool isDarwinABI, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3553 | SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) { |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3554 | MachineFunction &MF = DAG.getMachineFunction(); |
| 3555 | |
| 3556 | // Emit a sequence of copyto/copyfrom virtual registers for arguments that |
| 3557 | // might overwrite each other in case of tail call optimization. |
| 3558 | SmallVector<SDValue, 8> MemOpChains2; |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 3559 | // Do not flag preceding copytoreg stuff together with the following stuff. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3560 | InFlag = SDValue(); |
| 3561 | StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments, |
| 3562 | MemOpChains2, dl); |
| 3563 | if (!MemOpChains2.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 3564 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3565 | |
| 3566 | // Store the return address to the appropriate stack slot. |
| 3567 | Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff, |
| 3568 | isPPC64, isDarwinABI, dl); |
| 3569 | |
| 3570 | // Emit callseq_end just before tailcall node. |
| 3571 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 3572 | DAG.getIntPtrConstant(0, true), InFlag, dl); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3573 | InFlag = Chain.getValue(1); |
| 3574 | } |
| 3575 | |
Hal Finkel | 87deb0b | 2015-01-12 04:34:47 +0000 | [diff] [blame] | 3576 | // Is this global address that of a function that can be called by name? (as |
| 3577 | // opposed to something that must hold a descriptor for an indirect call). |
| 3578 | static bool isFunctionGlobalAddress(SDValue Callee) { |
| 3579 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { |
| 3580 | if (Callee.getOpcode() == ISD::GlobalTLSAddress || |
| 3581 | Callee.getOpcode() == ISD::TargetGlobalTLSAddress) |
| 3582 | return false; |
| 3583 | |
| 3584 | return G->getGlobal()->getType()->getElementType()->isFunctionTy(); |
| 3585 | } |
| 3586 | |
| 3587 | return false; |
| 3588 | } |
| 3589 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3590 | static |
| 3591 | unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3592 | SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3593 | SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass, |
| 3594 | SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys, |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 3595 | const PPCSubtarget &Subtarget) { |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3596 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 3597 | bool isPPC64 = Subtarget.isPPC64(); |
| 3598 | bool isSVR4ABI = Subtarget.isSVR4ABI(); |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 3599 | bool isELFv2ABI = Subtarget.isELFv2ABI(); |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3600 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3601 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3602 | NodeTys.push_back(MVT::Other); // Returns a chain |
Chris Lattner | 3e5fbd7 | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 3603 | NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3604 | |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3605 | unsigned CallOpc = PPCISD::CALL; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3606 | |
Torok Edwin | 31e90d2 | 2010-08-04 20:47:44 +0000 | [diff] [blame] | 3607 | bool needIndirectCall = true; |
Ulrich Weigand | 9aa09ef | 2014-06-18 16:14:04 +0000 | [diff] [blame] | 3608 | if (!isSVR4ABI || !isPPC64) |
| 3609 | if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) { |
| 3610 | // If this is an absolute destination address, use the munged value. |
| 3611 | Callee = SDValue(Dest, 0); |
| 3612 | needIndirectCall = false; |
| 3613 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3614 | |
Hal Finkel | 87deb0b | 2015-01-12 04:34:47 +0000 | [diff] [blame] | 3615 | if (isFunctionGlobalAddress(Callee)) { |
| 3616 | GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee); |
| 3617 | // A call to a TLS address is actually an indirect call to a |
| 3618 | // thread-specific pointer. |
Eric Christopher | 79cc1e3 | 2014-09-02 22:28:02 +0000 | [diff] [blame] | 3619 | unsigned OpFlags = 0; |
| 3620 | if ((DAG.getTarget().getRelocationModel() != Reloc::Static && |
| 3621 | (Subtarget.getTargetTriple().isMacOSX() && |
| 3622 | Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) && |
| 3623 | (G->getGlobal()->isDeclaration() || |
| 3624 | G->getGlobal()->isWeakForLinker())) || |
| 3625 | (Subtarget.isTargetELF() && !isPPC64 && |
| 3626 | !G->getGlobal()->hasLocalLinkage() && |
| 3627 | DAG.getTarget().getRelocationModel() == Reloc::PIC_)) { |
| 3628 | // PC-relative references to external symbols should go through $stub, |
| 3629 | // unless we're building with the leopard linker or later, which |
| 3630 | // automatically synthesizes these stubs. |
| 3631 | OpFlags = PPCII::MO_PLT_OR_STUB; |
Eric Christopher | b9fd9ed | 2014-08-07 22:02:54 +0000 | [diff] [blame] | 3632 | } |
Eric Christopher | 79cc1e3 | 2014-09-02 22:28:02 +0000 | [diff] [blame] | 3633 | |
| 3634 | // If the callee is a GlobalAddress/ExternalSymbol node (quite common, |
| 3635 | // every direct call is) turn it into a TargetGlobalAddress / |
| 3636 | // TargetExternalSymbol node so that legalize doesn't hack it. |
| 3637 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, |
| 3638 | Callee.getValueType(), 0, OpFlags); |
| 3639 | needIndirectCall = false; |
Torok Edwin | 31e90d2 | 2010-08-04 20:47:44 +0000 | [diff] [blame] | 3640 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3641 | |
Torok Edwin | 31e90d2 | 2010-08-04 20:47:44 +0000 | [diff] [blame] | 3642 | if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3643 | unsigned char OpFlags = 0; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3644 | |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 3645 | if ((DAG.getTarget().getRelocationModel() != Reloc::Static && |
| 3646 | (Subtarget.getTargetTriple().isMacOSX() && |
| 3647 | Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) || |
| 3648 | (Subtarget.isTargetELF() && !isPPC64 && |
Justin Hibbits | 17744c1 | 2015-01-10 07:50:31 +0000 | [diff] [blame] | 3649 | DAG.getTarget().getRelocationModel() == Reloc::PIC_)) { |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3650 | // PC-relative references to external symbols should go through $stub, |
| 3651 | // unless we're building with the leopard linker or later, which |
| 3652 | // automatically synthesizes these stubs. |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 3653 | OpFlags = PPCII::MO_PLT_OR_STUB; |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3654 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3655 | |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3656 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(), |
| 3657 | OpFlags); |
| 3658 | needIndirectCall = false; |
Torok Edwin | 31e90d2 | 2010-08-04 20:47:44 +0000 | [diff] [blame] | 3659 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3660 | |
Torok Edwin | 31e90d2 | 2010-08-04 20:47:44 +0000 | [diff] [blame] | 3661 | if (needIndirectCall) { |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3662 | // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair |
| 3663 | // to do the call, we can't use PPCISD::CALL. |
| 3664 | SDValue MTCTROps[] = {Chain, Callee, InFlag}; |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3665 | |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 3666 | if (isSVR4ABI && isPPC64 && !isELFv2ABI) { |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3667 | // Function pointers in the 64-bit SVR4 ABI do not point to the function |
| 3668 | // entry point, but to the function descriptor (the function entry point |
| 3669 | // address is part of the function descriptor though). |
| 3670 | // The function descriptor is a three doubleword structure with the |
| 3671 | // following fields: function entry point, TOC base address and |
| 3672 | // environment pointer. |
| 3673 | // Thus for a call through a function pointer, the following actions need |
| 3674 | // to be performed: |
| 3675 | // 1. Save the TOC of the caller in the TOC save area of its stack |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3676 | // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()). |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3677 | // 2. Load the address of the function entry point from the function |
| 3678 | // descriptor. |
| 3679 | // 3. Load the TOC of the callee from the function descriptor into r2. |
| 3680 | // 4. Load the environment pointer from the function descriptor into |
| 3681 | // r11. |
| 3682 | // 5. Branch to the function entry point address. |
| 3683 | // 6. On return of the callee, the TOC of the caller needs to be |
| 3684 | // restored (this is done in FinishCall()). |
| 3685 | // |
| 3686 | // All those operations are flagged together to ensure that no other |
| 3687 | // operations can be scheduled in between. E.g. without flagging the |
| 3688 | // operations together, a TOC access in the caller could be scheduled |
| 3689 | // between the load of the callee TOC and the branch to the callee, which |
| 3690 | // results in the TOC access going through the TOC of the callee instead |
| 3691 | // of going through the TOC of the caller, which leads to incorrect code. |
| 3692 | |
| 3693 | // Load the address of the function entry point from the function |
| 3694 | // descriptor. |
Chris Lattner | 3e5fbd7 | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 3695 | SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue); |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 3696 | SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, |
Craig Topper | 2d2aa0c | 2014-04-30 07:17:30 +0000 | [diff] [blame] | 3697 | makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2)); |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3698 | Chain = LoadFuncPtr.getValue(1); |
| 3699 | InFlag = LoadFuncPtr.getValue(2); |
| 3700 | |
| 3701 | // Load environment pointer into r11. |
| 3702 | // Offset of the environment pointer within the function descriptor. |
| 3703 | SDValue PtrOff = DAG.getIntPtrConstant(16); |
| 3704 | |
| 3705 | SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff); |
| 3706 | SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr, |
| 3707 | InFlag); |
| 3708 | Chain = LoadEnvPtr.getValue(1); |
| 3709 | InFlag = LoadEnvPtr.getValue(2); |
| 3710 | |
| 3711 | SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr, |
| 3712 | InFlag); |
| 3713 | Chain = EnvVal.getValue(0); |
| 3714 | InFlag = EnvVal.getValue(1); |
| 3715 | |
| 3716 | // Load TOC of the callee into r2. We are using a target-specific load |
| 3717 | // with r2 hard coded, because the result of a target-independent load |
| 3718 | // would never go directly into r2, since r2 is a reserved register (which |
| 3719 | // prevents the register allocator from allocating it), resulting in an |
| 3720 | // additional register being allocated and an unnecessary move instruction |
| 3721 | // being generated. |
Chris Lattner | 3e5fbd7 | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 3722 | VTs = DAG.getVTList(MVT::Other, MVT::Glue); |
Ulrich Weigand | ad0cb91 | 2014-06-18 17:52:49 +0000 | [diff] [blame] | 3723 | SDValue TOCOff = DAG.getIntPtrConstant(8); |
| 3724 | SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff); |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3725 | SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, |
Ulrich Weigand | ad0cb91 | 2014-06-18 17:52:49 +0000 | [diff] [blame] | 3726 | AddTOC, InFlag); |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3727 | Chain = LoadTOCPtr.getValue(0); |
| 3728 | InFlag = LoadTOCPtr.getValue(1); |
| 3729 | |
| 3730 | MTCTROps[0] = Chain; |
| 3731 | MTCTROps[1] = LoadFuncPtr; |
| 3732 | MTCTROps[2] = InFlag; |
| 3733 | } |
| 3734 | |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 3735 | Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, |
| 3736 | makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2)); |
| 3737 | InFlag = Chain.getValue(1); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3738 | |
| 3739 | NodeTys.clear(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3740 | NodeTys.push_back(MVT::Other); |
Chris Lattner | 3e5fbd7 | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 3741 | NodeTys.push_back(MVT::Glue); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3742 | Ops.push_back(Chain); |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3743 | CallOpc = PPCISD::BCTRL; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3744 | Callee.setNode(nullptr); |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3745 | // Add use of X11 (holding environment pointer) |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 3746 | if (isSVR4ABI && isPPC64 && !isELFv2ABI) |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3747 | Ops.push_back(DAG.getRegister(PPC::X11, PtrVT)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3748 | // Add CTR register as callee so a bctr can be emitted later. |
| 3749 | if (isTailCall) |
Roman Divacky | a4a59ae | 2011-06-03 15:47:49 +0000 | [diff] [blame] | 3750 | Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3751 | } |
| 3752 | |
| 3753 | // If this is a direct call, pass the chain and the callee. |
| 3754 | if (Callee.getNode()) { |
| 3755 | Ops.push_back(Chain); |
| 3756 | Ops.push_back(Callee); |
Bill Schmidt | 3d9674c | 2014-11-11 20:44:09 +0000 | [diff] [blame] | 3757 | |
| 3758 | // If this is a call to __tls_get_addr, find the symbol whose address |
| 3759 | // is to be taken and add it to the list. This will be used to |
| 3760 | // generate __tls_get_addr(<sym>@tlsgd) or __tls_get_addr(<sym>@tlsld). |
| 3761 | // We find the symbol by walking the chain to the CopyFromReg, walking |
| 3762 | // back from the CopyFromReg to the ADDI_TLSGD_L or ADDI_TLSLD_L, and |
| 3763 | // pulling the symbol from that node. |
| 3764 | if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) |
| 3765 | if (!strcmp(S->getSymbol(), "__tls_get_addr")) { |
| 3766 | assert(!needIndirectCall && "Indirect call to __tls_get_addr???"); |
| 3767 | SDNode *AddI = Chain.getNode()->getOperand(2).getNode(); |
| 3768 | SDValue TGTAddr = AddI->getOperand(1); |
| 3769 | assert(TGTAddr.getNode()->getOpcode() == ISD::TargetGlobalTLSAddress && |
| 3770 | "Didn't find target global TLS address where we expected one"); |
| 3771 | Ops.push_back(TGTAddr); |
| 3772 | CallOpc = PPCISD::CALL_TLS; |
| 3773 | } |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3774 | } |
| 3775 | // If this is a tail call add stack pointer delta. |
| 3776 | if (isTailCall) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3777 | Ops.push_back(DAG.getConstant(SPDiff, MVT::i32)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3778 | |
| 3779 | // Add argument registers to the end of the list so that they are known live |
| 3780 | // into the call. |
| 3781 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 3782 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 3783 | RegsToPass[i].second.getValueType())); |
| 3784 | |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 3785 | // Direct calls in the ELFv2 ABI need the TOC register live into the call. |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 3786 | if (Callee.getNode() && isELFv2ABI) |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 3787 | Ops.push_back(DAG.getRegister(PPC::X2, PtrVT)); |
| 3788 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3789 | return CallOpc; |
| 3790 | } |
| 3791 | |
Roman Divacky | 7629306 | 2012-09-18 16:47:58 +0000 | [diff] [blame] | 3792 | static |
| 3793 | bool isLocalCall(const SDValue &Callee) |
| 3794 | { |
| 3795 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
Roman Divacky | 09adf3d | 2012-09-18 18:27:49 +0000 | [diff] [blame] | 3796 | return !G->getGlobal()->isDeclaration() && |
| 3797 | !G->getGlobal()->isWeakForLinker(); |
Roman Divacky | 7629306 | 2012-09-18 16:47:58 +0000 | [diff] [blame] | 3798 | return false; |
| 3799 | } |
| 3800 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3801 | SDValue |
| 3802 | PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 3803 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3804 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3805 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3806 | SmallVectorImpl<SDValue> &InVals) const { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3807 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3808 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 3809 | CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, |
| 3810 | *DAG.getContext()); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3811 | CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3812 | |
| 3813 | // Copy all of the result registers out of their specified physreg. |
| 3814 | for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) { |
| 3815 | CCValAssign &VA = RVLocs[i]; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3816 | assert(VA.isRegLoc() && "Can only return in registers!"); |
Ulrich Weigand | 339d059 | 2012-11-05 19:39:45 +0000 | [diff] [blame] | 3817 | |
| 3818 | SDValue Val = DAG.getCopyFromReg(Chain, dl, |
| 3819 | VA.getLocReg(), VA.getLocVT(), InFlag); |
| 3820 | Chain = Val.getValue(1); |
| 3821 | InFlag = Val.getValue(2); |
| 3822 | |
| 3823 | switch (VA.getLocInfo()) { |
| 3824 | default: llvm_unreachable("Unknown loc info!"); |
| 3825 | case CCValAssign::Full: break; |
| 3826 | case CCValAssign::AExt: |
| 3827 | Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); |
| 3828 | break; |
| 3829 | case CCValAssign::ZExt: |
| 3830 | Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val, |
| 3831 | DAG.getValueType(VA.getValVT())); |
| 3832 | Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); |
| 3833 | break; |
| 3834 | case CCValAssign::SExt: |
| 3835 | Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val, |
| 3836 | DAG.getValueType(VA.getValVT())); |
| 3837 | Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); |
| 3838 | break; |
| 3839 | } |
| 3840 | |
| 3841 | InVals.push_back(Val); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3842 | } |
| 3843 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3844 | return Chain; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3845 | } |
| 3846 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3847 | SDValue |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3848 | PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl, |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 3849 | bool isTailCall, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3850 | SelectionDAG &DAG, |
| 3851 | SmallVector<std::pair<unsigned, SDValue>, 8> |
| 3852 | &RegsToPass, |
| 3853 | SDValue InFlag, SDValue Chain, |
| 3854 | SDValue &Callee, |
| 3855 | int SPDiff, unsigned NumBytes, |
| 3856 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3857 | SmallVectorImpl<SDValue> &InVals) const { |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 3858 | |
| 3859 | bool isELFv2ABI = Subtarget.isELFv2ABI(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3860 | std::vector<EVT> NodeTys; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3861 | SmallVector<SDValue, 8> Ops; |
| 3862 | unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff, |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 3863 | isTailCall, RegsToPass, Ops, NodeTys, |
| 3864 | Subtarget); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3865 | |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 3866 | // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 3867 | if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64()) |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 3868 | Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32)); |
| 3869 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3870 | // When performing tail call optimization the callee pops its arguments off |
| 3871 | // the stack. Account for this here so these bytes can be pushed back on in |
Eli Bendersky | 8da8716 | 2013-02-21 20:05:00 +0000 | [diff] [blame] | 3872 | // PPCFrameLowering::eliminateCallFramePseudoInstr. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3873 | int BytesCalleePops = |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 3874 | (CallConv == CallingConv::Fast && |
| 3875 | getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3876 | |
Roman Divacky | ef21be2 | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 3877 | // Add a register mask operand representing the call-preserved registers. |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 3878 | const TargetRegisterInfo *TRI = |
| 3879 | getTargetMachine().getSubtargetImpl()->getRegisterInfo(); |
Roman Divacky | ef21be2 | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 3880 | const uint32_t *Mask = TRI->getCallPreservedMask(CallConv); |
| 3881 | assert(Mask && "Missing call preserved mask for calling convention"); |
| 3882 | Ops.push_back(DAG.getRegisterMask(Mask)); |
| 3883 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3884 | if (InFlag.getNode()) |
| 3885 | Ops.push_back(InFlag); |
| 3886 | |
| 3887 | // Emit tail call. |
| 3888 | if (isTailCall) { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3889 | assert(((Callee.getOpcode() == ISD::Register && |
| 3890 | cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) || |
| 3891 | Callee.getOpcode() == ISD::TargetExternalSymbol || |
| 3892 | Callee.getOpcode() == ISD::TargetGlobalAddress || |
| 3893 | isa<ConstantSDNode>(Callee)) && |
| 3894 | "Expecting an global address, external symbol, absolute value or register"); |
| 3895 | |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 3896 | return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3897 | } |
| 3898 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 3899 | // Add a NOP immediately after the branch instruction when using the 64-bit |
| 3900 | // SVR4 ABI. At link time, if caller and callee are in a different module and |
| 3901 | // thus have a different TOC, the call will be replaced with a call to a stub |
| 3902 | // function which saves the current TOC, loads the TOC of the callee and |
| 3903 | // branches to the callee. The NOP will be replaced with a load instruction |
| 3904 | // which restores the TOC of the caller from the TOC save slot of the current |
| 3905 | // stack frame. If caller and callee belong to the same module (and have the |
| 3906 | // same TOC), the NOP will remain unchanged. |
Hal Finkel | 51861b4 | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 3907 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 3908 | if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) { |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3909 | if (CallOpc == PPCISD::BCTRL) { |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3910 | // This is a call through a function pointer. |
| 3911 | // Restore the caller TOC from the save area into R2. |
| 3912 | // See PrepareCall() for more information about calls through function |
| 3913 | // pointers in the 64-bit SVR4 ABI. |
| 3914 | // We are using a target-specific load with r2 hard coded, because the |
| 3915 | // result of a target-independent load would never go directly into r2, |
| 3916 | // since r2 is a reserved register (which prevents the register allocator |
| 3917 | // from allocating it), resulting in an additional register being |
| 3918 | // allocated and an unnecessary move instruction being generated. |
Hal Finkel | fc096c9 | 2014-12-23 22:29:40 +0000 | [diff] [blame] | 3919 | CallOpc = PPCISD::BCTRL_LOAD_TOC; |
| 3920 | |
| 3921 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 3922 | SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT); |
| 3923 | unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI); |
| 3924 | SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset); |
| 3925 | SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff); |
| 3926 | |
| 3927 | // The address needs to go after the chain input but before the flag (or |
| 3928 | // any other variadic arguments). |
| 3929 | Ops.insert(std::next(Ops.begin()), AddTOC); |
Bill Schmidt | cea1596 | 2013-09-26 17:09:28 +0000 | [diff] [blame] | 3930 | } else if ((CallOpc == PPCISD::CALL) && |
| 3931 | (!isLocalCall(Callee) || |
| 3932 | DAG.getTarget().getRelocationModel() == Reloc::PIC_)) { |
Roman Divacky | 7629306 | 2012-09-18 16:47:58 +0000 | [diff] [blame] | 3933 | // Otherwise insert NOP for non-local calls. |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3934 | CallOpc = PPCISD::CALL_NOP; |
Bill Schmidt | 3d9674c | 2014-11-11 20:44:09 +0000 | [diff] [blame] | 3935 | } else if (CallOpc == PPCISD::CALL_TLS) |
| 3936 | // For 64-bit SVR4, TLS calls are always non-local. |
| 3937 | CallOpc = PPCISD::CALL_NOP_TLS; |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 3938 | } |
| 3939 | |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 3940 | Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops); |
Hal Finkel | 51861b4 | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 3941 | InFlag = Chain.getValue(1); |
| 3942 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3943 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 3944 | DAG.getIntPtrConstant(BytesCalleePops, true), |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 3945 | InFlag, dl); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3946 | if (!Ins.empty()) |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3947 | InFlag = Chain.getValue(1); |
| 3948 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3949 | return LowerCallResult(Chain, InFlag, CallConv, isVarArg, |
| 3950 | Ins, dl, DAG, InVals); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3951 | } |
| 3952 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3953 | SDValue |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 3954 | PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3955 | SmallVectorImpl<SDValue> &InVals) const { |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 3956 | SelectionDAG &DAG = CLI.DAG; |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3957 | SDLoc &dl = CLI.DL; |
| 3958 | SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs; |
| 3959 | SmallVectorImpl<SDValue> &OutVals = CLI.OutVals; |
| 3960 | SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins; |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 3961 | SDValue Chain = CLI.Chain; |
| 3962 | SDValue Callee = CLI.Callee; |
| 3963 | bool &isTailCall = CLI.IsTailCall; |
| 3964 | CallingConv::ID CallConv = CLI.CallConv; |
| 3965 | bool isVarArg = CLI.IsVarArg; |
| 3966 | |
Evan Cheng | 67a69dd | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 3967 | if (isTailCall) |
| 3968 | isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, |
| 3969 | Ins, DAG); |
| 3970 | |
Reid Kleckner | 5772b77 | 2014-04-24 20:14:34 +0000 | [diff] [blame] | 3971 | if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall()) |
| 3972 | report_fatal_error("failed to perform tail call elimination on a call " |
| 3973 | "site marked musttail"); |
| 3974 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 3975 | if (Subtarget.isSVR4ABI()) { |
| 3976 | if (Subtarget.isPPC64()) |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3977 | return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg, |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 3978 | isTailCall, Outs, OutVals, Ins, |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3979 | dl, DAG, InVals); |
| 3980 | else |
| 3981 | return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg, |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 3982 | isTailCall, Outs, OutVals, Ins, |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3983 | dl, DAG, InVals); |
| 3984 | } |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3985 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3986 | return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg, |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 3987 | isTailCall, Outs, OutVals, Ins, |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3988 | dl, DAG, InVals); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3989 | } |
| 3990 | |
| 3991 | SDValue |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3992 | PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee, |
| 3993 | CallingConv::ID CallConv, bool isVarArg, |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 3994 | bool isTailCall, |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3995 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 3996 | const SmallVectorImpl<SDValue> &OutVals, |
| 3997 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3998 | SDLoc dl, SelectionDAG &DAG, |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3999 | SmallVectorImpl<SDValue> &InVals) const { |
| 4000 | // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 4001 | // of the 32-bit SVR4 ABI stack frame layout. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4002 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4003 | assert((CallConv == CallingConv::C || |
| 4004 | CallConv == CallingConv::Fast) && "Unknown calling convention!"); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4005 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4006 | unsigned PtrByteSize = 4; |
| 4007 | |
| 4008 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4009 | |
| 4010 | // Mark this function as potentially containing a function that contains a |
| 4011 | // tail call. As a consequence the frame pointer will be used for dynamicalloc |
| 4012 | // and restoring the callers stack pointer in this functions epilog. This is |
| 4013 | // done because by tail calling the called function might overwrite the value |
| 4014 | // in this function's (MF) stack pointer stack slot 0(SP). |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 4015 | if (getTargetMachine().Options.GuaranteedTailCallOpt && |
| 4016 | CallConv == CallingConv::Fast) |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4017 | MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4018 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4019 | // Count how many bytes are to be pushed on the stack, including the linkage |
| 4020 | // area, parameter list area and the part of the local variable space which |
| 4021 | // contains copies of aggregates which are passed by value. |
| 4022 | |
| 4023 | // Assign locations to all of the outgoing arguments. |
| 4024 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 4025 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, |
| 4026 | *DAG.getContext()); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4027 | |
| 4028 | // Reserve space for the linkage area on the stack. |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 4029 | CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false), |
| 4030 | PtrByteSize); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4031 | |
| 4032 | if (isVarArg) { |
| 4033 | // Handle fixed and variable vector arguments differently. |
| 4034 | // Fixed vector arguments go into registers as long as registers are |
| 4035 | // available. Variable vector arguments always go into memory. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4036 | unsigned NumArgs = Outs.size(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4037 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4038 | for (unsigned i = 0; i != NumArgs; ++i) { |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 4039 | MVT ArgVT = Outs[i].VT; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4040 | ISD::ArgFlagsTy ArgFlags = Outs[i].Flags; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4041 | bool Result; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4042 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4043 | if (Outs[i].IsFixed) { |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 4044 | Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, |
| 4045 | CCInfo); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4046 | } else { |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 4047 | Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, |
| 4048 | ArgFlags, CCInfo); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4049 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4050 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4051 | if (Result) { |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 4052 | #ifndef NDEBUG |
Chris Lattner | 1362602 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 4053 | errs() << "Call operand #" << i << " has unhandled type " |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 4054 | << EVT(ArgVT).getEVTString() << "\n"; |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 4055 | #endif |
Craig Topper | e73658d | 2014-04-28 04:05:08 +0000 | [diff] [blame] | 4056 | llvm_unreachable(nullptr); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4057 | } |
| 4058 | } |
| 4059 | } else { |
| 4060 | // All arguments are treated the same. |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 4061 | CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4062 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4063 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4064 | // Assign locations to all of the outgoing aggregate by value arguments. |
| 4065 | SmallVector<CCValAssign, 16> ByValArgLocs; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 4066 | CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 4067 | ByValArgLocs, *DAG.getContext()); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4068 | |
| 4069 | // Reserve stack space for the allocations in CCInfo. |
| 4070 | CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize); |
| 4071 | |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 4072 | CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4073 | |
| 4074 | // Size of the linkage area, parameter list area and the part of the local |
| 4075 | // space variable where copies of aggregates which are passed by value are |
| 4076 | // stored. |
| 4077 | unsigned NumBytes = CCByValInfo.getNextStackOffset(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4078 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4079 | // Calculate by how many bytes the stack has to be adjusted in case of tail |
| 4080 | // call optimization. |
| 4081 | int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); |
| 4082 | |
| 4083 | // Adjust the stack pointer for the new arguments... |
| 4084 | // These operations are automatically eliminated by the prolog/epilog pass |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 4085 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 4086 | dl); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4087 | SDValue CallSeqStart = Chain; |
| 4088 | |
| 4089 | // Load the return address and frame pointer so it can be moved somewhere else |
| 4090 | // later. |
| 4091 | SDValue LROp, FPOp; |
| 4092 | Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false, |
| 4093 | dl); |
| 4094 | |
| 4095 | // Set up a copy of the stack pointer for use loading and storing any |
| 4096 | // arguments that may not fit in the registers available for argument |
| 4097 | // passing. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4098 | SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4099 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4100 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
| 4101 | SmallVector<TailCallArgumentInfo, 8> TailCallArguments; |
| 4102 | SmallVector<SDValue, 8> MemOpChains; |
| 4103 | |
Roman Divacky | 71038e7 | 2011-08-30 17:04:16 +0000 | [diff] [blame] | 4104 | bool seenFloatArg = false; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4105 | // Walk the register/memloc assignments, inserting copies/loads. |
| 4106 | for (unsigned i = 0, j = 0, e = ArgLocs.size(); |
| 4107 | i != e; |
| 4108 | ++i) { |
| 4109 | CCValAssign &VA = ArgLocs[i]; |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 4110 | SDValue Arg = OutVals[i]; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4111 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4112 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4113 | if (Flags.isByVal()) { |
| 4114 | // Argument is an aggregate which is passed by value, thus we need to |
| 4115 | // create a copy of it in the local variable space of the current stack |
| 4116 | // frame (which is the stack frame of the caller) and pass the address of |
| 4117 | // this copy to the callee. |
| 4118 | assert((j < ByValArgLocs.size()) && "Index out of bounds!"); |
| 4119 | CCValAssign &ByValVA = ByValArgLocs[j++]; |
| 4120 | assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!"); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4121 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4122 | // Memory reserved in the local variable space of the callers stack frame. |
| 4123 | unsigned LocMemOffset = ByValVA.getLocMemOffset(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4124 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4125 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
| 4126 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4127 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4128 | // Create a copy of the argument in the local area of the current |
| 4129 | // stack frame. |
| 4130 | SDValue MemcpyCall = |
| 4131 | CreateCopyOfByValArgument(Arg, PtrOff, |
| 4132 | CallSeqStart.getNode()->getOperand(0), |
| 4133 | Flags, DAG, dl); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4134 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4135 | // This must go outside the CALLSEQ_START..END. |
| 4136 | SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 4137 | CallSeqStart.getNode()->getOperand(1), |
| 4138 | SDLoc(MemcpyCall)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4139 | DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), |
| 4140 | NewCallSeqStart.getNode()); |
| 4141 | Chain = CallSeqStart = NewCallSeqStart; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4142 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4143 | // Pass the address of the aggregate copy on the stack either in a |
| 4144 | // physical register or in the parameter list area of the current stack |
| 4145 | // frame to the callee. |
| 4146 | Arg = PtrOff; |
| 4147 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4148 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4149 | if (VA.isRegLoc()) { |
Hal Finkel | 2a9d318 | 2014-03-06 00:23:33 +0000 | [diff] [blame] | 4150 | if (Arg.getValueType() == MVT::i1) |
| 4151 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg); |
| 4152 | |
Roman Divacky | 71038e7 | 2011-08-30 17:04:16 +0000 | [diff] [blame] | 4153 | seenFloatArg |= VA.getLocVT().isFloatingPoint(); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4154 | // Put argument in a physical register. |
| 4155 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
| 4156 | } else { |
| 4157 | // Put argument in the parameter list area of the current stack frame. |
| 4158 | assert(VA.isMemLoc()); |
| 4159 | unsigned LocMemOffset = VA.getLocMemOffset(); |
| 4160 | |
| 4161 | if (!isTailCall) { |
| 4162 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
| 4163 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
| 4164 | |
| 4165 | MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 4166 | MachinePointerInfo(), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 4167 | false, false, 0)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4168 | } else { |
| 4169 | // Calculate and remember argument location. |
| 4170 | CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset, |
| 4171 | TailCallArguments); |
| 4172 | } |
| 4173 | } |
| 4174 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4175 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4176 | if (!MemOpChains.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 4177 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4178 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4179 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 4180 | // and flag operands which copy the outgoing args into the appropriate regs. |
| 4181 | SDValue InFlag; |
| 4182 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
| 4183 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
| 4184 | RegsToPass[i].second, InFlag); |
| 4185 | InFlag = Chain.getValue(1); |
| 4186 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4187 | |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 4188 | // Set CR bit 6 to true if this is a vararg call with floating args passed in |
| 4189 | // registers. |
| 4190 | if (isVarArg) { |
NAKAMURA Takumi | ac49029 | 2012-08-30 15:52:29 +0000 | [diff] [blame] | 4191 | SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue); |
| 4192 | SDValue Ops[] = { Chain, InFlag }; |
| 4193 | |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 4194 | Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET, |
Craig Topper | 2d2aa0c | 2014-04-30 07:17:30 +0000 | [diff] [blame] | 4195 | dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1)); |
NAKAMURA Takumi | ac49029 | 2012-08-30 15:52:29 +0000 | [diff] [blame] | 4196 | |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 4197 | InFlag = Chain.getValue(1); |
| 4198 | } |
| 4199 | |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 4200 | if (isTailCall) |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4201 | PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp, |
| 4202 | false, TailCallArguments); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4203 | |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 4204 | return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4205 | RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes, |
| 4206 | Ins, InVals); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4207 | } |
| 4208 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4209 | // Copy an argument into memory, being careful to do this outside the |
| 4210 | // call sequence for the call to which the argument belongs. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4211 | SDValue |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4212 | PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff, |
| 4213 | SDValue CallSeqStart, |
| 4214 | ISD::ArgFlagsTy Flags, |
| 4215 | SelectionDAG &DAG, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 4216 | SDLoc dl) const { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4217 | SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff, |
| 4218 | CallSeqStart.getNode()->getOperand(0), |
| 4219 | Flags, DAG, dl); |
| 4220 | // The MEMCPY must go outside the CALLSEQ_START..END. |
| 4221 | SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 4222 | CallSeqStart.getNode()->getOperand(1), |
| 4223 | SDLoc(MemcpyCall)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4224 | DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), |
| 4225 | NewCallSeqStart.getNode()); |
| 4226 | return NewCallSeqStart; |
| 4227 | } |
| 4228 | |
| 4229 | SDValue |
| 4230 | PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 4231 | CallingConv::ID CallConv, bool isVarArg, |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 4232 | bool isTailCall, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4233 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 4234 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4235 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 4236 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4237 | SmallVectorImpl<SDValue> &InVals) const { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4238 | |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 4239 | bool isELFv2ABI = Subtarget.isELFv2ABI(); |
Ulrich Weigand | 59c6ab2 | 2014-06-20 16:34:05 +0000 | [diff] [blame] | 4240 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4241 | unsigned NumOps = Outs.size(); |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 4242 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4243 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 4244 | unsigned PtrByteSize = 8; |
| 4245 | |
| 4246 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4247 | |
| 4248 | // Mark this function as potentially containing a function that contains a |
| 4249 | // tail call. As a consequence the frame pointer will be used for dynamicalloc |
| 4250 | // and restoring the callers stack pointer in this functions epilog. This is |
| 4251 | // done because by tail calling the called function might overwrite the value |
| 4252 | // in this function's (MF) stack pointer stack slot 0(SP). |
| 4253 | if (getTargetMachine().Options.GuaranteedTailCallOpt && |
| 4254 | CallConv == CallingConv::Fast) |
| 4255 | MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); |
| 4256 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4257 | // Count how many bytes are to be pushed on the stack, including the linkage |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 4258 | // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes |
| 4259 | // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage |
| 4260 | // area is 32 bytes reserved space for [SP][CR][LR][TOC]. |
| 4261 | unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false, |
| 4262 | isELFv2ABI); |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4263 | unsigned NumBytes = LinkageSize; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4264 | |
| 4265 | // Add up all the space actually used. |
| 4266 | for (unsigned i = 0; i != NumOps; ++i) { |
| 4267 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
| 4268 | EVT ArgVT = Outs[i].VT; |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4269 | EVT OrigVT = Outs[i].ArgVT; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4270 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4271 | /* Respect alignment of argument on the stack. */ |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4272 | unsigned Align = |
| 4273 | CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4274 | NumBytes = ((NumBytes + Align - 1) / Align) * Align; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4275 | |
| 4276 | NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4277 | if (Flags.isInConsecutiveRegsLast()) |
| 4278 | NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4279 | } |
| 4280 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4281 | unsigned NumBytesActuallyUsed = NumBytes; |
| 4282 | |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4283 | // The prolog code of the callee may store up to 8 GPR argument registers to |
| 4284 | // the stack, allowing va_start to index over them in memory if its varargs. |
| 4285 | // Because we cannot tell if this is needed on the caller side, we have to |
| 4286 | // conservatively assume that it is needed. As such, make sure we have at |
| 4287 | // least enough stack space for the caller to store the 8 GPRs. |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 4288 | // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area. |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4289 | NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4290 | |
| 4291 | // Tail call needs the stack to be aligned. |
| 4292 | if (getTargetMachine().Options.GuaranteedTailCallOpt && |
| 4293 | CallConv == CallingConv::Fast) |
| 4294 | NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4295 | |
| 4296 | // Calculate by how many bytes the stack has to be adjusted in case of tail |
| 4297 | // call optimization. |
| 4298 | int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); |
| 4299 | |
| 4300 | // To protect arguments on the stack from being clobbered in a tail call, |
| 4301 | // force all the loads to happen before doing any other lowering. |
| 4302 | if (isTailCall) |
| 4303 | Chain = DAG.getStackArgumentTokenFactor(Chain); |
| 4304 | |
| 4305 | // Adjust the stack pointer for the new arguments... |
| 4306 | // These operations are automatically eliminated by the prolog/epilog pass |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 4307 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 4308 | dl); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4309 | SDValue CallSeqStart = Chain; |
| 4310 | |
| 4311 | // Load the return address and frame pointer so it can be move somewhere else |
| 4312 | // later. |
| 4313 | SDValue LROp, FPOp; |
| 4314 | Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true, |
| 4315 | dl); |
| 4316 | |
| 4317 | // Set up a copy of the stack pointer for use loading and storing any |
| 4318 | // arguments that may not fit in the registers available for argument |
| 4319 | // passing. |
| 4320 | SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64); |
| 4321 | |
| 4322 | // Figure out which arguments are going to go in registers, and which in |
| 4323 | // memory. Also, if this is a vararg function, floating point operations |
| 4324 | // must be stored to our stack, and loaded into integer regs as well, if |
| 4325 | // any integer regs are available for argument passing. |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4326 | unsigned ArgOffset = LinkageSize; |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4327 | unsigned GPR_idx, FPR_idx = 0, VR_idx = 0; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4328 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4329 | static const MCPhysReg GPR[] = { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4330 | PPC::X3, PPC::X4, PPC::X5, PPC::X6, |
| 4331 | PPC::X7, PPC::X8, PPC::X9, PPC::X10, |
| 4332 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4333 | static const MCPhysReg *FPR = GetFPR(); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4334 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4335 | static const MCPhysReg VR[] = { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4336 | PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, |
| 4337 | PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 |
| 4338 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4339 | static const MCPhysReg VSRH[] = { |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 4340 | PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8, |
| 4341 | PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13 |
| 4342 | }; |
| 4343 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4344 | const unsigned NumGPRs = array_lengthof(GPR); |
| 4345 | const unsigned NumFPRs = 13; |
| 4346 | const unsigned NumVRs = array_lengthof(VR); |
| 4347 | |
| 4348 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
| 4349 | SmallVector<TailCallArgumentInfo, 8> TailCallArguments; |
| 4350 | |
| 4351 | SmallVector<SDValue, 8> MemOpChains; |
| 4352 | for (unsigned i = 0; i != NumOps; ++i) { |
| 4353 | SDValue Arg = OutVals[i]; |
| 4354 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4355 | EVT ArgVT = Outs[i].VT; |
| 4356 | EVT OrigVT = Outs[i].ArgVT; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4357 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4358 | /* Respect alignment of argument on the stack. */ |
| 4359 | unsigned Align = |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4360 | CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4361 | ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; |
| 4362 | |
| 4363 | /* Compute GPR index associated with argument offset. */ |
| 4364 | GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; |
| 4365 | GPR_idx = std::min(GPR_idx, NumGPRs); |
| 4366 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4367 | // PtrOff will be used to store the current argument to the stack if a |
| 4368 | // register cannot be found for it. |
| 4369 | SDValue PtrOff; |
| 4370 | |
| 4371 | PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
| 4372 | |
| 4373 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); |
| 4374 | |
| 4375 | // Promote integers to 64-bit values. |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4376 | if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4377 | // FIXME: Should this use ANY_EXTEND if neither sext nor zext? |
| 4378 | unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; |
| 4379 | Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg); |
| 4380 | } |
| 4381 | |
| 4382 | // FIXME memcpy is used way more than necessary. Correctness first. |
| 4383 | // Note: "by value" is code for passing a structure by value, not |
| 4384 | // basic types. |
| 4385 | if (Flags.isByVal()) { |
| 4386 | // Note: Size includes alignment padding, so |
| 4387 | // struct x { short a; char b; } |
| 4388 | // will have Size = 4. With #pragma pack(1), it will have Size = 3. |
| 4389 | // These are the proper values we need for right-justifying the |
| 4390 | // aggregate in a parameter register. |
| 4391 | unsigned Size = Flags.getByValSize(); |
Bill Schmidt | 9953cf2 | 2012-10-31 01:15:05 +0000 | [diff] [blame] | 4392 | |
| 4393 | // An empty aggregate parameter takes up no storage and no |
| 4394 | // registers. |
| 4395 | if (Size == 0) |
| 4396 | continue; |
| 4397 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4398 | // All aggregates smaller than 8 bytes must be passed right-justified. |
| 4399 | if (Size==1 || Size==2 || Size==4) { |
| 4400 | EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32); |
| 4401 | if (GPR_idx != NumGPRs) { |
| 4402 | SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg, |
| 4403 | MachinePointerInfo(), VT, |
Louis Gerbarg | 67474e3 | 2014-07-31 21:45:05 +0000 | [diff] [blame] | 4404 | false, false, false, 0); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4405 | MemOpChains.push_back(Load.getValue(1)); |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4406 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4407 | |
| 4408 | ArgOffset += PtrByteSize; |
| 4409 | continue; |
| 4410 | } |
| 4411 | } |
| 4412 | |
| 4413 | if (GPR_idx == NumGPRs && Size < 8) { |
Ulrich Weigand | 59c6ab2 | 2014-06-20 16:34:05 +0000 | [diff] [blame] | 4414 | SDValue AddPtr = PtrOff; |
| 4415 | if (!isLittleEndian) { |
| 4416 | SDValue Const = DAG.getConstant(PtrByteSize - Size, |
| 4417 | PtrOff.getValueType()); |
| 4418 | AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); |
| 4419 | } |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4420 | Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, |
| 4421 | CallSeqStart, |
| 4422 | Flags, DAG, dl); |
| 4423 | ArgOffset += PtrByteSize; |
| 4424 | continue; |
| 4425 | } |
| 4426 | // Copy entire object into memory. There are cases where gcc-generated |
| 4427 | // code assumes it is there, even if it could be put entirely into |
| 4428 | // registers. (This is not what the doc says.) |
| 4429 | |
| 4430 | // FIXME: The above statement is likely due to a misunderstanding of the |
| 4431 | // documents. All arguments must be copied into the parameter area BY |
| 4432 | // THE CALLEE in the event that the callee takes the address of any |
| 4433 | // formal argument. That has not yet been implemented. However, it is |
| 4434 | // reasonable to use the stack area as a staging area for the register |
| 4435 | // load. |
| 4436 | |
| 4437 | // Skip this for small aggregates, as we will use the same slot for a |
| 4438 | // right-justified copy, below. |
| 4439 | if (Size >= 8) |
| 4440 | Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff, |
| 4441 | CallSeqStart, |
| 4442 | Flags, DAG, dl); |
| 4443 | |
| 4444 | // When a register is available, pass a small aggregate right-justified. |
| 4445 | if (Size < 8 && GPR_idx != NumGPRs) { |
| 4446 | // The easiest way to get this right-justified in a register |
| 4447 | // is to copy the structure into the rightmost portion of a |
| 4448 | // local variable slot, then load the whole slot into the |
| 4449 | // register. |
| 4450 | // FIXME: The memcpy seems to produce pretty awful code for |
| 4451 | // small aggregates, particularly for packed ones. |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 4452 | // FIXME: It would be preferable to use the slot in the |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4453 | // parameter save area instead of a new local variable. |
Ulrich Weigand | 59c6ab2 | 2014-06-20 16:34:05 +0000 | [diff] [blame] | 4454 | SDValue AddPtr = PtrOff; |
| 4455 | if (!isLittleEndian) { |
| 4456 | SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType()); |
| 4457 | AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); |
| 4458 | } |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4459 | Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, |
| 4460 | CallSeqStart, |
| 4461 | Flags, DAG, dl); |
| 4462 | |
| 4463 | // Load the slot into the register. |
| 4464 | SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff, |
| 4465 | MachinePointerInfo(), |
| 4466 | false, false, false, 0); |
| 4467 | MemOpChains.push_back(Load.getValue(1)); |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4468 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4469 | |
| 4470 | // Done with this argument. |
| 4471 | ArgOffset += PtrByteSize; |
| 4472 | continue; |
| 4473 | } |
| 4474 | |
| 4475 | // For aggregates larger than PtrByteSize, copy the pieces of the |
| 4476 | // object that fit into registers from the parameter save area. |
| 4477 | for (unsigned j=0; j<Size; j+=PtrByteSize) { |
| 4478 | SDValue Const = DAG.getConstant(j, PtrOff.getValueType()); |
| 4479 | SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const); |
| 4480 | if (GPR_idx != NumGPRs) { |
| 4481 | SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, |
| 4482 | MachinePointerInfo(), |
| 4483 | false, false, false, 0); |
| 4484 | MemOpChains.push_back(Load.getValue(1)); |
| 4485 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
| 4486 | ArgOffset += PtrByteSize; |
| 4487 | } else { |
| 4488 | ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize; |
| 4489 | break; |
| 4490 | } |
| 4491 | } |
| 4492 | continue; |
| 4493 | } |
| 4494 | |
Craig Topper | 5671010 | 2013-08-15 02:33:50 +0000 | [diff] [blame] | 4495 | switch (Arg.getSimpleValueType().SimpleTy) { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4496 | default: llvm_unreachable("Unexpected ValueType for argument!"); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4497 | case MVT::i1: |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4498 | case MVT::i32: |
| 4499 | case MVT::i64: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4500 | // These can be scalar arguments or elements of an integer array type |
| 4501 | // passed directly. Clang may use those instead of "byval" aggregate |
| 4502 | // types to avoid forcing arguments to memory unnecessarily. |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4503 | if (GPR_idx != NumGPRs) { |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4504 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4505 | } else { |
| 4506 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 4507 | true, isTailCall, false, MemOpChains, |
| 4508 | TailCallArguments, dl); |
| 4509 | } |
| 4510 | ArgOffset += PtrByteSize; |
| 4511 | break; |
| 4512 | case MVT::f32: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4513 | case MVT::f64: { |
| 4514 | // These can be scalar arguments or elements of a float array type |
| 4515 | // passed directly. The latter are used to implement ELFv2 homogenous |
| 4516 | // float aggregates. |
| 4517 | |
| 4518 | // Named arguments go into FPRs first, and once they overflow, the |
| 4519 | // remaining arguments go into GPRs and then the parameter save area. |
| 4520 | // Unnamed arguments for vararg functions always go to GPRs and |
| 4521 | // then the parameter save area. For now, put all arguments to vararg |
| 4522 | // routines always in both locations (FPR *and* GPR or stack slot). |
| 4523 | bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs; |
| 4524 | |
| 4525 | // First load the argument into the next available FPR. |
| 4526 | if (FPR_idx != NumFPRs) |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4527 | RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg)); |
| 4528 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4529 | // Next, load the argument into GPR or stack slot if needed. |
| 4530 | if (!NeedGPROrStack) |
| 4531 | ; |
| 4532 | else if (GPR_idx != NumGPRs) { |
| 4533 | // In the non-vararg case, this can only ever happen in the |
| 4534 | // presence of f32 array types, since otherwise we never run |
| 4535 | // out of FPRs before running out of GPRs. |
| 4536 | SDValue ArgVal; |
Bill Schmidt | bd4ac26 | 2012-10-29 21:18:16 +0000 | [diff] [blame] | 4537 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4538 | // Double values are always passed in a single GPR. |
| 4539 | if (Arg.getValueType() != MVT::f32) { |
| 4540 | ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4541 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4542 | // Non-array float values are extended and passed in a GPR. |
| 4543 | } else if (!Flags.isInConsecutiveRegs()) { |
| 4544 | ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); |
| 4545 | ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal); |
| 4546 | |
| 4547 | // If we have an array of floats, we collect every odd element |
| 4548 | // together with its predecessor into one GPR. |
| 4549 | } else if (ArgOffset % PtrByteSize != 0) { |
| 4550 | SDValue Lo, Hi; |
| 4551 | Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]); |
| 4552 | Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); |
| 4553 | if (!isLittleEndian) |
| 4554 | std::swap(Lo, Hi); |
| 4555 | ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi); |
| 4556 | |
| 4557 | // The final element, if even, goes into the first half of a GPR. |
| 4558 | } else if (Flags.isInConsecutiveRegsLast()) { |
| 4559 | ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); |
| 4560 | ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal); |
| 4561 | if (!isLittleEndian) |
| 4562 | ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal, |
| 4563 | DAG.getConstant(32, MVT::i32)); |
| 4564 | |
| 4565 | // Non-final even elements are skipped; they will be handled |
| 4566 | // together the with subsequent argument on the next go-around. |
| 4567 | } else |
| 4568 | ArgVal = SDValue(); |
| 4569 | |
| 4570 | if (ArgVal.getNode()) |
| 4571 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4572 | } else { |
| 4573 | // Single-precision floating-point values are mapped to the |
| 4574 | // second (rightmost) word of the stack doubleword. |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4575 | if (Arg.getValueType() == MVT::f32 && |
| 4576 | !isLittleEndian && !Flags.isInConsecutiveRegs()) { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4577 | SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType()); |
| 4578 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour); |
| 4579 | } |
| 4580 | |
| 4581 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 4582 | true, isTailCall, false, MemOpChains, |
| 4583 | TailCallArguments, dl); |
| 4584 | } |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4585 | // When passing an array of floats, the array occupies consecutive |
| 4586 | // space in the argument area; only round up to the next doubleword |
| 4587 | // at the end of the array. Otherwise, each float takes 8 bytes. |
| 4588 | ArgOffset += (Arg.getValueType() == MVT::f32 && |
| 4589 | Flags.isInConsecutiveRegs()) ? 4 : 8; |
| 4590 | if (Flags.isInConsecutiveRegsLast()) |
| 4591 | ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4592 | break; |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4593 | } |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4594 | case MVT::v4f32: |
| 4595 | case MVT::v4i32: |
| 4596 | case MVT::v8i16: |
| 4597 | case MVT::v16i8: |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 4598 | case MVT::v2f64: |
Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 4599 | case MVT::v2i64: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4600 | // These can be scalar arguments or elements of a vector array type |
| 4601 | // passed directly. The latter are used to implement ELFv2 homogenous |
| 4602 | // vector aggregates. |
| 4603 | |
Ulrich Weigand | 9ba552d | 2014-06-23 12:36:34 +0000 | [diff] [blame] | 4604 | // For a varargs call, named arguments go into VRs or on the stack as |
| 4605 | // usual; unnamed arguments always go to the stack or the corresponding |
| 4606 | // GPRs when within range. For now, we always put the value in both |
| 4607 | // locations (or even all three). |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4608 | if (isVarArg) { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4609 | // We could elide this store in the case where the object fits |
| 4610 | // entirely in R registers. Maybe later. |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4611 | SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, |
| 4612 | MachinePointerInfo(), false, false, 0); |
| 4613 | MemOpChains.push_back(Store); |
| 4614 | if (VR_idx != NumVRs) { |
| 4615 | SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, |
| 4616 | MachinePointerInfo(), |
| 4617 | false, false, false, 0); |
| 4618 | MemOpChains.push_back(Load.getValue(1)); |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 4619 | |
| 4620 | unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 || |
| 4621 | Arg.getSimpleValueType() == MVT::v2i64) ? |
| 4622 | VSRH[VR_idx] : VR[VR_idx]; |
| 4623 | ++VR_idx; |
| 4624 | |
| 4625 | RegsToPass.push_back(std::make_pair(VReg, Load)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4626 | } |
| 4627 | ArgOffset += 16; |
| 4628 | for (unsigned i=0; i<16; i+=PtrByteSize) { |
| 4629 | if (GPR_idx == NumGPRs) |
| 4630 | break; |
| 4631 | SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, |
| 4632 | DAG.getConstant(i, PtrVT)); |
| 4633 | SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(), |
| 4634 | false, false, false, 0); |
| 4635 | MemOpChains.push_back(Load.getValue(1)); |
| 4636 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
| 4637 | } |
| 4638 | break; |
| 4639 | } |
| 4640 | |
Ulrich Weigand | 9ba552d | 2014-06-23 12:36:34 +0000 | [diff] [blame] | 4641 | // Non-varargs Altivec params go into VRs or on the stack. |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4642 | if (VR_idx != NumVRs) { |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 4643 | unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 || |
| 4644 | Arg.getSimpleValueType() == MVT::v2i64) ? |
| 4645 | VSRH[VR_idx] : VR[VR_idx]; |
| 4646 | ++VR_idx; |
| 4647 | |
| 4648 | RegsToPass.push_back(std::make_pair(VReg, Arg)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4649 | } else { |
| 4650 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 4651 | true, isTailCall, true, MemOpChains, |
| 4652 | TailCallArguments, dl); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4653 | } |
Ulrich Weigand | 9ba552d | 2014-06-23 12:36:34 +0000 | [diff] [blame] | 4654 | ArgOffset += 16; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4655 | break; |
| 4656 | } |
| 4657 | } |
| 4658 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4659 | assert(NumBytesActuallyUsed == ArgOffset); |
Ulrich Weigand | de8641b | 2014-07-07 19:39:44 +0000 | [diff] [blame] | 4660 | (void)NumBytesActuallyUsed; |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4661 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4662 | if (!MemOpChains.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 4663 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4664 | |
| 4665 | // Check if this is an indirect call (MTCTR/BCTRL). |
| 4666 | // See PrepareCall() for more information about calls through function |
| 4667 | // pointers in the 64-bit SVR4 ABI. |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 4668 | if (!isTailCall && |
Hal Finkel | 87deb0b | 2015-01-12 04:34:47 +0000 | [diff] [blame] | 4669 | !isFunctionGlobalAddress(Callee) && |
| 4670 | !isa<ExternalSymbolSDNode>(Callee)) { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4671 | // Load r2 into a virtual register and store it to the TOC save area. |
| 4672 | SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64); |
| 4673 | // TOC save area offset. |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 4674 | unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI); |
Ulrich Weigand | ad0cb91 | 2014-06-18 17:52:49 +0000 | [diff] [blame] | 4675 | SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4676 | SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); |
| 4677 | Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(), |
| 4678 | false, false, 0); |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 4679 | // In the ELFv2 ABI, R12 must contain the address of an indirect callee. |
| 4680 | // This does not mean the MTCTR instruction must use R12; it's easier |
| 4681 | // to model this as an extra parameter, so do that. |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 4682 | if (isELFv2ABI) |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 4683 | RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4684 | } |
| 4685 | |
| 4686 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 4687 | // and flag operands which copy the outgoing args into the appropriate regs. |
| 4688 | SDValue InFlag; |
| 4689 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
| 4690 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
| 4691 | RegsToPass[i].second, InFlag); |
| 4692 | InFlag = Chain.getValue(1); |
| 4693 | } |
| 4694 | |
| 4695 | if (isTailCall) |
| 4696 | PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp, |
| 4697 | FPOp, true, TailCallArguments); |
| 4698 | |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 4699 | return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG, |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4700 | RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes, |
| 4701 | Ins, InVals); |
| 4702 | } |
| 4703 | |
| 4704 | SDValue |
| 4705 | PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee, |
| 4706 | CallingConv::ID CallConv, bool isVarArg, |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 4707 | bool isTailCall, |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4708 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 4709 | const SmallVectorImpl<SDValue> &OutVals, |
| 4710 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 4711 | SDLoc dl, SelectionDAG &DAG, |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4712 | SmallVectorImpl<SDValue> &InVals) const { |
| 4713 | |
| 4714 | unsigned NumOps = Outs.size(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4715 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4716 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4717 | bool isPPC64 = PtrVT == MVT::i64; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4718 | unsigned PtrByteSize = isPPC64 ? 8 : 4; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4719 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4720 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4721 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4722 | // Mark this function as potentially containing a function that contains a |
| 4723 | // tail call. As a consequence the frame pointer will be used for dynamicalloc |
| 4724 | // and restoring the callers stack pointer in this functions epilog. This is |
| 4725 | // done because by tail calling the called function might overwrite the value |
| 4726 | // in this function's (MF) stack pointer stack slot 0(SP). |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 4727 | if (getTargetMachine().Options.GuaranteedTailCallOpt && |
| 4728 | CallConv == CallingConv::Fast) |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4729 | MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); |
| 4730 | |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 4731 | // Count how many bytes are to be pushed on the stack, including the linkage |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4732 | // area, and parameter passing area. We start with 24/48 bytes, which is |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4733 | // prereserved space for [SP][CR][LR][3 x unused]. |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 4734 | unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true, |
| 4735 | false); |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4736 | unsigned NumBytes = LinkageSize; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4737 | |
| 4738 | // Add up all the space actually used. |
| 4739 | // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually |
| 4740 | // they all go in registers, but we must reserve stack space for them for |
| 4741 | // possible use by the caller. In varargs or 64-bit calls, parameters are |
| 4742 | // assigned stack space in order, with padding so Altivec parameters are |
| 4743 | // 16-byte aligned. |
| 4744 | unsigned nAltivecParamsAtEnd = 0; |
| 4745 | for (unsigned i = 0; i != NumOps; ++i) { |
| 4746 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
| 4747 | EVT ArgVT = Outs[i].VT; |
| 4748 | // Varargs Altivec parameters are padded to a 16 byte boundary. |
| 4749 | if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || |
| 4750 | ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || |
| 4751 | ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) { |
| 4752 | if (!isVarArg && !isPPC64) { |
| 4753 | // Non-varargs Altivec parameters go after all the non-Altivec |
| 4754 | // parameters; handle those later so we know how much padding we need. |
| 4755 | nAltivecParamsAtEnd++; |
| 4756 | continue; |
| 4757 | } |
| 4758 | // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary. |
| 4759 | NumBytes = ((NumBytes+15)/16)*16; |
| 4760 | } |
| 4761 | NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); |
| 4762 | } |
| 4763 | |
| 4764 | // Allow for Altivec parameters at the end, if needed. |
| 4765 | if (nAltivecParamsAtEnd) { |
| 4766 | NumBytes = ((NumBytes+15)/16)*16; |
| 4767 | NumBytes += 16*nAltivecParamsAtEnd; |
| 4768 | } |
| 4769 | |
| 4770 | // The prolog code of the callee may store up to 8 GPR argument registers to |
| 4771 | // the stack, allowing va_start to index over them in memory if its varargs. |
| 4772 | // Because we cannot tell if this is needed on the caller side, we have to |
| 4773 | // conservatively assume that it is needed. As such, make sure we have at |
| 4774 | // least enough stack space for the caller to store the 8 GPRs. |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4775 | NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4776 | |
| 4777 | // Tail call needs the stack to be aligned. |
| 4778 | if (getTargetMachine().Options.GuaranteedTailCallOpt && |
| 4779 | CallConv == CallingConv::Fast) |
| 4780 | NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 4781 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4782 | // Calculate by how many bytes the stack has to be adjusted in case of tail |
| 4783 | // call optimization. |
| 4784 | int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4785 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4786 | // To protect arguments on the stack from being clobbered in a tail call, |
| 4787 | // force all the loads to happen before doing any other lowering. |
| 4788 | if (isTailCall) |
| 4789 | Chain = DAG.getStackArgumentTokenFactor(Chain); |
| 4790 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4791 | // Adjust the stack pointer for the new arguments... |
| 4792 | // These operations are automatically eliminated by the prolog/epilog pass |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 4793 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 4794 | dl); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4795 | SDValue CallSeqStart = Chain; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4796 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4797 | // Load the return address and frame pointer so it can be move somewhere else |
| 4798 | // later. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4799 | SDValue LROp, FPOp; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4800 | Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true, |
| 4801 | dl); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4802 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4803 | // Set up a copy of the stack pointer for use loading and storing any |
| 4804 | // arguments that may not fit in the registers available for argument |
| 4805 | // passing. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4806 | SDValue StackPtr; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4807 | if (isPPC64) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4808 | StackPtr = DAG.getRegister(PPC::X1, MVT::i64); |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4809 | else |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4810 | StackPtr = DAG.getRegister(PPC::R1, MVT::i32); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4811 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4812 | // Figure out which arguments are going to go in registers, and which in |
| 4813 | // memory. Also, if this is a vararg function, floating point operations |
| 4814 | // must be stored to our stack, and loaded into integer regs as well, if |
| 4815 | // any integer regs are available for argument passing. |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4816 | unsigned ArgOffset = LinkageSize; |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4817 | unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4818 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4819 | static const MCPhysReg GPR_32[] = { // 32-bit registers. |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4820 | PPC::R3, PPC::R4, PPC::R5, PPC::R6, |
| 4821 | PPC::R7, PPC::R8, PPC::R9, PPC::R10, |
| 4822 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4823 | static const MCPhysReg GPR_64[] = { // 64-bit registers. |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4824 | PPC::X3, PPC::X4, PPC::X5, PPC::X6, |
| 4825 | PPC::X7, PPC::X8, PPC::X9, PPC::X10, |
| 4826 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4827 | static const MCPhysReg *FPR = GetFPR(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4828 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4829 | static const MCPhysReg VR[] = { |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4830 | PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, |
| 4831 | PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 |
| 4832 | }; |
Owen Anderson | e2f23a3 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 4833 | const unsigned NumGPRs = array_lengthof(GPR_32); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4834 | const unsigned NumFPRs = 13; |
Tilmann Scheller | 98bdaaa | 2009-07-03 06:43:35 +0000 | [diff] [blame] | 4835 | const unsigned NumVRs = array_lengthof(VR); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4836 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4837 | const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4838 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4839 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4840 | SmallVector<TailCallArgumentInfo, 8> TailCallArguments; |
| 4841 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4842 | SmallVector<SDValue, 8> MemOpChains; |
Evan Cheng | c2cd473 | 2006-05-25 00:57:32 +0000 | [diff] [blame] | 4843 | for (unsigned i = 0; i != NumOps; ++i) { |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 4844 | SDValue Arg = OutVals[i]; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4845 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
Nicolas Geoffray | 7aad928 | 2007-03-13 15:02:46 +0000 | [diff] [blame] | 4846 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4847 | // PtrOff will be used to store the current argument to the stack if a |
| 4848 | // register cannot be found for it. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4849 | SDValue PtrOff; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4850 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4851 | PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
Nicolas Geoffray | 7aad928 | 2007-03-13 15:02:46 +0000 | [diff] [blame] | 4852 | |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 4853 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4854 | |
| 4855 | // On PPC64, promote integers to 64-bit values. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4856 | if (isPPC64 && Arg.getValueType() == MVT::i32) { |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 4857 | // FIXME: Should this use ANY_EXTEND if neither sext nor zext? |
| 4858 | unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4859 | Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg); |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4860 | } |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 4861 | |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4862 | // FIXME memcpy is used way more than necessary. Correctness first. |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 4863 | // Note: "by value" is code for passing a structure by value, not |
| 4864 | // basic types. |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 4865 | if (Flags.isByVal()) { |
| 4866 | unsigned Size = Flags.getByValSize(); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4867 | // Very small objects are passed right-justified. Everything else is |
| 4868 | // passed left-justified. |
| 4869 | if (Size==1 || Size==2) { |
| 4870 | EVT VT = (Size==1) ? MVT::i8 : MVT::i16; |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4871 | if (GPR_idx != NumGPRs) { |
Stuart Hastings | 81c4306 | 2011-02-16 16:23:55 +0000 | [diff] [blame] | 4872 | SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg, |
Chris Lattner | 3d178ed | 2010-09-21 17:04:51 +0000 | [diff] [blame] | 4873 | MachinePointerInfo(), VT, |
Louis Gerbarg | 67474e3 | 2014-07-31 21:45:05 +0000 | [diff] [blame] | 4874 | false, false, false, 0); |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4875 | MemOpChains.push_back(Load.getValue(1)); |
| 4876 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4877 | |
| 4878 | ArgOffset += PtrByteSize; |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4879 | } else { |
Bill Schmidt | 48081ca | 2012-10-16 13:30:53 +0000 | [diff] [blame] | 4880 | SDValue Const = DAG.getConstant(PtrByteSize - Size, |
| 4881 | PtrOff.getValueType()); |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 4882 | SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4883 | Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, |
| 4884 | CallSeqStart, |
| 4885 | Flags, DAG, dl); |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4886 | ArgOffset += PtrByteSize; |
| 4887 | } |
| 4888 | continue; |
| 4889 | } |
Dale Johannesen | 92dcf1e | 2008-03-17 02:13:43 +0000 | [diff] [blame] | 4890 | // Copy entire object into memory. There are cases where gcc-generated |
| 4891 | // code assumes it is there, even if it could be put entirely into |
| 4892 | // registers. (This is not what the doc says.) |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4893 | Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff, |
| 4894 | CallSeqStart, |
| 4895 | Flags, DAG, dl); |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 4896 | |
| 4897 | // For small aggregates (Darwin only) and aggregates >= PtrByteSize, |
| 4898 | // copy the pieces of the object that fit into registers from the |
| 4899 | // parameter save area. |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 4900 | for (unsigned j=0; j<Size; j+=PtrByteSize) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4901 | SDValue Const = DAG.getConstant(j, PtrOff.getValueType()); |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 4902 | SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const); |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 4903 | if (GPR_idx != NumGPRs) { |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 4904 | SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, |
| 4905 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 4906 | false, false, false, 0); |
Dale Johannesen | 0d23505 | 2008-03-05 23:31:27 +0000 | [diff] [blame] | 4907 | MemOpChains.push_back(Load.getValue(1)); |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 4908 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4909 | ArgOffset += PtrByteSize; |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 4910 | } else { |
Dale Johannesen | 92dcf1e | 2008-03-17 02:13:43 +0000 | [diff] [blame] | 4911 | ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize; |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4912 | break; |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 4913 | } |
| 4914 | } |
| 4915 | continue; |
| 4916 | } |
| 4917 | |
Craig Topper | 5671010 | 2013-08-15 02:33:50 +0000 | [diff] [blame] | 4918 | switch (Arg.getSimpleValueType().SimpleTy) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 4919 | default: llvm_unreachable("Unexpected ValueType for argument!"); |
Hal Finkel | 5cae216 | 2014-02-28 01:17:25 +0000 | [diff] [blame] | 4920 | case MVT::i1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4921 | case MVT::i32: |
| 4922 | case MVT::i64: |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4923 | if (GPR_idx != NumGPRs) { |
Hal Finkel | 7f908e8 | 2014-03-06 00:45:19 +0000 | [diff] [blame] | 4924 | if (Arg.getValueType() == MVT::i1) |
| 4925 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg); |
| 4926 | |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4927 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg)); |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4928 | } else { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4929 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 4930 | isPPC64, isTailCall, false, MemOpChains, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4931 | TailCallArguments, dl); |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4932 | } |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4933 | ArgOffset += PtrByteSize; |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4934 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4935 | case MVT::f32: |
| 4936 | case MVT::f64: |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4937 | if (FPR_idx != NumFPRs) { |
| 4938 | RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg)); |
| 4939 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4940 | if (isVarArg) { |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 4941 | SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, |
| 4942 | MachinePointerInfo(), false, false, 0); |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4943 | MemOpChains.push_back(Store); |
| 4944 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4945 | // Float varargs are always shadowed in available integer registers |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4946 | if (GPR_idx != NumGPRs) { |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 4947 | SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 4948 | MachinePointerInfo(), false, false, |
| 4949 | false, 0); |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4950 | MemOpChains.push_back(Load.getValue(1)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4951 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4952 | } |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4953 | if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){ |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4954 | SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType()); |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 4955 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 4956 | SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, |
| 4957 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 4958 | false, false, false, 0); |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4959 | MemOpChains.push_back(Load.getValue(1)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4960 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 4961 | } |
| 4962 | } else { |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4963 | // If we have any FPRs remaining, we may also have GPRs remaining. |
| 4964 | // Args passed in FPRs consume either 1 (f32) or 2 (f64) available |
| 4965 | // GPRs. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4966 | if (GPR_idx != NumGPRs) |
| 4967 | ++GPR_idx; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4968 | if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4969 | !isPPC64) // PPC64 has 64-bit GPR's obviously :) |
| 4970 | ++GPR_idx; |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 4971 | } |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4972 | } else |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4973 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 4974 | isPPC64, isTailCall, false, MemOpChains, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4975 | TailCallArguments, dl); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4976 | if (isPPC64) |
| 4977 | ArgOffset += 8; |
| 4978 | else |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4979 | ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8; |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4980 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4981 | case MVT::v4f32: |
| 4982 | case MVT::v4i32: |
| 4983 | case MVT::v8i16: |
| 4984 | case MVT::v16i8: |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 4985 | if (isVarArg) { |
| 4986 | // These go aligned on the stack, or in the corresponding R registers |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4987 | // when within range. The Darwin PPC ABI doc claims they also go in |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 4988 | // V registers; in fact gcc does this only for arguments that are |
| 4989 | // prototyped, not for those that match the ... We do it for all |
| 4990 | // arguments, seems to work. |
| 4991 | while (ArgOffset % 16 !=0) { |
| 4992 | ArgOffset += PtrByteSize; |
| 4993 | if (GPR_idx != NumGPRs) |
| 4994 | GPR_idx++; |
| 4995 | } |
| 4996 | // We could elide this store in the case where the object fits |
| 4997 | // entirely in R registers. Maybe later. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4998 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 4999 | DAG.getConstant(ArgOffset, PtrVT)); |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 5000 | SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, |
| 5001 | MachinePointerInfo(), false, false, 0); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5002 | MemOpChains.push_back(Store); |
| 5003 | if (VR_idx != NumVRs) { |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5004 | SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5005 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5006 | false, false, false, 0); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5007 | MemOpChains.push_back(Load.getValue(1)); |
| 5008 | RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load)); |
| 5009 | } |
| 5010 | ArgOffset += 16; |
| 5011 | for (unsigned i=0; i<16; i+=PtrByteSize) { |
| 5012 | if (GPR_idx == NumGPRs) |
| 5013 | break; |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 5014 | SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5015 | DAG.getConstant(i, PtrVT)); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5016 | SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5017 | false, false, false, 0); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5018 | MemOpChains.push_back(Load.getValue(1)); |
| 5019 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
| 5020 | } |
| 5021 | break; |
| 5022 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5023 | |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 5024 | // Non-varargs Altivec params generally go in registers, but have |
| 5025 | // stack space allocated at the end. |
| 5026 | if (VR_idx != NumVRs) { |
| 5027 | // Doesn't have GPR space allocated. |
| 5028 | RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg)); |
| 5029 | } else if (nAltivecParamsAtEnd==0) { |
| 5030 | // We are emitting Altivec params in order. |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5031 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 5032 | isPPC64, isTailCall, true, MemOpChains, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5033 | TailCallArguments, dl); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5034 | ArgOffset += 16; |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5035 | } |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 5036 | break; |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 5037 | } |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 5038 | } |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 5039 | // If all Altivec parameters fit in registers, as they usually do, |
| 5040 | // they get stack space following the non-Altivec parameters. We |
| 5041 | // don't track this here because nobody below needs it. |
| 5042 | // If there are more Altivec parameters than fit in registers emit |
| 5043 | // the stores here. |
| 5044 | if (!isVarArg && nAltivecParamsAtEnd > NumVRs) { |
| 5045 | unsigned j = 0; |
| 5046 | // Offset is aligned; skip 1st 12 params which go in V registers. |
| 5047 | ArgOffset = ((ArgOffset+15)/16)*16; |
| 5048 | ArgOffset += 12*16; |
| 5049 | for (unsigned i = 0; i != NumOps; ++i) { |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 5050 | SDValue Arg = OutVals[i]; |
| 5051 | EVT ArgType = Outs[i].VT; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5052 | if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 || |
| 5053 | ArgType==MVT::v8i16 || ArgType==MVT::v16i8) { |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 5054 | if (++j > NumVRs) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5055 | SDValue PtrOff; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5056 | // We are emitting Altivec params in order. |
| 5057 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 5058 | isPPC64, isTailCall, true, MemOpChains, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5059 | TailCallArguments, dl); |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 5060 | ArgOffset += 16; |
| 5061 | } |
| 5062 | } |
| 5063 | } |
| 5064 | } |
| 5065 | |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5066 | if (!MemOpChains.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 5067 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5068 | |
Dale Johannesen | 90eab67 | 2010-03-09 20:15:42 +0000 | [diff] [blame] | 5069 | // On Darwin, R12 must contain the address of an indirect callee. This does |
| 5070 | // not mean the MTCTR instruction must use R12; it's easier to model this as |
| 5071 | // an extra parameter, so do that. |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5072 | if (!isTailCall && |
Hal Finkel | 87deb0b | 2015-01-12 04:34:47 +0000 | [diff] [blame] | 5073 | !isFunctionGlobalAddress(Callee) && |
| 5074 | !isa<ExternalSymbolSDNode>(Callee) && |
Dale Johannesen | 90eab67 | 2010-03-09 20:15:42 +0000 | [diff] [blame] | 5075 | !isBLACompatibleAddress(Callee, DAG)) |
| 5076 | RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 : |
| 5077 | PPC::R12), Callee)); |
| 5078 | |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5079 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 5080 | // and flag operands which copy the outgoing args into the appropriate regs. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5081 | SDValue InFlag; |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5082 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5083 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 5084 | RegsToPass[i].second, InFlag); |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5085 | InFlag = Chain.getValue(1); |
| 5086 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5087 | |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 5088 | if (isTailCall) |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5089 | PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp, |
| 5090 | FPOp, true, TailCallArguments); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5091 | |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame^] | 5092 | return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 5093 | RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes, |
| 5094 | Ins, InVals); |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 5095 | } |
| 5096 | |
Hal Finkel | 450128a | 2011-10-14 19:51:36 +0000 | [diff] [blame] | 5097 | bool |
| 5098 | PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv, |
| 5099 | MachineFunction &MF, bool isVarArg, |
| 5100 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 5101 | LLVMContext &Context) const { |
| 5102 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 5103 | CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context); |
Hal Finkel | 450128a | 2011-10-14 19:51:36 +0000 | [diff] [blame] | 5104 | return CCInfo.CheckReturn(Outs, RetCC_PPC); |
| 5105 | } |
| 5106 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 5107 | SDValue |
| 5108 | PPCTargetLowering::LowerReturn(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 5109 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 5110 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 5111 | const SmallVectorImpl<SDValue> &OutVals, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5112 | SDLoc dl, SelectionDAG &DAG) const { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 5113 | |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 5114 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 5115 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, |
| 5116 | *DAG.getContext()); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 5117 | CCInfo.AnalyzeReturn(Outs, RetCC_PPC); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5118 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5119 | SDValue Flag; |
Jakob Stoklund Olesen | 8660a8c | 2013-02-05 18:12:00 +0000 | [diff] [blame] | 5120 | SmallVector<SDValue, 4> RetOps(1, Chain); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5121 | |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 5122 | // Copy the result values into the output registers. |
| 5123 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 5124 | CCValAssign &VA = RVLocs[i]; |
| 5125 | assert(VA.isRegLoc() && "Can only return in registers!"); |
Ulrich Weigand | 339d059 | 2012-11-05 19:39:45 +0000 | [diff] [blame] | 5126 | |
| 5127 | SDValue Arg = OutVals[i]; |
| 5128 | |
| 5129 | switch (VA.getLocInfo()) { |
| 5130 | default: llvm_unreachable("Unknown loc info!"); |
| 5131 | case CCValAssign::Full: break; |
| 5132 | case CCValAssign::AExt: |
| 5133 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); |
| 5134 | break; |
| 5135 | case CCValAssign::ZExt: |
| 5136 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); |
| 5137 | break; |
| 5138 | case CCValAssign::SExt: |
| 5139 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); |
| 5140 | break; |
| 5141 | } |
| 5142 | |
| 5143 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag); |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 5144 | Flag = Chain.getValue(1); |
Jakob Stoklund Olesen | 8660a8c | 2013-02-05 18:12:00 +0000 | [diff] [blame] | 5145 | RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT())); |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 5146 | } |
| 5147 | |
Jakob Stoklund Olesen | 8660a8c | 2013-02-05 18:12:00 +0000 | [diff] [blame] | 5148 | RetOps[0] = Chain; // Update chain. |
| 5149 | |
| 5150 | // Add the flag if we have it. |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5151 | if (Flag.getNode()) |
Jakob Stoklund Olesen | 8660a8c | 2013-02-05 18:12:00 +0000 | [diff] [blame] | 5152 | RetOps.push_back(Flag); |
| 5153 | |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 5154 | return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5155 | } |
| 5156 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5157 | SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5158 | const PPCSubtarget &Subtarget) const { |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5159 | // When we pop the dynamic allocation we need to restore the SP link. |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5160 | SDLoc dl(Op); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5161 | |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5162 | // Get the corect type for pointers. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5163 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5164 | |
| 5165 | // Construct the stack pointer operand. |
Dale Johannesen | 86dcae1 | 2009-11-24 01:09:07 +0000 | [diff] [blame] | 5166 | bool isPPC64 = Subtarget.isPPC64(); |
| 5167 | unsigned SP = isPPC64 ? PPC::X1 : PPC::R1; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5168 | SDValue StackPtr = DAG.getRegister(SP, PtrVT); |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5169 | |
| 5170 | // Get the operands for the STACKRESTORE. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5171 | SDValue Chain = Op.getOperand(0); |
| 5172 | SDValue SaveSP = Op.getOperand(1); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5173 | |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5174 | // Load the old link SP. |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5175 | SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, |
| 5176 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5177 | false, false, false, 0); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5178 | |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5179 | // Restore the stack pointer. |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5180 | Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5181 | |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5182 | // Store the old link SP. |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 5183 | return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 5184 | false, false, 0); |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5185 | } |
| 5186 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5187 | |
| 5188 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5189 | SDValue |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5190 | PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const { |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5191 | MachineFunction &MF = DAG.getMachineFunction(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5192 | bool isPPC64 = Subtarget.isPPC64(); |
| 5193 | bool isDarwinABI = Subtarget.isDarwinABI(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5194 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5195 | |
| 5196 | // Get current frame pointer save index. The users of this index will be |
| 5197 | // primarily DYNALLOC instructions. |
| 5198 | PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); |
| 5199 | int RASI = FI->getReturnAddrSaveIndex(); |
| 5200 | |
| 5201 | // If the frame pointer save index hasn't been defined yet. |
| 5202 | if (!RASI) { |
| 5203 | // Find out what the fix offset of the frame pointer save area. |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 5204 | int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5205 | // Allocate the frame index for frame pointer save area. |
Hal Finkel | 6e27c6d | 2014-12-23 09:45:06 +0000 | [diff] [blame] | 5206 | RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5207 | // Save the result. |
| 5208 | FI->setReturnAddrSaveIndex(RASI); |
| 5209 | } |
| 5210 | return DAG.getFrameIndex(RASI, PtrVT); |
| 5211 | } |
| 5212 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5213 | SDValue |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5214 | PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const { |
| 5215 | MachineFunction &MF = DAG.getMachineFunction(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5216 | bool isPPC64 = Subtarget.isPPC64(); |
| 5217 | bool isDarwinABI = Subtarget.isDarwinABI(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5218 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5219 | |
| 5220 | // Get current frame pointer save index. The users of this index will be |
| 5221 | // primarily DYNALLOC instructions. |
| 5222 | PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); |
| 5223 | int FPSI = FI->getFramePointerSaveIndex(); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5224 | |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5225 | // If the frame pointer save index hasn't been defined yet. |
| 5226 | if (!FPSI) { |
| 5227 | // Find out what the fix offset of the frame pointer save area. |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 5228 | int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64, |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5229 | isDarwinABI); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5230 | |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5231 | // Allocate the frame index for frame pointer save area. |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 5232 | FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5233 | // Save the result. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5234 | FI->setFramePointerSaveIndex(FPSI); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5235 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5236 | return DAG.getFrameIndex(FPSI, PtrVT); |
| 5237 | } |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5238 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5239 | SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5240 | SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5241 | const PPCSubtarget &Subtarget) const { |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5242 | // Get the inputs. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5243 | SDValue Chain = Op.getOperand(0); |
| 5244 | SDValue Size = Op.getOperand(1); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5245 | SDLoc dl(Op); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5246 | |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5247 | // Get the corect type for pointers. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5248 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5249 | // Negate the size. |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5250 | SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT, |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5251 | DAG.getConstant(0, PtrVT), Size); |
| 5252 | // Construct a node for the frame pointer save index. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5253 | SDValue FPSIdx = getFramePointerFrameIndex(DAG); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5254 | // Build a DYNALLOC node. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5255 | SDValue Ops[3] = { Chain, NegSize, FPSIdx }; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5256 | SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other); |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 5257 | return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5258 | } |
| 5259 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 5260 | SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op, |
| 5261 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5262 | SDLoc DL(Op); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 5263 | return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL, |
| 5264 | DAG.getVTList(MVT::i32, MVT::Other), |
| 5265 | Op.getOperand(0), Op.getOperand(1)); |
| 5266 | } |
| 5267 | |
| 5268 | SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op, |
| 5269 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5270 | SDLoc DL(Op); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 5271 | return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other, |
| 5272 | Op.getOperand(0), Op.getOperand(1)); |
| 5273 | } |
| 5274 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 5275 | SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const { |
| 5276 | assert(Op.getValueType() == MVT::i1 && |
| 5277 | "Custom lowering only for i1 loads"); |
| 5278 | |
| 5279 | // First, load 8 bits into 32 bits, then truncate to 1 bit. |
| 5280 | |
| 5281 | SDLoc dl(Op); |
| 5282 | LoadSDNode *LD = cast<LoadSDNode>(Op); |
| 5283 | |
| 5284 | SDValue Chain = LD->getChain(); |
| 5285 | SDValue BasePtr = LD->getBasePtr(); |
| 5286 | MachineMemOperand *MMO = LD->getMemOperand(); |
| 5287 | |
| 5288 | SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain, |
| 5289 | BasePtr, MVT::i8, MMO); |
| 5290 | SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD); |
| 5291 | |
| 5292 | SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) }; |
Craig Topper | 64941d9 | 2014-04-27 19:20:57 +0000 | [diff] [blame] | 5293 | return DAG.getMergeValues(Ops, dl); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 5294 | } |
| 5295 | |
| 5296 | SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const { |
| 5297 | assert(Op.getOperand(1).getValueType() == MVT::i1 && |
| 5298 | "Custom lowering only for i1 stores"); |
| 5299 | |
| 5300 | // First, zero extend to 32 bits, then use a truncating store to 8 bits. |
| 5301 | |
| 5302 | SDLoc dl(Op); |
| 5303 | StoreSDNode *ST = cast<StoreSDNode>(Op); |
| 5304 | |
| 5305 | SDValue Chain = ST->getChain(); |
| 5306 | SDValue BasePtr = ST->getBasePtr(); |
| 5307 | SDValue Value = ST->getValue(); |
| 5308 | MachineMemOperand *MMO = ST->getMemOperand(); |
| 5309 | |
| 5310 | Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value); |
| 5311 | return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO); |
| 5312 | } |
| 5313 | |
| 5314 | // FIXME: Remove this once the ANDI glue bug is fixed: |
| 5315 | SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const { |
| 5316 | assert(Op.getValueType() == MVT::i1 && |
| 5317 | "Custom lowering only for i1 results"); |
| 5318 | |
| 5319 | SDLoc DL(Op); |
| 5320 | return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1, |
| 5321 | Op.getOperand(0)); |
| 5322 | } |
| 5323 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5324 | /// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when |
| 5325 | /// possible. |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5326 | SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5327 | // Not FP? Not a fsel. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5328 | if (!Op.getOperand(0).getValueType().isFloatingPoint() || |
| 5329 | !Op.getOperand(2).getValueType().isFloatingPoint()) |
Eli Friedman | 5806e18 | 2009-05-28 04:31:08 +0000 | [diff] [blame] | 5330 | return Op; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5331 | |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5332 | // We might be able to do better than this under some circumstances, but in |
| 5333 | // general, fsel-based lowering of select is a finite-math-only optimization. |
| 5334 | // For more information, see section F.3 of the 2.06 ISA specification. |
| 5335 | if (!DAG.getTarget().Options.NoInfsFPMath || |
| 5336 | !DAG.getTarget().Options.NoNaNsFPMath) |
| 5337 | return Op; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5338 | |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5339 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5340 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5341 | EVT ResVT = Op.getValueType(); |
| 5342 | EVT CmpVT = Op.getOperand(0).getValueType(); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5343 | SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); |
| 5344 | SDValue TV = Op.getOperand(2), FV = Op.getOperand(3); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5345 | SDLoc dl(Op); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5346 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5347 | // If the RHS of the comparison is a 0.0, we don't need to do the |
| 5348 | // subtraction at all. |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5349 | SDValue Sel1; |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5350 | if (isFloatingPointZero(RHS)) |
| 5351 | switch (CC) { |
| 5352 | default: break; // SETUO etc aren't handled by fsel. |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5353 | case ISD::SETNE: |
| 5354 | std::swap(TV, FV); |
| 5355 | case ISD::SETEQ: |
| 5356 | if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5357 | LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); |
| 5358 | Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV); |
| 5359 | if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5360 | Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1); |
| 5361 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, |
| 5362 | DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5363 | case ISD::SETULT: |
| 5364 | case ISD::SETLT: |
| 5365 | std::swap(TV, FV); // fsel is natively setge, swap operands for setlt |
Chris Lattner | b56d22c | 2006-05-24 00:06:44 +0000 | [diff] [blame] | 5366 | case ISD::SETOGE: |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5367 | case ISD::SETGE: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5368 | if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5369 | LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5370 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5371 | case ISD::SETUGT: |
| 5372 | case ISD::SETGT: |
| 5373 | std::swap(TV, FV); // fsel is natively setge, swap operands for setlt |
Chris Lattner | b56d22c | 2006-05-24 00:06:44 +0000 | [diff] [blame] | 5374 | case ISD::SETOLE: |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5375 | case ISD::SETLE: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5376 | if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5377 | LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5378 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5379 | DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5380 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5381 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5382 | SDValue Cmp; |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5383 | switch (CC) { |
| 5384 | default: break; // SETUO etc aren't handled by fsel. |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5385 | case ISD::SETNE: |
| 5386 | std::swap(TV, FV); |
| 5387 | case ISD::SETEQ: |
| 5388 | Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); |
| 5389 | if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5390 | Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); |
| 5391 | Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); |
| 5392 | if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5393 | Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1); |
| 5394 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, |
| 5395 | DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5396 | case ISD::SETULT: |
| 5397 | case ISD::SETLT: |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5398 | Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5399 | if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5400 | Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5401 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV); |
Chris Lattner | b56d22c | 2006-05-24 00:06:44 +0000 | [diff] [blame] | 5402 | case ISD::SETOGE: |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5403 | case ISD::SETGE: |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5404 | Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5405 | if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5406 | Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5407 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5408 | case ISD::SETUGT: |
| 5409 | case ISD::SETGT: |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5410 | Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5411 | if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5412 | Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5413 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV); |
Chris Lattner | b56d22c | 2006-05-24 00:06:44 +0000 | [diff] [blame] | 5414 | case ISD::SETOLE: |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5415 | case ISD::SETLE: |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5416 | Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5417 | if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5418 | Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5419 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5420 | } |
Eli Friedman | 5806e18 | 2009-05-28 04:31:08 +0000 | [diff] [blame] | 5421 | return Op; |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5422 | } |
| 5423 | |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5424 | void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI, |
| 5425 | SelectionDAG &DAG, |
| 5426 | SDLoc dl) const { |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5427 | assert(Op.getOperand(0).getValueType().isFloatingPoint()); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5428 | SDValue Src = Op.getOperand(0); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5429 | if (Src.getValueType() == MVT::f32) |
| 5430 | Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src); |
Duncan Sands | 2a28791 | 2008-07-19 16:26:02 +0000 | [diff] [blame] | 5431 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5432 | SDValue Tmp; |
Craig Topper | 5671010 | 2013-08-15 02:33:50 +0000 | [diff] [blame] | 5433 | switch (Op.getSimpleValueType().SimpleTy) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5434 | default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!"); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5435 | case MVT::i32: |
Dale Johannesen | 37bc85f | 2009-06-04 20:53:52 +0000 | [diff] [blame] | 5436 | Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ : |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5437 | (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5438 | PPCISD::FCTIDZ), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5439 | dl, MVT::f64, Src); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5440 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5441 | case MVT::i64: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5442 | assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) && |
Hal Finkel | 3f88d08 | 2013-04-01 18:42:58 +0000 | [diff] [blame] | 5443 | "i64 FP_TO_UINT is supported only with FPCVT"); |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5444 | Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ : |
| 5445 | PPCISD::FCTIDUZ, |
| 5446 | dl, MVT::f64, Src); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5447 | break; |
| 5448 | } |
Duncan Sands | 2a28791 | 2008-07-19 16:26:02 +0000 | [diff] [blame] | 5449 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5450 | // Convert the FP value to an int value through memory. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5451 | bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() && |
| 5452 | (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()); |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5453 | SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64); |
| 5454 | int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex(); |
| 5455 | MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI); |
Duncan Sands | 2a28791 | 2008-07-19 16:26:02 +0000 | [diff] [blame] | 5456 | |
Chris Lattner | 06a4954 | 2007-10-15 20:14:52 +0000 | [diff] [blame] | 5457 | // Emit a store to the stack slot. |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5458 | SDValue Chain; |
| 5459 | if (i32Stack) { |
| 5460 | MachineFunction &MF = DAG.getMachineFunction(); |
| 5461 | MachineMemOperand *MMO = |
| 5462 | MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4); |
| 5463 | SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr }; |
| 5464 | Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl, |
Craig Topper | 206fcd4 | 2014-04-26 19:29:41 +0000 | [diff] [blame] | 5465 | DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO); |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5466 | } else |
| 5467 | Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, |
| 5468 | MPI, false, false, 0); |
Chris Lattner | 06a4954 | 2007-10-15 20:14:52 +0000 | [diff] [blame] | 5469 | |
| 5470 | // Result is a load from the stack slot. If loading 4 bytes, make sure to |
| 5471 | // add in a bias. |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5472 | if (Op.getValueType() == MVT::i32 && !i32Stack) { |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5473 | FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr, |
Chris Lattner | 06a4954 | 2007-10-15 20:14:52 +0000 | [diff] [blame] | 5474 | DAG.getConstant(4, FIPtr.getValueType())); |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5475 | MPI = MPI.getWithOffset(4); |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5476 | } |
| 5477 | |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5478 | RLI.Chain = Chain; |
| 5479 | RLI.Ptr = FIPtr; |
| 5480 | RLI.MPI = MPI; |
| 5481 | } |
| 5482 | |
| 5483 | SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, |
| 5484 | SDLoc dl) const { |
| 5485 | ReuseLoadInfo RLI; |
| 5486 | LowerFP_TO_INTForReuse(Op, RLI, DAG, dl); |
| 5487 | |
| 5488 | return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false, |
| 5489 | false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo, |
| 5490 | RLI.Ranges); |
| 5491 | } |
| 5492 | |
| 5493 | // We're trying to insert a regular store, S, and then a load, L. If the |
| 5494 | // incoming value, O, is a load, we might just be able to have our load use the |
| 5495 | // address used by O. However, we don't know if anything else will store to |
| 5496 | // that address before we can load from it. To prevent this situation, we need |
| 5497 | // to insert our load, L, into the chain as a peer of O. To do this, we give L |
| 5498 | // the same chain operand as O, we create a token factor from the chain results |
| 5499 | // of O and L, and we replace all uses of O's chain result with that token |
| 5500 | // factor (see spliceIntoChain below for this last part). |
| 5501 | bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT, |
| 5502 | ReuseLoadInfo &RLI, |
Hal Finkel | 6c39269 | 2015-01-09 01:34:30 +0000 | [diff] [blame] | 5503 | SelectionDAG &DAG, |
| 5504 | ISD::LoadExtType ET) const { |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5505 | SDLoc dl(Op); |
Hal Finkel | 6c39269 | 2015-01-09 01:34:30 +0000 | [diff] [blame] | 5506 | if (ET == ISD::NON_EXTLOAD && |
| 5507 | (Op.getOpcode() == ISD::FP_TO_UINT || |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5508 | Op.getOpcode() == ISD::FP_TO_SINT) && |
| 5509 | isOperationLegalOrCustom(Op.getOpcode(), |
| 5510 | Op.getOperand(0).getValueType())) { |
| 5511 | |
| 5512 | LowerFP_TO_INTForReuse(Op, RLI, DAG, dl); |
| 5513 | return true; |
| 5514 | } |
| 5515 | |
| 5516 | LoadSDNode *LD = dyn_cast<LoadSDNode>(Op); |
Hal Finkel | 6c39269 | 2015-01-09 01:34:30 +0000 | [diff] [blame] | 5517 | if (!LD || LD->getExtensionType() != ET || LD->isVolatile() || |
| 5518 | LD->isNonTemporal()) |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5519 | return false; |
| 5520 | if (LD->getMemoryVT() != MemVT) |
| 5521 | return false; |
| 5522 | |
| 5523 | RLI.Ptr = LD->getBasePtr(); |
| 5524 | if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) { |
| 5525 | assert(LD->getAddressingMode() == ISD::PRE_INC && |
| 5526 | "Non-pre-inc AM on PPC?"); |
| 5527 | RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr, |
| 5528 | LD->getOffset()); |
| 5529 | } |
| 5530 | |
| 5531 | RLI.Chain = LD->getChain(); |
| 5532 | RLI.MPI = LD->getPointerInfo(); |
| 5533 | RLI.IsInvariant = LD->isInvariant(); |
| 5534 | RLI.Alignment = LD->getAlignment(); |
| 5535 | RLI.AAInfo = LD->getAAInfo(); |
| 5536 | RLI.Ranges = LD->getRanges(); |
| 5537 | |
| 5538 | RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1); |
| 5539 | return true; |
| 5540 | } |
| 5541 | |
| 5542 | // Given the head of the old chain, ResChain, insert a token factor containing |
| 5543 | // it and NewResChain, and make users of ResChain now be users of that token |
| 5544 | // factor. |
| 5545 | void PPCTargetLowering::spliceIntoChain(SDValue ResChain, |
| 5546 | SDValue NewResChain, |
| 5547 | SelectionDAG &DAG) const { |
| 5548 | if (!ResChain) |
| 5549 | return; |
| 5550 | |
| 5551 | SDLoc dl(NewResChain); |
| 5552 | |
| 5553 | SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
| 5554 | NewResChain, DAG.getUNDEF(MVT::Other)); |
| 5555 | assert(TF.getNode() != NewResChain.getNode() && |
| 5556 | "A new TF really is required here"); |
| 5557 | |
| 5558 | DAG.ReplaceAllUsesOfValueWith(ResChain, TF); |
| 5559 | DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5560 | } |
| 5561 | |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5562 | SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op, |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5563 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5564 | SDLoc dl(Op); |
Dan Gohman | d6819da | 2008-03-11 01:59:03 +0000 | [diff] [blame] | 5565 | // Don't handle ppc_fp128 here; let it be lowered to a libcall. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5566 | if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5567 | return SDValue(); |
Dan Gohman | d6819da | 2008-03-11 01:59:03 +0000 | [diff] [blame] | 5568 | |
Hal Finkel | 6a56b21 | 2014-03-05 22:14:00 +0000 | [diff] [blame] | 5569 | if (Op.getOperand(0).getValueType() == MVT::i1) |
| 5570 | return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0), |
| 5571 | DAG.getConstantFP(1.0, Op.getValueType()), |
| 5572 | DAG.getConstantFP(0.0, Op.getValueType())); |
| 5573 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5574 | assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) && |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5575 | "UINT_TO_FP is supported only with FPCVT"); |
| 5576 | |
| 5577 | // If we have FCFIDS, then use it when converting to single-precision. |
Hal Finkel | 93d75ea | 2013-04-02 03:29:51 +0000 | [diff] [blame] | 5578 | // Otherwise, convert to double-precision and then round. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5579 | unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ? |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5580 | (Op.getOpcode() == ISD::UINT_TO_FP ? |
| 5581 | PPCISD::FCFIDUS : PPCISD::FCFIDS) : |
| 5582 | (Op.getOpcode() == ISD::UINT_TO_FP ? |
| 5583 | PPCISD::FCFIDU : PPCISD::FCFID); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5584 | MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ? |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5585 | MVT::f32 : MVT::f64; |
| 5586 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5587 | if (Op.getOperand(0).getValueType() == MVT::i64) { |
Ulrich Weigand | d34b5bd | 2012-10-18 13:16:11 +0000 | [diff] [blame] | 5588 | SDValue SINT = Op.getOperand(0); |
| 5589 | // When converting to single-precision, we actually need to convert |
| 5590 | // to double-precision first and then round to single-precision. |
| 5591 | // To avoid double-rounding effects during that operation, we have |
| 5592 | // to prepare the input operand. Bits that might be truncated when |
| 5593 | // converting to double-precision are replaced by a bit that won't |
| 5594 | // be lost at this stage, but is below the single-precision rounding |
| 5595 | // position. |
| 5596 | // |
| 5597 | // However, if -enable-unsafe-fp-math is in effect, accept double |
| 5598 | // rounding to avoid the extra overhead. |
| 5599 | if (Op.getValueType() == MVT::f32 && |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5600 | !Subtarget.hasFPCVT() && |
Ulrich Weigand | d34b5bd | 2012-10-18 13:16:11 +0000 | [diff] [blame] | 5601 | !DAG.getTarget().Options.UnsafeFPMath) { |
| 5602 | |
| 5603 | // Twiddle input to make sure the low 11 bits are zero. (If this |
| 5604 | // is the case, we are guaranteed the value will fit into the 53 bit |
| 5605 | // mantissa of an IEEE double-precision value without rounding.) |
| 5606 | // If any of those low 11 bits were not zero originally, make sure |
| 5607 | // bit 12 (value 2048) is set instead, so that the final rounding |
| 5608 | // to single-precision gets the correct result. |
| 5609 | SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64, |
| 5610 | SINT, DAG.getConstant(2047, MVT::i64)); |
| 5611 | Round = DAG.getNode(ISD::ADD, dl, MVT::i64, |
| 5612 | Round, DAG.getConstant(2047, MVT::i64)); |
| 5613 | Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT); |
| 5614 | Round = DAG.getNode(ISD::AND, dl, MVT::i64, |
| 5615 | Round, DAG.getConstant(-2048, MVT::i64)); |
| 5616 | |
| 5617 | // However, we cannot use that value unconditionally: if the magnitude |
| 5618 | // of the input value is small, the bit-twiddling we did above might |
| 5619 | // end up visibly changing the output. Fortunately, in that case, we |
| 5620 | // don't need to twiddle bits since the original input will convert |
| 5621 | // exactly to double-precision floating-point already. Therefore, |
| 5622 | // construct a conditional to use the original value if the top 11 |
| 5623 | // bits are all sign-bit copies, and use the rounded value computed |
| 5624 | // above otherwise. |
| 5625 | SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64, |
| 5626 | SINT, DAG.getConstant(53, MVT::i32)); |
| 5627 | Cond = DAG.getNode(ISD::ADD, dl, MVT::i64, |
| 5628 | Cond, DAG.getConstant(1, MVT::i64)); |
| 5629 | Cond = DAG.getSetCC(dl, MVT::i32, |
| 5630 | Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT); |
| 5631 | |
| 5632 | SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT); |
| 5633 | } |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5634 | |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5635 | ReuseLoadInfo RLI; |
| 5636 | SDValue Bits; |
| 5637 | |
Hal Finkel | 6c39269 | 2015-01-09 01:34:30 +0000 | [diff] [blame] | 5638 | MachineFunction &MF = DAG.getMachineFunction(); |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5639 | if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) { |
| 5640 | Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false, |
| 5641 | false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo, |
| 5642 | RLI.Ranges); |
| 5643 | spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); |
Hal Finkel | 6c39269 | 2015-01-09 01:34:30 +0000 | [diff] [blame] | 5644 | } else if (Subtarget.hasLFIWAX() && |
| 5645 | canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) { |
| 5646 | MachineMemOperand *MMO = |
| 5647 | MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, |
| 5648 | RLI.Alignment, RLI.AAInfo, RLI.Ranges); |
| 5649 | SDValue Ops[] = { RLI.Chain, RLI.Ptr }; |
| 5650 | Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl, |
| 5651 | DAG.getVTList(MVT::f64, MVT::Other), |
| 5652 | Ops, MVT::i32, MMO); |
| 5653 | spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); |
| 5654 | } else if (Subtarget.hasFPCVT() && |
| 5655 | canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) { |
| 5656 | MachineMemOperand *MMO = |
| 5657 | MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, |
| 5658 | RLI.Alignment, RLI.AAInfo, RLI.Ranges); |
| 5659 | SDValue Ops[] = { RLI.Chain, RLI.Ptr }; |
| 5660 | Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl, |
| 5661 | DAG.getVTList(MVT::f64, MVT::Other), |
| 5662 | Ops, MVT::i32, MMO); |
| 5663 | spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); |
| 5664 | } else if (((Subtarget.hasLFIWAX() && |
| 5665 | SINT.getOpcode() == ISD::SIGN_EXTEND) || |
| 5666 | (Subtarget.hasFPCVT() && |
| 5667 | SINT.getOpcode() == ISD::ZERO_EXTEND)) && |
| 5668 | SINT.getOperand(0).getValueType() == MVT::i32) { |
| 5669 | MachineFrameInfo *FrameInfo = MF.getFrameInfo(); |
| 5670 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 5671 | |
| 5672 | int FrameIdx = FrameInfo->CreateStackObject(4, 4, false); |
| 5673 | SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); |
| 5674 | |
| 5675 | SDValue Store = |
| 5676 | DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx, |
| 5677 | MachinePointerInfo::getFixedStack(FrameIdx), |
| 5678 | false, false, 0); |
| 5679 | |
| 5680 | assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 && |
| 5681 | "Expected an i32 store"); |
| 5682 | |
| 5683 | RLI.Ptr = FIdx; |
| 5684 | RLI.Chain = Store; |
| 5685 | RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx); |
| 5686 | RLI.Alignment = 4; |
| 5687 | |
| 5688 | MachineMemOperand *MMO = |
| 5689 | MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, |
| 5690 | RLI.Alignment, RLI.AAInfo, RLI.Ranges); |
| 5691 | SDValue Ops[] = { RLI.Chain, RLI.Ptr }; |
| 5692 | Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ? |
| 5693 | PPCISD::LFIWZX : PPCISD::LFIWAX, |
| 5694 | dl, DAG.getVTList(MVT::f64, MVT::Other), |
| 5695 | Ops, MVT::i32, MMO); |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5696 | } else |
| 5697 | Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT); |
| 5698 | |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5699 | SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits); |
| 5700 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5701 | if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5702 | FP = DAG.getNode(ISD::FP_ROUND, dl, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5703 | MVT::f32, FP, DAG.getIntPtrConstant(0)); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5704 | return FP; |
| 5705 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5706 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5707 | assert(Op.getOperand(0).getValueType() == MVT::i32 && |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5708 | "Unhandled INT_TO_FP type in custom expander!"); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5709 | // Since we only generate this in 64-bit mode, we can take advantage of |
| 5710 | // 64-bit registers. In particular, sign extend the input value into the |
| 5711 | // 64-bit register with extsw, store the WHOLE 64-bit value into the stack |
| 5712 | // then lfd it and fcfid it. |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 5713 | MachineFunction &MF = DAG.getMachineFunction(); |
| 5714 | MachineFrameInfo *FrameInfo = MF.getFrameInfo(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5715 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5716 | |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 5717 | SDValue Ld; |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5718 | if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) { |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5719 | ReuseLoadInfo RLI; |
| 5720 | bool ReusingLoad; |
| 5721 | if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI, |
| 5722 | DAG))) { |
| 5723 | int FrameIdx = FrameInfo->CreateStackObject(4, 4, false); |
| 5724 | SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5725 | |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5726 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx, |
| 5727 | MachinePointerInfo::getFixedStack(FrameIdx), |
| 5728 | false, false, 0); |
Hal Finkel | e53429a | 2013-03-31 01:58:02 +0000 | [diff] [blame] | 5729 | |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5730 | assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 && |
| 5731 | "Expected an i32 store"); |
| 5732 | |
| 5733 | RLI.Ptr = FIdx; |
| 5734 | RLI.Chain = Store; |
| 5735 | RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx); |
| 5736 | RLI.Alignment = 4; |
| 5737 | } |
| 5738 | |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 5739 | MachineMemOperand *MMO = |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5740 | MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, |
| 5741 | RLI.Alignment, RLI.AAInfo, RLI.Ranges); |
| 5742 | SDValue Ops[] = { RLI.Chain, RLI.Ptr }; |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5743 | Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ? |
| 5744 | PPCISD::LFIWZX : PPCISD::LFIWAX, |
| 5745 | dl, DAG.getVTList(MVT::f64, MVT::Other), |
Craig Topper | 206fcd4 | 2014-04-26 19:29:41 +0000 | [diff] [blame] | 5746 | Ops, MVT::i32, MMO); |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5747 | if (ReusingLoad) |
| 5748 | spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG); |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 5749 | } else { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5750 | assert(Subtarget.isPPC64() && |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5751 | "i32->FP without LFIWAX supported only on PPC64"); |
| 5752 | |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 5753 | int FrameIdx = FrameInfo->CreateStackObject(8, 8, false); |
| 5754 | SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); |
| 5755 | |
| 5756 | SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64, |
| 5757 | Op.getOperand(0)); |
| 5758 | |
| 5759 | // STD the extended value into the stack slot. |
| 5760 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx, |
| 5761 | MachinePointerInfo::getFixedStack(FrameIdx), |
| 5762 | false, false, 0); |
| 5763 | |
| 5764 | // Load the value as a double. |
| 5765 | Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, |
| 5766 | MachinePointerInfo::getFixedStack(FrameIdx), |
| 5767 | false, false, false, 0); |
| 5768 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5769 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5770 | // FCFID it and return it. |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5771 | SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5772 | if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5773 | FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0)); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5774 | return FP; |
| 5775 | } |
| 5776 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5777 | SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, |
| 5778 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5779 | SDLoc dl(Op); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5780 | /* |
| 5781 | The rounding mode is in bits 30:31 of FPSR, and has the following |
| 5782 | settings: |
| 5783 | 00 Round to nearest |
| 5784 | 01 Round to 0 |
| 5785 | 10 Round to +inf |
| 5786 | 11 Round to -inf |
| 5787 | |
| 5788 | FLT_ROUNDS, on the other hand, expects the following: |
| 5789 | -1 Undefined |
| 5790 | 0 Round to 0 |
| 5791 | 1 Round to nearest |
| 5792 | 2 Round to +inf |
| 5793 | 3 Round to -inf |
| 5794 | |
| 5795 | To perform the conversion, we do: |
| 5796 | ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1)) |
| 5797 | */ |
| 5798 | |
| 5799 | MachineFunction &MF = DAG.getMachineFunction(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5800 | EVT VT = Op.getValueType(); |
| 5801 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5802 | |
| 5803 | // Save FP Control Word to register |
Benjamin Kramer | fdf362b | 2013-03-07 20:33:29 +0000 | [diff] [blame] | 5804 | EVT NodeTys[] = { |
| 5805 | MVT::f64, // return register |
| 5806 | MVT::Glue // unused in this context |
| 5807 | }; |
Craig Topper | 2d2aa0c | 2014-04-30 07:17:30 +0000 | [diff] [blame] | 5808 | SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5809 | |
| 5810 | // Save FP register to stack slot |
David Greene | 1fbe054 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 5811 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5812 | SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT); |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5813 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain, |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 5814 | StackSlot, MachinePointerInfo(), false, false,0); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5815 | |
| 5816 | // Load FP Control Word from low 32 bits of stack slot. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5817 | SDValue Four = DAG.getConstant(4, PtrVT); |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5818 | SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5819 | SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5820 | false, false, false, 0); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5821 | |
| 5822 | // Transform as necessary |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5823 | SDValue CWD1 = |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5824 | DAG.getNode(ISD::AND, dl, MVT::i32, |
| 5825 | CWD, DAG.getConstant(3, MVT::i32)); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5826 | SDValue CWD2 = |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5827 | DAG.getNode(ISD::SRL, dl, MVT::i32, |
| 5828 | DAG.getNode(ISD::AND, dl, MVT::i32, |
| 5829 | DAG.getNode(ISD::XOR, dl, MVT::i32, |
| 5830 | CWD, DAG.getConstant(3, MVT::i32)), |
| 5831 | DAG.getConstant(3, MVT::i32)), |
| 5832 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5833 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5834 | SDValue RetVal = |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5835 | DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5836 | |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5837 | return DAG.getNode((VT.getSizeInBits() < 16 ? |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5838 | ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5839 | } |
| 5840 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5841 | SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5842 | EVT VT = Op.getValueType(); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5843 | unsigned BitWidth = VT.getSizeInBits(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5844 | SDLoc dl(Op); |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 5845 | assert(Op.getNumOperands() == 3 && |
| 5846 | VT == Op.getOperand(1).getValueType() && |
| 5847 | "Unexpected SHL!"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5848 | |
Chris Lattner | 601b865 | 2006-09-20 03:47:40 +0000 | [diff] [blame] | 5849 | // Expand into a bunch of logical ops. Note that these ops |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5850 | // depend on the PPC behavior for oversized shift amounts. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5851 | SDValue Lo = Op.getOperand(0); |
| 5852 | SDValue Hi = Op.getOperand(1); |
| 5853 | SDValue Amt = Op.getOperand(2); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5854 | EVT AmtVT = Amt.getValueType(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5855 | |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 5856 | SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 5857 | DAG.getConstant(BitWidth, AmtVT), Amt); |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 5858 | SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt); |
| 5859 | SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1); |
| 5860 | SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3); |
| 5861 | SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 5862 | DAG.getConstant(-BitWidth, AmtVT)); |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 5863 | SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5); |
| 5864 | SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6); |
| 5865 | SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5866 | SDValue OutOps[] = { OutLo, OutHi }; |
Craig Topper | 64941d9 | 2014-04-27 19:20:57 +0000 | [diff] [blame] | 5867 | return DAG.getMergeValues(OutOps, dl); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5868 | } |
| 5869 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5870 | SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5871 | EVT VT = Op.getValueType(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5872 | SDLoc dl(Op); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5873 | unsigned BitWidth = VT.getSizeInBits(); |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 5874 | assert(Op.getNumOperands() == 3 && |
| 5875 | VT == Op.getOperand(1).getValueType() && |
| 5876 | "Unexpected SRL!"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5877 | |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 5878 | // Expand into a bunch of logical ops. Note that these ops |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5879 | // depend on the PPC behavior for oversized shift amounts. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5880 | SDValue Lo = Op.getOperand(0); |
| 5881 | SDValue Hi = Op.getOperand(1); |
| 5882 | SDValue Amt = Op.getOperand(2); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5883 | EVT AmtVT = Amt.getValueType(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5884 | |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 5885 | SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 5886 | DAG.getConstant(BitWidth, AmtVT), Amt); |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 5887 | SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt); |
| 5888 | SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); |
| 5889 | SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); |
| 5890 | SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 5891 | DAG.getConstant(-BitWidth, AmtVT)); |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 5892 | SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5); |
| 5893 | SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6); |
| 5894 | SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5895 | SDValue OutOps[] = { OutLo, OutHi }; |
Craig Topper | 64941d9 | 2014-04-27 19:20:57 +0000 | [diff] [blame] | 5896 | return DAG.getMergeValues(OutOps, dl); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5897 | } |
| 5898 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5899 | SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5900 | SDLoc dl(Op); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5901 | EVT VT = Op.getValueType(); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5902 | unsigned BitWidth = VT.getSizeInBits(); |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 5903 | assert(Op.getNumOperands() == 3 && |
| 5904 | VT == Op.getOperand(1).getValueType() && |
| 5905 | "Unexpected SRA!"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5906 | |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 5907 | // Expand into a bunch of logical ops, followed by a select_cc. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5908 | SDValue Lo = Op.getOperand(0); |
| 5909 | SDValue Hi = Op.getOperand(1); |
| 5910 | SDValue Amt = Op.getOperand(2); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5911 | EVT AmtVT = Amt.getValueType(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5912 | |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 5913 | SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 5914 | DAG.getConstant(BitWidth, AmtVT), Amt); |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 5915 | SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt); |
| 5916 | SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); |
| 5917 | SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); |
| 5918 | SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 5919 | DAG.getConstant(-BitWidth, AmtVT)); |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 5920 | SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5); |
| 5921 | SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt); |
| 5922 | SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT), |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 5923 | Tmp4, Tmp6, ISD::SETLE); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5924 | SDValue OutOps[] = { OutLo, OutHi }; |
Craig Topper | 64941d9 | 2014-04-27 19:20:57 +0000 | [diff] [blame] | 5925 | return DAG.getMergeValues(OutOps, dl); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5926 | } |
| 5927 | |
| 5928 | //===----------------------------------------------------------------------===// |
| 5929 | // Vector related lowering. |
| 5930 | // |
| 5931 | |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 5932 | /// BuildSplatI - Build a canonical splati of Val with an element size of |
| 5933 | /// SplatSize. Cast the result to VT. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5934 | static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5935 | SelectionDAG &DAG, SDLoc dl) { |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 5936 | assert(Val >= -16 && Val <= 15 && "vsplti is out of range!"); |
Chris Lattner | 09ed0ff | 2006-12-01 01:45:39 +0000 | [diff] [blame] | 5937 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5938 | static const EVT VTys[] = { // canonical VT to use for each size. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5939 | MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32 |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 5940 | }; |
Chris Lattner | 09ed0ff | 2006-12-01 01:45:39 +0000 | [diff] [blame] | 5941 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5942 | EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1]; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5943 | |
Chris Lattner | 09ed0ff | 2006-12-01 01:45:39 +0000 | [diff] [blame] | 5944 | // Force vspltis[hw] -1 to vspltisb -1 to canonicalize. |
| 5945 | if (Val == -1) |
| 5946 | SplatSize = 1; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5947 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5948 | EVT CanonicalVT = VTys[SplatSize-1]; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5949 | |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 5950 | // Build a canonical splat for this value. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5951 | SDValue Elt = DAG.getConstant(Val, MVT::i32); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5952 | SmallVector<SDValue, 8> Ops; |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5953 | Ops.assign(CanonicalVT.getVectorNumElements(), Elt); |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 5954 | SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5955 | return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res); |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 5956 | } |
| 5957 | |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 5958 | /// BuildIntrinsicOp - Return a unary operator intrinsic node with the |
| 5959 | /// specified intrinsic ID. |
| 5960 | static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5961 | SelectionDAG &DAG, SDLoc dl, |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 5962 | EVT DestVT = MVT::Other) { |
| 5963 | if (DestVT == MVT::Other) DestVT = Op.getValueType(); |
| 5964 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, |
| 5965 | DAG.getConstant(IID, MVT::i32), Op); |
| 5966 | } |
| 5967 | |
Chris Lattner | a2cae1b | 2006-04-18 03:24:30 +0000 | [diff] [blame] | 5968 | /// BuildIntrinsicOp - Return a binary operator intrinsic node with the |
Chris Lattner | 1b3806a | 2006-04-17 06:58:41 +0000 | [diff] [blame] | 5969 | /// specified intrinsic ID. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5970 | static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5971 | SelectionDAG &DAG, SDLoc dl, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5972 | EVT DestVT = MVT::Other) { |
| 5973 | if (DestVT == MVT::Other) DestVT = LHS.getValueType(); |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 5974 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5975 | DAG.getConstant(IID, MVT::i32), LHS, RHS); |
Chris Lattner | 1b3806a | 2006-04-17 06:58:41 +0000 | [diff] [blame] | 5976 | } |
| 5977 | |
Chris Lattner | a2cae1b | 2006-04-18 03:24:30 +0000 | [diff] [blame] | 5978 | /// BuildIntrinsicOp - Return a ternary operator intrinsic node with the |
| 5979 | /// specified intrinsic ID. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5980 | static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1, |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 5981 | SDValue Op2, SelectionDAG &DAG, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5982 | SDLoc dl, EVT DestVT = MVT::Other) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5983 | if (DestVT == MVT::Other) DestVT = Op0.getValueType(); |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 5984 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5985 | DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2); |
Chris Lattner | a2cae1b | 2006-04-18 03:24:30 +0000 | [diff] [blame] | 5986 | } |
| 5987 | |
| 5988 | |
Chris Lattner | 264c908 | 2006-04-17 17:55:10 +0000 | [diff] [blame] | 5989 | /// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified |
| 5990 | /// amount. The result has the specified value type. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5991 | static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5992 | EVT VT, SelectionDAG &DAG, SDLoc dl) { |
Chris Lattner | 264c908 | 2006-04-17 17:55:10 +0000 | [diff] [blame] | 5993 | // Force LHS/RHS to be the right type. |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5994 | LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS); |
| 5995 | RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS); |
Duncan Sands | b0e3938 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 5996 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5997 | int Ops[16]; |
Chris Lattner | 264c908 | 2006-04-17 17:55:10 +0000 | [diff] [blame] | 5998 | for (unsigned i = 0; i != 16; ++i) |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5999 | Ops[i] = i + Amt; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6000 | SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6001 | return DAG.getNode(ISD::BITCAST, dl, VT, T); |
Chris Lattner | 264c908 | 2006-04-17 17:55:10 +0000 | [diff] [blame] | 6002 | } |
| 6003 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6004 | // If this is a case we can't handle, return null and let the default |
| 6005 | // expansion code take care of it. If we CAN select this case, and if it |
| 6006 | // selects to a single instruction, return Op. Otherwise, if we can codegen |
| 6007 | // this case more efficiently than a constant pool load, lower it to the |
| 6008 | // sequence of ops that should be used. |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6009 | SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, |
| 6010 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6011 | SDLoc dl(Op); |
Bob Wilson | d8ea0e1 | 2009-03-01 01:13:55 +0000 | [diff] [blame] | 6012 | BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode()); |
Craig Topper | e73658d | 2014-04-28 04:05:08 +0000 | [diff] [blame] | 6013 | assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR"); |
Scott Michel | bb87828 | 2009-02-25 03:12:50 +0000 | [diff] [blame] | 6014 | |
Bob Wilson | 85cefe8 | 2009-03-02 23:24:16 +0000 | [diff] [blame] | 6015 | // Check if this is a splat of a constant value. |
| 6016 | APInt APSplatBits, APSplatUndef; |
| 6017 | unsigned SplatBitSize; |
Bob Wilson | d8ea0e1 | 2009-03-01 01:13:55 +0000 | [diff] [blame] | 6018 | bool HasAnyUndefs; |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6019 | if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize, |
Dale Johannesen | 5f4eecf | 2009-11-13 01:45:18 +0000 | [diff] [blame] | 6020 | HasAnyUndefs, 0, true) || SplatBitSize > 32) |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6021 | return SDValue(); |
Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 6022 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6023 | unsigned SplatBits = APSplatBits.getZExtValue(); |
| 6024 | unsigned SplatUndef = APSplatUndef.getZExtValue(); |
| 6025 | unsigned SplatSize = SplatBitSize / 8; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6026 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6027 | // First, handle single instruction cases. |
| 6028 | |
| 6029 | // All zeros? |
| 6030 | if (SplatBits == 0) { |
| 6031 | // Canonicalize all zero vectors to be v4i32. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6032 | if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) { |
| 6033 | SDValue Z = DAG.getConstant(0, MVT::i32); |
| 6034 | Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6035 | Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z); |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6036 | } |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6037 | return Op; |
| 6038 | } |
Chris Lattner | fa5aa39 | 2006-04-16 01:01:29 +0000 | [diff] [blame] | 6039 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6040 | // If the sign extended value is in the range [-16,15], use VSPLTI[bhw]. |
| 6041 | int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >> |
| 6042 | (32-SplatBitSize)); |
| 6043 | if (SextVal >= -16 && SextVal <= 15) |
| 6044 | return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6045 | |
| 6046 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6047 | // Two instruction sequences. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6048 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6049 | // If this value is in the range [-32,30] and is even, use: |
Bill Schmidt | c6cbecc | 2013-02-20 20:41:42 +0000 | [diff] [blame] | 6050 | // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2) |
| 6051 | // If this value is in the range [17,31] and is odd, use: |
| 6052 | // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16) |
| 6053 | // If this value is in the range [-31,-17] and is odd, use: |
| 6054 | // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16) |
| 6055 | // Note the last two are three-instruction sequences. |
| 6056 | if (SextVal >= -32 && SextVal <= 31) { |
| 6057 | // To avoid having these optimizations undone by constant folding, |
| 6058 | // we convert to a pseudo that will be expanded later into one of |
| 6059 | // the above forms. |
| 6060 | SDValue Elt = DAG.getConstant(SextVal, MVT::i32); |
Bill Schmidt | 71dddd5 | 2014-05-27 15:57:51 +0000 | [diff] [blame] | 6061 | EVT VT = (SplatSize == 1 ? MVT::v16i8 : |
| 6062 | (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32)); |
| 6063 | SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32); |
| 6064 | SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize); |
| 6065 | if (VT == Op.getValueType()) |
| 6066 | return RetVal; |
| 6067 | else |
| 6068 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6069 | } |
| 6070 | |
| 6071 | // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is |
| 6072 | // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important |
| 6073 | // for fneg/fabs. |
| 6074 | if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) { |
| 6075 | // Make -1 and vspltisw -1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6076 | SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6077 | |
| 6078 | // Make the VSLW intrinsic, computing 0x8000_0000. |
| 6079 | SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV, |
| 6080 | OnesV, DAG, dl); |
| 6081 | |
| 6082 | // xor by OnesV to invert it. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6083 | Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6084 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6085 | } |
| 6086 | |
Bill Schmidt | 4aedff8 | 2014-06-06 14:06:26 +0000 | [diff] [blame] | 6087 | // The remaining cases assume either big endian element order or |
| 6088 | // a splat-size that equates to the element size of the vector |
| 6089 | // to be built. An example that doesn't work for little endian is |
| 6090 | // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits |
| 6091 | // and a vector element size of 16 bits. The code below will |
| 6092 | // produce the vector in big endian element order, which for little |
| 6093 | // endian is {-1, 0, -1, 0, -1, 0, -1, 0}. |
| 6094 | |
| 6095 | // For now, just avoid these optimizations in that case. |
| 6096 | // FIXME: Develop correct optimizations for LE with mismatched |
| 6097 | // splat and element sizes. |
| 6098 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6099 | if (Subtarget.isLittleEndian() && |
Bill Schmidt | 4aedff8 | 2014-06-06 14:06:26 +0000 | [diff] [blame] | 6100 | SplatSize != Op.getValueType().getVectorElementType().getSizeInBits()) |
| 6101 | return SDValue(); |
| 6102 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6103 | // Check to see if this is a wide variety of vsplti*, binop self cases. |
| 6104 | static const signed char SplatCsts[] = { |
| 6105 | -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7, |
| 6106 | -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16 |
| 6107 | }; |
| 6108 | |
| 6109 | for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) { |
| 6110 | // Indirect through the SplatCsts array so that we favor 'vsplti -1' for |
| 6111 | // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1' |
| 6112 | int i = SplatCsts[idx]; |
| 6113 | |
| 6114 | // Figure out what shift amount will be used by altivec if shifted by i in |
| 6115 | // this splat size. |
| 6116 | unsigned TypeShiftAmt = i & (SplatBitSize-1); |
| 6117 | |
| 6118 | // vsplti + shl self. |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 6119 | if (SextVal == (int)((unsigned)i << TypeShiftAmt)) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6120 | SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6121 | static const unsigned IIDs[] = { // Intrinsic to use for each size. |
| 6122 | Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0, |
| 6123 | Intrinsic::ppc_altivec_vslw |
| 6124 | }; |
| 6125 | Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6126 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 6127 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6128 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6129 | // vsplti + srl self. |
| 6130 | if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6131 | SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6132 | static const unsigned IIDs[] = { // Intrinsic to use for each size. |
| 6133 | Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0, |
| 6134 | Intrinsic::ppc_altivec_vsrw |
| 6135 | }; |
| 6136 | Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6137 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); |
Chris Lattner | 1b3806a | 2006-04-17 06:58:41 +0000 | [diff] [blame] | 6138 | } |
| 6139 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6140 | // vsplti + sra self. |
| 6141 | if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6142 | SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6143 | static const unsigned IIDs[] = { // Intrinsic to use for each size. |
| 6144 | Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0, |
| 6145 | Intrinsic::ppc_altivec_vsraw |
| 6146 | }; |
| 6147 | Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6148 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); |
Chris Lattner | 1b3806a | 2006-04-17 06:58:41 +0000 | [diff] [blame] | 6149 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6150 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6151 | // vsplti + rol self. |
| 6152 | if (SextVal == (int)(((unsigned)i << TypeShiftAmt) | |
| 6153 | ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6154 | SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6155 | static const unsigned IIDs[] = { // Intrinsic to use for each size. |
| 6156 | Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0, |
| 6157 | Intrinsic::ppc_altivec_vrlw |
| 6158 | }; |
| 6159 | Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6160 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6161 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6162 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6163 | // t = vsplti c, result = vsldoi t, t, 1 |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 6164 | if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6165 | SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6166 | return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl); |
Chris Lattner | e54133c | 2006-04-17 18:09:22 +0000 | [diff] [blame] | 6167 | } |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6168 | // t = vsplti c, result = vsldoi t, t, 2 |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 6169 | if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6170 | SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6171 | return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl); |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6172 | } |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6173 | // t = vsplti c, result = vsldoi t, t, 3 |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 6174 | if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6175 | SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6176 | return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl); |
| 6177 | } |
| 6178 | } |
| 6179 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6180 | return SDValue(); |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6181 | } |
| 6182 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6183 | /// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit |
| 6184 | /// the specified operations to build the shuffle. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6185 | static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS, |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6186 | SDValue RHS, SelectionDAG &DAG, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6187 | SDLoc dl) { |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6188 | unsigned OpNum = (PFEntry >> 26) & 0x0F; |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 6189 | unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6190 | unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6191 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6192 | enum { |
Chris Lattner | d2ca9ab | 2006-05-16 04:20:24 +0000 | [diff] [blame] | 6193 | OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3> |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6194 | OP_VMRGHW, |
| 6195 | OP_VMRGLW, |
| 6196 | OP_VSPLTISW0, |
| 6197 | OP_VSPLTISW1, |
| 6198 | OP_VSPLTISW2, |
| 6199 | OP_VSPLTISW3, |
| 6200 | OP_VSLDOI4, |
| 6201 | OP_VSLDOI8, |
Chris Lattner | aa237256 | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 6202 | OP_VSLDOI12 |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6203 | }; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6204 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6205 | if (OpNum == OP_COPY) { |
| 6206 | if (LHSID == (1*9+2)*9+3) return LHS; |
| 6207 | assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!"); |
| 6208 | return RHS; |
| 6209 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6210 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6211 | SDValue OpLHS, OpRHS; |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6212 | OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl); |
| 6213 | OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6214 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6215 | int ShufIdxs[16]; |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6216 | switch (OpNum) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6217 | default: llvm_unreachable("Unknown i32 permute!"); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6218 | case OP_VMRGHW: |
| 6219 | ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3; |
| 6220 | ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19; |
| 6221 | ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7; |
| 6222 | ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23; |
| 6223 | break; |
| 6224 | case OP_VMRGLW: |
| 6225 | ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11; |
| 6226 | ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27; |
| 6227 | ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15; |
| 6228 | ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31; |
| 6229 | break; |
| 6230 | case OP_VSPLTISW0: |
| 6231 | for (unsigned i = 0; i != 16; ++i) |
| 6232 | ShufIdxs[i] = (i&3)+0; |
| 6233 | break; |
| 6234 | case OP_VSPLTISW1: |
| 6235 | for (unsigned i = 0; i != 16; ++i) |
| 6236 | ShufIdxs[i] = (i&3)+4; |
| 6237 | break; |
| 6238 | case OP_VSPLTISW2: |
| 6239 | for (unsigned i = 0; i != 16; ++i) |
| 6240 | ShufIdxs[i] = (i&3)+8; |
| 6241 | break; |
| 6242 | case OP_VSPLTISW3: |
| 6243 | for (unsigned i = 0; i != 16; ++i) |
| 6244 | ShufIdxs[i] = (i&3)+12; |
| 6245 | break; |
| 6246 | case OP_VSLDOI4: |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6247 | return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6248 | case OP_VSLDOI8: |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6249 | return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6250 | case OP_VSLDOI12: |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6251 | return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6252 | } |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6253 | EVT VT = OpLHS.getValueType(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6254 | OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS); |
| 6255 | OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6256 | SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6257 | return DAG.getNode(ISD::BITCAST, dl, VT, T); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6258 | } |
| 6259 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6260 | /// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this |
| 6261 | /// is a shuffle we can handle in a single instruction, return it. Otherwise, |
| 6262 | /// return the code it can be lowered into. Worst case, it can always be |
| 6263 | /// lowered into a vperm. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6264 | SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6265 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6266 | SDLoc dl(Op); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6267 | SDValue V1 = Op.getOperand(0); |
| 6268 | SDValue V2 = Op.getOperand(1); |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6269 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6270 | EVT VT = Op.getValueType(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6271 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6272 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6273 | // Cases that are handled by instructions that take permute immediates |
| 6274 | // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be |
| 6275 | // selected by the instruction selector. |
| 6276 | if (V2.getOpcode() == ISD::UNDEF) { |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6277 | if (PPC::isSplatShuffleMask(SVOp, 1) || |
| 6278 | PPC::isSplatShuffleMask(SVOp, 2) || |
| 6279 | PPC::isSplatShuffleMask(SVOp, 4) || |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 6280 | PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) || |
| 6281 | PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) || |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 6282 | PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 || |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 6283 | PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) || |
| 6284 | PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) || |
| 6285 | PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) || |
| 6286 | PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) || |
| 6287 | PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) || |
| 6288 | PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) { |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6289 | return Op; |
| 6290 | } |
| 6291 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6292 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6293 | // Altivec has a variety of "shuffle immediates" that take two vector inputs |
| 6294 | // and produce a fixed permutation. If any of these match, do not lower to |
| 6295 | // VPERM. |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 6296 | unsigned int ShuffleKind = isLittleEndian ? 2 : 0; |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 6297 | if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) || |
| 6298 | PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) || |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 6299 | PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 || |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 6300 | PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) || |
| 6301 | PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) || |
| 6302 | PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) || |
| 6303 | PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) || |
| 6304 | PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) || |
| 6305 | PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG)) |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6306 | return Op; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6307 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6308 | // Check to see if this is a shuffle of 4-byte values. If so, we can use our |
| 6309 | // perfect shuffle table to emit an optimal matching sequence. |
Benjamin Kramer | 339ced4 | 2012-01-15 13:16:05 +0000 | [diff] [blame] | 6310 | ArrayRef<int> PermMask = SVOp->getMask(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6311 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6312 | unsigned PFIndexes[4]; |
| 6313 | bool isFourElementShuffle = true; |
| 6314 | for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number |
| 6315 | unsigned EltNo = 8; // Start out undef. |
| 6316 | for (unsigned j = 0; j != 4; ++j) { // Intra-element byte. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6317 | if (PermMask[i*4+j] < 0) |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6318 | continue; // Undef, ignore it. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6319 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6320 | unsigned ByteSource = PermMask[i*4+j]; |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6321 | if ((ByteSource & 3) != j) { |
| 6322 | isFourElementShuffle = false; |
| 6323 | break; |
| 6324 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6325 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6326 | if (EltNo == 8) { |
| 6327 | EltNo = ByteSource/4; |
| 6328 | } else if (EltNo != ByteSource/4) { |
| 6329 | isFourElementShuffle = false; |
| 6330 | break; |
| 6331 | } |
| 6332 | } |
| 6333 | PFIndexes[i] = EltNo; |
| 6334 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6335 | |
| 6336 | // If this shuffle can be expressed as a shuffle of 4-byte elements, use the |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6337 | // perfect shuffle vector to determine if it is cost effective to do this as |
| 6338 | // discrete instructions, or whether we should use a vperm. |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 6339 | // For now, we skip this for little endian until such time as we have a |
| 6340 | // little-endian perfect shuffle table. |
| 6341 | if (isFourElementShuffle && !isLittleEndian) { |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6342 | // Compute the index in the perfect shuffle table. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6343 | unsigned PFTableIndex = |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6344 | PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3]; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6345 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6346 | unsigned PFEntry = PerfectShuffleTable[PFTableIndex]; |
| 6347 | unsigned Cost = (PFEntry >> 30); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6348 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6349 | // Determining when to avoid vperm is tricky. Many things affect the cost |
| 6350 | // of vperm, particularly how many times the perm mask needs to be computed. |
| 6351 | // For example, if the perm mask can be hoisted out of a loop or is already |
| 6352 | // used (perhaps because there are multiple permutes with the same shuffle |
| 6353 | // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of |
| 6354 | // the loop requires an extra register. |
| 6355 | // |
| 6356 | // As a compromise, we only emit discrete instructions if the shuffle can be |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6357 | // generated in 3 or fewer operations. When we have loop information |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6358 | // available, if this block is within a loop, we should avoid using vperm |
| 6359 | // for 3-operation perms and use a constant pool load instead. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6360 | if (Cost < 3) |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6361 | return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6362 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6363 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6364 | // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant |
| 6365 | // vector that will get spilled to the constant pool. |
| 6366 | if (V2.getOpcode() == ISD::UNDEF) V2 = V1; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6367 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6368 | // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except |
| 6369 | // that it is in input element units, not in bytes. Convert now. |
Bill Schmidt | 4aedff8 | 2014-06-06 14:06:26 +0000 | [diff] [blame] | 6370 | |
| 6371 | // For little endian, the order of the input vectors is reversed, and |
| 6372 | // the permutation mask is complemented with respect to 31. This is |
| 6373 | // necessary to produce proper semantics with the big-endian-biased vperm |
| 6374 | // instruction. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6375 | EVT EltVT = V1.getValueType().getVectorElementType(); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6376 | unsigned BytesPerElement = EltVT.getSizeInBits()/8; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6377 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6378 | SmallVector<SDValue, 16> ResultMask; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6379 | for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) { |
| 6380 | unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i]; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6381 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6382 | for (unsigned j = 0; j != BytesPerElement; ++j) |
Bill Schmidt | 4aedff8 | 2014-06-06 14:06:26 +0000 | [diff] [blame] | 6383 | if (isLittleEndian) |
| 6384 | ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j), |
| 6385 | MVT::i32)); |
| 6386 | else |
| 6387 | ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j, |
| 6388 | MVT::i32)); |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6389 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6390 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6391 | SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 6392 | ResultMask); |
Bill Schmidt | 4aedff8 | 2014-06-06 14:06:26 +0000 | [diff] [blame] | 6393 | if (isLittleEndian) |
| 6394 | return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), |
| 6395 | V2, V1, VPermMask); |
| 6396 | else |
| 6397 | return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), |
| 6398 | V1, V2, VPermMask); |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6399 | } |
| 6400 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6401 | /// getAltivecCompareInfo - Given an intrinsic, return false if it is not an |
| 6402 | /// altivec comparison. If it is, return true and fill in Opc/isDot with |
| 6403 | /// information about the intrinsic. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6404 | static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc, |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6405 | bool &isDot) { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6406 | unsigned IntrinsicID = |
| 6407 | cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue(); |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6408 | CompareOpc = -1; |
| 6409 | isDot = false; |
| 6410 | switch (IntrinsicID) { |
| 6411 | default: return false; |
| 6412 | // Comparison predicates. |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6413 | case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break; |
| 6414 | case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break; |
| 6415 | case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break; |
| 6416 | case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break; |
| 6417 | case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break; |
| 6418 | case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break; |
| 6419 | case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break; |
| 6420 | case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break; |
| 6421 | case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break; |
| 6422 | case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break; |
| 6423 | case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break; |
| 6424 | case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break; |
| 6425 | case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6426 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6427 | // Normal Comparisons. |
| 6428 | case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break; |
| 6429 | case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break; |
| 6430 | case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break; |
| 6431 | case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break; |
| 6432 | case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break; |
| 6433 | case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break; |
| 6434 | case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break; |
| 6435 | case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break; |
| 6436 | case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break; |
| 6437 | case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break; |
| 6438 | case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break; |
| 6439 | case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break; |
| 6440 | case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break; |
| 6441 | } |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6442 | return true; |
| 6443 | } |
| 6444 | |
| 6445 | /// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom |
| 6446 | /// lower, do it, otherwise return null. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6447 | SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6448 | SelectionDAG &DAG) const { |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6449 | // If this is a lowered altivec predicate compare, CompareOpc is set to the |
| 6450 | // opcode number of the comparison. |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6451 | SDLoc dl(Op); |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6452 | int CompareOpc; |
| 6453 | bool isDot; |
| 6454 | if (!getAltivecCompareInfo(Op, CompareOpc, isDot)) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6455 | return SDValue(); // Don't custom lower most intrinsics. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6456 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6457 | // If this is a non-dot comparison, make the VCMP node and we are done. |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6458 | if (!isDot) { |
Dale Johannesen | f80493b | 2009-02-05 22:07:54 +0000 | [diff] [blame] | 6459 | SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(), |
Chris Lattner | 9fa851b | 2010-03-14 22:44:11 +0000 | [diff] [blame] | 6460 | Op.getOperand(1), Op.getOperand(2), |
| 6461 | DAG.getConstant(CompareOpc, MVT::i32)); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6462 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6463 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6464 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6465 | // Create the PPCISD altivec 'dot' comparison node. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6466 | SDValue Ops[] = { |
Chris Lattner | d66f14e | 2006-08-11 17:18:05 +0000 | [diff] [blame] | 6467 | Op.getOperand(2), // LHS |
| 6468 | Op.getOperand(3), // RHS |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6469 | DAG.getConstant(CompareOpc, MVT::i32) |
Chris Lattner | d66f14e | 2006-08-11 17:18:05 +0000 | [diff] [blame] | 6470 | }; |
Benjamin Kramer | fdf362b | 2013-03-07 20:33:29 +0000 | [diff] [blame] | 6471 | EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue }; |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 6472 | SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6473 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6474 | // Now that we have the comparison, emit a copy from the CR to a GPR. |
| 6475 | // This is flagged to the above dot comparison. |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 6476 | SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6477 | DAG.getRegister(PPC::CR6, MVT::i32), |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6478 | CompNode.getValue(1)); |
| 6479 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6480 | // Unpack the result based on how the target uses it. |
| 6481 | unsigned BitNo; // Bit # of CR6. |
| 6482 | bool InvertBit; // Invert result? |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6483 | switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) { |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6484 | default: // Can't happen, don't crash on invalid number though. |
| 6485 | case 0: // Return the value of the EQ bit of CR6. |
| 6486 | BitNo = 0; InvertBit = false; |
| 6487 | break; |
| 6488 | case 1: // Return the inverted value of the EQ bit of CR6. |
| 6489 | BitNo = 0; InvertBit = true; |
| 6490 | break; |
| 6491 | case 2: // Return the value of the LT bit of CR6. |
| 6492 | BitNo = 2; InvertBit = false; |
| 6493 | break; |
| 6494 | case 3: // Return the inverted value of the LT bit of CR6. |
| 6495 | BitNo = 2; InvertBit = true; |
| 6496 | break; |
| 6497 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6498 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6499 | // Shift the bit into the low position. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6500 | Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags, |
| 6501 | DAG.getConstant(8-(3-BitNo), MVT::i32)); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6502 | // Isolate the bit. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6503 | Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags, |
| 6504 | DAG.getConstant(1, MVT::i32)); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6505 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6506 | // If we are supposed to, toggle the bit. |
| 6507 | if (InvertBit) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6508 | Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags, |
| 6509 | DAG.getConstant(1, MVT::i32)); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6510 | return Flags; |
| 6511 | } |
| 6512 | |
Hal Finkel | 5c0d145 | 2014-03-30 13:22:59 +0000 | [diff] [blame] | 6513 | SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, |
| 6514 | SelectionDAG &DAG) const { |
| 6515 | SDLoc dl(Op); |
| 6516 | // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int |
| 6517 | // instructions), but for smaller types, we need to first extend up to v2i32 |
| 6518 | // before doing going farther. |
| 6519 | if (Op.getValueType() == MVT::v2i64) { |
| 6520 | EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); |
| 6521 | if (ExtVT != MVT::v2i32) { |
| 6522 | Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)); |
| 6523 | Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op, |
| 6524 | DAG.getValueType(EVT::getVectorVT(*DAG.getContext(), |
| 6525 | ExtVT.getVectorElementType(), 4))); |
| 6526 | Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op); |
| 6527 | Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op, |
| 6528 | DAG.getValueType(MVT::v2i32)); |
| 6529 | } |
| 6530 | |
| 6531 | return Op; |
| 6532 | } |
| 6533 | |
| 6534 | return SDValue(); |
| 6535 | } |
| 6536 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6537 | SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6538 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6539 | SDLoc dl(Op); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6540 | // Create a stack slot that is 16-byte aligned. |
| 6541 | MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo(); |
David Greene | 1fbe054 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 6542 | int FrameIdx = FrameInfo->CreateStackObject(16, 16, false); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 6543 | EVT PtrVT = getPointerTy(); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6544 | SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6545 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6546 | // Store the input value into Value#0 of the stack slot. |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6547 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 6548 | Op.getOperand(0), FIdx, MachinePointerInfo(), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 6549 | false, false, 0); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6550 | // Load it out. |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 6551 | return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 6552 | false, false, false, 0); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6553 | } |
| 6554 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6555 | SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6556 | SDLoc dl(Op); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6557 | if (Op.getValueType() == MVT::v4i32) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6558 | SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6559 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6560 | SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl); |
| 6561 | SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6562 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6563 | SDValue RHSSwap = // = vrlw RHS, 16 |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6564 | BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6565 | |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6566 | // Shrinkify inputs to v8i16. |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6567 | LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS); |
| 6568 | RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS); |
| 6569 | RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6570 | |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6571 | // Low parts multiplied together, generating 32-bit results (we ignore the |
| 6572 | // top parts). |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6573 | SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6574 | LHS, RHS, DAG, dl, MVT::v4i32); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6575 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6576 | SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6577 | LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32); |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6578 | // Shift the high parts up 16 bits. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6579 | HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6580 | Neg16, DAG, dl); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6581 | return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd); |
| 6582 | } else if (Op.getValueType() == MVT::v8i16) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6583 | SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6584 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6585 | SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl); |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6586 | |
Chris Lattner | 96d5048 | 2006-04-18 04:28:57 +0000 | [diff] [blame] | 6587 | return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm, |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6588 | LHS, RHS, Zero, DAG, dl); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6589 | } else if (Op.getValueType() == MVT::v16i8) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6590 | SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6591 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6592 | |
Chris Lattner | d6d82aa | 2006-04-18 03:57:35 +0000 | [diff] [blame] | 6593 | // Multiply the even 8-bit parts, producing 16-bit sums. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6594 | SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6595 | LHS, RHS, DAG, dl, MVT::v8i16); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6596 | EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6597 | |
Chris Lattner | d6d82aa | 2006-04-18 03:57:35 +0000 | [diff] [blame] | 6598 | // Multiply the odd 8-bit parts, producing 16-bit sums. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6599 | SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6600 | LHS, RHS, DAG, dl, MVT::v8i16); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6601 | OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6602 | |
Bill Schmidt | 42995e8 | 2014-06-09 16:06:29 +0000 | [diff] [blame] | 6603 | // Merge the results together. Because vmuleub and vmuloub are |
| 6604 | // instructions with a big-endian bias, we must reverse the |
| 6605 | // element numbering and reverse the meaning of "odd" and "even" |
| 6606 | // when generating little endian code. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6607 | int Ops[16]; |
Chris Lattner | d6d82aa | 2006-04-18 03:57:35 +0000 | [diff] [blame] | 6608 | for (unsigned i = 0; i != 8; ++i) { |
Bill Schmidt | 42995e8 | 2014-06-09 16:06:29 +0000 | [diff] [blame] | 6609 | if (isLittleEndian) { |
| 6610 | Ops[i*2 ] = 2*i; |
| 6611 | Ops[i*2+1] = 2*i+16; |
| 6612 | } else { |
| 6613 | Ops[i*2 ] = 2*i+1; |
| 6614 | Ops[i*2+1] = 2*i+1+16; |
| 6615 | } |
Chris Lattner | d6d82aa | 2006-04-18 03:57:35 +0000 | [diff] [blame] | 6616 | } |
Bill Schmidt | 42995e8 | 2014-06-09 16:06:29 +0000 | [diff] [blame] | 6617 | if (isLittleEndian) |
| 6618 | return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops); |
| 6619 | else |
| 6620 | return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops); |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6621 | } else { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6622 | llvm_unreachable("Unknown mul to lower!"); |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6623 | } |
Chris Lattner | a2cae1b | 2006-04-18 03:24:30 +0000 | [diff] [blame] | 6624 | } |
| 6625 | |
Chris Lattner | f3d06c6 | 2005-08-26 00:52:45 +0000 | [diff] [blame] | 6626 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 6627 | /// |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6628 | SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | f3d06c6 | 2005-08-26 00:52:45 +0000 | [diff] [blame] | 6629 | switch (Op.getOpcode()) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6630 | default: llvm_unreachable("Wasn't expecting to be able to lower this!"); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6631 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 6632 | case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6633 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 6634 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 6635 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6636 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 6637 | case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG); |
| 6638 | case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6639 | case ISD::VASTART: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6640 | return LowerVASTART(Op, DAG, Subtarget); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6641 | |
| 6642 | case ISD::VAARG: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6643 | return LowerVAARG(Op, DAG, Subtarget); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 6644 | |
Roman Divacky | c3825df | 2013-07-25 21:36:47 +0000 | [diff] [blame] | 6645 | case ISD::VACOPY: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6646 | return LowerVACOPY(Op, DAG, Subtarget); |
Roman Divacky | c3825df | 2013-07-25 21:36:47 +0000 | [diff] [blame] | 6647 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6648 | case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget); |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 6649 | case ISD::DYNAMIC_STACKALLOC: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6650 | return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget); |
Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 6651 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 6652 | case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG); |
| 6653 | case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG); |
| 6654 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 6655 | case ISD::LOAD: return LowerLOAD(Op, DAG); |
| 6656 | case ISD::STORE: return LowerSTORE(Op, DAG); |
| 6657 | case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6658 | case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG); |
Dale Johannesen | 37bc85f | 2009-06-04 20:53:52 +0000 | [diff] [blame] | 6659 | case ISD::FP_TO_UINT: |
| 6660 | case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG, |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 6661 | SDLoc(Op)); |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 6662 | case ISD::UINT_TO_FP: |
| 6663 | case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG); |
Dan Gohman | 9ba4d76 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 6664 | case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); |
Chris Lattner | 4a66d69 | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 6665 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6666 | // Lower 64-bit shifts. |
Chris Lattner | 601b865 | 2006-09-20 03:47:40 +0000 | [diff] [blame] | 6667 | case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG); |
| 6668 | case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG); |
| 6669 | case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG); |
Chris Lattner | 4a66d69 | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 6670 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6671 | // Vector-related lowering. |
| 6672 | case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); |
| 6673 | case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); |
| 6674 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); |
| 6675 | case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); |
Hal Finkel | 5c0d145 | 2014-03-30 13:22:59 +0000 | [diff] [blame] | 6676 | case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG); |
Chris Lattner | a2cae1b | 2006-04-18 03:24:30 +0000 | [diff] [blame] | 6677 | case ISD::MUL: return LowerMUL(Op, DAG); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6678 | |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 6679 | // For counter-based loop handling. |
| 6680 | case ISD::INTRINSIC_W_CHAIN: return SDValue(); |
| 6681 | |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 6682 | // Frame & Return address. |
| 6683 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); |
Nicolas Geoffray | 75ab979 | 2007-03-01 13:11:38 +0000 | [diff] [blame] | 6684 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); |
Chris Lattner | e675a08 | 2005-08-31 20:23:54 +0000 | [diff] [blame] | 6685 | } |
Chris Lattner | f3d06c6 | 2005-08-26 00:52:45 +0000 | [diff] [blame] | 6686 | } |
| 6687 | |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6688 | void PPCTargetLowering::ReplaceNodeResults(SDNode *N, |
| 6689 | SmallVectorImpl<SDValue>&Results, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6690 | SelectionDAG &DAG) const { |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 6691 | const TargetMachine &TM = getTargetMachine(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6692 | SDLoc dl(N); |
Chris Lattner | 57ee7c6 | 2007-11-28 18:44:47 +0000 | [diff] [blame] | 6693 | switch (N->getOpcode()) { |
Duncan Sands | 4068a7f | 2008-10-28 15:00:32 +0000 | [diff] [blame] | 6694 | default: |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 6695 | llvm_unreachable("Do not know how to custom type legalize this operation!"); |
Hal Finkel | bbdee93 | 2014-12-02 22:01:00 +0000 | [diff] [blame] | 6696 | case ISD::READCYCLECOUNTER: { |
| 6697 | SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); |
| 6698 | SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0)); |
| 6699 | |
| 6700 | Results.push_back(RTB); |
| 6701 | Results.push_back(RTB.getValue(1)); |
| 6702 | Results.push_back(RTB.getValue(2)); |
| 6703 | break; |
| 6704 | } |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 6705 | case ISD::INTRINSIC_W_CHAIN: { |
| 6706 | if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != |
| 6707 | Intrinsic::ppc_is_decremented_ctr_nonzero) |
| 6708 | break; |
| 6709 | |
| 6710 | assert(N->getValueType(0) == MVT::i1 && |
| 6711 | "Unexpected result type for CTR decrement intrinsic"); |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 6712 | EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0)); |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 6713 | SDVTList VTs = DAG.getVTList(SVT, MVT::Other); |
| 6714 | SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0), |
| 6715 | N->getOperand(1)); |
| 6716 | |
| 6717 | Results.push_back(NewInt); |
| 6718 | Results.push_back(NewInt.getValue(1)); |
| 6719 | break; |
| 6720 | } |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 6721 | case ISD::VAARG: { |
| 6722 | if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI() |
| 6723 | || TM.getSubtarget<PPCSubtarget>().isPPC64()) |
| 6724 | return; |
| 6725 | |
| 6726 | EVT VT = N->getValueType(0); |
| 6727 | |
| 6728 | if (VT == MVT::i64) { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6729 | SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget); |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 6730 | |
| 6731 | Results.push_back(NewNode); |
| 6732 | Results.push_back(NewNode.getValue(1)); |
| 6733 | } |
| 6734 | return; |
| 6735 | } |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6736 | case ISD::FP_ROUND_INREG: { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6737 | assert(N->getValueType(0) == MVT::ppcf128); |
| 6738 | assert(N->getOperand(0).getValueType() == MVT::ppcf128); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6739 | SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6740 | MVT::f64, N->getOperand(0), |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6741 | DAG.getIntPtrConstant(0)); |
Dale Johannesen | f80493b | 2009-02-05 22:07:54 +0000 | [diff] [blame] | 6742 | SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6743 | MVT::f64, N->getOperand(0), |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6744 | DAG.getIntPtrConstant(1)); |
| 6745 | |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 6746 | // Add the two halves of the long double in round-to-zero mode. |
| 6747 | SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi); |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6748 | |
| 6749 | // We know the low half is about to be thrown away, so just use something |
| 6750 | // convenient. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6751 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128, |
Dale Johannesen | f80493b | 2009-02-05 22:07:54 +0000 | [diff] [blame] | 6752 | FPreg, FPreg)); |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6753 | return; |
Duncan Sands | 2a28791 | 2008-07-19 16:26:02 +0000 | [diff] [blame] | 6754 | } |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6755 | case ISD::FP_TO_SINT: |
Bill Schmidt | 4122169 | 2013-07-09 18:50:20 +0000 | [diff] [blame] | 6756 | // LowerFP_TO_INT() can only handle f32 and f64. |
| 6757 | if (N->getOperand(0).getValueType() == MVT::ppcf128) |
| 6758 | return; |
Dale Johannesen | 37bc85f | 2009-06-04 20:53:52 +0000 | [diff] [blame] | 6759 | Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl)); |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6760 | return; |
Chris Lattner | 57ee7c6 | 2007-11-28 18:44:47 +0000 | [diff] [blame] | 6761 | } |
| 6762 | } |
| 6763 | |
| 6764 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6765 | //===----------------------------------------------------------------------===// |
| 6766 | // Other Lowering Code |
| 6767 | //===----------------------------------------------------------------------===// |
| 6768 | |
Robin Morisset | 2212996 | 2014-09-23 20:46:49 +0000 | [diff] [blame] | 6769 | static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) { |
| 6770 | Module *M = Builder.GetInsertBlock()->getParent()->getParent(); |
| 6771 | Function *Func = Intrinsic::getDeclaration(M, Id); |
| 6772 | return Builder.CreateCall(Func); |
| 6773 | } |
| 6774 | |
| 6775 | // The mappings for emitLeading/TrailingFence is taken from |
| 6776 | // http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html |
| 6777 | Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder, |
| 6778 | AtomicOrdering Ord, bool IsStore, |
| 6779 | bool IsLoad) const { |
| 6780 | if (Ord == SequentiallyConsistent) |
| 6781 | return callIntrinsic(Builder, Intrinsic::ppc_sync); |
| 6782 | else if (isAtLeastRelease(Ord)) |
| 6783 | return callIntrinsic(Builder, Intrinsic::ppc_lwsync); |
| 6784 | else |
| 6785 | return nullptr; |
| 6786 | } |
| 6787 | |
| 6788 | Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder, |
| 6789 | AtomicOrdering Ord, bool IsStore, |
| 6790 | bool IsLoad) const { |
| 6791 | if (IsLoad && isAtLeastAcquire(Ord)) |
| 6792 | return callIntrinsic(Builder, Intrinsic::ppc_lwsync); |
| 6793 | // FIXME: this is too conservative, a dependent branch + isync is enough. |
| 6794 | // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and |
| 6795 | // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html |
| 6796 | // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification. |
| 6797 | else |
| 6798 | return nullptr; |
| 6799 | } |
| 6800 | |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 6801 | MachineBasicBlock * |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6802 | PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB, |
Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 6803 | bool is64bit, unsigned BinOpcode) const { |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6804 | // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 6805 | const TargetInstrInfo *TII = |
| 6806 | getTargetMachine().getSubtargetImpl()->getInstrInfo(); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6807 | |
| 6808 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 6809 | MachineFunction *F = BB->getParent(); |
| 6810 | MachineFunction::iterator It = BB; |
| 6811 | ++It; |
| 6812 | |
| 6813 | unsigned dest = MI->getOperand(0).getReg(); |
| 6814 | unsigned ptrA = MI->getOperand(1).getReg(); |
| 6815 | unsigned ptrB = MI->getOperand(2).getReg(); |
| 6816 | unsigned incr = MI->getOperand(3).getReg(); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6817 | DebugLoc dl = MI->getDebugLoc(); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6818 | |
| 6819 | MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 6820 | MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 6821 | F->insert(It, loopMBB); |
| 6822 | F->insert(It, exitMBB); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 6823 | exitMBB->splice(exitMBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 6824 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 6825 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6826 | |
| 6827 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6828 | unsigned TmpReg = (!BinOpcode) ? incr : |
Craig Topper | 61e88f4 | 2014-11-21 05:58:21 +0000 | [diff] [blame] | 6829 | RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass |
| 6830 | : &PPC::GPRCRegClass); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6831 | |
| 6832 | // thisMBB: |
| 6833 | // ... |
| 6834 | // fallthrough --> loopMBB |
| 6835 | BB->addSuccessor(loopMBB); |
| 6836 | |
| 6837 | // loopMBB: |
| 6838 | // l[wd]arx dest, ptr |
| 6839 | // add r0, dest, incr |
| 6840 | // st[wd]cx. r0, ptr |
| 6841 | // bne- loopMBB |
| 6842 | // fallthrough --> exitMBB |
| 6843 | BB = loopMBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6844 | BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest) |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6845 | .addReg(ptrA).addReg(ptrB); |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6846 | if (BinOpcode) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6847 | BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest); |
| 6848 | BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX)) |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6849 | .addReg(TmpReg).addReg(ptrA).addReg(ptrB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6850 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6851 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6852 | BB->addSuccessor(loopMBB); |
| 6853 | BB->addSuccessor(exitMBB); |
| 6854 | |
| 6855 | // exitMBB: |
| 6856 | // ... |
| 6857 | BB = exitMBB; |
| 6858 | return BB; |
| 6859 | } |
| 6860 | |
| 6861 | MachineBasicBlock * |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6862 | PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI, |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6863 | MachineBasicBlock *BB, |
| 6864 | bool is8bit, // operation |
Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 6865 | unsigned BinOpcode) const { |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6866 | // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 6867 | const TargetInstrInfo *TII = |
| 6868 | getTargetMachine().getSubtargetImpl()->getInstrInfo(); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6869 | // In 64 bit mode we have to use 64 bits for addresses, even though the |
| 6870 | // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address |
| 6871 | // registers without caring whether they're 32 or 64, but here we're |
| 6872 | // doing actual arithmetic on the addresses. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6873 | bool is64bit = Subtarget.isPPC64(); |
Hal Finkel | f70c41e | 2013-03-21 23:45:03 +0000 | [diff] [blame] | 6874 | unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6875 | |
| 6876 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 6877 | MachineFunction *F = BB->getParent(); |
| 6878 | MachineFunction::iterator It = BB; |
| 6879 | ++It; |
| 6880 | |
| 6881 | unsigned dest = MI->getOperand(0).getReg(); |
| 6882 | unsigned ptrA = MI->getOperand(1).getReg(); |
| 6883 | unsigned ptrB = MI->getOperand(2).getReg(); |
| 6884 | unsigned incr = MI->getOperand(3).getReg(); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6885 | DebugLoc dl = MI->getDebugLoc(); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6886 | |
| 6887 | MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 6888 | MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 6889 | F->insert(It, loopMBB); |
| 6890 | F->insert(It, exitMBB); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 6891 | exitMBB->splice(exitMBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 6892 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 6893 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6894 | |
| 6895 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
Craig Topper | 61e88f4 | 2014-11-21 05:58:21 +0000 | [diff] [blame] | 6896 | const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass |
| 6897 | : &PPC::GPRCRegClass; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6898 | unsigned PtrReg = RegInfo.createVirtualRegister(RC); |
| 6899 | unsigned Shift1Reg = RegInfo.createVirtualRegister(RC); |
| 6900 | unsigned ShiftReg = RegInfo.createVirtualRegister(RC); |
| 6901 | unsigned Incr2Reg = RegInfo.createVirtualRegister(RC); |
| 6902 | unsigned MaskReg = RegInfo.createVirtualRegister(RC); |
| 6903 | unsigned Mask2Reg = RegInfo.createVirtualRegister(RC); |
| 6904 | unsigned Mask3Reg = RegInfo.createVirtualRegister(RC); |
| 6905 | unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC); |
| 6906 | unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC); |
| 6907 | unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC); |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6908 | unsigned TmpDestReg = RegInfo.createVirtualRegister(RC); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6909 | unsigned Ptr1Reg; |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6910 | unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6911 | |
| 6912 | // thisMBB: |
| 6913 | // ... |
| 6914 | // fallthrough --> loopMBB |
| 6915 | BB->addSuccessor(loopMBB); |
| 6916 | |
| 6917 | // The 4-byte load must be aligned, while a char or short may be |
| 6918 | // anywhere in the word. Hence all this nasty bookkeeping code. |
| 6919 | // add ptr1, ptrA, ptrB [copy if ptrA==0] |
| 6920 | // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27] |
Dale Johannesen | bc69829 | 2008-09-02 20:30:23 +0000 | [diff] [blame] | 6921 | // xori shift, shift1, 24 [16] |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6922 | // rlwinm ptr, ptr1, 0, 0, 29 |
| 6923 | // slw incr2, incr, shift |
| 6924 | // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535] |
| 6925 | // slw mask, mask2, shift |
| 6926 | // loopMBB: |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 6927 | // lwarx tmpDest, ptr |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6928 | // add tmp, tmpDest, incr2 |
| 6929 | // andc tmp2, tmpDest, mask |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6930 | // and tmp3, tmp, mask |
| 6931 | // or tmp4, tmp3, tmp2 |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 6932 | // stwcx. tmp4, ptr |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6933 | // bne- loopMBB |
| 6934 | // fallthrough --> exitMBB |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6935 | // srw dest, tmpDest, shift |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 6936 | if (ptrA != ZeroReg) { |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6937 | Ptr1Reg = RegInfo.createVirtualRegister(RC); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6938 | BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6939 | .addReg(ptrA).addReg(ptrB); |
| 6940 | } else { |
| 6941 | Ptr1Reg = ptrB; |
| 6942 | } |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6943 | BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6944 | .addImm(3).addImm(27).addImm(is8bit ? 28 : 27); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6945 | BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6946 | .addReg(Shift1Reg).addImm(is8bit ? 24 : 16); |
| 6947 | if (is64bit) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6948 | BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6949 | .addReg(Ptr1Reg).addImm(0).addImm(61); |
| 6950 | else |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6951 | BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6952 | .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6953 | BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6954 | .addReg(incr).addReg(ShiftReg); |
| 6955 | if (is8bit) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6956 | BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6957 | else { |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6958 | BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0); |
| 6959 | BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6960 | } |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6961 | BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6962 | .addReg(Mask2Reg).addReg(ShiftReg); |
| 6963 | |
| 6964 | BB = loopMBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6965 | BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg) |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 6966 | .addReg(ZeroReg).addReg(PtrReg); |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6967 | if (BinOpcode) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6968 | BuildMI(BB, dl, TII->get(BinOpcode), TmpReg) |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6969 | .addReg(Incr2Reg).addReg(TmpDestReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6970 | BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg) |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6971 | .addReg(TmpDestReg).addReg(MaskReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6972 | BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6973 | .addReg(TmpReg).addReg(MaskReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6974 | BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6975 | .addReg(Tmp3Reg).addReg(Tmp2Reg); |
Bill Schmidt | 3581cd4 | 2013-04-02 18:37:08 +0000 | [diff] [blame] | 6976 | BuildMI(BB, dl, TII->get(PPC::STWCX)) |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 6977 | .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6978 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6979 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6980 | BB->addSuccessor(loopMBB); |
| 6981 | BB->addSuccessor(exitMBB); |
| 6982 | |
| 6983 | // exitMBB: |
| 6984 | // ... |
| 6985 | BB = exitMBB; |
Jakob Stoklund Olesen | 13ce236 | 2011-04-04 17:57:29 +0000 | [diff] [blame] | 6986 | BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg) |
| 6987 | .addReg(ShiftReg); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6988 | return BB; |
| 6989 | } |
| 6990 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 6991 | llvm::MachineBasicBlock* |
| 6992 | PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI, |
| 6993 | MachineBasicBlock *MBB) const { |
| 6994 | DebugLoc DL = MI->getDebugLoc(); |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 6995 | const TargetInstrInfo *TII = |
| 6996 | getTargetMachine().getSubtargetImpl()->getInstrInfo(); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 6997 | |
| 6998 | MachineFunction *MF = MBB->getParent(); |
| 6999 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 7000 | |
| 7001 | const BasicBlock *BB = MBB->getBasicBlock(); |
| 7002 | MachineFunction::iterator I = MBB; |
| 7003 | ++I; |
| 7004 | |
| 7005 | // Memory Reference |
| 7006 | MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin(); |
| 7007 | MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end(); |
| 7008 | |
| 7009 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 7010 | const TargetRegisterClass *RC = MRI.getRegClass(DstReg); |
| 7011 | assert(RC->hasType(MVT::i32) && "Invalid destination!"); |
| 7012 | unsigned mainDstReg = MRI.createVirtualRegister(RC); |
| 7013 | unsigned restoreDstReg = MRI.createVirtualRegister(RC); |
| 7014 | |
| 7015 | MVT PVT = getPointerTy(); |
| 7016 | assert((PVT == MVT::i64 || PVT == MVT::i32) && |
| 7017 | "Invalid Pointer Size!"); |
| 7018 | // For v = setjmp(buf), we generate |
| 7019 | // |
| 7020 | // thisMBB: |
| 7021 | // SjLjSetup mainMBB |
| 7022 | // bl mainMBB |
| 7023 | // v_restore = 1 |
| 7024 | // b sinkMBB |
| 7025 | // |
| 7026 | // mainMBB: |
| 7027 | // buf[LabelOffset] = LR |
| 7028 | // v_main = 0 |
| 7029 | // |
| 7030 | // sinkMBB: |
| 7031 | // v = phi(main, restore) |
| 7032 | // |
| 7033 | |
| 7034 | MachineBasicBlock *thisMBB = MBB; |
| 7035 | MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB); |
| 7036 | MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB); |
| 7037 | MF->insert(I, mainMBB); |
| 7038 | MF->insert(I, sinkMBB); |
| 7039 | |
| 7040 | MachineInstrBuilder MIB; |
| 7041 | |
| 7042 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 7043 | sinkMBB->splice(sinkMBB->begin(), MBB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 7044 | std::next(MachineBasicBlock::iterator(MI)), MBB->end()); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7045 | sinkMBB->transferSuccessorsAndUpdatePHIs(MBB); |
| 7046 | |
| 7047 | // Note that the structure of the jmp_buf used here is not compatible |
| 7048 | // with that used by libc, and is not designed to be. Specifically, it |
| 7049 | // stores only those 'reserved' registers that LLVM does not otherwise |
| 7050 | // understand how to spill. Also, by convention, by the time this |
| 7051 | // intrinsic is called, Clang has already stored the frame address in the |
| 7052 | // first slot of the buffer and stack address in the third. Following the |
| 7053 | // X86 target code, we'll store the jump address in the second slot. We also |
| 7054 | // need to save the TOC pointer (R2) to handle jumps between shared |
| 7055 | // libraries, and that will be stored in the fourth slot. The thread |
| 7056 | // identifier (R13) is not affected. |
| 7057 | |
| 7058 | // thisMBB: |
| 7059 | const int64_t LabelOffset = 1 * PVT.getStoreSize(); |
| 7060 | const int64_t TOCOffset = 3 * PVT.getStoreSize(); |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7061 | const int64_t BPOffset = 4 * PVT.getStoreSize(); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7062 | |
| 7063 | // Prepare IP either in reg. |
| 7064 | const TargetRegisterClass *PtrRC = getRegClassFor(PVT); |
| 7065 | unsigned LabelReg = MRI.createVirtualRegister(PtrRC); |
| 7066 | unsigned BufReg = MI->getOperand(1).getReg(); |
| 7067 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7068 | if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) { |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7069 | MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD)) |
| 7070 | .addReg(PPC::X2) |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 7071 | .addImm(TOCOffset) |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7072 | .addReg(BufReg); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7073 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7074 | } |
| 7075 | |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7076 | // Naked functions never have a base pointer, and so we use r1. For all |
| 7077 | // other functions, this decision must be delayed until during PEI. |
| 7078 | unsigned BaseReg; |
| 7079 | if (MF->getFunction()->getAttributes().hasAttribute( |
| 7080 | AttributeSet::FunctionIndex, Attribute::Naked)) |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7081 | BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1; |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7082 | else |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7083 | BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP; |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7084 | |
| 7085 | MIB = BuildMI(*thisMBB, MI, DL, |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7086 | TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW)) |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7087 | .addReg(BaseReg) |
| 7088 | .addImm(BPOffset) |
| 7089 | .addReg(BufReg); |
| 7090 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7091 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7092 | // Setup |
Hal Finkel | e5680b3 | 2013-04-04 22:55:54 +0000 | [diff] [blame] | 7093 | MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB); |
Bill Wendling | 5e7656b | 2013-06-07 07:55:53 +0000 | [diff] [blame] | 7094 | const PPCRegisterInfo *TRI = |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 7095 | getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo(); |
Bill Wendling | 5e7656b | 2013-06-07 07:55:53 +0000 | [diff] [blame] | 7096 | MIB.addRegMask(TRI->getNoPreservedMask()); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7097 | |
| 7098 | BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1); |
| 7099 | |
| 7100 | MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup)) |
| 7101 | .addMBB(mainMBB); |
| 7102 | MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB); |
| 7103 | |
| 7104 | thisMBB->addSuccessor(mainMBB, /* weight */ 0); |
| 7105 | thisMBB->addSuccessor(sinkMBB, /* weight */ 1); |
| 7106 | |
| 7107 | // mainMBB: |
| 7108 | // mainDstReg = 0 |
| 7109 | MIB = BuildMI(mainMBB, DL, |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7110 | TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7111 | |
| 7112 | // Store IP |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7113 | if (Subtarget.isPPC64()) { |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7114 | MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD)) |
| 7115 | .addReg(LabelReg) |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 7116 | .addImm(LabelOffset) |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7117 | .addReg(BufReg); |
| 7118 | } else { |
| 7119 | MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW)) |
| 7120 | .addReg(LabelReg) |
| 7121 | .addImm(LabelOffset) |
| 7122 | .addReg(BufReg); |
| 7123 | } |
| 7124 | |
| 7125 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7126 | |
| 7127 | BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0); |
| 7128 | mainMBB->addSuccessor(sinkMBB); |
| 7129 | |
| 7130 | // sinkMBB: |
| 7131 | BuildMI(*sinkMBB, sinkMBB->begin(), DL, |
| 7132 | TII->get(PPC::PHI), DstReg) |
| 7133 | .addReg(mainDstReg).addMBB(mainMBB) |
| 7134 | .addReg(restoreDstReg).addMBB(thisMBB); |
| 7135 | |
| 7136 | MI->eraseFromParent(); |
| 7137 | return sinkMBB; |
| 7138 | } |
| 7139 | |
| 7140 | MachineBasicBlock * |
| 7141 | PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI, |
| 7142 | MachineBasicBlock *MBB) const { |
| 7143 | DebugLoc DL = MI->getDebugLoc(); |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 7144 | const TargetInstrInfo *TII = |
| 7145 | getTargetMachine().getSubtargetImpl()->getInstrInfo(); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7146 | |
| 7147 | MachineFunction *MF = MBB->getParent(); |
| 7148 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 7149 | |
| 7150 | // Memory Reference |
| 7151 | MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin(); |
| 7152 | MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end(); |
| 7153 | |
| 7154 | MVT PVT = getPointerTy(); |
| 7155 | assert((PVT == MVT::i64 || PVT == MVT::i32) && |
| 7156 | "Invalid Pointer Size!"); |
| 7157 | |
| 7158 | const TargetRegisterClass *RC = |
| 7159 | (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass; |
| 7160 | unsigned Tmp = MRI.createVirtualRegister(RC); |
| 7161 | // Since FP is only updated here but NOT referenced, it's treated as GPR. |
| 7162 | unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31; |
| 7163 | unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1; |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 7164 | unsigned BP = (PVT == MVT::i64) ? PPC::X30 : |
| 7165 | (Subtarget.isSVR4ABI() && |
| 7166 | MF->getTarget().getRelocationModel() == Reloc::PIC_ ? |
| 7167 | PPC::R29 : PPC::R30); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7168 | |
| 7169 | MachineInstrBuilder MIB; |
| 7170 | |
| 7171 | const int64_t LabelOffset = 1 * PVT.getStoreSize(); |
| 7172 | const int64_t SPOffset = 2 * PVT.getStoreSize(); |
| 7173 | const int64_t TOCOffset = 3 * PVT.getStoreSize(); |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7174 | const int64_t BPOffset = 4 * PVT.getStoreSize(); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7175 | |
| 7176 | unsigned BufReg = MI->getOperand(0).getReg(); |
| 7177 | |
| 7178 | // Reload FP (the jumped-to function may not have had a |
| 7179 | // frame pointer, and if so, then its r31 will be restored |
| 7180 | // as necessary). |
| 7181 | if (PVT == MVT::i64) { |
| 7182 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP) |
| 7183 | .addImm(0) |
| 7184 | .addReg(BufReg); |
| 7185 | } else { |
| 7186 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP) |
| 7187 | .addImm(0) |
| 7188 | .addReg(BufReg); |
| 7189 | } |
| 7190 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7191 | |
| 7192 | // Reload IP |
| 7193 | if (PVT == MVT::i64) { |
| 7194 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp) |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 7195 | .addImm(LabelOffset) |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7196 | .addReg(BufReg); |
| 7197 | } else { |
| 7198 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp) |
| 7199 | .addImm(LabelOffset) |
| 7200 | .addReg(BufReg); |
| 7201 | } |
| 7202 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7203 | |
| 7204 | // Reload SP |
| 7205 | if (PVT == MVT::i64) { |
| 7206 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP) |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 7207 | .addImm(SPOffset) |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7208 | .addReg(BufReg); |
| 7209 | } else { |
| 7210 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP) |
| 7211 | .addImm(SPOffset) |
| 7212 | .addReg(BufReg); |
| 7213 | } |
| 7214 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7215 | |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7216 | // Reload BP |
| 7217 | if (PVT == MVT::i64) { |
| 7218 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP) |
| 7219 | .addImm(BPOffset) |
| 7220 | .addReg(BufReg); |
| 7221 | } else { |
| 7222 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP) |
| 7223 | .addImm(BPOffset) |
| 7224 | .addReg(BufReg); |
| 7225 | } |
| 7226 | MIB.setMemRefs(MMOBegin, MMOEnd); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7227 | |
| 7228 | // Reload TOC |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7229 | if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) { |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7230 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2) |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 7231 | .addImm(TOCOffset) |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7232 | .addReg(BufReg); |
| 7233 | |
| 7234 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7235 | } |
| 7236 | |
| 7237 | // Jump |
| 7238 | BuildMI(*MBB, MI, DL, |
| 7239 | TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp); |
| 7240 | BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR)); |
| 7241 | |
| 7242 | MI->eraseFromParent(); |
| 7243 | return MBB; |
| 7244 | } |
| 7245 | |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7246 | MachineBasicBlock * |
Evan Cheng | 29cfb67 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 7247 | PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 7248 | MachineBasicBlock *BB) const { |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7249 | if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 || |
| 7250 | MI->getOpcode() == PPC::EH_SjLj_SetJmp64) { |
| 7251 | return emitEHSjLjSetJmp(MI, BB); |
| 7252 | } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 || |
| 7253 | MI->getOpcode() == PPC::EH_SjLj_LongJmp64) { |
| 7254 | return emitEHSjLjLongJmp(MI, BB); |
| 7255 | } |
| 7256 | |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 7257 | const TargetInstrInfo *TII = |
| 7258 | getTargetMachine().getSubtargetImpl()->getInstrInfo(); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7259 | |
| 7260 | // To "insert" these instructions we actually have to insert their |
| 7261 | // control-flow patterns. |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 7262 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7263 | MachineFunction::iterator It = BB; |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 7264 | ++It; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7265 | |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7266 | MachineFunction *F = BB->getParent(); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7267 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7268 | if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 || |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7269 | MI->getOpcode() == PPC::SELECT_CC_I8 || |
| 7270 | MI->getOpcode() == PPC::SELECT_I4 || |
| 7271 | MI->getOpcode() == PPC::SELECT_I8)) { |
Hal Finkel | ed6a285 | 2013-04-05 23:29:01 +0000 | [diff] [blame] | 7272 | SmallVector<MachineOperand, 2> Cond; |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7273 | if (MI->getOpcode() == PPC::SELECT_CC_I4 || |
| 7274 | MI->getOpcode() == PPC::SELECT_CC_I8) |
| 7275 | Cond.push_back(MI->getOperand(4)); |
| 7276 | else |
| 7277 | Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET)); |
Hal Finkel | ed6a285 | 2013-04-05 23:29:01 +0000 | [diff] [blame] | 7278 | Cond.push_back(MI->getOperand(1)); |
| 7279 | |
Hal Finkel | 460e94d | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 7280 | DebugLoc dl = MI->getDebugLoc(); |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 7281 | const TargetInstrInfo *TII = |
| 7282 | getTargetMachine().getSubtargetImpl()->getInstrInfo(); |
Bill Wendling | 5e7656b | 2013-06-07 07:55:53 +0000 | [diff] [blame] | 7283 | TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(), |
| 7284 | Cond, MI->getOperand(2).getReg(), |
| 7285 | MI->getOperand(3).getReg()); |
Hal Finkel | 460e94d | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 7286 | } else if (MI->getOpcode() == PPC::SELECT_CC_I4 || |
| 7287 | MI->getOpcode() == PPC::SELECT_CC_I8 || |
| 7288 | MI->getOpcode() == PPC::SELECT_CC_F4 || |
| 7289 | MI->getOpcode() == PPC::SELECT_CC_F8 || |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7290 | MI->getOpcode() == PPC::SELECT_CC_VRRC || |
Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 7291 | MI->getOpcode() == PPC::SELECT_CC_VSFRC || |
Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 7292 | MI->getOpcode() == PPC::SELECT_CC_VSRC || |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7293 | MI->getOpcode() == PPC::SELECT_I4 || |
| 7294 | MI->getOpcode() == PPC::SELECT_I8 || |
| 7295 | MI->getOpcode() == PPC::SELECT_F4 || |
| 7296 | MI->getOpcode() == PPC::SELECT_F8 || |
Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 7297 | MI->getOpcode() == PPC::SELECT_VRRC || |
Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 7298 | MI->getOpcode() == PPC::SELECT_VSFRC || |
Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 7299 | MI->getOpcode() == PPC::SELECT_VSRC) { |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7300 | // The incoming instruction knows the destination vreg to set, the |
| 7301 | // condition code register to branch on, the true/false values to |
| 7302 | // select between, and a branch opcode to use. |
| 7303 | |
| 7304 | // thisMBB: |
| 7305 | // ... |
| 7306 | // TrueVal = ... |
| 7307 | // cmpTY ccX, r1, r2 |
| 7308 | // bCC copy1MBB |
| 7309 | // fallthrough --> copy0MBB |
| 7310 | MachineBasicBlock *thisMBB = BB; |
| 7311 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7312 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7313 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7314 | F->insert(It, copy0MBB); |
| 7315 | F->insert(It, sinkMBB); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7316 | |
| 7317 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 7318 | sinkMBB->splice(sinkMBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 7319 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7320 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 7321 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7322 | // Next, add the true and fallthrough blocks as its successors. |
| 7323 | BB->addSuccessor(copy0MBB); |
| 7324 | BB->addSuccessor(sinkMBB); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7325 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7326 | if (MI->getOpcode() == PPC::SELECT_I4 || |
| 7327 | MI->getOpcode() == PPC::SELECT_I8 || |
| 7328 | MI->getOpcode() == PPC::SELECT_F4 || |
| 7329 | MI->getOpcode() == PPC::SELECT_F8 || |
Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 7330 | MI->getOpcode() == PPC::SELECT_VRRC || |
Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 7331 | MI->getOpcode() == PPC::SELECT_VSFRC || |
Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 7332 | MI->getOpcode() == PPC::SELECT_VSRC) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7333 | BuildMI(BB, dl, TII->get(PPC::BC)) |
| 7334 | .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB); |
| 7335 | } else { |
| 7336 | unsigned SelectPred = MI->getOperand(4).getImm(); |
| 7337 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
| 7338 | .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB); |
| 7339 | } |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7340 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7341 | // copy0MBB: |
| 7342 | // %FalseValue = ... |
| 7343 | // # fallthrough to sinkMBB |
| 7344 | BB = copy0MBB; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7345 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7346 | // Update machine-CFG edges |
| 7347 | BB->addSuccessor(sinkMBB); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7348 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7349 | // sinkMBB: |
| 7350 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 7351 | // ... |
| 7352 | BB = sinkMBB; |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7353 | BuildMI(*BB, BB->begin(), dl, |
| 7354 | TII->get(PPC::PHI), MI->getOperand(0).getReg()) |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7355 | .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB) |
| 7356 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); |
Hal Finkel | bbdee93 | 2014-12-02 22:01:00 +0000 | [diff] [blame] | 7357 | } else if (MI->getOpcode() == PPC::ReadTB) { |
| 7358 | // To read the 64-bit time-base register on a 32-bit target, we read the |
| 7359 | // two halves. Should the counter have wrapped while it was being read, we |
| 7360 | // need to try again. |
| 7361 | // ... |
| 7362 | // readLoop: |
| 7363 | // mfspr Rx,TBU # load from TBU |
| 7364 | // mfspr Ry,TB # load from TB |
| 7365 | // mfspr Rz,TBU # load from TBU |
| 7366 | // cmpw crX,Rx,Rz # check if ‘old’=’new’ |
| 7367 | // bne readLoop # branch if they're not equal |
| 7368 | // ... |
| 7369 | |
| 7370 | MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7371 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7372 | DebugLoc dl = MI->getDebugLoc(); |
| 7373 | F->insert(It, readMBB); |
| 7374 | F->insert(It, sinkMBB); |
| 7375 | |
| 7376 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 7377 | sinkMBB->splice(sinkMBB->begin(), BB, |
| 7378 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
| 7379 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 7380 | |
| 7381 | BB->addSuccessor(readMBB); |
| 7382 | BB = readMBB; |
| 7383 | |
| 7384 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
| 7385 | unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass); |
| 7386 | unsigned LoReg = MI->getOperand(0).getReg(); |
| 7387 | unsigned HiReg = MI->getOperand(1).getReg(); |
| 7388 | |
| 7389 | BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269); |
| 7390 | BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268); |
| 7391 | BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269); |
| 7392 | |
| 7393 | unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass); |
| 7394 | |
| 7395 | BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg) |
| 7396 | .addReg(HiReg).addReg(ReadAgainReg); |
| 7397 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
| 7398 | .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB); |
| 7399 | |
| 7400 | BB->addSuccessor(readMBB); |
| 7401 | BB->addSuccessor(sinkMBB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7402 | } |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7403 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8) |
| 7404 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4); |
| 7405 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16) |
| 7406 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7407 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32) |
| 7408 | BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4); |
| 7409 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64) |
| 7410 | BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7411 | |
| 7412 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8) |
| 7413 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND); |
| 7414 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16) |
| 7415 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7416 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32) |
| 7417 | BB = EmitAtomicBinary(MI, BB, false, PPC::AND); |
| 7418 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64) |
| 7419 | BB = EmitAtomicBinary(MI, BB, true, PPC::AND8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7420 | |
| 7421 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8) |
| 7422 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR); |
| 7423 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16) |
| 7424 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7425 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32) |
| 7426 | BB = EmitAtomicBinary(MI, BB, false, PPC::OR); |
| 7427 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64) |
| 7428 | BB = EmitAtomicBinary(MI, BB, true, PPC::OR8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7429 | |
| 7430 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8) |
| 7431 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR); |
| 7432 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16) |
| 7433 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7434 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32) |
| 7435 | BB = EmitAtomicBinary(MI, BB, false, PPC::XOR); |
| 7436 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64) |
| 7437 | BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7438 | |
| 7439 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8) |
Ulrich Weigand | 862d8b8 | 2014-07-08 16:16:02 +0000 | [diff] [blame] | 7440 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7441 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16) |
Ulrich Weigand | 862d8b8 | 2014-07-08 16:16:02 +0000 | [diff] [blame] | 7442 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7443 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32) |
Ulrich Weigand | 862d8b8 | 2014-07-08 16:16:02 +0000 | [diff] [blame] | 7444 | BB = EmitAtomicBinary(MI, BB, false, PPC::NAND); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7445 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64) |
Ulrich Weigand | 862d8b8 | 2014-07-08 16:16:02 +0000 | [diff] [blame] | 7446 | BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7447 | |
| 7448 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8) |
| 7449 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF); |
| 7450 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16) |
| 7451 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7452 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32) |
| 7453 | BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF); |
| 7454 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64) |
| 7455 | BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7456 | |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 7457 | else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8) |
| 7458 | BB = EmitPartwordAtomicBinary(MI, BB, true, 0); |
| 7459 | else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16) |
| 7460 | BB = EmitPartwordAtomicBinary(MI, BB, false, 0); |
| 7461 | else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32) |
| 7462 | BB = EmitAtomicBinary(MI, BB, false, 0); |
| 7463 | else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64) |
| 7464 | BB = EmitAtomicBinary(MI, BB, true, 0); |
| 7465 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7466 | else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 || |
| 7467 | MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) { |
| 7468 | bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64; |
| 7469 | |
| 7470 | unsigned dest = MI->getOperand(0).getReg(); |
| 7471 | unsigned ptrA = MI->getOperand(1).getReg(); |
| 7472 | unsigned ptrB = MI->getOperand(2).getReg(); |
| 7473 | unsigned oldval = MI->getOperand(3).getReg(); |
| 7474 | unsigned newval = MI->getOperand(4).getReg(); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7475 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7476 | |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7477 | MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7478 | MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7479 | MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7480 | MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7481 | F->insert(It, loop1MBB); |
| 7482 | F->insert(It, loop2MBB); |
| 7483 | F->insert(It, midMBB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7484 | F->insert(It, exitMBB); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7485 | exitMBB->splice(exitMBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 7486 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7487 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7488 | |
| 7489 | // thisMBB: |
| 7490 | // ... |
| 7491 | // fallthrough --> loopMBB |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7492 | BB->addSuccessor(loop1MBB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7493 | |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7494 | // loop1MBB: |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7495 | // l[wd]arx dest, ptr |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7496 | // cmp[wd] dest, oldval |
| 7497 | // bne- midMBB |
| 7498 | // loop2MBB: |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7499 | // st[wd]cx. newval, ptr |
| 7500 | // bne- loopMBB |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7501 | // b exitBB |
| 7502 | // midMBB: |
| 7503 | // st[wd]cx. dest, ptr |
| 7504 | // exitBB: |
| 7505 | BB = loop1MBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7506 | BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest) |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7507 | .addReg(ptrA).addReg(ptrB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7508 | BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0) |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7509 | .addReg(oldval).addReg(dest); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7510 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7511 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB); |
| 7512 | BB->addSuccessor(loop2MBB); |
| 7513 | BB->addSuccessor(midMBB); |
| 7514 | |
| 7515 | BB = loop2MBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7516 | BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX)) |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7517 | .addReg(newval).addReg(ptrA).addReg(ptrB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7518 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7519 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7520 | BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB); |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7521 | BB->addSuccessor(loop1MBB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7522 | BB->addSuccessor(exitMBB); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7523 | |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7524 | BB = midMBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7525 | BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX)) |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7526 | .addReg(dest).addReg(ptrA).addReg(ptrB); |
| 7527 | BB->addSuccessor(exitMBB); |
| 7528 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7529 | // exitMBB: |
| 7530 | // ... |
| 7531 | BB = exitMBB; |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7532 | } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 || |
| 7533 | MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) { |
| 7534 | // We must use 64-bit registers for addresses when targeting 64-bit, |
| 7535 | // since we're actually doing arithmetic on them. Other registers |
| 7536 | // can be 32-bit. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7537 | bool is64bit = Subtarget.isPPC64(); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7538 | bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8; |
| 7539 | |
| 7540 | unsigned dest = MI->getOperand(0).getReg(); |
| 7541 | unsigned ptrA = MI->getOperand(1).getReg(); |
| 7542 | unsigned ptrB = MI->getOperand(2).getReg(); |
| 7543 | unsigned oldval = MI->getOperand(3).getReg(); |
| 7544 | unsigned newval = MI->getOperand(4).getReg(); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7545 | DebugLoc dl = MI->getDebugLoc(); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7546 | |
| 7547 | MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7548 | MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7549 | MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7550 | MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7551 | F->insert(It, loop1MBB); |
| 7552 | F->insert(It, loop2MBB); |
| 7553 | F->insert(It, midMBB); |
| 7554 | F->insert(It, exitMBB); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7555 | exitMBB->splice(exitMBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 7556 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7557 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7558 | |
| 7559 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
Craig Topper | 61e88f4 | 2014-11-21 05:58:21 +0000 | [diff] [blame] | 7560 | const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass |
| 7561 | : &PPC::GPRCRegClass; |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7562 | unsigned PtrReg = RegInfo.createVirtualRegister(RC); |
| 7563 | unsigned Shift1Reg = RegInfo.createVirtualRegister(RC); |
| 7564 | unsigned ShiftReg = RegInfo.createVirtualRegister(RC); |
| 7565 | unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC); |
| 7566 | unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC); |
| 7567 | unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC); |
| 7568 | unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC); |
| 7569 | unsigned MaskReg = RegInfo.createVirtualRegister(RC); |
| 7570 | unsigned Mask2Reg = RegInfo.createVirtualRegister(RC); |
| 7571 | unsigned Mask3Reg = RegInfo.createVirtualRegister(RC); |
| 7572 | unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC); |
| 7573 | unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC); |
| 7574 | unsigned TmpDestReg = RegInfo.createVirtualRegister(RC); |
| 7575 | unsigned Ptr1Reg; |
| 7576 | unsigned TmpReg = RegInfo.createVirtualRegister(RC); |
Hal Finkel | f70c41e | 2013-03-21 23:45:03 +0000 | [diff] [blame] | 7577 | unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7578 | // thisMBB: |
| 7579 | // ... |
| 7580 | // fallthrough --> loopMBB |
| 7581 | BB->addSuccessor(loop1MBB); |
| 7582 | |
| 7583 | // The 4-byte load must be aligned, while a char or short may be |
| 7584 | // anywhere in the word. Hence all this nasty bookkeeping code. |
| 7585 | // add ptr1, ptrA, ptrB [copy if ptrA==0] |
| 7586 | // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27] |
Dale Johannesen | bc69829 | 2008-09-02 20:30:23 +0000 | [diff] [blame] | 7587 | // xori shift, shift1, 24 [16] |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7588 | // rlwinm ptr, ptr1, 0, 0, 29 |
| 7589 | // slw newval2, newval, shift |
| 7590 | // slw oldval2, oldval,shift |
| 7591 | // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535] |
| 7592 | // slw mask, mask2, shift |
| 7593 | // and newval3, newval2, mask |
| 7594 | // and oldval3, oldval2, mask |
| 7595 | // loop1MBB: |
| 7596 | // lwarx tmpDest, ptr |
| 7597 | // and tmp, tmpDest, mask |
| 7598 | // cmpw tmp, oldval3 |
| 7599 | // bne- midMBB |
| 7600 | // loop2MBB: |
| 7601 | // andc tmp2, tmpDest, mask |
| 7602 | // or tmp4, tmp2, newval3 |
| 7603 | // stwcx. tmp4, ptr |
| 7604 | // bne- loop1MBB |
| 7605 | // b exitBB |
| 7606 | // midMBB: |
| 7607 | // stwcx. tmpDest, ptr |
| 7608 | // exitBB: |
| 7609 | // srw dest, tmpDest, shift |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7610 | if (ptrA != ZeroReg) { |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7611 | Ptr1Reg = RegInfo.createVirtualRegister(RC); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7612 | BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7613 | .addReg(ptrA).addReg(ptrB); |
| 7614 | } else { |
| 7615 | Ptr1Reg = ptrB; |
| 7616 | } |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7617 | BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7618 | .addImm(3).addImm(27).addImm(is8bit ? 28 : 27); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7619 | BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7620 | .addReg(Shift1Reg).addImm(is8bit ? 24 : 16); |
| 7621 | if (is64bit) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7622 | BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7623 | .addReg(Ptr1Reg).addImm(0).addImm(61); |
| 7624 | else |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7625 | BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7626 | .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7627 | BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7628 | .addReg(newval).addReg(ShiftReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7629 | BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7630 | .addReg(oldval).addReg(ShiftReg); |
| 7631 | if (is8bit) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7632 | BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7633 | else { |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7634 | BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0); |
| 7635 | BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg) |
| 7636 | .addReg(Mask3Reg).addImm(65535); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7637 | } |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7638 | BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7639 | .addReg(Mask2Reg).addReg(ShiftReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7640 | BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7641 | .addReg(NewVal2Reg).addReg(MaskReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7642 | BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7643 | .addReg(OldVal2Reg).addReg(MaskReg); |
| 7644 | |
| 7645 | BB = loop1MBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7646 | BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg) |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7647 | .addReg(ZeroReg).addReg(PtrReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7648 | BuildMI(BB, dl, TII->get(PPC::AND),TmpReg) |
| 7649 | .addReg(TmpDestReg).addReg(MaskReg); |
| 7650 | BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7651 | .addReg(TmpReg).addReg(OldVal3Reg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7652 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7653 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB); |
| 7654 | BB->addSuccessor(loop2MBB); |
| 7655 | BB->addSuccessor(midMBB); |
| 7656 | |
| 7657 | BB = loop2MBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7658 | BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg) |
| 7659 | .addReg(TmpDestReg).addReg(MaskReg); |
| 7660 | BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg) |
| 7661 | .addReg(Tmp2Reg).addReg(NewVal3Reg); |
| 7662 | BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg) |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7663 | .addReg(ZeroReg).addReg(PtrReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7664 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7665 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7666 | BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7667 | BB->addSuccessor(loop1MBB); |
| 7668 | BB->addSuccessor(exitMBB); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7669 | |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7670 | BB = midMBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7671 | BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg) |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7672 | .addReg(ZeroReg).addReg(PtrReg); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7673 | BB->addSuccessor(exitMBB); |
| 7674 | |
| 7675 | // exitMBB: |
| 7676 | // ... |
| 7677 | BB = exitMBB; |
Jakob Stoklund Olesen | 13ce236 | 2011-04-04 17:57:29 +0000 | [diff] [blame] | 7678 | BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg) |
| 7679 | .addReg(ShiftReg); |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 7680 | } else if (MI->getOpcode() == PPC::FADDrtz) { |
| 7681 | // This pseudo performs an FADD with rounding mode temporarily forced |
| 7682 | // to round-to-zero. We emit this via custom inserter since the FPSCR |
| 7683 | // is not modeled at the SelectionDAG level. |
| 7684 | unsigned Dest = MI->getOperand(0).getReg(); |
| 7685 | unsigned Src1 = MI->getOperand(1).getReg(); |
| 7686 | unsigned Src2 = MI->getOperand(2).getReg(); |
| 7687 | DebugLoc dl = MI->getDebugLoc(); |
| 7688 | |
| 7689 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
| 7690 | unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass); |
| 7691 | |
| 7692 | // Save FPSCR value. |
| 7693 | BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg); |
| 7694 | |
| 7695 | // Set rounding mode to round-to-zero. |
| 7696 | BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31); |
| 7697 | BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30); |
| 7698 | |
| 7699 | // Perform addition. |
| 7700 | BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2); |
| 7701 | |
| 7702 | // Restore FPSCR value. |
| 7703 | BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7704 | } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT || |
| 7705 | MI->getOpcode() == PPC::ANDIo_1_GT_BIT || |
| 7706 | MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 || |
| 7707 | MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) { |
| 7708 | unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 || |
| 7709 | MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ? |
| 7710 | PPC::ANDIo8 : PPC::ANDIo; |
| 7711 | bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT || |
| 7712 | MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8); |
| 7713 | |
| 7714 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
| 7715 | unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ? |
| 7716 | &PPC::GPRCRegClass : |
| 7717 | &PPC::G8RCRegClass); |
| 7718 | |
| 7719 | DebugLoc dl = MI->getDebugLoc(); |
| 7720 | BuildMI(*BB, MI, dl, TII->get(Opcode), Dest) |
| 7721 | .addReg(MI->getOperand(1).getReg()).addImm(1); |
| 7722 | BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), |
| 7723 | MI->getOperand(0).getReg()) |
| 7724 | .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7725 | } else { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7726 | llvm_unreachable("Unexpected instr type to insert"); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7727 | } |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 7728 | |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7729 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 7730 | return BB; |
| 7731 | } |
| 7732 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 7733 | //===----------------------------------------------------------------------===// |
| 7734 | // Target Optimization Hooks |
| 7735 | //===----------------------------------------------------------------------===// |
| 7736 | |
Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 7737 | SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand, |
| 7738 | DAGCombinerInfo &DCI, |
Sanjay Patel | 957efc23 | 2014-10-24 17:02:16 +0000 | [diff] [blame] | 7739 | unsigned &RefinementSteps, |
| 7740 | bool &UseOneConstNR) const { |
Sanjay Patel | bdf1e38 | 2014-09-26 23:01:47 +0000 | [diff] [blame] | 7741 | EVT VT = Operand.getValueType(); |
Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 7742 | if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) || |
| 7743 | (VT == MVT::f64 && Subtarget.hasFRSQRTE()) || |
| 7744 | (VT == MVT::v4f32 && Subtarget.hasAltivec()) || |
| 7745 | (VT == MVT::v2f64 && Subtarget.hasVSX())) { |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 7746 | // Convergence is quadratic, so we essentially double the number of digits |
Sanjay Patel | bdf1e38 | 2014-09-26 23:01:47 +0000 | [diff] [blame] | 7747 | // correct after every iteration. For both FRE and FRSQRTE, the minimum |
| 7748 | // architected relative accuracy is 2^-5. When hasRecipPrec(), this is |
| 7749 | // 2^-14. IEEE float has 23 digits and double has 52 digits. |
| 7750 | RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3; |
Hal Finkel | b0c810f | 2013-04-03 17:44:56 +0000 | [diff] [blame] | 7751 | if (VT.getScalarType() == MVT::f64) |
Sanjay Patel | bdf1e38 | 2014-09-26 23:01:47 +0000 | [diff] [blame] | 7752 | ++RefinementSteps; |
Sanjay Patel | 957efc23 | 2014-10-24 17:02:16 +0000 | [diff] [blame] | 7753 | UseOneConstNR = true; |
Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 7754 | return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand); |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 7755 | } |
Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 7756 | return SDValue(); |
| 7757 | } |
| 7758 | |
| 7759 | SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand, |
| 7760 | DAGCombinerInfo &DCI, |
| 7761 | unsigned &RefinementSteps) const { |
| 7762 | EVT VT = Operand.getValueType(); |
| 7763 | if ((VT == MVT::f32 && Subtarget.hasFRES()) || |
| 7764 | (VT == MVT::f64 && Subtarget.hasFRE()) || |
| 7765 | (VT == MVT::v4f32 && Subtarget.hasAltivec()) || |
| 7766 | (VT == MVT::v2f64 && Subtarget.hasVSX())) { |
| 7767 | // Convergence is quadratic, so we essentially double the number of digits |
| 7768 | // correct after every iteration. For both FRE and FRSQRTE, the minimum |
| 7769 | // architected relative accuracy is 2^-5. When hasRecipPrec(), this is |
| 7770 | // 2^-14. IEEE float has 23 digits and double has 52 digits. |
| 7771 | RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3; |
| 7772 | if (VT.getScalarType() == MVT::f64) |
| 7773 | ++RefinementSteps; |
| 7774 | return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand); |
| 7775 | } |
| 7776 | return SDValue(); |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 7777 | } |
| 7778 | |
Hal Finkel | 360f213 | 2014-11-24 23:45:21 +0000 | [diff] [blame] | 7779 | bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const { |
| 7780 | // Note: This functionality is used only when unsafe-fp-math is enabled, and |
| 7781 | // on cores with reciprocal estimates (which are used when unsafe-fp-math is |
| 7782 | // enabled for division), this functionality is redundant with the default |
| 7783 | // combiner logic (once the division -> reciprocal/multiply transformation |
| 7784 | // has taken place). As a result, this matters more for older cores than for |
| 7785 | // newer ones. |
| 7786 | |
| 7787 | // Combine multiple FDIVs with the same divisor into multiple FMULs by the |
| 7788 | // reciprocal if there are two or more FDIVs (for embedded cores with only |
| 7789 | // one FP pipeline) for three or more FDIVs (for generic OOO cores). |
| 7790 | switch (Subtarget.getDarwinDirective()) { |
| 7791 | default: |
| 7792 | return NumUsers > 2; |
| 7793 | case PPC::DIR_440: |
| 7794 | case PPC::DIR_A2: |
| 7795 | case PPC::DIR_E500mc: |
| 7796 | case PPC::DIR_E5500: |
| 7797 | return NumUsers > 1; |
| 7798 | } |
| 7799 | } |
| 7800 | |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7801 | static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base, |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 7802 | unsigned Bytes, int Dist, |
| 7803 | SelectionDAG &DAG) { |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 7804 | if (VT.getSizeInBits() / 8 != Bytes) |
| 7805 | return false; |
| 7806 | |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 7807 | SDValue BaseLoc = Base->getBasePtr(); |
| 7808 | if (Loc.getOpcode() == ISD::FrameIndex) { |
| 7809 | if (BaseLoc.getOpcode() != ISD::FrameIndex) |
| 7810 | return false; |
| 7811 | const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 7812 | int FI = cast<FrameIndexSDNode>(Loc)->getIndex(); |
| 7813 | int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex(); |
| 7814 | int FS = MFI->getObjectSize(FI); |
| 7815 | int BFS = MFI->getObjectSize(BFI); |
| 7816 | if (FS != BFS || FS != (int)Bytes) return false; |
| 7817 | return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes); |
| 7818 | } |
| 7819 | |
| 7820 | // Handle X+C |
| 7821 | if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc && |
| 7822 | cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes) |
| 7823 | return true; |
| 7824 | |
| 7825 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 7826 | const GlobalValue *GV1 = nullptr; |
| 7827 | const GlobalValue *GV2 = nullptr; |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 7828 | int64_t Offset1 = 0; |
| 7829 | int64_t Offset2 = 0; |
| 7830 | bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1); |
| 7831 | bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2); |
| 7832 | if (isGA1 && isGA2 && GV1 == GV2) |
| 7833 | return Offset1 == (Offset2 + Dist*Bytes); |
| 7834 | return false; |
| 7835 | } |
| 7836 | |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7837 | // Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does |
| 7838 | // not enforce equality of the chain operands. |
| 7839 | static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base, |
| 7840 | unsigned Bytes, int Dist, |
| 7841 | SelectionDAG &DAG) { |
| 7842 | if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) { |
| 7843 | EVT VT = LS->getMemoryVT(); |
| 7844 | SDValue Loc = LS->getBasePtr(); |
| 7845 | return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG); |
| 7846 | } |
| 7847 | |
| 7848 | if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) { |
| 7849 | EVT VT; |
| 7850 | switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { |
| 7851 | default: return false; |
| 7852 | case Intrinsic::ppc_altivec_lvx: |
| 7853 | case Intrinsic::ppc_altivec_lvxl: |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 7854 | case Intrinsic::ppc_vsx_lxvw4x: |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7855 | VT = MVT::v4i32; |
| 7856 | break; |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 7857 | case Intrinsic::ppc_vsx_lxvd2x: |
| 7858 | VT = MVT::v2f64; |
| 7859 | break; |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7860 | case Intrinsic::ppc_altivec_lvebx: |
| 7861 | VT = MVT::i8; |
| 7862 | break; |
| 7863 | case Intrinsic::ppc_altivec_lvehx: |
| 7864 | VT = MVT::i16; |
| 7865 | break; |
| 7866 | case Intrinsic::ppc_altivec_lvewx: |
| 7867 | VT = MVT::i32; |
| 7868 | break; |
| 7869 | } |
| 7870 | |
| 7871 | return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG); |
| 7872 | } |
| 7873 | |
| 7874 | if (N->getOpcode() == ISD::INTRINSIC_VOID) { |
| 7875 | EVT VT; |
| 7876 | switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { |
| 7877 | default: return false; |
| 7878 | case Intrinsic::ppc_altivec_stvx: |
| 7879 | case Intrinsic::ppc_altivec_stvxl: |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 7880 | case Intrinsic::ppc_vsx_stxvw4x: |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7881 | VT = MVT::v4i32; |
| 7882 | break; |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 7883 | case Intrinsic::ppc_vsx_stxvd2x: |
| 7884 | VT = MVT::v2f64; |
| 7885 | break; |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7886 | case Intrinsic::ppc_altivec_stvebx: |
| 7887 | VT = MVT::i8; |
| 7888 | break; |
| 7889 | case Intrinsic::ppc_altivec_stvehx: |
| 7890 | VT = MVT::i16; |
| 7891 | break; |
| 7892 | case Intrinsic::ppc_altivec_stvewx: |
| 7893 | VT = MVT::i32; |
| 7894 | break; |
| 7895 | } |
| 7896 | |
| 7897 | return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG); |
| 7898 | } |
| 7899 | |
| 7900 | return false; |
| 7901 | } |
| 7902 | |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 7903 | // Return true is there is a nearyby consecutive load to the one provided |
| 7904 | // (regardless of alignment). We search up and down the chain, looking though |
Matt Arsenault | 57e74d2 | 2014-07-29 00:02:40 +0000 | [diff] [blame] | 7905 | // token factors and other loads (but nothing else). As a result, a true result |
| 7906 | // indicates that it is safe to create a new consecutive load adjacent to the |
| 7907 | // load provided. |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 7908 | static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) { |
| 7909 | SDValue Chain = LD->getChain(); |
| 7910 | EVT VT = LD->getMemoryVT(); |
| 7911 | |
| 7912 | SmallSet<SDNode *, 16> LoadRoots; |
| 7913 | SmallVector<SDNode *, 8> Queue(1, Chain.getNode()); |
| 7914 | SmallSet<SDNode *, 16> Visited; |
| 7915 | |
| 7916 | // First, search up the chain, branching to follow all token-factor operands. |
| 7917 | // If we find a consecutive load, then we're done, otherwise, record all |
| 7918 | // nodes just above the top-level loads and token factors. |
| 7919 | while (!Queue.empty()) { |
| 7920 | SDNode *ChainNext = Queue.pop_back_val(); |
David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 7921 | if (!Visited.insert(ChainNext).second) |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 7922 | continue; |
| 7923 | |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7924 | if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) { |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 7925 | if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG)) |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 7926 | return true; |
| 7927 | |
| 7928 | if (!Visited.count(ChainLD->getChain().getNode())) |
| 7929 | Queue.push_back(ChainLD->getChain().getNode()); |
| 7930 | } else if (ChainNext->getOpcode() == ISD::TokenFactor) { |
Craig Topper | 66e588b | 2014-06-29 00:40:57 +0000 | [diff] [blame] | 7931 | for (const SDUse &O : ChainNext->ops()) |
| 7932 | if (!Visited.count(O.getNode())) |
| 7933 | Queue.push_back(O.getNode()); |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 7934 | } else |
| 7935 | LoadRoots.insert(ChainNext); |
| 7936 | } |
| 7937 | |
| 7938 | // Second, search down the chain, starting from the top-level nodes recorded |
| 7939 | // in the first phase. These top-level nodes are the nodes just above all |
| 7940 | // loads and token factors. Starting with their uses, recursively look though |
| 7941 | // all loads (just the chain uses) and token factors to find a consecutive |
| 7942 | // load. |
| 7943 | Visited.clear(); |
| 7944 | Queue.clear(); |
| 7945 | |
| 7946 | for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(), |
| 7947 | IE = LoadRoots.end(); I != IE; ++I) { |
| 7948 | Queue.push_back(*I); |
| 7949 | |
| 7950 | while (!Queue.empty()) { |
| 7951 | SDNode *LoadRoot = Queue.pop_back_val(); |
David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 7952 | if (!Visited.insert(LoadRoot).second) |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 7953 | continue; |
| 7954 | |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7955 | if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot)) |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 7956 | if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG)) |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 7957 | return true; |
| 7958 | |
| 7959 | for (SDNode::use_iterator UI = LoadRoot->use_begin(), |
| 7960 | UE = LoadRoot->use_end(); UI != UE; ++UI) |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7961 | if (((isa<MemSDNode>(*UI) && |
| 7962 | cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) || |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 7963 | UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI)) |
| 7964 | Queue.push_back(*UI); |
| 7965 | } |
| 7966 | } |
| 7967 | |
| 7968 | return false; |
| 7969 | } |
| 7970 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7971 | SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N, |
| 7972 | DAGCombinerInfo &DCI) const { |
| 7973 | SelectionDAG &DAG = DCI.DAG; |
| 7974 | SDLoc dl(N); |
| 7975 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7976 | assert(Subtarget.useCRBits() && |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7977 | "Expecting to be tracking CR bits"); |
| 7978 | // If we're tracking CR bits, we need to be careful that we don't have: |
| 7979 | // trunc(binary-ops(zext(x), zext(y))) |
| 7980 | // or |
| 7981 | // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...) |
| 7982 | // such that we're unnecessarily moving things into GPRs when it would be |
| 7983 | // better to keep them in CR bits. |
| 7984 | |
| 7985 | // Note that trunc here can be an actual i1 trunc, or can be the effective |
| 7986 | // truncation that comes from a setcc or select_cc. |
| 7987 | if (N->getOpcode() == ISD::TRUNCATE && |
| 7988 | N->getValueType(0) != MVT::i1) |
| 7989 | return SDValue(); |
| 7990 | |
| 7991 | if (N->getOperand(0).getValueType() != MVT::i32 && |
| 7992 | N->getOperand(0).getValueType() != MVT::i64) |
| 7993 | return SDValue(); |
| 7994 | |
| 7995 | if (N->getOpcode() == ISD::SETCC || |
| 7996 | N->getOpcode() == ISD::SELECT_CC) { |
| 7997 | // If we're looking at a comparison, then we need to make sure that the |
| 7998 | // high bits (all except for the first) don't matter the result. |
| 7999 | ISD::CondCode CC = |
| 8000 | cast<CondCodeSDNode>(N->getOperand( |
| 8001 | N->getOpcode() == ISD::SETCC ? 2 : 4))->get(); |
| 8002 | unsigned OpBits = N->getOperand(0).getValueSizeInBits(); |
| 8003 | |
| 8004 | if (ISD::isSignedIntSetCC(CC)) { |
| 8005 | if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits || |
| 8006 | DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits) |
| 8007 | return SDValue(); |
| 8008 | } else if (ISD::isUnsignedIntSetCC(CC)) { |
| 8009 | if (!DAG.MaskedValueIsZero(N->getOperand(0), |
| 8010 | APInt::getHighBitsSet(OpBits, OpBits-1)) || |
| 8011 | !DAG.MaskedValueIsZero(N->getOperand(1), |
| 8012 | APInt::getHighBitsSet(OpBits, OpBits-1))) |
| 8013 | return SDValue(); |
| 8014 | } else { |
| 8015 | // This is neither a signed nor an unsigned comparison, just make sure |
| 8016 | // that the high bits are equal. |
| 8017 | APInt Op1Zero, Op1One; |
| 8018 | APInt Op2Zero, Op2One; |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 8019 | DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One); |
| 8020 | DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8021 | |
| 8022 | // We don't really care about what is known about the first bit (if |
| 8023 | // anything), so clear it in all masks prior to comparing them. |
| 8024 | Op1Zero.clearBit(0); Op1One.clearBit(0); |
| 8025 | Op2Zero.clearBit(0); Op2One.clearBit(0); |
| 8026 | |
| 8027 | if (Op1Zero != Op2Zero || Op1One != Op2One) |
| 8028 | return SDValue(); |
| 8029 | } |
| 8030 | } |
| 8031 | |
| 8032 | // We now know that the higher-order bits are irrelevant, we just need to |
| 8033 | // make sure that all of the intermediate operations are bit operations, and |
| 8034 | // all inputs are extensions. |
| 8035 | if (N->getOperand(0).getOpcode() != ISD::AND && |
| 8036 | N->getOperand(0).getOpcode() != ISD::OR && |
| 8037 | N->getOperand(0).getOpcode() != ISD::XOR && |
| 8038 | N->getOperand(0).getOpcode() != ISD::SELECT && |
| 8039 | N->getOperand(0).getOpcode() != ISD::SELECT_CC && |
| 8040 | N->getOperand(0).getOpcode() != ISD::TRUNCATE && |
| 8041 | N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND && |
| 8042 | N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND && |
| 8043 | N->getOperand(0).getOpcode() != ISD::ANY_EXTEND) |
| 8044 | return SDValue(); |
| 8045 | |
| 8046 | if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) && |
| 8047 | N->getOperand(1).getOpcode() != ISD::AND && |
| 8048 | N->getOperand(1).getOpcode() != ISD::OR && |
| 8049 | N->getOperand(1).getOpcode() != ISD::XOR && |
| 8050 | N->getOperand(1).getOpcode() != ISD::SELECT && |
| 8051 | N->getOperand(1).getOpcode() != ISD::SELECT_CC && |
| 8052 | N->getOperand(1).getOpcode() != ISD::TRUNCATE && |
| 8053 | N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND && |
| 8054 | N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND && |
| 8055 | N->getOperand(1).getOpcode() != ISD::ANY_EXTEND) |
| 8056 | return SDValue(); |
| 8057 | |
| 8058 | SmallVector<SDValue, 4> Inputs; |
| 8059 | SmallVector<SDValue, 8> BinOps, PromOps; |
| 8060 | SmallPtrSet<SDNode *, 16> Visited; |
| 8061 | |
| 8062 | for (unsigned i = 0; i < 2; ++i) { |
| 8063 | if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND || |
| 8064 | N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND || |
| 8065 | N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) && |
| 8066 | N->getOperand(i).getOperand(0).getValueType() == MVT::i1) || |
| 8067 | isa<ConstantSDNode>(N->getOperand(i))) |
| 8068 | Inputs.push_back(N->getOperand(i)); |
| 8069 | else |
| 8070 | BinOps.push_back(N->getOperand(i)); |
| 8071 | |
| 8072 | if (N->getOpcode() == ISD::TRUNCATE) |
| 8073 | break; |
| 8074 | } |
| 8075 | |
| 8076 | // Visit all inputs, collect all binary operations (and, or, xor and |
| 8077 | // select) that are all fed by extensions. |
| 8078 | while (!BinOps.empty()) { |
| 8079 | SDValue BinOp = BinOps.back(); |
| 8080 | BinOps.pop_back(); |
| 8081 | |
David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 8082 | if (!Visited.insert(BinOp.getNode()).second) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8083 | continue; |
| 8084 | |
| 8085 | PromOps.push_back(BinOp); |
| 8086 | |
| 8087 | for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) { |
| 8088 | // The condition of the select is not promoted. |
| 8089 | if (BinOp.getOpcode() == ISD::SELECT && i == 0) |
| 8090 | continue; |
| 8091 | if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3) |
| 8092 | continue; |
| 8093 | |
| 8094 | if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND || |
| 8095 | BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND || |
| 8096 | BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) && |
| 8097 | BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) || |
| 8098 | isa<ConstantSDNode>(BinOp.getOperand(i))) { |
| 8099 | Inputs.push_back(BinOp.getOperand(i)); |
| 8100 | } else if (BinOp.getOperand(i).getOpcode() == ISD::AND || |
| 8101 | BinOp.getOperand(i).getOpcode() == ISD::OR || |
| 8102 | BinOp.getOperand(i).getOpcode() == ISD::XOR || |
| 8103 | BinOp.getOperand(i).getOpcode() == ISD::SELECT || |
| 8104 | BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC || |
| 8105 | BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE || |
| 8106 | BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND || |
| 8107 | BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND || |
| 8108 | BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) { |
| 8109 | BinOps.push_back(BinOp.getOperand(i)); |
| 8110 | } else { |
| 8111 | // We have an input that is not an extension or another binary |
| 8112 | // operation; we'll abort this transformation. |
| 8113 | return SDValue(); |
| 8114 | } |
| 8115 | } |
| 8116 | } |
| 8117 | |
| 8118 | // Make sure that this is a self-contained cluster of operations (which |
| 8119 | // is not quite the same thing as saying that everything has only one |
| 8120 | // use). |
| 8121 | for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { |
| 8122 | if (isa<ConstantSDNode>(Inputs[i])) |
| 8123 | continue; |
| 8124 | |
| 8125 | for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(), |
| 8126 | UE = Inputs[i].getNode()->use_end(); |
| 8127 | UI != UE; ++UI) { |
| 8128 | SDNode *User = *UI; |
| 8129 | if (User != N && !Visited.count(User)) |
| 8130 | return SDValue(); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8131 | |
| 8132 | // Make sure that we're not going to promote the non-output-value |
| 8133 | // operand(s) or SELECT or SELECT_CC. |
| 8134 | // FIXME: Although we could sometimes handle this, and it does occur in |
| 8135 | // practice that one of the condition inputs to the select is also one of |
| 8136 | // the outputs, we currently can't deal with this. |
| 8137 | if (User->getOpcode() == ISD::SELECT) { |
| 8138 | if (User->getOperand(0) == Inputs[i]) |
| 8139 | return SDValue(); |
| 8140 | } else if (User->getOpcode() == ISD::SELECT_CC) { |
| 8141 | if (User->getOperand(0) == Inputs[i] || |
| 8142 | User->getOperand(1) == Inputs[i]) |
| 8143 | return SDValue(); |
| 8144 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8145 | } |
| 8146 | } |
| 8147 | |
| 8148 | for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) { |
| 8149 | for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(), |
| 8150 | UE = PromOps[i].getNode()->use_end(); |
| 8151 | UI != UE; ++UI) { |
| 8152 | SDNode *User = *UI; |
| 8153 | if (User != N && !Visited.count(User)) |
| 8154 | return SDValue(); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8155 | |
| 8156 | // Make sure that we're not going to promote the non-output-value |
| 8157 | // operand(s) or SELECT or SELECT_CC. |
| 8158 | // FIXME: Although we could sometimes handle this, and it does occur in |
| 8159 | // practice that one of the condition inputs to the select is also one of |
| 8160 | // the outputs, we currently can't deal with this. |
| 8161 | if (User->getOpcode() == ISD::SELECT) { |
| 8162 | if (User->getOperand(0) == PromOps[i]) |
| 8163 | return SDValue(); |
| 8164 | } else if (User->getOpcode() == ISD::SELECT_CC) { |
| 8165 | if (User->getOperand(0) == PromOps[i] || |
| 8166 | User->getOperand(1) == PromOps[i]) |
| 8167 | return SDValue(); |
| 8168 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8169 | } |
| 8170 | } |
| 8171 | |
| 8172 | // Replace all inputs with the extension operand. |
| 8173 | for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { |
| 8174 | // Constants may have users outside the cluster of to-be-promoted nodes, |
| 8175 | // and so we need to replace those as we do the promotions. |
| 8176 | if (isa<ConstantSDNode>(Inputs[i])) |
| 8177 | continue; |
| 8178 | else |
| 8179 | DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0)); |
| 8180 | } |
| 8181 | |
| 8182 | // Replace all operations (these are all the same, but have a different |
| 8183 | // (i1) return type). DAG.getNode will validate that the types of |
| 8184 | // a binary operator match, so go through the list in reverse so that |
| 8185 | // we've likely promoted both operands first. Any intermediate truncations or |
| 8186 | // extensions disappear. |
| 8187 | while (!PromOps.empty()) { |
| 8188 | SDValue PromOp = PromOps.back(); |
| 8189 | PromOps.pop_back(); |
| 8190 | |
| 8191 | if (PromOp.getOpcode() == ISD::TRUNCATE || |
| 8192 | PromOp.getOpcode() == ISD::SIGN_EXTEND || |
| 8193 | PromOp.getOpcode() == ISD::ZERO_EXTEND || |
| 8194 | PromOp.getOpcode() == ISD::ANY_EXTEND) { |
| 8195 | if (!isa<ConstantSDNode>(PromOp.getOperand(0)) && |
| 8196 | PromOp.getOperand(0).getValueType() != MVT::i1) { |
| 8197 | // The operand is not yet ready (see comment below). |
| 8198 | PromOps.insert(PromOps.begin(), PromOp); |
| 8199 | continue; |
| 8200 | } |
| 8201 | |
| 8202 | SDValue RepValue = PromOp.getOperand(0); |
| 8203 | if (isa<ConstantSDNode>(RepValue)) |
| 8204 | RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue); |
| 8205 | |
| 8206 | DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue); |
| 8207 | continue; |
| 8208 | } |
| 8209 | |
| 8210 | unsigned C; |
| 8211 | switch (PromOp.getOpcode()) { |
| 8212 | default: C = 0; break; |
| 8213 | case ISD::SELECT: C = 1; break; |
| 8214 | case ISD::SELECT_CC: C = 2; break; |
| 8215 | } |
| 8216 | |
| 8217 | if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) && |
| 8218 | PromOp.getOperand(C).getValueType() != MVT::i1) || |
| 8219 | (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) && |
| 8220 | PromOp.getOperand(C+1).getValueType() != MVT::i1)) { |
| 8221 | // The to-be-promoted operands of this node have not yet been |
| 8222 | // promoted (this should be rare because we're going through the |
| 8223 | // list backward, but if one of the operands has several users in |
| 8224 | // this cluster of to-be-promoted nodes, it is possible). |
| 8225 | PromOps.insert(PromOps.begin(), PromOp); |
| 8226 | continue; |
| 8227 | } |
| 8228 | |
| 8229 | SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(), |
| 8230 | PromOp.getNode()->op_end()); |
| 8231 | |
| 8232 | // If there are any constant inputs, make sure they're replaced now. |
| 8233 | for (unsigned i = 0; i < 2; ++i) |
| 8234 | if (isa<ConstantSDNode>(Ops[C+i])) |
| 8235 | Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]); |
| 8236 | |
| 8237 | DAG.ReplaceAllUsesOfValueWith(PromOp, |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 8238 | DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops)); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8239 | } |
| 8240 | |
| 8241 | // Now we're left with the initial truncation itself. |
| 8242 | if (N->getOpcode() == ISD::TRUNCATE) |
| 8243 | return N->getOperand(0); |
| 8244 | |
| 8245 | // Otherwise, this is a comparison. The operands to be compared have just |
| 8246 | // changed type (to i1), but everything else is the same. |
| 8247 | return SDValue(N, 0); |
| 8248 | } |
| 8249 | |
| 8250 | SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N, |
| 8251 | DAGCombinerInfo &DCI) const { |
| 8252 | SelectionDAG &DAG = DCI.DAG; |
| 8253 | SDLoc dl(N); |
| 8254 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8255 | // If we're tracking CR bits, we need to be careful that we don't have: |
| 8256 | // zext(binary-ops(trunc(x), trunc(y))) |
| 8257 | // or |
| 8258 | // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...) |
| 8259 | // such that we're unnecessarily moving things into CR bits that can more |
| 8260 | // efficiently stay in GPRs. Note that if we're not certain that the high |
| 8261 | // bits are set as required by the final extension, we still may need to do |
| 8262 | // some masking to get the proper behavior. |
| 8263 | |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8264 | // This same functionality is important on PPC64 when dealing with |
| 8265 | // 32-to-64-bit extensions; these occur often when 32-bit values are used as |
| 8266 | // the return values of functions. Because it is so similar, it is handled |
| 8267 | // here as well. |
| 8268 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8269 | if (N->getValueType(0) != MVT::i32 && |
| 8270 | N->getValueType(0) != MVT::i64) |
| 8271 | return SDValue(); |
| 8272 | |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8273 | if (!((N->getOperand(0).getValueType() == MVT::i1 && |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 8274 | Subtarget.useCRBits()) || |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8275 | (N->getOperand(0).getValueType() == MVT::i32 && |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 8276 | Subtarget.isPPC64()))) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8277 | return SDValue(); |
| 8278 | |
| 8279 | if (N->getOperand(0).getOpcode() != ISD::AND && |
| 8280 | N->getOperand(0).getOpcode() != ISD::OR && |
| 8281 | N->getOperand(0).getOpcode() != ISD::XOR && |
| 8282 | N->getOperand(0).getOpcode() != ISD::SELECT && |
| 8283 | N->getOperand(0).getOpcode() != ISD::SELECT_CC) |
| 8284 | return SDValue(); |
| 8285 | |
| 8286 | SmallVector<SDValue, 4> Inputs; |
| 8287 | SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps; |
| 8288 | SmallPtrSet<SDNode *, 16> Visited; |
| 8289 | |
| 8290 | // Visit all inputs, collect all binary operations (and, or, xor and |
| 8291 | // select) that are all fed by truncations. |
| 8292 | while (!BinOps.empty()) { |
| 8293 | SDValue BinOp = BinOps.back(); |
| 8294 | BinOps.pop_back(); |
| 8295 | |
David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 8296 | if (!Visited.insert(BinOp.getNode()).second) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8297 | continue; |
| 8298 | |
| 8299 | PromOps.push_back(BinOp); |
| 8300 | |
| 8301 | for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) { |
| 8302 | // The condition of the select is not promoted. |
| 8303 | if (BinOp.getOpcode() == ISD::SELECT && i == 0) |
| 8304 | continue; |
| 8305 | if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3) |
| 8306 | continue; |
| 8307 | |
| 8308 | if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE || |
| 8309 | isa<ConstantSDNode>(BinOp.getOperand(i))) { |
| 8310 | Inputs.push_back(BinOp.getOperand(i)); |
| 8311 | } else if (BinOp.getOperand(i).getOpcode() == ISD::AND || |
| 8312 | BinOp.getOperand(i).getOpcode() == ISD::OR || |
| 8313 | BinOp.getOperand(i).getOpcode() == ISD::XOR || |
| 8314 | BinOp.getOperand(i).getOpcode() == ISD::SELECT || |
| 8315 | BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) { |
| 8316 | BinOps.push_back(BinOp.getOperand(i)); |
| 8317 | } else { |
| 8318 | // We have an input that is not a truncation or another binary |
| 8319 | // operation; we'll abort this transformation. |
| 8320 | return SDValue(); |
| 8321 | } |
| 8322 | } |
| 8323 | } |
| 8324 | |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8325 | // The operands of a select that must be truncated when the select is |
| 8326 | // promoted because the operand is actually part of the to-be-promoted set. |
| 8327 | DenseMap<SDNode *, EVT> SelectTruncOp[2]; |
| 8328 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8329 | // Make sure that this is a self-contained cluster of operations (which |
| 8330 | // is not quite the same thing as saying that everything has only one |
| 8331 | // use). |
| 8332 | for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { |
| 8333 | if (isa<ConstantSDNode>(Inputs[i])) |
| 8334 | continue; |
| 8335 | |
| 8336 | for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(), |
| 8337 | UE = Inputs[i].getNode()->use_end(); |
| 8338 | UI != UE; ++UI) { |
| 8339 | SDNode *User = *UI; |
| 8340 | if (User != N && !Visited.count(User)) |
| 8341 | return SDValue(); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8342 | |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8343 | // If we're going to promote the non-output-value operand(s) or SELECT or |
| 8344 | // SELECT_CC, record them for truncation. |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8345 | if (User->getOpcode() == ISD::SELECT) { |
| 8346 | if (User->getOperand(0) == Inputs[i]) |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8347 | SelectTruncOp[0].insert(std::make_pair(User, |
| 8348 | User->getOperand(0).getValueType())); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8349 | } else if (User->getOpcode() == ISD::SELECT_CC) { |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8350 | if (User->getOperand(0) == Inputs[i]) |
| 8351 | SelectTruncOp[0].insert(std::make_pair(User, |
| 8352 | User->getOperand(0).getValueType())); |
| 8353 | if (User->getOperand(1) == Inputs[i]) |
| 8354 | SelectTruncOp[1].insert(std::make_pair(User, |
| 8355 | User->getOperand(1).getValueType())); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8356 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8357 | } |
| 8358 | } |
| 8359 | |
| 8360 | for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) { |
| 8361 | for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(), |
| 8362 | UE = PromOps[i].getNode()->use_end(); |
| 8363 | UI != UE; ++UI) { |
| 8364 | SDNode *User = *UI; |
| 8365 | if (User != N && !Visited.count(User)) |
| 8366 | return SDValue(); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8367 | |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8368 | // If we're going to promote the non-output-value operand(s) or SELECT or |
| 8369 | // SELECT_CC, record them for truncation. |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8370 | if (User->getOpcode() == ISD::SELECT) { |
| 8371 | if (User->getOperand(0) == PromOps[i]) |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8372 | SelectTruncOp[0].insert(std::make_pair(User, |
| 8373 | User->getOperand(0).getValueType())); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8374 | } else if (User->getOpcode() == ISD::SELECT_CC) { |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8375 | if (User->getOperand(0) == PromOps[i]) |
| 8376 | SelectTruncOp[0].insert(std::make_pair(User, |
| 8377 | User->getOperand(0).getValueType())); |
| 8378 | if (User->getOperand(1) == PromOps[i]) |
| 8379 | SelectTruncOp[1].insert(std::make_pair(User, |
| 8380 | User->getOperand(1).getValueType())); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8381 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8382 | } |
| 8383 | } |
| 8384 | |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8385 | unsigned PromBits = N->getOperand(0).getValueSizeInBits(); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8386 | bool ReallyNeedsExt = false; |
| 8387 | if (N->getOpcode() != ISD::ANY_EXTEND) { |
| 8388 | // If all of the inputs are not already sign/zero extended, then |
| 8389 | // we'll still need to do that at the end. |
| 8390 | for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { |
| 8391 | if (isa<ConstantSDNode>(Inputs[i])) |
| 8392 | continue; |
| 8393 | |
| 8394 | unsigned OpBits = |
| 8395 | Inputs[i].getOperand(0).getValueSizeInBits(); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8396 | assert(PromBits < OpBits && "Truncation not to a smaller bit count?"); |
| 8397 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8398 | if ((N->getOpcode() == ISD::ZERO_EXTEND && |
| 8399 | !DAG.MaskedValueIsZero(Inputs[i].getOperand(0), |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8400 | APInt::getHighBitsSet(OpBits, |
| 8401 | OpBits-PromBits))) || |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8402 | (N->getOpcode() == ISD::SIGN_EXTEND && |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8403 | DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) < |
| 8404 | (OpBits-(PromBits-1)))) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8405 | ReallyNeedsExt = true; |
| 8406 | break; |
| 8407 | } |
| 8408 | } |
| 8409 | } |
| 8410 | |
| 8411 | // Replace all inputs, either with the truncation operand, or a |
| 8412 | // truncation or extension to the final output type. |
| 8413 | for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { |
| 8414 | // Constant inputs need to be replaced with the to-be-promoted nodes that |
| 8415 | // use them because they might have users outside of the cluster of |
| 8416 | // promoted nodes. |
| 8417 | if (isa<ConstantSDNode>(Inputs[i])) |
| 8418 | continue; |
| 8419 | |
| 8420 | SDValue InSrc = Inputs[i].getOperand(0); |
| 8421 | if (Inputs[i].getValueType() == N->getValueType(0)) |
| 8422 | DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc); |
| 8423 | else if (N->getOpcode() == ISD::SIGN_EXTEND) |
| 8424 | DAG.ReplaceAllUsesOfValueWith(Inputs[i], |
| 8425 | DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0))); |
| 8426 | else if (N->getOpcode() == ISD::ZERO_EXTEND) |
| 8427 | DAG.ReplaceAllUsesOfValueWith(Inputs[i], |
| 8428 | DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0))); |
| 8429 | else |
| 8430 | DAG.ReplaceAllUsesOfValueWith(Inputs[i], |
| 8431 | DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0))); |
| 8432 | } |
| 8433 | |
| 8434 | // Replace all operations (these are all the same, but have a different |
| 8435 | // (promoted) return type). DAG.getNode will validate that the types of |
| 8436 | // a binary operator match, so go through the list in reverse so that |
| 8437 | // we've likely promoted both operands first. |
| 8438 | while (!PromOps.empty()) { |
| 8439 | SDValue PromOp = PromOps.back(); |
| 8440 | PromOps.pop_back(); |
| 8441 | |
| 8442 | unsigned C; |
| 8443 | switch (PromOp.getOpcode()) { |
| 8444 | default: C = 0; break; |
| 8445 | case ISD::SELECT: C = 1; break; |
| 8446 | case ISD::SELECT_CC: C = 2; break; |
| 8447 | } |
| 8448 | |
| 8449 | if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) && |
| 8450 | PromOp.getOperand(C).getValueType() != N->getValueType(0)) || |
| 8451 | (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) && |
| 8452 | PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) { |
| 8453 | // The to-be-promoted operands of this node have not yet been |
| 8454 | // promoted (this should be rare because we're going through the |
| 8455 | // list backward, but if one of the operands has several users in |
| 8456 | // this cluster of to-be-promoted nodes, it is possible). |
| 8457 | PromOps.insert(PromOps.begin(), PromOp); |
| 8458 | continue; |
| 8459 | } |
| 8460 | |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8461 | // For SELECT and SELECT_CC nodes, we do a similar check for any |
| 8462 | // to-be-promoted comparison inputs. |
| 8463 | if (PromOp.getOpcode() == ISD::SELECT || |
| 8464 | PromOp.getOpcode() == ISD::SELECT_CC) { |
| 8465 | if ((SelectTruncOp[0].count(PromOp.getNode()) && |
| 8466 | PromOp.getOperand(0).getValueType() != N->getValueType(0)) || |
| 8467 | (SelectTruncOp[1].count(PromOp.getNode()) && |
| 8468 | PromOp.getOperand(1).getValueType() != N->getValueType(0))) { |
| 8469 | PromOps.insert(PromOps.begin(), PromOp); |
| 8470 | continue; |
| 8471 | } |
| 8472 | } |
| 8473 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8474 | SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(), |
| 8475 | PromOp.getNode()->op_end()); |
| 8476 | |
| 8477 | // If this node has constant inputs, then they'll need to be promoted here. |
| 8478 | for (unsigned i = 0; i < 2; ++i) { |
| 8479 | if (!isa<ConstantSDNode>(Ops[C+i])) |
| 8480 | continue; |
| 8481 | if (Ops[C+i].getValueType() == N->getValueType(0)) |
| 8482 | continue; |
| 8483 | |
| 8484 | if (N->getOpcode() == ISD::SIGN_EXTEND) |
| 8485 | Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); |
| 8486 | else if (N->getOpcode() == ISD::ZERO_EXTEND) |
| 8487 | Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); |
| 8488 | else |
| 8489 | Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); |
| 8490 | } |
| 8491 | |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8492 | // If we've promoted the comparison inputs of a SELECT or SELECT_CC, |
| 8493 | // truncate them again to the original value type. |
| 8494 | if (PromOp.getOpcode() == ISD::SELECT || |
| 8495 | PromOp.getOpcode() == ISD::SELECT_CC) { |
| 8496 | auto SI0 = SelectTruncOp[0].find(PromOp.getNode()); |
| 8497 | if (SI0 != SelectTruncOp[0].end()) |
| 8498 | Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]); |
| 8499 | auto SI1 = SelectTruncOp[1].find(PromOp.getNode()); |
| 8500 | if (SI1 != SelectTruncOp[1].end()) |
| 8501 | Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]); |
| 8502 | } |
| 8503 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8504 | DAG.ReplaceAllUsesOfValueWith(PromOp, |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 8505 | DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops)); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8506 | } |
| 8507 | |
| 8508 | // Now we're left with the initial extension itself. |
| 8509 | if (!ReallyNeedsExt) |
| 8510 | return N->getOperand(0); |
| 8511 | |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8512 | // To zero extend, just mask off everything except for the first bit (in the |
| 8513 | // i1 case). |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8514 | if (N->getOpcode() == ISD::ZERO_EXTEND) |
| 8515 | return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0), |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8516 | DAG.getConstant(APInt::getLowBitsSet( |
| 8517 | N->getValueSizeInBits(0), PromBits), |
| 8518 | N->getValueType(0))); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8519 | |
| 8520 | assert(N->getOpcode() == ISD::SIGN_EXTEND && |
| 8521 | "Invalid extension type"); |
| 8522 | EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0)); |
| 8523 | SDValue ShiftCst = |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8524 | DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8525 | return DAG.getNode(ISD::SRA, dl, N->getValueType(0), |
| 8526 | DAG.getNode(ISD::SHL, dl, N->getValueType(0), |
| 8527 | N->getOperand(0), ShiftCst), ShiftCst); |
| 8528 | } |
| 8529 | |
Hal Finkel | 5efb918 | 2015-01-06 06:01:57 +0000 | [diff] [blame] | 8530 | SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N, |
| 8531 | DAGCombinerInfo &DCI) const { |
| 8532 | assert((N->getOpcode() == ISD::SINT_TO_FP || |
| 8533 | N->getOpcode() == ISD::UINT_TO_FP) && |
| 8534 | "Need an int -> FP conversion node here"); |
| 8535 | |
| 8536 | if (!Subtarget.has64BitSupport()) |
| 8537 | return SDValue(); |
| 8538 | |
| 8539 | SelectionDAG &DAG = DCI.DAG; |
| 8540 | SDLoc dl(N); |
| 8541 | SDValue Op(N, 0); |
| 8542 | |
| 8543 | // Don't handle ppc_fp128 here or i1 conversions. |
| 8544 | if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64) |
| 8545 | return SDValue(); |
| 8546 | if (Op.getOperand(0).getValueType() == MVT::i1) |
| 8547 | return SDValue(); |
| 8548 | |
| 8549 | // For i32 intermediate values, unfortunately, the conversion functions |
| 8550 | // leave the upper 32 bits of the value are undefined. Within the set of |
| 8551 | // scalar instructions, we have no method for zero- or sign-extending the |
| 8552 | // value. Thus, we cannot handle i32 intermediate values here. |
| 8553 | if (Op.getOperand(0).getValueType() == MVT::i32) |
| 8554 | return SDValue(); |
| 8555 | |
| 8556 | assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) && |
| 8557 | "UINT_TO_FP is supported only with FPCVT"); |
| 8558 | |
| 8559 | // If we have FCFIDS, then use it when converting to single-precision. |
| 8560 | // Otherwise, convert to double-precision and then round. |
| 8561 | unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ? |
| 8562 | (Op.getOpcode() == ISD::UINT_TO_FP ? |
| 8563 | PPCISD::FCFIDUS : PPCISD::FCFIDS) : |
| 8564 | (Op.getOpcode() == ISD::UINT_TO_FP ? |
| 8565 | PPCISD::FCFIDU : PPCISD::FCFID); |
| 8566 | MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ? |
| 8567 | MVT::f32 : MVT::f64; |
| 8568 | |
| 8569 | // If we're converting from a float, to an int, and back to a float again, |
| 8570 | // then we don't need the store/load pair at all. |
| 8571 | if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT && |
| 8572 | Subtarget.hasFPCVT()) || |
| 8573 | (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) { |
| 8574 | SDValue Src = Op.getOperand(0).getOperand(0); |
| 8575 | if (Src.getValueType() == MVT::f32) { |
| 8576 | Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src); |
| 8577 | DCI.AddToWorklist(Src.getNode()); |
| 8578 | } |
| 8579 | |
| 8580 | unsigned FCTOp = |
| 8581 | Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ : |
| 8582 | PPCISD::FCTIDUZ; |
| 8583 | |
| 8584 | SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src); |
| 8585 | SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp); |
| 8586 | |
| 8587 | if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) { |
| 8588 | FP = DAG.getNode(ISD::FP_ROUND, dl, |
| 8589 | MVT::f32, FP, DAG.getIntPtrConstant(0)); |
| 8590 | DCI.AddToWorklist(FP.getNode()); |
| 8591 | } |
| 8592 | |
| 8593 | return FP; |
| 8594 | } |
| 8595 | |
| 8596 | return SDValue(); |
| 8597 | } |
| 8598 | |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8599 | // expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for |
| 8600 | // builtins) into loads with swaps. |
| 8601 | SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N, |
| 8602 | DAGCombinerInfo &DCI) const { |
| 8603 | SelectionDAG &DAG = DCI.DAG; |
| 8604 | SDLoc dl(N); |
| 8605 | SDValue Chain; |
| 8606 | SDValue Base; |
| 8607 | MachineMemOperand *MMO; |
| 8608 | |
| 8609 | switch (N->getOpcode()) { |
| 8610 | default: |
| 8611 | llvm_unreachable("Unexpected opcode for little endian VSX load"); |
| 8612 | case ISD::LOAD: { |
| 8613 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 8614 | Chain = LD->getChain(); |
| 8615 | Base = LD->getBasePtr(); |
| 8616 | MMO = LD->getMemOperand(); |
| 8617 | // If the MMO suggests this isn't a load of a full vector, leave |
| 8618 | // things alone. For a built-in, we have to make the change for |
| 8619 | // correctness, so if there is a size problem that will be a bug. |
| 8620 | if (MMO->getSize() < 16) |
| 8621 | return SDValue(); |
| 8622 | break; |
| 8623 | } |
| 8624 | case ISD::INTRINSIC_W_CHAIN: { |
| 8625 | MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N); |
| 8626 | Chain = Intrin->getChain(); |
| 8627 | Base = Intrin->getBasePtr(); |
| 8628 | MMO = Intrin->getMemOperand(); |
| 8629 | break; |
| 8630 | } |
| 8631 | } |
| 8632 | |
| 8633 | MVT VecTy = N->getValueType(0).getSimpleVT(); |
| 8634 | SDValue LoadOps[] = { Chain, Base }; |
| 8635 | SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl, |
| 8636 | DAG.getVTList(VecTy, MVT::Other), |
| 8637 | LoadOps, VecTy, MMO); |
| 8638 | DCI.AddToWorklist(Load.getNode()); |
| 8639 | Chain = Load.getValue(1); |
| 8640 | SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl, |
| 8641 | DAG.getVTList(VecTy, MVT::Other), Chain, Load); |
| 8642 | DCI.AddToWorklist(Swap.getNode()); |
| 8643 | return Swap; |
| 8644 | } |
| 8645 | |
| 8646 | // expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for |
| 8647 | // builtins) into stores with swaps. |
| 8648 | SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N, |
| 8649 | DAGCombinerInfo &DCI) const { |
| 8650 | SelectionDAG &DAG = DCI.DAG; |
| 8651 | SDLoc dl(N); |
| 8652 | SDValue Chain; |
| 8653 | SDValue Base; |
| 8654 | unsigned SrcOpnd; |
| 8655 | MachineMemOperand *MMO; |
| 8656 | |
| 8657 | switch (N->getOpcode()) { |
| 8658 | default: |
| 8659 | llvm_unreachable("Unexpected opcode for little endian VSX store"); |
| 8660 | case ISD::STORE: { |
| 8661 | StoreSDNode *ST = cast<StoreSDNode>(N); |
| 8662 | Chain = ST->getChain(); |
| 8663 | Base = ST->getBasePtr(); |
| 8664 | MMO = ST->getMemOperand(); |
| 8665 | SrcOpnd = 1; |
| 8666 | // If the MMO suggests this isn't a store of a full vector, leave |
| 8667 | // things alone. For a built-in, we have to make the change for |
| 8668 | // correctness, so if there is a size problem that will be a bug. |
| 8669 | if (MMO->getSize() < 16) |
| 8670 | return SDValue(); |
| 8671 | break; |
| 8672 | } |
| 8673 | case ISD::INTRINSIC_VOID: { |
| 8674 | MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N); |
| 8675 | Chain = Intrin->getChain(); |
| 8676 | // Intrin->getBasePtr() oddly does not get what we want. |
| 8677 | Base = Intrin->getOperand(3); |
| 8678 | MMO = Intrin->getMemOperand(); |
| 8679 | SrcOpnd = 2; |
| 8680 | break; |
| 8681 | } |
| 8682 | } |
| 8683 | |
| 8684 | SDValue Src = N->getOperand(SrcOpnd); |
| 8685 | MVT VecTy = Src.getValueType().getSimpleVT(); |
| 8686 | SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl, |
| 8687 | DAG.getVTList(VecTy, MVT::Other), Chain, Src); |
| 8688 | DCI.AddToWorklist(Swap.getNode()); |
| 8689 | Chain = Swap.getValue(1); |
| 8690 | SDValue StoreOps[] = { Chain, Swap, Base }; |
| 8691 | SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl, |
| 8692 | DAG.getVTList(MVT::Other), |
| 8693 | StoreOps, VecTy, MMO); |
| 8694 | DCI.AddToWorklist(Store.getNode()); |
| 8695 | return Store; |
| 8696 | } |
| 8697 | |
Duncan Sands | dc2dac1 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 8698 | SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N, |
| 8699 | DAGCombinerInfo &DCI) const { |
Dan Gohman | 57c732b | 2010-04-21 01:34:56 +0000 | [diff] [blame] | 8700 | const TargetMachine &TM = getTargetMachine(); |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 8701 | SelectionDAG &DAG = DCI.DAG; |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 8702 | SDLoc dl(N); |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 8703 | switch (N->getOpcode()) { |
| 8704 | default: break; |
Chris Lattner | 3c48ea5 | 2006-09-19 05:22:59 +0000 | [diff] [blame] | 8705 | case PPCISD::SHL: |
| 8706 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { |
Dan Gohman | f1d8304 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 8707 | if (C->isNullValue()) // 0 << V -> 0. |
Chris Lattner | 3c48ea5 | 2006-09-19 05:22:59 +0000 | [diff] [blame] | 8708 | return N->getOperand(0); |
| 8709 | } |
| 8710 | break; |
| 8711 | case PPCISD::SRL: |
| 8712 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { |
Dan Gohman | f1d8304 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 8713 | if (C->isNullValue()) // 0 >>u V -> 0. |
Chris Lattner | 3c48ea5 | 2006-09-19 05:22:59 +0000 | [diff] [blame] | 8714 | return N->getOperand(0); |
| 8715 | } |
| 8716 | break; |
| 8717 | case PPCISD::SRA: |
| 8718 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { |
Dan Gohman | f1d8304 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 8719 | if (C->isNullValue() || // 0 >>s V -> 0. |
Chris Lattner | 3c48ea5 | 2006-09-19 05:22:59 +0000 | [diff] [blame] | 8720 | C->isAllOnesValue()) // -1 >>s V -> -1. |
| 8721 | return N->getOperand(0); |
| 8722 | } |
| 8723 | break; |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8724 | case ISD::SIGN_EXTEND: |
| 8725 | case ISD::ZERO_EXTEND: |
| 8726 | case ISD::ANY_EXTEND: |
| 8727 | return DAGCombineExtBoolTrunc(N, DCI); |
| 8728 | case ISD::TRUNCATE: |
| 8729 | case ISD::SETCC: |
| 8730 | case ISD::SELECT_CC: |
| 8731 | return DAGCombineTruncBoolExt(N, DCI); |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 8732 | case ISD::SINT_TO_FP: |
Hal Finkel | 5efb918 | 2015-01-06 06:01:57 +0000 | [diff] [blame] | 8733 | case ISD::UINT_TO_FP: |
| 8734 | return combineFPToIntToFP(N, DCI); |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8735 | case ISD::STORE: { |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 8736 | // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)). |
| 8737 | if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() && |
Chris Lattner | f5b46f7 | 2008-01-18 16:54:56 +0000 | [diff] [blame] | 8738 | !cast<StoreSDNode>(N)->isTruncatingStore() && |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 8739 | N->getOperand(1).getOpcode() == ISD::FP_TO_SINT && |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8740 | N->getOperand(1).getValueType() == MVT::i32 && |
| 8741 | N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8742 | SDValue Val = N->getOperand(1).getOperand(0); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8743 | if (Val.getValueType() == MVT::f32) { |
| 8744 | Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val); |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8745 | DCI.AddToWorklist(Val.getNode()); |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 8746 | } |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8747 | Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val); |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8748 | DCI.AddToWorklist(Val.getNode()); |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 8749 | |
Hal Finkel | 60c7510 | 2013-04-01 15:37:53 +0000 | [diff] [blame] | 8750 | SDValue Ops[] = { |
| 8751 | N->getOperand(0), Val, N->getOperand(2), |
| 8752 | DAG.getValueType(N->getOperand(1).getValueType()) |
| 8753 | }; |
| 8754 | |
| 8755 | Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl, |
Craig Topper | 206fcd4 | 2014-04-26 19:29:41 +0000 | [diff] [blame] | 8756 | DAG.getVTList(MVT::Other), Ops, |
Hal Finkel | 60c7510 | 2013-04-01 15:37:53 +0000 | [diff] [blame] | 8757 | cast<StoreSDNode>(N)->getMemoryVT(), |
| 8758 | cast<StoreSDNode>(N)->getMemOperand()); |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8759 | DCI.AddToWorklist(Val.getNode()); |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 8760 | return Val; |
| 8761 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8762 | |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8763 | // Turn STORE (BSWAP) -> sthbrx/stwbrx. |
Dan Gohman | 28328db | 2009-09-25 00:57:30 +0000 | [diff] [blame] | 8764 | if (cast<StoreSDNode>(N)->isUnindexed() && |
| 8765 | N->getOperand(1).getOpcode() == ISD::BSWAP && |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8766 | N->getOperand(1).getNode()->hasOneUse() && |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8767 | (N->getOperand(1).getValueType() == MVT::i32 || |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 8768 | N->getOperand(1).getValueType() == MVT::i16 || |
| 8769 | (TM.getSubtarget<PPCSubtarget>().hasLDBRX() && |
Hal Finkel | 22e41c4 | 2013-03-28 20:23:46 +0000 | [diff] [blame] | 8770 | TM.getSubtarget<PPCSubtarget>().isPPC64() && |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 8771 | N->getOperand(1).getValueType() == MVT::i64))) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8772 | SDValue BSwapOp = N->getOperand(1).getOperand(0); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8773 | // Do an any-extend to 32-bits if this is a half-word input. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8774 | if (BSwapOp.getValueType() == MVT::i16) |
| 8775 | BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8776 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8777 | SDValue Ops[] = { |
| 8778 | N->getOperand(0), BSwapOp, N->getOperand(2), |
| 8779 | DAG.getValueType(N->getOperand(1).getValueType()) |
| 8780 | }; |
| 8781 | return |
| 8782 | DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other), |
Craig Topper | 206fcd4 | 2014-04-26 19:29:41 +0000 | [diff] [blame] | 8783 | Ops, cast<StoreSDNode>(N)->getMemoryVT(), |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8784 | cast<StoreSDNode>(N)->getMemOperand()); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8785 | } |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8786 | |
| 8787 | // For little endian, VSX stores require generating xxswapd/lxvd2x. |
| 8788 | EVT VT = N->getOperand(1).getValueType(); |
| 8789 | if (VT.isSimple()) { |
| 8790 | MVT StoreVT = VT.getSimpleVT(); |
| 8791 | if (TM.getSubtarget<PPCSubtarget>().hasVSX() && |
| 8792 | TM.getSubtarget<PPCSubtarget>().isLittleEndian() && |
| 8793 | (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 || |
| 8794 | StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32)) |
| 8795 | return expandVSXStoreForLE(N, DCI); |
| 8796 | } |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8797 | break; |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8798 | } |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8799 | case ISD::LOAD: { |
| 8800 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 8801 | EVT VT = LD->getValueType(0); |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8802 | |
| 8803 | // For little endian, VSX loads require generating lxvd2x/xxswapd. |
| 8804 | if (VT.isSimple()) { |
| 8805 | MVT LoadVT = VT.getSimpleVT(); |
| 8806 | if (TM.getSubtarget<PPCSubtarget>().hasVSX() && |
| 8807 | TM.getSubtarget<PPCSubtarget>().isLittleEndian() && |
| 8808 | (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 || |
| 8809 | LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32)) |
| 8810 | return expandVSXLoadForLE(N, DCI); |
| 8811 | } |
| 8812 | |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8813 | Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext()); |
| 8814 | unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty); |
| 8815 | if (ISD::isNON_EXTLoad(N) && VT.isVector() && |
| 8816 | TM.getSubtarget<PPCSubtarget>().hasAltivec() && |
Bill Schmidt | 2d1128a | 2014-10-17 15:13:38 +0000 | [diff] [blame] | 8817 | // P8 and later hardware should just use LOAD. |
| 8818 | !TM.getSubtarget<PPCSubtarget>().hasP8Vector() && |
Hal Finkel | 40c3478 | 2013-09-15 22:09:58 +0000 | [diff] [blame] | 8819 | (VT == MVT::v16i8 || VT == MVT::v8i16 || |
| 8820 | VT == MVT::v4i32 || VT == MVT::v4f32) && |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8821 | LD->getAlignment() < ABIAlignment) { |
| 8822 | // This is a type-legal unaligned Altivec load. |
| 8823 | SDValue Chain = LD->getChain(); |
| 8824 | SDValue Ptr = LD->getBasePtr(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 8825 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8826 | |
| 8827 | // This implements the loading of unaligned vectors as described in |
| 8828 | // the venerable Apple Velocity Engine overview. Specifically: |
| 8829 | // https://developer.apple.com/hardwaredrivers/ve/alignment.html |
| 8830 | // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html |
| 8831 | // |
| 8832 | // The general idea is to expand a sequence of one or more unaligned |
Bill Schmidt | 6b5a7df | 2014-06-09 22:00:52 +0000 | [diff] [blame] | 8833 | // loads into an alignment-based permutation-control instruction (lvsl |
| 8834 | // or lvsr), a series of regular vector loads (which always truncate |
| 8835 | // their input address to an aligned address), and a series of |
| 8836 | // permutations. The results of these permutations are the requested |
| 8837 | // loaded values. The trick is that the last "extra" load is not taken |
| 8838 | // from the address you might suspect (sizeof(vector) bytes after the |
| 8839 | // last requested load), but rather sizeof(vector) - 1 bytes after the |
| 8840 | // last requested vector. The point of this is to avoid a page fault if |
| 8841 | // the base address happened to be aligned. This works because if the |
| 8842 | // base address is aligned, then adding less than a full vector length |
| 8843 | // will cause the last vector in the sequence to be (re)loaded. |
| 8844 | // Otherwise, the next vector will be fetched as you might suspect was |
| 8845 | // necessary. |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8846 | |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 8847 | // We might be able to reuse the permutation generation from |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8848 | // a different base address offset from this one by an aligned amount. |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 8849 | // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this |
| 8850 | // optimization later. |
Bill Schmidt | 6b5a7df | 2014-06-09 22:00:52 +0000 | [diff] [blame] | 8851 | Intrinsic::ID Intr = (isLittleEndian ? |
| 8852 | Intrinsic::ppc_altivec_lvsr : |
| 8853 | Intrinsic::ppc_altivec_lvsl); |
| 8854 | SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8855 | |
Hal Finkel | b6d0d6b | 2014-08-01 05:20:41 +0000 | [diff] [blame] | 8856 | // Create the new MMO for the new base load. It is like the original MMO, |
| 8857 | // but represents an area in memory almost twice the vector size centered |
| 8858 | // on the original address. If the address is unaligned, we might start |
| 8859 | // reading up to (sizeof(vector)-1) bytes below the address of the |
| 8860 | // original unaligned load. |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8861 | MachineFunction &MF = DAG.getMachineFunction(); |
Hal Finkel | b6d0d6b | 2014-08-01 05:20:41 +0000 | [diff] [blame] | 8862 | MachineMemOperand *BaseMMO = |
| 8863 | MF.getMachineMemOperand(LD->getMemOperand(), |
| 8864 | -LD->getMemoryVT().getStoreSize()+1, |
| 8865 | 2*LD->getMemoryVT().getStoreSize()-1); |
| 8866 | |
| 8867 | // Create the new base load. |
| 8868 | SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx, |
| 8869 | getPointerTy()); |
| 8870 | SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr }; |
| 8871 | SDValue BaseLoad = |
| 8872 | DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, |
| 8873 | DAG.getVTList(MVT::v4i32, MVT::Other), |
| 8874 | BaseLoadOps, MVT::v4i32, BaseMMO); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8875 | |
| 8876 | // Note that the value of IncOffset (which is provided to the next |
| 8877 | // load's pointer info offset value, and thus used to calculate the |
| 8878 | // alignment), and the value of IncValue (which is actually used to |
| 8879 | // increment the pointer value) are different! This is because we |
| 8880 | // require the next load to appear to be aligned, even though it |
| 8881 | // is actually offset from the base pointer by a lesser amount. |
| 8882 | int IncOffset = VT.getSizeInBits() / 8; |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 8883 | int IncValue = IncOffset; |
| 8884 | |
| 8885 | // Walk (both up and down) the chain looking for another load at the real |
| 8886 | // (aligned) offset (the alignment of the other load does not matter in |
| 8887 | // this case). If found, then do not use the offset reduction trick, as |
| 8888 | // that will prevent the loads from being later combined (as they would |
| 8889 | // otherwise be duplicates). |
| 8890 | if (!findConsecutiveLoad(LD, DAG)) |
| 8891 | --IncValue; |
| 8892 | |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8893 | SDValue Increment = DAG.getConstant(IncValue, getPointerTy()); |
| 8894 | Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment); |
| 8895 | |
Hal Finkel | b6d0d6b | 2014-08-01 05:20:41 +0000 | [diff] [blame] | 8896 | MachineMemOperand *ExtraMMO = |
| 8897 | MF.getMachineMemOperand(LD->getMemOperand(), |
| 8898 | 1, 2*LD->getMemoryVT().getStoreSize()-1); |
| 8899 | SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr }; |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8900 | SDValue ExtraLoad = |
Hal Finkel | b6d0d6b | 2014-08-01 05:20:41 +0000 | [diff] [blame] | 8901 | DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, |
| 8902 | DAG.getVTList(MVT::v4i32, MVT::Other), |
| 8903 | ExtraLoadOps, MVT::v4i32, ExtraMMO); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8904 | |
| 8905 | SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
| 8906 | BaseLoad.getValue(1), ExtraLoad.getValue(1)); |
| 8907 | |
Bill Schmidt | 6b5a7df | 2014-06-09 22:00:52 +0000 | [diff] [blame] | 8908 | // Because vperm has a big-endian bias, we must reverse the order |
| 8909 | // of the input vectors and complement the permute control vector |
| 8910 | // when generating little endian code. We have already handled the |
| 8911 | // latter by using lvsr instead of lvsl, so just reverse BaseLoad |
| 8912 | // and ExtraLoad here. |
| 8913 | SDValue Perm; |
| 8914 | if (isLittleEndian) |
| 8915 | Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm, |
| 8916 | ExtraLoad, BaseLoad, PermCntl, DAG, dl); |
| 8917 | else |
| 8918 | Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm, |
| 8919 | BaseLoad, ExtraLoad, PermCntl, DAG, dl); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8920 | |
| 8921 | if (VT != MVT::v4i32) |
| 8922 | Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm); |
| 8923 | |
Hal Finkel | b6d0d6b | 2014-08-01 05:20:41 +0000 | [diff] [blame] | 8924 | // The output of the permutation is our loaded result, the TokenFactor is |
| 8925 | // our new chain. |
| 8926 | DCI.CombineTo(N, Perm, TF); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8927 | return SDValue(N, 0); |
| 8928 | } |
| 8929 | } |
| 8930 | break; |
Bill Schmidt | 6b5a7df | 2014-06-09 22:00:52 +0000 | [diff] [blame] | 8931 | case ISD::INTRINSIC_WO_CHAIN: { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 8932 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Bill Schmidt | 6b5a7df | 2014-06-09 22:00:52 +0000 | [diff] [blame] | 8933 | Intrinsic::ID Intr = (isLittleEndian ? |
| 8934 | Intrinsic::ppc_altivec_lvsr : |
| 8935 | Intrinsic::ppc_altivec_lvsl); |
| 8936 | if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr && |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 8937 | N->getOperand(1)->getOpcode() == ISD::ADD) { |
| 8938 | SDValue Add = N->getOperand(1); |
| 8939 | |
| 8940 | if (DAG.MaskedValueIsZero(Add->getOperand(1), |
| 8941 | APInt::getAllOnesValue(4 /* 16 byte alignment */).zext( |
| 8942 | Add.getValueType().getScalarType().getSizeInBits()))) { |
| 8943 | SDNode *BasePtr = Add->getOperand(0).getNode(); |
| 8944 | for (SDNode::use_iterator UI = BasePtr->use_begin(), |
| 8945 | UE = BasePtr->use_end(); UI != UE; ++UI) { |
| 8946 | if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN && |
| 8947 | cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() == |
Bill Schmidt | 6b5a7df | 2014-06-09 22:00:52 +0000 | [diff] [blame] | 8948 | Intr) { |
| 8949 | // We've found another LVSL/LVSR, and this address is an aligned |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 8950 | // multiple of that one. The results will be the same, so use the |
| 8951 | // one we've just found instead. |
| 8952 | |
| 8953 | return SDValue(*UI, 0); |
| 8954 | } |
| 8955 | } |
| 8956 | } |
| 8957 | } |
Bill Schmidt | 6b5a7df | 2014-06-09 22:00:52 +0000 | [diff] [blame] | 8958 | } |
Hal Finkel | c3cfbf8 | 2013-09-13 20:09:02 +0000 | [diff] [blame] | 8959 | |
| 8960 | break; |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8961 | case ISD::INTRINSIC_W_CHAIN: { |
| 8962 | // For little endian, VSX loads require generating lxvd2x/xxswapd. |
| 8963 | if (TM.getSubtarget<PPCSubtarget>().hasVSX() && |
| 8964 | TM.getSubtarget<PPCSubtarget>().isLittleEndian()) { |
| 8965 | switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { |
| 8966 | default: |
| 8967 | break; |
| 8968 | case Intrinsic::ppc_vsx_lxvw4x: |
| 8969 | case Intrinsic::ppc_vsx_lxvd2x: |
| 8970 | return expandVSXLoadForLE(N, DCI); |
| 8971 | } |
| 8972 | } |
| 8973 | break; |
| 8974 | } |
| 8975 | case ISD::INTRINSIC_VOID: { |
| 8976 | // For little endian, VSX stores require generating xxswapd/stxvd2x. |
| 8977 | if (TM.getSubtarget<PPCSubtarget>().hasVSX() && |
| 8978 | TM.getSubtarget<PPCSubtarget>().isLittleEndian()) { |
| 8979 | switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { |
| 8980 | default: |
| 8981 | break; |
| 8982 | case Intrinsic::ppc_vsx_stxvw4x: |
| 8983 | case Intrinsic::ppc_vsx_stxvd2x: |
| 8984 | return expandVSXStoreForLE(N, DCI); |
| 8985 | } |
| 8986 | } |
| 8987 | break; |
| 8988 | } |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8989 | case ISD::BSWAP: |
| 8990 | // Turn BSWAP (LOAD) -> lhbrx/lwbrx. |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8991 | if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) && |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8992 | N->getOperand(0).hasOneUse() && |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 8993 | (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 || |
| 8994 | (TM.getSubtarget<PPCSubtarget>().hasLDBRX() && |
Hal Finkel | 22e41c4 | 2013-03-28 20:23:46 +0000 | [diff] [blame] | 8995 | TM.getSubtarget<PPCSubtarget>().isPPC64() && |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 8996 | N->getValueType(0) == MVT::i64))) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8997 | SDValue Load = N->getOperand(0); |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 8998 | LoadSDNode *LD = cast<LoadSDNode>(Load); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8999 | // Create the byte-swapping load. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9000 | SDValue Ops[] = { |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 9001 | LD->getChain(), // Chain |
| 9002 | LD->getBasePtr(), // Ptr |
Chris Lattner | d66f14e | 2006-08-11 17:18:05 +0000 | [diff] [blame] | 9003 | DAG.getValueType(N->getValueType(0)) // VT |
| 9004 | }; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9005 | SDValue BSLoad = |
| 9006 | DAG.getMemIntrinsicNode(PPCISD::LBRX, dl, |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 9007 | DAG.getVTList(N->getValueType(0) == MVT::i64 ? |
| 9008 | MVT::i64 : MVT::i32, MVT::Other), |
Craig Topper | 206fcd4 | 2014-04-26 19:29:41 +0000 | [diff] [blame] | 9009 | Ops, LD->getMemoryVT(), LD->getMemOperand()); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9010 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9011 | // If this is an i16 load, insert the truncate. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9012 | SDValue ResVal = BSLoad; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9013 | if (N->getValueType(0) == MVT::i16) |
| 9014 | ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9015 | |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9016 | // First, combine the bswap away. This makes the value produced by the |
| 9017 | // load dead. |
| 9018 | DCI.CombineTo(N, ResVal); |
| 9019 | |
| 9020 | // Next, combine the load away, we give it a bogus result value but a real |
| 9021 | // chain result. The result value is dead because the bswap is dead. |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9022 | DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1)); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9023 | |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9024 | // Return N so it doesn't get rechecked! |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9025 | return SDValue(N, 0); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9026 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9027 | |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 9028 | break; |
Chris Lattner | d4058a5 | 2006-03-31 06:02:07 +0000 | [diff] [blame] | 9029 | case PPCISD::VCMP: { |
| 9030 | // If a VCMPo node already exists with exactly the same operands as this |
| 9031 | // node, use its result instead of this node (VCMPo computes both a CR6 and |
| 9032 | // a normal output). |
| 9033 | // |
| 9034 | if (!N->getOperand(0).hasOneUse() && |
| 9035 | !N->getOperand(1).hasOneUse() && |
| 9036 | !N->getOperand(2).hasOneUse()) { |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9037 | |
Chris Lattner | d4058a5 | 2006-03-31 06:02:07 +0000 | [diff] [blame] | 9038 | // Scan all of the users of the LHS, looking for VCMPo's that match. |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 9039 | SDNode *VCMPoNode = nullptr; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9040 | |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9041 | SDNode *LHSN = N->getOperand(0).getNode(); |
Chris Lattner | d4058a5 | 2006-03-31 06:02:07 +0000 | [diff] [blame] | 9042 | for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end(); |
| 9043 | UI != E; ++UI) |
Dan Gohman | 91e5dcb | 2008-07-27 20:43:25 +0000 | [diff] [blame] | 9044 | if (UI->getOpcode() == PPCISD::VCMPo && |
| 9045 | UI->getOperand(1) == N->getOperand(1) && |
| 9046 | UI->getOperand(2) == N->getOperand(2) && |
| 9047 | UI->getOperand(0) == N->getOperand(0)) { |
| 9048 | VCMPoNode = *UI; |
Chris Lattner | d4058a5 | 2006-03-31 06:02:07 +0000 | [diff] [blame] | 9049 | break; |
| 9050 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9051 | |
Chris Lattner | 518834c | 2006-04-18 18:28:22 +0000 | [diff] [blame] | 9052 | // If there is no VCMPo node, or if the flag value has a single use, don't |
| 9053 | // transform this. |
| 9054 | if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1)) |
| 9055 | break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9056 | |
| 9057 | // Look at the (necessarily single) use of the flag value. If it has a |
Chris Lattner | 518834c | 2006-04-18 18:28:22 +0000 | [diff] [blame] | 9058 | // chain, this transformation is more complex. Note that multiple things |
| 9059 | // could use the value result, which we should ignore. |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 9060 | SDNode *FlagUser = nullptr; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9061 | for (SDNode::use_iterator UI = VCMPoNode->use_begin(); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 9062 | FlagUser == nullptr; ++UI) { |
Chris Lattner | 518834c | 2006-04-18 18:28:22 +0000 | [diff] [blame] | 9063 | assert(UI != VCMPoNode->use_end() && "Didn't find user!"); |
Dan Gohman | 91e5dcb | 2008-07-27 20:43:25 +0000 | [diff] [blame] | 9064 | SDNode *User = *UI; |
Chris Lattner | 518834c | 2006-04-18 18:28:22 +0000 | [diff] [blame] | 9065 | for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9066 | if (User->getOperand(i) == SDValue(VCMPoNode, 1)) { |
Chris Lattner | 518834c | 2006-04-18 18:28:22 +0000 | [diff] [blame] | 9067 | FlagUser = User; |
| 9068 | break; |
| 9069 | } |
| 9070 | } |
| 9071 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9072 | |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 9073 | // If the user is a MFOCRF instruction, we know this is safe. |
| 9074 | // Otherwise we give up for right now. |
| 9075 | if (FlagUser->getOpcode() == PPCISD::MFOCRF) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9076 | return SDValue(VCMPoNode, 0); |
Chris Lattner | d4058a5 | 2006-03-31 06:02:07 +0000 | [diff] [blame] | 9077 | } |
| 9078 | break; |
| 9079 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 9080 | case ISD::BRCOND: { |
| 9081 | SDValue Cond = N->getOperand(1); |
| 9082 | SDValue Target = N->getOperand(2); |
| 9083 | |
| 9084 | if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN && |
| 9085 | cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() == |
| 9086 | Intrinsic::ppc_is_decremented_ctr_nonzero) { |
| 9087 | |
| 9088 | // We now need to make the intrinsic dead (it cannot be instruction |
| 9089 | // selected). |
| 9090 | DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0)); |
| 9091 | assert(Cond.getNode()->hasOneUse() && |
| 9092 | "Counter decrement has more than one use"); |
| 9093 | |
| 9094 | return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other, |
| 9095 | N->getOperand(0), Target); |
| 9096 | } |
| 9097 | } |
| 9098 | break; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9099 | case ISD::BR_CC: { |
| 9100 | // If this is a branch on an altivec predicate comparison, lower this so |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 9101 | // that we don't have to do a MFOCRF: instead, branch directly on CR6. This |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9102 | // lowering is done pre-legalize, because the legalizer lowers the predicate |
| 9103 | // compare down to code that is difficult to reassemble. |
| 9104 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get(); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9105 | SDValue LHS = N->getOperand(2), RHS = N->getOperand(3); |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 9106 | |
| 9107 | // Sometimes the promoted value of the intrinsic is ANDed by some non-zero |
| 9108 | // value. If so, pass-through the AND to get to the intrinsic. |
| 9109 | if (LHS.getOpcode() == ISD::AND && |
| 9110 | LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN && |
| 9111 | cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() == |
| 9112 | Intrinsic::ppc_is_decremented_ctr_nonzero && |
| 9113 | isa<ConstantSDNode>(LHS.getOperand(1)) && |
| 9114 | !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()-> |
| 9115 | isZero()) |
| 9116 | LHS = LHS.getOperand(0); |
| 9117 | |
| 9118 | if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN && |
| 9119 | cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() == |
| 9120 | Intrinsic::ppc_is_decremented_ctr_nonzero && |
| 9121 | isa<ConstantSDNode>(RHS)) { |
| 9122 | assert((CC == ISD::SETEQ || CC == ISD::SETNE) && |
| 9123 | "Counter decrement comparison is not EQ or NE"); |
| 9124 | |
| 9125 | unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue(); |
| 9126 | bool isBDNZ = (CC == ISD::SETEQ && Val) || |
| 9127 | (CC == ISD::SETNE && !Val); |
| 9128 | |
| 9129 | // We now need to make the intrinsic dead (it cannot be instruction |
| 9130 | // selected). |
| 9131 | DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0)); |
| 9132 | assert(LHS.getNode()->hasOneUse() && |
| 9133 | "Counter decrement has more than one use"); |
| 9134 | |
| 9135 | return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other, |
| 9136 | N->getOperand(0), N->getOperand(4)); |
| 9137 | } |
| 9138 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9139 | int CompareOpc; |
| 9140 | bool isDot; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9141 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9142 | if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN && |
| 9143 | isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) && |
| 9144 | getAltivecCompareInfo(LHS, CompareOpc, isDot)) { |
| 9145 | assert(isDot && "Can't compare against a vector result!"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9146 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9147 | // If this is a comparison against something other than 0/1, then we know |
| 9148 | // that the condition is never/always true. |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 9149 | unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue(); |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9150 | if (Val != 0 && Val != 1) { |
| 9151 | if (CC == ISD::SETEQ) // Cond never true, remove branch. |
| 9152 | return N->getOperand(0); |
| 9153 | // Always !=, turn it into an unconditional branch. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9154 | return DAG.getNode(ISD::BR, dl, MVT::Other, |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9155 | N->getOperand(0), N->getOperand(4)); |
| 9156 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9157 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9158 | bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9159 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9160 | // Create the PPCISD altivec 'dot' comparison node. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9161 | SDValue Ops[] = { |
Chris Lattner | d66f14e | 2006-08-11 17:18:05 +0000 | [diff] [blame] | 9162 | LHS.getOperand(2), // LHS of compare |
| 9163 | LHS.getOperand(3), // RHS of compare |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9164 | DAG.getConstant(CompareOpc, MVT::i32) |
Chris Lattner | d66f14e | 2006-08-11 17:18:05 +0000 | [diff] [blame] | 9165 | }; |
Benjamin Kramer | fdf362b | 2013-03-07 20:33:29 +0000 | [diff] [blame] | 9166 | EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue }; |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 9167 | SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9168 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9169 | // Unpack the result based on how the target uses it. |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 9170 | PPC::Predicate CompOpc; |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 9171 | switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) { |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9172 | default: // Can't happen, don't crash on invalid number though. |
| 9173 | case 0: // Branch on the value of the EQ bit of CR6. |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 9174 | CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9175 | break; |
| 9176 | case 1: // Branch on the inverted value of the EQ bit of CR6. |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 9177 | CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9178 | break; |
| 9179 | case 2: // Branch on the value of the LT bit of CR6. |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 9180 | CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9181 | break; |
| 9182 | case 3: // Branch on the inverted value of the LT bit of CR6. |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 9183 | CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9184 | break; |
| 9185 | } |
| 9186 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9187 | return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0), |
| 9188 | DAG.getConstant(CompOpc, MVT::i32), |
| 9189 | DAG.getRegister(PPC::CR6, MVT::i32), |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9190 | N->getOperand(4), CompNode.getValue(1)); |
| 9191 | } |
| 9192 | break; |
| 9193 | } |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 9194 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9195 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9196 | return SDValue(); |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 9197 | } |
| 9198 | |
Hal Finkel | 13d104b | 2014-12-11 18:37:52 +0000 | [diff] [blame] | 9199 | SDValue |
| 9200 | PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor, |
| 9201 | SelectionDAG &DAG, |
| 9202 | std::vector<SDNode *> *Created) const { |
| 9203 | // fold (sdiv X, pow2) |
| 9204 | EVT VT = N->getValueType(0); |
Hal Finkel | 04b16b5 | 2014-12-23 08:38:50 +0000 | [diff] [blame] | 9205 | if (VT == MVT::i64 && !Subtarget.isPPC64()) |
| 9206 | return SDValue(); |
Hal Finkel | 13d104b | 2014-12-11 18:37:52 +0000 | [diff] [blame] | 9207 | if ((VT != MVT::i32 && VT != MVT::i64) || |
| 9208 | !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2())) |
| 9209 | return SDValue(); |
| 9210 | |
| 9211 | SDLoc DL(N); |
| 9212 | SDValue N0 = N->getOperand(0); |
| 9213 | |
| 9214 | bool IsNegPow2 = (-Divisor).isPowerOf2(); |
| 9215 | unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros(); |
| 9216 | SDValue ShiftAmt = DAG.getConstant(Lg2, VT); |
| 9217 | |
| 9218 | SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt); |
| 9219 | if (Created) |
| 9220 | Created->push_back(Op.getNode()); |
| 9221 | |
| 9222 | if (IsNegPow2) { |
| 9223 | Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op); |
| 9224 | if (Created) |
| 9225 | Created->push_back(Op.getNode()); |
| 9226 | } |
| 9227 | |
| 9228 | return Op; |
| 9229 | } |
| 9230 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 9231 | //===----------------------------------------------------------------------===// |
| 9232 | // Inline Assembly Support |
| 9233 | //===----------------------------------------------------------------------===// |
| 9234 | |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 9235 | void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op, |
| 9236 | APInt &KnownZero, |
| 9237 | APInt &KnownOne, |
| 9238 | const SelectionDAG &DAG, |
| 9239 | unsigned Depth) const { |
Rafael Espindola | ba0a6ca | 2012-04-04 12:51:34 +0000 | [diff] [blame] | 9240 | KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0); |
Chris Lattner | c5287c0 | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 9241 | switch (Op.getOpcode()) { |
| 9242 | default: break; |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9243 | case PPCISD::LBRX: { |
| 9244 | // lhbrx is known to have the top bits cleared out. |
Dan Gohman | a5fc035 | 2009-09-27 23:17:47 +0000 | [diff] [blame] | 9245 | if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16) |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9246 | KnownZero = 0xFFFF0000; |
| 9247 | break; |
| 9248 | } |
Chris Lattner | c5287c0 | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 9249 | case ISD::INTRINSIC_WO_CHAIN: { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 9250 | switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) { |
Chris Lattner | c5287c0 | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 9251 | default: break; |
| 9252 | case Intrinsic::ppc_altivec_vcmpbfp_p: |
| 9253 | case Intrinsic::ppc_altivec_vcmpeqfp_p: |
| 9254 | case Intrinsic::ppc_altivec_vcmpequb_p: |
| 9255 | case Intrinsic::ppc_altivec_vcmpequh_p: |
| 9256 | case Intrinsic::ppc_altivec_vcmpequw_p: |
| 9257 | case Intrinsic::ppc_altivec_vcmpgefp_p: |
| 9258 | case Intrinsic::ppc_altivec_vcmpgtfp_p: |
| 9259 | case Intrinsic::ppc_altivec_vcmpgtsb_p: |
| 9260 | case Intrinsic::ppc_altivec_vcmpgtsh_p: |
| 9261 | case Intrinsic::ppc_altivec_vcmpgtsw_p: |
| 9262 | case Intrinsic::ppc_altivec_vcmpgtub_p: |
| 9263 | case Intrinsic::ppc_altivec_vcmpgtuh_p: |
| 9264 | case Intrinsic::ppc_altivec_vcmpgtuw_p: |
| 9265 | KnownZero = ~1U; // All bits but the low one are known to be zero. |
| 9266 | break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9267 | } |
Chris Lattner | c5287c0 | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 9268 | } |
| 9269 | } |
| 9270 | } |
| 9271 | |
Hal Finkel | 5772566 | 2015-01-03 17:58:24 +0000 | [diff] [blame] | 9272 | unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const { |
| 9273 | switch (Subtarget.getDarwinDirective()) { |
| 9274 | default: break; |
| 9275 | case PPC::DIR_970: |
| 9276 | case PPC::DIR_PWR4: |
| 9277 | case PPC::DIR_PWR5: |
| 9278 | case PPC::DIR_PWR5X: |
| 9279 | case PPC::DIR_PWR6: |
| 9280 | case PPC::DIR_PWR6X: |
| 9281 | case PPC::DIR_PWR7: |
| 9282 | case PPC::DIR_PWR8: { |
| 9283 | if (!ML) |
| 9284 | break; |
| 9285 | |
| 9286 | const PPCInstrInfo *TII = |
| 9287 | static_cast<const PPCInstrInfo *>(getTargetMachine().getSubtargetImpl()-> |
| 9288 | getInstrInfo()); |
| 9289 | |
| 9290 | // For small loops (between 5 and 8 instructions), align to a 32-byte |
| 9291 | // boundary so that the entire loop fits in one instruction-cache line. |
| 9292 | uint64_t LoopSize = 0; |
| 9293 | for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I) |
| 9294 | for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J) |
| 9295 | LoopSize += TII->GetInstSizeInBytes(J); |
| 9296 | |
| 9297 | if (LoopSize > 16 && LoopSize <= 32) |
| 9298 | return 5; |
| 9299 | |
| 9300 | break; |
| 9301 | } |
| 9302 | } |
| 9303 | |
| 9304 | return TargetLowering::getPrefLoopAlignment(ML); |
| 9305 | } |
Chris Lattner | c5287c0 | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 9306 | |
Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 9307 | /// getConstraintType - Given a constraint, return the type of |
Chris Lattner | 203b2f1 | 2006-02-07 20:16:30 +0000 | [diff] [blame] | 9308 | /// constraint it is for this target. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9309 | PPCTargetLowering::ConstraintType |
Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 9310 | PPCTargetLowering::getConstraintType(const std::string &Constraint) const { |
| 9311 | if (Constraint.size() == 1) { |
| 9312 | switch (Constraint[0]) { |
| 9313 | default: break; |
| 9314 | case 'b': |
| 9315 | case 'r': |
| 9316 | case 'f': |
| 9317 | case 'v': |
| 9318 | case 'y': |
| 9319 | return C_RegisterClass; |
Hal Finkel | 4f24c62 | 2012-11-05 18:18:42 +0000 | [diff] [blame] | 9320 | case 'Z': |
| 9321 | // FIXME: While Z does indicate a memory constraint, it specifically |
| 9322 | // indicates an r+r address (used in conjunction with the 'y' modifier |
| 9323 | // in the replacement string). Currently, we're forcing the base |
| 9324 | // register to be r0 in the asm printer (which is interpreted as zero) |
| 9325 | // and forming the complete address in the second register. This is |
| 9326 | // suboptimal. |
| 9327 | return C_Memory; |
Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 9328 | } |
Hal Finkel | 6aca237 | 2014-03-02 18:23:39 +0000 | [diff] [blame] | 9329 | } else if (Constraint == "wc") { // individual CR bits. |
| 9330 | return C_RegisterClass; |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 9331 | } else if (Constraint == "wa" || Constraint == "wd" || |
| 9332 | Constraint == "wf" || Constraint == "ws") { |
| 9333 | return C_RegisterClass; // VSX registers. |
Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 9334 | } |
| 9335 | return TargetLowering::getConstraintType(Constraint); |
Chris Lattner | 203b2f1 | 2006-02-07 20:16:30 +0000 | [diff] [blame] | 9336 | } |
| 9337 | |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 9338 | /// Examine constraint type and operand type and determine a weight value. |
| 9339 | /// This object must already have been set up with the operand type |
| 9340 | /// and the current alternative constraint selected. |
| 9341 | TargetLowering::ConstraintWeight |
| 9342 | PPCTargetLowering::getSingleConstraintMatchWeight( |
| 9343 | AsmOperandInfo &info, const char *constraint) const { |
| 9344 | ConstraintWeight weight = CW_Invalid; |
| 9345 | Value *CallOperandVal = info.CallOperandVal; |
| 9346 | // If we don't have a value, we can't do a match, |
| 9347 | // but allow it at the lowest weight. |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 9348 | if (!CallOperandVal) |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 9349 | return CW_Default; |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 9350 | Type *type = CallOperandVal->getType(); |
Hal Finkel | 6aca237 | 2014-03-02 18:23:39 +0000 | [diff] [blame] | 9351 | |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 9352 | // Look at the constraint type. |
Hal Finkel | 6aca237 | 2014-03-02 18:23:39 +0000 | [diff] [blame] | 9353 | if (StringRef(constraint) == "wc" && type->isIntegerTy(1)) |
| 9354 | return CW_Register; // an individual CR bit. |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 9355 | else if ((StringRef(constraint) == "wa" || |
| 9356 | StringRef(constraint) == "wd" || |
| 9357 | StringRef(constraint) == "wf") && |
| 9358 | type->isVectorTy()) |
| 9359 | return CW_Register; |
| 9360 | else if (StringRef(constraint) == "ws" && type->isDoubleTy()) |
| 9361 | return CW_Register; |
Hal Finkel | 6aca237 | 2014-03-02 18:23:39 +0000 | [diff] [blame] | 9362 | |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 9363 | switch (*constraint) { |
| 9364 | default: |
| 9365 | weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); |
| 9366 | break; |
| 9367 | case 'b': |
| 9368 | if (type->isIntegerTy()) |
| 9369 | weight = CW_Register; |
| 9370 | break; |
| 9371 | case 'f': |
| 9372 | if (type->isFloatTy()) |
| 9373 | weight = CW_Register; |
| 9374 | break; |
| 9375 | case 'd': |
| 9376 | if (type->isDoubleTy()) |
| 9377 | weight = CW_Register; |
| 9378 | break; |
| 9379 | case 'v': |
| 9380 | if (type->isVectorTy()) |
| 9381 | weight = CW_Register; |
| 9382 | break; |
| 9383 | case 'y': |
| 9384 | weight = CW_Register; |
| 9385 | break; |
Hal Finkel | 4f24c62 | 2012-11-05 18:18:42 +0000 | [diff] [blame] | 9386 | case 'Z': |
| 9387 | weight = CW_Memory; |
| 9388 | break; |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 9389 | } |
| 9390 | return weight; |
| 9391 | } |
| 9392 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9393 | std::pair<unsigned, const TargetRegisterClass*> |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9394 | PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, |
Chad Rosier | 295bd43 | 2013-06-22 18:37:38 +0000 | [diff] [blame] | 9395 | MVT VT) const { |
Chris Lattner | 0151361 | 2006-01-31 19:20:21 +0000 | [diff] [blame] | 9396 | if (Constraint.size() == 1) { |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9397 | // GCC RS6000 Constraint Letters |
| 9398 | switch (Constraint[0]) { |
| 9399 | case 'b': // R1-R31 |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9400 | if (VT == MVT::i64 && Subtarget.isPPC64()) |
Hal Finkel | 638a9fa | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 9401 | return std::make_pair(0U, &PPC::G8RC_NOX0RegClass); |
| 9402 | return std::make_pair(0U, &PPC::GPRC_NOR0RegClass); |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9403 | case 'r': // R0-R31 |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9404 | if (VT == MVT::i64 && Subtarget.isPPC64()) |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 9405 | return std::make_pair(0U, &PPC::G8RCRegClass); |
| 9406 | return std::make_pair(0U, &PPC::GPRCRegClass); |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9407 | case 'f': |
Ulrich Weigand | 0de4a1e | 2012-10-29 17:49:34 +0000 | [diff] [blame] | 9408 | if (VT == MVT::f32 || VT == MVT::i32) |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 9409 | return std::make_pair(0U, &PPC::F4RCRegClass); |
Ulrich Weigand | 0de4a1e | 2012-10-29 17:49:34 +0000 | [diff] [blame] | 9410 | if (VT == MVT::f64 || VT == MVT::i64) |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 9411 | return std::make_pair(0U, &PPC::F8RCRegClass); |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9412 | break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9413 | case 'v': |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 9414 | return std::make_pair(0U, &PPC::VRRCRegClass); |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9415 | case 'y': // crrc |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 9416 | return std::make_pair(0U, &PPC::CRRCRegClass); |
Chris Lattner | 0151361 | 2006-01-31 19:20:21 +0000 | [diff] [blame] | 9417 | } |
Hal Finkel | 6aca237 | 2014-03-02 18:23:39 +0000 | [diff] [blame] | 9418 | } else if (Constraint == "wc") { // an individual CR bit. |
| 9419 | return std::make_pair(0U, &PPC::CRBITRCRegClass); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 9420 | } else if (Constraint == "wa" || Constraint == "wd" || |
Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 9421 | Constraint == "wf") { |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 9422 | return std::make_pair(0U, &PPC::VSRCRegClass); |
Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 9423 | } else if (Constraint == "ws") { |
| 9424 | return std::make_pair(0U, &PPC::VSFRCRegClass); |
Chris Lattner | 0151361 | 2006-01-31 19:20:21 +0000 | [diff] [blame] | 9425 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9426 | |
Hal Finkel | b176acb | 2013-08-03 12:25:10 +0000 | [diff] [blame] | 9427 | std::pair<unsigned, const TargetRegisterClass*> R = |
| 9428 | TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
| 9429 | |
| 9430 | // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers |
| 9431 | // (which we call X[0-9]+). If a 64-bit value has been requested, and a |
| 9432 | // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent |
| 9433 | // register. |
| 9434 | // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use |
| 9435 | // the AsmName field from *RegisterInfo.td, then this would not be necessary. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9436 | if (R.first && VT == MVT::i64 && Subtarget.isPPC64() && |
Hal Finkel | b176acb | 2013-08-03 12:25:10 +0000 | [diff] [blame] | 9437 | PPC::GPRCRegClass.contains(R.first)) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 9438 | const TargetRegisterInfo *TRI = |
| 9439 | getTargetMachine().getSubtargetImpl()->getRegisterInfo(); |
Hal Finkel | b176acb | 2013-08-03 12:25:10 +0000 | [diff] [blame] | 9440 | return std::make_pair(TRI->getMatchingSuperReg(R.first, |
Hal Finkel | b3ca00d | 2013-08-14 20:05:04 +0000 | [diff] [blame] | 9441 | PPC::sub_32, &PPC::G8RCRegClass), |
Hal Finkel | b176acb | 2013-08-03 12:25:10 +0000 | [diff] [blame] | 9442 | &PPC::G8RCRegClass); |
| 9443 | } |
| 9444 | |
Hal Finkel | aa10b3c | 2014-12-08 22:54:22 +0000 | [diff] [blame] | 9445 | // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same. |
| 9446 | if (!R.second && StringRef("{cc}").equals_lower(Constraint)) { |
| 9447 | R.first = PPC::CR0; |
| 9448 | R.second = &PPC::CRRCRegClass; |
| 9449 | } |
| 9450 | |
Hal Finkel | b176acb | 2013-08-03 12:25:10 +0000 | [diff] [blame] | 9451 | return R; |
Chris Lattner | 0151361 | 2006-01-31 19:20:21 +0000 | [diff] [blame] | 9452 | } |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9453 | |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9454 | |
Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 9455 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
Dale Johannesen | ce97d55 | 2010-06-25 21:55:36 +0000 | [diff] [blame] | 9456 | /// vector. If it is invalid, don't add anything to Ops. |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 9457 | void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
Eric Christopher | de9399b | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 9458 | std::string &Constraint, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9459 | std::vector<SDValue>&Ops, |
Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 9460 | SelectionDAG &DAG) const { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 9461 | SDValue Result; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 9462 | |
Eric Christopher | de9399b | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 9463 | // Only support length 1 constraints. |
| 9464 | if (Constraint.length() > 1) return; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 9465 | |
Eric Christopher | de9399b | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 9466 | char Letter = Constraint[0]; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9467 | switch (Letter) { |
| 9468 | default: break; |
| 9469 | case 'I': |
| 9470 | case 'J': |
| 9471 | case 'K': |
| 9472 | case 'L': |
| 9473 | case 'M': |
| 9474 | case 'N': |
| 9475 | case 'O': |
| 9476 | case 'P': { |
Chris Lattner | 0b7472d | 2007-05-15 01:31:05 +0000 | [diff] [blame] | 9477 | ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op); |
Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 9478 | if (!CST) return; // Must be an immediate to match. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9479 | int64_t Value = CST->getSExtValue(); |
| 9480 | EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative |
| 9481 | // numbers are printed as such. |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9482 | switch (Letter) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 9483 | default: llvm_unreachable("Unknown constraint letter!"); |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9484 | case 'I': // "I" is a signed 16-bit constant. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9485 | if (isInt<16>(Value)) |
| 9486 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9487 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9488 | case 'J': // "J" is a constant with only the high-order 16 bits nonzero. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9489 | if (isShiftedUInt<16, 16>(Value)) |
| 9490 | Result = DAG.getTargetConstant(Value, TCVT); |
| 9491 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9492 | case 'L': // "L" is a signed 16-bit constant shifted left 16 bits. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9493 | if (isShiftedInt<16, 16>(Value)) |
| 9494 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9495 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9496 | case 'K': // "K" is a constant with only the low-order 16 bits nonzero. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9497 | if (isUInt<16>(Value)) |
| 9498 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9499 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9500 | case 'M': // "M" is a constant that is greater than 31. |
Chris Lattner | 0b7472d | 2007-05-15 01:31:05 +0000 | [diff] [blame] | 9501 | if (Value > 31) |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9502 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9503 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9504 | case 'N': // "N" is a positive constant that is an exact power of two. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9505 | if (Value > 0 && isPowerOf2_64(Value)) |
| 9506 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9507 | break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9508 | case 'O': // "O" is the constant zero. |
Chris Lattner | 0b7472d | 2007-05-15 01:31:05 +0000 | [diff] [blame] | 9509 | if (Value == 0) |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9510 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9511 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9512 | case 'P': // "P" is a constant whose negation is a signed 16-bit constant. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9513 | if (isInt<16>(-Value)) |
| 9514 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9515 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9516 | } |
| 9517 | break; |
| 9518 | } |
| 9519 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9520 | |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9521 | if (Result.getNode()) { |
Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 9522 | Ops.push_back(Result); |
| 9523 | return; |
| 9524 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9525 | |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9526 | // Handle standard constraint letters. |
Eric Christopher | de9399b | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 9527 | TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9528 | } |
Evan Cheng | 2dd2c65 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 9529 | |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9530 | // isLegalAddressingMode - Return true if the addressing mode represented |
| 9531 | // by AM is legal for this target, for a load/store of the specified type. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9532 | bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 9533 | Type *Ty) const { |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9534 | // FIXME: PPC does not allow r+i addressing modes for vectors! |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9535 | |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9536 | // PPC allows a sign-extended 16-bit immediate field. |
| 9537 | if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1) |
| 9538 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9539 | |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9540 | // No global is ever allowed as a base. |
| 9541 | if (AM.BaseGV) |
| 9542 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9543 | |
| 9544 | // PPC only support r+r, |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9545 | switch (AM.Scale) { |
| 9546 | case 0: // "r+i" or just "i", depending on HasBaseReg. |
| 9547 | break; |
| 9548 | case 1: |
| 9549 | if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed. |
| 9550 | return false; |
| 9551 | // Otherwise we have r+r or r+i. |
| 9552 | break; |
| 9553 | case 2: |
| 9554 | if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed. |
| 9555 | return false; |
| 9556 | // Allow 2*r as r+r. |
| 9557 | break; |
Chris Lattner | 19ccd62 | 2007-04-09 22:10:05 +0000 | [diff] [blame] | 9558 | default: |
| 9559 | // No other scales are supported. |
| 9560 | return false; |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9561 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9562 | |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9563 | return true; |
| 9564 | } |
| 9565 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 9566 | SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, |
| 9567 | SelectionDAG &DAG) const { |
Evan Cheng | 168ced9 | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 9568 | MachineFunction &MF = DAG.getMachineFunction(); |
| 9569 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 9570 | MFI->setReturnAddressIsTaken(true); |
| 9571 | |
Bill Wendling | 908bf81 | 2014-01-06 00:43:20 +0000 | [diff] [blame] | 9572 | if (verifyReturnAddressArgumentIsConstant(Op, DAG)) |
Bill Wendling | df7dd28 | 2014-01-05 01:47:20 +0000 | [diff] [blame] | 9573 | return SDValue(); |
Bill Wendling | df7dd28 | 2014-01-05 01:47:20 +0000 | [diff] [blame] | 9574 | |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 9575 | SDLoc dl(Op); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9576 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 9577 | |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9578 | // Make sure the function does not optimize away the store of the RA to |
| 9579 | // the stack. |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 9580 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9581 | FuncInfo->setLRStoreRequired(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9582 | bool isPPC64 = Subtarget.isPPC64(); |
| 9583 | bool isDarwinABI = Subtarget.isDarwinABI(); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9584 | |
| 9585 | if (Depth > 0) { |
| 9586 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); |
| 9587 | SDValue Offset = |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 9588 | |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 9589 | DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI), |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9590 | isPPC64? MVT::i64 : MVT::i32); |
| 9591 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
| 9592 | DAG.getNode(ISD::ADD, dl, getPointerTy(), |
| 9593 | FrameAddr, Offset), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 9594 | MachinePointerInfo(), false, false, false, 0); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9595 | } |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 9596 | |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 9597 | // Just load the return address off the stack. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9598 | SDValue RetAddrFI = getReturnAddrFrameIndex(DAG); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9599 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 9600 | RetAddrFI, MachinePointerInfo(), false, false, false, 0); |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 9601 | } |
| 9602 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 9603 | SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, |
| 9604 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 9605 | SDLoc dl(Op); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9606 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9607 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9608 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9609 | bool isPPC64 = PtrVT == MVT::i64; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9610 | |
Nicolas Geoffray | 75ab979 | 2007-03-01 13:11:38 +0000 | [diff] [blame] | 9611 | MachineFunction &MF = DAG.getMachineFunction(); |
| 9612 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9613 | MFI->setFrameAddressIsTaken(true); |
Hal Finkel | aa03c03 | 2013-03-21 19:03:19 +0000 | [diff] [blame] | 9614 | |
| 9615 | // Naked functions never have a frame pointer, and so we use r1. For all |
| 9616 | // other functions, this decision must be delayed until during PEI. |
| 9617 | unsigned FrameReg; |
| 9618 | if (MF.getFunction()->getAttributes().hasAttribute( |
| 9619 | AttributeSet::FunctionIndex, Attribute::Naked)) |
| 9620 | FrameReg = isPPC64 ? PPC::X1 : PPC::R1; |
| 9621 | else |
| 9622 | FrameReg = isPPC64 ? PPC::FP8 : PPC::FP; |
| 9623 | |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9624 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, |
| 9625 | PtrVT); |
| 9626 | while (Depth--) |
| 9627 | FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 9628 | FrameAddr, MachinePointerInfo(), false, false, |
| 9629 | false, 0); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9630 | return FrameAddr; |
Nicolas Geoffray | 75ab979 | 2007-03-01 13:11:38 +0000 | [diff] [blame] | 9631 | } |
Dan Gohman | c14e522 | 2008-10-21 03:41:46 +0000 | [diff] [blame] | 9632 | |
Hal Finkel | 0d8db46 | 2014-05-11 19:29:11 +0000 | [diff] [blame] | 9633 | // FIXME? Maybe this could be a TableGen attribute on some registers and |
| 9634 | // this table could be generated automatically from RegInfo. |
| 9635 | unsigned PPCTargetLowering::getRegisterByName(const char* RegName, |
| 9636 | EVT VT) const { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9637 | bool isPPC64 = Subtarget.isPPC64(); |
| 9638 | bool isDarwinABI = Subtarget.isDarwinABI(); |
Hal Finkel | 0d8db46 | 2014-05-11 19:29:11 +0000 | [diff] [blame] | 9639 | |
| 9640 | if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) || |
| 9641 | (!isPPC64 && VT != MVT::i32)) |
| 9642 | report_fatal_error("Invalid register global variable type"); |
| 9643 | |
| 9644 | bool is64Bit = isPPC64 && VT == MVT::i64; |
| 9645 | unsigned Reg = StringSwitch<unsigned>(RegName) |
| 9646 | .Case("r1", is64Bit ? PPC::X1 : PPC::R1) |
| 9647 | .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2)) |
| 9648 | .Case("r13", (!isPPC64 && isDarwinABI) ? 0 : |
| 9649 | (is64Bit ? PPC::X13 : PPC::R13)) |
| 9650 | .Default(0); |
| 9651 | |
| 9652 | if (Reg) |
| 9653 | return Reg; |
| 9654 | report_fatal_error("Invalid register name global variable"); |
| 9655 | } |
| 9656 | |
Dan Gohman | c14e522 | 2008-10-21 03:41:46 +0000 | [diff] [blame] | 9657 | bool |
| 9658 | PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const { |
| 9659 | // The PowerPC target isn't yet aware of offsets. |
| 9660 | return false; |
| 9661 | } |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 9662 | |
Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 9663 | bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info, |
| 9664 | const CallInst &I, |
| 9665 | unsigned Intrinsic) const { |
| 9666 | |
| 9667 | switch (Intrinsic) { |
| 9668 | case Intrinsic::ppc_altivec_lvx: |
| 9669 | case Intrinsic::ppc_altivec_lvxl: |
| 9670 | case Intrinsic::ppc_altivec_lvebx: |
| 9671 | case Intrinsic::ppc_altivec_lvehx: |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 9672 | case Intrinsic::ppc_altivec_lvewx: |
| 9673 | case Intrinsic::ppc_vsx_lxvd2x: |
| 9674 | case Intrinsic::ppc_vsx_lxvw4x: { |
Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 9675 | EVT VT; |
| 9676 | switch (Intrinsic) { |
| 9677 | case Intrinsic::ppc_altivec_lvebx: |
| 9678 | VT = MVT::i8; |
| 9679 | break; |
| 9680 | case Intrinsic::ppc_altivec_lvehx: |
| 9681 | VT = MVT::i16; |
| 9682 | break; |
| 9683 | case Intrinsic::ppc_altivec_lvewx: |
| 9684 | VT = MVT::i32; |
| 9685 | break; |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 9686 | case Intrinsic::ppc_vsx_lxvd2x: |
| 9687 | VT = MVT::v2f64; |
| 9688 | break; |
Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 9689 | default: |
| 9690 | VT = MVT::v4i32; |
| 9691 | break; |
| 9692 | } |
| 9693 | |
| 9694 | Info.opc = ISD::INTRINSIC_W_CHAIN; |
| 9695 | Info.memVT = VT; |
| 9696 | Info.ptrVal = I.getArgOperand(0); |
| 9697 | Info.offset = -VT.getStoreSize()+1; |
| 9698 | Info.size = 2*VT.getStoreSize()-1; |
| 9699 | Info.align = 1; |
| 9700 | Info.vol = false; |
| 9701 | Info.readMem = true; |
| 9702 | Info.writeMem = false; |
| 9703 | return true; |
| 9704 | } |
| 9705 | case Intrinsic::ppc_altivec_stvx: |
| 9706 | case Intrinsic::ppc_altivec_stvxl: |
| 9707 | case Intrinsic::ppc_altivec_stvebx: |
| 9708 | case Intrinsic::ppc_altivec_stvehx: |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 9709 | case Intrinsic::ppc_altivec_stvewx: |
| 9710 | case Intrinsic::ppc_vsx_stxvd2x: |
| 9711 | case Intrinsic::ppc_vsx_stxvw4x: { |
Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 9712 | EVT VT; |
| 9713 | switch (Intrinsic) { |
| 9714 | case Intrinsic::ppc_altivec_stvebx: |
| 9715 | VT = MVT::i8; |
| 9716 | break; |
| 9717 | case Intrinsic::ppc_altivec_stvehx: |
| 9718 | VT = MVT::i16; |
| 9719 | break; |
| 9720 | case Intrinsic::ppc_altivec_stvewx: |
| 9721 | VT = MVT::i32; |
| 9722 | break; |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 9723 | case Intrinsic::ppc_vsx_stxvd2x: |
| 9724 | VT = MVT::v2f64; |
| 9725 | break; |
Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 9726 | default: |
| 9727 | VT = MVT::v4i32; |
| 9728 | break; |
| 9729 | } |
| 9730 | |
| 9731 | Info.opc = ISD::INTRINSIC_VOID; |
| 9732 | Info.memVT = VT; |
| 9733 | Info.ptrVal = I.getArgOperand(1); |
| 9734 | Info.offset = -VT.getStoreSize()+1; |
| 9735 | Info.size = 2*VT.getStoreSize()-1; |
| 9736 | Info.align = 1; |
| 9737 | Info.vol = false; |
| 9738 | Info.readMem = false; |
| 9739 | Info.writeMem = true; |
| 9740 | return true; |
| 9741 | } |
| 9742 | default: |
| 9743 | break; |
| 9744 | } |
| 9745 | |
| 9746 | return false; |
| 9747 | } |
| 9748 | |
Evan Cheng | d9929f0 | 2010-04-01 20:10:42 +0000 | [diff] [blame] | 9749 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | 6139937 | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 9750 | /// and store operations as a result of memset, memcpy, and memmove |
| 9751 | /// lowering. If DstAlign is zero that means it's safe to destination |
| 9752 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it |
| 9753 | /// means there isn't a need to check it against alignment requirement, |
Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 9754 | /// probably because the source does not need to be loaded. If 'IsMemset' is |
| 9755 | /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that |
| 9756 | /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy |
| 9757 | /// source is constant so it does not need to be loaded. |
Dan Gohman | 148c69a | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 9758 | /// It returns EVT::Other if the type should be determined using generic |
| 9759 | /// target-independent logic. |
Evan Cheng | 43cd9e3 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 9760 | EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, |
| 9761 | unsigned DstAlign, unsigned SrcAlign, |
Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 9762 | bool IsMemset, bool ZeroMemset, |
Evan Cheng | ebe47c8 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 9763 | bool MemcpyStrSrc, |
Dan Gohman | 148c69a | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 9764 | MachineFunction &MF) const { |
Eric Christopher | d90a874 | 2014-06-12 22:38:20 +0000 | [diff] [blame] | 9765 | if (Subtarget.isPPC64()) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9766 | return MVT::i64; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 9767 | } else { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9768 | return MVT::i32; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 9769 | } |
| 9770 | } |
Hal Finkel | 88ed4e3 | 2012-04-01 19:23:08 +0000 | [diff] [blame] | 9771 | |
Hal Finkel | 34974ed | 2014-04-12 21:52:38 +0000 | [diff] [blame] | 9772 | /// \brief Returns true if it is beneficial to convert a load of a constant |
| 9773 | /// to just the constant itself. |
| 9774 | bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm, |
| 9775 | Type *Ty) const { |
| 9776 | assert(Ty->isIntegerTy()); |
| 9777 | |
| 9778 | unsigned BitSize = Ty->getPrimitiveSizeInBits(); |
| 9779 | if (BitSize == 0 || BitSize > 64) |
| 9780 | return false; |
| 9781 | return true; |
| 9782 | } |
| 9783 | |
| 9784 | bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const { |
| 9785 | if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) |
| 9786 | return false; |
| 9787 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); |
| 9788 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); |
| 9789 | return NumBits1 == 64 && NumBits2 == 32; |
| 9790 | } |
| 9791 | |
| 9792 | bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { |
| 9793 | if (!VT1.isInteger() || !VT2.isInteger()) |
| 9794 | return false; |
| 9795 | unsigned NumBits1 = VT1.getSizeInBits(); |
| 9796 | unsigned NumBits2 = VT2.getSizeInBits(); |
| 9797 | return NumBits1 == 64 && NumBits2 == 32; |
| 9798 | } |
| 9799 | |
Hal Finkel | 5d5d153 | 2015-01-10 08:21:59 +0000 | [diff] [blame] | 9800 | bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const { |
| 9801 | // Generally speaking, zexts are not free, but they are free when they can be |
| 9802 | // folded with other operations. |
| 9803 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) { |
| 9804 | EVT MemVT = LD->getMemoryVT(); |
| 9805 | if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 || |
| 9806 | (Subtarget.isPPC64() && MemVT == MVT::i32)) && |
| 9807 | (LD->getExtensionType() == ISD::NON_EXTLOAD || |
| 9808 | LD->getExtensionType() == ISD::ZEXTLOAD)) |
| 9809 | return true; |
| 9810 | } |
| 9811 | |
| 9812 | // FIXME: Add other cases... |
| 9813 | // - 32-bit shifts with a zext to i64 |
| 9814 | // - zext after ctlz, bswap, etc. |
| 9815 | // - zext after and by a constant mask |
| 9816 | |
| 9817 | return TargetLowering::isZExtFree(Val, VT2); |
| 9818 | } |
| 9819 | |
Olivier Sallenave | 3250969 | 2015-01-13 15:06:36 +0000 | [diff] [blame] | 9820 | bool PPCTargetLowering::isFPExtFree(EVT VT) const { |
| 9821 | assert(VT.isFloatingPoint()); |
| 9822 | return true; |
| 9823 | } |
| 9824 | |
Hal Finkel | 34974ed | 2014-04-12 21:52:38 +0000 | [diff] [blame] | 9825 | bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const { |
| 9826 | return isInt<16>(Imm) || isUInt<16>(Imm); |
| 9827 | } |
| 9828 | |
| 9829 | bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const { |
| 9830 | return isInt<16>(Imm) || isUInt<16>(Imm); |
| 9831 | } |
| 9832 | |
Matt Arsenault | 6f2a526 | 2014-07-27 17:46:40 +0000 | [diff] [blame] | 9833 | bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT, |
| 9834 | unsigned, |
| 9835 | unsigned, |
| 9836 | bool *Fast) const { |
Hal Finkel | 8d7fbc9 | 2013-03-15 15:27:13 +0000 | [diff] [blame] | 9837 | if (DisablePPCUnaligned) |
| 9838 | return false; |
| 9839 | |
| 9840 | // PowerPC supports unaligned memory access for simple non-vector types. |
| 9841 | // Although accessing unaligned addresses is not as efficient as accessing |
| 9842 | // aligned addresses, it is generally more efficient than manual expansion, |
| 9843 | // and generally only traps for software emulation when crossing page |
| 9844 | // boundaries. |
| 9845 | |
| 9846 | if (!VT.isSimple()) |
| 9847 | return false; |
| 9848 | |
Hal Finkel | 6e28e6a | 2014-03-26 19:39:09 +0000 | [diff] [blame] | 9849 | if (VT.getSimpleVT().isVector()) { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9850 | if (Subtarget.hasVSX()) { |
Bill Schmidt | 2d1128a | 2014-10-17 15:13:38 +0000 | [diff] [blame] | 9851 | if (VT != MVT::v2f64 && VT != MVT::v2i64 && |
| 9852 | VT != MVT::v4f32 && VT != MVT::v4i32) |
Hal Finkel | 6e28e6a | 2014-03-26 19:39:09 +0000 | [diff] [blame] | 9853 | return false; |
| 9854 | } else { |
| 9855 | return false; |
| 9856 | } |
| 9857 | } |
Hal Finkel | 8d7fbc9 | 2013-03-15 15:27:13 +0000 | [diff] [blame] | 9858 | |
| 9859 | if (VT == MVT::ppcf128) |
| 9860 | return false; |
| 9861 | |
| 9862 | if (Fast) |
| 9863 | *Fast = true; |
| 9864 | |
| 9865 | return true; |
| 9866 | } |
| 9867 | |
Stephen Lin | 73de7bf | 2013-07-09 18:16:56 +0000 | [diff] [blame] | 9868 | bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const { |
| 9869 | VT = VT.getScalarType(); |
| 9870 | |
Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 9871 | if (!VT.isSimple()) |
| 9872 | return false; |
| 9873 | |
| 9874 | switch (VT.getSimpleVT().SimpleTy) { |
| 9875 | case MVT::f32: |
| 9876 | case MVT::f64: |
Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 9877 | return true; |
| 9878 | default: |
| 9879 | break; |
| 9880 | } |
| 9881 | |
| 9882 | return false; |
| 9883 | } |
| 9884 | |
Hal Finkel | b4240ca | 2014-03-31 17:48:16 +0000 | [diff] [blame] | 9885 | bool |
| 9886 | PPCTargetLowering::shouldExpandBuildVectorWithShuffles( |
| 9887 | EVT VT , unsigned DefinedValues) const { |
| 9888 | if (VT == MVT::v2i64) |
| 9889 | return false; |
| 9890 | |
| 9891 | return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues); |
| 9892 | } |
| 9893 | |
Hal Finkel | 88ed4e3 | 2012-04-01 19:23:08 +0000 | [diff] [blame] | 9894 | Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9895 | if (DisableILPPref || Subtarget.enableMachineScheduler()) |
Hal Finkel | 4e9f1a8 | 2012-06-10 19:32:29 +0000 | [diff] [blame] | 9896 | return TargetLowering::getSchedulingPreference(N); |
Hal Finkel | 88ed4e3 | 2012-04-01 19:23:08 +0000 | [diff] [blame] | 9897 | |
Hal Finkel | 4e9f1a8 | 2012-06-10 19:32:29 +0000 | [diff] [blame] | 9898 | return Sched::ILP; |
Hal Finkel | 88ed4e3 | 2012-04-01 19:23:08 +0000 | [diff] [blame] | 9899 | } |
| 9900 | |
Bill Schmidt | 0cf702f | 2013-07-30 00:50:39 +0000 | [diff] [blame] | 9901 | // Create a fast isel object. |
| 9902 | FastISel * |
| 9903 | PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo, |
| 9904 | const TargetLibraryInfo *LibInfo) const { |
| 9905 | return PPC::createFastISel(FuncInfo, LibInfo); |
| 9906 | } |