Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 1 | //===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===// |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Nate Begeman | 6cca84e | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 10 | // This file implements the PPCISelLowering class. |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 6f3b954 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 14 | #include "PPCISelLowering.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/PPCPredicates.h" |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 16 | #include "PPCCallingConv.h" |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 17 | #include "PPCMachineFunctionInfo.h" |
Bill Wendling | dd3fe94 | 2010-03-12 02:00:43 +0000 | [diff] [blame] | 18 | #include "PPCPerfectShuffle.h" |
Chris Lattner | 6f3b954 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 19 | #include "PPCTargetMachine.h" |
Bill Schmidt | 22d40dc | 2013-05-13 19:34:37 +0000 | [diff] [blame] | 20 | #include "PPCTargetObjectFile.h" |
Owen Anderson | e2f23a3 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/STLExtras.h" |
Hal Finkel | 0d8db46 | 2014-05-11 19:29:11 +0000 | [diff] [blame] | 22 | #include "llvm/ADT/StringSwitch.h" |
Eric Christopher | 8995833 | 2014-05-31 00:07:32 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/Triple.h" |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/CallingConvLower.h" |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 26 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Hal Finkel | 5772566 | 2015-01-03 17:58:24 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/SelectionDAG.h" |
Anton Korobeynikov | ab663a0 | 2010-02-15 22:37:53 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 32 | #include "llvm/IR/CallingConv.h" |
| 33 | #include "llvm/IR/Constants.h" |
| 34 | #include "llvm/IR/DerivedTypes.h" |
| 35 | #include "llvm/IR/Function.h" |
| 36 | #include "llvm/IR/Intrinsics.h" |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 37 | #include "llvm/Support/CommandLine.h" |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 38 | #include "llvm/Support/ErrorHandling.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 39 | #include "llvm/Support/MathExtras.h" |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 40 | #include "llvm/Support/raw_ostream.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 41 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 42 | using namespace llvm; |
| 43 | |
Joerg Sonnenberger | eb8655a | 2014-08-08 16:46:10 +0000 | [diff] [blame] | 44 | // FIXME: Remove this once soft-float is supported. |
| 45 | static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic", |
| 46 | cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden); |
| 47 | |
Hal Finkel | 595817e | 2012-06-04 02:21:00 +0000 | [diff] [blame] | 48 | static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc", |
| 49 | cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden); |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 50 | |
Hal Finkel | 4e9f1a8 | 2012-06-10 19:32:29 +0000 | [diff] [blame] | 51 | static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref", |
| 52 | cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden); |
| 53 | |
Hal Finkel | 8d7fbc9 | 2013-03-15 15:27:13 +0000 | [diff] [blame] | 54 | static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned", |
| 55 | cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden); |
| 56 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 57 | // FIXME: Remove this once the bug has been fixed! |
| 58 | extern cl::opt<bool> ANDIGlueBug; |
| 59 | |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 60 | PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM, |
| 61 | const PPCSubtarget &STI) |
| 62 | : TargetLowering(TM), Subtarget(STI) { |
Chris Lattner | a028e7a | 2005-09-27 22:18:25 +0000 | [diff] [blame] | 63 | // Use _setjmp/_longjmp instead of setjmp/longjmp. |
Anton Korobeynikov | 3b7c257 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 64 | setUseUnderscoreSetJmp(true); |
| 65 | setUseUnderscoreLongJmp(true); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 66 | |
Chris Lattner | d10babf | 2010-10-10 18:34:00 +0000 | [diff] [blame] | 67 | // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all |
| 68 | // arguments are at least 4/8 bytes aligned. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 69 | bool isPPC64 = Subtarget.isPPC64(); |
Evan Cheng | 39e9002 | 2012-07-02 22:39:56 +0000 | [diff] [blame] | 70 | setMinStackArgumentAlignment(isPPC64 ? 8:4); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 71 | |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 72 | // Set up the register classes. |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 73 | addRegisterClass(MVT::i32, &PPC::GPRCRegClass); |
| 74 | addRegisterClass(MVT::f32, &PPC::F4RCRegClass); |
| 75 | addRegisterClass(MVT::f64, &PPC::F8RCRegClass); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 76 | |
Evan Cheng | 5d9fd97 | 2006-10-04 00:56:09 +0000 | [diff] [blame] | 77 | // PowerPC has an i16 but no i8 (or i1) SEXTLOAD |
Ahmed Bougacha | 2b6917b | 2015-01-08 00:51:32 +0000 | [diff] [blame] | 78 | for (MVT VT : MVT::integer_valuetypes()) { |
| 79 | setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote); |
| 80 | setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand); |
| 81 | } |
Duncan Sands | 95d46ef | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 82 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 83 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 84 | |
Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 85 | // PowerPC has pre-inc load and store's. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 86 | setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal); |
| 87 | setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal); |
| 88 | setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal); |
| 89 | setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal); |
| 90 | setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal); |
| 91 | setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal); |
| 92 | setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal); |
| 93 | setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal); |
| 94 | setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal); |
| 95 | setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal); |
Evan Cheng | 36a8fbf | 2006-11-09 19:11:50 +0000 | [diff] [blame] | 96 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 97 | if (Subtarget.useCRBits()) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 98 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
| 99 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 100 | if (isPPC64 || Subtarget.hasFPCVT()) { |
Hal Finkel | 6a56b21 | 2014-03-05 22:14:00 +0000 | [diff] [blame] | 101 | setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote); |
| 102 | AddPromotedToType (ISD::SINT_TO_FP, MVT::i1, |
| 103 | isPPC64 ? MVT::i64 : MVT::i32); |
| 104 | setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote); |
| 105 | AddPromotedToType (ISD::UINT_TO_FP, MVT::i1, |
| 106 | isPPC64 ? MVT::i64 : MVT::i32); |
| 107 | } else { |
| 108 | setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom); |
| 109 | setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom); |
| 110 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 111 | |
| 112 | // PowerPC does not support direct load / store of condition registers |
| 113 | setOperationAction(ISD::LOAD, MVT::i1, Custom); |
| 114 | setOperationAction(ISD::STORE, MVT::i1, Custom); |
| 115 | |
| 116 | // FIXME: Remove this once the ANDI glue bug is fixed: |
| 117 | if (ANDIGlueBug) |
| 118 | setOperationAction(ISD::TRUNCATE, MVT::i1, Custom); |
| 119 | |
Ahmed Bougacha | 2b6917b | 2015-01-08 00:51:32 +0000 | [diff] [blame] | 120 | for (MVT VT : MVT::integer_valuetypes()) { |
| 121 | setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote); |
| 122 | setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote); |
| 123 | setTruncStoreAction(VT, MVT::i1, Expand); |
| 124 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 125 | |
| 126 | addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass); |
| 127 | } |
| 128 | |
Dale Johannesen | 666323e | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 129 | // This is used in the ppcf128->int sequence. Note it has different semantics |
| 130 | // from FP_ROUND: that rounds to nearest, this rounds to zero. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 131 | setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom); |
Dale Johannesen | f864ac9 | 2007-10-06 01:24:11 +0000 | [diff] [blame] | 132 | |
Roman Divacky | 1faf5b0 | 2012-08-16 18:19:29 +0000 | [diff] [blame] | 133 | // We do not currently implement these libm ops for PowerPC. |
Owen Anderson | 0b9b9da | 2011-12-08 19:32:14 +0000 | [diff] [blame] | 134 | setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand); |
| 135 | setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand); |
| 136 | setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand); |
| 137 | setOperationAction(ISD::FRINT, MVT::ppcf128, Expand); |
| 138 | setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand); |
Bill Schmidt | 92e2664 | 2013-04-03 13:05:44 +0000 | [diff] [blame] | 139 | setOperationAction(ISD::FREM, MVT::ppcf128, Expand); |
Owen Anderson | 0b9b9da | 2011-12-08 19:32:14 +0000 | [diff] [blame] | 140 | |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 141 | // PowerPC has no SREM/UREM instructions |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 142 | setOperationAction(ISD::SREM, MVT::i32, Expand); |
| 143 | setOperationAction(ISD::UREM, MVT::i32, Expand); |
| 144 | setOperationAction(ISD::SREM, MVT::i64, Expand); |
| 145 | setOperationAction(ISD::UREM, MVT::i64, Expand); |
Dan Gohman | 71f0d7d | 2007-10-08 17:28:24 +0000 | [diff] [blame] | 146 | |
| 147 | // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 148 | setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand); |
| 149 | setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand); |
| 150 | setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand); |
| 151 | setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand); |
| 152 | setOperationAction(ISD::UDIVREM, MVT::i32, Expand); |
| 153 | setOperationAction(ISD::SDIVREM, MVT::i32, Expand); |
| 154 | setOperationAction(ISD::UDIVREM, MVT::i64, Expand); |
| 155 | setOperationAction(ISD::SDIVREM, MVT::i64, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 156 | |
Dan Gohman | 482732a | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 157 | // We don't support sin/cos/sqrt/fmod/pow |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 158 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 159 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
Evan Cheng | 0e88c7d | 2013-01-29 02:32:37 +0000 | [diff] [blame] | 160 | setOperationAction(ISD::FSINCOS, MVT::f64, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 161 | setOperationAction(ISD::FREM , MVT::f64, Expand); |
| 162 | setOperationAction(ISD::FPOW , MVT::f64, Expand); |
Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 163 | setOperationAction(ISD::FMA , MVT::f64, Legal); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 164 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 165 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
Evan Cheng | 0e88c7d | 2013-01-29 02:32:37 +0000 | [diff] [blame] | 166 | setOperationAction(ISD::FSINCOS, MVT::f32, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 167 | setOperationAction(ISD::FREM , MVT::f32, Expand); |
| 168 | setOperationAction(ISD::FPOW , MVT::f32, Expand); |
Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 169 | setOperationAction(ISD::FMA , MVT::f32, Legal); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 170 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 171 | setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 172 | |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 173 | // If we're enabling GP optimizations, use hardware square root |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 174 | if (!Subtarget.hasFSQRT() && |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 175 | !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTE() && |
| 176 | Subtarget.hasFRE())) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 177 | setOperationAction(ISD::FSQRT, MVT::f64, Expand); |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 178 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 179 | if (!Subtarget.hasFSQRT() && |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 180 | !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTES() && |
| 181 | Subtarget.hasFRES())) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 182 | setOperationAction(ISD::FSQRT, MVT::f32, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 183 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 184 | if (Subtarget.hasFCPSGN()) { |
Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 185 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal); |
| 186 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal); |
| 187 | } else { |
| 188 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
| 189 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); |
| 190 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 191 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 192 | if (Subtarget.hasFPRND()) { |
Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 193 | setOperationAction(ISD::FFLOOR, MVT::f64, Legal); |
| 194 | setOperationAction(ISD::FCEIL, MVT::f64, Legal); |
| 195 | setOperationAction(ISD::FTRUNC, MVT::f64, Legal); |
Hal Finkel | 2b7b2f3 | 2013-08-08 04:31:34 +0000 | [diff] [blame] | 196 | setOperationAction(ISD::FROUND, MVT::f64, Legal); |
Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 197 | |
| 198 | setOperationAction(ISD::FFLOOR, MVT::f32, Legal); |
| 199 | setOperationAction(ISD::FCEIL, MVT::f32, Legal); |
| 200 | setOperationAction(ISD::FTRUNC, MVT::f32, Legal); |
Hal Finkel | 2b7b2f3 | 2013-08-08 04:31:34 +0000 | [diff] [blame] | 201 | setOperationAction(ISD::FROUND, MVT::f32, Legal); |
Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 202 | } |
| 203 | |
Nate Begeman | 2fba8a3 | 2006-01-14 03:14:10 +0000 | [diff] [blame] | 204 | // PowerPC does not have BSWAP, CTPOP or CTTZ |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 205 | setOperationAction(ISD::BSWAP, MVT::i32 , Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 206 | setOperationAction(ISD::CTTZ , MVT::i32 , Expand); |
Chandler Carruth | 637cc6a | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 207 | setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand); |
| 208 | setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 209 | setOperationAction(ISD::BSWAP, MVT::i64 , Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 210 | setOperationAction(ISD::CTTZ , MVT::i64 , Expand); |
Chandler Carruth | 637cc6a | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 211 | setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand); |
| 212 | setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 213 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 214 | if (Subtarget.hasPOPCNTD()) { |
Hal Finkel | 290376d | 2013-04-01 15:58:15 +0000 | [diff] [blame] | 215 | setOperationAction(ISD::CTPOP, MVT::i32 , Legal); |
Hal Finkel | a4d0748 | 2013-03-28 13:29:47 +0000 | [diff] [blame] | 216 | setOperationAction(ISD::CTPOP, MVT::i64 , Legal); |
| 217 | } else { |
| 218 | setOperationAction(ISD::CTPOP, MVT::i32 , Expand); |
| 219 | setOperationAction(ISD::CTPOP, MVT::i64 , Expand); |
| 220 | } |
| 221 | |
Nate Begeman | 1b8121b | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 222 | // PowerPC does not have ROTR |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 223 | setOperationAction(ISD::ROTR, MVT::i32 , Expand); |
| 224 | setOperationAction(ISD::ROTR, MVT::i64 , Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 225 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 226 | if (!Subtarget.useCRBits()) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 227 | // PowerPC does not have Select |
| 228 | setOperationAction(ISD::SELECT, MVT::i32, Expand); |
| 229 | setOperationAction(ISD::SELECT, MVT::i64, Expand); |
| 230 | setOperationAction(ISD::SELECT, MVT::f32, Expand); |
| 231 | setOperationAction(ISD::SELECT, MVT::f64, Expand); |
| 232 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 233 | |
Chris Lattner | 7f1fa8e | 2005-08-26 17:36:52 +0000 | [diff] [blame] | 234 | // PowerPC wants to turn select_cc of FP into fsel when possible. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 235 | setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); |
| 236 | setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); |
Nate Begeman | a162f20 | 2006-01-31 08:17:29 +0000 | [diff] [blame] | 237 | |
Nate Begeman | 7e7f439 | 2006-02-01 07:19:44 +0000 | [diff] [blame] | 238 | // PowerPC wants to optimize integer setcc a bit |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 239 | if (!Subtarget.useCRBits()) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 240 | setOperationAction(ISD::SETCC, MVT::i32, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 241 | |
Nate Begeman | bb01d4f | 2006-03-17 01:40:33 +0000 | [diff] [blame] | 242 | // PowerPC does not have BRCOND which requires SetCC |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 243 | if (!Subtarget.useCRBits()) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 244 | setOperationAction(ISD::BRCOND, MVT::Other, Expand); |
Evan Cheng | 0d41d19 | 2006-10-30 08:02:39 +0000 | [diff] [blame] | 245 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 246 | setOperationAction(ISD::BR_JT, MVT::Other, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 247 | |
Chris Lattner | da2e04c | 2005-08-31 21:09:52 +0000 | [diff] [blame] | 248 | // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 249 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); |
Nate Begeman | 6095214 | 2005-09-06 22:03:27 +0000 | [diff] [blame] | 250 | |
Jim Laskey | 6267b2c | 2005-08-17 00:40:22 +0000 | [diff] [blame] | 251 | // PowerPC does not have [U|S]INT_TO_FP |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 252 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand); |
| 253 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand); |
Jim Laskey | 6267b2c | 2005-08-17 00:40:22 +0000 | [diff] [blame] | 254 | |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 255 | setOperationAction(ISD::BITCAST, MVT::f32, Expand); |
| 256 | setOperationAction(ISD::BITCAST, MVT::i32, Expand); |
| 257 | setOperationAction(ISD::BITCAST, MVT::i64, Expand); |
| 258 | setOperationAction(ISD::BITCAST, MVT::f64, Expand); |
Chris Lattner | c46fc24 | 2005-12-23 05:13:35 +0000 | [diff] [blame] | 259 | |
Chris Lattner | 84b49d5 | 2006-04-28 21:56:10 +0000 | [diff] [blame] | 260 | // We cannot sextinreg(i1). Expand to shifts. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 261 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
Jim Laskey | e0008e2 | 2007-02-22 14:56:36 +0000 | [diff] [blame] | 262 | |
Hal Finkel | 1996f3d | 2013-03-27 19:10:42 +0000 | [diff] [blame] | 263 | // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 264 | // SjLj exception handling but a light-weight setjmp/longjmp replacement to |
| 265 | // support continuation, user-level threading, and etc.. As a result, no |
| 266 | // other SjLj exception interfaces are implemented and please don't build |
| 267 | // your own exception handling based on them. |
| 268 | // LLVM/Clang supports zero-cost DWARF exception handling. |
| 269 | setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom); |
| 270 | setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 271 | |
| 272 | // We want to legalize GlobalAddress and ConstantPool nodes into the |
Nate Begeman | 4e56db6 | 2005-12-10 02:36:00 +0000 | [diff] [blame] | 273 | // appropriate instructions to materialize the address. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 274 | setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); |
| 275 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom); |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 276 | setOperationAction(ISD::BlockAddress, MVT::i32, Custom); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 277 | setOperationAction(ISD::ConstantPool, MVT::i32, Custom); |
| 278 | setOperationAction(ISD::JumpTable, MVT::i32, Custom); |
| 279 | setOperationAction(ISD::GlobalAddress, MVT::i64, Custom); |
| 280 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 281 | setOperationAction(ISD::BlockAddress, MVT::i64, Custom); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 282 | setOperationAction(ISD::ConstantPool, MVT::i64, Custom); |
| 283 | setOperationAction(ISD::JumpTable, MVT::i64, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 284 | |
Nate Begeman | f69d13b | 2008-08-11 17:36:31 +0000 | [diff] [blame] | 285 | // TRAP is legal. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 286 | setOperationAction(ISD::TRAP, MVT::Other, Legal); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 287 | |
| 288 | // TRAMPOLINE is custom lowered. |
Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 289 | setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom); |
| 290 | setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 291 | |
Nate Begeman | e74795c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 292 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 293 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 294 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 295 | if (Subtarget.isSVR4ABI()) { |
Evan Cheng | 39e9002 | 2012-07-02 22:39:56 +0000 | [diff] [blame] | 296 | if (isPPC64) { |
Hal Finkel | e44eb28 | 2012-03-24 03:53:55 +0000 | [diff] [blame] | 297 | // VAARG always uses double-word chunks, so promote anything smaller. |
| 298 | setOperationAction(ISD::VAARG, MVT::i1, Promote); |
| 299 | AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64); |
| 300 | setOperationAction(ISD::VAARG, MVT::i8, Promote); |
| 301 | AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64); |
| 302 | setOperationAction(ISD::VAARG, MVT::i16, Promote); |
| 303 | AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64); |
| 304 | setOperationAction(ISD::VAARG, MVT::i32, Promote); |
| 305 | AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64); |
| 306 | setOperationAction(ISD::VAARG, MVT::Other, Expand); |
| 307 | } else { |
| 308 | // VAARG is custom lowered with the 32-bit SVR4 ABI. |
| 309 | setOperationAction(ISD::VAARG, MVT::Other, Custom); |
| 310 | setOperationAction(ISD::VAARG, MVT::i64, Custom); |
| 311 | } |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 312 | } else |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 313 | setOperationAction(ISD::VAARG, MVT::Other, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 314 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 315 | if (Subtarget.isSVR4ABI() && !isPPC64) |
Roman Divacky | c3825df | 2013-07-25 21:36:47 +0000 | [diff] [blame] | 316 | // VACOPY is custom lowered with the 32-bit SVR4 ABI. |
| 317 | setOperationAction(ISD::VACOPY , MVT::Other, Custom); |
| 318 | else |
| 319 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
| 320 | |
Chris Lattner | 5bd514d | 2006-01-15 09:02:48 +0000 | [diff] [blame] | 321 | // Use the default implementation. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 322 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
| 323 | setOperationAction(ISD::STACKSAVE , MVT::Other, Expand); |
| 324 | setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom); |
| 325 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom); |
| 326 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom); |
Chris Lattner | ab4df834 | 2006-10-18 01:18:48 +0000 | [diff] [blame] | 327 | |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 328 | // We want to custom lower some of our intrinsics. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 329 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 330 | |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 331 | // To handle counter-based loop conditions. |
| 332 | setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom); |
| 333 | |
Dale Johannesen | 160be0f | 2008-11-07 22:54:33 +0000 | [diff] [blame] | 334 | // Comparisons that require checking two conditions. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 335 | setCondCodeAction(ISD::SETULT, MVT::f32, Expand); |
| 336 | setCondCodeAction(ISD::SETULT, MVT::f64, Expand); |
| 337 | setCondCodeAction(ISD::SETUGT, MVT::f32, Expand); |
| 338 | setCondCodeAction(ISD::SETUGT, MVT::f64, Expand); |
| 339 | setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand); |
| 340 | setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand); |
| 341 | setCondCodeAction(ISD::SETOGE, MVT::f32, Expand); |
| 342 | setCondCodeAction(ISD::SETOGE, MVT::f64, Expand); |
| 343 | setCondCodeAction(ISD::SETOLE, MVT::f32, Expand); |
| 344 | setCondCodeAction(ISD::SETOLE, MVT::f64, Expand); |
| 345 | setCondCodeAction(ISD::SETONE, MVT::f32, Expand); |
| 346 | setCondCodeAction(ISD::SETONE, MVT::f64, Expand); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 347 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 348 | if (Subtarget.has64BitSupport()) { |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 349 | // They also have instructions for converting between i64 and fp. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 350 | setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); |
| 351 | setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand); |
| 352 | setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); |
| 353 | setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand); |
Dale Johannesen | 37bc85f | 2009-06-04 20:53:52 +0000 | [diff] [blame] | 354 | // This is just the low 32 bits of a (signed) fp->i64 conversion. |
| 355 | // We cannot do this with Promote because i64 is not a legal type. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 356 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 357 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 358 | if (Subtarget.hasLFIWAX() || Subtarget.isPPC64()) |
Hal Finkel | e53429a | 2013-03-31 01:58:02 +0000 | [diff] [blame] | 359 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
Nate Begeman | 762bf80 | 2005-10-25 23:48:36 +0000 | [diff] [blame] | 360 | } else { |
Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 361 | // PowerPC does not have FP_TO_UINT on 32-bit implementations. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 362 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand); |
Nate Begeman | e74dfbb | 2005-10-18 00:56:42 +0000 | [diff] [blame] | 363 | } |
| 364 | |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 365 | // With the instructions enabled under FPCVT, we can do everything. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 366 | if (Subtarget.hasFPCVT()) { |
| 367 | if (Subtarget.has64BitSupport()) { |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 368 | setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); |
| 369 | setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom); |
| 370 | setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); |
| 371 | setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom); |
| 372 | } |
| 373 | |
| 374 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); |
| 375 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); |
| 376 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
| 377 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); |
| 378 | } |
| 379 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 380 | if (Subtarget.use64BitRegs()) { |
Chris Lattner | b193576 | 2007-10-19 04:08:28 +0000 | [diff] [blame] | 381 | // 64-bit PowerPC implementations can support i64 types directly |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 382 | addRegisterClass(MVT::i64, &PPC::G8RCRegClass); |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 383 | // BUILD_PAIR can't be handled natively, and should be expanded to shl/or |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 384 | setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand); |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 385 | // 64-bit PowerPC wants to expand i128 shifts itself. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 386 | setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom); |
| 387 | setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom); |
| 388 | setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom); |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 389 | } else { |
Chris Lattner | b193576 | 2007-10-19 04:08:28 +0000 | [diff] [blame] | 390 | // 32-bit PowerPC wants to expand i64 shifts itself. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 391 | setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom); |
| 392 | setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom); |
| 393 | setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom); |
Nate Begeman | 6095214 | 2005-09-06 22:03:27 +0000 | [diff] [blame] | 394 | } |
Evan Cheng | 1926427 | 2006-03-01 01:11:20 +0000 | [diff] [blame] | 395 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 396 | if (Subtarget.hasAltivec()) { |
Chris Lattner | baa73e0 | 2006-03-31 19:52:36 +0000 | [diff] [blame] | 397 | // First set operation action for all vector types to expand. Then we |
| 398 | // will selectively turn on ones that can be effectively codegen'd. |
Ahmed Bougacha | 67dd2d2 | 2015-01-07 21:27:10 +0000 | [diff] [blame] | 399 | for (MVT VT : MVT::vector_valuetypes()) { |
Chris Lattner | 06a21ba | 2006-04-16 01:37:57 +0000 | [diff] [blame] | 400 | // add/sub are legal for all supported vector VT's. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 401 | setOperationAction(ISD::ADD , VT, Legal); |
| 402 | setOperationAction(ISD::SUB , VT, Legal); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 403 | |
Bill Schmidt | 433b1c3 | 2015-02-05 15:24:47 +0000 | [diff] [blame] | 404 | // Vector instructions introduced in P8 |
| 405 | if (Subtarget.hasP8Altivec()) { |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 406 | setOperationAction(ISD::CTPOP, VT, Legal); |
Bill Schmidt | 433b1c3 | 2015-02-05 15:24:47 +0000 | [diff] [blame] | 407 | setOperationAction(ISD::CTLZ, VT, Legal); |
| 408 | } |
| 409 | else { |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 410 | setOperationAction(ISD::CTPOP, VT, Expand); |
Bill Schmidt | 433b1c3 | 2015-02-05 15:24:47 +0000 | [diff] [blame] | 411 | setOperationAction(ISD::CTLZ, VT, Expand); |
| 412 | } |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 413 | |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 414 | // We promote all shuffles to v16i8. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 415 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 416 | AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8); |
Chris Lattner | 06a21ba | 2006-04-16 01:37:57 +0000 | [diff] [blame] | 417 | |
| 418 | // We promote all non-typed operations to v4i32. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 419 | setOperationAction(ISD::AND , VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 420 | AddPromotedToType (ISD::AND , VT, MVT::v4i32); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 421 | setOperationAction(ISD::OR , VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 422 | AddPromotedToType (ISD::OR , VT, MVT::v4i32); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 423 | setOperationAction(ISD::XOR , VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 424 | AddPromotedToType (ISD::XOR , VT, MVT::v4i32); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 425 | setOperationAction(ISD::LOAD , VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 426 | AddPromotedToType (ISD::LOAD , VT, MVT::v4i32); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 427 | setOperationAction(ISD::SELECT, VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 428 | AddPromotedToType (ISD::SELECT, VT, MVT::v4i32); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 429 | setOperationAction(ISD::STORE, VT, Promote); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 430 | AddPromotedToType (ISD::STORE, VT, MVT::v4i32); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 431 | |
Chris Lattner | 06a21ba | 2006-04-16 01:37:57 +0000 | [diff] [blame] | 432 | // No other operations are legal. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 433 | setOperationAction(ISD::MUL , VT, Expand); |
| 434 | setOperationAction(ISD::SDIV, VT, Expand); |
| 435 | setOperationAction(ISD::SREM, VT, Expand); |
| 436 | setOperationAction(ISD::UDIV, VT, Expand); |
| 437 | setOperationAction(ISD::UREM, VT, Expand); |
| 438 | setOperationAction(ISD::FDIV, VT, Expand); |
Hal Finkel | e393022 | 2013-07-08 17:30:25 +0000 | [diff] [blame] | 439 | setOperationAction(ISD::FREM, VT, Expand); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 440 | setOperationAction(ISD::FNEG, VT, Expand); |
Craig Topper | c8a2adf | 2012-11-15 08:02:19 +0000 | [diff] [blame] | 441 | setOperationAction(ISD::FSQRT, VT, Expand); |
| 442 | setOperationAction(ISD::FLOG, VT, Expand); |
| 443 | setOperationAction(ISD::FLOG10, VT, Expand); |
| 444 | setOperationAction(ISD::FLOG2, VT, Expand); |
| 445 | setOperationAction(ISD::FEXP, VT, Expand); |
| 446 | setOperationAction(ISD::FEXP2, VT, Expand); |
| 447 | setOperationAction(ISD::FSIN, VT, Expand); |
| 448 | setOperationAction(ISD::FCOS, VT, Expand); |
| 449 | setOperationAction(ISD::FABS, VT, Expand); |
| 450 | setOperationAction(ISD::FPOWI, VT, Expand); |
Craig Topper | c4343f2 | 2012-11-14 08:11:25 +0000 | [diff] [blame] | 451 | setOperationAction(ISD::FFLOOR, VT, Expand); |
Craig Topper | 61d0457 | 2012-11-15 06:51:10 +0000 | [diff] [blame] | 452 | setOperationAction(ISD::FCEIL, VT, Expand); |
| 453 | setOperationAction(ISD::FTRUNC, VT, Expand); |
| 454 | setOperationAction(ISD::FRINT, VT, Expand); |
| 455 | setOperationAction(ISD::FNEARBYINT, VT, Expand); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 456 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand); |
| 457 | setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand); |
| 458 | setOperationAction(ISD::BUILD_VECTOR, VT, Expand); |
Ulrich Weigand | 51eccec | 2014-08-04 13:27:12 +0000 | [diff] [blame] | 459 | setOperationAction(ISD::MULHU, VT, Expand); |
| 460 | setOperationAction(ISD::MULHS, VT, Expand); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 461 | setOperationAction(ISD::UMUL_LOHI, VT, Expand); |
| 462 | setOperationAction(ISD::SMUL_LOHI, VT, Expand); |
| 463 | setOperationAction(ISD::UDIVREM, VT, Expand); |
| 464 | setOperationAction(ISD::SDIVREM, VT, Expand); |
| 465 | setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand); |
| 466 | setOperationAction(ISD::FPOW, VT, Expand); |
Benjamin Kramer | f3ad235 | 2014-05-19 13:12:38 +0000 | [diff] [blame] | 467 | setOperationAction(ISD::BSWAP, VT, Expand); |
Chandler Carruth | 637cc6a | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 468 | setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 469 | setOperationAction(ISD::CTTZ, VT, Expand); |
Chandler Carruth | 637cc6a | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 470 | setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand); |
Benjamin Kramer | c507146 | 2012-12-19 15:49:14 +0000 | [diff] [blame] | 471 | setOperationAction(ISD::VSELECT, VT, Expand); |
Adhemerval Zanella | c4182d1 | 2012-11-05 17:15:56 +0000 | [diff] [blame] | 472 | setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand); |
| 473 | |
Ahmed Bougacha | 2b6917b | 2015-01-08 00:51:32 +0000 | [diff] [blame] | 474 | for (MVT InnerVT : MVT::vector_valuetypes()) { |
Adhemerval Zanella | c4182d1 | 2012-11-05 17:15:56 +0000 | [diff] [blame] | 475 | setTruncStoreAction(VT, InnerVT, Expand); |
Ahmed Bougacha | 2b6917b | 2015-01-08 00:51:32 +0000 | [diff] [blame] | 476 | setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand); |
| 477 | setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand); |
| 478 | setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand); |
| 479 | } |
Chris Lattner | baa73e0 | 2006-03-31 19:52:36 +0000 | [diff] [blame] | 480 | } |
| 481 | |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 482 | // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle |
| 483 | // with merges, splats, etc. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 484 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 485 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 486 | setOperationAction(ISD::AND , MVT::v4i32, Legal); |
| 487 | setOperationAction(ISD::OR , MVT::v4i32, Legal); |
| 488 | setOperationAction(ISD::XOR , MVT::v4i32, Legal); |
| 489 | setOperationAction(ISD::LOAD , MVT::v4i32, Legal); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 490 | setOperationAction(ISD::SELECT, MVT::v4i32, |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 491 | Subtarget.useCRBits() ? Legal : Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 492 | setOperationAction(ISD::STORE , MVT::v4i32, Legal); |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 493 | setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); |
| 494 | setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal); |
| 495 | setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal); |
| 496 | setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal); |
Adhemerval Zanella | bdface5 | 2012-11-15 20:56:03 +0000 | [diff] [blame] | 497 | setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal); |
| 498 | setOperationAction(ISD::FCEIL, MVT::v4f32, Legal); |
| 499 | setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal); |
| 500 | setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 501 | |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 502 | addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass); |
| 503 | addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass); |
| 504 | addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass); |
| 505 | addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 506 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 507 | setOperationAction(ISD::MUL, MVT::v4f32, Legal); |
Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 508 | setOperationAction(ISD::FMA, MVT::v4f32, Legal); |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 509 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 510 | if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) { |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 511 | setOperationAction(ISD::FDIV, MVT::v4f32, Legal); |
| 512 | setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); |
| 513 | } |
| 514 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 515 | setOperationAction(ISD::MUL, MVT::v4i32, Custom); |
| 516 | setOperationAction(ISD::MUL, MVT::v8i16, Custom); |
| 517 | setOperationAction(ISD::MUL, MVT::v16i8, Custom); |
Chris Lattner | a8713b1 | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 518 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 519 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom); |
| 520 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 521 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 522 | setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom); |
| 523 | setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom); |
| 524 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom); |
| 525 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); |
Adhemerval Zanella | 56775e0 | 2012-10-30 13:50:19 +0000 | [diff] [blame] | 526 | |
| 527 | // Altivec does not contain unordered floating-point compare instructions |
| 528 | setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand); |
| 529 | setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand); |
Hal Finkel | 21ada79 | 2013-07-08 20:00:03 +0000 | [diff] [blame] | 530 | setCondCodeAction(ISD::SETO, MVT::v4f32, Expand); |
| 531 | setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 532 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 533 | if (Subtarget.hasVSX()) { |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 534 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal); |
Hal Finkel | 82569b6 | 2014-03-27 22:22:48 +0000 | [diff] [blame] | 535 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 536 | |
| 537 | setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal); |
| 538 | setOperationAction(ISD::FCEIL, MVT::v2f64, Legal); |
| 539 | setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal); |
| 540 | setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal); |
| 541 | setOperationAction(ISD::FROUND, MVT::v2f64, Legal); |
| 542 | |
| 543 | setOperationAction(ISD::FROUND, MVT::v4f32, Legal); |
| 544 | |
| 545 | setOperationAction(ISD::MUL, MVT::v2f64, Legal); |
| 546 | setOperationAction(ISD::FMA, MVT::v2f64, Legal); |
| 547 | |
| 548 | setOperationAction(ISD::FDIV, MVT::v2f64, Legal); |
| 549 | setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); |
| 550 | |
Hal Finkel | 732f0f7 | 2014-03-26 12:49:28 +0000 | [diff] [blame] | 551 | setOperationAction(ISD::VSELECT, MVT::v16i8, Legal); |
| 552 | setOperationAction(ISD::VSELECT, MVT::v8i16, Legal); |
| 553 | setOperationAction(ISD::VSELECT, MVT::v4i32, Legal); |
| 554 | setOperationAction(ISD::VSELECT, MVT::v4f32, Legal); |
| 555 | setOperationAction(ISD::VSELECT, MVT::v2f64, Legal); |
| 556 | |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 557 | // Share the Altivec comparison restrictions. |
| 558 | setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand); |
| 559 | setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 560 | setCondCodeAction(ISD::SETO, MVT::v2f64, Expand); |
| 561 | setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand); |
| 562 | |
Hal Finkel | 9281c9a | 2014-03-26 18:26:30 +0000 | [diff] [blame] | 563 | setOperationAction(ISD::LOAD, MVT::v2f64, Legal); |
| 564 | setOperationAction(ISD::STORE, MVT::v2f64, Legal); |
| 565 | |
Hal Finkel | df3e34d | 2014-03-26 22:58:37 +0000 | [diff] [blame] | 566 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal); |
| 567 | |
Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 568 | addRegisterClass(MVT::f64, &PPC::VSFRCRegClass); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 569 | |
| 570 | addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass); |
| 571 | addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass); |
Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 572 | |
| 573 | // VSX v2i64 only supports non-arithmetic operations. |
| 574 | setOperationAction(ISD::ADD, MVT::v2i64, Expand); |
| 575 | setOperationAction(ISD::SUB, MVT::v2i64, Expand); |
| 576 | |
Hal Finkel | ad801b7 | 2014-03-27 21:26:33 +0000 | [diff] [blame] | 577 | setOperationAction(ISD::SHL, MVT::v2i64, Expand); |
| 578 | setOperationAction(ISD::SRA, MVT::v2i64, Expand); |
| 579 | setOperationAction(ISD::SRL, MVT::v2i64, Expand); |
| 580 | |
Hal Finkel | 777c9dd | 2014-03-29 16:04:40 +0000 | [diff] [blame] | 581 | setOperationAction(ISD::SETCC, MVT::v2i64, Custom); |
| 582 | |
Hal Finkel | 9281c9a | 2014-03-26 18:26:30 +0000 | [diff] [blame] | 583 | setOperationAction(ISD::LOAD, MVT::v2i64, Promote); |
| 584 | AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64); |
| 585 | setOperationAction(ISD::STORE, MVT::v2i64, Promote); |
| 586 | AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64); |
| 587 | |
Hal Finkel | df3e34d | 2014-03-26 22:58:37 +0000 | [diff] [blame] | 588 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal); |
| 589 | |
Hal Finkel | 7279f4b | 2014-03-26 19:13:54 +0000 | [diff] [blame] | 590 | setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal); |
| 591 | setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal); |
| 592 | setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal); |
| 593 | setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal); |
| 594 | |
Hal Finkel | 5c0d145 | 2014-03-30 13:22:59 +0000 | [diff] [blame] | 595 | // Vector operation legalization checks the result type of |
| 596 | // SIGN_EXTEND_INREG, overall legalization checks the inner type. |
| 597 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal); |
| 598 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal); |
| 599 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom); |
| 600 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom); |
| 601 | |
Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 602 | addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 603 | } |
Bill Schmidt | fe88b18 | 2015-02-03 21:58:23 +0000 | [diff] [blame] | 604 | |
| 605 | if (Subtarget.hasP8Altivec()) |
| 606 | addRegisterClass(MVT::v2i64, &PPC::VRRCRegClass); |
Nate Begeman | 3e7db9c | 2005-11-29 08:17:20 +0000 | [diff] [blame] | 607 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 608 | |
Hal Finkel | 01fa770 | 2014-12-03 00:19:17 +0000 | [diff] [blame] | 609 | if (Subtarget.has64BitSupport()) |
Hal Finkel | 322e41a | 2012-04-01 20:08:17 +0000 | [diff] [blame] | 610 | setOperationAction(ISD::PREFETCH, MVT::Other, Legal); |
Hal Finkel | 01fa770 | 2014-12-03 00:19:17 +0000 | [diff] [blame] | 611 | |
| 612 | setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom); |
Hal Finkel | 322e41a | 2012-04-01 20:08:17 +0000 | [diff] [blame] | 613 | |
Robin Morisset | e1ca44b | 2014-10-02 22:27:07 +0000 | [diff] [blame] | 614 | if (!isPPC64) { |
| 615 | setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand); |
| 616 | setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand); |
| 617 | } |
Eli Friedman | 7dfa791 | 2011-08-29 18:23:02 +0000 | [diff] [blame] | 618 | |
Duncan Sands | 8d6e2e1 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 619 | setBooleanContents(ZeroOrOneBooleanContent); |
Bill Schmidt | a76bf5a | 2013-04-23 18:49:44 +0000 | [diff] [blame] | 620 | // Altivec instructions set fields to all zeros or all ones. |
| 621 | setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 622 | |
Joerg Sonnenberger | b5459e6 | 2014-07-24 22:20:10 +0000 | [diff] [blame] | 623 | if (!isPPC64) { |
| 624 | // These libcalls are not available in 32-bit. |
| 625 | setLibcallName(RTLIB::SHL_I128, nullptr); |
| 626 | setLibcallName(RTLIB::SRL_I128, nullptr); |
| 627 | setLibcallName(RTLIB::SRA_I128, nullptr); |
| 628 | } |
| 629 | |
Evan Cheng | 39e9002 | 2012-07-02 22:39:56 +0000 | [diff] [blame] | 630 | if (isPPC64) { |
Chris Lattner | 454436d | 2006-10-18 01:20:43 +0000 | [diff] [blame] | 631 | setStackPointerRegisterToSaveRestore(PPC::X1); |
Jim Laskey | e0008e2 | 2007-02-22 14:56:36 +0000 | [diff] [blame] | 632 | setExceptionPointerRegister(PPC::X3); |
| 633 | setExceptionSelectorRegister(PPC::X4); |
| 634 | } else { |
Chris Lattner | 454436d | 2006-10-18 01:20:43 +0000 | [diff] [blame] | 635 | setStackPointerRegisterToSaveRestore(PPC::R1); |
Jim Laskey | e0008e2 | 2007-02-22 14:56:36 +0000 | [diff] [blame] | 636 | setExceptionPointerRegister(PPC::R3); |
| 637 | setExceptionSelectorRegister(PPC::R4); |
| 638 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 639 | |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 640 | // We have target-specific dag combine patterns for the following nodes: |
| 641 | setTargetDAGCombine(ISD::SINT_TO_FP); |
Hal Finkel | 5efb918 | 2015-01-06 06:01:57 +0000 | [diff] [blame] | 642 | if (Subtarget.hasFPCVT()) |
| 643 | setTargetDAGCombine(ISD::UINT_TO_FP); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 644 | setTargetDAGCombine(ISD::LOAD); |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 645 | setTargetDAGCombine(ISD::STORE); |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 646 | setTargetDAGCombine(ISD::BR_CC); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 647 | if (Subtarget.useCRBits()) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 648 | setTargetDAGCombine(ISD::BRCOND); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 649 | setTargetDAGCombine(ISD::BSWAP); |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 650 | setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN); |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 651 | setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN); |
| 652 | setTargetDAGCombine(ISD::INTRINSIC_VOID); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 653 | |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 654 | setTargetDAGCombine(ISD::SIGN_EXTEND); |
| 655 | setTargetDAGCombine(ISD::ZERO_EXTEND); |
| 656 | setTargetDAGCombine(ISD::ANY_EXTEND); |
| 657 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 658 | if (Subtarget.useCRBits()) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 659 | setTargetDAGCombine(ISD::TRUNCATE); |
| 660 | setTargetDAGCombine(ISD::SETCC); |
| 661 | setTargetDAGCombine(ISD::SELECT_CC); |
| 662 | } |
| 663 | |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 664 | // Use reciprocal estimates. |
| 665 | if (TM.Options.UnsafeFPMath) { |
| 666 | setTargetDAGCombine(ISD::FDIV); |
| 667 | setTargetDAGCombine(ISD::FSQRT); |
| 668 | } |
| 669 | |
Dale Johannesen | 10432e5 | 2007-10-19 00:59:18 +0000 | [diff] [blame] | 670 | // Darwin long double math library functions have $LDBL128 appended. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 671 | if (Subtarget.isDarwin()) { |
Duncan Sands | 53c954f | 2008-01-10 10:28:30 +0000 | [diff] [blame] | 672 | setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128"); |
Dale Johannesen | 10432e5 | 2007-10-19 00:59:18 +0000 | [diff] [blame] | 673 | setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128"); |
| 674 | setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128"); |
Duncan Sands | 53c954f | 2008-01-10 10:28:30 +0000 | [diff] [blame] | 675 | setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128"); |
| 676 | setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128"); |
Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 677 | setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128"); |
| 678 | setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128"); |
| 679 | setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128"); |
| 680 | setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128"); |
| 681 | setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128"); |
Dale Johannesen | 10432e5 | 2007-10-19 00:59:18 +0000 | [diff] [blame] | 682 | } |
| 683 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 684 | // With 32 condition bits, we don't need to sink (and duplicate) compares |
| 685 | // aggressively in CodeGenPrep. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 686 | if (Subtarget.useCRBits()) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 687 | setHasMultipleConditionRegisters(); |
| 688 | |
Hal Finkel | 6529857 | 2011-10-17 18:53:03 +0000 | [diff] [blame] | 689 | setMinFunctionAlignment(2); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 690 | if (Subtarget.isDarwin()) |
Hal Finkel | 6529857 | 2011-10-17 18:53:03 +0000 | [diff] [blame] | 691 | setPrefFunctionAlignment(4); |
Eli Friedman | 2518f83 | 2011-05-06 20:34:06 +0000 | [diff] [blame] | 692 | |
Hal Finkel | d73bfba | 2015-01-03 14:58:25 +0000 | [diff] [blame] | 693 | switch (Subtarget.getDarwinDirective()) { |
| 694 | default: break; |
| 695 | case PPC::DIR_970: |
| 696 | case PPC::DIR_A2: |
| 697 | case PPC::DIR_E500mc: |
| 698 | case PPC::DIR_E5500: |
| 699 | case PPC::DIR_PWR4: |
| 700 | case PPC::DIR_PWR5: |
| 701 | case PPC::DIR_PWR5X: |
| 702 | case PPC::DIR_PWR6: |
| 703 | case PPC::DIR_PWR6X: |
| 704 | case PPC::DIR_PWR7: |
| 705 | case PPC::DIR_PWR8: |
| 706 | setPrefFunctionAlignment(4); |
| 707 | setPrefLoopAlignment(4); |
| 708 | break; |
| 709 | } |
| 710 | |
Eli Friedman | 30a49e9 | 2011-08-03 21:06:02 +0000 | [diff] [blame] | 711 | setInsertFencesForAtomic(true); |
| 712 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 713 | if (Subtarget.enableMachineScheduler()) |
Hal Finkel | 21442b2 | 2013-09-11 23:05:25 +0000 | [diff] [blame] | 714 | setSchedulingPreference(Sched::Source); |
| 715 | else |
| 716 | setSchedulingPreference(Sched::Hybrid); |
Hal Finkel | 6f0ae78 | 2011-11-22 16:21:04 +0000 | [diff] [blame] | 717 | |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 718 | computeRegisterProperties(); |
Hal Finkel | 742b535 | 2012-08-28 16:12:39 +0000 | [diff] [blame] | 719 | |
Hal Finkel | d73bfba | 2015-01-03 14:58:25 +0000 | [diff] [blame] | 720 | // The Freescale cores do better with aggressive inlining of memcpy and |
| 721 | // friends. GCC uses same threshold of 128 bytes (= 32 word stores). |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 722 | if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc || |
| 723 | Subtarget.getDarwinDirective() == PPC::DIR_E5500) { |
Jim Grosbach | 341ad3e | 2013-02-20 21:13:59 +0000 | [diff] [blame] | 724 | MaxStoresPerMemset = 32; |
| 725 | MaxStoresPerMemsetOptSize = 16; |
| 726 | MaxStoresPerMemcpy = 32; |
| 727 | MaxStoresPerMemcpyOptSize = 8; |
| 728 | MaxStoresPerMemmove = 32; |
| 729 | MaxStoresPerMemmoveOptSize = 8; |
Hal Finkel | 742b535 | 2012-08-28 16:12:39 +0000 | [diff] [blame] | 730 | } |
Chris Lattner | f22556d | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 731 | } |
| 732 | |
Hal Finkel | 262a224 | 2013-09-12 23:20:06 +0000 | [diff] [blame] | 733 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine |
| 734 | /// the desired ByVal argument alignment. |
| 735 | static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign, |
| 736 | unsigned MaxMaxAlign) { |
| 737 | if (MaxAlign == MaxMaxAlign) |
| 738 | return; |
| 739 | if (VectorType *VTy = dyn_cast<VectorType>(Ty)) { |
| 740 | if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256) |
| 741 | MaxAlign = 32; |
| 742 | else if (VTy->getBitWidth() >= 128 && MaxAlign < 16) |
| 743 | MaxAlign = 16; |
| 744 | } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { |
| 745 | unsigned EltAlign = 0; |
| 746 | getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign); |
| 747 | if (EltAlign > MaxAlign) |
| 748 | MaxAlign = EltAlign; |
| 749 | } else if (StructType *STy = dyn_cast<StructType>(Ty)) { |
| 750 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { |
| 751 | unsigned EltAlign = 0; |
| 752 | getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign); |
| 753 | if (EltAlign > MaxAlign) |
| 754 | MaxAlign = EltAlign; |
| 755 | if (MaxAlign == MaxMaxAlign) |
| 756 | break; |
| 757 | } |
| 758 | } |
| 759 | } |
| 760 | |
Dale Johannesen | cbde4c2 | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 761 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 762 | /// function arguments in the caller parameter area. |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 763 | unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const { |
Dale Johannesen | cbde4c2 | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 764 | // Darwin passes everything on 4 byte boundary. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 765 | if (Subtarget.isDarwin()) |
Dale Johannesen | cbde4c2 | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 766 | return 4; |
Roman Divacky | b9663cc | 2012-04-02 15:49:30 +0000 | [diff] [blame] | 767 | |
| 768 | // 16byte and wider vectors are passed on 16byte boundary. |
Roman Divacky | b9663cc | 2012-04-02 15:49:30 +0000 | [diff] [blame] | 769 | // The rest is 8 on PPC64 and 4 on PPC32 boundary. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 770 | unsigned Align = Subtarget.isPPC64() ? 8 : 4; |
| 771 | if (Subtarget.hasAltivec() || Subtarget.hasQPX()) |
| 772 | getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16); |
Hal Finkel | 262a224 | 2013-09-12 23:20:06 +0000 | [diff] [blame] | 773 | return Align; |
Dale Johannesen | cbde4c2 | 2008-02-28 22:31:51 +0000 | [diff] [blame] | 774 | } |
| 775 | |
Chris Lattner | 347ed8a | 2006-01-09 23:52:17 +0000 | [diff] [blame] | 776 | const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 777 | switch (Opcode) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 778 | default: return nullptr; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 779 | case PPCISD::FSEL: return "PPCISD::FSEL"; |
| 780 | case PPCISD::FCFID: return "PPCISD::FCFID"; |
Hal Finkel | 3fe09ea | 2015-01-06 07:02:15 +0000 | [diff] [blame] | 781 | case PPCISD::FCFIDU: return "PPCISD::FCFIDU"; |
| 782 | case PPCISD::FCFIDS: return "PPCISD::FCFIDS"; |
| 783 | case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 784 | case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ"; |
| 785 | case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ"; |
Hal Finkel | 3fe09ea | 2015-01-06 07:02:15 +0000 | [diff] [blame] | 786 | case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ"; |
| 787 | case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ"; |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 788 | case PPCISD::FRE: return "PPCISD::FRE"; |
| 789 | case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 790 | case PPCISD::STFIWX: return "PPCISD::STFIWX"; |
| 791 | case PPCISD::VMADDFP: return "PPCISD::VMADDFP"; |
| 792 | case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP"; |
| 793 | case PPCISD::VPERM: return "PPCISD::VPERM"; |
Hal Finkel | 4edc66b | 2015-01-03 01:16:37 +0000 | [diff] [blame] | 794 | case PPCISD::CMPB: return "PPCISD::CMPB"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 795 | case PPCISD::Hi: return "PPCISD::Hi"; |
| 796 | case PPCISD::Lo: return "PPCISD::Lo"; |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 797 | case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 798 | case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC"; |
| 799 | case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg"; |
| 800 | case PPCISD::SRL: return "PPCISD::SRL"; |
| 801 | case PPCISD::SRA: return "PPCISD::SRA"; |
| 802 | case PPCISD::SHL: return "PPCISD::SHL"; |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 803 | case PPCISD::CALL: return "PPCISD::CALL"; |
| 804 | case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 805 | case PPCISD::MTCTR: return "PPCISD::MTCTR"; |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 806 | case PPCISD::BCTRL: return "PPCISD::BCTRL"; |
Hal Finkel | fc096c9 | 2014-12-23 22:29:40 +0000 | [diff] [blame] | 807 | case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 808 | case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG"; |
Hal Finkel | bbdee93 | 2014-12-02 22:01:00 +0000 | [diff] [blame] | 809 | case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE"; |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 810 | case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP"; |
| 811 | case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP"; |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 812 | case PPCISD::MFOCRF: return "PPCISD::MFOCRF"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 813 | case PPCISD::VCMP: return "PPCISD::VCMP"; |
| 814 | case PPCISD::VCMPo: return "PPCISD::VCMPo"; |
| 815 | case PPCISD::LBRX: return "PPCISD::LBRX"; |
| 816 | case PPCISD::STBRX: return "PPCISD::STBRX"; |
Hal Finkel | 3fe09ea | 2015-01-06 07:02:15 +0000 | [diff] [blame] | 817 | case PPCISD::LFIWAX: return "PPCISD::LFIWAX"; |
| 818 | case PPCISD::LFIWZX: return "PPCISD::LFIWZX"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 819 | case PPCISD::LARX: return "PPCISD::LARX"; |
| 820 | case PPCISD::STCX: return "PPCISD::STCX"; |
| 821 | case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH"; |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 822 | case PPCISD::BDNZ: return "PPCISD::BDNZ"; |
| 823 | case PPCISD::BDZ: return "PPCISD::BDZ"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 824 | case PPCISD::MFFS: return "PPCISD::MFFS"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 825 | case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ"; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 826 | case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN"; |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 827 | case PPCISD::CR6SET: return "PPCISD::CR6SET"; |
| 828 | case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET"; |
Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 829 | case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA"; |
| 830 | case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L"; |
| 831 | case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L"; |
Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 832 | case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT"; |
Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 833 | case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA"; |
| 834 | case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L"; |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 835 | case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS"; |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 836 | case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA"; |
| 837 | case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L"; |
Bill Schmidt | 685aa8b | 2015-02-03 16:16:01 +0000 | [diff] [blame] | 838 | case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR"; |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 839 | case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA"; |
| 840 | case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L"; |
Bill Schmidt | 685aa8b | 2015-02-03 16:16:01 +0000 | [diff] [blame] | 841 | case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR"; |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 842 | case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA"; |
| 843 | case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L"; |
Bill Schmidt | 51e7951 | 2013-02-20 15:50:31 +0000 | [diff] [blame] | 844 | case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT"; |
Bill Schmidt | a87a7e2 | 2013-05-14 19:35:45 +0000 | [diff] [blame] | 845 | case PPCISD::SC: return "PPCISD::SC"; |
Chris Lattner | 347ed8a | 2006-01-09 23:52:17 +0000 | [diff] [blame] | 846 | } |
| 847 | } |
| 848 | |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 849 | EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const { |
Adhemerval Zanella | fe3f793 | 2012-10-08 18:59:53 +0000 | [diff] [blame] | 850 | if (!VT.isVector()) |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 851 | return Subtarget.useCRBits() ? MVT::i1 : MVT::i32; |
Adhemerval Zanella | fe3f793 | 2012-10-08 18:59:53 +0000 | [diff] [blame] | 852 | return VT.changeVectorElementTypeToInteger(); |
Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 853 | } |
| 854 | |
Hal Finkel | 62ac736 | 2014-09-19 11:42:56 +0000 | [diff] [blame] | 855 | bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const { |
| 856 | assert(VT.isFloatingPoint() && "Non-floating-point FMA?"); |
| 857 | return true; |
| 858 | } |
| 859 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 860 | //===----------------------------------------------------------------------===// |
| 861 | // Node matching predicates, for use by the tblgen matching code. |
| 862 | //===----------------------------------------------------------------------===// |
| 863 | |
Chris Lattner | 7f1fa8e | 2005-08-26 17:36:52 +0000 | [diff] [blame] | 864 | /// isFloatingPointZero - Return true if this is 0.0 or -0.0. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 865 | static bool isFloatingPointZero(SDValue Op) { |
Chris Lattner | 7f1fa8e | 2005-08-26 17:36:52 +0000 | [diff] [blame] | 866 | if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op)) |
Dale Johannesen | 3cf889f | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 867 | return CFP->getValueAPF().isZero(); |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 868 | else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) { |
Chris Lattner | 7f1fa8e | 2005-08-26 17:36:52 +0000 | [diff] [blame] | 869 | // Maybe this has already been legalized into the constant pool? |
| 870 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1))) |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 871 | if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal())) |
Dale Johannesen | 3cf889f | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 872 | return CFP->getValueAPF().isZero(); |
Chris Lattner | 7f1fa8e | 2005-08-26 17:36:52 +0000 | [diff] [blame] | 873 | } |
| 874 | return false; |
| 875 | } |
| 876 | |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 877 | /// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return |
| 878 | /// true if Op is undef or if it matches the specified value. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 879 | static bool isConstantOrUndef(int Op, int Val) { |
| 880 | return Op < 0 || Op == Val; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 881 | } |
| 882 | |
| 883 | /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a |
| 884 | /// VPKUHUM instruction. |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 885 | /// The ShuffleKind distinguishes between big-endian operations with |
| 886 | /// two different inputs (0), either-endian operations with two identical |
| 887 | /// inputs (1), and little-endian operantion with two different inputs (2). |
| 888 | /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). |
| 889 | bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 890 | SelectionDAG &DAG) { |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 891 | bool IsLE = DAG.getTarget().getDataLayout()->isLittleEndian(); |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 892 | if (ShuffleKind == 0) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 893 | if (IsLE) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 894 | return false; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 895 | for (unsigned i = 0; i != 16; ++i) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 896 | if (!isConstantOrUndef(N->getMaskElt(i), i*2+1)) |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 897 | return false; |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 898 | } else if (ShuffleKind == 2) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 899 | if (!IsLE) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 900 | return false; |
| 901 | for (unsigned i = 0; i != 16; ++i) |
| 902 | if (!isConstantOrUndef(N->getMaskElt(i), i*2)) |
| 903 | return false; |
| 904 | } else if (ShuffleKind == 1) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 905 | unsigned j = IsLE ? 0 : 1; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 906 | for (unsigned i = 0; i != 8; ++i) |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 907 | if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) || |
| 908 | !isConstantOrUndef(N->getMaskElt(i+8), i*2+j)) |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 909 | return false; |
| 910 | } |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 911 | return true; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 912 | } |
| 913 | |
| 914 | /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a |
| 915 | /// VPKUWUM instruction. |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 916 | /// The ShuffleKind distinguishes between big-endian operations with |
| 917 | /// two different inputs (0), either-endian operations with two identical |
| 918 | /// inputs (1), and little-endian operantion with two different inputs (2). |
| 919 | /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). |
| 920 | bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 921 | SelectionDAG &DAG) { |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 922 | bool IsLE = DAG.getTarget().getDataLayout()->isLittleEndian(); |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 923 | if (ShuffleKind == 0) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 924 | if (IsLE) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 925 | return false; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 926 | for (unsigned i = 0; i != 16; i += 2) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 927 | if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) || |
| 928 | !isConstantOrUndef(N->getMaskElt(i+1), i*2+3)) |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 929 | return false; |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 930 | } else if (ShuffleKind == 2) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 931 | if (!IsLE) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 932 | return false; |
| 933 | for (unsigned i = 0; i != 16; i += 2) |
| 934 | if (!isConstantOrUndef(N->getMaskElt(i ), i*2) || |
| 935 | !isConstantOrUndef(N->getMaskElt(i+1), i*2+1)) |
| 936 | return false; |
| 937 | } else if (ShuffleKind == 1) { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 938 | unsigned j = IsLE ? 0 : 2; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 939 | for (unsigned i = 0; i != 8; i += 2) |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 940 | if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) || |
| 941 | !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) || |
| 942 | !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) || |
| 943 | !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1)) |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 944 | return false; |
| 945 | } |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 946 | return true; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 947 | } |
| 948 | |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 949 | /// isVMerge - Common function, used to match vmrg* shuffles. |
| 950 | /// |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 951 | static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize, |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 952 | unsigned LHSStart, unsigned RHSStart) { |
Hal Finkel | df3e34d | 2014-03-26 22:58:37 +0000 | [diff] [blame] | 953 | if (N->getValueType(0) != MVT::v16i8) |
| 954 | return false; |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 955 | assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) && |
| 956 | "Unsupported merge size!"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 957 | |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 958 | for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units |
| 959 | for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 960 | if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j), |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 961 | LHSStart+j+i*UnitSize) || |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 962 | !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j), |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 963 | RHSStart+j+i*UnitSize)) |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 964 | return false; |
| 965 | } |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 966 | return true; |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 967 | } |
| 968 | |
| 969 | /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 970 | /// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes). |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 971 | /// The ShuffleKind distinguishes between big-endian merges with two |
| 972 | /// different inputs (0), either-endian merges with two identical inputs (1), |
| 973 | /// and little-endian merges with two different inputs (2). For the latter, |
| 974 | /// the input operands are swapped (see PPCInstrAltivec.td). |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 975 | bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 976 | unsigned ShuffleKind, SelectionDAG &DAG) { |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 977 | if (DAG.getTarget().getDataLayout()->isLittleEndian()) { |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 978 | if (ShuffleKind == 1) // unary |
| 979 | return isVMerge(N, UnitSize, 0, 0); |
| 980 | else if (ShuffleKind == 2) // swapped |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 981 | return isVMerge(N, UnitSize, 0, 16); |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 982 | else |
| 983 | return false; |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 984 | } else { |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 985 | if (ShuffleKind == 1) // unary |
| 986 | return isVMerge(N, UnitSize, 8, 8); |
| 987 | else if (ShuffleKind == 0) // normal |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 988 | return isVMerge(N, UnitSize, 8, 24); |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 989 | else |
| 990 | return false; |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 991 | } |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 992 | } |
| 993 | |
| 994 | /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 995 | /// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes). |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 996 | /// The ShuffleKind distinguishes between big-endian merges with two |
| 997 | /// different inputs (0), either-endian merges with two identical inputs (1), |
| 998 | /// and little-endian merges with two different inputs (2). For the latter, |
| 999 | /// the input operands are swapped (see PPCInstrAltivec.td). |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1000 | bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 1001 | unsigned ShuffleKind, SelectionDAG &DAG) { |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 1002 | if (DAG.getTarget().getDataLayout()->isLittleEndian()) { |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 1003 | if (ShuffleKind == 1) // unary |
| 1004 | return isVMerge(N, UnitSize, 8, 8); |
| 1005 | else if (ShuffleKind == 2) // swapped |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1006 | return isVMerge(N, UnitSize, 8, 24); |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 1007 | else |
| 1008 | return false; |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1009 | } else { |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 1010 | if (ShuffleKind == 1) // unary |
| 1011 | return isVMerge(N, UnitSize, 0, 0); |
| 1012 | else if (ShuffleKind == 0) // normal |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1013 | return isVMerge(N, UnitSize, 0, 16); |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 1014 | else |
| 1015 | return false; |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1016 | } |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 1017 | } |
| 1018 | |
| 1019 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1020 | /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift |
| 1021 | /// amount, otherwise return -1. |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 1022 | /// The ShuffleKind distinguishes between big-endian operations with two |
| 1023 | /// different inputs (0), either-endian operations with two identical inputs |
| 1024 | /// (1), and little-endian operations with two different inputs (2). For the |
| 1025 | /// latter, the input operands are swapped (see PPCInstrAltivec.td). |
| 1026 | int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind, |
| 1027 | SelectionDAG &DAG) { |
Hal Finkel | df3e34d | 2014-03-26 22:58:37 +0000 | [diff] [blame] | 1028 | if (N->getValueType(0) != MVT::v16i8) |
Hal Finkel | a775e51 | 2014-04-08 19:00:27 +0000 | [diff] [blame] | 1029 | return -1; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1030 | |
| 1031 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1032 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1033 | // Find the first non-undef value in the shuffle mask. |
| 1034 | unsigned i; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1035 | for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i) |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1036 | /*search*/; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1037 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1038 | if (i == 16) return -1; // all undef. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1039 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1040 | // Otherwise, check to see if the rest of the elements are consecutively |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1041 | // numbered from this value. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1042 | unsigned ShiftAmt = SVOp->getMaskElt(i); |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1043 | if (ShiftAmt < i) return -1; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 1044 | |
Bill Schmidt | f04e998 | 2014-08-04 23:21:01 +0000 | [diff] [blame] | 1045 | ShiftAmt -= i; |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 1046 | bool isLE = DAG.getTarget().getDataLayout()->isLittleEndian(); |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1047 | |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 1048 | if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) { |
Bill Schmidt | f04e998 | 2014-08-04 23:21:01 +0000 | [diff] [blame] | 1049 | // Check the rest of the elements to see if they are consecutive. |
| 1050 | for (++i; i != 16; ++i) |
| 1051 | if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i)) |
| 1052 | return -1; |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 1053 | } else if (ShuffleKind == 1) { |
Bill Schmidt | f04e998 | 2014-08-04 23:21:01 +0000 | [diff] [blame] | 1054 | // Check the rest of the elements to see if they are consecutive. |
| 1055 | for (++i; i != 16; ++i) |
| 1056 | if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15)) |
| 1057 | return -1; |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 1058 | } else |
| 1059 | return -1; |
| 1060 | |
| 1061 | if (ShuffleKind == 2 && isLE) |
| 1062 | ShiftAmt = 16 - ShiftAmt; |
Bill Schmidt | f04e998 | 2014-08-04 23:21:01 +0000 | [diff] [blame] | 1063 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 1064 | return ShiftAmt; |
| 1065 | } |
Chris Lattner | ffc4756 | 2006-03-20 06:33:01 +0000 | [diff] [blame] | 1066 | |
| 1067 | /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand |
| 1068 | /// specifies a splat of a single element that is suitable for input to |
| 1069 | /// VSPLTB/VSPLTH/VSPLTW. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1070 | bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1071 | assert(N->getValueType(0) == MVT::v16i8 && |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1072 | (EltSize == 1 || EltSize == 2 || EltSize == 4)); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1073 | |
Chris Lattner | a8fbb6d | 2006-03-20 06:37:44 +0000 | [diff] [blame] | 1074 | // This is a splat operation if each element of the permute is the same, and |
| 1075 | // if the value doesn't reference the second vector. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1076 | unsigned ElementBase = N->getMaskElt(0); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1077 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1078 | // FIXME: Handle UNDEF elements too! |
| 1079 | if (ElementBase >= 16) |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1080 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1081 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1082 | // Check that the indices are consecutive, in the case of a multi-byte element |
| 1083 | // splatted with a v16i8 mask. |
| 1084 | for (unsigned i = 1; i != EltSize; ++i) |
| 1085 | if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase)) |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1086 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1087 | |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1088 | for (unsigned i = EltSize, e = 16; i != e; i += EltSize) { |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1089 | if (N->getMaskElt(i) < 0) continue; |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1090 | for (unsigned j = 0; j != EltSize; ++j) |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1091 | if (N->getMaskElt(i+j) != N->getMaskElt(j)) |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1092 | return false; |
Chris Lattner | a8fbb6d | 2006-03-20 06:37:44 +0000 | [diff] [blame] | 1093 | } |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 1094 | return true; |
Chris Lattner | ffc4756 | 2006-03-20 06:33:01 +0000 | [diff] [blame] | 1095 | } |
| 1096 | |
Evan Cheng | 581d279 | 2007-07-30 07:51:22 +0000 | [diff] [blame] | 1097 | /// isAllNegativeZeroVector - Returns true if all elements of build_vector |
| 1098 | /// are -0.0. |
| 1099 | bool PPC::isAllNegativeZeroVector(SDNode *N) { |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1100 | BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N); |
| 1101 | |
| 1102 | APInt APVal, APUndef; |
| 1103 | unsigned BitSize; |
| 1104 | bool HasAnyUndefs; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1105 | |
Dale Johannesen | 5f4eecf | 2009-11-13 01:45:18 +0000 | [diff] [blame] | 1106 | if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true)) |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1107 | if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
Dale Johannesen | 3cf889f | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 1108 | return CFP->getValueAPF().isNegZero(); |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1109 | |
Evan Cheng | 581d279 | 2007-07-30 07:51:22 +0000 | [diff] [blame] | 1110 | return false; |
| 1111 | } |
| 1112 | |
Chris Lattner | ffc4756 | 2006-03-20 06:33:01 +0000 | [diff] [blame] | 1113 | /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the |
| 1114 | /// specified isSplatShuffleMask VECTOR_SHUFFLE mask. |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1115 | unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize, |
| 1116 | SelectionDAG &DAG) { |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1117 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
| 1118 | assert(isSplatShuffleMask(SVOp, EltSize)); |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 1119 | if (DAG.getTarget().getDataLayout()->isLittleEndian()) |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 1120 | return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize); |
| 1121 | else |
| 1122 | return SVOp->getMaskElt(0) / EltSize; |
Chris Lattner | ffc4756 | 2006-03-20 06:33:01 +0000 | [diff] [blame] | 1123 | } |
| 1124 | |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 1125 | /// get_VSPLTI_elt - If this is a build_vector of constants which can be formed |
Chris Lattner | d71a1f9 | 2006-04-08 06:46:53 +0000 | [diff] [blame] | 1126 | /// by using a vspltis[bhw] instruction of the specified element size, return |
| 1127 | /// the constant being splatted. The ByteSize field indicates the number of |
| 1128 | /// bytes of each element [124] -> [bhw]. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1129 | SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1130 | SDValue OpVal(nullptr, 0); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1131 | |
| 1132 | // If ByteSize of the splat is bigger than the element size of the |
| 1133 | // build_vector, then we have a case where we are checking for a splat where |
| 1134 | // multiple elements of the buildvector are folded together into a single |
| 1135 | // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8). |
| 1136 | unsigned EltSize = 16/N->getNumOperands(); |
| 1137 | if (EltSize < ByteSize) { |
| 1138 | unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1139 | SDValue UniquedVals[4]; |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1140 | assert(Multiple > 1 && Multiple <= 4 && "How can this happen?"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1141 | |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1142 | // See if all of the elements in the buildvector agree across. |
| 1143 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 1144 | if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue; |
| 1145 | // If the element isn't a constant, bail fully out. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1146 | if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue(); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1147 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1148 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1149 | if (!UniquedVals[i&(Multiple-1)].getNode()) |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1150 | UniquedVals[i&(Multiple-1)] = N->getOperand(i); |
| 1151 | else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i)) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1152 | return SDValue(); // no match. |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1153 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1154 | |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1155 | // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains |
| 1156 | // either constant or undef values that are identical for each chunk. See |
| 1157 | // if these chunks can form into a larger vspltis*. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1158 | |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1159 | // Check to see if all of the leading entries are either 0 or -1. If |
| 1160 | // neither, then this won't fit into the immediate field. |
| 1161 | bool LeadingZero = true; |
| 1162 | bool LeadingOnes = true; |
| 1163 | for (unsigned i = 0; i != Multiple-1; ++i) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1164 | if (!UniquedVals[i].getNode()) continue; // Must have been undefs. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1165 | |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1166 | LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue(); |
| 1167 | LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue(); |
| 1168 | } |
| 1169 | // Finally, check the least significant entry. |
| 1170 | if (LeadingZero) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1171 | if (!UniquedVals[Multiple-1].getNode()) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1172 | return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1173 | int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue(); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1174 | if (Val < 16) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1175 | return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4) |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1176 | } |
| 1177 | if (LeadingOnes) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1178 | if (!UniquedVals[Multiple-1].getNode()) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1179 | return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef |
Dan Gohman | 6e05483 | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 1180 | int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue(); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1181 | if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1182 | return DAG.getTargetConstant(Val, MVT::i32); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1183 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1184 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1185 | return SDValue(); |
Chris Lattner | d9e80f4 | 2006-04-08 07:14:26 +0000 | [diff] [blame] | 1186 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1187 | |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1188 | // Check to see if this buildvec has a single non-undef value in its elements. |
| 1189 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 1190 | if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1191 | if (!OpVal.getNode()) |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1192 | OpVal = N->getOperand(i); |
| 1193 | else if (OpVal != N->getOperand(i)) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1194 | return SDValue(); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1195 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1196 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1197 | if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1198 | |
Eli Friedman | 9c6ab1a | 2009-05-24 02:03:36 +0000 | [diff] [blame] | 1199 | unsigned ValSizeInBytes = EltSize; |
Nate Begeman | 1b39287 | 2006-03-28 04:15:58 +0000 | [diff] [blame] | 1200 | uint64_t Value = 0; |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1201 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1202 | Value = CN->getZExtValue(); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1203 | } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1204 | assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!"); |
Dale Johannesen | 3cf889f | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 1205 | Value = FloatToBits(CN->getValueAPF().convertToFloat()); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1206 | } |
| 1207 | |
| 1208 | // If the splat value is larger than the element value, then we can never do |
| 1209 | // this splat. The only case that we could fit the replicated bits into our |
| 1210 | // immediate field for would be zero, and we prefer to use vxor for it. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1211 | if (ValSizeInBytes < ByteSize) return SDValue(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1212 | |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1213 | // If the element value is larger than the splat value, cut it in half and |
| 1214 | // check to see if the two halves are equal. Continue doing this until we |
| 1215 | // get to ByteSize. This allows us to handle 0x01010101 as 0x01. |
| 1216 | while (ValSizeInBytes > ByteSize) { |
| 1217 | ValSizeInBytes >>= 1; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1218 | |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1219 | // If the top half equals the bottom half, we're still ok. |
Chris Lattner | 39cc717 | 2006-04-05 17:39:25 +0000 | [diff] [blame] | 1220 | if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) != |
| 1221 | (Value & ((1 << (8*ValSizeInBytes))-1))) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1222 | return SDValue(); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1223 | } |
| 1224 | |
| 1225 | // Properly sign extend the value. |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 1226 | int MaskVal = SignExtend32(Value, ByteSize * 8); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1227 | |
Evan Cheng | b1ddc98 | 2006-03-26 09:52:32 +0000 | [diff] [blame] | 1228 | // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1229 | if (MaskVal == 0) return SDValue(); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1230 | |
Chris Lattner | d71a1f9 | 2006-04-08 06:46:53 +0000 | [diff] [blame] | 1231 | // Finally, if this value fits in a 5 bit sext field, return it |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 1232 | if (SignExtend32<5>(MaskVal) == MaskVal) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1233 | return DAG.getTargetConstant(MaskVal, MVT::i32); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1234 | return SDValue(); |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 1235 | } |
| 1236 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1237 | //===----------------------------------------------------------------------===// |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1238 | // Addressing Mode Selection |
| 1239 | //===----------------------------------------------------------------------===// |
| 1240 | |
| 1241 | /// isIntS16Immediate - This method tests to see if the node is either a 32-bit |
| 1242 | /// or 64-bit immediate, and if the value can be accurately represented as a |
| 1243 | /// sign extension from a 16-bit value. If so, this returns true and the |
| 1244 | /// immediate. |
| 1245 | static bool isIntS16Immediate(SDNode *N, short &Imm) { |
Adam Nemet | 571eb5f | 2014-05-20 17:20:34 +0000 | [diff] [blame] | 1246 | if (!isa<ConstantSDNode>(N)) |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1247 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1248 | |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1249 | Imm = (short)cast<ConstantSDNode>(N)->getZExtValue(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1250 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1251 | return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue(); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1252 | else |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1253 | return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue(); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1254 | } |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1255 | static bool isIntS16Immediate(SDValue Op, short &Imm) { |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1256 | return isIntS16Immediate(Op.getNode(), Imm); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1257 | } |
| 1258 | |
| 1259 | |
| 1260 | /// SelectAddressRegReg - Given the specified addressed, check to see if it |
| 1261 | /// can be represented as an indexed [r+r] operation. Returns false if it |
| 1262 | /// can be more efficiently represented with [r+imm]. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1263 | bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base, |
| 1264 | SDValue &Index, |
Dan Gohman | 02b9313 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 1265 | SelectionDAG &DAG) const { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1266 | short imm = 0; |
| 1267 | if (N.getOpcode() == ISD::ADD) { |
| 1268 | if (isIntS16Immediate(N.getOperand(1), imm)) |
| 1269 | return false; // r+i |
| 1270 | if (N.getOperand(1).getOpcode() == PPCISD::Lo) |
| 1271 | return false; // r+i |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1272 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1273 | Base = N.getOperand(0); |
| 1274 | Index = N.getOperand(1); |
| 1275 | return true; |
| 1276 | } else if (N.getOpcode() == ISD::OR) { |
| 1277 | if (isIntS16Immediate(N.getOperand(1), imm)) |
| 1278 | return false; // r+i can fold it if we can. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1279 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1280 | // If this is an or of disjoint bitfields, we can codegen this as an add |
| 1281 | // (for better address arithmetic) if the LHS and RHS of the OR are provably |
| 1282 | // disjoint. |
Dan Gohman | f19609a | 2008-02-27 01:23:58 +0000 | [diff] [blame] | 1283 | APInt LHSKnownZero, LHSKnownOne; |
| 1284 | APInt RHSKnownZero, RHSKnownOne; |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 1285 | DAG.computeKnownBits(N.getOperand(0), |
| 1286 | LHSKnownZero, LHSKnownOne); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1287 | |
Dan Gohman | f19609a | 2008-02-27 01:23:58 +0000 | [diff] [blame] | 1288 | if (LHSKnownZero.getBoolValue()) { |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 1289 | DAG.computeKnownBits(N.getOperand(1), |
| 1290 | RHSKnownZero, RHSKnownOne); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1291 | // If all of the bits are known zero on the LHS or RHS, the add won't |
| 1292 | // carry. |
Dan Gohman | 26854f2 | 2008-02-27 21:12:32 +0000 | [diff] [blame] | 1293 | if (~(LHSKnownZero | RHSKnownZero) == 0) { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1294 | Base = N.getOperand(0); |
| 1295 | Index = N.getOperand(1); |
| 1296 | return true; |
| 1297 | } |
| 1298 | } |
| 1299 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1300 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1301 | return false; |
| 1302 | } |
| 1303 | |
Hal Finkel | dbbf09b | 2013-07-09 06:34:51 +0000 | [diff] [blame] | 1304 | // If we happen to be doing an i64 load or store into a stack slot that has |
| 1305 | // less than a 4-byte alignment, then the frame-index elimination may need to |
| 1306 | // use an indexed load or store instruction (because the offset may not be a |
| 1307 | // multiple of 4). The extra register needed to hold the offset comes from the |
| 1308 | // register scavenger, and it is possible that the scavenger will need to use |
| 1309 | // an emergency spill slot. As a result, we need to make sure that a spill slot |
| 1310 | // is allocated when doing an i64 load/store into a less-than-4-byte-aligned |
| 1311 | // stack slot. |
| 1312 | static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) { |
| 1313 | // FIXME: This does not handle the LWA case. |
| 1314 | if (VT != MVT::i64) |
| 1315 | return; |
| 1316 | |
Hal Finkel | 7ab3db5 | 2013-07-10 15:29:01 +0000 | [diff] [blame] | 1317 | // NOTE: We'll exclude negative FIs here, which come from argument |
| 1318 | // lowering, because there are no known test cases triggering this problem |
| 1319 | // using packed structures (or similar). We can remove this exclusion if |
| 1320 | // we find such a test case. The reason why this is so test-case driven is |
| 1321 | // because this entire 'fixup' is only to prevent crashes (from the |
| 1322 | // register scavenger) on not-really-valid inputs. For example, if we have: |
| 1323 | // %a = alloca i1 |
| 1324 | // %b = bitcast i1* %a to i64* |
| 1325 | // store i64* a, i64 b |
| 1326 | // then the store should really be marked as 'align 1', but is not. If it |
| 1327 | // were marked as 'align 1' then the indexed form would have been |
| 1328 | // instruction-selected initially, and the problem this 'fixup' is preventing |
| 1329 | // won't happen regardless. |
Hal Finkel | dbbf09b | 2013-07-09 06:34:51 +0000 | [diff] [blame] | 1330 | if (FrameIdx < 0) |
| 1331 | return; |
| 1332 | |
| 1333 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1334 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 1335 | |
| 1336 | unsigned Align = MFI->getObjectAlignment(FrameIdx); |
| 1337 | if (Align >= 4) |
| 1338 | return; |
| 1339 | |
| 1340 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
| 1341 | FuncInfo->setHasNonRISpills(); |
| 1342 | } |
| 1343 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1344 | /// Returns true if the address N can be represented by a base register plus |
| 1345 | /// a signed 16-bit displacement [r+imm], and if it is not better |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1346 | /// represented as reg+reg. If Aligned is true, only accept displacements |
| 1347 | /// suitable for STD and friends, i.e. multiples of 4. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1348 | bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp, |
Dan Gohman | 02b9313 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 1349 | SDValue &Base, |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1350 | SelectionDAG &DAG, |
| 1351 | bool Aligned) const { |
Dale Johannesen | ab8e442 | 2009-02-06 19:16:40 +0000 | [diff] [blame] | 1352 | // FIXME dl should come from parent load or store, not from address |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1353 | SDLoc dl(N); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1354 | // If this can be more profitably realized as r+r, fail. |
| 1355 | if (SelectAddressRegReg(N, Disp, Base, DAG)) |
| 1356 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1357 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1358 | if (N.getOpcode() == ISD::ADD) { |
| 1359 | short imm = 0; |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1360 | if (isIntS16Immediate(N.getOperand(1), imm) && |
| 1361 | (!Aligned || (imm & 3) == 0)) { |
Ulrich Weigand | 7aa76b6 | 2013-05-16 14:53:05 +0000 | [diff] [blame] | 1362 | Disp = DAG.getTargetConstant(imm, N.getValueType()); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1363 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { |
| 1364 | Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Hal Finkel | dbbf09b | 2013-07-09 06:34:51 +0000 | [diff] [blame] | 1365 | fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1366 | } else { |
| 1367 | Base = N.getOperand(0); |
| 1368 | } |
| 1369 | return true; // [r+i] |
| 1370 | } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) { |
| 1371 | // Match LOAD (ADD (X, Lo(G))). |
Gabor Greif | c8a9abe | 2012-04-20 11:41:38 +0000 | [diff] [blame] | 1372 | assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue() |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1373 | && "Cannot handle constant offsets yet!"); |
| 1374 | Disp = N.getOperand(1).getOperand(0); // The global address. |
| 1375 | assert(Disp.getOpcode() == ISD::TargetGlobalAddress || |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1376 | Disp.getOpcode() == ISD::TargetGlobalTLSAddress || |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1377 | Disp.getOpcode() == ISD::TargetConstantPool || |
| 1378 | Disp.getOpcode() == ISD::TargetJumpTable); |
| 1379 | Base = N.getOperand(0); |
| 1380 | return true; // [&g+r] |
| 1381 | } |
| 1382 | } else if (N.getOpcode() == ISD::OR) { |
| 1383 | short imm = 0; |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1384 | if (isIntS16Immediate(N.getOperand(1), imm) && |
| 1385 | (!Aligned || (imm & 3) == 0)) { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1386 | // If this is an or of disjoint bitfields, we can codegen this as an add |
| 1387 | // (for better address arithmetic) if the LHS and RHS of the OR are |
| 1388 | // provably disjoint. |
Dan Gohman | f19609a | 2008-02-27 01:23:58 +0000 | [diff] [blame] | 1389 | APInt LHSKnownZero, LHSKnownOne; |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 1390 | DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne); |
Bill Wendling | 6306183 | 2008-03-24 23:16:37 +0000 | [diff] [blame] | 1391 | |
Dan Gohman | f19609a | 2008-02-27 01:23:58 +0000 | [diff] [blame] | 1392 | if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1393 | // If all of the bits are known zero on the LHS or RHS, the add won't |
| 1394 | // carry. |
Ulrich Weigand | 55a9665 | 2014-07-20 22:26:40 +0000 | [diff] [blame] | 1395 | if (FrameIndexSDNode *FI = |
| 1396 | dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { |
| 1397 | Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
| 1398 | fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); |
| 1399 | } else { |
| 1400 | Base = N.getOperand(0); |
| 1401 | } |
Ulrich Weigand | 7aa76b6 | 2013-05-16 14:53:05 +0000 | [diff] [blame] | 1402 | Disp = DAG.getTargetConstant(imm, N.getValueType()); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1403 | return true; |
| 1404 | } |
| 1405 | } |
| 1406 | } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { |
| 1407 | // Loading from a constant address. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1408 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1409 | // If this address fits entirely in a 16-bit sext immediate field, codegen |
| 1410 | // this as "d, 0" |
| 1411 | short Imm; |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1412 | if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1413 | Disp = DAG.getTargetConstant(Imm, CN->getValueType(0)); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1414 | Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, |
Hal Finkel | f70c41e | 2013-03-21 23:45:03 +0000 | [diff] [blame] | 1415 | CN->getValueType(0)); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1416 | return true; |
| 1417 | } |
Chris Lattner | 4a9c0bb | 2007-02-17 06:44:03 +0000 | [diff] [blame] | 1418 | |
| 1419 | // Handle 32-bit sext immediates with LIS + addr mode. |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1420 | if ((CN->getValueType(0) == MVT::i32 || |
| 1421 | (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) && |
| 1422 | (!Aligned || (CN->getZExtValue() & 3) == 0)) { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1423 | int Addr = (int)CN->getZExtValue(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1424 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1425 | // Otherwise, break this down into an LIS + disp. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1426 | Disp = DAG.getTargetConstant((short)Addr, MVT::i32); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1427 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1428 | Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32); |
| 1429 | unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8; |
Dan Gohman | 32f71d7 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1430 | Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1431 | return true; |
| 1432 | } |
| 1433 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1434 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1435 | Disp = DAG.getTargetConstant(0, getPointerTy()); |
Hal Finkel | dbbf09b | 2013-07-09 06:34:51 +0000 | [diff] [blame] | 1436 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1437 | Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Hal Finkel | dbbf09b | 2013-07-09 06:34:51 +0000 | [diff] [blame] | 1438 | fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); |
| 1439 | } else |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1440 | Base = N; |
| 1441 | return true; // [r+0] |
| 1442 | } |
| 1443 | |
| 1444 | /// SelectAddressRegRegOnly - Given the specified addressed, force it to be |
| 1445 | /// represented as an indexed [r+r] operation. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1446 | bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base, |
| 1447 | SDValue &Index, |
Dan Gohman | 02b9313 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 1448 | SelectionDAG &DAG) const { |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1449 | // Check to see if we can easily represent this as an [r+r] address. This |
| 1450 | // will fail if it thinks that the address is more profitably represented as |
| 1451 | // reg+imm, e.g. where imm = 0. |
| 1452 | if (SelectAddressRegReg(N, Base, Index, DAG)) |
| 1453 | return true; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1454 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1455 | // If the operand is an addition, always emit this as [r+r], since this is |
| 1456 | // better (for code size, and execution, as the memop does the add for free) |
| 1457 | // than emitting an explicit add. |
| 1458 | if (N.getOpcode() == ISD::ADD) { |
| 1459 | Base = N.getOperand(0); |
| 1460 | Index = N.getOperand(1); |
| 1461 | return true; |
| 1462 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1463 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1464 | // Otherwise, do it the hard way, using R0 as the base register. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1465 | Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, |
Hal Finkel | f70c41e | 2013-03-21 23:45:03 +0000 | [diff] [blame] | 1466 | N.getValueType()); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1467 | Index = N; |
| 1468 | return true; |
| 1469 | } |
| 1470 | |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1471 | /// getPreIndexedAddressParts - returns true by value, base pointer and |
| 1472 | /// offset pointer and addressing mode by reference if the node's address |
| 1473 | /// can be legally represented as pre-indexed load / store address. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1474 | bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base, |
| 1475 | SDValue &Offset, |
Evan Cheng | b150007 | 2006-11-09 17:55:04 +0000 | [diff] [blame] | 1476 | ISD::MemIndexedMode &AM, |
Dan Gohman | 02b9313 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 1477 | SelectionDAG &DAG) const { |
Hal Finkel | 595817e | 2012-06-04 02:21:00 +0000 | [diff] [blame] | 1478 | if (DisablePPCPreinc) return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1479 | |
Ulrich Weigand | e90b022 | 2013-03-22 14:58:48 +0000 | [diff] [blame] | 1480 | bool isLoad = true; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1481 | SDValue Ptr; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1482 | EVT VT; |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1483 | unsigned Alignment; |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1484 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { |
| 1485 | Ptr = LD->getBasePtr(); |
Dan Gohman | 47a7d6f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 1486 | VT = LD->getMemoryVT(); |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1487 | Alignment = LD->getAlignment(); |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1488 | } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { |
Chris Lattner | 6837125 | 2006-11-14 01:38:31 +0000 | [diff] [blame] | 1489 | Ptr = ST->getBasePtr(); |
Dan Gohman | 47a7d6f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 1490 | VT = ST->getMemoryVT(); |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1491 | Alignment = ST->getAlignment(); |
Ulrich Weigand | e90b022 | 2013-03-22 14:58:48 +0000 | [diff] [blame] | 1492 | isLoad = false; |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1493 | } else |
| 1494 | return false; |
| 1495 | |
Chris Lattner | 6837125 | 2006-11-14 01:38:31 +0000 | [diff] [blame] | 1496 | // PowerPC doesn't have preinc load/store instructions for vectors. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1497 | if (VT.isVector()) |
Chris Lattner | 6837125 | 2006-11-14 01:38:31 +0000 | [diff] [blame] | 1498 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1499 | |
Ulrich Weigand | e90b022 | 2013-03-22 14:58:48 +0000 | [diff] [blame] | 1500 | if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) { |
| 1501 | |
| 1502 | // Common code will reject creating a pre-inc form if the base pointer |
| 1503 | // is a frame index, or if N is a store and the base pointer is either |
| 1504 | // the same as or a predecessor of the value being stored. Check for |
| 1505 | // those situations here, and try with swapped Base/Offset instead. |
| 1506 | bool Swap = false; |
| 1507 | |
| 1508 | if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base)) |
| 1509 | Swap = true; |
| 1510 | else if (!isLoad) { |
| 1511 | SDValue Val = cast<StoreSDNode>(N)->getValue(); |
| 1512 | if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode())) |
| 1513 | Swap = true; |
| 1514 | } |
| 1515 | |
| 1516 | if (Swap) |
| 1517 | std::swap(Base, Offset); |
| 1518 | |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1519 | AM = ISD::PRE_INC; |
| 1520 | return true; |
Hal Finkel | 1cc27e4 | 2012-06-19 02:34:32 +0000 | [diff] [blame] | 1521 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1522 | |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1523 | // LDU/STU can only handle immediates that are a multiple of 4. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1524 | if (VT != MVT::i64) { |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1525 | if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false)) |
Chris Lattner | 474b5b7 | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 1526 | return false; |
| 1527 | } else { |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1528 | // LDU/STU need an address with at least 4-byte alignment. |
| 1529 | if (Alignment < 4) |
| 1530 | return false; |
| 1531 | |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 1532 | if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true)) |
Chris Lattner | 474b5b7 | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 1533 | return false; |
| 1534 | } |
Chris Lattner | b314b15 | 2006-11-11 00:08:42 +0000 | [diff] [blame] | 1535 | |
Chris Lattner | b314b15 | 2006-11-11 00:08:42 +0000 | [diff] [blame] | 1536 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { |
Chris Lattner | 474b5b7 | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 1537 | // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of |
| 1538 | // sext i32 to i64 when addr mode is r+i. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1539 | if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 && |
Chris Lattner | b314b15 | 2006-11-11 00:08:42 +0000 | [diff] [blame] | 1540 | LD->getExtensionType() == ISD::SEXTLOAD && |
| 1541 | isa<ConstantSDNode>(Offset)) |
| 1542 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1543 | } |
| 1544 | |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1545 | AM = ISD::PRE_INC; |
| 1546 | return true; |
Chris Lattner | a801fced | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 1547 | } |
| 1548 | |
| 1549 | //===----------------------------------------------------------------------===// |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1550 | // LowerOperation implementation |
| 1551 | //===----------------------------------------------------------------------===// |
| 1552 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1553 | /// GetLabelAccessInfo - Return true if we should reference labels using a |
| 1554 | /// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 1555 | static bool GetLabelAccessInfo(const TargetMachine &TM, |
| 1556 | const PPCSubtarget &Subtarget, |
| 1557 | unsigned &HiOpFlags, unsigned &LoOpFlags, |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1558 | const GlobalValue *GV = nullptr) { |
Ulrich Weigand | d51c09f | 2013-06-21 14:42:20 +0000 | [diff] [blame] | 1559 | HiOpFlags = PPCII::MO_HA; |
| 1560 | LoOpFlags = PPCII::MO_LO; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1561 | |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 1562 | // Don't use the pic base if not in PIC relocation model. |
| 1563 | bool isPIC = TM.getRelocationModel() == Reloc::PIC_; |
| 1564 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1565 | if (isPIC) { |
| 1566 | HiOpFlags |= PPCII::MO_PIC_FLAG; |
| 1567 | LoOpFlags |= PPCII::MO_PIC_FLAG; |
| 1568 | } |
| 1569 | |
| 1570 | // If this is a reference to a global value that requires a non-lazy-ptr, make |
| 1571 | // sure that instruction lowering adds it. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 1572 | if (GV && Subtarget.hasLazyResolverStub(GV, TM)) { |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1573 | HiOpFlags |= PPCII::MO_NLP_FLAG; |
| 1574 | LoOpFlags |= PPCII::MO_NLP_FLAG; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1575 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1576 | if (GV->hasHiddenVisibility()) { |
| 1577 | HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG; |
| 1578 | LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG; |
| 1579 | } |
| 1580 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1581 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1582 | return isPIC; |
| 1583 | } |
| 1584 | |
| 1585 | static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC, |
| 1586 | SelectionDAG &DAG) { |
| 1587 | EVT PtrVT = HiPart.getValueType(); |
| 1588 | SDValue Zero = DAG.getConstant(0, PtrVT); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1589 | SDLoc DL(HiPart); |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1590 | |
| 1591 | SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero); |
| 1592 | SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1593 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1594 | // With PIC, the first instruction is actually "GR+hi(&G)". |
| 1595 | if (isPIC) |
| 1596 | Hi = DAG.getNode(ISD::ADD, DL, PtrVT, |
| 1597 | DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1598 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1599 | // Generate non-pic code that has direct accesses to the constant pool. |
| 1600 | // The address of the global is just (hi(&g)+lo(&g)). |
| 1601 | return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo); |
| 1602 | } |
| 1603 | |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 1604 | static void setUsesTOCBasePtr(MachineFunction &MF) { |
| 1605 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
| 1606 | FuncInfo->setUsesTOCBasePtr(); |
| 1607 | } |
| 1608 | |
| 1609 | static void setUsesTOCBasePtr(SelectionDAG &DAG) { |
| 1610 | setUsesTOCBasePtr(DAG.getMachineFunction()); |
| 1611 | } |
| 1612 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1613 | SDValue PPCTargetLowering::LowerConstantPool(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1614 | SelectionDAG &DAG) const { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1615 | EVT PtrVT = Op.getValueType(); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1616 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1617 | const Constant *C = CP->getConstVal(); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1618 | |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1619 | // 64-bit SVR4 ABI code is always position-independent. |
| 1620 | // The actual address of the GlobalValue is stored in the TOC. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1621 | if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 1622 | setUsesTOCBasePtr(DAG); |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1623 | SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1624 | return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA, |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1625 | DAG.getRegister(PPC::X2, MVT::i64)); |
| 1626 | } |
| 1627 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1628 | unsigned MOHiFlag, MOLoFlag; |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 1629 | bool isPIC = |
| 1630 | GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag); |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 1631 | |
| 1632 | if (isPIC && Subtarget.isSVR4ABI()) { |
| 1633 | SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), |
| 1634 | PPCII::MO_PIC_FLAG); |
| 1635 | SDLoc DL(CP); |
| 1636 | return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA, |
| 1637 | DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT)); |
| 1638 | } |
| 1639 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1640 | SDValue CPIHi = |
| 1641 | DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag); |
| 1642 | SDValue CPILo = |
| 1643 | DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag); |
| 1644 | return LowerLabelRef(CPIHi, CPILo, isPIC, DAG); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1645 | } |
| 1646 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1647 | SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1648 | EVT PtrVT = Op.getValueType(); |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1649 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1650 | |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1651 | // 64-bit SVR4 ABI code is always position-independent. |
| 1652 | // The actual address of the GlobalValue is stored in the TOC. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1653 | if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 1654 | setUsesTOCBasePtr(DAG); |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1655 | SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1656 | return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA, |
Roman Divacky | ace4707 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 1657 | DAG.getRegister(PPC::X2, MVT::i64)); |
| 1658 | } |
| 1659 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1660 | unsigned MOHiFlag, MOLoFlag; |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 1661 | bool isPIC = |
| 1662 | GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag); |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 1663 | |
| 1664 | if (isPIC && Subtarget.isSVR4ABI()) { |
| 1665 | SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, |
| 1666 | PPCII::MO_PIC_FLAG); |
| 1667 | SDLoc DL(GA); |
| 1668 | return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA, |
| 1669 | DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT)); |
| 1670 | } |
| 1671 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1672 | SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag); |
| 1673 | SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag); |
| 1674 | return LowerLabelRef(JTIHi, JTILo, isPIC, DAG); |
Lauro Ramos Venancio | 09d73c0 | 2007-07-11 17:19:51 +0000 | [diff] [blame] | 1675 | } |
| 1676 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1677 | SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, |
| 1678 | SelectionDAG &DAG) const { |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 1679 | EVT PtrVT = Op.getValueType(); |
Ulrich Weigand | c8c2ea2 | 2014-10-31 10:33:14 +0000 | [diff] [blame] | 1680 | BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op); |
| 1681 | const BlockAddress *BA = BASDN->getBlockAddress(); |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 1682 | |
Ulrich Weigand | c8c2ea2 | 2014-10-31 10:33:14 +0000 | [diff] [blame] | 1683 | // 64-bit SVR4 ABI code is always position-independent. |
| 1684 | // The actual BlockAddress is stored in the TOC. |
| 1685 | if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 1686 | setUsesTOCBasePtr(DAG); |
Ulrich Weigand | c8c2ea2 | 2014-10-31 10:33:14 +0000 | [diff] [blame] | 1687 | SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset()); |
| 1688 | return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA, |
| 1689 | DAG.getRegister(PPC::X2, MVT::i64)); |
| 1690 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1691 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1692 | unsigned MOHiFlag, MOLoFlag; |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 1693 | bool isPIC = |
| 1694 | GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag); |
Michael Liao | abb87d4 | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 1695 | SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag); |
| 1696 | SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag); |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1697 | return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG); |
| 1698 | } |
| 1699 | |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1700 | SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op, |
| 1701 | SelectionDAG &DAG) const { |
| 1702 | |
Bill Schmidt | bdae03f | 2013-09-17 20:22:05 +0000 | [diff] [blame] | 1703 | // FIXME: TLS addresses currently use medium model code sequences, |
| 1704 | // which is the most useful form. Eventually support for small and |
| 1705 | // large models could be added if users need it, at the cost of |
| 1706 | // additional complexity. |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1707 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1708 | SDLoc dl(GA); |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1709 | const GlobalValue *GV = GA->getGlobal(); |
| 1710 | EVT PtrVT = getPointerTy(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1711 | bool is64bit = Subtarget.isPPC64(); |
Justin Hibbits | a88b605 | 2014-11-12 15:16:30 +0000 | [diff] [blame] | 1712 | const Module *M = DAG.getMachineFunction().getFunction()->getParent(); |
| 1713 | PICLevel::Level picLevel = M->getPICLevel(); |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1714 | |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1715 | TLSModel::Model Model = getTargetMachine().getTLSModel(GV); |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1716 | |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1717 | if (Model == TLSModel::LocalExec) { |
| 1718 | SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
Ulrich Weigand | d51c09f | 2013-06-21 14:42:20 +0000 | [diff] [blame] | 1719 | PPCII::MO_TPREL_HA); |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1720 | SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
Ulrich Weigand | d51c09f | 2013-06-21 14:42:20 +0000 | [diff] [blame] | 1721 | PPCII::MO_TPREL_LO); |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1722 | SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2, |
| 1723 | is64bit ? MVT::i64 : MVT::i32); |
| 1724 | SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg); |
| 1725 | return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi); |
| 1726 | } |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1727 | |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 1728 | if (Model == TLSModel::InitialExec) { |
Bill Schmidt | 732eb91 | 2012-12-13 18:45:54 +0000 | [diff] [blame] | 1729 | SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); |
Ulrich Weigand | 5b42759 | 2013-07-05 12:22:36 +0000 | [diff] [blame] | 1730 | SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
| 1731 | PPCII::MO_TLS); |
Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 1732 | SDValue GOTPtr; |
| 1733 | if (is64bit) { |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 1734 | setUsesTOCBasePtr(DAG); |
Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 1735 | SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); |
| 1736 | GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl, |
| 1737 | PtrVT, GOTReg, TGA); |
| 1738 | } else |
| 1739 | GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT); |
Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 1740 | SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl, |
Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 1741 | PtrVT, TGA, GOTPtr); |
Ulrich Weigand | 5b42759 | 2013-07-05 12:22:36 +0000 | [diff] [blame] | 1742 | return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS); |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 1743 | } |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1744 | |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 1745 | if (Model == TLSModel::GeneralDynamic) { |
Bill Schmidt | 685aa8b | 2015-02-03 16:16:01 +0000 | [diff] [blame] | 1746 | SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1747 | SDValue GOTPtr; |
| 1748 | if (is64bit) { |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 1749 | setUsesTOCBasePtr(DAG); |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1750 | SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); |
| 1751 | GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT, |
| 1752 | GOTReg, TGA); |
| 1753 | } else { |
Justin Hibbits | a88b605 | 2014-11-12 15:16:30 +0000 | [diff] [blame] | 1754 | if (picLevel == PICLevel::Small) |
| 1755 | GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT); |
| 1756 | else |
| 1757 | GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1758 | } |
Bill Schmidt | 685aa8b | 2015-02-03 16:16:01 +0000 | [diff] [blame] | 1759 | SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, |
| 1760 | PtrVT, GOTPtr, TGA); |
| 1761 | return DAG.getNode(PPCISD::GET_TLS_ADDR, dl, PtrVT, GOTEntry, TGA); |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 1762 | } |
| 1763 | |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1764 | if (Model == TLSModel::LocalDynamic) { |
Bill Schmidt | 685aa8b | 2015-02-03 16:16:01 +0000 | [diff] [blame] | 1765 | SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1766 | SDValue GOTPtr; |
| 1767 | if (is64bit) { |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 1768 | setUsesTOCBasePtr(DAG); |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1769 | SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); |
| 1770 | GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT, |
| 1771 | GOTReg, TGA); |
| 1772 | } else { |
Justin Hibbits | a88b605 | 2014-11-12 15:16:30 +0000 | [diff] [blame] | 1773 | if (picLevel == PICLevel::Small) |
| 1774 | GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT); |
| 1775 | else |
| 1776 | GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1777 | } |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1778 | SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT, |
Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1779 | GOTPtr, TGA); |
Bill Schmidt | 685aa8b | 2015-02-03 16:16:01 +0000 | [diff] [blame] | 1780 | SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl, |
| 1781 | PtrVT, GOTEntry, TGA); |
| 1782 | SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, |
| 1783 | PtrVT, TLSAddr, TGA); |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1784 | return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA); |
| 1785 | } |
| 1786 | |
| 1787 | llvm_unreachable("Unknown TLS model!"); |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 1788 | } |
| 1789 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1790 | SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op, |
| 1791 | SelectionDAG &DAG) const { |
| 1792 | EVT PtrVT = Op.getValueType(); |
| 1793 | GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1794 | SDLoc DL(GSDN); |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1795 | const GlobalValue *GV = GSDN->getGlobal(); |
| 1796 | |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1797 | // 64-bit SVR4 ABI code is always position-independent. |
| 1798 | // The actual address of the GlobalValue is stored in the TOC. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 1799 | if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 1800 | setUsesTOCBasePtr(DAG); |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1801 | SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset()); |
| 1802 | return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA, |
| 1803 | DAG.getRegister(PPC::X2, MVT::i64)); |
| 1804 | } |
| 1805 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1806 | unsigned MOHiFlag, MOLoFlag; |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 1807 | bool isPIC = |
| 1808 | GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag, GV); |
Chris Lattner | edb9d84 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 1809 | |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 1810 | if (isPIC && Subtarget.isSVR4ABI()) { |
| 1811 | SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, |
| 1812 | GSDN->getOffset(), |
| 1813 | PPCII::MO_PIC_FLAG); |
| 1814 | return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA, |
| 1815 | DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32)); |
| 1816 | } |
| 1817 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1818 | SDValue GAHi = |
| 1819 | DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag); |
| 1820 | SDValue GALo = |
| 1821 | DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1822 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1823 | SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG); |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 1824 | |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1825 | // If the global reference is actually to a non-lazy-pointer, we have to do an |
| 1826 | // extra load to get the address of the global. |
| 1827 | if (MOHiFlag & PPCII::MO_NLP_FLAG) |
| 1828 | Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1829 | false, false, false, 0); |
Chris Lattner | dd6df84 | 2010-11-15 03:13:19 +0000 | [diff] [blame] | 1830 | return Ptr; |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1831 | } |
| 1832 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1833 | SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1834 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1835 | SDLoc dl(Op); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1836 | |
Hal Finkel | 777c9dd | 2014-03-29 16:04:40 +0000 | [diff] [blame] | 1837 | if (Op.getValueType() == MVT::v2i64) { |
| 1838 | // When the operands themselves are v2i64 values, we need to do something |
| 1839 | // special because VSX has no underlying comparison operations for these. |
| 1840 | if (Op.getOperand(0).getValueType() == MVT::v2i64) { |
| 1841 | // Equality can be handled by casting to the legal type for Altivec |
| 1842 | // comparisons, everything else needs to be expanded. |
| 1843 | if (CC == ISD::SETEQ || CC == ISD::SETNE) { |
| 1844 | return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, |
| 1845 | DAG.getSetCC(dl, MVT::v4i32, |
| 1846 | DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)), |
| 1847 | DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)), |
| 1848 | CC)); |
| 1849 | } |
| 1850 | |
| 1851 | return SDValue(); |
| 1852 | } |
| 1853 | |
| 1854 | // We handle most of these in the usual way. |
| 1855 | return Op; |
| 1856 | } |
| 1857 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1858 | // If we're comparing for equality to zero, expose the fact that this is |
| 1859 | // implented as a ctlz/srl pair on ppc, so that the dag combiner can |
| 1860 | // fold the new nodes. |
| 1861 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { |
| 1862 | if (C->isNullValue() && CC == ISD::SETEQ) { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1863 | EVT VT = Op.getOperand(0).getValueType(); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1864 | SDValue Zext = Op.getOperand(0); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1865 | if (VT.bitsLT(MVT::i32)) { |
| 1866 | VT = MVT::i32; |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 1867 | Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0)); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1868 | } |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1869 | unsigned Log2b = Log2_32(VT.getSizeInBits()); |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 1870 | SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext); |
| 1871 | SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1872 | DAG.getConstant(Log2b, MVT::i32)); |
| 1873 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1874 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1875 | // Leave comparisons against 0 and -1 alone for now, since they're usually |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1876 | // optimized. FIXME: revisit this when we can custom lower all setcc |
| 1877 | // optimizations. |
| 1878 | if (C->isAllOnesValue() || C->isNullValue()) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1879 | return SDValue(); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1880 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1881 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1882 | // If we have an integer seteq/setne, turn it into a compare against zero |
Chris Lattner | 97ff46b | 2006-11-14 05:28:08 +0000 | [diff] [blame] | 1883 | // by xor'ing the rhs with the lhs, which is faster than setting a |
| 1884 | // condition register, reading it back out, and masking the correct bit. The |
| 1885 | // normal approach here uses sub to do this instead of xor. Using xor exposes |
| 1886 | // the result to other bit-twiddling opportunities. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1887 | EVT LHSVT = Op.getOperand(0).getValueType(); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1888 | if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1889 | EVT VT = Op.getValueType(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1890 | SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0), |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1891 | Op.getOperand(1)); |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 1892 | return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1893 | } |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1894 | return SDValue(); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 1895 | } |
| 1896 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1897 | SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1898 | const PPCSubtarget &Subtarget) const { |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1899 | SDNode *Node = Op.getNode(); |
| 1900 | EVT VT = Node->getValueType(0); |
| 1901 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 1902 | SDValue InChain = Node->getOperand(0); |
| 1903 | SDValue VAListPtr = Node->getOperand(1); |
| 1904 | const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1905 | SDLoc dl(Node); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1906 | |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1907 | assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only"); |
| 1908 | |
| 1909 | // gpr_index |
| 1910 | SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain, |
| 1911 | VAListPtr, MachinePointerInfo(SV), MVT::i8, |
Louis Gerbarg | 67474e3 | 2014-07-31 21:45:05 +0000 | [diff] [blame] | 1912 | false, false, false, 0); |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1913 | InChain = GprIndex.getValue(1); |
| 1914 | |
| 1915 | if (VT == MVT::i64) { |
| 1916 | // Check if GprIndex is even |
| 1917 | SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex, |
| 1918 | DAG.getConstant(1, MVT::i32)); |
| 1919 | SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd, |
| 1920 | DAG.getConstant(0, MVT::i32), ISD::SETNE); |
| 1921 | SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex, |
| 1922 | DAG.getConstant(1, MVT::i32)); |
| 1923 | // Align GprIndex to be even if it isn't |
| 1924 | GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne, |
| 1925 | GprIndex); |
| 1926 | } |
| 1927 | |
| 1928 | // fpr index is 1 byte after gpr |
| 1929 | SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, |
| 1930 | DAG.getConstant(1, MVT::i32)); |
| 1931 | |
| 1932 | // fpr |
| 1933 | SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain, |
| 1934 | FprPtr, MachinePointerInfo(SV), MVT::i8, |
Louis Gerbarg | 67474e3 | 2014-07-31 21:45:05 +0000 | [diff] [blame] | 1935 | false, false, false, 0); |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1936 | InChain = FprIndex.getValue(1); |
| 1937 | |
| 1938 | SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, |
| 1939 | DAG.getConstant(8, MVT::i32)); |
| 1940 | |
| 1941 | SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, |
| 1942 | DAG.getConstant(4, MVT::i32)); |
| 1943 | |
| 1944 | // areas |
| 1945 | SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr, |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1946 | MachinePointerInfo(), false, false, |
| 1947 | false, 0); |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1948 | InChain = OverflowArea.getValue(1); |
| 1949 | |
| 1950 | SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr, |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1951 | MachinePointerInfo(), false, false, |
| 1952 | false, 0); |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1953 | InChain = RegSaveArea.getValue(1); |
| 1954 | |
| 1955 | // select overflow_area if index > 8 |
| 1956 | SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex, |
| 1957 | DAG.getConstant(8, MVT::i32), ISD::SETLT); |
| 1958 | |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 1959 | // adjustment constant gpr_index * 4/8 |
| 1960 | SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32, |
| 1961 | VT.isInteger() ? GprIndex : FprIndex, |
| 1962 | DAG.getConstant(VT.isInteger() ? 4 : 8, |
| 1963 | MVT::i32)); |
| 1964 | |
| 1965 | // OurReg = RegSaveArea + RegConstant |
| 1966 | SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea, |
| 1967 | RegConstant); |
| 1968 | |
| 1969 | // Floating types are 32 bytes into RegSaveArea |
| 1970 | if (VT.isFloatingPoint()) |
| 1971 | OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg, |
| 1972 | DAG.getConstant(32, MVT::i32)); |
| 1973 | |
| 1974 | // increase {f,g}pr_index by 1 (or 2 if VT is i64) |
| 1975 | SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32, |
| 1976 | VT.isInteger() ? GprIndex : FprIndex, |
| 1977 | DAG.getConstant(VT == MVT::i64 ? 2 : 1, |
| 1978 | MVT::i32)); |
| 1979 | |
| 1980 | InChain = DAG.getTruncStore(InChain, dl, IndexPlus1, |
| 1981 | VT.isInteger() ? VAListPtr : FprPtr, |
| 1982 | MachinePointerInfo(SV), |
| 1983 | MVT::i8, false, false, 0); |
| 1984 | |
| 1985 | // determine if we should load from reg_save_area or overflow_area |
| 1986 | SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea); |
| 1987 | |
| 1988 | // increase overflow_area by 4/8 if gpr/fpr > 8 |
| 1989 | SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea, |
| 1990 | DAG.getConstant(VT.isInteger() ? 4 : 8, |
| 1991 | MVT::i32)); |
| 1992 | |
| 1993 | OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea, |
| 1994 | OverflowAreaPlusN); |
| 1995 | |
| 1996 | InChain = DAG.getTruncStore(InChain, dl, OverflowArea, |
| 1997 | OverflowAreaPtr, |
| 1998 | MachinePointerInfo(), |
| 1999 | MVT::i32, false, false, 0); |
| 2000 | |
NAKAMURA Takumi | 8ad54e0 | 2012-08-30 15:52:23 +0000 | [diff] [blame] | 2001 | return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 2002 | false, false, false, 0); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2003 | } |
| 2004 | |
Roman Divacky | c3825df | 2013-07-25 21:36:47 +0000 | [diff] [blame] | 2005 | SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG, |
| 2006 | const PPCSubtarget &Subtarget) const { |
| 2007 | assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only"); |
| 2008 | |
| 2009 | // We have to copy the entire va_list struct: |
| 2010 | // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte |
| 2011 | return DAG.getMemcpy(Op.getOperand(0), Op, |
| 2012 | Op.getOperand(1), Op.getOperand(2), |
| 2013 | DAG.getConstant(12, MVT::i32), 8, false, true, |
| 2014 | MachinePointerInfo(), MachinePointerInfo()); |
| 2015 | } |
| 2016 | |
Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 2017 | SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op, |
| 2018 | SelectionDAG &DAG) const { |
| 2019 | return Op.getOperand(0); |
| 2020 | } |
| 2021 | |
| 2022 | SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op, |
| 2023 | SelectionDAG &DAG) const { |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2024 | SDValue Chain = Op.getOperand(0); |
| 2025 | SDValue Trmp = Op.getOperand(1); // trampoline |
| 2026 | SDValue FPtr = Op.getOperand(2); // nested function |
| 2027 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2028 | SDLoc dl(Op); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2029 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2030 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2031 | bool isPPC64 = (PtrVT == MVT::i64); |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 2032 | Type *IntPtrTy = |
Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 2033 | DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType( |
Chandler Carruth | 7ec5085 | 2012-11-01 08:07:29 +0000 | [diff] [blame] | 2034 | *DAG.getContext()); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2035 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2036 | TargetLowering::ArgListTy Args; |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2037 | TargetLowering::ArgListEntry Entry; |
| 2038 | |
| 2039 | Entry.Ty = IntPtrTy; |
| 2040 | Entry.Node = Trmp; Args.push_back(Entry); |
| 2041 | |
| 2042 | // TrampSize == (isPPC64 ? 48 : 40); |
| 2043 | Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2044 | isPPC64 ? MVT::i64 : MVT::i32); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2045 | Args.push_back(Entry); |
| 2046 | |
| 2047 | Entry.Node = FPtr; Args.push_back(Entry); |
| 2048 | Entry.Node = Nest; Args.push_back(Entry); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2049 | |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2050 | // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg) |
Saleem Abdulrasool | f3a5a5c | 2014-05-17 21:50:17 +0000 | [diff] [blame] | 2051 | TargetLowering::CallLoweringInfo CLI(DAG); |
| 2052 | CLI.setDebugLoc(dl).setChain(Chain) |
| 2053 | .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()), |
Juergen Ributzka | 3bd03c7 | 2014-07-01 22:01:54 +0000 | [diff] [blame] | 2054 | DAG.getExternalSymbol("__trampoline_setup", PtrVT), |
| 2055 | std::move(Args), 0); |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2056 | |
Saleem Abdulrasool | f3a5a5c | 2014-05-17 21:50:17 +0000 | [diff] [blame] | 2057 | std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI); |
Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 2058 | return CallResult.second; |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 2059 | } |
| 2060 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2061 | SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2062 | const PPCSubtarget &Subtarget) const { |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2063 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2064 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
| 2065 | |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2066 | SDLoc dl(Op); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2067 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2068 | if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) { |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2069 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 2070 | // memory location argument. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2071 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2072 | SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2073 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 2074 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), |
| 2075 | MachinePointerInfo(SV), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 2076 | false, false, 0); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2077 | } |
| 2078 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2079 | // For the 32-bit SVR4 ABI we follow the layout of the va_list struct. |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2080 | // We suppose the given va_list is already allocated. |
| 2081 | // |
| 2082 | // typedef struct { |
| 2083 | // char gpr; /* index into the array of 8 GPRs |
| 2084 | // * stored in the register save area |
| 2085 | // * gpr=0 corresponds to r3, |
| 2086 | // * gpr=1 to r4, etc. |
| 2087 | // */ |
| 2088 | // char fpr; /* index into the array of 8 FPRs |
| 2089 | // * stored in the register save area |
| 2090 | // * fpr=0 corresponds to f1, |
| 2091 | // * fpr=1 to f2, etc. |
| 2092 | // */ |
| 2093 | // char *overflow_arg_area; |
| 2094 | // /* location on stack that holds |
| 2095 | // * the next overflow argument |
| 2096 | // */ |
| 2097 | // char *reg_save_area; |
| 2098 | // /* where r3:r10 and f1:f8 (if saved) |
| 2099 | // * are stored |
| 2100 | // */ |
| 2101 | // } va_list[1]; |
| 2102 | |
| 2103 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2104 | SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32); |
| 2105 | SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2106 | |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2107 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2108 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2109 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2110 | SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(), |
| 2111 | PtrVT); |
| 2112 | SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), |
| 2113 | PtrVT); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2114 | |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2115 | uint64_t FrameOffset = PtrVT.getSizeInBits()/8; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2116 | SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2117 | |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2118 | uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2119 | SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2120 | |
| 2121 | uint64_t FPROffset = 1; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2122 | SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2123 | |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2124 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2125 | |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2126 | // Store first byte : number of int regs |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2127 | SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR, |
Chris Lattner | 6963c1f | 2010-09-21 17:42:31 +0000 | [diff] [blame] | 2128 | Op.getOperand(1), |
| 2129 | MachinePointerInfo(SV), |
| 2130 | MVT::i8, false, false, 0); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2131 | uint64_t nextOffset = FPROffset; |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2132 | SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1), |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2133 | ConstFPROffset); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2134 | |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2135 | // Store second byte : number of float regs |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2136 | SDValue secondStore = |
Chris Lattner | 6963c1f | 2010-09-21 17:42:31 +0000 | [diff] [blame] | 2137 | DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, |
| 2138 | MachinePointerInfo(SV, nextOffset), MVT::i8, |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 2139 | false, false, 0); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2140 | nextOffset += StackOffset; |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2141 | nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2142 | |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2143 | // Store second word : arguments given on stack |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2144 | SDValue thirdStore = |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 2145 | DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, |
| 2146 | MachinePointerInfo(SV, nextOffset), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 2147 | false, false, 0); |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2148 | nextOffset += FrameOffset; |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2149 | nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2150 | |
| 2151 | // Store third word : arguments given in registers |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 2152 | return DAG.getStore(thirdStore, dl, FR, nextPtr, |
| 2153 | MachinePointerInfo(SV, nextOffset), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 2154 | false, false, 0); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 2155 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 2156 | } |
| 2157 | |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 2158 | #include "PPCGenCallingConv.inc" |
| 2159 | |
Bill Schmidt | 8c3976e | 2013-08-26 20:11:46 +0000 | [diff] [blame] | 2160 | // Function whose sole purpose is to kill compiler warnings |
| 2161 | // stemming from unused functions included from PPCGenCallingConv.inc. |
| 2162 | CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const { |
Bill Schmidt | 8470b0f | 2013-08-30 22:18:55 +0000 | [diff] [blame] | 2163 | return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS; |
Bill Schmidt | 8c3976e | 2013-08-26 20:11:46 +0000 | [diff] [blame] | 2164 | } |
| 2165 | |
Bill Schmidt | 230b451 | 2013-06-12 16:39:22 +0000 | [diff] [blame] | 2166 | bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT, |
| 2167 | CCValAssign::LocInfo &LocInfo, |
| 2168 | ISD::ArgFlagsTy &ArgFlags, |
| 2169 | CCState &State) { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2170 | return true; |
| 2171 | } |
| 2172 | |
Bill Schmidt | 230b451 | 2013-06-12 16:39:22 +0000 | [diff] [blame] | 2173 | bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT, |
| 2174 | MVT &LocVT, |
| 2175 | CCValAssign::LocInfo &LocInfo, |
| 2176 | ISD::ArgFlagsTy &ArgFlags, |
| 2177 | CCState &State) { |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2178 | static const MCPhysReg ArgRegs[] = { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2179 | PPC::R3, PPC::R4, PPC::R5, PPC::R6, |
| 2180 | PPC::R7, PPC::R8, PPC::R9, PPC::R10, |
| 2181 | }; |
| 2182 | const unsigned NumArgRegs = array_lengthof(ArgRegs); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2183 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2184 | unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs); |
| 2185 | |
| 2186 | // Skip one register if the first unallocated register has an even register |
| 2187 | // number and there are still argument registers available which have not been |
| 2188 | // allocated yet. RegNum is actually an index into ArgRegs, which means we |
| 2189 | // need to skip a register if RegNum is odd. |
| 2190 | if (RegNum != NumArgRegs && RegNum % 2 == 1) { |
| 2191 | State.AllocateReg(ArgRegs[RegNum]); |
| 2192 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2193 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2194 | // Always return false here, as this function only makes sure that the first |
| 2195 | // unallocated register has an odd register number and does not actually |
| 2196 | // allocate a register for the current argument. |
| 2197 | return false; |
| 2198 | } |
| 2199 | |
Bill Schmidt | 230b451 | 2013-06-12 16:39:22 +0000 | [diff] [blame] | 2200 | bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT, |
| 2201 | MVT &LocVT, |
| 2202 | CCValAssign::LocInfo &LocInfo, |
| 2203 | ISD::ArgFlagsTy &ArgFlags, |
| 2204 | CCState &State) { |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2205 | static const MCPhysReg ArgRegs[] = { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2206 | PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, |
| 2207 | PPC::F8 |
| 2208 | }; |
| 2209 | |
| 2210 | const unsigned NumArgRegs = array_lengthof(ArgRegs); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2211 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2212 | unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs); |
| 2213 | |
| 2214 | // If there is only one Floating-point register left we need to put both f64 |
| 2215 | // values of a split ppc_fp128 value on the stack. |
| 2216 | if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) { |
| 2217 | State.AllocateReg(ArgRegs[RegNum]); |
| 2218 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2219 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2220 | // Always return false here, as this function only makes sure that the two f64 |
| 2221 | // values a ppc_fp128 value is split into are both passed in registers or both |
| 2222 | // passed on the stack and does not actually allocate a register for the |
| 2223 | // current argument. |
| 2224 | return false; |
| 2225 | } |
| 2226 | |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 2227 | /// GetFPR - Get the set of FP registers that should be allocated for arguments, |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2228 | /// on Darwin. |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2229 | static const MCPhysReg *GetFPR() { |
| 2230 | static const MCPhysReg FPR[] = { |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 2231 | PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2232 | PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13 |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 2233 | }; |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2234 | |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 2235 | return FPR; |
| 2236 | } |
| 2237 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2238 | /// CalculateStackSlotSize - Calculates the size reserved for this argument on |
| 2239 | /// the stack. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2240 | static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags, |
Tilmann Scheller | 98bdaaa | 2009-07-03 06:43:35 +0000 | [diff] [blame] | 2241 | unsigned PtrByteSize) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2242 | unsigned ArgSize = ArgVT.getStoreSize(); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2243 | if (Flags.isByVal()) |
| 2244 | ArgSize = Flags.getByValSize(); |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2245 | |
| 2246 | // Round up to multiples of the pointer size, except for array members, |
| 2247 | // which are always packed. |
| 2248 | if (!Flags.isInConsecutiveRegs()) |
| 2249 | ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2250 | |
| 2251 | return ArgSize; |
| 2252 | } |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2253 | |
| 2254 | /// CalculateStackSlotAlignment - Calculates the alignment of this argument |
| 2255 | /// on the stack. |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2256 | static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT, |
| 2257 | ISD::ArgFlagsTy Flags, |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2258 | unsigned PtrByteSize) { |
| 2259 | unsigned Align = PtrByteSize; |
| 2260 | |
| 2261 | // Altivec parameters are padded to a 16 byte boundary. |
| 2262 | if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || |
| 2263 | ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || |
| 2264 | ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) |
| 2265 | Align = 16; |
| 2266 | |
| 2267 | // ByVal parameters are aligned as requested. |
| 2268 | if (Flags.isByVal()) { |
| 2269 | unsigned BVAlign = Flags.getByValAlign(); |
| 2270 | if (BVAlign > PtrByteSize) { |
| 2271 | if (BVAlign % PtrByteSize != 0) |
| 2272 | llvm_unreachable( |
| 2273 | "ByVal alignment is not a multiple of the pointer size"); |
| 2274 | |
| 2275 | Align = BVAlign; |
| 2276 | } |
| 2277 | } |
| 2278 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2279 | // Array members are always packed to their original alignment. |
| 2280 | if (Flags.isInConsecutiveRegs()) { |
| 2281 | // If the array member was split into multiple registers, the first |
| 2282 | // needs to be aligned to the size of the full type. (Except for |
| 2283 | // ppcf128, which is only aligned as its f64 components.) |
| 2284 | if (Flags.isSplit() && OrigVT != MVT::ppcf128) |
| 2285 | Align = OrigVT.getStoreSize(); |
| 2286 | else |
| 2287 | Align = ArgVT.getStoreSize(); |
| 2288 | } |
| 2289 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2290 | return Align; |
| 2291 | } |
| 2292 | |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2293 | /// CalculateStackSlotUsed - Return whether this argument will use its |
| 2294 | /// stack slot (instead of being passed in registers). ArgOffset, |
| 2295 | /// AvailableFPRs, and AvailableVRs must hold the current argument |
| 2296 | /// position, and will be updated to account for this argument. |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2297 | static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT, |
| 2298 | ISD::ArgFlagsTy Flags, |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2299 | unsigned PtrByteSize, |
| 2300 | unsigned LinkageSize, |
| 2301 | unsigned ParamAreaSize, |
| 2302 | unsigned &ArgOffset, |
| 2303 | unsigned &AvailableFPRs, |
| 2304 | unsigned &AvailableVRs) { |
| 2305 | bool UseMemory = false; |
| 2306 | |
| 2307 | // Respect alignment of argument on the stack. |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2308 | unsigned Align = |
| 2309 | CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2310 | ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; |
| 2311 | // If there's no space left in the argument save area, we must |
| 2312 | // use memory (this check also catches zero-sized arguments). |
| 2313 | if (ArgOffset >= LinkageSize + ParamAreaSize) |
| 2314 | UseMemory = true; |
| 2315 | |
| 2316 | // Allocate argument on the stack. |
| 2317 | ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2318 | if (Flags.isInConsecutiveRegsLast()) |
| 2319 | ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2320 | // If we overran the argument save area, we must use memory |
| 2321 | // (this check catches arguments passed partially in memory) |
| 2322 | if (ArgOffset > LinkageSize + ParamAreaSize) |
| 2323 | UseMemory = true; |
| 2324 | |
| 2325 | // However, if the argument is actually passed in an FPR or a VR, |
| 2326 | // we don't use memory after all. |
| 2327 | if (!Flags.isByVal()) { |
| 2328 | if (ArgVT == MVT::f32 || ArgVT == MVT::f64) |
| 2329 | if (AvailableFPRs > 0) { |
| 2330 | --AvailableFPRs; |
| 2331 | return false; |
| 2332 | } |
| 2333 | if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || |
| 2334 | ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || |
| 2335 | ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) |
| 2336 | if (AvailableVRs > 0) { |
| 2337 | --AvailableVRs; |
| 2338 | return false; |
| 2339 | } |
| 2340 | } |
| 2341 | |
| 2342 | return UseMemory; |
| 2343 | } |
| 2344 | |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2345 | /// EnsureStackAlignment - Round stack frame size up from NumBytes to |
| 2346 | /// ensure minimum alignment required for target. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 2347 | static unsigned EnsureStackAlignment(const PPCFrameLowering *Lowering, |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2348 | unsigned NumBytes) { |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 2349 | unsigned TargetAlign = Lowering->getStackAlignment(); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2350 | unsigned AlignMask = TargetAlign - 1; |
| 2351 | NumBytes = (NumBytes + AlignMask) & ~AlignMask; |
| 2352 | return NumBytes; |
| 2353 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2354 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2355 | SDValue |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2356 | PPCTargetLowering::LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2357 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2358 | const SmallVectorImpl<ISD::InputArg> |
| 2359 | &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2360 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2361 | SmallVectorImpl<SDValue> &InVals) |
| 2362 | const { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 2363 | if (Subtarget.isSVR4ABI()) { |
| 2364 | if (Subtarget.isPPC64()) |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2365 | return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins, |
| 2366 | dl, DAG, InVals); |
| 2367 | else |
| 2368 | return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins, |
| 2369 | dl, DAG, InVals); |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 2370 | } else { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2371 | return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins, |
| 2372 | dl, DAG, InVals); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2373 | } |
| 2374 | } |
| 2375 | |
| 2376 | SDValue |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 2377 | PPCTargetLowering::LowerFormalArguments_32SVR4( |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2378 | SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2379 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2380 | const SmallVectorImpl<ISD::InputArg> |
| 2381 | &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2382 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2383 | SmallVectorImpl<SDValue> &InVals) const { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2384 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2385 | // 32-bit SVR4 ABI Stack Frame Layout: |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2386 | // +-----------------------------------+ |
| 2387 | // +--> | Back chain | |
| 2388 | // | +-----------------------------------+ |
| 2389 | // | | Floating-point register save area | |
| 2390 | // | +-----------------------------------+ |
| 2391 | // | | General register save area | |
| 2392 | // | +-----------------------------------+ |
| 2393 | // | | CR save word | |
| 2394 | // | +-----------------------------------+ |
| 2395 | // | | VRSAVE save word | |
| 2396 | // | +-----------------------------------+ |
| 2397 | // | | Alignment padding | |
| 2398 | // | +-----------------------------------+ |
| 2399 | // | | Vector register save area | |
| 2400 | // | +-----------------------------------+ |
| 2401 | // | | Local variable space | |
| 2402 | // | +-----------------------------------+ |
| 2403 | // | | Parameter list area | |
| 2404 | // | +-----------------------------------+ |
| 2405 | // | | LR save word | |
| 2406 | // | +-----------------------------------+ |
| 2407 | // SP--> +--- | Back chain | |
| 2408 | // +-----------------------------------+ |
| 2409 | // |
| 2410 | // Specifications: |
| 2411 | // System V Application Binary Interface PowerPC Processor Supplement |
| 2412 | // AltiVec Technology Programming Interface Manual |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2413 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2414 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2415 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2416 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2417 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2418 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2419 | // Potential tail calls could cause overwriting of argument stack slots. |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 2420 | bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && |
| 2421 | (CallConv == CallingConv::Fast)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2422 | unsigned PtrByteSize = 4; |
| 2423 | |
| 2424 | // Assign locations to all of the incoming arguments. |
| 2425 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 2426 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, |
| 2427 | *DAG.getContext()); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2428 | |
| 2429 | // Reserve space for the linkage area on the stack. |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2430 | unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false); |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 2431 | CCInfo.AllocateStack(LinkageSize, PtrByteSize); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2432 | |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 2433 | CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2434 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2435 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 2436 | CCValAssign &VA = ArgLocs[i]; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2437 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2438 | // Arguments stored in registers. |
| 2439 | if (VA.isRegLoc()) { |
Craig Topper | 760b134 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 2440 | const TargetRegisterClass *RC; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2441 | EVT ValVT = VA.getValVT(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2442 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2443 | switch (ValVT.getSimpleVT().SimpleTy) { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2444 | default: |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2445 | llvm_unreachable("ValVT not supported by formal arguments Lowering"); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2446 | case MVT::i1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2447 | case MVT::i32: |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2448 | RC = &PPC::GPRCRegClass; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2449 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2450 | case MVT::f32: |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2451 | RC = &PPC::F4RCRegClass; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2452 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2453 | case MVT::f64: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 2454 | if (Subtarget.hasVSX()) |
Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 2455 | RC = &PPC::VSFRCRegClass; |
| 2456 | else |
| 2457 | RC = &PPC::F8RCRegClass; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2458 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2459 | case MVT::v16i8: |
| 2460 | case MVT::v8i16: |
| 2461 | case MVT::v4i32: |
| 2462 | case MVT::v4f32: |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 2463 | RC = &PPC::VRRCRegClass; |
| 2464 | break; |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 2465 | case MVT::v2f64: |
Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 2466 | case MVT::v2i64: |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 2467 | RC = &PPC::VSHRCRegClass; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2468 | break; |
| 2469 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2470 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2471 | // Transform the arguments stored in physical registers into virtual ones. |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 2472 | unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2473 | SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, |
| 2474 | ValVT == MVT::i1 ? MVT::i32 : ValVT); |
| 2475 | |
| 2476 | if (ValVT == MVT::i1) |
| 2477 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2478 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2479 | InVals.push_back(ArgValue); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2480 | } else { |
| 2481 | // Argument stored in memory. |
| 2482 | assert(VA.isMemLoc()); |
| 2483 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2484 | unsigned ArgSize = VA.getLocVT().getStoreSize(); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2485 | int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2486 | isImmutable); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2487 | |
| 2488 | // Create load nodes to retrieve arguments from the stack. |
| 2489 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 2490 | InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, |
| 2491 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 2492 | false, false, false, 0)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2493 | } |
| 2494 | } |
| 2495 | |
| 2496 | // Assign locations to all of the incoming aggregate by value arguments. |
| 2497 | // Aggregates passed by value are stored in the local variable space of the |
| 2498 | // caller's stack frame, right above the parameter list area. |
| 2499 | SmallVector<CCValAssign, 16> ByValArgLocs; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2500 | CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 2501 | ByValArgLocs, *DAG.getContext()); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2502 | |
| 2503 | // Reserve stack space for the allocations in CCInfo. |
| 2504 | CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize); |
| 2505 | |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 2506 | CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2507 | |
| 2508 | // Area that is at least reserved in the caller of this function. |
| 2509 | unsigned MinReservedArea = CCByValInfo.getNextStackOffset(); |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 2510 | MinReservedArea = std::max(MinReservedArea, LinkageSize); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2511 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2512 | // Set the size that is at least reserved in caller of this function. Tail |
| 2513 | // call optimized function's reserved stack space needs to be aligned so that |
| 2514 | // taking the difference between two stack areas will result in an aligned |
| 2515 | // stack. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 2516 | MinReservedArea = |
| 2517 | EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2518 | FuncInfo->setMinReservedArea(MinReservedArea); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2519 | |
| 2520 | SmallVector<SDValue, 8> MemOps; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2521 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2522 | // If the function takes variable number of arguments, make a frame index for |
| 2523 | // the start of the first vararg value... for expansion of llvm.va_start. |
| 2524 | if (isVarArg) { |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2525 | static const MCPhysReg GPArgRegs[] = { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2526 | PPC::R3, PPC::R4, PPC::R5, PPC::R6, |
| 2527 | PPC::R7, PPC::R8, PPC::R9, PPC::R10, |
| 2528 | }; |
| 2529 | const unsigned NumGPArgRegs = array_lengthof(GPArgRegs); |
| 2530 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2531 | static const MCPhysReg FPArgRegs[] = { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2532 | PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, |
| 2533 | PPC::F8 |
| 2534 | }; |
Joerg Sonnenberger | eb8655a | 2014-08-08 16:46:10 +0000 | [diff] [blame] | 2535 | unsigned NumFPArgRegs = array_lengthof(FPArgRegs); |
| 2536 | if (DisablePPCFloatInVariadic) |
| 2537 | NumFPArgRegs = 0; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2538 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2539 | FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs, |
| 2540 | NumGPArgRegs)); |
| 2541 | FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs, |
| 2542 | NumFPArgRegs)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2543 | |
| 2544 | // Make room for NumGPArgRegs and NumFPArgRegs. |
| 2545 | int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 + |
Craig Topper | 7ff1592 | 2014-09-10 04:51:36 +0000 | [diff] [blame] | 2546 | NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2547 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2548 | FuncInfo->setVarArgsStackOffset( |
| 2549 | MFI->CreateFixedObject(PtrVT.getSizeInBits()/8, |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2550 | CCInfo.getNextStackOffset(), true)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2551 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2552 | FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false)); |
| 2553 | SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2554 | |
Jakob Stoklund Olesen | 6c4353e | 2010-10-11 20:43:09 +0000 | [diff] [blame] | 2555 | // The fixed integer arguments of a variadic function are stored to the |
| 2556 | // VarArgsFrameIndex on the stack so that they may be loaded by deferencing |
| 2557 | // the result of va_next. |
| 2558 | for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) { |
| 2559 | // Get an existing live-in vreg, or add a new one. |
| 2560 | unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]); |
| 2561 | if (!VReg) |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 2562 | VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2563 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2564 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 2565 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
| 2566 | MachinePointerInfo(), false, false, 0); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2567 | MemOps.push_back(Store); |
| 2568 | // Increment the address by four for the next argument to store |
| 2569 | SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT); |
| 2570 | FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); |
| 2571 | } |
| 2572 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 2573 | // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6 |
| 2574 | // is set. |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2575 | // The double arguments are stored to the VarArgsFrameIndex |
| 2576 | // on the stack. |
Jakob Stoklund Olesen | 6c4353e | 2010-10-11 20:43:09 +0000 | [diff] [blame] | 2577 | for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) { |
| 2578 | // Get an existing live-in vreg, or add a new one. |
| 2579 | unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]); |
| 2580 | if (!VReg) |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 2581 | VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2582 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2583 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64); |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 2584 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
| 2585 | MachinePointerInfo(), false, false, 0); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2586 | MemOps.push_back(Store); |
| 2587 | // Increment the address by eight for the next argument to store |
Craig Topper | 7ff1592 | 2014-09-10 04:51:36 +0000 | [diff] [blame] | 2588 | SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8, |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2589 | PtrVT); |
| 2590 | FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); |
| 2591 | } |
| 2592 | } |
| 2593 | |
| 2594 | if (!MemOps.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 2595 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2596 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2597 | return Chain; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2598 | } |
| 2599 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2600 | // PPC64 passes i8, i16, and i32 values in i64 registers. Promote |
| 2601 | // value to MVT::i64 and then truncate to the correct register size. |
| 2602 | SDValue |
| 2603 | PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, |
| 2604 | SelectionDAG &DAG, SDValue ArgVal, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2605 | SDLoc dl) const { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2606 | if (Flags.isSExt()) |
| 2607 | ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal, |
| 2608 | DAG.getValueType(ObjectVT)); |
| 2609 | else if (Flags.isZExt()) |
| 2610 | ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal, |
| 2611 | DAG.getValueType(ObjectVT)); |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 2612 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2613 | return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2614 | } |
| 2615 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 2616 | SDValue |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2617 | PPCTargetLowering::LowerFormalArguments_64SVR4( |
| 2618 | SDValue Chain, |
| 2619 | CallingConv::ID CallConv, bool isVarArg, |
| 2620 | const SmallVectorImpl<ISD::InputArg> |
| 2621 | &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2622 | SDLoc dl, SelectionDAG &DAG, |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2623 | SmallVectorImpl<SDValue> &InVals) const { |
| 2624 | // TODO: add description of PPC stack frame format, or at least some docs. |
| 2625 | // |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2626 | bool isELFv2ABI = Subtarget.isELFv2ABI(); |
Ulrich Weigand | 59c6ab2 | 2014-06-20 16:34:05 +0000 | [diff] [blame] | 2627 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2628 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2629 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 2630 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
| 2631 | |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2632 | assert(!(CallConv == CallingConv::Fast && isVarArg) && |
| 2633 | "fastcc not supported on varargs functions"); |
| 2634 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2635 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 2636 | // Potential tail calls could cause overwriting of argument stack slots. |
| 2637 | bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && |
| 2638 | (CallConv == CallingConv::Fast)); |
| 2639 | unsigned PtrByteSize = 8; |
| 2640 | |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2641 | unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false, |
| 2642 | isELFv2ABI); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2643 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2644 | static const MCPhysReg GPR[] = { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2645 | PPC::X3, PPC::X4, PPC::X5, PPC::X6, |
| 2646 | PPC::X7, PPC::X8, PPC::X9, PPC::X10, |
| 2647 | }; |
| 2648 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2649 | static const MCPhysReg *FPR = GetFPR(); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2650 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2651 | static const MCPhysReg VR[] = { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2652 | PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, |
| 2653 | PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 |
| 2654 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2655 | static const MCPhysReg VSRH[] = { |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 2656 | PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8, |
| 2657 | PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13 |
| 2658 | }; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2659 | |
| 2660 | const unsigned Num_GPR_Regs = array_lengthof(GPR); |
| 2661 | const unsigned Num_FPR_Regs = 13; |
| 2662 | const unsigned Num_VR_Regs = array_lengthof(VR); |
| 2663 | |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2664 | // Do a first pass over the arguments to determine whether the ABI |
| 2665 | // guarantees that our caller has allocated the parameter save area |
| 2666 | // on its stack frame. In the ELFv1 ABI, this is always the case; |
| 2667 | // in the ELFv2 ABI, it is true if this is a vararg function or if |
| 2668 | // any parameter is located in a stack slot. |
| 2669 | |
| 2670 | bool HasParameterArea = !isELFv2ABI || isVarArg; |
| 2671 | unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize; |
| 2672 | unsigned NumBytes = LinkageSize; |
| 2673 | unsigned AvailableFPRs = Num_FPR_Regs; |
| 2674 | unsigned AvailableVRs = Num_VR_Regs; |
| 2675 | for (unsigned i = 0, e = Ins.size(); i != e; ++i) |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2676 | if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags, |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2677 | PtrByteSize, LinkageSize, ParamAreaSize, |
| 2678 | NumBytes, AvailableFPRs, AvailableVRs)) |
| 2679 | HasParameterArea = true; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2680 | |
| 2681 | // Add DAG nodes to load the arguments or copy them out of registers. On |
| 2682 | // entry to a function on PPC, the arguments start after the linkage area, |
| 2683 | // although the first ones are often in registers. |
| 2684 | |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2685 | unsigned ArgOffset = LinkageSize; |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2686 | unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2687 | SmallVector<SDValue, 8> MemOps; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2688 | Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin(); |
Bill Schmidt | 6631e94 | 2013-02-20 17:31:41 +0000 | [diff] [blame] | 2689 | unsigned CurArgIdx = 0; |
| 2690 | for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2691 | SDValue ArgVal; |
| 2692 | bool needsLoad = false; |
| 2693 | EVT ObjectVT = Ins[ArgNo].VT; |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2694 | EVT OrigVT = Ins[ArgNo].ArgVT; |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2695 | unsigned ObjSize = ObjectVT.getStoreSize(); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2696 | unsigned ArgSize = ObjSize; |
| 2697 | ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; |
Bill Schmidt | 6631e94 | 2013-02-20 17:31:41 +0000 | [diff] [blame] | 2698 | std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx); |
| 2699 | CurArgIdx = Ins[ArgNo].OrigArgIndex; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2700 | |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2701 | // We re-align the argument offset for each argument, except when using the |
| 2702 | // fast calling convention, when we need to make sure we do that only when |
| 2703 | // we'll actually use a stack slot. |
| 2704 | unsigned CurArgOffset, Align; |
| 2705 | auto ComputeArgOffset = [&]() { |
| 2706 | /* Respect alignment of argument on the stack. */ |
| 2707 | Align = CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize); |
| 2708 | ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; |
| 2709 | CurArgOffset = ArgOffset; |
| 2710 | }; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2711 | |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2712 | if (CallConv != CallingConv::Fast) { |
| 2713 | ComputeArgOffset(); |
| 2714 | |
| 2715 | /* Compute GPR index associated with argument offset. */ |
| 2716 | GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; |
| 2717 | GPR_idx = std::min(GPR_idx, Num_GPR_Regs); |
| 2718 | } |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2719 | |
| 2720 | // FIXME the codegen can be much improved in some cases. |
| 2721 | // We do not have to keep everything in memory. |
| 2722 | if (Flags.isByVal()) { |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2723 | if (CallConv == CallingConv::Fast) |
| 2724 | ComputeArgOffset(); |
| 2725 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2726 | // ObjSize is the true size, ArgSize rounded up to multiple of registers. |
| 2727 | ObjSize = Flags.getByValSize(); |
| 2728 | ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Bill Schmidt | 9953cf2 | 2012-10-31 01:15:05 +0000 | [diff] [blame] | 2729 | // Empty aggregate parameters do not take up registers. Examples: |
| 2730 | // struct { } a; |
| 2731 | // union { } b; |
| 2732 | // int c[0]; |
| 2733 | // etc. However, we have to provide a place-holder in InVals, so |
| 2734 | // pretend we have an 8-byte item at the current address for that |
| 2735 | // purpose. |
| 2736 | if (!ObjSize) { |
| 2737 | int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true); |
| 2738 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
| 2739 | InVals.push_back(FIN); |
| 2740 | continue; |
| 2741 | } |
Hal Finkel | 262a224 | 2013-09-12 23:20:06 +0000 | [diff] [blame] | 2742 | |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2743 | // Create a stack object covering all stack doublewords occupied |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2744 | // by the argument. If the argument is (fully or partially) on |
| 2745 | // the stack, or if the argument is fully in registers but the |
| 2746 | // caller has allocated the parameter save anyway, we can refer |
| 2747 | // directly to the caller's stack frame. Otherwise, create a |
| 2748 | // local copy in our own frame. |
| 2749 | int FI; |
| 2750 | if (HasParameterArea || |
| 2751 | ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize) |
Hal Finkel | 41a55ad | 2014-08-16 00:17:05 +0000 | [diff] [blame] | 2752 | FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true); |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2753 | else |
| 2754 | FI = MFI->CreateStackObject(ArgSize, Align, false); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2755 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2756 | |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2757 | // Handle aggregates smaller than 8 bytes. |
| 2758 | if (ObjSize < PtrByteSize) { |
| 2759 | // The value of the object is its address, which differs from the |
| 2760 | // address of the enclosing doubleword on big-endian systems. |
| 2761 | SDValue Arg = FIN; |
| 2762 | if (!isLittleEndian) { |
| 2763 | SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT); |
| 2764 | Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff); |
| 2765 | } |
| 2766 | InVals.push_back(Arg); |
| 2767 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2768 | if (GPR_idx != Num_GPR_Regs) { |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2769 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2770 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2771 | SDValue Store; |
| 2772 | |
| 2773 | if (ObjSize==1 || ObjSize==2 || ObjSize==4) { |
| 2774 | EVT ObjType = (ObjSize == 1 ? MVT::i8 : |
| 2775 | (ObjSize == 2 ? MVT::i16 : MVT::i32)); |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2776 | Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg, |
Hal Finkel | 3e4a34c | 2014-01-21 20:15:58 +0000 | [diff] [blame] | 2777 | MachinePointerInfo(FuncArg), |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2778 | ObjType, false, false, 0); |
| 2779 | } else { |
| 2780 | // For sizes that don't fit a truncating store (3, 5, 6, 7), |
| 2781 | // store the whole register as-is to the parameter save area |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2782 | // slot. |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2783 | Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Hal Finkel | 3e4a34c | 2014-01-21 20:15:58 +0000 | [diff] [blame] | 2784 | MachinePointerInfo(FuncArg), |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2785 | false, false, 0); |
| 2786 | } |
| 2787 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2788 | MemOps.push_back(Store); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2789 | } |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2790 | // Whether we copied from a register or not, advance the offset |
| 2791 | // into the parameter save area by a full doubleword. |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2792 | ArgOffset += PtrByteSize; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2793 | continue; |
| 2794 | } |
Bill Schmidt | 6ed3b99 | 2012-10-25 13:38:09 +0000 | [diff] [blame] | 2795 | |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2796 | // The value of the object is its address, which is the address of |
| 2797 | // its first stack doubleword. |
| 2798 | InVals.push_back(FIN); |
| 2799 | |
| 2800 | // Store whatever pieces of the object are in registers to memory. |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2801 | for (unsigned j = 0; j < ArgSize; j += PtrByteSize) { |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2802 | if (GPR_idx == Num_GPR_Regs) |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2803 | break; |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2804 | |
| 2805 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
| 2806 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
| 2807 | SDValue Addr = FIN; |
| 2808 | if (j) { |
| 2809 | SDValue Off = DAG.getConstant(j, PtrVT); |
| 2810 | Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2811 | } |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2812 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr, |
| 2813 | MachinePointerInfo(FuncArg, j), |
| 2814 | false, false, 0); |
| 2815 | MemOps.push_back(Store); |
| 2816 | ++GPR_idx; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2817 | } |
Ulrich Weigand | 2419597 | 2014-07-20 22:36:52 +0000 | [diff] [blame] | 2818 | ArgOffset += ArgSize; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2819 | continue; |
| 2820 | } |
| 2821 | |
| 2822 | switch (ObjectVT.getSimpleVT().SimpleTy) { |
| 2823 | default: llvm_unreachable("Unhandled argument type!"); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2824 | case MVT::i1: |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2825 | case MVT::i32: |
| 2826 | case MVT::i64: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2827 | // These can be scalar arguments or elements of an integer array type |
| 2828 | // passed directly. Clang may use those instead of "byval" aggregate |
| 2829 | // types to avoid forcing arguments to memory unnecessarily. |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2830 | if (GPR_idx != Num_GPR_Regs) { |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2831 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2832 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); |
| 2833 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2834 | if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1) |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2835 | // PPC64 passes i8, i16, and i32 values in i64 registers. Promote |
| 2836 | // value to MVT::i64 and then truncate to the correct register size. |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2837 | ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2838 | } else { |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2839 | if (CallConv == CallingConv::Fast) |
| 2840 | ComputeArgOffset(); |
| 2841 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2842 | needsLoad = true; |
| 2843 | ArgSize = PtrByteSize; |
| 2844 | } |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2845 | if (CallConv != CallingConv::Fast || needsLoad) |
| 2846 | ArgOffset += 8; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2847 | break; |
| 2848 | |
| 2849 | case MVT::f32: |
| 2850 | case MVT::f64: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2851 | // These can be scalar arguments or elements of a float array type |
| 2852 | // passed directly. The latter are used to implement ELFv2 homogenous |
| 2853 | // float aggregates. |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2854 | if (FPR_idx != Num_FPR_Regs) { |
| 2855 | unsigned VReg; |
| 2856 | |
| 2857 | if (ObjectVT == MVT::f32) |
| 2858 | VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass); |
| 2859 | else |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 2860 | VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() |
| 2861 | ? &PPC::VSFRCRegClass |
| 2862 | : &PPC::F8RCRegClass); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2863 | |
| 2864 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); |
| 2865 | ++FPR_idx; |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2866 | } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) { |
Hal Finkel | 8ea446b | 2015-01-18 14:31:10 +0000 | [diff] [blame] | 2867 | // FIXME: We may want to re-enable this for CallingConv::Fast on the P8 |
| 2868 | // once we support fp <-> gpr moves. |
| 2869 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2870 | // This can only ever happen in the presence of f32 array types, |
| 2871 | // since otherwise we never run out of FPRs before running out |
| 2872 | // of GPRs. |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2873 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass); |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2874 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); |
| 2875 | |
| 2876 | if (ObjectVT == MVT::f32) { |
| 2877 | if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0)) |
| 2878 | ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal, |
| 2879 | DAG.getConstant(32, MVT::i32)); |
| 2880 | ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal); |
| 2881 | } |
| 2882 | |
| 2883 | ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2884 | } else { |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2885 | if (CallConv == CallingConv::Fast) |
| 2886 | ComputeArgOffset(); |
| 2887 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2888 | needsLoad = true; |
| 2889 | } |
| 2890 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2891 | // When passing an array of floats, the array occupies consecutive |
| 2892 | // space in the argument area; only round up to the next doubleword |
| 2893 | // at the end of the array. Otherwise, each float takes 8 bytes. |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2894 | if (CallConv != CallingConv::Fast || needsLoad) { |
| 2895 | ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize; |
| 2896 | ArgOffset += ArgSize; |
| 2897 | if (Flags.isInConsecutiveRegsLast()) |
| 2898 | ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
| 2899 | } |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2900 | break; |
| 2901 | case MVT::v4f32: |
| 2902 | case MVT::v4i32: |
| 2903 | case MVT::v8i16: |
| 2904 | case MVT::v16i8: |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 2905 | case MVT::v2f64: |
Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 2906 | case MVT::v2i64: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 2907 | // These can be scalar arguments or elements of a vector array type |
| 2908 | // passed directly. The latter are used to implement ELFv2 homogenous |
| 2909 | // vector aggregates. |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2910 | if (VR_idx != Num_VR_Regs) { |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 2911 | unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ? |
| 2912 | MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) : |
| 2913 | MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2914 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2915 | ++VR_idx; |
| 2916 | } else { |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2917 | if (CallConv == CallingConv::Fast) |
| 2918 | ComputeArgOffset(); |
| 2919 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2920 | needsLoad = true; |
| 2921 | } |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 2922 | if (CallConv != CallingConv::Fast || needsLoad) |
| 2923 | ArgOffset += 16; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2924 | break; |
| 2925 | } |
| 2926 | |
| 2927 | // We need to load the argument to a virtual register if we determined |
| 2928 | // above that we ran out of physical registers of the appropriate type. |
| 2929 | if (needsLoad) { |
Ulrich Weigand | 59c6ab2 | 2014-06-20 16:34:05 +0000 | [diff] [blame] | 2930 | if (ObjSize < ArgSize && !isLittleEndian) |
| 2931 | CurArgOffset += ArgSize - ObjSize; |
| 2932 | int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2933 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
| 2934 | ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(), |
| 2935 | false, false, false, 0); |
| 2936 | } |
| 2937 | |
| 2938 | InVals.push_back(ArgVal); |
| 2939 | } |
| 2940 | |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2941 | // Area that is at least reserved in the caller of this function. |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2942 | unsigned MinReservedArea; |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 2943 | if (HasParameterArea) |
| 2944 | MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize); |
| 2945 | else |
| 2946 | MinReservedArea = LinkageSize; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2947 | |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2948 | // Set the size that is at least reserved in caller of this function. Tail |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2949 | // call optimized functions' reserved stack space needs to be aligned so that |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2950 | // taking the difference between two stack areas will result in an aligned |
| 2951 | // stack. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 2952 | MinReservedArea = |
| 2953 | EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 2954 | FuncInfo->setMinReservedArea(MinReservedArea); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2955 | |
| 2956 | // If the function takes variable number of arguments, make a frame index for |
| 2957 | // the start of the first vararg value... for expansion of llvm.va_start. |
| 2958 | if (isVarArg) { |
| 2959 | int Depth = ArgOffset; |
| 2960 | |
| 2961 | FuncInfo->setVarArgsFrameIndex( |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2962 | MFI->CreateFixedObject(PtrByteSize, Depth, true)); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2963 | SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); |
| 2964 | |
| 2965 | // If this function is vararg, store any remaining integer argument regs |
| 2966 | // to their spots on the stack so that they may be loaded by deferencing the |
| 2967 | // result of va_next. |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 2968 | for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; |
| 2969 | GPR_idx < Num_GPR_Regs; ++GPR_idx) { |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2970 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
| 2971 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
| 2972 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
| 2973 | MachinePointerInfo(), false, false, 0); |
| 2974 | MemOps.push_back(Store); |
| 2975 | // Increment the address by four for the next argument to store |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 2976 | SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2977 | FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); |
| 2978 | } |
| 2979 | } |
| 2980 | |
| 2981 | if (!MemOps.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 2982 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 2983 | |
| 2984 | return Chain; |
| 2985 | } |
| 2986 | |
| 2987 | SDValue |
| 2988 | PPCTargetLowering::LowerFormalArguments_Darwin( |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2989 | SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2990 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2991 | const SmallVectorImpl<ISD::InputArg> |
| 2992 | &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2993 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2994 | SmallVectorImpl<SDValue> &InVals) const { |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 2995 | // TODO: add description of PPC stack frame format, or at least some docs. |
| 2996 | // |
| 2997 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2998 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2999 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3000 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3001 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3002 | bool isPPC64 = PtrVT == MVT::i64; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3003 | // Potential tail calls could cause overwriting of argument stack slots. |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 3004 | bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && |
| 3005 | (CallConv == CallingConv::Fast)); |
Jim Laskey | f4e2e00 | 2006-11-28 14:53:52 +0000 | [diff] [blame] | 3006 | unsigned PtrByteSize = isPPC64 ? 8 : 4; |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 3007 | |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 3008 | unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true, |
| 3009 | false); |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 3010 | unsigned ArgOffset = LinkageSize; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3011 | // Area that is at least reserved in caller of this function. |
| 3012 | unsigned MinReservedArea = ArgOffset; |
| 3013 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 3014 | static const MCPhysReg GPR_32[] = { // 32-bit registers. |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3015 | PPC::R3, PPC::R4, PPC::R5, PPC::R6, |
| 3016 | PPC::R7, PPC::R8, PPC::R9, PPC::R10, |
| 3017 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 3018 | static const MCPhysReg GPR_64[] = { // 64-bit registers. |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 3019 | PPC::X3, PPC::X4, PPC::X5, PPC::X6, |
| 3020 | PPC::X7, PPC::X8, PPC::X9, PPC::X10, |
| 3021 | }; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3022 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 3023 | static const MCPhysReg *FPR = GetFPR(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3024 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 3025 | static const MCPhysReg VR[] = { |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3026 | PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, |
| 3027 | PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 |
| 3028 | }; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 3029 | |
Owen Anderson | e2f23a3 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 3030 | const unsigned Num_GPR_Regs = array_lengthof(GPR_32); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3031 | const unsigned Num_FPR_Regs = 13; |
Owen Anderson | e2f23a3 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 3032 | const unsigned Num_VR_Regs = array_lengthof( VR); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 3033 | |
| 3034 | unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3035 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 3036 | const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3037 | |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3038 | // In 32-bit non-varargs functions, the stack space for vectors is after the |
| 3039 | // stack space for non-vectors. We do not use this space unless we have |
| 3040 | // too many vectors to fit in registers, something that only occurs in |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3041 | // constructed examples:), but we have to walk the arglist to figure |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3042 | // that out...for the pathological case, compute VecArgOffset as the |
| 3043 | // start of the vector parameter area. Computing VecArgOffset is the |
| 3044 | // entire point of the following loop. |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3045 | unsigned VecArgOffset = ArgOffset; |
| 3046 | if (!isVarArg && !isPPC64) { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3047 | for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3048 | ++ArgNo) { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3049 | EVT ObjectVT = Ins[ArgNo].VT; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3050 | ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3051 | |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 3052 | if (Flags.isByVal()) { |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3053 | // ObjSize is the true size, ArgSize rounded up to multiple of regs. |
Benjamin Kramer | 084b9f4 | 2012-01-20 14:42:32 +0000 | [diff] [blame] | 3054 | unsigned ObjSize = Flags.getByValSize(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3055 | unsigned ArgSize = |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3056 | ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
| 3057 | VecArgOffset += ArgSize; |
| 3058 | continue; |
| 3059 | } |
| 3060 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3061 | switch(ObjectVT.getSimpleVT().SimpleTy) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 3062 | default: llvm_unreachable("Unhandled argument type!"); |
Hal Finkel | 5cae216 | 2014-02-28 01:17:25 +0000 | [diff] [blame] | 3063 | case MVT::i1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3064 | case MVT::i32: |
| 3065 | case MVT::f32: |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3066 | VecArgOffset += 4; |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3067 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3068 | case MVT::i64: // PPC64 |
| 3069 | case MVT::f64: |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3070 | // FIXME: We are guaranteed to be !isPPC64 at this point. |
| 3071 | // Does MVT::i64 apply? |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3072 | VecArgOffset += 8; |
| 3073 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3074 | case MVT::v4f32: |
| 3075 | case MVT::v4i32: |
| 3076 | case MVT::v8i16: |
| 3077 | case MVT::v16i8: |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3078 | // Nothing to do, we're only looking at Nonvector args here. |
| 3079 | break; |
| 3080 | } |
| 3081 | } |
| 3082 | } |
| 3083 | // We've found where the vector parameter area in memory is. Skip the |
| 3084 | // first 12 parameters; these don't use that memory. |
| 3085 | VecArgOffset = ((VecArgOffset+15)/16)*16; |
| 3086 | VecArgOffset += 12*16; |
| 3087 | |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3088 | // Add DAG nodes to load the arguments or copy them out of registers. On |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 3089 | // entry to a function on PPC, the arguments start after the linkage area, |
| 3090 | // although the first ones are often in registers. |
Nicolas Geoffray | 7aad928 | 2007-03-13 15:02:46 +0000 | [diff] [blame] | 3091 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3092 | SmallVector<SDValue, 8> MemOps; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3093 | unsigned nAltivecParamsAtEnd = 0; |
Roman Divacky | ca10389 | 2012-09-24 20:47:19 +0000 | [diff] [blame] | 3094 | Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin(); |
Bill Schmidt | 38b6cb5 | 2013-05-08 17:22:33 +0000 | [diff] [blame] | 3095 | unsigned CurArgIdx = 0; |
| 3096 | for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3097 | SDValue ArgVal; |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3098 | bool needsLoad = false; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3099 | EVT ObjectVT = Ins[ArgNo].VT; |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3100 | unsigned ObjSize = ObjectVT.getSizeInBits()/8; |
Jim Laskey | 152671f | 2006-11-29 13:37:09 +0000 | [diff] [blame] | 3101 | unsigned ArgSize = ObjSize; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3102 | ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; |
Bill Schmidt | 38b6cb5 | 2013-05-08 17:22:33 +0000 | [diff] [blame] | 3103 | std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx); |
| 3104 | CurArgIdx = Ins[ArgNo].OrigArgIndex; |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3105 | |
Chris Lattner | 318f0d2 | 2006-05-16 18:51:52 +0000 | [diff] [blame] | 3106 | unsigned CurArgOffset = ArgOffset; |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3107 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3108 | // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3109 | if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 || |
| 3110 | ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3111 | if (isVarArg || isPPC64) { |
| 3112 | MinReservedArea = ((MinReservedArea+15)/16)*16; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3113 | MinReservedArea += CalculateStackSlotSize(ObjectVT, |
Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 3114 | Flags, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3115 | PtrByteSize); |
| 3116 | } else nAltivecParamsAtEnd++; |
| 3117 | } else |
| 3118 | // Calculate min reserved area. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3119 | MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT, |
Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 3120 | Flags, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3121 | PtrByteSize); |
| 3122 | |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3123 | // FIXME the codegen can be much improved in some cases. |
| 3124 | // We do not have to keep everything in memory. |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 3125 | if (Flags.isByVal()) { |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3126 | // ObjSize is the true size, ArgSize rounded up to multiple of registers. |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 3127 | ObjSize = Flags.getByValSize(); |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3128 | ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 3129 | // Objects of size 1 and 2 are right justified, everything else is |
| 3130 | // left justified. This means the memory address is adjusted forwards. |
Dale Johannesen | 21a8f14 | 2008-03-08 01:41:42 +0000 | [diff] [blame] | 3131 | if (ObjSize==1 || ObjSize==2) { |
| 3132 | CurArgOffset = CurArgOffset + (4 - ObjSize); |
| 3133 | } |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3134 | // The value of the object is its address. |
Hal Finkel | 41a55ad | 2014-08-16 00:17:05 +0000 | [diff] [blame] | 3135 | int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3136 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3137 | InVals.push_back(FIN); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 3138 | if (ObjSize==1 || ObjSize==2) { |
Dale Johannesen | 21a8f14 | 2008-03-08 01:41:42 +0000 | [diff] [blame] | 3139 | if (GPR_idx != Num_GPR_Regs) { |
Roman Divacky | d041962 | 2011-06-17 15:21:10 +0000 | [diff] [blame] | 3140 | unsigned VReg; |
| 3141 | if (isPPC64) |
| 3142 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
| 3143 | else |
| 3144 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3145 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3146 | EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3147 | SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN, |
Hal Finkel | 3e4a34c | 2014-01-21 20:15:58 +0000 | [diff] [blame] | 3148 | MachinePointerInfo(FuncArg), |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3149 | ObjType, false, false, 0); |
Dale Johannesen | 21a8f14 | 2008-03-08 01:41:42 +0000 | [diff] [blame] | 3150 | MemOps.push_back(Store); |
| 3151 | ++GPR_idx; |
Dale Johannesen | 21a8f14 | 2008-03-08 01:41:42 +0000 | [diff] [blame] | 3152 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3153 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3154 | ArgOffset += PtrByteSize; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3155 | |
Dale Johannesen | 21a8f14 | 2008-03-08 01:41:42 +0000 | [diff] [blame] | 3156 | continue; |
| 3157 | } |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3158 | for (unsigned j = 0; j < ArgSize; j += PtrByteSize) { |
| 3159 | // Store whatever pieces of the object are in registers |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 3160 | // to memory. ArgOffset will be the address of the beginning |
| 3161 | // of the object. |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3162 | if (GPR_idx != Num_GPR_Regs) { |
Roman Divacky | d041962 | 2011-06-17 15:21:10 +0000 | [diff] [blame] | 3163 | unsigned VReg; |
| 3164 | if (isPPC64) |
| 3165 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
| 3166 | else |
| 3167 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3168 | int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3169 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3170 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
Bill Schmidt | d1fa36f | 2012-10-05 21:27:08 +0000 | [diff] [blame] | 3171 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Hal Finkel | 3e4a34c | 2014-01-21 20:15:58 +0000 | [diff] [blame] | 3172 | MachinePointerInfo(FuncArg, j), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 3173 | false, false, 0); |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3174 | MemOps.push_back(Store); |
| 3175 | ++GPR_idx; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3176 | ArgOffset += PtrByteSize; |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3177 | } else { |
| 3178 | ArgOffset += ArgSize - (ArgOffset-CurArgOffset); |
| 3179 | break; |
| 3180 | } |
| 3181 | } |
| 3182 | continue; |
| 3183 | } |
| 3184 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3185 | switch (ObjectVT.getSimpleVT().SimpleTy) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 3186 | default: llvm_unreachable("Unhandled argument type!"); |
Hal Finkel | 5cae216 | 2014-02-28 01:17:25 +0000 | [diff] [blame] | 3187 | case MVT::i1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3188 | case MVT::i32: |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3189 | if (!isPPC64) { |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3190 | if (GPR_idx != Num_GPR_Regs) { |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3191 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3192 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32); |
Hal Finkel | 7f908e8 | 2014-03-06 00:45:19 +0000 | [diff] [blame] | 3193 | |
| 3194 | if (ObjectVT == MVT::i1) |
| 3195 | ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal); |
| 3196 | |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3197 | ++GPR_idx; |
| 3198 | } else { |
| 3199 | needsLoad = true; |
| 3200 | ArgSize = PtrByteSize; |
| 3201 | } |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3202 | // All int arguments reserve stack space in the Darwin ABI. |
| 3203 | ArgOffset += PtrByteSize; |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3204 | break; |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3205 | } |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3206 | // FALLTHROUGH |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3207 | case MVT::i64: // PPC64 |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 3208 | if (GPR_idx != Num_GPR_Regs) { |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3209 | unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3210 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3211 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3212 | if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1) |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3213 | // PPC64 passes i8, i16, and i32 values in i64 registers. Promote |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3214 | // value to MVT::i64 and then truncate to the correct register size. |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3215 | ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl); |
Bill Wendling | 968f32c | 2008-03-07 20:49:02 +0000 | [diff] [blame] | 3216 | |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 3217 | ++GPR_idx; |
| 3218 | } else { |
| 3219 | needsLoad = true; |
Evan Cheng | 0f0aee2 | 2008-07-24 08:17:07 +0000 | [diff] [blame] | 3220 | ArgSize = PtrByteSize; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 3221 | } |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3222 | // All int arguments reserve stack space in the Darwin ABI. |
| 3223 | ArgOffset += 8; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 3224 | break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3225 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3226 | case MVT::f32: |
| 3227 | case MVT::f64: |
Chris Lattner | 318f0d2 | 2006-05-16 18:51:52 +0000 | [diff] [blame] | 3228 | // Every 4 bytes of argument space consumes one of the GPRs available for |
| 3229 | // argument passing. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3230 | if (GPR_idx != Num_GPR_Regs) { |
Chris Lattner | 26e2fcd | 2006-05-16 18:58:15 +0000 | [diff] [blame] | 3231 | ++GPR_idx; |
Chris Lattner | 2cca385 | 2006-11-18 01:57:19 +0000 | [diff] [blame] | 3232 | if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64) |
Chris Lattner | 26e2fcd | 2006-05-16 18:58:15 +0000 | [diff] [blame] | 3233 | ++GPR_idx; |
Chris Lattner | 318f0d2 | 2006-05-16 18:51:52 +0000 | [diff] [blame] | 3234 | } |
Chris Lattner | 26e2fcd | 2006-05-16 18:58:15 +0000 | [diff] [blame] | 3235 | if (FPR_idx != Num_FPR_Regs) { |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3236 | unsigned VReg; |
Tilmann Scheller | 98bdaaa | 2009-07-03 06:43:35 +0000 | [diff] [blame] | 3237 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3238 | if (ObjectVT == MVT::f32) |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3239 | VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3240 | else |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3241 | VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass); |
Tilmann Scheller | 98bdaaa | 2009-07-03 06:43:35 +0000 | [diff] [blame] | 3242 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3243 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3244 | ++FPR_idx; |
| 3245 | } else { |
| 3246 | needsLoad = true; |
| 3247 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3248 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3249 | // All FP arguments reserve stack space in the Darwin ABI. |
| 3250 | ArgOffset += isPPC64 ? 8 : ObjSize; |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3251 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3252 | case MVT::v4f32: |
| 3253 | case MVT::v4i32: |
| 3254 | case MVT::v8i16: |
| 3255 | case MVT::v16i8: |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 3256 | // Note that vector arguments in registers don't reserve stack space, |
| 3257 | // except in varargs functions. |
Chris Lattner | 26e2fcd | 2006-05-16 18:58:15 +0000 | [diff] [blame] | 3258 | if (VR_idx != Num_VR_Regs) { |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3259 | unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3260 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 3261 | if (isVarArg) { |
| 3262 | while ((ArgOffset % 16) != 0) { |
| 3263 | ArgOffset += PtrByteSize; |
| 3264 | if (GPR_idx != Num_GPR_Regs) |
| 3265 | GPR_idx++; |
| 3266 | } |
| 3267 | ArgOffset += 16; |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 3268 | GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64? |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 3269 | } |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3270 | ++VR_idx; |
| 3271 | } else { |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 3272 | if (!isVarArg && !isPPC64) { |
| 3273 | // Vectors go after all the nonvectors. |
| 3274 | CurArgOffset = VecArgOffset; |
| 3275 | VecArgOffset += 16; |
| 3276 | } else { |
| 3277 | // Vectors are aligned. |
| 3278 | ArgOffset = ((ArgOffset+15)/16)*16; |
| 3279 | CurArgOffset = ArgOffset; |
| 3280 | ArgOffset += 16; |
Dale Johannesen | 0d98256 | 2008-03-12 00:49:20 +0000 | [diff] [blame] | 3281 | } |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3282 | needsLoad = true; |
| 3283 | } |
| 3284 | break; |
| 3285 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3286 | |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3287 | // We need to load the argument to a virtual register if we determined above |
Chris Lattner | f6518cf | 2008-02-13 07:35:30 +0000 | [diff] [blame] | 3288 | // that we ran out of physical registers of the appropriate type. |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3289 | if (needsLoad) { |
Chris Lattner | f6518cf | 2008-02-13 07:35:30 +0000 | [diff] [blame] | 3290 | int FI = MFI->CreateFixedObject(ObjSize, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3291 | CurArgOffset + (ArgSize - ObjSize), |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3292 | isImmutable); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3293 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3294 | ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 3295 | false, false, false, 0); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3296 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3297 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3298 | InVals.push_back(ArgVal); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3299 | } |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3300 | |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 3301 | // Allow for Altivec parameters at the end, if needed. |
| 3302 | if (nAltivecParamsAtEnd) { |
| 3303 | MinReservedArea = ((MinReservedArea+15)/16)*16; |
| 3304 | MinReservedArea += 16*nAltivecParamsAtEnd; |
| 3305 | } |
| 3306 | |
| 3307 | // Area that is at least reserved in the caller of this function. |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 3308 | MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 3309 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3310 | // Set the size that is at least reserved in caller of this function. Tail |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3311 | // call optimized functions' reserved stack space needs to be aligned so that |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3312 | // taking the difference between two stack areas will result in an aligned |
| 3313 | // stack. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 3314 | MinReservedArea = |
| 3315 | EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 3316 | FuncInfo->setMinReservedArea(MinReservedArea); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3317 | |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3318 | // If the function takes variable number of arguments, make a frame index for |
| 3319 | // the start of the first vararg value... for expansion of llvm.va_start. |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3320 | if (isVarArg) { |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3321 | int Depth = ArgOffset; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3322 | |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 3323 | FuncInfo->setVarArgsFrameIndex( |
| 3324 | MFI->CreateFixedObject(PtrVT.getSizeInBits()/8, |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3325 | Depth, true)); |
Dan Gohman | 31ae586 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 3326 | SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3327 | |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3328 | // If this function is vararg, store any remaining integer argument regs |
| 3329 | // to their spots on the stack so that they may be loaded by deferencing the |
| 3330 | // result of va_next. |
Chris Lattner | 26e2fcd | 2006-05-16 18:58:15 +0000 | [diff] [blame] | 3331 | for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) { |
Chris Lattner | 2cca385 | 2006-11-18 01:57:19 +0000 | [diff] [blame] | 3332 | unsigned VReg; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3333 | |
Chris Lattner | 2cca385 | 2006-11-18 01:57:19 +0000 | [diff] [blame] | 3334 | if (isPPC64) |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3335 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); |
Chris Lattner | 2cca385 | 2006-11-18 01:57:19 +0000 | [diff] [blame] | 3336 | else |
Devang Patel | f3292b2 | 2011-02-21 23:21:26 +0000 | [diff] [blame] | 3337 | VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); |
Chris Lattner | 2cca385 | 2006-11-18 01:57:19 +0000 | [diff] [blame] | 3338 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3339 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 3340 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, |
| 3341 | MachinePointerInfo(), false, false, 0); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3342 | MemOps.push_back(Store); |
| 3343 | // Increment the address by four for the next argument to store |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3344 | SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT); |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 3345 | FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3346 | } |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3347 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3348 | |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3349 | if (!MemOps.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 3350 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 3351 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3352 | return Chain; |
Chris Lattner | 4302e8f | 2006-05-16 18:18:50 +0000 | [diff] [blame] | 3353 | } |
| 3354 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3355 | /// CalculateTailCallSPDiff - Get the amount the stack pointer has to be |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 3356 | /// adjusted to accommodate the arguments for the tailcall. |
Dale Johannesen | 86dcae1 | 2009-11-24 01:09:07 +0000 | [diff] [blame] | 3357 | static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3358 | unsigned ParamSize) { |
| 3359 | |
Dale Johannesen | 86dcae1 | 2009-11-24 01:09:07 +0000 | [diff] [blame] | 3360 | if (!isTailCall) return 0; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3361 | |
| 3362 | PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>(); |
| 3363 | unsigned CallerMinReservedArea = FI->getMinReservedArea(); |
| 3364 | int SPDiff = (int)CallerMinReservedArea - (int)ParamSize; |
| 3365 | // Remember only if the new adjustement is bigger. |
| 3366 | if (SPDiff < FI->getTailCallSPDelta()) |
| 3367 | FI->setTailCallSPDelta(SPDiff); |
| 3368 | |
| 3369 | return SPDiff; |
| 3370 | } |
| 3371 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3372 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 3373 | /// for tail call optimization. Targets which want to do tail call |
| 3374 | /// optimization should implement this function. |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3375 | bool |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3376 | PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 3377 | CallingConv::ID CalleeCC, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3378 | bool isVarArg, |
| 3379 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3380 | SelectionDAG& DAG) const { |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 3381 | if (!getTargetMachine().Options.GuaranteedTailCallOpt) |
Evan Cheng | 25217ff | 2010-01-29 23:05:56 +0000 | [diff] [blame] | 3382 | return false; |
| 3383 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3384 | // Variable argument functions are not supported. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3385 | if (isVarArg) |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3386 | return false; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3387 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3388 | MachineFunction &MF = DAG.getMachineFunction(); |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 3389 | CallingConv::ID CallerCC = MF.getFunction()->getCallingConv(); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3390 | if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) { |
| 3391 | // Functions containing by val parameters are not supported. |
| 3392 | for (unsigned i = 0; i != Ins.size(); i++) { |
| 3393 | ISD::ArgFlagsTy Flags = Ins[i].Flags; |
| 3394 | if (Flags.isByVal()) return false; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3395 | } |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3396 | |
Alp Toker | f907b89 | 2013-12-05 05:44:44 +0000 | [diff] [blame] | 3397 | // Non-PIC/GOT tail calls are supported. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3398 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_) |
| 3399 | return true; |
| 3400 | |
| 3401 | // At the moment we can only do local tail calls (in same module, hidden |
| 3402 | // or protected) if we are generating PIC. |
| 3403 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
| 3404 | return G->getGlobal()->hasHiddenVisibility() |
| 3405 | || G->getGlobal()->hasProtectedVisibility(); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3406 | } |
| 3407 | |
| 3408 | return false; |
| 3409 | } |
| 3410 | |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 3411 | /// isCallCompatibleAddress - Return the immediate to use if the specified |
| 3412 | /// 32-bit value is representable in the immediate field of a BxA instruction. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3413 | static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) { |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 3414 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3415 | if (!C) return nullptr; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3416 | |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3417 | int Addr = C->getZExtValue(); |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 3418 | if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero. |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 3419 | SignExtend32<26>(Addr) != Addr) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3420 | return nullptr; // Top 6 bits have to be sext of immediate. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3421 | |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3422 | return DAG.getConstant((int)C->getZExtValue() >> 2, |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3423 | DAG.getTargetLoweringInfo().getPointerTy()).getNode(); |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 3424 | } |
| 3425 | |
Dan Gohman | d78c400 | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 3426 | namespace { |
| 3427 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3428 | struct TailCallArgumentInfo { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3429 | SDValue Arg; |
| 3430 | SDValue FrameIdxOp; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3431 | int FrameIdx; |
| 3432 | |
| 3433 | TailCallArgumentInfo() : FrameIdx(0) {} |
| 3434 | }; |
| 3435 | |
Dan Gohman | d78c400 | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 3436 | } |
| 3437 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3438 | /// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot. |
| 3439 | static void |
| 3440 | StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG, |
Evan Cheng | 0e9d9ca | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 3441 | SDValue Chain, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3442 | const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs, |
| 3443 | SmallVectorImpl<SDValue> &MemOpChains, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3444 | SDLoc dl) { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3445 | for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3446 | SDValue Arg = TailCallArgs[i].Arg; |
| 3447 | SDValue FIN = TailCallArgs[i].FrameIdxOp; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3448 | int FI = TailCallArgs[i].FrameIdx; |
| 3449 | // Store relative to framepointer. |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 3450 | MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN, |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3451 | MachinePointerInfo::getFixedStack(FI), |
| 3452 | false, false, 0)); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3453 | } |
| 3454 | } |
| 3455 | |
| 3456 | /// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to |
| 3457 | /// the appropriate stack slot for the tail call optimized function call. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3458 | static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3459 | MachineFunction &MF, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3460 | SDValue Chain, |
| 3461 | SDValue OldRetAddr, |
| 3462 | SDValue OldFP, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3463 | int SPDiff, |
| 3464 | bool isPPC64, |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3465 | bool isDarwinABI, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3466 | SDLoc dl) { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3467 | if (SPDiff) { |
| 3468 | // Calculate the new stack slot for the return address. |
| 3469 | int SlotSize = isPPC64 ? 8 : 4; |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 3470 | int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64, |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3471 | isDarwinABI); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3472 | int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize, |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3473 | NewRetAddrLoc, true); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3474 | EVT VT = isPPC64 ? MVT::i64 : MVT::i32; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3475 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT); |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 3476 | Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx, |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3477 | MachinePointerInfo::getFixedStack(NewRetAddr), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 3478 | false, false, 0); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3479 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 3480 | // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack |
| 3481 | // slot as the FP is never overwritten. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3482 | if (isDarwinABI) { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3483 | int NewFPLoc = |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 3484 | SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI); |
David Greene | 1fbe054 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 3485 | int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc, |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3486 | true); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3487 | SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT); |
| 3488 | Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx, |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3489 | MachinePointerInfo::getFixedStack(NewFPIdx), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 3490 | false, false, 0); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3491 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3492 | } |
| 3493 | return Chain; |
| 3494 | } |
| 3495 | |
| 3496 | /// CalculateTailCallArgDest - Remember Argument for later processing. Calculate |
| 3497 | /// the position of the argument. |
| 3498 | static void |
| 3499 | CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3500 | SDValue Arg, int SPDiff, unsigned ArgOffset, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3501 | SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3502 | int Offset = ArgOffset + SPDiff; |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3503 | uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8; |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 3504 | int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3505 | EVT VT = isPPC64 ? MVT::i64 : MVT::i32; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3506 | SDValue FIN = DAG.getFrameIndex(FI, VT); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3507 | TailCallArgumentInfo Info; |
| 3508 | Info.Arg = Arg; |
| 3509 | Info.FrameIdxOp = FIN; |
| 3510 | Info.FrameIdx = FI; |
| 3511 | TailCallArguments.push_back(Info); |
| 3512 | } |
| 3513 | |
| 3514 | /// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address |
| 3515 | /// stack slot. Returns the chain as result and the loaded frame pointers in |
| 3516 | /// LROpOut/FPOpout. Used when tail calling. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3517 | SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 3518 | int SPDiff, |
| 3519 | SDValue Chain, |
| 3520 | SDValue &LROpOut, |
| 3521 | SDValue &FPOpOut, |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3522 | bool isDarwinABI, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3523 | SDLoc dl) const { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3524 | if (SPDiff) { |
| 3525 | // Load the LR and FP stack slot for later adjusting. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 3526 | EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3527 | LROpOut = getReturnAddrFrameIndex(DAG); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3528 | LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 3529 | false, false, false, 0); |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3530 | Chain = SDValue(LROpOut.getNode(), 1); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3531 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 3532 | // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack |
| 3533 | // slot as the FP is never overwritten. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3534 | if (isDarwinABI) { |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3535 | FPOpOut = getFramePointerFrameIndex(DAG); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 3536 | FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 3537 | false, false, false, 0); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 3538 | Chain = SDValue(FPOpOut.getNode(), 1); |
| 3539 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3540 | } |
| 3541 | return Chain; |
| 3542 | } |
| 3543 | |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 3544 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3545 | /// by "Src" to address "Dst" of size "Size". Alignment information is |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 3546 | /// specified by the specific parameter attribute. The copy will be passed as |
| 3547 | /// a byval function parameter. |
| 3548 | /// Sometimes what we are copying is the end of a larger object, the part that |
| 3549 | /// does not fit in registers. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3550 | static SDValue |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3551 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 3552 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3553 | SDLoc dl) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3554 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); |
Dale Johannesen | 8526388 | 2009-02-04 01:17:06 +0000 | [diff] [blame] | 3555 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), |
Nick Lewycky | aad475b | 2014-04-15 07:22:52 +0000 | [diff] [blame] | 3556 | false, false, MachinePointerInfo(), |
| 3557 | MachinePointerInfo()); |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 3558 | } |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 3559 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3560 | /// LowerMemOpCallTo - Store the argument to the stack or remember it in case of |
| 3561 | /// tail calls. |
| 3562 | static void |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3563 | LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain, |
| 3564 | SDValue Arg, SDValue PtrOff, int SPDiff, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3565 | unsigned ArgOffset, bool isPPC64, bool isTailCall, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3566 | bool isVector, SmallVectorImpl<SDValue> &MemOpChains, |
| 3567 | SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3568 | SDLoc dl) { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3569 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3570 | if (!isTailCall) { |
| 3571 | if (isVector) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3572 | SDValue StackPtr; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3573 | if (isPPC64) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3574 | StackPtr = DAG.getRegister(PPC::X1, MVT::i64); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3575 | else |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3576 | StackPtr = DAG.getRegister(PPC::R1, MVT::i32); |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 3577 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3578 | DAG.getConstant(ArgOffset, PtrVT)); |
| 3579 | } |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 3580 | MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, |
| 3581 | MachinePointerInfo(), false, false, 0)); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 3582 | // Calculate and remember argument location. |
| 3583 | } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset, |
| 3584 | TailCallArguments); |
| 3585 | } |
| 3586 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3587 | static |
| 3588 | void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3589 | SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes, |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3590 | SDValue LROp, SDValue FPOp, bool isDarwinABI, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3591 | SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) { |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3592 | MachineFunction &MF = DAG.getMachineFunction(); |
| 3593 | |
| 3594 | // Emit a sequence of copyto/copyfrom virtual registers for arguments that |
| 3595 | // might overwrite each other in case of tail call optimization. |
| 3596 | SmallVector<SDValue, 8> MemOpChains2; |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 3597 | // Do not flag preceding copytoreg stuff together with the following stuff. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3598 | InFlag = SDValue(); |
| 3599 | StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments, |
| 3600 | MemOpChains2, dl); |
| 3601 | if (!MemOpChains2.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 3602 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3603 | |
| 3604 | // Store the return address to the appropriate stack slot. |
| 3605 | Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff, |
| 3606 | isPPC64, isDarwinABI, dl); |
| 3607 | |
| 3608 | // Emit callseq_end just before tailcall node. |
| 3609 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 3610 | DAG.getIntPtrConstant(0, true), InFlag, dl); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3611 | InFlag = Chain.getValue(1); |
| 3612 | } |
| 3613 | |
Hal Finkel | 87deb0b | 2015-01-12 04:34:47 +0000 | [diff] [blame] | 3614 | // Is this global address that of a function that can be called by name? (as |
| 3615 | // opposed to something that must hold a descriptor for an indirect call). |
| 3616 | static bool isFunctionGlobalAddress(SDValue Callee) { |
| 3617 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { |
| 3618 | if (Callee.getOpcode() == ISD::GlobalTLSAddress || |
| 3619 | Callee.getOpcode() == ISD::TargetGlobalTLSAddress) |
| 3620 | return false; |
| 3621 | |
| 3622 | return G->getGlobal()->getType()->getElementType()->isFunctionTy(); |
| 3623 | } |
| 3624 | |
| 3625 | return false; |
| 3626 | } |
| 3627 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3628 | static |
| 3629 | unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3630 | SDValue &Chain, SDValue CallSeqStart, SDLoc dl, int SPDiff, |
| 3631 | bool isTailCall, bool IsPatchPoint, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3632 | SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass, |
| 3633 | SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3634 | ImmutableCallSite *CS, const PPCSubtarget &Subtarget) { |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3635 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 3636 | bool isPPC64 = Subtarget.isPPC64(); |
| 3637 | bool isSVR4ABI = Subtarget.isSVR4ABI(); |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 3638 | bool isELFv2ABI = Subtarget.isELFv2ABI(); |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3639 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3640 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3641 | NodeTys.push_back(MVT::Other); // Returns a chain |
Chris Lattner | 3e5fbd7 | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 3642 | NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3643 | |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3644 | unsigned CallOpc = PPCISD::CALL; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3645 | |
Torok Edwin | 31e90d2 | 2010-08-04 20:47:44 +0000 | [diff] [blame] | 3646 | bool needIndirectCall = true; |
Ulrich Weigand | 9aa09ef | 2014-06-18 16:14:04 +0000 | [diff] [blame] | 3647 | if (!isSVR4ABI || !isPPC64) |
| 3648 | if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) { |
| 3649 | // If this is an absolute destination address, use the munged value. |
| 3650 | Callee = SDValue(Dest, 0); |
| 3651 | needIndirectCall = false; |
| 3652 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3653 | |
Hal Finkel | 87deb0b | 2015-01-12 04:34:47 +0000 | [diff] [blame] | 3654 | if (isFunctionGlobalAddress(Callee)) { |
| 3655 | GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee); |
| 3656 | // A call to a TLS address is actually an indirect call to a |
| 3657 | // thread-specific pointer. |
Eric Christopher | 79cc1e3 | 2014-09-02 22:28:02 +0000 | [diff] [blame] | 3658 | unsigned OpFlags = 0; |
| 3659 | if ((DAG.getTarget().getRelocationModel() != Reloc::Static && |
| 3660 | (Subtarget.getTargetTriple().isMacOSX() && |
| 3661 | Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) && |
| 3662 | (G->getGlobal()->isDeclaration() || |
| 3663 | G->getGlobal()->isWeakForLinker())) || |
| 3664 | (Subtarget.isTargetELF() && !isPPC64 && |
| 3665 | !G->getGlobal()->hasLocalLinkage() && |
| 3666 | DAG.getTarget().getRelocationModel() == Reloc::PIC_)) { |
| 3667 | // PC-relative references to external symbols should go through $stub, |
| 3668 | // unless we're building with the leopard linker or later, which |
| 3669 | // automatically synthesizes these stubs. |
| 3670 | OpFlags = PPCII::MO_PLT_OR_STUB; |
Eric Christopher | b9fd9ed | 2014-08-07 22:02:54 +0000 | [diff] [blame] | 3671 | } |
Eric Christopher | 79cc1e3 | 2014-09-02 22:28:02 +0000 | [diff] [blame] | 3672 | |
| 3673 | // If the callee is a GlobalAddress/ExternalSymbol node (quite common, |
| 3674 | // every direct call is) turn it into a TargetGlobalAddress / |
| 3675 | // TargetExternalSymbol node so that legalize doesn't hack it. |
| 3676 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, |
| 3677 | Callee.getValueType(), 0, OpFlags); |
| 3678 | needIndirectCall = false; |
Torok Edwin | 31e90d2 | 2010-08-04 20:47:44 +0000 | [diff] [blame] | 3679 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3680 | |
Torok Edwin | 31e90d2 | 2010-08-04 20:47:44 +0000 | [diff] [blame] | 3681 | if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3682 | unsigned char OpFlags = 0; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3683 | |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 3684 | if ((DAG.getTarget().getRelocationModel() != Reloc::Static && |
| 3685 | (Subtarget.getTargetTriple().isMacOSX() && |
| 3686 | Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) || |
| 3687 | (Subtarget.isTargetELF() && !isPPC64 && |
Justin Hibbits | 17744c1 | 2015-01-10 07:50:31 +0000 | [diff] [blame] | 3688 | DAG.getTarget().getRelocationModel() == Reloc::PIC_)) { |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3689 | // PC-relative references to external symbols should go through $stub, |
| 3690 | // unless we're building with the leopard linker or later, which |
| 3691 | // automatically synthesizes these stubs. |
Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 3692 | OpFlags = PPCII::MO_PLT_OR_STUB; |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3693 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3694 | |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 3695 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(), |
| 3696 | OpFlags); |
| 3697 | needIndirectCall = false; |
Torok Edwin | 31e90d2 | 2010-08-04 20:47:44 +0000 | [diff] [blame] | 3698 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3699 | |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 3700 | if (IsPatchPoint) { |
| 3701 | // We'll form an invalid direct call when lowering a patchpoint; the full |
| 3702 | // sequence for an indirect call is complicated, and many of the |
| 3703 | // instructions introduced might have side effects (and, thus, can't be |
| 3704 | // removed later). The call itself will be removed as soon as the |
| 3705 | // argument/return lowering is complete, so the fact that it has the wrong |
| 3706 | // kind of operands should not really matter. |
| 3707 | needIndirectCall = false; |
| 3708 | } |
| 3709 | |
Torok Edwin | 31e90d2 | 2010-08-04 20:47:44 +0000 | [diff] [blame] | 3710 | if (needIndirectCall) { |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3711 | // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair |
| 3712 | // to do the call, we can't use PPCISD::CALL. |
| 3713 | SDValue MTCTROps[] = {Chain, Callee, InFlag}; |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3714 | |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame] | 3715 | if (isSVR4ABI && isPPC64 && !isELFv2ABI) { |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3716 | // Function pointers in the 64-bit SVR4 ABI do not point to the function |
| 3717 | // entry point, but to the function descriptor (the function entry point |
| 3718 | // address is part of the function descriptor though). |
| 3719 | // The function descriptor is a three doubleword structure with the |
| 3720 | // following fields: function entry point, TOC base address and |
| 3721 | // environment pointer. |
| 3722 | // Thus for a call through a function pointer, the following actions need |
| 3723 | // to be performed: |
| 3724 | // 1. Save the TOC of the caller in the TOC save area of its stack |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 3725 | // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()). |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3726 | // 2. Load the address of the function entry point from the function |
| 3727 | // descriptor. |
| 3728 | // 3. Load the TOC of the callee from the function descriptor into r2. |
| 3729 | // 4. Load the environment pointer from the function descriptor into |
| 3730 | // r11. |
| 3731 | // 5. Branch to the function entry point address. |
| 3732 | // 6. On return of the callee, the TOC of the caller needs to be |
| 3733 | // restored (this is done in FinishCall()). |
| 3734 | // |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3735 | // The loads are scheduled at the beginning of the call sequence, and the |
| 3736 | // register copies are flagged together to ensure that no other |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3737 | // operations can be scheduled in between. E.g. without flagging the |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3738 | // copies together, a TOC access in the caller could be scheduled between |
| 3739 | // the assignment of the callee TOC and the branch to the callee, which |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3740 | // results in the TOC access going through the TOC of the callee instead |
| 3741 | // of going through the TOC of the caller, which leads to incorrect code. |
| 3742 | |
| 3743 | // Load the address of the function entry point from the function |
| 3744 | // descriptor. |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3745 | SDValue LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-1); |
| 3746 | if (LDChain.getValueType() == MVT::Glue) |
| 3747 | LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-2); |
| 3748 | |
| 3749 | bool LoadsInv = Subtarget.hasInvariantFunctionDescriptors(); |
| 3750 | |
| 3751 | MachinePointerInfo MPI(CS ? CS->getCalledValue() : nullptr); |
| 3752 | SDValue LoadFuncPtr = DAG.getLoad(MVT::i64, dl, LDChain, Callee, MPI, |
| 3753 | false, false, LoadsInv, 8); |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3754 | |
| 3755 | // Load environment pointer into r11. |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3756 | SDValue PtrOff = DAG.getIntPtrConstant(16); |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3757 | SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff); |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3758 | SDValue LoadEnvPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddPtr, |
| 3759 | MPI.getWithOffset(16), false, false, |
| 3760 | LoadsInv, 8); |
| 3761 | |
| 3762 | SDValue TOCOff = DAG.getIntPtrConstant(8); |
| 3763 | SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff); |
| 3764 | SDValue TOCPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddTOC, |
| 3765 | MPI.getWithOffset(8), false, false, |
| 3766 | LoadsInv, 8); |
| 3767 | |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 3768 | setUsesTOCBasePtr(DAG); |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3769 | SDValue TOCVal = DAG.getCopyToReg(Chain, dl, PPC::X2, TOCPtr, |
| 3770 | InFlag); |
| 3771 | Chain = TOCVal.getValue(0); |
| 3772 | InFlag = TOCVal.getValue(1); |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3773 | |
| 3774 | SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr, |
| 3775 | InFlag); |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3776 | |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3777 | Chain = EnvVal.getValue(0); |
| 3778 | InFlag = EnvVal.getValue(1); |
| 3779 | |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3780 | MTCTROps[0] = Chain; |
| 3781 | MTCTROps[1] = LoadFuncPtr; |
| 3782 | MTCTROps[2] = InFlag; |
| 3783 | } |
| 3784 | |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame] | 3785 | Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, |
| 3786 | makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2)); |
| 3787 | InFlag = Chain.getValue(1); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3788 | |
| 3789 | NodeTys.clear(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3790 | NodeTys.push_back(MVT::Other); |
Chris Lattner | 3e5fbd7 | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 3791 | NodeTys.push_back(MVT::Glue); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3792 | Ops.push_back(Chain); |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3793 | CallOpc = PPCISD::BCTRL; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3794 | Callee.setNode(nullptr); |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3795 | // Add use of X11 (holding environment pointer) |
Hal Finkel | 63fb928 | 2015-01-13 18:25:05 +0000 | [diff] [blame] | 3796 | if (isSVR4ABI && isPPC64 && !isELFv2ABI) |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3797 | Ops.push_back(DAG.getRegister(PPC::X11, PtrVT)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3798 | // Add CTR register as callee so a bctr can be emitted later. |
| 3799 | if (isTailCall) |
Roman Divacky | a4a59ae | 2011-06-03 15:47:49 +0000 | [diff] [blame] | 3800 | Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3801 | } |
| 3802 | |
| 3803 | // If this is a direct call, pass the chain and the callee. |
| 3804 | if (Callee.getNode()) { |
| 3805 | Ops.push_back(Chain); |
| 3806 | Ops.push_back(Callee); |
| 3807 | } |
| 3808 | // If this is a tail call add stack pointer delta. |
| 3809 | if (isTailCall) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3810 | Ops.push_back(DAG.getConstant(SPDiff, MVT::i32)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3811 | |
| 3812 | // Add argument registers to the end of the list so that they are known live |
| 3813 | // into the call. |
| 3814 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 3815 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 3816 | RegsToPass[i].second.getValueType())); |
| 3817 | |
Hal Finkel | af51993 | 2015-01-19 07:20:27 +0000 | [diff] [blame] | 3818 | // All calls, in both the ELF V1 and V2 ABIs, need the TOC register live |
| 3819 | // into the call. |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 3820 | if (isSVR4ABI && isPPC64 && !IsPatchPoint) { |
| 3821 | setUsesTOCBasePtr(DAG); |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 3822 | Ops.push_back(DAG.getRegister(PPC::X2, PtrVT)); |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 3823 | } |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 3824 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3825 | return CallOpc; |
| 3826 | } |
| 3827 | |
Roman Divacky | 7629306 | 2012-09-18 16:47:58 +0000 | [diff] [blame] | 3828 | static |
| 3829 | bool isLocalCall(const SDValue &Callee) |
| 3830 | { |
| 3831 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
Roman Divacky | 09adf3d | 2012-09-18 18:27:49 +0000 | [diff] [blame] | 3832 | return !G->getGlobal()->isDeclaration() && |
| 3833 | !G->getGlobal()->isWeakForLinker(); |
Roman Divacky | 7629306 | 2012-09-18 16:47:58 +0000 | [diff] [blame] | 3834 | return false; |
| 3835 | } |
| 3836 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3837 | SDValue |
| 3838 | PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 3839 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3840 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3841 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3842 | SmallVectorImpl<SDValue> &InVals) const { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3843 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3844 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 3845 | CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, |
| 3846 | *DAG.getContext()); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3847 | CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3848 | |
| 3849 | // Copy all of the result registers out of their specified physreg. |
| 3850 | for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) { |
| 3851 | CCValAssign &VA = RVLocs[i]; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3852 | assert(VA.isRegLoc() && "Can only return in registers!"); |
Ulrich Weigand | 339d059 | 2012-11-05 19:39:45 +0000 | [diff] [blame] | 3853 | |
| 3854 | SDValue Val = DAG.getCopyFromReg(Chain, dl, |
| 3855 | VA.getLocReg(), VA.getLocVT(), InFlag); |
| 3856 | Chain = Val.getValue(1); |
| 3857 | InFlag = Val.getValue(2); |
| 3858 | |
| 3859 | switch (VA.getLocInfo()) { |
| 3860 | default: llvm_unreachable("Unknown loc info!"); |
| 3861 | case CCValAssign::Full: break; |
| 3862 | case CCValAssign::AExt: |
| 3863 | Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); |
| 3864 | break; |
| 3865 | case CCValAssign::ZExt: |
| 3866 | Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val, |
| 3867 | DAG.getValueType(VA.getValVT())); |
| 3868 | Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); |
| 3869 | break; |
| 3870 | case CCValAssign::SExt: |
| 3871 | Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val, |
| 3872 | DAG.getValueType(VA.getValVT())); |
| 3873 | Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); |
| 3874 | break; |
| 3875 | } |
| 3876 | |
| 3877 | InVals.push_back(Val); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3878 | } |
| 3879 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3880 | return Chain; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3881 | } |
| 3882 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3883 | SDValue |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3884 | PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl, |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 3885 | bool isTailCall, bool isVarArg, bool IsPatchPoint, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3886 | SelectionDAG &DAG, |
| 3887 | SmallVector<std::pair<unsigned, SDValue>, 8> |
| 3888 | &RegsToPass, |
| 3889 | SDValue InFlag, SDValue Chain, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3890 | SDValue CallSeqStart, SDValue &Callee, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3891 | int SPDiff, unsigned NumBytes, |
| 3892 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3893 | SmallVectorImpl<SDValue> &InVals, |
| 3894 | ImmutableCallSite *CS) const { |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 3895 | |
| 3896 | bool isELFv2ABI = Subtarget.isELFv2ABI(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3897 | std::vector<EVT> NodeTys; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3898 | SmallVector<SDValue, 8> Ops; |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 3899 | unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, CallSeqStart, dl, |
| 3900 | SPDiff, isTailCall, IsPatchPoint, RegsToPass, |
| 3901 | Ops, NodeTys, CS, Subtarget); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3902 | |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 3903 | // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 3904 | if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64()) |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 3905 | Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32)); |
| 3906 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3907 | // When performing tail call optimization the callee pops its arguments off |
| 3908 | // the stack. Account for this here so these bytes can be pushed back on in |
Eli Bendersky | 8da8716 | 2013-02-21 20:05:00 +0000 | [diff] [blame] | 3909 | // PPCFrameLowering::eliminateCallFramePseudoInstr. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3910 | int BytesCalleePops = |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 3911 | (CallConv == CallingConv::Fast && |
| 3912 | getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0; |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3913 | |
Roman Divacky | ef21be2 | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 3914 | // Add a register mask operand representing the call-preserved registers. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 3915 | const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo(); |
Roman Divacky | ef21be2 | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 3916 | const uint32_t *Mask = TRI->getCallPreservedMask(CallConv); |
| 3917 | assert(Mask && "Missing call preserved mask for calling convention"); |
| 3918 | Ops.push_back(DAG.getRegisterMask(Mask)); |
| 3919 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3920 | if (InFlag.getNode()) |
| 3921 | Ops.push_back(InFlag); |
| 3922 | |
| 3923 | // Emit tail call. |
| 3924 | if (isTailCall) { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3925 | assert(((Callee.getOpcode() == ISD::Register && |
| 3926 | cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) || |
| 3927 | Callee.getOpcode() == ISD::TargetExternalSymbol || |
| 3928 | Callee.getOpcode() == ISD::TargetGlobalAddress || |
| 3929 | isa<ConstantSDNode>(Callee)) && |
| 3930 | "Expecting an global address, external symbol, absolute value or register"); |
| 3931 | |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 3932 | return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3933 | } |
| 3934 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 3935 | // Add a NOP immediately after the branch instruction when using the 64-bit |
| 3936 | // SVR4 ABI. At link time, if caller and callee are in a different module and |
| 3937 | // thus have a different TOC, the call will be replaced with a call to a stub |
| 3938 | // function which saves the current TOC, loads the TOC of the callee and |
| 3939 | // branches to the callee. The NOP will be replaced with a load instruction |
| 3940 | // which restores the TOC of the caller from the TOC save slot of the current |
| 3941 | // stack frame. If caller and callee belong to the same module (and have the |
| 3942 | // same TOC), the NOP will remain unchanged. |
Hal Finkel | 51861b4 | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 3943 | |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 3944 | if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64() && |
| 3945 | !IsPatchPoint) { |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3946 | if (CallOpc == PPCISD::BCTRL) { |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 3947 | // This is a call through a function pointer. |
| 3948 | // Restore the caller TOC from the save area into R2. |
| 3949 | // See PrepareCall() for more information about calls through function |
| 3950 | // pointers in the 64-bit SVR4 ABI. |
| 3951 | // We are using a target-specific load with r2 hard coded, because the |
| 3952 | // result of a target-independent load would never go directly into r2, |
| 3953 | // since r2 is a reserved register (which prevents the register allocator |
| 3954 | // from allocating it), resulting in an additional register being |
| 3955 | // allocated and an unnecessary move instruction being generated. |
Hal Finkel | fc096c9 | 2014-12-23 22:29:40 +0000 | [diff] [blame] | 3956 | CallOpc = PPCISD::BCTRL_LOAD_TOC; |
| 3957 | |
| 3958 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 3959 | SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT); |
| 3960 | unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI); |
| 3961 | SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset); |
| 3962 | SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff); |
| 3963 | |
| 3964 | // The address needs to go after the chain input but before the flag (or |
| 3965 | // any other variadic arguments). |
| 3966 | Ops.insert(std::next(Ops.begin()), AddTOC); |
Bill Schmidt | cea1596 | 2013-09-26 17:09:28 +0000 | [diff] [blame] | 3967 | } else if ((CallOpc == PPCISD::CALL) && |
| 3968 | (!isLocalCall(Callee) || |
Bill Schmidt | 685aa8b | 2015-02-03 16:16:01 +0000 | [diff] [blame] | 3969 | DAG.getTarget().getRelocationModel() == Reloc::PIC_)) |
Roman Divacky | 7629306 | 2012-09-18 16:47:58 +0000 | [diff] [blame] | 3970 | // Otherwise insert NOP for non-local calls. |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 3971 | CallOpc = PPCISD::CALL_NOP; |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 3972 | } |
| 3973 | |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 3974 | Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops); |
Hal Finkel | 51861b4 | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 3975 | InFlag = Chain.getValue(1); |
| 3976 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3977 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 3978 | DAG.getIntPtrConstant(BytesCalleePops, true), |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 3979 | InFlag, dl); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3980 | if (!Ins.empty()) |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3981 | InFlag = Chain.getValue(1); |
| 3982 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3983 | return LowerCallResult(Chain, InFlag, CallConv, isVarArg, |
| 3984 | Ins, dl, DAG, InVals); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 3985 | } |
| 3986 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3987 | SDValue |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 3988 | PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3989 | SmallVectorImpl<SDValue> &InVals) const { |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 3990 | SelectionDAG &DAG = CLI.DAG; |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 3991 | SDLoc &dl = CLI.DL; |
| 3992 | SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs; |
| 3993 | SmallVectorImpl<SDValue> &OutVals = CLI.OutVals; |
| 3994 | SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins; |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 3995 | SDValue Chain = CLI.Chain; |
| 3996 | SDValue Callee = CLI.Callee; |
| 3997 | bool &isTailCall = CLI.IsTailCall; |
| 3998 | CallingConv::ID CallConv = CLI.CallConv; |
| 3999 | bool isVarArg = CLI.IsVarArg; |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4000 | bool IsPatchPoint = CLI.IsPatchPoint; |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4001 | ImmutableCallSite *CS = CLI.CS; |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 4002 | |
Evan Cheng | 67a69dd | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 4003 | if (isTailCall) |
| 4004 | isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, |
| 4005 | Ins, DAG); |
| 4006 | |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4007 | if (!isTailCall && CS && CS->isMustTailCall()) |
Reid Kleckner | 5772b77 | 2014-04-24 20:14:34 +0000 | [diff] [blame] | 4008 | report_fatal_error("failed to perform tail call elimination on a call " |
| 4009 | "site marked musttail"); |
| 4010 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 4011 | if (Subtarget.isSVR4ABI()) { |
| 4012 | if (Subtarget.isPPC64()) |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4013 | return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg, |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4014 | isTailCall, IsPatchPoint, Outs, OutVals, Ins, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4015 | dl, DAG, InVals, CS); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4016 | else |
| 4017 | return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg, |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4018 | isTailCall, IsPatchPoint, Outs, OutVals, Ins, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4019 | dl, DAG, InVals, CS); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4020 | } |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 4021 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4022 | return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg, |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4023 | isTailCall, IsPatchPoint, Outs, OutVals, Ins, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4024 | dl, DAG, InVals, CS); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4025 | } |
| 4026 | |
| 4027 | SDValue |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 4028 | PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee, |
| 4029 | CallingConv::ID CallConv, bool isVarArg, |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4030 | bool isTailCall, bool IsPatchPoint, |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 4031 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 4032 | const SmallVectorImpl<SDValue> &OutVals, |
| 4033 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 4034 | SDLoc dl, SelectionDAG &DAG, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4035 | SmallVectorImpl<SDValue> &InVals, |
| 4036 | ImmutableCallSite *CS) const { |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 4037 | // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 4038 | // of the 32-bit SVR4 ABI stack frame layout. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4039 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4040 | assert((CallConv == CallingConv::C || |
| 4041 | CallConv == CallingConv::Fast) && "Unknown calling convention!"); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4042 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4043 | unsigned PtrByteSize = 4; |
| 4044 | |
| 4045 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4046 | |
| 4047 | // Mark this function as potentially containing a function that contains a |
| 4048 | // tail call. As a consequence the frame pointer will be used for dynamicalloc |
| 4049 | // and restoring the callers stack pointer in this functions epilog. This is |
| 4050 | // done because by tail calling the called function might overwrite the value |
| 4051 | // in this function's (MF) stack pointer stack slot 0(SP). |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 4052 | if (getTargetMachine().Options.GuaranteedTailCallOpt && |
| 4053 | CallConv == CallingConv::Fast) |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4054 | MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4055 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4056 | // Count how many bytes are to be pushed on the stack, including the linkage |
| 4057 | // area, parameter list area and the part of the local variable space which |
| 4058 | // contains copies of aggregates which are passed by value. |
| 4059 | |
| 4060 | // Assign locations to all of the outgoing arguments. |
| 4061 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 4062 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, |
| 4063 | *DAG.getContext()); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4064 | |
| 4065 | // Reserve space for the linkage area on the stack. |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 4066 | CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false), |
| 4067 | PtrByteSize); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4068 | |
| 4069 | if (isVarArg) { |
| 4070 | // Handle fixed and variable vector arguments differently. |
| 4071 | // Fixed vector arguments go into registers as long as registers are |
| 4072 | // available. Variable vector arguments always go into memory. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4073 | unsigned NumArgs = Outs.size(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4074 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4075 | for (unsigned i = 0; i != NumArgs; ++i) { |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 4076 | MVT ArgVT = Outs[i].VT; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4077 | ISD::ArgFlagsTy ArgFlags = Outs[i].Flags; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4078 | bool Result; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4079 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4080 | if (Outs[i].IsFixed) { |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 4081 | Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, |
| 4082 | CCInfo); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4083 | } else { |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 4084 | Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, |
| 4085 | ArgFlags, CCInfo); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4086 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4087 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4088 | if (Result) { |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 4089 | #ifndef NDEBUG |
Chris Lattner | 1362602 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 4090 | errs() << "Call operand #" << i << " has unhandled type " |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 4091 | << EVT(ArgVT).getEVTString() << "\n"; |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 4092 | #endif |
Craig Topper | e73658d | 2014-04-28 04:05:08 +0000 | [diff] [blame] | 4093 | llvm_unreachable(nullptr); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4094 | } |
| 4095 | } |
| 4096 | } else { |
| 4097 | // All arguments are treated the same. |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 4098 | CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4099 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4100 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4101 | // Assign locations to all of the outgoing aggregate by value arguments. |
| 4102 | SmallVector<CCValAssign, 16> ByValArgLocs; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 4103 | CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 4104 | ByValArgLocs, *DAG.getContext()); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4105 | |
| 4106 | // Reserve stack space for the allocations in CCInfo. |
| 4107 | CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize); |
| 4108 | |
Bill Schmidt | ef17c14 | 2013-02-06 17:33:58 +0000 | [diff] [blame] | 4109 | CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4110 | |
| 4111 | // Size of the linkage area, parameter list area and the part of the local |
| 4112 | // space variable where copies of aggregates which are passed by value are |
| 4113 | // stored. |
| 4114 | unsigned NumBytes = CCByValInfo.getNextStackOffset(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4115 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4116 | // Calculate by how many bytes the stack has to be adjusted in case of tail |
| 4117 | // call optimization. |
| 4118 | int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); |
| 4119 | |
| 4120 | // Adjust the stack pointer for the new arguments... |
| 4121 | // These operations are automatically eliminated by the prolog/epilog pass |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 4122 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 4123 | dl); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4124 | SDValue CallSeqStart = Chain; |
| 4125 | |
| 4126 | // Load the return address and frame pointer so it can be moved somewhere else |
| 4127 | // later. |
| 4128 | SDValue LROp, FPOp; |
| 4129 | Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false, |
| 4130 | dl); |
| 4131 | |
| 4132 | // Set up a copy of the stack pointer for use loading and storing any |
| 4133 | // arguments that may not fit in the registers available for argument |
| 4134 | // passing. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4135 | SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4136 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4137 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
| 4138 | SmallVector<TailCallArgumentInfo, 8> TailCallArguments; |
| 4139 | SmallVector<SDValue, 8> MemOpChains; |
| 4140 | |
Roman Divacky | 71038e7 | 2011-08-30 17:04:16 +0000 | [diff] [blame] | 4141 | bool seenFloatArg = false; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4142 | // Walk the register/memloc assignments, inserting copies/loads. |
| 4143 | for (unsigned i = 0, j = 0, e = ArgLocs.size(); |
| 4144 | i != e; |
| 4145 | ++i) { |
| 4146 | CCValAssign &VA = ArgLocs[i]; |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 4147 | SDValue Arg = OutVals[i]; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4148 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4149 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4150 | if (Flags.isByVal()) { |
| 4151 | // Argument is an aggregate which is passed by value, thus we need to |
| 4152 | // create a copy of it in the local variable space of the current stack |
| 4153 | // frame (which is the stack frame of the caller) and pass the address of |
| 4154 | // this copy to the callee. |
| 4155 | assert((j < ByValArgLocs.size()) && "Index out of bounds!"); |
| 4156 | CCValAssign &ByValVA = ByValArgLocs[j++]; |
| 4157 | assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!"); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4158 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4159 | // Memory reserved in the local variable space of the callers stack frame. |
| 4160 | unsigned LocMemOffset = ByValVA.getLocMemOffset(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4161 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4162 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
| 4163 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4164 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4165 | // Create a copy of the argument in the local area of the current |
| 4166 | // stack frame. |
| 4167 | SDValue MemcpyCall = |
| 4168 | CreateCopyOfByValArgument(Arg, PtrOff, |
| 4169 | CallSeqStart.getNode()->getOperand(0), |
| 4170 | Flags, DAG, dl); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4171 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4172 | // This must go outside the CALLSEQ_START..END. |
| 4173 | SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 4174 | CallSeqStart.getNode()->getOperand(1), |
| 4175 | SDLoc(MemcpyCall)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4176 | DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), |
| 4177 | NewCallSeqStart.getNode()); |
| 4178 | Chain = CallSeqStart = NewCallSeqStart; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4179 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4180 | // Pass the address of the aggregate copy on the stack either in a |
| 4181 | // physical register or in the parameter list area of the current stack |
| 4182 | // frame to the callee. |
| 4183 | Arg = PtrOff; |
| 4184 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4185 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4186 | if (VA.isRegLoc()) { |
Hal Finkel | 2a9d318 | 2014-03-06 00:23:33 +0000 | [diff] [blame] | 4187 | if (Arg.getValueType() == MVT::i1) |
| 4188 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg); |
| 4189 | |
Roman Divacky | 71038e7 | 2011-08-30 17:04:16 +0000 | [diff] [blame] | 4190 | seenFloatArg |= VA.getLocVT().isFloatingPoint(); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4191 | // Put argument in a physical register. |
| 4192 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
| 4193 | } else { |
| 4194 | // Put argument in the parameter list area of the current stack frame. |
| 4195 | assert(VA.isMemLoc()); |
| 4196 | unsigned LocMemOffset = VA.getLocMemOffset(); |
| 4197 | |
| 4198 | if (!isTailCall) { |
| 4199 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
| 4200 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
| 4201 | |
| 4202 | MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 4203 | MachinePointerInfo(), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 4204 | false, false, 0)); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4205 | } else { |
| 4206 | // Calculate and remember argument location. |
| 4207 | CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset, |
| 4208 | TailCallArguments); |
| 4209 | } |
| 4210 | } |
| 4211 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4212 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4213 | if (!MemOpChains.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 4214 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4215 | |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4216 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 4217 | // and flag operands which copy the outgoing args into the appropriate regs. |
| 4218 | SDValue InFlag; |
| 4219 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
| 4220 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
| 4221 | RegsToPass[i].second, InFlag); |
| 4222 | InFlag = Chain.getValue(1); |
| 4223 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4224 | |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 4225 | // Set CR bit 6 to true if this is a vararg call with floating args passed in |
| 4226 | // registers. |
| 4227 | if (isVarArg) { |
NAKAMURA Takumi | ac49029 | 2012-08-30 15:52:29 +0000 | [diff] [blame] | 4228 | SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue); |
| 4229 | SDValue Ops[] = { Chain, InFlag }; |
| 4230 | |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 4231 | Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET, |
Craig Topper | 2d2aa0c | 2014-04-30 07:17:30 +0000 | [diff] [blame] | 4232 | dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1)); |
NAKAMURA Takumi | ac49029 | 2012-08-30 15:52:29 +0000 | [diff] [blame] | 4233 | |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 4234 | InFlag = Chain.getValue(1); |
| 4235 | } |
| 4236 | |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 4237 | if (isTailCall) |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4238 | PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp, |
| 4239 | false, TailCallArguments); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4240 | |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4241 | return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4242 | RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff, |
| 4243 | NumBytes, Ins, InVals, CS); |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4244 | } |
| 4245 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4246 | // Copy an argument into memory, being careful to do this outside the |
| 4247 | // call sequence for the call to which the argument belongs. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4248 | SDValue |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4249 | PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff, |
| 4250 | SDValue CallSeqStart, |
| 4251 | ISD::ArgFlagsTy Flags, |
| 4252 | SelectionDAG &DAG, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 4253 | SDLoc dl) const { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4254 | SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff, |
| 4255 | CallSeqStart.getNode()->getOperand(0), |
| 4256 | Flags, DAG, dl); |
| 4257 | // The MEMCPY must go outside the CALLSEQ_START..END. |
| 4258 | SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 4259 | CallSeqStart.getNode()->getOperand(1), |
| 4260 | SDLoc(MemcpyCall)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4261 | DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), |
| 4262 | NewCallSeqStart.getNode()); |
| 4263 | return NewCallSeqStart; |
| 4264 | } |
| 4265 | |
| 4266 | SDValue |
| 4267 | PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 4268 | CallingConv::ID CallConv, bool isVarArg, |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4269 | bool isTailCall, bool IsPatchPoint, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4270 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 4271 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4272 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 4273 | SDLoc dl, SelectionDAG &DAG, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4274 | SmallVectorImpl<SDValue> &InVals, |
| 4275 | ImmutableCallSite *CS) const { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4276 | |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 4277 | bool isELFv2ABI = Subtarget.isELFv2ABI(); |
Ulrich Weigand | 59c6ab2 | 2014-06-20 16:34:05 +0000 | [diff] [blame] | 4278 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4279 | unsigned NumOps = Outs.size(); |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 4280 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4281 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 4282 | unsigned PtrByteSize = 8; |
| 4283 | |
| 4284 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4285 | |
| 4286 | // Mark this function as potentially containing a function that contains a |
| 4287 | // tail call. As a consequence the frame pointer will be used for dynamicalloc |
| 4288 | // and restoring the callers stack pointer in this functions epilog. This is |
| 4289 | // done because by tail calling the called function might overwrite the value |
| 4290 | // in this function's (MF) stack pointer stack slot 0(SP). |
| 4291 | if (getTargetMachine().Options.GuaranteedTailCallOpt && |
| 4292 | CallConv == CallingConv::Fast) |
| 4293 | MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); |
| 4294 | |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4295 | assert(!(CallConv == CallingConv::Fast && isVarArg) && |
| 4296 | "fastcc not supported on varargs functions"); |
| 4297 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4298 | // Count how many bytes are to be pushed on the stack, including the linkage |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 4299 | // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes |
| 4300 | // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage |
| 4301 | // area is 32 bytes reserved space for [SP][CR][LR][TOC]. |
| 4302 | unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false, |
| 4303 | isELFv2ABI); |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4304 | unsigned NumBytes = LinkageSize; |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4305 | unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; |
| 4306 | |
| 4307 | static const MCPhysReg GPR[] = { |
| 4308 | PPC::X3, PPC::X4, PPC::X5, PPC::X6, |
| 4309 | PPC::X7, PPC::X8, PPC::X9, PPC::X10, |
| 4310 | }; |
| 4311 | static const MCPhysReg *FPR = GetFPR(); |
| 4312 | |
| 4313 | static const MCPhysReg VR[] = { |
| 4314 | PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, |
| 4315 | PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 |
| 4316 | }; |
| 4317 | static const MCPhysReg VSRH[] = { |
| 4318 | PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8, |
| 4319 | PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13 |
| 4320 | }; |
| 4321 | |
| 4322 | const unsigned NumGPRs = array_lengthof(GPR); |
| 4323 | const unsigned NumFPRs = 13; |
| 4324 | const unsigned NumVRs = array_lengthof(VR); |
| 4325 | |
| 4326 | // When using the fast calling convention, we don't provide backing for |
| 4327 | // arguments that will be in registers. |
| 4328 | unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4329 | |
| 4330 | // Add up all the space actually used. |
| 4331 | for (unsigned i = 0; i != NumOps; ++i) { |
| 4332 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
| 4333 | EVT ArgVT = Outs[i].VT; |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4334 | EVT OrigVT = Outs[i].ArgVT; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4335 | |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4336 | if (CallConv == CallingConv::Fast) { |
| 4337 | if (Flags.isByVal()) |
| 4338 | NumGPRsUsed += (Flags.getByValSize()+7)/8; |
| 4339 | else |
| 4340 | switch (ArgVT.getSimpleVT().SimpleTy) { |
| 4341 | default: llvm_unreachable("Unexpected ValueType for argument!"); |
| 4342 | case MVT::i1: |
| 4343 | case MVT::i32: |
| 4344 | case MVT::i64: |
| 4345 | if (++NumGPRsUsed <= NumGPRs) |
| 4346 | continue; |
| 4347 | break; |
| 4348 | case MVT::f32: |
| 4349 | case MVT::f64: |
| 4350 | if (++NumFPRsUsed <= NumFPRs) |
| 4351 | continue; |
| 4352 | break; |
| 4353 | case MVT::v4f32: |
| 4354 | case MVT::v4i32: |
| 4355 | case MVT::v8i16: |
| 4356 | case MVT::v16i8: |
| 4357 | case MVT::v2f64: |
| 4358 | case MVT::v2i64: |
| 4359 | if (++NumVRsUsed <= NumVRs) |
| 4360 | continue; |
| 4361 | break; |
| 4362 | } |
| 4363 | } |
| 4364 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4365 | /* Respect alignment of argument on the stack. */ |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4366 | unsigned Align = |
| 4367 | CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4368 | NumBytes = ((NumBytes + Align - 1) / Align) * Align; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4369 | |
| 4370 | NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4371 | if (Flags.isInConsecutiveRegsLast()) |
| 4372 | NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4373 | } |
| 4374 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4375 | unsigned NumBytesActuallyUsed = NumBytes; |
| 4376 | |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4377 | // The prolog code of the callee may store up to 8 GPR argument registers to |
| 4378 | // the stack, allowing va_start to index over them in memory if its varargs. |
| 4379 | // Because we cannot tell if this is needed on the caller side, we have to |
| 4380 | // conservatively assume that it is needed. As such, make sure we have at |
| 4381 | // least enough stack space for the caller to store the 8 GPRs. |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 4382 | // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area. |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4383 | NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4384 | |
| 4385 | // Tail call needs the stack to be aligned. |
| 4386 | if (getTargetMachine().Options.GuaranteedTailCallOpt && |
| 4387 | CallConv == CallingConv::Fast) |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 4388 | NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4389 | |
| 4390 | // Calculate by how many bytes the stack has to be adjusted in case of tail |
| 4391 | // call optimization. |
| 4392 | int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); |
| 4393 | |
| 4394 | // To protect arguments on the stack from being clobbered in a tail call, |
| 4395 | // force all the loads to happen before doing any other lowering. |
| 4396 | if (isTailCall) |
| 4397 | Chain = DAG.getStackArgumentTokenFactor(Chain); |
| 4398 | |
| 4399 | // Adjust the stack pointer for the new arguments... |
| 4400 | // These operations are automatically eliminated by the prolog/epilog pass |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 4401 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 4402 | dl); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4403 | SDValue CallSeqStart = Chain; |
| 4404 | |
| 4405 | // Load the return address and frame pointer so it can be move somewhere else |
| 4406 | // later. |
| 4407 | SDValue LROp, FPOp; |
| 4408 | Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true, |
| 4409 | dl); |
| 4410 | |
| 4411 | // Set up a copy of the stack pointer for use loading and storing any |
| 4412 | // arguments that may not fit in the registers available for argument |
| 4413 | // passing. |
| 4414 | SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64); |
| 4415 | |
| 4416 | // Figure out which arguments are going to go in registers, and which in |
| 4417 | // memory. Also, if this is a vararg function, floating point operations |
| 4418 | // must be stored to our stack, and loaded into integer regs as well, if |
| 4419 | // any integer regs are available for argument passing. |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4420 | unsigned ArgOffset = LinkageSize; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4421 | |
| 4422 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
| 4423 | SmallVector<TailCallArgumentInfo, 8> TailCallArguments; |
| 4424 | |
| 4425 | SmallVector<SDValue, 8> MemOpChains; |
| 4426 | for (unsigned i = 0; i != NumOps; ++i) { |
| 4427 | SDValue Arg = OutVals[i]; |
| 4428 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4429 | EVT ArgVT = Outs[i].VT; |
| 4430 | EVT OrigVT = Outs[i].ArgVT; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4431 | |
| 4432 | // PtrOff will be used to store the current argument to the stack if a |
| 4433 | // register cannot be found for it. |
| 4434 | SDValue PtrOff; |
| 4435 | |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4436 | // We re-align the argument offset for each argument, except when using the |
| 4437 | // fast calling convention, when we need to make sure we do that only when |
| 4438 | // we'll actually use a stack slot. |
| 4439 | auto ComputePtrOff = [&]() { |
| 4440 | /* Respect alignment of argument on the stack. */ |
| 4441 | unsigned Align = |
| 4442 | CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); |
| 4443 | ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4444 | |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4445 | PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
| 4446 | |
| 4447 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); |
| 4448 | }; |
| 4449 | |
| 4450 | if (CallConv != CallingConv::Fast) { |
| 4451 | ComputePtrOff(); |
| 4452 | |
| 4453 | /* Compute GPR index associated with argument offset. */ |
| 4454 | GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; |
| 4455 | GPR_idx = std::min(GPR_idx, NumGPRs); |
| 4456 | } |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4457 | |
| 4458 | // Promote integers to 64-bit values. |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4459 | if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4460 | // FIXME: Should this use ANY_EXTEND if neither sext nor zext? |
| 4461 | unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; |
| 4462 | Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg); |
| 4463 | } |
| 4464 | |
| 4465 | // FIXME memcpy is used way more than necessary. Correctness first. |
| 4466 | // Note: "by value" is code for passing a structure by value, not |
| 4467 | // basic types. |
| 4468 | if (Flags.isByVal()) { |
| 4469 | // Note: Size includes alignment padding, so |
| 4470 | // struct x { short a; char b; } |
| 4471 | // will have Size = 4. With #pragma pack(1), it will have Size = 3. |
| 4472 | // These are the proper values we need for right-justifying the |
| 4473 | // aggregate in a parameter register. |
| 4474 | unsigned Size = Flags.getByValSize(); |
Bill Schmidt | 9953cf2 | 2012-10-31 01:15:05 +0000 | [diff] [blame] | 4475 | |
| 4476 | // An empty aggregate parameter takes up no storage and no |
| 4477 | // registers. |
| 4478 | if (Size == 0) |
| 4479 | continue; |
| 4480 | |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4481 | if (CallConv == CallingConv::Fast) |
| 4482 | ComputePtrOff(); |
| 4483 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4484 | // All aggregates smaller than 8 bytes must be passed right-justified. |
| 4485 | if (Size==1 || Size==2 || Size==4) { |
| 4486 | EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32); |
| 4487 | if (GPR_idx != NumGPRs) { |
| 4488 | SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg, |
| 4489 | MachinePointerInfo(), VT, |
Louis Gerbarg | 67474e3 | 2014-07-31 21:45:05 +0000 | [diff] [blame] | 4490 | false, false, false, 0); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4491 | MemOpChains.push_back(Load.getValue(1)); |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4492 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4493 | |
| 4494 | ArgOffset += PtrByteSize; |
| 4495 | continue; |
| 4496 | } |
| 4497 | } |
| 4498 | |
| 4499 | if (GPR_idx == NumGPRs && Size < 8) { |
Ulrich Weigand | 59c6ab2 | 2014-06-20 16:34:05 +0000 | [diff] [blame] | 4500 | SDValue AddPtr = PtrOff; |
| 4501 | if (!isLittleEndian) { |
| 4502 | SDValue Const = DAG.getConstant(PtrByteSize - Size, |
| 4503 | PtrOff.getValueType()); |
| 4504 | AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); |
| 4505 | } |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4506 | Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, |
| 4507 | CallSeqStart, |
| 4508 | Flags, DAG, dl); |
| 4509 | ArgOffset += PtrByteSize; |
| 4510 | continue; |
| 4511 | } |
| 4512 | // Copy entire object into memory. There are cases where gcc-generated |
| 4513 | // code assumes it is there, even if it could be put entirely into |
| 4514 | // registers. (This is not what the doc says.) |
| 4515 | |
| 4516 | // FIXME: The above statement is likely due to a misunderstanding of the |
| 4517 | // documents. All arguments must be copied into the parameter area BY |
| 4518 | // THE CALLEE in the event that the callee takes the address of any |
| 4519 | // formal argument. That has not yet been implemented. However, it is |
| 4520 | // reasonable to use the stack area as a staging area for the register |
| 4521 | // load. |
| 4522 | |
| 4523 | // Skip this for small aggregates, as we will use the same slot for a |
| 4524 | // right-justified copy, below. |
| 4525 | if (Size >= 8) |
| 4526 | Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff, |
| 4527 | CallSeqStart, |
| 4528 | Flags, DAG, dl); |
| 4529 | |
| 4530 | // When a register is available, pass a small aggregate right-justified. |
| 4531 | if (Size < 8 && GPR_idx != NumGPRs) { |
| 4532 | // The easiest way to get this right-justified in a register |
| 4533 | // is to copy the structure into the rightmost portion of a |
| 4534 | // local variable slot, then load the whole slot into the |
| 4535 | // register. |
| 4536 | // FIXME: The memcpy seems to produce pretty awful code for |
| 4537 | // small aggregates, particularly for packed ones. |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 4538 | // FIXME: It would be preferable to use the slot in the |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4539 | // parameter save area instead of a new local variable. |
Ulrich Weigand | 59c6ab2 | 2014-06-20 16:34:05 +0000 | [diff] [blame] | 4540 | SDValue AddPtr = PtrOff; |
| 4541 | if (!isLittleEndian) { |
| 4542 | SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType()); |
| 4543 | AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); |
| 4544 | } |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4545 | Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, |
| 4546 | CallSeqStart, |
| 4547 | Flags, DAG, dl); |
| 4548 | |
| 4549 | // Load the slot into the register. |
| 4550 | SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff, |
| 4551 | MachinePointerInfo(), |
| 4552 | false, false, false, 0); |
| 4553 | MemOpChains.push_back(Load.getValue(1)); |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4554 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4555 | |
| 4556 | // Done with this argument. |
| 4557 | ArgOffset += PtrByteSize; |
| 4558 | continue; |
| 4559 | } |
| 4560 | |
| 4561 | // For aggregates larger than PtrByteSize, copy the pieces of the |
| 4562 | // object that fit into registers from the parameter save area. |
| 4563 | for (unsigned j=0; j<Size; j+=PtrByteSize) { |
| 4564 | SDValue Const = DAG.getConstant(j, PtrOff.getValueType()); |
| 4565 | SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const); |
| 4566 | if (GPR_idx != NumGPRs) { |
| 4567 | SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, |
| 4568 | MachinePointerInfo(), |
| 4569 | false, false, false, 0); |
| 4570 | MemOpChains.push_back(Load.getValue(1)); |
| 4571 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
| 4572 | ArgOffset += PtrByteSize; |
| 4573 | } else { |
| 4574 | ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize; |
| 4575 | break; |
| 4576 | } |
| 4577 | } |
| 4578 | continue; |
| 4579 | } |
| 4580 | |
Craig Topper | 5671010 | 2013-08-15 02:33:50 +0000 | [diff] [blame] | 4581 | switch (Arg.getSimpleValueType().SimpleTy) { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4582 | default: llvm_unreachable("Unexpected ValueType for argument!"); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4583 | case MVT::i1: |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4584 | case MVT::i32: |
| 4585 | case MVT::i64: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4586 | // These can be scalar arguments or elements of an integer array type |
| 4587 | // passed directly. Clang may use those instead of "byval" aggregate |
| 4588 | // types to avoid forcing arguments to memory unnecessarily. |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4589 | if (GPR_idx != NumGPRs) { |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4590 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4591 | } else { |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4592 | if (CallConv == CallingConv::Fast) |
| 4593 | ComputePtrOff(); |
| 4594 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4595 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 4596 | true, isTailCall, false, MemOpChains, |
| 4597 | TailCallArguments, dl); |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4598 | if (CallConv == CallingConv::Fast) |
| 4599 | ArgOffset += PtrByteSize; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4600 | } |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4601 | if (CallConv != CallingConv::Fast) |
| 4602 | ArgOffset += PtrByteSize; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4603 | break; |
| 4604 | case MVT::f32: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4605 | case MVT::f64: { |
| 4606 | // These can be scalar arguments or elements of a float array type |
| 4607 | // passed directly. The latter are used to implement ELFv2 homogenous |
| 4608 | // float aggregates. |
| 4609 | |
| 4610 | // Named arguments go into FPRs first, and once they overflow, the |
| 4611 | // remaining arguments go into GPRs and then the parameter save area. |
| 4612 | // Unnamed arguments for vararg functions always go to GPRs and |
| 4613 | // then the parameter save area. For now, put all arguments to vararg |
| 4614 | // routines always in both locations (FPR *and* GPR or stack slot). |
| 4615 | bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs; |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4616 | bool NeededLoad = false; |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4617 | |
| 4618 | // First load the argument into the next available FPR. |
| 4619 | if (FPR_idx != NumFPRs) |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4620 | RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg)); |
| 4621 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4622 | // Next, load the argument into GPR or stack slot if needed. |
| 4623 | if (!NeedGPROrStack) |
| 4624 | ; |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4625 | else if (GPR_idx != NumGPRs && CallConv != CallingConv::Fast) { |
Hal Finkel | 8ea446b | 2015-01-18 14:31:10 +0000 | [diff] [blame] | 4626 | // FIXME: We may want to re-enable this for CallingConv::Fast on the P8 |
| 4627 | // once we support fp <-> gpr moves. |
| 4628 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4629 | // In the non-vararg case, this can only ever happen in the |
| 4630 | // presence of f32 array types, since otherwise we never run |
| 4631 | // out of FPRs before running out of GPRs. |
| 4632 | SDValue ArgVal; |
Bill Schmidt | bd4ac26 | 2012-10-29 21:18:16 +0000 | [diff] [blame] | 4633 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4634 | // Double values are always passed in a single GPR. |
| 4635 | if (Arg.getValueType() != MVT::f32) { |
| 4636 | ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4637 | |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4638 | // Non-array float values are extended and passed in a GPR. |
| 4639 | } else if (!Flags.isInConsecutiveRegs()) { |
| 4640 | ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); |
| 4641 | ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal); |
| 4642 | |
| 4643 | // If we have an array of floats, we collect every odd element |
| 4644 | // together with its predecessor into one GPR. |
| 4645 | } else if (ArgOffset % PtrByteSize != 0) { |
| 4646 | SDValue Lo, Hi; |
| 4647 | Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]); |
| 4648 | Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); |
| 4649 | if (!isLittleEndian) |
| 4650 | std::swap(Lo, Hi); |
| 4651 | ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi); |
| 4652 | |
| 4653 | // The final element, if even, goes into the first half of a GPR. |
| 4654 | } else if (Flags.isInConsecutiveRegsLast()) { |
| 4655 | ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); |
| 4656 | ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal); |
| 4657 | if (!isLittleEndian) |
| 4658 | ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal, |
| 4659 | DAG.getConstant(32, MVT::i32)); |
| 4660 | |
| 4661 | // Non-final even elements are skipped; they will be handled |
| 4662 | // together the with subsequent argument on the next go-around. |
| 4663 | } else |
| 4664 | ArgVal = SDValue(); |
| 4665 | |
| 4666 | if (ArgVal.getNode()) |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4667 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4668 | } else { |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4669 | if (CallConv == CallingConv::Fast) |
| 4670 | ComputePtrOff(); |
| 4671 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4672 | // Single-precision floating-point values are mapped to the |
| 4673 | // second (rightmost) word of the stack doubleword. |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4674 | if (Arg.getValueType() == MVT::f32 && |
| 4675 | !isLittleEndian && !Flags.isInConsecutiveRegs()) { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4676 | SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType()); |
| 4677 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour); |
| 4678 | } |
| 4679 | |
| 4680 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 4681 | true, isTailCall, false, MemOpChains, |
| 4682 | TailCallArguments, dl); |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4683 | |
| 4684 | NeededLoad = true; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4685 | } |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4686 | // When passing an array of floats, the array occupies consecutive |
| 4687 | // space in the argument area; only round up to the next doubleword |
| 4688 | // at the end of the array. Otherwise, each float takes 8 bytes. |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4689 | if (CallConv != CallingConv::Fast || NeededLoad) { |
| 4690 | ArgOffset += (Arg.getValueType() == MVT::f32 && |
| 4691 | Flags.isInConsecutiveRegs()) ? 4 : 8; |
| 4692 | if (Flags.isInConsecutiveRegsLast()) |
| 4693 | ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; |
| 4694 | } |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4695 | break; |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4696 | } |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4697 | case MVT::v4f32: |
| 4698 | case MVT::v4i32: |
| 4699 | case MVT::v8i16: |
| 4700 | case MVT::v16i8: |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 4701 | case MVT::v2f64: |
Hal Finkel | a6c8b51 | 2014-03-26 16:12:58 +0000 | [diff] [blame] | 4702 | case MVT::v2i64: |
Ulrich Weigand | 85d5df2 | 2014-07-21 00:13:26 +0000 | [diff] [blame] | 4703 | // These can be scalar arguments or elements of a vector array type |
| 4704 | // passed directly. The latter are used to implement ELFv2 homogenous |
| 4705 | // vector aggregates. |
| 4706 | |
Ulrich Weigand | 9ba552d | 2014-06-23 12:36:34 +0000 | [diff] [blame] | 4707 | // For a varargs call, named arguments go into VRs or on the stack as |
| 4708 | // usual; unnamed arguments always go to the stack or the corresponding |
| 4709 | // GPRs when within range. For now, we always put the value in both |
| 4710 | // locations (or even all three). |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4711 | if (isVarArg) { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4712 | // We could elide this store in the case where the object fits |
| 4713 | // entirely in R registers. Maybe later. |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4714 | SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, |
| 4715 | MachinePointerInfo(), false, false, 0); |
| 4716 | MemOpChains.push_back(Store); |
| 4717 | if (VR_idx != NumVRs) { |
| 4718 | SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, |
| 4719 | MachinePointerInfo(), |
| 4720 | false, false, false, 0); |
| 4721 | MemOpChains.push_back(Load.getValue(1)); |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 4722 | |
| 4723 | unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 || |
| 4724 | Arg.getSimpleValueType() == MVT::v2i64) ? |
| 4725 | VSRH[VR_idx] : VR[VR_idx]; |
| 4726 | ++VR_idx; |
| 4727 | |
| 4728 | RegsToPass.push_back(std::make_pair(VReg, Load)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4729 | } |
| 4730 | ArgOffset += 16; |
| 4731 | for (unsigned i=0; i<16; i+=PtrByteSize) { |
| 4732 | if (GPR_idx == NumGPRs) |
| 4733 | break; |
| 4734 | SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, |
| 4735 | DAG.getConstant(i, PtrVT)); |
| 4736 | SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(), |
| 4737 | false, false, false, 0); |
| 4738 | MemOpChains.push_back(Load.getValue(1)); |
| 4739 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
| 4740 | } |
| 4741 | break; |
| 4742 | } |
| 4743 | |
Ulrich Weigand | 9ba552d | 2014-06-23 12:36:34 +0000 | [diff] [blame] | 4744 | // Non-varargs Altivec params go into VRs or on the stack. |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4745 | if (VR_idx != NumVRs) { |
Hal Finkel | 7811c61 | 2014-03-28 19:58:11 +0000 | [diff] [blame] | 4746 | unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 || |
| 4747 | Arg.getSimpleValueType() == MVT::v2i64) ? |
| 4748 | VSRH[VR_idx] : VR[VR_idx]; |
| 4749 | ++VR_idx; |
| 4750 | |
| 4751 | RegsToPass.push_back(std::make_pair(VReg, Arg)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4752 | } else { |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4753 | if (CallConv == CallingConv::Fast) |
| 4754 | ComputePtrOff(); |
| 4755 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4756 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 4757 | true, isTailCall, true, MemOpChains, |
| 4758 | TailCallArguments, dl); |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4759 | if (CallConv == CallingConv::Fast) |
| 4760 | ArgOffset += 16; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4761 | } |
Hal Finkel | f81b6dd | 2015-01-18 12:08:47 +0000 | [diff] [blame] | 4762 | |
| 4763 | if (CallConv != CallingConv::Fast) |
| 4764 | ArgOffset += 16; |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4765 | break; |
| 4766 | } |
| 4767 | } |
| 4768 | |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4769 | assert(NumBytesActuallyUsed == ArgOffset); |
Ulrich Weigand | de8641b | 2014-07-07 19:39:44 +0000 | [diff] [blame] | 4770 | (void)NumBytesActuallyUsed; |
Ulrich Weigand | ec2bf93 | 2014-07-07 19:26:41 +0000 | [diff] [blame] | 4771 | |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4772 | if (!MemOpChains.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 4773 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4774 | |
| 4775 | // Check if this is an indirect call (MTCTR/BCTRL). |
| 4776 | // See PrepareCall() for more information about calls through function |
| 4777 | // pointers in the 64-bit SVR4 ABI. |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4778 | if (!isTailCall && !IsPatchPoint && |
Hal Finkel | 87deb0b | 2015-01-12 04:34:47 +0000 | [diff] [blame] | 4779 | !isFunctionGlobalAddress(Callee) && |
| 4780 | !isa<ExternalSymbolSDNode>(Callee)) { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4781 | // Load r2 into a virtual register and store it to the TOC save area. |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 4782 | setUsesTOCBasePtr(DAG); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4783 | SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64); |
| 4784 | // TOC save area offset. |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 4785 | unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI); |
Ulrich Weigand | ad0cb91 | 2014-06-18 17:52:49 +0000 | [diff] [blame] | 4786 | SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4787 | SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4788 | Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, |
| 4789 | MachinePointerInfo::getStack(TOCSaveOffset), |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4790 | false, false, 0); |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 4791 | // In the ELFv2 ABI, R12 must contain the address of an indirect callee. |
| 4792 | // This does not mean the MTCTR instruction must use R12; it's easier |
| 4793 | // to model this as an extra parameter, so do that. |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4794 | if (isELFv2ABI && !IsPatchPoint) |
Ulrich Weigand | aa0ac4f | 2014-07-20 23:31:44 +0000 | [diff] [blame] | 4795 | RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee)); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4796 | } |
| 4797 | |
| 4798 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 4799 | // and flag operands which copy the outgoing args into the appropriate regs. |
| 4800 | SDValue InFlag; |
| 4801 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
| 4802 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
| 4803 | RegsToPass[i].second, InFlag); |
| 4804 | InFlag = Chain.getValue(1); |
| 4805 | } |
| 4806 | |
| 4807 | if (isTailCall) |
| 4808 | PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp, |
| 4809 | FPOp, true, TailCallArguments); |
| 4810 | |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4811 | return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4812 | RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff, |
| 4813 | NumBytes, Ins, InVals, CS); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4814 | } |
| 4815 | |
| 4816 | SDValue |
| 4817 | PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee, |
| 4818 | CallingConv::ID CallConv, bool isVarArg, |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 4819 | bool isTailCall, bool IsPatchPoint, |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4820 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 4821 | const SmallVectorImpl<SDValue> &OutVals, |
| 4822 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 4823 | SDLoc dl, SelectionDAG &DAG, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 4824 | SmallVectorImpl<SDValue> &InVals, |
| 4825 | ImmutableCallSite *CS) const { |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4826 | |
| 4827 | unsigned NumOps = Outs.size(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4828 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4829 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4830 | bool isPPC64 = PtrVT == MVT::i64; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4831 | unsigned PtrByteSize = isPPC64 ? 8 : 4; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4832 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4833 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4834 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4835 | // Mark this function as potentially containing a function that contains a |
| 4836 | // tail call. As a consequence the frame pointer will be used for dynamicalloc |
| 4837 | // and restoring the callers stack pointer in this functions epilog. This is |
| 4838 | // done because by tail calling the called function might overwrite the value |
| 4839 | // in this function's (MF) stack pointer stack slot 0(SP). |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 4840 | if (getTargetMachine().Options.GuaranteedTailCallOpt && |
| 4841 | CallConv == CallingConv::Fast) |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4842 | MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); |
| 4843 | |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 4844 | // Count how many bytes are to be pushed on the stack, including the linkage |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4845 | // area, and parameter passing area. We start with 24/48 bytes, which is |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4846 | // prereserved space for [SP][CR][LR][3 x unused]. |
Ulrich Weigand | 8658f17 | 2014-07-20 23:43:15 +0000 | [diff] [blame] | 4847 | unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true, |
| 4848 | false); |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4849 | unsigned NumBytes = LinkageSize; |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4850 | |
| 4851 | // Add up all the space actually used. |
| 4852 | // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually |
| 4853 | // they all go in registers, but we must reserve stack space for them for |
| 4854 | // possible use by the caller. In varargs or 64-bit calls, parameters are |
| 4855 | // assigned stack space in order, with padding so Altivec parameters are |
| 4856 | // 16-byte aligned. |
| 4857 | unsigned nAltivecParamsAtEnd = 0; |
| 4858 | for (unsigned i = 0; i != NumOps; ++i) { |
| 4859 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
| 4860 | EVT ArgVT = Outs[i].VT; |
| 4861 | // Varargs Altivec parameters are padded to a 16 byte boundary. |
| 4862 | if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || |
| 4863 | ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || |
| 4864 | ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) { |
| 4865 | if (!isVarArg && !isPPC64) { |
| 4866 | // Non-varargs Altivec parameters go after all the non-Altivec |
| 4867 | // parameters; handle those later so we know how much padding we need. |
| 4868 | nAltivecParamsAtEnd++; |
| 4869 | continue; |
| 4870 | } |
| 4871 | // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary. |
| 4872 | NumBytes = ((NumBytes+15)/16)*16; |
| 4873 | } |
| 4874 | NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); |
| 4875 | } |
| 4876 | |
| 4877 | // Allow for Altivec parameters at the end, if needed. |
| 4878 | if (nAltivecParamsAtEnd) { |
| 4879 | NumBytes = ((NumBytes+15)/16)*16; |
| 4880 | NumBytes += 16*nAltivecParamsAtEnd; |
| 4881 | } |
| 4882 | |
| 4883 | // The prolog code of the callee may store up to 8 GPR argument registers to |
| 4884 | // the stack, allowing va_start to index over them in memory if its varargs. |
| 4885 | // Because we cannot tell if this is needed on the caller side, we have to |
| 4886 | // conservatively assume that it is needed. As such, make sure we have at |
| 4887 | // least enough stack space for the caller to store the 8 GPRs. |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4888 | NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize); |
Ulrich Weigand | 2bffb95 | 2014-06-23 13:08:27 +0000 | [diff] [blame] | 4889 | |
| 4890 | // Tail call needs the stack to be aligned. |
| 4891 | if (getTargetMachine().Options.GuaranteedTailCallOpt && |
| 4892 | CallConv == CallingConv::Fast) |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 4893 | NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 4894 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4895 | // Calculate by how many bytes the stack has to be adjusted in case of tail |
| 4896 | // call optimization. |
| 4897 | int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4898 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4899 | // To protect arguments on the stack from being clobbered in a tail call, |
| 4900 | // force all the loads to happen before doing any other lowering. |
| 4901 | if (isTailCall) |
| 4902 | Chain = DAG.getStackArgumentTokenFactor(Chain); |
| 4903 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4904 | // Adjust the stack pointer for the new arguments... |
| 4905 | // These operations are automatically eliminated by the prolog/epilog pass |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 4906 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 4907 | dl); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4908 | SDValue CallSeqStart = Chain; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4909 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4910 | // Load the return address and frame pointer so it can be move somewhere else |
| 4911 | // later. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4912 | SDValue LROp, FPOp; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 4913 | Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true, |
| 4914 | dl); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4915 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4916 | // Set up a copy of the stack pointer for use loading and storing any |
| 4917 | // arguments that may not fit in the registers available for argument |
| 4918 | // passing. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4919 | SDValue StackPtr; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4920 | if (isPPC64) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4921 | StackPtr = DAG.getRegister(PPC::X1, MVT::i64); |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4922 | else |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4923 | StackPtr = DAG.getRegister(PPC::R1, MVT::i32); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4924 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4925 | // Figure out which arguments are going to go in registers, and which in |
| 4926 | // memory. Also, if this is a vararg function, floating point operations |
| 4927 | // must be stored to our stack, and loaded into integer regs as well, if |
| 4928 | // any integer regs are available for argument passing. |
Ulrich Weigand | 8ca988f | 2014-06-23 14:15:53 +0000 | [diff] [blame] | 4929 | unsigned ArgOffset = LinkageSize; |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4930 | unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4931 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4932 | static const MCPhysReg GPR_32[] = { // 32-bit registers. |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4933 | PPC::R3, PPC::R4, PPC::R5, PPC::R6, |
| 4934 | PPC::R7, PPC::R8, PPC::R9, PPC::R10, |
| 4935 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4936 | static const MCPhysReg GPR_64[] = { // 64-bit registers. |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4937 | PPC::X3, PPC::X4, PPC::X5, PPC::X6, |
| 4938 | PPC::X7, PPC::X8, PPC::X9, PPC::X10, |
| 4939 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4940 | static const MCPhysReg *FPR = GetFPR(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4941 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4942 | static const MCPhysReg VR[] = { |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 4943 | PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, |
| 4944 | PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 |
| 4945 | }; |
Owen Anderson | e2f23a3 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 4946 | const unsigned NumGPRs = array_lengthof(GPR_32); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4947 | const unsigned NumFPRs = 13; |
Tilmann Scheller | 98bdaaa | 2009-07-03 06:43:35 +0000 | [diff] [blame] | 4948 | const unsigned NumVRs = array_lengthof(VR); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4949 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 4950 | const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32; |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4951 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4952 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 4953 | SmallVector<TailCallArgumentInfo, 8> TailCallArguments; |
| 4954 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4955 | SmallVector<SDValue, 8> MemOpChains; |
Evan Cheng | c2cd473 | 2006-05-25 00:57:32 +0000 | [diff] [blame] | 4956 | for (unsigned i = 0; i != NumOps; ++i) { |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 4957 | SDValue Arg = OutVals[i]; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 4958 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
Nicolas Geoffray | 7aad928 | 2007-03-13 15:02:46 +0000 | [diff] [blame] | 4959 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 4960 | // PtrOff will be used to store the current argument to the stack if a |
| 4961 | // register cannot be found for it. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4962 | SDValue PtrOff; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4963 | |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4964 | PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
Nicolas Geoffray | 7aad928 | 2007-03-13 15:02:46 +0000 | [diff] [blame] | 4965 | |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 4966 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4967 | |
| 4968 | // On PPC64, promote integers to 64-bit values. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4969 | if (isPPC64 && Arg.getValueType() == MVT::i32) { |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 4970 | // FIXME: Should this use ANY_EXTEND if neither sext nor zext? |
| 4971 | unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4972 | Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg); |
Chris Lattner | ec78cad | 2006-06-26 22:48:35 +0000 | [diff] [blame] | 4973 | } |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 4974 | |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4975 | // FIXME memcpy is used way more than necessary. Correctness first. |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 4976 | // Note: "by value" is code for passing a structure by value, not |
| 4977 | // basic types. |
Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 4978 | if (Flags.isByVal()) { |
| 4979 | unsigned Size = Flags.getByValSize(); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4980 | // Very small objects are passed right-justified. Everything else is |
| 4981 | // passed left-justified. |
| 4982 | if (Size==1 || Size==2) { |
| 4983 | EVT VT = (Size==1) ? MVT::i8 : MVT::i16; |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4984 | if (GPR_idx != NumGPRs) { |
Stuart Hastings | 81c4306 | 2011-02-16 16:23:55 +0000 | [diff] [blame] | 4985 | SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg, |
Chris Lattner | 3d178ed | 2010-09-21 17:04:51 +0000 | [diff] [blame] | 4986 | MachinePointerInfo(), VT, |
Louis Gerbarg | 67474e3 | 2014-07-31 21:45:05 +0000 | [diff] [blame] | 4987 | false, false, false, 0); |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4988 | MemOpChains.push_back(Load.getValue(1)); |
| 4989 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 4990 | |
| 4991 | ArgOffset += PtrByteSize; |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4992 | } else { |
Bill Schmidt | 48081ca | 2012-10-16 13:30:53 +0000 | [diff] [blame] | 4993 | SDValue Const = DAG.getConstant(PtrByteSize - Size, |
| 4994 | PtrOff.getValueType()); |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 4995 | SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 4996 | Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, |
| 4997 | CallSeqStart, |
| 4998 | Flags, DAG, dl); |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 4999 | ArgOffset += PtrByteSize; |
| 5000 | } |
| 5001 | continue; |
| 5002 | } |
Dale Johannesen | 92dcf1e | 2008-03-17 02:13:43 +0000 | [diff] [blame] | 5003 | // Copy entire object into memory. There are cases where gcc-generated |
| 5004 | // code assumes it is there, even if it could be put entirely into |
| 5005 | // registers. (This is not what the doc says.) |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 5006 | Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff, |
| 5007 | CallSeqStart, |
| 5008 | Flags, DAG, dl); |
Bill Schmidt | 019cc6f | 2012-09-19 15:42:13 +0000 | [diff] [blame] | 5009 | |
| 5010 | // For small aggregates (Darwin only) and aggregates >= PtrByteSize, |
| 5011 | // copy the pieces of the object that fit into registers from the |
| 5012 | // parameter save area. |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 5013 | for (unsigned j=0; j<Size; j+=PtrByteSize) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5014 | SDValue Const = DAG.getConstant(j, PtrOff.getValueType()); |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 5015 | SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const); |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 5016 | if (GPR_idx != NumGPRs) { |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5017 | SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, |
| 5018 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5019 | false, false, false, 0); |
Dale Johannesen | 0d23505 | 2008-03-05 23:31:27 +0000 | [diff] [blame] | 5020 | MemOpChains.push_back(Load.getValue(1)); |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 5021 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5022 | ArgOffset += PtrByteSize; |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 5023 | } else { |
Dale Johannesen | 92dcf1e | 2008-03-17 02:13:43 +0000 | [diff] [blame] | 5024 | ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize; |
Dale Johannesen | bfa252d | 2008-03-07 20:27:40 +0000 | [diff] [blame] | 5025 | break; |
Dale Johannesen | 85d41a1 | 2008-03-04 23:17:14 +0000 | [diff] [blame] | 5026 | } |
| 5027 | } |
| 5028 | continue; |
| 5029 | } |
| 5030 | |
Craig Topper | 5671010 | 2013-08-15 02:33:50 +0000 | [diff] [blame] | 5031 | switch (Arg.getSimpleValueType().SimpleTy) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5032 | default: llvm_unreachable("Unexpected ValueType for argument!"); |
Hal Finkel | 5cae216 | 2014-02-28 01:17:25 +0000 | [diff] [blame] | 5033 | case MVT::i1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5034 | case MVT::i32: |
| 5035 | case MVT::i64: |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5036 | if (GPR_idx != NumGPRs) { |
Hal Finkel | 7f908e8 | 2014-03-06 00:45:19 +0000 | [diff] [blame] | 5037 | if (Arg.getValueType() == MVT::i1) |
| 5038 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg); |
| 5039 | |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5040 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg)); |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 5041 | } else { |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5042 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 5043 | isPPC64, isTailCall, false, MemOpChains, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5044 | TailCallArguments, dl); |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 5045 | } |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5046 | ArgOffset += PtrByteSize; |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 5047 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5048 | case MVT::f32: |
| 5049 | case MVT::f64: |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5050 | if (FPR_idx != NumFPRs) { |
| 5051 | RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg)); |
| 5052 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 5053 | if (isVarArg) { |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 5054 | SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, |
| 5055 | MachinePointerInfo(), false, false, 0); |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5056 | MemOpChains.push_back(Store); |
| 5057 | |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 5058 | // Float varargs are always shadowed in available integer registers |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5059 | if (GPR_idx != NumGPRs) { |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5060 | SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5061 | MachinePointerInfo(), false, false, |
| 5062 | false, 0); |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5063 | MemOpChains.push_back(Load.getValue(1)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5064 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 5065 | } |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5066 | if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){ |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5067 | SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType()); |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 5068 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5069 | SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, |
| 5070 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5071 | false, false, false, 0); |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5072 | MemOpChains.push_back(Load.getValue(1)); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5073 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 5074 | } |
| 5075 | } else { |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 5076 | // If we have any FPRs remaining, we may also have GPRs remaining. |
| 5077 | // Args passed in FPRs consume either 1 (f32) or 2 (f64) available |
| 5078 | // GPRs. |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5079 | if (GPR_idx != NumGPRs) |
| 5080 | ++GPR_idx; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5081 | if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5082 | !isPPC64) // PPC64 has 64-bit GPR's obviously :) |
| 5083 | ++GPR_idx; |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 5084 | } |
Bill Schmidt | 57d6de5 | 2012-10-23 15:51:16 +0000 | [diff] [blame] | 5085 | } else |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5086 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 5087 | isPPC64, isTailCall, false, MemOpChains, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5088 | TailCallArguments, dl); |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5089 | if (isPPC64) |
| 5090 | ArgOffset += 8; |
| 5091 | else |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5092 | ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8; |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 5093 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5094 | case MVT::v4f32: |
| 5095 | case MVT::v4i32: |
| 5096 | case MVT::v8i16: |
| 5097 | case MVT::v16i8: |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5098 | if (isVarArg) { |
| 5099 | // These go aligned on the stack, or in the corresponding R registers |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5100 | // when within range. The Darwin PPC ABI doc claims they also go in |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5101 | // V registers; in fact gcc does this only for arguments that are |
| 5102 | // prototyped, not for those that match the ... We do it for all |
| 5103 | // arguments, seems to work. |
| 5104 | while (ArgOffset % 16 !=0) { |
| 5105 | ArgOffset += PtrByteSize; |
| 5106 | if (GPR_idx != NumGPRs) |
| 5107 | GPR_idx++; |
| 5108 | } |
| 5109 | // We could elide this store in the case where the object fits |
| 5110 | // entirely in R registers. Maybe later. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5111 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5112 | DAG.getConstant(ArgOffset, PtrVT)); |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 5113 | SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, |
| 5114 | MachinePointerInfo(), false, false, 0); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5115 | MemOpChains.push_back(Store); |
| 5116 | if (VR_idx != NumVRs) { |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5117 | SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5118 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5119 | false, false, false, 0); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5120 | MemOpChains.push_back(Load.getValue(1)); |
| 5121 | RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load)); |
| 5122 | } |
| 5123 | ArgOffset += 16; |
| 5124 | for (unsigned i=0; i<16; i+=PtrByteSize) { |
| 5125 | if (GPR_idx == NumGPRs) |
| 5126 | break; |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 5127 | SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5128 | DAG.getConstant(i, PtrVT)); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5129 | SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5130 | false, false, false, 0); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5131 | MemOpChains.push_back(Load.getValue(1)); |
| 5132 | RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); |
| 5133 | } |
| 5134 | break; |
| 5135 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5136 | |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 5137 | // Non-varargs Altivec params generally go in registers, but have |
| 5138 | // stack space allocated at the end. |
| 5139 | if (VR_idx != NumVRs) { |
| 5140 | // Doesn't have GPR space allocated. |
| 5141 | RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg)); |
| 5142 | } else if (nAltivecParamsAtEnd==0) { |
| 5143 | // We are emitting Altivec params in order. |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5144 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 5145 | isPPC64, isTailCall, true, MemOpChains, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5146 | TailCallArguments, dl); |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5147 | ArgOffset += 16; |
Dale Johannesen | b28456e | 2008-03-12 00:22:17 +0000 | [diff] [blame] | 5148 | } |
Chris Lattner | b7552a8 | 2006-05-17 00:15:40 +0000 | [diff] [blame] | 5149 | break; |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 5150 | } |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 5151 | } |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 5152 | // If all Altivec parameters fit in registers, as they usually do, |
| 5153 | // they get stack space following the non-Altivec parameters. We |
| 5154 | // don't track this here because nobody below needs it. |
| 5155 | // If there are more Altivec parameters than fit in registers emit |
| 5156 | // the stores here. |
| 5157 | if (!isVarArg && nAltivecParamsAtEnd > NumVRs) { |
| 5158 | unsigned j = 0; |
| 5159 | // Offset is aligned; skip 1st 12 params which go in V registers. |
| 5160 | ArgOffset = ((ArgOffset+15)/16)*16; |
| 5161 | ArgOffset += 12*16; |
| 5162 | for (unsigned i = 0; i != NumOps; ++i) { |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 5163 | SDValue Arg = OutVals[i]; |
| 5164 | EVT ArgType = Outs[i].VT; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5165 | if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 || |
| 5166 | ArgType==MVT::v8i16 || ArgType==MVT::v16i8) { |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 5167 | if (++j > NumVRs) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5168 | SDValue PtrOff; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5169 | // We are emitting Altivec params in order. |
| 5170 | LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, |
| 5171 | isPPC64, isTailCall, true, MemOpChains, |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5172 | TailCallArguments, dl); |
Dale Johannesen | 0dfd3f3 | 2008-03-14 17:41:26 +0000 | [diff] [blame] | 5173 | ArgOffset += 16; |
| 5174 | } |
| 5175 | } |
| 5176 | } |
| 5177 | } |
| 5178 | |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5179 | if (!MemOpChains.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 5180 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5181 | |
Dale Johannesen | 90eab67 | 2010-03-09 20:15:42 +0000 | [diff] [blame] | 5182 | // On Darwin, R12 must contain the address of an indirect callee. This does |
| 5183 | // not mean the MTCTR instruction must use R12; it's easier to model this as |
| 5184 | // an extra parameter, so do that. |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5185 | if (!isTailCall && |
Hal Finkel | 87deb0b | 2015-01-12 04:34:47 +0000 | [diff] [blame] | 5186 | !isFunctionGlobalAddress(Callee) && |
| 5187 | !isa<ExternalSymbolSDNode>(Callee) && |
Dale Johannesen | 90eab67 | 2010-03-09 20:15:42 +0000 | [diff] [blame] | 5188 | !isBLACompatibleAddress(Callee, DAG)) |
| 5189 | RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 : |
| 5190 | PPC::R12), Callee)); |
| 5191 | |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5192 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 5193 | // and flag operands which copy the outgoing args into the appropriate regs. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5194 | SDValue InFlag; |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5195 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5196 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | 679073b | 2009-02-04 02:34:38 +0000 | [diff] [blame] | 5197 | RegsToPass[i].second, InFlag); |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 5198 | InFlag = Chain.getValue(1); |
| 5199 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5200 | |
Chris Lattner | df8e17d | 2010-11-14 23:42:06 +0000 | [diff] [blame] | 5201 | if (isTailCall) |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5202 | PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp, |
| 5203 | FPOp, true, TailCallArguments); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5204 | |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 5205 | return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG, |
Hal Finkel | e2ab0f1 | 2015-01-15 21:17:34 +0000 | [diff] [blame] | 5206 | RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff, |
| 5207 | NumBytes, Ins, InVals, CS); |
Chris Lattner | aa40ec1 | 2006-05-16 22:56:08 +0000 | [diff] [blame] | 5208 | } |
| 5209 | |
Hal Finkel | 450128a | 2011-10-14 19:51:36 +0000 | [diff] [blame] | 5210 | bool |
| 5211 | PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv, |
| 5212 | MachineFunction &MF, bool isVarArg, |
| 5213 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 5214 | LLVMContext &Context) const { |
| 5215 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 5216 | CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context); |
Hal Finkel | 450128a | 2011-10-14 19:51:36 +0000 | [diff] [blame] | 5217 | return CCInfo.CheckReturn(Outs, RetCC_PPC); |
| 5218 | } |
| 5219 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 5220 | SDValue |
| 5221 | PPCTargetLowering::LowerReturn(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 5222 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 5223 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 5224 | const SmallVectorImpl<SDValue> &OutVals, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5225 | SDLoc dl, SelectionDAG &DAG) const { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 5226 | |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 5227 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 5228 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, |
| 5229 | *DAG.getContext()); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 5230 | CCInfo.AnalyzeReturn(Outs, RetCC_PPC); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5231 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5232 | SDValue Flag; |
Jakob Stoklund Olesen | 8660a8c | 2013-02-05 18:12:00 +0000 | [diff] [blame] | 5233 | SmallVector<SDValue, 4> RetOps(1, Chain); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5234 | |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 5235 | // Copy the result values into the output registers. |
| 5236 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 5237 | CCValAssign &VA = RVLocs[i]; |
| 5238 | assert(VA.isRegLoc() && "Can only return in registers!"); |
Ulrich Weigand | 339d059 | 2012-11-05 19:39:45 +0000 | [diff] [blame] | 5239 | |
| 5240 | SDValue Arg = OutVals[i]; |
| 5241 | |
| 5242 | switch (VA.getLocInfo()) { |
| 5243 | default: llvm_unreachable("Unknown loc info!"); |
| 5244 | case CCValAssign::Full: break; |
| 5245 | case CCValAssign::AExt: |
| 5246 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); |
| 5247 | break; |
| 5248 | case CCValAssign::ZExt: |
| 5249 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); |
| 5250 | break; |
| 5251 | case CCValAssign::SExt: |
| 5252 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); |
| 5253 | break; |
| 5254 | } |
| 5255 | |
| 5256 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag); |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 5257 | Flag = Chain.getValue(1); |
Jakob Stoklund Olesen | 8660a8c | 2013-02-05 18:12:00 +0000 | [diff] [blame] | 5258 | RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT())); |
Chris Lattner | 4f2e4e0 | 2007-03-06 00:59:59 +0000 | [diff] [blame] | 5259 | } |
| 5260 | |
Jakob Stoklund Olesen | 8660a8c | 2013-02-05 18:12:00 +0000 | [diff] [blame] | 5261 | RetOps[0] = Chain; // Update chain. |
| 5262 | |
| 5263 | // Add the flag if we have it. |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5264 | if (Flag.getNode()) |
Jakob Stoklund Olesen | 8660a8c | 2013-02-05 18:12:00 +0000 | [diff] [blame] | 5265 | RetOps.push_back(Flag); |
| 5266 | |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 5267 | return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5268 | } |
| 5269 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5270 | SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5271 | const PPCSubtarget &Subtarget) const { |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5272 | // When we pop the dynamic allocation we need to restore the SP link. |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5273 | SDLoc dl(Op); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5274 | |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5275 | // Get the corect type for pointers. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5276 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5277 | |
| 5278 | // Construct the stack pointer operand. |
Dale Johannesen | 86dcae1 | 2009-11-24 01:09:07 +0000 | [diff] [blame] | 5279 | bool isPPC64 = Subtarget.isPPC64(); |
| 5280 | unsigned SP = isPPC64 ? PPC::X1 : PPC::R1; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5281 | SDValue StackPtr = DAG.getRegister(SP, PtrVT); |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5282 | |
| 5283 | // Get the operands for the STACKRESTORE. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5284 | SDValue Chain = Op.getOperand(0); |
| 5285 | SDValue SaveSP = Op.getOperand(1); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5286 | |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5287 | // Load the old link SP. |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5288 | SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, |
| 5289 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5290 | false, false, false, 0); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5291 | |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5292 | // Restore the stack pointer. |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5293 | Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5294 | |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5295 | // Store the old link SP. |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 5296 | return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 5297 | false, false, 0); |
Jim Laskey | e4f4d04 | 2006-12-04 22:04:42 +0000 | [diff] [blame] | 5298 | } |
| 5299 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5300 | |
| 5301 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5302 | SDValue |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5303 | PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const { |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5304 | MachineFunction &MF = DAG.getMachineFunction(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5305 | bool isPPC64 = Subtarget.isPPC64(); |
| 5306 | bool isDarwinABI = Subtarget.isDarwinABI(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5307 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5308 | |
| 5309 | // Get current frame pointer save index. The users of this index will be |
| 5310 | // primarily DYNALLOC instructions. |
| 5311 | PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); |
| 5312 | int RASI = FI->getReturnAddrSaveIndex(); |
| 5313 | |
| 5314 | // If the frame pointer save index hasn't been defined yet. |
| 5315 | if (!RASI) { |
| 5316 | // Find out what the fix offset of the frame pointer save area. |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 5317 | int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5318 | // Allocate the frame index for frame pointer save area. |
Hal Finkel | 6e27c6d | 2014-12-23 09:45:06 +0000 | [diff] [blame] | 5319 | RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5320 | // Save the result. |
| 5321 | FI->setReturnAddrSaveIndex(RASI); |
| 5322 | } |
| 5323 | return DAG.getFrameIndex(RASI, PtrVT); |
| 5324 | } |
| 5325 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5326 | SDValue |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5327 | PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const { |
| 5328 | MachineFunction &MF = DAG.getMachineFunction(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5329 | bool isPPC64 = Subtarget.isPPC64(); |
| 5330 | bool isDarwinABI = Subtarget.isDarwinABI(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5331 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5332 | |
| 5333 | // Get current frame pointer save index. The users of this index will be |
| 5334 | // primarily DYNALLOC instructions. |
| 5335 | PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); |
| 5336 | int FPSI = FI->getFramePointerSaveIndex(); |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5337 | |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5338 | // If the frame pointer save index hasn't been defined yet. |
| 5339 | if (!FPSI) { |
| 5340 | // Find out what the fix offset of the frame pointer save area. |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 5341 | int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64, |
Tilmann Scheller | 773f14c | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 5342 | isDarwinABI); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5343 | |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5344 | // Allocate the frame index for frame pointer save area. |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 5345 | FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5346 | // Save the result. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5347 | FI->setFramePointerSaveIndex(FPSI); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5348 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5349 | return DAG.getFrameIndex(FPSI, PtrVT); |
| 5350 | } |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5351 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5352 | SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 5353 | SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5354 | const PPCSubtarget &Subtarget) const { |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5355 | // Get the inputs. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5356 | SDValue Chain = Op.getOperand(0); |
| 5357 | SDValue Size = Op.getOperand(1); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5358 | SDLoc dl(Op); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5359 | |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5360 | // Get the corect type for pointers. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5361 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5362 | // Negate the size. |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5363 | SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT, |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5364 | DAG.getConstant(0, PtrVT), Size); |
| 5365 | // Construct a node for the frame pointer save index. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5366 | SDValue FPSIdx = getFramePointerFrameIndex(DAG); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5367 | // Build a DYNALLOC node. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5368 | SDValue Ops[3] = { Chain, NegSize, FPSIdx }; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5369 | SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other); |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 5370 | return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops); |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 5371 | } |
| 5372 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 5373 | SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op, |
| 5374 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5375 | SDLoc DL(Op); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 5376 | return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL, |
| 5377 | DAG.getVTList(MVT::i32, MVT::Other), |
| 5378 | Op.getOperand(0), Op.getOperand(1)); |
| 5379 | } |
| 5380 | |
| 5381 | SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op, |
| 5382 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5383 | SDLoc DL(Op); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 5384 | return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other, |
| 5385 | Op.getOperand(0), Op.getOperand(1)); |
| 5386 | } |
| 5387 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 5388 | SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const { |
| 5389 | assert(Op.getValueType() == MVT::i1 && |
| 5390 | "Custom lowering only for i1 loads"); |
| 5391 | |
| 5392 | // First, load 8 bits into 32 bits, then truncate to 1 bit. |
| 5393 | |
| 5394 | SDLoc dl(Op); |
| 5395 | LoadSDNode *LD = cast<LoadSDNode>(Op); |
| 5396 | |
| 5397 | SDValue Chain = LD->getChain(); |
| 5398 | SDValue BasePtr = LD->getBasePtr(); |
| 5399 | MachineMemOperand *MMO = LD->getMemOperand(); |
| 5400 | |
| 5401 | SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain, |
| 5402 | BasePtr, MVT::i8, MMO); |
| 5403 | SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD); |
| 5404 | |
| 5405 | SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) }; |
Craig Topper | 64941d9 | 2014-04-27 19:20:57 +0000 | [diff] [blame] | 5406 | return DAG.getMergeValues(Ops, dl); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 5407 | } |
| 5408 | |
| 5409 | SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const { |
| 5410 | assert(Op.getOperand(1).getValueType() == MVT::i1 && |
| 5411 | "Custom lowering only for i1 stores"); |
| 5412 | |
| 5413 | // First, zero extend to 32 bits, then use a truncating store to 8 bits. |
| 5414 | |
| 5415 | SDLoc dl(Op); |
| 5416 | StoreSDNode *ST = cast<StoreSDNode>(Op); |
| 5417 | |
| 5418 | SDValue Chain = ST->getChain(); |
| 5419 | SDValue BasePtr = ST->getBasePtr(); |
| 5420 | SDValue Value = ST->getValue(); |
| 5421 | MachineMemOperand *MMO = ST->getMemOperand(); |
| 5422 | |
| 5423 | Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value); |
| 5424 | return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO); |
| 5425 | } |
| 5426 | |
| 5427 | // FIXME: Remove this once the ANDI glue bug is fixed: |
| 5428 | SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const { |
| 5429 | assert(Op.getValueType() == MVT::i1 && |
| 5430 | "Custom lowering only for i1 results"); |
| 5431 | |
| 5432 | SDLoc DL(Op); |
| 5433 | return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1, |
| 5434 | Op.getOperand(0)); |
| 5435 | } |
| 5436 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5437 | /// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when |
| 5438 | /// possible. |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5439 | SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5440 | // Not FP? Not a fsel. |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5441 | if (!Op.getOperand(0).getValueType().isFloatingPoint() || |
| 5442 | !Op.getOperand(2).getValueType().isFloatingPoint()) |
Eli Friedman | 5806e18 | 2009-05-28 04:31:08 +0000 | [diff] [blame] | 5443 | return Op; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5444 | |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5445 | // We might be able to do better than this under some circumstances, but in |
| 5446 | // general, fsel-based lowering of select is a finite-math-only optimization. |
| 5447 | // For more information, see section F.3 of the 2.06 ISA specification. |
| 5448 | if (!DAG.getTarget().Options.NoInfsFPMath || |
| 5449 | !DAG.getTarget().Options.NoNaNsFPMath) |
| 5450 | return Op; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5451 | |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5452 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5453 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5454 | EVT ResVT = Op.getValueType(); |
| 5455 | EVT CmpVT = Op.getOperand(0).getValueType(); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5456 | SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); |
| 5457 | SDValue TV = Op.getOperand(2), FV = Op.getOperand(3); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5458 | SDLoc dl(Op); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5459 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5460 | // If the RHS of the comparison is a 0.0, we don't need to do the |
| 5461 | // subtraction at all. |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5462 | SDValue Sel1; |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5463 | if (isFloatingPointZero(RHS)) |
| 5464 | switch (CC) { |
| 5465 | default: break; // SETUO etc aren't handled by fsel. |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5466 | case ISD::SETNE: |
| 5467 | std::swap(TV, FV); |
| 5468 | case ISD::SETEQ: |
| 5469 | if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5470 | LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); |
| 5471 | Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV); |
| 5472 | if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5473 | Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1); |
| 5474 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, |
| 5475 | DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5476 | case ISD::SETULT: |
| 5477 | case ISD::SETLT: |
| 5478 | std::swap(TV, FV); // fsel is natively setge, swap operands for setlt |
Chris Lattner | b56d22c | 2006-05-24 00:06:44 +0000 | [diff] [blame] | 5479 | case ISD::SETOGE: |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5480 | case ISD::SETGE: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5481 | if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5482 | LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5483 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5484 | case ISD::SETUGT: |
| 5485 | case ISD::SETGT: |
| 5486 | std::swap(TV, FV); // fsel is natively setge, swap operands for setlt |
Chris Lattner | b56d22c | 2006-05-24 00:06:44 +0000 | [diff] [blame] | 5487 | case ISD::SETOLE: |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5488 | case ISD::SETLE: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5489 | if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5490 | LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5491 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5492 | DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5493 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5494 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5495 | SDValue Cmp; |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5496 | switch (CC) { |
| 5497 | default: break; // SETUO etc aren't handled by fsel. |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5498 | case ISD::SETNE: |
| 5499 | std::swap(TV, FV); |
| 5500 | case ISD::SETEQ: |
| 5501 | Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); |
| 5502 | if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5503 | Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); |
| 5504 | Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); |
| 5505 | if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5506 | Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1); |
| 5507 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, |
| 5508 | DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5509 | case ISD::SETULT: |
| 5510 | case ISD::SETLT: |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5511 | Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5512 | if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5513 | Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5514 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV); |
Chris Lattner | b56d22c | 2006-05-24 00:06:44 +0000 | [diff] [blame] | 5515 | case ISD::SETOGE: |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5516 | case ISD::SETGE: |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5517 | Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5518 | if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5519 | Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5520 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5521 | case ISD::SETUGT: |
| 5522 | case ISD::SETGT: |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5523 | Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5524 | if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5525 | Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5526 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV); |
Chris Lattner | b56d22c | 2006-05-24 00:06:44 +0000 | [diff] [blame] | 5527 | case ISD::SETOLE: |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5528 | case ISD::SETLE: |
Dale Johannesen | 400dc2e | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 5529 | Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5530 | if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits |
| 5531 | Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); |
Hal Finkel | 81f8799 | 2013-04-07 22:11:09 +0000 | [diff] [blame] | 5532 | return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5533 | } |
Eli Friedman | 5806e18 | 2009-05-28 04:31:08 +0000 | [diff] [blame] | 5534 | return Op; |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5535 | } |
| 5536 | |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5537 | void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI, |
| 5538 | SelectionDAG &DAG, |
| 5539 | SDLoc dl) const { |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5540 | assert(Op.getOperand(0).getValueType().isFloatingPoint()); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5541 | SDValue Src = Op.getOperand(0); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5542 | if (Src.getValueType() == MVT::f32) |
| 5543 | Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src); |
Duncan Sands | 2a28791 | 2008-07-19 16:26:02 +0000 | [diff] [blame] | 5544 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5545 | SDValue Tmp; |
Craig Topper | 5671010 | 2013-08-15 02:33:50 +0000 | [diff] [blame] | 5546 | switch (Op.getSimpleValueType().SimpleTy) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5547 | default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!"); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5548 | case MVT::i32: |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 5549 | Tmp = DAG.getNode( |
| 5550 | Op.getOpcode() == ISD::FP_TO_SINT |
| 5551 | ? PPCISD::FCTIWZ |
| 5552 | : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ), |
| 5553 | dl, MVT::f64, Src); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5554 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5555 | case MVT::i64: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5556 | assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) && |
Hal Finkel | 3f88d08 | 2013-04-01 18:42:58 +0000 | [diff] [blame] | 5557 | "i64 FP_TO_UINT is supported only with FPCVT"); |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5558 | Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ : |
| 5559 | PPCISD::FCTIDUZ, |
| 5560 | dl, MVT::f64, Src); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5561 | break; |
| 5562 | } |
Duncan Sands | 2a28791 | 2008-07-19 16:26:02 +0000 | [diff] [blame] | 5563 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5564 | // Convert the FP value to an int value through memory. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5565 | bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() && |
| 5566 | (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()); |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5567 | SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64); |
| 5568 | int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex(); |
| 5569 | MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI); |
Duncan Sands | 2a28791 | 2008-07-19 16:26:02 +0000 | [diff] [blame] | 5570 | |
Chris Lattner | 06a4954 | 2007-10-15 20:14:52 +0000 | [diff] [blame] | 5571 | // Emit a store to the stack slot. |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5572 | SDValue Chain; |
| 5573 | if (i32Stack) { |
| 5574 | MachineFunction &MF = DAG.getMachineFunction(); |
| 5575 | MachineMemOperand *MMO = |
| 5576 | MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4); |
| 5577 | SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr }; |
| 5578 | Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl, |
Craig Topper | 206fcd4 | 2014-04-26 19:29:41 +0000 | [diff] [blame] | 5579 | DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO); |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5580 | } else |
| 5581 | Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, |
| 5582 | MPI, false, false, 0); |
Chris Lattner | 06a4954 | 2007-10-15 20:14:52 +0000 | [diff] [blame] | 5583 | |
| 5584 | // Result is a load from the stack slot. If loading 4 bytes, make sure to |
| 5585 | // add in a bias. |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5586 | if (Op.getValueType() == MVT::i32 && !i32Stack) { |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5587 | FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr, |
Chris Lattner | 06a4954 | 2007-10-15 20:14:52 +0000 | [diff] [blame] | 5588 | DAG.getConstant(4, FIPtr.getValueType())); |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5589 | MPI = MPI.getWithOffset(4); |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5590 | } |
| 5591 | |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5592 | RLI.Chain = Chain; |
| 5593 | RLI.Ptr = FIPtr; |
| 5594 | RLI.MPI = MPI; |
| 5595 | } |
| 5596 | |
| 5597 | SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, |
| 5598 | SDLoc dl) const { |
| 5599 | ReuseLoadInfo RLI; |
| 5600 | LowerFP_TO_INTForReuse(Op, RLI, DAG, dl); |
| 5601 | |
| 5602 | return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false, |
| 5603 | false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo, |
| 5604 | RLI.Ranges); |
| 5605 | } |
| 5606 | |
| 5607 | // We're trying to insert a regular store, S, and then a load, L. If the |
| 5608 | // incoming value, O, is a load, we might just be able to have our load use the |
| 5609 | // address used by O. However, we don't know if anything else will store to |
| 5610 | // that address before we can load from it. To prevent this situation, we need |
| 5611 | // to insert our load, L, into the chain as a peer of O. To do this, we give L |
| 5612 | // the same chain operand as O, we create a token factor from the chain results |
| 5613 | // of O and L, and we replace all uses of O's chain result with that token |
| 5614 | // factor (see spliceIntoChain below for this last part). |
| 5615 | bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT, |
| 5616 | ReuseLoadInfo &RLI, |
Hal Finkel | 6c39269 | 2015-01-09 01:34:30 +0000 | [diff] [blame] | 5617 | SelectionDAG &DAG, |
| 5618 | ISD::LoadExtType ET) const { |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5619 | SDLoc dl(Op); |
Hal Finkel | 6c39269 | 2015-01-09 01:34:30 +0000 | [diff] [blame] | 5620 | if (ET == ISD::NON_EXTLOAD && |
| 5621 | (Op.getOpcode() == ISD::FP_TO_UINT || |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5622 | Op.getOpcode() == ISD::FP_TO_SINT) && |
| 5623 | isOperationLegalOrCustom(Op.getOpcode(), |
| 5624 | Op.getOperand(0).getValueType())) { |
| 5625 | |
| 5626 | LowerFP_TO_INTForReuse(Op, RLI, DAG, dl); |
| 5627 | return true; |
| 5628 | } |
| 5629 | |
| 5630 | LoadSDNode *LD = dyn_cast<LoadSDNode>(Op); |
Hal Finkel | 6c39269 | 2015-01-09 01:34:30 +0000 | [diff] [blame] | 5631 | if (!LD || LD->getExtensionType() != ET || LD->isVolatile() || |
| 5632 | LD->isNonTemporal()) |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5633 | return false; |
| 5634 | if (LD->getMemoryVT() != MemVT) |
| 5635 | return false; |
| 5636 | |
| 5637 | RLI.Ptr = LD->getBasePtr(); |
| 5638 | if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) { |
| 5639 | assert(LD->getAddressingMode() == ISD::PRE_INC && |
| 5640 | "Non-pre-inc AM on PPC?"); |
| 5641 | RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr, |
| 5642 | LD->getOffset()); |
| 5643 | } |
| 5644 | |
| 5645 | RLI.Chain = LD->getChain(); |
| 5646 | RLI.MPI = LD->getPointerInfo(); |
| 5647 | RLI.IsInvariant = LD->isInvariant(); |
| 5648 | RLI.Alignment = LD->getAlignment(); |
| 5649 | RLI.AAInfo = LD->getAAInfo(); |
| 5650 | RLI.Ranges = LD->getRanges(); |
| 5651 | |
| 5652 | RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1); |
| 5653 | return true; |
| 5654 | } |
| 5655 | |
| 5656 | // Given the head of the old chain, ResChain, insert a token factor containing |
| 5657 | // it and NewResChain, and make users of ResChain now be users of that token |
| 5658 | // factor. |
| 5659 | void PPCTargetLowering::spliceIntoChain(SDValue ResChain, |
| 5660 | SDValue NewResChain, |
| 5661 | SelectionDAG &DAG) const { |
| 5662 | if (!ResChain) |
| 5663 | return; |
| 5664 | |
| 5665 | SDLoc dl(NewResChain); |
| 5666 | |
| 5667 | SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
| 5668 | NewResChain, DAG.getUNDEF(MVT::Other)); |
| 5669 | assert(TF.getNode() != NewResChain.getNode() && |
| 5670 | "A new TF really is required here"); |
| 5671 | |
| 5672 | DAG.ReplaceAllUsesOfValueWith(ResChain, TF); |
| 5673 | DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5674 | } |
| 5675 | |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5676 | SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op, |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5677 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5678 | SDLoc dl(Op); |
Dan Gohman | d6819da | 2008-03-11 01:59:03 +0000 | [diff] [blame] | 5679 | // Don't handle ppc_fp128 here; let it be lowered to a libcall. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5680 | if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5681 | return SDValue(); |
Dan Gohman | d6819da | 2008-03-11 01:59:03 +0000 | [diff] [blame] | 5682 | |
Hal Finkel | 6a56b21 | 2014-03-05 22:14:00 +0000 | [diff] [blame] | 5683 | if (Op.getOperand(0).getValueType() == MVT::i1) |
| 5684 | return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0), |
| 5685 | DAG.getConstantFP(1.0, Op.getValueType()), |
| 5686 | DAG.getConstantFP(0.0, Op.getValueType())); |
| 5687 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5688 | assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) && |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5689 | "UINT_TO_FP is supported only with FPCVT"); |
| 5690 | |
| 5691 | // If we have FCFIDS, then use it when converting to single-precision. |
Hal Finkel | 93d75ea | 2013-04-02 03:29:51 +0000 | [diff] [blame] | 5692 | // Otherwise, convert to double-precision and then round. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 5693 | unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) |
| 5694 | ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS |
| 5695 | : PPCISD::FCFIDS) |
| 5696 | : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU |
| 5697 | : PPCISD::FCFID); |
| 5698 | MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) |
| 5699 | ? MVT::f32 |
| 5700 | : MVT::f64; |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5701 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5702 | if (Op.getOperand(0).getValueType() == MVT::i64) { |
Ulrich Weigand | d34b5bd | 2012-10-18 13:16:11 +0000 | [diff] [blame] | 5703 | SDValue SINT = Op.getOperand(0); |
| 5704 | // When converting to single-precision, we actually need to convert |
| 5705 | // to double-precision first and then round to single-precision. |
| 5706 | // To avoid double-rounding effects during that operation, we have |
| 5707 | // to prepare the input operand. Bits that might be truncated when |
| 5708 | // converting to double-precision are replaced by a bit that won't |
| 5709 | // be lost at this stage, but is below the single-precision rounding |
| 5710 | // position. |
| 5711 | // |
| 5712 | // However, if -enable-unsafe-fp-math is in effect, accept double |
| 5713 | // rounding to avoid the extra overhead. |
| 5714 | if (Op.getValueType() == MVT::f32 && |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5715 | !Subtarget.hasFPCVT() && |
Ulrich Weigand | d34b5bd | 2012-10-18 13:16:11 +0000 | [diff] [blame] | 5716 | !DAG.getTarget().Options.UnsafeFPMath) { |
| 5717 | |
| 5718 | // Twiddle input to make sure the low 11 bits are zero. (If this |
| 5719 | // is the case, we are guaranteed the value will fit into the 53 bit |
| 5720 | // mantissa of an IEEE double-precision value without rounding.) |
| 5721 | // If any of those low 11 bits were not zero originally, make sure |
| 5722 | // bit 12 (value 2048) is set instead, so that the final rounding |
| 5723 | // to single-precision gets the correct result. |
| 5724 | SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64, |
| 5725 | SINT, DAG.getConstant(2047, MVT::i64)); |
| 5726 | Round = DAG.getNode(ISD::ADD, dl, MVT::i64, |
| 5727 | Round, DAG.getConstant(2047, MVT::i64)); |
| 5728 | Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT); |
| 5729 | Round = DAG.getNode(ISD::AND, dl, MVT::i64, |
| 5730 | Round, DAG.getConstant(-2048, MVT::i64)); |
| 5731 | |
| 5732 | // However, we cannot use that value unconditionally: if the magnitude |
| 5733 | // of the input value is small, the bit-twiddling we did above might |
| 5734 | // end up visibly changing the output. Fortunately, in that case, we |
| 5735 | // don't need to twiddle bits since the original input will convert |
| 5736 | // exactly to double-precision floating-point already. Therefore, |
| 5737 | // construct a conditional to use the original value if the top 11 |
| 5738 | // bits are all sign-bit copies, and use the rounded value computed |
| 5739 | // above otherwise. |
| 5740 | SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64, |
| 5741 | SINT, DAG.getConstant(53, MVT::i32)); |
| 5742 | Cond = DAG.getNode(ISD::ADD, dl, MVT::i64, |
| 5743 | Cond, DAG.getConstant(1, MVT::i64)); |
| 5744 | Cond = DAG.getSetCC(dl, MVT::i32, |
| 5745 | Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT); |
| 5746 | |
| 5747 | SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT); |
| 5748 | } |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5749 | |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5750 | ReuseLoadInfo RLI; |
| 5751 | SDValue Bits; |
| 5752 | |
Hal Finkel | 6c39269 | 2015-01-09 01:34:30 +0000 | [diff] [blame] | 5753 | MachineFunction &MF = DAG.getMachineFunction(); |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5754 | if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) { |
| 5755 | Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false, |
| 5756 | false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo, |
| 5757 | RLI.Ranges); |
| 5758 | spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); |
Hal Finkel | 6c39269 | 2015-01-09 01:34:30 +0000 | [diff] [blame] | 5759 | } else if (Subtarget.hasLFIWAX() && |
| 5760 | canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) { |
| 5761 | MachineMemOperand *MMO = |
| 5762 | MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, |
| 5763 | RLI.Alignment, RLI.AAInfo, RLI.Ranges); |
| 5764 | SDValue Ops[] = { RLI.Chain, RLI.Ptr }; |
| 5765 | Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl, |
| 5766 | DAG.getVTList(MVT::f64, MVT::Other), |
| 5767 | Ops, MVT::i32, MMO); |
| 5768 | spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); |
| 5769 | } else if (Subtarget.hasFPCVT() && |
| 5770 | canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) { |
| 5771 | MachineMemOperand *MMO = |
| 5772 | MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, |
| 5773 | RLI.Alignment, RLI.AAInfo, RLI.Ranges); |
| 5774 | SDValue Ops[] = { RLI.Chain, RLI.Ptr }; |
| 5775 | Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl, |
| 5776 | DAG.getVTList(MVT::f64, MVT::Other), |
| 5777 | Ops, MVT::i32, MMO); |
| 5778 | spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); |
| 5779 | } else if (((Subtarget.hasLFIWAX() && |
| 5780 | SINT.getOpcode() == ISD::SIGN_EXTEND) || |
| 5781 | (Subtarget.hasFPCVT() && |
| 5782 | SINT.getOpcode() == ISD::ZERO_EXTEND)) && |
| 5783 | SINT.getOperand(0).getValueType() == MVT::i32) { |
| 5784 | MachineFrameInfo *FrameInfo = MF.getFrameInfo(); |
| 5785 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 5786 | |
| 5787 | int FrameIdx = FrameInfo->CreateStackObject(4, 4, false); |
| 5788 | SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); |
| 5789 | |
| 5790 | SDValue Store = |
| 5791 | DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx, |
| 5792 | MachinePointerInfo::getFixedStack(FrameIdx), |
| 5793 | false, false, 0); |
| 5794 | |
| 5795 | assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 && |
| 5796 | "Expected an i32 store"); |
| 5797 | |
| 5798 | RLI.Ptr = FIdx; |
| 5799 | RLI.Chain = Store; |
| 5800 | RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx); |
| 5801 | RLI.Alignment = 4; |
| 5802 | |
| 5803 | MachineMemOperand *MMO = |
| 5804 | MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, |
| 5805 | RLI.Alignment, RLI.AAInfo, RLI.Ranges); |
| 5806 | SDValue Ops[] = { RLI.Chain, RLI.Ptr }; |
| 5807 | Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ? |
| 5808 | PPCISD::LFIWZX : PPCISD::LFIWAX, |
| 5809 | dl, DAG.getVTList(MVT::f64, MVT::Other), |
| 5810 | Ops, MVT::i32, MMO); |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5811 | } else |
| 5812 | Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT); |
| 5813 | |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5814 | SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits); |
| 5815 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5816 | if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5817 | FP = DAG.getNode(ISD::FP_ROUND, dl, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5818 | MVT::f32, FP, DAG.getIntPtrConstant(0)); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5819 | return FP; |
| 5820 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5821 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5822 | assert(Op.getOperand(0).getValueType() == MVT::i32 && |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5823 | "Unhandled INT_TO_FP type in custom expander!"); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5824 | // Since we only generate this in 64-bit mode, we can take advantage of |
| 5825 | // 64-bit registers. In particular, sign extend the input value into the |
| 5826 | // 64-bit register with extsw, store the WHOLE 64-bit value into the stack |
| 5827 | // then lfd it and fcfid it. |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 5828 | MachineFunction &MF = DAG.getMachineFunction(); |
| 5829 | MachineFrameInfo *FrameInfo = MF.getFrameInfo(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5830 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5831 | |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 5832 | SDValue Ld; |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5833 | if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) { |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5834 | ReuseLoadInfo RLI; |
| 5835 | bool ReusingLoad; |
| 5836 | if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI, |
| 5837 | DAG))) { |
| 5838 | int FrameIdx = FrameInfo->CreateStackObject(4, 4, false); |
| 5839 | SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5840 | |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5841 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx, |
| 5842 | MachinePointerInfo::getFixedStack(FrameIdx), |
| 5843 | false, false, 0); |
Hal Finkel | e53429a | 2013-03-31 01:58:02 +0000 | [diff] [blame] | 5844 | |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5845 | assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 && |
| 5846 | "Expected an i32 store"); |
| 5847 | |
| 5848 | RLI.Ptr = FIdx; |
| 5849 | RLI.Chain = Store; |
| 5850 | RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx); |
| 5851 | RLI.Alignment = 4; |
| 5852 | } |
| 5853 | |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 5854 | MachineMemOperand *MMO = |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5855 | MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, |
| 5856 | RLI.Alignment, RLI.AAInfo, RLI.Ranges); |
| 5857 | SDValue Ops[] = { RLI.Chain, RLI.Ptr }; |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5858 | Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ? |
| 5859 | PPCISD::LFIWZX : PPCISD::LFIWAX, |
| 5860 | dl, DAG.getVTList(MVT::f64, MVT::Other), |
Craig Topper | 206fcd4 | 2014-04-26 19:29:41 +0000 | [diff] [blame] | 5861 | Ops, MVT::i32, MMO); |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 5862 | if (ReusingLoad) |
| 5863 | spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG); |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 5864 | } else { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5865 | assert(Subtarget.isPPC64() && |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5866 | "i32->FP without LFIWAX supported only on PPC64"); |
| 5867 | |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 5868 | int FrameIdx = FrameInfo->CreateStackObject(8, 8, false); |
| 5869 | SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); |
| 5870 | |
| 5871 | SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64, |
| 5872 | Op.getOperand(0)); |
| 5873 | |
| 5874 | // STD the extended value into the stack slot. |
| 5875 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx, |
| 5876 | MachinePointerInfo::getFixedStack(FrameIdx), |
| 5877 | false, false, 0); |
| 5878 | |
| 5879 | // Load the value as a double. |
| 5880 | Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, |
| 5881 | MachinePointerInfo::getFixedStack(FrameIdx), |
| 5882 | false, false, false, 0); |
| 5883 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5884 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5885 | // FCFID it and return it. |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 5886 | SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 5887 | if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5888 | FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0)); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5889 | return FP; |
| 5890 | } |
| 5891 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5892 | SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, |
| 5893 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5894 | SDLoc dl(Op); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5895 | /* |
| 5896 | The rounding mode is in bits 30:31 of FPSR, and has the following |
| 5897 | settings: |
| 5898 | 00 Round to nearest |
| 5899 | 01 Round to 0 |
| 5900 | 10 Round to +inf |
| 5901 | 11 Round to -inf |
| 5902 | |
| 5903 | FLT_ROUNDS, on the other hand, expects the following: |
| 5904 | -1 Undefined |
| 5905 | 0 Round to 0 |
| 5906 | 1 Round to nearest |
| 5907 | 2 Round to +inf |
| 5908 | 3 Round to -inf |
| 5909 | |
| 5910 | To perform the conversion, we do: |
| 5911 | ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1)) |
| 5912 | */ |
| 5913 | |
| 5914 | MachineFunction &MF = DAG.getMachineFunction(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5915 | EVT VT = Op.getValueType(); |
| 5916 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5917 | |
| 5918 | // Save FP Control Word to register |
Benjamin Kramer | fdf362b | 2013-03-07 20:33:29 +0000 | [diff] [blame] | 5919 | EVT NodeTys[] = { |
| 5920 | MVT::f64, // return register |
| 5921 | MVT::Glue // unused in this context |
| 5922 | }; |
Craig Topper | 2d2aa0c | 2014-04-30 07:17:30 +0000 | [diff] [blame] | 5923 | SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5924 | |
| 5925 | // Save FP register to stack slot |
David Greene | 1fbe054 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 5926 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5927 | SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT); |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5928 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain, |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 5929 | StackSlot, MachinePointerInfo(), false, false,0); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5930 | |
| 5931 | // Load FP Control Word from low 32 bits of stack slot. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5932 | SDValue Four = DAG.getConstant(4, PtrVT); |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5933 | SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four); |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 5934 | SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 5935 | false, false, false, 0); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5936 | |
| 5937 | // Transform as necessary |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5938 | SDValue CWD1 = |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5939 | DAG.getNode(ISD::AND, dl, MVT::i32, |
| 5940 | CWD, DAG.getConstant(3, MVT::i32)); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5941 | SDValue CWD2 = |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5942 | DAG.getNode(ISD::SRL, dl, MVT::i32, |
| 5943 | DAG.getNode(ISD::AND, dl, MVT::i32, |
| 5944 | DAG.getNode(ISD::XOR, dl, MVT::i32, |
| 5945 | CWD, DAG.getConstant(3, MVT::i32)), |
| 5946 | DAG.getConstant(3, MVT::i32)), |
| 5947 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5948 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5949 | SDValue RetVal = |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5950 | DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5951 | |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5952 | return DAG.getNode((VT.getSizeInBits() < 16 ? |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5953 | ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); |
Dale Johannesen | 5c94cb3 | 2008-01-18 19:55:37 +0000 | [diff] [blame] | 5954 | } |
| 5955 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5956 | SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5957 | EVT VT = Op.getValueType(); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5958 | unsigned BitWidth = VT.getSizeInBits(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5959 | SDLoc dl(Op); |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 5960 | assert(Op.getNumOperands() == 3 && |
| 5961 | VT == Op.getOperand(1).getValueType() && |
| 5962 | "Unexpected SHL!"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5963 | |
Chris Lattner | 601b865 | 2006-09-20 03:47:40 +0000 | [diff] [blame] | 5964 | // Expand into a bunch of logical ops. Note that these ops |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5965 | // depend on the PPC behavior for oversized shift amounts. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5966 | SDValue Lo = Op.getOperand(0); |
| 5967 | SDValue Hi = Op.getOperand(1); |
| 5968 | SDValue Amt = Op.getOperand(2); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5969 | EVT AmtVT = Amt.getValueType(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5970 | |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 5971 | SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 5972 | DAG.getConstant(BitWidth, AmtVT), Amt); |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 5973 | SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt); |
| 5974 | SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1); |
| 5975 | SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3); |
| 5976 | SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 5977 | DAG.getConstant(-BitWidth, AmtVT)); |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 5978 | SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5); |
| 5979 | SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6); |
| 5980 | SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5981 | SDValue OutOps[] = { OutLo, OutHi }; |
Craig Topper | 64941d9 | 2014-04-27 19:20:57 +0000 | [diff] [blame] | 5982 | return DAG.getMergeValues(OutOps, dl); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5983 | } |
| 5984 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5985 | SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5986 | EVT VT = Op.getValueType(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 5987 | SDLoc dl(Op); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5988 | unsigned BitWidth = VT.getSizeInBits(); |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 5989 | assert(Op.getNumOperands() == 3 && |
| 5990 | VT == Op.getOperand(1).getValueType() && |
| 5991 | "Unexpected SRL!"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5992 | |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 5993 | // Expand into a bunch of logical ops. Note that these ops |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 5994 | // depend on the PPC behavior for oversized shift amounts. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5995 | SDValue Lo = Op.getOperand(0); |
| 5996 | SDValue Hi = Op.getOperand(1); |
| 5997 | SDValue Amt = Op.getOperand(2); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5998 | EVT AmtVT = Amt.getValueType(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5999 | |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 6000 | SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 6001 | DAG.getConstant(BitWidth, AmtVT), Amt); |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 6002 | SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt); |
| 6003 | SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); |
| 6004 | SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); |
| 6005 | SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 6006 | DAG.getConstant(-BitWidth, AmtVT)); |
Dale Johannesen | 7ae8c8b | 2009-02-05 00:20:09 +0000 | [diff] [blame] | 6007 | SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5); |
| 6008 | SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6); |
| 6009 | SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6010 | SDValue OutOps[] = { OutLo, OutHi }; |
Craig Topper | 64941d9 | 2014-04-27 19:20:57 +0000 | [diff] [blame] | 6011 | return DAG.getMergeValues(OutOps, dl); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6012 | } |
| 6013 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6014 | SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6015 | SDLoc dl(Op); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6016 | EVT VT = Op.getValueType(); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6017 | unsigned BitWidth = VT.getSizeInBits(); |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 6018 | assert(Op.getNumOperands() == 3 && |
| 6019 | VT == Op.getOperand(1).getValueType() && |
| 6020 | "Unexpected SRA!"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6021 | |
Dan Gohman | 8d2ead2 | 2008-03-07 20:36:53 +0000 | [diff] [blame] | 6022 | // Expand into a bunch of logical ops, followed by a select_cc. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6023 | SDValue Lo = Op.getOperand(0); |
| 6024 | SDValue Hi = Op.getOperand(1); |
| 6025 | SDValue Amt = Op.getOperand(2); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6026 | EVT AmtVT = Amt.getValueType(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6027 | |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 6028 | SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 6029 | DAG.getConstant(BitWidth, AmtVT), Amt); |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 6030 | SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt); |
| 6031 | SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); |
| 6032 | SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); |
| 6033 | SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 6034 | DAG.getConstant(-BitWidth, AmtVT)); |
Dale Johannesen | f2bb6f0 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 6035 | SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5); |
| 6036 | SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt); |
| 6037 | SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT), |
Duncan Sands | 1310574 | 2008-10-30 19:28:32 +0000 | [diff] [blame] | 6038 | Tmp4, Tmp6, ISD::SETLE); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6039 | SDValue OutOps[] = { OutLo, OutHi }; |
Craig Topper | 64941d9 | 2014-04-27 19:20:57 +0000 | [diff] [blame] | 6040 | return DAG.getMergeValues(OutOps, dl); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6041 | } |
| 6042 | |
| 6043 | //===----------------------------------------------------------------------===// |
| 6044 | // Vector related lowering. |
| 6045 | // |
| 6046 | |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 6047 | /// BuildSplatI - Build a canonical splati of Val with an element size of |
| 6048 | /// SplatSize. Cast the result to VT. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6049 | static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6050 | SelectionDAG &DAG, SDLoc dl) { |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 6051 | assert(Val >= -16 && Val <= 15 && "vsplti is out of range!"); |
Chris Lattner | 09ed0ff | 2006-12-01 01:45:39 +0000 | [diff] [blame] | 6052 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6053 | static const EVT VTys[] = { // canonical VT to use for each size. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6054 | MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32 |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 6055 | }; |
Chris Lattner | 09ed0ff | 2006-12-01 01:45:39 +0000 | [diff] [blame] | 6056 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6057 | EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1]; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6058 | |
Chris Lattner | 09ed0ff | 2006-12-01 01:45:39 +0000 | [diff] [blame] | 6059 | // Force vspltis[hw] -1 to vspltisb -1 to canonicalize. |
| 6060 | if (Val == -1) |
| 6061 | SplatSize = 1; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6062 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6063 | EVT CanonicalVT = VTys[SplatSize-1]; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6064 | |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 6065 | // Build a canonical splat for this value. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6066 | SDValue Elt = DAG.getConstant(Val, MVT::i32); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6067 | SmallVector<SDValue, 8> Ops; |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6068 | Ops.assign(CanonicalVT.getVectorNumElements(), Elt); |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 6069 | SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6070 | return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res); |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 6071 | } |
| 6072 | |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 6073 | /// BuildIntrinsicOp - Return a unary operator intrinsic node with the |
| 6074 | /// specified intrinsic ID. |
| 6075 | static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6076 | SelectionDAG &DAG, SDLoc dl, |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 6077 | EVT DestVT = MVT::Other) { |
| 6078 | if (DestVT == MVT::Other) DestVT = Op.getValueType(); |
| 6079 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, |
| 6080 | DAG.getConstant(IID, MVT::i32), Op); |
| 6081 | } |
| 6082 | |
Chris Lattner | a2cae1b | 2006-04-18 03:24:30 +0000 | [diff] [blame] | 6083 | /// BuildIntrinsicOp - Return a binary operator intrinsic node with the |
Chris Lattner | 1b3806a | 2006-04-17 06:58:41 +0000 | [diff] [blame] | 6084 | /// specified intrinsic ID. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6085 | static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6086 | SelectionDAG &DAG, SDLoc dl, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6087 | EVT DestVT = MVT::Other) { |
| 6088 | if (DestVT == MVT::Other) DestVT = LHS.getValueType(); |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6089 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6090 | DAG.getConstant(IID, MVT::i32), LHS, RHS); |
Chris Lattner | 1b3806a | 2006-04-17 06:58:41 +0000 | [diff] [blame] | 6091 | } |
| 6092 | |
Chris Lattner | a2cae1b | 2006-04-18 03:24:30 +0000 | [diff] [blame] | 6093 | /// BuildIntrinsicOp - Return a ternary operator intrinsic node with the |
| 6094 | /// specified intrinsic ID. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6095 | static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1, |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6096 | SDValue Op2, SelectionDAG &DAG, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6097 | SDLoc dl, EVT DestVT = MVT::Other) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6098 | if (DestVT == MVT::Other) DestVT = Op0.getValueType(); |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6099 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6100 | DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2); |
Chris Lattner | a2cae1b | 2006-04-18 03:24:30 +0000 | [diff] [blame] | 6101 | } |
| 6102 | |
| 6103 | |
Chris Lattner | 264c908 | 2006-04-17 17:55:10 +0000 | [diff] [blame] | 6104 | /// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified |
| 6105 | /// amount. The result has the specified value type. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6106 | static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6107 | EVT VT, SelectionDAG &DAG, SDLoc dl) { |
Chris Lattner | 264c908 | 2006-04-17 17:55:10 +0000 | [diff] [blame] | 6108 | // Force LHS/RHS to be the right type. |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6109 | LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS); |
| 6110 | RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS); |
Duncan Sands | b0e3938 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 6111 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6112 | int Ops[16]; |
Chris Lattner | 264c908 | 2006-04-17 17:55:10 +0000 | [diff] [blame] | 6113 | for (unsigned i = 0; i != 16; ++i) |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6114 | Ops[i] = i + Amt; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6115 | SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6116 | return DAG.getNode(ISD::BITCAST, dl, VT, T); |
Chris Lattner | 264c908 | 2006-04-17 17:55:10 +0000 | [diff] [blame] | 6117 | } |
| 6118 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6119 | // If this is a case we can't handle, return null and let the default |
| 6120 | // expansion code take care of it. If we CAN select this case, and if it |
| 6121 | // selects to a single instruction, return Op. Otherwise, if we can codegen |
| 6122 | // this case more efficiently than a constant pool load, lower it to the |
| 6123 | // sequence of ops that should be used. |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6124 | SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, |
| 6125 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6126 | SDLoc dl(Op); |
Bob Wilson | d8ea0e1 | 2009-03-01 01:13:55 +0000 | [diff] [blame] | 6127 | BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode()); |
Craig Topper | e73658d | 2014-04-28 04:05:08 +0000 | [diff] [blame] | 6128 | assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR"); |
Scott Michel | bb87828 | 2009-02-25 03:12:50 +0000 | [diff] [blame] | 6129 | |
Bob Wilson | 85cefe8 | 2009-03-02 23:24:16 +0000 | [diff] [blame] | 6130 | // Check if this is a splat of a constant value. |
| 6131 | APInt APSplatBits, APSplatUndef; |
| 6132 | unsigned SplatBitSize; |
Bob Wilson | d8ea0e1 | 2009-03-01 01:13:55 +0000 | [diff] [blame] | 6133 | bool HasAnyUndefs; |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6134 | if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize, |
Dale Johannesen | 5f4eecf | 2009-11-13 01:45:18 +0000 | [diff] [blame] | 6135 | HasAnyUndefs, 0, true) || SplatBitSize > 32) |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6136 | return SDValue(); |
Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 6137 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6138 | unsigned SplatBits = APSplatBits.getZExtValue(); |
| 6139 | unsigned SplatUndef = APSplatUndef.getZExtValue(); |
| 6140 | unsigned SplatSize = SplatBitSize / 8; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6141 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6142 | // First, handle single instruction cases. |
| 6143 | |
| 6144 | // All zeros? |
| 6145 | if (SplatBits == 0) { |
| 6146 | // Canonicalize all zero vectors to be v4i32. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6147 | if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) { |
| 6148 | SDValue Z = DAG.getConstant(0, MVT::i32); |
| 6149 | Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6150 | Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z); |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6151 | } |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6152 | return Op; |
| 6153 | } |
Chris Lattner | fa5aa39 | 2006-04-16 01:01:29 +0000 | [diff] [blame] | 6154 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6155 | // If the sign extended value is in the range [-16,15], use VSPLTI[bhw]. |
| 6156 | int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >> |
| 6157 | (32-SplatBitSize)); |
| 6158 | if (SextVal >= -16 && SextVal <= 15) |
| 6159 | return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6160 | |
| 6161 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6162 | // Two instruction sequences. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6163 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6164 | // If this value is in the range [-32,30] and is even, use: |
Bill Schmidt | c6cbecc | 2013-02-20 20:41:42 +0000 | [diff] [blame] | 6165 | // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2) |
| 6166 | // If this value is in the range [17,31] and is odd, use: |
| 6167 | // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16) |
| 6168 | // If this value is in the range [-31,-17] and is odd, use: |
| 6169 | // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16) |
| 6170 | // Note the last two are three-instruction sequences. |
| 6171 | if (SextVal >= -32 && SextVal <= 31) { |
| 6172 | // To avoid having these optimizations undone by constant folding, |
| 6173 | // we convert to a pseudo that will be expanded later into one of |
| 6174 | // the above forms. |
| 6175 | SDValue Elt = DAG.getConstant(SextVal, MVT::i32); |
Bill Schmidt | 71dddd5 | 2014-05-27 15:57:51 +0000 | [diff] [blame] | 6176 | EVT VT = (SplatSize == 1 ? MVT::v16i8 : |
| 6177 | (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32)); |
| 6178 | SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32); |
| 6179 | SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize); |
| 6180 | if (VT == Op.getValueType()) |
| 6181 | return RetVal; |
| 6182 | else |
| 6183 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6184 | } |
| 6185 | |
| 6186 | // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is |
| 6187 | // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important |
| 6188 | // for fneg/fabs. |
| 6189 | if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) { |
| 6190 | // Make -1 and vspltisw -1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6191 | SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6192 | |
| 6193 | // Make the VSLW intrinsic, computing 0x8000_0000. |
| 6194 | SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV, |
| 6195 | OnesV, DAG, dl); |
| 6196 | |
| 6197 | // xor by OnesV to invert it. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6198 | Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6199 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6200 | } |
| 6201 | |
Bill Schmidt | 4aedff8 | 2014-06-06 14:06:26 +0000 | [diff] [blame] | 6202 | // The remaining cases assume either big endian element order or |
| 6203 | // a splat-size that equates to the element size of the vector |
| 6204 | // to be built. An example that doesn't work for little endian is |
| 6205 | // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits |
| 6206 | // and a vector element size of 16 bits. The code below will |
| 6207 | // produce the vector in big endian element order, which for little |
| 6208 | // endian is {-1, 0, -1, 0, -1, 0, -1, 0}. |
| 6209 | |
| 6210 | // For now, just avoid these optimizations in that case. |
| 6211 | // FIXME: Develop correct optimizations for LE with mismatched |
| 6212 | // splat and element sizes. |
| 6213 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6214 | if (Subtarget.isLittleEndian() && |
Bill Schmidt | 4aedff8 | 2014-06-06 14:06:26 +0000 | [diff] [blame] | 6215 | SplatSize != Op.getValueType().getVectorElementType().getSizeInBits()) |
| 6216 | return SDValue(); |
| 6217 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6218 | // Check to see if this is a wide variety of vsplti*, binop self cases. |
| 6219 | static const signed char SplatCsts[] = { |
| 6220 | -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7, |
| 6221 | -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16 |
| 6222 | }; |
| 6223 | |
| 6224 | for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) { |
| 6225 | // Indirect through the SplatCsts array so that we favor 'vsplti -1' for |
| 6226 | // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1' |
| 6227 | int i = SplatCsts[idx]; |
| 6228 | |
| 6229 | // Figure out what shift amount will be used by altivec if shifted by i in |
| 6230 | // this splat size. |
| 6231 | unsigned TypeShiftAmt = i & (SplatBitSize-1); |
| 6232 | |
| 6233 | // vsplti + shl self. |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 6234 | if (SextVal == (int)((unsigned)i << TypeShiftAmt)) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6235 | SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6236 | static const unsigned IIDs[] = { // Intrinsic to use for each size. |
| 6237 | Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0, |
| 6238 | Intrinsic::ppc_altivec_vslw |
| 6239 | }; |
| 6240 | Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6241 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); |
Chris Lattner | 2a099c0 | 2006-04-17 06:00:21 +0000 | [diff] [blame] | 6242 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6243 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6244 | // vsplti + srl self. |
| 6245 | if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6246 | SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6247 | static const unsigned IIDs[] = { // Intrinsic to use for each size. |
| 6248 | Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0, |
| 6249 | Intrinsic::ppc_altivec_vsrw |
| 6250 | }; |
| 6251 | Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6252 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); |
Chris Lattner | 1b3806a | 2006-04-17 06:58:41 +0000 | [diff] [blame] | 6253 | } |
| 6254 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6255 | // vsplti + sra self. |
| 6256 | if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6257 | SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6258 | static const unsigned IIDs[] = { // Intrinsic to use for each size. |
| 6259 | Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0, |
| 6260 | Intrinsic::ppc_altivec_vsraw |
| 6261 | }; |
| 6262 | Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6263 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); |
Chris Lattner | 1b3806a | 2006-04-17 06:58:41 +0000 | [diff] [blame] | 6264 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6265 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6266 | // vsplti + rol self. |
| 6267 | if (SextVal == (int)(((unsigned)i << TypeShiftAmt) | |
| 6268 | ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6269 | SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6270 | static const unsigned IIDs[] = { // Intrinsic to use for each size. |
| 6271 | Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0, |
| 6272 | Intrinsic::ppc_altivec_vrlw |
| 6273 | }; |
| 6274 | Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6275 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6276 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6277 | |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6278 | // t = vsplti c, result = vsldoi t, t, 1 |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 6279 | if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6280 | SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6281 | return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl); |
Chris Lattner | e54133c | 2006-04-17 18:09:22 +0000 | [diff] [blame] | 6282 | } |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6283 | // t = vsplti c, result = vsldoi t, t, 2 |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 6284 | if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6285 | SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6286 | return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl); |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6287 | } |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6288 | // t = vsplti c, result = vsldoi t, t, 3 |
Richard Smith | 228e6d4 | 2012-08-24 23:29:28 +0000 | [diff] [blame] | 6289 | if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6290 | SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); |
Bob Wilson | 530e038 | 2009-03-03 19:26:27 +0000 | [diff] [blame] | 6291 | return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl); |
| 6292 | } |
| 6293 | } |
| 6294 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6295 | return SDValue(); |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6296 | } |
| 6297 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6298 | /// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit |
| 6299 | /// the specified operations to build the shuffle. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6300 | static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS, |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6301 | SDValue RHS, SelectionDAG &DAG, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6302 | SDLoc dl) { |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6303 | unsigned OpNum = (PFEntry >> 26) & 0x0F; |
Bill Wendling | 95e1af2 | 2008-09-17 00:30:57 +0000 | [diff] [blame] | 6304 | unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6305 | unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6306 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6307 | enum { |
Chris Lattner | d2ca9ab | 2006-05-16 04:20:24 +0000 | [diff] [blame] | 6308 | OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3> |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6309 | OP_VMRGHW, |
| 6310 | OP_VMRGLW, |
| 6311 | OP_VSPLTISW0, |
| 6312 | OP_VSPLTISW1, |
| 6313 | OP_VSPLTISW2, |
| 6314 | OP_VSPLTISW3, |
| 6315 | OP_VSLDOI4, |
| 6316 | OP_VSLDOI8, |
Chris Lattner | aa237256 | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 6317 | OP_VSLDOI12 |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6318 | }; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6319 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6320 | if (OpNum == OP_COPY) { |
| 6321 | if (LHSID == (1*9+2)*9+3) return LHS; |
| 6322 | assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!"); |
| 6323 | return RHS; |
| 6324 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6325 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6326 | SDValue OpLHS, OpRHS; |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6327 | OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl); |
| 6328 | OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6329 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6330 | int ShufIdxs[16]; |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6331 | switch (OpNum) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6332 | default: llvm_unreachable("Unknown i32 permute!"); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6333 | case OP_VMRGHW: |
| 6334 | ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3; |
| 6335 | ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19; |
| 6336 | ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7; |
| 6337 | ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23; |
| 6338 | break; |
| 6339 | case OP_VMRGLW: |
| 6340 | ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11; |
| 6341 | ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27; |
| 6342 | ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15; |
| 6343 | ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31; |
| 6344 | break; |
| 6345 | case OP_VSPLTISW0: |
| 6346 | for (unsigned i = 0; i != 16; ++i) |
| 6347 | ShufIdxs[i] = (i&3)+0; |
| 6348 | break; |
| 6349 | case OP_VSPLTISW1: |
| 6350 | for (unsigned i = 0; i != 16; ++i) |
| 6351 | ShufIdxs[i] = (i&3)+4; |
| 6352 | break; |
| 6353 | case OP_VSPLTISW2: |
| 6354 | for (unsigned i = 0; i != 16; ++i) |
| 6355 | ShufIdxs[i] = (i&3)+8; |
| 6356 | break; |
| 6357 | case OP_VSPLTISW3: |
| 6358 | for (unsigned i = 0; i != 16; ++i) |
| 6359 | ShufIdxs[i] = (i&3)+12; |
| 6360 | break; |
| 6361 | case OP_VSLDOI4: |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6362 | return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6363 | case OP_VSLDOI8: |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6364 | return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6365 | case OP_VSLDOI12: |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6366 | return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6367 | } |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6368 | EVT VT = OpLHS.getValueType(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6369 | OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS); |
| 6370 | OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6371 | SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6372 | return DAG.getNode(ISD::BITCAST, dl, VT, T); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6373 | } |
| 6374 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6375 | /// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this |
| 6376 | /// is a shuffle we can handle in a single instruction, return it. Otherwise, |
| 6377 | /// return the code it can be lowered into. Worst case, it can always be |
| 6378 | /// lowered into a vperm. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6379 | SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6380 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6381 | SDLoc dl(Op); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6382 | SDValue V1 = Op.getOperand(0); |
| 6383 | SDValue V2 = Op.getOperand(1); |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6384 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6385 | EVT VT = Op.getValueType(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6386 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6387 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6388 | // Cases that are handled by instructions that take permute immediates |
| 6389 | // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be |
| 6390 | // selected by the instruction selector. |
| 6391 | if (V2.getOpcode() == ISD::UNDEF) { |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6392 | if (PPC::isSplatShuffleMask(SVOp, 1) || |
| 6393 | PPC::isSplatShuffleMask(SVOp, 2) || |
| 6394 | PPC::isSplatShuffleMask(SVOp, 4) || |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 6395 | PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) || |
| 6396 | PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) || |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 6397 | PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 || |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 6398 | PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) || |
| 6399 | PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) || |
| 6400 | PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) || |
| 6401 | PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) || |
| 6402 | PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) || |
| 6403 | PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) { |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6404 | return Op; |
| 6405 | } |
| 6406 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6407 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6408 | // Altivec has a variety of "shuffle immediates" that take two vector inputs |
| 6409 | // and produce a fixed permutation. If any of these match, do not lower to |
| 6410 | // VPERM. |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 6411 | unsigned int ShuffleKind = isLittleEndian ? 2 : 0; |
Ulrich Weigand | cc9909b | 2014-08-04 13:53:40 +0000 | [diff] [blame] | 6412 | if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) || |
| 6413 | PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) || |
Bill Schmidt | 42a6936 | 2014-08-05 20:47:25 +0000 | [diff] [blame] | 6414 | PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 || |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 6415 | PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) || |
| 6416 | PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) || |
| 6417 | PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) || |
| 6418 | PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) || |
| 6419 | PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) || |
| 6420 | PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG)) |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6421 | return Op; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6422 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6423 | // Check to see if this is a shuffle of 4-byte values. If so, we can use our |
| 6424 | // perfect shuffle table to emit an optimal matching sequence. |
Benjamin Kramer | 339ced4 | 2012-01-15 13:16:05 +0000 | [diff] [blame] | 6425 | ArrayRef<int> PermMask = SVOp->getMask(); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6426 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6427 | unsigned PFIndexes[4]; |
| 6428 | bool isFourElementShuffle = true; |
| 6429 | for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number |
| 6430 | unsigned EltNo = 8; // Start out undef. |
| 6431 | for (unsigned j = 0; j != 4; ++j) { // Intra-element byte. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6432 | if (PermMask[i*4+j] < 0) |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6433 | continue; // Undef, ignore it. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6434 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6435 | unsigned ByteSource = PermMask[i*4+j]; |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6436 | if ((ByteSource & 3) != j) { |
| 6437 | isFourElementShuffle = false; |
| 6438 | break; |
| 6439 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6440 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6441 | if (EltNo == 8) { |
| 6442 | EltNo = ByteSource/4; |
| 6443 | } else if (EltNo != ByteSource/4) { |
| 6444 | isFourElementShuffle = false; |
| 6445 | break; |
| 6446 | } |
| 6447 | } |
| 6448 | PFIndexes[i] = EltNo; |
| 6449 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6450 | |
| 6451 | // If this shuffle can be expressed as a shuffle of 4-byte elements, use the |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6452 | // perfect shuffle vector to determine if it is cost effective to do this as |
| 6453 | // discrete instructions, or whether we should use a vperm. |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 6454 | // For now, we skip this for little endian until such time as we have a |
| 6455 | // little-endian perfect shuffle table. |
| 6456 | if (isFourElementShuffle && !isLittleEndian) { |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6457 | // Compute the index in the perfect shuffle table. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6458 | unsigned PFTableIndex = |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6459 | PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3]; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6460 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6461 | unsigned PFEntry = PerfectShuffleTable[PFTableIndex]; |
| 6462 | unsigned Cost = (PFEntry >> 30); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6463 | |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6464 | // Determining when to avoid vperm is tricky. Many things affect the cost |
| 6465 | // of vperm, particularly how many times the perm mask needs to be computed. |
| 6466 | // For example, if the perm mask can be hoisted out of a loop or is already |
| 6467 | // used (perhaps because there are multiple permutes with the same shuffle |
| 6468 | // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of |
| 6469 | // the loop requires an extra register. |
| 6470 | // |
| 6471 | // As a compromise, we only emit discrete instructions if the shuffle can be |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6472 | // generated in 3 or fewer operations. When we have loop information |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6473 | // available, if this block is within a loop, we should avoid using vperm |
| 6474 | // for 3-operation perms and use a constant pool load instead. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6475 | if (Cost < 3) |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6476 | return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl); |
Chris Lattner | 071ad01 | 2006-04-17 05:28:54 +0000 | [diff] [blame] | 6477 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6478 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6479 | // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant |
| 6480 | // vector that will get spilled to the constant pool. |
| 6481 | if (V2.getOpcode() == ISD::UNDEF) V2 = V1; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6482 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6483 | // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except |
| 6484 | // that it is in input element units, not in bytes. Convert now. |
Bill Schmidt | 4aedff8 | 2014-06-06 14:06:26 +0000 | [diff] [blame] | 6485 | |
| 6486 | // For little endian, the order of the input vectors is reversed, and |
| 6487 | // the permutation mask is complemented with respect to 31. This is |
| 6488 | // necessary to produce proper semantics with the big-endian-biased vperm |
| 6489 | // instruction. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6490 | EVT EltVT = V1.getValueType().getVectorElementType(); |
Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6491 | unsigned BytesPerElement = EltVT.getSizeInBits()/8; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6492 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6493 | SmallVector<SDValue, 16> ResultMask; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6494 | for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) { |
| 6495 | unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i]; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6496 | |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6497 | for (unsigned j = 0; j != BytesPerElement; ++j) |
Bill Schmidt | 4aedff8 | 2014-06-06 14:06:26 +0000 | [diff] [blame] | 6498 | if (isLittleEndian) |
| 6499 | ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j), |
| 6500 | MVT::i32)); |
| 6501 | else |
| 6502 | ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j, |
| 6503 | MVT::i32)); |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6504 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6505 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6506 | SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 6507 | ResultMask); |
Bill Schmidt | 4aedff8 | 2014-06-06 14:06:26 +0000 | [diff] [blame] | 6508 | if (isLittleEndian) |
| 6509 | return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), |
| 6510 | V2, V1, VPermMask); |
| 6511 | else |
| 6512 | return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), |
| 6513 | V1, V2, VPermMask); |
Chris Lattner | 19e9055 | 2006-04-14 05:19:18 +0000 | [diff] [blame] | 6514 | } |
| 6515 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6516 | /// getAltivecCompareInfo - Given an intrinsic, return false if it is not an |
| 6517 | /// altivec comparison. If it is, return true and fill in Opc/isDot with |
| 6518 | /// information about the intrinsic. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6519 | static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc, |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6520 | bool &isDot) { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6521 | unsigned IntrinsicID = |
| 6522 | cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue(); |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6523 | CompareOpc = -1; |
| 6524 | isDot = false; |
| 6525 | switch (IntrinsicID) { |
| 6526 | default: return false; |
| 6527 | // Comparison predicates. |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6528 | case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break; |
| 6529 | case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break; |
| 6530 | case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break; |
| 6531 | case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break; |
| 6532 | case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break; |
| 6533 | case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break; |
| 6534 | case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break; |
| 6535 | case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break; |
| 6536 | case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break; |
| 6537 | case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break; |
| 6538 | case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break; |
| 6539 | case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break; |
| 6540 | case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6541 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6542 | // Normal Comparisons. |
| 6543 | case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break; |
| 6544 | case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break; |
| 6545 | case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break; |
| 6546 | case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break; |
| 6547 | case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break; |
| 6548 | case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break; |
| 6549 | case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break; |
| 6550 | case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break; |
| 6551 | case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break; |
| 6552 | case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break; |
| 6553 | case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break; |
| 6554 | case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break; |
| 6555 | case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break; |
| 6556 | } |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6557 | return true; |
| 6558 | } |
| 6559 | |
| 6560 | /// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom |
| 6561 | /// lower, do it, otherwise return null. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6562 | SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6563 | SelectionDAG &DAG) const { |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6564 | // If this is a lowered altivec predicate compare, CompareOpc is set to the |
| 6565 | // opcode number of the comparison. |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6566 | SDLoc dl(Op); |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6567 | int CompareOpc; |
| 6568 | bool isDot; |
| 6569 | if (!getAltivecCompareInfo(Op, CompareOpc, isDot)) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6570 | return SDValue(); // Don't custom lower most intrinsics. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6571 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 6572 | // If this is a non-dot comparison, make the VCMP node and we are done. |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6573 | if (!isDot) { |
Dale Johannesen | f80493b | 2009-02-05 22:07:54 +0000 | [diff] [blame] | 6574 | SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(), |
Chris Lattner | 9fa851b | 2010-03-14 22:44:11 +0000 | [diff] [blame] | 6575 | Op.getOperand(1), Op.getOperand(2), |
| 6576 | DAG.getConstant(CompareOpc, MVT::i32)); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6577 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6578 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6579 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6580 | // Create the PPCISD altivec 'dot' comparison node. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6581 | SDValue Ops[] = { |
Chris Lattner | d66f14e | 2006-08-11 17:18:05 +0000 | [diff] [blame] | 6582 | Op.getOperand(2), // LHS |
| 6583 | Op.getOperand(3), // RHS |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6584 | DAG.getConstant(CompareOpc, MVT::i32) |
Chris Lattner | d66f14e | 2006-08-11 17:18:05 +0000 | [diff] [blame] | 6585 | }; |
Benjamin Kramer | fdf362b | 2013-03-07 20:33:29 +0000 | [diff] [blame] | 6586 | EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue }; |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 6587 | SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6588 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6589 | // Now that we have the comparison, emit a copy from the CR to a GPR. |
| 6590 | // This is flagged to the above dot comparison. |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 6591 | SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6592 | DAG.getRegister(PPC::CR6, MVT::i32), |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6593 | CompNode.getValue(1)); |
| 6594 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6595 | // Unpack the result based on how the target uses it. |
| 6596 | unsigned BitNo; // Bit # of CR6. |
| 6597 | bool InvertBit; // Invert result? |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6598 | switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) { |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6599 | default: // Can't happen, don't crash on invalid number though. |
| 6600 | case 0: // Return the value of the EQ bit of CR6. |
| 6601 | BitNo = 0; InvertBit = false; |
| 6602 | break; |
| 6603 | case 1: // Return the inverted value of the EQ bit of CR6. |
| 6604 | BitNo = 0; InvertBit = true; |
| 6605 | break; |
| 6606 | case 2: // Return the value of the LT bit of CR6. |
| 6607 | BitNo = 2; InvertBit = false; |
| 6608 | break; |
| 6609 | case 3: // Return the inverted value of the LT bit of CR6. |
| 6610 | BitNo = 2; InvertBit = true; |
| 6611 | break; |
| 6612 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6613 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6614 | // Shift the bit into the low position. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6615 | Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags, |
| 6616 | DAG.getConstant(8-(3-BitNo), MVT::i32)); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6617 | // Isolate the bit. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6618 | Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags, |
| 6619 | DAG.getConstant(1, MVT::i32)); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6620 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6621 | // If we are supposed to, toggle the bit. |
| 6622 | if (InvertBit) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6623 | Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags, |
| 6624 | DAG.getConstant(1, MVT::i32)); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6625 | return Flags; |
| 6626 | } |
| 6627 | |
Hal Finkel | 5c0d145 | 2014-03-30 13:22:59 +0000 | [diff] [blame] | 6628 | SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, |
| 6629 | SelectionDAG &DAG) const { |
| 6630 | SDLoc dl(Op); |
| 6631 | // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int |
| 6632 | // instructions), but for smaller types, we need to first extend up to v2i32 |
| 6633 | // before doing going farther. |
| 6634 | if (Op.getValueType() == MVT::v2i64) { |
| 6635 | EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); |
| 6636 | if (ExtVT != MVT::v2i32) { |
| 6637 | Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)); |
| 6638 | Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op, |
| 6639 | DAG.getValueType(EVT::getVectorVT(*DAG.getContext(), |
| 6640 | ExtVT.getVectorElementType(), 4))); |
| 6641 | Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op); |
| 6642 | Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op, |
| 6643 | DAG.getValueType(MVT::v2i32)); |
| 6644 | } |
| 6645 | |
| 6646 | return Op; |
| 6647 | } |
| 6648 | |
| 6649 | return SDValue(); |
| 6650 | } |
| 6651 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6652 | SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6653 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6654 | SDLoc dl(Op); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6655 | // Create a stack slot that is 16-byte aligned. |
| 6656 | MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo(); |
David Greene | 1fbe054 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 6657 | int FrameIdx = FrameInfo->CreateStackObject(16, 16, false); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 6658 | EVT PtrVT = getPointerTy(); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6659 | SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6660 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6661 | // Store the input value into Value#0 of the stack slot. |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6662 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, |
Chris Lattner | 676c61d | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 6663 | Op.getOperand(0), FIdx, MachinePointerInfo(), |
David Greene | 87a5abe | 2010-02-15 16:56:53 +0000 | [diff] [blame] | 6664 | false, false, 0); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6665 | // Load it out. |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 6666 | return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 6667 | false, false, false, 0); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6668 | } |
| 6669 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6670 | SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6671 | SDLoc dl(Op); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6672 | if (Op.getValueType() == MVT::v4i32) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6673 | SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6674 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6675 | SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl); |
| 6676 | SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6677 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6678 | SDValue RHSSwap = // = vrlw RHS, 16 |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6679 | BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6680 | |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6681 | // Shrinkify inputs to v8i16. |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6682 | LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS); |
| 6683 | RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS); |
| 6684 | RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6685 | |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6686 | // Low parts multiplied together, generating 32-bit results (we ignore the |
| 6687 | // top parts). |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6688 | SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6689 | LHS, RHS, DAG, dl, MVT::v4i32); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6690 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6691 | SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6692 | LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32); |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6693 | // Shift the high parts up 16 bits. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6694 | HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6695 | Neg16, DAG, dl); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6696 | return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd); |
| 6697 | } else if (Op.getValueType() == MVT::v8i16) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6698 | SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6699 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6700 | SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl); |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6701 | |
Chris Lattner | 96d5048 | 2006-04-18 04:28:57 +0000 | [diff] [blame] | 6702 | return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm, |
Dale Johannesen | 9f3f72f | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 6703 | LHS, RHS, Zero, DAG, dl); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6704 | } else if (Op.getValueType() == MVT::v16i8) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6705 | SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6706 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6707 | |
Chris Lattner | d6d82aa | 2006-04-18 03:57:35 +0000 | [diff] [blame] | 6708 | // Multiply the even 8-bit parts, producing 16-bit sums. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6709 | SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6710 | LHS, RHS, DAG, dl, MVT::v8i16); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6711 | EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6712 | |
Chris Lattner | d6d82aa | 2006-04-18 03:57:35 +0000 | [diff] [blame] | 6713 | // Multiply the odd 8-bit parts, producing 16-bit sums. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6714 | SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6715 | LHS, RHS, DAG, dl, MVT::v8i16); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6716 | OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6717 | |
Bill Schmidt | 42995e8 | 2014-06-09 16:06:29 +0000 | [diff] [blame] | 6718 | // Merge the results together. Because vmuleub and vmuloub are |
| 6719 | // instructions with a big-endian bias, we must reverse the |
| 6720 | // element numbering and reverse the meaning of "odd" and "even" |
| 6721 | // when generating little endian code. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6722 | int Ops[16]; |
Chris Lattner | d6d82aa | 2006-04-18 03:57:35 +0000 | [diff] [blame] | 6723 | for (unsigned i = 0; i != 8; ++i) { |
Bill Schmidt | 42995e8 | 2014-06-09 16:06:29 +0000 | [diff] [blame] | 6724 | if (isLittleEndian) { |
| 6725 | Ops[i*2 ] = 2*i; |
| 6726 | Ops[i*2+1] = 2*i+16; |
| 6727 | } else { |
| 6728 | Ops[i*2 ] = 2*i+1; |
| 6729 | Ops[i*2+1] = 2*i+1+16; |
| 6730 | } |
Chris Lattner | d6d82aa | 2006-04-18 03:57:35 +0000 | [diff] [blame] | 6731 | } |
Bill Schmidt | 42995e8 | 2014-06-09 16:06:29 +0000 | [diff] [blame] | 6732 | if (isLittleEndian) |
| 6733 | return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops); |
| 6734 | else |
| 6735 | return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops); |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6736 | } else { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6737 | llvm_unreachable("Unknown mul to lower!"); |
Chris Lattner | 7e439874 | 2006-04-18 03:43:48 +0000 | [diff] [blame] | 6738 | } |
Chris Lattner | a2cae1b | 2006-04-18 03:24:30 +0000 | [diff] [blame] | 6739 | } |
| 6740 | |
Chris Lattner | f3d06c6 | 2005-08-26 00:52:45 +0000 | [diff] [blame] | 6741 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 6742 | /// |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6743 | SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | f3d06c6 | 2005-08-26 00:52:45 +0000 | [diff] [blame] | 6744 | switch (Op.getOpcode()) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6745 | default: llvm_unreachable("Wasn't expecting to be able to lower this!"); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6746 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 6747 | case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6748 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); |
Roman Divacky | e3f15c98 | 2012-06-04 17:36:38 +0000 | [diff] [blame] | 6749 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 6750 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6751 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 6752 | case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG); |
| 6753 | case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6754 | case ISD::VASTART: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6755 | return LowerVASTART(Op, DAG, Subtarget); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6756 | |
| 6757 | case ISD::VAARG: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6758 | return LowerVAARG(Op, DAG, Subtarget); |
Nicolas Geoffray | 23710a7 | 2007-04-03 13:59:52 +0000 | [diff] [blame] | 6759 | |
Roman Divacky | c3825df | 2013-07-25 21:36:47 +0000 | [diff] [blame] | 6760 | case ISD::VACOPY: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6761 | return LowerVACOPY(Op, DAG, Subtarget); |
Roman Divacky | c3825df | 2013-07-25 21:36:47 +0000 | [diff] [blame] | 6762 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6763 | case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget); |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 6764 | case ISD::DYNAMIC_STACKALLOC: |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6765 | return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget); |
Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 6766 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 6767 | case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG); |
| 6768 | case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG); |
| 6769 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 6770 | case ISD::LOAD: return LowerLOAD(Op, DAG); |
| 6771 | case ISD::STORE: return LowerSTORE(Op, DAG); |
| 6772 | case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG); |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6773 | case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG); |
Dale Johannesen | 37bc85f | 2009-06-04 20:53:52 +0000 | [diff] [blame] | 6774 | case ISD::FP_TO_UINT: |
| 6775 | case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG, |
Hal Finkel | ed844c4 | 2015-01-06 22:31:02 +0000 | [diff] [blame] | 6776 | SDLoc(Op)); |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 6777 | case ISD::UINT_TO_FP: |
| 6778 | case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG); |
Dan Gohman | 9ba4d76 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 6779 | case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); |
Chris Lattner | 4a66d69 | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 6780 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6781 | // Lower 64-bit shifts. |
Chris Lattner | 601b865 | 2006-09-20 03:47:40 +0000 | [diff] [blame] | 6782 | case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG); |
| 6783 | case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG); |
| 6784 | case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG); |
Chris Lattner | 4a66d69 | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 6785 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6786 | // Vector-related lowering. |
| 6787 | case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); |
| 6788 | case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); |
| 6789 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); |
| 6790 | case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); |
Hal Finkel | 5c0d145 | 2014-03-30 13:22:59 +0000 | [diff] [blame] | 6791 | case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG); |
Chris Lattner | a2cae1b | 2006-04-18 03:24:30 +0000 | [diff] [blame] | 6792 | case ISD::MUL: return LowerMUL(Op, DAG); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6793 | |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 6794 | // For counter-based loop handling. |
| 6795 | case ISD::INTRINSIC_W_CHAIN: return SDValue(); |
| 6796 | |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 6797 | // Frame & Return address. |
| 6798 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); |
Nicolas Geoffray | 75ab979 | 2007-03-01 13:11:38 +0000 | [diff] [blame] | 6799 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); |
Chris Lattner | e675a08 | 2005-08-31 20:23:54 +0000 | [diff] [blame] | 6800 | } |
Chris Lattner | f3d06c6 | 2005-08-26 00:52:45 +0000 | [diff] [blame] | 6801 | } |
| 6802 | |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6803 | void PPCTargetLowering::ReplaceNodeResults(SDNode *N, |
| 6804 | SmallVectorImpl<SDValue>&Results, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6805 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 6806 | SDLoc dl(N); |
Chris Lattner | 57ee7c6 | 2007-11-28 18:44:47 +0000 | [diff] [blame] | 6807 | switch (N->getOpcode()) { |
Duncan Sands | 4068a7f | 2008-10-28 15:00:32 +0000 | [diff] [blame] | 6808 | default: |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 6809 | llvm_unreachable("Do not know how to custom type legalize this operation!"); |
Hal Finkel | bbdee93 | 2014-12-02 22:01:00 +0000 | [diff] [blame] | 6810 | case ISD::READCYCLECOUNTER: { |
| 6811 | SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); |
| 6812 | SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0)); |
| 6813 | |
| 6814 | Results.push_back(RTB); |
| 6815 | Results.push_back(RTB.getValue(1)); |
| 6816 | Results.push_back(RTB.getValue(2)); |
| 6817 | break; |
| 6818 | } |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 6819 | case ISD::INTRINSIC_W_CHAIN: { |
| 6820 | if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != |
| 6821 | Intrinsic::ppc_is_decremented_ctr_nonzero) |
| 6822 | break; |
| 6823 | |
| 6824 | assert(N->getValueType(0) == MVT::i1 && |
| 6825 | "Unexpected result type for CTR decrement intrinsic"); |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 6826 | EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0)); |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 6827 | SDVTList VTs = DAG.getVTList(SVT, MVT::Other); |
| 6828 | SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0), |
| 6829 | N->getOperand(1)); |
| 6830 | |
| 6831 | Results.push_back(NewInt); |
| 6832 | Results.push_back(NewInt.getValue(1)); |
| 6833 | break; |
| 6834 | } |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 6835 | case ISD::VAARG: { |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 6836 | if (!Subtarget.isSVR4ABI() || Subtarget.isPPC64()) |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 6837 | return; |
| 6838 | |
| 6839 | EVT VT = N->getValueType(0); |
| 6840 | |
| 6841 | if (VT == MVT::i64) { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6842 | SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget); |
Roman Divacky | 4394e68 | 2011-06-28 15:30:42 +0000 | [diff] [blame] | 6843 | |
| 6844 | Results.push_back(NewNode); |
| 6845 | Results.push_back(NewNode.getValue(1)); |
| 6846 | } |
| 6847 | return; |
| 6848 | } |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6849 | case ISD::FP_ROUND_INREG: { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6850 | assert(N->getValueType(0) == MVT::ppcf128); |
| 6851 | assert(N->getOperand(0).getValueType() == MVT::ppcf128); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6852 | SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6853 | MVT::f64, N->getOperand(0), |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6854 | DAG.getIntPtrConstant(0)); |
Dale Johannesen | f80493b | 2009-02-05 22:07:54 +0000 | [diff] [blame] | 6855 | SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6856 | MVT::f64, N->getOperand(0), |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6857 | DAG.getIntPtrConstant(1)); |
| 6858 | |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 6859 | // Add the two halves of the long double in round-to-zero mode. |
| 6860 | SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi); |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6861 | |
| 6862 | // We know the low half is about to be thrown away, so just use something |
| 6863 | // convenient. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6864 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128, |
Dale Johannesen | f80493b | 2009-02-05 22:07:54 +0000 | [diff] [blame] | 6865 | FPreg, FPreg)); |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6866 | return; |
Duncan Sands | 2a28791 | 2008-07-19 16:26:02 +0000 | [diff] [blame] | 6867 | } |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6868 | case ISD::FP_TO_SINT: |
Bill Schmidt | 4122169 | 2013-07-09 18:50:20 +0000 | [diff] [blame] | 6869 | // LowerFP_TO_INT() can only handle f32 and f64. |
| 6870 | if (N->getOperand(0).getValueType() == MVT::ppcf128) |
| 6871 | return; |
Dale Johannesen | 37bc85f | 2009-06-04 20:53:52 +0000 | [diff] [blame] | 6872 | Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl)); |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6873 | return; |
Chris Lattner | 57ee7c6 | 2007-11-28 18:44:47 +0000 | [diff] [blame] | 6874 | } |
| 6875 | } |
| 6876 | |
| 6877 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 6878 | //===----------------------------------------------------------------------===// |
| 6879 | // Other Lowering Code |
| 6880 | //===----------------------------------------------------------------------===// |
| 6881 | |
Robin Morisset | 2212996 | 2014-09-23 20:46:49 +0000 | [diff] [blame] | 6882 | static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) { |
| 6883 | Module *M = Builder.GetInsertBlock()->getParent()->getParent(); |
| 6884 | Function *Func = Intrinsic::getDeclaration(M, Id); |
| 6885 | return Builder.CreateCall(Func); |
| 6886 | } |
| 6887 | |
| 6888 | // The mappings for emitLeading/TrailingFence is taken from |
| 6889 | // http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html |
| 6890 | Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder, |
| 6891 | AtomicOrdering Ord, bool IsStore, |
| 6892 | bool IsLoad) const { |
| 6893 | if (Ord == SequentiallyConsistent) |
| 6894 | return callIntrinsic(Builder, Intrinsic::ppc_sync); |
| 6895 | else if (isAtLeastRelease(Ord)) |
| 6896 | return callIntrinsic(Builder, Intrinsic::ppc_lwsync); |
| 6897 | else |
| 6898 | return nullptr; |
| 6899 | } |
| 6900 | |
| 6901 | Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder, |
| 6902 | AtomicOrdering Ord, bool IsStore, |
| 6903 | bool IsLoad) const { |
| 6904 | if (IsLoad && isAtLeastAcquire(Ord)) |
| 6905 | return callIntrinsic(Builder, Intrinsic::ppc_lwsync); |
| 6906 | // FIXME: this is too conservative, a dependent branch + isync is enough. |
| 6907 | // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and |
| 6908 | // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html |
| 6909 | // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification. |
| 6910 | else |
| 6911 | return nullptr; |
| 6912 | } |
| 6913 | |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 6914 | MachineBasicBlock * |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6915 | PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB, |
Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 6916 | bool is64bit, unsigned BinOpcode) const { |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6917 | // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 6918 | const TargetInstrInfo *TII = Subtarget.getInstrInfo(); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6919 | |
| 6920 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 6921 | MachineFunction *F = BB->getParent(); |
| 6922 | MachineFunction::iterator It = BB; |
| 6923 | ++It; |
| 6924 | |
| 6925 | unsigned dest = MI->getOperand(0).getReg(); |
| 6926 | unsigned ptrA = MI->getOperand(1).getReg(); |
| 6927 | unsigned ptrB = MI->getOperand(2).getReg(); |
| 6928 | unsigned incr = MI->getOperand(3).getReg(); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6929 | DebugLoc dl = MI->getDebugLoc(); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6930 | |
| 6931 | MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 6932 | MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 6933 | F->insert(It, loopMBB); |
| 6934 | F->insert(It, exitMBB); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 6935 | exitMBB->splice(exitMBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 6936 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 6937 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6938 | |
| 6939 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6940 | unsigned TmpReg = (!BinOpcode) ? incr : |
Craig Topper | 61e88f4 | 2014-11-21 05:58:21 +0000 | [diff] [blame] | 6941 | RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass |
| 6942 | : &PPC::GPRCRegClass); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6943 | |
| 6944 | // thisMBB: |
| 6945 | // ... |
| 6946 | // fallthrough --> loopMBB |
| 6947 | BB->addSuccessor(loopMBB); |
| 6948 | |
| 6949 | // loopMBB: |
| 6950 | // l[wd]arx dest, ptr |
| 6951 | // add r0, dest, incr |
| 6952 | // st[wd]cx. r0, ptr |
| 6953 | // bne- loopMBB |
| 6954 | // fallthrough --> exitMBB |
| 6955 | BB = loopMBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6956 | BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest) |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6957 | .addReg(ptrA).addReg(ptrB); |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6958 | if (BinOpcode) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6959 | BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest); |
| 6960 | BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX)) |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6961 | .addReg(TmpReg).addReg(ptrA).addReg(ptrB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6962 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6963 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 6964 | BB->addSuccessor(loopMBB); |
| 6965 | BB->addSuccessor(exitMBB); |
| 6966 | |
| 6967 | // exitMBB: |
| 6968 | // ... |
| 6969 | BB = exitMBB; |
| 6970 | return BB; |
| 6971 | } |
| 6972 | |
| 6973 | MachineBasicBlock * |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6974 | PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI, |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6975 | MachineBasicBlock *BB, |
| 6976 | bool is8bit, // operation |
Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 6977 | unsigned BinOpcode) const { |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 6978 | // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 6979 | const TargetInstrInfo *TII = Subtarget.getInstrInfo(); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6980 | // In 64 bit mode we have to use 64 bits for addresses, even though the |
| 6981 | // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address |
| 6982 | // registers without caring whether they're 32 or 64, but here we're |
| 6983 | // doing actual arithmetic on the addresses. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 6984 | bool is64bit = Subtarget.isPPC64(); |
Hal Finkel | f70c41e | 2013-03-21 23:45:03 +0000 | [diff] [blame] | 6985 | unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6986 | |
| 6987 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 6988 | MachineFunction *F = BB->getParent(); |
| 6989 | MachineFunction::iterator It = BB; |
| 6990 | ++It; |
| 6991 | |
| 6992 | unsigned dest = MI->getOperand(0).getReg(); |
| 6993 | unsigned ptrA = MI->getOperand(1).getReg(); |
| 6994 | unsigned ptrB = MI->getOperand(2).getReg(); |
| 6995 | unsigned incr = MI->getOperand(3).getReg(); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 6996 | DebugLoc dl = MI->getDebugLoc(); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 6997 | |
| 6998 | MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 6999 | MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7000 | F->insert(It, loopMBB); |
| 7001 | F->insert(It, exitMBB); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7002 | exitMBB->splice(exitMBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 7003 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7004 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7005 | |
| 7006 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
Craig Topper | 61e88f4 | 2014-11-21 05:58:21 +0000 | [diff] [blame] | 7007 | const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass |
| 7008 | : &PPC::GPRCRegClass; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7009 | unsigned PtrReg = RegInfo.createVirtualRegister(RC); |
| 7010 | unsigned Shift1Reg = RegInfo.createVirtualRegister(RC); |
| 7011 | unsigned ShiftReg = RegInfo.createVirtualRegister(RC); |
| 7012 | unsigned Incr2Reg = RegInfo.createVirtualRegister(RC); |
| 7013 | unsigned MaskReg = RegInfo.createVirtualRegister(RC); |
| 7014 | unsigned Mask2Reg = RegInfo.createVirtualRegister(RC); |
| 7015 | unsigned Mask3Reg = RegInfo.createVirtualRegister(RC); |
| 7016 | unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC); |
| 7017 | unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC); |
| 7018 | unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC); |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 7019 | unsigned TmpDestReg = RegInfo.createVirtualRegister(RC); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7020 | unsigned Ptr1Reg; |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 7021 | unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7022 | |
| 7023 | // thisMBB: |
| 7024 | // ... |
| 7025 | // fallthrough --> loopMBB |
| 7026 | BB->addSuccessor(loopMBB); |
| 7027 | |
| 7028 | // The 4-byte load must be aligned, while a char or short may be |
| 7029 | // anywhere in the word. Hence all this nasty bookkeeping code. |
| 7030 | // add ptr1, ptrA, ptrB [copy if ptrA==0] |
| 7031 | // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27] |
Dale Johannesen | bc69829 | 2008-09-02 20:30:23 +0000 | [diff] [blame] | 7032 | // xori shift, shift1, 24 [16] |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7033 | // rlwinm ptr, ptr1, 0, 0, 29 |
| 7034 | // slw incr2, incr, shift |
| 7035 | // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535] |
| 7036 | // slw mask, mask2, shift |
| 7037 | // loopMBB: |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7038 | // lwarx tmpDest, ptr |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 7039 | // add tmp, tmpDest, incr2 |
| 7040 | // andc tmp2, tmpDest, mask |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7041 | // and tmp3, tmp, mask |
| 7042 | // or tmp4, tmp3, tmp2 |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7043 | // stwcx. tmp4, ptr |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7044 | // bne- loopMBB |
| 7045 | // fallthrough --> exitMBB |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 7046 | // srw dest, tmpDest, shift |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7047 | if (ptrA != ZeroReg) { |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7048 | Ptr1Reg = RegInfo.createVirtualRegister(RC); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7049 | BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7050 | .addReg(ptrA).addReg(ptrB); |
| 7051 | } else { |
| 7052 | Ptr1Reg = ptrB; |
| 7053 | } |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7054 | BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7055 | .addImm(3).addImm(27).addImm(is8bit ? 28 : 27); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7056 | BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7057 | .addReg(Shift1Reg).addImm(is8bit ? 24 : 16); |
| 7058 | if (is64bit) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7059 | BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7060 | .addReg(Ptr1Reg).addImm(0).addImm(61); |
| 7061 | else |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7062 | BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7063 | .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7064 | BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7065 | .addReg(incr).addReg(ShiftReg); |
| 7066 | if (is8bit) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7067 | BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7068 | else { |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7069 | BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0); |
| 7070 | BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7071 | } |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7072 | BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7073 | .addReg(Mask2Reg).addReg(ShiftReg); |
| 7074 | |
| 7075 | BB = loopMBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7076 | BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg) |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7077 | .addReg(ZeroReg).addReg(PtrReg); |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 7078 | if (BinOpcode) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7079 | BuildMI(BB, dl, TII->get(BinOpcode), TmpReg) |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 7080 | .addReg(Incr2Reg).addReg(TmpDestReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7081 | BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg) |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 7082 | .addReg(TmpDestReg).addReg(MaskReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7083 | BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7084 | .addReg(TmpReg).addReg(MaskReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7085 | BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg) |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7086 | .addReg(Tmp3Reg).addReg(Tmp2Reg); |
Bill Schmidt | 3581cd4 | 2013-04-02 18:37:08 +0000 | [diff] [blame] | 7087 | BuildMI(BB, dl, TII->get(PPC::STWCX)) |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7088 | .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7089 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7090 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7091 | BB->addSuccessor(loopMBB); |
| 7092 | BB->addSuccessor(exitMBB); |
| 7093 | |
| 7094 | // exitMBB: |
| 7095 | // ... |
| 7096 | BB = exitMBB; |
Jakob Stoklund Olesen | 13ce236 | 2011-04-04 17:57:29 +0000 | [diff] [blame] | 7097 | BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg) |
| 7098 | .addReg(ShiftReg); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7099 | return BB; |
| 7100 | } |
| 7101 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7102 | llvm::MachineBasicBlock* |
| 7103 | PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI, |
| 7104 | MachineBasicBlock *MBB) const { |
| 7105 | DebugLoc DL = MI->getDebugLoc(); |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 7106 | const TargetInstrInfo *TII = Subtarget.getInstrInfo(); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7107 | |
| 7108 | MachineFunction *MF = MBB->getParent(); |
| 7109 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 7110 | |
| 7111 | const BasicBlock *BB = MBB->getBasicBlock(); |
| 7112 | MachineFunction::iterator I = MBB; |
| 7113 | ++I; |
| 7114 | |
| 7115 | // Memory Reference |
| 7116 | MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin(); |
| 7117 | MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end(); |
| 7118 | |
| 7119 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 7120 | const TargetRegisterClass *RC = MRI.getRegClass(DstReg); |
| 7121 | assert(RC->hasType(MVT::i32) && "Invalid destination!"); |
| 7122 | unsigned mainDstReg = MRI.createVirtualRegister(RC); |
| 7123 | unsigned restoreDstReg = MRI.createVirtualRegister(RC); |
| 7124 | |
| 7125 | MVT PVT = getPointerTy(); |
| 7126 | assert((PVT == MVT::i64 || PVT == MVT::i32) && |
| 7127 | "Invalid Pointer Size!"); |
| 7128 | // For v = setjmp(buf), we generate |
| 7129 | // |
| 7130 | // thisMBB: |
| 7131 | // SjLjSetup mainMBB |
| 7132 | // bl mainMBB |
| 7133 | // v_restore = 1 |
| 7134 | // b sinkMBB |
| 7135 | // |
| 7136 | // mainMBB: |
| 7137 | // buf[LabelOffset] = LR |
| 7138 | // v_main = 0 |
| 7139 | // |
| 7140 | // sinkMBB: |
| 7141 | // v = phi(main, restore) |
| 7142 | // |
| 7143 | |
| 7144 | MachineBasicBlock *thisMBB = MBB; |
| 7145 | MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB); |
| 7146 | MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB); |
| 7147 | MF->insert(I, mainMBB); |
| 7148 | MF->insert(I, sinkMBB); |
| 7149 | |
| 7150 | MachineInstrBuilder MIB; |
| 7151 | |
| 7152 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 7153 | sinkMBB->splice(sinkMBB->begin(), MBB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 7154 | std::next(MachineBasicBlock::iterator(MI)), MBB->end()); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7155 | sinkMBB->transferSuccessorsAndUpdatePHIs(MBB); |
| 7156 | |
| 7157 | // Note that the structure of the jmp_buf used here is not compatible |
| 7158 | // with that used by libc, and is not designed to be. Specifically, it |
| 7159 | // stores only those 'reserved' registers that LLVM does not otherwise |
| 7160 | // understand how to spill. Also, by convention, by the time this |
| 7161 | // intrinsic is called, Clang has already stored the frame address in the |
| 7162 | // first slot of the buffer and stack address in the third. Following the |
| 7163 | // X86 target code, we'll store the jump address in the second slot. We also |
| 7164 | // need to save the TOC pointer (R2) to handle jumps between shared |
| 7165 | // libraries, and that will be stored in the fourth slot. The thread |
| 7166 | // identifier (R13) is not affected. |
| 7167 | |
| 7168 | // thisMBB: |
| 7169 | const int64_t LabelOffset = 1 * PVT.getStoreSize(); |
| 7170 | const int64_t TOCOffset = 3 * PVT.getStoreSize(); |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7171 | const int64_t BPOffset = 4 * PVT.getStoreSize(); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7172 | |
| 7173 | // Prepare IP either in reg. |
| 7174 | const TargetRegisterClass *PtrRC = getRegClassFor(PVT); |
| 7175 | unsigned LabelReg = MRI.createVirtualRegister(PtrRC); |
| 7176 | unsigned BufReg = MI->getOperand(1).getReg(); |
| 7177 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7178 | if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) { |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 7179 | setUsesTOCBasePtr(*MBB->getParent()); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7180 | MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD)) |
| 7181 | .addReg(PPC::X2) |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 7182 | .addImm(TOCOffset) |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7183 | .addReg(BufReg); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7184 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7185 | } |
| 7186 | |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7187 | // Naked functions never have a base pointer, and so we use r1. For all |
| 7188 | // other functions, this decision must be delayed until during PEI. |
| 7189 | unsigned BaseReg; |
| 7190 | if (MF->getFunction()->getAttributes().hasAttribute( |
| 7191 | AttributeSet::FunctionIndex, Attribute::Naked)) |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7192 | BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1; |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7193 | else |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7194 | BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP; |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7195 | |
| 7196 | MIB = BuildMI(*thisMBB, MI, DL, |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7197 | TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW)) |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 7198 | .addReg(BaseReg) |
| 7199 | .addImm(BPOffset) |
| 7200 | .addReg(BufReg); |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7201 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7202 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7203 | // Setup |
Hal Finkel | e5680b3 | 2013-04-04 22:55:54 +0000 | [diff] [blame] | 7204 | MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB); |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 7205 | const PPCRegisterInfo *TRI = Subtarget.getRegisterInfo(); |
Bill Wendling | 5e7656b | 2013-06-07 07:55:53 +0000 | [diff] [blame] | 7206 | MIB.addRegMask(TRI->getNoPreservedMask()); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7207 | |
| 7208 | BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1); |
| 7209 | |
| 7210 | MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup)) |
| 7211 | .addMBB(mainMBB); |
| 7212 | MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB); |
| 7213 | |
| 7214 | thisMBB->addSuccessor(mainMBB, /* weight */ 0); |
| 7215 | thisMBB->addSuccessor(sinkMBB, /* weight */ 1); |
| 7216 | |
| 7217 | // mainMBB: |
| 7218 | // mainDstReg = 0 |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 7219 | MIB = |
| 7220 | BuildMI(mainMBB, DL, |
| 7221 | TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7222 | |
| 7223 | // Store IP |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7224 | if (Subtarget.isPPC64()) { |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7225 | MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD)) |
| 7226 | .addReg(LabelReg) |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 7227 | .addImm(LabelOffset) |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7228 | .addReg(BufReg); |
| 7229 | } else { |
| 7230 | MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW)) |
| 7231 | .addReg(LabelReg) |
| 7232 | .addImm(LabelOffset) |
| 7233 | .addReg(BufReg); |
| 7234 | } |
| 7235 | |
| 7236 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7237 | |
| 7238 | BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0); |
| 7239 | mainMBB->addSuccessor(sinkMBB); |
| 7240 | |
| 7241 | // sinkMBB: |
| 7242 | BuildMI(*sinkMBB, sinkMBB->begin(), DL, |
| 7243 | TII->get(PPC::PHI), DstReg) |
| 7244 | .addReg(mainDstReg).addMBB(mainMBB) |
| 7245 | .addReg(restoreDstReg).addMBB(thisMBB); |
| 7246 | |
| 7247 | MI->eraseFromParent(); |
| 7248 | return sinkMBB; |
| 7249 | } |
| 7250 | |
| 7251 | MachineBasicBlock * |
| 7252 | PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI, |
| 7253 | MachineBasicBlock *MBB) const { |
| 7254 | DebugLoc DL = MI->getDebugLoc(); |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 7255 | const TargetInstrInfo *TII = Subtarget.getInstrInfo(); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7256 | |
| 7257 | MachineFunction *MF = MBB->getParent(); |
| 7258 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 7259 | |
| 7260 | // Memory Reference |
| 7261 | MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin(); |
| 7262 | MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end(); |
| 7263 | |
| 7264 | MVT PVT = getPointerTy(); |
| 7265 | assert((PVT == MVT::i64 || PVT == MVT::i32) && |
| 7266 | "Invalid Pointer Size!"); |
| 7267 | |
| 7268 | const TargetRegisterClass *RC = |
| 7269 | (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass; |
| 7270 | unsigned Tmp = MRI.createVirtualRegister(RC); |
| 7271 | // Since FP is only updated here but NOT referenced, it's treated as GPR. |
| 7272 | unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31; |
| 7273 | unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1; |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 7274 | unsigned BP = |
| 7275 | (PVT == MVT::i64) |
| 7276 | ? PPC::X30 |
| 7277 | : (Subtarget.isSVR4ABI() && |
| 7278 | MF->getTarget().getRelocationModel() == Reloc::PIC_ |
| 7279 | ? PPC::R29 |
| 7280 | : PPC::R30); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7281 | |
| 7282 | MachineInstrBuilder MIB; |
| 7283 | |
| 7284 | const int64_t LabelOffset = 1 * PVT.getStoreSize(); |
| 7285 | const int64_t SPOffset = 2 * PVT.getStoreSize(); |
| 7286 | const int64_t TOCOffset = 3 * PVT.getStoreSize(); |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7287 | const int64_t BPOffset = 4 * PVT.getStoreSize(); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7288 | |
| 7289 | unsigned BufReg = MI->getOperand(0).getReg(); |
| 7290 | |
| 7291 | // Reload FP (the jumped-to function may not have had a |
| 7292 | // frame pointer, and if so, then its r31 will be restored |
| 7293 | // as necessary). |
| 7294 | if (PVT == MVT::i64) { |
| 7295 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP) |
| 7296 | .addImm(0) |
| 7297 | .addReg(BufReg); |
| 7298 | } else { |
| 7299 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP) |
| 7300 | .addImm(0) |
| 7301 | .addReg(BufReg); |
| 7302 | } |
| 7303 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7304 | |
| 7305 | // Reload IP |
| 7306 | if (PVT == MVT::i64) { |
| 7307 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp) |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 7308 | .addImm(LabelOffset) |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7309 | .addReg(BufReg); |
| 7310 | } else { |
| 7311 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp) |
| 7312 | .addImm(LabelOffset) |
| 7313 | .addReg(BufReg); |
| 7314 | } |
| 7315 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7316 | |
| 7317 | // Reload SP |
| 7318 | if (PVT == MVT::i64) { |
| 7319 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP) |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 7320 | .addImm(SPOffset) |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7321 | .addReg(BufReg); |
| 7322 | } else { |
| 7323 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP) |
| 7324 | .addImm(SPOffset) |
| 7325 | .addReg(BufReg); |
| 7326 | } |
| 7327 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7328 | |
Hal Finkel | f05d6c7 | 2013-07-17 23:50:51 +0000 | [diff] [blame] | 7329 | // Reload BP |
| 7330 | if (PVT == MVT::i64) { |
| 7331 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP) |
| 7332 | .addImm(BPOffset) |
| 7333 | .addReg(BufReg); |
| 7334 | } else { |
| 7335 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP) |
| 7336 | .addImm(BPOffset) |
| 7337 | .addReg(BufReg); |
| 7338 | } |
| 7339 | MIB.setMemRefs(MMOBegin, MMOEnd); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7340 | |
| 7341 | // Reload TOC |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7342 | if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) { |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 7343 | setUsesTOCBasePtr(*MBB->getParent()); |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7344 | MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2) |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 7345 | .addImm(TOCOffset) |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7346 | .addReg(BufReg); |
| 7347 | |
| 7348 | MIB.setMemRefs(MMOBegin, MMOEnd); |
| 7349 | } |
| 7350 | |
| 7351 | // Jump |
| 7352 | BuildMI(*MBB, MI, DL, |
| 7353 | TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp); |
| 7354 | BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR)); |
| 7355 | |
| 7356 | MI->eraseFromParent(); |
| 7357 | return MBB; |
| 7358 | } |
| 7359 | |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7360 | MachineBasicBlock * |
Evan Cheng | 29cfb67 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 7361 | PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 7362 | MachineBasicBlock *BB) const { |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 7363 | if (MI->getOpcode() == TargetOpcode::STACKMAP || |
Hal Finkel | af51993 | 2015-01-19 07:20:27 +0000 | [diff] [blame] | 7364 | MI->getOpcode() == TargetOpcode::PATCHPOINT) { |
| 7365 | if (Subtarget.isPPC64() && Subtarget.isSVR4ABI() && |
| 7366 | MI->getOpcode() == TargetOpcode::PATCHPOINT) { |
| 7367 | // Call lowering should have added an r2 operand to indicate a dependence |
| 7368 | // on the TOC base pointer value. It can't however, because there is no |
| 7369 | // way to mark the dependence as implicit there, and so the stackmap code |
| 7370 | // will confuse it with a regular operand. Instead, add the dependence |
| 7371 | // here. |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 7372 | setUsesTOCBasePtr(*BB->getParent()); |
Hal Finkel | af51993 | 2015-01-19 07:20:27 +0000 | [diff] [blame] | 7373 | MI->addOperand(MachineOperand::CreateReg(PPC::X2, false, true)); |
| 7374 | } |
| 7375 | |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 7376 | return emitPatchPoint(MI, BB); |
Hal Finkel | af51993 | 2015-01-19 07:20:27 +0000 | [diff] [blame] | 7377 | } |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 7378 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 7379 | if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 || |
| 7380 | MI->getOpcode() == PPC::EH_SjLj_SetJmp64) { |
| 7381 | return emitEHSjLjSetJmp(MI, BB); |
| 7382 | } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 || |
| 7383 | MI->getOpcode() == PPC::EH_SjLj_LongJmp64) { |
| 7384 | return emitEHSjLjLongJmp(MI, BB); |
| 7385 | } |
| 7386 | |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 7387 | const TargetInstrInfo *TII = Subtarget.getInstrInfo(); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7388 | |
| 7389 | // To "insert" these instructions we actually have to insert their |
| 7390 | // control-flow patterns. |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 7391 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7392 | MachineFunction::iterator It = BB; |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 7393 | ++It; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7394 | |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7395 | MachineFunction *F = BB->getParent(); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7396 | |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7397 | if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 || |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 7398 | MI->getOpcode() == PPC::SELECT_CC_I8 || |
| 7399 | MI->getOpcode() == PPC::SELECT_I4 || |
| 7400 | MI->getOpcode() == PPC::SELECT_I8)) { |
Hal Finkel | ed6a285 | 2013-04-05 23:29:01 +0000 | [diff] [blame] | 7401 | SmallVector<MachineOperand, 2> Cond; |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7402 | if (MI->getOpcode() == PPC::SELECT_CC_I4 || |
| 7403 | MI->getOpcode() == PPC::SELECT_CC_I8) |
| 7404 | Cond.push_back(MI->getOperand(4)); |
| 7405 | else |
| 7406 | Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET)); |
Hal Finkel | ed6a285 | 2013-04-05 23:29:01 +0000 | [diff] [blame] | 7407 | Cond.push_back(MI->getOperand(1)); |
| 7408 | |
Hal Finkel | 460e94d | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 7409 | DebugLoc dl = MI->getDebugLoc(); |
Bill Wendling | 5e7656b | 2013-06-07 07:55:53 +0000 | [diff] [blame] | 7410 | TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(), |
| 7411 | Cond, MI->getOperand(2).getReg(), |
| 7412 | MI->getOperand(3).getReg()); |
Hal Finkel | 460e94d | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 7413 | } else if (MI->getOpcode() == PPC::SELECT_CC_I4 || |
| 7414 | MI->getOpcode() == PPC::SELECT_CC_I8 || |
| 7415 | MI->getOpcode() == PPC::SELECT_CC_F4 || |
| 7416 | MI->getOpcode() == PPC::SELECT_CC_F8 || |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7417 | MI->getOpcode() == PPC::SELECT_CC_VRRC || |
Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 7418 | MI->getOpcode() == PPC::SELECT_CC_VSFRC || |
Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 7419 | MI->getOpcode() == PPC::SELECT_CC_VSRC || |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7420 | MI->getOpcode() == PPC::SELECT_I4 || |
| 7421 | MI->getOpcode() == PPC::SELECT_I8 || |
| 7422 | MI->getOpcode() == PPC::SELECT_F4 || |
| 7423 | MI->getOpcode() == PPC::SELECT_F8 || |
Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 7424 | MI->getOpcode() == PPC::SELECT_VRRC || |
Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 7425 | MI->getOpcode() == PPC::SELECT_VSFRC || |
Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 7426 | MI->getOpcode() == PPC::SELECT_VSRC) { |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7427 | // The incoming instruction knows the destination vreg to set, the |
| 7428 | // condition code register to branch on, the true/false values to |
| 7429 | // select between, and a branch opcode to use. |
| 7430 | |
| 7431 | // thisMBB: |
| 7432 | // ... |
| 7433 | // TrueVal = ... |
| 7434 | // cmpTY ccX, r1, r2 |
| 7435 | // bCC copy1MBB |
| 7436 | // fallthrough --> copy0MBB |
| 7437 | MachineBasicBlock *thisMBB = BB; |
| 7438 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7439 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7440 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7441 | F->insert(It, copy0MBB); |
| 7442 | F->insert(It, sinkMBB); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7443 | |
| 7444 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 7445 | sinkMBB->splice(sinkMBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 7446 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7447 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 7448 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7449 | // Next, add the true and fallthrough blocks as its successors. |
| 7450 | BB->addSuccessor(copy0MBB); |
| 7451 | BB->addSuccessor(sinkMBB); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7452 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7453 | if (MI->getOpcode() == PPC::SELECT_I4 || |
| 7454 | MI->getOpcode() == PPC::SELECT_I8 || |
| 7455 | MI->getOpcode() == PPC::SELECT_F4 || |
| 7456 | MI->getOpcode() == PPC::SELECT_F8 || |
Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 7457 | MI->getOpcode() == PPC::SELECT_VRRC || |
Bill Schmidt | 9c54bbd | 2014-10-22 16:58:20 +0000 | [diff] [blame] | 7458 | MI->getOpcode() == PPC::SELECT_VSFRC || |
Bill Schmidt | 61e6523 | 2014-10-22 13:13:40 +0000 | [diff] [blame] | 7459 | MI->getOpcode() == PPC::SELECT_VSRC) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7460 | BuildMI(BB, dl, TII->get(PPC::BC)) |
| 7461 | .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB); |
| 7462 | } else { |
| 7463 | unsigned SelectPred = MI->getOperand(4).getImm(); |
| 7464 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
| 7465 | .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB); |
| 7466 | } |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7467 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7468 | // copy0MBB: |
| 7469 | // %FalseValue = ... |
| 7470 | // # fallthrough to sinkMBB |
| 7471 | BB = copy0MBB; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7472 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7473 | // Update machine-CFG edges |
| 7474 | BB->addSuccessor(sinkMBB); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7475 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7476 | // sinkMBB: |
| 7477 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 7478 | // ... |
| 7479 | BB = sinkMBB; |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7480 | BuildMI(*BB, BB->begin(), dl, |
| 7481 | TII->get(PPC::PHI), MI->getOperand(0).getReg()) |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7482 | .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB) |
| 7483 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); |
Hal Finkel | bbdee93 | 2014-12-02 22:01:00 +0000 | [diff] [blame] | 7484 | } else if (MI->getOpcode() == PPC::ReadTB) { |
| 7485 | // To read the 64-bit time-base register on a 32-bit target, we read the |
| 7486 | // two halves. Should the counter have wrapped while it was being read, we |
| 7487 | // need to try again. |
| 7488 | // ... |
| 7489 | // readLoop: |
| 7490 | // mfspr Rx,TBU # load from TBU |
| 7491 | // mfspr Ry,TB # load from TB |
| 7492 | // mfspr Rz,TBU # load from TBU |
| 7493 | // cmpw crX,Rx,Rz # check if ‘old’=’new’ |
| 7494 | // bne readLoop # branch if they're not equal |
| 7495 | // ... |
| 7496 | |
| 7497 | MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7498 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7499 | DebugLoc dl = MI->getDebugLoc(); |
| 7500 | F->insert(It, readMBB); |
| 7501 | F->insert(It, sinkMBB); |
| 7502 | |
| 7503 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 7504 | sinkMBB->splice(sinkMBB->begin(), BB, |
| 7505 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
| 7506 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 7507 | |
| 7508 | BB->addSuccessor(readMBB); |
| 7509 | BB = readMBB; |
| 7510 | |
| 7511 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
| 7512 | unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass); |
| 7513 | unsigned LoReg = MI->getOperand(0).getReg(); |
| 7514 | unsigned HiReg = MI->getOperand(1).getReg(); |
| 7515 | |
| 7516 | BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269); |
| 7517 | BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268); |
| 7518 | BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269); |
| 7519 | |
| 7520 | unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass); |
| 7521 | |
| 7522 | BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg) |
| 7523 | .addReg(HiReg).addReg(ReadAgainReg); |
| 7524 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
| 7525 | .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB); |
| 7526 | |
| 7527 | BB->addSuccessor(readMBB); |
| 7528 | BB->addSuccessor(sinkMBB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7529 | } |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7530 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8) |
| 7531 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4); |
| 7532 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16) |
| 7533 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7534 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32) |
| 7535 | BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4); |
| 7536 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64) |
| 7537 | BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7538 | |
| 7539 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8) |
| 7540 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND); |
| 7541 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16) |
| 7542 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7543 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32) |
| 7544 | BB = EmitAtomicBinary(MI, BB, false, PPC::AND); |
| 7545 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64) |
| 7546 | BB = EmitAtomicBinary(MI, BB, true, PPC::AND8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7547 | |
| 7548 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8) |
| 7549 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR); |
| 7550 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16) |
| 7551 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7552 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32) |
| 7553 | BB = EmitAtomicBinary(MI, BB, false, PPC::OR); |
| 7554 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64) |
| 7555 | BB = EmitAtomicBinary(MI, BB, true, PPC::OR8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7556 | |
| 7557 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8) |
| 7558 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR); |
| 7559 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16) |
| 7560 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7561 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32) |
| 7562 | BB = EmitAtomicBinary(MI, BB, false, PPC::XOR); |
| 7563 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64) |
| 7564 | BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7565 | |
| 7566 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8) |
Ulrich Weigand | 862d8b8 | 2014-07-08 16:16:02 +0000 | [diff] [blame] | 7567 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7568 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16) |
Ulrich Weigand | 862d8b8 | 2014-07-08 16:16:02 +0000 | [diff] [blame] | 7569 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7570 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32) |
Ulrich Weigand | 862d8b8 | 2014-07-08 16:16:02 +0000 | [diff] [blame] | 7571 | BB = EmitAtomicBinary(MI, BB, false, PPC::NAND); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7572 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64) |
Ulrich Weigand | 862d8b8 | 2014-07-08 16:16:02 +0000 | [diff] [blame] | 7573 | BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7574 | |
| 7575 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8) |
| 7576 | BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF); |
| 7577 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16) |
| 7578 | BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF); |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 7579 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32) |
| 7580 | BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF); |
| 7581 | else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64) |
| 7582 | BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8); |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 7583 | |
Dale Johannesen | f0a88d6 | 2008-08-29 18:29:46 +0000 | [diff] [blame] | 7584 | else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8) |
| 7585 | BB = EmitPartwordAtomicBinary(MI, BB, true, 0); |
| 7586 | else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16) |
| 7587 | BB = EmitPartwordAtomicBinary(MI, BB, false, 0); |
| 7588 | else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32) |
| 7589 | BB = EmitAtomicBinary(MI, BB, false, 0); |
| 7590 | else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64) |
| 7591 | BB = EmitAtomicBinary(MI, BB, true, 0); |
| 7592 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7593 | else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 || |
| 7594 | MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) { |
| 7595 | bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64; |
| 7596 | |
| 7597 | unsigned dest = MI->getOperand(0).getReg(); |
| 7598 | unsigned ptrA = MI->getOperand(1).getReg(); |
| 7599 | unsigned ptrB = MI->getOperand(2).getReg(); |
| 7600 | unsigned oldval = MI->getOperand(3).getReg(); |
| 7601 | unsigned newval = MI->getOperand(4).getReg(); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7602 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7603 | |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7604 | MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7605 | MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7606 | MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7607 | MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7608 | F->insert(It, loop1MBB); |
| 7609 | F->insert(It, loop2MBB); |
| 7610 | F->insert(It, midMBB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7611 | F->insert(It, exitMBB); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7612 | exitMBB->splice(exitMBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 7613 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7614 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7615 | |
| 7616 | // thisMBB: |
| 7617 | // ... |
| 7618 | // fallthrough --> loopMBB |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7619 | BB->addSuccessor(loop1MBB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7620 | |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7621 | // loop1MBB: |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7622 | // l[wd]arx dest, ptr |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7623 | // cmp[wd] dest, oldval |
| 7624 | // bne- midMBB |
| 7625 | // loop2MBB: |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7626 | // st[wd]cx. newval, ptr |
| 7627 | // bne- loopMBB |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7628 | // b exitBB |
| 7629 | // midMBB: |
| 7630 | // st[wd]cx. dest, ptr |
| 7631 | // exitBB: |
| 7632 | BB = loop1MBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7633 | BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest) |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7634 | .addReg(ptrA).addReg(ptrB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7635 | BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0) |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7636 | .addReg(oldval).addReg(dest); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7637 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7638 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB); |
| 7639 | BB->addSuccessor(loop2MBB); |
| 7640 | BB->addSuccessor(midMBB); |
| 7641 | |
| 7642 | BB = loop2MBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7643 | BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX)) |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7644 | .addReg(newval).addReg(ptrA).addReg(ptrB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7645 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7646 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7647 | BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB); |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7648 | BB->addSuccessor(loop1MBB); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7649 | BB->addSuccessor(exitMBB); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7650 | |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7651 | BB = midMBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7652 | BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX)) |
Dale Johannesen | 166d6cb | 2008-08-25 18:53:26 +0000 | [diff] [blame] | 7653 | .addReg(dest).addReg(ptrA).addReg(ptrB); |
| 7654 | BB->addSuccessor(exitMBB); |
| 7655 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7656 | // exitMBB: |
| 7657 | // ... |
| 7658 | BB = exitMBB; |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7659 | } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 || |
| 7660 | MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) { |
| 7661 | // We must use 64-bit registers for addresses when targeting 64-bit, |
| 7662 | // since we're actually doing arithmetic on them. Other registers |
| 7663 | // can be 32-bit. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 7664 | bool is64bit = Subtarget.isPPC64(); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7665 | bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8; |
| 7666 | |
| 7667 | unsigned dest = MI->getOperand(0).getReg(); |
| 7668 | unsigned ptrA = MI->getOperand(1).getReg(); |
| 7669 | unsigned ptrB = MI->getOperand(2).getReg(); |
| 7670 | unsigned oldval = MI->getOperand(3).getReg(); |
| 7671 | unsigned newval = MI->getOperand(4).getReg(); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7672 | DebugLoc dl = MI->getDebugLoc(); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7673 | |
| 7674 | MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7675 | MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7676 | MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7677 | MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7678 | F->insert(It, loop1MBB); |
| 7679 | F->insert(It, loop2MBB); |
| 7680 | F->insert(It, midMBB); |
| 7681 | F->insert(It, exitMBB); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7682 | exitMBB->splice(exitMBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 7683 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7684 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7685 | |
| 7686 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
Craig Topper | 61e88f4 | 2014-11-21 05:58:21 +0000 | [diff] [blame] | 7687 | const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass |
| 7688 | : &PPC::GPRCRegClass; |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7689 | unsigned PtrReg = RegInfo.createVirtualRegister(RC); |
| 7690 | unsigned Shift1Reg = RegInfo.createVirtualRegister(RC); |
| 7691 | unsigned ShiftReg = RegInfo.createVirtualRegister(RC); |
| 7692 | unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC); |
| 7693 | unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC); |
| 7694 | unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC); |
| 7695 | unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC); |
| 7696 | unsigned MaskReg = RegInfo.createVirtualRegister(RC); |
| 7697 | unsigned Mask2Reg = RegInfo.createVirtualRegister(RC); |
| 7698 | unsigned Mask3Reg = RegInfo.createVirtualRegister(RC); |
| 7699 | unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC); |
| 7700 | unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC); |
| 7701 | unsigned TmpDestReg = RegInfo.createVirtualRegister(RC); |
| 7702 | unsigned Ptr1Reg; |
| 7703 | unsigned TmpReg = RegInfo.createVirtualRegister(RC); |
Hal Finkel | f70c41e | 2013-03-21 23:45:03 +0000 | [diff] [blame] | 7704 | unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7705 | // thisMBB: |
| 7706 | // ... |
| 7707 | // fallthrough --> loopMBB |
| 7708 | BB->addSuccessor(loop1MBB); |
| 7709 | |
| 7710 | // The 4-byte load must be aligned, while a char or short may be |
| 7711 | // anywhere in the word. Hence all this nasty bookkeeping code. |
| 7712 | // add ptr1, ptrA, ptrB [copy if ptrA==0] |
| 7713 | // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27] |
Dale Johannesen | bc69829 | 2008-09-02 20:30:23 +0000 | [diff] [blame] | 7714 | // xori shift, shift1, 24 [16] |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7715 | // rlwinm ptr, ptr1, 0, 0, 29 |
| 7716 | // slw newval2, newval, shift |
| 7717 | // slw oldval2, oldval,shift |
| 7718 | // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535] |
| 7719 | // slw mask, mask2, shift |
| 7720 | // and newval3, newval2, mask |
| 7721 | // and oldval3, oldval2, mask |
| 7722 | // loop1MBB: |
| 7723 | // lwarx tmpDest, ptr |
| 7724 | // and tmp, tmpDest, mask |
| 7725 | // cmpw tmp, oldval3 |
| 7726 | // bne- midMBB |
| 7727 | // loop2MBB: |
| 7728 | // andc tmp2, tmpDest, mask |
| 7729 | // or tmp4, tmp2, newval3 |
| 7730 | // stwcx. tmp4, ptr |
| 7731 | // bne- loop1MBB |
| 7732 | // b exitBB |
| 7733 | // midMBB: |
| 7734 | // stwcx. tmpDest, ptr |
| 7735 | // exitBB: |
| 7736 | // srw dest, tmpDest, shift |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7737 | if (ptrA != ZeroReg) { |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7738 | Ptr1Reg = RegInfo.createVirtualRegister(RC); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7739 | BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7740 | .addReg(ptrA).addReg(ptrB); |
| 7741 | } else { |
| 7742 | Ptr1Reg = ptrB; |
| 7743 | } |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7744 | BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7745 | .addImm(3).addImm(27).addImm(is8bit ? 28 : 27); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7746 | BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7747 | .addReg(Shift1Reg).addImm(is8bit ? 24 : 16); |
| 7748 | if (is64bit) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7749 | BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7750 | .addReg(Ptr1Reg).addImm(0).addImm(61); |
| 7751 | else |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7752 | BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7753 | .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7754 | BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7755 | .addReg(newval).addReg(ShiftReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7756 | BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7757 | .addReg(oldval).addReg(ShiftReg); |
| 7758 | if (is8bit) |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7759 | BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7760 | else { |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7761 | BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0); |
| 7762 | BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg) |
| 7763 | .addReg(Mask3Reg).addImm(65535); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7764 | } |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7765 | BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7766 | .addReg(Mask2Reg).addReg(ShiftReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7767 | BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7768 | .addReg(NewVal2Reg).addReg(MaskReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7769 | BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7770 | .addReg(OldVal2Reg).addReg(MaskReg); |
| 7771 | |
| 7772 | BB = loop1MBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7773 | BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg) |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7774 | .addReg(ZeroReg).addReg(PtrReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7775 | BuildMI(BB, dl, TII->get(PPC::AND),TmpReg) |
| 7776 | .addReg(TmpDestReg).addReg(MaskReg); |
| 7777 | BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7778 | .addReg(TmpReg).addReg(OldVal3Reg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7779 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7780 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB); |
| 7781 | BB->addSuccessor(loop2MBB); |
| 7782 | BB->addSuccessor(midMBB); |
| 7783 | |
| 7784 | BB = loop2MBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7785 | BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg) |
| 7786 | .addReg(TmpDestReg).addReg(MaskReg); |
| 7787 | BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg) |
| 7788 | .addReg(Tmp2Reg).addReg(NewVal3Reg); |
| 7789 | BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg) |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7790 | .addReg(ZeroReg).addReg(PtrReg); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7791 | BuildMI(BB, dl, TII->get(PPC::BCC)) |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7792 | .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB); |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7793 | BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7794 | BB->addSuccessor(loop1MBB); |
| 7795 | BB->addSuccessor(exitMBB); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7796 | |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7797 | BB = midMBB; |
Dale Johannesen | e9f623e | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 7798 | BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg) |
Jakob Stoklund Olesen | 7067bff | 2011-04-04 17:07:06 +0000 | [diff] [blame] | 7799 | .addReg(ZeroReg).addReg(PtrReg); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7800 | BB->addSuccessor(exitMBB); |
| 7801 | |
| 7802 | // exitMBB: |
| 7803 | // ... |
| 7804 | BB = exitMBB; |
Jakob Stoklund Olesen | 13ce236 | 2011-04-04 17:57:29 +0000 | [diff] [blame] | 7805 | BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg) |
| 7806 | .addReg(ShiftReg); |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 7807 | } else if (MI->getOpcode() == PPC::FADDrtz) { |
| 7808 | // This pseudo performs an FADD with rounding mode temporarily forced |
| 7809 | // to round-to-zero. We emit this via custom inserter since the FPSCR |
| 7810 | // is not modeled at the SelectionDAG level. |
| 7811 | unsigned Dest = MI->getOperand(0).getReg(); |
| 7812 | unsigned Src1 = MI->getOperand(1).getReg(); |
| 7813 | unsigned Src2 = MI->getOperand(2).getReg(); |
| 7814 | DebugLoc dl = MI->getDebugLoc(); |
| 7815 | |
| 7816 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
| 7817 | unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass); |
| 7818 | |
| 7819 | // Save FPSCR value. |
| 7820 | BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg); |
| 7821 | |
| 7822 | // Set rounding mode to round-to-zero. |
| 7823 | BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31); |
| 7824 | BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30); |
| 7825 | |
| 7826 | // Perform addition. |
| 7827 | BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2); |
| 7828 | |
| 7829 | // Restore FPSCR value. |
Hal Finkel | 6420216 | 2015-01-15 01:00:53 +0000 | [diff] [blame] | 7830 | BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 7831 | } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT || |
| 7832 | MI->getOpcode() == PPC::ANDIo_1_GT_BIT || |
| 7833 | MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 || |
| 7834 | MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) { |
| 7835 | unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 || |
| 7836 | MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ? |
| 7837 | PPC::ANDIo8 : PPC::ANDIo; |
| 7838 | bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT || |
| 7839 | MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8); |
| 7840 | |
| 7841 | MachineRegisterInfo &RegInfo = F->getRegInfo(); |
| 7842 | unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ? |
| 7843 | &PPC::GPRCRegClass : |
| 7844 | &PPC::G8RCRegClass); |
| 7845 | |
| 7846 | DebugLoc dl = MI->getDebugLoc(); |
| 7847 | BuildMI(*BB, MI, dl, TII->get(Opcode), Dest) |
| 7848 | .addReg(MI->getOperand(1).getReg()).addImm(1); |
| 7849 | BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), |
| 7850 | MI->getOperand(0).getReg()) |
| 7851 | .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT); |
Dale Johannesen | 340d264 | 2008-08-30 00:08:53 +0000 | [diff] [blame] | 7852 | } else { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7853 | llvm_unreachable("Unexpected instr type to insert"); |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 7854 | } |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 7855 | |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 7856 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 7857 | return BB; |
| 7858 | } |
| 7859 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 7860 | //===----------------------------------------------------------------------===// |
| 7861 | // Target Optimization Hooks |
| 7862 | //===----------------------------------------------------------------------===// |
| 7863 | |
Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 7864 | SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand, |
| 7865 | DAGCombinerInfo &DCI, |
Sanjay Patel | 957efc23 | 2014-10-24 17:02:16 +0000 | [diff] [blame] | 7866 | unsigned &RefinementSteps, |
| 7867 | bool &UseOneConstNR) const { |
Sanjay Patel | bdf1e38 | 2014-09-26 23:01:47 +0000 | [diff] [blame] | 7868 | EVT VT = Operand.getValueType(); |
Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 7869 | if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) || |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 7870 | (VT == MVT::f64 && Subtarget.hasFRSQRTE()) || |
Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 7871 | (VT == MVT::v4f32 && Subtarget.hasAltivec()) || |
| 7872 | (VT == MVT::v2f64 && Subtarget.hasVSX())) { |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 7873 | // Convergence is quadratic, so we essentially double the number of digits |
Sanjay Patel | bdf1e38 | 2014-09-26 23:01:47 +0000 | [diff] [blame] | 7874 | // correct after every iteration. For both FRE and FRSQRTE, the minimum |
| 7875 | // architected relative accuracy is 2^-5. When hasRecipPrec(), this is |
| 7876 | // 2^-14. IEEE float has 23 digits and double has 52 digits. |
| 7877 | RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3; |
Hal Finkel | b0c810f | 2013-04-03 17:44:56 +0000 | [diff] [blame] | 7878 | if (VT.getScalarType() == MVT::f64) |
Sanjay Patel | bdf1e38 | 2014-09-26 23:01:47 +0000 | [diff] [blame] | 7879 | ++RefinementSteps; |
Sanjay Patel | 957efc23 | 2014-10-24 17:02:16 +0000 | [diff] [blame] | 7880 | UseOneConstNR = true; |
Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 7881 | return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand); |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 7882 | } |
Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 7883 | return SDValue(); |
| 7884 | } |
| 7885 | |
| 7886 | SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand, |
| 7887 | DAGCombinerInfo &DCI, |
| 7888 | unsigned &RefinementSteps) const { |
| 7889 | EVT VT = Operand.getValueType(); |
| 7890 | if ((VT == MVT::f32 && Subtarget.hasFRES()) || |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 7891 | (VT == MVT::f64 && Subtarget.hasFRE()) || |
Sanjay Patel | 8fde95c | 2014-09-30 20:28:48 +0000 | [diff] [blame] | 7892 | (VT == MVT::v4f32 && Subtarget.hasAltivec()) || |
| 7893 | (VT == MVT::v2f64 && Subtarget.hasVSX())) { |
| 7894 | // Convergence is quadratic, so we essentially double the number of digits |
| 7895 | // correct after every iteration. For both FRE and FRSQRTE, the minimum |
| 7896 | // architected relative accuracy is 2^-5. When hasRecipPrec(), this is |
| 7897 | // 2^-14. IEEE float has 23 digits and double has 52 digits. |
| 7898 | RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3; |
| 7899 | if (VT.getScalarType() == MVT::f64) |
| 7900 | ++RefinementSteps; |
| 7901 | return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand); |
| 7902 | } |
| 7903 | return SDValue(); |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 7904 | } |
| 7905 | |
Hal Finkel | 360f213 | 2014-11-24 23:45:21 +0000 | [diff] [blame] | 7906 | bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const { |
| 7907 | // Note: This functionality is used only when unsafe-fp-math is enabled, and |
| 7908 | // on cores with reciprocal estimates (which are used when unsafe-fp-math is |
| 7909 | // enabled for division), this functionality is redundant with the default |
| 7910 | // combiner logic (once the division -> reciprocal/multiply transformation |
| 7911 | // has taken place). As a result, this matters more for older cores than for |
| 7912 | // newer ones. |
| 7913 | |
| 7914 | // Combine multiple FDIVs with the same divisor into multiple FMULs by the |
| 7915 | // reciprocal if there are two or more FDIVs (for embedded cores with only |
| 7916 | // one FP pipeline) for three or more FDIVs (for generic OOO cores). |
| 7917 | switch (Subtarget.getDarwinDirective()) { |
| 7918 | default: |
| 7919 | return NumUsers > 2; |
| 7920 | case PPC::DIR_440: |
| 7921 | case PPC::DIR_A2: |
| 7922 | case PPC::DIR_E500mc: |
| 7923 | case PPC::DIR_E5500: |
| 7924 | return NumUsers > 1; |
| 7925 | } |
| 7926 | } |
| 7927 | |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7928 | static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base, |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 7929 | unsigned Bytes, int Dist, |
| 7930 | SelectionDAG &DAG) { |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 7931 | if (VT.getSizeInBits() / 8 != Bytes) |
| 7932 | return false; |
| 7933 | |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 7934 | SDValue BaseLoc = Base->getBasePtr(); |
| 7935 | if (Loc.getOpcode() == ISD::FrameIndex) { |
| 7936 | if (BaseLoc.getOpcode() != ISD::FrameIndex) |
| 7937 | return false; |
| 7938 | const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 7939 | int FI = cast<FrameIndexSDNode>(Loc)->getIndex(); |
| 7940 | int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex(); |
| 7941 | int FS = MFI->getObjectSize(FI); |
| 7942 | int BFS = MFI->getObjectSize(BFI); |
| 7943 | if (FS != BFS || FS != (int)Bytes) return false; |
| 7944 | return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes); |
| 7945 | } |
| 7946 | |
| 7947 | // Handle X+C |
| 7948 | if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc && |
| 7949 | cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes) |
| 7950 | return true; |
| 7951 | |
| 7952 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 7953 | const GlobalValue *GV1 = nullptr; |
| 7954 | const GlobalValue *GV2 = nullptr; |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 7955 | int64_t Offset1 = 0; |
| 7956 | int64_t Offset2 = 0; |
| 7957 | bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1); |
| 7958 | bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2); |
| 7959 | if (isGA1 && isGA2 && GV1 == GV2) |
| 7960 | return Offset1 == (Offset2 + Dist*Bytes); |
| 7961 | return false; |
| 7962 | } |
| 7963 | |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7964 | // Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does |
| 7965 | // not enforce equality of the chain operands. |
| 7966 | static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base, |
| 7967 | unsigned Bytes, int Dist, |
| 7968 | SelectionDAG &DAG) { |
| 7969 | if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) { |
| 7970 | EVT VT = LS->getMemoryVT(); |
| 7971 | SDValue Loc = LS->getBasePtr(); |
| 7972 | return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG); |
| 7973 | } |
| 7974 | |
| 7975 | if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) { |
| 7976 | EVT VT; |
| 7977 | switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { |
| 7978 | default: return false; |
| 7979 | case Intrinsic::ppc_altivec_lvx: |
| 7980 | case Intrinsic::ppc_altivec_lvxl: |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 7981 | case Intrinsic::ppc_vsx_lxvw4x: |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7982 | VT = MVT::v4i32; |
| 7983 | break; |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 7984 | case Intrinsic::ppc_vsx_lxvd2x: |
| 7985 | VT = MVT::v2f64; |
| 7986 | break; |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 7987 | case Intrinsic::ppc_altivec_lvebx: |
| 7988 | VT = MVT::i8; |
| 7989 | break; |
| 7990 | case Intrinsic::ppc_altivec_lvehx: |
| 7991 | VT = MVT::i16; |
| 7992 | break; |
| 7993 | case Intrinsic::ppc_altivec_lvewx: |
| 7994 | VT = MVT::i32; |
| 7995 | break; |
| 7996 | } |
| 7997 | |
| 7998 | return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG); |
| 7999 | } |
| 8000 | |
| 8001 | if (N->getOpcode() == ISD::INTRINSIC_VOID) { |
| 8002 | EVT VT; |
| 8003 | switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { |
| 8004 | default: return false; |
| 8005 | case Intrinsic::ppc_altivec_stvx: |
| 8006 | case Intrinsic::ppc_altivec_stvxl: |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 8007 | case Intrinsic::ppc_vsx_stxvw4x: |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 8008 | VT = MVT::v4i32; |
| 8009 | break; |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 8010 | case Intrinsic::ppc_vsx_stxvd2x: |
| 8011 | VT = MVT::v2f64; |
| 8012 | break; |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 8013 | case Intrinsic::ppc_altivec_stvebx: |
| 8014 | VT = MVT::i8; |
| 8015 | break; |
| 8016 | case Intrinsic::ppc_altivec_stvehx: |
| 8017 | VT = MVT::i16; |
| 8018 | break; |
| 8019 | case Intrinsic::ppc_altivec_stvewx: |
| 8020 | VT = MVT::i32; |
| 8021 | break; |
| 8022 | } |
| 8023 | |
| 8024 | return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG); |
| 8025 | } |
| 8026 | |
| 8027 | return false; |
| 8028 | } |
| 8029 | |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 8030 | // Return true is there is a nearyby consecutive load to the one provided |
| 8031 | // (regardless of alignment). We search up and down the chain, looking though |
Matt Arsenault | 57e74d2 | 2014-07-29 00:02:40 +0000 | [diff] [blame] | 8032 | // token factors and other loads (but nothing else). As a result, a true result |
| 8033 | // indicates that it is safe to create a new consecutive load adjacent to the |
| 8034 | // load provided. |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 8035 | static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) { |
| 8036 | SDValue Chain = LD->getChain(); |
| 8037 | EVT VT = LD->getMemoryVT(); |
| 8038 | |
| 8039 | SmallSet<SDNode *, 16> LoadRoots; |
| 8040 | SmallVector<SDNode *, 8> Queue(1, Chain.getNode()); |
| 8041 | SmallSet<SDNode *, 16> Visited; |
| 8042 | |
| 8043 | // First, search up the chain, branching to follow all token-factor operands. |
| 8044 | // If we find a consecutive load, then we're done, otherwise, record all |
| 8045 | // nodes just above the top-level loads and token factors. |
| 8046 | while (!Queue.empty()) { |
| 8047 | SDNode *ChainNext = Queue.pop_back_val(); |
David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 8048 | if (!Visited.insert(ChainNext).second) |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 8049 | continue; |
| 8050 | |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 8051 | if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) { |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 8052 | if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG)) |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 8053 | return true; |
| 8054 | |
| 8055 | if (!Visited.count(ChainLD->getChain().getNode())) |
| 8056 | Queue.push_back(ChainLD->getChain().getNode()); |
| 8057 | } else if (ChainNext->getOpcode() == ISD::TokenFactor) { |
Craig Topper | 66e588b | 2014-06-29 00:40:57 +0000 | [diff] [blame] | 8058 | for (const SDUse &O : ChainNext->ops()) |
| 8059 | if (!Visited.count(O.getNode())) |
| 8060 | Queue.push_back(O.getNode()); |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 8061 | } else |
| 8062 | LoadRoots.insert(ChainNext); |
| 8063 | } |
| 8064 | |
| 8065 | // Second, search down the chain, starting from the top-level nodes recorded |
| 8066 | // in the first phase. These top-level nodes are the nodes just above all |
| 8067 | // loads and token factors. Starting with their uses, recursively look though |
| 8068 | // all loads (just the chain uses) and token factors to find a consecutive |
| 8069 | // load. |
| 8070 | Visited.clear(); |
| 8071 | Queue.clear(); |
| 8072 | |
| 8073 | for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(), |
| 8074 | IE = LoadRoots.end(); I != IE; ++I) { |
| 8075 | Queue.push_back(*I); |
| 8076 | |
| 8077 | while (!Queue.empty()) { |
| 8078 | SDNode *LoadRoot = Queue.pop_back_val(); |
David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 8079 | if (!Visited.insert(LoadRoot).second) |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 8080 | continue; |
| 8081 | |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 8082 | if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot)) |
Hal Finkel | 8ebfe6c | 2013-05-27 02:06:39 +0000 | [diff] [blame] | 8083 | if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG)) |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 8084 | return true; |
| 8085 | |
| 8086 | for (SDNode::use_iterator UI = LoadRoot->use_begin(), |
| 8087 | UE = LoadRoot->use_end(); UI != UE; ++UI) |
Hal Finkel | 3604bf7 | 2014-08-01 01:02:01 +0000 | [diff] [blame] | 8088 | if (((isa<MemSDNode>(*UI) && |
| 8089 | cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) || |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 8090 | UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI)) |
| 8091 | Queue.push_back(*UI); |
| 8092 | } |
| 8093 | } |
| 8094 | |
| 8095 | return false; |
| 8096 | } |
| 8097 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8098 | SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N, |
| 8099 | DAGCombinerInfo &DCI) const { |
| 8100 | SelectionDAG &DAG = DCI.DAG; |
| 8101 | SDLoc dl(N); |
| 8102 | |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 8103 | assert(Subtarget.useCRBits() && "Expecting to be tracking CR bits"); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8104 | // If we're tracking CR bits, we need to be careful that we don't have: |
| 8105 | // trunc(binary-ops(zext(x), zext(y))) |
| 8106 | // or |
| 8107 | // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...) |
| 8108 | // such that we're unnecessarily moving things into GPRs when it would be |
| 8109 | // better to keep them in CR bits. |
| 8110 | |
| 8111 | // Note that trunc here can be an actual i1 trunc, or can be the effective |
| 8112 | // truncation that comes from a setcc or select_cc. |
| 8113 | if (N->getOpcode() == ISD::TRUNCATE && |
| 8114 | N->getValueType(0) != MVT::i1) |
| 8115 | return SDValue(); |
| 8116 | |
| 8117 | if (N->getOperand(0).getValueType() != MVT::i32 && |
| 8118 | N->getOperand(0).getValueType() != MVT::i64) |
| 8119 | return SDValue(); |
| 8120 | |
| 8121 | if (N->getOpcode() == ISD::SETCC || |
| 8122 | N->getOpcode() == ISD::SELECT_CC) { |
| 8123 | // If we're looking at a comparison, then we need to make sure that the |
| 8124 | // high bits (all except for the first) don't matter the result. |
| 8125 | ISD::CondCode CC = |
| 8126 | cast<CondCodeSDNode>(N->getOperand( |
| 8127 | N->getOpcode() == ISD::SETCC ? 2 : 4))->get(); |
| 8128 | unsigned OpBits = N->getOperand(0).getValueSizeInBits(); |
| 8129 | |
| 8130 | if (ISD::isSignedIntSetCC(CC)) { |
| 8131 | if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits || |
| 8132 | DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits) |
| 8133 | return SDValue(); |
| 8134 | } else if (ISD::isUnsignedIntSetCC(CC)) { |
| 8135 | if (!DAG.MaskedValueIsZero(N->getOperand(0), |
| 8136 | APInt::getHighBitsSet(OpBits, OpBits-1)) || |
| 8137 | !DAG.MaskedValueIsZero(N->getOperand(1), |
| 8138 | APInt::getHighBitsSet(OpBits, OpBits-1))) |
| 8139 | return SDValue(); |
| 8140 | } else { |
| 8141 | // This is neither a signed nor an unsigned comparison, just make sure |
| 8142 | // that the high bits are equal. |
| 8143 | APInt Op1Zero, Op1One; |
| 8144 | APInt Op2Zero, Op2One; |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 8145 | DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One); |
| 8146 | DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8147 | |
| 8148 | // We don't really care about what is known about the first bit (if |
| 8149 | // anything), so clear it in all masks prior to comparing them. |
| 8150 | Op1Zero.clearBit(0); Op1One.clearBit(0); |
| 8151 | Op2Zero.clearBit(0); Op2One.clearBit(0); |
| 8152 | |
| 8153 | if (Op1Zero != Op2Zero || Op1One != Op2One) |
| 8154 | return SDValue(); |
| 8155 | } |
| 8156 | } |
| 8157 | |
| 8158 | // We now know that the higher-order bits are irrelevant, we just need to |
| 8159 | // make sure that all of the intermediate operations are bit operations, and |
| 8160 | // all inputs are extensions. |
| 8161 | if (N->getOperand(0).getOpcode() != ISD::AND && |
| 8162 | N->getOperand(0).getOpcode() != ISD::OR && |
| 8163 | N->getOperand(0).getOpcode() != ISD::XOR && |
| 8164 | N->getOperand(0).getOpcode() != ISD::SELECT && |
| 8165 | N->getOperand(0).getOpcode() != ISD::SELECT_CC && |
| 8166 | N->getOperand(0).getOpcode() != ISD::TRUNCATE && |
| 8167 | N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND && |
| 8168 | N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND && |
| 8169 | N->getOperand(0).getOpcode() != ISD::ANY_EXTEND) |
| 8170 | return SDValue(); |
| 8171 | |
| 8172 | if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) && |
| 8173 | N->getOperand(1).getOpcode() != ISD::AND && |
| 8174 | N->getOperand(1).getOpcode() != ISD::OR && |
| 8175 | N->getOperand(1).getOpcode() != ISD::XOR && |
| 8176 | N->getOperand(1).getOpcode() != ISD::SELECT && |
| 8177 | N->getOperand(1).getOpcode() != ISD::SELECT_CC && |
| 8178 | N->getOperand(1).getOpcode() != ISD::TRUNCATE && |
| 8179 | N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND && |
| 8180 | N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND && |
| 8181 | N->getOperand(1).getOpcode() != ISD::ANY_EXTEND) |
| 8182 | return SDValue(); |
| 8183 | |
| 8184 | SmallVector<SDValue, 4> Inputs; |
| 8185 | SmallVector<SDValue, 8> BinOps, PromOps; |
| 8186 | SmallPtrSet<SDNode *, 16> Visited; |
| 8187 | |
| 8188 | for (unsigned i = 0; i < 2; ++i) { |
| 8189 | if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND || |
| 8190 | N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND || |
| 8191 | N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) && |
| 8192 | N->getOperand(i).getOperand(0).getValueType() == MVT::i1) || |
| 8193 | isa<ConstantSDNode>(N->getOperand(i))) |
| 8194 | Inputs.push_back(N->getOperand(i)); |
| 8195 | else |
| 8196 | BinOps.push_back(N->getOperand(i)); |
| 8197 | |
| 8198 | if (N->getOpcode() == ISD::TRUNCATE) |
| 8199 | break; |
| 8200 | } |
| 8201 | |
| 8202 | // Visit all inputs, collect all binary operations (and, or, xor and |
| 8203 | // select) that are all fed by extensions. |
| 8204 | while (!BinOps.empty()) { |
| 8205 | SDValue BinOp = BinOps.back(); |
| 8206 | BinOps.pop_back(); |
| 8207 | |
David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 8208 | if (!Visited.insert(BinOp.getNode()).second) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8209 | continue; |
| 8210 | |
| 8211 | PromOps.push_back(BinOp); |
| 8212 | |
| 8213 | for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) { |
| 8214 | // The condition of the select is not promoted. |
| 8215 | if (BinOp.getOpcode() == ISD::SELECT && i == 0) |
| 8216 | continue; |
| 8217 | if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3) |
| 8218 | continue; |
| 8219 | |
| 8220 | if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND || |
| 8221 | BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND || |
| 8222 | BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) && |
| 8223 | BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) || |
| 8224 | isa<ConstantSDNode>(BinOp.getOperand(i))) { |
| 8225 | Inputs.push_back(BinOp.getOperand(i)); |
| 8226 | } else if (BinOp.getOperand(i).getOpcode() == ISD::AND || |
| 8227 | BinOp.getOperand(i).getOpcode() == ISD::OR || |
| 8228 | BinOp.getOperand(i).getOpcode() == ISD::XOR || |
| 8229 | BinOp.getOperand(i).getOpcode() == ISD::SELECT || |
| 8230 | BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC || |
| 8231 | BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE || |
| 8232 | BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND || |
| 8233 | BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND || |
| 8234 | BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) { |
| 8235 | BinOps.push_back(BinOp.getOperand(i)); |
| 8236 | } else { |
| 8237 | // We have an input that is not an extension or another binary |
| 8238 | // operation; we'll abort this transformation. |
| 8239 | return SDValue(); |
| 8240 | } |
| 8241 | } |
| 8242 | } |
| 8243 | |
| 8244 | // Make sure that this is a self-contained cluster of operations (which |
| 8245 | // is not quite the same thing as saying that everything has only one |
| 8246 | // use). |
| 8247 | for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { |
| 8248 | if (isa<ConstantSDNode>(Inputs[i])) |
| 8249 | continue; |
| 8250 | |
| 8251 | for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(), |
| 8252 | UE = Inputs[i].getNode()->use_end(); |
| 8253 | UI != UE; ++UI) { |
| 8254 | SDNode *User = *UI; |
| 8255 | if (User != N && !Visited.count(User)) |
| 8256 | return SDValue(); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8257 | |
| 8258 | // Make sure that we're not going to promote the non-output-value |
| 8259 | // operand(s) or SELECT or SELECT_CC. |
| 8260 | // FIXME: Although we could sometimes handle this, and it does occur in |
| 8261 | // practice that one of the condition inputs to the select is also one of |
| 8262 | // the outputs, we currently can't deal with this. |
| 8263 | if (User->getOpcode() == ISD::SELECT) { |
| 8264 | if (User->getOperand(0) == Inputs[i]) |
| 8265 | return SDValue(); |
| 8266 | } else if (User->getOpcode() == ISD::SELECT_CC) { |
| 8267 | if (User->getOperand(0) == Inputs[i] || |
| 8268 | User->getOperand(1) == Inputs[i]) |
| 8269 | return SDValue(); |
| 8270 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8271 | } |
| 8272 | } |
| 8273 | |
| 8274 | for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) { |
| 8275 | for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(), |
| 8276 | UE = PromOps[i].getNode()->use_end(); |
| 8277 | UI != UE; ++UI) { |
| 8278 | SDNode *User = *UI; |
| 8279 | if (User != N && !Visited.count(User)) |
| 8280 | return SDValue(); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8281 | |
| 8282 | // Make sure that we're not going to promote the non-output-value |
| 8283 | // operand(s) or SELECT or SELECT_CC. |
| 8284 | // FIXME: Although we could sometimes handle this, and it does occur in |
| 8285 | // practice that one of the condition inputs to the select is also one of |
| 8286 | // the outputs, we currently can't deal with this. |
| 8287 | if (User->getOpcode() == ISD::SELECT) { |
| 8288 | if (User->getOperand(0) == PromOps[i]) |
| 8289 | return SDValue(); |
| 8290 | } else if (User->getOpcode() == ISD::SELECT_CC) { |
| 8291 | if (User->getOperand(0) == PromOps[i] || |
| 8292 | User->getOperand(1) == PromOps[i]) |
| 8293 | return SDValue(); |
| 8294 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8295 | } |
| 8296 | } |
| 8297 | |
| 8298 | // Replace all inputs with the extension operand. |
| 8299 | for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { |
| 8300 | // Constants may have users outside the cluster of to-be-promoted nodes, |
| 8301 | // and so we need to replace those as we do the promotions. |
| 8302 | if (isa<ConstantSDNode>(Inputs[i])) |
| 8303 | continue; |
| 8304 | else |
| 8305 | DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0)); |
| 8306 | } |
| 8307 | |
| 8308 | // Replace all operations (these are all the same, but have a different |
| 8309 | // (i1) return type). DAG.getNode will validate that the types of |
| 8310 | // a binary operator match, so go through the list in reverse so that |
| 8311 | // we've likely promoted both operands first. Any intermediate truncations or |
| 8312 | // extensions disappear. |
| 8313 | while (!PromOps.empty()) { |
| 8314 | SDValue PromOp = PromOps.back(); |
| 8315 | PromOps.pop_back(); |
| 8316 | |
| 8317 | if (PromOp.getOpcode() == ISD::TRUNCATE || |
| 8318 | PromOp.getOpcode() == ISD::SIGN_EXTEND || |
| 8319 | PromOp.getOpcode() == ISD::ZERO_EXTEND || |
| 8320 | PromOp.getOpcode() == ISD::ANY_EXTEND) { |
| 8321 | if (!isa<ConstantSDNode>(PromOp.getOperand(0)) && |
| 8322 | PromOp.getOperand(0).getValueType() != MVT::i1) { |
| 8323 | // The operand is not yet ready (see comment below). |
| 8324 | PromOps.insert(PromOps.begin(), PromOp); |
| 8325 | continue; |
| 8326 | } |
| 8327 | |
| 8328 | SDValue RepValue = PromOp.getOperand(0); |
| 8329 | if (isa<ConstantSDNode>(RepValue)) |
| 8330 | RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue); |
| 8331 | |
| 8332 | DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue); |
| 8333 | continue; |
| 8334 | } |
| 8335 | |
| 8336 | unsigned C; |
| 8337 | switch (PromOp.getOpcode()) { |
| 8338 | default: C = 0; break; |
| 8339 | case ISD::SELECT: C = 1; break; |
| 8340 | case ISD::SELECT_CC: C = 2; break; |
| 8341 | } |
| 8342 | |
| 8343 | if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) && |
| 8344 | PromOp.getOperand(C).getValueType() != MVT::i1) || |
| 8345 | (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) && |
| 8346 | PromOp.getOperand(C+1).getValueType() != MVT::i1)) { |
| 8347 | // The to-be-promoted operands of this node have not yet been |
| 8348 | // promoted (this should be rare because we're going through the |
| 8349 | // list backward, but if one of the operands has several users in |
| 8350 | // this cluster of to-be-promoted nodes, it is possible). |
| 8351 | PromOps.insert(PromOps.begin(), PromOp); |
| 8352 | continue; |
| 8353 | } |
| 8354 | |
| 8355 | SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(), |
| 8356 | PromOp.getNode()->op_end()); |
| 8357 | |
| 8358 | // If there are any constant inputs, make sure they're replaced now. |
| 8359 | for (unsigned i = 0; i < 2; ++i) |
| 8360 | if (isa<ConstantSDNode>(Ops[C+i])) |
| 8361 | Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]); |
| 8362 | |
| 8363 | DAG.ReplaceAllUsesOfValueWith(PromOp, |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 8364 | DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops)); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8365 | } |
| 8366 | |
| 8367 | // Now we're left with the initial truncation itself. |
| 8368 | if (N->getOpcode() == ISD::TRUNCATE) |
| 8369 | return N->getOperand(0); |
| 8370 | |
| 8371 | // Otherwise, this is a comparison. The operands to be compared have just |
| 8372 | // changed type (to i1), but everything else is the same. |
| 8373 | return SDValue(N, 0); |
| 8374 | } |
| 8375 | |
| 8376 | SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N, |
| 8377 | DAGCombinerInfo &DCI) const { |
| 8378 | SelectionDAG &DAG = DCI.DAG; |
| 8379 | SDLoc dl(N); |
| 8380 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8381 | // If we're tracking CR bits, we need to be careful that we don't have: |
| 8382 | // zext(binary-ops(trunc(x), trunc(y))) |
| 8383 | // or |
| 8384 | // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...) |
| 8385 | // such that we're unnecessarily moving things into CR bits that can more |
| 8386 | // efficiently stay in GPRs. Note that if we're not certain that the high |
| 8387 | // bits are set as required by the final extension, we still may need to do |
| 8388 | // some masking to get the proper behavior. |
| 8389 | |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8390 | // This same functionality is important on PPC64 when dealing with |
| 8391 | // 32-to-64-bit extensions; these occur often when 32-bit values are used as |
| 8392 | // the return values of functions. Because it is so similar, it is handled |
| 8393 | // here as well. |
| 8394 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8395 | if (N->getValueType(0) != MVT::i32 && |
| 8396 | N->getValueType(0) != MVT::i64) |
| 8397 | return SDValue(); |
| 8398 | |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 8399 | if (!((N->getOperand(0).getValueType() == MVT::i1 && Subtarget.useCRBits()) || |
| 8400 | (N->getOperand(0).getValueType() == MVT::i32 && Subtarget.isPPC64()))) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8401 | return SDValue(); |
| 8402 | |
| 8403 | if (N->getOperand(0).getOpcode() != ISD::AND && |
| 8404 | N->getOperand(0).getOpcode() != ISD::OR && |
| 8405 | N->getOperand(0).getOpcode() != ISD::XOR && |
| 8406 | N->getOperand(0).getOpcode() != ISD::SELECT && |
| 8407 | N->getOperand(0).getOpcode() != ISD::SELECT_CC) |
| 8408 | return SDValue(); |
| 8409 | |
| 8410 | SmallVector<SDValue, 4> Inputs; |
| 8411 | SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps; |
| 8412 | SmallPtrSet<SDNode *, 16> Visited; |
| 8413 | |
| 8414 | // Visit all inputs, collect all binary operations (and, or, xor and |
| 8415 | // select) that are all fed by truncations. |
| 8416 | while (!BinOps.empty()) { |
| 8417 | SDValue BinOp = BinOps.back(); |
| 8418 | BinOps.pop_back(); |
| 8419 | |
David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 8420 | if (!Visited.insert(BinOp.getNode()).second) |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8421 | continue; |
| 8422 | |
| 8423 | PromOps.push_back(BinOp); |
| 8424 | |
| 8425 | for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) { |
| 8426 | // The condition of the select is not promoted. |
| 8427 | if (BinOp.getOpcode() == ISD::SELECT && i == 0) |
| 8428 | continue; |
| 8429 | if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3) |
| 8430 | continue; |
| 8431 | |
| 8432 | if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE || |
| 8433 | isa<ConstantSDNode>(BinOp.getOperand(i))) { |
| 8434 | Inputs.push_back(BinOp.getOperand(i)); |
| 8435 | } else if (BinOp.getOperand(i).getOpcode() == ISD::AND || |
| 8436 | BinOp.getOperand(i).getOpcode() == ISD::OR || |
| 8437 | BinOp.getOperand(i).getOpcode() == ISD::XOR || |
| 8438 | BinOp.getOperand(i).getOpcode() == ISD::SELECT || |
| 8439 | BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) { |
| 8440 | BinOps.push_back(BinOp.getOperand(i)); |
| 8441 | } else { |
| 8442 | // We have an input that is not a truncation or another binary |
| 8443 | // operation; we'll abort this transformation. |
| 8444 | return SDValue(); |
| 8445 | } |
| 8446 | } |
| 8447 | } |
| 8448 | |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8449 | // The operands of a select that must be truncated when the select is |
| 8450 | // promoted because the operand is actually part of the to-be-promoted set. |
| 8451 | DenseMap<SDNode *, EVT> SelectTruncOp[2]; |
| 8452 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8453 | // Make sure that this is a self-contained cluster of operations (which |
| 8454 | // is not quite the same thing as saying that everything has only one |
| 8455 | // use). |
| 8456 | for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { |
| 8457 | if (isa<ConstantSDNode>(Inputs[i])) |
| 8458 | continue; |
| 8459 | |
| 8460 | for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(), |
| 8461 | UE = Inputs[i].getNode()->use_end(); |
| 8462 | UI != UE; ++UI) { |
| 8463 | SDNode *User = *UI; |
| 8464 | if (User != N && !Visited.count(User)) |
| 8465 | return SDValue(); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8466 | |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8467 | // If we're going to promote the non-output-value operand(s) or SELECT or |
| 8468 | // SELECT_CC, record them for truncation. |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8469 | if (User->getOpcode() == ISD::SELECT) { |
| 8470 | if (User->getOperand(0) == Inputs[i]) |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8471 | SelectTruncOp[0].insert(std::make_pair(User, |
| 8472 | User->getOperand(0).getValueType())); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8473 | } else if (User->getOpcode() == ISD::SELECT_CC) { |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8474 | if (User->getOperand(0) == Inputs[i]) |
| 8475 | SelectTruncOp[0].insert(std::make_pair(User, |
| 8476 | User->getOperand(0).getValueType())); |
| 8477 | if (User->getOperand(1) == Inputs[i]) |
| 8478 | SelectTruncOp[1].insert(std::make_pair(User, |
| 8479 | User->getOperand(1).getValueType())); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8480 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8481 | } |
| 8482 | } |
| 8483 | |
| 8484 | for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) { |
| 8485 | for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(), |
| 8486 | UE = PromOps[i].getNode()->use_end(); |
| 8487 | UI != UE; ++UI) { |
| 8488 | SDNode *User = *UI; |
| 8489 | if (User != N && !Visited.count(User)) |
| 8490 | return SDValue(); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8491 | |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8492 | // If we're going to promote the non-output-value operand(s) or SELECT or |
| 8493 | // SELECT_CC, record them for truncation. |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8494 | if (User->getOpcode() == ISD::SELECT) { |
| 8495 | if (User->getOperand(0) == PromOps[i]) |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8496 | SelectTruncOp[0].insert(std::make_pair(User, |
| 8497 | User->getOperand(0).getValueType())); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8498 | } else if (User->getOpcode() == ISD::SELECT_CC) { |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8499 | if (User->getOperand(0) == PromOps[i]) |
| 8500 | SelectTruncOp[0].insert(std::make_pair(User, |
| 8501 | User->getOperand(0).getValueType())); |
| 8502 | if (User->getOperand(1) == PromOps[i]) |
| 8503 | SelectTruncOp[1].insert(std::make_pair(User, |
| 8504 | User->getOperand(1).getValueType())); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8505 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8506 | } |
| 8507 | } |
| 8508 | |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8509 | unsigned PromBits = N->getOperand(0).getValueSizeInBits(); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8510 | bool ReallyNeedsExt = false; |
| 8511 | if (N->getOpcode() != ISD::ANY_EXTEND) { |
| 8512 | // If all of the inputs are not already sign/zero extended, then |
| 8513 | // we'll still need to do that at the end. |
| 8514 | for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { |
| 8515 | if (isa<ConstantSDNode>(Inputs[i])) |
| 8516 | continue; |
| 8517 | |
| 8518 | unsigned OpBits = |
| 8519 | Inputs[i].getOperand(0).getValueSizeInBits(); |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8520 | assert(PromBits < OpBits && "Truncation not to a smaller bit count?"); |
| 8521 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8522 | if ((N->getOpcode() == ISD::ZERO_EXTEND && |
| 8523 | !DAG.MaskedValueIsZero(Inputs[i].getOperand(0), |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8524 | APInt::getHighBitsSet(OpBits, |
| 8525 | OpBits-PromBits))) || |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8526 | (N->getOpcode() == ISD::SIGN_EXTEND && |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8527 | DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) < |
| 8528 | (OpBits-(PromBits-1)))) { |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8529 | ReallyNeedsExt = true; |
| 8530 | break; |
| 8531 | } |
| 8532 | } |
| 8533 | } |
| 8534 | |
| 8535 | // Replace all inputs, either with the truncation operand, or a |
| 8536 | // truncation or extension to the final output type. |
| 8537 | for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { |
| 8538 | // Constant inputs need to be replaced with the to-be-promoted nodes that |
| 8539 | // use them because they might have users outside of the cluster of |
| 8540 | // promoted nodes. |
| 8541 | if (isa<ConstantSDNode>(Inputs[i])) |
| 8542 | continue; |
| 8543 | |
| 8544 | SDValue InSrc = Inputs[i].getOperand(0); |
| 8545 | if (Inputs[i].getValueType() == N->getValueType(0)) |
| 8546 | DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc); |
| 8547 | else if (N->getOpcode() == ISD::SIGN_EXTEND) |
| 8548 | DAG.ReplaceAllUsesOfValueWith(Inputs[i], |
| 8549 | DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0))); |
| 8550 | else if (N->getOpcode() == ISD::ZERO_EXTEND) |
| 8551 | DAG.ReplaceAllUsesOfValueWith(Inputs[i], |
| 8552 | DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0))); |
| 8553 | else |
| 8554 | DAG.ReplaceAllUsesOfValueWith(Inputs[i], |
| 8555 | DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0))); |
| 8556 | } |
| 8557 | |
| 8558 | // Replace all operations (these are all the same, but have a different |
| 8559 | // (promoted) return type). DAG.getNode will validate that the types of |
| 8560 | // a binary operator match, so go through the list in reverse so that |
| 8561 | // we've likely promoted both operands first. |
| 8562 | while (!PromOps.empty()) { |
| 8563 | SDValue PromOp = PromOps.back(); |
| 8564 | PromOps.pop_back(); |
| 8565 | |
| 8566 | unsigned C; |
| 8567 | switch (PromOp.getOpcode()) { |
| 8568 | default: C = 0; break; |
| 8569 | case ISD::SELECT: C = 1; break; |
| 8570 | case ISD::SELECT_CC: C = 2; break; |
| 8571 | } |
| 8572 | |
| 8573 | if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) && |
| 8574 | PromOp.getOperand(C).getValueType() != N->getValueType(0)) || |
| 8575 | (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) && |
| 8576 | PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) { |
| 8577 | // The to-be-promoted operands of this node have not yet been |
| 8578 | // promoted (this should be rare because we're going through the |
| 8579 | // list backward, but if one of the operands has several users in |
| 8580 | // this cluster of to-be-promoted nodes, it is possible). |
| 8581 | PromOps.insert(PromOps.begin(), PromOp); |
| 8582 | continue; |
| 8583 | } |
| 8584 | |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8585 | // For SELECT and SELECT_CC nodes, we do a similar check for any |
| 8586 | // to-be-promoted comparison inputs. |
| 8587 | if (PromOp.getOpcode() == ISD::SELECT || |
| 8588 | PromOp.getOpcode() == ISD::SELECT_CC) { |
| 8589 | if ((SelectTruncOp[0].count(PromOp.getNode()) && |
| 8590 | PromOp.getOperand(0).getValueType() != N->getValueType(0)) || |
| 8591 | (SelectTruncOp[1].count(PromOp.getNode()) && |
| 8592 | PromOp.getOperand(1).getValueType() != N->getValueType(0))) { |
| 8593 | PromOps.insert(PromOps.begin(), PromOp); |
| 8594 | continue; |
| 8595 | } |
| 8596 | } |
| 8597 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8598 | SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(), |
| 8599 | PromOp.getNode()->op_end()); |
| 8600 | |
| 8601 | // If this node has constant inputs, then they'll need to be promoted here. |
| 8602 | for (unsigned i = 0; i < 2; ++i) { |
| 8603 | if (!isa<ConstantSDNode>(Ops[C+i])) |
| 8604 | continue; |
| 8605 | if (Ops[C+i].getValueType() == N->getValueType(0)) |
| 8606 | continue; |
| 8607 | |
| 8608 | if (N->getOpcode() == ISD::SIGN_EXTEND) |
| 8609 | Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); |
| 8610 | else if (N->getOpcode() == ISD::ZERO_EXTEND) |
| 8611 | Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); |
| 8612 | else |
| 8613 | Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); |
| 8614 | } |
| 8615 | |
Hal Finkel | 4104a1a | 2014-12-14 05:53:19 +0000 | [diff] [blame] | 8616 | // If we've promoted the comparison inputs of a SELECT or SELECT_CC, |
| 8617 | // truncate them again to the original value type. |
| 8618 | if (PromOp.getOpcode() == ISD::SELECT || |
| 8619 | PromOp.getOpcode() == ISD::SELECT_CC) { |
| 8620 | auto SI0 = SelectTruncOp[0].find(PromOp.getNode()); |
| 8621 | if (SI0 != SelectTruncOp[0].end()) |
| 8622 | Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]); |
| 8623 | auto SI1 = SelectTruncOp[1].find(PromOp.getNode()); |
| 8624 | if (SI1 != SelectTruncOp[1].end()) |
| 8625 | Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]); |
| 8626 | } |
| 8627 | |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8628 | DAG.ReplaceAllUsesOfValueWith(PromOp, |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 8629 | DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops)); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8630 | } |
| 8631 | |
| 8632 | // Now we're left with the initial extension itself. |
| 8633 | if (!ReallyNeedsExt) |
| 8634 | return N->getOperand(0); |
| 8635 | |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8636 | // To zero extend, just mask off everything except for the first bit (in the |
| 8637 | // i1 case). |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8638 | if (N->getOpcode() == ISD::ZERO_EXTEND) |
| 8639 | return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0), |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8640 | DAG.getConstant(APInt::getLowBitsSet( |
| 8641 | N->getValueSizeInBits(0), PromBits), |
| 8642 | N->getValueType(0))); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8643 | |
| 8644 | assert(N->getOpcode() == ISD::SIGN_EXTEND && |
| 8645 | "Invalid extension type"); |
| 8646 | EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0)); |
| 8647 | SDValue ShiftCst = |
Hal Finkel | 46043ed | 2014-03-01 21:36:57 +0000 | [diff] [blame] | 8648 | DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy); |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8649 | return DAG.getNode(ISD::SRA, dl, N->getValueType(0), |
| 8650 | DAG.getNode(ISD::SHL, dl, N->getValueType(0), |
| 8651 | N->getOperand(0), ShiftCst), ShiftCst); |
| 8652 | } |
| 8653 | |
Hal Finkel | 5efb918 | 2015-01-06 06:01:57 +0000 | [diff] [blame] | 8654 | SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N, |
| 8655 | DAGCombinerInfo &DCI) const { |
| 8656 | assert((N->getOpcode() == ISD::SINT_TO_FP || |
| 8657 | N->getOpcode() == ISD::UINT_TO_FP) && |
| 8658 | "Need an int -> FP conversion node here"); |
| 8659 | |
| 8660 | if (!Subtarget.has64BitSupport()) |
| 8661 | return SDValue(); |
| 8662 | |
| 8663 | SelectionDAG &DAG = DCI.DAG; |
| 8664 | SDLoc dl(N); |
| 8665 | SDValue Op(N, 0); |
| 8666 | |
| 8667 | // Don't handle ppc_fp128 here or i1 conversions. |
| 8668 | if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64) |
| 8669 | return SDValue(); |
| 8670 | if (Op.getOperand(0).getValueType() == MVT::i1) |
| 8671 | return SDValue(); |
| 8672 | |
| 8673 | // For i32 intermediate values, unfortunately, the conversion functions |
| 8674 | // leave the upper 32 bits of the value are undefined. Within the set of |
| 8675 | // scalar instructions, we have no method for zero- or sign-extending the |
| 8676 | // value. Thus, we cannot handle i32 intermediate values here. |
| 8677 | if (Op.getOperand(0).getValueType() == MVT::i32) |
| 8678 | return SDValue(); |
| 8679 | |
| 8680 | assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) && |
| 8681 | "UINT_TO_FP is supported only with FPCVT"); |
| 8682 | |
| 8683 | // If we have FCFIDS, then use it when converting to single-precision. |
| 8684 | // Otherwise, convert to double-precision and then round. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 8685 | unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) |
| 8686 | ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS |
| 8687 | : PPCISD::FCFIDS) |
| 8688 | : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU |
| 8689 | : PPCISD::FCFID); |
| 8690 | MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) |
| 8691 | ? MVT::f32 |
| 8692 | : MVT::f64; |
Hal Finkel | 5efb918 | 2015-01-06 06:01:57 +0000 | [diff] [blame] | 8693 | |
| 8694 | // If we're converting from a float, to an int, and back to a float again, |
| 8695 | // then we don't need the store/load pair at all. |
| 8696 | if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT && |
| 8697 | Subtarget.hasFPCVT()) || |
| 8698 | (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) { |
| 8699 | SDValue Src = Op.getOperand(0).getOperand(0); |
| 8700 | if (Src.getValueType() == MVT::f32) { |
| 8701 | Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src); |
| 8702 | DCI.AddToWorklist(Src.getNode()); |
| 8703 | } |
| 8704 | |
| 8705 | unsigned FCTOp = |
| 8706 | Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ : |
| 8707 | PPCISD::FCTIDUZ; |
| 8708 | |
| 8709 | SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src); |
| 8710 | SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp); |
| 8711 | |
| 8712 | if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) { |
| 8713 | FP = DAG.getNode(ISD::FP_ROUND, dl, |
| 8714 | MVT::f32, FP, DAG.getIntPtrConstant(0)); |
| 8715 | DCI.AddToWorklist(FP.getNode()); |
| 8716 | } |
| 8717 | |
| 8718 | return FP; |
| 8719 | } |
| 8720 | |
| 8721 | return SDValue(); |
| 8722 | } |
| 8723 | |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8724 | // expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for |
| 8725 | // builtins) into loads with swaps. |
| 8726 | SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N, |
| 8727 | DAGCombinerInfo &DCI) const { |
| 8728 | SelectionDAG &DAG = DCI.DAG; |
| 8729 | SDLoc dl(N); |
| 8730 | SDValue Chain; |
| 8731 | SDValue Base; |
| 8732 | MachineMemOperand *MMO; |
| 8733 | |
| 8734 | switch (N->getOpcode()) { |
| 8735 | default: |
| 8736 | llvm_unreachable("Unexpected opcode for little endian VSX load"); |
| 8737 | case ISD::LOAD: { |
| 8738 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 8739 | Chain = LD->getChain(); |
| 8740 | Base = LD->getBasePtr(); |
| 8741 | MMO = LD->getMemOperand(); |
| 8742 | // If the MMO suggests this isn't a load of a full vector, leave |
| 8743 | // things alone. For a built-in, we have to make the change for |
| 8744 | // correctness, so if there is a size problem that will be a bug. |
| 8745 | if (MMO->getSize() < 16) |
| 8746 | return SDValue(); |
| 8747 | break; |
| 8748 | } |
| 8749 | case ISD::INTRINSIC_W_CHAIN: { |
| 8750 | MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N); |
| 8751 | Chain = Intrin->getChain(); |
| 8752 | Base = Intrin->getBasePtr(); |
| 8753 | MMO = Intrin->getMemOperand(); |
| 8754 | break; |
| 8755 | } |
| 8756 | } |
| 8757 | |
| 8758 | MVT VecTy = N->getValueType(0).getSimpleVT(); |
| 8759 | SDValue LoadOps[] = { Chain, Base }; |
| 8760 | SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl, |
| 8761 | DAG.getVTList(VecTy, MVT::Other), |
| 8762 | LoadOps, VecTy, MMO); |
| 8763 | DCI.AddToWorklist(Load.getNode()); |
| 8764 | Chain = Load.getValue(1); |
| 8765 | SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl, |
| 8766 | DAG.getVTList(VecTy, MVT::Other), Chain, Load); |
| 8767 | DCI.AddToWorklist(Swap.getNode()); |
| 8768 | return Swap; |
| 8769 | } |
| 8770 | |
| 8771 | // expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for |
| 8772 | // builtins) into stores with swaps. |
| 8773 | SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N, |
| 8774 | DAGCombinerInfo &DCI) const { |
| 8775 | SelectionDAG &DAG = DCI.DAG; |
| 8776 | SDLoc dl(N); |
| 8777 | SDValue Chain; |
| 8778 | SDValue Base; |
| 8779 | unsigned SrcOpnd; |
| 8780 | MachineMemOperand *MMO; |
| 8781 | |
| 8782 | switch (N->getOpcode()) { |
| 8783 | default: |
| 8784 | llvm_unreachable("Unexpected opcode for little endian VSX store"); |
| 8785 | case ISD::STORE: { |
| 8786 | StoreSDNode *ST = cast<StoreSDNode>(N); |
| 8787 | Chain = ST->getChain(); |
| 8788 | Base = ST->getBasePtr(); |
| 8789 | MMO = ST->getMemOperand(); |
| 8790 | SrcOpnd = 1; |
| 8791 | // If the MMO suggests this isn't a store of a full vector, leave |
| 8792 | // things alone. For a built-in, we have to make the change for |
| 8793 | // correctness, so if there is a size problem that will be a bug. |
| 8794 | if (MMO->getSize() < 16) |
| 8795 | return SDValue(); |
| 8796 | break; |
| 8797 | } |
| 8798 | case ISD::INTRINSIC_VOID: { |
| 8799 | MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N); |
| 8800 | Chain = Intrin->getChain(); |
| 8801 | // Intrin->getBasePtr() oddly does not get what we want. |
| 8802 | Base = Intrin->getOperand(3); |
| 8803 | MMO = Intrin->getMemOperand(); |
| 8804 | SrcOpnd = 2; |
| 8805 | break; |
| 8806 | } |
| 8807 | } |
| 8808 | |
| 8809 | SDValue Src = N->getOperand(SrcOpnd); |
| 8810 | MVT VecTy = Src.getValueType().getSimpleVT(); |
| 8811 | SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl, |
| 8812 | DAG.getVTList(VecTy, MVT::Other), Chain, Src); |
| 8813 | DCI.AddToWorklist(Swap.getNode()); |
| 8814 | Chain = Swap.getValue(1); |
| 8815 | SDValue StoreOps[] = { Chain, Swap, Base }; |
| 8816 | SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl, |
| 8817 | DAG.getVTList(MVT::Other), |
| 8818 | StoreOps, VecTy, MMO); |
| 8819 | DCI.AddToWorklist(Store.getNode()); |
| 8820 | return Store; |
| 8821 | } |
| 8822 | |
Duncan Sands | dc2dac1 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 8823 | SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N, |
| 8824 | DAGCombinerInfo &DCI) const { |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 8825 | SelectionDAG &DAG = DCI.DAG; |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 8826 | SDLoc dl(N); |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 8827 | switch (N->getOpcode()) { |
| 8828 | default: break; |
Chris Lattner | 3c48ea5 | 2006-09-19 05:22:59 +0000 | [diff] [blame] | 8829 | case PPCISD::SHL: |
| 8830 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { |
Dan Gohman | f1d8304 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 8831 | if (C->isNullValue()) // 0 << V -> 0. |
Chris Lattner | 3c48ea5 | 2006-09-19 05:22:59 +0000 | [diff] [blame] | 8832 | return N->getOperand(0); |
| 8833 | } |
| 8834 | break; |
| 8835 | case PPCISD::SRL: |
| 8836 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { |
Dan Gohman | f1d8304 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 8837 | if (C->isNullValue()) // 0 >>u V -> 0. |
Chris Lattner | 3c48ea5 | 2006-09-19 05:22:59 +0000 | [diff] [blame] | 8838 | return N->getOperand(0); |
| 8839 | } |
| 8840 | break; |
| 8841 | case PPCISD::SRA: |
| 8842 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { |
Dan Gohman | f1d8304 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 8843 | if (C->isNullValue() || // 0 >>s V -> 0. |
Chris Lattner | 3c48ea5 | 2006-09-19 05:22:59 +0000 | [diff] [blame] | 8844 | C->isAllOnesValue()) // -1 >>s V -> -1. |
| 8845 | return N->getOperand(0); |
| 8846 | } |
| 8847 | break; |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 8848 | case ISD::SIGN_EXTEND: |
| 8849 | case ISD::ZERO_EXTEND: |
| 8850 | case ISD::ANY_EXTEND: |
| 8851 | return DAGCombineExtBoolTrunc(N, DCI); |
| 8852 | case ISD::TRUNCATE: |
| 8853 | case ISD::SETCC: |
| 8854 | case ISD::SELECT_CC: |
| 8855 | return DAGCombineTruncBoolExt(N, DCI); |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 8856 | case ISD::SINT_TO_FP: |
Hal Finkel | 5efb918 | 2015-01-06 06:01:57 +0000 | [diff] [blame] | 8857 | case ISD::UINT_TO_FP: |
| 8858 | return combineFPToIntToFP(N, DCI); |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8859 | case ISD::STORE: { |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 8860 | // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)). |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 8861 | if (Subtarget.hasSTFIWX() && !cast<StoreSDNode>(N)->isTruncatingStore() && |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 8862 | N->getOperand(1).getOpcode() == ISD::FP_TO_SINT && |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8863 | N->getOperand(1).getValueType() == MVT::i32 && |
| 8864 | N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8865 | SDValue Val = N->getOperand(1).getOperand(0); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8866 | if (Val.getValueType() == MVT::f32) { |
| 8867 | Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val); |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8868 | DCI.AddToWorklist(Val.getNode()); |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 8869 | } |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8870 | Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val); |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8871 | DCI.AddToWorklist(Val.getNode()); |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 8872 | |
Hal Finkel | 60c7510 | 2013-04-01 15:37:53 +0000 | [diff] [blame] | 8873 | SDValue Ops[] = { |
| 8874 | N->getOperand(0), Val, N->getOperand(2), |
| 8875 | DAG.getValueType(N->getOperand(1).getValueType()) |
| 8876 | }; |
| 8877 | |
| 8878 | Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl, |
Craig Topper | 206fcd4 | 2014-04-26 19:29:41 +0000 | [diff] [blame] | 8879 | DAG.getVTList(MVT::Other), Ops, |
Hal Finkel | 60c7510 | 2013-04-01 15:37:53 +0000 | [diff] [blame] | 8880 | cast<StoreSDNode>(N)->getMemoryVT(), |
| 8881 | cast<StoreSDNode>(N)->getMemOperand()); |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8882 | DCI.AddToWorklist(Val.getNode()); |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 8883 | return Val; |
| 8884 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8885 | |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8886 | // Turn STORE (BSWAP) -> sthbrx/stwbrx. |
Dan Gohman | 28328db | 2009-09-25 00:57:30 +0000 | [diff] [blame] | 8887 | if (cast<StoreSDNode>(N)->isUnindexed() && |
| 8888 | N->getOperand(1).getOpcode() == ISD::BSWAP && |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8889 | N->getOperand(1).getNode()->hasOneUse() && |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8890 | (N->getOperand(1).getValueType() == MVT::i32 || |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 8891 | N->getOperand(1).getValueType() == MVT::i16 || |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 8892 | (Subtarget.hasLDBRX() && Subtarget.isPPC64() && |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 8893 | N->getOperand(1).getValueType() == MVT::i64))) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8894 | SDValue BSwapOp = N->getOperand(1).getOperand(0); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8895 | // Do an any-extend to 32-bits if this is a half-word input. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8896 | if (BSwapOp.getValueType() == MVT::i16) |
| 8897 | BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8898 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8899 | SDValue Ops[] = { |
| 8900 | N->getOperand(0), BSwapOp, N->getOperand(2), |
| 8901 | DAG.getValueType(N->getOperand(1).getValueType()) |
| 8902 | }; |
| 8903 | return |
| 8904 | DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other), |
Craig Topper | 206fcd4 | 2014-04-26 19:29:41 +0000 | [diff] [blame] | 8905 | Ops, cast<StoreSDNode>(N)->getMemoryVT(), |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8906 | cast<StoreSDNode>(N)->getMemOperand()); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8907 | } |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8908 | |
| 8909 | // For little endian, VSX stores require generating xxswapd/lxvd2x. |
| 8910 | EVT VT = N->getOperand(1).getValueType(); |
| 8911 | if (VT.isSimple()) { |
| 8912 | MVT StoreVT = VT.getSimpleVT(); |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 8913 | if (Subtarget.hasVSX() && Subtarget.isLittleEndian() && |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8914 | (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 || |
| 8915 | StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32)) |
| 8916 | return expandVSXStoreForLE(N, DCI); |
| 8917 | } |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 8918 | break; |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8919 | } |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8920 | case ISD::LOAD: { |
| 8921 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 8922 | EVT VT = LD->getValueType(0); |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8923 | |
| 8924 | // For little endian, VSX loads require generating lxvd2x/xxswapd. |
| 8925 | if (VT.isSimple()) { |
| 8926 | MVT LoadVT = VT.getSimpleVT(); |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 8927 | if (Subtarget.hasVSX() && Subtarget.isLittleEndian() && |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 8928 | (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 || |
| 8929 | LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32)) |
| 8930 | return expandVSXLoadForLE(N, DCI); |
| 8931 | } |
| 8932 | |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8933 | Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext()); |
| 8934 | unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty); |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 8935 | if (ISD::isNON_EXTLoad(N) && VT.isVector() && Subtarget.hasAltivec() && |
Bill Schmidt | 2d1128a | 2014-10-17 15:13:38 +0000 | [diff] [blame] | 8936 | // P8 and later hardware should just use LOAD. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 8937 | !Subtarget.hasP8Vector() && (VT == MVT::v16i8 || VT == MVT::v8i16 || |
| 8938 | VT == MVT::v4i32 || VT == MVT::v4f32) && |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8939 | LD->getAlignment() < ABIAlignment) { |
| 8940 | // This is a type-legal unaligned Altivec load. |
| 8941 | SDValue Chain = LD->getChain(); |
| 8942 | SDValue Ptr = LD->getBasePtr(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 8943 | bool isLittleEndian = Subtarget.isLittleEndian(); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8944 | |
| 8945 | // This implements the loading of unaligned vectors as described in |
| 8946 | // the venerable Apple Velocity Engine overview. Specifically: |
| 8947 | // https://developer.apple.com/hardwaredrivers/ve/alignment.html |
| 8948 | // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html |
| 8949 | // |
| 8950 | // The general idea is to expand a sequence of one or more unaligned |
Bill Schmidt | 6b5a7df | 2014-06-09 22:00:52 +0000 | [diff] [blame] | 8951 | // loads into an alignment-based permutation-control instruction (lvsl |
| 8952 | // or lvsr), a series of regular vector loads (which always truncate |
| 8953 | // their input address to an aligned address), and a series of |
| 8954 | // permutations. The results of these permutations are the requested |
| 8955 | // loaded values. The trick is that the last "extra" load is not taken |
| 8956 | // from the address you might suspect (sizeof(vector) bytes after the |
| 8957 | // last requested load), but rather sizeof(vector) - 1 bytes after the |
| 8958 | // last requested vector. The point of this is to avoid a page fault if |
| 8959 | // the base address happened to be aligned. This works because if the |
| 8960 | // base address is aligned, then adding less than a full vector length |
| 8961 | // will cause the last vector in the sequence to be (re)loaded. |
| 8962 | // Otherwise, the next vector will be fetched as you might suspect was |
| 8963 | // necessary. |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8964 | |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 8965 | // We might be able to reuse the permutation generation from |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8966 | // a different base address offset from this one by an aligned amount. |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 8967 | // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this |
| 8968 | // optimization later. |
Bill Schmidt | 6b5a7df | 2014-06-09 22:00:52 +0000 | [diff] [blame] | 8969 | Intrinsic::ID Intr = (isLittleEndian ? |
| 8970 | Intrinsic::ppc_altivec_lvsr : |
| 8971 | Intrinsic::ppc_altivec_lvsl); |
| 8972 | SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8973 | |
Hal Finkel | b6d0d6b | 2014-08-01 05:20:41 +0000 | [diff] [blame] | 8974 | // Create the new MMO for the new base load. It is like the original MMO, |
| 8975 | // but represents an area in memory almost twice the vector size centered |
| 8976 | // on the original address. If the address is unaligned, we might start |
| 8977 | // reading up to (sizeof(vector)-1) bytes below the address of the |
| 8978 | // original unaligned load. |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8979 | MachineFunction &MF = DAG.getMachineFunction(); |
Hal Finkel | b6d0d6b | 2014-08-01 05:20:41 +0000 | [diff] [blame] | 8980 | MachineMemOperand *BaseMMO = |
| 8981 | MF.getMachineMemOperand(LD->getMemOperand(), |
| 8982 | -LD->getMemoryVT().getStoreSize()+1, |
| 8983 | 2*LD->getMemoryVT().getStoreSize()-1); |
| 8984 | |
| 8985 | // Create the new base load. |
| 8986 | SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx, |
| 8987 | getPointerTy()); |
| 8988 | SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr }; |
| 8989 | SDValue BaseLoad = |
| 8990 | DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, |
| 8991 | DAG.getVTList(MVT::v4i32, MVT::Other), |
| 8992 | BaseLoadOps, MVT::v4i32, BaseMMO); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 8993 | |
| 8994 | // Note that the value of IncOffset (which is provided to the next |
| 8995 | // load's pointer info offset value, and thus used to calculate the |
| 8996 | // alignment), and the value of IncValue (which is actually used to |
| 8997 | // increment the pointer value) are different! This is because we |
| 8998 | // require the next load to appear to be aligned, even though it |
| 8999 | // is actually offset from the base pointer by a lesser amount. |
| 9000 | int IncOffset = VT.getSizeInBits() / 8; |
Hal Finkel | 7d8a691 | 2013-05-26 18:08:30 +0000 | [diff] [blame] | 9001 | int IncValue = IncOffset; |
| 9002 | |
| 9003 | // Walk (both up and down) the chain looking for another load at the real |
| 9004 | // (aligned) offset (the alignment of the other load does not matter in |
| 9005 | // this case). If found, then do not use the offset reduction trick, as |
| 9006 | // that will prevent the loads from being later combined (as they would |
| 9007 | // otherwise be duplicates). |
| 9008 | if (!findConsecutiveLoad(LD, DAG)) |
| 9009 | --IncValue; |
| 9010 | |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 9011 | SDValue Increment = DAG.getConstant(IncValue, getPointerTy()); |
| 9012 | Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment); |
| 9013 | |
Hal Finkel | b6d0d6b | 2014-08-01 05:20:41 +0000 | [diff] [blame] | 9014 | MachineMemOperand *ExtraMMO = |
| 9015 | MF.getMachineMemOperand(LD->getMemOperand(), |
| 9016 | 1, 2*LD->getMemoryVT().getStoreSize()-1); |
| 9017 | SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr }; |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 9018 | SDValue ExtraLoad = |
Hal Finkel | b6d0d6b | 2014-08-01 05:20:41 +0000 | [diff] [blame] | 9019 | DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, |
| 9020 | DAG.getVTList(MVT::v4i32, MVT::Other), |
| 9021 | ExtraLoadOps, MVT::v4i32, ExtraMMO); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 9022 | |
| 9023 | SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
| 9024 | BaseLoad.getValue(1), ExtraLoad.getValue(1)); |
| 9025 | |
Bill Schmidt | 6b5a7df | 2014-06-09 22:00:52 +0000 | [diff] [blame] | 9026 | // Because vperm has a big-endian bias, we must reverse the order |
| 9027 | // of the input vectors and complement the permute control vector |
| 9028 | // when generating little endian code. We have already handled the |
| 9029 | // latter by using lvsr instead of lvsl, so just reverse BaseLoad |
| 9030 | // and ExtraLoad here. |
| 9031 | SDValue Perm; |
| 9032 | if (isLittleEndian) |
| 9033 | Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm, |
| 9034 | ExtraLoad, BaseLoad, PermCntl, DAG, dl); |
| 9035 | else |
| 9036 | Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm, |
| 9037 | BaseLoad, ExtraLoad, PermCntl, DAG, dl); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 9038 | |
| 9039 | if (VT != MVT::v4i32) |
| 9040 | Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm); |
| 9041 | |
Hal Finkel | b6d0d6b | 2014-08-01 05:20:41 +0000 | [diff] [blame] | 9042 | // The output of the permutation is our loaded result, the TokenFactor is |
| 9043 | // our new chain. |
| 9044 | DCI.CombineTo(N, Perm, TF); |
Hal Finkel | cf2e908 | 2013-05-24 23:00:14 +0000 | [diff] [blame] | 9045 | return SDValue(N, 0); |
| 9046 | } |
| 9047 | } |
| 9048 | break; |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 9049 | case ISD::INTRINSIC_WO_CHAIN: { |
| 9050 | bool isLittleEndian = Subtarget.isLittleEndian(); |
| 9051 | Intrinsic::ID Intr = (isLittleEndian ? Intrinsic::ppc_altivec_lvsr |
| 9052 | : Intrinsic::ppc_altivec_lvsl); |
| 9053 | if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr && |
| 9054 | N->getOperand(1)->getOpcode() == ISD::ADD) { |
| 9055 | SDValue Add = N->getOperand(1); |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 9056 | |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 9057 | if (DAG.MaskedValueIsZero( |
| 9058 | Add->getOperand(1), |
| 9059 | APInt::getAllOnesValue(4 /* 16 byte alignment */) |
| 9060 | .zext( |
| 9061 | Add.getValueType().getScalarType().getSizeInBits()))) { |
| 9062 | SDNode *BasePtr = Add->getOperand(0).getNode(); |
| 9063 | for (SDNode::use_iterator UI = BasePtr->use_begin(), |
| 9064 | UE = BasePtr->use_end(); |
| 9065 | UI != UE; ++UI) { |
| 9066 | if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN && |
| 9067 | cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() == |
| 9068 | Intr) { |
| 9069 | // We've found another LVSL/LVSR, and this address is an aligned |
| 9070 | // multiple of that one. The results will be the same, so use the |
| 9071 | // one we've just found instead. |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 9072 | |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 9073 | return SDValue(*UI, 0); |
| 9074 | } |
Hal Finkel | bc2ee4c | 2013-05-25 04:05:05 +0000 | [diff] [blame] | 9075 | } |
| 9076 | } |
| 9077 | } |
| 9078 | } |
Hal Finkel | c3cfbf8 | 2013-09-13 20:09:02 +0000 | [diff] [blame] | 9079 | |
| 9080 | break; |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 9081 | case ISD::INTRINSIC_W_CHAIN: { |
| 9082 | // For little endian, VSX loads require generating lxvd2x/xxswapd. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 9083 | if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) { |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 9084 | switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { |
| 9085 | default: |
| 9086 | break; |
| 9087 | case Intrinsic::ppc_vsx_lxvw4x: |
| 9088 | case Intrinsic::ppc_vsx_lxvd2x: |
| 9089 | return expandVSXLoadForLE(N, DCI); |
| 9090 | } |
| 9091 | } |
| 9092 | break; |
| 9093 | } |
| 9094 | case ISD::INTRINSIC_VOID: { |
| 9095 | // For little endian, VSX stores require generating xxswapd/stxvd2x. |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 9096 | if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) { |
Bill Schmidt | fae5d71 | 2014-12-09 16:35:51 +0000 | [diff] [blame] | 9097 | switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { |
| 9098 | default: |
| 9099 | break; |
| 9100 | case Intrinsic::ppc_vsx_stxvw4x: |
| 9101 | case Intrinsic::ppc_vsx_stxvd2x: |
| 9102 | return expandVSXStoreForLE(N, DCI); |
| 9103 | } |
| 9104 | } |
| 9105 | break; |
| 9106 | } |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9107 | case ISD::BSWAP: |
| 9108 | // Turn BSWAP (LOAD) -> lhbrx/lwbrx. |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9109 | if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) && |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9110 | N->getOperand(0).hasOneUse() && |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 9111 | (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 || |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 9112 | (Subtarget.hasLDBRX() && Subtarget.isPPC64() && |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 9113 | N->getValueType(0) == MVT::i64))) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9114 | SDValue Load = N->getOperand(0); |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 9115 | LoadSDNode *LD = cast<LoadSDNode>(Load); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9116 | // Create the byte-swapping load. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9117 | SDValue Ops[] = { |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 9118 | LD->getChain(), // Chain |
| 9119 | LD->getBasePtr(), // Ptr |
Chris Lattner | d66f14e | 2006-08-11 17:18:05 +0000 | [diff] [blame] | 9120 | DAG.getValueType(N->getValueType(0)) // VT |
| 9121 | }; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9122 | SDValue BSLoad = |
| 9123 | DAG.getMemIntrinsicNode(PPCISD::LBRX, dl, |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 9124 | DAG.getVTList(N->getValueType(0) == MVT::i64 ? |
| 9125 | MVT::i64 : MVT::i32, MVT::Other), |
Craig Topper | 206fcd4 | 2014-04-26 19:29:41 +0000 | [diff] [blame] | 9126 | Ops, LD->getMemoryVT(), LD->getMemOperand()); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9127 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9128 | // If this is an i16 load, insert the truncate. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9129 | SDValue ResVal = BSLoad; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9130 | if (N->getValueType(0) == MVT::i16) |
| 9131 | ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9132 | |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9133 | // First, combine the bswap away. This makes the value produced by the |
| 9134 | // load dead. |
| 9135 | DCI.CombineTo(N, ResVal); |
| 9136 | |
| 9137 | // Next, combine the load away, we give it a bogus result value but a real |
| 9138 | // chain result. The result value is dead because the bswap is dead. |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9139 | DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1)); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9140 | |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9141 | // Return N so it doesn't get rechecked! |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9142 | return SDValue(N, 0); |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9143 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9144 | |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 9145 | break; |
Chris Lattner | d4058a5 | 2006-03-31 06:02:07 +0000 | [diff] [blame] | 9146 | case PPCISD::VCMP: { |
| 9147 | // If a VCMPo node already exists with exactly the same operands as this |
| 9148 | // node, use its result instead of this node (VCMPo computes both a CR6 and |
| 9149 | // a normal output). |
| 9150 | // |
| 9151 | if (!N->getOperand(0).hasOneUse() && |
| 9152 | !N->getOperand(1).hasOneUse() && |
| 9153 | !N->getOperand(2).hasOneUse()) { |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9154 | |
Chris Lattner | d4058a5 | 2006-03-31 06:02:07 +0000 | [diff] [blame] | 9155 | // Scan all of the users of the LHS, looking for VCMPo's that match. |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 9156 | SDNode *VCMPoNode = nullptr; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9157 | |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9158 | SDNode *LHSN = N->getOperand(0).getNode(); |
Chris Lattner | d4058a5 | 2006-03-31 06:02:07 +0000 | [diff] [blame] | 9159 | for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end(); |
| 9160 | UI != E; ++UI) |
Dan Gohman | 91e5dcb | 2008-07-27 20:43:25 +0000 | [diff] [blame] | 9161 | if (UI->getOpcode() == PPCISD::VCMPo && |
| 9162 | UI->getOperand(1) == N->getOperand(1) && |
| 9163 | UI->getOperand(2) == N->getOperand(2) && |
| 9164 | UI->getOperand(0) == N->getOperand(0)) { |
| 9165 | VCMPoNode = *UI; |
Chris Lattner | d4058a5 | 2006-03-31 06:02:07 +0000 | [diff] [blame] | 9166 | break; |
| 9167 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9168 | |
Chris Lattner | 518834c | 2006-04-18 18:28:22 +0000 | [diff] [blame] | 9169 | // If there is no VCMPo node, or if the flag value has a single use, don't |
| 9170 | // transform this. |
| 9171 | if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1)) |
| 9172 | break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9173 | |
| 9174 | // Look at the (necessarily single) use of the flag value. If it has a |
Chris Lattner | 518834c | 2006-04-18 18:28:22 +0000 | [diff] [blame] | 9175 | // chain, this transformation is more complex. Note that multiple things |
| 9176 | // could use the value result, which we should ignore. |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 9177 | SDNode *FlagUser = nullptr; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9178 | for (SDNode::use_iterator UI = VCMPoNode->use_begin(); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 9179 | FlagUser == nullptr; ++UI) { |
Chris Lattner | 518834c | 2006-04-18 18:28:22 +0000 | [diff] [blame] | 9180 | assert(UI != VCMPoNode->use_end() && "Didn't find user!"); |
Dan Gohman | 91e5dcb | 2008-07-27 20:43:25 +0000 | [diff] [blame] | 9181 | SDNode *User = *UI; |
Chris Lattner | 518834c | 2006-04-18 18:28:22 +0000 | [diff] [blame] | 9182 | for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9183 | if (User->getOperand(i) == SDValue(VCMPoNode, 1)) { |
Chris Lattner | 518834c | 2006-04-18 18:28:22 +0000 | [diff] [blame] | 9184 | FlagUser = User; |
| 9185 | break; |
| 9186 | } |
| 9187 | } |
| 9188 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9189 | |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 9190 | // If the user is a MFOCRF instruction, we know this is safe. |
| 9191 | // Otherwise we give up for right now. |
| 9192 | if (FlagUser->getOpcode() == PPCISD::MFOCRF) |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9193 | return SDValue(VCMPoNode, 0); |
Chris Lattner | d4058a5 | 2006-03-31 06:02:07 +0000 | [diff] [blame] | 9194 | } |
| 9195 | break; |
| 9196 | } |
Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 9197 | case ISD::BRCOND: { |
| 9198 | SDValue Cond = N->getOperand(1); |
| 9199 | SDValue Target = N->getOperand(2); |
| 9200 | |
| 9201 | if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN && |
| 9202 | cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() == |
| 9203 | Intrinsic::ppc_is_decremented_ctr_nonzero) { |
| 9204 | |
| 9205 | // We now need to make the intrinsic dead (it cannot be instruction |
| 9206 | // selected). |
| 9207 | DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0)); |
| 9208 | assert(Cond.getNode()->hasOneUse() && |
| 9209 | "Counter decrement has more than one use"); |
| 9210 | |
| 9211 | return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other, |
| 9212 | N->getOperand(0), Target); |
| 9213 | } |
| 9214 | } |
| 9215 | break; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9216 | case ISD::BR_CC: { |
| 9217 | // If this is a branch on an altivec predicate comparison, lower this so |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 9218 | // that we don't have to do a MFOCRF: instead, branch directly on CR6. This |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9219 | // lowering is done pre-legalize, because the legalizer lowers the predicate |
| 9220 | // compare down to code that is difficult to reassemble. |
| 9221 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get(); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9222 | SDValue LHS = N->getOperand(2), RHS = N->getOperand(3); |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 9223 | |
| 9224 | // Sometimes the promoted value of the intrinsic is ANDed by some non-zero |
| 9225 | // value. If so, pass-through the AND to get to the intrinsic. |
| 9226 | if (LHS.getOpcode() == ISD::AND && |
| 9227 | LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN && |
| 9228 | cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() == |
| 9229 | Intrinsic::ppc_is_decremented_ctr_nonzero && |
| 9230 | isa<ConstantSDNode>(LHS.getOperand(1)) && |
| 9231 | !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()-> |
| 9232 | isZero()) |
| 9233 | LHS = LHS.getOperand(0); |
| 9234 | |
| 9235 | if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN && |
| 9236 | cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() == |
| 9237 | Intrinsic::ppc_is_decremented_ctr_nonzero && |
| 9238 | isa<ConstantSDNode>(RHS)) { |
| 9239 | assert((CC == ISD::SETEQ || CC == ISD::SETNE) && |
| 9240 | "Counter decrement comparison is not EQ or NE"); |
| 9241 | |
| 9242 | unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue(); |
| 9243 | bool isBDNZ = (CC == ISD::SETEQ && Val) || |
| 9244 | (CC == ISD::SETNE && !Val); |
| 9245 | |
| 9246 | // We now need to make the intrinsic dead (it cannot be instruction |
| 9247 | // selected). |
| 9248 | DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0)); |
| 9249 | assert(LHS.getNode()->hasOneUse() && |
| 9250 | "Counter decrement has more than one use"); |
| 9251 | |
| 9252 | return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other, |
| 9253 | N->getOperand(0), N->getOperand(4)); |
| 9254 | } |
| 9255 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9256 | int CompareOpc; |
| 9257 | bool isDot; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9258 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9259 | if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN && |
| 9260 | isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) && |
| 9261 | getAltivecCompareInfo(LHS, CompareOpc, isDot)) { |
| 9262 | assert(isDot && "Can't compare against a vector result!"); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9263 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9264 | // If this is a comparison against something other than 0/1, then we know |
| 9265 | // that the condition is never/always true. |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 9266 | unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue(); |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9267 | if (Val != 0 && Val != 1) { |
| 9268 | if (CC == ISD::SETEQ) // Cond never true, remove branch. |
| 9269 | return N->getOperand(0); |
| 9270 | // Always !=, turn it into an unconditional branch. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9271 | return DAG.getNode(ISD::BR, dl, MVT::Other, |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9272 | N->getOperand(0), N->getOperand(4)); |
| 9273 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9274 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9275 | bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9276 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9277 | // Create the PPCISD altivec 'dot' comparison node. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9278 | SDValue Ops[] = { |
Chris Lattner | d66f14e | 2006-08-11 17:18:05 +0000 | [diff] [blame] | 9279 | LHS.getOperand(2), // LHS of compare |
| 9280 | LHS.getOperand(3), // RHS of compare |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9281 | DAG.getConstant(CompareOpc, MVT::i32) |
Chris Lattner | d66f14e | 2006-08-11 17:18:05 +0000 | [diff] [blame] | 9282 | }; |
Benjamin Kramer | fdf362b | 2013-03-07 20:33:29 +0000 | [diff] [blame] | 9283 | EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue }; |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 9284 | SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9285 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9286 | // Unpack the result based on how the target uses it. |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 9287 | PPC::Predicate CompOpc; |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 9288 | switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) { |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9289 | default: // Can't happen, don't crash on invalid number though. |
| 9290 | case 0: // Branch on the value of the EQ bit of CR6. |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 9291 | CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9292 | break; |
| 9293 | case 1: // Branch on the inverted value of the EQ bit of CR6. |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 9294 | CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9295 | break; |
| 9296 | case 2: // Branch on the value of the LT bit of CR6. |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 9297 | CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9298 | break; |
| 9299 | case 3: // Branch on the inverted value of the LT bit of CR6. |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 9300 | CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9301 | break; |
| 9302 | } |
| 9303 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9304 | return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0), |
| 9305 | DAG.getConstant(CompOpc, MVT::i32), |
| 9306 | DAG.getRegister(PPC::CR6, MVT::i32), |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 9307 | N->getOperand(4), CompNode.getValue(1)); |
| 9308 | } |
| 9309 | break; |
| 9310 | } |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 9311 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9312 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9313 | return SDValue(); |
Chris Lattner | f418435 | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 9314 | } |
| 9315 | |
Hal Finkel | 13d104b | 2014-12-11 18:37:52 +0000 | [diff] [blame] | 9316 | SDValue |
| 9317 | PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor, |
| 9318 | SelectionDAG &DAG, |
| 9319 | std::vector<SDNode *> *Created) const { |
| 9320 | // fold (sdiv X, pow2) |
| 9321 | EVT VT = N->getValueType(0); |
Hal Finkel | 04b16b5 | 2014-12-23 08:38:50 +0000 | [diff] [blame] | 9322 | if (VT == MVT::i64 && !Subtarget.isPPC64()) |
| 9323 | return SDValue(); |
Hal Finkel | 13d104b | 2014-12-11 18:37:52 +0000 | [diff] [blame] | 9324 | if ((VT != MVT::i32 && VT != MVT::i64) || |
| 9325 | !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2())) |
| 9326 | return SDValue(); |
| 9327 | |
| 9328 | SDLoc DL(N); |
| 9329 | SDValue N0 = N->getOperand(0); |
| 9330 | |
| 9331 | bool IsNegPow2 = (-Divisor).isPowerOf2(); |
| 9332 | unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros(); |
| 9333 | SDValue ShiftAmt = DAG.getConstant(Lg2, VT); |
| 9334 | |
| 9335 | SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt); |
| 9336 | if (Created) |
| 9337 | Created->push_back(Op.getNode()); |
| 9338 | |
| 9339 | if (IsNegPow2) { |
| 9340 | Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op); |
| 9341 | if (Created) |
| 9342 | Created->push_back(Op.getNode()); |
| 9343 | } |
| 9344 | |
| 9345 | return Op; |
| 9346 | } |
| 9347 | |
Chris Lattner | 4211ca9 | 2006-04-14 06:01:58 +0000 | [diff] [blame] | 9348 | //===----------------------------------------------------------------------===// |
| 9349 | // Inline Assembly Support |
| 9350 | //===----------------------------------------------------------------------===// |
| 9351 | |
Jay Foad | a0653a3 | 2014-05-14 21:14:37 +0000 | [diff] [blame] | 9352 | void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op, |
| 9353 | APInt &KnownZero, |
| 9354 | APInt &KnownOne, |
| 9355 | const SelectionDAG &DAG, |
| 9356 | unsigned Depth) const { |
Rafael Espindola | ba0a6ca | 2012-04-04 12:51:34 +0000 | [diff] [blame] | 9357 | KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0); |
Chris Lattner | c5287c0 | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 9358 | switch (Op.getOpcode()) { |
| 9359 | default: break; |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9360 | case PPCISD::LBRX: { |
| 9361 | // lhbrx is known to have the top bits cleared out. |
Dan Gohman | a5fc035 | 2009-09-27 23:17:47 +0000 | [diff] [blame] | 9362 | if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16) |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 9363 | KnownZero = 0xFFFF0000; |
| 9364 | break; |
| 9365 | } |
Chris Lattner | c5287c0 | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 9366 | case ISD::INTRINSIC_WO_CHAIN: { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 9367 | switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) { |
Chris Lattner | c5287c0 | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 9368 | default: break; |
| 9369 | case Intrinsic::ppc_altivec_vcmpbfp_p: |
| 9370 | case Intrinsic::ppc_altivec_vcmpeqfp_p: |
| 9371 | case Intrinsic::ppc_altivec_vcmpequb_p: |
| 9372 | case Intrinsic::ppc_altivec_vcmpequh_p: |
| 9373 | case Intrinsic::ppc_altivec_vcmpequw_p: |
| 9374 | case Intrinsic::ppc_altivec_vcmpgefp_p: |
| 9375 | case Intrinsic::ppc_altivec_vcmpgtfp_p: |
| 9376 | case Intrinsic::ppc_altivec_vcmpgtsb_p: |
| 9377 | case Intrinsic::ppc_altivec_vcmpgtsh_p: |
| 9378 | case Intrinsic::ppc_altivec_vcmpgtsw_p: |
| 9379 | case Intrinsic::ppc_altivec_vcmpgtub_p: |
| 9380 | case Intrinsic::ppc_altivec_vcmpgtuh_p: |
| 9381 | case Intrinsic::ppc_altivec_vcmpgtuw_p: |
| 9382 | KnownZero = ~1U; // All bits but the low one are known to be zero. |
| 9383 | break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9384 | } |
Chris Lattner | c5287c0 | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 9385 | } |
| 9386 | } |
| 9387 | } |
| 9388 | |
Hal Finkel | 5772566 | 2015-01-03 17:58:24 +0000 | [diff] [blame] | 9389 | unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const { |
| 9390 | switch (Subtarget.getDarwinDirective()) { |
| 9391 | default: break; |
| 9392 | case PPC::DIR_970: |
| 9393 | case PPC::DIR_PWR4: |
| 9394 | case PPC::DIR_PWR5: |
| 9395 | case PPC::DIR_PWR5X: |
| 9396 | case PPC::DIR_PWR6: |
| 9397 | case PPC::DIR_PWR6X: |
| 9398 | case PPC::DIR_PWR7: |
| 9399 | case PPC::DIR_PWR8: { |
| 9400 | if (!ML) |
| 9401 | break; |
| 9402 | |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 9403 | const PPCInstrInfo *TII = Subtarget.getInstrInfo(); |
Hal Finkel | 5772566 | 2015-01-03 17:58:24 +0000 | [diff] [blame] | 9404 | |
| 9405 | // For small loops (between 5 and 8 instructions), align to a 32-byte |
| 9406 | // boundary so that the entire loop fits in one instruction-cache line. |
| 9407 | uint64_t LoopSize = 0; |
| 9408 | for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I) |
| 9409 | for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J) |
| 9410 | LoopSize += TII->GetInstSizeInBytes(J); |
| 9411 | |
| 9412 | if (LoopSize > 16 && LoopSize <= 32) |
| 9413 | return 5; |
| 9414 | |
| 9415 | break; |
| 9416 | } |
| 9417 | } |
| 9418 | |
| 9419 | return TargetLowering::getPrefLoopAlignment(ML); |
| 9420 | } |
Chris Lattner | c5287c0 | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 9421 | |
Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 9422 | /// getConstraintType - Given a constraint, return the type of |
Chris Lattner | 203b2f1 | 2006-02-07 20:16:30 +0000 | [diff] [blame] | 9423 | /// constraint it is for this target. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9424 | PPCTargetLowering::ConstraintType |
Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 9425 | PPCTargetLowering::getConstraintType(const std::string &Constraint) const { |
| 9426 | if (Constraint.size() == 1) { |
| 9427 | switch (Constraint[0]) { |
| 9428 | default: break; |
| 9429 | case 'b': |
| 9430 | case 'r': |
| 9431 | case 'f': |
| 9432 | case 'v': |
| 9433 | case 'y': |
| 9434 | return C_RegisterClass; |
Hal Finkel | 4f24c62 | 2012-11-05 18:18:42 +0000 | [diff] [blame] | 9435 | case 'Z': |
| 9436 | // FIXME: While Z does indicate a memory constraint, it specifically |
| 9437 | // indicates an r+r address (used in conjunction with the 'y' modifier |
| 9438 | // in the replacement string). Currently, we're forcing the base |
| 9439 | // register to be r0 in the asm printer (which is interpreted as zero) |
| 9440 | // and forming the complete address in the second register. This is |
| 9441 | // suboptimal. |
| 9442 | return C_Memory; |
Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 9443 | } |
Hal Finkel | 6aca237 | 2014-03-02 18:23:39 +0000 | [diff] [blame] | 9444 | } else if (Constraint == "wc") { // individual CR bits. |
| 9445 | return C_RegisterClass; |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 9446 | } else if (Constraint == "wa" || Constraint == "wd" || |
| 9447 | Constraint == "wf" || Constraint == "ws") { |
| 9448 | return C_RegisterClass; // VSX registers. |
Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 9449 | } |
| 9450 | return TargetLowering::getConstraintType(Constraint); |
Chris Lattner | 203b2f1 | 2006-02-07 20:16:30 +0000 | [diff] [blame] | 9451 | } |
| 9452 | |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 9453 | /// Examine constraint type and operand type and determine a weight value. |
| 9454 | /// This object must already have been set up with the operand type |
| 9455 | /// and the current alternative constraint selected. |
| 9456 | TargetLowering::ConstraintWeight |
| 9457 | PPCTargetLowering::getSingleConstraintMatchWeight( |
| 9458 | AsmOperandInfo &info, const char *constraint) const { |
| 9459 | ConstraintWeight weight = CW_Invalid; |
| 9460 | Value *CallOperandVal = info.CallOperandVal; |
| 9461 | // If we don't have a value, we can't do a match, |
| 9462 | // but allow it at the lowest weight. |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 9463 | if (!CallOperandVal) |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 9464 | return CW_Default; |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 9465 | Type *type = CallOperandVal->getType(); |
Hal Finkel | 6aca237 | 2014-03-02 18:23:39 +0000 | [diff] [blame] | 9466 | |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 9467 | // Look at the constraint type. |
Hal Finkel | 6aca237 | 2014-03-02 18:23:39 +0000 | [diff] [blame] | 9468 | if (StringRef(constraint) == "wc" && type->isIntegerTy(1)) |
| 9469 | return CW_Register; // an individual CR bit. |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 9470 | else if ((StringRef(constraint) == "wa" || |
| 9471 | StringRef(constraint) == "wd" || |
| 9472 | StringRef(constraint) == "wf") && |
| 9473 | type->isVectorTy()) |
| 9474 | return CW_Register; |
| 9475 | else if (StringRef(constraint) == "ws" && type->isDoubleTy()) |
| 9476 | return CW_Register; |
Hal Finkel | 6aca237 | 2014-03-02 18:23:39 +0000 | [diff] [blame] | 9477 | |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 9478 | switch (*constraint) { |
| 9479 | default: |
| 9480 | weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); |
| 9481 | break; |
| 9482 | case 'b': |
| 9483 | if (type->isIntegerTy()) |
| 9484 | weight = CW_Register; |
| 9485 | break; |
| 9486 | case 'f': |
| 9487 | if (type->isFloatTy()) |
| 9488 | weight = CW_Register; |
| 9489 | break; |
| 9490 | case 'd': |
| 9491 | if (type->isDoubleTy()) |
| 9492 | weight = CW_Register; |
| 9493 | break; |
| 9494 | case 'v': |
| 9495 | if (type->isVectorTy()) |
| 9496 | weight = CW_Register; |
| 9497 | break; |
| 9498 | case 'y': |
| 9499 | weight = CW_Register; |
| 9500 | break; |
Hal Finkel | 4f24c62 | 2012-11-05 18:18:42 +0000 | [diff] [blame] | 9501 | case 'Z': |
| 9502 | weight = CW_Memory; |
| 9503 | break; |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 9504 | } |
| 9505 | return weight; |
| 9506 | } |
| 9507 | |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9508 | std::pair<unsigned, const TargetRegisterClass*> |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9509 | PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, |
Chad Rosier | 295bd43 | 2013-06-22 18:37:38 +0000 | [diff] [blame] | 9510 | MVT VT) const { |
Chris Lattner | 0151361 | 2006-01-31 19:20:21 +0000 | [diff] [blame] | 9511 | if (Constraint.size() == 1) { |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9512 | // GCC RS6000 Constraint Letters |
| 9513 | switch (Constraint[0]) { |
| 9514 | case 'b': // R1-R31 |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9515 | if (VT == MVT::i64 && Subtarget.isPPC64()) |
Hal Finkel | 638a9fa | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 9516 | return std::make_pair(0U, &PPC::G8RC_NOX0RegClass); |
| 9517 | return std::make_pair(0U, &PPC::GPRC_NOR0RegClass); |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9518 | case 'r': // R0-R31 |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9519 | if (VT == MVT::i64 && Subtarget.isPPC64()) |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 9520 | return std::make_pair(0U, &PPC::G8RCRegClass); |
| 9521 | return std::make_pair(0U, &PPC::GPRCRegClass); |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9522 | case 'f': |
Ulrich Weigand | 0de4a1e | 2012-10-29 17:49:34 +0000 | [diff] [blame] | 9523 | if (VT == MVT::f32 || VT == MVT::i32) |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 9524 | return std::make_pair(0U, &PPC::F4RCRegClass); |
Ulrich Weigand | 0de4a1e | 2012-10-29 17:49:34 +0000 | [diff] [blame] | 9525 | if (VT == MVT::f64 || VT == MVT::i64) |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 9526 | return std::make_pair(0U, &PPC::F8RCRegClass); |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9527 | break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9528 | case 'v': |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 9529 | return std::make_pair(0U, &PPC::VRRCRegClass); |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9530 | case 'y': // crrc |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 9531 | return std::make_pair(0U, &PPC::CRRCRegClass); |
Chris Lattner | 0151361 | 2006-01-31 19:20:21 +0000 | [diff] [blame] | 9532 | } |
Hal Finkel | 6aca237 | 2014-03-02 18:23:39 +0000 | [diff] [blame] | 9533 | } else if (Constraint == "wc") { // an individual CR bit. |
| 9534 | return std::make_pair(0U, &PPC::CRBITRCRegClass); |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 9535 | } else if (Constraint == "wa" || Constraint == "wd" || |
Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 9536 | Constraint == "wf") { |
Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 9537 | return std::make_pair(0U, &PPC::VSRCRegClass); |
Hal Finkel | 19be506 | 2014-03-29 05:29:01 +0000 | [diff] [blame] | 9538 | } else if (Constraint == "ws") { |
| 9539 | return std::make_pair(0U, &PPC::VSFRCRegClass); |
Chris Lattner | 0151361 | 2006-01-31 19:20:21 +0000 | [diff] [blame] | 9540 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9541 | |
Hal Finkel | b176acb | 2013-08-03 12:25:10 +0000 | [diff] [blame] | 9542 | std::pair<unsigned, const TargetRegisterClass*> R = |
| 9543 | TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
| 9544 | |
| 9545 | // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers |
| 9546 | // (which we call X[0-9]+). If a 64-bit value has been requested, and a |
| 9547 | // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent |
| 9548 | // register. |
| 9549 | // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use |
| 9550 | // the AsmName field from *RegisterInfo.td, then this would not be necessary. |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9551 | if (R.first && VT == MVT::i64 && Subtarget.isPPC64() && |
Hal Finkel | b176acb | 2013-08-03 12:25:10 +0000 | [diff] [blame] | 9552 | PPC::GPRCRegClass.contains(R.first)) { |
Eric Christopher | cccae79 | 2015-01-30 22:02:31 +0000 | [diff] [blame] | 9553 | const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo(); |
Hal Finkel | b176acb | 2013-08-03 12:25:10 +0000 | [diff] [blame] | 9554 | return std::make_pair(TRI->getMatchingSuperReg(R.first, |
Hal Finkel | b3ca00d | 2013-08-14 20:05:04 +0000 | [diff] [blame] | 9555 | PPC::sub_32, &PPC::G8RCRegClass), |
Hal Finkel | b176acb | 2013-08-03 12:25:10 +0000 | [diff] [blame] | 9556 | &PPC::G8RCRegClass); |
| 9557 | } |
| 9558 | |
Hal Finkel | aa10b3c | 2014-12-08 22:54:22 +0000 | [diff] [blame] | 9559 | // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same. |
| 9560 | if (!R.second && StringRef("{cc}").equals_lower(Constraint)) { |
| 9561 | R.first = PPC::CR0; |
| 9562 | R.second = &PPC::CRRCRegClass; |
| 9563 | } |
| 9564 | |
Hal Finkel | b176acb | 2013-08-03 12:25:10 +0000 | [diff] [blame] | 9565 | return R; |
Chris Lattner | 0151361 | 2006-01-31 19:20:21 +0000 | [diff] [blame] | 9566 | } |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9567 | |
Chris Lattner | 584a11a | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 9568 | |
Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 9569 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
Dale Johannesen | ce97d55 | 2010-06-25 21:55:36 +0000 | [diff] [blame] | 9570 | /// vector. If it is invalid, don't add anything to Ops. |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 9571 | void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
Eric Christopher | de9399b | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 9572 | std::string &Constraint, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9573 | std::vector<SDValue>&Ops, |
Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 9574 | SelectionDAG &DAG) const { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 9575 | SDValue Result; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 9576 | |
Eric Christopher | de9399b | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 9577 | // Only support length 1 constraints. |
| 9578 | if (Constraint.length() > 1) return; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 9579 | |
Eric Christopher | de9399b | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 9580 | char Letter = Constraint[0]; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9581 | switch (Letter) { |
| 9582 | default: break; |
| 9583 | case 'I': |
| 9584 | case 'J': |
| 9585 | case 'K': |
| 9586 | case 'L': |
| 9587 | case 'M': |
| 9588 | case 'N': |
| 9589 | case 'O': |
| 9590 | case 'P': { |
Chris Lattner | 0b7472d | 2007-05-15 01:31:05 +0000 | [diff] [blame] | 9591 | ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op); |
Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 9592 | if (!CST) return; // Must be an immediate to match. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9593 | int64_t Value = CST->getSExtValue(); |
| 9594 | EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative |
| 9595 | // numbers are printed as such. |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9596 | switch (Letter) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 9597 | default: llvm_unreachable("Unknown constraint letter!"); |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9598 | case 'I': // "I" is a signed 16-bit constant. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9599 | if (isInt<16>(Value)) |
| 9600 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9601 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9602 | case 'J': // "J" is a constant with only the high-order 16 bits nonzero. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9603 | if (isShiftedUInt<16, 16>(Value)) |
| 9604 | Result = DAG.getTargetConstant(Value, TCVT); |
| 9605 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9606 | case 'L': // "L" is a signed 16-bit constant shifted left 16 bits. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9607 | if (isShiftedInt<16, 16>(Value)) |
| 9608 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9609 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9610 | case 'K': // "K" is a constant with only the low-order 16 bits nonzero. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9611 | if (isUInt<16>(Value)) |
| 9612 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9613 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9614 | case 'M': // "M" is a constant that is greater than 31. |
Chris Lattner | 0b7472d | 2007-05-15 01:31:05 +0000 | [diff] [blame] | 9615 | if (Value > 31) |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9616 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9617 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9618 | case 'N': // "N" is a positive constant that is an exact power of two. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9619 | if (Value > 0 && isPowerOf2_64(Value)) |
| 9620 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9621 | break; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9622 | case 'O': // "O" is the constant zero. |
Chris Lattner | 0b7472d | 2007-05-15 01:31:05 +0000 | [diff] [blame] | 9623 | if (Value == 0) |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9624 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9625 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9626 | case 'P': // "P" is a constant whose negation is a signed 16-bit constant. |
Hal Finkel | c91fc11 | 2014-12-03 09:37:50 +0000 | [diff] [blame] | 9627 | if (isInt<16>(-Value)) |
| 9628 | Result = DAG.getTargetConstant(Value, TCVT); |
Chris Lattner | 8c6949e | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 9629 | break; |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9630 | } |
| 9631 | break; |
| 9632 | } |
| 9633 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9634 | |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9635 | if (Result.getNode()) { |
Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 9636 | Ops.push_back(Result); |
| 9637 | return; |
| 9638 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9639 | |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9640 | // Handle standard constraint letters. |
Eric Christopher | de9399b | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 9641 | TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); |
Chris Lattner | 15a6c4c | 2006-02-07 00:47:13 +0000 | [diff] [blame] | 9642 | } |
Evan Cheng | 2dd2c65 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 9643 | |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9644 | // isLegalAddressingMode - Return true if the addressing mode represented |
| 9645 | // by AM is legal for this target, for a load/store of the specified type. |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9646 | bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 9647 | Type *Ty) const { |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9648 | // FIXME: PPC does not allow r+i addressing modes for vectors! |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9649 | |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9650 | // PPC allows a sign-extended 16-bit immediate field. |
| 9651 | if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1) |
| 9652 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9653 | |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9654 | // No global is ever allowed as a base. |
| 9655 | if (AM.BaseGV) |
| 9656 | return false; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9657 | |
| 9658 | // PPC only support r+r, |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9659 | switch (AM.Scale) { |
| 9660 | case 0: // "r+i" or just "i", depending on HasBaseReg. |
| 9661 | break; |
| 9662 | case 1: |
| 9663 | if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed. |
| 9664 | return false; |
| 9665 | // Otherwise we have r+r or r+i. |
| 9666 | break; |
| 9667 | case 2: |
| 9668 | if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed. |
| 9669 | return false; |
| 9670 | // Allow 2*r as r+r. |
| 9671 | break; |
Chris Lattner | 19ccd62 | 2007-04-09 22:10:05 +0000 | [diff] [blame] | 9672 | default: |
| 9673 | // No other scales are supported. |
| 9674 | return false; |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9675 | } |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9676 | |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 9677 | return true; |
| 9678 | } |
| 9679 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 9680 | SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, |
| 9681 | SelectionDAG &DAG) const { |
Evan Cheng | 168ced9 | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 9682 | MachineFunction &MF = DAG.getMachineFunction(); |
| 9683 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 9684 | MFI->setReturnAddressIsTaken(true); |
| 9685 | |
Bill Wendling | 908bf81 | 2014-01-06 00:43:20 +0000 | [diff] [blame] | 9686 | if (verifyReturnAddressArgumentIsConstant(Op, DAG)) |
Bill Wendling | df7dd28 | 2014-01-05 01:47:20 +0000 | [diff] [blame] | 9687 | return SDValue(); |
Bill Wendling | df7dd28 | 2014-01-05 01:47:20 +0000 | [diff] [blame] | 9688 | |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 9689 | SDLoc dl(Op); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9690 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 9691 | |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9692 | // Make sure the function does not optimize away the store of the RA to |
| 9693 | // the stack. |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 9694 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9695 | FuncInfo->setLRStoreRequired(); |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9696 | bool isPPC64 = Subtarget.isPPC64(); |
| 9697 | bool isDarwinABI = Subtarget.isDarwinABI(); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9698 | |
| 9699 | if (Depth > 0) { |
| 9700 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); |
| 9701 | SDValue Offset = |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 9702 | |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 9703 | DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI), |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9704 | isPPC64? MVT::i64 : MVT::i32); |
| 9705 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
| 9706 | DAG.getNode(ISD::ADD, dl, getPointerTy(), |
| 9707 | FrameAddr, Offset), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 9708 | MachinePointerInfo(), false, false, false, 0); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9709 | } |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 9710 | |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 9711 | // Just load the return address off the stack. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9712 | SDValue RetAddrFI = getReturnAddrFrameIndex(DAG); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9713 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 9714 | RetAddrFI, MachinePointerInfo(), false, false, false, 0); |
Chris Lattner | f6a8156 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 9715 | } |
| 9716 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 9717 | SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, |
| 9718 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 9719 | SDLoc dl(Op); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9720 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9721 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9722 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9723 | bool isPPC64 = PtrVT == MVT::i64; |
Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9724 | |
Nicolas Geoffray | 75ab979 | 2007-03-01 13:11:38 +0000 | [diff] [blame] | 9725 | MachineFunction &MF = DAG.getMachineFunction(); |
| 9726 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9727 | MFI->setFrameAddressIsTaken(true); |
Hal Finkel | aa03c03 | 2013-03-21 19:03:19 +0000 | [diff] [blame] | 9728 | |
| 9729 | // Naked functions never have a frame pointer, and so we use r1. For all |
| 9730 | // other functions, this decision must be delayed until during PEI. |
| 9731 | unsigned FrameReg; |
| 9732 | if (MF.getFunction()->getAttributes().hasAttribute( |
| 9733 | AttributeSet::FunctionIndex, Attribute::Naked)) |
| 9734 | FrameReg = isPPC64 ? PPC::X1 : PPC::R1; |
| 9735 | else |
| 9736 | FrameReg = isPPC64 ? PPC::FP8 : PPC::FP; |
| 9737 | |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9738 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, |
| 9739 | PtrVT); |
| 9740 | while (Depth--) |
| 9741 | FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 9742 | FrameAddr, MachinePointerInfo(), false, false, |
| 9743 | false, 0); |
Dale Johannesen | 81bfca7 | 2010-05-03 22:59:34 +0000 | [diff] [blame] | 9744 | return FrameAddr; |
Nicolas Geoffray | 75ab979 | 2007-03-01 13:11:38 +0000 | [diff] [blame] | 9745 | } |
Dan Gohman | c14e522 | 2008-10-21 03:41:46 +0000 | [diff] [blame] | 9746 | |
Hal Finkel | 0d8db46 | 2014-05-11 19:29:11 +0000 | [diff] [blame] | 9747 | // FIXME? Maybe this could be a TableGen attribute on some registers and |
| 9748 | // this table could be generated automatically from RegInfo. |
| 9749 | unsigned PPCTargetLowering::getRegisterByName(const char* RegName, |
| 9750 | EVT VT) const { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9751 | bool isPPC64 = Subtarget.isPPC64(); |
| 9752 | bool isDarwinABI = Subtarget.isDarwinABI(); |
Hal Finkel | 0d8db46 | 2014-05-11 19:29:11 +0000 | [diff] [blame] | 9753 | |
| 9754 | if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) || |
| 9755 | (!isPPC64 && VT != MVT::i32)) |
| 9756 | report_fatal_error("Invalid register global variable type"); |
| 9757 | |
| 9758 | bool is64Bit = isPPC64 && VT == MVT::i64; |
| 9759 | unsigned Reg = StringSwitch<unsigned>(RegName) |
| 9760 | .Case("r1", is64Bit ? PPC::X1 : PPC::R1) |
Hal Finkel | e6698d5 | 2015-02-01 15:03:28 +0000 | [diff] [blame] | 9761 | .Case("r2", (isDarwinABI || isPPC64) ? 0 : PPC::R2) |
Hal Finkel | 0d8db46 | 2014-05-11 19:29:11 +0000 | [diff] [blame] | 9762 | .Case("r13", (!isPPC64 && isDarwinABI) ? 0 : |
| 9763 | (is64Bit ? PPC::X13 : PPC::R13)) |
| 9764 | .Default(0); |
| 9765 | |
| 9766 | if (Reg) |
| 9767 | return Reg; |
| 9768 | report_fatal_error("Invalid register name global variable"); |
| 9769 | } |
| 9770 | |
Dan Gohman | c14e522 | 2008-10-21 03:41:46 +0000 | [diff] [blame] | 9771 | bool |
| 9772 | PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const { |
| 9773 | // The PowerPC target isn't yet aware of offsets. |
| 9774 | return false; |
| 9775 | } |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 9776 | |
Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 9777 | bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info, |
| 9778 | const CallInst &I, |
| 9779 | unsigned Intrinsic) const { |
| 9780 | |
| 9781 | switch (Intrinsic) { |
| 9782 | case Intrinsic::ppc_altivec_lvx: |
| 9783 | case Intrinsic::ppc_altivec_lvxl: |
| 9784 | case Intrinsic::ppc_altivec_lvebx: |
| 9785 | case Intrinsic::ppc_altivec_lvehx: |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 9786 | case Intrinsic::ppc_altivec_lvewx: |
| 9787 | case Intrinsic::ppc_vsx_lxvd2x: |
| 9788 | case Intrinsic::ppc_vsx_lxvw4x: { |
Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 9789 | EVT VT; |
| 9790 | switch (Intrinsic) { |
| 9791 | case Intrinsic::ppc_altivec_lvebx: |
| 9792 | VT = MVT::i8; |
| 9793 | break; |
| 9794 | case Intrinsic::ppc_altivec_lvehx: |
| 9795 | VT = MVT::i16; |
| 9796 | break; |
| 9797 | case Intrinsic::ppc_altivec_lvewx: |
| 9798 | VT = MVT::i32; |
| 9799 | break; |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 9800 | case Intrinsic::ppc_vsx_lxvd2x: |
| 9801 | VT = MVT::v2f64; |
| 9802 | break; |
Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 9803 | default: |
| 9804 | VT = MVT::v4i32; |
| 9805 | break; |
| 9806 | } |
| 9807 | |
| 9808 | Info.opc = ISD::INTRINSIC_W_CHAIN; |
| 9809 | Info.memVT = VT; |
| 9810 | Info.ptrVal = I.getArgOperand(0); |
| 9811 | Info.offset = -VT.getStoreSize()+1; |
| 9812 | Info.size = 2*VT.getStoreSize()-1; |
| 9813 | Info.align = 1; |
| 9814 | Info.vol = false; |
| 9815 | Info.readMem = true; |
| 9816 | Info.writeMem = false; |
| 9817 | return true; |
| 9818 | } |
| 9819 | case Intrinsic::ppc_altivec_stvx: |
| 9820 | case Intrinsic::ppc_altivec_stvxl: |
| 9821 | case Intrinsic::ppc_altivec_stvebx: |
| 9822 | case Intrinsic::ppc_altivec_stvehx: |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 9823 | case Intrinsic::ppc_altivec_stvewx: |
| 9824 | case Intrinsic::ppc_vsx_stxvd2x: |
| 9825 | case Intrinsic::ppc_vsx_stxvw4x: { |
Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 9826 | EVT VT; |
| 9827 | switch (Intrinsic) { |
| 9828 | case Intrinsic::ppc_altivec_stvebx: |
| 9829 | VT = MVT::i8; |
| 9830 | break; |
| 9831 | case Intrinsic::ppc_altivec_stvehx: |
| 9832 | VT = MVT::i16; |
| 9833 | break; |
| 9834 | case Intrinsic::ppc_altivec_stvewx: |
| 9835 | VT = MVT::i32; |
| 9836 | break; |
Bill Schmidt | 7295478 | 2014-11-12 04:19:40 +0000 | [diff] [blame] | 9837 | case Intrinsic::ppc_vsx_stxvd2x: |
| 9838 | VT = MVT::v2f64; |
| 9839 | break; |
Hal Finkel | 46ef7ce | 2014-08-13 01:15:40 +0000 | [diff] [blame] | 9840 | default: |
| 9841 | VT = MVT::v4i32; |
| 9842 | break; |
| 9843 | } |
| 9844 | |
| 9845 | Info.opc = ISD::INTRINSIC_VOID; |
| 9846 | Info.memVT = VT; |
| 9847 | Info.ptrVal = I.getArgOperand(1); |
| 9848 | Info.offset = -VT.getStoreSize()+1; |
| 9849 | Info.size = 2*VT.getStoreSize()-1; |
| 9850 | Info.align = 1; |
| 9851 | Info.vol = false; |
| 9852 | Info.readMem = false; |
| 9853 | Info.writeMem = true; |
| 9854 | return true; |
| 9855 | } |
| 9856 | default: |
| 9857 | break; |
| 9858 | } |
| 9859 | |
| 9860 | return false; |
| 9861 | } |
| 9862 | |
Evan Cheng | d9929f0 | 2010-04-01 20:10:42 +0000 | [diff] [blame] | 9863 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | 6139937 | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 9864 | /// and store operations as a result of memset, memcpy, and memmove |
| 9865 | /// lowering. If DstAlign is zero that means it's safe to destination |
| 9866 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it |
| 9867 | /// means there isn't a need to check it against alignment requirement, |
Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 9868 | /// probably because the source does not need to be loaded. If 'IsMemset' is |
| 9869 | /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that |
| 9870 | /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy |
| 9871 | /// source is constant so it does not need to be loaded. |
Dan Gohman | 148c69a | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 9872 | /// It returns EVT::Other if the type should be determined using generic |
| 9873 | /// target-independent logic. |
Evan Cheng | 43cd9e3 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 9874 | EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, |
| 9875 | unsigned DstAlign, unsigned SrcAlign, |
Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 9876 | bool IsMemset, bool ZeroMemset, |
Evan Cheng | ebe47c8 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 9877 | bool MemcpyStrSrc, |
Dan Gohman | 148c69a | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 9878 | MachineFunction &MF) const { |
Eric Christopher | d90a874 | 2014-06-12 22:38:20 +0000 | [diff] [blame] | 9879 | if (Subtarget.isPPC64()) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9880 | return MVT::i64; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 9881 | } else { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9882 | return MVT::i32; |
Tilmann Scheller | b93960d | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 9883 | } |
| 9884 | } |
Hal Finkel | 88ed4e3 | 2012-04-01 19:23:08 +0000 | [diff] [blame] | 9885 | |
Hal Finkel | 34974ed | 2014-04-12 21:52:38 +0000 | [diff] [blame] | 9886 | /// \brief Returns true if it is beneficial to convert a load of a constant |
| 9887 | /// to just the constant itself. |
| 9888 | bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm, |
| 9889 | Type *Ty) const { |
| 9890 | assert(Ty->isIntegerTy()); |
| 9891 | |
| 9892 | unsigned BitSize = Ty->getPrimitiveSizeInBits(); |
| 9893 | if (BitSize == 0 || BitSize > 64) |
| 9894 | return false; |
| 9895 | return true; |
| 9896 | } |
| 9897 | |
| 9898 | bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const { |
| 9899 | if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) |
| 9900 | return false; |
| 9901 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); |
| 9902 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); |
| 9903 | return NumBits1 == 64 && NumBits2 == 32; |
| 9904 | } |
| 9905 | |
| 9906 | bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { |
| 9907 | if (!VT1.isInteger() || !VT2.isInteger()) |
| 9908 | return false; |
| 9909 | unsigned NumBits1 = VT1.getSizeInBits(); |
| 9910 | unsigned NumBits2 = VT2.getSizeInBits(); |
| 9911 | return NumBits1 == 64 && NumBits2 == 32; |
| 9912 | } |
| 9913 | |
Hal Finkel | 5d5d153 | 2015-01-10 08:21:59 +0000 | [diff] [blame] | 9914 | bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const { |
| 9915 | // Generally speaking, zexts are not free, but they are free when they can be |
| 9916 | // folded with other operations. |
| 9917 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) { |
| 9918 | EVT MemVT = LD->getMemoryVT(); |
| 9919 | if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 || |
| 9920 | (Subtarget.isPPC64() && MemVT == MVT::i32)) && |
| 9921 | (LD->getExtensionType() == ISD::NON_EXTLOAD || |
| 9922 | LD->getExtensionType() == ISD::ZEXTLOAD)) |
| 9923 | return true; |
| 9924 | } |
| 9925 | |
| 9926 | // FIXME: Add other cases... |
| 9927 | // - 32-bit shifts with a zext to i64 |
| 9928 | // - zext after ctlz, bswap, etc. |
| 9929 | // - zext after and by a constant mask |
| 9930 | |
| 9931 | return TargetLowering::isZExtFree(Val, VT2); |
| 9932 | } |
| 9933 | |
Olivier Sallenave | 3250969 | 2015-01-13 15:06:36 +0000 | [diff] [blame] | 9934 | bool PPCTargetLowering::isFPExtFree(EVT VT) const { |
| 9935 | assert(VT.isFloatingPoint()); |
| 9936 | return true; |
| 9937 | } |
| 9938 | |
Hal Finkel | 34974ed | 2014-04-12 21:52:38 +0000 | [diff] [blame] | 9939 | bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const { |
| 9940 | return isInt<16>(Imm) || isUInt<16>(Imm); |
| 9941 | } |
| 9942 | |
| 9943 | bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const { |
| 9944 | return isInt<16>(Imm) || isUInt<16>(Imm); |
| 9945 | } |
| 9946 | |
Matt Arsenault | 6f2a526 | 2014-07-27 17:46:40 +0000 | [diff] [blame] | 9947 | bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT, |
| 9948 | unsigned, |
| 9949 | unsigned, |
| 9950 | bool *Fast) const { |
Hal Finkel | 8d7fbc9 | 2013-03-15 15:27:13 +0000 | [diff] [blame] | 9951 | if (DisablePPCUnaligned) |
| 9952 | return false; |
| 9953 | |
| 9954 | // PowerPC supports unaligned memory access for simple non-vector types. |
| 9955 | // Although accessing unaligned addresses is not as efficient as accessing |
| 9956 | // aligned addresses, it is generally more efficient than manual expansion, |
| 9957 | // and generally only traps for software emulation when crossing page |
| 9958 | // boundaries. |
| 9959 | |
| 9960 | if (!VT.isSimple()) |
| 9961 | return false; |
| 9962 | |
Hal Finkel | 6e28e6a | 2014-03-26 19:39:09 +0000 | [diff] [blame] | 9963 | if (VT.getSimpleVT().isVector()) { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 9964 | if (Subtarget.hasVSX()) { |
Bill Schmidt | 2d1128a | 2014-10-17 15:13:38 +0000 | [diff] [blame] | 9965 | if (VT != MVT::v2f64 && VT != MVT::v2i64 && |
| 9966 | VT != MVT::v4f32 && VT != MVT::v4i32) |
Hal Finkel | 6e28e6a | 2014-03-26 19:39:09 +0000 | [diff] [blame] | 9967 | return false; |
| 9968 | } else { |
| 9969 | return false; |
| 9970 | } |
| 9971 | } |
Hal Finkel | 8d7fbc9 | 2013-03-15 15:27:13 +0000 | [diff] [blame] | 9972 | |
| 9973 | if (VT == MVT::ppcf128) |
| 9974 | return false; |
| 9975 | |
| 9976 | if (Fast) |
| 9977 | *Fast = true; |
| 9978 | |
| 9979 | return true; |
| 9980 | } |
| 9981 | |
Stephen Lin | 73de7bf | 2013-07-09 18:16:56 +0000 | [diff] [blame] | 9982 | bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const { |
| 9983 | VT = VT.getScalarType(); |
| 9984 | |
Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 9985 | if (!VT.isSimple()) |
| 9986 | return false; |
| 9987 | |
| 9988 | switch (VT.getSimpleVT().SimpleTy) { |
| 9989 | case MVT::f32: |
| 9990 | case MVT::f64: |
Hal Finkel | 0a479ae | 2012-06-22 00:49:52 +0000 | [diff] [blame] | 9991 | return true; |
| 9992 | default: |
| 9993 | break; |
| 9994 | } |
| 9995 | |
| 9996 | return false; |
| 9997 | } |
| 9998 | |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 9999 | const MCPhysReg * |
| 10000 | PPCTargetLowering::getScratchRegisters(CallingConv::ID) const { |
| 10001 | // LR is a callee-save register, but we must treat it as clobbered by any call |
| 10002 | // site. Hence we include LR in the scratch registers, which are in turn added |
| 10003 | // as implicit-defs for stackmaps and patchpoints. The same reasoning applies |
| 10004 | // to CTR, which is used by any indirect call. |
| 10005 | static const MCPhysReg ScratchRegs[] = { |
Hal Finkel | c19805a | 2015-01-17 03:57:34 +0000 | [diff] [blame] | 10006 | PPC::X12, PPC::LR8, PPC::CTR8, 0 |
Hal Finkel | 934361a | 2015-01-14 01:07:51 +0000 | [diff] [blame] | 10007 | }; |
| 10008 | |
| 10009 | return ScratchRegs; |
| 10010 | } |
| 10011 | |
Hal Finkel | b4240ca | 2014-03-31 17:48:16 +0000 | [diff] [blame] | 10012 | bool |
| 10013 | PPCTargetLowering::shouldExpandBuildVectorWithShuffles( |
| 10014 | EVT VT , unsigned DefinedValues) const { |
| 10015 | if (VT == MVT::v2i64) |
| 10016 | return false; |
| 10017 | |
| 10018 | return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues); |
| 10019 | } |
| 10020 | |
Hal Finkel | 88ed4e3 | 2012-04-01 19:23:08 +0000 | [diff] [blame] | 10021 | Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const { |
Eric Christopher | b1aaebe | 2014-06-12 22:38:18 +0000 | [diff] [blame] | 10022 | if (DisableILPPref || Subtarget.enableMachineScheduler()) |
Hal Finkel | 4e9f1a8 | 2012-06-10 19:32:29 +0000 | [diff] [blame] | 10023 | return TargetLowering::getSchedulingPreference(N); |
Hal Finkel | 88ed4e3 | 2012-04-01 19:23:08 +0000 | [diff] [blame] | 10024 | |
Hal Finkel | 4e9f1a8 | 2012-06-10 19:32:29 +0000 | [diff] [blame] | 10025 | return Sched::ILP; |
Hal Finkel | 88ed4e3 | 2012-04-01 19:23:08 +0000 | [diff] [blame] | 10026 | } |
| 10027 | |
Bill Schmidt | 0cf702f | 2013-07-30 00:50:39 +0000 | [diff] [blame] | 10028 | // Create a fast isel object. |
| 10029 | FastISel * |
| 10030 | PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo, |
| 10031 | const TargetLibraryInfo *LibInfo) const { |
| 10032 | return PPC::createFastISel(FuncInfo, LibInfo); |
| 10033 | } |