blob: 54183ef87ea41b962c2f882a5ca5622aaa8dbc6d [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Hal Finkel934361a2015-01-14 01:07:51 +000016#include "PPCCallingConv.h"
Jim Laskey48850c12006-11-16 22:43:37 +000017#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000018#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000019#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000020#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000022#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000023#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Hal Finkel57725662015-01-03 17:58:24 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/Constants.h"
34#include "llvm/IR/DerivedTypes.h"
35#include "llvm/IR/Function.h"
36#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000037#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000040#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000041#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000042using namespace llvm;
43
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000044// FIXME: Remove this once soft-float is supported.
45static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
46cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
47
Hal Finkel595817e2012-06-04 02:21:00 +000048static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
49cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000050
Hal Finkel4e9f1a82012-06-10 19:32:29 +000051static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
52cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
53
Hal Finkel8d7fbc92013-03-15 15:27:13 +000054static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
55cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
56
Hal Finkel940ab932014-02-28 00:27:01 +000057// FIXME: Remove this once the bug has been fixed!
58extern cl::opt<bool> ANDIGlueBug;
59
Eric Christopherf6ed33e2014-10-01 21:36:28 +000060PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM)
Aditya Nandakumar30531552014-11-13 21:29:21 +000061 : TargetLowering(TM),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000062 Subtarget(*TM.getSubtargetImpl()) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000063 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000064 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000066
Chris Lattnerd10babf2010-10-10 18:34:00 +000067 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
68 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000069 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000070 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000071
Chris Lattnerf22556d2005-08-16 17:14:42 +000072 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000073 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
74 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
75 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000076
Evan Cheng5d9fd972006-10-04 00:56:09 +000077 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +000078 for (MVT VT : MVT::integer_valuetypes()) {
79 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
80 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand);
81 }
Duncan Sands95d46ef2008-01-23 20:39:46 +000082
Owen Anderson9f944592009-08-11 20:47:22 +000083 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000084
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000085 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000086 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
92 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000096
Eric Christopherb1aaebe2014-06-12 22:38:18 +000097 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +000098 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
99
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000101 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
102 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
103 isPPC64 ? MVT::i64 : MVT::i32);
104 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 } else {
108 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
109 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
110 }
Hal Finkel940ab932014-02-28 00:27:01 +0000111
112 // PowerPC does not support direct load / store of condition registers
113 setOperationAction(ISD::LOAD, MVT::i1, Custom);
114 setOperationAction(ISD::STORE, MVT::i1, Custom);
115
116 // FIXME: Remove this once the ANDI glue bug is fixed:
117 if (ANDIGlueBug)
118 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
119
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000120 for (MVT VT : MVT::integer_valuetypes()) {
121 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
122 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
123 setTruncStoreAction(VT, MVT::i1, Expand);
124 }
Hal Finkel940ab932014-02-28 00:27:01 +0000125
126 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
127 }
128
Dale Johannesen666323e2007-10-10 01:01:31 +0000129 // This is used in the ppcf128->int sequence. Note it has different semantics
130 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000131 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000132
Roman Divacky1faf5b02012-08-16 18:19:29 +0000133 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000134 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
135 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
136 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
137 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
138 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000139 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000140
Chris Lattnerf22556d2005-08-16 17:14:42 +0000141 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000142 setOperationAction(ISD::SREM, MVT::i32, Expand);
143 setOperationAction(ISD::UREM, MVT::i32, Expand);
144 setOperationAction(ISD::SREM, MVT::i64, Expand);
145 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000146
147 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000148 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
149 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
150 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
151 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
152 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
153 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
154 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
155 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000156
Dan Gohman482732a2007-10-11 23:21:31 +0000157 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000158 setOperationAction(ISD::FSIN , MVT::f64, Expand);
159 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000160 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000161 setOperationAction(ISD::FREM , MVT::f64, Expand);
162 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000163 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000164 setOperationAction(ISD::FSIN , MVT::f32, Expand);
165 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000166 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000167 setOperationAction(ISD::FREM , MVT::f32, Expand);
168 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000169 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000170
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000172
Chris Lattnerf22556d2005-08-16 17:14:42 +0000173 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000174 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000175 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000176 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000177 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000178
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000179 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000180 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000181 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000182 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000183
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000184 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000185 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
186 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
187 } else {
188 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
189 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
190 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000191
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000192 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000193 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
194 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
195 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000196 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197
198 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
199 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
200 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000201 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000202 }
203
Nate Begeman2fba8a32006-01-14 03:14:10 +0000204 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000205 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000206 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000207 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
208 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000213
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000214 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000215 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000216 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
217 } else {
218 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
219 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
220 }
221
Nate Begeman1b8121b2006-01-11 21:21:00 +0000222 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000223 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
224 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000225
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000226 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000227 // PowerPC does not have Select
228 setOperationAction(ISD::SELECT, MVT::i32, Expand);
229 setOperationAction(ISD::SELECT, MVT::i64, Expand);
230 setOperationAction(ISD::SELECT, MVT::f32, Expand);
231 setOperationAction(ISD::SELECT, MVT::f64, Expand);
232 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000233
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000234 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000235 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
236 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000237
Nate Begeman7e7f4392006-02-01 07:19:44 +0000238 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000239 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000240 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000241
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000242 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000245
Owen Anderson9f944592009-08-11 20:47:22 +0000246 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000247
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000248 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000249 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000250
Jim Laskey6267b2c2005-08-17 00:40:22 +0000251 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000252 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
253 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000254
Wesley Peck527da1b2010-11-23 03:31:01 +0000255 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
256 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
257 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
258 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000259
Chris Lattner84b49d52006-04-28 21:56:10 +0000260 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000261 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000262
Hal Finkel1996f3d2013-03-27 19:10:42 +0000263 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000264 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
265 // support continuation, user-level threading, and etc.. As a result, no
266 // other SjLj exception interfaces are implemented and please don't build
267 // your own exception handling based on them.
268 // LLVM/Clang supports zero-cost DWARF exception handling.
269 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
270 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000271
272 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000273 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000274 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
275 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000276 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000277 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
278 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
280 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000281 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000282 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
283 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000284
Nate Begemanf69d13b2008-08-11 17:36:31 +0000285 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000287
288 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000289 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
290 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
Nate Begemane74795c2006-01-25 18:21:52 +0000292 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000293 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000294
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000295 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000296 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000297 // VAARG always uses double-word chunks, so promote anything smaller.
298 setOperationAction(ISD::VAARG, MVT::i1, Promote);
299 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
300 setOperationAction(ISD::VAARG, MVT::i8, Promote);
301 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
302 setOperationAction(ISD::VAARG, MVT::i16, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i32, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::Other, Expand);
307 } else {
308 // VAARG is custom lowered with the 32-bit SVR4 ABI.
309 setOperationAction(ISD::VAARG, MVT::Other, Custom);
310 setOperationAction(ISD::VAARG, MVT::i64, Custom);
311 }
Roman Divacky4394e682011-06-28 15:30:42 +0000312 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000313 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000314
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000315 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000316 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
317 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
318 else
319 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
320
Chris Lattner5bd514d2006-01-15 09:02:48 +0000321 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000322 setOperationAction(ISD::VAEND , MVT::Other, Expand);
323 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
324 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
325 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
326 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000327
Chris Lattner6961fc72006-03-26 10:06:40 +0000328 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000329 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000330
Hal Finkel25c19922013-05-15 21:37:41 +0000331 // To handle counter-based loop conditions.
332 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
333
Dale Johannesen160be0f2008-11-07 22:54:33 +0000334 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000335 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
336 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
337 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
338 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
339 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000347
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000348 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000349 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000350 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
351 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
352 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
353 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000354 // This is just the low 32 bits of a (signed) fp->i64 conversion.
355 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000356 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000357
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000358 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000359 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000360 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000361 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000362 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000363 }
364
Hal Finkelf6d45f22013-04-01 17:52:07 +0000365 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000366 if (Subtarget.hasFPCVT()) {
367 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000368 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
369 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
370 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
371 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
372 }
373
374 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
375 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
378 }
379
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000380 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000381 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000382 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000383 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000384 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000385 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000386 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
387 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
388 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000389 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000390 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000391 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
392 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
393 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000394 }
Evan Cheng19264272006-03-01 01:11:20 +0000395
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000396 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000397 // First set operation action for all vector types to expand. Then we
398 // will selectively turn on ones that can be effectively codegen'd.
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000399 for (MVT VT : MVT::vector_valuetypes()) {
Chris Lattner06a21ba2006-04-16 01:37:57 +0000400 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000401 setOperationAction(ISD::ADD , VT, Legal);
402 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000403
Chris Lattner95c7adc2006-04-04 17:25:31 +0000404 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000405 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000406 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407
408 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000409 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000410 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000411 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000412 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000413 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000414 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000415 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000416 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000417 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000418 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000419 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000420 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000421
Chris Lattner06a21ba2006-04-16 01:37:57 +0000422 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000423 setOperationAction(ISD::MUL , VT, Expand);
424 setOperationAction(ISD::SDIV, VT, Expand);
425 setOperationAction(ISD::SREM, VT, Expand);
426 setOperationAction(ISD::UDIV, VT, Expand);
427 setOperationAction(ISD::UREM, VT, Expand);
428 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000429 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000431 setOperationAction(ISD::FSQRT, VT, Expand);
432 setOperationAction(ISD::FLOG, VT, Expand);
433 setOperationAction(ISD::FLOG10, VT, Expand);
434 setOperationAction(ISD::FLOG2, VT, Expand);
435 setOperationAction(ISD::FEXP, VT, Expand);
436 setOperationAction(ISD::FEXP2, VT, Expand);
437 setOperationAction(ISD::FSIN, VT, Expand);
438 setOperationAction(ISD::FCOS, VT, Expand);
439 setOperationAction(ISD::FABS, VT, Expand);
440 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000441 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000442 setOperationAction(ISD::FCEIL, VT, Expand);
443 setOperationAction(ISD::FTRUNC, VT, Expand);
444 setOperationAction(ISD::FRINT, VT, Expand);
445 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000446 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
447 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
448 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000449 setOperationAction(ISD::MULHU, VT, Expand);
450 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000451 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
452 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
453 setOperationAction(ISD::UDIVREM, VT, Expand);
454 setOperationAction(ISD::SDIVREM, VT, Expand);
455 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
456 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000457 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000458 setOperationAction(ISD::CTPOP, VT, Expand);
459 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000460 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000461 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000462 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000463 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
465
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000466 for (MVT InnerVT : MVT::vector_valuetypes()) {
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000467 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000468 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
469 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
470 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
471 }
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000472 }
473
Chris Lattner95c7adc2006-04-04 17:25:31 +0000474 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
475 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000476 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000477
Owen Anderson9f944592009-08-11 20:47:22 +0000478 setOperationAction(ISD::AND , MVT::v4i32, Legal);
479 setOperationAction(ISD::OR , MVT::v4i32, Legal);
480 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
481 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000482 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000483 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000484 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000485 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
486 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
487 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
488 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000489 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
490 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
491 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
492 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000493
Craig Topperabadc662012-04-20 06:31:50 +0000494 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
495 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
496 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
497 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000498
Owen Anderson9f944592009-08-11 20:47:22 +0000499 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000500 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000501
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000502 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000503 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
504 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
505 }
506
Owen Anderson9f944592009-08-11 20:47:22 +0000507 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
508 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
509 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000510
Owen Anderson9f944592009-08-11 20:47:22 +0000511 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
512 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000513
Owen Anderson9f944592009-08-11 20:47:22 +0000514 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
515 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
516 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
517 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000518
519 // Altivec does not contain unordered floating-point compare instructions
520 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
521 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000522 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
523 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000524
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000525 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000526 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000527 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000528
529 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
530 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
531 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
532 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
533 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
534
535 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
536
537 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
538 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
539
540 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
541 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
542
Hal Finkel732f0f72014-03-26 12:49:28 +0000543 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
544 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
545 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
546 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
547 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
548
Hal Finkel27774d92014-03-13 07:58:58 +0000549 // Share the Altivec comparison restrictions.
550 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
551 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000552 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
553 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
554
Hal Finkel9281c9a2014-03-26 18:26:30 +0000555 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
556 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
557
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000558 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
559
Hal Finkel19be5062014-03-29 05:29:01 +0000560 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000561
562 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
563 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000564
565 // VSX v2i64 only supports non-arithmetic operations.
566 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
567 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
568
Hal Finkelad801b72014-03-27 21:26:33 +0000569 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
570 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
571 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
572
Hal Finkel777c9dd2014-03-29 16:04:40 +0000573 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
574
Hal Finkel9281c9a2014-03-26 18:26:30 +0000575 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
576 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
577 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
578 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
579
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000580 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
581
Hal Finkel7279f4b2014-03-26 19:13:54 +0000582 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
583 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
584 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
585 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
586
Hal Finkel5c0d1452014-03-30 13:22:59 +0000587 // Vector operation legalization checks the result type of
588 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
589 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
590 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
591 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
592 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
593
Hal Finkela6c8b512014-03-26 16:12:58 +0000594 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000595 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000596 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000597
Hal Finkel01fa7702014-12-03 00:19:17 +0000598 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000599 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000600
601 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000602
Robin Morissete1ca44b2014-10-02 22:27:07 +0000603 if (!isPPC64) {
604 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
605 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
606 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000607
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000608 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000609 // Altivec instructions set fields to all zeros or all ones.
610 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000611
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000612 if (!isPPC64) {
613 // These libcalls are not available in 32-bit.
614 setLibcallName(RTLIB::SHL_I128, nullptr);
615 setLibcallName(RTLIB::SRL_I128, nullptr);
616 setLibcallName(RTLIB::SRA_I128, nullptr);
617 }
618
Evan Cheng39e90022012-07-02 22:39:56 +0000619 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000620 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000621 setExceptionPointerRegister(PPC::X3);
622 setExceptionSelectorRegister(PPC::X4);
623 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000624 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000625 setExceptionPointerRegister(PPC::R3);
626 setExceptionSelectorRegister(PPC::R4);
627 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Chris Lattnerf4184352006-03-01 04:57:39 +0000629 // We have target-specific dag combine patterns for the following nodes:
630 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel5efb9182015-01-06 06:01:57 +0000631 if (Subtarget.hasFPCVT())
632 setTargetDAGCombine(ISD::UINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000633 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000634 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000635 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000636 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000637 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000638 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000639 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000640 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
641 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000642
Hal Finkel46043ed2014-03-01 21:36:57 +0000643 setTargetDAGCombine(ISD::SIGN_EXTEND);
644 setTargetDAGCombine(ISD::ZERO_EXTEND);
645 setTargetDAGCombine(ISD::ANY_EXTEND);
646
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000647 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000648 setTargetDAGCombine(ISD::TRUNCATE);
649 setTargetDAGCombine(ISD::SETCC);
650 setTargetDAGCombine(ISD::SELECT_CC);
651 }
652
Hal Finkel2e103312013-04-03 04:01:11 +0000653 // Use reciprocal estimates.
654 if (TM.Options.UnsafeFPMath) {
655 setTargetDAGCombine(ISD::FDIV);
656 setTargetDAGCombine(ISD::FSQRT);
657 }
658
Dale Johannesen10432e52007-10-19 00:59:18 +0000659 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000660 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000661 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000662 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
663 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000664 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
665 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000666 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
667 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
668 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
669 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
670 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000671 }
672
Hal Finkel940ab932014-02-28 00:27:01 +0000673 // With 32 condition bits, we don't need to sink (and duplicate) compares
674 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000675 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000676 setHasMultipleConditionRegisters();
677
Hal Finkel65298572011-10-17 18:53:03 +0000678 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000679 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000680 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000681
Hal Finkeld73bfba2015-01-03 14:58:25 +0000682 switch (Subtarget.getDarwinDirective()) {
683 default: break;
684 case PPC::DIR_970:
685 case PPC::DIR_A2:
686 case PPC::DIR_E500mc:
687 case PPC::DIR_E5500:
688 case PPC::DIR_PWR4:
689 case PPC::DIR_PWR5:
690 case PPC::DIR_PWR5X:
691 case PPC::DIR_PWR6:
692 case PPC::DIR_PWR6X:
693 case PPC::DIR_PWR7:
694 case PPC::DIR_PWR8:
695 setPrefFunctionAlignment(4);
696 setPrefLoopAlignment(4);
697 break;
698 }
699
Eli Friedman30a49e92011-08-03 21:06:02 +0000700 setInsertFencesForAtomic(true);
701
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000702 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000703 setSchedulingPreference(Sched::Source);
704 else
705 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000706
Chris Lattnerf22556d2005-08-16 17:14:42 +0000707 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000708
Hal Finkeld73bfba2015-01-03 14:58:25 +0000709 // The Freescale cores do better with aggressive inlining of memcpy and
710 // friends. GCC uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000711 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
712 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000713 MaxStoresPerMemset = 32;
714 MaxStoresPerMemsetOptSize = 16;
715 MaxStoresPerMemcpy = 32;
716 MaxStoresPerMemcpyOptSize = 8;
717 MaxStoresPerMemmove = 32;
718 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000719 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000720}
721
Hal Finkel262a2242013-09-12 23:20:06 +0000722/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
723/// the desired ByVal argument alignment.
724static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
725 unsigned MaxMaxAlign) {
726 if (MaxAlign == MaxMaxAlign)
727 return;
728 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
729 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
730 MaxAlign = 32;
731 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
732 MaxAlign = 16;
733 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
734 unsigned EltAlign = 0;
735 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
736 if (EltAlign > MaxAlign)
737 MaxAlign = EltAlign;
738 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
739 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
740 unsigned EltAlign = 0;
741 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
742 if (EltAlign > MaxAlign)
743 MaxAlign = EltAlign;
744 if (MaxAlign == MaxMaxAlign)
745 break;
746 }
747 }
748}
749
Dale Johannesencbde4c22008-02-28 22:31:51 +0000750/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
751/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000752unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000753 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000754 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000755 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000756
757 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000758 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000759 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
760 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
761 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000762 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000763}
764
Chris Lattner347ed8a2006-01-09 23:52:17 +0000765const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
766 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000767 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000768 case PPCISD::FSEL: return "PPCISD::FSEL";
769 case PPCISD::FCFID: return "PPCISD::FCFID";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000770 case PPCISD::FCFIDU: return "PPCISD::FCFIDU";
771 case PPCISD::FCFIDS: return "PPCISD::FCFIDS";
772 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000773 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
774 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000775 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ";
776 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000777 case PPCISD::FRE: return "PPCISD::FRE";
778 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000779 case PPCISD::STFIWX: return "PPCISD::STFIWX";
780 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
781 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
782 case PPCISD::VPERM: return "PPCISD::VPERM";
Hal Finkel4edc66b2015-01-03 01:16:37 +0000783 case PPCISD::CMPB: return "PPCISD::CMPB";
Evan Cheng32e376f2008-07-12 02:23:19 +0000784 case PPCISD::Hi: return "PPCISD::Hi";
785 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000786 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Cheng32e376f2008-07-12 02:23:19 +0000787 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
788 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
789 case PPCISD::SRL: return "PPCISD::SRL";
790 case PPCISD::SRA: return "PPCISD::SRA";
791 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000792 case PPCISD::CALL: return "PPCISD::CALL";
793 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000794 case PPCISD::CALL_TLS: return "PPCISD::CALL_TLS";
795 case PPCISD::CALL_NOP_TLS: return "PPCISD::CALL_NOP_TLS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000796 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000797 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Hal Finkelfc096c92014-12-23 22:29:40 +0000798 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000799 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +0000800 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +0000801 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
802 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000803 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000804 case PPCISD::VCMP: return "PPCISD::VCMP";
805 case PPCISD::VCMPo: return "PPCISD::VCMPo";
806 case PPCISD::LBRX: return "PPCISD::LBRX";
807 case PPCISD::STBRX: return "PPCISD::STBRX";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000808 case PPCISD::LFIWAX: return "PPCISD::LFIWAX";
809 case PPCISD::LFIWZX: return "PPCISD::LFIWZX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000810 case PPCISD::LARX: return "PPCISD::LARX";
811 case PPCISD::STCX: return "PPCISD::STCX";
812 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000813 case PPCISD::BDNZ: return "PPCISD::BDNZ";
814 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000815 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000816 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000817 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000818 case PPCISD::CR6SET: return "PPCISD::CR6SET";
819 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000820 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
821 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
822 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000823 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000824 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
825 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000826 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000827 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
828 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000829 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
830 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000831 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
832 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000833 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000834 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000835 }
836}
837
Matt Arsenault758659232013-05-18 00:21:46 +0000838EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000839 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000840 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000841 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000842}
843
Hal Finkel62ac7362014-09-19 11:42:56 +0000844bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
845 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
846 return true;
847}
848
Chris Lattner4211ca92006-04-14 06:01:58 +0000849//===----------------------------------------------------------------------===//
850// Node matching predicates, for use by the tblgen matching code.
851//===----------------------------------------------------------------------===//
852
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000853/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000854static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000855 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000856 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000857 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000858 // Maybe this has already been legalized into the constant pool?
859 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000860 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000861 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000862 }
863 return false;
864}
865
Chris Lattnere8b83b42006-04-06 17:23:16 +0000866/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
867/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000868static bool isConstantOrUndef(int Op, int Val) {
869 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000870}
871
872/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
873/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000874/// The ShuffleKind distinguishes between big-endian operations with
875/// two different inputs (0), either-endian operations with two identical
876/// inputs (1), and little-endian operantion with two different inputs (2).
877/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
878bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000879 SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +0000880 bool IsLE = DAG.getTarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000881 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000882 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000883 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000884 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000885 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000886 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000887 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000888 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000889 return false;
890 for (unsigned i = 0; i != 16; ++i)
891 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
892 return false;
893 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000894 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000895 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000896 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
897 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000898 return false;
899 }
Chris Lattner1d338192006-04-06 18:26:28 +0000900 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000901}
902
903/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
904/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000905/// The ShuffleKind distinguishes between big-endian operations with
906/// two different inputs (0), either-endian operations with two identical
907/// inputs (1), and little-endian operantion with two different inputs (2).
908/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
909bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000910 SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +0000911 bool IsLE = DAG.getTarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000912 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000913 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000914 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000915 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000916 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
917 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000918 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000919 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000920 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000921 return false;
922 for (unsigned i = 0; i != 16; i += 2)
923 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
924 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
925 return false;
926 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000927 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000928 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000929 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
930 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
931 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
932 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000933 return false;
934 }
Chris Lattner1d338192006-04-06 18:26:28 +0000935 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000936}
937
Chris Lattnerf38e0332006-04-06 22:02:42 +0000938/// isVMerge - Common function, used to match vmrg* shuffles.
939///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000940static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000941 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000942 if (N->getValueType(0) != MVT::v16i8)
943 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000944 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
945 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000946
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000947 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
948 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000949 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000950 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000951 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000952 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000953 return false;
954 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000955 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000956}
957
958/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000959/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000960/// The ShuffleKind distinguishes between big-endian merges with two
961/// different inputs (0), either-endian merges with two identical inputs (1),
962/// and little-endian merges with two different inputs (2). For the latter,
963/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000964bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000965 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +0000966 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000967 if (ShuffleKind == 1) // unary
968 return isVMerge(N, UnitSize, 0, 0);
969 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000970 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000971 else
972 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000973 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000974 if (ShuffleKind == 1) // unary
975 return isVMerge(N, UnitSize, 8, 8);
976 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000977 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000978 else
979 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000980 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000981}
982
983/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000984/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000985/// The ShuffleKind distinguishes between big-endian merges with two
986/// different inputs (0), either-endian merges with two identical inputs (1),
987/// and little-endian merges with two different inputs (2). For the latter,
988/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000989bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000990 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +0000991 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000992 if (ShuffleKind == 1) // unary
993 return isVMerge(N, UnitSize, 8, 8);
994 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000995 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000996 else
997 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000998 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000999 if (ShuffleKind == 1) // unary
1000 return isVMerge(N, UnitSize, 0, 0);
1001 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001002 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001003 else
1004 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001005 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001006}
1007
1008
Chris Lattner1d338192006-04-06 18:26:28 +00001009/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
1010/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +00001011/// The ShuffleKind distinguishes between big-endian operations with two
1012/// different inputs (0), either-endian operations with two identical inputs
1013/// (1), and little-endian operations with two different inputs (2). For the
1014/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1015int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1016 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001017 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001018 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001019
1020 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001021
Chris Lattner1d338192006-04-06 18:26:28 +00001022 // Find the first non-undef value in the shuffle mask.
1023 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001024 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001025 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001026
Chris Lattner1d338192006-04-06 18:26:28 +00001027 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001028
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001029 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001030 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001031 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001032 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001033
Bill Schmidtf04e9982014-08-04 23:21:01 +00001034 ShiftAmt -= i;
Eric Christopher8b770652015-01-26 19:03:15 +00001035 bool isLE = DAG.getTarget().getDataLayout()->isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001036
Bill Schmidt42a69362014-08-05 20:47:25 +00001037 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001038 // Check the rest of the elements to see if they are consecutive.
1039 for (++i; i != 16; ++i)
1040 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1041 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001042 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001043 // Check the rest of the elements to see if they are consecutive.
1044 for (++i; i != 16; ++i)
1045 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1046 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001047 } else
1048 return -1;
1049
1050 if (ShuffleKind == 2 && isLE)
1051 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001052
Chris Lattner1d338192006-04-06 18:26:28 +00001053 return ShiftAmt;
1054}
Chris Lattnerffc47562006-03-20 06:33:01 +00001055
1056/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1057/// specifies a splat of a single element that is suitable for input to
1058/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001059bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001060 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001061 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001062
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001063 // This is a splat operation if each element of the permute is the same, and
1064 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001065 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001066
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001067 // FIXME: Handle UNDEF elements too!
1068 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001069 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001070
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001071 // Check that the indices are consecutive, in the case of a multi-byte element
1072 // splatted with a v16i8 mask.
1073 for (unsigned i = 1; i != EltSize; ++i)
1074 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001075 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001076
Chris Lattner95c7adc2006-04-04 17:25:31 +00001077 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001078 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001079 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001080 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001081 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001082 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001083 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001084}
1085
Evan Cheng581d2792007-07-30 07:51:22 +00001086/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1087/// are -0.0.
1088bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001089 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1090
1091 APInt APVal, APUndef;
1092 unsigned BitSize;
1093 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001094
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001095 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001096 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001097 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001098
Evan Cheng581d2792007-07-30 07:51:22 +00001099 return false;
1100}
1101
Chris Lattnerffc47562006-03-20 06:33:01 +00001102/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1103/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001104unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1105 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001106 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1107 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopher8b770652015-01-26 19:03:15 +00001108 if (DAG.getTarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001109 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1110 else
1111 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001112}
1113
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001114/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001115/// by using a vspltis[bhw] instruction of the specified element size, return
1116/// the constant being splatted. The ByteSize field indicates the number of
1117/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001118SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001119 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001120
1121 // If ByteSize of the splat is bigger than the element size of the
1122 // build_vector, then we have a case where we are checking for a splat where
1123 // multiple elements of the buildvector are folded together into a single
1124 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1125 unsigned EltSize = 16/N->getNumOperands();
1126 if (EltSize < ByteSize) {
1127 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001128 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001129 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001130
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001131 // See if all of the elements in the buildvector agree across.
1132 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1133 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1134 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001135 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001136
Scott Michelcf0da6c2009-02-17 22:15:04 +00001137
Craig Topper062a2ba2014-04-25 05:30:21 +00001138 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001139 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1140 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001141 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001142 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001143
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001144 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1145 // either constant or undef values that are identical for each chunk. See
1146 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001147
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001148 // Check to see if all of the leading entries are either 0 or -1. If
1149 // neither, then this won't fit into the immediate field.
1150 bool LeadingZero = true;
1151 bool LeadingOnes = true;
1152 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001153 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001154
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001155 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1156 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1157 }
1158 // Finally, check the least significant entry.
1159 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001160 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001161 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001162 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001163 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001164 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001165 }
1166 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001167 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001168 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001169 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001170 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001171 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001172 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001173
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001174 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001175 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001176
Chris Lattner2771e2c2006-03-25 06:12:06 +00001177 // Check to see if this buildvec has a single non-undef value in its elements.
1178 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1179 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001180 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001181 OpVal = N->getOperand(i);
1182 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001183 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001184 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001185
Craig Topper062a2ba2014-04-25 05:30:21 +00001186 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001187
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001188 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001189 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001190 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001191 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001192 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001193 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001194 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001195 }
1196
1197 // If the splat value is larger than the element value, then we can never do
1198 // this splat. The only case that we could fit the replicated bits into our
1199 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001200 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001201
Chris Lattner2771e2c2006-03-25 06:12:06 +00001202 // If the element value is larger than the splat value, cut it in half and
1203 // check to see if the two halves are equal. Continue doing this until we
1204 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1205 while (ValSizeInBytes > ByteSize) {
1206 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001207
Chris Lattner2771e2c2006-03-25 06:12:06 +00001208 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001209 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1210 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001211 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001212 }
1213
1214 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001215 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001216
Evan Chengb1ddc982006-03-26 09:52:32 +00001217 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001218 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001219
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001220 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001221 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001222 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001223 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001224}
1225
Chris Lattner4211ca92006-04-14 06:01:58 +00001226//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001227// Addressing Mode Selection
1228//===----------------------------------------------------------------------===//
1229
1230/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1231/// or 64-bit immediate, and if the value can be accurately represented as a
1232/// sign extension from a 16-bit value. If so, this returns true and the
1233/// immediate.
1234static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001235 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001236 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001237
Dan Gohmaneffb8942008-09-12 16:56:44 +00001238 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001239 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001240 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001241 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001242 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001243}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001244static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001245 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001246}
1247
1248
1249/// SelectAddressRegReg - Given the specified addressed, check to see if it
1250/// can be represented as an indexed [r+r] operation. Returns false if it
1251/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001252bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1253 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001254 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001255 short imm = 0;
1256 if (N.getOpcode() == ISD::ADD) {
1257 if (isIntS16Immediate(N.getOperand(1), imm))
1258 return false; // r+i
1259 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1260 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001261
Chris Lattnera801fced2006-11-08 02:15:41 +00001262 Base = N.getOperand(0);
1263 Index = N.getOperand(1);
1264 return true;
1265 } else if (N.getOpcode() == ISD::OR) {
1266 if (isIntS16Immediate(N.getOperand(1), imm))
1267 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001268
Chris Lattnera801fced2006-11-08 02:15:41 +00001269 // If this is an or of disjoint bitfields, we can codegen this as an add
1270 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1271 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001272 APInt LHSKnownZero, LHSKnownOne;
1273 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001274 DAG.computeKnownBits(N.getOperand(0),
1275 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001276
Dan Gohmanf19609a2008-02-27 01:23:58 +00001277 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001278 DAG.computeKnownBits(N.getOperand(1),
1279 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001280 // If all of the bits are known zero on the LHS or RHS, the add won't
1281 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001282 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001283 Base = N.getOperand(0);
1284 Index = N.getOperand(1);
1285 return true;
1286 }
1287 }
1288 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001289
Chris Lattnera801fced2006-11-08 02:15:41 +00001290 return false;
1291}
1292
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001293// If we happen to be doing an i64 load or store into a stack slot that has
1294// less than a 4-byte alignment, then the frame-index elimination may need to
1295// use an indexed load or store instruction (because the offset may not be a
1296// multiple of 4). The extra register needed to hold the offset comes from the
1297// register scavenger, and it is possible that the scavenger will need to use
1298// an emergency spill slot. As a result, we need to make sure that a spill slot
1299// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1300// stack slot.
1301static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1302 // FIXME: This does not handle the LWA case.
1303 if (VT != MVT::i64)
1304 return;
1305
Hal Finkel7ab3db52013-07-10 15:29:01 +00001306 // NOTE: We'll exclude negative FIs here, which come from argument
1307 // lowering, because there are no known test cases triggering this problem
1308 // using packed structures (or similar). We can remove this exclusion if
1309 // we find such a test case. The reason why this is so test-case driven is
1310 // because this entire 'fixup' is only to prevent crashes (from the
1311 // register scavenger) on not-really-valid inputs. For example, if we have:
1312 // %a = alloca i1
1313 // %b = bitcast i1* %a to i64*
1314 // store i64* a, i64 b
1315 // then the store should really be marked as 'align 1', but is not. If it
1316 // were marked as 'align 1' then the indexed form would have been
1317 // instruction-selected initially, and the problem this 'fixup' is preventing
1318 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001319 if (FrameIdx < 0)
1320 return;
1321
1322 MachineFunction &MF = DAG.getMachineFunction();
1323 MachineFrameInfo *MFI = MF.getFrameInfo();
1324
1325 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1326 if (Align >= 4)
1327 return;
1328
1329 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1330 FuncInfo->setHasNonRISpills();
1331}
1332
Chris Lattnera801fced2006-11-08 02:15:41 +00001333/// Returns true if the address N can be represented by a base register plus
1334/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001335/// represented as reg+reg. If Aligned is true, only accept displacements
1336/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001337bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001338 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001339 SelectionDAG &DAG,
1340 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001341 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001342 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001343 // If this can be more profitably realized as r+r, fail.
1344 if (SelectAddressRegReg(N, Disp, Base, DAG))
1345 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001346
Chris Lattnera801fced2006-11-08 02:15:41 +00001347 if (N.getOpcode() == ISD::ADD) {
1348 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001349 if (isIntS16Immediate(N.getOperand(1), imm) &&
1350 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001351 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001352 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1353 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001354 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001355 } else {
1356 Base = N.getOperand(0);
1357 }
1358 return true; // [r+i]
1359 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1360 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001361 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001362 && "Cannot handle constant offsets yet!");
1363 Disp = N.getOperand(1).getOperand(0); // The global address.
1364 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001365 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001366 Disp.getOpcode() == ISD::TargetConstantPool ||
1367 Disp.getOpcode() == ISD::TargetJumpTable);
1368 Base = N.getOperand(0);
1369 return true; // [&g+r]
1370 }
1371 } else if (N.getOpcode() == ISD::OR) {
1372 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001373 if (isIntS16Immediate(N.getOperand(1), imm) &&
1374 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001375 // If this is an or of disjoint bitfields, we can codegen this as an add
1376 // (for better address arithmetic) if the LHS and RHS of the OR are
1377 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001378 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001379 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001380
Dan Gohmanf19609a2008-02-27 01:23:58 +00001381 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001382 // If all of the bits are known zero on the LHS or RHS, the add won't
1383 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001384 if (FrameIndexSDNode *FI =
1385 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1386 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1387 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1388 } else {
1389 Base = N.getOperand(0);
1390 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001391 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001392 return true;
1393 }
1394 }
1395 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1396 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001397
Chris Lattnera801fced2006-11-08 02:15:41 +00001398 // If this address fits entirely in a 16-bit sext immediate field, codegen
1399 // this as "d, 0"
1400 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001401 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001402 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001403 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001404 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001405 return true;
1406 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001407
1408 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001409 if ((CN->getValueType(0) == MVT::i32 ||
1410 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1411 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001412 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001413
Chris Lattnera801fced2006-11-08 02:15:41 +00001414 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001415 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001416
Owen Anderson9f944592009-08-11 20:47:22 +00001417 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1418 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001419 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001420 return true;
1421 }
1422 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001423
Chris Lattnera801fced2006-11-08 02:15:41 +00001424 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001425 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001426 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001427 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1428 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001429 Base = N;
1430 return true; // [r+0]
1431}
1432
1433/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1434/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001435bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1436 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001437 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001438 // Check to see if we can easily represent this as an [r+r] address. This
1439 // will fail if it thinks that the address is more profitably represented as
1440 // reg+imm, e.g. where imm = 0.
1441 if (SelectAddressRegReg(N, Base, Index, DAG))
1442 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001443
Chris Lattnera801fced2006-11-08 02:15:41 +00001444 // If the operand is an addition, always emit this as [r+r], since this is
1445 // better (for code size, and execution, as the memop does the add for free)
1446 // than emitting an explicit add.
1447 if (N.getOpcode() == ISD::ADD) {
1448 Base = N.getOperand(0);
1449 Index = N.getOperand(1);
1450 return true;
1451 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001452
Chris Lattnera801fced2006-11-08 02:15:41 +00001453 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001454 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001455 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001456 Index = N;
1457 return true;
1458}
1459
Chris Lattnera801fced2006-11-08 02:15:41 +00001460/// getPreIndexedAddressParts - returns true by value, base pointer and
1461/// offset pointer and addressing mode by reference if the node's address
1462/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001463bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1464 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001465 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001466 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001467 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001468
Ulrich Weigande90b0222013-03-22 14:58:48 +00001469 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001470 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001471 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001472 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001473 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1474 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001475 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001476 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001477 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001478 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001479 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001480 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001481 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001482 } else
1483 return false;
1484
Chris Lattner68371252006-11-14 01:38:31 +00001485 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001486 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001487 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001488
Ulrich Weigande90b0222013-03-22 14:58:48 +00001489 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1490
1491 // Common code will reject creating a pre-inc form if the base pointer
1492 // is a frame index, or if N is a store and the base pointer is either
1493 // the same as or a predecessor of the value being stored. Check for
1494 // those situations here, and try with swapped Base/Offset instead.
1495 bool Swap = false;
1496
1497 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1498 Swap = true;
1499 else if (!isLoad) {
1500 SDValue Val = cast<StoreSDNode>(N)->getValue();
1501 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1502 Swap = true;
1503 }
1504
1505 if (Swap)
1506 std::swap(Base, Offset);
1507
Hal Finkelca542be2012-06-20 15:43:03 +00001508 AM = ISD::PRE_INC;
1509 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001510 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001511
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001512 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001513 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001514 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001515 return false;
1516 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001517 // LDU/STU need an address with at least 4-byte alignment.
1518 if (Alignment < 4)
1519 return false;
1520
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001521 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001522 return false;
1523 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001524
Chris Lattnerb314b152006-11-11 00:08:42 +00001525 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001526 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1527 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001528 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001529 LD->getExtensionType() == ISD::SEXTLOAD &&
1530 isa<ConstantSDNode>(Offset))
1531 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001532 }
1533
Chris Lattnerce645542006-11-10 02:08:47 +00001534 AM = ISD::PRE_INC;
1535 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001536}
1537
1538//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001539// LowerOperation implementation
1540//===----------------------------------------------------------------------===//
1541
Chris Lattneredb9d842010-11-15 02:46:57 +00001542/// GetLabelAccessInfo - Return true if we should reference labels using a
1543/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1544static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001545 unsigned &LoOpFlags,
1546 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001547 HiOpFlags = PPCII::MO_HA;
1548 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001549
Hal Finkel3ee2af72014-07-18 23:29:49 +00001550 // Don't use the pic base if not in PIC relocation model.
1551 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1552
Chris Lattnerdd6df842010-11-15 03:13:19 +00001553 if (isPIC) {
1554 HiOpFlags |= PPCII::MO_PIC_FLAG;
1555 LoOpFlags |= PPCII::MO_PIC_FLAG;
1556 }
1557
1558 // If this is a reference to a global value that requires a non-lazy-ptr, make
1559 // sure that instruction lowering adds it.
1560 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1561 HiOpFlags |= PPCII::MO_NLP_FLAG;
1562 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001563
Chris Lattnerdd6df842010-11-15 03:13:19 +00001564 if (GV->hasHiddenVisibility()) {
1565 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1566 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1567 }
1568 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001569
Chris Lattneredb9d842010-11-15 02:46:57 +00001570 return isPIC;
1571}
1572
1573static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1574 SelectionDAG &DAG) {
1575 EVT PtrVT = HiPart.getValueType();
1576 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001577 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001578
1579 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1580 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001581
Chris Lattneredb9d842010-11-15 02:46:57 +00001582 // With PIC, the first instruction is actually "GR+hi(&G)".
1583 if (isPIC)
1584 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1585 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001586
Chris Lattneredb9d842010-11-15 02:46:57 +00001587 // Generate non-pic code that has direct accesses to the constant pool.
1588 // The address of the global is just (hi(&g)+lo(&g)).
1589 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1590}
1591
Scott Michelcf0da6c2009-02-17 22:15:04 +00001592SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001593 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001594 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001595 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001596 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001597
Roman Divackyace47072012-08-24 16:26:02 +00001598 // 64-bit SVR4 ABI code is always position-independent.
1599 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001600 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001601 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001602 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001603 DAG.getRegister(PPC::X2, MVT::i64));
1604 }
1605
Chris Lattneredb9d842010-11-15 02:46:57 +00001606 unsigned MOHiFlag, MOLoFlag;
1607 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001608
1609 if (isPIC && Subtarget.isSVR4ABI()) {
1610 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1611 PPCII::MO_PIC_FLAG);
1612 SDLoc DL(CP);
1613 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1614 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1615 }
1616
Chris Lattneredb9d842010-11-15 02:46:57 +00001617 SDValue CPIHi =
1618 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1619 SDValue CPILo =
1620 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1621 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001622}
1623
Dan Gohman21cea8a2010-04-17 15:26:15 +00001624SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001625 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001626 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001627
Roman Divackyace47072012-08-24 16:26:02 +00001628 // 64-bit SVR4 ABI code is always position-independent.
1629 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001630 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001631 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001632 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001633 DAG.getRegister(PPC::X2, MVT::i64));
1634 }
1635
Chris Lattneredb9d842010-11-15 02:46:57 +00001636 unsigned MOHiFlag, MOLoFlag;
1637 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001638
1639 if (isPIC && Subtarget.isSVR4ABI()) {
1640 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1641 PPCII::MO_PIC_FLAG);
1642 SDLoc DL(GA);
1643 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1644 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1645 }
1646
Chris Lattneredb9d842010-11-15 02:46:57 +00001647 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1648 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1649 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001650}
1651
Dan Gohman21cea8a2010-04-17 15:26:15 +00001652SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1653 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001654 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001655 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
1656 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001657
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001658 // 64-bit SVR4 ABI code is always position-independent.
1659 // The actual BlockAddress is stored in the TOC.
1660 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
1661 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
1662 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA,
1663 DAG.getRegister(PPC::X2, MVT::i64));
1664 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001665
Chris Lattneredb9d842010-11-15 02:46:57 +00001666 unsigned MOHiFlag, MOLoFlag;
1667 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001668 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1669 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001670 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1671}
1672
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001673// Generate a call to __tls_get_addr for the given GOT entry Op.
1674std::pair<SDValue,SDValue>
1675PPCTargetLowering::lowerTLSCall(SDValue Op, SDLoc dl,
1676 SelectionDAG &DAG) const {
1677
1678 Type *IntPtrTy = getDataLayout()->getIntPtrType(*DAG.getContext());
1679 TargetLowering::ArgListTy Args;
1680 TargetLowering::ArgListEntry Entry;
1681 Entry.Node = Op;
1682 Entry.Ty = IntPtrTy;
1683 Args.push_back(Entry);
1684
1685 TargetLowering::CallLoweringInfo CLI(DAG);
1686 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
1687 .setCallee(CallingConv::C, IntPtrTy,
1688 DAG.getTargetExternalSymbol("__tls_get_addr", getPointerTy()),
1689 std::move(Args), 0);
1690
1691 return LowerCallTo(CLI);
1692}
1693
Roman Divackye3f15c982012-06-04 17:36:38 +00001694SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1695 SelectionDAG &DAG) const {
1696
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001697 // FIXME: TLS addresses currently use medium model code sequences,
1698 // which is the most useful form. Eventually support for small and
1699 // large models could be added if users need it, at the cost of
1700 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001701 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001702 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001703 const GlobalValue *GV = GA->getGlobal();
1704 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001705 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001706 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
1707 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00001708
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001709 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001710
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001711 if (Model == TLSModel::LocalExec) {
1712 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001713 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001714 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001715 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001716 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1717 is64bit ? MVT::i64 : MVT::i32);
1718 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1719 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1720 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001721
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001722 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001723 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001724 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1725 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001726 SDValue GOTPtr;
1727 if (is64bit) {
1728 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1729 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1730 PtrVT, GOTReg, TGA);
1731 } else
1732 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001733 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001734 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001735 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001736 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001737
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001738 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001739 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1740 PPCII::MO_TLSGD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001741 SDValue GOTPtr;
1742 if (is64bit) {
1743 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1744 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1745 GOTReg, TGA);
1746 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001747 if (picLevel == PICLevel::Small)
1748 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1749 else
1750 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001751 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001752 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001753 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001754 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1755 return CallResult.first;
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001756 }
1757
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001758 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001759 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1760 PPCII::MO_TLSLD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001761 SDValue GOTPtr;
1762 if (is64bit) {
1763 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1764 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1765 GOTReg, TGA);
1766 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001767 if (picLevel == PICLevel::Small)
1768 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1769 else
1770 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001771 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001772 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001773 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001774 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1775 SDValue TLSAddr = CallResult.first;
1776 SDValue Chain = CallResult.second;
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001777 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001778 Chain, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001779 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1780 }
1781
1782 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001783}
1784
Chris Lattneredb9d842010-11-15 02:46:57 +00001785SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1786 SelectionDAG &DAG) const {
1787 EVT PtrVT = Op.getValueType();
1788 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001789 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001790 const GlobalValue *GV = GSDN->getGlobal();
1791
Chris Lattneredb9d842010-11-15 02:46:57 +00001792 // 64-bit SVR4 ABI code is always position-independent.
1793 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001794 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001795 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1796 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1797 DAG.getRegister(PPC::X2, MVT::i64));
1798 }
1799
Chris Lattnerdd6df842010-11-15 03:13:19 +00001800 unsigned MOHiFlag, MOLoFlag;
1801 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001802
Hal Finkel3ee2af72014-07-18 23:29:49 +00001803 if (isPIC && Subtarget.isSVR4ABI()) {
1804 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1805 GSDN->getOffset(),
1806 PPCII::MO_PIC_FLAG);
1807 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1808 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1809 }
1810
Chris Lattnerdd6df842010-11-15 03:13:19 +00001811 SDValue GAHi =
1812 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1813 SDValue GALo =
1814 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001815
Chris Lattnerdd6df842010-11-15 03:13:19 +00001816 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001817
Chris Lattnerdd6df842010-11-15 03:13:19 +00001818 // If the global reference is actually to a non-lazy-pointer, we have to do an
1819 // extra load to get the address of the global.
1820 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1821 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001822 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001823 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001824}
1825
Dan Gohman21cea8a2010-04-17 15:26:15 +00001826SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001827 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001828 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001829
Hal Finkel777c9dd2014-03-29 16:04:40 +00001830 if (Op.getValueType() == MVT::v2i64) {
1831 // When the operands themselves are v2i64 values, we need to do something
1832 // special because VSX has no underlying comparison operations for these.
1833 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1834 // Equality can be handled by casting to the legal type for Altivec
1835 // comparisons, everything else needs to be expanded.
1836 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1837 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1838 DAG.getSetCC(dl, MVT::v4i32,
1839 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1840 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1841 CC));
1842 }
1843
1844 return SDValue();
1845 }
1846
1847 // We handle most of these in the usual way.
1848 return Op;
1849 }
1850
Chris Lattner4211ca92006-04-14 06:01:58 +00001851 // If we're comparing for equality to zero, expose the fact that this is
1852 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1853 // fold the new nodes.
1854 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1855 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001856 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001857 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001858 if (VT.bitsLT(MVT::i32)) {
1859 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001860 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001861 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001862 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001863 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1864 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001865 DAG.getConstant(Log2b, MVT::i32));
1866 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001867 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001868 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001869 // optimized. FIXME: revisit this when we can custom lower all setcc
1870 // optimizations.
1871 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001872 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001873 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001874
Chris Lattner4211ca92006-04-14 06:01:58 +00001875 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001876 // by xor'ing the rhs with the lhs, which is faster than setting a
1877 // condition register, reading it back out, and masking the correct bit. The
1878 // normal approach here uses sub to do this instead of xor. Using xor exposes
1879 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001880 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001881 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001882 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001883 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001884 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001885 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001886 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001887 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001888}
1889
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001890SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001891 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001892 SDNode *Node = Op.getNode();
1893 EVT VT = Node->getValueType(0);
1894 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1895 SDValue InChain = Node->getOperand(0);
1896 SDValue VAListPtr = Node->getOperand(1);
1897 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001898 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001899
Roman Divacky4394e682011-06-28 15:30:42 +00001900 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1901
1902 // gpr_index
1903 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1904 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001905 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001906 InChain = GprIndex.getValue(1);
1907
1908 if (VT == MVT::i64) {
1909 // Check if GprIndex is even
1910 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1911 DAG.getConstant(1, MVT::i32));
1912 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1913 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1914 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1915 DAG.getConstant(1, MVT::i32));
1916 // Align GprIndex to be even if it isn't
1917 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1918 GprIndex);
1919 }
1920
1921 // fpr index is 1 byte after gpr
1922 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1923 DAG.getConstant(1, MVT::i32));
1924
1925 // fpr
1926 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1927 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001928 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001929 InChain = FprIndex.getValue(1);
1930
1931 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1932 DAG.getConstant(8, MVT::i32));
1933
1934 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1935 DAG.getConstant(4, MVT::i32));
1936
1937 // areas
1938 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001939 MachinePointerInfo(), false, false,
1940 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001941 InChain = OverflowArea.getValue(1);
1942
1943 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001944 MachinePointerInfo(), false, false,
1945 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001946 InChain = RegSaveArea.getValue(1);
1947
1948 // select overflow_area if index > 8
1949 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1950 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1951
Roman Divacky4394e682011-06-28 15:30:42 +00001952 // adjustment constant gpr_index * 4/8
1953 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1954 VT.isInteger() ? GprIndex : FprIndex,
1955 DAG.getConstant(VT.isInteger() ? 4 : 8,
1956 MVT::i32));
1957
1958 // OurReg = RegSaveArea + RegConstant
1959 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1960 RegConstant);
1961
1962 // Floating types are 32 bytes into RegSaveArea
1963 if (VT.isFloatingPoint())
1964 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1965 DAG.getConstant(32, MVT::i32));
1966
1967 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1968 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1969 VT.isInteger() ? GprIndex : FprIndex,
1970 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1971 MVT::i32));
1972
1973 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1974 VT.isInteger() ? VAListPtr : FprPtr,
1975 MachinePointerInfo(SV),
1976 MVT::i8, false, false, 0);
1977
1978 // determine if we should load from reg_save_area or overflow_area
1979 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1980
1981 // increase overflow_area by 4/8 if gpr/fpr > 8
1982 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1983 DAG.getConstant(VT.isInteger() ? 4 : 8,
1984 MVT::i32));
1985
1986 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1987 OverflowAreaPlusN);
1988
1989 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1990 OverflowAreaPtr,
1991 MachinePointerInfo(),
1992 MVT::i32, false, false, 0);
1993
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001994 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001995 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001996}
1997
Roman Divackyc3825df2013-07-25 21:36:47 +00001998SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1999 const PPCSubtarget &Subtarget) const {
2000 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
2001
2002 // We have to copy the entire va_list struct:
2003 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
2004 return DAG.getMemcpy(Op.getOperand(0), Op,
2005 Op.getOperand(1), Op.getOperand(2),
2006 DAG.getConstant(12, MVT::i32), 8, false, true,
2007 MachinePointerInfo(), MachinePointerInfo());
2008}
2009
Duncan Sandsa0984362011-09-06 13:37:06 +00002010SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
2011 SelectionDAG &DAG) const {
2012 return Op.getOperand(0);
2013}
2014
2015SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
2016 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00002017 SDValue Chain = Op.getOperand(0);
2018 SDValue Trmp = Op.getOperand(1); // trampoline
2019 SDValue FPtr = Op.getOperand(2); // nested function
2020 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00002021 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002022
Owen Anderson53aa7a92009-08-10 22:56:29 +00002023 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002024 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00002025 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002026 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002027 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002028
Scott Michelcf0da6c2009-02-17 22:15:04 +00002029 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002030 TargetLowering::ArgListEntry Entry;
2031
2032 Entry.Ty = IntPtrTy;
2033 Entry.Node = Trmp; Args.push_back(Entry);
2034
2035 // TrampSize == (isPPC64 ? 48 : 40);
2036 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002037 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002038 Args.push_back(Entry);
2039
2040 Entry.Node = FPtr; Args.push_back(Entry);
2041 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002042
Bill Wendling95e1af22008-09-17 00:30:57 +00002043 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002044 TargetLowering::CallLoweringInfo CLI(DAG);
2045 CLI.setDebugLoc(dl).setChain(Chain)
2046 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002047 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2048 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002049
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002050 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002051 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002052}
2053
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002054SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002055 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002056 MachineFunction &MF = DAG.getMachineFunction();
2057 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2058
Andrew Trickef9de2a2013-05-25 02:42:55 +00002059 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002060
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002061 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002062 // vastart just stores the address of the VarArgsFrameIndex slot into the
2063 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002064 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002065 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002066 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002067 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2068 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002069 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002070 }
2071
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002072 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002073 // We suppose the given va_list is already allocated.
2074 //
2075 // typedef struct {
2076 // char gpr; /* index into the array of 8 GPRs
2077 // * stored in the register save area
2078 // * gpr=0 corresponds to r3,
2079 // * gpr=1 to r4, etc.
2080 // */
2081 // char fpr; /* index into the array of 8 FPRs
2082 // * stored in the register save area
2083 // * fpr=0 corresponds to f1,
2084 // * fpr=1 to f2, etc.
2085 // */
2086 // char *overflow_arg_area;
2087 // /* location on stack that holds
2088 // * the next overflow argument
2089 // */
2090 // char *reg_save_area;
2091 // /* where r3:r10 and f1:f8 (if saved)
2092 // * are stored
2093 // */
2094 // } va_list[1];
2095
2096
Dan Gohman31ae5862010-04-17 14:41:14 +00002097 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2098 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002099
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002100
Owen Anderson53aa7a92009-08-10 22:56:29 +00002101 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002102
Dan Gohman31ae5862010-04-17 14:41:14 +00002103 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2104 PtrVT);
2105 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2106 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002107
Duncan Sands13237ac2008-06-06 12:08:01 +00002108 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002109 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002110
Duncan Sands13237ac2008-06-06 12:08:01 +00002111 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002112 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002113
2114 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002115 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002116
Dan Gohman2d489b52008-02-06 22:27:42 +00002117 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002118
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002119 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002120 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002121 Op.getOperand(1),
2122 MachinePointerInfo(SV),
2123 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002124 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002125 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002126 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002127
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002128 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002129 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002130 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2131 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002132 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002133 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002134 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002135
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002136 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002137 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002138 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2139 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002140 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002141 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002142 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002143
2144 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002145 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2146 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002147 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002148
Chris Lattner4211ca92006-04-14 06:01:58 +00002149}
2150
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002151#include "PPCGenCallingConv.inc"
2152
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002153// Function whose sole purpose is to kill compiler warnings
2154// stemming from unused functions included from PPCGenCallingConv.inc.
2155CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002156 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002157}
2158
Bill Schmidt230b4512013-06-12 16:39:22 +00002159bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2160 CCValAssign::LocInfo &LocInfo,
2161 ISD::ArgFlagsTy &ArgFlags,
2162 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002163 return true;
2164}
2165
Bill Schmidt230b4512013-06-12 16:39:22 +00002166bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2167 MVT &LocVT,
2168 CCValAssign::LocInfo &LocInfo,
2169 ISD::ArgFlagsTy &ArgFlags,
2170 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002171 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002172 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2173 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2174 };
2175 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002176
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002177 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2178
2179 // Skip one register if the first unallocated register has an even register
2180 // number and there are still argument registers available which have not been
2181 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2182 // need to skip a register if RegNum is odd.
2183 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2184 State.AllocateReg(ArgRegs[RegNum]);
2185 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002186
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002187 // Always return false here, as this function only makes sure that the first
2188 // unallocated register has an odd register number and does not actually
2189 // allocate a register for the current argument.
2190 return false;
2191}
2192
Bill Schmidt230b4512013-06-12 16:39:22 +00002193bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2194 MVT &LocVT,
2195 CCValAssign::LocInfo &LocInfo,
2196 ISD::ArgFlagsTy &ArgFlags,
2197 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002198 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002199 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2200 PPC::F8
2201 };
2202
2203 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002204
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002205 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2206
2207 // If there is only one Floating-point register left we need to put both f64
2208 // values of a split ppc_fp128 value on the stack.
2209 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2210 State.AllocateReg(ArgRegs[RegNum]);
2211 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002212
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002213 // Always return false here, as this function only makes sure that the two f64
2214 // values a ppc_fp128 value is split into are both passed in registers or both
2215 // passed on the stack and does not actually allocate a register for the
2216 // current argument.
2217 return false;
2218}
2219
Chris Lattner43df5b32007-02-25 05:34:32 +00002220/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002221/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002222static const MCPhysReg *GetFPR() {
2223 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002224 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002225 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002226 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002227
Chris Lattner43df5b32007-02-25 05:34:32 +00002228 return FPR;
2229}
2230
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002231/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2232/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002233static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002234 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002235 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002236 if (Flags.isByVal())
2237 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002238
2239 // Round up to multiples of the pointer size, except for array members,
2240 // which are always packed.
2241 if (!Flags.isInConsecutiveRegs())
2242 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002243
2244 return ArgSize;
2245}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002246
2247/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2248/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002249static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2250 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002251 unsigned PtrByteSize) {
2252 unsigned Align = PtrByteSize;
2253
2254 // Altivec parameters are padded to a 16 byte boundary.
2255 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2256 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2257 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2258 Align = 16;
2259
2260 // ByVal parameters are aligned as requested.
2261 if (Flags.isByVal()) {
2262 unsigned BVAlign = Flags.getByValAlign();
2263 if (BVAlign > PtrByteSize) {
2264 if (BVAlign % PtrByteSize != 0)
2265 llvm_unreachable(
2266 "ByVal alignment is not a multiple of the pointer size");
2267
2268 Align = BVAlign;
2269 }
2270 }
2271
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002272 // Array members are always packed to their original alignment.
2273 if (Flags.isInConsecutiveRegs()) {
2274 // If the array member was split into multiple registers, the first
2275 // needs to be aligned to the size of the full type. (Except for
2276 // ppcf128, which is only aligned as its f64 components.)
2277 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2278 Align = OrigVT.getStoreSize();
2279 else
2280 Align = ArgVT.getStoreSize();
2281 }
2282
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002283 return Align;
2284}
2285
Ulrich Weigand8658f172014-07-20 23:43:15 +00002286/// CalculateStackSlotUsed - Return whether this argument will use its
2287/// stack slot (instead of being passed in registers). ArgOffset,
2288/// AvailableFPRs, and AvailableVRs must hold the current argument
2289/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002290static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2291 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002292 unsigned PtrByteSize,
2293 unsigned LinkageSize,
2294 unsigned ParamAreaSize,
2295 unsigned &ArgOffset,
2296 unsigned &AvailableFPRs,
2297 unsigned &AvailableVRs) {
2298 bool UseMemory = false;
2299
2300 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002301 unsigned Align =
2302 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002303 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2304 // If there's no space left in the argument save area, we must
2305 // use memory (this check also catches zero-sized arguments).
2306 if (ArgOffset >= LinkageSize + ParamAreaSize)
2307 UseMemory = true;
2308
2309 // Allocate argument on the stack.
2310 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002311 if (Flags.isInConsecutiveRegsLast())
2312 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002313 // If we overran the argument save area, we must use memory
2314 // (this check catches arguments passed partially in memory)
2315 if (ArgOffset > LinkageSize + ParamAreaSize)
2316 UseMemory = true;
2317
2318 // However, if the argument is actually passed in an FPR or a VR,
2319 // we don't use memory after all.
2320 if (!Flags.isByVal()) {
2321 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2322 if (AvailableFPRs > 0) {
2323 --AvailableFPRs;
2324 return false;
2325 }
2326 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2327 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2328 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2329 if (AvailableVRs > 0) {
2330 --AvailableVRs;
2331 return false;
2332 }
2333 }
2334
2335 return UseMemory;
2336}
2337
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002338/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2339/// ensure minimum alignment required for target.
2340static unsigned EnsureStackAlignment(const TargetMachine &Target,
2341 unsigned NumBytes) {
Eric Christopherd9134482014-08-04 21:25:23 +00002342 unsigned TargetAlign =
2343 Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002344 unsigned AlignMask = TargetAlign - 1;
2345 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2346 return NumBytes;
2347}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002348
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002349SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002350PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002351 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002352 const SmallVectorImpl<ISD::InputArg>
2353 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002354 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002355 SmallVectorImpl<SDValue> &InVals)
2356 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002357 if (Subtarget.isSVR4ABI()) {
2358 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002359 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2360 dl, DAG, InVals);
2361 else
2362 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2363 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002364 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002365 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2366 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002367 }
2368}
2369
2370SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002371PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002372 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002373 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002374 const SmallVectorImpl<ISD::InputArg>
2375 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002376 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002377 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002378
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002379 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002380 // +-----------------------------------+
2381 // +--> | Back chain |
2382 // | +-----------------------------------+
2383 // | | Floating-point register save area |
2384 // | +-----------------------------------+
2385 // | | General register save area |
2386 // | +-----------------------------------+
2387 // | | CR save word |
2388 // | +-----------------------------------+
2389 // | | VRSAVE save word |
2390 // | +-----------------------------------+
2391 // | | Alignment padding |
2392 // | +-----------------------------------+
2393 // | | Vector register save area |
2394 // | +-----------------------------------+
2395 // | | Local variable space |
2396 // | +-----------------------------------+
2397 // | | Parameter list area |
2398 // | +-----------------------------------+
2399 // | | LR save word |
2400 // | +-----------------------------------+
2401 // SP--> +--- | Back chain |
2402 // +-----------------------------------+
2403 //
2404 // Specifications:
2405 // System V Application Binary Interface PowerPC Processor Supplement
2406 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002407
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002408 MachineFunction &MF = DAG.getMachineFunction();
2409 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002410 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002411
Owen Anderson53aa7a92009-08-10 22:56:29 +00002412 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002413 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002414 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2415 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002416 unsigned PtrByteSize = 4;
2417
2418 // Assign locations to all of the incoming arguments.
2419 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002420 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2421 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002422
2423 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002424 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002425 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002426
Bill Schmidtef17c142013-02-06 17:33:58 +00002427 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002428
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002429 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2430 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002431
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002432 // Arguments stored in registers.
2433 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002434 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002435 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002436
Owen Anderson9f944592009-08-11 20:47:22 +00002437 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002438 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002439 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002440 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002441 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002442 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002443 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002444 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002445 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002446 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002447 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002448 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002449 RC = &PPC::VSFRCRegClass;
2450 else
2451 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002452 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002453 case MVT::v16i8:
2454 case MVT::v8i16:
2455 case MVT::v4i32:
2456 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002457 RC = &PPC::VRRCRegClass;
2458 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002459 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002460 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002461 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002462 break;
2463 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002464
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002465 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002466 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002467 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2468 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2469
2470 if (ValVT == MVT::i1)
2471 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002472
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002473 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002474 } else {
2475 // Argument stored in memory.
2476 assert(VA.isMemLoc());
2477
Hal Finkel940ab932014-02-28 00:27:01 +00002478 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002479 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002480 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002481
2482 // Create load nodes to retrieve arguments from the stack.
2483 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002484 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2485 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002486 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002487 }
2488 }
2489
2490 // Assign locations to all of the incoming aggregate by value arguments.
2491 // Aggregates passed by value are stored in the local variable space of the
2492 // caller's stack frame, right above the parameter list area.
2493 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002494 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002495 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002496
2497 // Reserve stack space for the allocations in CCInfo.
2498 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2499
Bill Schmidtef17c142013-02-06 17:33:58 +00002500 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002501
2502 // Area that is at least reserved in the caller of this function.
2503 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002504 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002505
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002506 // Set the size that is at least reserved in caller of this function. Tail
2507 // call optimized function's reserved stack space needs to be aligned so that
2508 // taking the difference between two stack areas will result in an aligned
2509 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002510 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2511 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002512
2513 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002514
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002515 // If the function takes variable number of arguments, make a frame index for
2516 // the start of the first vararg value... for expansion of llvm.va_start.
2517 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002518 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002519 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2520 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2521 };
2522 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2523
Craig Topper840beec2014-04-04 05:16:06 +00002524 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002525 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2526 PPC::F8
2527 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002528 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2529 if (DisablePPCFloatInVariadic)
2530 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002531
Dan Gohman31ae5862010-04-17 14:41:14 +00002532 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2533 NumGPArgRegs));
2534 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2535 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002536
2537 // Make room for NumGPArgRegs and NumFPArgRegs.
2538 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002539 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002540
Dan Gohman31ae5862010-04-17 14:41:14 +00002541 FuncInfo->setVarArgsStackOffset(
2542 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002543 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002544
Dan Gohman31ae5862010-04-17 14:41:14 +00002545 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2546 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002547
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002548 // The fixed integer arguments of a variadic function are stored to the
2549 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2550 // the result of va_next.
2551 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2552 // Get an existing live-in vreg, or add a new one.
2553 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2554 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002555 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002556
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002557 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002558 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2559 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002560 MemOps.push_back(Store);
2561 // Increment the address by four for the next argument to store
2562 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2563 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2564 }
2565
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002566 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2567 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002568 // The double arguments are stored to the VarArgsFrameIndex
2569 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002570 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2571 // Get an existing live-in vreg, or add a new one.
2572 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2573 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002574 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002575
Owen Anderson9f944592009-08-11 20:47:22 +00002576 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002577 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2578 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002579 MemOps.push_back(Store);
2580 // Increment the address by eight for the next argument to store
Craig Topper7ff15922014-09-10 04:51:36 +00002581 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002582 PtrVT);
2583 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2584 }
2585 }
2586
2587 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002588 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002589
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002590 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002591}
2592
Bill Schmidt57d6de52012-10-23 15:51:16 +00002593// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2594// value to MVT::i64 and then truncate to the correct register size.
2595SDValue
2596PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2597 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002598 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002599 if (Flags.isSExt())
2600 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2601 DAG.getValueType(ObjectVT));
2602 else if (Flags.isZExt())
2603 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2604 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002605
Hal Finkel940ab932014-02-28 00:27:01 +00002606 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002607}
2608
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002609SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002610PPCTargetLowering::LowerFormalArguments_64SVR4(
2611 SDValue Chain,
2612 CallingConv::ID CallConv, bool isVarArg,
2613 const SmallVectorImpl<ISD::InputArg>
2614 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002615 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002616 SmallVectorImpl<SDValue> &InVals) const {
2617 // TODO: add description of PPC stack frame format, or at least some docs.
2618 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002619 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002620 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002621 MachineFunction &MF = DAG.getMachineFunction();
2622 MachineFrameInfo *MFI = MF.getFrameInfo();
2623 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2624
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002625 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
2626 "fastcc not supported on varargs functions");
2627
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002628 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2629 // Potential tail calls could cause overwriting of argument stack slots.
2630 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2631 (CallConv == CallingConv::Fast));
2632 unsigned PtrByteSize = 8;
2633
Ulrich Weigand8658f172014-07-20 23:43:15 +00002634 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2635 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002636
Craig Topper840beec2014-04-04 05:16:06 +00002637 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002638 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2639 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2640 };
2641
Craig Topper840beec2014-04-04 05:16:06 +00002642 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002643
Craig Topper840beec2014-04-04 05:16:06 +00002644 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002645 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2646 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2647 };
Craig Topper840beec2014-04-04 05:16:06 +00002648 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002649 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2650 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2651 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002652
2653 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2654 const unsigned Num_FPR_Regs = 13;
2655 const unsigned Num_VR_Regs = array_lengthof(VR);
2656
Ulrich Weigand8658f172014-07-20 23:43:15 +00002657 // Do a first pass over the arguments to determine whether the ABI
2658 // guarantees that our caller has allocated the parameter save area
2659 // on its stack frame. In the ELFv1 ABI, this is always the case;
2660 // in the ELFv2 ABI, it is true if this is a vararg function or if
2661 // any parameter is located in a stack slot.
2662
2663 bool HasParameterArea = !isELFv2ABI || isVarArg;
2664 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2665 unsigned NumBytes = LinkageSize;
2666 unsigned AvailableFPRs = Num_FPR_Regs;
2667 unsigned AvailableVRs = Num_VR_Regs;
2668 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002669 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002670 PtrByteSize, LinkageSize, ParamAreaSize,
2671 NumBytes, AvailableFPRs, AvailableVRs))
2672 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002673
2674 // Add DAG nodes to load the arguments or copy them out of registers. On
2675 // entry to a function on PPC, the arguments start after the linkage area,
2676 // although the first ones are often in registers.
2677
Ulrich Weigand8658f172014-07-20 23:43:15 +00002678 unsigned ArgOffset = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002679 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002680 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002681 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002682 unsigned CurArgIdx = 0;
2683 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002684 SDValue ArgVal;
2685 bool needsLoad = false;
2686 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002687 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002688 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002689 unsigned ArgSize = ObjSize;
2690 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002691 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2692 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002693
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002694 // We re-align the argument offset for each argument, except when using the
2695 // fast calling convention, when we need to make sure we do that only when
2696 // we'll actually use a stack slot.
2697 unsigned CurArgOffset, Align;
2698 auto ComputeArgOffset = [&]() {
2699 /* Respect alignment of argument on the stack. */
2700 Align = CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
2701 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2702 CurArgOffset = ArgOffset;
2703 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002704
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002705 if (CallConv != CallingConv::Fast) {
2706 ComputeArgOffset();
2707
2708 /* Compute GPR index associated with argument offset. */
2709 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2710 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
2711 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002712
2713 // FIXME the codegen can be much improved in some cases.
2714 // We do not have to keep everything in memory.
2715 if (Flags.isByVal()) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002716 if (CallConv == CallingConv::Fast)
2717 ComputeArgOffset();
2718
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002719 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2720 ObjSize = Flags.getByValSize();
2721 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002722 // Empty aggregate parameters do not take up registers. Examples:
2723 // struct { } a;
2724 // union { } b;
2725 // int c[0];
2726 // etc. However, we have to provide a place-holder in InVals, so
2727 // pretend we have an 8-byte item at the current address for that
2728 // purpose.
2729 if (!ObjSize) {
2730 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2731 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2732 InVals.push_back(FIN);
2733 continue;
2734 }
Hal Finkel262a2242013-09-12 23:20:06 +00002735
Ulrich Weigand24195972014-07-20 22:36:52 +00002736 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002737 // by the argument. If the argument is (fully or partially) on
2738 // the stack, or if the argument is fully in registers but the
2739 // caller has allocated the parameter save anyway, we can refer
2740 // directly to the caller's stack frame. Otherwise, create a
2741 // local copy in our own frame.
2742 int FI;
2743 if (HasParameterArea ||
2744 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00002745 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002746 else
2747 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002748 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002749
Ulrich Weigand24195972014-07-20 22:36:52 +00002750 // Handle aggregates smaller than 8 bytes.
2751 if (ObjSize < PtrByteSize) {
2752 // The value of the object is its address, which differs from the
2753 // address of the enclosing doubleword on big-endian systems.
2754 SDValue Arg = FIN;
2755 if (!isLittleEndian) {
2756 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2757 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2758 }
2759 InVals.push_back(Arg);
2760
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002761 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002762 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002763 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002764 SDValue Store;
2765
2766 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2767 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2768 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002769 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002770 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002771 ObjType, false, false, 0);
2772 } else {
2773 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2774 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002775 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002776 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002777 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002778 false, false, 0);
2779 }
2780
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002781 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002782 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002783 // Whether we copied from a register or not, advance the offset
2784 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002785 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002786 continue;
2787 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002788
Ulrich Weigand24195972014-07-20 22:36:52 +00002789 // The value of the object is its address, which is the address of
2790 // its first stack doubleword.
2791 InVals.push_back(FIN);
2792
2793 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002794 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002795 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002796 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002797
2798 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2799 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2800 SDValue Addr = FIN;
2801 if (j) {
2802 SDValue Off = DAG.getConstant(j, PtrVT);
2803 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002804 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002805 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2806 MachinePointerInfo(FuncArg, j),
2807 false, false, 0);
2808 MemOps.push_back(Store);
2809 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002810 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002811 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002812 continue;
2813 }
2814
2815 switch (ObjectVT.getSimpleVT().SimpleTy) {
2816 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002817 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002818 case MVT::i32:
2819 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002820 // These can be scalar arguments or elements of an integer array type
2821 // passed directly. Clang may use those instead of "byval" aggregate
2822 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002823 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002824 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002825 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2826
Hal Finkel940ab932014-02-28 00:27:01 +00002827 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002828 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2829 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002830 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002831 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002832 if (CallConv == CallingConv::Fast)
2833 ComputeArgOffset();
2834
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002835 needsLoad = true;
2836 ArgSize = PtrByteSize;
2837 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002838 if (CallConv != CallingConv::Fast || needsLoad)
2839 ArgOffset += 8;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002840 break;
2841
2842 case MVT::f32:
2843 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002844 // These can be scalar arguments or elements of a float array type
2845 // passed directly. The latter are used to implement ELFv2 homogenous
2846 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002847 if (FPR_idx != Num_FPR_Regs) {
2848 unsigned VReg;
2849
2850 if (ObjectVT == MVT::f32)
2851 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2852 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002853 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002854 &PPC::VSFRCRegClass :
2855 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002856
2857 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2858 ++FPR_idx;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002859 } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00002860 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
2861 // once we support fp <-> gpr moves.
2862
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002863 // This can only ever happen in the presence of f32 array types,
2864 // since otherwise we never run out of FPRs before running out
2865 // of GPRs.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002866 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002867 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2868
2869 if (ObjectVT == MVT::f32) {
2870 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2871 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2872 DAG.getConstant(32, MVT::i32));
2873 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2874 }
2875
2876 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002877 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002878 if (CallConv == CallingConv::Fast)
2879 ComputeArgOffset();
2880
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002881 needsLoad = true;
2882 }
2883
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002884 // When passing an array of floats, the array occupies consecutive
2885 // space in the argument area; only round up to the next doubleword
2886 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002887 if (CallConv != CallingConv::Fast || needsLoad) {
2888 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2889 ArgOffset += ArgSize;
2890 if (Flags.isInConsecutiveRegsLast())
2891 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2892 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002893 break;
2894 case MVT::v4f32:
2895 case MVT::v4i32:
2896 case MVT::v8i16:
2897 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002898 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002899 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002900 // These can be scalar arguments or elements of a vector array type
2901 // passed directly. The latter are used to implement ELFv2 homogenous
2902 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002903 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002904 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2905 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2906 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002907 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002908 ++VR_idx;
2909 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002910 if (CallConv == CallingConv::Fast)
2911 ComputeArgOffset();
2912
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002913 needsLoad = true;
2914 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002915 if (CallConv != CallingConv::Fast || needsLoad)
2916 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002917 break;
2918 }
2919
2920 // We need to load the argument to a virtual register if we determined
2921 // above that we ran out of physical registers of the appropriate type.
2922 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002923 if (ObjSize < ArgSize && !isLittleEndian)
2924 CurArgOffset += ArgSize - ObjSize;
2925 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002926 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2927 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2928 false, false, false, 0);
2929 }
2930
2931 InVals.push_back(ArgVal);
2932 }
2933
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002934 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002935 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002936 if (HasParameterArea)
2937 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2938 else
2939 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002940
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002941 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002942 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002943 // taking the difference between two stack areas will result in an aligned
2944 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002945 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2946 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002947
2948 // If the function takes variable number of arguments, make a frame index for
2949 // the start of the first vararg value... for expansion of llvm.va_start.
2950 if (isVarArg) {
2951 int Depth = ArgOffset;
2952
2953 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002954 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002955 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2956
2957 // If this function is vararg, store any remaining integer argument regs
2958 // to their spots on the stack so that they may be loaded by deferencing the
2959 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002960 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2961 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002962 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2963 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2964 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2965 MachinePointerInfo(), false, false, 0);
2966 MemOps.push_back(Store);
2967 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002968 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002969 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2970 }
2971 }
2972
2973 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002974 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002975
2976 return Chain;
2977}
2978
2979SDValue
2980PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002981 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002982 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002983 const SmallVectorImpl<ISD::InputArg>
2984 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002985 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002986 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002987 // TODO: add description of PPC stack frame format, or at least some docs.
2988 //
2989 MachineFunction &MF = DAG.getMachineFunction();
2990 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002991 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002992
Owen Anderson53aa7a92009-08-10 22:56:29 +00002993 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002994 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002995 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002996 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2997 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002998 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002999
Ulrich Weigand8658f172014-07-20 23:43:15 +00003000 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
3001 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003002 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003003 // Area that is at least reserved in caller of this function.
3004 unsigned MinReservedArea = ArgOffset;
3005
Craig Topper840beec2014-04-04 05:16:06 +00003006 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003007 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3008 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3009 };
Craig Topper840beec2014-04-04 05:16:06 +00003010 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00003011 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3012 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3013 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00003014
Craig Topper840beec2014-04-04 05:16:06 +00003015 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003016
Craig Topper840beec2014-04-04 05:16:06 +00003017 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003018 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3019 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3020 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00003021
Owen Andersone2f23a32007-09-07 04:06:50 +00003022 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003023 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00003024 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00003025
3026 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003027
Craig Topper840beec2014-04-04 05:16:06 +00003028 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003029
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003030 // In 32-bit non-varargs functions, the stack space for vectors is after the
3031 // stack space for non-vectors. We do not use this space unless we have
3032 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00003033 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003034 // that out...for the pathological case, compute VecArgOffset as the
3035 // start of the vector parameter area. Computing VecArgOffset is the
3036 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003037 unsigned VecArgOffset = ArgOffset;
3038 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003039 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003040 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003041 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003042 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003043
Duncan Sandsd97eea32008-03-21 09:14:45 +00003044 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003045 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00003046 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003047 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003048 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3049 VecArgOffset += ArgSize;
3050 continue;
3051 }
3052
Owen Anderson9f944592009-08-11 20:47:22 +00003053 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003054 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003055 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003056 case MVT::i32:
3057 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003058 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003059 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003060 case MVT::i64: // PPC64
3061 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003062 // FIXME: We are guaranteed to be !isPPC64 at this point.
3063 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003064 VecArgOffset += 8;
3065 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003066 case MVT::v4f32:
3067 case MVT::v4i32:
3068 case MVT::v8i16:
3069 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003070 // Nothing to do, we're only looking at Nonvector args here.
3071 break;
3072 }
3073 }
3074 }
3075 // We've found where the vector parameter area in memory is. Skip the
3076 // first 12 parameters; these don't use that memory.
3077 VecArgOffset = ((VecArgOffset+15)/16)*16;
3078 VecArgOffset += 12*16;
3079
Chris Lattner4302e8f2006-05-16 18:18:50 +00003080 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003081 // entry to a function on PPC, the arguments start after the linkage area,
3082 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003083
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003084 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003085 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003086 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003087 unsigned CurArgIdx = 0;
3088 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003089 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003090 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003091 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003092 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003093 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003094 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003095 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3096 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003097
Chris Lattner318f0d22006-05-16 18:51:52 +00003098 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003099
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003100 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003101 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3102 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003103 if (isVarArg || isPPC64) {
3104 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003105 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003106 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003107 PtrByteSize);
3108 } else nAltivecParamsAtEnd++;
3109 } else
3110 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003111 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003112 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003113 PtrByteSize);
3114
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003115 // FIXME the codegen can be much improved in some cases.
3116 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003117 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003118 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003119 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003120 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003121 // Objects of size 1 and 2 are right justified, everything else is
3122 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003123 if (ObjSize==1 || ObjSize==2) {
3124 CurArgOffset = CurArgOffset + (4 - ObjSize);
3125 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003126 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003127 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003128 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003129 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003130 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003131 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003132 unsigned VReg;
3133 if (isPPC64)
3134 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3135 else
3136 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003137 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003138 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003139 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003140 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003141 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003142 MemOps.push_back(Store);
3143 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003144 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003145
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003146 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003147
Dale Johannesen21a8f142008-03-08 01:41:42 +00003148 continue;
3149 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003150 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3151 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003152 // to memory. ArgOffset will be the address of the beginning
3153 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003154 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003155 unsigned VReg;
3156 if (isPPC64)
3157 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3158 else
3159 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003160 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003161 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003162 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003163 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003164 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003165 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003166 MemOps.push_back(Store);
3167 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003168 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003169 } else {
3170 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3171 break;
3172 }
3173 }
3174 continue;
3175 }
3176
Owen Anderson9f944592009-08-11 20:47:22 +00003177 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003178 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003179 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003180 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003181 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003182 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003183 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003184 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003185
3186 if (ObjectVT == MVT::i1)
3187 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3188
Bill Wendling968f32c2008-03-07 20:49:02 +00003189 ++GPR_idx;
3190 } else {
3191 needsLoad = true;
3192 ArgSize = PtrByteSize;
3193 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003194 // All int arguments reserve stack space in the Darwin ABI.
3195 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003196 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003197 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003198 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003199 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003200 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003201 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003202 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003203
Hal Finkel940ab932014-02-28 00:27:01 +00003204 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003205 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003206 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003207 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003208
Chris Lattnerec78cad2006-06-26 22:48:35 +00003209 ++GPR_idx;
3210 } else {
3211 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003212 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003213 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003214 // All int arguments reserve stack space in the Darwin ABI.
3215 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003216 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003217
Owen Anderson9f944592009-08-11 20:47:22 +00003218 case MVT::f32:
3219 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003220 // Every 4 bytes of argument space consumes one of the GPRs available for
3221 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003222 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003223 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003224 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003225 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003226 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003227 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003228 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003229
Owen Anderson9f944592009-08-11 20:47:22 +00003230 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003231 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003232 else
Devang Patelf3292b22011-02-21 23:21:26 +00003233 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003234
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003235 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003236 ++FPR_idx;
3237 } else {
3238 needsLoad = true;
3239 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003240
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003241 // All FP arguments reserve stack space in the Darwin ABI.
3242 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003243 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003244 case MVT::v4f32:
3245 case MVT::v4i32:
3246 case MVT::v8i16:
3247 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003248 // Note that vector arguments in registers don't reserve stack space,
3249 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003250 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003251 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003252 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003253 if (isVarArg) {
3254 while ((ArgOffset % 16) != 0) {
3255 ArgOffset += PtrByteSize;
3256 if (GPR_idx != Num_GPR_Regs)
3257 GPR_idx++;
3258 }
3259 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003260 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003261 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003262 ++VR_idx;
3263 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003264 if (!isVarArg && !isPPC64) {
3265 // Vectors go after all the nonvectors.
3266 CurArgOffset = VecArgOffset;
3267 VecArgOffset += 16;
3268 } else {
3269 // Vectors are aligned.
3270 ArgOffset = ((ArgOffset+15)/16)*16;
3271 CurArgOffset = ArgOffset;
3272 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003273 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003274 needsLoad = true;
3275 }
3276 break;
3277 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003278
Chris Lattner4302e8f2006-05-16 18:18:50 +00003279 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003280 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003281 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003282 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003283 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003284 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003285 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003286 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003287 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003288 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003289
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003290 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003291 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003292
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003293 // Allow for Altivec parameters at the end, if needed.
3294 if (nAltivecParamsAtEnd) {
3295 MinReservedArea = ((MinReservedArea+15)/16)*16;
3296 MinReservedArea += 16*nAltivecParamsAtEnd;
3297 }
3298
3299 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003300 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003301
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003302 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003303 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003304 // taking the difference between two stack areas will result in an aligned
3305 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003306 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3307 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003308
Chris Lattner4302e8f2006-05-16 18:18:50 +00003309 // If the function takes variable number of arguments, make a frame index for
3310 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003311 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003312 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003313
Dan Gohman31ae5862010-04-17 14:41:14 +00003314 FuncInfo->setVarArgsFrameIndex(
3315 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003316 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003317 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003318
Chris Lattner4302e8f2006-05-16 18:18:50 +00003319 // If this function is vararg, store any remaining integer argument regs
3320 // to their spots on the stack so that they may be loaded by deferencing the
3321 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003322 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003323 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003324
Chris Lattner2cca3852006-11-18 01:57:19 +00003325 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003326 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003327 else
Devang Patelf3292b22011-02-21 23:21:26 +00003328 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003329
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003330 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003331 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3332 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003333 MemOps.push_back(Store);
3334 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003335 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003336 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003337 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003338 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003339
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003340 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003341 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003342
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003343 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003344}
3345
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003346/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003347/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003348static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003349 unsigned ParamSize) {
3350
Dale Johannesen86dcae12009-11-24 01:09:07 +00003351 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003352
3353 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3354 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3355 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3356 // Remember only if the new adjustement is bigger.
3357 if (SPDiff < FI->getTailCallSPDelta())
3358 FI->setTailCallSPDelta(SPDiff);
3359
3360 return SPDiff;
3361}
3362
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003363/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3364/// for tail call optimization. Targets which want to do tail call
3365/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003366bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003367PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003368 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003369 bool isVarArg,
3370 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003371 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003372 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003373 return false;
3374
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003375 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003376 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003377 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003378
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003379 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003380 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003381 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3382 // Functions containing by val parameters are not supported.
3383 for (unsigned i = 0; i != Ins.size(); i++) {
3384 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3385 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003386 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003387
Alp Tokerf907b892013-12-05 05:44:44 +00003388 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003389 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3390 return true;
3391
3392 // At the moment we can only do local tail calls (in same module, hidden
3393 // or protected) if we are generating PIC.
3394 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3395 return G->getGlobal()->hasHiddenVisibility()
3396 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003397 }
3398
3399 return false;
3400}
3401
Chris Lattnereb755fc2006-05-17 19:00:46 +00003402/// isCallCompatibleAddress - Return the immediate to use if the specified
3403/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003404static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003405 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003406 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003407
Dan Gohmaneffb8942008-09-12 16:56:44 +00003408 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003409 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003410 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003411 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003412
Dan Gohmaneffb8942008-09-12 16:56:44 +00003413 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003414 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003415}
3416
Dan Gohmand78c4002008-05-13 00:00:25 +00003417namespace {
3418
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003419struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003420 SDValue Arg;
3421 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003422 int FrameIdx;
3423
3424 TailCallArgumentInfo() : FrameIdx(0) {}
3425};
3426
Dan Gohmand78c4002008-05-13 00:00:25 +00003427}
3428
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003429/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3430static void
3431StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003432 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003433 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3434 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003435 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003436 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003437 SDValue Arg = TailCallArgs[i].Arg;
3438 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003439 int FI = TailCallArgs[i].FrameIdx;
3440 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003441 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003442 MachinePointerInfo::getFixedStack(FI),
3443 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003444 }
3445}
3446
3447/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3448/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003449static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003450 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003451 SDValue Chain,
3452 SDValue OldRetAddr,
3453 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003454 int SPDiff,
3455 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003456 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003457 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003458 if (SPDiff) {
3459 // Calculate the new stack slot for the return address.
3460 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003461 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003462 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003463 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003464 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003465 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003466 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003467 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003468 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003469 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003470
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003471 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3472 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003473 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003474 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003475 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003476 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003477 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003478 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3479 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003480 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003481 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003482 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003483 }
3484 return Chain;
3485}
3486
3487/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3488/// the position of the argument.
3489static void
3490CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003491 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003492 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003493 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003494 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003495 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003496 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003497 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003498 TailCallArgumentInfo Info;
3499 Info.Arg = Arg;
3500 Info.FrameIdxOp = FIN;
3501 Info.FrameIdx = FI;
3502 TailCallArguments.push_back(Info);
3503}
3504
3505/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3506/// stack slot. Returns the chain as result and the loaded frame pointers in
3507/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003508SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003509 int SPDiff,
3510 SDValue Chain,
3511 SDValue &LROpOut,
3512 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003513 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003514 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003515 if (SPDiff) {
3516 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003517 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003518 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003519 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003520 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003521 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003522
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003523 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3524 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003525 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003526 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003527 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003528 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003529 Chain = SDValue(FPOpOut.getNode(), 1);
3530 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003531 }
3532 return Chain;
3533}
3534
Dale Johannesen85d41a12008-03-04 23:17:14 +00003535/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003536/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003537/// specified by the specific parameter attribute. The copy will be passed as
3538/// a byval function parameter.
3539/// Sometimes what we are copying is the end of a larger object, the part that
3540/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003541static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003542CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003543 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003544 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003545 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003546 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003547 false, false, MachinePointerInfo(),
3548 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003549}
Chris Lattner43df5b32007-02-25 05:34:32 +00003550
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003551/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3552/// tail calls.
3553static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003554LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3555 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003556 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003557 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3558 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003559 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003560 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003561 if (!isTailCall) {
3562 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003563 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003564 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003565 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003566 else
Owen Anderson9f944592009-08-11 20:47:22 +00003567 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003568 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003569 DAG.getConstant(ArgOffset, PtrVT));
3570 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003571 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3572 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003573 // Calculate and remember argument location.
3574 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3575 TailCallArguments);
3576}
3577
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003578static
3579void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003580 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003581 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003582 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003583 MachineFunction &MF = DAG.getMachineFunction();
3584
3585 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3586 // might overwrite each other in case of tail call optimization.
3587 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003588 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003589 InFlag = SDValue();
3590 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3591 MemOpChains2, dl);
3592 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003593 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003594
3595 // Store the return address to the appropriate stack slot.
3596 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3597 isPPC64, isDarwinABI, dl);
3598
3599 // Emit callseq_end just before tailcall node.
3600 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003601 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003602 InFlag = Chain.getValue(1);
3603}
3604
Hal Finkel87deb0b2015-01-12 04:34:47 +00003605// Is this global address that of a function that can be called by name? (as
3606// opposed to something that must hold a descriptor for an indirect call).
3607static bool isFunctionGlobalAddress(SDValue Callee) {
3608 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3609 if (Callee.getOpcode() == ISD::GlobalTLSAddress ||
3610 Callee.getOpcode() == ISD::TargetGlobalTLSAddress)
3611 return false;
3612
3613 return G->getGlobal()->getType()->getElementType()->isFunctionTy();
3614 }
3615
3616 return false;
3617}
3618
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003619static
3620unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003621 SDValue &Chain, SDValue CallSeqStart, SDLoc dl, int SPDiff,
3622 bool isTailCall, bool IsPatchPoint,
Craig Topperb94011f2013-07-14 04:42:23 +00003623 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3624 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003625 ImmutableCallSite *CS, const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003626
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003627 bool isPPC64 = Subtarget.isPPC64();
3628 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003629 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003630
Owen Anderson53aa7a92009-08-10 22:56:29 +00003631 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003632 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003633 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003634
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003635 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003636
Torok Edwin31e90d22010-08-04 20:47:44 +00003637 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003638 if (!isSVR4ABI || !isPPC64)
3639 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3640 // If this is an absolute destination address, use the munged value.
3641 Callee = SDValue(Dest, 0);
3642 needIndirectCall = false;
3643 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003644
Hal Finkel87deb0b2015-01-12 04:34:47 +00003645 if (isFunctionGlobalAddress(Callee)) {
3646 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee);
3647 // A call to a TLS address is actually an indirect call to a
3648 // thread-specific pointer.
Eric Christopher79cc1e32014-09-02 22:28:02 +00003649 unsigned OpFlags = 0;
3650 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3651 (Subtarget.getTargetTriple().isMacOSX() &&
3652 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3653 (G->getGlobal()->isDeclaration() ||
3654 G->getGlobal()->isWeakForLinker())) ||
3655 (Subtarget.isTargetELF() && !isPPC64 &&
3656 !G->getGlobal()->hasLocalLinkage() &&
3657 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3658 // PC-relative references to external symbols should go through $stub,
3659 // unless we're building with the leopard linker or later, which
3660 // automatically synthesizes these stubs.
3661 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003662 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00003663
3664 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3665 // every direct call is) turn it into a TargetGlobalAddress /
3666 // TargetExternalSymbol node so that legalize doesn't hack it.
3667 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3668 Callee.getValueType(), 0, OpFlags);
3669 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003670 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003671
Torok Edwin31e90d22010-08-04 20:47:44 +00003672 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003673 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003674
Hal Finkel3ee2af72014-07-18 23:29:49 +00003675 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3676 (Subtarget.getTargetTriple().isMacOSX() &&
3677 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3678 (Subtarget.isTargetELF() && !isPPC64 &&
Justin Hibbits17744c12015-01-10 07:50:31 +00003679 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003680 // PC-relative references to external symbols should go through $stub,
3681 // unless we're building with the leopard linker or later, which
3682 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003683 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003684 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003685
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003686 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3687 OpFlags);
3688 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003689 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003690
Hal Finkel934361a2015-01-14 01:07:51 +00003691 if (IsPatchPoint) {
3692 // We'll form an invalid direct call when lowering a patchpoint; the full
3693 // sequence for an indirect call is complicated, and many of the
3694 // instructions introduced might have side effects (and, thus, can't be
3695 // removed later). The call itself will be removed as soon as the
3696 // argument/return lowering is complete, so the fact that it has the wrong
3697 // kind of operands should not really matter.
3698 needIndirectCall = false;
3699 }
3700
Torok Edwin31e90d22010-08-04 20:47:44 +00003701 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003702 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3703 // to do the call, we can't use PPCISD::CALL.
3704 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003705
Hal Finkel63fb9282015-01-13 18:25:05 +00003706 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003707 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3708 // entry point, but to the function descriptor (the function entry point
3709 // address is part of the function descriptor though).
3710 // The function descriptor is a three doubleword structure with the
3711 // following fields: function entry point, TOC base address and
3712 // environment pointer.
3713 // Thus for a call through a function pointer, the following actions need
3714 // to be performed:
3715 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003716 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003717 // 2. Load the address of the function entry point from the function
3718 // descriptor.
3719 // 3. Load the TOC of the callee from the function descriptor into r2.
3720 // 4. Load the environment pointer from the function descriptor into
3721 // r11.
3722 // 5. Branch to the function entry point address.
3723 // 6. On return of the callee, the TOC of the caller needs to be
3724 // restored (this is done in FinishCall()).
3725 //
Hal Finkele2ab0f12015-01-15 21:17:34 +00003726 // The loads are scheduled at the beginning of the call sequence, and the
3727 // register copies are flagged together to ensure that no other
Tilmann Scheller79fef932009-12-18 13:00:15 +00003728 // operations can be scheduled in between. E.g. without flagging the
Hal Finkele2ab0f12015-01-15 21:17:34 +00003729 // copies together, a TOC access in the caller could be scheduled between
3730 // the assignment of the callee TOC and the branch to the callee, which
Tilmann Scheller79fef932009-12-18 13:00:15 +00003731 // results in the TOC access going through the TOC of the callee instead
3732 // of going through the TOC of the caller, which leads to incorrect code.
3733
3734 // Load the address of the function entry point from the function
3735 // descriptor.
Hal Finkele2ab0f12015-01-15 21:17:34 +00003736 SDValue LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-1);
3737 if (LDChain.getValueType() == MVT::Glue)
3738 LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-2);
3739
3740 bool LoadsInv = Subtarget.hasInvariantFunctionDescriptors();
3741
3742 MachinePointerInfo MPI(CS ? CS->getCalledValue() : nullptr);
3743 SDValue LoadFuncPtr = DAG.getLoad(MVT::i64, dl, LDChain, Callee, MPI,
3744 false, false, LoadsInv, 8);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003745
3746 // Load environment pointer into r11.
Tilmann Scheller79fef932009-12-18 13:00:15 +00003747 SDValue PtrOff = DAG.getIntPtrConstant(16);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003748 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00003749 SDValue LoadEnvPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddPtr,
3750 MPI.getWithOffset(16), false, false,
3751 LoadsInv, 8);
3752
3753 SDValue TOCOff = DAG.getIntPtrConstant(8);
3754 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
3755 SDValue TOCPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddTOC,
3756 MPI.getWithOffset(8), false, false,
3757 LoadsInv, 8);
3758
3759 SDValue TOCVal = DAG.getCopyToReg(Chain, dl, PPC::X2, TOCPtr,
3760 InFlag);
3761 Chain = TOCVal.getValue(0);
3762 InFlag = TOCVal.getValue(1);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003763
3764 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3765 InFlag);
Hal Finkele2ab0f12015-01-15 21:17:34 +00003766
Tilmann Scheller79fef932009-12-18 13:00:15 +00003767 Chain = EnvVal.getValue(0);
3768 InFlag = EnvVal.getValue(1);
3769
Tilmann Scheller79fef932009-12-18 13:00:15 +00003770 MTCTROps[0] = Chain;
3771 MTCTROps[1] = LoadFuncPtr;
3772 MTCTROps[2] = InFlag;
3773 }
3774
Hal Finkel63fb9282015-01-13 18:25:05 +00003775 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
3776 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
3777 InFlag = Chain.getValue(1);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003778
3779 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003780 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003781 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003782 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003783 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003784 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003785 // Add use of X11 (holding environment pointer)
Hal Finkel63fb9282015-01-13 18:25:05 +00003786 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003787 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003788 // Add CTR register as callee so a bctr can be emitted later.
3789 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003790 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003791 }
3792
3793 // If this is a direct call, pass the chain and the callee.
3794 if (Callee.getNode()) {
3795 Ops.push_back(Chain);
3796 Ops.push_back(Callee);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003797
3798 // If this is a call to __tls_get_addr, find the symbol whose address
3799 // is to be taken and add it to the list. This will be used to
3800 // generate __tls_get_addr(<sym>@tlsgd) or __tls_get_addr(<sym>@tlsld).
3801 // We find the symbol by walking the chain to the CopyFromReg, walking
3802 // back from the CopyFromReg to the ADDI_TLSGD_L or ADDI_TLSLD_L, and
3803 // pulling the symbol from that node.
3804 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
3805 if (!strcmp(S->getSymbol(), "__tls_get_addr")) {
3806 assert(!needIndirectCall && "Indirect call to __tls_get_addr???");
3807 SDNode *AddI = Chain.getNode()->getOperand(2).getNode();
3808 SDValue TGTAddr = AddI->getOperand(1);
3809 assert(TGTAddr.getNode()->getOpcode() == ISD::TargetGlobalTLSAddress &&
3810 "Didn't find target global TLS address where we expected one");
3811 Ops.push_back(TGTAddr);
3812 CallOpc = PPCISD::CALL_TLS;
3813 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003814 }
3815 // If this is a tail call add stack pointer delta.
3816 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003817 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003818
3819 // Add argument registers to the end of the list so that they are known live
3820 // into the call.
3821 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3822 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3823 RegsToPass[i].second.getValueType()));
3824
Hal Finkelaf519932015-01-19 07:20:27 +00003825 // All calls, in both the ELF V1 and V2 ABIs, need the TOC register live
3826 // into the call.
3827 if (isSVR4ABI && isPPC64 && !IsPatchPoint)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003828 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3829
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003830 return CallOpc;
3831}
3832
Roman Divacky76293062012-09-18 16:47:58 +00003833static
3834bool isLocalCall(const SDValue &Callee)
3835{
3836 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003837 return !G->getGlobal()->isDeclaration() &&
3838 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003839 return false;
3840}
3841
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003842SDValue
3843PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003844 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003845 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003846 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003847 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003848
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003849 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003850 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
3851 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003852 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003853
3854 // Copy all of the result registers out of their specified physreg.
3855 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3856 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003857 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003858
3859 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3860 VA.getLocReg(), VA.getLocVT(), InFlag);
3861 Chain = Val.getValue(1);
3862 InFlag = Val.getValue(2);
3863
3864 switch (VA.getLocInfo()) {
3865 default: llvm_unreachable("Unknown loc info!");
3866 case CCValAssign::Full: break;
3867 case CCValAssign::AExt:
3868 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3869 break;
3870 case CCValAssign::ZExt:
3871 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3872 DAG.getValueType(VA.getValVT()));
3873 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3874 break;
3875 case CCValAssign::SExt:
3876 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3877 DAG.getValueType(VA.getValVT()));
3878 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3879 break;
3880 }
3881
3882 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003883 }
3884
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003885 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003886}
3887
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003888SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003889PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Hal Finkel934361a2015-01-14 01:07:51 +00003890 bool isTailCall, bool isVarArg, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003891 SelectionDAG &DAG,
3892 SmallVector<std::pair<unsigned, SDValue>, 8>
3893 &RegsToPass,
3894 SDValue InFlag, SDValue Chain,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003895 SDValue CallSeqStart, SDValue &Callee,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003896 int SPDiff, unsigned NumBytes,
3897 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003898 SmallVectorImpl<SDValue> &InVals,
3899 ImmutableCallSite *CS) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003900
3901 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003902 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003903 SmallVector<SDValue, 8> Ops;
Hal Finkele2ab0f12015-01-15 21:17:34 +00003904 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, CallSeqStart, dl,
3905 SPDiff, isTailCall, IsPatchPoint, RegsToPass,
3906 Ops, NodeTys, CS, Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003907
Hal Finkel5ab37802012-08-28 02:10:27 +00003908 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003909 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003910 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3911
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003912 // When performing tail call optimization the callee pops its arguments off
3913 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003914 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003915 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003916 (CallConv == CallingConv::Fast &&
3917 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003918
Roman Divackyef21be22012-03-06 16:41:49 +00003919 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00003920 const TargetRegisterInfo *TRI =
3921 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00003922 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3923 assert(Mask && "Missing call preserved mask for calling convention");
3924 Ops.push_back(DAG.getRegisterMask(Mask));
3925
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003926 if (InFlag.getNode())
3927 Ops.push_back(InFlag);
3928
3929 // Emit tail call.
3930 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003931 assert(((Callee.getOpcode() == ISD::Register &&
3932 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3933 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3934 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3935 isa<ConstantSDNode>(Callee)) &&
3936 "Expecting an global address, external symbol, absolute value or register");
3937
Craig Topper48d114b2014-04-26 18:35:24 +00003938 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003939 }
3940
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003941 // Add a NOP immediately after the branch instruction when using the 64-bit
3942 // SVR4 ABI. At link time, if caller and callee are in a different module and
3943 // thus have a different TOC, the call will be replaced with a call to a stub
3944 // function which saves the current TOC, loads the TOC of the callee and
3945 // branches to the callee. The NOP will be replaced with a load instruction
3946 // which restores the TOC of the caller from the TOC save slot of the current
3947 // stack frame. If caller and callee belong to the same module (and have the
3948 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003949
Hal Finkel934361a2015-01-14 01:07:51 +00003950 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64() &&
3951 !IsPatchPoint) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003952 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003953 // This is a call through a function pointer.
3954 // Restore the caller TOC from the save area into R2.
3955 // See PrepareCall() for more information about calls through function
3956 // pointers in the 64-bit SVR4 ABI.
3957 // We are using a target-specific load with r2 hard coded, because the
3958 // result of a target-independent load would never go directly into r2,
3959 // since r2 is a reserved register (which prevents the register allocator
3960 // from allocating it), resulting in an additional register being
3961 // allocated and an unnecessary move instruction being generated.
Hal Finkelfc096c92014-12-23 22:29:40 +00003962 CallOpc = PPCISD::BCTRL_LOAD_TOC;
3963
3964 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3965 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
3966 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
3967 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3968 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3969
3970 // The address needs to go after the chain input but before the flag (or
3971 // any other variadic arguments).
3972 Ops.insert(std::next(Ops.begin()), AddTOC);
Bill Schmidtcea15962013-09-26 17:09:28 +00003973 } else if ((CallOpc == PPCISD::CALL) &&
3974 (!isLocalCall(Callee) ||
3975 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003976 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003977 CallOpc = PPCISD::CALL_NOP;
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003978 } else if (CallOpc == PPCISD::CALL_TLS)
3979 // For 64-bit SVR4, TLS calls are always non-local.
3980 CallOpc = PPCISD::CALL_NOP_TLS;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003981 }
3982
Craig Topper48d114b2014-04-26 18:35:24 +00003983 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003984 InFlag = Chain.getValue(1);
3985
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003986 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3987 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003988 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003989 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003990 InFlag = Chain.getValue(1);
3991
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003992 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3993 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003994}
3995
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003996SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003997PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003998 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003999 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00004000 SDLoc &dl = CLI.DL;
4001 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
4002 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
4003 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004004 SDValue Chain = CLI.Chain;
4005 SDValue Callee = CLI.Callee;
4006 bool &isTailCall = CLI.IsTailCall;
4007 CallingConv::ID CallConv = CLI.CallConv;
4008 bool isVarArg = CLI.IsVarArg;
Hal Finkel934361a2015-01-14 01:07:51 +00004009 bool IsPatchPoint = CLI.IsPatchPoint;
Hal Finkele2ab0f12015-01-15 21:17:34 +00004010 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004011
Evan Cheng67a69dd2010-01-27 00:07:07 +00004012 if (isTailCall)
4013 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
4014 Ins, DAG);
4015
Hal Finkele2ab0f12015-01-15 21:17:34 +00004016 if (!isTailCall && CS && CS->isMustTailCall())
Reid Kleckner5772b772014-04-24 20:14:34 +00004017 report_fatal_error("failed to perform tail call elimination on a call "
4018 "site marked musttail");
4019
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004020 if (Subtarget.isSVR4ABI()) {
4021 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00004022 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004023 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004024 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004025 else
4026 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004027 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004028 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004029 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004030
Bill Schmidt57d6de52012-10-23 15:51:16 +00004031 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004032 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004033 dl, DAG, InVals, CS);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004034}
4035
4036SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004037PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
4038 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004039 bool isTailCall, bool IsPatchPoint,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004040 const SmallVectorImpl<ISD::OutputArg> &Outs,
4041 const SmallVectorImpl<SDValue> &OutVals,
4042 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004043 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004044 SmallVectorImpl<SDValue> &InVals,
4045 ImmutableCallSite *CS) const {
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004046 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004047 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004048
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004049 assert((CallConv == CallingConv::C ||
4050 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004051
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004052 unsigned PtrByteSize = 4;
4053
4054 MachineFunction &MF = DAG.getMachineFunction();
4055
4056 // Mark this function as potentially containing a function that contains a
4057 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4058 // and restoring the callers stack pointer in this functions epilog. This is
4059 // done because by tail calling the called function might overwrite the value
4060 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004061 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4062 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004063 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00004064
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004065 // Count how many bytes are to be pushed on the stack, including the linkage
4066 // area, parameter list area and the part of the local variable space which
4067 // contains copies of aggregates which are passed by value.
4068
4069 // Assign locations to all of the outgoing arguments.
4070 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004071 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
4072 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004073
4074 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004075 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
4076 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004077
4078 if (isVarArg) {
4079 // Handle fixed and variable vector arguments differently.
4080 // Fixed vector arguments go into registers as long as registers are
4081 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004082 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00004083
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004084 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00004085 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004086 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004087 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004088
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004089 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004090 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4091 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004092 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004093 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4094 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004095 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004096
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004097 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004098#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004099 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004100 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004101#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004102 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004103 }
4104 }
4105 } else {
4106 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004107 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004108 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004109
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004110 // Assign locations to all of the outgoing aggregate by value arguments.
4111 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004112 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004113 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004114
4115 // Reserve stack space for the allocations in CCInfo.
4116 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4117
Bill Schmidtef17c142013-02-06 17:33:58 +00004118 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004119
4120 // Size of the linkage area, parameter list area and the part of the local
4121 // space variable where copies of aggregates which are passed by value are
4122 // stored.
4123 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004124
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004125 // Calculate by how many bytes the stack has to be adjusted in case of tail
4126 // call optimization.
4127 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4128
4129 // Adjust the stack pointer for the new arguments...
4130 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004131 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4132 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004133 SDValue CallSeqStart = Chain;
4134
4135 // Load the return address and frame pointer so it can be moved somewhere else
4136 // later.
4137 SDValue LROp, FPOp;
4138 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4139 dl);
4140
4141 // Set up a copy of the stack pointer for use loading and storing any
4142 // arguments that may not fit in the registers available for argument
4143 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004144 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004145
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004146 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4147 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4148 SmallVector<SDValue, 8> MemOpChains;
4149
Roman Divacky71038e72011-08-30 17:04:16 +00004150 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004151 // Walk the register/memloc assignments, inserting copies/loads.
4152 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4153 i != e;
4154 ++i) {
4155 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004156 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004157 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004158
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004159 if (Flags.isByVal()) {
4160 // Argument is an aggregate which is passed by value, thus we need to
4161 // create a copy of it in the local variable space of the current stack
4162 // frame (which is the stack frame of the caller) and pass the address of
4163 // this copy to the callee.
4164 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4165 CCValAssign &ByValVA = ByValArgLocs[j++];
4166 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004167
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004168 // Memory reserved in the local variable space of the callers stack frame.
4169 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004170
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004171 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4172 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004173
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004174 // Create a copy of the argument in the local area of the current
4175 // stack frame.
4176 SDValue MemcpyCall =
4177 CreateCopyOfByValArgument(Arg, PtrOff,
4178 CallSeqStart.getNode()->getOperand(0),
4179 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004180
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004181 // This must go outside the CALLSEQ_START..END.
4182 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004183 CallSeqStart.getNode()->getOperand(1),
4184 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004185 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4186 NewCallSeqStart.getNode());
4187 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004188
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004189 // Pass the address of the aggregate copy on the stack either in a
4190 // physical register or in the parameter list area of the current stack
4191 // frame to the callee.
4192 Arg = PtrOff;
4193 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004194
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004195 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004196 if (Arg.getValueType() == MVT::i1)
4197 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4198
Roman Divacky71038e72011-08-30 17:04:16 +00004199 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004200 // Put argument in a physical register.
4201 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4202 } else {
4203 // Put argument in the parameter list area of the current stack frame.
4204 assert(VA.isMemLoc());
4205 unsigned LocMemOffset = VA.getLocMemOffset();
4206
4207 if (!isTailCall) {
4208 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4209 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4210
4211 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004212 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004213 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004214 } else {
4215 // Calculate and remember argument location.
4216 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4217 TailCallArguments);
4218 }
4219 }
4220 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004221
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004222 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004223 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004224
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004225 // Build a sequence of copy-to-reg nodes chained together with token chain
4226 // and flag operands which copy the outgoing args into the appropriate regs.
4227 SDValue InFlag;
4228 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4229 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4230 RegsToPass[i].second, InFlag);
4231 InFlag = Chain.getValue(1);
4232 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004233
Hal Finkel5ab37802012-08-28 02:10:27 +00004234 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4235 // registers.
4236 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004237 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4238 SDValue Ops[] = { Chain, InFlag };
4239
Hal Finkel5ab37802012-08-28 02:10:27 +00004240 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004241 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004242
Hal Finkel5ab37802012-08-28 02:10:27 +00004243 InFlag = Chain.getValue(1);
4244 }
4245
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004246 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004247 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4248 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004249
Hal Finkel934361a2015-01-14 01:07:51 +00004250 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004251 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4252 NumBytes, Ins, InVals, CS);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004253}
4254
Bill Schmidt57d6de52012-10-23 15:51:16 +00004255// Copy an argument into memory, being careful to do this outside the
4256// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004257SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004258PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4259 SDValue CallSeqStart,
4260 ISD::ArgFlagsTy Flags,
4261 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004262 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004263 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4264 CallSeqStart.getNode()->getOperand(0),
4265 Flags, DAG, dl);
4266 // The MEMCPY must go outside the CALLSEQ_START..END.
4267 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004268 CallSeqStart.getNode()->getOperand(1),
4269 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004270 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4271 NewCallSeqStart.getNode());
4272 return NewCallSeqStart;
4273}
4274
4275SDValue
4276PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004277 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004278 bool isTailCall, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004279 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004280 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004281 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004282 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004283 SmallVectorImpl<SDValue> &InVals,
4284 ImmutableCallSite *CS) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004285
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004286 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004287 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004288 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004289
Bill Schmidt57d6de52012-10-23 15:51:16 +00004290 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4291 unsigned PtrByteSize = 8;
4292
4293 MachineFunction &MF = DAG.getMachineFunction();
4294
4295 // Mark this function as potentially containing a function that contains a
4296 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4297 // and restoring the callers stack pointer in this functions epilog. This is
4298 // done because by tail calling the called function might overwrite the value
4299 // in this function's (MF) stack pointer stack slot 0(SP).
4300 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4301 CallConv == CallingConv::Fast)
4302 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4303
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004304 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
4305 "fastcc not supported on varargs functions");
4306
Bill Schmidt57d6de52012-10-23 15:51:16 +00004307 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004308 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4309 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4310 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4311 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4312 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004313 unsigned NumBytes = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004314 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4315
4316 static const MCPhysReg GPR[] = {
4317 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4318 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4319 };
4320 static const MCPhysReg *FPR = GetFPR();
4321
4322 static const MCPhysReg VR[] = {
4323 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4324 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4325 };
4326 static const MCPhysReg VSRH[] = {
4327 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4328 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4329 };
4330
4331 const unsigned NumGPRs = array_lengthof(GPR);
4332 const unsigned NumFPRs = 13;
4333 const unsigned NumVRs = array_lengthof(VR);
4334
4335 // When using the fast calling convention, we don't provide backing for
4336 // arguments that will be in registers.
4337 unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004338
4339 // Add up all the space actually used.
4340 for (unsigned i = 0; i != NumOps; ++i) {
4341 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4342 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004343 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004344
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004345 if (CallConv == CallingConv::Fast) {
4346 if (Flags.isByVal())
4347 NumGPRsUsed += (Flags.getByValSize()+7)/8;
4348 else
4349 switch (ArgVT.getSimpleVT().SimpleTy) {
4350 default: llvm_unreachable("Unexpected ValueType for argument!");
4351 case MVT::i1:
4352 case MVT::i32:
4353 case MVT::i64:
4354 if (++NumGPRsUsed <= NumGPRs)
4355 continue;
4356 break;
4357 case MVT::f32:
4358 case MVT::f64:
4359 if (++NumFPRsUsed <= NumFPRs)
4360 continue;
4361 break;
4362 case MVT::v4f32:
4363 case MVT::v4i32:
4364 case MVT::v8i16:
4365 case MVT::v16i8:
4366 case MVT::v2f64:
4367 case MVT::v2i64:
4368 if (++NumVRsUsed <= NumVRs)
4369 continue;
4370 break;
4371 }
4372 }
4373
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004374 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004375 unsigned Align =
4376 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004377 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004378
4379 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004380 if (Flags.isInConsecutiveRegsLast())
4381 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004382 }
4383
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004384 unsigned NumBytesActuallyUsed = NumBytes;
4385
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004386 // The prolog code of the callee may store up to 8 GPR argument registers to
4387 // the stack, allowing va_start to index over them in memory if its varargs.
4388 // Because we cannot tell if this is needed on the caller side, we have to
4389 // conservatively assume that it is needed. As such, make sure we have at
4390 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004391 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004392 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004393
4394 // Tail call needs the stack to be aligned.
4395 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4396 CallConv == CallingConv::Fast)
4397 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004398
4399 // Calculate by how many bytes the stack has to be adjusted in case of tail
4400 // call optimization.
4401 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4402
4403 // To protect arguments on the stack from being clobbered in a tail call,
4404 // force all the loads to happen before doing any other lowering.
4405 if (isTailCall)
4406 Chain = DAG.getStackArgumentTokenFactor(Chain);
4407
4408 // Adjust the stack pointer for the new arguments...
4409 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004410 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4411 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004412 SDValue CallSeqStart = Chain;
4413
4414 // Load the return address and frame pointer so it can be move somewhere else
4415 // later.
4416 SDValue LROp, FPOp;
4417 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4418 dl);
4419
4420 // Set up a copy of the stack pointer for use loading and storing any
4421 // arguments that may not fit in the registers available for argument
4422 // passing.
4423 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4424
4425 // Figure out which arguments are going to go in registers, and which in
4426 // memory. Also, if this is a vararg function, floating point operations
4427 // must be stored to our stack, and loaded into integer regs as well, if
4428 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004429 unsigned ArgOffset = LinkageSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004430
4431 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4432 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4433
4434 SmallVector<SDValue, 8> MemOpChains;
4435 for (unsigned i = 0; i != NumOps; ++i) {
4436 SDValue Arg = OutVals[i];
4437 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004438 EVT ArgVT = Outs[i].VT;
4439 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004440
4441 // PtrOff will be used to store the current argument to the stack if a
4442 // register cannot be found for it.
4443 SDValue PtrOff;
4444
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004445 // We re-align the argument offset for each argument, except when using the
4446 // fast calling convention, when we need to make sure we do that only when
4447 // we'll actually use a stack slot.
4448 auto ComputePtrOff = [&]() {
4449 /* Respect alignment of argument on the stack. */
4450 unsigned Align =
4451 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
4452 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004453
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004454 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4455
4456 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4457 };
4458
4459 if (CallConv != CallingConv::Fast) {
4460 ComputePtrOff();
4461
4462 /* Compute GPR index associated with argument offset. */
4463 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4464 GPR_idx = std::min(GPR_idx, NumGPRs);
4465 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004466
4467 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004468 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004469 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4470 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4471 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4472 }
4473
4474 // FIXME memcpy is used way more than necessary. Correctness first.
4475 // Note: "by value" is code for passing a structure by value, not
4476 // basic types.
4477 if (Flags.isByVal()) {
4478 // Note: Size includes alignment padding, so
4479 // struct x { short a; char b; }
4480 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4481 // These are the proper values we need for right-justifying the
4482 // aggregate in a parameter register.
4483 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004484
4485 // An empty aggregate parameter takes up no storage and no
4486 // registers.
4487 if (Size == 0)
4488 continue;
4489
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004490 if (CallConv == CallingConv::Fast)
4491 ComputePtrOff();
4492
Bill Schmidt57d6de52012-10-23 15:51:16 +00004493 // All aggregates smaller than 8 bytes must be passed right-justified.
4494 if (Size==1 || Size==2 || Size==4) {
4495 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4496 if (GPR_idx != NumGPRs) {
4497 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4498 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004499 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004500 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004501 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004502
4503 ArgOffset += PtrByteSize;
4504 continue;
4505 }
4506 }
4507
4508 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004509 SDValue AddPtr = PtrOff;
4510 if (!isLittleEndian) {
4511 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4512 PtrOff.getValueType());
4513 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4514 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004515 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4516 CallSeqStart,
4517 Flags, DAG, dl);
4518 ArgOffset += PtrByteSize;
4519 continue;
4520 }
4521 // Copy entire object into memory. There are cases where gcc-generated
4522 // code assumes it is there, even if it could be put entirely into
4523 // registers. (This is not what the doc says.)
4524
4525 // FIXME: The above statement is likely due to a misunderstanding of the
4526 // documents. All arguments must be copied into the parameter area BY
4527 // THE CALLEE in the event that the callee takes the address of any
4528 // formal argument. That has not yet been implemented. However, it is
4529 // reasonable to use the stack area as a staging area for the register
4530 // load.
4531
4532 // Skip this for small aggregates, as we will use the same slot for a
4533 // right-justified copy, below.
4534 if (Size >= 8)
4535 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4536 CallSeqStart,
4537 Flags, DAG, dl);
4538
4539 // When a register is available, pass a small aggregate right-justified.
4540 if (Size < 8 && GPR_idx != NumGPRs) {
4541 // The easiest way to get this right-justified in a register
4542 // is to copy the structure into the rightmost portion of a
4543 // local variable slot, then load the whole slot into the
4544 // register.
4545 // FIXME: The memcpy seems to produce pretty awful code for
4546 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004547 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004548 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004549 SDValue AddPtr = PtrOff;
4550 if (!isLittleEndian) {
4551 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4552 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4553 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004554 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4555 CallSeqStart,
4556 Flags, DAG, dl);
4557
4558 // Load the slot into the register.
4559 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4560 MachinePointerInfo(),
4561 false, false, false, 0);
4562 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004563 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004564
4565 // Done with this argument.
4566 ArgOffset += PtrByteSize;
4567 continue;
4568 }
4569
4570 // For aggregates larger than PtrByteSize, copy the pieces of the
4571 // object that fit into registers from the parameter save area.
4572 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4573 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4574 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4575 if (GPR_idx != NumGPRs) {
4576 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4577 MachinePointerInfo(),
4578 false, false, false, 0);
4579 MemOpChains.push_back(Load.getValue(1));
4580 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4581 ArgOffset += PtrByteSize;
4582 } else {
4583 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4584 break;
4585 }
4586 }
4587 continue;
4588 }
4589
Craig Topper56710102013-08-15 02:33:50 +00004590 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004591 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004592 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004593 case MVT::i32:
4594 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004595 // These can be scalar arguments or elements of an integer array type
4596 // passed directly. Clang may use those instead of "byval" aggregate
4597 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004598 if (GPR_idx != NumGPRs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004599 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004600 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004601 if (CallConv == CallingConv::Fast)
4602 ComputePtrOff();
4603
Bill Schmidt57d6de52012-10-23 15:51:16 +00004604 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4605 true, isTailCall, false, MemOpChains,
4606 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004607 if (CallConv == CallingConv::Fast)
4608 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004609 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004610 if (CallConv != CallingConv::Fast)
4611 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004612 break;
4613 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004614 case MVT::f64: {
4615 // These can be scalar arguments or elements of a float array type
4616 // passed directly. The latter are used to implement ELFv2 homogenous
4617 // float aggregates.
4618
4619 // Named arguments go into FPRs first, and once they overflow, the
4620 // remaining arguments go into GPRs and then the parameter save area.
4621 // Unnamed arguments for vararg functions always go to GPRs and
4622 // then the parameter save area. For now, put all arguments to vararg
4623 // routines always in both locations (FPR *and* GPR or stack slot).
4624 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004625 bool NeededLoad = false;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004626
4627 // First load the argument into the next available FPR.
4628 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004629 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4630
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004631 // Next, load the argument into GPR or stack slot if needed.
4632 if (!NeedGPROrStack)
4633 ;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004634 else if (GPR_idx != NumGPRs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00004635 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
4636 // once we support fp <-> gpr moves.
4637
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004638 // In the non-vararg case, this can only ever happen in the
4639 // presence of f32 array types, since otherwise we never run
4640 // out of FPRs before running out of GPRs.
4641 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004642
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004643 // Double values are always passed in a single GPR.
4644 if (Arg.getValueType() != MVT::f32) {
4645 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004646
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004647 // Non-array float values are extended and passed in a GPR.
4648 } else if (!Flags.isInConsecutiveRegs()) {
4649 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4650 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4651
4652 // If we have an array of floats, we collect every odd element
4653 // together with its predecessor into one GPR.
4654 } else if (ArgOffset % PtrByteSize != 0) {
4655 SDValue Lo, Hi;
4656 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4657 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4658 if (!isLittleEndian)
4659 std::swap(Lo, Hi);
4660 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4661
4662 // The final element, if even, goes into the first half of a GPR.
4663 } else if (Flags.isInConsecutiveRegsLast()) {
4664 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4665 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4666 if (!isLittleEndian)
4667 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4668 DAG.getConstant(32, MVT::i32));
4669
4670 // Non-final even elements are skipped; they will be handled
4671 // together the with subsequent argument on the next go-around.
4672 } else
4673 ArgVal = SDValue();
4674
4675 if (ArgVal.getNode())
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004676 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004677 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004678 if (CallConv == CallingConv::Fast)
4679 ComputePtrOff();
4680
Bill Schmidt57d6de52012-10-23 15:51:16 +00004681 // Single-precision floating-point values are mapped to the
4682 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004683 if (Arg.getValueType() == MVT::f32 &&
4684 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004685 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4686 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4687 }
4688
4689 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4690 true, isTailCall, false, MemOpChains,
4691 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004692
4693 NeededLoad = true;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004694 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004695 // When passing an array of floats, the array occupies consecutive
4696 // space in the argument area; only round up to the next doubleword
4697 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004698 if (CallConv != CallingConv::Fast || NeededLoad) {
4699 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4700 Flags.isInConsecutiveRegs()) ? 4 : 8;
4701 if (Flags.isInConsecutiveRegsLast())
4702 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
4703 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004704 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004705 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004706 case MVT::v4f32:
4707 case MVT::v4i32:
4708 case MVT::v8i16:
4709 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004710 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004711 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004712 // These can be scalar arguments or elements of a vector array type
4713 // passed directly. The latter are used to implement ELFv2 homogenous
4714 // vector aggregates.
4715
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004716 // For a varargs call, named arguments go into VRs or on the stack as
4717 // usual; unnamed arguments always go to the stack or the corresponding
4718 // GPRs when within range. For now, we always put the value in both
4719 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004720 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004721 // We could elide this store in the case where the object fits
4722 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004723 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4724 MachinePointerInfo(), false, false, 0);
4725 MemOpChains.push_back(Store);
4726 if (VR_idx != NumVRs) {
4727 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4728 MachinePointerInfo(),
4729 false, false, false, 0);
4730 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004731
4732 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4733 Arg.getSimpleValueType() == MVT::v2i64) ?
4734 VSRH[VR_idx] : VR[VR_idx];
4735 ++VR_idx;
4736
4737 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004738 }
4739 ArgOffset += 16;
4740 for (unsigned i=0; i<16; i+=PtrByteSize) {
4741 if (GPR_idx == NumGPRs)
4742 break;
4743 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4744 DAG.getConstant(i, PtrVT));
4745 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4746 false, false, false, 0);
4747 MemOpChains.push_back(Load.getValue(1));
4748 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4749 }
4750 break;
4751 }
4752
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004753 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004754 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004755 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4756 Arg.getSimpleValueType() == MVT::v2i64) ?
4757 VSRH[VR_idx] : VR[VR_idx];
4758 ++VR_idx;
4759
4760 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004761 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004762 if (CallConv == CallingConv::Fast)
4763 ComputePtrOff();
4764
Bill Schmidt57d6de52012-10-23 15:51:16 +00004765 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4766 true, isTailCall, true, MemOpChains,
4767 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004768 if (CallConv == CallingConv::Fast)
4769 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004770 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004771
4772 if (CallConv != CallingConv::Fast)
4773 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004774 break;
4775 }
4776 }
4777
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004778 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004779 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004780
Bill Schmidt57d6de52012-10-23 15:51:16 +00004781 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004782 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004783
4784 // Check if this is an indirect call (MTCTR/BCTRL).
4785 // See PrepareCall() for more information about calls through function
4786 // pointers in the 64-bit SVR4 ABI.
Hal Finkel934361a2015-01-14 01:07:51 +00004787 if (!isTailCall && !IsPatchPoint &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00004788 !isFunctionGlobalAddress(Callee) &&
4789 !isa<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004790 // Load r2 into a virtual register and store it to the TOC save area.
4791 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4792 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004793 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004794 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004795 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004796 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr,
4797 MachinePointerInfo::getStack(TOCSaveOffset),
Bill Schmidt57d6de52012-10-23 15:51:16 +00004798 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004799 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4800 // This does not mean the MTCTR instruction must use R12; it's easier
4801 // to model this as an extra parameter, so do that.
Hal Finkel934361a2015-01-14 01:07:51 +00004802 if (isELFv2ABI && !IsPatchPoint)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004803 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004804 }
4805
4806 // Build a sequence of copy-to-reg nodes chained together with token chain
4807 // and flag operands which copy the outgoing args into the appropriate regs.
4808 SDValue InFlag;
4809 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4810 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4811 RegsToPass[i].second, InFlag);
4812 InFlag = Chain.getValue(1);
4813 }
4814
4815 if (isTailCall)
4816 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4817 FPOp, true, TailCallArguments);
4818
Hal Finkel934361a2015-01-14 01:07:51 +00004819 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004820 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4821 NumBytes, Ins, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004822}
4823
4824SDValue
4825PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4826 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004827 bool isTailCall, bool IsPatchPoint,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004828 const SmallVectorImpl<ISD::OutputArg> &Outs,
4829 const SmallVectorImpl<SDValue> &OutVals,
4830 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004831 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004832 SmallVectorImpl<SDValue> &InVals,
4833 ImmutableCallSite *CS) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004834
4835 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004836
Owen Anderson53aa7a92009-08-10 22:56:29 +00004837 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004838 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004839 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004840
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004841 MachineFunction &MF = DAG.getMachineFunction();
4842
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004843 // Mark this function as potentially containing a function that contains a
4844 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4845 // and restoring the callers stack pointer in this functions epilog. This is
4846 // done because by tail calling the called function might overwrite the value
4847 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004848 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4849 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004850 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4851
Chris Lattneraa40ec12006-05-16 22:56:08 +00004852 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004853 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004854 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004855 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4856 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004857 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004858
4859 // Add up all the space actually used.
4860 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4861 // they all go in registers, but we must reserve stack space for them for
4862 // possible use by the caller. In varargs or 64-bit calls, parameters are
4863 // assigned stack space in order, with padding so Altivec parameters are
4864 // 16-byte aligned.
4865 unsigned nAltivecParamsAtEnd = 0;
4866 for (unsigned i = 0; i != NumOps; ++i) {
4867 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4868 EVT ArgVT = Outs[i].VT;
4869 // Varargs Altivec parameters are padded to a 16 byte boundary.
4870 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4871 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4872 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4873 if (!isVarArg && !isPPC64) {
4874 // Non-varargs Altivec parameters go after all the non-Altivec
4875 // parameters; handle those later so we know how much padding we need.
4876 nAltivecParamsAtEnd++;
4877 continue;
4878 }
4879 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4880 NumBytes = ((NumBytes+15)/16)*16;
4881 }
4882 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4883 }
4884
4885 // Allow for Altivec parameters at the end, if needed.
4886 if (nAltivecParamsAtEnd) {
4887 NumBytes = ((NumBytes+15)/16)*16;
4888 NumBytes += 16*nAltivecParamsAtEnd;
4889 }
4890
4891 // The prolog code of the callee may store up to 8 GPR argument registers to
4892 // the stack, allowing va_start to index over them in memory if its varargs.
4893 // Because we cannot tell if this is needed on the caller side, we have to
4894 // conservatively assume that it is needed. As such, make sure we have at
4895 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004896 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004897
4898 // Tail call needs the stack to be aligned.
4899 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4900 CallConv == CallingConv::Fast)
4901 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004902
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004903 // Calculate by how many bytes the stack has to be adjusted in case of tail
4904 // call optimization.
4905 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004906
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004907 // To protect arguments on the stack from being clobbered in a tail call,
4908 // force all the loads to happen before doing any other lowering.
4909 if (isTailCall)
4910 Chain = DAG.getStackArgumentTokenFactor(Chain);
4911
Chris Lattnerb7552a82006-05-17 00:15:40 +00004912 // Adjust the stack pointer for the new arguments...
4913 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004914 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4915 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004916 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004917
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004918 // Load the return address and frame pointer so it can be move somewhere else
4919 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004920 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004921 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4922 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004923
Chris Lattnerb7552a82006-05-17 00:15:40 +00004924 // Set up a copy of the stack pointer for use loading and storing any
4925 // arguments that may not fit in the registers available for argument
4926 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004927 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004928 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004929 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004930 else
Owen Anderson9f944592009-08-11 20:47:22 +00004931 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004932
Chris Lattnerb7552a82006-05-17 00:15:40 +00004933 // Figure out which arguments are going to go in registers, and which in
4934 // memory. Also, if this is a vararg function, floating point operations
4935 // must be stored to our stack, and loaded into integer regs as well, if
4936 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004937 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004938 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004939
Craig Topper840beec2014-04-04 05:16:06 +00004940 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004941 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4942 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4943 };
Craig Topper840beec2014-04-04 05:16:06 +00004944 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004945 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4946 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4947 };
Craig Topper840beec2014-04-04 05:16:06 +00004948 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004949
Craig Topper840beec2014-04-04 05:16:06 +00004950 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004951 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4952 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4953 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004954 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004955 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004956 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004957
Craig Topper840beec2014-04-04 05:16:06 +00004958 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004959
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004960 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004961 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4962
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004963 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004964 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004965 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004966 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004967
Chris Lattnerb7552a82006-05-17 00:15:40 +00004968 // PtrOff will be used to store the current argument to the stack if a
4969 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004970 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004971
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004972 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004973
Dale Johannesen679073b2009-02-04 02:34:38 +00004974 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004975
4976 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004977 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004978 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4979 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004980 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004981 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004982
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004983 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004984 // Note: "by value" is code for passing a structure by value, not
4985 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004986 if (Flags.isByVal()) {
4987 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004988 // Very small objects are passed right-justified. Everything else is
4989 // passed left-justified.
4990 if (Size==1 || Size==2) {
4991 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004992 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004993 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004994 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004995 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004996 MemOpChains.push_back(Load.getValue(1));
4997 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004998
4999 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005000 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00005001 SDValue Const = DAG.getConstant(PtrByteSize - Size,
5002 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005003 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005004 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
5005 CallSeqStart,
5006 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005007 ArgOffset += PtrByteSize;
5008 }
5009 continue;
5010 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005011 // Copy entire object into memory. There are cases where gcc-generated
5012 // code assumes it is there, even if it could be put entirely into
5013 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00005014 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
5015 CallSeqStart,
5016 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00005017
5018 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
5019 // copy the pieces of the object that fit into registers from the
5020 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00005021 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005022 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005023 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00005024 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005025 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
5026 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005027 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00005028 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00005029 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005030 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005031 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005032 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005033 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005034 }
5035 }
5036 continue;
5037 }
5038
Craig Topper56710102013-08-15 02:33:50 +00005039 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005040 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00005041 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00005042 case MVT::i32:
5043 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005044 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00005045 if (Arg.getValueType() == MVT::i1)
5046 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
5047
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005048 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005049 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005050 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5051 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005052 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00005053 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005054 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005055 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005056 case MVT::f32:
5057 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005058 if (FPR_idx != NumFPRs) {
5059 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
5060
Chris Lattnerb7552a82006-05-17 00:15:40 +00005061 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00005062 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5063 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005064 MemOpChains.push_back(Store);
5065
Chris Lattnerb7552a82006-05-17 00:15:40 +00005066 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005067 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005068 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005069 MachinePointerInfo(), false, false,
5070 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005071 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005072 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005073 }
Owen Anderson9f944592009-08-11 20:47:22 +00005074 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005075 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005076 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00005077 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
5078 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005079 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005080 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005081 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00005082 }
5083 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00005084 // If we have any FPRs remaining, we may also have GPRs remaining.
5085 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
5086 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005087 if (GPR_idx != NumGPRs)
5088 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00005089 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005090 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
5091 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005092 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005093 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005094 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5095 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005096 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005097 if (isPPC64)
5098 ArgOffset += 8;
5099 else
Owen Anderson9f944592009-08-11 20:47:22 +00005100 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005101 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005102 case MVT::v4f32:
5103 case MVT::v4i32:
5104 case MVT::v8i16:
5105 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00005106 if (isVarArg) {
5107 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00005108 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00005109 // V registers; in fact gcc does this only for arguments that are
5110 // prototyped, not for those that match the ... We do it for all
5111 // arguments, seems to work.
5112 while (ArgOffset % 16 !=0) {
5113 ArgOffset += PtrByteSize;
5114 if (GPR_idx != NumGPRs)
5115 GPR_idx++;
5116 }
5117 // We could elide this store in the case where the object fits
5118 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005119 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005120 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00005121 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5122 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005123 MemOpChains.push_back(Store);
5124 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00005125 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00005126 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005127 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005128 MemOpChains.push_back(Load.getValue(1));
5129 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
5130 }
5131 ArgOffset += 16;
5132 for (unsigned i=0; i<16; i+=PtrByteSize) {
5133 if (GPR_idx == NumGPRs)
5134 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00005135 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005136 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00005137 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005138 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005139 MemOpChains.push_back(Load.getValue(1));
5140 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5141 }
5142 break;
5143 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005144
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005145 // Non-varargs Altivec params generally go in registers, but have
5146 // stack space allocated at the end.
5147 if (VR_idx != NumVRs) {
5148 // Doesn't have GPR space allocated.
5149 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
5150 } else if (nAltivecParamsAtEnd==0) {
5151 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005152 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5153 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005154 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005155 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00005156 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00005157 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005158 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00005159 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005160 // If all Altivec parameters fit in registers, as they usually do,
5161 // they get stack space following the non-Altivec parameters. We
5162 // don't track this here because nobody below needs it.
5163 // If there are more Altivec parameters than fit in registers emit
5164 // the stores here.
5165 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5166 unsigned j = 0;
5167 // Offset is aligned; skip 1st 12 params which go in V registers.
5168 ArgOffset = ((ArgOffset+15)/16)*16;
5169 ArgOffset += 12*16;
5170 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005171 SDValue Arg = OutVals[i];
5172 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005173 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5174 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005175 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005176 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005177 // We are emitting Altivec params in order.
5178 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5179 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005180 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005181 ArgOffset += 16;
5182 }
5183 }
5184 }
5185 }
5186
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005187 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005188 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005189
Dale Johannesen90eab672010-03-09 20:15:42 +00005190 // On Darwin, R12 must contain the address of an indirect callee. This does
5191 // not mean the MTCTR instruction must use R12; it's easier to model this as
5192 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005193 if (!isTailCall &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005194 !isFunctionGlobalAddress(Callee) &&
5195 !isa<ExternalSymbolSDNode>(Callee) &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005196 !isBLACompatibleAddress(Callee, DAG))
5197 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5198 PPC::R12), Callee));
5199
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005200 // Build a sequence of copy-to-reg nodes chained together with token chain
5201 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005202 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005203 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005204 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005205 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005206 InFlag = Chain.getValue(1);
5207 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005208
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005209 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005210 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5211 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005212
Hal Finkel934361a2015-01-14 01:07:51 +00005213 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005214 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
5215 NumBytes, Ins, InVals, CS);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005216}
5217
Hal Finkel450128a2011-10-14 19:51:36 +00005218bool
5219PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5220 MachineFunction &MF, bool isVarArg,
5221 const SmallVectorImpl<ISD::OutputArg> &Outs,
5222 LLVMContext &Context) const {
5223 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005224 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005225 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5226}
5227
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005228SDValue
5229PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005230 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005231 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005232 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005233 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005234
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005235 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005236 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5237 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005238 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005239
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005240 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005241 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005242
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005243 // Copy the result values into the output registers.
5244 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5245 CCValAssign &VA = RVLocs[i];
5246 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005247
5248 SDValue Arg = OutVals[i];
5249
5250 switch (VA.getLocInfo()) {
5251 default: llvm_unreachable("Unknown loc info!");
5252 case CCValAssign::Full: break;
5253 case CCValAssign::AExt:
5254 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5255 break;
5256 case CCValAssign::ZExt:
5257 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5258 break;
5259 case CCValAssign::SExt:
5260 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5261 break;
5262 }
5263
5264 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005265 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005266 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005267 }
5268
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005269 RetOps[0] = Chain; // Update chain.
5270
5271 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005272 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005273 RetOps.push_back(Flag);
5274
Craig Topper48d114b2014-04-26 18:35:24 +00005275 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005276}
5277
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005278SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005279 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005280 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005281 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005282
Jim Laskeye4f4d042006-12-04 22:04:42 +00005283 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005284 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005285
5286 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005287 bool isPPC64 = Subtarget.isPPC64();
5288 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005289 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005290
5291 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005292 SDValue Chain = Op.getOperand(0);
5293 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005294
Jim Laskeye4f4d042006-12-04 22:04:42 +00005295 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005296 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5297 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005298 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005299
Jim Laskeye4f4d042006-12-04 22:04:42 +00005300 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005301 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005302
Jim Laskeye4f4d042006-12-04 22:04:42 +00005303 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005304 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005305 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005306}
5307
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005308
5309
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005310SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005311PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005312 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005313 bool isPPC64 = Subtarget.isPPC64();
5314 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005315 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005316
5317 // Get current frame pointer save index. The users of this index will be
5318 // primarily DYNALLOC instructions.
5319 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5320 int RASI = FI->getReturnAddrSaveIndex();
5321
5322 // If the frame pointer save index hasn't been defined yet.
5323 if (!RASI) {
5324 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005325 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005326 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005327 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005328 // Save the result.
5329 FI->setReturnAddrSaveIndex(RASI);
5330 }
5331 return DAG.getFrameIndex(RASI, PtrVT);
5332}
5333
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005334SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005335PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5336 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005337 bool isPPC64 = Subtarget.isPPC64();
5338 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005339 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005340
5341 // Get current frame pointer save index. The users of this index will be
5342 // primarily DYNALLOC instructions.
5343 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5344 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005345
Jim Laskey48850c12006-11-16 22:43:37 +00005346 // If the frame pointer save index hasn't been defined yet.
5347 if (!FPSI) {
5348 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005349 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005350 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005351
Jim Laskey48850c12006-11-16 22:43:37 +00005352 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005353 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005354 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005355 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005356 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005357 return DAG.getFrameIndex(FPSI, PtrVT);
5358}
Jim Laskey48850c12006-11-16 22:43:37 +00005359
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005360SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005361 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005362 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005363 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005364 SDValue Chain = Op.getOperand(0);
5365 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005366 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005367
Jim Laskey48850c12006-11-16 22:43:37 +00005368 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005369 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005370 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005371 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005372 DAG.getConstant(0, PtrVT), Size);
5373 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005374 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005375 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005376 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005377 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005378 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005379}
5380
Hal Finkel756810f2013-03-21 21:37:52 +00005381SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5382 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005383 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005384 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5385 DAG.getVTList(MVT::i32, MVT::Other),
5386 Op.getOperand(0), Op.getOperand(1));
5387}
5388
5389SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5390 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005391 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005392 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5393 Op.getOperand(0), Op.getOperand(1));
5394}
5395
Hal Finkel940ab932014-02-28 00:27:01 +00005396SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5397 assert(Op.getValueType() == MVT::i1 &&
5398 "Custom lowering only for i1 loads");
5399
5400 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5401
5402 SDLoc dl(Op);
5403 LoadSDNode *LD = cast<LoadSDNode>(Op);
5404
5405 SDValue Chain = LD->getChain();
5406 SDValue BasePtr = LD->getBasePtr();
5407 MachineMemOperand *MMO = LD->getMemOperand();
5408
5409 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5410 BasePtr, MVT::i8, MMO);
5411 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5412
5413 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005414 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005415}
5416
5417SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5418 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5419 "Custom lowering only for i1 stores");
5420
5421 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5422
5423 SDLoc dl(Op);
5424 StoreSDNode *ST = cast<StoreSDNode>(Op);
5425
5426 SDValue Chain = ST->getChain();
5427 SDValue BasePtr = ST->getBasePtr();
5428 SDValue Value = ST->getValue();
5429 MachineMemOperand *MMO = ST->getMemOperand();
5430
5431 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5432 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5433}
5434
5435// FIXME: Remove this once the ANDI glue bug is fixed:
5436SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5437 assert(Op.getValueType() == MVT::i1 &&
5438 "Custom lowering only for i1 results");
5439
5440 SDLoc DL(Op);
5441 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5442 Op.getOperand(0));
5443}
5444
Chris Lattner4211ca92006-04-14 06:01:58 +00005445/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5446/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005447SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005448 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005449 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5450 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005451 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005452
Hal Finkel81f87992013-04-07 22:11:09 +00005453 // We might be able to do better than this under some circumstances, but in
5454 // general, fsel-based lowering of select is a finite-math-only optimization.
5455 // For more information, see section F.3 of the 2.06 ISA specification.
5456 if (!DAG.getTarget().Options.NoInfsFPMath ||
5457 !DAG.getTarget().Options.NoNaNsFPMath)
5458 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005459
Hal Finkel81f87992013-04-07 22:11:09 +00005460 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005461
Owen Anderson53aa7a92009-08-10 22:56:29 +00005462 EVT ResVT = Op.getValueType();
5463 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005464 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5465 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005466 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005467
Chris Lattner4211ca92006-04-14 06:01:58 +00005468 // If the RHS of the comparison is a 0.0, we don't need to do the
5469 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005470 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005471 if (isFloatingPointZero(RHS))
5472 switch (CC) {
5473 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005474 case ISD::SETNE:
5475 std::swap(TV, FV);
5476 case ISD::SETEQ:
5477 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5478 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5479 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5480 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5481 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5482 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5483 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005484 case ISD::SETULT:
5485 case ISD::SETLT:
5486 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005487 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005488 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005489 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5490 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005491 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005492 case ISD::SETUGT:
5493 case ISD::SETGT:
5494 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005495 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005496 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005497 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5498 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005499 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005500 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005501 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005502
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005503 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005504 switch (CC) {
5505 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005506 case ISD::SETNE:
5507 std::swap(TV, FV);
5508 case ISD::SETEQ:
5509 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5510 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5511 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5512 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5513 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5514 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5515 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5516 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005517 case ISD::SETULT:
5518 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005519 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005520 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5521 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005522 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005523 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005524 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005525 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005526 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5527 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005528 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005529 case ISD::SETUGT:
5530 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005531 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005532 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5533 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005534 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005535 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005536 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005537 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005538 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5539 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005540 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005541 }
Eli Friedman5806e182009-05-28 04:31:08 +00005542 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005543}
5544
Hal Finkeled844c42015-01-06 22:31:02 +00005545void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
5546 SelectionDAG &DAG,
5547 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005548 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005549 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005550 if (Src.getValueType() == MVT::f32)
5551 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005552
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005553 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005554 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005555 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005556 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005557 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005558 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005559 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005560 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005561 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005562 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005563 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005564 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005565 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5566 PPCISD::FCTIDUZ,
5567 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005568 break;
5569 }
Duncan Sands2a287912008-07-19 16:26:02 +00005570
Chris Lattner4211ca92006-04-14 06:01:58 +00005571 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005572 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5573 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005574 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5575 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5576 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005577
Chris Lattner06a49542007-10-15 20:14:52 +00005578 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005579 SDValue Chain;
5580 if (i32Stack) {
5581 MachineFunction &MF = DAG.getMachineFunction();
5582 MachineMemOperand *MMO =
5583 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5584 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5585 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005586 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005587 } else
5588 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5589 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005590
5591 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5592 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005593 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005594 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005595 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkeled844c42015-01-06 22:31:02 +00005596 MPI = MPI.getWithOffset(4);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005597 }
5598
Hal Finkeled844c42015-01-06 22:31:02 +00005599 RLI.Chain = Chain;
5600 RLI.Ptr = FIPtr;
5601 RLI.MPI = MPI;
5602}
5603
5604SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
5605 SDLoc dl) const {
5606 ReuseLoadInfo RLI;
5607 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5608
5609 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5610 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5611 RLI.Ranges);
5612}
5613
5614// We're trying to insert a regular store, S, and then a load, L. If the
5615// incoming value, O, is a load, we might just be able to have our load use the
5616// address used by O. However, we don't know if anything else will store to
5617// that address before we can load from it. To prevent this situation, we need
5618// to insert our load, L, into the chain as a peer of O. To do this, we give L
5619// the same chain operand as O, we create a token factor from the chain results
5620// of O and L, and we replace all uses of O's chain result with that token
5621// factor (see spliceIntoChain below for this last part).
5622bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT,
5623 ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +00005624 SelectionDAG &DAG,
5625 ISD::LoadExtType ET) const {
Hal Finkeled844c42015-01-06 22:31:02 +00005626 SDLoc dl(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005627 if (ET == ISD::NON_EXTLOAD &&
5628 (Op.getOpcode() == ISD::FP_TO_UINT ||
Hal Finkeled844c42015-01-06 22:31:02 +00005629 Op.getOpcode() == ISD::FP_TO_SINT) &&
5630 isOperationLegalOrCustom(Op.getOpcode(),
5631 Op.getOperand(0).getValueType())) {
5632
5633 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5634 return true;
5635 }
5636
5637 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005638 if (!LD || LD->getExtensionType() != ET || LD->isVolatile() ||
5639 LD->isNonTemporal())
Hal Finkeled844c42015-01-06 22:31:02 +00005640 return false;
5641 if (LD->getMemoryVT() != MemVT)
5642 return false;
5643
5644 RLI.Ptr = LD->getBasePtr();
5645 if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) {
5646 assert(LD->getAddressingMode() == ISD::PRE_INC &&
5647 "Non-pre-inc AM on PPC?");
5648 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr,
5649 LD->getOffset());
5650 }
5651
5652 RLI.Chain = LD->getChain();
5653 RLI.MPI = LD->getPointerInfo();
5654 RLI.IsInvariant = LD->isInvariant();
5655 RLI.Alignment = LD->getAlignment();
5656 RLI.AAInfo = LD->getAAInfo();
5657 RLI.Ranges = LD->getRanges();
5658
5659 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1);
5660 return true;
5661}
5662
5663// Given the head of the old chain, ResChain, insert a token factor containing
5664// it and NewResChain, and make users of ResChain now be users of that token
5665// factor.
5666void PPCTargetLowering::spliceIntoChain(SDValue ResChain,
5667 SDValue NewResChain,
5668 SelectionDAG &DAG) const {
5669 if (!ResChain)
5670 return;
5671
5672 SDLoc dl(NewResChain);
5673
5674 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
5675 NewResChain, DAG.getUNDEF(MVT::Other));
5676 assert(TF.getNode() != NewResChain.getNode() &&
5677 "A new TF really is required here");
5678
5679 DAG.ReplaceAllUsesOfValueWith(ResChain, TF);
5680 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain);
Chris Lattner4211ca92006-04-14 06:01:58 +00005681}
5682
Hal Finkelf6d45f22013-04-01 17:52:07 +00005683SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Hal Finkeled844c42015-01-06 22:31:02 +00005684 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005685 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005686 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005687 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005688 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005689
Hal Finkel6a56b212014-03-05 22:14:00 +00005690 if (Op.getOperand(0).getValueType() == MVT::i1)
5691 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5692 DAG.getConstantFP(1.0, Op.getValueType()),
5693 DAG.getConstantFP(0.0, Op.getValueType()));
5694
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005695 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005696 "UINT_TO_FP is supported only with FPCVT");
5697
5698 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005699 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005700 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005701 (Op.getOpcode() == ISD::UINT_TO_FP ?
5702 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5703 (Op.getOpcode() == ISD::UINT_TO_FP ?
5704 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005705 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005706 MVT::f32 : MVT::f64;
5707
Owen Anderson9f944592009-08-11 20:47:22 +00005708 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005709 SDValue SINT = Op.getOperand(0);
5710 // When converting to single-precision, we actually need to convert
5711 // to double-precision first and then round to single-precision.
5712 // To avoid double-rounding effects during that operation, we have
5713 // to prepare the input operand. Bits that might be truncated when
5714 // converting to double-precision are replaced by a bit that won't
5715 // be lost at this stage, but is below the single-precision rounding
5716 // position.
5717 //
5718 // However, if -enable-unsafe-fp-math is in effect, accept double
5719 // rounding to avoid the extra overhead.
5720 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005721 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005722 !DAG.getTarget().Options.UnsafeFPMath) {
5723
5724 // Twiddle input to make sure the low 11 bits are zero. (If this
5725 // is the case, we are guaranteed the value will fit into the 53 bit
5726 // mantissa of an IEEE double-precision value without rounding.)
5727 // If any of those low 11 bits were not zero originally, make sure
5728 // bit 12 (value 2048) is set instead, so that the final rounding
5729 // to single-precision gets the correct result.
5730 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5731 SINT, DAG.getConstant(2047, MVT::i64));
5732 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5733 Round, DAG.getConstant(2047, MVT::i64));
5734 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5735 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5736 Round, DAG.getConstant(-2048, MVT::i64));
5737
5738 // However, we cannot use that value unconditionally: if the magnitude
5739 // of the input value is small, the bit-twiddling we did above might
5740 // end up visibly changing the output. Fortunately, in that case, we
5741 // don't need to twiddle bits since the original input will convert
5742 // exactly to double-precision floating-point already. Therefore,
5743 // construct a conditional to use the original value if the top 11
5744 // bits are all sign-bit copies, and use the rounded value computed
5745 // above otherwise.
5746 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5747 SINT, DAG.getConstant(53, MVT::i32));
5748 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5749 Cond, DAG.getConstant(1, MVT::i64));
5750 Cond = DAG.getSetCC(dl, MVT::i32,
5751 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5752
5753 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5754 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005755
Hal Finkeled844c42015-01-06 22:31:02 +00005756 ReuseLoadInfo RLI;
5757 SDValue Bits;
5758
Hal Finkel6c392692015-01-09 01:34:30 +00005759 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkeled844c42015-01-06 22:31:02 +00005760 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) {
5761 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5762 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5763 RLI.Ranges);
5764 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
Hal Finkel6c392692015-01-09 01:34:30 +00005765 } else if (Subtarget.hasLFIWAX() &&
5766 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) {
5767 MachineMemOperand *MMO =
5768 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5769 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5770 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5771 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl,
5772 DAG.getVTList(MVT::f64, MVT::Other),
5773 Ops, MVT::i32, MMO);
5774 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5775 } else if (Subtarget.hasFPCVT() &&
5776 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) {
5777 MachineMemOperand *MMO =
5778 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5779 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5780 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5781 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl,
5782 DAG.getVTList(MVT::f64, MVT::Other),
5783 Ops, MVT::i32, MMO);
5784 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5785 } else if (((Subtarget.hasLFIWAX() &&
5786 SINT.getOpcode() == ISD::SIGN_EXTEND) ||
5787 (Subtarget.hasFPCVT() &&
5788 SINT.getOpcode() == ISD::ZERO_EXTEND)) &&
5789 SINT.getOperand(0).getValueType() == MVT::i32) {
5790 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
5791 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
5792
5793 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5794 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5795
5796 SDValue Store =
5797 DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx,
5798 MachinePointerInfo::getFixedStack(FrameIdx),
5799 false, false, 0);
5800
5801 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5802 "Expected an i32 store");
5803
5804 RLI.Ptr = FIdx;
5805 RLI.Chain = Store;
5806 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5807 RLI.Alignment = 4;
5808
5809 MachineMemOperand *MMO =
5810 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5811 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5812 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5813 Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ?
5814 PPCISD::LFIWZX : PPCISD::LFIWAX,
5815 dl, DAG.getVTList(MVT::f64, MVT::Other),
5816 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005817 } else
5818 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
5819
Hal Finkelf6d45f22013-04-01 17:52:07 +00005820 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5821
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005822 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005823 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005824 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005825 return FP;
5826 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005827
Owen Anderson9f944592009-08-11 20:47:22 +00005828 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005829 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005830 // Since we only generate this in 64-bit mode, we can take advantage of
5831 // 64-bit registers. In particular, sign extend the input value into the
5832 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5833 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005834 MachineFunction &MF = DAG.getMachineFunction();
5835 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005836 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005837
Hal Finkelbeb296b2013-03-31 10:12:51 +00005838 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005839 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkeled844c42015-01-06 22:31:02 +00005840 ReuseLoadInfo RLI;
5841 bool ReusingLoad;
5842 if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI,
5843 DAG))) {
5844 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5845 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005846
Hal Finkeled844c42015-01-06 22:31:02 +00005847 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5848 MachinePointerInfo::getFixedStack(FrameIdx),
5849 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005850
Hal Finkeled844c42015-01-06 22:31:02 +00005851 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5852 "Expected an i32 store");
5853
5854 RLI.Ptr = FIdx;
5855 RLI.Chain = Store;
5856 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5857 RLI.Alignment = 4;
5858 }
5859
Hal Finkelbeb296b2013-03-31 10:12:51 +00005860 MachineMemOperand *MMO =
Hal Finkeled844c42015-01-06 22:31:02 +00005861 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5862 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5863 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005864 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5865 PPCISD::LFIWZX : PPCISD::LFIWAX,
5866 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005867 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005868 if (ReusingLoad)
5869 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005870 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005871 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005872 "i32->FP without LFIWAX supported only on PPC64");
5873
Hal Finkelbeb296b2013-03-31 10:12:51 +00005874 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5875 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5876
5877 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5878 Op.getOperand(0));
5879
5880 // STD the extended value into the stack slot.
5881 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5882 MachinePointerInfo::getFixedStack(FrameIdx),
5883 false, false, 0);
5884
5885 // Load the value as a double.
5886 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5887 MachinePointerInfo::getFixedStack(FrameIdx),
5888 false, false, false, 0);
5889 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005890
Chris Lattner4211ca92006-04-14 06:01:58 +00005891 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005892 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005893 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005894 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005895 return FP;
5896}
5897
Dan Gohman21cea8a2010-04-17 15:26:15 +00005898SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5899 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005900 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005901 /*
5902 The rounding mode is in bits 30:31 of FPSR, and has the following
5903 settings:
5904 00 Round to nearest
5905 01 Round to 0
5906 10 Round to +inf
5907 11 Round to -inf
5908
5909 FLT_ROUNDS, on the other hand, expects the following:
5910 -1 Undefined
5911 0 Round to 0
5912 1 Round to nearest
5913 2 Round to +inf
5914 3 Round to -inf
5915
5916 To perform the conversion, we do:
5917 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5918 */
5919
5920 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005921 EVT VT = Op.getValueType();
5922 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005923
5924 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005925 EVT NodeTys[] = {
5926 MVT::f64, // return register
5927 MVT::Glue // unused in this context
5928 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005929 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005930
5931 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005932 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005933 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005934 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005935 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005936
5937 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005938 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005939 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005940 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005941 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005942
5943 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005944 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005945 DAG.getNode(ISD::AND, dl, MVT::i32,
5946 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005947 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005948 DAG.getNode(ISD::SRL, dl, MVT::i32,
5949 DAG.getNode(ISD::AND, dl, MVT::i32,
5950 DAG.getNode(ISD::XOR, dl, MVT::i32,
5951 CWD, DAG.getConstant(3, MVT::i32)),
5952 DAG.getConstant(3, MVT::i32)),
5953 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005954
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005955 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005956 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005957
Duncan Sands13237ac2008-06-06 12:08:01 +00005958 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005959 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005960}
5961
Dan Gohman21cea8a2010-04-17 15:26:15 +00005962SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005963 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005964 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005965 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005966 assert(Op.getNumOperands() == 3 &&
5967 VT == Op.getOperand(1).getValueType() &&
5968 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005969
Chris Lattner601b8652006-09-20 03:47:40 +00005970 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005971 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005972 SDValue Lo = Op.getOperand(0);
5973 SDValue Hi = Op.getOperand(1);
5974 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005975 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005976
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005977 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005978 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005979 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5980 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5981 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5982 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005983 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005984 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5985 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5986 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005987 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005988 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005989}
5990
Dan Gohman21cea8a2010-04-17 15:26:15 +00005991SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005992 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005993 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005994 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005995 assert(Op.getNumOperands() == 3 &&
5996 VT == Op.getOperand(1).getValueType() &&
5997 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005998
Dan Gohman8d2ead22008-03-07 20:36:53 +00005999 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00006000 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006001 SDValue Lo = Op.getOperand(0);
6002 SDValue Hi = Op.getOperand(1);
6003 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006004 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006005
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006006 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006007 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006008 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6009 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6010 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6011 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006012 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006013 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
6014 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
6015 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006016 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006017 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006018}
6019
Dan Gohman21cea8a2010-04-17 15:26:15 +00006020SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006021 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006022 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006023 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00006024 assert(Op.getNumOperands() == 3 &&
6025 VT == Op.getOperand(1).getValueType() &&
6026 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006027
Dan Gohman8d2ead22008-03-07 20:36:53 +00006028 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006029 SDValue Lo = Op.getOperand(0);
6030 SDValue Hi = Op.getOperand(1);
6031 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006032 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006033
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006034 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006035 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006036 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6037 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6038 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6039 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006040 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006041 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
6042 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
6043 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00006044 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006045 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006046 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006047}
6048
6049//===----------------------------------------------------------------------===//
6050// Vector related lowering.
6051//
6052
Chris Lattner2a099c02006-04-17 06:00:21 +00006053/// BuildSplatI - Build a canonical splati of Val with an element size of
6054/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006055static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006056 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00006057 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006058
Owen Anderson53aa7a92009-08-10 22:56:29 +00006059 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00006060 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00006061 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006062
Owen Anderson9f944592009-08-11 20:47:22 +00006063 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006064
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006065 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
6066 if (Val == -1)
6067 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006068
Owen Anderson53aa7a92009-08-10 22:56:29 +00006069 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006070
Chris Lattner2a099c02006-04-17 06:00:21 +00006071 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00006072 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006073 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00006074 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00006075 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006076 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006077}
6078
Hal Finkelcf2e9082013-05-24 23:00:14 +00006079/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
6080/// specified intrinsic ID.
6081static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006082 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00006083 EVT DestVT = MVT::Other) {
6084 if (DestVT == MVT::Other) DestVT = Op.getValueType();
6085 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
6086 DAG.getConstant(IID, MVT::i32), Op);
6087}
6088
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006089/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00006090/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006091static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006092 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006093 EVT DestVT = MVT::Other) {
6094 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006095 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006096 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006097}
6098
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006099/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
6100/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006101static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006102 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006103 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00006104 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006105 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006106 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006107}
6108
6109
Chris Lattner264c9082006-04-17 17:55:10 +00006110/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
6111/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006112static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006113 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00006114 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00006115 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
6116 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00006117
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006118 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00006119 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006120 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00006121 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006122 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00006123}
6124
Chris Lattner19e90552006-04-14 05:19:18 +00006125// If this is a case we can't handle, return null and let the default
6126// expansion code take care of it. If we CAN select this case, and if it
6127// selects to a single instruction, return Op. Otherwise, if we can codegen
6128// this case more efficiently than a constant pool load, lower it to the
6129// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00006130SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
6131 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006132 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006133 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00006134 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00006135
Bob Wilson85cefe82009-03-02 23:24:16 +00006136 // Check if this is a splat of a constant value.
6137 APInt APSplatBits, APSplatUndef;
6138 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006139 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00006140 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00006141 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00006142 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00006143
Bob Wilson530e0382009-03-03 19:26:27 +00006144 unsigned SplatBits = APSplatBits.getZExtValue();
6145 unsigned SplatUndef = APSplatUndef.getZExtValue();
6146 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006147
Bob Wilson530e0382009-03-03 19:26:27 +00006148 // First, handle single instruction cases.
6149
6150 // All zeros?
6151 if (SplatBits == 0) {
6152 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00006153 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
6154 SDValue Z = DAG.getConstant(0, MVT::i32);
6155 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00006156 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00006157 }
Bob Wilson530e0382009-03-03 19:26:27 +00006158 return Op;
6159 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00006160
Bob Wilson530e0382009-03-03 19:26:27 +00006161 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
6162 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
6163 (32-SplatBitSize));
6164 if (SextVal >= -16 && SextVal <= 15)
6165 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006166
6167
Bob Wilson530e0382009-03-03 19:26:27 +00006168 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006169
Bob Wilson530e0382009-03-03 19:26:27 +00006170 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00006171 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
6172 // If this value is in the range [17,31] and is odd, use:
6173 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
6174 // If this value is in the range [-31,-17] and is odd, use:
6175 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
6176 // Note the last two are three-instruction sequences.
6177 if (SextVal >= -32 && SextVal <= 31) {
6178 // To avoid having these optimizations undone by constant folding,
6179 // we convert to a pseudo that will be expanded later into one of
6180 // the above forms.
6181 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00006182 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
6183 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
6184 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
6185 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
6186 if (VT == Op.getValueType())
6187 return RetVal;
6188 else
6189 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00006190 }
6191
6192 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
6193 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
6194 // for fneg/fabs.
6195 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
6196 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00006197 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006198
6199 // Make the VSLW intrinsic, computing 0x8000_0000.
6200 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
6201 OnesV, DAG, dl);
6202
6203 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00006204 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00006205 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006206 }
6207
Bill Schmidt4aedff82014-06-06 14:06:26 +00006208 // The remaining cases assume either big endian element order or
6209 // a splat-size that equates to the element size of the vector
6210 // to be built. An example that doesn't work for little endian is
6211 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
6212 // and a vector element size of 16 bits. The code below will
6213 // produce the vector in big endian element order, which for little
6214 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
6215
6216 // For now, just avoid these optimizations in that case.
6217 // FIXME: Develop correct optimizations for LE with mismatched
6218 // splat and element sizes.
6219
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006220 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00006221 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
6222 return SDValue();
6223
Bob Wilson530e0382009-03-03 19:26:27 +00006224 // Check to see if this is a wide variety of vsplti*, binop self cases.
6225 static const signed char SplatCsts[] = {
6226 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
6227 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
6228 };
6229
6230 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
6231 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
6232 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
6233 int i = SplatCsts[idx];
6234
6235 // Figure out what shift amount will be used by altivec if shifted by i in
6236 // this splat size.
6237 unsigned TypeShiftAmt = i & (SplatBitSize-1);
6238
6239 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00006240 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006241 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006242 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6243 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
6244 Intrinsic::ppc_altivec_vslw
6245 };
6246 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006247 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006248 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006249
Bob Wilson530e0382009-03-03 19:26:27 +00006250 // vsplti + srl self.
6251 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006252 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006253 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6254 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
6255 Intrinsic::ppc_altivec_vsrw
6256 };
6257 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006258 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006259 }
6260
Bob Wilson530e0382009-03-03 19:26:27 +00006261 // vsplti + sra self.
6262 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006263 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006264 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6265 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
6266 Intrinsic::ppc_altivec_vsraw
6267 };
6268 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006269 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006270 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006271
Bob Wilson530e0382009-03-03 19:26:27 +00006272 // vsplti + rol self.
6273 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
6274 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006275 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006276 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6277 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
6278 Intrinsic::ppc_altivec_vrlw
6279 };
6280 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006281 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006282 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006283
Bob Wilson530e0382009-03-03 19:26:27 +00006284 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00006285 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006286 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006287 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00006288 }
Bob Wilson530e0382009-03-03 19:26:27 +00006289 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00006290 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006291 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006292 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00006293 }
Bob Wilson530e0382009-03-03 19:26:27 +00006294 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00006295 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006296 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006297 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
6298 }
6299 }
6300
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006301 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00006302}
6303
Chris Lattner071ad012006-04-17 05:28:54 +00006304/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
6305/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006306static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00006307 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006308 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00006309 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00006310 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00006311 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006312
Chris Lattner071ad012006-04-17 05:28:54 +00006313 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00006314 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00006315 OP_VMRGHW,
6316 OP_VMRGLW,
6317 OP_VSPLTISW0,
6318 OP_VSPLTISW1,
6319 OP_VSPLTISW2,
6320 OP_VSPLTISW3,
6321 OP_VSLDOI4,
6322 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00006323 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00006324 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00006325
Chris Lattner071ad012006-04-17 05:28:54 +00006326 if (OpNum == OP_COPY) {
6327 if (LHSID == (1*9+2)*9+3) return LHS;
6328 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
6329 return RHS;
6330 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006331
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006332 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006333 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
6334 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006335
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006336 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006337 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006338 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006339 case OP_VMRGHW:
6340 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6341 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6342 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6343 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6344 break;
6345 case OP_VMRGLW:
6346 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6347 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6348 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6349 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6350 break;
6351 case OP_VSPLTISW0:
6352 for (unsigned i = 0; i != 16; ++i)
6353 ShufIdxs[i] = (i&3)+0;
6354 break;
6355 case OP_VSPLTISW1:
6356 for (unsigned i = 0; i != 16; ++i)
6357 ShufIdxs[i] = (i&3)+4;
6358 break;
6359 case OP_VSPLTISW2:
6360 for (unsigned i = 0; i != 16; ++i)
6361 ShufIdxs[i] = (i&3)+8;
6362 break;
6363 case OP_VSPLTISW3:
6364 for (unsigned i = 0; i != 16; ++i)
6365 ShufIdxs[i] = (i&3)+12;
6366 break;
6367 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006368 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006369 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006370 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006371 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006372 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006373 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006374 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006375 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6376 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006377 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006378 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006379}
6380
Chris Lattner19e90552006-04-14 05:19:18 +00006381/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6382/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6383/// return the code it can be lowered into. Worst case, it can always be
6384/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006385SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006386 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006387 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006388 SDValue V1 = Op.getOperand(0);
6389 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006390 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006391 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006392 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006393
Chris Lattner19e90552006-04-14 05:19:18 +00006394 // Cases that are handled by instructions that take permute immediates
6395 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6396 // selected by the instruction selector.
6397 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006398 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6399 PPC::isSplatShuffleMask(SVOp, 2) ||
6400 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006401 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6402 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006403 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006404 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6405 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6406 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6407 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6408 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6409 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006410 return Op;
6411 }
6412 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006413
Chris Lattner19e90552006-04-14 05:19:18 +00006414 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6415 // and produce a fixed permutation. If any of these match, do not lower to
6416 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006417 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006418 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6419 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006420 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006421 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6422 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6423 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6424 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6425 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6426 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006427 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006428
Chris Lattner071ad012006-04-17 05:28:54 +00006429 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6430 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006431 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006432
Chris Lattner071ad012006-04-17 05:28:54 +00006433 unsigned PFIndexes[4];
6434 bool isFourElementShuffle = true;
6435 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6436 unsigned EltNo = 8; // Start out undef.
6437 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006438 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006439 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006440
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006441 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006442 if ((ByteSource & 3) != j) {
6443 isFourElementShuffle = false;
6444 break;
6445 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006446
Chris Lattner071ad012006-04-17 05:28:54 +00006447 if (EltNo == 8) {
6448 EltNo = ByteSource/4;
6449 } else if (EltNo != ByteSource/4) {
6450 isFourElementShuffle = false;
6451 break;
6452 }
6453 }
6454 PFIndexes[i] = EltNo;
6455 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006456
6457 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006458 // perfect shuffle vector to determine if it is cost effective to do this as
6459 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006460 // For now, we skip this for little endian until such time as we have a
6461 // little-endian perfect shuffle table.
6462 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006463 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006464 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006465 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006466
Chris Lattner071ad012006-04-17 05:28:54 +00006467 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6468 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006469
Chris Lattner071ad012006-04-17 05:28:54 +00006470 // Determining when to avoid vperm is tricky. Many things affect the cost
6471 // of vperm, particularly how many times the perm mask needs to be computed.
6472 // For example, if the perm mask can be hoisted out of a loop or is already
6473 // used (perhaps because there are multiple permutes with the same shuffle
6474 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6475 // the loop requires an extra register.
6476 //
6477 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006478 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006479 // available, if this block is within a loop, we should avoid using vperm
6480 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006481 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006482 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006483 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006484
Chris Lattner19e90552006-04-14 05:19:18 +00006485 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6486 // vector that will get spilled to the constant pool.
6487 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006488
Chris Lattner19e90552006-04-14 05:19:18 +00006489 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6490 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006491
6492 // For little endian, the order of the input vectors is reversed, and
6493 // the permutation mask is complemented with respect to 31. This is
6494 // necessary to produce proper semantics with the big-endian-biased vperm
6495 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006496 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006497 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006498
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006499 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006500 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6501 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006502
Chris Lattner19e90552006-04-14 05:19:18 +00006503 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006504 if (isLittleEndian)
6505 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6506 MVT::i32));
6507 else
6508 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6509 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006510 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006511
Owen Anderson9f944592009-08-11 20:47:22 +00006512 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006513 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006514 if (isLittleEndian)
6515 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6516 V2, V1, VPermMask);
6517 else
6518 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6519 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006520}
6521
Chris Lattner9754d142006-04-18 17:59:36 +00006522/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6523/// altivec comparison. If it is, return true and fill in Opc/isDot with
6524/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006525static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006526 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006527 unsigned IntrinsicID =
6528 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006529 CompareOpc = -1;
6530 isDot = false;
6531 switch (IntrinsicID) {
6532 default: return false;
6533 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006534 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6535 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6536 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6537 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6538 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6539 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6540 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6541 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6542 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6543 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6544 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6545 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6546 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006547
Chris Lattner4211ca92006-04-14 06:01:58 +00006548 // Normal Comparisons.
6549 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6550 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6551 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6552 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6553 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6554 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6555 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6556 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6557 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6558 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6559 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6560 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6561 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6562 }
Chris Lattner9754d142006-04-18 17:59:36 +00006563 return true;
6564}
6565
6566/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6567/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006568SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006569 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006570 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6571 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006572 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006573 int CompareOpc;
6574 bool isDot;
6575 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006576 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006577
Chris Lattner9754d142006-04-18 17:59:36 +00006578 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006579 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006580 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006581 Op.getOperand(1), Op.getOperand(2),
6582 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006583 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006584 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006585
Chris Lattner4211ca92006-04-14 06:01:58 +00006586 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006587 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006588 Op.getOperand(2), // LHS
6589 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006590 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006591 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006592 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006593 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006594
Chris Lattner4211ca92006-04-14 06:01:58 +00006595 // Now that we have the comparison, emit a copy from the CR to a GPR.
6596 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006597 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006598 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006599 CompNode.getValue(1));
6600
Chris Lattner4211ca92006-04-14 06:01:58 +00006601 // Unpack the result based on how the target uses it.
6602 unsigned BitNo; // Bit # of CR6.
6603 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006604 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006605 default: // Can't happen, don't crash on invalid number though.
6606 case 0: // Return the value of the EQ bit of CR6.
6607 BitNo = 0; InvertBit = false;
6608 break;
6609 case 1: // Return the inverted value of the EQ bit of CR6.
6610 BitNo = 0; InvertBit = true;
6611 break;
6612 case 2: // Return the value of the LT bit of CR6.
6613 BitNo = 2; InvertBit = false;
6614 break;
6615 case 3: // Return the inverted value of the LT bit of CR6.
6616 BitNo = 2; InvertBit = true;
6617 break;
6618 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006619
Chris Lattner4211ca92006-04-14 06:01:58 +00006620 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006621 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6622 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006623 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006624 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6625 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006626
Chris Lattner4211ca92006-04-14 06:01:58 +00006627 // If we are supposed to, toggle the bit.
6628 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006629 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6630 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006631 return Flags;
6632}
6633
Hal Finkel5c0d1452014-03-30 13:22:59 +00006634SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6635 SelectionDAG &DAG) const {
6636 SDLoc dl(Op);
6637 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6638 // instructions), but for smaller types, we need to first extend up to v2i32
6639 // before doing going farther.
6640 if (Op.getValueType() == MVT::v2i64) {
6641 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6642 if (ExtVT != MVT::v2i32) {
6643 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6644 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6645 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6646 ExtVT.getVectorElementType(), 4)));
6647 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6648 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6649 DAG.getValueType(MVT::v2i32));
6650 }
6651
6652 return Op;
6653 }
6654
6655 return SDValue();
6656}
6657
Scott Michelcf0da6c2009-02-17 22:15:04 +00006658SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006659 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006660 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006661 // Create a stack slot that is 16-byte aligned.
6662 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006663 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006664 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006665 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006666
Chris Lattner4211ca92006-04-14 06:01:58 +00006667 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006668 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006669 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006670 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006671 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006672 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006673 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006674}
6675
Dan Gohman21cea8a2010-04-17 15:26:15 +00006676SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006677 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006678 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006679 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006680
Owen Anderson9f944592009-08-11 20:47:22 +00006681 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6682 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006683
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006684 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006685 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006686
Chris Lattner7e4398742006-04-18 03:43:48 +00006687 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006688 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6689 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6690 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006691
Chris Lattner7e4398742006-04-18 03:43:48 +00006692 // Low parts multiplied together, generating 32-bit results (we ignore the
6693 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006694 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006695 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006696
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006697 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006698 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006699 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006700 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006701 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006702 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6703 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006704 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006705
Owen Anderson9f944592009-08-11 20:47:22 +00006706 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006707
Chris Lattner96d50482006-04-18 04:28:57 +00006708 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006709 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006710 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006711 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006712 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006713
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006714 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006715 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006716 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006717 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006718
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006719 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006720 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006721 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006722 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006723
Bill Schmidt42995e82014-06-09 16:06:29 +00006724 // Merge the results together. Because vmuleub and vmuloub are
6725 // instructions with a big-endian bias, we must reverse the
6726 // element numbering and reverse the meaning of "odd" and "even"
6727 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006728 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006729 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006730 if (isLittleEndian) {
6731 Ops[i*2 ] = 2*i;
6732 Ops[i*2+1] = 2*i+16;
6733 } else {
6734 Ops[i*2 ] = 2*i+1;
6735 Ops[i*2+1] = 2*i+1+16;
6736 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006737 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006738 if (isLittleEndian)
6739 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6740 else
6741 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006742 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006743 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006744 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006745}
6746
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006747/// LowerOperation - Provide custom lowering hooks for some operations.
6748///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006749SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006750 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006751 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006752 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006753 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006754 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006755 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006756 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006757 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006758 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6759 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006760 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006761 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006762
6763 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006764 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006765
Roman Divackyc3825df2013-07-25 21:36:47 +00006766 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006767 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006768
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006769 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006770 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006771 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006772
Hal Finkel756810f2013-03-21 21:37:52 +00006773 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6774 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6775
Hal Finkel940ab932014-02-28 00:27:01 +00006776 case ISD::LOAD: return LowerLOAD(Op, DAG);
6777 case ISD::STORE: return LowerSTORE(Op, DAG);
6778 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006779 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006780 case ISD::FP_TO_UINT:
6781 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Hal Finkeled844c42015-01-06 22:31:02 +00006782 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006783 case ISD::UINT_TO_FP:
6784 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006785 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006786
Chris Lattner4211ca92006-04-14 06:01:58 +00006787 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006788 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6789 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6790 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006791
Chris Lattner4211ca92006-04-14 06:01:58 +00006792 // Vector-related lowering.
6793 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6794 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6795 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6796 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006797 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006798 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006799
Hal Finkel25c19922013-05-15 21:37:41 +00006800 // For counter-based loop handling.
6801 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6802
Chris Lattnerf6a81562007-12-08 06:59:59 +00006803 // Frame & Return address.
6804 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006805 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006806 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006807}
6808
Duncan Sands6ed40142008-12-01 11:39:25 +00006809void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6810 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006811 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006812 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006813 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006814 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006815 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006816 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00006817 case ISD::READCYCLECOUNTER: {
6818 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6819 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
6820
6821 Results.push_back(RTB);
6822 Results.push_back(RTB.getValue(1));
6823 Results.push_back(RTB.getValue(2));
6824 break;
6825 }
Hal Finkel25c19922013-05-15 21:37:41 +00006826 case ISD::INTRINSIC_W_CHAIN: {
6827 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6828 Intrinsic::ppc_is_decremented_ctr_nonzero)
6829 break;
6830
6831 assert(N->getValueType(0) == MVT::i1 &&
6832 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006833 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006834 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6835 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6836 N->getOperand(1));
6837
6838 Results.push_back(NewInt);
6839 Results.push_back(NewInt.getValue(1));
6840 break;
6841 }
Roman Divacky4394e682011-06-28 15:30:42 +00006842 case ISD::VAARG: {
6843 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6844 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6845 return;
6846
6847 EVT VT = N->getValueType(0);
6848
6849 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006850 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006851
6852 Results.push_back(NewNode);
6853 Results.push_back(NewNode.getValue(1));
6854 }
6855 return;
6856 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006857 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006858 assert(N->getValueType(0) == MVT::ppcf128);
6859 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006860 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006861 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006862 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006863 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006864 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006865 DAG.getIntPtrConstant(1));
6866
Ulrich Weigand874fc622013-03-26 10:56:22 +00006867 // Add the two halves of the long double in round-to-zero mode.
6868 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006869
6870 // We know the low half is about to be thrown away, so just use something
6871 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006872 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006873 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006874 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006875 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006876 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006877 // LowerFP_TO_INT() can only handle f32 and f64.
6878 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6879 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006880 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006881 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006882 }
6883}
6884
6885
Chris Lattner4211ca92006-04-14 06:01:58 +00006886//===----------------------------------------------------------------------===//
6887// Other Lowering Code
6888//===----------------------------------------------------------------------===//
6889
Robin Morisset22129962014-09-23 20:46:49 +00006890static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
6891 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
6892 Function *Func = Intrinsic::getDeclaration(M, Id);
6893 return Builder.CreateCall(Func);
6894}
6895
6896// The mappings for emitLeading/TrailingFence is taken from
6897// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
6898Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
6899 AtomicOrdering Ord, bool IsStore,
6900 bool IsLoad) const {
6901 if (Ord == SequentiallyConsistent)
6902 return callIntrinsic(Builder, Intrinsic::ppc_sync);
6903 else if (isAtLeastRelease(Ord))
6904 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6905 else
6906 return nullptr;
6907}
6908
6909Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
6910 AtomicOrdering Ord, bool IsStore,
6911 bool IsLoad) const {
6912 if (IsLoad && isAtLeastAcquire(Ord))
6913 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6914 // FIXME: this is too conservative, a dependent branch + isync is enough.
6915 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
6916 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
6917 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
6918 else
6919 return nullptr;
6920}
6921
Chris Lattner9b577f12005-08-26 21:23:58 +00006922MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006923PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006924 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006925 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006926 const TargetInstrInfo *TII =
6927 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006928
6929 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6930 MachineFunction *F = BB->getParent();
6931 MachineFunction::iterator It = BB;
6932 ++It;
6933
6934 unsigned dest = MI->getOperand(0).getReg();
6935 unsigned ptrA = MI->getOperand(1).getReg();
6936 unsigned ptrB = MI->getOperand(2).getReg();
6937 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006938 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006939
6940 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6941 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6942 F->insert(It, loopMBB);
6943 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006944 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006945 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006946 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006947
6948 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006949 unsigned TmpReg = (!BinOpcode) ? incr :
Craig Topper61e88f42014-11-21 05:58:21 +00006950 RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass
6951 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006952
6953 // thisMBB:
6954 // ...
6955 // fallthrough --> loopMBB
6956 BB->addSuccessor(loopMBB);
6957
6958 // loopMBB:
6959 // l[wd]arx dest, ptr
6960 // add r0, dest, incr
6961 // st[wd]cx. r0, ptr
6962 // bne- loopMBB
6963 // fallthrough --> exitMBB
6964 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006965 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006966 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006967 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006968 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6969 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006970 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006971 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006972 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006973 BB->addSuccessor(loopMBB);
6974 BB->addSuccessor(exitMBB);
6975
6976 // exitMBB:
6977 // ...
6978 BB = exitMBB;
6979 return BB;
6980}
6981
6982MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006983PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006984 MachineBasicBlock *BB,
6985 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006986 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006987 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006988 const TargetInstrInfo *TII =
6989 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00006990 // In 64 bit mode we have to use 64 bits for addresses, even though the
6991 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6992 // registers without caring whether they're 32 or 64, but here we're
6993 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006994 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006995 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006996
6997 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6998 MachineFunction *F = BB->getParent();
6999 MachineFunction::iterator It = BB;
7000 ++It;
7001
7002 unsigned dest = MI->getOperand(0).getReg();
7003 unsigned ptrA = MI->getOperand(1).getReg();
7004 unsigned ptrB = MI->getOperand(2).getReg();
7005 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007006 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00007007
7008 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
7009 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7010 F->insert(It, loopMBB);
7011 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007012 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007013 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007014 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00007015
7016 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007017 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7018 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00007019 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7020 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7021 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7022 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
7023 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7024 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7025 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7026 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7027 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
7028 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007029 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00007030 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007031 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00007032
7033 // thisMBB:
7034 // ...
7035 // fallthrough --> loopMBB
7036 BB->addSuccessor(loopMBB);
7037
7038 // The 4-byte load must be aligned, while a char or short may be
7039 // anywhere in the word. Hence all this nasty bookkeeping code.
7040 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7041 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007042 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00007043 // rlwinm ptr, ptr1, 0, 0, 29
7044 // slw incr2, incr, shift
7045 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7046 // slw mask, mask2, shift
7047 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00007048 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007049 // add tmp, tmpDest, incr2
7050 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00007051 // and tmp3, tmp, mask
7052 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00007053 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00007054 // bne- loopMBB
7055 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007056 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007057 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00007058 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007059 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007060 .addReg(ptrA).addReg(ptrB);
7061 } else {
7062 Ptr1Reg = ptrB;
7063 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007064 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007065 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007066 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007067 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7068 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007069 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007070 .addReg(Ptr1Reg).addImm(0).addImm(61);
7071 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007072 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007073 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007074 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007075 .addReg(incr).addReg(ShiftReg);
7076 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007077 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00007078 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007079 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7080 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00007081 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007082 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007083 .addReg(Mask2Reg).addReg(ShiftReg);
7084
7085 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007086 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007087 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007088 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007089 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007090 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007091 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007092 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007093 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007094 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007095 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007096 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00007097 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007098 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007099 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00007100 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00007101 BB->addSuccessor(loopMBB);
7102 BB->addSuccessor(exitMBB);
7103
7104 // exitMBB:
7105 // ...
7106 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007107 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
7108 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00007109 return BB;
7110}
7111
Hal Finkel756810f2013-03-21 21:37:52 +00007112llvm::MachineBasicBlock*
7113PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
7114 MachineBasicBlock *MBB) const {
7115 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007116 const TargetInstrInfo *TII =
7117 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007118
7119 MachineFunction *MF = MBB->getParent();
7120 MachineRegisterInfo &MRI = MF->getRegInfo();
7121
7122 const BasicBlock *BB = MBB->getBasicBlock();
7123 MachineFunction::iterator I = MBB;
7124 ++I;
7125
7126 // Memory Reference
7127 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7128 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7129
7130 unsigned DstReg = MI->getOperand(0).getReg();
7131 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
7132 assert(RC->hasType(MVT::i32) && "Invalid destination!");
7133 unsigned mainDstReg = MRI.createVirtualRegister(RC);
7134 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
7135
7136 MVT PVT = getPointerTy();
7137 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7138 "Invalid Pointer Size!");
7139 // For v = setjmp(buf), we generate
7140 //
7141 // thisMBB:
7142 // SjLjSetup mainMBB
7143 // bl mainMBB
7144 // v_restore = 1
7145 // b sinkMBB
7146 //
7147 // mainMBB:
7148 // buf[LabelOffset] = LR
7149 // v_main = 0
7150 //
7151 // sinkMBB:
7152 // v = phi(main, restore)
7153 //
7154
7155 MachineBasicBlock *thisMBB = MBB;
7156 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
7157 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
7158 MF->insert(I, mainMBB);
7159 MF->insert(I, sinkMBB);
7160
7161 MachineInstrBuilder MIB;
7162
7163 // Transfer the remainder of BB and its successor edges to sinkMBB.
7164 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007165 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00007166 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
7167
7168 // Note that the structure of the jmp_buf used here is not compatible
7169 // with that used by libc, and is not designed to be. Specifically, it
7170 // stores only those 'reserved' registers that LLVM does not otherwise
7171 // understand how to spill. Also, by convention, by the time this
7172 // intrinsic is called, Clang has already stored the frame address in the
7173 // first slot of the buffer and stack address in the third. Following the
7174 // X86 target code, we'll store the jump address in the second slot. We also
7175 // need to save the TOC pointer (R2) to handle jumps between shared
7176 // libraries, and that will be stored in the fourth slot. The thread
7177 // identifier (R13) is not affected.
7178
7179 // thisMBB:
7180 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7181 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007182 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007183
7184 // Prepare IP either in reg.
7185 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
7186 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
7187 unsigned BufReg = MI->getOperand(1).getReg();
7188
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007189 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007190 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
7191 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007192 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007193 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007194 MIB.setMemRefs(MMOBegin, MMOEnd);
7195 }
7196
Hal Finkelf05d6c72013-07-17 23:50:51 +00007197 // Naked functions never have a base pointer, and so we use r1. For all
7198 // other functions, this decision must be delayed until during PEI.
7199 unsigned BaseReg;
7200 if (MF->getFunction()->getAttributes().hasAttribute(
7201 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007202 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007203 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007204 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007205
7206 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007207 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00007208 .addReg(BaseReg)
7209 .addImm(BPOffset)
7210 .addReg(BufReg);
7211 MIB.setMemRefs(MMOBegin, MMOEnd);
7212
Hal Finkel756810f2013-03-21 21:37:52 +00007213 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00007214 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00007215 const PPCRegisterInfo *TRI =
Eric Christopherd9134482014-08-04 21:25:23 +00007216 getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007217 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00007218
7219 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
7220
7221 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
7222 .addMBB(mainMBB);
7223 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
7224
7225 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
7226 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
7227
7228 // mainMBB:
7229 // mainDstReg = 0
7230 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007231 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007232
7233 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007234 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007235 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
7236 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007237 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007238 .addReg(BufReg);
7239 } else {
7240 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
7241 .addReg(LabelReg)
7242 .addImm(LabelOffset)
7243 .addReg(BufReg);
7244 }
7245
7246 MIB.setMemRefs(MMOBegin, MMOEnd);
7247
7248 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
7249 mainMBB->addSuccessor(sinkMBB);
7250
7251 // sinkMBB:
7252 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
7253 TII->get(PPC::PHI), DstReg)
7254 .addReg(mainDstReg).addMBB(mainMBB)
7255 .addReg(restoreDstReg).addMBB(thisMBB);
7256
7257 MI->eraseFromParent();
7258 return sinkMBB;
7259}
7260
7261MachineBasicBlock *
7262PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
7263 MachineBasicBlock *MBB) const {
7264 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007265 const TargetInstrInfo *TII =
7266 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007267
7268 MachineFunction *MF = MBB->getParent();
7269 MachineRegisterInfo &MRI = MF->getRegInfo();
7270
7271 // Memory Reference
7272 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7273 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7274
7275 MVT PVT = getPointerTy();
7276 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7277 "Invalid Pointer Size!");
7278
7279 const TargetRegisterClass *RC =
7280 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
7281 unsigned Tmp = MRI.createVirtualRegister(RC);
7282 // Since FP is only updated here but NOT referenced, it's treated as GPR.
7283 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
7284 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00007285 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
7286 (Subtarget.isSVR4ABI() &&
7287 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
7288 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00007289
7290 MachineInstrBuilder MIB;
7291
7292 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7293 const int64_t SPOffset = 2 * PVT.getStoreSize();
7294 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007295 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007296
7297 unsigned BufReg = MI->getOperand(0).getReg();
7298
7299 // Reload FP (the jumped-to function may not have had a
7300 // frame pointer, and if so, then its r31 will be restored
7301 // as necessary).
7302 if (PVT == MVT::i64) {
7303 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
7304 .addImm(0)
7305 .addReg(BufReg);
7306 } else {
7307 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
7308 .addImm(0)
7309 .addReg(BufReg);
7310 }
7311 MIB.setMemRefs(MMOBegin, MMOEnd);
7312
7313 // Reload IP
7314 if (PVT == MVT::i64) {
7315 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007316 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007317 .addReg(BufReg);
7318 } else {
7319 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
7320 .addImm(LabelOffset)
7321 .addReg(BufReg);
7322 }
7323 MIB.setMemRefs(MMOBegin, MMOEnd);
7324
7325 // Reload SP
7326 if (PVT == MVT::i64) {
7327 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007328 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007329 .addReg(BufReg);
7330 } else {
7331 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
7332 .addImm(SPOffset)
7333 .addReg(BufReg);
7334 }
7335 MIB.setMemRefs(MMOBegin, MMOEnd);
7336
Hal Finkelf05d6c72013-07-17 23:50:51 +00007337 // Reload BP
7338 if (PVT == MVT::i64) {
7339 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
7340 .addImm(BPOffset)
7341 .addReg(BufReg);
7342 } else {
7343 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
7344 .addImm(BPOffset)
7345 .addReg(BufReg);
7346 }
7347 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00007348
7349 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007350 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007351 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007352 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007353 .addReg(BufReg);
7354
7355 MIB.setMemRefs(MMOBegin, MMOEnd);
7356 }
7357
7358 // Jump
7359 BuildMI(*MBB, MI, DL,
7360 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
7361 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
7362
7363 MI->eraseFromParent();
7364 return MBB;
7365}
7366
Dale Johannesena32affb2008-08-28 17:53:09 +00007367MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007368PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007369 MachineBasicBlock *BB) const {
Hal Finkel934361a2015-01-14 01:07:51 +00007370 if (MI->getOpcode() == TargetOpcode::STACKMAP ||
Hal Finkelaf519932015-01-19 07:20:27 +00007371 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
7372 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI() &&
7373 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
7374 // Call lowering should have added an r2 operand to indicate a dependence
7375 // on the TOC base pointer value. It can't however, because there is no
7376 // way to mark the dependence as implicit there, and so the stackmap code
7377 // will confuse it with a regular operand. Instead, add the dependence
7378 // here.
7379 MI->addOperand(MachineOperand::CreateReg(PPC::X2, false, true));
7380 }
7381
Hal Finkel934361a2015-01-14 01:07:51 +00007382 return emitPatchPoint(MI, BB);
Hal Finkelaf519932015-01-19 07:20:27 +00007383 }
Hal Finkel934361a2015-01-14 01:07:51 +00007384
Hal Finkel756810f2013-03-21 21:37:52 +00007385 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
7386 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
7387 return emitEHSjLjSetJmp(MI, BB);
7388 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
7389 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
7390 return emitEHSjLjLongJmp(MI, BB);
7391 }
7392
Eric Christopherd9134482014-08-04 21:25:23 +00007393 const TargetInstrInfo *TII =
7394 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007395
7396 // To "insert" these instructions we actually have to insert their
7397 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007398 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007399 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007400 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007401
Dan Gohman3b460302008-07-07 23:14:23 +00007402 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007403
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007404 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007405 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7406 MI->getOpcode() == PPC::SELECT_I4 ||
7407 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007408 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007409 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7410 MI->getOpcode() == PPC::SELECT_CC_I8)
7411 Cond.push_back(MI->getOperand(4));
7412 else
7413 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007414 Cond.push_back(MI->getOperand(1));
7415
Hal Finkel460e94d2012-06-22 23:10:08 +00007416 DebugLoc dl = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007417 const TargetInstrInfo *TII =
7418 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007419 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7420 Cond, MI->getOperand(2).getReg(),
7421 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007422 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7423 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7424 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7425 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007426 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007427 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007428 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00007429 MI->getOpcode() == PPC::SELECT_I4 ||
7430 MI->getOpcode() == PPC::SELECT_I8 ||
7431 MI->getOpcode() == PPC::SELECT_F4 ||
7432 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007433 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007434 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007435 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007436 // The incoming instruction knows the destination vreg to set, the
7437 // condition code register to branch on, the true/false values to
7438 // select between, and a branch opcode to use.
7439
7440 // thisMBB:
7441 // ...
7442 // TrueVal = ...
7443 // cmpTY ccX, r1, r2
7444 // bCC copy1MBB
7445 // fallthrough --> copy0MBB
7446 MachineBasicBlock *thisMBB = BB;
7447 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7448 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007449 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007450 F->insert(It, copy0MBB);
7451 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007452
7453 // Transfer the remainder of BB and its successor edges to sinkMBB.
7454 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007455 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007456 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7457
Evan Cheng32e376f2008-07-12 02:23:19 +00007458 // Next, add the true and fallthrough blocks as its successors.
7459 BB->addSuccessor(copy0MBB);
7460 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007461
Hal Finkel940ab932014-02-28 00:27:01 +00007462 if (MI->getOpcode() == PPC::SELECT_I4 ||
7463 MI->getOpcode() == PPC::SELECT_I8 ||
7464 MI->getOpcode() == PPC::SELECT_F4 ||
7465 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007466 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007467 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007468 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00007469 BuildMI(BB, dl, TII->get(PPC::BC))
7470 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7471 } else {
7472 unsigned SelectPred = MI->getOperand(4).getImm();
7473 BuildMI(BB, dl, TII->get(PPC::BCC))
7474 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7475 }
Dan Gohman34396292010-07-06 20:24:04 +00007476
Evan Cheng32e376f2008-07-12 02:23:19 +00007477 // copy0MBB:
7478 // %FalseValue = ...
7479 // # fallthrough to sinkMBB
7480 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007481
Evan Cheng32e376f2008-07-12 02:23:19 +00007482 // Update machine-CFG edges
7483 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007484
Evan Cheng32e376f2008-07-12 02:23:19 +00007485 // sinkMBB:
7486 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7487 // ...
7488 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007489 BuildMI(*BB, BB->begin(), dl,
7490 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007491 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7492 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00007493 } else if (MI->getOpcode() == PPC::ReadTB) {
7494 // To read the 64-bit time-base register on a 32-bit target, we read the
7495 // two halves. Should the counter have wrapped while it was being read, we
7496 // need to try again.
7497 // ...
7498 // readLoop:
7499 // mfspr Rx,TBU # load from TBU
7500 // mfspr Ry,TB # load from TB
7501 // mfspr Rz,TBU # load from TBU
7502 // cmpw crX,Rx,Rz # check if ‘old’=’new’
7503 // bne readLoop # branch if they're not equal
7504 // ...
7505
7506 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
7507 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7508 DebugLoc dl = MI->getDebugLoc();
7509 F->insert(It, readMBB);
7510 F->insert(It, sinkMBB);
7511
7512 // Transfer the remainder of BB and its successor edges to sinkMBB.
7513 sinkMBB->splice(sinkMBB->begin(), BB,
7514 std::next(MachineBasicBlock::iterator(MI)), BB->end());
7515 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7516
7517 BB->addSuccessor(readMBB);
7518 BB = readMBB;
7519
7520 MachineRegisterInfo &RegInfo = F->getRegInfo();
7521 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
7522 unsigned LoReg = MI->getOperand(0).getReg();
7523 unsigned HiReg = MI->getOperand(1).getReg();
7524
7525 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
7526 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
7527 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
7528
7529 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
7530
7531 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
7532 .addReg(HiReg).addReg(ReadAgainReg);
7533 BuildMI(BB, dl, TII->get(PPC::BCC))
7534 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
7535
7536 BB->addSuccessor(readMBB);
7537 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007538 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007539 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7540 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7541 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7542 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007543 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7544 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7545 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7546 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007547
7548 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7549 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7550 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7551 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007552 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7553 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7554 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7555 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007556
7557 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7558 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7559 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7560 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007561 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7562 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7563 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7564 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007565
7566 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7567 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7568 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7569 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007570 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7571 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7572 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7573 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007574
7575 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007576 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007577 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007578 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007579 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007580 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007581 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007582 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007583
7584 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7585 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7586 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7587 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007588 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7589 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7590 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7591 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007592
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007593 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7594 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7595 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7596 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7597 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7598 BB = EmitAtomicBinary(MI, BB, false, 0);
7599 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7600 BB = EmitAtomicBinary(MI, BB, true, 0);
7601
Evan Cheng32e376f2008-07-12 02:23:19 +00007602 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7603 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7604 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7605
7606 unsigned dest = MI->getOperand(0).getReg();
7607 unsigned ptrA = MI->getOperand(1).getReg();
7608 unsigned ptrB = MI->getOperand(2).getReg();
7609 unsigned oldval = MI->getOperand(3).getReg();
7610 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007611 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007612
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007613 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7614 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7615 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007616 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007617 F->insert(It, loop1MBB);
7618 F->insert(It, loop2MBB);
7619 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007620 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007621 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007622 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007623 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007624
7625 // thisMBB:
7626 // ...
7627 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007628 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007629
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007630 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007631 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007632 // cmp[wd] dest, oldval
7633 // bne- midMBB
7634 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007635 // st[wd]cx. newval, ptr
7636 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007637 // b exitBB
7638 // midMBB:
7639 // st[wd]cx. dest, ptr
7640 // exitBB:
7641 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007642 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007643 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007644 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007645 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007646 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007647 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7648 BB->addSuccessor(loop2MBB);
7649 BB->addSuccessor(midMBB);
7650
7651 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007652 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007653 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007654 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007655 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007656 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007657 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007658 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007659
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007660 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007661 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007662 .addReg(dest).addReg(ptrA).addReg(ptrB);
7663 BB->addSuccessor(exitMBB);
7664
Evan Cheng32e376f2008-07-12 02:23:19 +00007665 // exitMBB:
7666 // ...
7667 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007668 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7669 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7670 // We must use 64-bit registers for addresses when targeting 64-bit,
7671 // since we're actually doing arithmetic on them. Other registers
7672 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007673 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007674 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7675
7676 unsigned dest = MI->getOperand(0).getReg();
7677 unsigned ptrA = MI->getOperand(1).getReg();
7678 unsigned ptrB = MI->getOperand(2).getReg();
7679 unsigned oldval = MI->getOperand(3).getReg();
7680 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007681 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007682
7683 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7684 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7685 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7686 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7687 F->insert(It, loop1MBB);
7688 F->insert(It, loop2MBB);
7689 F->insert(It, midMBB);
7690 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007691 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007692 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007693 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007694
7695 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007696 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7697 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007698 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7699 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7700 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7701 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7702 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7703 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7704 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7705 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7706 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7707 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7708 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7709 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7710 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7711 unsigned Ptr1Reg;
7712 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007713 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007714 // thisMBB:
7715 // ...
7716 // fallthrough --> loopMBB
7717 BB->addSuccessor(loop1MBB);
7718
7719 // The 4-byte load must be aligned, while a char or short may be
7720 // anywhere in the word. Hence all this nasty bookkeeping code.
7721 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7722 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007723 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007724 // rlwinm ptr, ptr1, 0, 0, 29
7725 // slw newval2, newval, shift
7726 // slw oldval2, oldval,shift
7727 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7728 // slw mask, mask2, shift
7729 // and newval3, newval2, mask
7730 // and oldval3, oldval2, mask
7731 // loop1MBB:
7732 // lwarx tmpDest, ptr
7733 // and tmp, tmpDest, mask
7734 // cmpw tmp, oldval3
7735 // bne- midMBB
7736 // loop2MBB:
7737 // andc tmp2, tmpDest, mask
7738 // or tmp4, tmp2, newval3
7739 // stwcx. tmp4, ptr
7740 // bne- loop1MBB
7741 // b exitBB
7742 // midMBB:
7743 // stwcx. tmpDest, ptr
7744 // exitBB:
7745 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007746 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007747 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007748 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007749 .addReg(ptrA).addReg(ptrB);
7750 } else {
7751 Ptr1Reg = ptrB;
7752 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007753 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007754 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007755 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007756 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7757 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007758 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007759 .addReg(Ptr1Reg).addImm(0).addImm(61);
7760 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007761 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007762 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007763 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007764 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007765 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007766 .addReg(oldval).addReg(ShiftReg);
7767 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007768 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007769 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007770 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7771 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7772 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007773 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007774 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007775 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007776 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007777 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007778 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007779 .addReg(OldVal2Reg).addReg(MaskReg);
7780
7781 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007782 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007783 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007784 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7785 .addReg(TmpDestReg).addReg(MaskReg);
7786 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007787 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007788 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007789 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7790 BB->addSuccessor(loop2MBB);
7791 BB->addSuccessor(midMBB);
7792
7793 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007794 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7795 .addReg(TmpDestReg).addReg(MaskReg);
7796 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7797 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7798 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007799 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007800 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007801 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007802 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007803 BB->addSuccessor(loop1MBB);
7804 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007805
Dale Johannesen340d2642008-08-30 00:08:53 +00007806 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007807 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007808 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007809 BB->addSuccessor(exitMBB);
7810
7811 // exitMBB:
7812 // ...
7813 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007814 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7815 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007816 } else if (MI->getOpcode() == PPC::FADDrtz) {
7817 // This pseudo performs an FADD with rounding mode temporarily forced
7818 // to round-to-zero. We emit this via custom inserter since the FPSCR
7819 // is not modeled at the SelectionDAG level.
7820 unsigned Dest = MI->getOperand(0).getReg();
7821 unsigned Src1 = MI->getOperand(1).getReg();
7822 unsigned Src2 = MI->getOperand(2).getReg();
7823 DebugLoc dl = MI->getDebugLoc();
7824
7825 MachineRegisterInfo &RegInfo = F->getRegInfo();
7826 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7827
7828 // Save FPSCR value.
7829 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7830
7831 // Set rounding mode to round-to-zero.
7832 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7833 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7834
7835 // Perform addition.
7836 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7837
7838 // Restore FPSCR value.
Hal Finkel64202162015-01-15 01:00:53 +00007839 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007840 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7841 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7842 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7843 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7844 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7845 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7846 PPC::ANDIo8 : PPC::ANDIo;
7847 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7848 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7849
7850 MachineRegisterInfo &RegInfo = F->getRegInfo();
7851 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7852 &PPC::GPRCRegClass :
7853 &PPC::G8RCRegClass);
7854
7855 DebugLoc dl = MI->getDebugLoc();
7856 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7857 .addReg(MI->getOperand(1).getReg()).addImm(1);
7858 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7859 MI->getOperand(0).getReg())
7860 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007861 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007862 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007863 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007864
Dan Gohman34396292010-07-06 20:24:04 +00007865 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007866 return BB;
7867}
7868
Chris Lattner4211ca92006-04-14 06:01:58 +00007869//===----------------------------------------------------------------------===//
7870// Target Optimization Hooks
7871//===----------------------------------------------------------------------===//
7872
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007873SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
7874 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00007875 unsigned &RefinementSteps,
7876 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007877 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007878 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7879 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7880 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7881 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007882 // Convergence is quadratic, so we essentially double the number of digits
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007883 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7884 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7885 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7886 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007887 if (VT.getScalarType() == MVT::f64)
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007888 ++RefinementSteps;
Sanjay Patel957efc232014-10-24 17:02:16 +00007889 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007890 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00007891 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007892 return SDValue();
7893}
7894
7895SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
7896 DAGCombinerInfo &DCI,
7897 unsigned &RefinementSteps) const {
7898 EVT VT = Operand.getValueType();
7899 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7900 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7901 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7902 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
7903 // Convergence is quadratic, so we essentially double the number of digits
7904 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7905 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7906 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7907 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
7908 if (VT.getScalarType() == MVT::f64)
7909 ++RefinementSteps;
7910 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
7911 }
7912 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00007913}
7914
Hal Finkel360f2132014-11-24 23:45:21 +00007915bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const {
7916 // Note: This functionality is used only when unsafe-fp-math is enabled, and
7917 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
7918 // enabled for division), this functionality is redundant with the default
7919 // combiner logic (once the division -> reciprocal/multiply transformation
7920 // has taken place). As a result, this matters more for older cores than for
7921 // newer ones.
7922
7923 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
7924 // reciprocal if there are two or more FDIVs (for embedded cores with only
7925 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
7926 switch (Subtarget.getDarwinDirective()) {
7927 default:
7928 return NumUsers > 2;
7929 case PPC::DIR_440:
7930 case PPC::DIR_A2:
7931 case PPC::DIR_E500mc:
7932 case PPC::DIR_E5500:
7933 return NumUsers > 1;
7934 }
7935}
7936
Hal Finkel3604bf72014-08-01 01:02:01 +00007937static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007938 unsigned Bytes, int Dist,
7939 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007940 if (VT.getSizeInBits() / 8 != Bytes)
7941 return false;
7942
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007943 SDValue BaseLoc = Base->getBasePtr();
7944 if (Loc.getOpcode() == ISD::FrameIndex) {
7945 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7946 return false;
7947 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7948 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7949 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7950 int FS = MFI->getObjectSize(FI);
7951 int BFS = MFI->getObjectSize(BFI);
7952 if (FS != BFS || FS != (int)Bytes) return false;
7953 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7954 }
7955
7956 // Handle X+C
7957 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7958 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7959 return true;
7960
7961 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007962 const GlobalValue *GV1 = nullptr;
7963 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007964 int64_t Offset1 = 0;
7965 int64_t Offset2 = 0;
7966 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7967 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7968 if (isGA1 && isGA2 && GV1 == GV2)
7969 return Offset1 == (Offset2 + Dist*Bytes);
7970 return false;
7971}
7972
Hal Finkel3604bf72014-08-01 01:02:01 +00007973// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7974// not enforce equality of the chain operands.
7975static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7976 unsigned Bytes, int Dist,
7977 SelectionDAG &DAG) {
7978 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7979 EVT VT = LS->getMemoryVT();
7980 SDValue Loc = LS->getBasePtr();
7981 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7982 }
7983
7984 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7985 EVT VT;
7986 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7987 default: return false;
7988 case Intrinsic::ppc_altivec_lvx:
7989 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007990 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007991 VT = MVT::v4i32;
7992 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007993 case Intrinsic::ppc_vsx_lxvd2x:
7994 VT = MVT::v2f64;
7995 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007996 case Intrinsic::ppc_altivec_lvebx:
7997 VT = MVT::i8;
7998 break;
7999 case Intrinsic::ppc_altivec_lvehx:
8000 VT = MVT::i16;
8001 break;
8002 case Intrinsic::ppc_altivec_lvewx:
8003 VT = MVT::i32;
8004 break;
8005 }
8006
8007 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
8008 }
8009
8010 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
8011 EVT VT;
8012 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8013 default: return false;
8014 case Intrinsic::ppc_altivec_stvx:
8015 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00008016 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00008017 VT = MVT::v4i32;
8018 break;
Bill Schmidt72954782014-11-12 04:19:40 +00008019 case Intrinsic::ppc_vsx_stxvd2x:
8020 VT = MVT::v2f64;
8021 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00008022 case Intrinsic::ppc_altivec_stvebx:
8023 VT = MVT::i8;
8024 break;
8025 case Intrinsic::ppc_altivec_stvehx:
8026 VT = MVT::i16;
8027 break;
8028 case Intrinsic::ppc_altivec_stvewx:
8029 VT = MVT::i32;
8030 break;
8031 }
8032
8033 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
8034 }
8035
8036 return false;
8037}
8038
Hal Finkel7d8a6912013-05-26 18:08:30 +00008039// Return true is there is a nearyby consecutive load to the one provided
8040// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00008041// token factors and other loads (but nothing else). As a result, a true result
8042// indicates that it is safe to create a new consecutive load adjacent to the
8043// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00008044static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
8045 SDValue Chain = LD->getChain();
8046 EVT VT = LD->getMemoryVT();
8047
8048 SmallSet<SDNode *, 16> LoadRoots;
8049 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
8050 SmallSet<SDNode *, 16> Visited;
8051
8052 // First, search up the chain, branching to follow all token-factor operands.
8053 // If we find a consecutive load, then we're done, otherwise, record all
8054 // nodes just above the top-level loads and token factors.
8055 while (!Queue.empty()) {
8056 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00008057 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00008058 continue;
8059
Hal Finkel3604bf72014-08-01 01:02:01 +00008060 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008061 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00008062 return true;
8063
8064 if (!Visited.count(ChainLD->getChain().getNode()))
8065 Queue.push_back(ChainLD->getChain().getNode());
8066 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00008067 for (const SDUse &O : ChainNext->ops())
8068 if (!Visited.count(O.getNode()))
8069 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00008070 } else
8071 LoadRoots.insert(ChainNext);
8072 }
8073
8074 // Second, search down the chain, starting from the top-level nodes recorded
8075 // in the first phase. These top-level nodes are the nodes just above all
8076 // loads and token factors. Starting with their uses, recursively look though
8077 // all loads (just the chain uses) and token factors to find a consecutive
8078 // load.
8079 Visited.clear();
8080 Queue.clear();
8081
8082 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
8083 IE = LoadRoots.end(); I != IE; ++I) {
8084 Queue.push_back(*I);
8085
8086 while (!Queue.empty()) {
8087 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00008088 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00008089 continue;
8090
Hal Finkel3604bf72014-08-01 01:02:01 +00008091 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008092 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00008093 return true;
8094
8095 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
8096 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00008097 if (((isa<MemSDNode>(*UI) &&
8098 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00008099 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
8100 Queue.push_back(*UI);
8101 }
8102 }
8103
8104 return false;
8105}
8106
Hal Finkel940ab932014-02-28 00:27:01 +00008107SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
8108 DAGCombinerInfo &DCI) const {
8109 SelectionDAG &DAG = DCI.DAG;
8110 SDLoc dl(N);
8111
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008112 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00008113 "Expecting to be tracking CR bits");
8114 // If we're tracking CR bits, we need to be careful that we don't have:
8115 // trunc(binary-ops(zext(x), zext(y)))
8116 // or
8117 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
8118 // such that we're unnecessarily moving things into GPRs when it would be
8119 // better to keep them in CR bits.
8120
8121 // Note that trunc here can be an actual i1 trunc, or can be the effective
8122 // truncation that comes from a setcc or select_cc.
8123 if (N->getOpcode() == ISD::TRUNCATE &&
8124 N->getValueType(0) != MVT::i1)
8125 return SDValue();
8126
8127 if (N->getOperand(0).getValueType() != MVT::i32 &&
8128 N->getOperand(0).getValueType() != MVT::i64)
8129 return SDValue();
8130
8131 if (N->getOpcode() == ISD::SETCC ||
8132 N->getOpcode() == ISD::SELECT_CC) {
8133 // If we're looking at a comparison, then we need to make sure that the
8134 // high bits (all except for the first) don't matter the result.
8135 ISD::CondCode CC =
8136 cast<CondCodeSDNode>(N->getOperand(
8137 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
8138 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
8139
8140 if (ISD::isSignedIntSetCC(CC)) {
8141 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
8142 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
8143 return SDValue();
8144 } else if (ISD::isUnsignedIntSetCC(CC)) {
8145 if (!DAG.MaskedValueIsZero(N->getOperand(0),
8146 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
8147 !DAG.MaskedValueIsZero(N->getOperand(1),
8148 APInt::getHighBitsSet(OpBits, OpBits-1)))
8149 return SDValue();
8150 } else {
8151 // This is neither a signed nor an unsigned comparison, just make sure
8152 // that the high bits are equal.
8153 APInt Op1Zero, Op1One;
8154 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00008155 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
8156 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00008157
8158 // We don't really care about what is known about the first bit (if
8159 // anything), so clear it in all masks prior to comparing them.
8160 Op1Zero.clearBit(0); Op1One.clearBit(0);
8161 Op2Zero.clearBit(0); Op2One.clearBit(0);
8162
8163 if (Op1Zero != Op2Zero || Op1One != Op2One)
8164 return SDValue();
8165 }
8166 }
8167
8168 // We now know that the higher-order bits are irrelevant, we just need to
8169 // make sure that all of the intermediate operations are bit operations, and
8170 // all inputs are extensions.
8171 if (N->getOperand(0).getOpcode() != ISD::AND &&
8172 N->getOperand(0).getOpcode() != ISD::OR &&
8173 N->getOperand(0).getOpcode() != ISD::XOR &&
8174 N->getOperand(0).getOpcode() != ISD::SELECT &&
8175 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
8176 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
8177 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
8178 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
8179 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
8180 return SDValue();
8181
8182 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
8183 N->getOperand(1).getOpcode() != ISD::AND &&
8184 N->getOperand(1).getOpcode() != ISD::OR &&
8185 N->getOperand(1).getOpcode() != ISD::XOR &&
8186 N->getOperand(1).getOpcode() != ISD::SELECT &&
8187 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
8188 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
8189 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
8190 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
8191 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
8192 return SDValue();
8193
8194 SmallVector<SDValue, 4> Inputs;
8195 SmallVector<SDValue, 8> BinOps, PromOps;
8196 SmallPtrSet<SDNode *, 16> Visited;
8197
8198 for (unsigned i = 0; i < 2; ++i) {
8199 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8200 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8201 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8202 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8203 isa<ConstantSDNode>(N->getOperand(i)))
8204 Inputs.push_back(N->getOperand(i));
8205 else
8206 BinOps.push_back(N->getOperand(i));
8207
8208 if (N->getOpcode() == ISD::TRUNCATE)
8209 break;
8210 }
8211
8212 // Visit all inputs, collect all binary operations (and, or, xor and
8213 // select) that are all fed by extensions.
8214 while (!BinOps.empty()) {
8215 SDValue BinOp = BinOps.back();
8216 BinOps.pop_back();
8217
David Blaikie70573dc2014-11-19 07:49:26 +00008218 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008219 continue;
8220
8221 PromOps.push_back(BinOp);
8222
8223 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8224 // The condition of the select is not promoted.
8225 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8226 continue;
8227 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8228 continue;
8229
8230 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8231 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8232 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8233 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8234 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8235 Inputs.push_back(BinOp.getOperand(i));
8236 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8237 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8238 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8239 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8240 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
8241 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8242 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8243 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8244 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
8245 BinOps.push_back(BinOp.getOperand(i));
8246 } else {
8247 // We have an input that is not an extension or another binary
8248 // operation; we'll abort this transformation.
8249 return SDValue();
8250 }
8251 }
8252 }
8253
8254 // Make sure that this is a self-contained cluster of operations (which
8255 // is not quite the same thing as saying that everything has only one
8256 // use).
8257 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8258 if (isa<ConstantSDNode>(Inputs[i]))
8259 continue;
8260
8261 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8262 UE = Inputs[i].getNode()->use_end();
8263 UI != UE; ++UI) {
8264 SDNode *User = *UI;
8265 if (User != N && !Visited.count(User))
8266 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008267
8268 // Make sure that we're not going to promote the non-output-value
8269 // operand(s) or SELECT or SELECT_CC.
8270 // FIXME: Although we could sometimes handle this, and it does occur in
8271 // practice that one of the condition inputs to the select is also one of
8272 // the outputs, we currently can't deal with this.
8273 if (User->getOpcode() == ISD::SELECT) {
8274 if (User->getOperand(0) == Inputs[i])
8275 return SDValue();
8276 } else if (User->getOpcode() == ISD::SELECT_CC) {
8277 if (User->getOperand(0) == Inputs[i] ||
8278 User->getOperand(1) == Inputs[i])
8279 return SDValue();
8280 }
Hal Finkel940ab932014-02-28 00:27:01 +00008281 }
8282 }
8283
8284 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8285 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8286 UE = PromOps[i].getNode()->use_end();
8287 UI != UE; ++UI) {
8288 SDNode *User = *UI;
8289 if (User != N && !Visited.count(User))
8290 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008291
8292 // Make sure that we're not going to promote the non-output-value
8293 // operand(s) or SELECT or SELECT_CC.
8294 // FIXME: Although we could sometimes handle this, and it does occur in
8295 // practice that one of the condition inputs to the select is also one of
8296 // the outputs, we currently can't deal with this.
8297 if (User->getOpcode() == ISD::SELECT) {
8298 if (User->getOperand(0) == PromOps[i])
8299 return SDValue();
8300 } else if (User->getOpcode() == ISD::SELECT_CC) {
8301 if (User->getOperand(0) == PromOps[i] ||
8302 User->getOperand(1) == PromOps[i])
8303 return SDValue();
8304 }
Hal Finkel940ab932014-02-28 00:27:01 +00008305 }
8306 }
8307
8308 // Replace all inputs with the extension operand.
8309 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8310 // Constants may have users outside the cluster of to-be-promoted nodes,
8311 // and so we need to replace those as we do the promotions.
8312 if (isa<ConstantSDNode>(Inputs[i]))
8313 continue;
8314 else
8315 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
8316 }
8317
8318 // Replace all operations (these are all the same, but have a different
8319 // (i1) return type). DAG.getNode will validate that the types of
8320 // a binary operator match, so go through the list in reverse so that
8321 // we've likely promoted both operands first. Any intermediate truncations or
8322 // extensions disappear.
8323 while (!PromOps.empty()) {
8324 SDValue PromOp = PromOps.back();
8325 PromOps.pop_back();
8326
8327 if (PromOp.getOpcode() == ISD::TRUNCATE ||
8328 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
8329 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
8330 PromOp.getOpcode() == ISD::ANY_EXTEND) {
8331 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
8332 PromOp.getOperand(0).getValueType() != MVT::i1) {
8333 // The operand is not yet ready (see comment below).
8334 PromOps.insert(PromOps.begin(), PromOp);
8335 continue;
8336 }
8337
8338 SDValue RepValue = PromOp.getOperand(0);
8339 if (isa<ConstantSDNode>(RepValue))
8340 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
8341
8342 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
8343 continue;
8344 }
8345
8346 unsigned C;
8347 switch (PromOp.getOpcode()) {
8348 default: C = 0; break;
8349 case ISD::SELECT: C = 1; break;
8350 case ISD::SELECT_CC: C = 2; break;
8351 }
8352
8353 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8354 PromOp.getOperand(C).getValueType() != MVT::i1) ||
8355 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8356 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
8357 // The to-be-promoted operands of this node have not yet been
8358 // promoted (this should be rare because we're going through the
8359 // list backward, but if one of the operands has several users in
8360 // this cluster of to-be-promoted nodes, it is possible).
8361 PromOps.insert(PromOps.begin(), PromOp);
8362 continue;
8363 }
8364
8365 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8366 PromOp.getNode()->op_end());
8367
8368 // If there are any constant inputs, make sure they're replaced now.
8369 for (unsigned i = 0; i < 2; ++i)
8370 if (isa<ConstantSDNode>(Ops[C+i]))
8371 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
8372
8373 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008374 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008375 }
8376
8377 // Now we're left with the initial truncation itself.
8378 if (N->getOpcode() == ISD::TRUNCATE)
8379 return N->getOperand(0);
8380
8381 // Otherwise, this is a comparison. The operands to be compared have just
8382 // changed type (to i1), but everything else is the same.
8383 return SDValue(N, 0);
8384}
8385
8386SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
8387 DAGCombinerInfo &DCI) const {
8388 SelectionDAG &DAG = DCI.DAG;
8389 SDLoc dl(N);
8390
Hal Finkel940ab932014-02-28 00:27:01 +00008391 // If we're tracking CR bits, we need to be careful that we don't have:
8392 // zext(binary-ops(trunc(x), trunc(y)))
8393 // or
8394 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8395 // such that we're unnecessarily moving things into CR bits that can more
8396 // efficiently stay in GPRs. Note that if we're not certain that the high
8397 // bits are set as required by the final extension, we still may need to do
8398 // some masking to get the proper behavior.
8399
Hal Finkel46043ed2014-03-01 21:36:57 +00008400 // This same functionality is important on PPC64 when dealing with
8401 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8402 // the return values of functions. Because it is so similar, it is handled
8403 // here as well.
8404
Hal Finkel940ab932014-02-28 00:27:01 +00008405 if (N->getValueType(0) != MVT::i32 &&
8406 N->getValueType(0) != MVT::i64)
8407 return SDValue();
8408
Hal Finkel46043ed2014-03-01 21:36:57 +00008409 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008410 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00008411 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008412 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008413 return SDValue();
8414
8415 if (N->getOperand(0).getOpcode() != ISD::AND &&
8416 N->getOperand(0).getOpcode() != ISD::OR &&
8417 N->getOperand(0).getOpcode() != ISD::XOR &&
8418 N->getOperand(0).getOpcode() != ISD::SELECT &&
8419 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8420 return SDValue();
8421
8422 SmallVector<SDValue, 4> Inputs;
8423 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8424 SmallPtrSet<SDNode *, 16> Visited;
8425
8426 // Visit all inputs, collect all binary operations (and, or, xor and
8427 // select) that are all fed by truncations.
8428 while (!BinOps.empty()) {
8429 SDValue BinOp = BinOps.back();
8430 BinOps.pop_back();
8431
David Blaikie70573dc2014-11-19 07:49:26 +00008432 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008433 continue;
8434
8435 PromOps.push_back(BinOp);
8436
8437 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8438 // The condition of the select is not promoted.
8439 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8440 continue;
8441 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8442 continue;
8443
8444 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8445 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8446 Inputs.push_back(BinOp.getOperand(i));
8447 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8448 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8449 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8450 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8451 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8452 BinOps.push_back(BinOp.getOperand(i));
8453 } else {
8454 // We have an input that is not a truncation or another binary
8455 // operation; we'll abort this transformation.
8456 return SDValue();
8457 }
8458 }
8459 }
8460
Hal Finkel4104a1a2014-12-14 05:53:19 +00008461 // The operands of a select that must be truncated when the select is
8462 // promoted because the operand is actually part of the to-be-promoted set.
8463 DenseMap<SDNode *, EVT> SelectTruncOp[2];
8464
Hal Finkel940ab932014-02-28 00:27:01 +00008465 // Make sure that this is a self-contained cluster of operations (which
8466 // is not quite the same thing as saying that everything has only one
8467 // use).
8468 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8469 if (isa<ConstantSDNode>(Inputs[i]))
8470 continue;
8471
8472 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8473 UE = Inputs[i].getNode()->use_end();
8474 UI != UE; ++UI) {
8475 SDNode *User = *UI;
8476 if (User != N && !Visited.count(User))
8477 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008478
Hal Finkel4104a1a2014-12-14 05:53:19 +00008479 // If we're going to promote the non-output-value operand(s) or SELECT or
8480 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008481 if (User->getOpcode() == ISD::SELECT) {
8482 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008483 SelectTruncOp[0].insert(std::make_pair(User,
8484 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008485 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008486 if (User->getOperand(0) == Inputs[i])
8487 SelectTruncOp[0].insert(std::make_pair(User,
8488 User->getOperand(0).getValueType()));
8489 if (User->getOperand(1) == Inputs[i])
8490 SelectTruncOp[1].insert(std::make_pair(User,
8491 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008492 }
Hal Finkel940ab932014-02-28 00:27:01 +00008493 }
8494 }
8495
8496 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8497 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8498 UE = PromOps[i].getNode()->use_end();
8499 UI != UE; ++UI) {
8500 SDNode *User = *UI;
8501 if (User != N && !Visited.count(User))
8502 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008503
Hal Finkel4104a1a2014-12-14 05:53:19 +00008504 // If we're going to promote the non-output-value operand(s) or SELECT or
8505 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008506 if (User->getOpcode() == ISD::SELECT) {
8507 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008508 SelectTruncOp[0].insert(std::make_pair(User,
8509 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008510 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008511 if (User->getOperand(0) == PromOps[i])
8512 SelectTruncOp[0].insert(std::make_pair(User,
8513 User->getOperand(0).getValueType()));
8514 if (User->getOperand(1) == PromOps[i])
8515 SelectTruncOp[1].insert(std::make_pair(User,
8516 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008517 }
Hal Finkel940ab932014-02-28 00:27:01 +00008518 }
8519 }
8520
Hal Finkel46043ed2014-03-01 21:36:57 +00008521 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008522 bool ReallyNeedsExt = false;
8523 if (N->getOpcode() != ISD::ANY_EXTEND) {
8524 // If all of the inputs are not already sign/zero extended, then
8525 // we'll still need to do that at the end.
8526 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8527 if (isa<ConstantSDNode>(Inputs[i]))
8528 continue;
8529
8530 unsigned OpBits =
8531 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008532 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8533
Hal Finkel940ab932014-02-28 00:27:01 +00008534 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8535 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008536 APInt::getHighBitsSet(OpBits,
8537 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008538 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008539 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8540 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008541 ReallyNeedsExt = true;
8542 break;
8543 }
8544 }
8545 }
8546
8547 // Replace all inputs, either with the truncation operand, or a
8548 // truncation or extension to the final output type.
8549 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8550 // Constant inputs need to be replaced with the to-be-promoted nodes that
8551 // use them because they might have users outside of the cluster of
8552 // promoted nodes.
8553 if (isa<ConstantSDNode>(Inputs[i]))
8554 continue;
8555
8556 SDValue InSrc = Inputs[i].getOperand(0);
8557 if (Inputs[i].getValueType() == N->getValueType(0))
8558 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8559 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8560 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8561 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8562 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8563 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8564 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8565 else
8566 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8567 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8568 }
8569
8570 // Replace all operations (these are all the same, but have a different
8571 // (promoted) return type). DAG.getNode will validate that the types of
8572 // a binary operator match, so go through the list in reverse so that
8573 // we've likely promoted both operands first.
8574 while (!PromOps.empty()) {
8575 SDValue PromOp = PromOps.back();
8576 PromOps.pop_back();
8577
8578 unsigned C;
8579 switch (PromOp.getOpcode()) {
8580 default: C = 0; break;
8581 case ISD::SELECT: C = 1; break;
8582 case ISD::SELECT_CC: C = 2; break;
8583 }
8584
8585 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8586 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8587 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8588 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8589 // The to-be-promoted operands of this node have not yet been
8590 // promoted (this should be rare because we're going through the
8591 // list backward, but if one of the operands has several users in
8592 // this cluster of to-be-promoted nodes, it is possible).
8593 PromOps.insert(PromOps.begin(), PromOp);
8594 continue;
8595 }
8596
Hal Finkel4104a1a2014-12-14 05:53:19 +00008597 // For SELECT and SELECT_CC nodes, we do a similar check for any
8598 // to-be-promoted comparison inputs.
8599 if (PromOp.getOpcode() == ISD::SELECT ||
8600 PromOp.getOpcode() == ISD::SELECT_CC) {
8601 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
8602 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
8603 (SelectTruncOp[1].count(PromOp.getNode()) &&
8604 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
8605 PromOps.insert(PromOps.begin(), PromOp);
8606 continue;
8607 }
8608 }
8609
Hal Finkel940ab932014-02-28 00:27:01 +00008610 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8611 PromOp.getNode()->op_end());
8612
8613 // If this node has constant inputs, then they'll need to be promoted here.
8614 for (unsigned i = 0; i < 2; ++i) {
8615 if (!isa<ConstantSDNode>(Ops[C+i]))
8616 continue;
8617 if (Ops[C+i].getValueType() == N->getValueType(0))
8618 continue;
8619
8620 if (N->getOpcode() == ISD::SIGN_EXTEND)
8621 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8622 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8623 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8624 else
8625 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8626 }
8627
Hal Finkel4104a1a2014-12-14 05:53:19 +00008628 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
8629 // truncate them again to the original value type.
8630 if (PromOp.getOpcode() == ISD::SELECT ||
8631 PromOp.getOpcode() == ISD::SELECT_CC) {
8632 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
8633 if (SI0 != SelectTruncOp[0].end())
8634 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
8635 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
8636 if (SI1 != SelectTruncOp[1].end())
8637 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
8638 }
8639
Hal Finkel940ab932014-02-28 00:27:01 +00008640 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008641 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008642 }
8643
8644 // Now we're left with the initial extension itself.
8645 if (!ReallyNeedsExt)
8646 return N->getOperand(0);
8647
Hal Finkel46043ed2014-03-01 21:36:57 +00008648 // To zero extend, just mask off everything except for the first bit (in the
8649 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008650 if (N->getOpcode() == ISD::ZERO_EXTEND)
8651 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008652 DAG.getConstant(APInt::getLowBitsSet(
8653 N->getValueSizeInBits(0), PromBits),
8654 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008655
8656 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8657 "Invalid extension type");
8658 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8659 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008660 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008661 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8662 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8663 N->getOperand(0), ShiftCst), ShiftCst);
8664}
8665
Hal Finkel5efb9182015-01-06 06:01:57 +00008666SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N,
8667 DAGCombinerInfo &DCI) const {
8668 assert((N->getOpcode() == ISD::SINT_TO_FP ||
8669 N->getOpcode() == ISD::UINT_TO_FP) &&
8670 "Need an int -> FP conversion node here");
8671
8672 if (!Subtarget.has64BitSupport())
8673 return SDValue();
8674
8675 SelectionDAG &DAG = DCI.DAG;
8676 SDLoc dl(N);
8677 SDValue Op(N, 0);
8678
8679 // Don't handle ppc_fp128 here or i1 conversions.
8680 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
8681 return SDValue();
8682 if (Op.getOperand(0).getValueType() == MVT::i1)
8683 return SDValue();
8684
8685 // For i32 intermediate values, unfortunately, the conversion functions
8686 // leave the upper 32 bits of the value are undefined. Within the set of
8687 // scalar instructions, we have no method for zero- or sign-extending the
8688 // value. Thus, we cannot handle i32 intermediate values here.
8689 if (Op.getOperand(0).getValueType() == MVT::i32)
8690 return SDValue();
8691
8692 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
8693 "UINT_TO_FP is supported only with FPCVT");
8694
8695 // If we have FCFIDS, then use it when converting to single-precision.
8696 // Otherwise, convert to double-precision and then round.
8697 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
8698 (Op.getOpcode() == ISD::UINT_TO_FP ?
8699 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
8700 (Op.getOpcode() == ISD::UINT_TO_FP ?
8701 PPCISD::FCFIDU : PPCISD::FCFID);
8702 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
8703 MVT::f32 : MVT::f64;
8704
8705 // If we're converting from a float, to an int, and back to a float again,
8706 // then we don't need the store/load pair at all.
8707 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT &&
8708 Subtarget.hasFPCVT()) ||
8709 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) {
8710 SDValue Src = Op.getOperand(0).getOperand(0);
8711 if (Src.getValueType() == MVT::f32) {
8712 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
8713 DCI.AddToWorklist(Src.getNode());
8714 }
8715
8716 unsigned FCTOp =
8717 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
8718 PPCISD::FCTIDUZ;
8719
8720 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src);
8721 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp);
8722
8723 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) {
8724 FP = DAG.getNode(ISD::FP_ROUND, dl,
8725 MVT::f32, FP, DAG.getIntPtrConstant(0));
8726 DCI.AddToWorklist(FP.getNode());
8727 }
8728
8729 return FP;
8730 }
8731
8732 return SDValue();
8733}
8734
Bill Schmidtfae5d712014-12-09 16:35:51 +00008735// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
8736// builtins) into loads with swaps.
8737SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
8738 DAGCombinerInfo &DCI) const {
8739 SelectionDAG &DAG = DCI.DAG;
8740 SDLoc dl(N);
8741 SDValue Chain;
8742 SDValue Base;
8743 MachineMemOperand *MMO;
8744
8745 switch (N->getOpcode()) {
8746 default:
8747 llvm_unreachable("Unexpected opcode for little endian VSX load");
8748 case ISD::LOAD: {
8749 LoadSDNode *LD = cast<LoadSDNode>(N);
8750 Chain = LD->getChain();
8751 Base = LD->getBasePtr();
8752 MMO = LD->getMemOperand();
8753 // If the MMO suggests this isn't a load of a full vector, leave
8754 // things alone. For a built-in, we have to make the change for
8755 // correctness, so if there is a size problem that will be a bug.
8756 if (MMO->getSize() < 16)
8757 return SDValue();
8758 break;
8759 }
8760 case ISD::INTRINSIC_W_CHAIN: {
8761 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8762 Chain = Intrin->getChain();
8763 Base = Intrin->getBasePtr();
8764 MMO = Intrin->getMemOperand();
8765 break;
8766 }
8767 }
8768
8769 MVT VecTy = N->getValueType(0).getSimpleVT();
8770 SDValue LoadOps[] = { Chain, Base };
8771 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
8772 DAG.getVTList(VecTy, MVT::Other),
8773 LoadOps, VecTy, MMO);
8774 DCI.AddToWorklist(Load.getNode());
8775 Chain = Load.getValue(1);
8776 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8777 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
8778 DCI.AddToWorklist(Swap.getNode());
8779 return Swap;
8780}
8781
8782// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
8783// builtins) into stores with swaps.
8784SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
8785 DAGCombinerInfo &DCI) const {
8786 SelectionDAG &DAG = DCI.DAG;
8787 SDLoc dl(N);
8788 SDValue Chain;
8789 SDValue Base;
8790 unsigned SrcOpnd;
8791 MachineMemOperand *MMO;
8792
8793 switch (N->getOpcode()) {
8794 default:
8795 llvm_unreachable("Unexpected opcode for little endian VSX store");
8796 case ISD::STORE: {
8797 StoreSDNode *ST = cast<StoreSDNode>(N);
8798 Chain = ST->getChain();
8799 Base = ST->getBasePtr();
8800 MMO = ST->getMemOperand();
8801 SrcOpnd = 1;
8802 // If the MMO suggests this isn't a store of a full vector, leave
8803 // things alone. For a built-in, we have to make the change for
8804 // correctness, so if there is a size problem that will be a bug.
8805 if (MMO->getSize() < 16)
8806 return SDValue();
8807 break;
8808 }
8809 case ISD::INTRINSIC_VOID: {
8810 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8811 Chain = Intrin->getChain();
8812 // Intrin->getBasePtr() oddly does not get what we want.
8813 Base = Intrin->getOperand(3);
8814 MMO = Intrin->getMemOperand();
8815 SrcOpnd = 2;
8816 break;
8817 }
8818 }
8819
8820 SDValue Src = N->getOperand(SrcOpnd);
8821 MVT VecTy = Src.getValueType().getSimpleVT();
8822 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8823 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
8824 DCI.AddToWorklist(Swap.getNode());
8825 Chain = Swap.getValue(1);
8826 SDValue StoreOps[] = { Chain, Swap, Base };
8827 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
8828 DAG.getVTList(MVT::Other),
8829 StoreOps, VecTy, MMO);
8830 DCI.AddToWorklist(Store.getNode());
8831 return Store;
8832}
8833
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008834SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8835 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008836 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008837 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008838 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008839 switch (N->getOpcode()) {
8840 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008841 case PPCISD::SHL:
8842 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008843 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008844 return N->getOperand(0);
8845 }
8846 break;
8847 case PPCISD::SRL:
8848 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008849 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008850 return N->getOperand(0);
8851 }
8852 break;
8853 case PPCISD::SRA:
8854 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008855 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008856 C->isAllOnesValue()) // -1 >>s V -> -1.
8857 return N->getOperand(0);
8858 }
8859 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008860 case ISD::SIGN_EXTEND:
8861 case ISD::ZERO_EXTEND:
8862 case ISD::ANY_EXTEND:
8863 return DAGCombineExtBoolTrunc(N, DCI);
8864 case ISD::TRUNCATE:
8865 case ISD::SETCC:
8866 case ISD::SELECT_CC:
8867 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +00008868 case ISD::SINT_TO_FP:
Hal Finkel5efb9182015-01-06 06:01:57 +00008869 case ISD::UINT_TO_FP:
8870 return combineFPToIntToFP(N, DCI);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008871 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +00008872 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8873 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008874 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008875 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008876 N->getOperand(1).getValueType() == MVT::i32 &&
8877 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008878 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008879 if (Val.getValueType() == MVT::f32) {
8880 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008881 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008882 }
Owen Anderson9f944592009-08-11 20:47:22 +00008883 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008884 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008885
Hal Finkel60c75102013-04-01 15:37:53 +00008886 SDValue Ops[] = {
8887 N->getOperand(0), Val, N->getOperand(2),
8888 DAG.getValueType(N->getOperand(1).getValueType())
8889 };
8890
8891 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008892 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008893 cast<StoreSDNode>(N)->getMemoryVT(),
8894 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008895 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008896 return Val;
8897 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008898
Chris Lattnera7976d32006-07-10 20:56:58 +00008899 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008900 if (cast<StoreSDNode>(N)->isUnindexed() &&
8901 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008902 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008903 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008904 N->getOperand(1).getValueType() == MVT::i16 ||
8905 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008906 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008907 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008908 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008909 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008910 if (BSwapOp.getValueType() == MVT::i16)
8911 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008912
Dan Gohman48b185d2009-09-25 20:36:54 +00008913 SDValue Ops[] = {
8914 N->getOperand(0), BSwapOp, N->getOperand(2),
8915 DAG.getValueType(N->getOperand(1).getValueType())
8916 };
8917 return
8918 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008919 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008920 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008921 }
Bill Schmidtfae5d712014-12-09 16:35:51 +00008922
8923 // For little endian, VSX stores require generating xxswapd/lxvd2x.
8924 EVT VT = N->getOperand(1).getValueType();
8925 if (VT.isSimple()) {
8926 MVT StoreVT = VT.getSimpleVT();
8927 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8928 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8929 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
8930 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
8931 return expandVSXStoreForLE(N, DCI);
8932 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008933 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008934 }
Hal Finkelcf2e9082013-05-24 23:00:14 +00008935 case ISD::LOAD: {
8936 LoadSDNode *LD = cast<LoadSDNode>(N);
8937 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008938
8939 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8940 if (VT.isSimple()) {
8941 MVT LoadVT = VT.getSimpleVT();
8942 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8943 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8944 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
8945 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
8946 return expandVSXLoadForLE(N, DCI);
8947 }
8948
Hal Finkelcf2e9082013-05-24 23:00:14 +00008949 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8950 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8951 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8952 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Bill Schmidt2d1128a2014-10-17 15:13:38 +00008953 // P8 and later hardware should just use LOAD.
8954 !TM.getSubtarget<PPCSubtarget>().hasP8Vector() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008955 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8956 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008957 LD->getAlignment() < ABIAlignment) {
8958 // This is a type-legal unaligned Altivec load.
8959 SDValue Chain = LD->getChain();
8960 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008961 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008962
8963 // This implements the loading of unaligned vectors as described in
8964 // the venerable Apple Velocity Engine overview. Specifically:
8965 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8966 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8967 //
8968 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008969 // loads into an alignment-based permutation-control instruction (lvsl
8970 // or lvsr), a series of regular vector loads (which always truncate
8971 // their input address to an aligned address), and a series of
8972 // permutations. The results of these permutations are the requested
8973 // loaded values. The trick is that the last "extra" load is not taken
8974 // from the address you might suspect (sizeof(vector) bytes after the
8975 // last requested load), but rather sizeof(vector) - 1 bytes after the
8976 // last requested vector. The point of this is to avoid a page fault if
8977 // the base address happened to be aligned. This works because if the
8978 // base address is aligned, then adding less than a full vector length
8979 // will cause the last vector in the sequence to be (re)loaded.
8980 // Otherwise, the next vector will be fetched as you might suspect was
8981 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008982
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008983 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008984 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008985 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8986 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008987 Intrinsic::ID Intr = (isLittleEndian ?
8988 Intrinsic::ppc_altivec_lvsr :
8989 Intrinsic::ppc_altivec_lvsl);
8990 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008991
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008992 // Create the new MMO for the new base load. It is like the original MMO,
8993 // but represents an area in memory almost twice the vector size centered
8994 // on the original address. If the address is unaligned, we might start
8995 // reading up to (sizeof(vector)-1) bytes below the address of the
8996 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008997 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008998 MachineMemOperand *BaseMMO =
8999 MF.getMachineMemOperand(LD->getMemOperand(),
9000 -LD->getMemoryVT().getStoreSize()+1,
9001 2*LD->getMemoryVT().getStoreSize()-1);
9002
9003 // Create the new base load.
9004 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
9005 getPointerTy());
9006 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
9007 SDValue BaseLoad =
9008 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
9009 DAG.getVTList(MVT::v4i32, MVT::Other),
9010 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009011
9012 // Note that the value of IncOffset (which is provided to the next
9013 // load's pointer info offset value, and thus used to calculate the
9014 // alignment), and the value of IncValue (which is actually used to
9015 // increment the pointer value) are different! This is because we
9016 // require the next load to appear to be aligned, even though it
9017 // is actually offset from the base pointer by a lesser amount.
9018 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00009019 int IncValue = IncOffset;
9020
9021 // Walk (both up and down) the chain looking for another load at the real
9022 // (aligned) offset (the alignment of the other load does not matter in
9023 // this case). If found, then do not use the offset reduction trick, as
9024 // that will prevent the loads from being later combined (as they would
9025 // otherwise be duplicates).
9026 if (!findConsecutiveLoad(LD, DAG))
9027 --IncValue;
9028
Hal Finkelcf2e9082013-05-24 23:00:14 +00009029 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
9030 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
9031
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009032 MachineMemOperand *ExtraMMO =
9033 MF.getMachineMemOperand(LD->getMemOperand(),
9034 1, 2*LD->getMemoryVT().getStoreSize()-1);
9035 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00009036 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009037 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
9038 DAG.getVTList(MVT::v4i32, MVT::Other),
9039 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009040
9041 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
9042 BaseLoad.getValue(1), ExtraLoad.getValue(1));
9043
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009044 // Because vperm has a big-endian bias, we must reverse the order
9045 // of the input vectors and complement the permute control vector
9046 // when generating little endian code. We have already handled the
9047 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
9048 // and ExtraLoad here.
9049 SDValue Perm;
9050 if (isLittleEndian)
9051 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
9052 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
9053 else
9054 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
9055 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009056
9057 if (VT != MVT::v4i32)
9058 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
9059
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009060 // The output of the permutation is our loaded result, the TokenFactor is
9061 // our new chain.
9062 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009063 return SDValue(N, 0);
9064 }
9065 }
9066 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009067 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009068 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009069 Intrinsic::ID Intr = (isLittleEndian ?
9070 Intrinsic::ppc_altivec_lvsr :
9071 Intrinsic::ppc_altivec_lvsl);
9072 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009073 N->getOperand(1)->getOpcode() == ISD::ADD) {
9074 SDValue Add = N->getOperand(1);
9075
9076 if (DAG.MaskedValueIsZero(Add->getOperand(1),
9077 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
9078 Add.getValueType().getScalarType().getSizeInBits()))) {
9079 SDNode *BasePtr = Add->getOperand(0).getNode();
9080 for (SDNode::use_iterator UI = BasePtr->use_begin(),
9081 UE = BasePtr->use_end(); UI != UE; ++UI) {
9082 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9083 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009084 Intr) {
9085 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009086 // multiple of that one. The results will be the same, so use the
9087 // one we've just found instead.
9088
9089 return SDValue(*UI, 0);
9090 }
9091 }
9092 }
9093 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009094 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00009095
9096 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00009097 case ISD::INTRINSIC_W_CHAIN: {
9098 // For little endian, VSX loads require generating lxvd2x/xxswapd.
9099 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
9100 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
9101 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9102 default:
9103 break;
9104 case Intrinsic::ppc_vsx_lxvw4x:
9105 case Intrinsic::ppc_vsx_lxvd2x:
9106 return expandVSXLoadForLE(N, DCI);
9107 }
9108 }
9109 break;
9110 }
9111 case ISD::INTRINSIC_VOID: {
9112 // For little endian, VSX stores require generating xxswapd/stxvd2x.
9113 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
9114 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
9115 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9116 default:
9117 break;
9118 case Intrinsic::ppc_vsx_stxvw4x:
9119 case Intrinsic::ppc_vsx_stxvd2x:
9120 return expandVSXStoreForLE(N, DCI);
9121 }
9122 }
9123 break;
9124 }
Chris Lattnera7976d32006-07-10 20:56:58 +00009125 case ISD::BSWAP:
9126 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00009127 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00009128 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00009129 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
9130 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00009131 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00009132 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009133 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00009134 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00009135 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009136 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00009137 LD->getChain(), // Chain
9138 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009139 DAG.getValueType(N->getValueType(0)) // VT
9140 };
Dan Gohman48b185d2009-09-25 20:36:54 +00009141 SDValue BSLoad =
9142 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00009143 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
9144 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00009145 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00009146
Scott Michelcf0da6c2009-02-17 22:15:04 +00009147 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009148 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00009149 if (N->getValueType(0) == MVT::i16)
9150 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009151
Chris Lattnera7976d32006-07-10 20:56:58 +00009152 // First, combine the bswap away. This makes the value produced by the
9153 // load dead.
9154 DCI.CombineTo(N, ResVal);
9155
9156 // Next, combine the load away, we give it a bogus result value but a real
9157 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00009158 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00009159
Chris Lattnera7976d32006-07-10 20:56:58 +00009160 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009161 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00009162 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009163
Chris Lattner27f53452006-03-01 05:50:56 +00009164 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00009165 case PPCISD::VCMP: {
9166 // If a VCMPo node already exists with exactly the same operands as this
9167 // node, use its result instead of this node (VCMPo computes both a CR6 and
9168 // a normal output).
9169 //
9170 if (!N->getOperand(0).hasOneUse() &&
9171 !N->getOperand(1).hasOneUse() &&
9172 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00009173
Chris Lattnerd4058a52006-03-31 06:02:07 +00009174 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00009175 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009176
Gabor Greiff304a7a2008-08-28 21:40:38 +00009177 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00009178 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
9179 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00009180 if (UI->getOpcode() == PPCISD::VCMPo &&
9181 UI->getOperand(1) == N->getOperand(1) &&
9182 UI->getOperand(2) == N->getOperand(2) &&
9183 UI->getOperand(0) == N->getOperand(0)) {
9184 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00009185 break;
9186 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009187
Chris Lattner518834c2006-04-18 18:28:22 +00009188 // If there is no VCMPo node, or if the flag value has a single use, don't
9189 // transform this.
9190 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
9191 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009192
9193 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00009194 // chain, this transformation is more complex. Note that multiple things
9195 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00009196 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009197 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00009198 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00009199 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00009200 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00009201 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009202 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00009203 FlagUser = User;
9204 break;
9205 }
9206 }
9207 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009208
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009209 // If the user is a MFOCRF instruction, we know this is safe.
9210 // Otherwise we give up for right now.
9211 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009212 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00009213 }
9214 break;
9215 }
Hal Finkel940ab932014-02-28 00:27:01 +00009216 case ISD::BRCOND: {
9217 SDValue Cond = N->getOperand(1);
9218 SDValue Target = N->getOperand(2);
9219
9220 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9221 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
9222 Intrinsic::ppc_is_decremented_ctr_nonzero) {
9223
9224 // We now need to make the intrinsic dead (it cannot be instruction
9225 // selected).
9226 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
9227 assert(Cond.getNode()->hasOneUse() &&
9228 "Counter decrement has more than one use");
9229
9230 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
9231 N->getOperand(0), Target);
9232 }
9233 }
9234 break;
Chris Lattner9754d142006-04-18 17:59:36 +00009235 case ISD::BR_CC: {
9236 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009237 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00009238 // lowering is done pre-legalize, because the legalizer lowers the predicate
9239 // compare down to code that is difficult to reassemble.
9240 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009241 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00009242
9243 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
9244 // value. If so, pass-through the AND to get to the intrinsic.
9245 if (LHS.getOpcode() == ISD::AND &&
9246 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9247 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
9248 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9249 isa<ConstantSDNode>(LHS.getOperand(1)) &&
9250 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
9251 isZero())
9252 LHS = LHS.getOperand(0);
9253
9254 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9255 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
9256 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9257 isa<ConstantSDNode>(RHS)) {
9258 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
9259 "Counter decrement comparison is not EQ or NE");
9260
9261 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
9262 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
9263 (CC == ISD::SETNE && !Val);
9264
9265 // We now need to make the intrinsic dead (it cannot be instruction
9266 // selected).
9267 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
9268 assert(LHS.getNode()->hasOneUse() &&
9269 "Counter decrement has more than one use");
9270
9271 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
9272 N->getOperand(0), N->getOperand(4));
9273 }
9274
Chris Lattner9754d142006-04-18 17:59:36 +00009275 int CompareOpc;
9276 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009277
Chris Lattner9754d142006-04-18 17:59:36 +00009278 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9279 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
9280 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
9281 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00009282
Chris Lattner9754d142006-04-18 17:59:36 +00009283 // If this is a comparison against something other than 0/1, then we know
9284 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00009285 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00009286 if (Val != 0 && Val != 1) {
9287 if (CC == ISD::SETEQ) // Cond never true, remove branch.
9288 return N->getOperand(0);
9289 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00009290 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00009291 N->getOperand(0), N->getOperand(4));
9292 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009293
Chris Lattner9754d142006-04-18 17:59:36 +00009294 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009295
Chris Lattner9754d142006-04-18 17:59:36 +00009296 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009297 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009298 LHS.getOperand(2), // LHS of compare
9299 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00009300 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009301 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00009302 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00009303 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009304
Chris Lattner9754d142006-04-18 17:59:36 +00009305 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009306 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00009307 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00009308 default: // Can't happen, don't crash on invalid number though.
9309 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009310 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00009311 break;
9312 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009313 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00009314 break;
9315 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009316 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00009317 break;
9318 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009319 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00009320 break;
9321 }
9322
Owen Anderson9f944592009-08-11 20:47:22 +00009323 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
9324 DAG.getConstant(CompOpc, MVT::i32),
9325 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00009326 N->getOperand(4), CompNode.getValue(1));
9327 }
9328 break;
9329 }
Chris Lattnerf4184352006-03-01 04:57:39 +00009330 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009331
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009332 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00009333}
9334
Hal Finkel13d104b2014-12-11 18:37:52 +00009335SDValue
9336PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
9337 SelectionDAG &DAG,
9338 std::vector<SDNode *> *Created) const {
9339 // fold (sdiv X, pow2)
9340 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +00009341 if (VT == MVT::i64 && !Subtarget.isPPC64())
9342 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +00009343 if ((VT != MVT::i32 && VT != MVT::i64) ||
9344 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
9345 return SDValue();
9346
9347 SDLoc DL(N);
9348 SDValue N0 = N->getOperand(0);
9349
9350 bool IsNegPow2 = (-Divisor).isPowerOf2();
9351 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
9352 SDValue ShiftAmt = DAG.getConstant(Lg2, VT);
9353
9354 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
9355 if (Created)
9356 Created->push_back(Op.getNode());
9357
9358 if (IsNegPow2) {
9359 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op);
9360 if (Created)
9361 Created->push_back(Op.getNode());
9362 }
9363
9364 return Op;
9365}
9366
Chris Lattner4211ca92006-04-14 06:01:58 +00009367//===----------------------------------------------------------------------===//
9368// Inline Assembly Support
9369//===----------------------------------------------------------------------===//
9370
Jay Foada0653a32014-05-14 21:14:37 +00009371void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
9372 APInt &KnownZero,
9373 APInt &KnownOne,
9374 const SelectionDAG &DAG,
9375 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009376 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00009377 switch (Op.getOpcode()) {
9378 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00009379 case PPCISD::LBRX: {
9380 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00009381 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00009382 KnownZero = 0xFFFF0000;
9383 break;
9384 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009385 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00009386 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00009387 default: break;
9388 case Intrinsic::ppc_altivec_vcmpbfp_p:
9389 case Intrinsic::ppc_altivec_vcmpeqfp_p:
9390 case Intrinsic::ppc_altivec_vcmpequb_p:
9391 case Intrinsic::ppc_altivec_vcmpequh_p:
9392 case Intrinsic::ppc_altivec_vcmpequw_p:
9393 case Intrinsic::ppc_altivec_vcmpgefp_p:
9394 case Intrinsic::ppc_altivec_vcmpgtfp_p:
9395 case Intrinsic::ppc_altivec_vcmpgtsb_p:
9396 case Intrinsic::ppc_altivec_vcmpgtsh_p:
9397 case Intrinsic::ppc_altivec_vcmpgtsw_p:
9398 case Intrinsic::ppc_altivec_vcmpgtub_p:
9399 case Intrinsic::ppc_altivec_vcmpgtuh_p:
9400 case Intrinsic::ppc_altivec_vcmpgtuw_p:
9401 KnownZero = ~1U; // All bits but the low one are known to be zero.
9402 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009403 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009404 }
9405 }
9406}
9407
Hal Finkel57725662015-01-03 17:58:24 +00009408unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const {
9409 switch (Subtarget.getDarwinDirective()) {
9410 default: break;
9411 case PPC::DIR_970:
9412 case PPC::DIR_PWR4:
9413 case PPC::DIR_PWR5:
9414 case PPC::DIR_PWR5X:
9415 case PPC::DIR_PWR6:
9416 case PPC::DIR_PWR6X:
9417 case PPC::DIR_PWR7:
9418 case PPC::DIR_PWR8: {
9419 if (!ML)
9420 break;
9421
9422 const PPCInstrInfo *TII =
9423 static_cast<const PPCInstrInfo *>(getTargetMachine().getSubtargetImpl()->
9424 getInstrInfo());
9425
9426 // For small loops (between 5 and 8 instructions), align to a 32-byte
9427 // boundary so that the entire loop fits in one instruction-cache line.
9428 uint64_t LoopSize = 0;
9429 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I)
9430 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J)
9431 LoopSize += TII->GetInstSizeInBytes(J);
9432
9433 if (LoopSize > 16 && LoopSize <= 32)
9434 return 5;
9435
9436 break;
9437 }
9438 }
9439
9440 return TargetLowering::getPrefLoopAlignment(ML);
9441}
Chris Lattnerc5287c02006-04-02 06:26:07 +00009442
Chris Lattnerd6855142007-03-25 02:14:49 +00009443/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00009444/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009445PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00009446PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
9447 if (Constraint.size() == 1) {
9448 switch (Constraint[0]) {
9449 default: break;
9450 case 'b':
9451 case 'r':
9452 case 'f':
9453 case 'v':
9454 case 'y':
9455 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00009456 case 'Z':
9457 // FIXME: While Z does indicate a memory constraint, it specifically
9458 // indicates an r+r address (used in conjunction with the 'y' modifier
9459 // in the replacement string). Currently, we're forcing the base
9460 // register to be r0 in the asm printer (which is interpreted as zero)
9461 // and forming the complete address in the second register. This is
9462 // suboptimal.
9463 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00009464 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009465 } else if (Constraint == "wc") { // individual CR bits.
9466 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00009467 } else if (Constraint == "wa" || Constraint == "wd" ||
9468 Constraint == "wf" || Constraint == "ws") {
9469 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00009470 }
9471 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00009472}
9473
John Thompsone8360b72010-10-29 17:29:13 +00009474/// Examine constraint type and operand type and determine a weight value.
9475/// This object must already have been set up with the operand type
9476/// and the current alternative constraint selected.
9477TargetLowering::ConstraintWeight
9478PPCTargetLowering::getSingleConstraintMatchWeight(
9479 AsmOperandInfo &info, const char *constraint) const {
9480 ConstraintWeight weight = CW_Invalid;
9481 Value *CallOperandVal = info.CallOperandVal;
9482 // If we don't have a value, we can't do a match,
9483 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00009484 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00009485 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00009486 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00009487
John Thompsone8360b72010-10-29 17:29:13 +00009488 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00009489 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
9490 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00009491 else if ((StringRef(constraint) == "wa" ||
9492 StringRef(constraint) == "wd" ||
9493 StringRef(constraint) == "wf") &&
9494 type->isVectorTy())
9495 return CW_Register;
9496 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
9497 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00009498
John Thompsone8360b72010-10-29 17:29:13 +00009499 switch (*constraint) {
9500 default:
9501 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
9502 break;
9503 case 'b':
9504 if (type->isIntegerTy())
9505 weight = CW_Register;
9506 break;
9507 case 'f':
9508 if (type->isFloatTy())
9509 weight = CW_Register;
9510 break;
9511 case 'd':
9512 if (type->isDoubleTy())
9513 weight = CW_Register;
9514 break;
9515 case 'v':
9516 if (type->isVectorTy())
9517 weight = CW_Register;
9518 break;
9519 case 'y':
9520 weight = CW_Register;
9521 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00009522 case 'Z':
9523 weight = CW_Memory;
9524 break;
John Thompsone8360b72010-10-29 17:29:13 +00009525 }
9526 return weight;
9527}
9528
Scott Michelcf0da6c2009-02-17 22:15:04 +00009529std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00009530PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00009531 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00009532 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00009533 // GCC RS6000 Constraint Letters
9534 switch (Constraint[0]) {
9535 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009536 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00009537 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
9538 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009539 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009540 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00009541 return std::make_pair(0U, &PPC::G8RCRegClass);
9542 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009543 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009544 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00009545 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009546 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00009547 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009548 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009549 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00009550 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009551 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00009552 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009553 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009554 } else if (Constraint == "wc") { // an individual CR bit.
9555 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00009556 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00009557 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00009558 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00009559 } else if (Constraint == "ws") {
9560 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009561 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009562
Hal Finkelb176acb2013-08-03 12:25:10 +00009563 std::pair<unsigned, const TargetRegisterClass*> R =
9564 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
9565
9566 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
9567 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
9568 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
9569 // register.
9570 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
9571 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009572 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00009573 PPC::GPRCRegClass.contains(R.first)) {
Eric Christopherd9134482014-08-04 21:25:23 +00009574 const TargetRegisterInfo *TRI =
9575 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +00009576 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00009577 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00009578 &PPC::G8RCRegClass);
9579 }
9580
Hal Finkelaa10b3c2014-12-08 22:54:22 +00009581 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
9582 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
9583 R.first = PPC::CR0;
9584 R.second = &PPC::CRRCRegClass;
9585 }
9586
Hal Finkelb176acb2013-08-03 12:25:10 +00009587 return R;
Chris Lattner01513612006-01-31 19:20:21 +00009588}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009589
Chris Lattner584a11a2006-11-02 01:44:04 +00009590
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009591/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00009592/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00009593void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009594 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009595 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009596 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009597 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009598
Eric Christopherde9399b2011-06-02 23:16:42 +00009599 // Only support length 1 constraints.
9600 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009601
Eric Christopherde9399b2011-06-02 23:16:42 +00009602 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009603 switch (Letter) {
9604 default: break;
9605 case 'I':
9606 case 'J':
9607 case 'K':
9608 case 'L':
9609 case 'M':
9610 case 'N':
9611 case 'O':
9612 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009613 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009614 if (!CST) return; // Must be an immediate to match.
Hal Finkelc91fc112014-12-03 09:37:50 +00009615 int64_t Value = CST->getSExtValue();
9616 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
9617 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009618 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009619 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009620 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009621 if (isInt<16>(Value))
9622 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009623 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009624 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009625 if (isShiftedUInt<16, 16>(Value))
9626 Result = DAG.getTargetConstant(Value, TCVT);
9627 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009628 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +00009629 if (isShiftedInt<16, 16>(Value))
9630 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009631 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009632 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009633 if (isUInt<16>(Value))
9634 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009635 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009636 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009637 if (Value > 31)
Hal Finkelc91fc112014-12-03 09:37:50 +00009638 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009639 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009640 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +00009641 if (Value > 0 && isPowerOf2_64(Value))
9642 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009643 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009644 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009645 if (Value == 0)
Hal Finkelc91fc112014-12-03 09:37:50 +00009646 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009647 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009648 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009649 if (isInt<16>(-Value))
9650 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009651 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009652 }
9653 break;
9654 }
9655 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009656
Gabor Greiff304a7a2008-08-28 21:40:38 +00009657 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009658 Ops.push_back(Result);
9659 return;
9660 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009661
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009662 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009663 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009664}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009665
Chris Lattner1eb94d92007-03-30 23:15:24 +00009666// isLegalAddressingMode - Return true if the addressing mode represented
9667// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009668bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009669 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009670 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009671
Chris Lattner1eb94d92007-03-30 23:15:24 +00009672 // PPC allows a sign-extended 16-bit immediate field.
9673 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9674 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009675
Chris Lattner1eb94d92007-03-30 23:15:24 +00009676 // No global is ever allowed as a base.
9677 if (AM.BaseGV)
9678 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009679
9680 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009681 switch (AM.Scale) {
9682 case 0: // "r+i" or just "i", depending on HasBaseReg.
9683 break;
9684 case 1:
9685 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9686 return false;
9687 // Otherwise we have r+r or r+i.
9688 break;
9689 case 2:
9690 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9691 return false;
9692 // Allow 2*r as r+r.
9693 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009694 default:
9695 // No other scales are supported.
9696 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009697 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009698
Chris Lattner1eb94d92007-03-30 23:15:24 +00009699 return true;
9700}
9701
Dan Gohman21cea8a2010-04-17 15:26:15 +00009702SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9703 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009704 MachineFunction &MF = DAG.getMachineFunction();
9705 MachineFrameInfo *MFI = MF.getFrameInfo();
9706 MFI->setReturnAddressIsTaken(true);
9707
Bill Wendling908bf812014-01-06 00:43:20 +00009708 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009709 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009710
Andrew Trickef9de2a2013-05-25 02:42:55 +00009711 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009712 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009713
Dale Johannesen81bfca72010-05-03 22:59:34 +00009714 // Make sure the function does not optimize away the store of the RA to
9715 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009716 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009717 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009718 bool isPPC64 = Subtarget.isPPC64();
9719 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009720
9721 if (Depth > 0) {
9722 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9723 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009724
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009725 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009726 isPPC64? MVT::i64 : MVT::i32);
9727 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9728 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9729 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009730 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009731 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009732
Chris Lattnerf6a81562007-12-08 06:59:59 +00009733 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009734 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009735 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009736 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009737}
9738
Dan Gohman21cea8a2010-04-17 15:26:15 +00009739SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9740 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009741 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009742 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009743
Owen Anderson53aa7a92009-08-10 22:56:29 +00009744 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009745 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009746
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009747 MachineFunction &MF = DAG.getMachineFunction();
9748 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009749 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009750
9751 // Naked functions never have a frame pointer, and so we use r1. For all
9752 // other functions, this decision must be delayed until during PEI.
9753 unsigned FrameReg;
9754 if (MF.getFunction()->getAttributes().hasAttribute(
9755 AttributeSet::FunctionIndex, Attribute::Naked))
9756 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9757 else
9758 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9759
Dale Johannesen81bfca72010-05-03 22:59:34 +00009760 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9761 PtrVT);
9762 while (Depth--)
9763 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009764 FrameAddr, MachinePointerInfo(), false, false,
9765 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009766 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009767}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009768
Hal Finkel0d8db462014-05-11 19:29:11 +00009769// FIXME? Maybe this could be a TableGen attribute on some registers and
9770// this table could be generated automatically from RegInfo.
9771unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9772 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009773 bool isPPC64 = Subtarget.isPPC64();
9774 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009775
9776 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9777 (!isPPC64 && VT != MVT::i32))
9778 report_fatal_error("Invalid register global variable type");
9779
9780 bool is64Bit = isPPC64 && VT == MVT::i64;
9781 unsigned Reg = StringSwitch<unsigned>(RegName)
9782 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9783 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9784 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9785 (is64Bit ? PPC::X13 : PPC::R13))
9786 .Default(0);
9787
9788 if (Reg)
9789 return Reg;
9790 report_fatal_error("Invalid register name global variable");
9791}
9792
Dan Gohmanc14e5222008-10-21 03:41:46 +00009793bool
9794PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9795 // The PowerPC target isn't yet aware of offsets.
9796 return false;
9797}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009798
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009799bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9800 const CallInst &I,
9801 unsigned Intrinsic) const {
9802
9803 switch (Intrinsic) {
9804 case Intrinsic::ppc_altivec_lvx:
9805 case Intrinsic::ppc_altivec_lvxl:
9806 case Intrinsic::ppc_altivec_lvebx:
9807 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009808 case Intrinsic::ppc_altivec_lvewx:
9809 case Intrinsic::ppc_vsx_lxvd2x:
9810 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009811 EVT VT;
9812 switch (Intrinsic) {
9813 case Intrinsic::ppc_altivec_lvebx:
9814 VT = MVT::i8;
9815 break;
9816 case Intrinsic::ppc_altivec_lvehx:
9817 VT = MVT::i16;
9818 break;
9819 case Intrinsic::ppc_altivec_lvewx:
9820 VT = MVT::i32;
9821 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009822 case Intrinsic::ppc_vsx_lxvd2x:
9823 VT = MVT::v2f64;
9824 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009825 default:
9826 VT = MVT::v4i32;
9827 break;
9828 }
9829
9830 Info.opc = ISD::INTRINSIC_W_CHAIN;
9831 Info.memVT = VT;
9832 Info.ptrVal = I.getArgOperand(0);
9833 Info.offset = -VT.getStoreSize()+1;
9834 Info.size = 2*VT.getStoreSize()-1;
9835 Info.align = 1;
9836 Info.vol = false;
9837 Info.readMem = true;
9838 Info.writeMem = false;
9839 return true;
9840 }
9841 case Intrinsic::ppc_altivec_stvx:
9842 case Intrinsic::ppc_altivec_stvxl:
9843 case Intrinsic::ppc_altivec_stvebx:
9844 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009845 case Intrinsic::ppc_altivec_stvewx:
9846 case Intrinsic::ppc_vsx_stxvd2x:
9847 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009848 EVT VT;
9849 switch (Intrinsic) {
9850 case Intrinsic::ppc_altivec_stvebx:
9851 VT = MVT::i8;
9852 break;
9853 case Intrinsic::ppc_altivec_stvehx:
9854 VT = MVT::i16;
9855 break;
9856 case Intrinsic::ppc_altivec_stvewx:
9857 VT = MVT::i32;
9858 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009859 case Intrinsic::ppc_vsx_stxvd2x:
9860 VT = MVT::v2f64;
9861 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009862 default:
9863 VT = MVT::v4i32;
9864 break;
9865 }
9866
9867 Info.opc = ISD::INTRINSIC_VOID;
9868 Info.memVT = VT;
9869 Info.ptrVal = I.getArgOperand(1);
9870 Info.offset = -VT.getStoreSize()+1;
9871 Info.size = 2*VT.getStoreSize()-1;
9872 Info.align = 1;
9873 Info.vol = false;
9874 Info.readMem = false;
9875 Info.writeMem = true;
9876 return true;
9877 }
9878 default:
9879 break;
9880 }
9881
9882 return false;
9883}
9884
Evan Chengd9929f02010-04-01 20:10:42 +00009885/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009886/// and store operations as a result of memset, memcpy, and memmove
9887/// lowering. If DstAlign is zero that means it's safe to destination
9888/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9889/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009890/// probably because the source does not need to be loaded. If 'IsMemset' is
9891/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9892/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9893/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009894/// It returns EVT::Other if the type should be determined using generic
9895/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009896EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9897 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009898 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009899 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009900 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009901 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009902 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009903 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009904 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009905 }
9906}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009907
Hal Finkel34974ed2014-04-12 21:52:38 +00009908/// \brief Returns true if it is beneficial to convert a load of a constant
9909/// to just the constant itself.
9910bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9911 Type *Ty) const {
9912 assert(Ty->isIntegerTy());
9913
9914 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9915 if (BitSize == 0 || BitSize > 64)
9916 return false;
9917 return true;
9918}
9919
9920bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9921 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9922 return false;
9923 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9924 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9925 return NumBits1 == 64 && NumBits2 == 32;
9926}
9927
9928bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9929 if (!VT1.isInteger() || !VT2.isInteger())
9930 return false;
9931 unsigned NumBits1 = VT1.getSizeInBits();
9932 unsigned NumBits2 = VT2.getSizeInBits();
9933 return NumBits1 == 64 && NumBits2 == 32;
9934}
9935
Hal Finkel5d5d1532015-01-10 08:21:59 +00009936bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9937 // Generally speaking, zexts are not free, but they are free when they can be
9938 // folded with other operations.
9939 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) {
9940 EVT MemVT = LD->getMemoryVT();
9941 if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 ||
9942 (Subtarget.isPPC64() && MemVT == MVT::i32)) &&
9943 (LD->getExtensionType() == ISD::NON_EXTLOAD ||
9944 LD->getExtensionType() == ISD::ZEXTLOAD))
9945 return true;
9946 }
9947
9948 // FIXME: Add other cases...
9949 // - 32-bit shifts with a zext to i64
9950 // - zext after ctlz, bswap, etc.
9951 // - zext after and by a constant mask
9952
9953 return TargetLowering::isZExtFree(Val, VT2);
9954}
9955
Olivier Sallenave32509692015-01-13 15:06:36 +00009956bool PPCTargetLowering::isFPExtFree(EVT VT) const {
9957 assert(VT.isFloatingPoint());
9958 return true;
9959}
9960
Hal Finkel34974ed2014-04-12 21:52:38 +00009961bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9962 return isInt<16>(Imm) || isUInt<16>(Imm);
9963}
9964
9965bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9966 return isInt<16>(Imm) || isUInt<16>(Imm);
9967}
9968
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009969bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9970 unsigned,
9971 unsigned,
9972 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009973 if (DisablePPCUnaligned)
9974 return false;
9975
9976 // PowerPC supports unaligned memory access for simple non-vector types.
9977 // Although accessing unaligned addresses is not as efficient as accessing
9978 // aligned addresses, it is generally more efficient than manual expansion,
9979 // and generally only traps for software emulation when crossing page
9980 // boundaries.
9981
9982 if (!VT.isSimple())
9983 return false;
9984
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009985 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009986 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +00009987 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
9988 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009989 return false;
9990 } else {
9991 return false;
9992 }
9993 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009994
9995 if (VT == MVT::ppcf128)
9996 return false;
9997
9998 if (Fast)
9999 *Fast = true;
10000
10001 return true;
10002}
10003
Stephen Lin73de7bf2013-07-09 18:16:56 +000010004bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
10005 VT = VT.getScalarType();
10006
Hal Finkel0a479ae2012-06-22 00:49:52 +000010007 if (!VT.isSimple())
10008 return false;
10009
10010 switch (VT.getSimpleVT().SimpleTy) {
10011 case MVT::f32:
10012 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +000010013 return true;
10014 default:
10015 break;
10016 }
10017
10018 return false;
10019}
10020
Hal Finkel934361a2015-01-14 01:07:51 +000010021const MCPhysReg *
10022PPCTargetLowering::getScratchRegisters(CallingConv::ID) const {
10023 // LR is a callee-save register, but we must treat it as clobbered by any call
10024 // site. Hence we include LR in the scratch registers, which are in turn added
10025 // as implicit-defs for stackmaps and patchpoints. The same reasoning applies
10026 // to CTR, which is used by any indirect call.
10027 static const MCPhysReg ScratchRegs[] = {
Hal Finkelc19805a2015-01-17 03:57:34 +000010028 PPC::X12, PPC::LR8, PPC::CTR8, 0
Hal Finkel934361a2015-01-14 01:07:51 +000010029 };
10030
10031 return ScratchRegs;
10032}
10033
Hal Finkelb4240ca2014-03-31 17:48:16 +000010034bool
10035PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
10036 EVT VT , unsigned DefinedValues) const {
10037 if (VT == MVT::v2i64)
10038 return false;
10039
10040 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
10041}
10042
Hal Finkel88ed4e32012-04-01 19:23:08 +000010043Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010044 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +000010045 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +000010046
Hal Finkel4e9f1a82012-06-10 19:32:29 +000010047 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +000010048}
10049
Bill Schmidt0cf702f2013-07-30 00:50:39 +000010050// Create a fast isel object.
10051FastISel *
10052PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
10053 const TargetLibraryInfo *LibInfo) const {
10054 return PPC::createFastISel(FuncInfo, LibInfo);
10055}