blob: 416acf841c033be8309875318d1c41a7b3bb0958 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner3c763092007-02-25 08:29:00 +0000426
427//===----------------------------------------------------------------------===//
428// Return Value Calling Convention Implementation
429//===----------------------------------------------------------------------===//
430
431/// GetRetValueLocs - If we are returning a set of values with the specified
432/// value types, determine the set of registers each one will land in. This
433/// sets one element of the ResultRegs array for each element in the VTs array.
434static void GetRetValueLocs(const MVT::ValueType *VTs, unsigned NumVTs,
435 unsigned *ResultRegs,
436 const X86Subtarget *Subtarget,
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000437 unsigned CC) {
Chris Lattner3c763092007-02-25 08:29:00 +0000438 if (NumVTs == 0) return;
439
440 if (NumVTs == 2) {
441 ResultRegs[0] = VTs[0] == MVT::i64 ? X86::RAX : X86::EAX;
442 ResultRegs[1] = VTs[1] == MVT::i64 ? X86::RDX : X86::EDX;
443 return;
444 }
445
446 // Otherwise, NumVTs is 1.
447 MVT::ValueType ArgVT = VTs[0];
448
Chris Lattner0cd99602007-02-25 08:59:22 +0000449 unsigned Reg;
450 switch (ArgVT) {
451 case MVT::i8: Reg = X86::AL; break;
452 case MVT::i16: Reg = X86::AX; break;
453 case MVT::i32: Reg = X86::EAX; break;
454 case MVT::i64: Reg = X86::RAX; break;
455 case MVT::f32:
456 case MVT::f64:
457 if (Subtarget->is64Bit())
458 Reg = X86::XMM0; // FP values in X86-64 go in XMM0.
Chris Lattner3e070332007-02-25 22:23:46 +0000459 else if (CC == CallingConv::Fast && Subtarget->hasSSE2())
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000460 Reg = X86::XMM0; // FP values in X86-32 with fastcc go in XMM0.
Chris Lattner0cd99602007-02-25 08:59:22 +0000461 else
462 Reg = X86::ST0; // FP values in X86-32 go in ST0.
463 break;
464 default:
465 assert(MVT::isVector(ArgVT) && "Unknown return value type!");
466 Reg = X86::XMM0; // Int/FP vector result -> XMM0.
467 break;
Chris Lattner3c763092007-02-25 08:29:00 +0000468 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000469 ResultRegs[0] = Reg;
470}
471
Chris Lattner2fc0d702007-02-25 09:12:39 +0000472/// LowerRET - Lower an ISD::RET node.
473SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
474 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
475
476 // Support up returning up to two registers.
477 MVT::ValueType VTs[2];
478 unsigned DestRegs[2];
479 unsigned NumRegs = Op.getNumOperands() / 2;
480 assert(NumRegs <= 2 && "Can only return up to two regs!");
481
482 for (unsigned i = 0; i != NumRegs; ++i)
483 VTs[i] = Op.getOperand(i*2+1).getValueType();
484
485 // Determine which register each value should be copied into.
486 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget,
487 DAG.getMachineFunction().getFunction()->getCallingConv());
488
489 // If this is the first return lowered for this function, add the regs to the
490 // liveout set for the function.
491 if (DAG.getMachineFunction().liveout_empty()) {
492 for (unsigned i = 0; i != NumRegs; ++i)
493 DAG.getMachineFunction().addLiveOut(DestRegs[i]);
494 }
495
496 SDOperand Chain = Op.getOperand(0);
497 SDOperand Flag;
498
499 // Copy the result values into the output registers.
500 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
501 for (unsigned i = 0; i != NumRegs; ++i) {
502 Chain = DAG.getCopyToReg(Chain, DestRegs[i], Op.getOperand(i*2+1), Flag);
503 Flag = Chain.getValue(1);
504 }
505 } else {
506 // We need to handle a destination of ST0 specially, because it isn't really
507 // a register.
508 SDOperand Value = Op.getOperand(1);
509
510 // If this is an FP return with ScalarSSE, we need to move the value from
511 // an XMM register onto the fp-stack.
512 if (X86ScalarSSE) {
513 SDOperand MemLoc;
514
515 // If this is a load into a scalarsse value, don't store the loaded value
516 // back to the stack, only to reload it: just replace the scalar-sse load.
517 if (ISD::isNON_EXTLoad(Value.Val) &&
518 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
519 Chain = Value.getOperand(0);
520 MemLoc = Value.getOperand(1);
521 } else {
522 // Spill the value to memory and reload it into top of stack.
523 unsigned Size = MVT::getSizeInBits(VTs[0])/8;
524 MachineFunction &MF = DAG.getMachineFunction();
525 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
526 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
527 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
528 }
529 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
530 SDOperand Ops[] = { Chain, MemLoc, DAG.getValueType(VTs[0]) };
531 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
532 Chain = Value.getValue(1);
533 }
534
535 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
536 SDOperand Ops[] = { Chain, Value };
537 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
538 Flag = Chain.getValue(1);
539 }
540
541 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
542 if (Flag.Val)
543 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
544 else
545 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
546}
547
548
Chris Lattner0cd99602007-02-25 08:59:22 +0000549/// LowerCallResult - Lower the result values of an ISD::CALL into the
550/// appropriate copies out of appropriate physical registers. This assumes that
551/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
552/// being lowered. The returns a SDNode with the same number of values as the
553/// ISD::CALL.
554SDNode *X86TargetLowering::
555LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
556 unsigned CallingConv, SelectionDAG &DAG) {
557 SmallVector<SDOperand, 8> ResultVals;
558
559 // We support returning up to two registers.
560 MVT::ValueType VTs[2];
561 unsigned DestRegs[2];
562 unsigned NumRegs = TheCall->getNumValues() - 1;
563 assert(NumRegs <= 2 && "Can only return up to two regs!");
564
565 for (unsigned i = 0; i != NumRegs; ++i)
566 VTs[i] = TheCall->getValueType(i);
567
568 // Determine which register each value should be copied into.
569 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget, CallingConv);
570
571 // Copy all of the result registers out of their specified physreg.
572 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
573 for (unsigned i = 0; i != NumRegs; ++i) {
574 Chain = DAG.getCopyFromReg(Chain, DestRegs[i], VTs[i],
575 InFlag).getValue(1);
576 InFlag = Chain.getValue(2);
577 ResultVals.push_back(Chain.getValue(0));
578 }
579 } else {
580 // Copies from the FP stack are special, as ST0 isn't a valid register
581 // before the fp stackifier runs.
582
583 // Copy ST0 into an RFP register with FP_GET_RESULT.
584 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
585 SDOperand GROps[] = { Chain, InFlag };
586 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
587 Chain = RetVal.getValue(1);
588 InFlag = RetVal.getValue(2);
589
590 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
591 // an XMM register.
592 if (X86ScalarSSE) {
593 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
594 // shouldn't be necessary except that RFP cannot be live across
595 // multiple blocks. When stackifier is fixed, they can be uncoupled.
596 MachineFunction &MF = DAG.getMachineFunction();
597 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
598 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
599 SDOperand Ops[] = {
600 Chain, RetVal, StackSlot, DAG.getValueType(VTs[0]), InFlag
601 };
602 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
603 RetVal = DAG.getLoad(VTs[0], Chain, StackSlot, NULL, 0);
604 Chain = RetVal.getValue(1);
605 }
606
607 if (VTs[0] == MVT::f32 && !X86ScalarSSE)
608 // FIXME: we would really like to remember that this FP_ROUND
609 // operation is okay to eliminate if we allow excess FP precision.
610 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
611 ResultVals.push_back(RetVal);
612 }
613
614 // Merge everything together with a MERGE_VALUES node.
615 ResultVals.push_back(Chain);
616 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
617 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000618}
619
620
Chris Lattner76ac0682005-11-15 00:40:23 +0000621//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000622// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000623//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000624// StdCall calling convention seems to be standard for many Windows' API
625// routines and around. It differs from C calling convention just a little:
626// callee should clean up the stack, not caller. Symbols should be also
627// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000628
Evan Cheng24eb3f42006-04-27 05:35:28 +0000629/// AddLiveIn - This helper function adds the specified physical register to the
630/// MachineFunction as a live in value. It also creates a corresponding virtual
631/// register for it.
632static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000633 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000634 assert(RC->contains(PReg) && "Not the correct regclass!");
635 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
636 MF.addLiveIn(PReg, VReg);
637 return VReg;
638}
639
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000640/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000641/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000642/// slot; if it is through integer or XMM register, returns the number of
643/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000644static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000645HowToPassCallArgument(MVT::ValueType ObjectVT,
646 bool ArgInReg,
647 unsigned NumIntRegs, unsigned NumXMMRegs,
648 unsigned MaxNumIntRegs,
649 unsigned &ObjSize, unsigned &ObjIntRegs,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000650 unsigned &ObjXMMRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000651 ObjSize = 0;
652 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000653 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000654
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000655 if (MaxNumIntRegs>3) {
656 // We don't have too much registers on ia32! :)
657 MaxNumIntRegs = 3;
658 }
659
Evan Cheng48940d12006-04-27 01:32:22 +0000660 switch (ObjectVT) {
661 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000662 case MVT::i8:
663 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
664 ObjIntRegs = 1;
665 else
666 ObjSize = 1;
667 break;
668 case MVT::i16:
669 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
670 ObjIntRegs = 1;
671 else
672 ObjSize = 2;
673 break;
674 case MVT::i32:
675 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
676 ObjIntRegs = 1;
677 else
678 ObjSize = 4;
679 break;
680 case MVT::i64:
681 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
682 ObjIntRegs = 2;
683 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
684 ObjIntRegs = 1;
685 ObjSize = 4;
686 } else
687 ObjSize = 8;
688 case MVT::f32:
689 ObjSize = 4;
690 break;
691 case MVT::f64:
692 ObjSize = 8;
693 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000694 case MVT::v16i8:
695 case MVT::v8i16:
696 case MVT::v4i32:
697 case MVT::v2i64:
698 case MVT::v4f32:
699 case MVT::v2f64:
Chris Lattner9d9cc842007-02-25 09:14:25 +0000700 if (NumXMMRegs < 4)
701 ObjXMMRegs = 1;
702 else
703 ObjSize = 16;
704 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000705 }
Evan Cheng48940d12006-04-27 01:32:22 +0000706}
707
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000708SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
709 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000710 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000711 MachineFunction &MF = DAG.getMachineFunction();
712 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000713 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000714 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000715 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000716
Evan Cheng48940d12006-04-27 01:32:22 +0000717 // Add DAG nodes to load the arguments... On entry to a function on the X86,
718 // the stack frame looks like this:
719 //
720 // [ESP] -- return address
721 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000722 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000723 // ...
724 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000725 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
726 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
727 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
728 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
729
Evan Chengbfb5ea62006-05-26 19:22:06 +0000730 static const unsigned XMMArgRegs[] = {
731 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
732 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000733 static const unsigned GPRArgRegs[][3] = {
734 { X86::AL, X86::DL, X86::CL },
735 { X86::AX, X86::DX, X86::CX },
736 { X86::EAX, X86::EDX, X86::ECX }
737 };
738 static const TargetRegisterClass* GPRClasses[3] = {
739 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
740 };
741
742 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000743 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
744 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000745 if (!isVarArg) {
746 for (unsigned i = 0; i<NumArgs; ++i) {
747 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
748 ArgInRegs[i] = (Flags >> 1) & 1;
749 SRetArgs[i] = (Flags >> 2) & 1;
750 }
751 }
752
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000753 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000754 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
755 unsigned ArgIncrement = 4;
756 unsigned ObjSize = 0;
757 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000758 unsigned ObjIntRegs = 0;
759 unsigned Reg = 0;
760 SDOperand ArgValue;
761
762 HowToPassCallArgument(ObjectVT,
763 ArgInRegs[i],
764 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000765 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000766
Evan Chenga01e7992006-05-26 18:39:59 +0000767 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000768 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000769
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000770 if (ObjIntRegs || ObjXMMRegs) {
771 switch (ObjectVT) {
772 default: assert(0 && "Unhandled argument type!");
773 case MVT::i8:
774 case MVT::i16:
775 case MVT::i32: {
776 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
777 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
778 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
779 break;
780 }
781 case MVT::v16i8:
782 case MVT::v8i16:
783 case MVT::v4i32:
784 case MVT::v2i64:
785 case MVT::v4f32:
786 case MVT::v2f64:
787 assert(!isStdCall && "Unhandled argument type!");
788 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
789 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
790 break;
791 }
792 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000793 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000794 }
795 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000796 // XMM arguments have to be aligned on 16-byte boundary.
797 if (ObjSize == 16)
798 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000799 // Create the SelectionDAG nodes corresponding to a load from this
800 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000801 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
802 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000803 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000804
805 ArgOffset += ArgIncrement; // Move on to the next argument.
806 if (SRetArgs[i])
807 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000808 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000809
810 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000811 }
812
Evan Cheng17e734f2006-05-23 21:06:34 +0000813 ArgValues.push_back(Root);
814
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000815 // If the function takes variable number of arguments, make a frame index for
816 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000817 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000818 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000819
820 if (isStdCall && !isVarArg) {
821 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
822 BytesCallerReserves = 0;
823 } else {
824 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
825 BytesCallerReserves = ArgOffset;
826 }
827
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000828 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
829 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000830
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000831
832 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000833
Evan Cheng17e734f2006-05-23 21:06:34 +0000834 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000835 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
836 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000837}
838
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000839SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000840 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000841 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000842 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000843 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
844 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000845 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000846
Evan Cheng2a330942006-05-25 00:59:30 +0000847 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000848 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000849 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000850 static const unsigned GPR32ArgRegs[] = {
851 X86::EAX, X86::EDX, X86::ECX
852 };
Evan Cheng88decde2006-04-28 21:29:37 +0000853
Evan Cheng2a330942006-05-25 00:59:30 +0000854 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000855 unsigned NumBytes = 0;
856 // Keep track of the number of integer regs passed so far.
857 unsigned NumIntRegs = 0;
858 // Keep track of the number of XMM regs passed so far.
859 unsigned NumXMMRegs = 0;
860 // How much bytes on stack used for struct return
861 unsigned NumSRetBytes= 0;
862
863 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000864 SmallVector<bool, 8> ArgInRegs(NumOps, false);
865 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000866 for (unsigned i = 0; i<NumOps; ++i) {
867 unsigned Flags =
868 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
869 ArgInRegs[i] = (Flags >> 1) & 1;
870 SRetArgs[i] = (Flags >> 2) & 1;
871 }
872
873 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000874 for (unsigned i = 0; i != NumOps; ++i) {
875 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000876 unsigned ArgIncrement = 4;
877 unsigned ObjSize = 0;
878 unsigned ObjIntRegs = 0;
879 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000880
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000881 HowToPassCallArgument(Arg.getValueType(),
882 ArgInRegs[i],
883 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000884 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000885 if (ObjSize > 4)
886 ArgIncrement = ObjSize;
887
888 NumIntRegs += ObjIntRegs;
889 NumXMMRegs += ObjXMMRegs;
890 if (ObjSize) {
891 // XMM arguments have to be aligned on 16-byte boundary.
892 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000893 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000894 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000895 }
Evan Cheng2a330942006-05-25 00:59:30 +0000896 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000897
Evan Cheng2a330942006-05-25 00:59:30 +0000898 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000899
Evan Cheng2a330942006-05-25 00:59:30 +0000900 // Arguments go on the stack in reverse order, as specified by the ABI.
901 unsigned ArgOffset = 0;
902 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000903 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000904 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
905 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000906 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000907 for (unsigned i = 0; i != NumOps; ++i) {
908 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000909 unsigned ArgIncrement = 4;
910 unsigned ObjSize = 0;
911 unsigned ObjIntRegs = 0;
912 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000913
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000914 HowToPassCallArgument(Arg.getValueType(),
915 ArgInRegs[i],
916 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000917 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000918
919 if (ObjSize > 4)
920 ArgIncrement = ObjSize;
921
922 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000923 // Promote the integer to 32 bits. If the input type is signed use a
924 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000925 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
926
927 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000928 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000929 }
Evan Cheng2a330942006-05-25 00:59:30 +0000930
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000931 if (ObjIntRegs || ObjXMMRegs) {
932 switch (Arg.getValueType()) {
933 default: assert(0 && "Unhandled argument type!");
934 case MVT::i32:
935 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
936 break;
937 case MVT::v16i8:
938 case MVT::v8i16:
939 case MVT::v4i32:
940 case MVT::v2i64:
941 case MVT::v4f32:
942 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000943 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
944 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000945 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000946
947 NumIntRegs += ObjIntRegs;
948 NumXMMRegs += ObjXMMRegs;
949 }
950 if (ObjSize) {
951 // XMM arguments have to be aligned on 16-byte boundary.
952 if (ObjSize == 16)
953 ArgOffset = ((ArgOffset + 15) / 16) * 16;
954
955 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
956 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
957 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
958
959 ArgOffset += ArgIncrement; // Move on to the next argument.
960 if (SRetArgs[i])
961 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000962 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000963 }
964
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000965 // Sanity check: we haven't seen NumSRetBytes > 4
966 assert((NumSRetBytes<=4) &&
967 "Too much space for struct-return pointer requested");
968
Evan Cheng2a330942006-05-25 00:59:30 +0000969 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000970 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
971 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000972
Evan Cheng88decde2006-04-28 21:29:37 +0000973 // Build a sequence of copy-to-reg nodes chained together with token chain
974 // and flag operands which copy the outgoing args into registers.
975 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000976 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
977 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
978 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000979 InFlag = Chain.getValue(1);
980 }
981
Evan Cheng84a041e2007-02-21 21:18:14 +0000982 // ELF / PIC requires GOT in the EBX register before function calls via PLT
983 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000984 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
985 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000986 Chain = DAG.getCopyToReg(Chain, X86::EBX,
987 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
988 InFlag);
989 InFlag = Chain.getValue(1);
990 }
991
Evan Cheng2a330942006-05-25 00:59:30 +0000992 // If the callee is a GlobalAddress node (quite common, every direct call is)
993 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000994 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000995 // We should use extra load for direct calls to dllimported functions in
996 // non-JIT mode.
997 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
998 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000999 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1000 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001001 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1002
Chris Lattnere56fef92007-02-25 06:40:16 +00001003 // Returns a chain & a flag for retval copy to use.
1004 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001005 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001006 Ops.push_back(Chain);
1007 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001008
1009 // Add argument registers to the end of the list so that they are known live
1010 // into the call.
1011 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001012 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001013 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +00001014
1015 // Add an implicit use GOT pointer in EBX.
1016 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1017 Subtarget->isPICStyleGOT())
1018 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001019
Evan Cheng88decde2006-04-28 21:29:37 +00001020 if (InFlag.Val)
1021 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +00001022
Evan Cheng2a330942006-05-25 00:59:30 +00001023 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001024 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +00001025 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +00001026
Chris Lattner8be5be82006-05-23 18:50:38 +00001027 // Create the CALLSEQ_END node.
1028 unsigned NumBytesForCalleeToPush = 0;
1029
Chris Lattner7802f3e2007-02-25 09:06:15 +00001030 if (CC == CallingConv::X86_StdCall) {
1031 if (isVarArg)
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001032 NumBytesForCalleeToPush = NumSRetBytes;
Chris Lattner7802f3e2007-02-25 09:06:15 +00001033 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001034 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001035 } else {
1036 // If this is is a call to a struct-return function, the callee
1037 // pops the hidden struct pointer, so we have to push it back.
1038 // This is common for Darwin/X86, Linux & Mingw32 targets.
1039 NumBytesForCalleeToPush = NumSRetBytes;
1040 }
1041
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001042 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001043 Ops.clear();
1044 Ops.push_back(Chain);
1045 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +00001046 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001047 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001048 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +00001049 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001050
Chris Lattner0cd99602007-02-25 08:59:22 +00001051 // Handle result values, copying them out of physregs into vregs that we
1052 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +00001053 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001054}
1055
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001056
1057//===----------------------------------------------------------------------===//
1058// X86-64 C Calling Convention implementation
1059//===----------------------------------------------------------------------===//
1060
1061/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
1062/// type should be passed. If it is through stack, returns the size of the stack
1063/// slot; if it is through integer or XMM register, returns the number of
1064/// integer or XMM registers are needed.
1065static void
1066HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
1067 unsigned NumIntRegs, unsigned NumXMMRegs,
1068 unsigned &ObjSize, unsigned &ObjIntRegs,
1069 unsigned &ObjXMMRegs) {
1070 ObjSize = 0;
1071 ObjIntRegs = 0;
1072 ObjXMMRegs = 0;
1073
1074 switch (ObjectVT) {
1075 default: assert(0 && "Unhandled argument type!");
1076 case MVT::i8:
1077 case MVT::i16:
1078 case MVT::i32:
1079 case MVT::i64:
1080 if (NumIntRegs < 6)
1081 ObjIntRegs = 1;
1082 else {
1083 switch (ObjectVT) {
1084 default: break;
1085 case MVT::i8: ObjSize = 1; break;
1086 case MVT::i16: ObjSize = 2; break;
1087 case MVT::i32: ObjSize = 4; break;
1088 case MVT::i64: ObjSize = 8; break;
1089 }
1090 }
1091 break;
1092 case MVT::f32:
1093 case MVT::f64:
1094 case MVT::v16i8:
1095 case MVT::v8i16:
1096 case MVT::v4i32:
1097 case MVT::v2i64:
1098 case MVT::v4f32:
1099 case MVT::v2f64:
1100 if (NumXMMRegs < 8)
1101 ObjXMMRegs = 1;
1102 else {
1103 switch (ObjectVT) {
1104 default: break;
1105 case MVT::f32: ObjSize = 4; break;
1106 case MVT::f64: ObjSize = 8; break;
1107 case MVT::v16i8:
1108 case MVT::v8i16:
1109 case MVT::v4i32:
1110 case MVT::v2i64:
1111 case MVT::v4f32:
1112 case MVT::v2f64: ObjSize = 16; break;
1113 }
1114 break;
1115 }
1116 }
1117}
1118
1119SDOperand
1120X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1121 unsigned NumArgs = Op.Val->getNumValues() - 1;
1122 MachineFunction &MF = DAG.getMachineFunction();
1123 MachineFrameInfo *MFI = MF.getFrameInfo();
1124 SDOperand Root = Op.getOperand(0);
1125 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001126 SmallVector<SDOperand, 8> ArgValues;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001127
1128 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1129 // the stack frame looks like this:
1130 //
1131 // [RSP] -- return address
1132 // [RSP + 8] -- first nonreg argument (leftmost lexically)
1133 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
1134 // ...
1135 //
1136 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1137 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1138 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1139
1140 static const unsigned GPR8ArgRegs[] = {
1141 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1142 };
1143 static const unsigned GPR16ArgRegs[] = {
1144 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1145 };
1146 static const unsigned GPR32ArgRegs[] = {
1147 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1148 };
1149 static const unsigned GPR64ArgRegs[] = {
1150 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1151 };
1152 static const unsigned XMMArgRegs[] = {
1153 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1154 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1155 };
1156
1157 for (unsigned i = 0; i < NumArgs; ++i) {
1158 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1159 unsigned ArgIncrement = 8;
1160 unsigned ObjSize = 0;
1161 unsigned ObjIntRegs = 0;
1162 unsigned ObjXMMRegs = 0;
1163
1164 // FIXME: __int128 and long double support?
1165 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1166 ObjSize, ObjIntRegs, ObjXMMRegs);
1167 if (ObjSize > 8)
1168 ArgIncrement = ObjSize;
1169
1170 unsigned Reg = 0;
1171 SDOperand ArgValue;
1172 if (ObjIntRegs || ObjXMMRegs) {
1173 switch (ObjectVT) {
1174 default: assert(0 && "Unhandled argument type!");
1175 case MVT::i8:
1176 case MVT::i16:
1177 case MVT::i32:
1178 case MVT::i64: {
1179 TargetRegisterClass *RC = NULL;
1180 switch (ObjectVT) {
1181 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001182 case MVT::i8:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001183 RC = X86::GR8RegisterClass;
1184 Reg = GPR8ArgRegs[NumIntRegs];
1185 break;
1186 case MVT::i16:
1187 RC = X86::GR16RegisterClass;
1188 Reg = GPR16ArgRegs[NumIntRegs];
1189 break;
1190 case MVT::i32:
1191 RC = X86::GR32RegisterClass;
1192 Reg = GPR32ArgRegs[NumIntRegs];
1193 break;
1194 case MVT::i64:
1195 RC = X86::GR64RegisterClass;
1196 Reg = GPR64ArgRegs[NumIntRegs];
1197 break;
1198 }
1199 Reg = AddLiveIn(MF, Reg, RC);
1200 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1201 break;
1202 }
1203 case MVT::f32:
1204 case MVT::f64:
1205 case MVT::v16i8:
1206 case MVT::v8i16:
1207 case MVT::v4i32:
1208 case MVT::v2i64:
1209 case MVT::v4f32:
1210 case MVT::v2f64: {
1211 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
1212 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
1213 X86::FR64RegisterClass : X86::VR128RegisterClass);
1214 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
1215 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1216 break;
1217 }
1218 }
1219 NumIntRegs += ObjIntRegs;
1220 NumXMMRegs += ObjXMMRegs;
1221 } else if (ObjSize) {
1222 // XMM arguments have to be aligned on 16-byte boundary.
1223 if (ObjSize == 16)
1224 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1225 // Create the SelectionDAG nodes corresponding to a load from this
1226 // parameter.
1227 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1228 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001229 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001230 ArgOffset += ArgIncrement; // Move on to the next argument.
1231 }
1232
1233 ArgValues.push_back(ArgValue);
1234 }
1235
1236 // If the function takes variable number of arguments, make a frame index for
1237 // the start of the first vararg value... for expansion of llvm.va_start.
1238 if (isVarArg) {
1239 // For X86-64, if there are vararg parameters that are passed via
1240 // registers, then we must store them to their spots on the stack so they
1241 // may be loaded by deferencing the result of va_next.
1242 VarArgsGPOffset = NumIntRegs * 8;
1243 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1244 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1245 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1246
1247 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001248 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001249 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1250 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1251 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1252 for (; NumIntRegs != 6; ++NumIntRegs) {
1253 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1254 X86::GR64RegisterClass);
1255 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001256 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001257 MemOps.push_back(Store);
1258 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1259 DAG.getConstant(8, getPointerTy()));
1260 }
1261
1262 // Now store the XMM (fp + vector) parameter registers.
1263 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1264 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1265 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1266 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1267 X86::VR128RegisterClass);
1268 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001269 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001270 MemOps.push_back(Store);
1271 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1272 DAG.getConstant(16, getPointerTy()));
1273 }
1274 if (!MemOps.empty())
1275 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1276 &MemOps[0], MemOps.size());
1277 }
1278
1279 ArgValues.push_back(Root);
1280
1281 ReturnAddrIndex = 0; // No return address slot generated yet.
1282 BytesToPopOnReturn = 0; // Callee pops nothing.
1283 BytesCallerReserves = ArgOffset;
1284
1285 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001286 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1287 &ArgValues[0], ArgValues.size());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001288}
1289
1290SDOperand
Chris Lattner7802f3e2007-02-25 09:06:15 +00001291X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattnerba474f52007-02-25 09:10:05 +00001292 unsigned CC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001293 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001294 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1295 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1296 SDOperand Callee = Op.getOperand(4);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001297 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1298
1299 // Count how many bytes are to be pushed on the stack.
1300 unsigned NumBytes = 0;
1301 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1302 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1303
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001304 static const unsigned GPR32ArgRegs[] = {
1305 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1306 };
1307 static const unsigned GPR64ArgRegs[] = {
1308 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1309 };
1310 static const unsigned XMMArgRegs[] = {
1311 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1312 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1313 };
1314
1315 for (unsigned i = 0; i != NumOps; ++i) {
1316 SDOperand Arg = Op.getOperand(5+2*i);
1317 MVT::ValueType ArgVT = Arg.getValueType();
1318
1319 switch (ArgVT) {
1320 default: assert(0 && "Unknown value type!");
1321 case MVT::i8:
1322 case MVT::i16:
1323 case MVT::i32:
1324 case MVT::i64:
1325 if (NumIntRegs < 6)
1326 ++NumIntRegs;
1327 else
1328 NumBytes += 8;
1329 break;
1330 case MVT::f32:
1331 case MVT::f64:
1332 case MVT::v16i8:
1333 case MVT::v8i16:
1334 case MVT::v4i32:
1335 case MVT::v2i64:
1336 case MVT::v4f32:
1337 case MVT::v2f64:
1338 if (NumXMMRegs < 8)
1339 NumXMMRegs++;
1340 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1341 NumBytes += 8;
1342 else {
1343 // XMM arguments have to be aligned on 16-byte boundary.
1344 NumBytes = ((NumBytes + 15) / 16) * 16;
1345 NumBytes += 16;
1346 }
1347 break;
1348 }
1349 }
1350
1351 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1352
1353 // Arguments go on the stack in reverse order, as specified by the ABI.
1354 unsigned ArgOffset = 0;
1355 NumIntRegs = 0;
1356 NumXMMRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001357 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1358 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001359 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1360 for (unsigned i = 0; i != NumOps; ++i) {
1361 SDOperand Arg = Op.getOperand(5+2*i);
1362 MVT::ValueType ArgVT = Arg.getValueType();
Chris Lattner89243322007-02-25 23:10:46 +00001363 unsigned ArgFlags =cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001364
Chris Lattner89243322007-02-25 23:10:46 +00001365 if (MVT::isInteger(ArgVT) && ArgVT < MVT::i32) {
1366 // Promote the integer to 32 bits. If the input type is signed use a
1367 // sign extend, otherwise use a zero extend.
1368 unsigned ExtOpc = (ArgFlags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1369 Arg = DAG.getNode(ExtOpc, MVT::i32, Arg);
1370 ArgVT = MVT::i32;
1371 }
1372
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001373 switch (ArgVT) {
1374 default: assert(0 && "Unexpected ValueType for argument!");
1375 case MVT::i8:
1376 case MVT::i16:
1377 case MVT::i32:
1378 case MVT::i64:
1379 if (NumIntRegs < 6) {
1380 unsigned Reg = 0;
1381 switch (ArgVT) {
Chris Lattner89243322007-02-25 23:10:46 +00001382 default: assert(0 && "Unknown integer size!");
1383 case MVT::i32:
1384 Reg = GPR32ArgRegs[NumIntRegs];
1385 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001386 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1387 }
1388 RegsToPass.push_back(std::make_pair(Reg, Arg));
1389 ++NumIntRegs;
1390 } else {
1391 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1392 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001393 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001394 ArgOffset += 8;
1395 }
1396 break;
1397 case MVT::f32:
1398 case MVT::f64:
1399 case MVT::v16i8:
1400 case MVT::v8i16:
1401 case MVT::v4i32:
1402 case MVT::v2i64:
1403 case MVT::v4f32:
1404 case MVT::v2f64:
1405 if (NumXMMRegs < 8) {
1406 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1407 NumXMMRegs++;
1408 } else {
1409 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1410 // XMM arguments have to be aligned on 16-byte boundary.
1411 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1412 }
1413 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1414 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001415 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001416 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1417 ArgOffset += 8;
1418 else
1419 ArgOffset += 16;
1420 }
1421 }
1422 }
1423
1424 if (!MemOpChains.empty())
1425 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1426 &MemOpChains[0], MemOpChains.size());
1427
1428 // Build a sequence of copy-to-reg nodes chained together with token chain
1429 // and flag operands which copy the outgoing args into registers.
1430 SDOperand InFlag;
1431 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1432 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1433 InFlag);
1434 InFlag = Chain.getValue(1);
1435 }
1436
1437 if (isVarArg) {
1438 // From AMD64 ABI document:
1439 // For calls that may call functions that use varargs or stdargs
1440 // (prototype-less calls or calls to functions containing ellipsis (...) in
1441 // the declaration) %al is used as hidden argument to specify the number
1442 // of SSE registers used. The contents of %al do not need to match exactly
1443 // the number of registers, but must be an ubound on the number of SSE
1444 // registers used and is in the range 0 - 8 inclusive.
1445 Chain = DAG.getCopyToReg(Chain, X86::AL,
1446 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1447 InFlag = Chain.getValue(1);
1448 }
1449
1450 // If the callee is a GlobalAddress node (quite common, every direct call is)
1451 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001452 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001453 // We should use extra load for direct calls to dllimported functions in
1454 // non-JIT mode.
1455 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1456 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001457 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1458 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001459 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1460
Chris Lattnere56fef92007-02-25 06:40:16 +00001461 // Returns a chain & a flag for retval copy to use.
1462 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001463 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001464 Ops.push_back(Chain);
1465 Ops.push_back(Callee);
1466
1467 // Add argument registers to the end of the list so that they are known live
1468 // into the call.
1469 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001470 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001471 RegsToPass[i].second.getValueType()));
1472
1473 if (InFlag.Val)
1474 Ops.push_back(InFlag);
1475
1476 // FIXME: Do not generate X86ISD::TAILCALL for now.
1477 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1478 NodeTys, &Ops[0], Ops.size());
1479 InFlag = Chain.getValue(1);
1480
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001481 // Returns a flag for retval copy to use.
1482 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001483 Ops.clear();
1484 Ops.push_back(Chain);
1485 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1486 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1487 Ops.push_back(InFlag);
1488 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001489 InFlag = Chain.getValue(1);
1490
1491 // Handle result values, copying them out of physregs into vregs that we
1492 // return.
1493 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001494}
1495
Chris Lattner76ac0682005-11-15 00:40:23 +00001496//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001497// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001498//===----------------------------------------------------------------------===//
1499//
1500// The X86 'fast' calling convention passes up to two integer arguments in
1501// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1502// and requires that the callee pop its arguments off the stack (allowing proper
1503// tail calls), and has the same return value conventions as C calling convs.
1504//
1505// This calling convention always arranges for the callee pop value to be 8n+4
1506// bytes, which is needed for tail recursion elimination and stack alignment
1507// reasons.
1508//
1509// Note that this can be enhanced in the future to pass fp vals in registers
1510// (when we have a global fp allocator) and do other tricks.
1511//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001512//===----------------------------------------------------------------------===//
1513// The X86 'fastcall' calling convention passes up to two integer arguments in
1514// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1515// and requires that the callee pop its arguments off the stack (allowing proper
1516// tail calls), and has the same return value conventions as C calling convs.
1517//
1518// This calling convention always arranges for the callee pop value to be 8n+4
1519// bytes, which is needed for tail recursion elimination and stack alignment
1520// reasons.
Chris Lattner76ac0682005-11-15 00:40:23 +00001521
Evan Cheng48940d12006-04-27 01:32:22 +00001522
Evan Cheng17e734f2006-05-23 21:06:34 +00001523SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001524X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1525 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001526 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001527 MachineFunction &MF = DAG.getMachineFunction();
1528 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001529 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001530 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001531
Evan Cheng48940d12006-04-27 01:32:22 +00001532 // Add DAG nodes to load the arguments... On entry to a function the stack
1533 // frame looks like this:
1534 //
1535 // [ESP] -- return address
1536 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001537 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001538 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001539 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1540
1541 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001542 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1543 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001544 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001545 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001546
1547 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001548 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001549 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001550
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001551 static const unsigned GPRArgRegs[][2][2] = {
1552 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1553 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1554 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1555 };
1556
1557 static const TargetRegisterClass* GPRClasses[3] = {
1558 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1559 };
1560
1561 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001562 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001563 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1564 unsigned ArgIncrement = 4;
1565 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001566 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001567 unsigned ObjIntRegs = 0;
1568 unsigned Reg = 0;
1569 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001570
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001571 HowToPassCallArgument(ObjectVT,
1572 true, // Use as much registers as possible
1573 NumIntRegs, NumXMMRegs,
1574 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
Chris Lattner9d9cc842007-02-25 09:14:25 +00001575 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001576
Evan Chenga01e7992006-05-26 18:39:59 +00001577 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001578 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001579
Evan Cheng17e734f2006-05-23 21:06:34 +00001580 if (ObjIntRegs || ObjXMMRegs) {
1581 switch (ObjectVT) {
1582 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001583 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001584 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001585 case MVT::i32: {
1586 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1587 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1588 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1589 break;
1590 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001591 case MVT::v16i8:
1592 case MVT::v8i16:
1593 case MVT::v4i32:
1594 case MVT::v2i64:
1595 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001596 case MVT::v2f64: {
1597 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001598 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1599 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1600 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001601 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001602 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001603 NumIntRegs += ObjIntRegs;
1604 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001605 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001606 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001607 // XMM arguments have to be aligned on 16-byte boundary.
1608 if (ObjSize == 16)
1609 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001610 // Create the SelectionDAG nodes corresponding to a load from this
1611 // parameter.
1612 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1613 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001614 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1615
Evan Cheng17e734f2006-05-23 21:06:34 +00001616 ArgOffset += ArgIncrement; // Move on to the next argument.
1617 }
1618
1619 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001620 }
1621
Evan Cheng17e734f2006-05-23 21:06:34 +00001622 ArgValues.push_back(Root);
1623
Chris Lattner76ac0682005-11-15 00:40:23 +00001624 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1625 // arguments and the arguments after the retaddr has been pushed are aligned.
1626 if ((ArgOffset & 7) == 0)
1627 ArgOffset += 4;
1628
1629 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001630 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001631 ReturnAddrIndex = 0; // No return address slot generated yet.
1632 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1633 BytesCallerReserves = 0;
1634
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001635 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1636
Chris Lattner76ac0682005-11-15 00:40:23 +00001637 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001638 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001639 default: assert(0 && "Unknown type!");
1640 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001641 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001642 case MVT::i8:
1643 case MVT::i16:
1644 case MVT::i32:
1645 MF.addLiveOut(X86::EAX);
1646 break;
1647 case MVT::i64:
1648 MF.addLiveOut(X86::EAX);
1649 MF.addLiveOut(X86::EDX);
1650 break;
1651 case MVT::f32:
1652 case MVT::f64:
1653 MF.addLiveOut(X86::ST0);
1654 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001655 case MVT::v16i8:
1656 case MVT::v8i16:
1657 case MVT::v4i32:
1658 case MVT::v2i64:
1659 case MVT::v4f32:
1660 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001661 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001662 MF.addLiveOut(X86::XMM0);
1663 break;
1664 }
Evan Cheng88decde2006-04-28 21:29:37 +00001665
Evan Cheng17e734f2006-05-23 21:06:34 +00001666 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001667 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1668 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001669}
1670
Chris Lattner104aa5d2006-09-26 03:57:53 +00001671SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001672 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001673 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001674 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1675 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001676 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1677
Chris Lattner76ac0682005-11-15 00:40:23 +00001678 // Count how many bytes are to be pushed on the stack.
1679 unsigned NumBytes = 0;
1680
1681 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001682 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1683 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001684 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001685 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001686
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001687 static const unsigned GPRArgRegs[][2][2] = {
1688 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1689 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1690 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001691 };
1692 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001693 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001694 };
1695
Chris Lattner7802f3e2007-02-25 09:06:15 +00001696 bool isFastCall = CC == CallingConv::X86_FastCall;
1697 unsigned GPRInd = isFastCall ? 1 : 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001698 for (unsigned i = 0; i != NumOps; ++i) {
1699 SDOperand Arg = Op.getOperand(5+2*i);
1700
1701 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001702 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001703 case MVT::i8:
1704 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001705 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001706 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1707 if (NumIntRegs < MaxNumIntRegs) {
1708 ++NumIntRegs;
1709 break;
1710 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001711 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001712 case MVT::f32:
1713 NumBytes += 4;
1714 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001715 case MVT::f64:
1716 NumBytes += 8;
1717 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001718 case MVT::v16i8:
1719 case MVT::v8i16:
1720 case MVT::v4i32:
1721 case MVT::v2i64:
1722 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001723 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001724 assert(!isFastCall && "Unknown value type!");
1725 if (NumXMMRegs < 4)
1726 NumXMMRegs++;
1727 else {
1728 // XMM arguments have to be aligned on 16-byte boundary.
1729 NumBytes = ((NumBytes + 15) / 16) * 16;
1730 NumBytes += 16;
1731 }
1732 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001733 }
Evan Cheng2a330942006-05-25 00:59:30 +00001734 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001735
1736 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1737 // arguments and the arguments after the retaddr has been pushed are aligned.
1738 if ((NumBytes & 7) == 0)
1739 NumBytes += 4;
1740
Chris Lattner62c34842006-02-13 09:00:43 +00001741 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001742
1743 // Arguments go on the stack in reverse order, as specified by the ABI.
1744 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001745 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001746 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1747 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001748 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001749 for (unsigned i = 0; i != NumOps; ++i) {
1750 SDOperand Arg = Op.getOperand(5+2*i);
1751
1752 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001753 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001754 case MVT::i8:
1755 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001756 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001757 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1758 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001759 unsigned RegToUse =
1760 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1761 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001762 ++NumIntRegs;
1763 break;
1764 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001765 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001766 case MVT::f32: {
1767 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001768 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001769 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001770 ArgOffset += 4;
1771 break;
1772 }
Evan Cheng2a330942006-05-25 00:59:30 +00001773 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001774 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001775 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001776 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001777 ArgOffset += 8;
1778 break;
1779 }
Evan Cheng2a330942006-05-25 00:59:30 +00001780 case MVT::v16i8:
1781 case MVT::v8i16:
1782 case MVT::v4i32:
1783 case MVT::v2i64:
1784 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001785 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001786 assert(!isFastCall && "Unexpected ValueType for argument!");
1787 if (NumXMMRegs < 4) {
1788 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1789 NumXMMRegs++;
1790 } else {
1791 // XMM arguments have to be aligned on 16-byte boundary.
1792 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1793 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1794 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1795 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1796 ArgOffset += 16;
1797 }
1798 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001799 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001800 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001801
Evan Cheng2a330942006-05-25 00:59:30 +00001802 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001803 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1804 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001805
Nate Begeman7e5496d2006-02-17 00:03:04 +00001806 // Build a sequence of copy-to-reg nodes chained together with token chain
1807 // and flag operands which copy the outgoing args into registers.
1808 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001809 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1810 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1811 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001812 InFlag = Chain.getValue(1);
1813 }
1814
Evan Cheng2a330942006-05-25 00:59:30 +00001815 // If the callee is a GlobalAddress node (quite common, every direct call is)
1816 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001817 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001818 // We should use extra load for direct calls to dllimported functions in
1819 // non-JIT mode.
1820 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1821 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001822 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1823 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001824 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1825
Evan Cheng84a041e2007-02-21 21:18:14 +00001826 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1827 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001828 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1829 Subtarget->isPICStyleGOT()) {
1830 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1831 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1832 InFlag);
1833 InFlag = Chain.getValue(1);
1834 }
1835
Chris Lattnere56fef92007-02-25 06:40:16 +00001836 // Returns a chain & a flag for retval copy to use.
1837 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001838 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001839 Ops.push_back(Chain);
1840 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001841
1842 // Add argument registers to the end of the list so that they are known live
1843 // into the call.
1844 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001845 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001846 RegsToPass[i].second.getValueType()));
1847
Evan Cheng84a041e2007-02-21 21:18:14 +00001848 // Add an implicit use GOT pointer in EBX.
1849 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1850 Subtarget->isPICStyleGOT())
1851 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1852
Nate Begeman7e5496d2006-02-17 00:03:04 +00001853 if (InFlag.Val)
1854 Ops.push_back(InFlag);
1855
1856 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001857 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001858 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001859 InFlag = Chain.getValue(1);
1860
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001861 // Returns a flag for retval copy to use.
1862 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001863 Ops.clear();
1864 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001865 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1866 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001867 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001868 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001869 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001870
Chris Lattnerba474f52007-02-25 09:10:05 +00001871 // Handle result values, copying them out of physregs into vregs that we
1872 // return.
1873 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001874}
1875
1876SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1877 if (ReturnAddrIndex == 0) {
1878 // Set up a frame object for the return address.
1879 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001880 if (Subtarget->is64Bit())
1881 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1882 else
1883 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001884 }
1885
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001886 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001887}
1888
1889
1890
Evan Cheng45df7f82006-01-30 23:41:35 +00001891/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1892/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001893/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1894/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001895static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001896 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1897 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001898 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001899 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001900 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1901 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1902 // X > -1 -> X == 0, jump !sign.
1903 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001904 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001905 return true;
1906 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1907 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001908 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001909 return true;
1910 }
Chris Lattner7a627672006-09-13 03:22:10 +00001911 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001912
Evan Cheng172fce72006-01-06 00:43:03 +00001913 switch (SetCCOpcode) {
1914 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001915 case ISD::SETEQ: X86CC = X86::COND_E; break;
1916 case ISD::SETGT: X86CC = X86::COND_G; break;
1917 case ISD::SETGE: X86CC = X86::COND_GE; break;
1918 case ISD::SETLT: X86CC = X86::COND_L; break;
1919 case ISD::SETLE: X86CC = X86::COND_LE; break;
1920 case ISD::SETNE: X86CC = X86::COND_NE; break;
1921 case ISD::SETULT: X86CC = X86::COND_B; break;
1922 case ISD::SETUGT: X86CC = X86::COND_A; break;
1923 case ISD::SETULE: X86CC = X86::COND_BE; break;
1924 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001925 }
1926 } else {
1927 // On a floating point condition, the flags are set as follows:
1928 // ZF PF CF op
1929 // 0 | 0 | 0 | X > Y
1930 // 0 | 0 | 1 | X < Y
1931 // 1 | 0 | 0 | X == Y
1932 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001933 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001934 switch (SetCCOpcode) {
1935 default: break;
1936 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001937 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001938 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001939 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001940 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001941 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001942 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001943 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001944 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001945 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001946 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001947 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001948 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001949 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001950 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001951 case ISD::SETNE: X86CC = X86::COND_NE; break;
1952 case ISD::SETUO: X86CC = X86::COND_P; break;
1953 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001954 }
Chris Lattner7a627672006-09-13 03:22:10 +00001955 if (Flip)
1956 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001957 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001958
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001959 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001960}
1961
Evan Cheng339edad2006-01-11 00:33:36 +00001962/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1963/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001964/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001965static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001966 switch (X86CC) {
1967 default:
1968 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001969 case X86::COND_B:
1970 case X86::COND_BE:
1971 case X86::COND_E:
1972 case X86::COND_P:
1973 case X86::COND_A:
1974 case X86::COND_AE:
1975 case X86::COND_NE:
1976 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001977 return true;
1978 }
1979}
1980
Evan Chengc995b452006-04-06 23:23:56 +00001981/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001982/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001983static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1984 if (Op.getOpcode() == ISD::UNDEF)
1985 return true;
1986
1987 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001988 return (Val >= Low && Val < Hi);
1989}
1990
1991/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1992/// true if Op is undef or if its value equal to the specified value.
1993static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1994 if (Op.getOpcode() == ISD::UNDEF)
1995 return true;
1996 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001997}
1998
Evan Cheng68ad48b2006-03-22 18:59:22 +00001999/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2000/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2001bool X86::isPSHUFDMask(SDNode *N) {
2002 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2003
2004 if (N->getNumOperands() != 4)
2005 return false;
2006
2007 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002008 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002009 SDOperand Arg = N->getOperand(i);
2010 if (Arg.getOpcode() == ISD::UNDEF) continue;
2011 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2012 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002013 return false;
2014 }
2015
2016 return true;
2017}
2018
2019/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002020/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002021bool X86::isPSHUFHWMask(SDNode *N) {
2022 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2023
2024 if (N->getNumOperands() != 8)
2025 return false;
2026
2027 // Lower quadword copied in order.
2028 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002029 SDOperand Arg = N->getOperand(i);
2030 if (Arg.getOpcode() == ISD::UNDEF) continue;
2031 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2032 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002033 return false;
2034 }
2035
2036 // Upper quadword shuffled.
2037 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002038 SDOperand Arg = N->getOperand(i);
2039 if (Arg.getOpcode() == ISD::UNDEF) continue;
2040 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2041 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002042 if (Val < 4 || Val > 7)
2043 return false;
2044 }
2045
2046 return true;
2047}
2048
2049/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002050/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002051bool X86::isPSHUFLWMask(SDNode *N) {
2052 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2053
2054 if (N->getNumOperands() != 8)
2055 return false;
2056
2057 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002058 for (unsigned i = 4; i != 8; ++i)
2059 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002060 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002061
2062 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002063 for (unsigned i = 0; i != 4; ++i)
2064 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002065 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002066
2067 return true;
2068}
2069
Evan Chengd27fb3e2006-03-24 01:18:28 +00002070/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2071/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002072static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002073 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002074
Evan Cheng60f0b892006-04-20 08:58:49 +00002075 unsigned Half = NumElems / 2;
2076 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002077 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002078 return false;
2079 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002080 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002081 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002082
2083 return true;
2084}
2085
Evan Cheng60f0b892006-04-20 08:58:49 +00002086bool X86::isSHUFPMask(SDNode *N) {
2087 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002088 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002089}
2090
2091/// isCommutedSHUFP - Returns true if the shuffle mask is except
2092/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2093/// half elements to come from vector 1 (which would equal the dest.) and
2094/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002095static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2096 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002097
Chris Lattner35a08552007-02-25 07:10:00 +00002098 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002099 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002100 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002101 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002102 for (unsigned i = Half; i < NumOps; ++i)
2103 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002104 return false;
2105 return true;
2106}
2107
2108static bool isCommutedSHUFP(SDNode *N) {
2109 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002110 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002111}
2112
Evan Cheng2595a682006-03-24 02:58:06 +00002113/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2114/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2115bool X86::isMOVHLPSMask(SDNode *N) {
2116 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2117
Evan Cheng1a194a52006-03-28 06:50:32 +00002118 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002119 return false;
2120
Evan Cheng1a194a52006-03-28 06:50:32 +00002121 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002122 return isUndefOrEqual(N->getOperand(0), 6) &&
2123 isUndefOrEqual(N->getOperand(1), 7) &&
2124 isUndefOrEqual(N->getOperand(2), 2) &&
2125 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002126}
2127
Evan Cheng922e1912006-11-07 22:14:24 +00002128/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2129/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2130/// <2, 3, 2, 3>
2131bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2132 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2133
2134 if (N->getNumOperands() != 4)
2135 return false;
2136
2137 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2138 return isUndefOrEqual(N->getOperand(0), 2) &&
2139 isUndefOrEqual(N->getOperand(1), 3) &&
2140 isUndefOrEqual(N->getOperand(2), 2) &&
2141 isUndefOrEqual(N->getOperand(3), 3);
2142}
2143
Evan Chengc995b452006-04-06 23:23:56 +00002144/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2145/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2146bool X86::isMOVLPMask(SDNode *N) {
2147 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2148
2149 unsigned NumElems = N->getNumOperands();
2150 if (NumElems != 2 && NumElems != 4)
2151 return false;
2152
Evan Chengac847262006-04-07 21:53:05 +00002153 for (unsigned i = 0; i < NumElems/2; ++i)
2154 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2155 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002156
Evan Chengac847262006-04-07 21:53:05 +00002157 for (unsigned i = NumElems/2; i < NumElems; ++i)
2158 if (!isUndefOrEqual(N->getOperand(i), i))
2159 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002160
2161 return true;
2162}
2163
2164/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002165/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2166/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002167bool X86::isMOVHPMask(SDNode *N) {
2168 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2169
2170 unsigned NumElems = N->getNumOperands();
2171 if (NumElems != 2 && NumElems != 4)
2172 return false;
2173
Evan Chengac847262006-04-07 21:53:05 +00002174 for (unsigned i = 0; i < NumElems/2; ++i)
2175 if (!isUndefOrEqual(N->getOperand(i), i))
2176 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002177
2178 for (unsigned i = 0; i < NumElems/2; ++i) {
2179 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002180 if (!isUndefOrEqual(Arg, i + NumElems))
2181 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002182 }
2183
2184 return true;
2185}
2186
Evan Cheng5df75882006-03-28 00:39:58 +00002187/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2188/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002189bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2190 bool V2IsSplat = false) {
2191 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002192 return false;
2193
Chris Lattner35a08552007-02-25 07:10:00 +00002194 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2195 SDOperand BitI = Elts[i];
2196 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002197 if (!isUndefOrEqual(BitI, j))
2198 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002199 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002200 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002201 return false;
2202 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002203 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002204 return false;
2205 }
Evan Cheng5df75882006-03-28 00:39:58 +00002206 }
2207
2208 return true;
2209}
2210
Evan Cheng60f0b892006-04-20 08:58:49 +00002211bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2212 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002213 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002214}
2215
Evan Cheng2bc32802006-03-28 02:43:26 +00002216/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2217/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002218bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2219 bool V2IsSplat = false) {
2220 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002221 return false;
2222
Chris Lattner35a08552007-02-25 07:10:00 +00002223 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2224 SDOperand BitI = Elts[i];
2225 SDOperand BitI1 = Elts[i+1];
2226 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002227 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002228 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002229 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002230 return false;
2231 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002232 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002233 return false;
2234 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002235 }
2236
2237 return true;
2238}
2239
Evan Cheng60f0b892006-04-20 08:58:49 +00002240bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2241 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002242 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002243}
2244
Evan Chengf3b52c82006-04-05 07:20:06 +00002245/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2246/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2247/// <0, 0, 1, 1>
2248bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2249 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2250
2251 unsigned NumElems = N->getNumOperands();
2252 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2253 return false;
2254
2255 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2256 SDOperand BitI = N->getOperand(i);
2257 SDOperand BitI1 = N->getOperand(i+1);
2258
Evan Chengac847262006-04-07 21:53:05 +00002259 if (!isUndefOrEqual(BitI, j))
2260 return false;
2261 if (!isUndefOrEqual(BitI1, j))
2262 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002263 }
2264
2265 return true;
2266}
2267
Evan Chenge8b51802006-04-21 01:05:10 +00002268/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2269/// specifies a shuffle of elements that is suitable for input to MOVSS,
2270/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002271static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2272 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002273 return false;
2274
Chris Lattner35a08552007-02-25 07:10:00 +00002275 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002276 return false;
2277
Chris Lattner35a08552007-02-25 07:10:00 +00002278 for (unsigned i = 1; i < NumElts; ++i) {
2279 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002280 return false;
2281 }
2282
2283 return true;
2284}
Evan Chengf3b52c82006-04-05 07:20:06 +00002285
Evan Chenge8b51802006-04-21 01:05:10 +00002286bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002287 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002288 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002289}
2290
Evan Chenge8b51802006-04-21 01:05:10 +00002291/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2292/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002293/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002294static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2295 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002296 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002297 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002298 return false;
2299
2300 if (!isUndefOrEqual(Ops[0], 0))
2301 return false;
2302
Chris Lattner35a08552007-02-25 07:10:00 +00002303 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002304 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002305 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2306 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2307 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002308 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002309 }
2310
2311 return true;
2312}
2313
Evan Cheng89c5d042006-09-08 01:50:06 +00002314static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2315 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002316 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002317 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2318 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002319}
2320
Evan Cheng5d247f82006-04-14 21:59:03 +00002321/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2322/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2323bool X86::isMOVSHDUPMask(SDNode *N) {
2324 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2325
2326 if (N->getNumOperands() != 4)
2327 return false;
2328
2329 // Expect 1, 1, 3, 3
2330 for (unsigned i = 0; i < 2; ++i) {
2331 SDOperand Arg = N->getOperand(i);
2332 if (Arg.getOpcode() == ISD::UNDEF) continue;
2333 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2334 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2335 if (Val != 1) return false;
2336 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002337
2338 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002339 for (unsigned i = 2; i < 4; ++i) {
2340 SDOperand Arg = N->getOperand(i);
2341 if (Arg.getOpcode() == ISD::UNDEF) continue;
2342 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2343 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2344 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002345 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002346 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002347
Evan Cheng6222cf22006-04-15 05:37:34 +00002348 // Don't use movshdup if it can be done with a shufps.
2349 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002350}
2351
2352/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2353/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2354bool X86::isMOVSLDUPMask(SDNode *N) {
2355 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2356
2357 if (N->getNumOperands() != 4)
2358 return false;
2359
2360 // Expect 0, 0, 2, 2
2361 for (unsigned i = 0; i < 2; ++i) {
2362 SDOperand Arg = N->getOperand(i);
2363 if (Arg.getOpcode() == ISD::UNDEF) continue;
2364 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2365 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2366 if (Val != 0) return false;
2367 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002368
2369 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002370 for (unsigned i = 2; i < 4; ++i) {
2371 SDOperand Arg = N->getOperand(i);
2372 if (Arg.getOpcode() == ISD::UNDEF) continue;
2373 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2374 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2375 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002376 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002377 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002378
Evan Cheng6222cf22006-04-15 05:37:34 +00002379 // Don't use movshdup if it can be done with a shufps.
2380 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002381}
2382
Evan Chengd097e672006-03-22 02:53:00 +00002383/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2384/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002385static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002386 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2387
Evan Chengd097e672006-03-22 02:53:00 +00002388 // This is a splat operation if each element of the permute is the same, and
2389 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002390 unsigned NumElems = N->getNumOperands();
2391 SDOperand ElementBase;
2392 unsigned i = 0;
2393 for (; i != NumElems; ++i) {
2394 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002395 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002396 ElementBase = Elt;
2397 break;
2398 }
2399 }
2400
2401 if (!ElementBase.Val)
2402 return false;
2403
2404 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002405 SDOperand Arg = N->getOperand(i);
2406 if (Arg.getOpcode() == ISD::UNDEF) continue;
2407 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002408 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002409 }
2410
2411 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002412 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002413}
2414
Evan Cheng5022b342006-04-17 20:43:08 +00002415/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2416/// a splat of a single element and it's a 2 or 4 element mask.
2417bool X86::isSplatMask(SDNode *N) {
2418 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2419
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002420 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002421 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2422 return false;
2423 return ::isSplatMask(N);
2424}
2425
Evan Chenge056dd52006-10-27 21:08:32 +00002426/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2427/// specifies a splat of zero element.
2428bool X86::isSplatLoMask(SDNode *N) {
2429 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2430
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002431 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002432 if (!isUndefOrEqual(N->getOperand(i), 0))
2433 return false;
2434 return true;
2435}
2436
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002437/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2438/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2439/// instructions.
2440unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002441 unsigned NumOperands = N->getNumOperands();
2442 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2443 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002444 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002445 unsigned Val = 0;
2446 SDOperand Arg = N->getOperand(NumOperands-i-1);
2447 if (Arg.getOpcode() != ISD::UNDEF)
2448 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002449 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002450 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002451 if (i != NumOperands - 1)
2452 Mask <<= Shift;
2453 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002454
2455 return Mask;
2456}
2457
Evan Chengb7fedff2006-03-29 23:07:14 +00002458/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2459/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2460/// instructions.
2461unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2462 unsigned Mask = 0;
2463 // 8 nodes, but we only care about the last 4.
2464 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002465 unsigned Val = 0;
2466 SDOperand Arg = N->getOperand(i);
2467 if (Arg.getOpcode() != ISD::UNDEF)
2468 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002469 Mask |= (Val - 4);
2470 if (i != 4)
2471 Mask <<= 2;
2472 }
2473
2474 return Mask;
2475}
2476
2477/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2478/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2479/// instructions.
2480unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2481 unsigned Mask = 0;
2482 // 8 nodes, but we only care about the first 4.
2483 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002484 unsigned Val = 0;
2485 SDOperand Arg = N->getOperand(i);
2486 if (Arg.getOpcode() != ISD::UNDEF)
2487 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002488 Mask |= Val;
2489 if (i != 0)
2490 Mask <<= 2;
2491 }
2492
2493 return Mask;
2494}
2495
Evan Cheng59a63552006-04-05 01:47:37 +00002496/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2497/// specifies a 8 element shuffle that can be broken into a pair of
2498/// PSHUFHW and PSHUFLW.
2499static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2500 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2501
2502 if (N->getNumOperands() != 8)
2503 return false;
2504
2505 // Lower quadword shuffled.
2506 for (unsigned i = 0; i != 4; ++i) {
2507 SDOperand Arg = N->getOperand(i);
2508 if (Arg.getOpcode() == ISD::UNDEF) continue;
2509 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2510 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2511 if (Val > 4)
2512 return false;
2513 }
2514
2515 // Upper quadword shuffled.
2516 for (unsigned i = 4; i != 8; ++i) {
2517 SDOperand Arg = N->getOperand(i);
2518 if (Arg.getOpcode() == ISD::UNDEF) continue;
2519 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2520 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2521 if (Val < 4 || Val > 7)
2522 return false;
2523 }
2524
2525 return true;
2526}
2527
Evan Chengc995b452006-04-06 23:23:56 +00002528/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2529/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002530static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2531 SDOperand &V2, SDOperand &Mask,
2532 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002533 MVT::ValueType VT = Op.getValueType();
2534 MVT::ValueType MaskVT = Mask.getValueType();
2535 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2536 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002537 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002538
2539 for (unsigned i = 0; i != NumElems; ++i) {
2540 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002541 if (Arg.getOpcode() == ISD::UNDEF) {
2542 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2543 continue;
2544 }
Evan Chengc995b452006-04-06 23:23:56 +00002545 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2546 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2547 if (Val < NumElems)
2548 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2549 else
2550 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2551 }
2552
Evan Chengc415c5b2006-10-25 21:49:50 +00002553 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002554 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002555 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002556}
2557
Evan Cheng7855e4d2006-04-19 20:35:22 +00002558/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2559/// match movhlps. The lower half elements should come from upper half of
2560/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002561/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002562static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2563 unsigned NumElems = Mask->getNumOperands();
2564 if (NumElems != 4)
2565 return false;
2566 for (unsigned i = 0, e = 2; i != e; ++i)
2567 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2568 return false;
2569 for (unsigned i = 2; i != 4; ++i)
2570 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2571 return false;
2572 return true;
2573}
2574
Evan Chengc995b452006-04-06 23:23:56 +00002575/// isScalarLoadToVector - Returns true if the node is a scalar load that
2576/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002577static inline bool isScalarLoadToVector(SDNode *N) {
2578 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2579 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002580 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002581 }
2582 return false;
2583}
2584
Evan Cheng7855e4d2006-04-19 20:35:22 +00002585/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2586/// match movlp{s|d}. The lower half elements should come from lower half of
2587/// V1 (and in order), and the upper half elements should come from the upper
2588/// half of V2 (and in order). And since V1 will become the source of the
2589/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002590static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002591 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002592 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002593 // Is V2 is a vector load, don't do this transformation. We will try to use
2594 // load folding shufps op.
2595 if (ISD::isNON_EXTLoad(V2))
2596 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002597
Evan Cheng7855e4d2006-04-19 20:35:22 +00002598 unsigned NumElems = Mask->getNumOperands();
2599 if (NumElems != 2 && NumElems != 4)
2600 return false;
2601 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2602 if (!isUndefOrEqual(Mask->getOperand(i), i))
2603 return false;
2604 for (unsigned i = NumElems/2; i != NumElems; ++i)
2605 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2606 return false;
2607 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002608}
2609
Evan Cheng60f0b892006-04-20 08:58:49 +00002610/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2611/// all the same.
2612static bool isSplatVector(SDNode *N) {
2613 if (N->getOpcode() != ISD::BUILD_VECTOR)
2614 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002615
Evan Cheng60f0b892006-04-20 08:58:49 +00002616 SDOperand SplatValue = N->getOperand(0);
2617 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2618 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002619 return false;
2620 return true;
2621}
2622
Evan Cheng89c5d042006-09-08 01:50:06 +00002623/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2624/// to an undef.
2625static bool isUndefShuffle(SDNode *N) {
2626 if (N->getOpcode() != ISD::BUILD_VECTOR)
2627 return false;
2628
2629 SDOperand V1 = N->getOperand(0);
2630 SDOperand V2 = N->getOperand(1);
2631 SDOperand Mask = N->getOperand(2);
2632 unsigned NumElems = Mask.getNumOperands();
2633 for (unsigned i = 0; i != NumElems; ++i) {
2634 SDOperand Arg = Mask.getOperand(i);
2635 if (Arg.getOpcode() != ISD::UNDEF) {
2636 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2637 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2638 return false;
2639 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2640 return false;
2641 }
2642 }
2643 return true;
2644}
2645
Evan Cheng60f0b892006-04-20 08:58:49 +00002646/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2647/// that point to V2 points to its first element.
2648static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2649 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2650
2651 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002652 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002653 unsigned NumElems = Mask.getNumOperands();
2654 for (unsigned i = 0; i != NumElems; ++i) {
2655 SDOperand Arg = Mask.getOperand(i);
2656 if (Arg.getOpcode() != ISD::UNDEF) {
2657 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2658 if (Val > NumElems) {
2659 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2660 Changed = true;
2661 }
2662 }
2663 MaskVec.push_back(Arg);
2664 }
2665
2666 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002667 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2668 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002669 return Mask;
2670}
2671
Evan Chenge8b51802006-04-21 01:05:10 +00002672/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2673/// operation of specified width.
2674static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002675 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2676 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2677
Chris Lattner35a08552007-02-25 07:10:00 +00002678 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002679 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2680 for (unsigned i = 1; i != NumElems; ++i)
2681 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002682 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002683}
2684
Evan Cheng5022b342006-04-17 20:43:08 +00002685/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2686/// of specified width.
2687static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2688 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2689 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002690 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002691 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2692 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2693 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2694 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002695 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002696}
2697
Evan Cheng60f0b892006-04-20 08:58:49 +00002698/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2699/// of specified width.
2700static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2701 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2702 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2703 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002704 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002705 for (unsigned i = 0; i != Half; ++i) {
2706 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2707 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2708 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002709 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002710}
2711
Evan Chenge8b51802006-04-21 01:05:10 +00002712/// getZeroVector - Returns a vector of specified type with all zero elements.
2713///
2714static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2715 assert(MVT::isVector(VT) && "Expected a vector type");
2716 unsigned NumElems = getVectorNumElements(VT);
2717 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2718 bool isFP = MVT::isFloatingPoint(EVT);
2719 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002720 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002721 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002722}
2723
Evan Cheng5022b342006-04-17 20:43:08 +00002724/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2725///
2726static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2727 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002728 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002729 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002730 unsigned NumElems = Mask.getNumOperands();
2731 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002732 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002733 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002734 NumElems >>= 1;
2735 }
2736 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2737
2738 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002739 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002740 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002741 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002742 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2743}
2744
Evan Chenge8b51802006-04-21 01:05:10 +00002745/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2746/// constant +0.0.
2747static inline bool isZeroNode(SDOperand Elt) {
2748 return ((isa<ConstantSDNode>(Elt) &&
2749 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2750 (isa<ConstantFPSDNode>(Elt) &&
2751 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2752}
2753
Evan Cheng14215c32006-04-21 23:03:30 +00002754/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2755/// vector and zero or undef vector.
2756static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002757 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002758 bool isZero, SelectionDAG &DAG) {
2759 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002760 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2761 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2762 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002763 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002764 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002765 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2766 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002767 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002768}
2769
Evan Chengb0461082006-04-24 18:01:45 +00002770/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2771///
2772static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2773 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002774 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002775 if (NumNonZero > 8)
2776 return SDOperand();
2777
2778 SDOperand V(0, 0);
2779 bool First = true;
2780 for (unsigned i = 0; i < 16; ++i) {
2781 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2782 if (ThisIsNonZero && First) {
2783 if (NumZero)
2784 V = getZeroVector(MVT::v8i16, DAG);
2785 else
2786 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2787 First = false;
2788 }
2789
2790 if ((i & 1) != 0) {
2791 SDOperand ThisElt(0, 0), LastElt(0, 0);
2792 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2793 if (LastIsNonZero) {
2794 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2795 }
2796 if (ThisIsNonZero) {
2797 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2798 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2799 ThisElt, DAG.getConstant(8, MVT::i8));
2800 if (LastIsNonZero)
2801 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2802 } else
2803 ThisElt = LastElt;
2804
2805 if (ThisElt.Val)
2806 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002807 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002808 }
2809 }
2810
2811 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2812}
2813
2814/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2815///
2816static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2817 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002818 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002819 if (NumNonZero > 4)
2820 return SDOperand();
2821
2822 SDOperand V(0, 0);
2823 bool First = true;
2824 for (unsigned i = 0; i < 8; ++i) {
2825 bool isNonZero = (NonZeros & (1 << i)) != 0;
2826 if (isNonZero) {
2827 if (First) {
2828 if (NumZero)
2829 V = getZeroVector(MVT::v8i16, DAG);
2830 else
2831 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2832 First = false;
2833 }
2834 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002835 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002836 }
2837 }
2838
2839 return V;
2840}
2841
Evan Chenga9467aa2006-04-25 20:13:52 +00002842SDOperand
2843X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2844 // All zero's are handled with pxor.
2845 if (ISD::isBuildVectorAllZeros(Op.Val))
2846 return Op;
2847
2848 // All one's are handled with pcmpeqd.
2849 if (ISD::isBuildVectorAllOnes(Op.Val))
2850 return Op;
2851
2852 MVT::ValueType VT = Op.getValueType();
2853 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2854 unsigned EVTBits = MVT::getSizeInBits(EVT);
2855
2856 unsigned NumElems = Op.getNumOperands();
2857 unsigned NumZero = 0;
2858 unsigned NumNonZero = 0;
2859 unsigned NonZeros = 0;
2860 std::set<SDOperand> Values;
2861 for (unsigned i = 0; i < NumElems; ++i) {
2862 SDOperand Elt = Op.getOperand(i);
2863 if (Elt.getOpcode() != ISD::UNDEF) {
2864 Values.insert(Elt);
2865 if (isZeroNode(Elt))
2866 NumZero++;
2867 else {
2868 NonZeros |= (1 << i);
2869 NumNonZero++;
2870 }
2871 }
2872 }
2873
2874 if (NumNonZero == 0)
2875 // Must be a mix of zero and undef. Return a zero vector.
2876 return getZeroVector(VT, DAG);
2877
2878 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2879 if (Values.size() == 1)
2880 return SDOperand();
2881
2882 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002883 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002884 unsigned Idx = CountTrailingZeros_32(NonZeros);
2885 SDOperand Item = Op.getOperand(Idx);
2886 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2887 if (Idx == 0)
2888 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2889 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2890 NumZero > 0, DAG);
2891
2892 if (EVTBits == 32) {
2893 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2894 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2895 DAG);
2896 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2897 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002898 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002899 for (unsigned i = 0; i < NumElems; i++)
2900 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002901 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2902 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002903 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2904 DAG.getNode(ISD::UNDEF, VT), Mask);
2905 }
2906 }
2907
Evan Cheng8c5766e2006-10-04 18:33:38 +00002908 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002909 if (EVTBits == 64)
2910 return SDOperand();
2911
2912 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2913 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002914 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2915 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002916 if (V.Val) return V;
2917 }
2918
2919 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002920 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2921 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002922 if (V.Val) return V;
2923 }
2924
2925 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002926 SmallVector<SDOperand, 8> V;
2927 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002928 if (NumElems == 4 && NumZero > 0) {
2929 for (unsigned i = 0; i < 4; ++i) {
2930 bool isZero = !(NonZeros & (1 << i));
2931 if (isZero)
2932 V[i] = getZeroVector(VT, DAG);
2933 else
2934 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2935 }
2936
2937 for (unsigned i = 0; i < 2; ++i) {
2938 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2939 default: break;
2940 case 0:
2941 V[i] = V[i*2]; // Must be a zero vector.
2942 break;
2943 case 1:
2944 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2945 getMOVLMask(NumElems, DAG));
2946 break;
2947 case 2:
2948 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2949 getMOVLMask(NumElems, DAG));
2950 break;
2951 case 3:
2952 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2953 getUnpacklMask(NumElems, DAG));
2954 break;
2955 }
2956 }
2957
Evan Cheng9fee4422006-05-16 07:21:53 +00002958 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002959 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002960 // FIXME: we can do the same for v4f32 case when we know both parts of
2961 // the lower half come from scalar_to_vector (loadf32). We should do
2962 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002963 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002964 return V[0];
2965 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2966 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002967 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002968 bool Reverse = (NonZeros & 0x3) == 2;
2969 for (unsigned i = 0; i < 2; ++i)
2970 if (Reverse)
2971 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2972 else
2973 MaskVec.push_back(DAG.getConstant(i, EVT));
2974 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2975 for (unsigned i = 0; i < 2; ++i)
2976 if (Reverse)
2977 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2978 else
2979 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002980 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2981 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002982 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2983 }
2984
2985 if (Values.size() > 2) {
2986 // Expand into a number of unpckl*.
2987 // e.g. for v4f32
2988 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2989 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2990 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2991 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2992 for (unsigned i = 0; i < NumElems; ++i)
2993 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2994 NumElems >>= 1;
2995 while (NumElems != 0) {
2996 for (unsigned i = 0; i < NumElems; ++i)
2997 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2998 UnpckMask);
2999 NumElems >>= 1;
3000 }
3001 return V[0];
3002 }
3003
3004 return SDOperand();
3005}
3006
3007SDOperand
3008X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3009 SDOperand V1 = Op.getOperand(0);
3010 SDOperand V2 = Op.getOperand(1);
3011 SDOperand PermMask = Op.getOperand(2);
3012 MVT::ValueType VT = Op.getValueType();
3013 unsigned NumElems = PermMask.getNumOperands();
3014 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3015 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003016 bool V1IsSplat = false;
3017 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003018
Evan Cheng89c5d042006-09-08 01:50:06 +00003019 if (isUndefShuffle(Op.Val))
3020 return DAG.getNode(ISD::UNDEF, VT);
3021
Evan Chenga9467aa2006-04-25 20:13:52 +00003022 if (isSplatMask(PermMask.Val)) {
3023 if (NumElems <= 4) return Op;
3024 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003025 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003026 }
3027
Evan Cheng798b3062006-10-25 20:48:19 +00003028 if (X86::isMOVLMask(PermMask.Val))
3029 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003030
Evan Cheng798b3062006-10-25 20:48:19 +00003031 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3032 X86::isMOVSLDUPMask(PermMask.Val) ||
3033 X86::isMOVHLPSMask(PermMask.Val) ||
3034 X86::isMOVHPMask(PermMask.Val) ||
3035 X86::isMOVLPMask(PermMask.Val))
3036 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003037
Evan Cheng798b3062006-10-25 20:48:19 +00003038 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3039 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003040 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003041
Evan Chengc415c5b2006-10-25 21:49:50 +00003042 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003043 V1IsSplat = isSplatVector(V1.Val);
3044 V2IsSplat = isSplatVector(V2.Val);
3045 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003046 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003047 std::swap(V1IsSplat, V2IsSplat);
3048 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003049 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003050 }
3051
3052 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3053 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003054 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003055 if (V2IsSplat) {
3056 // V2 is a splat, so the mask may be malformed. That is, it may point
3057 // to any V2 element. The instruction selectior won't like this. Get
3058 // a corrected mask and commute to form a proper MOVS{S|D}.
3059 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3060 if (NewMask.Val != PermMask.Val)
3061 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003062 }
Evan Cheng798b3062006-10-25 20:48:19 +00003063 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003064 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003065
Evan Cheng949bcc92006-10-16 06:36:00 +00003066 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3067 X86::isUNPCKLMask(PermMask.Val) ||
3068 X86::isUNPCKHMask(PermMask.Val))
3069 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003070
Evan Cheng798b3062006-10-25 20:48:19 +00003071 if (V2IsSplat) {
3072 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003073 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003074 // new vector_shuffle with the corrected mask.
3075 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3076 if (NewMask.Val != PermMask.Val) {
3077 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3078 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3079 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3080 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3081 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3082 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003083 }
3084 }
3085 }
3086
3087 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003088 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3089 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3090
3091 if (Commuted) {
3092 // Commute is back and try unpck* again.
3093 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3094 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3095 X86::isUNPCKLMask(PermMask.Val) ||
3096 X86::isUNPCKHMask(PermMask.Val))
3097 return Op;
3098 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003099
3100 // If VT is integer, try PSHUF* first, then SHUFP*.
3101 if (MVT::isInteger(VT)) {
3102 if (X86::isPSHUFDMask(PermMask.Val) ||
3103 X86::isPSHUFHWMask(PermMask.Val) ||
3104 X86::isPSHUFLWMask(PermMask.Val)) {
3105 if (V2.getOpcode() != ISD::UNDEF)
3106 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3107 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3108 return Op;
3109 }
3110
3111 if (X86::isSHUFPMask(PermMask.Val))
3112 return Op;
3113
3114 // Handle v8i16 shuffle high / low shuffle node pair.
3115 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3116 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3117 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003118 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003119 for (unsigned i = 0; i != 4; ++i)
3120 MaskVec.push_back(PermMask.getOperand(i));
3121 for (unsigned i = 4; i != 8; ++i)
3122 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003123 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3124 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003125 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3126 MaskVec.clear();
3127 for (unsigned i = 0; i != 4; ++i)
3128 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3129 for (unsigned i = 4; i != 8; ++i)
3130 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003131 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003132 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3133 }
3134 } else {
3135 // Floating point cases in the other order.
3136 if (X86::isSHUFPMask(PermMask.Val))
3137 return Op;
3138 if (X86::isPSHUFDMask(PermMask.Val) ||
3139 X86::isPSHUFHWMask(PermMask.Val) ||
3140 X86::isPSHUFLWMask(PermMask.Val)) {
3141 if (V2.getOpcode() != ISD::UNDEF)
3142 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3143 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3144 return Op;
3145 }
3146 }
3147
3148 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003149 MVT::ValueType MaskVT = PermMask.getValueType();
3150 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003151 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003152 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003153 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3154 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003155 unsigned NumHi = 0;
3156 unsigned NumLo = 0;
3157 // If no more than two elements come from either vector. This can be
3158 // implemented with two shuffles. First shuffle gather the elements.
3159 // The second shuffle, which takes the first shuffle as both of its
3160 // vector operands, put the elements into the right order.
3161 for (unsigned i = 0; i != NumElems; ++i) {
3162 SDOperand Elt = PermMask.getOperand(i);
3163 if (Elt.getOpcode() == ISD::UNDEF) {
3164 Locs[i] = std::make_pair(-1, -1);
3165 } else {
3166 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3167 if (Val < NumElems) {
3168 Locs[i] = std::make_pair(0, NumLo);
3169 Mask1[NumLo] = Elt;
3170 NumLo++;
3171 } else {
3172 Locs[i] = std::make_pair(1, NumHi);
3173 if (2+NumHi < NumElems)
3174 Mask1[2+NumHi] = Elt;
3175 NumHi++;
3176 }
3177 }
3178 }
3179 if (NumLo <= 2 && NumHi <= 2) {
3180 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003181 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3182 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003183 for (unsigned i = 0; i != NumElems; ++i) {
3184 if (Locs[i].first == -1)
3185 continue;
3186 else {
3187 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3188 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3189 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3190 }
3191 }
3192
3193 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003194 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3195 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003196 }
3197
3198 // Break it into (shuffle shuffle_hi, shuffle_lo).
3199 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003200 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3201 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3202 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003203 unsigned MaskIdx = 0;
3204 unsigned LoIdx = 0;
3205 unsigned HiIdx = NumElems/2;
3206 for (unsigned i = 0; i != NumElems; ++i) {
3207 if (i == NumElems/2) {
3208 MaskPtr = &HiMask;
3209 MaskIdx = 1;
3210 LoIdx = 0;
3211 HiIdx = NumElems/2;
3212 }
3213 SDOperand Elt = PermMask.getOperand(i);
3214 if (Elt.getOpcode() == ISD::UNDEF) {
3215 Locs[i] = std::make_pair(-1, -1);
3216 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3217 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3218 (*MaskPtr)[LoIdx] = Elt;
3219 LoIdx++;
3220 } else {
3221 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3222 (*MaskPtr)[HiIdx] = Elt;
3223 HiIdx++;
3224 }
3225 }
3226
Chris Lattner3d826992006-05-16 06:45:34 +00003227 SDOperand LoShuffle =
3228 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003229 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3230 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003231 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003232 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003233 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3234 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003235 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003236 for (unsigned i = 0; i != NumElems; ++i) {
3237 if (Locs[i].first == -1) {
3238 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3239 } else {
3240 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3241 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3242 }
3243 }
3244 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003245 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3246 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003247 }
3248
3249 return SDOperand();
3250}
3251
3252SDOperand
3253X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3254 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3255 return SDOperand();
3256
3257 MVT::ValueType VT = Op.getValueType();
3258 // TODO: handle v16i8.
3259 if (MVT::getSizeInBits(VT) == 16) {
3260 // Transform it so it match pextrw which produces a 32-bit result.
3261 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3262 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3263 Op.getOperand(0), Op.getOperand(1));
3264 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3265 DAG.getValueType(VT));
3266 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3267 } else if (MVT::getSizeInBits(VT) == 32) {
3268 SDOperand Vec = Op.getOperand(0);
3269 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3270 if (Idx == 0)
3271 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003272 // SHUFPS the element to the lowest double word, then movss.
3273 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003274 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003275 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3276 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3277 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3278 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003279 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3280 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003281 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003282 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003283 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003284 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003285 } else if (MVT::getSizeInBits(VT) == 64) {
3286 SDOperand Vec = Op.getOperand(0);
3287 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3288 if (Idx == 0)
3289 return Op;
3290
3291 // UNPCKHPD the element to the lowest double word, then movsd.
3292 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3293 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3294 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003295 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003296 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3297 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003298 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3299 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003300 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3301 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3302 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003303 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003304 }
3305
3306 return SDOperand();
3307}
3308
3309SDOperand
3310X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003311 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003312 // as its second argument.
3313 MVT::ValueType VT = Op.getValueType();
3314 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3315 SDOperand N0 = Op.getOperand(0);
3316 SDOperand N1 = Op.getOperand(1);
3317 SDOperand N2 = Op.getOperand(2);
3318 if (MVT::getSizeInBits(BaseVT) == 16) {
3319 if (N1.getValueType() != MVT::i32)
3320 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3321 if (N2.getValueType() != MVT::i32)
3322 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3323 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3324 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3325 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3326 if (Idx == 0) {
3327 // Use a movss.
3328 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3329 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3330 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003331 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003332 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3333 for (unsigned i = 1; i <= 3; ++i)
3334 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3335 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003336 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3337 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003338 } else {
3339 // Use two pinsrw instructions to insert a 32 bit value.
3340 Idx <<= 1;
3341 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003342 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003343 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003344 LoadSDNode *LD = cast<LoadSDNode>(N1);
3345 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3346 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003347 } else {
3348 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3349 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3350 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003351 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003352 }
3353 }
3354 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3355 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003356 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003357 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3358 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003359 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003360 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3361 }
3362 }
3363
3364 return SDOperand();
3365}
3366
3367SDOperand
3368X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3369 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3370 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3371}
3372
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003373// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003374// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3375// one of the above mentioned nodes. It has to be wrapped because otherwise
3376// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3377// be used to form addressing mode. These wrapped nodes will be selected
3378// into MOV32ri.
3379SDOperand
3380X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3381 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003382 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3383 getPointerTy(),
3384 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003385 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003386 // With PIC, the address is actually $g + Offset.
3387 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3388 !Subtarget->isPICStyleRIPRel()) {
3389 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3390 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3391 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003392 }
3393
3394 return Result;
3395}
3396
3397SDOperand
3398X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3399 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003400 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003401 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003402 // With PIC, the address is actually $g + Offset.
3403 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3404 !Subtarget->isPICStyleRIPRel()) {
3405 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3406 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3407 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003408 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003409
3410 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3411 // load the value at address GV, not the value of GV itself. This means that
3412 // the GlobalAddress must be in the base or index register of the address, not
3413 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003414 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003415 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3416 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003417
3418 return Result;
3419}
3420
3421SDOperand
3422X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3423 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003424 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003425 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003426 // With PIC, the address is actually $g + Offset.
3427 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3428 !Subtarget->isPICStyleRIPRel()) {
3429 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3430 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3431 Result);
3432 }
3433
3434 return Result;
3435}
3436
3437SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3438 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3439 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3440 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3441 // With PIC, the address is actually $g + Offset.
3442 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3443 !Subtarget->isPICStyleRIPRel()) {
3444 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3445 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3446 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003447 }
3448
3449 return Result;
3450}
3451
3452SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003453 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3454 "Not an i64 shift!");
3455 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3456 SDOperand ShOpLo = Op.getOperand(0);
3457 SDOperand ShOpHi = Op.getOperand(1);
3458 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003459 SDOperand Tmp1 = isSRA ?
3460 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3461 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003462
3463 SDOperand Tmp2, Tmp3;
3464 if (Op.getOpcode() == ISD::SHL_PARTS) {
3465 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3466 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3467 } else {
3468 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003469 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003470 }
3471
Evan Cheng4259a0f2006-09-11 02:19:56 +00003472 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3473 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3474 DAG.getConstant(32, MVT::i8));
3475 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3476 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003477
3478 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003479 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003480
Evan Cheng4259a0f2006-09-11 02:19:56 +00003481 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3482 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003483 if (Op.getOpcode() == ISD::SHL_PARTS) {
3484 Ops.push_back(Tmp2);
3485 Ops.push_back(Tmp3);
3486 Ops.push_back(CC);
3487 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003488 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003489 InFlag = Hi.getValue(1);
3490
3491 Ops.clear();
3492 Ops.push_back(Tmp3);
3493 Ops.push_back(Tmp1);
3494 Ops.push_back(CC);
3495 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003496 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003497 } else {
3498 Ops.push_back(Tmp2);
3499 Ops.push_back(Tmp3);
3500 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003501 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003502 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003503 InFlag = Lo.getValue(1);
3504
3505 Ops.clear();
3506 Ops.push_back(Tmp3);
3507 Ops.push_back(Tmp1);
3508 Ops.push_back(CC);
3509 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003510 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003511 }
3512
Evan Cheng4259a0f2006-09-11 02:19:56 +00003513 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003514 Ops.clear();
3515 Ops.push_back(Lo);
3516 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003517 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003518}
Evan Cheng6305e502006-01-12 22:54:21 +00003519
Evan Chenga9467aa2006-04-25 20:13:52 +00003520SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3521 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3522 Op.getOperand(0).getValueType() >= MVT::i16 &&
3523 "Unknown SINT_TO_FP to lower!");
3524
3525 SDOperand Result;
3526 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3527 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3528 MachineFunction &MF = DAG.getMachineFunction();
3529 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3530 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003531 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003532 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003533
3534 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003535 SDVTList Tys;
3536 if (X86ScalarSSE)
3537 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3538 else
3539 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3540 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003541 Ops.push_back(Chain);
3542 Ops.push_back(StackSlot);
3543 Ops.push_back(DAG.getValueType(SrcVT));
3544 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003545 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003546
3547 if (X86ScalarSSE) {
3548 Chain = Result.getValue(1);
3549 SDOperand InFlag = Result.getValue(2);
3550
3551 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3552 // shouldn't be necessary except that RFP cannot be live across
3553 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003554 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003555 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003556 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003557 Tys = DAG.getVTList(MVT::Other);
3558 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003559 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003560 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003561 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003562 Ops.push_back(DAG.getValueType(Op.getValueType()));
3563 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003564 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003565 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003566 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003567
Evan Chenga9467aa2006-04-25 20:13:52 +00003568 return Result;
3569}
3570
3571SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3572 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3573 "Unknown FP_TO_SINT to lower!");
3574 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3575 // stack slot.
3576 MachineFunction &MF = DAG.getMachineFunction();
3577 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3578 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3579 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3580
3581 unsigned Opc;
3582 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003583 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3584 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3585 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3586 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003587 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003588
Evan Chenga9467aa2006-04-25 20:13:52 +00003589 SDOperand Chain = DAG.getEntryNode();
3590 SDOperand Value = Op.getOperand(0);
3591 if (X86ScalarSSE) {
3592 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003593 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003594 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3595 SDOperand Ops[] = {
3596 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3597 };
3598 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003599 Chain = Value.getValue(1);
3600 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3601 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3602 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003603
Evan Chenga9467aa2006-04-25 20:13:52 +00003604 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003605 SDOperand Ops[] = { Chain, Value, StackSlot };
3606 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003607
Evan Chenga9467aa2006-04-25 20:13:52 +00003608 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003609 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003610}
3611
3612SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3613 MVT::ValueType VT = Op.getValueType();
3614 const Type *OpNTy = MVT::getTypeForValueType(VT);
3615 std::vector<Constant*> CV;
3616 if (VT == MVT::f64) {
3617 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3618 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3619 } else {
3620 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3621 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3622 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3623 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3624 }
3625 Constant *CS = ConstantStruct::get(CV);
3626 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003627 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003628 SmallVector<SDOperand, 3> Ops;
3629 Ops.push_back(DAG.getEntryNode());
3630 Ops.push_back(CPIdx);
3631 Ops.push_back(DAG.getSrcValue(NULL));
3632 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003633 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3634}
3635
3636SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3637 MVT::ValueType VT = Op.getValueType();
3638 const Type *OpNTy = MVT::getTypeForValueType(VT);
3639 std::vector<Constant*> CV;
3640 if (VT == MVT::f64) {
3641 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3642 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3643 } else {
3644 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3645 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3646 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3647 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3648 }
3649 Constant *CS = ConstantStruct::get(CV);
3650 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003651 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003652 SmallVector<SDOperand, 3> Ops;
3653 Ops.push_back(DAG.getEntryNode());
3654 Ops.push_back(CPIdx);
3655 Ops.push_back(DAG.getSrcValue(NULL));
3656 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003657 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3658}
3659
Evan Cheng4363e882007-01-05 07:55:56 +00003660SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003661 SDOperand Op0 = Op.getOperand(0);
3662 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003663 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003664 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003665 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003666
3667 // If second operand is smaller, extend it first.
3668 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3669 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3670 SrcVT = VT;
3671 }
3672
Evan Cheng4363e882007-01-05 07:55:56 +00003673 // First get the sign bit of second operand.
3674 std::vector<Constant*> CV;
3675 if (SrcVT == MVT::f64) {
3676 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3677 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3678 } else {
3679 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3680 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3681 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3682 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3683 }
3684 Constant *CS = ConstantStruct::get(CV);
3685 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003686 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003687 SmallVector<SDOperand, 3> Ops;
3688 Ops.push_back(DAG.getEntryNode());
3689 Ops.push_back(CPIdx);
3690 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003691 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3692 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003693
3694 // Shift sign bit right or left if the two operands have different types.
3695 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3696 // Op0 is MVT::f32, Op1 is MVT::f64.
3697 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3698 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3699 DAG.getConstant(32, MVT::i32));
3700 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3701 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3702 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003703 }
3704
Evan Cheng82241c82007-01-05 21:37:56 +00003705 // Clear first operand sign bit.
3706 CV.clear();
3707 if (VT == MVT::f64) {
3708 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3709 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3710 } else {
3711 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3712 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3713 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3714 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3715 }
3716 CS = ConstantStruct::get(CV);
3717 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003718 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003719 Ops.clear();
3720 Ops.push_back(DAG.getEntryNode());
3721 Ops.push_back(CPIdx);
3722 Ops.push_back(DAG.getSrcValue(NULL));
3723 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3724 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3725
3726 // Or the value with the sign bit.
3727 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003728}
3729
Evan Cheng4259a0f2006-09-11 02:19:56 +00003730SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3731 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003732 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3733 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003734 SDOperand Op0 = Op.getOperand(0);
3735 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003736 SDOperand CC = Op.getOperand(2);
3737 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003738 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3739 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003740 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003741 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003742
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003743 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003744 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003745 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003746 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003747 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003748 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003749 }
3750
3751 assert(isFP && "Illegal integer SetCC!");
3752
3753 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003754 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003755
3756 switch (SetCCOpcode) {
3757 default: assert(false && "Illegal floating point SetCC!");
3758 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003759 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003760 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003761 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003762 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003763 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003764 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3765 }
3766 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003767 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003768 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003769 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003770 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003771 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003772 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3773 }
Evan Chengc1583db2005-12-21 20:21:51 +00003774 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003775}
Evan Cheng45df7f82006-01-30 23:41:35 +00003776
Evan Chenga9467aa2006-04-25 20:13:52 +00003777SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003778 bool addTest = true;
3779 SDOperand Chain = DAG.getEntryNode();
3780 SDOperand Cond = Op.getOperand(0);
3781 SDOperand CC;
3782 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003783
Evan Cheng4259a0f2006-09-11 02:19:56 +00003784 if (Cond.getOpcode() == ISD::SETCC)
3785 Cond = LowerSETCC(Cond, DAG, Chain);
3786
3787 if (Cond.getOpcode() == X86ISD::SETCC) {
3788 CC = Cond.getOperand(0);
3789
Evan Chenga9467aa2006-04-25 20:13:52 +00003790 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003791 // (since flag operand cannot be shared). Use it as the condition setting
3792 // operand in place of the X86ISD::SETCC.
3793 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003794 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003795 // pressure reason)?
3796 SDOperand Cmp = Cond.getOperand(1);
3797 unsigned Opc = Cmp.getOpcode();
3798 bool IllegalFPCMov = !X86ScalarSSE &&
3799 MVT::isFloatingPoint(Op.getValueType()) &&
3800 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3801 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3802 !IllegalFPCMov) {
3803 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3804 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3805 addTest = false;
3806 }
3807 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003808
Evan Chenga9467aa2006-04-25 20:13:52 +00003809 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003810 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003811 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3812 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003813 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003814
Evan Cheng4259a0f2006-09-11 02:19:56 +00003815 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3816 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003817 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3818 // condition is true.
3819 Ops.push_back(Op.getOperand(2));
3820 Ops.push_back(Op.getOperand(1));
3821 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003822 Ops.push_back(Cond.getValue(1));
3823 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003824}
Evan Cheng944d1e92006-01-26 02:13:10 +00003825
Evan Chenga9467aa2006-04-25 20:13:52 +00003826SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003827 bool addTest = true;
3828 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003829 SDOperand Cond = Op.getOperand(1);
3830 SDOperand Dest = Op.getOperand(2);
3831 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003832 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3833
Evan Chenga9467aa2006-04-25 20:13:52 +00003834 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003835 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003836
3837 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003838 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003839
Evan Cheng4259a0f2006-09-11 02:19:56 +00003840 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3841 // (since flag operand cannot be shared). Use it as the condition setting
3842 // operand in place of the X86ISD::SETCC.
3843 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3844 // to use a test instead of duplicating the X86ISD::CMP (for register
3845 // pressure reason)?
3846 SDOperand Cmp = Cond.getOperand(1);
3847 unsigned Opc = Cmp.getOpcode();
3848 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3849 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3850 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3851 addTest = false;
3852 }
3853 }
Evan Chengfb22e862006-01-13 01:03:02 +00003854
Evan Chenga9467aa2006-04-25 20:13:52 +00003855 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003856 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003857 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3858 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003859 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003860 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003861 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003862}
Evan Chengae986f12006-01-11 22:15:48 +00003863
Evan Cheng2a330942006-05-25 00:59:30 +00003864SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3865 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003866
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003867 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003868 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003869 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003870 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003871 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003872 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003873 case CallingConv::Fast:
Chris Lattner0cd99602007-02-25 08:59:22 +00003874 if (EnableFastCC)
Chris Lattner7802f3e2007-02-25 09:06:15 +00003875 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003876 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003877 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003878 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003879 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003880 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003881 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003882 }
Evan Cheng2a330942006-05-25 00:59:30 +00003883}
3884
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003885SDOperand
3886X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003887 MachineFunction &MF = DAG.getMachineFunction();
3888 const Function* Fn = MF.getFunction();
3889 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003890 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003891 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003892 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3893
Evan Cheng17e734f2006-05-23 21:06:34 +00003894 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003895 if (Subtarget->is64Bit())
3896 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003897 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003898 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003899 default:
3900 assert(0 && "Unsupported calling convention");
3901 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003902 if (EnableFastCC) {
3903 return LowerFastCCArguments(Op, DAG);
3904 }
3905 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003906 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003907 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003908 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003909 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003910 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003911 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003912 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003913 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003914 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003915}
3916
Evan Chenga9467aa2006-04-25 20:13:52 +00003917SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3918 SDOperand InFlag(0, 0);
3919 SDOperand Chain = Op.getOperand(0);
3920 unsigned Align =
3921 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3922 if (Align == 0) Align = 1;
3923
3924 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3925 // If not DWORD aligned, call memset if size is less than the threshold.
3926 // It knows how to align to the right boundary first.
3927 if ((Align & 3) != 0 ||
3928 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3929 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003930 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003931 TargetLowering::ArgListTy Args;
3932 TargetLowering::ArgListEntry Entry;
3933 Entry.Node = Op.getOperand(1);
3934 Entry.Ty = IntPtrTy;
3935 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003936 Entry.isInReg = false;
3937 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003938 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003939 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003940 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3941 Entry.Ty = IntPtrTy;
3942 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003943 Entry.isInReg = false;
3944 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003945 Args.push_back(Entry);
3946 Entry.Node = Op.getOperand(3);
3947 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003948 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003949 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003950 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3951 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003952 }
Evan Chengd097e672006-03-22 02:53:00 +00003953
Evan Chenga9467aa2006-04-25 20:13:52 +00003954 MVT::ValueType AVT;
3955 SDOperand Count;
3956 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3957 unsigned BytesLeft = 0;
3958 bool TwoRepStos = false;
3959 if (ValC) {
3960 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003961 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003962
Evan Chenga9467aa2006-04-25 20:13:52 +00003963 // If the value is a constant, then we can potentially use larger sets.
3964 switch (Align & 3) {
3965 case 2: // WORD aligned
3966 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003967 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003968 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003969 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003970 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003971 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003972 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003973 Val = (Val << 8) | Val;
3974 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003975 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3976 AVT = MVT::i64;
3977 ValReg = X86::RAX;
3978 Val = (Val << 32) | Val;
3979 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003980 break;
3981 default: // Byte aligned
3982 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003983 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003984 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003985 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003986 }
3987
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003988 if (AVT > MVT::i8) {
3989 if (I) {
3990 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3991 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3992 BytesLeft = I->getValue() % UBytes;
3993 } else {
3994 assert(AVT >= MVT::i32 &&
3995 "Do not use rep;stos if not at least DWORD aligned");
3996 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3997 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3998 TwoRepStos = true;
3999 }
4000 }
4001
Evan Chenga9467aa2006-04-25 20:13:52 +00004002 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4003 InFlag);
4004 InFlag = Chain.getValue(1);
4005 } else {
4006 AVT = MVT::i8;
4007 Count = Op.getOperand(3);
4008 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4009 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004010 }
Evan Chengb0461082006-04-24 18:01:45 +00004011
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004012 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4013 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004014 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004015 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4016 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004017 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004018
Chris Lattnere56fef92007-02-25 06:40:16 +00004019 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004020 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004021 Ops.push_back(Chain);
4022 Ops.push_back(DAG.getValueType(AVT));
4023 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004024 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004025
Evan Chenga9467aa2006-04-25 20:13:52 +00004026 if (TwoRepStos) {
4027 InFlag = Chain.getValue(1);
4028 Count = Op.getOperand(3);
4029 MVT::ValueType CVT = Count.getValueType();
4030 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004031 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4032 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4033 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004034 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004035 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004036 Ops.clear();
4037 Ops.push_back(Chain);
4038 Ops.push_back(DAG.getValueType(MVT::i8));
4039 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004040 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004041 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004042 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004043 SDOperand Value;
4044 unsigned Val = ValC->getValue() & 255;
4045 unsigned Offset = I->getValue() - BytesLeft;
4046 SDOperand DstAddr = Op.getOperand(1);
4047 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004048 if (BytesLeft >= 4) {
4049 Val = (Val << 8) | Val;
4050 Val = (Val << 16) | Val;
4051 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004052 Chain = DAG.getStore(Chain, Value,
4053 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4054 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004055 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004056 BytesLeft -= 4;
4057 Offset += 4;
4058 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004059 if (BytesLeft >= 2) {
4060 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004061 Chain = DAG.getStore(Chain, Value,
4062 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4063 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004064 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004065 BytesLeft -= 2;
4066 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004067 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004068 if (BytesLeft == 1) {
4069 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004070 Chain = DAG.getStore(Chain, Value,
4071 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4072 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004073 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004074 }
Evan Cheng082c8782006-03-24 07:29:27 +00004075 }
Evan Chengebf10062006-04-03 20:53:28 +00004076
Evan Chenga9467aa2006-04-25 20:13:52 +00004077 return Chain;
4078}
Evan Chengebf10062006-04-03 20:53:28 +00004079
Evan Chenga9467aa2006-04-25 20:13:52 +00004080SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4081 SDOperand Chain = Op.getOperand(0);
4082 unsigned Align =
4083 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4084 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004085
Evan Chenga9467aa2006-04-25 20:13:52 +00004086 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4087 // If not DWORD aligned, call memcpy if size is less than the threshold.
4088 // It knows how to align to the right boundary first.
4089 if ((Align & 3) != 0 ||
4090 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4091 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004092 TargetLowering::ArgListTy Args;
4093 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004094 Entry.Ty = getTargetData()->getIntPtrType();
4095 Entry.isSigned = false;
4096 Entry.isInReg = false;
4097 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004098 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4099 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4100 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004101 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004102 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004103 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4104 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004105 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004106
4107 MVT::ValueType AVT;
4108 SDOperand Count;
4109 unsigned BytesLeft = 0;
4110 bool TwoRepMovs = false;
4111 switch (Align & 3) {
4112 case 2: // WORD aligned
4113 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004114 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004115 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004116 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004117 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4118 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004119 break;
4120 default: // Byte aligned
4121 AVT = MVT::i8;
4122 Count = Op.getOperand(3);
4123 break;
4124 }
4125
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004126 if (AVT > MVT::i8) {
4127 if (I) {
4128 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4129 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4130 BytesLeft = I->getValue() % UBytes;
4131 } else {
4132 assert(AVT >= MVT::i32 &&
4133 "Do not use rep;movs if not at least DWORD aligned");
4134 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4135 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4136 TwoRepMovs = true;
4137 }
4138 }
4139
Evan Chenga9467aa2006-04-25 20:13:52 +00004140 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004141 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4142 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004143 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004144 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4145 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004146 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004147 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4148 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004149 InFlag = Chain.getValue(1);
4150
Chris Lattnere56fef92007-02-25 06:40:16 +00004151 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004152 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004153 Ops.push_back(Chain);
4154 Ops.push_back(DAG.getValueType(AVT));
4155 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004156 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004157
4158 if (TwoRepMovs) {
4159 InFlag = Chain.getValue(1);
4160 Count = Op.getOperand(3);
4161 MVT::ValueType CVT = Count.getValueType();
4162 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004163 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4164 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4165 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004166 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004167 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004168 Ops.clear();
4169 Ops.push_back(Chain);
4170 Ops.push_back(DAG.getValueType(MVT::i8));
4171 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004172 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004173 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004174 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004175 unsigned Offset = I->getValue() - BytesLeft;
4176 SDOperand DstAddr = Op.getOperand(1);
4177 MVT::ValueType DstVT = DstAddr.getValueType();
4178 SDOperand SrcAddr = Op.getOperand(2);
4179 MVT::ValueType SrcVT = SrcAddr.getValueType();
4180 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004181 if (BytesLeft >= 4) {
4182 Value = DAG.getLoad(MVT::i32, Chain,
4183 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4184 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004185 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004186 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004187 Chain = DAG.getStore(Chain, Value,
4188 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4189 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004190 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004191 BytesLeft -= 4;
4192 Offset += 4;
4193 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004194 if (BytesLeft >= 2) {
4195 Value = DAG.getLoad(MVT::i16, Chain,
4196 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4197 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004198 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004199 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004200 Chain = DAG.getStore(Chain, Value,
4201 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4202 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004203 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004204 BytesLeft -= 2;
4205 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004206 }
4207
Evan Chenga9467aa2006-04-25 20:13:52 +00004208 if (BytesLeft == 1) {
4209 Value = DAG.getLoad(MVT::i8, Chain,
4210 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4211 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004212 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004213 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004214 Chain = DAG.getStore(Chain, Value,
4215 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4216 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004217 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004218 }
Evan Chengcbffa462006-03-31 19:22:53 +00004219 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004220
4221 return Chain;
4222}
4223
4224SDOperand
4225X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004226 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004227 SDOperand TheOp = Op.getOperand(0);
4228 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004229 if (Subtarget->is64Bit()) {
4230 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4231 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4232 MVT::i64, Copy1.getValue(2));
4233 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4234 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004235 SDOperand Ops[] = {
4236 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4237 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004238
4239 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004240 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004241 }
Chris Lattner35a08552007-02-25 07:10:00 +00004242
4243 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4244 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4245 MVT::i32, Copy1.getValue(2));
4246 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4247 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4248 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004249}
4250
4251SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004252 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4253
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004254 if (!Subtarget->is64Bit()) {
4255 // vastart just stores the address of the VarArgsFrameIndex slot into the
4256 // memory location argument.
4257 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004258 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4259 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004260 }
4261
4262 // __va_list_tag:
4263 // gp_offset (0 - 6 * 8)
4264 // fp_offset (48 - 48 + 8 * 16)
4265 // overflow_arg_area (point to parameters coming in memory).
4266 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004267 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004268 SDOperand FIN = Op.getOperand(1);
4269 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004270 SDOperand Store = DAG.getStore(Op.getOperand(0),
4271 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004272 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004273 MemOps.push_back(Store);
4274
4275 // Store fp_offset
4276 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4277 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004278 Store = DAG.getStore(Op.getOperand(0),
4279 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004280 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004281 MemOps.push_back(Store);
4282
4283 // Store ptr to overflow_arg_area
4284 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4285 DAG.getConstant(4, getPointerTy()));
4286 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004287 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4288 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004289 MemOps.push_back(Store);
4290
4291 // Store ptr to reg_save_area.
4292 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4293 DAG.getConstant(8, getPointerTy()));
4294 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004295 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4296 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004297 MemOps.push_back(Store);
4298 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004299}
4300
4301SDOperand
4302X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4303 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4304 switch (IntNo) {
4305 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004306 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004307 case Intrinsic::x86_sse_comieq_ss:
4308 case Intrinsic::x86_sse_comilt_ss:
4309 case Intrinsic::x86_sse_comile_ss:
4310 case Intrinsic::x86_sse_comigt_ss:
4311 case Intrinsic::x86_sse_comige_ss:
4312 case Intrinsic::x86_sse_comineq_ss:
4313 case Intrinsic::x86_sse_ucomieq_ss:
4314 case Intrinsic::x86_sse_ucomilt_ss:
4315 case Intrinsic::x86_sse_ucomile_ss:
4316 case Intrinsic::x86_sse_ucomigt_ss:
4317 case Intrinsic::x86_sse_ucomige_ss:
4318 case Intrinsic::x86_sse_ucomineq_ss:
4319 case Intrinsic::x86_sse2_comieq_sd:
4320 case Intrinsic::x86_sse2_comilt_sd:
4321 case Intrinsic::x86_sse2_comile_sd:
4322 case Intrinsic::x86_sse2_comigt_sd:
4323 case Intrinsic::x86_sse2_comige_sd:
4324 case Intrinsic::x86_sse2_comineq_sd:
4325 case Intrinsic::x86_sse2_ucomieq_sd:
4326 case Intrinsic::x86_sse2_ucomilt_sd:
4327 case Intrinsic::x86_sse2_ucomile_sd:
4328 case Intrinsic::x86_sse2_ucomigt_sd:
4329 case Intrinsic::x86_sse2_ucomige_sd:
4330 case Intrinsic::x86_sse2_ucomineq_sd: {
4331 unsigned Opc = 0;
4332 ISD::CondCode CC = ISD::SETCC_INVALID;
4333 switch (IntNo) {
4334 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004335 case Intrinsic::x86_sse_comieq_ss:
4336 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004337 Opc = X86ISD::COMI;
4338 CC = ISD::SETEQ;
4339 break;
Evan Cheng78038292006-04-05 23:38:46 +00004340 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004341 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004342 Opc = X86ISD::COMI;
4343 CC = ISD::SETLT;
4344 break;
4345 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004346 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004347 Opc = X86ISD::COMI;
4348 CC = ISD::SETLE;
4349 break;
4350 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004351 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004352 Opc = X86ISD::COMI;
4353 CC = ISD::SETGT;
4354 break;
4355 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004356 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004357 Opc = X86ISD::COMI;
4358 CC = ISD::SETGE;
4359 break;
4360 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004361 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004362 Opc = X86ISD::COMI;
4363 CC = ISD::SETNE;
4364 break;
4365 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004366 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004367 Opc = X86ISD::UCOMI;
4368 CC = ISD::SETEQ;
4369 break;
4370 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004371 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004372 Opc = X86ISD::UCOMI;
4373 CC = ISD::SETLT;
4374 break;
4375 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004376 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004377 Opc = X86ISD::UCOMI;
4378 CC = ISD::SETLE;
4379 break;
4380 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004381 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004382 Opc = X86ISD::UCOMI;
4383 CC = ISD::SETGT;
4384 break;
4385 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004386 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004387 Opc = X86ISD::UCOMI;
4388 CC = ISD::SETGE;
4389 break;
4390 case Intrinsic::x86_sse_ucomineq_ss:
4391 case Intrinsic::x86_sse2_ucomineq_sd:
4392 Opc = X86ISD::UCOMI;
4393 CC = ISD::SETNE;
4394 break;
Evan Cheng78038292006-04-05 23:38:46 +00004395 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004396
Evan Chenga9467aa2006-04-25 20:13:52 +00004397 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004398 SDOperand LHS = Op.getOperand(1);
4399 SDOperand RHS = Op.getOperand(2);
4400 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004401
4402 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004403 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004404 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4405 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4406 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4407 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004408 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004409 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004410 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004411}
Evan Cheng6af02632005-12-20 06:22:03 +00004412
Nate Begemaneda59972007-01-29 22:58:52 +00004413SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4414 // Depths > 0 not supported yet!
4415 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4416 return SDOperand();
4417
4418 // Just load the return address
4419 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4420 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4421}
4422
4423SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4424 // Depths > 0 not supported yet!
4425 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4426 return SDOperand();
4427
4428 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4429 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4430 DAG.getConstant(4, getPointerTy()));
4431}
4432
Evan Chenga9467aa2006-04-25 20:13:52 +00004433/// LowerOperation - Provide custom lowering hooks for some operations.
4434///
4435SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4436 switch (Op.getOpcode()) {
4437 default: assert(0 && "Should not custom lower this!");
4438 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4439 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4440 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4441 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4442 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4443 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4444 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4445 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4446 case ISD::SHL_PARTS:
4447 case ISD::SRA_PARTS:
4448 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4449 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4450 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4451 case ISD::FABS: return LowerFABS(Op, DAG);
4452 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004453 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004454 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004455 case ISD::SELECT: return LowerSELECT(Op, DAG);
4456 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4457 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004458 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004459 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004460 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004461 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4462 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4463 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4464 case ISD::VASTART: return LowerVASTART(Op, DAG);
4465 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004466 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4467 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004468 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004469 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004470}
4471
Evan Cheng6af02632005-12-20 06:22:03 +00004472const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4473 switch (Opcode) {
4474 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004475 case X86ISD::SHLD: return "X86ISD::SHLD";
4476 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004477 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004478 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004479 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004480 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004481 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004482 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004483 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4484 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4485 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004486 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004487 case X86ISD::FST: return "X86ISD::FST";
4488 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004489 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004490 case X86ISD::CALL: return "X86ISD::CALL";
4491 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4492 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4493 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004494 case X86ISD::COMI: return "X86ISD::COMI";
4495 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004496 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004497 case X86ISD::CMOV: return "X86ISD::CMOV";
4498 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004499 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004500 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4501 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004502 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004503 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004504 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004505 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004506 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004507 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004508 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004509 case X86ISD::FMAX: return "X86ISD::FMAX";
4510 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004511 }
4512}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004513
Evan Cheng02612422006-07-05 22:17:51 +00004514/// isLegalAddressImmediate - Return true if the integer value or
4515/// GlobalValue can be used as the offset of the target addressing mode.
4516bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4517 // X86 allows a sign-extended 32-bit immediate field.
4518 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4519}
4520
4521bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004522 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4523 // field unless we are in small code model.
4524 if (Subtarget->is64Bit() &&
4525 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004526 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004527
4528 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004529}
4530
4531/// isShuffleMaskLegal - Targets can use this to indicate that they only
4532/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4533/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4534/// are assumed to be legal.
4535bool
4536X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4537 // Only do shuffles on 128-bit vector types for now.
4538 if (MVT::getSizeInBits(VT) == 64) return false;
4539 return (Mask.Val->getNumOperands() <= 4 ||
4540 isSplatMask(Mask.Val) ||
4541 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4542 X86::isUNPCKLMask(Mask.Val) ||
4543 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4544 X86::isUNPCKHMask(Mask.Val));
4545}
4546
4547bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4548 MVT::ValueType EVT,
4549 SelectionDAG &DAG) const {
4550 unsigned NumElts = BVOps.size();
4551 // Only do shuffles on 128-bit vector types for now.
4552 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4553 if (NumElts == 2) return true;
4554 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004555 return (isMOVLMask(&BVOps[0], 4) ||
4556 isCommutedMOVL(&BVOps[0], 4, true) ||
4557 isSHUFPMask(&BVOps[0], 4) ||
4558 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004559 }
4560 return false;
4561}
4562
4563//===----------------------------------------------------------------------===//
4564// X86 Scheduler Hooks
4565//===----------------------------------------------------------------------===//
4566
4567MachineBasicBlock *
4568X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4569 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004570 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004571 switch (MI->getOpcode()) {
4572 default: assert(false && "Unexpected instr type to insert");
4573 case X86::CMOV_FR32:
4574 case X86::CMOV_FR64:
4575 case X86::CMOV_V4F32:
4576 case X86::CMOV_V2F64:
4577 case X86::CMOV_V2I64: {
4578 // To "insert" a SELECT_CC instruction, we actually have to insert the
4579 // diamond control-flow pattern. The incoming instruction knows the
4580 // destination vreg to set, the condition code register to branch on, the
4581 // true/false values to select between, and a branch opcode to use.
4582 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4583 ilist<MachineBasicBlock>::iterator It = BB;
4584 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004585
Evan Cheng02612422006-07-05 22:17:51 +00004586 // thisMBB:
4587 // ...
4588 // TrueVal = ...
4589 // cmpTY ccX, r1, r2
4590 // bCC copy1MBB
4591 // fallthrough --> copy0MBB
4592 MachineBasicBlock *thisMBB = BB;
4593 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4594 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004595 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004596 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004597 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004598 MachineFunction *F = BB->getParent();
4599 F->getBasicBlockList().insert(It, copy0MBB);
4600 F->getBasicBlockList().insert(It, sinkMBB);
4601 // Update machine-CFG edges by first adding all successors of the current
4602 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004603 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004604 e = BB->succ_end(); i != e; ++i)
4605 sinkMBB->addSuccessor(*i);
4606 // Next, remove all successors of the current block, and add the true
4607 // and fallthrough blocks as its successors.
4608 while(!BB->succ_empty())
4609 BB->removeSuccessor(BB->succ_begin());
4610 BB->addSuccessor(copy0MBB);
4611 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004612
Evan Cheng02612422006-07-05 22:17:51 +00004613 // copy0MBB:
4614 // %FalseValue = ...
4615 // # fallthrough to sinkMBB
4616 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004617
Evan Cheng02612422006-07-05 22:17:51 +00004618 // Update machine-CFG edges
4619 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004620
Evan Cheng02612422006-07-05 22:17:51 +00004621 // sinkMBB:
4622 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4623 // ...
4624 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004625 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004626 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4627 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4628
4629 delete MI; // The pseudo instruction is gone now.
4630 return BB;
4631 }
4632
4633 case X86::FP_TO_INT16_IN_MEM:
4634 case X86::FP_TO_INT32_IN_MEM:
4635 case X86::FP_TO_INT64_IN_MEM: {
4636 // Change the floating point control register to use "round towards zero"
4637 // mode when truncating to an integer value.
4638 MachineFunction *F = BB->getParent();
4639 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004640 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004641
4642 // Load the old value of the high byte of the control word...
4643 unsigned OldCW =
4644 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004645 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004646
4647 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004648 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4649 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004650
4651 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004652 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004653
4654 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004655 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4656 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004657
4658 // Get the X86 opcode to use.
4659 unsigned Opc;
4660 switch (MI->getOpcode()) {
4661 default: assert(0 && "illegal opcode!");
4662 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4663 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4664 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4665 }
4666
4667 X86AddressMode AM;
4668 MachineOperand &Op = MI->getOperand(0);
4669 if (Op.isRegister()) {
4670 AM.BaseType = X86AddressMode::RegBase;
4671 AM.Base.Reg = Op.getReg();
4672 } else {
4673 AM.BaseType = X86AddressMode::FrameIndexBase;
4674 AM.Base.FrameIndex = Op.getFrameIndex();
4675 }
4676 Op = MI->getOperand(1);
4677 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004678 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004679 Op = MI->getOperand(2);
4680 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004681 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004682 Op = MI->getOperand(3);
4683 if (Op.isGlobalAddress()) {
4684 AM.GV = Op.getGlobal();
4685 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004686 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004687 }
Evan Cheng20350c42006-11-27 23:37:22 +00004688 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4689 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004690
4691 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004692 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004693
4694 delete MI; // The pseudo instruction is gone now.
4695 return BB;
4696 }
4697 }
4698}
4699
4700//===----------------------------------------------------------------------===//
4701// X86 Optimization Hooks
4702//===----------------------------------------------------------------------===//
4703
Nate Begeman8a77efe2006-02-16 21:11:51 +00004704void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4705 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004706 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004707 uint64_t &KnownOne,
4708 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004709 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004710 assert((Opc >= ISD::BUILTIN_OP_END ||
4711 Opc == ISD::INTRINSIC_WO_CHAIN ||
4712 Opc == ISD::INTRINSIC_W_CHAIN ||
4713 Opc == ISD::INTRINSIC_VOID) &&
4714 "Should use MaskedValueIsZero if you don't know whether Op"
4715 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004716
Evan Cheng6d196db2006-04-05 06:11:20 +00004717 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004718 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004719 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004720 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004721 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4722 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004723 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004724}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004725
Evan Cheng5987cfb2006-07-07 08:33:52 +00004726/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4727/// element of the result of the vector shuffle.
4728static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4729 MVT::ValueType VT = N->getValueType(0);
4730 SDOperand PermMask = N->getOperand(2);
4731 unsigned NumElems = PermMask.getNumOperands();
4732 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4733 i %= NumElems;
4734 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4735 return (i == 0)
4736 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4737 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4738 SDOperand Idx = PermMask.getOperand(i);
4739 if (Idx.getOpcode() == ISD::UNDEF)
4740 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4741 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4742 }
4743 return SDOperand();
4744}
4745
4746/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4747/// node is a GlobalAddress + an offset.
4748static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004749 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004750 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004751 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4752 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4753 return true;
4754 }
Evan Chengae1cd752006-11-30 21:55:46 +00004755 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004756 SDOperand N1 = N->getOperand(0);
4757 SDOperand N2 = N->getOperand(1);
4758 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4759 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4760 if (V) {
4761 Offset += V->getSignExtended();
4762 return true;
4763 }
4764 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4765 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4766 if (V) {
4767 Offset += V->getSignExtended();
4768 return true;
4769 }
4770 }
4771 }
4772 return false;
4773}
4774
4775/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4776/// + Dist * Size.
4777static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4778 MachineFrameInfo *MFI) {
4779 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4780 return false;
4781
4782 SDOperand Loc = N->getOperand(1);
4783 SDOperand BaseLoc = Base->getOperand(1);
4784 if (Loc.getOpcode() == ISD::FrameIndex) {
4785 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4786 return false;
4787 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4788 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4789 int FS = MFI->getObjectSize(FI);
4790 int BFS = MFI->getObjectSize(BFI);
4791 if (FS != BFS || FS != Size) return false;
4792 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4793 } else {
4794 GlobalValue *GV1 = NULL;
4795 GlobalValue *GV2 = NULL;
4796 int64_t Offset1 = 0;
4797 int64_t Offset2 = 0;
4798 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4799 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4800 if (isGA1 && isGA2 && GV1 == GV2)
4801 return Offset1 == (Offset2 + Dist*Size);
4802 }
4803
4804 return false;
4805}
4806
Evan Cheng79cf9a52006-07-10 21:37:44 +00004807static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4808 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004809 GlobalValue *GV;
4810 int64_t Offset;
4811 if (isGAPlusOffset(Base, GV, Offset))
4812 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4813 else {
4814 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4815 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004816 if (BFI < 0)
4817 // Fixed objects do not specify alignment, however the offsets are known.
4818 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4819 (MFI->getObjectOffset(BFI) % 16) == 0);
4820 else
4821 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004822 }
4823 return false;
4824}
4825
4826
4827/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4828/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4829/// if the load addresses are consecutive, non-overlapping, and in the right
4830/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004831static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4832 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004833 MachineFunction &MF = DAG.getMachineFunction();
4834 MachineFrameInfo *MFI = MF.getFrameInfo();
4835 MVT::ValueType VT = N->getValueType(0);
4836 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4837 SDOperand PermMask = N->getOperand(2);
4838 int NumElems = (int)PermMask.getNumOperands();
4839 SDNode *Base = NULL;
4840 for (int i = 0; i < NumElems; ++i) {
4841 SDOperand Idx = PermMask.getOperand(i);
4842 if (Idx.getOpcode() == ISD::UNDEF) {
4843 if (!Base) return SDOperand();
4844 } else {
4845 SDOperand Arg =
4846 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004847 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004848 return SDOperand();
4849 if (!Base)
4850 Base = Arg.Val;
4851 else if (!isConsecutiveLoad(Arg.Val, Base,
4852 i, MVT::getSizeInBits(EVT)/8,MFI))
4853 return SDOperand();
4854 }
4855 }
4856
Evan Cheng79cf9a52006-07-10 21:37:44 +00004857 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004858 if (isAlign16) {
4859 LoadSDNode *LD = cast<LoadSDNode>(Base);
4860 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4861 LD->getSrcValueOffset());
4862 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004863 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004864 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004865 SmallVector<SDOperand, 3> Ops;
4866 Ops.push_back(Base->getOperand(0));
4867 Ops.push_back(Base->getOperand(1));
4868 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004869 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004870 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004871 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004872}
4873
Chris Lattner9259b1e2006-10-04 06:57:07 +00004874/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4875static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4876 const X86Subtarget *Subtarget) {
4877 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004878
Chris Lattner9259b1e2006-10-04 06:57:07 +00004879 // If we have SSE[12] support, try to form min/max nodes.
4880 if (Subtarget->hasSSE2() &&
4881 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4882 if (Cond.getOpcode() == ISD::SETCC) {
4883 // Get the LHS/RHS of the select.
4884 SDOperand LHS = N->getOperand(1);
4885 SDOperand RHS = N->getOperand(2);
4886 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004887
Evan Cheng49683ba2006-11-10 21:43:37 +00004888 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004889 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004890 switch (CC) {
4891 default: break;
4892 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4893 case ISD::SETULE:
4894 case ISD::SETLE:
4895 if (!UnsafeFPMath) break;
4896 // FALL THROUGH.
4897 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4898 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004899 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004900 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004901
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004902 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4903 case ISD::SETUGT:
4904 case ISD::SETGT:
4905 if (!UnsafeFPMath) break;
4906 // FALL THROUGH.
4907 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4908 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004909 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004910 break;
4911 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004912 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004913 switch (CC) {
4914 default: break;
4915 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4916 case ISD::SETUGT:
4917 case ISD::SETGT:
4918 if (!UnsafeFPMath) break;
4919 // FALL THROUGH.
4920 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4921 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004922 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004923 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004924
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004925 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4926 case ISD::SETULE:
4927 case ISD::SETLE:
4928 if (!UnsafeFPMath) break;
4929 // FALL THROUGH.
4930 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4931 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004932 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004933 break;
4934 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004935 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004936
Evan Cheng49683ba2006-11-10 21:43:37 +00004937 if (Opcode)
4938 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004939 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004940
Chris Lattner9259b1e2006-10-04 06:57:07 +00004941 }
4942
4943 return SDOperand();
4944}
4945
4946
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004947SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004948 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004949 SelectionDAG &DAG = DCI.DAG;
4950 switch (N->getOpcode()) {
4951 default: break;
4952 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004953 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004954 case ISD::SELECT:
4955 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004956 }
4957
4958 return SDOperand();
4959}
4960
Evan Cheng02612422006-07-05 22:17:51 +00004961//===----------------------------------------------------------------------===//
4962// X86 Inline Assembly Support
4963//===----------------------------------------------------------------------===//
4964
Chris Lattner298ef372006-07-11 02:54:03 +00004965/// getConstraintType - Given a constraint letter, return the type of
4966/// constraint it is for this target.
4967X86TargetLowering::ConstraintType
4968X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4969 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004970 case 'A':
4971 case 'r':
4972 case 'R':
4973 case 'l':
4974 case 'q':
4975 case 'Q':
4976 case 'x':
4977 case 'Y':
4978 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004979 default: return TargetLowering::getConstraintType(ConstraintLetter);
4980 }
4981}
4982
Chris Lattner44daa502006-10-31 20:13:11 +00004983/// isOperandValidForConstraint - Return the specified operand (possibly
4984/// modified) if the specified SDOperand is valid for the specified target
4985/// constraint letter, otherwise return null.
4986SDOperand X86TargetLowering::
4987isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4988 switch (Constraint) {
4989 default: break;
4990 case 'i':
4991 // Literal immediates are always ok.
4992 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004993
Chris Lattner44daa502006-10-31 20:13:11 +00004994 // If we are in non-pic codegen mode, we allow the address of a global to
4995 // be used with 'i'.
4996 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
4997 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4998 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004999
Chris Lattner44daa502006-10-31 20:13:11 +00005000 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5001 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5002 GA->getOffset());
5003 return Op;
5004 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005005
Chris Lattner44daa502006-10-31 20:13:11 +00005006 // Otherwise, not valid for this mode.
5007 return SDOperand(0, 0);
5008 }
5009 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5010}
5011
5012
Chris Lattnerc642aa52006-01-31 19:43:35 +00005013std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005014getRegClassForInlineAsmConstraint(const std::string &Constraint,
5015 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005016 if (Constraint.size() == 1) {
5017 // FIXME: not handling fp-stack yet!
5018 // FIXME: not handling MMX registers yet ('y' constraint).
5019 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005020 default: break; // Unknown constraint letter
5021 case 'A': // EAX/EDX
5022 if (VT == MVT::i32 || VT == MVT::i64)
5023 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5024 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005025 case 'r': // GENERAL_REGS
5026 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005027 if (VT == MVT::i64 && Subtarget->is64Bit())
5028 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5029 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5030 X86::R8, X86::R9, X86::R10, X86::R11,
5031 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005032 if (VT == MVT::i32)
5033 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5034 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5035 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005036 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005037 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5038 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005039 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005040 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005041 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005042 if (VT == MVT::i32)
5043 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5044 X86::ESI, X86::EDI, X86::EBP, 0);
5045 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005046 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005047 X86::SI, X86::DI, X86::BP, 0);
5048 else if (VT == MVT::i8)
5049 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5050 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005051 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5052 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005053 if (VT == MVT::i32)
5054 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5055 else if (VT == MVT::i16)
5056 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5057 else if (VT == MVT::i8)
5058 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5059 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005060 case 'x': // SSE_REGS if SSE1 allowed
5061 if (Subtarget->hasSSE1())
5062 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5063 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5064 0);
5065 return std::vector<unsigned>();
5066 case 'Y': // SSE_REGS if SSE2 allowed
5067 if (Subtarget->hasSSE2())
5068 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5069 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5070 0);
5071 return std::vector<unsigned>();
5072 }
5073 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005074
Chris Lattner7ad77df2006-02-22 00:56:39 +00005075 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005076}
Chris Lattner524129d2006-07-31 23:26:50 +00005077
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005078std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005079X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5080 MVT::ValueType VT) const {
5081 // Use the default implementation in TargetLowering to convert the register
5082 // constraint into a member of a register class.
5083 std::pair<unsigned, const TargetRegisterClass*> Res;
5084 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005085
5086 // Not found as a standard register?
5087 if (Res.second == 0) {
5088 // GCC calls "st(0)" just plain "st".
5089 if (StringsEqualNoCase("{st}", Constraint)) {
5090 Res.first = X86::ST0;
5091 Res.second = X86::RSTRegisterClass;
5092 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005093
Chris Lattnerf6a69662006-10-31 19:42:44 +00005094 return Res;
5095 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005096
Chris Lattner524129d2006-07-31 23:26:50 +00005097 // Otherwise, check to see if this is a register class of the wrong value
5098 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5099 // turn into {ax},{dx}.
5100 if (Res.second->hasType(VT))
5101 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005102
Chris Lattner524129d2006-07-31 23:26:50 +00005103 // All of the single-register GCC register classes map their values onto
5104 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5105 // really want an 8-bit or 32-bit register, map to the appropriate register
5106 // class and return the appropriate register.
5107 if (Res.second != X86::GR16RegisterClass)
5108 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005109
Chris Lattner524129d2006-07-31 23:26:50 +00005110 if (VT == MVT::i8) {
5111 unsigned DestReg = 0;
5112 switch (Res.first) {
5113 default: break;
5114 case X86::AX: DestReg = X86::AL; break;
5115 case X86::DX: DestReg = X86::DL; break;
5116 case X86::CX: DestReg = X86::CL; break;
5117 case X86::BX: DestReg = X86::BL; break;
5118 }
5119 if (DestReg) {
5120 Res.first = DestReg;
5121 Res.second = Res.second = X86::GR8RegisterClass;
5122 }
5123 } else if (VT == MVT::i32) {
5124 unsigned DestReg = 0;
5125 switch (Res.first) {
5126 default: break;
5127 case X86::AX: DestReg = X86::EAX; break;
5128 case X86::DX: DestReg = X86::EDX; break;
5129 case X86::CX: DestReg = X86::ECX; break;
5130 case X86::BX: DestReg = X86::EBX; break;
5131 case X86::SI: DestReg = X86::ESI; break;
5132 case X86::DI: DestReg = X86::EDI; break;
5133 case X86::BP: DestReg = X86::EBP; break;
5134 case X86::SP: DestReg = X86::ESP; break;
5135 }
5136 if (DestReg) {
5137 Res.first = DestReg;
5138 Res.second = Res.second = X86::GR32RegisterClass;
5139 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005140 } else if (VT == MVT::i64) {
5141 unsigned DestReg = 0;
5142 switch (Res.first) {
5143 default: break;
5144 case X86::AX: DestReg = X86::RAX; break;
5145 case X86::DX: DestReg = X86::RDX; break;
5146 case X86::CX: DestReg = X86::RCX; break;
5147 case X86::BX: DestReg = X86::RBX; break;
5148 case X86::SI: DestReg = X86::RSI; break;
5149 case X86::DI: DestReg = X86::RDI; break;
5150 case X86::BP: DestReg = X86::RBP; break;
5151 case X86::SP: DestReg = X86::RSP; break;
5152 }
5153 if (DestReg) {
5154 Res.first = DestReg;
5155 Res.second = Res.second = X86::GR64RegisterClass;
5156 }
Chris Lattner524129d2006-07-31 23:26:50 +00005157 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005158
Chris Lattner524129d2006-07-31 23:26:50 +00005159 return Res;
5160}