blob: 110dba9c9ac716c5bfa46f20bdf620caa215d396 [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
4 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
5 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
6 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
8 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
9 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
10 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
11 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
12 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
13 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
14 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
15 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
16 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
17
18 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
19 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
20 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
21 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
22 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
23 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
24 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
25 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
26 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
27 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
28 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
29 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
30 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
31 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
32 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
33 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
34 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
35 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
36 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
37 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
38 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
39 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
40 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
41 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
42 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
43 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
44 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
45 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
46 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
47 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
48
49// Bitcasts between 256-bit vector types. Return the original type since
50// no instruction is needed for the conversion
51 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
52 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
53 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
54 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
55 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
56 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
57 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
58 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
59 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
60 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
61 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
62 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
63 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
64 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
65 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
66 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
67 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
68 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
69 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
70 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
71 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
72 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
73 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
74 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
75 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
76 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
77 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
78 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
79 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
80 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
81}
82
83//
84// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
85//
86
87let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
88 isPseudo = 1, Predicates = [HasAVX512] in {
89def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
90 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
91}
92
Craig Topperfb1746b2014-01-30 06:03:19 +000093let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000094def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
95def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
96def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +000097}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000098
99//===----------------------------------------------------------------------===//
100// AVX-512 - VECTOR INSERT
101//
102// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000103let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000104def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
105 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
106 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
107 []>, EVEX_4V, EVEX_V512;
108let mayLoad = 1 in
109def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
110 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
111 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
112 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
113}
114
115// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000116let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000117def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
118 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
119 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
120 []>, EVEX_4V, EVEX_V512, VEX_W;
121let mayLoad = 1 in
122def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
123 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
124 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
125 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
126}
127// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000128let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000129def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
130 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
131 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
132 []>, EVEX_4V, EVEX_V512;
133let mayLoad = 1 in
134def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
135 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
136 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
137 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
138
139}
140
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000141let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000142// -- 64x4 form --
143def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
144 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
145 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
146 []>, EVEX_4V, EVEX_V512, VEX_W;
147let mayLoad = 1 in
148def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
149 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
150 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
151 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
152}
153
154def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
155 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
156 (INSERT_get_vinsert128_imm VR512:$ins))>;
157def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
158 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
159 (INSERT_get_vinsert128_imm VR512:$ins))>;
160def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
161 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
162 (INSERT_get_vinsert128_imm VR512:$ins))>;
163def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
164 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
165 (INSERT_get_vinsert128_imm VR512:$ins))>;
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000166
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000167def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
168 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
169 (INSERT_get_vinsert128_imm VR512:$ins))>;
170def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000171 (bc_v4i32 (loadv2i64 addr:$src2)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000172 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
173 (INSERT_get_vinsert128_imm VR512:$ins))>;
174def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
175 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
176 (INSERT_get_vinsert128_imm VR512:$ins))>;
177def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
178 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
179 (INSERT_get_vinsert128_imm VR512:$ins))>;
180
181def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
182 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
183 (INSERT_get_vinsert256_imm VR512:$ins))>;
184def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
185 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
186 (INSERT_get_vinsert256_imm VR512:$ins))>;
187def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
188 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
189 (INSERT_get_vinsert256_imm VR512:$ins))>;
190def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
191 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
192 (INSERT_get_vinsert256_imm VR512:$ins))>;
193
194def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
195 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
196 (INSERT_get_vinsert256_imm VR512:$ins))>;
197def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
198 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
199 (INSERT_get_vinsert256_imm VR512:$ins))>;
200def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
201 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
202 (INSERT_get_vinsert256_imm VR512:$ins))>;
203def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
204 (bc_v8i32 (loadv4i64 addr:$src2)),
205 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
206 (INSERT_get_vinsert256_imm VR512:$ins))>;
207
208// vinsertps - insert f32 to XMM
209def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
210 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000211 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000212 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000213 EVEX_4V;
214def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
215 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000216 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000217 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000218 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
219 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
220
221//===----------------------------------------------------------------------===//
222// AVX-512 VECTOR EXTRACT
223//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000224let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000225// -- 32x4 form --
226def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
227 (ins VR512:$src1, i8imm:$src2),
228 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
229 []>, EVEX, EVEX_V512;
230def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
231 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
232 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
233 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
234
235// -- 64x4 form --
236def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
237 (ins VR512:$src1, i8imm:$src2),
238 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
239 []>, EVEX, EVEX_V512, VEX_W;
240let mayStore = 1 in
241def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
242 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
243 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
244 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
245}
246
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000247let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000248// -- 32x4 form --
249def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
250 (ins VR512:$src1, i8imm:$src2),
251 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
252 []>, EVEX, EVEX_V512;
253def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
254 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
255 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
256 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
257
258// -- 64x4 form --
259def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
260 (ins VR512:$src1, i8imm:$src2),
261 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
262 []>, EVEX, EVEX_V512, VEX_W;
263let mayStore = 1 in
264def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
265 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
266 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
267 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
268}
269
270def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
271 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
272 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
273
274def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
275 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
276 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
277
278def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
279 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
280 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
281
282def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
283 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
284 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
285
286
287def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
288 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
289 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
290
291def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
292 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
293 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
294
295def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
296 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
297 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
298
299def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
300 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
301 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
302
303// A 256-bit subvector extract from the first 512-bit vector position
304// is a subregister copy that needs no instruction.
305def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
306 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
307def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
308 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
309def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
310 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
311def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
312 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
313
314// zmm -> xmm
315def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
316 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
317def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
318 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
319def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
320 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
321def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
322 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
323
324
325// A 128-bit subvector insert to the first 512-bit vector position
326// is a subregister copy that needs no instruction.
327def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
328 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
329 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
330 sub_ymm)>;
331def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
332 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
333 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
334 sub_ymm)>;
335def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
336 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
337 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
338 sub_ymm)>;
339def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
340 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
341 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
342 sub_ymm)>;
343
344def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
345 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
346def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
347 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
348def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
349 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
350def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
351 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
352
353// vextractps - extract 32 bits from XMM
354def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
355 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000356 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
358 EVEX;
359
360def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
361 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000362 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000363 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000364 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000365
366//===---------------------------------------------------------------------===//
367// AVX-512 BROADCAST
368//---
369multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
370 RegisterClass DestRC,
371 RegisterClass SrcRC, X86MemOperand x86memop> {
372 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000373 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000374 []>, EVEX;
375 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000376 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377}
378let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000379 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 VR128X, f32mem>,
381 EVEX_V512, EVEX_CD8<32, CD8VT1>;
382}
383
384let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000385 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386 VR128X, f64mem>,
387 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
388}
389
390def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
391 (VBROADCASTSSZrm addr:$src)>;
392def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
393 (VBROADCASTSDZrm addr:$src)>;
394
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000395def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
396 (VBROADCASTSSZrm addr:$src)>;
397def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
398 (VBROADCASTSDZrm addr:$src)>;
399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000400multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
401 RegisterClass SrcRC, RegisterClass KRC> {
402 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000403 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000404 []>, EVEX, EVEX_V512;
405 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
406 (ins KRC:$mask, SrcRC:$src),
407 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000408 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409 []>, EVEX, EVEX_V512, EVEX_KZ;
410}
411
412defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
413defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
414 VEX_W;
415
416def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
417 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
418
419def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
420 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
421
422def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
423 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000424def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
425 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
427 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000428def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
429 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000430
Cameron McInally394d5572013-10-31 13:56:31 +0000431def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
432 (VPBROADCASTDrZrr GR32:$src)>;
433def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
434 (VPBROADCASTQrZrr GR64:$src)>;
435
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000436def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
437 (v16i32 immAllZerosV), (i16 GR16:$mask))),
438 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
439def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
440 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
441 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
442
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
444 X86MemOperand x86memop, PatFrag ld_frag,
445 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
446 RegisterClass KRC> {
447 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000448 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449 [(set DstRC:$dst,
450 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
451 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
452 VR128X:$src),
453 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000454 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000455 [(set DstRC:$dst,
456 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
457 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000458 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000460 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000461 [(set DstRC:$dst,
462 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
463 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
464 x86memop:$src),
465 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000466 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
468 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000469 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470}
471
472defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
473 loadi32, VR512, v16i32, v4i32, VK16WM>,
474 EVEX_V512, EVEX_CD8<32, CD8VT1>;
475defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
476 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
477 EVEX_CD8<64, CD8VT1>;
478
Cameron McInally394d5572013-10-31 13:56:31 +0000479def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
480 (VPBROADCASTDZrr VR128X:$src)>;
481def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
482 (VPBROADCASTQZrr VR128X:$src)>;
483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
485 (VBROADCASTSSZrr VR128X:$src)>;
486def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
487 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000488
489def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
490 (VBROADCASTSSZrr VR128X:$src)>;
491def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
492 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000493
494// Provide fallback in case the load node that is used in the patterns above
495// is used by additional users, which prevents the pattern selection.
496def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
497 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
498def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
499 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
500
501
502let Predicates = [HasAVX512] in {
503def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
504 (EXTRACT_SUBREG
505 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
506 addr:$src)), sub_ymm)>;
507}
508//===----------------------------------------------------------------------===//
509// AVX-512 BROADCAST MASK TO VECTOR REGISTER
510//---
511
512multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
513 RegisterClass DstRC, RegisterClass KRC,
514 ValueType OpVT, ValueType SrcVT> {
515def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000516 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000517 []>, EVEX;
518}
519
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000520let Predicates = [HasCDI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000521defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
522 VK16, v16i32, v16i1>, EVEX_V512;
523defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
524 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000525}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000526
527//===----------------------------------------------------------------------===//
528// AVX-512 - VPERM
529//
530// -- immediate form --
531multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
532 SDNode OpNode, PatFrag mem_frag,
533 X86MemOperand x86memop, ValueType OpVT> {
534 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
535 (ins RC:$src1, i8imm:$src2),
536 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000537 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000538 [(set RC:$dst,
539 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
540 EVEX;
541 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
542 (ins x86memop:$src1, i8imm:$src2),
543 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000544 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000545 [(set RC:$dst,
546 (OpVT (OpNode (mem_frag addr:$src1),
547 (i8 imm:$src2))))]>, EVEX;
548}
549
550defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
551 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
552let ExeDomain = SSEPackedDouble in
553defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
554 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
555
556// -- VPERM - register form --
557multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
558 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
559
560 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
561 (ins RC:$src1, RC:$src2),
562 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000563 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564 [(set RC:$dst,
565 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
566
567 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
568 (ins RC:$src1, x86memop:$src2),
569 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000570 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000571 [(set RC:$dst,
572 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
573 EVEX_4V;
574}
575
576defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
577 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
578defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
579 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
580let ExeDomain = SSEPackedSingle in
581defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
582 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
583let ExeDomain = SSEPackedDouble in
584defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
585 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
586
587// -- VPERM2I - 3 source operands form --
588multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
589 PatFrag mem_frag, X86MemOperand x86memop,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000590 SDNode OpNode, ValueType OpVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591let Constraints = "$src1 = $dst" in {
592 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
593 (ins RC:$src1, RC:$src2, RC:$src3),
594 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000595 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000597 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000598 EVEX_4V;
599
600 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
601 (ins RC:$src1, RC:$src2, x86memop:$src3),
602 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000603 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000604 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000605 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000606 (mem_frag addr:$src3))))]>, EVEX_4V;
607 }
608}
609defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000610 X86VPermiv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000612 X86VPermiv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000614 X86VPermiv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000616 X86VPermiv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000618defm VPERMT2D : avx512_perm_3src<0x7E, "vpermt2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000619 X86VPermv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000620defm VPERMT2Q : avx512_perm_3src<0x7E, "vpermt2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000621 X86VPermv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000622defm VPERMT2PS : avx512_perm_3src<0x7F, "vpermt2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000623 X86VPermv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000624defm VPERMT2PD : avx512_perm_3src<0x7F, "vpermt2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000625 X86VPermv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000626
627def : Pat<(v16f32 (int_x86_avx512_mask_vpermt_ps_512 (v16i32 VR512:$idx),
628 (v16f32 VR512:$src1), (v16f32 VR512:$src2), (i16 -1))),
629 (VPERMT2PSrr VR512:$src1, VR512:$idx, VR512:$src2)>;
630
631def : Pat<(v16i32 (int_x86_avx512_mask_vpermt_d_512 (v16i32 VR512:$idx),
632 (v16i32 VR512:$src1), (v16i32 VR512:$src2), (i16 -1))),
633 (VPERMT2Drr VR512:$src1, VR512:$idx, VR512:$src2)>;
634
635def : Pat<(v8f64 (int_x86_avx512_mask_vpermt_pd_512 (v8i64 VR512:$idx),
636 (v8f64 VR512:$src1), (v8f64 VR512:$src2), (i8 -1))),
637 (VPERMT2PDrr VR512:$src1, VR512:$idx, VR512:$src2)>;
638
639def : Pat<(v8i64 (int_x86_avx512_mask_vpermt_q_512 (v8i64 VR512:$idx),
640 (v8i64 VR512:$src1), (v8i64 VR512:$src2), (i8 -1))),
641 (VPERMT2Qrr VR512:$src1, VR512:$idx, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000642//===----------------------------------------------------------------------===//
643// AVX-512 - BLEND using mask
644//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000645multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000646 RegisterClass KRC, RegisterClass RC,
647 X86MemOperand x86memop, PatFrag mem_frag,
648 SDNode OpNode, ValueType vt> {
649 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000650 (ins KRC:$mask, RC:$src1, RC:$src2),
651 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000652 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000653 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000654 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000655 let mayLoad = 1 in
656 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
657 (ins KRC:$mask, RC:$src1, x86memop:$src2),
658 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000659 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000660 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000661}
662
663let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000664defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000665 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000666 memopv16f32, vselect, v16f32>,
667 EVEX_CD8<32, CD8VF>, EVEX_V512;
668let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000669defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000670 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000671 memopv8f64, vselect, v8f64>,
672 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
673
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000674def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
675 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000676 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000677 VR512:$src1, VR512:$src2)>;
678
679def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
680 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000681 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000682 VR512:$src1, VR512:$src2)>;
683
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000684defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000685 VK16WM, VR512, f512mem,
686 memopv16i32, vselect, v16i32>,
687 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000688
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000689defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000690 VK8WM, VR512, f512mem,
691 memopv8i64, vselect, v8i64>,
692 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000693
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000694def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
695 (v16i32 VR512:$src2), (i16 GR16:$mask))),
696 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
697 VR512:$src1, VR512:$src2)>;
698
699def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
700 (v8i64 VR512:$src2), (i8 GR8:$mask))),
701 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
702 VR512:$src1, VR512:$src2)>;
703
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000704let Predicates = [HasAVX512] in {
705def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
706 (v8f32 VR256X:$src2))),
707 (EXTRACT_SUBREG
708 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
709 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
710 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
711
712def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
713 (v8i32 VR256X:$src2))),
714 (EXTRACT_SUBREG
715 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
716 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
717 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
718}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000719//===----------------------------------------------------------------------===//
720// Compare Instructions
721//===----------------------------------------------------------------------===//
722
723// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
724multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
725 Operand CC, SDNode OpNode, ValueType VT,
726 PatFrag ld_frag, string asm, string asm_alt> {
727 def rr : AVX512Ii8<0xC2, MRMSrcReg,
728 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
729 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
730 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
731 def rm : AVX512Ii8<0xC2, MRMSrcMem,
732 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
733 [(set VK1:$dst, (OpNode (VT RC:$src1),
734 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000735 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000736 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
737 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
738 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
739 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
740 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
741 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
742 }
743}
744
745let Predicates = [HasAVX512] in {
746defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
747 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
748 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
749 XS;
750defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
751 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
752 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
753 XD, VEX_W;
754}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755
756multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
757 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
758 SDNode OpNode, ValueType vt> {
759 def rr : AVX512BI<opc, MRMSrcReg,
760 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000761 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
763 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
764 def rm : AVX512BI<opc, MRMSrcMem,
765 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000766 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000767 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
768 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
769}
770
771defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000772 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512,
773 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000775 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512,
776 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000777
778defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000779 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512,
780 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000781defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000782 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512,
783 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784
785def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
786 (COPY_TO_REGCLASS (VPCMPGTDZrr
787 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
788 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
789
790def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
791 (COPY_TO_REGCLASS (VPCMPEQDZrr
792 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
793 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
794
795multiclass avx512_icmp_cc<bits<8> opc, RegisterClass KRC,
796 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
797 SDNode OpNode, ValueType vt, Operand CC, string asm,
798 string asm_alt> {
799 def rri : AVX512AIi8<opc, MRMSrcReg,
800 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
801 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
802 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
803 def rmi : AVX512AIi8<opc, MRMSrcMem,
804 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
805 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
806 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
807 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000808 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000810 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811 asm_alt, [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
812 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000813 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
815 }
816}
817
818defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16, VR512, i512mem, memopv16i32,
819 X86cmpm, v16i32, AVXCC,
820 "vpcmp${cc}d\t{$src2, $src1, $dst|$dst, $src1, $src2}",
821 "vpcmpd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
822 EVEX_V512, EVEX_CD8<32, CD8VF>;
823defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16, VR512, i512mem, memopv16i32,
824 X86cmpmu, v16i32, AVXCC,
825 "vpcmp${cc}ud\t{$src2, $src1, $dst|$dst, $src1, $src2}",
826 "vpcmpud\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
827 EVEX_V512, EVEX_CD8<32, CD8VF>;
828
829defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8, VR512, i512mem, memopv8i64,
830 X86cmpm, v8i64, AVXCC,
831 "vpcmp${cc}q\t{$src2, $src1, $dst|$dst, $src1, $src2}",
832 "vpcmpq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
833 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
834defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8, VR512, i512mem, memopv8i64,
835 X86cmpmu, v8i64, AVXCC,
836 "vpcmp${cc}uq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
837 "vpcmpuq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
838 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
839
Adam Nemet905832b2014-06-26 00:21:12 +0000840// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000842 X86MemOperand x86memop, ValueType vt,
843 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000844 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000845 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
846 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000847 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000848 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
849 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000850 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000851 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000852 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000853 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000854 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000855 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000856 !strconcat("vcmp${cc}", suffix,
857 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000859 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000860
861 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000862 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000863 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +0000864 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000865 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000866 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000867 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +0000868 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000869 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000870 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000871 }
872}
873
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000874defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +0000875 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +0000876 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000877defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +0000878 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000879 EVEX_CD8<64, CD8VF>;
880
881def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
882 (COPY_TO_REGCLASS (VCMPPSZrri
883 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
884 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
885 imm:$cc), VK8)>;
886def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
887 (COPY_TO_REGCLASS (VPCMPDZrri
888 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
889 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
890 imm:$cc), VK8)>;
891def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
892 (COPY_TO_REGCLASS (VPCMPUDZrri
893 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
894 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
895 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000896
897def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
898 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
899 FROUND_NO_EXC)),
900 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000901 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000902
903def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
904 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
905 FROUND_NO_EXC)),
906 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000907 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000908
909def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
910 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
911 FROUND_CURRENT)),
912 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
913 (I8Imm imm:$cc)), GR16)>;
914
915def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
916 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
917 FROUND_CURRENT)),
918 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
919 (I8Imm imm:$cc)), GR8)>;
920
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921// Mask register copy, including
922// - copy between mask registers
923// - load/store mask registers
924// - copy from GPR to mask register and vice versa
925//
926multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
927 string OpcodeStr, RegisterClass KRC,
928 ValueType vt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000929 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000930 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000931 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932 let mayLoad = 1 in
933 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000934 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000935 [(set KRC:$dst, (vt (load addr:$src)))]>;
936 let mayStore = 1 in
937 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000938 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000939 }
940}
941
942multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
943 string OpcodeStr,
944 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000945 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000946 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000947 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000949 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950 }
951}
952
953let Predicates = [HasAVX512] in {
954 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000955 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000956 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000957 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000958}
959
960let Predicates = [HasAVX512] in {
961 // GR16 from/to 16-bit mask
962 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
963 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
964 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
965 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
966
967 // Store kreg in memory
968 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
969 (KMOVWmk addr:$dst, VK16:$src)>;
970
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000971 def : Pat<(store VK8:$src, addr:$dst),
972 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
973
974 def : Pat<(i1 (load addr:$src)),
975 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
976
977 def : Pat<(v8i1 (load addr:$src)),
978 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000979
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000980 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000981 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000982
983 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000984 (COPY_TO_REGCLASS
985 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
986 VK1)>;
987 def : Pat<(i1 (trunc (i16 GR16:$src))),
988 (COPY_TO_REGCLASS
989 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
990 VK1)>;
Elena Demikhovskyfe24a302013-12-22 10:13:18 +0000991
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000992 def : Pat<(i32 (zext VK1:$src)),
993 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000994 def : Pat<(i8 (zext VK1:$src)),
995 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000996 (AND32ri (KMOVWrk
997 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000998 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000999 (AND64ri8 (SUBREG_TO_REG (i64 0),
1000 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001001 def : Pat<(i16 (zext VK1:$src)),
1002 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001003 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1004 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001005 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1006 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1007 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1008 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009}
1010// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1011let Predicates = [HasAVX512] in {
1012 // GR from/to 8-bit mask without native support
1013 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1014 (COPY_TO_REGCLASS
1015 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1016 VK8)>;
1017 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1018 (EXTRACT_SUBREG
1019 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1020 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001021
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001022 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001023 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001024 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001025 (COPY_TO_REGCLASS VK8:$src, VK1)>;
1026
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001027}
1028
1029// Mask unary operation
1030// - KNOT
1031multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
1032 RegisterClass KRC, SDPatternOperator OpNode> {
1033 let Predicates = [HasAVX512] in
1034 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001035 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036 [(set KRC:$dst, (OpNode KRC:$src))]>;
1037}
1038
1039multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
1040 SDPatternOperator OpNode> {
1041 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001042 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001043}
1044
1045defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
1046
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001047multiclass avx512_mask_unop_int<string IntName, string InstName> {
1048 let Predicates = [HasAVX512] in
1049 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1050 (i16 GR16:$src)),
1051 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1052 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1053}
1054defm : avx512_mask_unop_int<"knot", "KNOT">;
1055
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001056def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
1057def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1058 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1059
1060// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1061def : Pat<(not VK8:$src),
1062 (COPY_TO_REGCLASS
1063 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
1064
1065// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001066// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001067multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
1068 RegisterClass KRC, SDPatternOperator OpNode> {
1069 let Predicates = [HasAVX512] in
1070 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1071 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001072 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001073 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1074}
1075
1076multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
1077 SDPatternOperator OpNode> {
1078 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001079 VEX_4V, VEX_L, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001080}
1081
1082def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1083def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1084
1085let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001086 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
1087 let isCommutable = 0 in
1088 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
1089 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
1090 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
1091 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
1092}
1093
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001094def : Pat<(xor VK1:$src1, VK1:$src2),
1095 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1096 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1097
1098def : Pat<(or VK1:$src1, VK1:$src2),
1099 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1100 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1101
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001102def : Pat<(and VK1:$src1, VK1:$src2),
1103 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1104 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1105
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001106multiclass avx512_mask_binop_int<string IntName, string InstName> {
1107 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001108 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1109 (i16 GR16:$src1), (i16 GR16:$src2)),
1110 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1111 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1112 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001113}
1114
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001115defm : avx512_mask_binop_int<"kand", "KAND">;
1116defm : avx512_mask_binop_int<"kandn", "KANDN">;
1117defm : avx512_mask_binop_int<"kor", "KOR">;
1118defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1119defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001120
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001121// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1122multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1123 let Predicates = [HasAVX512] in
1124 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1125 (COPY_TO_REGCLASS
1126 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1127 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1128}
1129
1130defm : avx512_binop_pat<and, KANDWrr>;
1131defm : avx512_binop_pat<andn, KANDNWrr>;
1132defm : avx512_binop_pat<or, KORWrr>;
1133defm : avx512_binop_pat<xnor, KXNORWrr>;
1134defm : avx512_binop_pat<xor, KXORWrr>;
1135
1136// Mask unpacking
1137multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001138 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001139 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001140 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001142 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001143}
1144
1145multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001146 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001147 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001148}
1149
1150defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001151def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1152 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1153 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1154
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001155
1156multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1157 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001158 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1159 (i16 GR16:$src1), (i16 GR16:$src2)),
1160 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1161 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1162 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001163}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001164defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001165
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001166// Mask bit testing
1167multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1168 SDNode OpNode> {
1169 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1170 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001171 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001172 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1173}
1174
1175multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1176 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001177 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001178}
1179
1180defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001181
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001182def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001183 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001184 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001185
1186// Mask shift
1187multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1188 SDNode OpNode> {
1189 let Predicates = [HasAVX512] in
1190 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1191 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001192 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001193 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1194}
1195
1196multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1197 SDNode OpNode> {
1198 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001199 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001200}
1201
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001202defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1203defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001204
1205// Mask setting all 0s or 1s
1206multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1207 let Predicates = [HasAVX512] in
1208 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1209 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1210 [(set KRC:$dst, (VT Val))]>;
1211}
1212
1213multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001214 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001215 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1216}
1217
1218defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1219defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1220
1221// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1222let Predicates = [HasAVX512] in {
1223 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1224 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001225 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1226 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1227 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001228}
1229def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1230 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1231
1232def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1233 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1234
1235def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1236 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1237
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001238def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1239 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1240
1241def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1242 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243//===----------------------------------------------------------------------===//
1244// AVX-512 - Aligned and unaligned load and store
1245//
1246
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001247multiclass avx512_load<bits<8> opc, RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248 X86MemOperand x86memop, PatFrag ld_frag,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001249 string asm, Domain d,
1250 ValueType vt, bit IsReMaterializable = 1> {
1251let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001252 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001253 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001254 EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001255 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
1256 !strconcat(asm,
1257 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1258 [], d>, EVEX, EVEX_KZ;
1259 }
1260 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001261 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001262 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001263 [(set (vt RC:$dst), (ld_frag addr:$src))], d>, EVEX;
1264 let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1266 (ins RC:$src1, KRC:$mask, RC:$src2),
1267 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001268 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269 EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001270 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001271 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1272 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1273 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001274 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001275 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001276 }
1277 let mayLoad = 1 in
1278 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1279 (ins KRC:$mask, x86memop:$src2),
1280 !strconcat(asm,
1281 " \t{$src2, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src2}"),
1282 [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001283}
1284
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001285multiclass avx512_store<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1286 X86MemOperand x86memop, PatFrag store_frag,
1287 string asm, Domain d, ValueType vt> {
1288 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1289 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
1290 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
1291 EVEX;
1292 let Constraints = "$src1 = $dst" in
1293 def alt_rrk : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1294 (ins RC:$src1, KRC:$mask, RC:$src2),
1295 !strconcat(asm,
1296 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
1297 EVEX, EVEX_K;
1298 def alt_rrkz : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1299 (ins KRC:$mask, RC:$src),
1300 !strconcat(asm,
1301 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1302 [], d>, EVEX, EVEX_KZ;
1303 }
1304 let mayStore = 1 in {
1305 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
1306 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
1307 [(store_frag (vt RC:$src), addr:$dst)], d>, EVEX;
1308 def mrk : AVX512PI<opc, MRMDestMem, (outs),
1309 (ins x86memop:$dst, KRC:$mask, RC:$src),
1310 !strconcat(asm,
1311 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
1312 [], d>, EVEX, EVEX_K;
1313 def mrkz : AVX512PI<opc, MRMDestMem, (outs),
1314 (ins x86memop:$dst, KRC:$mask, RC:$src),
1315 !strconcat(asm,
1316 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1317 [], d>, EVEX, EVEX_KZ;
1318 }
1319}
1320
1321defm VMOVAPSZ : avx512_load<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1322 "vmovaps", SSEPackedSingle, v16f32>,
1323 avx512_store<0x29, VR512, VK16WM, f512mem, alignedstore512,
1324 "vmovaps", SSEPackedSingle, v16f32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001325 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001326defm VMOVAPDZ : avx512_load<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1327 "vmovapd", SSEPackedDouble, v8f64>,
1328 avx512_store<0x29, VR512, VK8WM, f512mem, alignedstore512,
1329 "vmovapd", SSEPackedDouble, v8f64>,
Craig Topperae11aed2014-01-14 07:41:20 +00001330 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001332defm VMOVUPSZ : avx512_load<0x10, VR512, VK16WM, f512mem, loadv16f32,
1333 "vmovups", SSEPackedSingle, v16f32>,
1334 avx512_store<0x11, VR512, VK16WM, f512mem, store,
1335 "vmovups", SSEPackedSingle, v16f32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001336 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001337defm VMOVUPDZ : avx512_load<0x10, VR512, VK8WM, f512mem, loadv8f64,
1338 "vmovupd", SSEPackedDouble, v8f64, 0>,
1339 avx512_store<0x11, VR512, VK8WM, f512mem, store,
1340 "vmovupd", SSEPackedDouble, v8f64>,
Craig Topperae11aed2014-01-14 07:41:20 +00001341 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001343def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
1344 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
1345 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001346
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001347def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1348 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1349 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001350
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001351def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1352 GR16:$mask),
1353 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1354 VR512:$src)>;
1355def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1356 GR8:$mask),
1357 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1358 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001359
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001360defm VMOVDQA32: avx512_load<0x6F, VR512, VK16WM, i512mem, alignedloadv16i32,
1361 "vmovdqa32", SSEPackedInt, v16i32>,
1362 avx512_store<0x7F, VR512, VK16WM, i512mem, alignedstore512,
1363 "vmovdqa32", SSEPackedInt, v16i32>,
1364 PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
1365defm VMOVDQA64: avx512_load<0x6F, VR512, VK8WM, i512mem, alignedloadv8i64,
1366 "vmovdqa64", SSEPackedInt, v8i64>,
1367 avx512_store<0x7F, VR512, VK8WM, i512mem, alignedstore512,
1368 "vmovdqa64", SSEPackedInt, v8i64>,
1369 PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
1370defm VMOVDQU32: avx512_load<0x6F, VR512, VK16WM, i512mem, load,
1371 "vmovdqu32", SSEPackedInt, v16i32>,
1372 avx512_store<0x7F, VR512, VK16WM, i512mem, store,
1373 "vmovdqu32", SSEPackedInt, v16i32>,
1374 XS, EVEX_V512, EVEX_CD8<32, CD8VF>;
1375defm VMOVDQU64: avx512_load<0x6F, VR512, VK8WM, i512mem, load,
1376 "vmovdqu64", SSEPackedInt, v8i64>,
1377 avx512_store<0x7F, VR512, VK8WM, i512mem, store,
1378 "vmovdqu64", SSEPackedInt, v8i64>,
1379 XS, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001380
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001381def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
1382 (v16i32 immAllZerosV), GR16:$mask)),
1383 (VMOVDQU32rmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
1384
1385def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
1386 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
1387 (VMOVDQU64rmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
1388
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001389def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
1390 GR16:$mask),
1391 (VMOVDQU32mrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1392 VR512:$src)>;
1393def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
1394 GR8:$mask),
1395 (VMOVDQU64mrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1396 VR512:$src)>;
1397
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001398let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001399def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
1400 (bc_v8i64 (v16i32 immAllZerosV)))),
1401 (VMOVDQU64rrkz VK8WM:$mask, VR512:$src)>;
1402
1403def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
1404 (v8i64 VR512:$src))),
1405 (VMOVDQU64rrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
1406 VK8), VR512:$src)>;
1407
1408def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1409 (v16i32 immAllZerosV))),
1410 (VMOVDQU32rrkz VK16WM:$mask, VR512:$src)>;
1411
1412def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
1413 (v16i32 VR512:$src))),
1414 (VMOVDQU32rrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
1415
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001416def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1417 (v16f32 VR512:$src2))),
1418 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1419def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1420 (v8f64 VR512:$src2))),
1421 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1422def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1423 (v16i32 VR512:$src2))),
1424 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1425def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1426 (v8i64 VR512:$src2))),
1427 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1428}
1429// Move Int Doubleword to Packed Double Int
1430//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001431def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001432 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433 [(set VR128X:$dst,
1434 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1435 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001436def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001437 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001438 [(set VR128X:$dst,
1439 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1440 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001441def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001442 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001443 [(set VR128X:$dst,
1444 (v2i64 (scalar_to_vector GR64:$src)))],
1445 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001446let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001447def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001448 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001449 [(set FR64:$dst, (bitconvert GR64:$src))],
1450 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001451def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001452 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001453 [(set GR64:$dst, (bitconvert FR64:$src))],
1454 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001455}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001456def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001457 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001458 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1459 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1460 EVEX_CD8<64, CD8VT1>;
1461
1462// Move Int Doubleword to Single Scalar
1463//
Craig Topper88adf2a2013-10-12 05:41:08 +00001464let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001465def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001466 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001467 [(set FR32X:$dst, (bitconvert GR32:$src))],
1468 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1469
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001470def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001471 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001472 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1473 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001474}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001476// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001477//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001478def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001479 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1481 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1482 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001483def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001485 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001486 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1487 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1488 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1489
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001490// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001491//
1492def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001493 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001494 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1495 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001496 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497 Requires<[HasAVX512, In64BitMode]>;
1498
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001499def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001501 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001502 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1503 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001504 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001505 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1506
1507// Move Scalar Single to Double Int
1508//
Craig Topper88adf2a2013-10-12 05:41:08 +00001509let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001510def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001511 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001512 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001513 [(set GR32:$dst, (bitconvert FR32X:$src))],
1514 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001515def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001516 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001517 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1519 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001520}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001521
1522// Move Quadword Int to Packed Quadword Int
1523//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001524def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001525 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001526 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001527 [(set VR128X:$dst,
1528 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1529 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1530
1531//===----------------------------------------------------------------------===//
1532// AVX-512 MOVSS, MOVSD
1533//===----------------------------------------------------------------------===//
1534
1535multiclass avx512_move_scalar <string asm, RegisterClass RC,
1536 SDNode OpNode, ValueType vt,
1537 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001538 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001539 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001540 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1542 (scalar_to_vector RC:$src2))))],
1543 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001544 let Constraints = "$src1 = $dst" in
1545 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1546 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1547 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001548 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001549 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001551 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001552 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1553 EVEX, VEX_LIG;
1554 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001555 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001556 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1557 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001558 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001559}
1560
1561let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001562defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001563 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1564
1565let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001566defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001567 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1568
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001569def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1570 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1571 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1572
1573def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1574 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1575 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001576
1577// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001578let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001579 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1580 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001581 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582 IIC_SSE_MOV_S_RR>,
1583 XS, EVEX_4V, VEX_LIG;
1584 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1585 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001586 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587 IIC_SSE_MOV_S_RR>,
1588 XD, EVEX_4V, VEX_LIG, VEX_W;
1589}
1590
1591let Predicates = [HasAVX512] in {
1592 let AddedComplexity = 15 in {
1593 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1594 // MOVS{S,D} to the lower bits.
1595 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1596 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1597 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1598 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1599 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1600 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1601 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1602 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1603
1604 // Move low f32 and clear high bits.
1605 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1606 (SUBREG_TO_REG (i32 0),
1607 (VMOVSSZrr (v4f32 (V_SET0)),
1608 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1609 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1610 (SUBREG_TO_REG (i32 0),
1611 (VMOVSSZrr (v4i32 (V_SET0)),
1612 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1613 }
1614
1615 let AddedComplexity = 20 in {
1616 // MOVSSrm zeros the high parts of the register; represent this
1617 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1618 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1619 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1620 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1621 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1622 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1623 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1624
1625 // MOVSDrm zeros the high parts of the register; represent this
1626 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1627 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1628 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1629 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1630 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1631 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1632 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1633 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1634 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1635 def : Pat<(v2f64 (X86vzload addr:$src)),
1636 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1637
1638 // Represent the same patterns above but in the form they appear for
1639 // 256-bit types
1640 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1641 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001642 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001643 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1644 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1645 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1646 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1647 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1648 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1649 }
1650 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1651 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1652 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1653 FR32X:$src)), sub_xmm)>;
1654 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1655 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1656 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1657 FR64X:$src)), sub_xmm)>;
1658 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1659 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001660 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001661
1662 // Move low f64 and clear high bits.
1663 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1664 (SUBREG_TO_REG (i32 0),
1665 (VMOVSDZrr (v2f64 (V_SET0)),
1666 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1667
1668 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1669 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1670 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1671
1672 // Extract and store.
1673 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1674 addr:$dst),
1675 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1676 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1677 addr:$dst),
1678 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1679
1680 // Shuffle with VMOVSS
1681 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1682 (VMOVSSZrr (v4i32 VR128X:$src1),
1683 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1684 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1685 (VMOVSSZrr (v4f32 VR128X:$src1),
1686 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1687
1688 // 256-bit variants
1689 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1690 (SUBREG_TO_REG (i32 0),
1691 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1692 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1693 sub_xmm)>;
1694 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1695 (SUBREG_TO_REG (i32 0),
1696 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1697 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1698 sub_xmm)>;
1699
1700 // Shuffle with VMOVSD
1701 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1702 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1703 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1704 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1705 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1706 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1707 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1708 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1709
1710 // 256-bit variants
1711 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1712 (SUBREG_TO_REG (i32 0),
1713 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1714 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1715 sub_xmm)>;
1716 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1717 (SUBREG_TO_REG (i32 0),
1718 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1719 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1720 sub_xmm)>;
1721
1722 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1723 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1724 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1725 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1726 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1727 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1728 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1729 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1730}
1731
1732let AddedComplexity = 15 in
1733def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1734 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001735 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736 [(set VR128X:$dst, (v2i64 (X86vzmovl
1737 (v2i64 VR128X:$src))))],
1738 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1739
1740let AddedComplexity = 20 in
1741def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1742 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001743 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001744 [(set VR128X:$dst, (v2i64 (X86vzmovl
1745 (loadv2i64 addr:$src))))],
1746 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1747 EVEX_CD8<8, CD8VT8>;
1748
1749let Predicates = [HasAVX512] in {
1750 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1751 let AddedComplexity = 20 in {
1752 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1753 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001754 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1755 (VMOV64toPQIZrr GR64:$src)>;
1756 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1757 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001758
1759 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1760 (VMOVDI2PDIZrm addr:$src)>;
1761 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1762 (VMOVDI2PDIZrm addr:$src)>;
1763 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1764 (VMOVZPQILo2PQIZrm addr:$src)>;
1765 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1766 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001767 def : Pat<(v2i64 (X86vzload addr:$src)),
1768 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001769 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001770
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1772 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1773 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1774 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1775 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1776 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1777 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1778}
1779
1780def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1781 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1782
1783def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1784 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1785
1786def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1787 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1788
1789def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1790 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1791
1792//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00001793// AVX-512 - Non-temporals
1794//===----------------------------------------------------------------------===//
1795
1796def VMOVNTDQAZrm : AVX5128I<0x2A, MRMSrcMem, (outs VR512:$dst),
1797 (ins i512mem:$src),
1798 "vmovntdqa\t{$src, $dst|$dst, $src}",
1799 [(set VR512:$dst,
1800 (int_x86_avx512_movntdqa addr:$src))]>,
Adam Nemetded81a82014-06-18 16:51:07 +00001801 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00001802
Adam Nemetefd07852014-06-18 16:51:10 +00001803// Prefer non-temporal over temporal versions
1804let AddedComplexity = 400, SchedRW = [WriteStore] in {
1805
1806def VMOVNTPSZmr : AVX512PSI<0x2B, MRMDestMem, (outs),
1807 (ins f512mem:$dst, VR512:$src),
1808 "vmovntps\t{$src, $dst|$dst, $src}",
1809 [(alignednontemporalstore (v16f32 VR512:$src),
1810 addr:$dst)],
1811 IIC_SSE_MOVNT>,
1812 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1813
1814def VMOVNTPDZmr : AVX512PDI<0x2B, MRMDestMem, (outs),
1815 (ins f512mem:$dst, VR512:$src),
1816 "vmovntpd\t{$src, $dst|$dst, $src}",
1817 [(alignednontemporalstore (v8f64 VR512:$src),
1818 addr:$dst)],
1819 IIC_SSE_MOVNT>,
1820 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1821
1822
1823def VMOVNTDQZmr : AVX512BI<0xE7, MRMDestMem, (outs),
1824 (ins i512mem:$dst, VR512:$src),
1825 "vmovntdq\t{$src, $dst|$dst, $src}",
1826 [(alignednontemporalstore (v8i64 VR512:$src),
1827 addr:$dst)],
1828 IIC_SSE_MOVNT>,
1829 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
1830}
1831
Adam Nemet7f62b232014-06-10 16:39:53 +00001832//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001833// AVX-512 - Integer arithmetic
1834//
1835multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001836 ValueType OpVT, RegisterClass KRC,
1837 RegisterClass RC, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001838 X86MemOperand x86memop, PatFrag scalar_mfrag,
1839 X86MemOperand x86scalar_mop, string BrdcstStr,
1840 OpndItins itins, bit IsCommutable = 0> {
1841 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001842 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1843 (ins RC:$src1, RC:$src2),
1844 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1845 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1846 itins.rr>, EVEX_4V;
1847 let AddedComplexity = 30 in {
1848 let Constraints = "$src0 = $dst" in
1849 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1850 (ins RC:$src0, KRC:$mask, RC:$src1, RC:$src2),
1851 !strconcat(OpcodeStr,
1852 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1853 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1854 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
1855 RC:$src0)))],
1856 itins.rr>, EVEX_4V, EVEX_K;
1857 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1858 (ins KRC:$mask, RC:$src1, RC:$src2),
1859 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
1860 "|$dst {${mask}} {z}, $src1, $src2}"),
1861 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1862 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
1863 (OpVT immAllZerosV))))],
1864 itins.rr>, EVEX_4V, EVEX_KZ;
1865 }
1866
1867 let mayLoad = 1 in {
1868 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1869 (ins RC:$src1, x86memop:$src2),
1870 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1871 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1872 itins.rm>, EVEX_4V;
1873 let AddedComplexity = 30 in {
1874 let Constraints = "$src0 = $dst" in
1875 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1876 (ins RC:$src0, KRC:$mask, RC:$src1, x86memop:$src2),
1877 !strconcat(OpcodeStr,
1878 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1879 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1880 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
1881 RC:$src0)))],
1882 itins.rm>, EVEX_4V, EVEX_K;
1883 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1884 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1885 !strconcat(OpcodeStr,
1886 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
1887 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1888 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
1889 (OpVT immAllZerosV))))],
1890 itins.rm>, EVEX_4V, EVEX_KZ;
1891 }
1892 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1893 (ins RC:$src1, x86scalar_mop:$src2),
1894 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1895 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1896 [(set RC:$dst, (OpNode RC:$src1,
1897 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
1898 itins.rm>, EVEX_4V, EVEX_B;
1899 let AddedComplexity = 30 in {
1900 let Constraints = "$src0 = $dst" in
1901 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1902 (ins RC:$src0, KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1903 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1904 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
1905 BrdcstStr, "}"),
1906 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1907 (OpNode (OpVT RC:$src1),
1908 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
1909 RC:$src0)))],
1910 itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
1911 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1912 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1913 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1914 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
1915 BrdcstStr, "}"),
1916 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1917 (OpNode (OpVT RC:$src1),
1918 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
1919 (OpVT immAllZerosV))))],
1920 itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
1921 }
1922 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001923}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001924
1925multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
1926 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
1927 PatFrag memop_frag, X86MemOperand x86memop,
1928 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
1929 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001930 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001931 {
1932 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001933 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001934 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001935 []>, EVEX_4V;
1936 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1937 (ins KRC:$mask, RC:$src1, RC:$src2),
1938 !strconcat(OpcodeStr,
1939 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1940 [], itins.rr>, EVEX_4V, EVEX_K;
1941 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1942 (ins KRC:$mask, RC:$src1, RC:$src2),
1943 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
1944 "|$dst {${mask}} {z}, $src1, $src2}"),
1945 [], itins.rr>, EVEX_4V, EVEX_KZ;
1946 }
1947 let mayLoad = 1 in {
1948 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1949 (ins RC:$src1, x86memop:$src2),
1950 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1951 []>, EVEX_4V;
1952 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1953 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1954 !strconcat(OpcodeStr,
1955 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1956 [], itins.rm>, EVEX_4V, EVEX_K;
1957 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1958 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1959 !strconcat(OpcodeStr,
1960 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
1961 [], itins.rm>, EVEX_4V, EVEX_KZ;
1962 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1963 (ins RC:$src1, x86scalar_mop:$src2),
1964 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1965 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1966 [], itins.rm>, EVEX_4V, EVEX_B;
1967 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1968 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1969 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1970 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
1971 BrdcstStr, "}"),
1972 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
1973 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1974 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1975 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1976 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
1977 BrdcstStr, "}"),
1978 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
1979 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980}
1981
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001982defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VK16WM, VR512,
1983 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1984 SSE_INTALU_ITINS_P, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001985
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001986defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VK16WM, VR512,
1987 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1988 SSE_INTALU_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001989
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001990defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VK16WM, VR512,
1991 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1992 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001993
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001994defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VK8WM, VR512,
1995 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1996 SSE_INTALU_ITINS_P, 1>, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001998defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VK8WM, VR512,
1999 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2000 SSE_INTALU_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002001
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002002defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2003 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2004 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2005 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002006
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002007defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2008 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2009 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002010
2011def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2012 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2013
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002014def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2015 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2016 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2017def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2018 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2019 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2020
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002021defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VK16WM, VR512,
2022 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2023 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002024 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002025defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VK8WM, VR512,
2026 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2027 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002028 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002029
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002030defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VK16WM, VR512,
2031 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2032 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002033 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002034defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VK8WM, VR512,
2035 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2036 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002037 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002038
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002039defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VK16WM, VR512,
2040 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2041 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002042 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002043defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VK8WM, VR512,
2044 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2045 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002046 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002047
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002048defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VK16WM, VR512,
2049 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2050 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002051 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002052defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VK8WM, VR512,
2053 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2054 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002055 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002056
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002057def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2058 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2059 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2060def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2061 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2062 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2063def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2064 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2065 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2066def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2067 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2068 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2069def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2070 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2071 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2072def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2073 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2074 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2075def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2076 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2077 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2078def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2079 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2080 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002081//===----------------------------------------------------------------------===//
2082// AVX-512 - Unpack Instructions
2083//===----------------------------------------------------------------------===//
2084
2085multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2086 PatFrag mem_frag, RegisterClass RC,
2087 X86MemOperand x86memop, string asm,
2088 Domain d> {
2089 def rr : AVX512PI<opc, MRMSrcReg,
2090 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2091 asm, [(set RC:$dst,
2092 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002093 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002094 def rm : AVX512PI<opc, MRMSrcMem,
2095 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2096 asm, [(set RC:$dst,
2097 (vt (OpNode RC:$src1,
2098 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002099 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002100}
2101
2102defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2103 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002104 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002105defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2106 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002107 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002108defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2109 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002110 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002111defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2112 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002113 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002114
2115multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2116 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2117 X86MemOperand x86memop> {
2118 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2119 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002120 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002121 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2122 IIC_SSE_UNPCK>, EVEX_4V;
2123 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2124 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002125 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2127 (bitconvert (memop_frag addr:$src2)))))],
2128 IIC_SSE_UNPCK>, EVEX_4V;
2129}
2130defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2131 VR512, memopv16i32, i512mem>, EVEX_V512,
2132 EVEX_CD8<32, CD8VF>;
2133defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2134 VR512, memopv8i64, i512mem>, EVEX_V512,
2135 VEX_W, EVEX_CD8<64, CD8VF>;
2136defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2137 VR512, memopv16i32, i512mem>, EVEX_V512,
2138 EVEX_CD8<32, CD8VF>;
2139defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2140 VR512, memopv8i64, i512mem>, EVEX_V512,
2141 VEX_W, EVEX_CD8<64, CD8VF>;
2142//===----------------------------------------------------------------------===//
2143// AVX-512 - PSHUFD
2144//
2145
2146multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2147 SDNode OpNode, PatFrag mem_frag,
2148 X86MemOperand x86memop, ValueType OpVT> {
2149 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2150 (ins RC:$src1, i8imm:$src2),
2151 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002152 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002153 [(set RC:$dst,
2154 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2155 EVEX;
2156 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2157 (ins x86memop:$src1, i8imm:$src2),
2158 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002159 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 [(set RC:$dst,
2161 (OpVT (OpNode (mem_frag addr:$src1),
2162 (i8 imm:$src2))))]>, EVEX;
2163}
2164
2165defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002166 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167
2168let ExeDomain = SSEPackedSingle in
2169defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002170 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002171 EVEX_CD8<32, CD8VF>;
2172let ExeDomain = SSEPackedDouble in
2173defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002174 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002175 VEX_W, EVEX_CD8<32, CD8VF>;
2176
2177def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2178 (VPERMILPSZri VR512:$src1, imm:$imm)>;
2179def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2180 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2181
2182//===----------------------------------------------------------------------===//
2183// AVX-512 Logical Instructions
2184//===----------------------------------------------------------------------===//
2185
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002186defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2188 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002189defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002190 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2191 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002192defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002193 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2194 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002195defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002196 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2197 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002198defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002199 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2200 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002201defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002202 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2203 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002204defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VK16WM, VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002205 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2206 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002207defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VK8WM, VR512,
2208 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2209 SSE_BIT_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002210
2211//===----------------------------------------------------------------------===//
2212// AVX-512 FP arithmetic
2213//===----------------------------------------------------------------------===//
2214
2215multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2216 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002217 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2219 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002220 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002221 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2222 EVEX_CD8<64, CD8VT1>;
2223}
2224
2225let isCommutable = 1 in {
2226defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2227defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2228defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2229defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2230}
2231let isCommutable = 0 in {
2232defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2233defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2234}
2235
2236multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002237 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002238 RegisterClass RC, ValueType vt,
2239 X86MemOperand x86memop, PatFrag mem_frag,
2240 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2241 string BrdcstStr,
2242 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002243 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002244 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002245 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002246 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002247 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002248
2249 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2250 !strconcat(OpcodeStr,
2251 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2252 [], itins.rr, d>, EVEX_4V, EVEX_K;
2253
2254 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2255 !strconcat(OpcodeStr,
2256 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2257 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2258 }
2259
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002260 let mayLoad = 1 in {
2261 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002262 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002263 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002264 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002265
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2267 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002268 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002269 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002270 [(set RC:$dst, (OpNode RC:$src1,
2271 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002272 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002273
2274 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2275 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2276 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2277 [], itins.rm, d>, EVEX_4V, EVEX_K;
2278
2279 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2280 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2281 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2282 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2283
2284 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2285 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2286 " \t{${src2}", BrdcstStr,
2287 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2288 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2289
2290 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2291 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2292 " \t{${src2}", BrdcstStr,
2293 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2294 BrdcstStr, "}"),
2295 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2296 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002297}
2298
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002299defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002301 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002303defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002304 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2305 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002306 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002307
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002308defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002309 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002310 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002311defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002312 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2313 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002314 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002316defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2318 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002319 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002320defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002321 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2322 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002323 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002324
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002325defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002326 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2327 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002328 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002329defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002330 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2331 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002332 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002333
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002334defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002335 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002336 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002337defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002339 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002340
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002341defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002342 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2343 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002344 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002345defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002346 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2347 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002348 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002349
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002350def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2351 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2352 (i16 -1), FROUND_CURRENT)),
2353 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2354
2355def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2356 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2357 (i8 -1), FROUND_CURRENT)),
2358 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2359
2360def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2361 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2362 (i16 -1), FROUND_CURRENT)),
2363 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2364
2365def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2366 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2367 (i8 -1), FROUND_CURRENT)),
2368 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002369//===----------------------------------------------------------------------===//
2370// AVX-512 VPTESTM instructions
2371//===----------------------------------------------------------------------===//
2372
2373multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2374 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2375 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002376 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002377 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002378 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002379 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2380 SSEPackedInt>, EVEX_4V;
2381 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002382 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002383 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002384 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002385 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002386}
2387
2388defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002389 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002390 EVEX_CD8<32, CD8VF>;
2391defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002392 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393 EVEX_CD8<64, CD8VF>;
2394
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002395let Predicates = [HasCDI] in {
2396defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2397 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2398 EVEX_CD8<32, CD8VF>;
2399defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002400 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002401 EVEX_CD8<64, CD8VF>;
2402}
2403
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002404def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2405 (v16i32 VR512:$src2), (i16 -1))),
2406 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2407
2408def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2409 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002410 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002411//===----------------------------------------------------------------------===//
2412// AVX-512 Shift instructions
2413//===----------------------------------------------------------------------===//
2414multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2415 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2416 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2417 RegisterClass KRC> {
2418 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002419 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002420 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002421 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002422 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2423 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002424 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002426 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2428 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002429 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002430 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002431 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002432 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002434 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002435 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002436 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2438}
2439
2440multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2441 RegisterClass RC, ValueType vt, ValueType SrcVT,
2442 PatFrag bc_frag, RegisterClass KRC> {
2443 // src2 is always 128-bit
2444 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2445 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002446 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2448 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2449 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2450 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2451 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002452 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2454 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2455 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002456 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457 [(set RC:$dst, (vt (OpNode RC:$src1,
2458 (bc_frag (memopv2i64 addr:$src2)))))],
2459 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2460 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2461 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2462 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002463 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2465}
2466
2467defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2468 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2469 EVEX_V512, EVEX_CD8<32, CD8VF>;
2470defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2471 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2472 EVEX_CD8<32, CD8VQ>;
2473
2474defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2475 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2476 EVEX_CD8<64, CD8VF>, VEX_W;
2477defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2478 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2479 EVEX_CD8<64, CD8VQ>, VEX_W;
2480
2481defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2482 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2483 EVEX_CD8<32, CD8VF>;
2484defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2485 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2486 EVEX_CD8<32, CD8VQ>;
2487
2488defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2489 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2490 EVEX_CD8<64, CD8VF>, VEX_W;
2491defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2492 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2493 EVEX_CD8<64, CD8VQ>, VEX_W;
2494
2495defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2496 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2497 EVEX_V512, EVEX_CD8<32, CD8VF>;
2498defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2499 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2500 EVEX_CD8<32, CD8VQ>;
2501
2502defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2503 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2504 EVEX_CD8<64, CD8VF>, VEX_W;
2505defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2506 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2507 EVEX_CD8<64, CD8VQ>, VEX_W;
2508
2509//===-------------------------------------------------------------------===//
2510// Variable Bit Shifts
2511//===-------------------------------------------------------------------===//
2512multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2513 RegisterClass RC, ValueType vt,
2514 X86MemOperand x86memop, PatFrag mem_frag> {
2515 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2516 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002517 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002518 [(set RC:$dst,
2519 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2520 EVEX_4V;
2521 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2522 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002523 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524 [(set RC:$dst,
2525 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2526 EVEX_4V;
2527}
2528
2529defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2530 i512mem, memopv16i32>, EVEX_V512,
2531 EVEX_CD8<32, CD8VF>;
2532defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2533 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2534 EVEX_CD8<64, CD8VF>;
2535defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2536 i512mem, memopv16i32>, EVEX_V512,
2537 EVEX_CD8<32, CD8VF>;
2538defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2539 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2540 EVEX_CD8<64, CD8VF>;
2541defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2542 i512mem, memopv16i32>, EVEX_V512,
2543 EVEX_CD8<32, CD8VF>;
2544defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2545 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2546 EVEX_CD8<64, CD8VF>;
2547
2548//===----------------------------------------------------------------------===//
2549// AVX-512 - MOVDDUP
2550//===----------------------------------------------------------------------===//
2551
2552multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2553 X86MemOperand x86memop, PatFrag memop_frag> {
2554def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002555 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2557def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002558 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559 [(set RC:$dst,
2560 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2561}
2562
2563defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2564 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2565def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2566 (VMOVDDUPZrm addr:$src)>;
2567
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002568//===---------------------------------------------------------------------===//
2569// Replicate Single FP - MOVSHDUP and MOVSLDUP
2570//===---------------------------------------------------------------------===//
2571multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2572 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2573 X86MemOperand x86memop> {
2574 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002575 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002576 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2577 let mayLoad = 1 in
2578 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002579 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002580 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2581}
2582
2583defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2584 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2585 EVEX_CD8<32, CD8VF>;
2586defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2587 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2588 EVEX_CD8<32, CD8VF>;
2589
2590def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2591def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2592 (VMOVSHDUPZrm addr:$src)>;
2593def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2594def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2595 (VMOVSLDUPZrm addr:$src)>;
2596
2597//===----------------------------------------------------------------------===//
2598// Move Low to High and High to Low packed FP Instructions
2599//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002600def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2601 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002602 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002603 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2604 IIC_SSE_MOV_LH>, EVEX_4V;
2605def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2606 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002607 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002608 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2609 IIC_SSE_MOV_LH>, EVEX_4V;
2610
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002611let Predicates = [HasAVX512] in {
2612 // MOVLHPS patterns
2613 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2614 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2615 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2616 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002617
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002618 // MOVHLPS patterns
2619 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2620 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2621}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622
2623//===----------------------------------------------------------------------===//
2624// FMA - Fused Multiply Operations
2625//
2626let Constraints = "$src1 = $dst" in {
2627multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2628 RegisterClass RC, X86MemOperand x86memop,
2629 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2630 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2631 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2632 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002633 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002634 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2635
2636 let mayLoad = 1 in
2637 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2638 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002639 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2641 (mem_frag addr:$src3))))]>;
2642 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2643 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002644 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2646 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2647 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2648}
2649} // Constraints = "$src1 = $dst"
2650
2651let ExeDomain = SSEPackedSingle in {
2652 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2653 memopv16f32, f32mem, loadf32, "{1to16}",
2654 X86Fmadd, v16f32>, EVEX_V512,
2655 EVEX_CD8<32, CD8VF>;
2656 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2657 memopv16f32, f32mem, loadf32, "{1to16}",
2658 X86Fmsub, v16f32>, EVEX_V512,
2659 EVEX_CD8<32, CD8VF>;
2660 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2661 memopv16f32, f32mem, loadf32, "{1to16}",
2662 X86Fmaddsub, v16f32>,
2663 EVEX_V512, EVEX_CD8<32, CD8VF>;
2664 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2665 memopv16f32, f32mem, loadf32, "{1to16}",
2666 X86Fmsubadd, v16f32>,
2667 EVEX_V512, EVEX_CD8<32, CD8VF>;
2668 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2669 memopv16f32, f32mem, loadf32, "{1to16}",
2670 X86Fnmadd, v16f32>, EVEX_V512,
2671 EVEX_CD8<32, CD8VF>;
2672 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2673 memopv16f32, f32mem, loadf32, "{1to16}",
2674 X86Fnmsub, v16f32>, EVEX_V512,
2675 EVEX_CD8<32, CD8VF>;
2676}
2677let ExeDomain = SSEPackedDouble in {
2678 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2679 memopv8f64, f64mem, loadf64, "{1to8}",
2680 X86Fmadd, v8f64>, EVEX_V512,
2681 VEX_W, EVEX_CD8<64, CD8VF>;
2682 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2683 memopv8f64, f64mem, loadf64, "{1to8}",
2684 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2685 EVEX_CD8<64, CD8VF>;
2686 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2687 memopv8f64, f64mem, loadf64, "{1to8}",
2688 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2689 EVEX_CD8<64, CD8VF>;
2690 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2691 memopv8f64, f64mem, loadf64, "{1to8}",
2692 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2693 EVEX_CD8<64, CD8VF>;
2694 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2695 memopv8f64, f64mem, loadf64, "{1to8}",
2696 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2697 EVEX_CD8<64, CD8VF>;
2698 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2699 memopv8f64, f64mem, loadf64, "{1to8}",
2700 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2701 EVEX_CD8<64, CD8VF>;
2702}
2703
2704let Constraints = "$src1 = $dst" in {
2705multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2706 RegisterClass RC, X86MemOperand x86memop,
2707 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2708 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2709 let mayLoad = 1 in
2710 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2711 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002712 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002713 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2714 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2715 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002716 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002717 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2718 [(set RC:$dst, (OpNode RC:$src1,
2719 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2720}
2721} // Constraints = "$src1 = $dst"
2722
2723
2724let ExeDomain = SSEPackedSingle in {
2725 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2726 memopv16f32, f32mem, loadf32, "{1to16}",
2727 X86Fmadd, v16f32>, EVEX_V512,
2728 EVEX_CD8<32, CD8VF>;
2729 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2730 memopv16f32, f32mem, loadf32, "{1to16}",
2731 X86Fmsub, v16f32>, EVEX_V512,
2732 EVEX_CD8<32, CD8VF>;
2733 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2734 memopv16f32, f32mem, loadf32, "{1to16}",
2735 X86Fmaddsub, v16f32>,
2736 EVEX_V512, EVEX_CD8<32, CD8VF>;
2737 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2738 memopv16f32, f32mem, loadf32, "{1to16}",
2739 X86Fmsubadd, v16f32>,
2740 EVEX_V512, EVEX_CD8<32, CD8VF>;
2741 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2742 memopv16f32, f32mem, loadf32, "{1to16}",
2743 X86Fnmadd, v16f32>, EVEX_V512,
2744 EVEX_CD8<32, CD8VF>;
2745 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2746 memopv16f32, f32mem, loadf32, "{1to16}",
2747 X86Fnmsub, v16f32>, EVEX_V512,
2748 EVEX_CD8<32, CD8VF>;
2749}
2750let ExeDomain = SSEPackedDouble in {
2751 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2752 memopv8f64, f64mem, loadf64, "{1to8}",
2753 X86Fmadd, v8f64>, EVEX_V512,
2754 VEX_W, EVEX_CD8<64, CD8VF>;
2755 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2756 memopv8f64, f64mem, loadf64, "{1to8}",
2757 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2758 EVEX_CD8<64, CD8VF>;
2759 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2760 memopv8f64, f64mem, loadf64, "{1to8}",
2761 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2762 EVEX_CD8<64, CD8VF>;
2763 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2764 memopv8f64, f64mem, loadf64, "{1to8}",
2765 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2766 EVEX_CD8<64, CD8VF>;
2767 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2768 memopv8f64, f64mem, loadf64, "{1to8}",
2769 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2770 EVEX_CD8<64, CD8VF>;
2771 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2772 memopv8f64, f64mem, loadf64, "{1to8}",
2773 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2774 EVEX_CD8<64, CD8VF>;
2775}
2776
2777// Scalar FMA
2778let Constraints = "$src1 = $dst" in {
2779multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2780 RegisterClass RC, ValueType OpVT,
2781 X86MemOperand x86memop, Operand memop,
2782 PatFrag mem_frag> {
2783 let isCommutable = 1 in
2784 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2785 (ins RC:$src1, RC:$src2, RC:$src3),
2786 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002787 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788 [(set RC:$dst,
2789 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2790 let mayLoad = 1 in
2791 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2792 (ins RC:$src1, RC:$src2, f128mem:$src3),
2793 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002794 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002795 [(set RC:$dst,
2796 (OpVT (OpNode RC:$src2, RC:$src1,
2797 (mem_frag addr:$src3))))]>;
2798}
2799
2800} // Constraints = "$src1 = $dst"
2801
Elena Demikhovskycf088092013-12-11 14:31:04 +00002802defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002803 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002804defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002805 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002806defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002807 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002808defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002810defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002811 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002812defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002813 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002814defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002815 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002816defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2818
2819//===----------------------------------------------------------------------===//
2820// AVX-512 Scalar convert from sign integer to float/double
2821//===----------------------------------------------------------------------===//
2822
2823multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2824 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002825let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002826 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002827 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002828 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829 let mayLoad = 1 in
2830 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2831 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002832 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002833 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002834} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835}
Andrew Trick15a47742013-10-09 05:11:10 +00002836let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002837defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002838 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002839defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002840 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002841defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002843defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2845
2846def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2847 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2848def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002849 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002850def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2851 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2852def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002853 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002854
2855def : Pat<(f32 (sint_to_fp GR32:$src)),
2856 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2857def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002858 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002859def : Pat<(f64 (sint_to_fp GR32:$src)),
2860 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2861def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002862 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2863
Elena Demikhovskycf088092013-12-11 14:31:04 +00002864defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002865 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002866defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002867 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002868defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002869 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002870defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002871 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2872
2873def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2874 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2875def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2876 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2877def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2878 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2879def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2880 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2881
2882def : Pat<(f32 (uint_to_fp GR32:$src)),
2883 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2884def : Pat<(f32 (uint_to_fp GR64:$src)),
2885 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2886def : Pat<(f64 (uint_to_fp GR32:$src)),
2887 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2888def : Pat<(f64 (uint_to_fp GR64:$src)),
2889 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002890}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002891
2892//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002893// AVX-512 Scalar convert from float/double to integer
2894//===----------------------------------------------------------------------===//
2895multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2896 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
2897 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002898let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002899 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002900 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002901 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
2902 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002903 let mayLoad = 1 in
2904 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002905 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002906 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002907} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002908}
2909let Predicates = [HasAVX512] in {
2910// Convert float/double to signed/unsigned int 32/64
2911defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002912 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002913 XS, EVEX_CD8<32, CD8VT1>;
2914defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002915 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002916 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
2917defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002918 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002919 XS, EVEX_CD8<32, CD8VT1>;
2920defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2921 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002922 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002923 EVEX_CD8<32, CD8VT1>;
2924defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002925 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002926 XD, EVEX_CD8<64, CD8VT1>;
2927defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002928 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002929 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2930defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002931 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002932 XD, EVEX_CD8<64, CD8VT1>;
2933defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2934 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002935 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002936 EVEX_CD8<64, CD8VT1>;
2937
Craig Topper9dd48c82014-01-02 17:28:14 +00002938let isCodeGenOnly = 1 in {
2939 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2940 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
2941 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2942 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2943 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
2944 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2945 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2946 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
2947 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2948 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2949 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
2950 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002951
Craig Topper9dd48c82014-01-02 17:28:14 +00002952 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2953 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
2954 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2955 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2956 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
2957 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2958 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2959 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
2960 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2961 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2962 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
2963 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2964} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002965
2966// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00002967let isCodeGenOnly = 1 in {
2968 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
2969 ssmem, sse_load_f32, "cvttss2si">,
2970 XS, EVEX_CD8<32, CD8VT1>;
2971 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2972 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
2973 "cvttss2si">, XS, VEX_W,
2974 EVEX_CD8<32, CD8VT1>;
2975 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
2976 sdmem, sse_load_f64, "cvttsd2si">, XD,
2977 EVEX_CD8<64, CD8VT1>;
2978 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2979 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
2980 "cvttsd2si">, XD, VEX_W,
2981 EVEX_CD8<64, CD8VT1>;
2982 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2983 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
2984 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
2985 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2986 int_x86_avx512_cvttss2usi64, ssmem,
2987 sse_load_f32, "cvttss2usi">, XS, VEX_W,
2988 EVEX_CD8<32, CD8VT1>;
2989 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2990 int_x86_avx512_cvttsd2usi,
2991 sdmem, sse_load_f64, "cvttsd2usi">, XD,
2992 EVEX_CD8<64, CD8VT1>;
2993 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2994 int_x86_avx512_cvttsd2usi64, sdmem,
2995 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
2996 EVEX_CD8<64, CD8VT1>;
2997} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002998
2999multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3000 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3001 string asm> {
3002 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003003 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003004 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3005 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003006 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003007 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3008}
3009
3010defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003011 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003012 EVEX_CD8<32, CD8VT1>;
3013defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003014 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003015 EVEX_CD8<32, CD8VT1>;
3016defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003017 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003018 EVEX_CD8<32, CD8VT1>;
3019defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003020 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003021 EVEX_CD8<32, CD8VT1>;
3022defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003023 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003024 EVEX_CD8<64, CD8VT1>;
3025defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003026 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003027 EVEX_CD8<64, CD8VT1>;
3028defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003029 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003030 EVEX_CD8<64, CD8VT1>;
3031defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003032 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003033 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003034} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003035//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003036// AVX-512 Convert form float to double and back
3037//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003038let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3040 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003041 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003042 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3043let mayLoad = 1 in
3044def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3045 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003046 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003047 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3048 EVEX_CD8<32, CD8VT1>;
3049
3050// Convert scalar double to scalar single
3051def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3052 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003053 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3055let mayLoad = 1 in
3056def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3057 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003058 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059 []>, EVEX_4V, VEX_LIG, VEX_W,
3060 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3061}
3062
3063def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3064 Requires<[HasAVX512]>;
3065def : Pat<(fextend (loadf32 addr:$src)),
3066 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3067
3068def : Pat<(extloadf32 addr:$src),
3069 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3070 Requires<[HasAVX512, OptForSize]>;
3071
3072def : Pat<(extloadf32 addr:$src),
3073 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3074 Requires<[HasAVX512, OptForSpeed]>;
3075
3076def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3077 Requires<[HasAVX512]>;
3078
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003079multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003080 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3081 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3082 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003083let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003085 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086 [(set DstRC:$dst,
3087 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003088 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003089 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003090 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003091 let mayLoad = 1 in
3092 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003093 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003094 [(set DstRC:$dst,
3095 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003096} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097}
3098
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003099multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003100 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3101 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3102 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003103let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003104 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003105 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003106 [(set DstRC:$dst,
3107 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3108 let mayLoad = 1 in
3109 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003110 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003111 [(set DstRC:$dst,
3112 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003113} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003114}
3115
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003116defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003117 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003118 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119 EVEX_CD8<64, CD8VF>;
3120
3121defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3122 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003123 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003124 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003125def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3126 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003127
3128def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3129 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3130 (VCVTPD2PSZrr VR512:$src)>;
3131
3132def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3133 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3134 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135
3136//===----------------------------------------------------------------------===//
3137// AVX-512 Vector convert from sign integer to float/double
3138//===----------------------------------------------------------------------===//
3139
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003140defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003142 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003143 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003144
3145defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3146 memopv4i64, i256mem, v8f64, v8i32,
3147 SSEPackedDouble>, EVEX_V512, XS,
3148 EVEX_CD8<32, CD8VH>;
3149
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003150defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151 memopv16f32, f512mem, v16i32, v16f32,
3152 SSEPackedSingle>, EVEX_V512, XS,
3153 EVEX_CD8<32, CD8VF>;
3154
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003155defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003156 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003157 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158 EVEX_CD8<64, CD8VF>;
3159
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003160defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003162 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003163 EVEX_CD8<32, CD8VF>;
3164
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003165// cvttps2udq (src, 0, mask-all-ones, sae-current)
3166def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3167 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3168 (VCVTTPS2UDQZrr VR512:$src)>;
3169
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003170defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003171 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003172 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003173 EVEX_CD8<64, CD8VF>;
3174
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003175// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3176def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3177 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3178 (VCVTTPD2UDQZrr VR512:$src)>;
3179
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003180defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3181 memopv4i64, f256mem, v8f64, v8i32,
3182 SSEPackedDouble>, EVEX_V512, XS,
3183 EVEX_CD8<32, CD8VH>;
3184
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003185defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186 memopv16i32, f512mem, v16f32, v16i32,
3187 SSEPackedSingle>, EVEX_V512, XD,
3188 EVEX_CD8<32, CD8VF>;
3189
3190def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3191 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3192 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3193
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003194def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3195 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3196 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3197
3198def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3199 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3200 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3201
3202def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3203 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3204 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003205
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003206def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3207 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3208 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3209
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003210def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003211 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003212 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003213def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3214 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3215 (VCVTDQ2PDZrr VR256X:$src)>;
3216def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3217 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3218 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3219def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3220 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3221 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003222
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003223multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3224 RegisterClass DstRC, PatFrag mem_frag,
3225 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003226let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003227 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003228 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003229 [], d>, EVEX;
3230 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003231 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003232 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003233 let mayLoad = 1 in
3234 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003235 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003236 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003237} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003238}
3239
3240defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003241 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003242 EVEX_V512, EVEX_CD8<32, CD8VF>;
3243defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3244 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3245 EVEX_V512, EVEX_CD8<64, CD8VF>;
3246
3247def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3248 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3249 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3250
3251def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3252 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3253 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3254
3255defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3256 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003257 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003258defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3259 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003260 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003261
3262def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3263 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3264 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3265
3266def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3267 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3268 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003269
3270let Predicates = [HasAVX512] in {
3271 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3272 (VCVTPD2PSZrm addr:$src)>;
3273 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3274 (VCVTPS2PDZrm addr:$src)>;
3275}
3276
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003277//===----------------------------------------------------------------------===//
3278// Half precision conversion instructions
3279//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003280multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3281 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003282 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3283 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003284 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003285 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003286 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3287 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3288}
3289
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003290multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3291 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003292 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3293 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003294 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3295 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003296 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003297 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3298 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003299 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003300}
3301
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003302defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003303 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003304defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003305 EVEX_CD8<32, CD8VH>;
3306
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003307def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3308 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3309 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3310
3311def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3312 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3313 (VCVTPH2PSZrr VR256X:$src)>;
3314
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003315let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3316 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003317 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003318 EVEX_CD8<32, CD8VT1>;
3319 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003320 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3322 let Pattern = []<dag> in {
3323 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003324 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003325 EVEX_CD8<32, CD8VT1>;
3326 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003327 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003328 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3329 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003330 let isCodeGenOnly = 1 in {
3331 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003332 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003333 EVEX_CD8<32, CD8VT1>;
3334 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003335 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003336 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003337
Craig Topper9dd48c82014-01-02 17:28:14 +00003338 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003339 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003340 EVEX_CD8<32, CD8VT1>;
3341 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003342 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003343 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3344 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003345}
3346
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003347/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3348multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3349 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003350 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003351 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3352 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003353 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003354 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003355 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003356 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3357 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003358 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003359 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360 }
3361}
3362}
3363
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003364defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3365 EVEX_CD8<32, CD8VT1>;
3366defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3367 VEX_W, EVEX_CD8<64, CD8VT1>;
3368defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3369 EVEX_CD8<32, CD8VT1>;
3370defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3371 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003372
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003373def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3374 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3375 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3376 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003377
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003378def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3379 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3380 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3381 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003382
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003383def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3384 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3385 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3386 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003387
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003388def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3389 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3390 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3391 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003392
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003393/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3394multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3395 RegisterClass RC, X86MemOperand x86memop,
3396 PatFrag mem_frag, ValueType OpVt> {
3397 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3398 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003399 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003400 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3401 EVEX;
3402 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003403 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003404 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3405 EVEX;
3406}
3407defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3408 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3409defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3410 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3411defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3412 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3413defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3414 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3415
3416def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3417 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3418 (VRSQRT14PSZr VR512:$src)>;
3419def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3420 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3421 (VRSQRT14PDZr VR512:$src)>;
3422
3423def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3424 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3425 (VRCP14PSZr VR512:$src)>;
3426def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3427 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3428 (VRCP14PDZr VR512:$src)>;
3429
3430/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3431multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3432 X86MemOperand x86memop> {
3433 let hasSideEffects = 0, Predicates = [HasERI] in {
3434 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3435 (ins RC:$src1, RC:$src2),
3436 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003437 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003438 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3439 (ins RC:$src1, RC:$src2),
3440 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003441 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003442 []>, EVEX_4V, EVEX_B;
3443 let mayLoad = 1 in {
3444 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3445 (ins RC:$src1, x86memop:$src2),
3446 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003447 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003448 }
3449}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003450}
3451
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003452defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3453 EVEX_CD8<32, CD8VT1>;
3454defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3455 VEX_W, EVEX_CD8<64, CD8VT1>;
3456defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3457 EVEX_CD8<32, CD8VT1>;
3458defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3459 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003460
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003461def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3462 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3463 FROUND_NO_EXC)),
3464 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3465 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3466
3467def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3468 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3469 FROUND_NO_EXC)),
3470 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3471 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3472
3473def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3474 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3475 FROUND_NO_EXC)),
3476 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3477 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3478
3479def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3480 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3481 FROUND_NO_EXC)),
3482 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3483 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3484
3485/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3486multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3487 RegisterClass RC, X86MemOperand x86memop> {
3488 let hasSideEffects = 0, Predicates = [HasERI] in {
3489 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3490 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003491 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003492 []>, EVEX;
3493 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3494 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003495 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003496 []>, EVEX, EVEX_B;
3497 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003498 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003499 []>, EVEX;
3500 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003501}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003502defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3503 EVEX_V512, EVEX_CD8<32, CD8VF>;
3504defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3505 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3506defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3507 EVEX_V512, EVEX_CD8<32, CD8VF>;
3508defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3509 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3510
3511def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3512 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3513 (VRSQRT28PSZrb VR512:$src)>;
3514def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3515 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3516 (VRSQRT28PDZrb VR512:$src)>;
3517
3518def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3519 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3520 (VRCP28PSZrb VR512:$src)>;
3521def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3522 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3523 (VRCP28PDZrb VR512:$src)>;
3524
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003525multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
3526 Intrinsic V16F32Int, Intrinsic V8F64Int,
3527 OpndItins itins_s, OpndItins itins_d> {
3528 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003529 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003530 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3531 EVEX, EVEX_V512;
3532
3533 let mayLoad = 1 in
3534 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003535 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003536 [(set VR512:$dst,
3537 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3538 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3539
3540 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003541 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003542 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3543 EVEX, EVEX_V512;
3544
3545 let mayLoad = 1 in
3546 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003547 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003548 [(set VR512:$dst, (OpNode
3549 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3550 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3551
Craig Topper9dd48c82014-01-02 17:28:14 +00003552let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3554 !strconcat(OpcodeStr,
3555 "ps\t{$src, $dst|$dst, $src}"),
3556 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3557 EVEX, EVEX_V512;
3558 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3559 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
3560 [(set VR512:$dst,
3561 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3562 EVEX_V512, EVEX_CD8<32, CD8VF>;
3563 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3564 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
3565 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3566 EVEX, EVEX_V512, VEX_W;
3567 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3568 !strconcat(OpcodeStr,
3569 "pd\t{$src, $dst|$dst, $src}"),
3570 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
Craig Topper9dd48c82014-01-02 17:28:14 +00003571 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3572} // isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003573}
3574
3575multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3576 Intrinsic F32Int, Intrinsic F64Int,
3577 OpndItins itins_s, OpndItins itins_d> {
3578 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3579 (ins FR32X:$src1, FR32X:$src2),
3580 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003581 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003582 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003583 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003584 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3585 (ins VR128X:$src1, VR128X:$src2),
3586 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003587 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003588 [(set VR128X:$dst,
3589 (F32Int VR128X:$src1, VR128X:$src2))],
3590 itins_s.rr>, XS, EVEX_4V;
3591 let mayLoad = 1 in {
3592 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3593 (ins FR32X:$src1, f32mem:$src2),
3594 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003595 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003596 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003597 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003598 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3599 (ins VR128X:$src1, ssmem:$src2),
3600 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003601 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003602 [(set VR128X:$dst,
3603 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3604 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3605 }
3606 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3607 (ins FR64X:$src1, FR64X:$src2),
3608 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003609 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003610 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003611 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003612 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3613 (ins VR128X:$src1, VR128X:$src2),
3614 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003615 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003616 [(set VR128X:$dst,
3617 (F64Int VR128X:$src1, VR128X:$src2))],
3618 itins_s.rr>, XD, EVEX_4V, VEX_W;
3619 let mayLoad = 1 in {
3620 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3621 (ins FR64X:$src1, f64mem:$src2),
3622 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003623 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003624 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003625 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3627 (ins VR128X:$src1, sdmem:$src2),
3628 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003629 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003630 [(set VR128X:$dst,
3631 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3632 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3633 }
3634}
3635
3636
3637defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3638 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3639 SSE_SQRTSS, SSE_SQRTSD>,
3640 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3641 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3642 SSE_SQRTPS, SSE_SQRTPD>;
3643
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003644let Predicates = [HasAVX512] in {
3645 def : Pat<(f32 (fsqrt FR32X:$src)),
3646 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3647 def : Pat<(f32 (fsqrt (load addr:$src))),
3648 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3649 Requires<[OptForSize]>;
3650 def : Pat<(f64 (fsqrt FR64X:$src)),
3651 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3652 def : Pat<(f64 (fsqrt (load addr:$src))),
3653 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3654 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003655
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003656 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003657 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003658 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003659 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003660 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003661
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003662 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003663 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003664 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003665 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003666 Requires<[OptForSize]>;
3667
3668 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3669 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3670 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3671 VR128X)>;
3672 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3673 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3674
3675 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3676 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3677 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3678 VR128X)>;
3679 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3680 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3681}
3682
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003683
3684multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3685 X86MemOperand x86memop, RegisterClass RC,
3686 PatFrag mem_frag32, PatFrag mem_frag64,
3687 Intrinsic V4F32Int, Intrinsic V2F64Int,
3688 CD8VForm VForm> {
3689let ExeDomain = SSEPackedSingle in {
3690 // Intrinsic operation, reg.
3691 // Vector intrinsic operation, reg
3692 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3693 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3694 !strconcat(OpcodeStr,
3695 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3696 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3697
3698 // Vector intrinsic operation, mem
3699 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3700 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3701 !strconcat(OpcodeStr,
3702 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3703 [(set RC:$dst,
3704 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3705 EVEX_CD8<32, VForm>;
3706} // ExeDomain = SSEPackedSingle
3707
3708let ExeDomain = SSEPackedDouble in {
3709 // Vector intrinsic operation, reg
3710 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3711 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3712 !strconcat(OpcodeStr,
3713 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3714 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3715
3716 // Vector intrinsic operation, mem
3717 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3718 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3719 !strconcat(OpcodeStr,
3720 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3721 [(set RC:$dst,
3722 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3723 EVEX_CD8<64, VForm>;
3724} // ExeDomain = SSEPackedDouble
3725}
3726
3727multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3728 string OpcodeStr,
3729 Intrinsic F32Int,
3730 Intrinsic F64Int> {
3731let ExeDomain = GenericDomain in {
3732 // Operation, reg.
3733 let hasSideEffects = 0 in
3734 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3735 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3736 !strconcat(OpcodeStr,
3737 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3738 []>;
3739
3740 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003741 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003742 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3743 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3744 !strconcat(OpcodeStr,
3745 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3746 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3747
3748 // Intrinsic operation, mem.
3749 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3750 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3751 !strconcat(OpcodeStr,
3752 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3753 [(set VR128X:$dst, (F32Int VR128X:$src1,
3754 sse_load_f32:$src2, imm:$src3))]>,
3755 EVEX_CD8<32, CD8VT1>;
3756
3757 // Operation, reg.
3758 let hasSideEffects = 0 in
3759 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3760 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3761 !strconcat(OpcodeStr,
3762 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3763 []>, VEX_W;
3764
3765 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003766 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003767 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3768 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3769 !strconcat(OpcodeStr,
3770 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3771 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3772 VEX_W;
3773
3774 // Intrinsic operation, mem.
3775 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3776 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3777 !strconcat(OpcodeStr,
3778 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3779 [(set VR128X:$dst,
3780 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3781 VEX_W, EVEX_CD8<64, CD8VT1>;
3782} // ExeDomain = GenericDomain
3783}
3784
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003785multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
3786 X86MemOperand x86memop, RegisterClass RC,
3787 PatFrag mem_frag, Domain d> {
3788let ExeDomain = d in {
3789 // Intrinsic operation, reg.
3790 // Vector intrinsic operation, reg
3791 def r : AVX512AIi8<opc, MRMSrcReg,
3792 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3793 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003794 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003795 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003796
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003797 // Vector intrinsic operation, mem
3798 def m : AVX512AIi8<opc, MRMSrcMem,
3799 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3800 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003801 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003802 []>, EVEX;
3803} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003804}
3805
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003806
3807defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
3808 memopv16f32, SSEPackedSingle>, EVEX_V512,
3809 EVEX_CD8<32, CD8VF>;
3810
3811def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00003812 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003813 FROUND_CURRENT)),
3814 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
3815
3816
3817defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
3818 memopv8f64, SSEPackedDouble>, EVEX_V512,
3819 VEX_W, EVEX_CD8<64, CD8VF>;
3820
3821def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00003822 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003823 FROUND_CURRENT)),
3824 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
3825
3826multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
3827 Operand x86memop, RegisterClass RC, Domain d> {
3828let ExeDomain = d in {
3829 def r : AVX512AIi8<opc, MRMSrcReg,
3830 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
3831 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003832 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003833 []>, EVEX_4V;
3834
3835 def m : AVX512AIi8<opc, MRMSrcMem,
3836 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
3837 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003838 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003839 []>, EVEX_4V;
3840} // ExeDomain
3841}
3842
3843defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
3844 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
3845
3846defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
3847 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
3848
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849def : Pat<(ffloor FR32X:$src),
3850 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3851def : Pat<(f64 (ffloor FR64X:$src)),
3852 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3853def : Pat<(f32 (fnearbyint FR32X:$src)),
3854 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3855def : Pat<(f64 (fnearbyint FR64X:$src)),
3856 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3857def : Pat<(f32 (fceil FR32X:$src)),
3858 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3859def : Pat<(f64 (fceil FR64X:$src)),
3860 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3861def : Pat<(f32 (frint FR32X:$src)),
3862 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3863def : Pat<(f64 (frint FR64X:$src)),
3864 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3865def : Pat<(f32 (ftrunc FR32X:$src)),
3866 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3867def : Pat<(f64 (ftrunc FR64X:$src)),
3868 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3869
3870def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003871 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003873 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003874def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003875 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003876def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003877 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003878def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003879 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003880
3881def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003882 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003883def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003884 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003885def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003886 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003887def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003888 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003889def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003890 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003891
3892//-------------------------------------------------
3893// Integer truncate and extend operations
3894//-------------------------------------------------
3895
3896multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
3897 RegisterClass dstRC, RegisterClass srcRC,
3898 RegisterClass KRC, X86MemOperand x86memop> {
3899 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3900 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003901 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003902 []>, EVEX;
3903
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003904 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3905 (ins KRC:$mask, srcRC:$src),
3906 !strconcat(OpcodeStr,
3907 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
3908 []>, EVEX, EVEX_K;
3909
3910 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003911 (ins KRC:$mask, srcRC:$src),
3912 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003913 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003914 []>, EVEX, EVEX_KZ;
3915
3916 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003917 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003918 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003919
3920 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
3921 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
3922 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
3923 []>, EVEX, EVEX_K;
3924
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003925}
3926defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
3927 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3928defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
3929 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3930defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
3931 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3932defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
3933 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3934defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
3935 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3936defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
3937 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3938defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
3939 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3940defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
3941 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3942defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
3943 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3944defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
3945 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3946defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
3947 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3948defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
3949 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3950defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
3951 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3952defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
3953 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3954defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
3955 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3956
3957def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
3958def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
3959def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
3960def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
3961def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
3962
3963def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003964 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003965def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003966 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003967def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003968 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003969def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003970 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003971
3972
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003973multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3974 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
3975 PatFrag mem_frag, X86MemOperand x86memop,
3976 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003977
3978 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3979 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003980 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003981 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003982
3983 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3984 (ins KRC:$mask, SrcRC:$src),
3985 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
3986 []>, EVEX, EVEX_K;
3987
3988 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3989 (ins KRC:$mask, SrcRC:$src),
3990 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
3991 []>, EVEX, EVEX_KZ;
3992
3993 let mayLoad = 1 in {
3994 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003995 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003996 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003997 [(set DstRC:$dst,
3998 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
3999 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004000
4001 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4002 (ins KRC:$mask, x86memop:$src),
4003 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4004 []>,
4005 EVEX, EVEX_K;
4006
4007 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4008 (ins KRC:$mask, x86memop:$src),
4009 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4010 []>,
4011 EVEX, EVEX_KZ;
4012 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004013}
4014
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004015defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004016 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4017 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004018defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004019 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4020 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004021defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004022 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4023 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004024defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004025 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4026 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004027defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004028 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4029 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004030
4031defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004032 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4033 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004034defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004035 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4036 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004037defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004038 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4039 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004040defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004041 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4042 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004043defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004044 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4045 EVEX_CD8<32, CD8VH>;
4046
4047//===----------------------------------------------------------------------===//
4048// GATHER - SCATTER Operations
4049
4050multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4051 RegisterClass RC, X86MemOperand memop> {
4052let mayLoad = 1,
4053 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4054 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4055 (ins RC:$src1, KRC:$mask, memop:$src2),
4056 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004057 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058 []>, EVEX, EVEX_K;
4059}
Cameron McInally45325962014-03-26 13:50:50 +00004060
4061let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004062defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4063 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004064defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4065 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004066}
4067
4068let ExeDomain = SSEPackedSingle in {
4069defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4070 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004071defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4072 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004073}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004074
4075defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4076 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4077defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4078 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4079
4080defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4081 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4082defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4083 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4084
4085multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4086 RegisterClass RC, X86MemOperand memop> {
4087let mayStore = 1, Constraints = "$mask = $mask_wb" in
4088 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4089 (ins memop:$dst, KRC:$mask, RC:$src2),
4090 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004091 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092 []>, EVEX, EVEX_K;
4093}
4094
Cameron McInally45325962014-03-26 13:50:50 +00004095let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004096defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4097 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004098defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4099 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004100}
4101
4102let ExeDomain = SSEPackedSingle in {
4103defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4104 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004105defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4106 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004107}
4108
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004109defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4110 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4111defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4112 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4113
4114defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4115 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4116defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4117 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4118
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004119// prefetch
4120multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4121 RegisterClass KRC, X86MemOperand memop> {
4122 let Predicates = [HasPFI], hasSideEffects = 1 in
4123 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4124 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4125 []>, EVEX, EVEX_K;
4126}
4127
4128defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4129 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4130
4131defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4132 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4133
4134defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4135 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4136
4137defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4138 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4139
4140defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4141 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4142
4143defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4144 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4145
4146defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4147 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4148
4149defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4150 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4151
4152defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4153 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4154
4155defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4156 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4157
4158defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4159 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4160
4161defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4162 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4163
4164defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4165 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4166
4167defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4168 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4169
4170defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4171 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4172
4173defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4174 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004175//===----------------------------------------------------------------------===//
4176// VSHUFPS - VSHUFPD Operations
4177
4178multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4179 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4180 Domain d> {
4181 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4182 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4183 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004184 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004185 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4186 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004187 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004188 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4189 (ins RC:$src1, RC:$src2, i8imm:$src3),
4190 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004191 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004192 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4193 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004194 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004195}
4196
4197defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004198 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004199defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004200 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004201
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004202def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4203 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4204def : Pat<(v16i32 (X86Shufp VR512:$src1,
4205 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4206 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4207
4208def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4209 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4210def : Pat<(v8i64 (X86Shufp VR512:$src1,
4211 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4212 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004213
4214multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
4215 X86MemOperand x86memop> {
4216 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
4217 (ins RC:$src1, RC:$src2, i8imm:$src3),
4218 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004219 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004220 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004221 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004222 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
4223 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4224 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004225 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004226 []>, EVEX_4V;
4227}
4228defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
4229 EVEX_V512, EVEX_CD8<32, CD8VF>;
4230defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
4231 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4232
4233def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4234 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
4235def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4236 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
4237def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4238 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
4239def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4240 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
4241
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004242// Helper fragments to match sext vXi1 to vXiY.
4243def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4244def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4245
4246multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4247 RegisterClass KRC, RegisterClass RC,
4248 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4249 string BrdcstStr> {
4250 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4251 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4252 []>, EVEX;
4253 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4254 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4255 []>, EVEX, EVEX_K;
4256 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4257 !strconcat(OpcodeStr,
4258 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4259 []>, EVEX, EVEX_KZ;
4260 let mayLoad = 1 in {
4261 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4262 (ins x86memop:$src),
4263 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4264 []>, EVEX;
4265 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4266 (ins KRC:$mask, x86memop:$src),
4267 !strconcat(OpcodeStr,
4268 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4269 []>, EVEX, EVEX_K;
4270 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4271 (ins KRC:$mask, x86memop:$src),
4272 !strconcat(OpcodeStr,
4273 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4274 []>, EVEX, EVEX_KZ;
4275 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4276 (ins x86scalar_mop:$src),
4277 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4278 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4279 []>, EVEX, EVEX_B;
4280 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4281 (ins KRC:$mask, x86scalar_mop:$src),
4282 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4283 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4284 []>, EVEX, EVEX_B, EVEX_K;
4285 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4286 (ins KRC:$mask, x86scalar_mop:$src),
4287 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4288 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4289 BrdcstStr, "}"),
4290 []>, EVEX, EVEX_B, EVEX_KZ;
4291 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004292}
4293
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004294defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4295 i512mem, i32mem, "{1to16}">, EVEX_V512,
4296 EVEX_CD8<32, CD8VF>;
4297defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4298 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4299 EVEX_CD8<64, CD8VF>;
4300
4301def : Pat<(xor
4302 (bc_v16i32 (v16i1sextv16i32)),
4303 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4304 (VPABSDZrr VR512:$src)>;
4305def : Pat<(xor
4306 (bc_v8i64 (v8i1sextv8i64)),
4307 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4308 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004309
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004310def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4311 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004312 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004313def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4314 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004315 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004316
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004317multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004318 RegisterClass RC, RegisterClass KRC,
4319 X86MemOperand x86memop,
4320 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004321 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4322 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004323 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004324 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004325 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4326 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004327 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004328 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004329 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4330 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004331 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004332 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4333 []>, EVEX, EVEX_B;
4334 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4335 (ins KRC:$mask, RC:$src),
4336 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004337 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004338 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004339 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4340 (ins KRC:$mask, x86memop:$src),
4341 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004342 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004343 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004344 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4345 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004346 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004347 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4348 BrdcstStr, "}"),
4349 []>, EVEX, EVEX_KZ, EVEX_B;
4350
4351 let Constraints = "$src1 = $dst" in {
4352 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4353 (ins RC:$src1, KRC:$mask, RC:$src2),
4354 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004355 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004356 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004357 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4358 (ins RC:$src1, KRC:$mask, x86memop:$src2),
4359 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004360 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004361 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004362 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4363 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004364 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004365 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
4366 []>, EVEX, EVEX_K, EVEX_B;
4367 }
4368}
4369
4370let Predicates = [HasCDI] in {
4371defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004372 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004373 EVEX_V512, EVEX_CD8<32, CD8VF>;
4374
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004375
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004376defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004377 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004378 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004379
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004380}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004381
4382def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
4383 GR16:$mask),
4384 (VPCONFLICTDrrk VR512:$src1,
4385 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4386
4387def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
4388 GR8:$mask),
4389 (VPCONFLICTQrrk VR512:$src1,
4390 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004391
Cameron McInally5d1b7b92014-06-11 12:54:45 +00004392let Predicates = [HasCDI] in {
4393defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
4394 i512mem, i32mem, "{1to16}">,
4395 EVEX_V512, EVEX_CD8<32, CD8VF>;
4396
4397
4398defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
4399 i512mem, i64mem, "{1to8}">,
4400 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4401
4402}
4403
4404def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
4405 GR16:$mask),
4406 (VPLZCNTDrrk VR512:$src1,
4407 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4408
4409def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
4410 GR8:$mask),
4411 (VPLZCNTQrrk VR512:$src1,
4412 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
4413
Cameron McInally0d0489c2014-06-16 14:12:28 +00004414def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
4415 (VPLZCNTDrm addr:$src)>;
4416def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
4417 (VPLZCNTDrr VR512:$src)>;
4418def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
4419 (VPLZCNTQrm addr:$src)>;
4420def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
4421 (VPLZCNTQrr VR512:$src)>;
4422
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004423def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4424def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4425def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00004426
4427def : Pat<(store VK1:$src, addr:$dst),
4428 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
4429
4430def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
4431 (truncstore node:$val, node:$ptr), [{
4432 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
4433}]>;
4434
4435def : Pat<(truncstorei1 GR8:$src, addr:$dst),
4436 (MOV8mr addr:$dst, GR8:$src)>;
4437