blob: faf14fff5b2ecf0c784bfa18f304df9d835885a6 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Matt Arsenault9babdf42016-06-22 20:15:28 +000014class InstSI <dag outs, dag ins, string asm = "",
15 list<dag> pattern = []> :
16 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000018 // Low bits - basic encoding information.
Sam Koltonc01faa32016-11-15 13:39:07 +000019 field bit SALU = 0;
20 field bit VALU = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000021
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000022 // SALU instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000023 field bit SOP1 = 0;
24 field bit SOP2 = 0;
25 field bit SOPC = 0;
26 field bit SOPK = 0;
27 field bit SOPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000028
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000029 // VALU instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000030 field bit VOP1 = 0;
31 field bit VOP2 = 0;
Sam Koltonc01faa32016-11-15 13:39:07 +000032 field bit VOPC = 0;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000033 field bit VOP3 = 0;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000034 field bit VOP3P = 0;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000035 field bit VINTRP = 0;
Sam Koltonc01faa32016-11-15 13:39:07 +000036 field bit SDWA = 0;
37 field bit DPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000038
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000039 // Memory instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000040 field bit MUBUF = 0;
41 field bit MTBUF = 0;
42 field bit SMRD = 0;
Sam Koltonc01faa32016-11-15 13:39:07 +000043 field bit MIMG = 0;
Matt Arsenault7bee6ac2016-12-05 20:23:10 +000044 field bit EXP = 0;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000045 field bit FLAT = 0;
46 field bit DS = 0;
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000047
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +000048 // Pseudo instruction formats.
Sam Koltonc01faa32016-11-15 13:39:07 +000049 field bit VGPRSpill = 0;
50 field bit SGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000051
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000052 // High bits - other information.
53 field bit VM_CNT = 0;
54 field bit EXP_CNT = 0;
55 field bit LGKM_CNT = 0;
Tom Stellard88e0b252015-10-06 15:57:53 +000056
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000057 // Whether WQM _must_ be enabled for this instruction.
58 field bit WQM = 0;
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +000059
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000060 // Whether WQM _must_ be disabled for this instruction.
Sam Koltonc01faa32016-11-15 13:39:07 +000061 field bit DisableWQM = 0;
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000062
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000063 field bit Gather4 = 0;
64
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +000065 // Most sopk treat the immediate as a signed 16-bit, however some
66 // use it as unsigned.
Sam Koltonc01faa32016-11-15 13:39:07 +000067 field bit SOPKZext = 0;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +000068
Matt Arsenault7b647552016-10-28 21:55:15 +000069 // This is an s_store_dword* instruction that requires a cache flush
70 // on wave termination. It is necessary to distinguish from mayStore
71 // SMEM instructions like the cache flush ones.
Sam Koltonc01faa32016-11-15 13:39:07 +000072 field bit ScalarStore = 0;
Matt Arsenault7b647552016-10-28 21:55:15 +000073
Matt Arsenault2d8c2892016-11-01 20:42:24 +000074 // Whether the operands can be ignored when computing the
75 // instruction size.
Sam Koltonc01faa32016-11-15 13:39:07 +000076 field bit FixedSize = 0;
Matt Arsenault2d8c2892016-11-01 20:42:24 +000077
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000078 // This bit tells the assembler to use the 32-bit encoding in case it
79 // is unable to infer the encoding from the operands.
80 field bit VOPAsmPrefer32Bit = 0;
81
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +000082 // This bit indicates that this is a VOP3 opcode which supports op_sel
83 // modifier (gfx9 only).
84 field bit VOP3_OPSEL = 0;
85
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +000086 // Is it possible for this instruction to be atomic?
87 field bit maybeAtomic = 0;
88
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +000089 // This bit indicates that this is a 16-bit instruction which zero-fills
90 // unused bits in dst. Note that new GFX9 opcodes preserve unused bits.
91 field bit F16_ZFILL = 0;
92
Matt Arsenaultab4a5cd2017-08-31 23:53:50 +000093 // This bit indicates that this has a floating point result type, so
94 // the clamp modifier has floating point semantics.
95 field bit FPClamp = 0;
96
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +000097 // This bit indicates that instruction may support integer clamping
98 // which depends on GPU features.
99 field bit IntClamp = 0;
100
Matt Arsenaultab4a5cd2017-08-31 23:53:50 +0000101 // This field indicates that the clamp applies to the low component
102 // of a packed output register.
103 field bit ClampLo = 0;
104
105 // This field indicates that the clamp applies to the high component
106 // of a packed output register.
107 field bit ClampHi = 0;
108
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000109 // These need to be kept in sync with the enum in SIInstrFlags.
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000110 let TSFlags{0} = SALU;
111 let TSFlags{1} = VALU;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000112
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000113 let TSFlags{2} = SOP1;
114 let TSFlags{3} = SOP2;
115 let TSFlags{4} = SOPC;
116 let TSFlags{5} = SOPK;
117 let TSFlags{6} = SOPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000118
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000119 let TSFlags{7} = VOP1;
120 let TSFlags{8} = VOP2;
121 let TSFlags{9} = VOPC;
122 let TSFlags{10} = VOP3;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000123 let TSFlags{12} = VOP3P;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000124
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000125 let TSFlags{13} = VINTRP;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000126 let TSFlags{14} = SDWA;
127 let TSFlags{15} = DPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000128
Sam Kolton3025e7f2016-04-26 13:33:56 +0000129 let TSFlags{16} = MUBUF;
130 let TSFlags{17} = MTBUF;
131 let TSFlags{18} = SMRD;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000132 let TSFlags{19} = MIMG;
133 let TSFlags{20} = EXP;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000134 let TSFlags{21} = FLAT;
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000135 let TSFlags{22} = DS;
136
137 let TSFlags{23} = VGPRSpill;
138 let TSFlags{24} = SGPRSpill;
139
140 let TSFlags{32} = VM_CNT;
141 let TSFlags{33} = EXP_CNT;
142 let TSFlags{34} = LGKM_CNT;
143
144 let TSFlags{35} = WQM;
145 let TSFlags{36} = DisableWQM;
146 let TSFlags{37} = Gather4;
147
148 let TSFlags{38} = SOPKZext;
149 let TSFlags{39} = ScalarStore;
150 let TSFlags{40} = FixedSize;
151 let TSFlags{41} = VOPAsmPrefer32Bit;
Matt Arsenaultab4a5cd2017-08-31 23:53:50 +0000152 let TSFlags{42} = VOP3_OPSEL;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +0000153
Matt Arsenaultab4a5cd2017-08-31 23:53:50 +0000154 let TSFlags{43} = maybeAtomic;
155 let TSFlags{44} = F16_ZFILL;
156
157 let TSFlags{45} = FPClamp;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000158 let TSFlags{46} = IntClamp;
Matt Arsenaultab4a5cd2017-08-31 23:53:50 +0000159 let TSFlags{47} = ClampLo;
160 let TSFlags{48} = ClampHi;
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000161
Tom Stellardae38f302015-01-14 01:13:19 +0000162 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +0000163
164 field bits<1> DisableSIDecoder = 0;
165 field bits<1> DisableVIDecoder = 0;
166 field bits<1> DisableDecoder = 0;
167
168 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Sam Koltond63d8a72016-09-09 09:37:51 +0000169 let AsmVariantName = AMDGPUAsmVariants.Default;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170}
171
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000172class PseudoInstSI<dag outs, dag ins, list<dag> pattern = [], string asm = "">
173 : InstSI<outs, ins, asm, pattern> {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000174 let isPseudo = 1;
175 let isCodeGenOnly = 1;
176}
177
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000178class SPseudoInstSI<dag outs, dag ins, list<dag> pattern = [], string asm = "">
179 : PseudoInstSI<outs, ins, pattern, asm> {
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000180 let SALU = 1;
181}
182
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000183class VPseudoInstSI<dag outs, dag ins, list<dag> pattern = [], string asm = "">
184 : PseudoInstSI<outs, ins, pattern, asm> {
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000185 let VALU = 1;
186 let Uses = [EXEC];
187}
188
189class CFPseudoInstSI<dag outs, dag ins, list<dag> pattern = [],
190 bit UseExec = 0, bit DefExec = 0> :
191 SPseudoInstSI<outs, ins, pattern> {
192
193 let Uses = !if(UseExec, [EXEC], []);
194 let Defs = !if(DefExec, [EXEC, SCC], [SCC]);
Matt Arsenault6408c912016-09-16 22:11:18 +0000195 let mayLoad = 0;
196 let mayStore = 0;
197 let hasSideEffects = 0;
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000198}
199
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000200class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000201 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000202 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +0000203}
204
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000205class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000206 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000207 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +0000208}
209
Tom Stellardc0503922015-03-12 21:34:22 +0000210class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +0000211
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000212class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000213 bits<8> vdst;
214 bits<8> vsrc;
215 bits<2> attrchan;
216 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000217
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000218 let Inst{7-0} = vsrc;
219 let Inst{9-8} = attrchan;
220 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000221 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000222 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000223 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000224}
225
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000226class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000227 bits<8> vdata;
228 bits<4> dmask;
229 bits<1> unorm;
230 bits<1> glc;
231 bits<1> da;
232 bits<1> r128;
233 bits<1> tfe;
234 bits<1> lwe;
235 bits<1> slc;
236 bits<8> vaddr;
237 bits<7> srsrc;
238 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000239
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000240 let Inst{11-8} = dmask;
241 let Inst{12} = unorm;
242 let Inst{13} = glc;
243 let Inst{14} = da;
244 let Inst{15} = r128;
245 let Inst{16} = tfe;
246 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000247 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000248 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000249 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000250 let Inst{39-32} = vaddr;
251 let Inst{47-40} = vdata;
252 let Inst{52-48} = srsrc{6-2};
253 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000254}
255
Matt Arsenault3f981402014-09-15 15:41:53 +0000256class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000257 bits<4> en;
258 bits<6> tgt;
259 bits<1> compr;
260 bits<1> done;
261 bits<1> vm;
Dmitry Preobrazhensky9321e8f2017-05-19 13:36:09 +0000262 bits<8> src0;
263 bits<8> src1;
264 bits<8> src2;
265 bits<8> src3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000266
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000267 let Inst{3-0} = en;
268 let Inst{9-4} = tgt;
269 let Inst{10} = compr;
270 let Inst{11} = done;
271 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000272 let Inst{31-26} = 0x3e;
Dmitry Preobrazhensky9321e8f2017-05-19 13:36:09 +0000273 let Inst{39-32} = src0;
274 let Inst{47-40} = src1;
275 let Inst{55-48} = src2;
276 let Inst{63-56} = src3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000277}
278
279let Uses = [EXEC] in {
280
Marek Olsak5df00d62014-12-07 12:18:57 +0000281class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
282 InstSI <outs, ins, asm, pattern> {
Matt Arsenaultf0c86252016-12-10 00:29:55 +0000283 let VINTRP = 1;
Tom Stellard2a484332016-12-09 15:57:15 +0000284 // VINTRP instructions read parameter values from LDS, but these parameter
285 // values are stored outside of the LDS memory that is allocated to the
286 // shader for general purpose use.
287 //
288 // While it may be possible for ds_read/ds_write instructions to access
289 // the parameter values in LDS, this would essentially be an out-of-bounds
290 // memory access which we consider to be undefined behavior.
291 //
292 // So even though these instructions read memory, this memory is outside the
293 // addressable memory space for the shader, and we consider these instructions
294 // to be readnone.
295 let mayLoad = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000296 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000297 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000298}
299
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000300class EXPCommon<dag outs, dag ins, string asm, list<dag> pattern> :
301 InstSI<outs, ins, asm, pattern> {
302 let EXP = 1;
303 let EXP_CNT = 1;
304 let mayLoad = 0; // Set to 1 if done bit is set.
305 let mayStore = 1;
306 let UseNamedOperandTable = 1;
307 let Uses = [EXEC];
308 let SchedRW = [WriteExport];
309}
310
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000311} // End Uses = [EXEC]
312
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000313class MIMG <dag outs, dag ins, string asm, list<dag> pattern> :
314 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000315
316 let VM_CNT = 1;
317 let EXP_CNT = 1;
318 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000319 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000320
Tom Stellard1397d492016-02-11 21:45:07 +0000321 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000322 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000323}