blob: a387efb7ebcf5141e7bab96bb5fb7d18b46ae0ae [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
Hiroshi Inoue2344b762017-07-04 13:09:29 +000013// X86DisassemblerEmitter.h.
Sean Callanan04cc3072009-12-19 02:59:52 +000014//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
Sean Callanan04cc3072009-12-19 02:59:52 +000024using namespace X86Disassembler;
25
Sean Callanan04cc3072009-12-19 02:59:52 +000026/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
27/// Useful for switch statements and the like.
28///
29/// @param init - A reference to the BitsInit to be decoded.
30/// @return - The field, with the first bit in the BitsInit as the lowest
31/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +000032static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +000033 int width = init.getNumBits();
34
35 assert(width <= 8 && "Field is too large for uint8_t!");
36
37 int index;
38 uint8_t mask = 0x01;
39
40 uint8_t ret = 0;
41
42 for (index = 0; index < width; index++) {
Craig Topper95dade52018-04-03 05:10:12 +000043 if (cast<BitInit>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +000044 ret |= mask;
45
46 mask <<= 1;
47 }
48
49 return ret;
50}
51
52/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
53/// name of the field.
54///
55/// @param rec - The record from which to extract the value.
56/// @param name - The name of the field in the record.
57/// @return - The field, as translated by byteFromBitsInit().
58static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +000059 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +000060 return byteFromBitsInit(*bits);
61}
62
63RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
64 const CodeGenInstruction &insn,
65 InstrUID uid) {
66 UID = uid;
67
68 Rec = insn.TheDef;
69 Name = Rec->getName();
70 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +000071
Sean Callanan04cc3072009-12-19 02:59:52 +000072 if (!Rec->isSubClassOf("X86Inst")) {
73 ShouldBeEmitted = false;
74 return;
75 }
Craig Topperac172e22012-07-30 04:48:12 +000076
Craig Toppere413b622014-02-26 06:01:21 +000077 OpPrefix = byteFromRec(Rec, "OpPrefixBits");
78 OpMap = byteFromRec(Rec, "OpMapBits");
Sean Callanan04cc3072009-12-19 02:59:52 +000079 Opcode = byteFromRec(Rec, "Opcode");
80 Form = byteFromRec(Rec, "FormBits");
Craig Toppere413b622014-02-26 06:01:21 +000081 Encoding = byteFromRec(Rec, "OpEncBits");
Craig Topperac172e22012-07-30 04:48:12 +000082
Rafael Aulerde9ad4b2018-02-15 21:20:31 +000083 OpSize = byteFromRec(Rec, "OpSizeBits");
84 AdSize = byteFromRec(Rec, "AdSizeBits");
85 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
86 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
87 VEX_WPrefix = byteFromRec(Rec,"VEX_WPrefix");
88 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
89 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
90 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
91 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
92 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Rafael Aulerde9ad4b2018-02-15 21:20:31 +000093 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
94 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
95 CD8_Scale = byteFromRec(Rec, "CD8_Scale");
Craig Topperac172e22012-07-30 04:48:12 +000096
Sean Callanan04cc3072009-12-19 02:59:52 +000097 Name = Rec->getName();
Craig Topperac172e22012-07-30 04:48:12 +000098
Chris Lattnerd8adec72010-11-01 04:03:32 +000099 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000100
Craig Topper3f23c1a2012-09-19 06:37:45 +0000101 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000102
Craig Topper326008c2017-10-23 02:26:24 +0000103 EncodeRC = HasEVEX_B &&
104 (Form == X86Local::MRMDestReg || Form == X86Local::MRMSrcReg);
105
Eli Friedman03180362011-07-16 02:41:28 +0000106 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000107 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000108 Is64Bit = false;
109 // FIXME: Is there some better way to check for In64BitMode?
110 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
111 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000112 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
113 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000114 Is32Bit = true;
115 break;
116 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000117 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000118 Is64Bit = true;
119 break;
120 }
121 }
Eli Friedman03180362011-07-16 02:41:28 +0000122
Craig Topper69e245c2014-02-13 07:07:16 +0000123 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) {
124 ShouldBeEmitted = false;
125 return;
126 }
127
128 // Special case since there is no attribute class for 64-bit and VEX
129 if (Name == "VMASKMOVDQU64") {
130 ShouldBeEmitted = false;
131 return;
132 }
133
Sean Callanan04cc3072009-12-19 02:59:52 +0000134 ShouldBeEmitted = true;
135}
Craig Topperac172e22012-07-30 04:48:12 +0000136
Sean Callanan04cc3072009-12-19 02:59:52 +0000137void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000138 const CodeGenInstruction &insn,
139 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000140{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000141 // Ignore "asm parser only" instructions.
142 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
143 return;
Craig Topperac172e22012-07-30 04:48:12 +0000144
Sean Callanan04cc3072009-12-19 02:59:52 +0000145 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000146
Craig Topper69e245c2014-02-13 07:07:16 +0000147 if (recogInstr.shouldBeEmitted()) {
148 recogInstr.emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000149 recogInstr.emitDecodePath(tables);
Craig Topper69e245c2014-02-13 07:07:16 +0000150 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000151}
152
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000153#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
154 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
155 (HasEVEX_KZ ? n##_KZ : \
156 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000157
Sean Callanan04cc3072009-12-19 02:59:52 +0000158InstructionContext RecognizableInstr::insnContext() const {
159 InstructionContext insnContext;
160
Craig Topperd402df32014-02-02 07:08:01 +0000161 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000162 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000163 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
164 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000165 }
166 // VEX_L & VEX_W
Craig Topper326008c2017-10-23 02:26:24 +0000167 if (!EncodeRC && HasVEX_LPrefix && VEX_WPrefix == X86Local::VEX_W1) {
Craig Topper8e92e852014-02-02 07:46:05 +0000168 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000169 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000170 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000171 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000172 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000173 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000174 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000175 insnContext = EVEX_KB(IC_EVEX_L_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000176 else {
177 errs() << "Instruction does not use a prefix: " << Name << "\n";
178 llvm_unreachable("Invalid prefix");
179 }
Craig Topper326008c2017-10-23 02:26:24 +0000180 } else if (!EncodeRC && HasVEX_LPrefix) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000181 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000182 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000183 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000184 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000185 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000186 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000187 insnContext = EVEX_KB(IC_EVEX_L_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000188 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000189 insnContext = EVEX_KB(IC_EVEX_L);
Craig Topper5ccb6172014-02-18 00:21:49 +0000190 else {
191 errs() << "Instruction does not use a prefix: " << Name << "\n";
192 llvm_unreachable("Invalid prefix");
193 }
Craig Topper326008c2017-10-23 02:26:24 +0000194 } else if (!EncodeRC && HasEVEX_L2Prefix &&
195 VEX_WPrefix == X86Local::VEX_W1) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000196 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000197 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000198 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000199 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000200 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000201 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000202 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000203 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000204 insnContext = EVEX_KB(IC_EVEX_L2_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000205 else {
206 errs() << "Instruction does not use a prefix: " << Name << "\n";
207 llvm_unreachable("Invalid prefix");
208 }
Craig Topper326008c2017-10-23 02:26:24 +0000209 } else if (!EncodeRC && HasEVEX_L2Prefix) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000210 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000211 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000212 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000213 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000214 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000215 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000216 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper5ccb6172014-02-18 00:21:49 +0000217 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000218 insnContext = EVEX_KB(IC_EVEX_L2);
Craig Topper5ccb6172014-02-18 00:21:49 +0000219 else {
220 errs() << "Instruction does not use a prefix: " << Name << "\n";
221 llvm_unreachable("Invalid prefix");
222 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000223 }
Ayman Musa51ffeab2017-02-20 08:27:54 +0000224 else if (VEX_WPrefix == X86Local::VEX_W1) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000225 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000226 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000227 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000228 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000229 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000230 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000231 insnContext = EVEX_KB(IC_EVEX_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000232 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000233 insnContext = EVEX_KB(IC_EVEX_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000234 else {
235 errs() << "Instruction does not use a prefix: " << Name << "\n";
236 llvm_unreachable("Invalid prefix");
237 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000238 }
239 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000240 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000241 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000242 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000243 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000244 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000245 insnContext = EVEX_KB(IC_EVEX_XS);
246 else
247 insnContext = EVEX_KB(IC_EVEX);
248 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000249 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Ayman Musa51ffeab2017-02-20 08:27:54 +0000250 if (HasVEX_LPrefix && VEX_WPrefix == X86Local::VEX_W1) {
Craig Topper8e92e852014-02-02 07:46:05 +0000251 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000252 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000253 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000254 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000255 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000256 insnContext = IC_VEX_L_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000257 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000258 insnContext = IC_VEX_L_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000259 else {
260 errs() << "Instruction does not use a prefix: " << Name << "\n";
261 llvm_unreachable("Invalid prefix");
262 }
Craig Topper8e92e852014-02-02 07:46:05 +0000263 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000264 insnContext = IC_VEX_L_OPSIZE;
Ayman Musa51ffeab2017-02-20 08:27:54 +0000265 else if (OpPrefix == X86Local::PD && VEX_WPrefix == X86Local::VEX_W1)
Sean Callananc3fd5232011-03-15 01:23:15 +0000266 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000267 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000268 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000269 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000270 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000271 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000272 insnContext = IC_VEX_L_XD;
Ayman Musa51ffeab2017-02-20 08:27:54 +0000273 else if (VEX_WPrefix == X86Local::VEX_W1 && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000274 insnContext = IC_VEX_W_XS;
Ayman Musa51ffeab2017-02-20 08:27:54 +0000275 else if (VEX_WPrefix == X86Local::VEX_W1 && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000276 insnContext = IC_VEX_W_XD;
Ayman Musa51ffeab2017-02-20 08:27:54 +0000277 else if (VEX_WPrefix == X86Local::VEX_W1 && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000278 insnContext = IC_VEX_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000279 else if (HasVEX_LPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000280 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000281 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000282 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000283 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000284 insnContext = IC_VEX_XS;
Craig Topper5ccb6172014-02-18 00:21:49 +0000285 else if (OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000286 insnContext = IC_VEX;
Craig Topper5ccb6172014-02-18 00:21:49 +0000287 else {
288 errs() << "Instruction does not use a prefix: " << Name << "\n";
289 llvm_unreachable("Invalid prefix");
290 }
Craig Topper055845f2015-01-02 07:02:25 +0000291 } else if (Is64Bit || HasREX_WPrefix || AdSize == X86Local::AdSize64) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000292 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000293 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperae8e1b32015-01-03 00:00:20 +0000294 else if (HasREX_WPrefix && AdSize == X86Local::AdSize32)
295 insnContext = IC_64BIT_REXW_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000296 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000297 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000298 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000299 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000300 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize32)
301 insnContext = IC_64BIT_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000302 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000303 insnContext = IC_64BIT_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000304 else if (AdSize == X86Local::AdSize32)
Craig Topper6491c802012-02-27 01:54:29 +0000305 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000306 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000307 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000308 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000309 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000310 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000311 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000312 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000313 insnContext = IC_64BIT_XS;
314 else if (HasREX_WPrefix)
315 insnContext = IC_64BIT_REXW;
316 else
317 insnContext = IC_64BIT;
318 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000319 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000320 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000321 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000322 insnContext = IC_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000323 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize16)
324 insnContext = IC_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000325 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000326 insnContext = IC_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000327 else if (AdSize == X86Local::AdSize16)
Craig Topper6491c802012-02-27 01:54:29 +0000328 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000329 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000330 insnContext = IC_XD;
Craig Toppere2347df2014-02-20 07:59:43 +0000331 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000332 insnContext = IC_XS;
333 else
334 insnContext = IC;
335 }
336
337 return insnContext;
338}
Craig Topperac172e22012-07-30 04:48:12 +0000339
Adam Nemet5933c2f2014-07-17 17:04:56 +0000340void RecognizableInstr::adjustOperandEncoding(OperandEncoding &encoding) {
341 // The scaling factor for AVX512 compressed displacement encoding is an
342 // instruction attribute. Adjust the ModRM encoding type to include the
343 // scale for compressed displacement.
Craig Topper33ac0642017-01-16 05:44:25 +0000344 if ((encoding != ENCODING_RM && encoding != ENCODING_VSIB) ||CD8_Scale == 0)
Adam Nemet5933c2f2014-07-17 17:04:56 +0000345 return;
346 encoding = (OperandEncoding)(encoding + Log2_32(CD8_Scale));
Craig Topper33ac0642017-01-16 05:44:25 +0000347 assert(((encoding >= ENCODING_RM && encoding <= ENCODING_RM_CD64) ||
348 (encoding >= ENCODING_VSIB && encoding <= ENCODING_VSIB_CD64)) &&
349 "Invalid CDisp scaling");
Adam Nemet5933c2f2014-07-17 17:04:56 +0000350}
351
Craig Topperf7755df2012-07-12 06:52:41 +0000352void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
353 unsigned &physicalOperandIndex,
Craig Topper983be942016-02-16 04:24:56 +0000354 unsigned numPhysicalOperands,
Craig Topperf7755df2012-07-12 06:52:41 +0000355 const unsigned *operandMapping,
356 OperandEncoding (*encodingFromString)
357 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000358 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000359 if (optional) {
360 if (physicalOperandIndex >= numPhysicalOperands)
361 return;
362 } else {
363 assert(physicalOperandIndex < numPhysicalOperands);
364 }
Craig Topperac172e22012-07-30 04:48:12 +0000365
Sean Callanan04cc3072009-12-19 02:59:52 +0000366 while (operandMapping[operandIndex] != operandIndex) {
367 Spec->operands[operandIndex].encoding = ENCODING_DUP;
368 Spec->operands[operandIndex].type =
369 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
370 ++operandIndex;
371 }
Craig Topperac172e22012-07-30 04:48:12 +0000372
Alexander Shaposhnikovd968f6f2017-07-05 20:14:54 +0000373 StringRef typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000374
Adam Nemet5933c2f2014-07-17 17:04:56 +0000375 OperandEncoding encoding = encodingFromString(typeName, OpSize);
376 // Adjust the encoding type for an operand based on the instruction.
377 adjustOperandEncoding(encoding);
378 Spec->operands[operandIndex].encoding = encoding;
Craig Topperac172e22012-07-30 04:48:12 +0000379 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000380 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000381
Sean Callanan04cc3072009-12-19 02:59:52 +0000382 ++operandIndex;
383 ++physicalOperandIndex;
384}
385
Craig Topper83b7e242014-01-02 03:58:45 +0000386void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000387 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000388
Sean Callanan04cc3072009-12-19 02:59:52 +0000389 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000390
Chris Lattnerd8adec72010-11-01 04:03:32 +0000391 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000392
Sean Callanan04cc3072009-12-19 02:59:52 +0000393 unsigned numOperands = OperandList.size();
394 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000395
Sean Callanan04cc3072009-12-19 02:59:52 +0000396 // operandMapping maps from operands in OperandList to their originals.
397 // If operandMapping[i] != i, then the entry is a duplicate.
398 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000399 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000400
Craig Topperf7755df2012-07-12 06:52:41 +0000401 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Alexander Kornienko8c0809c2015-01-15 11:41:30 +0000402 if (!OperandList[operandIndex].Constraints.empty()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000403 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000404 OperandList[operandIndex].Constraints[0];
405 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000406 operandMapping[operandIndex] = operandIndex;
407 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000408 } else {
409 ++numPhysicalOperands;
410 operandMapping[operandIndex] = operandIndex;
411 }
412 } else {
413 ++numPhysicalOperands;
414 operandMapping[operandIndex] = operandIndex;
415 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000416 }
Craig Topperac172e22012-07-30 04:48:12 +0000417
Sean Callanan04cc3072009-12-19 02:59:52 +0000418#define HANDLE_OPERAND(class) \
419 handleOperand(false, \
420 operandIndex, \
421 physicalOperandIndex, \
422 numPhysicalOperands, \
423 operandMapping, \
424 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000425
Sean Callanan04cc3072009-12-19 02:59:52 +0000426#define HANDLE_OPTIONAL(class) \
427 handleOperand(true, \
428 operandIndex, \
429 physicalOperandIndex, \
430 numPhysicalOperands, \
431 operandMapping, \
432 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000433
Sean Callanan04cc3072009-12-19 02:59:52 +0000434 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000435 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000436 // physicalOperandIndex should always be < numPhysicalOperands
437 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000438
Craig Topper802e2e72016-02-18 04:54:32 +0000439#ifndef NDEBUG
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000440 // Given the set of prefix bits, how many additional operands does the
441 // instruction have?
442 unsigned additionalOperands = 0;
Craig Topper5f8419d2016-08-22 07:38:50 +0000443 if (HasVEX_4V)
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000444 ++additionalOperands;
445 if (HasEVEX_K)
446 ++additionalOperands;
Craig Topper802e2e72016-02-18 04:54:32 +0000447#endif
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000448
Sean Callanan04cc3072009-12-19 02:59:52 +0000449 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000450 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000451 case X86Local::RawFrmSrc:
452 HANDLE_OPERAND(relocation);
453 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000454 case X86Local::RawFrmDst:
455 HANDLE_OPERAND(relocation);
456 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000457 case X86Local::RawFrmDstSrc:
458 HANDLE_OPERAND(relocation);
459 HANDLE_OPERAND(relocation);
460 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000461 case X86Local::RawFrm:
462 // Operand 1 (optional) is an address or immediate.
Craig Topper8a01c412016-02-18 04:54:29 +0000463 assert(numPhysicalOperands <= 1 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000464 "Unexpected number of operands for RawFrm");
465 HANDLE_OPTIONAL(relocation)
Sean Callanan04cc3072009-12-19 02:59:52 +0000466 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000467 case X86Local::RawFrmMemOffs:
468 // Operand 1 is an address.
469 HANDLE_OPERAND(relocation);
470 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000471 case X86Local::AddRegFrm:
472 // Operand 1 is added to the opcode.
473 // Operand 2 (optional) is an address.
474 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
475 "Unexpected number of operands for AddRegFrm");
476 HANDLE_OPERAND(opcodeModifier)
477 HANDLE_OPTIONAL(relocation)
478 break;
479 case X86Local::MRMDestReg:
480 // Operand 1 is a register operand in the R/M field.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000481 // - In AVX512 there may be a mask operand here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000482 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000483 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000484 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000485 assert(numPhysicalOperands >= 2 + additionalOperands &&
486 numPhysicalOperands <= 3 + additionalOperands &&
487 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000488
Sean Callanan04cc3072009-12-19 02:59:52 +0000489 HANDLE_OPERAND(rmRegister)
Adam Nemet5068d0f2014-10-08 23:25:29 +0000490 if (HasEVEX_K)
491 HANDLE_OPERAND(writemaskRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000492
Craig Topperd402df32014-02-02 07:08:01 +0000493 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000494 // FIXME: In AVX, the register below becomes the one encoded
495 // in ModRMVEX and the one above the one in the VEX.VVVV field
496 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000497
Sean Callanan04cc3072009-12-19 02:59:52 +0000498 HANDLE_OPERAND(roRegister)
499 HANDLE_OPTIONAL(immediate)
500 break;
501 case X86Local::MRMDestMem:
502 // Operand 1 is a memory operand (possibly SIB-extended)
503 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000504 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000505 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000506 assert(numPhysicalOperands >= 2 + additionalOperands &&
507 numPhysicalOperands <= 3 + additionalOperands &&
508 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
509
Sean Callanan04cc3072009-12-19 02:59:52 +0000510 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000511
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000512 if (HasEVEX_K)
513 HANDLE_OPERAND(writemaskRegister)
514
Craig Topperd402df32014-02-02 07:08:01 +0000515 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000516 // FIXME: In AVX, the register below becomes the one encoded
517 // in ModRMVEX and the one above the one in the VEX.VVVV field
518 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000519
Sean Callanan04cc3072009-12-19 02:59:52 +0000520 HANDLE_OPERAND(roRegister)
521 HANDLE_OPTIONAL(immediate)
522 break;
523 case X86Local::MRMSrcReg:
524 // Operand 1 is a register operand in the Reg/Opcode field.
525 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000526 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000527 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000528 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000529
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000530 assert(numPhysicalOperands >= 2 + additionalOperands &&
531 numPhysicalOperands <= 4 + additionalOperands &&
532 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000533
Sean Callananc3fd5232011-03-15 01:23:15 +0000534 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000535
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000536 if (HasEVEX_K)
537 HANDLE_OPERAND(writemaskRegister)
538
Craig Topperd402df32014-02-02 07:08:01 +0000539 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000540 // FIXME: In AVX, the register below becomes the one encoded
541 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000542 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000543
Sean Callananc3fd5232011-03-15 01:23:15 +0000544 HANDLE_OPERAND(rmRegister)
Craig Topper9b20fec2016-08-22 07:38:45 +0000545 HANDLE_OPTIONAL(immediate)
Craig Topper2ba766a2011-12-30 06:23:39 +0000546 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000547 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000548 break;
Craig Topper5f8419d2016-08-22 07:38:50 +0000549 case X86Local::MRMSrcReg4VOp3:
550 assert(numPhysicalOperands == 3 &&
Simon Pilgrim684372d2017-04-27 14:25:04 +0000551 "Unexpected number of operands for MRMSrcReg4VOp3Frm");
Craig Topper5f8419d2016-08-22 07:38:50 +0000552 HANDLE_OPERAND(roRegister)
553 HANDLE_OPERAND(rmRegister)
554 HANDLE_OPERAND(vvvvRegister)
555 break;
Craig Topper9b20fec2016-08-22 07:38:45 +0000556 case X86Local::MRMSrcRegOp4:
557 assert(numPhysicalOperands >= 4 && numPhysicalOperands <= 5 &&
558 "Unexpected number of operands for MRMSrcRegOp4Frm");
559 HANDLE_OPERAND(roRegister)
560 HANDLE_OPERAND(vvvvRegister)
561 HANDLE_OPERAND(immediate) // Register in imm[7:4]
562 HANDLE_OPERAND(rmRegister)
563 HANDLE_OPTIONAL(immediate)
564 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000565 case X86Local::MRMSrcMem:
566 // Operand 1 is a register operand in the Reg/Opcode field.
567 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000568 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000569 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000570
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000571 assert(numPhysicalOperands >= 2 + additionalOperands &&
572 numPhysicalOperands <= 4 + additionalOperands &&
573 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000574
Sean Callanan04cc3072009-12-19 02:59:52 +0000575 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000576
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000577 if (HasEVEX_K)
578 HANDLE_OPERAND(writemaskRegister)
579
Craig Topperd402df32014-02-02 07:08:01 +0000580 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000581 // FIXME: In AVX, the register below becomes the one encoded
582 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000583 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000584
Sean Callanan04cc3072009-12-19 02:59:52 +0000585 HANDLE_OPERAND(memory)
Craig Topper9b20fec2016-08-22 07:38:45 +0000586 HANDLE_OPTIONAL(immediate)
Craig Topper2ba766a2011-12-30 06:23:39 +0000587 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000588 break;
Craig Topper5f8419d2016-08-22 07:38:50 +0000589 case X86Local::MRMSrcMem4VOp3:
590 assert(numPhysicalOperands == 3 &&
Simon Pilgrim684372d2017-04-27 14:25:04 +0000591 "Unexpected number of operands for MRMSrcMem4VOp3Frm");
Craig Topper5f8419d2016-08-22 07:38:50 +0000592 HANDLE_OPERAND(roRegister)
593 HANDLE_OPERAND(memory)
594 HANDLE_OPERAND(vvvvRegister)
595 break;
Craig Topper9b20fec2016-08-22 07:38:45 +0000596 case X86Local::MRMSrcMemOp4:
597 assert(numPhysicalOperands >= 4 && numPhysicalOperands <= 5 &&
598 "Unexpected number of operands for MRMSrcMemOp4Frm");
599 HANDLE_OPERAND(roRegister)
600 HANDLE_OPERAND(vvvvRegister)
601 HANDLE_OPERAND(immediate) // Register in imm[7:4]
602 HANDLE_OPERAND(memory)
603 HANDLE_OPTIONAL(immediate)
604 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000605 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000606 case X86Local::MRM0r:
607 case X86Local::MRM1r:
608 case X86Local::MRM2r:
609 case X86Local::MRM3r:
610 case X86Local::MRM4r:
611 case X86Local::MRM5r:
612 case X86Local::MRM6r:
613 case X86Local::MRM7r:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000614 // Operand 1 is a register operand in the R/M field.
615 // Operand 2 (optional) is an immediate or relocation.
616 // Operand 3 (optional) is an immediate.
617 assert(numPhysicalOperands >= 0 + additionalOperands &&
618 numPhysicalOperands <= 3 + additionalOperands &&
619 "Unexpected number of operands for MRMnr");
620
Craig Topperd402df32014-02-02 07:08:01 +0000621 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000622 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000623
624 if (HasEVEX_K)
625 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000626 HANDLE_OPTIONAL(rmRegister)
627 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000628 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000629 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000630 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000631 case X86Local::MRM0m:
632 case X86Local::MRM1m:
633 case X86Local::MRM2m:
634 case X86Local::MRM3m:
635 case X86Local::MRM4m:
636 case X86Local::MRM5m:
637 case X86Local::MRM6m:
638 case X86Local::MRM7m:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000639 // Operand 1 is a memory operand (possibly SIB-extended)
640 // Operand 2 (optional) is an immediate or relocation.
641 assert(numPhysicalOperands >= 1 + additionalOperands &&
642 numPhysicalOperands <= 2 + additionalOperands &&
643 "Unexpected number of operands for MRMnm");
644
Craig Topperd402df32014-02-02 07:08:01 +0000645 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000646 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000647 if (HasEVEX_K)
648 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000649 HANDLE_OPERAND(memory)
650 HANDLE_OPTIONAL(relocation)
651 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000652 case X86Local::RawFrmImm8:
653 // operand 1 is a 16-bit immediate
654 // operand 2 is an 8-bit immediate
655 assert(numPhysicalOperands == 2 &&
656 "Unexpected number of operands for X86Local::RawFrmImm8");
657 HANDLE_OPERAND(immediate)
658 HANDLE_OPERAND(immediate)
659 break;
660 case X86Local::RawFrmImm16:
661 // operand 1 is a 16-bit immediate
662 // operand 2 is a 16-bit immediate
663 HANDLE_OPERAND(immediate)
664 HANDLE_OPERAND(immediate)
665 break;
Craig Toppera51ec942018-03-24 07:15:46 +0000666#define MAP(from, to) case X86Local::MRM_##from:
667 X86_INSTR_MRM_MAPPING
668#undef MAP
Craig Topperbca036b2018-03-12 17:24:50 +0000669 HANDLE_OPTIONAL(relocation)
Sean Callanan04cc3072009-12-19 02:59:52 +0000670 break;
671 }
Craig Topperac172e22012-07-30 04:48:12 +0000672
Craig Toppera51ec942018-03-24 07:15:46 +0000673#undef HANDLE_OPERAND
674#undef HANDLE_OPTIONAL
Sean Callanan04cc3072009-12-19 02:59:52 +0000675}
676
677void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
678 // Special cases where the LLVM tables are not complete
679
Sean Callanandde9c122010-02-12 23:39:46 +0000680#define MAP(from, to) \
Craig Toppera3776de2015-02-15 04:16:44 +0000681 case X86Local::MRM_##from:
Sean Callanan04cc3072009-12-19 02:59:52 +0000682
Richard Smith8a3adc32017-12-08 22:32:35 +0000683 llvm::Optional<OpcodeType> opcodeType;
Craig Topper10243c82014-01-31 08:47:06 +0000684 switch (OpMap) {
685 default: llvm_unreachable("Invalid map!");
Craig Topper097b47a2018-03-24 07:48:54 +0000686 case X86Local::OB: opcodeType = ONEBYTE; break;
687 case X86Local::TB: opcodeType = TWOBYTE; break;
688 case X86Local::T8: opcodeType = THREEBYTE_38; break;
689 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
690 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
691 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
692 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
693 case X86Local::ThreeDNow: opcodeType = THREEDNOW_MAP; break;
Craig Topper0bafe232018-03-24 07:15:45 +0000694 }
Craig Toppera0869dc2014-02-10 06:55:41 +0000695
Craig Topperc0e18802018-03-24 07:15:47 +0000696 std::unique_ptr<ModRMFilter> filter;
Craig Topper0bafe232018-03-24 07:15:45 +0000697 switch (Form) {
698 default: llvm_unreachable("Invalid form!");
699 case X86Local::Pseudo: llvm_unreachable("Pseudo should not be emitted!");
700 case X86Local::RawFrm:
701 case X86Local::AddRegFrm:
702 case X86Local::RawFrmMemOffs:
703 case X86Local::RawFrmSrc:
704 case X86Local::RawFrmDst:
705 case X86Local::RawFrmDstSrc:
706 case X86Local::RawFrmImm8:
707 case X86Local::RawFrmImm16:
Craig Topperc0e18802018-03-24 07:15:47 +0000708 filter = llvm::make_unique<DumbFilter>();
Craig Topper9e3e38a2013-10-03 05:17:48 +0000709 break;
Craig Topper0bafe232018-03-24 07:15:45 +0000710 case X86Local::MRMDestReg:
711 case X86Local::MRMSrcReg:
712 case X86Local::MRMSrcReg4VOp3:
713 case X86Local::MRMSrcRegOp4:
714 case X86Local::MRMXr:
Craig Topperc0e18802018-03-24 07:15:47 +0000715 filter = llvm::make_unique<ModFilter>(true);
Craig Topper0bafe232018-03-24 07:15:45 +0000716 break;
717 case X86Local::MRMDestMem:
718 case X86Local::MRMSrcMem:
719 case X86Local::MRMSrcMem4VOp3:
720 case X86Local::MRMSrcMemOp4:
721 case X86Local::MRMXm:
Craig Topperc0e18802018-03-24 07:15:47 +0000722 filter = llvm::make_unique<ModFilter>(false);
Craig Topper0bafe232018-03-24 07:15:45 +0000723 break;
724 case X86Local::MRM0r: case X86Local::MRM1r:
725 case X86Local::MRM2r: case X86Local::MRM3r:
726 case X86Local::MRM4r: case X86Local::MRM5r:
727 case X86Local::MRM6r: case X86Local::MRM7r:
Craig Topperc0e18802018-03-24 07:15:47 +0000728 filter = llvm::make_unique<ExtendedFilter>(true, Form - X86Local::MRM0r);
Craig Topper0bafe232018-03-24 07:15:45 +0000729 break;
730 case X86Local::MRM0m: case X86Local::MRM1m:
731 case X86Local::MRM2m: case X86Local::MRM3m:
732 case X86Local::MRM4m: case X86Local::MRM5m:
733 case X86Local::MRM6m: case X86Local::MRM7m:
Craig Topperc0e18802018-03-24 07:15:47 +0000734 filter = llvm::make_unique<ExtendedFilter>(false, Form - X86Local::MRM0m);
Craig Topper0bafe232018-03-24 07:15:45 +0000735 break;
736 X86_INSTR_MRM_MAPPING
Craig Topperc0e18802018-03-24 07:15:47 +0000737 filter = llvm::make_unique<ExactFilter>(0xC0 + Form - X86Local::MRM_C0);
Craig Topper0bafe232018-03-24 07:15:45 +0000738 break;
739 } // switch (Form)
740
741 uint8_t opcodeToSet = Opcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000742
Craig Topper055845f2015-01-02 07:02:25 +0000743 unsigned AddressSize = 0;
744 switch (AdSize) {
745 case X86Local::AdSize16: AddressSize = 16; break;
746 case X86Local::AdSize32: AddressSize = 32; break;
747 case X86Local::AdSize64: AddressSize = 64; break;
748 }
749
Richard Smith8a3adc32017-12-08 22:32:35 +0000750 assert(opcodeType && "Opcode type not set");
Sean Callanan04cc3072009-12-19 02:59:52 +0000751 assert(filter && "Filter not set");
752
753 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000754 assert(((opcodeToSet & 7) == 0) &&
755 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000756
Craig Topper623b0d62014-01-01 14:22:37 +0000757 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000758
Craig Topper623b0d62014-01-01 14:22:37 +0000759 for (currentOpcode = opcodeToSet;
760 currentOpcode < opcodeToSet + 8;
761 ++currentOpcode)
Richard Smith8a3adc32017-12-08 22:32:35 +0000762 tables.setTableFields(*opcodeType, insnContext(), currentOpcode, *filter,
Craig Toppere06cc6d2017-10-23 16:49:26 +0000763 UID, Is32Bit, OpPrefix == 0,
764 IgnoresVEX_L || EncodeRC,
Craig Toppere9751272017-10-22 06:18:26 +0000765 VEX_WPrefix == X86Local::VEX_WIG, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000766 } else {
Richard Smith8a3adc32017-12-08 22:32:35 +0000767 tables.setTableFields(*opcodeType, insnContext(), opcodeToSet, *filter, UID,
Craig Toppere06cc6d2017-10-23 16:49:26 +0000768 Is32Bit, OpPrefix == 0, IgnoresVEX_L || EncodeRC,
Craig Toppere9751272017-10-22 06:18:26 +0000769 VEX_WPrefix == X86Local::VEX_WIG, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000770 }
Craig Topperac172e22012-07-30 04:48:12 +0000771
Sean Callanandde9c122010-02-12 23:39:46 +0000772#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000773}
774
775#define TYPE(str, type) if (s == str) return type;
776OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000777 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000778 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000779 if(hasREX_WPrefix) {
780 // For instructions with a REX_W prefix, a declared 32-bit register encoding
781 // is special.
782 TYPE("GR32", TYPE_R32)
783 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000784 if(OpSize == X86Local::OpSize16) {
785 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000786 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000787 TYPE("GR16", TYPE_Rv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000788 } else if(OpSize == X86Local::OpSize32) {
789 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000790 // immediate encoding is special.
791 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000792 }
Craig Topperad944a12017-01-16 06:49:03 +0000793 TYPE("i16mem", TYPE_M)
794 TYPE("i16imm", TYPE_IMM)
795 TYPE("i16i8imm", TYPE_IMM)
Craig Topperb7c7f382014-01-15 05:02:02 +0000796 TYPE("GR16", TYPE_R16)
Craig Topperad944a12017-01-16 06:49:03 +0000797 TYPE("i32mem", TYPE_M)
798 TYPE("i32imm", TYPE_IMM)
799 TYPE("i32i8imm", TYPE_IMM)
Craig Topperb7c7f382014-01-15 05:02:02 +0000800 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000801 TYPE("GR32orGR64", TYPE_R32)
Craig Topperad944a12017-01-16 06:49:03 +0000802 TYPE("i64mem", TYPE_M)
803 TYPE("i64i32imm", TYPE_IMM)
804 TYPE("i64i8imm", TYPE_IMM)
Sean Callanan04cc3072009-12-19 02:59:52 +0000805 TYPE("GR64", TYPE_R64)
Craig Topperad944a12017-01-16 06:49:03 +0000806 TYPE("i8mem", TYPE_M)
807 TYPE("i8imm", TYPE_IMM)
Craig Topper620b50c2015-01-21 08:15:54 +0000808 TYPE("u8imm", TYPE_UIMM8)
Craig Topper53a84672015-01-25 02:21:16 +0000809 TYPE("i32u8imm", TYPE_UIMM8)
Sean Callanan04cc3072009-12-19 02:59:52 +0000810 TYPE("GR8", TYPE_R8)
Craig Topperad944a12017-01-16 06:49:03 +0000811 TYPE("VR128", TYPE_XMM)
812 TYPE("VR128X", TYPE_XMM)
813 TYPE("f128mem", TYPE_M)
814 TYPE("f256mem", TYPE_M)
815 TYPE("f512mem", TYPE_M)
816 TYPE("FR128", TYPE_XMM)
817 TYPE("FR64", TYPE_XMM)
818 TYPE("FR64X", TYPE_XMM)
819 TYPE("f64mem", TYPE_M)
820 TYPE("sdmem", TYPE_M)
821 TYPE("FR32", TYPE_XMM)
822 TYPE("FR32X", TYPE_XMM)
823 TYPE("f32mem", TYPE_M)
824 TYPE("ssmem", TYPE_M)
Sean Callanan04cc3072009-12-19 02:59:52 +0000825 TYPE("RST", TYPE_ST)
Craig Topperad944a12017-01-16 06:49:03 +0000826 TYPE("i128mem", TYPE_M)
827 TYPE("i256mem", TYPE_M)
828 TYPE("i512mem", TYPE_M)
Craig Topperfba613e2017-01-16 06:49:09 +0000829 TYPE("i64i32imm_pcrel", TYPE_REL)
830 TYPE("i16imm_pcrel", TYPE_REL)
831 TYPE("i32imm_pcrel", TYPE_REL)
Sean Callanan1efe6612010-04-07 21:42:19 +0000832 TYPE("SSECC", TYPE_IMM3)
Craig Topper916708f2015-02-13 07:42:25 +0000833 TYPE("XOPCC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000834 TYPE("AVXCC", TYPE_IMM5)
Craig Topper7d3c6d32015-01-28 10:09:56 +0000835 TYPE("AVX512ICC", TYPE_AVX512ICC)
Craig Topperad944a12017-01-16 06:49:03 +0000836 TYPE("AVX512RC", TYPE_IMM)
Craig Topperfba613e2017-01-16 06:49:09 +0000837 TYPE("brtarget32", TYPE_REL)
838 TYPE("brtarget16", TYPE_REL)
839 TYPE("brtarget8", TYPE_REL)
Craig Topperad944a12017-01-16 06:49:03 +0000840 TYPE("f80mem", TYPE_M)
841 TYPE("lea64_32mem", TYPE_M)
842 TYPE("lea64mem", TYPE_M)
Sean Callanan04cc3072009-12-19 02:59:52 +0000843 TYPE("VR64", TYPE_MM64)
Craig Topperad944a12017-01-16 06:49:03 +0000844 TYPE("i64imm", TYPE_IMM)
Craig Topper7c102522015-01-08 07:41:30 +0000845 TYPE("anymem", TYPE_M)
Craig Topperad944a12017-01-16 06:49:03 +0000846 TYPE("opaque32mem", TYPE_M)
847 TYPE("opaque48mem", TYPE_M)
848 TYPE("opaque80mem", TYPE_M)
849 TYPE("opaque512mem", TYPE_M)
Sean Callanan04cc3072009-12-19 02:59:52 +0000850 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
851 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +0000852 TYPE("CONTROL_REG", TYPE_CONTROLREG)
Craig Topperad944a12017-01-16 06:49:03 +0000853 TYPE("srcidx8", TYPE_SRCIDX)
854 TYPE("srcidx16", TYPE_SRCIDX)
855 TYPE("srcidx32", TYPE_SRCIDX)
856 TYPE("srcidx64", TYPE_SRCIDX)
857 TYPE("dstidx8", TYPE_DSTIDX)
858 TYPE("dstidx16", TYPE_DSTIDX)
859 TYPE("dstidx32", TYPE_DSTIDX)
860 TYPE("dstidx64", TYPE_DSTIDX)
861 TYPE("offset16_8", TYPE_MOFFS)
862 TYPE("offset16_16", TYPE_MOFFS)
863 TYPE("offset16_32", TYPE_MOFFS)
864 TYPE("offset32_8", TYPE_MOFFS)
865 TYPE("offset32_16", TYPE_MOFFS)
866 TYPE("offset32_32", TYPE_MOFFS)
867 TYPE("offset32_64", TYPE_MOFFS)
868 TYPE("offset64_8", TYPE_MOFFS)
869 TYPE("offset64_16", TYPE_MOFFS)
870 TYPE("offset64_32", TYPE_MOFFS)
871 TYPE("offset64_64", TYPE_MOFFS)
872 TYPE("VR256", TYPE_YMM)
873 TYPE("VR256X", TYPE_YMM)
874 TYPE("VR512", TYPE_ZMM)
875 TYPE("VK1", TYPE_VK)
876 TYPE("VK1WM", TYPE_VK)
877 TYPE("VK2", TYPE_VK)
878 TYPE("VK2WM", TYPE_VK)
879 TYPE("VK4", TYPE_VK)
880 TYPE("VK4WM", TYPE_VK)
881 TYPE("VK8", TYPE_VK)
882 TYPE("VK8WM", TYPE_VK)
883 TYPE("VK16", TYPE_VK)
884 TYPE("VK16WM", TYPE_VK)
885 TYPE("VK32", TYPE_VK)
886 TYPE("VK32WM", TYPE_VK)
887 TYPE("VK64", TYPE_VK)
888 TYPE("VK64WM", TYPE_VK)
Craig Topperca2382d2017-10-21 20:03:20 +0000889 TYPE("vx64mem", TYPE_MVSIBX)
890 TYPE("vx128mem", TYPE_MVSIBX)
891 TYPE("vx256mem", TYPE_MVSIBX)
892 TYPE("vy128mem", TYPE_MVSIBY)
893 TYPE("vy256mem", TYPE_MVSIBY)
894 TYPE("vx64xmem", TYPE_MVSIBX)
895 TYPE("vx128xmem", TYPE_MVSIBX)
896 TYPE("vx256xmem", TYPE_MVSIBX)
897 TYPE("vy128xmem", TYPE_MVSIBY)
898 TYPE("vy256xmem", TYPE_MVSIBY)
899 TYPE("vy512mem", TYPE_MVSIBY)
900 TYPE("vz256xmem", TYPE_MVSIBZ)
901 TYPE("vz512mem", TYPE_MVSIBZ)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +0000902 TYPE("BNDR", TYPE_BNDR)
Sean Callanan04cc3072009-12-19 02:59:52 +0000903 errs() << "Unhandled type string " << s << "\n";
904 llvm_unreachable("Unhandled type string");
905}
906#undef TYPE
907
908#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +0000909OperandEncoding
910RecognizableInstr::immediateEncodingFromString(const std::string &s,
911 uint8_t OpSize) {
912 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000913 // For instructions without an OpSize prefix, a declared 16-bit register or
914 // immediate encoding is special.
915 ENCODING("i16imm", ENCODING_IW)
916 }
917 ENCODING("i32i8imm", ENCODING_IB)
918 ENCODING("SSECC", ENCODING_IB)
Craig Topper916708f2015-02-13 07:42:25 +0000919 ENCODING("XOPCC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +0000920 ENCODING("AVXCC", ENCODING_IB)
Craig Topper7d3c6d32015-01-28 10:09:56 +0000921 ENCODING("AVX512ICC", ENCODING_IB)
Craig Topper326008c2017-10-23 02:26:24 +0000922 ENCODING("AVX512RC", ENCODING_IRC)
Sean Callanan04cc3072009-12-19 02:59:52 +0000923 ENCODING("i16imm", ENCODING_Iv)
924 ENCODING("i16i8imm", ENCODING_IB)
925 ENCODING("i32imm", ENCODING_Iv)
926 ENCODING("i64i32imm", ENCODING_ID)
927 ENCODING("i64i8imm", ENCODING_IB)
928 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +0000929 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +0000930 ENCODING("i32u8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +0000931 // This is not a typo. Instructions like BLENDVPD put
932 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +0000933 ENCODING("FR32", ENCODING_IB)
934 ENCODING("FR64", ENCODING_IB)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +0000935 ENCODING("FR128", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000936 ENCODING("VR128", ENCODING_IB)
937 ENCODING("VR256", ENCODING_IB)
938 ENCODING("FR32X", ENCODING_IB)
939 ENCODING("FR64X", ENCODING_IB)
940 ENCODING("VR128X", ENCODING_IB)
941 ENCODING("VR256X", ENCODING_IB)
942 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +0000943 errs() << "Unhandled immediate encoding " << s << "\n";
944 llvm_unreachable("Unhandled immediate encoding");
945}
946
Craig Topperfa6298a2014-02-02 09:25:09 +0000947OperandEncoding
948RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
949 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +0000950 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000951 ENCODING("GR16", ENCODING_RM)
952 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +0000953 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +0000954 ENCODING("GR64", ENCODING_RM)
955 ENCODING("GR8", ENCODING_RM)
956 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000957 ENCODING("VR128X", ENCODING_RM)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +0000958 ENCODING("FR128", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +0000959 ENCODING("FR64", ENCODING_RM)
960 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000961 ENCODING("FR64X", ENCODING_RM)
962 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +0000963 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +0000964 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000965 ENCODING("VR256X", ENCODING_RM)
966 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000967 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +0000968 ENCODING("VK2", ENCODING_RM)
969 ENCODING("VK4", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000970 ENCODING("VK8", ENCODING_RM)
971 ENCODING("VK16", ENCODING_RM)
Robert Khasanov74acbb72014-07-23 14:49:42 +0000972 ENCODING("VK32", ENCODING_RM)
973 ENCODING("VK64", ENCODING_RM)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +0000974 ENCODING("BNDR", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +0000975 errs() << "Unhandled R/M register encoding " << s << "\n";
976 llvm_unreachable("Unhandled R/M register encoding");
977}
978
Craig Topperfa6298a2014-02-02 09:25:09 +0000979OperandEncoding
980RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
981 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000982 ENCODING("GR16", ENCODING_REG)
983 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +0000984 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +0000985 ENCODING("GR64", ENCODING_REG)
986 ENCODING("GR8", ENCODING_REG)
987 ENCODING("VR128", ENCODING_REG)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +0000988 ENCODING("FR128", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +0000989 ENCODING("FR64", ENCODING_REG)
990 ENCODING("FR32", ENCODING_REG)
991 ENCODING("VR64", ENCODING_REG)
992 ENCODING("SEGMENT_REG", ENCODING_REG)
993 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +0000994 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +0000995 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000996 ENCODING("VR256X", ENCODING_REG)
997 ENCODING("VR128X", ENCODING_REG)
998 ENCODING("FR64X", ENCODING_REG)
999 ENCODING("FR32X", ENCODING_REG)
1000 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001001 ENCODING("VK1", ENCODING_REG)
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001002 ENCODING("VK2", ENCODING_REG)
1003 ENCODING("VK4", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001004 ENCODING("VK8", ENCODING_REG)
1005 ENCODING("VK16", ENCODING_REG)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001006 ENCODING("VK32", ENCODING_REG)
1007 ENCODING("VK64", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001008 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001009 ENCODING("VK2WM", ENCODING_REG)
1010 ENCODING("VK4WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001011 ENCODING("VK8WM", ENCODING_REG)
1012 ENCODING("VK16WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001013 ENCODING("VK32WM", ENCODING_REG)
1014 ENCODING("VK64WM", ENCODING_REG)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001015 ENCODING("BNDR", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001016 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1017 llvm_unreachable("Unhandled reg/opcode register encoding");
1018}
1019
Craig Topperfa6298a2014-02-02 09:25:09 +00001020OperandEncoding
1021RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1022 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001023 ENCODING("GR32", ENCODING_VVVV)
1024 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001025 ENCODING("FR32", ENCODING_VVVV)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001026 ENCODING("FR128", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001027 ENCODING("FR64", ENCODING_VVVV)
1028 ENCODING("VR128", ENCODING_VVVV)
1029 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001030 ENCODING("FR32X", ENCODING_VVVV)
1031 ENCODING("FR64X", ENCODING_VVVV)
1032 ENCODING("VR128X", ENCODING_VVVV)
1033 ENCODING("VR256X", ENCODING_VVVV)
1034 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001035 ENCODING("VK1", ENCODING_VVVV)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001036 ENCODING("VK2", ENCODING_VVVV)
1037 ENCODING("VK4", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001038 ENCODING("VK8", ENCODING_VVVV)
1039 ENCODING("VK16", ENCODING_VVVV)
Robert Khasanov595683d2014-07-28 13:46:45 +00001040 ENCODING("VK32", ENCODING_VVVV)
1041 ENCODING("VK64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001042 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1043 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1044}
1045
Craig Topperfa6298a2014-02-02 09:25:09 +00001046OperandEncoding
1047RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1048 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001049 ENCODING("VK1WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001050 ENCODING("VK2WM", ENCODING_WRITEMASK)
1051 ENCODING("VK4WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001052 ENCODING("VK8WM", ENCODING_WRITEMASK)
1053 ENCODING("VK16WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001054 ENCODING("VK32WM", ENCODING_WRITEMASK)
1055 ENCODING("VK64WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001056 errs() << "Unhandled mask register encoding " << s << "\n";
1057 llvm_unreachable("Unhandled mask register encoding");
1058}
1059
Craig Topperfa6298a2014-02-02 09:25:09 +00001060OperandEncoding
1061RecognizableInstr::memoryEncodingFromString(const std::string &s,
1062 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001063 ENCODING("i16mem", ENCODING_RM)
1064 ENCODING("i32mem", ENCODING_RM)
1065 ENCODING("i64mem", ENCODING_RM)
1066 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001067 ENCODING("ssmem", ENCODING_RM)
1068 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001069 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001070 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001071 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001072 ENCODING("f64mem", ENCODING_RM)
1073 ENCODING("f32mem", ENCODING_RM)
1074 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001075 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001076 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001077 ENCODING("f80mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001078 ENCODING("lea64_32mem", ENCODING_RM)
1079 ENCODING("lea64mem", ENCODING_RM)
Craig Topper7c102522015-01-08 07:41:30 +00001080 ENCODING("anymem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001081 ENCODING("opaque32mem", ENCODING_RM)
1082 ENCODING("opaque48mem", ENCODING_RM)
1083 ENCODING("opaque80mem", ENCODING_RM)
1084 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper33ac0642017-01-16 05:44:25 +00001085 ENCODING("vx64mem", ENCODING_VSIB)
1086 ENCODING("vx128mem", ENCODING_VSIB)
1087 ENCODING("vx256mem", ENCODING_VSIB)
1088 ENCODING("vy128mem", ENCODING_VSIB)
1089 ENCODING("vy256mem", ENCODING_VSIB)
1090 ENCODING("vx64xmem", ENCODING_VSIB)
1091 ENCODING("vx128xmem", ENCODING_VSIB)
1092 ENCODING("vx256xmem", ENCODING_VSIB)
1093 ENCODING("vy128xmem", ENCODING_VSIB)
1094 ENCODING("vy256xmem", ENCODING_VSIB)
1095 ENCODING("vy512mem", ENCODING_VSIB)
1096 ENCODING("vz256xmem", ENCODING_VSIB)
1097 ENCODING("vz512mem", ENCODING_VSIB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001098 errs() << "Unhandled memory encoding " << s << "\n";
1099 llvm_unreachable("Unhandled memory encoding");
1100}
1101
Craig Topperfa6298a2014-02-02 09:25:09 +00001102OperandEncoding
1103RecognizableInstr::relocationEncodingFromString(const std::string &s,
1104 uint8_t OpSize) {
1105 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001106 // For instructions without an OpSize prefix, a declared 16-bit register or
1107 // immediate encoding is special.
1108 ENCODING("i16imm", ENCODING_IW)
1109 }
1110 ENCODING("i16imm", ENCODING_Iv)
1111 ENCODING("i16i8imm", ENCODING_IB)
1112 ENCODING("i32imm", ENCODING_Iv)
1113 ENCODING("i32i8imm", ENCODING_IB)
1114 ENCODING("i64i32imm", ENCODING_ID)
1115 ENCODING("i64i8imm", ENCODING_IB)
1116 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +00001117 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +00001118 ENCODING("i32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001119 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001120 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001121 ENCODING("i32imm_pcrel", ENCODING_ID)
Craig Topper63944542015-01-06 08:59:30 +00001122 ENCODING("brtarget32", ENCODING_Iv)
1123 ENCODING("brtarget16", ENCODING_Iv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001124 ENCODING("brtarget8", ENCODING_IB)
1125 ENCODING("i64imm", ENCODING_IO)
Craig Topper055845f2015-01-02 07:02:25 +00001126 ENCODING("offset16_8", ENCODING_Ia)
1127 ENCODING("offset16_16", ENCODING_Ia)
1128 ENCODING("offset16_32", ENCODING_Ia)
1129 ENCODING("offset32_8", ENCODING_Ia)
1130 ENCODING("offset32_16", ENCODING_Ia)
1131 ENCODING("offset32_32", ENCODING_Ia)
Craig Topperae8e1b32015-01-03 00:00:20 +00001132 ENCODING("offset32_64", ENCODING_Ia)
Craig Topper055845f2015-01-02 07:02:25 +00001133 ENCODING("offset64_8", ENCODING_Ia)
1134 ENCODING("offset64_16", ENCODING_Ia)
1135 ENCODING("offset64_32", ENCODING_Ia)
1136 ENCODING("offset64_64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001137 ENCODING("srcidx8", ENCODING_SI)
1138 ENCODING("srcidx16", ENCODING_SI)
1139 ENCODING("srcidx32", ENCODING_SI)
1140 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001141 ENCODING("dstidx8", ENCODING_DI)
1142 ENCODING("dstidx16", ENCODING_DI)
1143 ENCODING("dstidx32", ENCODING_DI)
1144 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001145 errs() << "Unhandled relocation encoding " << s << "\n";
1146 llvm_unreachable("Unhandled relocation encoding");
1147}
1148
Craig Topperfa6298a2014-02-02 09:25:09 +00001149OperandEncoding
1150RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1151 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001152 ENCODING("GR32", ENCODING_Rv)
1153 ENCODING("GR64", ENCODING_RO)
1154 ENCODING("GR16", ENCODING_Rv)
1155 ENCODING("GR8", ENCODING_RB)
1156 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1157 llvm_unreachable("Unhandled opcode modifier encoding");
1158}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001159#undef ENCODING