blob: 5da4a1f04b5c8ec2fa4fb254b89fa29b6ed33435 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
Hiroshi Inoue2344b762017-07-04 13:09:29 +000013// X86DisassemblerEmitter.h.
Sean Callanan04cc3072009-12-19 02:59:52 +000014//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
Sean Callanan04cc3072009-12-19 02:59:52 +000024using namespace X86Disassembler;
25
Sean Callanan04cc3072009-12-19 02:59:52 +000026/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
27/// Useful for switch statements and the like.
28///
29/// @param init - A reference to the BitsInit to be decoded.
30/// @return - The field, with the first bit in the BitsInit as the lowest
31/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +000032static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +000033 int width = init.getNumBits();
34
35 assert(width <= 8 && "Field is too large for uint8_t!");
36
37 int index;
38 uint8_t mask = 0x01;
39
40 uint8_t ret = 0;
41
42 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +000043 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +000044 ret |= mask;
45
46 mask <<= 1;
47 }
48
49 return ret;
50}
51
52/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
53/// name of the field.
54///
55/// @param rec - The record from which to extract the value.
56/// @param name - The name of the field in the record.
57/// @return - The field, as translated by byteFromBitsInit().
58static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +000059 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +000060 return byteFromBitsInit(*bits);
61}
62
63RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
64 const CodeGenInstruction &insn,
65 InstrUID uid) {
66 UID = uid;
67
68 Rec = insn.TheDef;
69 Name = Rec->getName();
70 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +000071
Sean Callanan04cc3072009-12-19 02:59:52 +000072 if (!Rec->isSubClassOf("X86Inst")) {
73 ShouldBeEmitted = false;
74 return;
75 }
Craig Topperac172e22012-07-30 04:48:12 +000076
Craig Toppere413b622014-02-26 06:01:21 +000077 OpPrefix = byteFromRec(Rec, "OpPrefixBits");
78 OpMap = byteFromRec(Rec, "OpMapBits");
Sean Callanan04cc3072009-12-19 02:59:52 +000079 Opcode = byteFromRec(Rec, "Opcode");
80 Form = byteFromRec(Rec, "FormBits");
Craig Toppere413b622014-02-26 06:01:21 +000081 Encoding = byteFromRec(Rec, "OpEncBits");
Craig Topperac172e22012-07-30 04:48:12 +000082
Rafael Aulerde9ad4b2018-02-15 21:20:31 +000083 OpSize = byteFromRec(Rec, "OpSizeBits");
84 AdSize = byteFromRec(Rec, "AdSizeBits");
85 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
86 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
87 VEX_WPrefix = byteFromRec(Rec,"VEX_WPrefix");
88 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
89 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
90 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
91 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
92 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
93 Has3DNow0F0FOpcode = Rec->getValueAsBit("has3DNow0F0FOpcode");
94 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
95 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
96 CD8_Scale = byteFromRec(Rec, "CD8_Scale");
Craig Topperac172e22012-07-30 04:48:12 +000097
Sean Callanan04cc3072009-12-19 02:59:52 +000098 Name = Rec->getName();
Craig Topperac172e22012-07-30 04:48:12 +000099
Chris Lattnerd8adec72010-11-01 04:03:32 +0000100 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000101
Craig Topper3f23c1a2012-09-19 06:37:45 +0000102 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000103
Craig Topper326008c2017-10-23 02:26:24 +0000104 EncodeRC = HasEVEX_B &&
105 (Form == X86Local::MRMDestReg || Form == X86Local::MRMSrcReg);
106
Eli Friedman03180362011-07-16 02:41:28 +0000107 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000108 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000109 Is64Bit = false;
110 // FIXME: Is there some better way to check for In64BitMode?
111 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
112 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000113 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
114 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000115 Is32Bit = true;
116 break;
117 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000118 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000119 Is64Bit = true;
120 break;
121 }
122 }
Eli Friedman03180362011-07-16 02:41:28 +0000123
Craig Topper69e245c2014-02-13 07:07:16 +0000124 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) {
125 ShouldBeEmitted = false;
126 return;
127 }
128
129 // Special case since there is no attribute class for 64-bit and VEX
130 if (Name == "VMASKMOVDQU64") {
131 ShouldBeEmitted = false;
132 return;
133 }
134
Sean Callanan04cc3072009-12-19 02:59:52 +0000135 ShouldBeEmitted = true;
136}
Craig Topperac172e22012-07-30 04:48:12 +0000137
Sean Callanan04cc3072009-12-19 02:59:52 +0000138void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000139 const CodeGenInstruction &insn,
140 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000141{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000142 // Ignore "asm parser only" instructions.
143 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
144 return;
Craig Topperac172e22012-07-30 04:48:12 +0000145
Sean Callanan04cc3072009-12-19 02:59:52 +0000146 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000147
Craig Topper69e245c2014-02-13 07:07:16 +0000148 if (recogInstr.shouldBeEmitted()) {
149 recogInstr.emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000150 recogInstr.emitDecodePath(tables);
Craig Topper69e245c2014-02-13 07:07:16 +0000151 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000152}
153
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000154#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
155 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
156 (HasEVEX_KZ ? n##_KZ : \
157 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000158
Sean Callanan04cc3072009-12-19 02:59:52 +0000159InstructionContext RecognizableInstr::insnContext() const {
160 InstructionContext insnContext;
161
Craig Topperd402df32014-02-02 07:08:01 +0000162 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000163 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000164 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
165 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000166 }
167 // VEX_L & VEX_W
Craig Topper326008c2017-10-23 02:26:24 +0000168 if (!EncodeRC && HasVEX_LPrefix && VEX_WPrefix == X86Local::VEX_W1) {
Craig Topper8e92e852014-02-02 07:46:05 +0000169 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000170 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000171 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000172 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000173 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000174 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000175 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000176 insnContext = EVEX_KB(IC_EVEX_L_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000177 else {
178 errs() << "Instruction does not use a prefix: " << Name << "\n";
179 llvm_unreachable("Invalid prefix");
180 }
Craig Topper326008c2017-10-23 02:26:24 +0000181 } else if (!EncodeRC && HasVEX_LPrefix) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000182 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000183 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000184 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000185 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000186 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000187 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000188 insnContext = EVEX_KB(IC_EVEX_L_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000189 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000190 insnContext = EVEX_KB(IC_EVEX_L);
Craig Topper5ccb6172014-02-18 00:21:49 +0000191 else {
192 errs() << "Instruction does not use a prefix: " << Name << "\n";
193 llvm_unreachable("Invalid prefix");
194 }
Craig Topper326008c2017-10-23 02:26:24 +0000195 } else if (!EncodeRC && HasEVEX_L2Prefix &&
196 VEX_WPrefix == X86Local::VEX_W1) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000197 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000198 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000199 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000200 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000201 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000202 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000203 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000204 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000205 insnContext = EVEX_KB(IC_EVEX_L2_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000206 else {
207 errs() << "Instruction does not use a prefix: " << Name << "\n";
208 llvm_unreachable("Invalid prefix");
209 }
Craig Topper326008c2017-10-23 02:26:24 +0000210 } else if (!EncodeRC && HasEVEX_L2Prefix) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000211 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000212 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000213 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000214 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000215 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000216 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000217 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper5ccb6172014-02-18 00:21:49 +0000218 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000219 insnContext = EVEX_KB(IC_EVEX_L2);
Craig Topper5ccb6172014-02-18 00:21:49 +0000220 else {
221 errs() << "Instruction does not use a prefix: " << Name << "\n";
222 llvm_unreachable("Invalid prefix");
223 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000224 }
Ayman Musa51ffeab2017-02-20 08:27:54 +0000225 else if (VEX_WPrefix == X86Local::VEX_W1) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000226 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000227 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000228 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000229 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000230 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000231 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000232 insnContext = EVEX_KB(IC_EVEX_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000233 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000234 insnContext = EVEX_KB(IC_EVEX_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000235 else {
236 errs() << "Instruction does not use a prefix: " << Name << "\n";
237 llvm_unreachable("Invalid prefix");
238 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000239 }
240 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000241 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000242 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000243 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000244 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000245 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000246 insnContext = EVEX_KB(IC_EVEX_XS);
247 else
248 insnContext = EVEX_KB(IC_EVEX);
249 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000250 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Ayman Musa51ffeab2017-02-20 08:27:54 +0000251 if (HasVEX_LPrefix && VEX_WPrefix == X86Local::VEX_W1) {
Craig Topper8e92e852014-02-02 07:46:05 +0000252 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000253 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000254 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000255 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000256 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000257 insnContext = IC_VEX_L_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000258 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000259 insnContext = IC_VEX_L_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000260 else {
261 errs() << "Instruction does not use a prefix: " << Name << "\n";
262 llvm_unreachable("Invalid prefix");
263 }
Craig Topper8e92e852014-02-02 07:46:05 +0000264 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000265 insnContext = IC_VEX_L_OPSIZE;
Ayman Musa51ffeab2017-02-20 08:27:54 +0000266 else if (OpPrefix == X86Local::PD && VEX_WPrefix == X86Local::VEX_W1)
Sean Callananc3fd5232011-03-15 01:23:15 +0000267 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000268 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000269 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000270 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000271 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000272 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000273 insnContext = IC_VEX_L_XD;
Ayman Musa51ffeab2017-02-20 08:27:54 +0000274 else if (VEX_WPrefix == X86Local::VEX_W1 && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000275 insnContext = IC_VEX_W_XS;
Ayman Musa51ffeab2017-02-20 08:27:54 +0000276 else if (VEX_WPrefix == X86Local::VEX_W1 && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000277 insnContext = IC_VEX_W_XD;
Ayman Musa51ffeab2017-02-20 08:27:54 +0000278 else if (VEX_WPrefix == X86Local::VEX_W1 && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000279 insnContext = IC_VEX_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000280 else if (HasVEX_LPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000281 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000282 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000283 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000284 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000285 insnContext = IC_VEX_XS;
Craig Topper5ccb6172014-02-18 00:21:49 +0000286 else if (OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000287 insnContext = IC_VEX;
Craig Topper5ccb6172014-02-18 00:21:49 +0000288 else {
289 errs() << "Instruction does not use a prefix: " << Name << "\n";
290 llvm_unreachable("Invalid prefix");
291 }
Rafael Aulerde9ad4b2018-02-15 21:20:31 +0000292 } else if (Has3DNow0F0FOpcode) {
293 insnContext = IC_3DNOW;
Craig Topper055845f2015-01-02 07:02:25 +0000294 } else if (Is64Bit || HasREX_WPrefix || AdSize == X86Local::AdSize64) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000295 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000296 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperae8e1b32015-01-03 00:00:20 +0000297 else if (HasREX_WPrefix && AdSize == X86Local::AdSize32)
298 insnContext = IC_64BIT_REXW_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000299 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000300 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000301 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000302 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000303 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize32)
304 insnContext = IC_64BIT_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000305 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000306 insnContext = IC_64BIT_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000307 else if (AdSize == X86Local::AdSize32)
Craig Topper6491c802012-02-27 01:54:29 +0000308 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000309 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000310 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000311 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000312 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000313 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000314 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000315 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000316 insnContext = IC_64BIT_XS;
317 else if (HasREX_WPrefix)
318 insnContext = IC_64BIT_REXW;
319 else
320 insnContext = IC_64BIT;
321 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000322 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000323 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000324 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000325 insnContext = IC_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000326 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize16)
327 insnContext = IC_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000328 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000329 insnContext = IC_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000330 else if (AdSize == X86Local::AdSize16)
Craig Topper6491c802012-02-27 01:54:29 +0000331 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000332 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000333 insnContext = IC_XD;
Craig Toppere2347df2014-02-20 07:59:43 +0000334 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000335 insnContext = IC_XS;
336 else
337 insnContext = IC;
338 }
339
340 return insnContext;
341}
Craig Topperac172e22012-07-30 04:48:12 +0000342
Adam Nemet5933c2f2014-07-17 17:04:56 +0000343void RecognizableInstr::adjustOperandEncoding(OperandEncoding &encoding) {
344 // The scaling factor for AVX512 compressed displacement encoding is an
345 // instruction attribute. Adjust the ModRM encoding type to include the
346 // scale for compressed displacement.
Craig Topper33ac0642017-01-16 05:44:25 +0000347 if ((encoding != ENCODING_RM && encoding != ENCODING_VSIB) ||CD8_Scale == 0)
Adam Nemet5933c2f2014-07-17 17:04:56 +0000348 return;
349 encoding = (OperandEncoding)(encoding + Log2_32(CD8_Scale));
Craig Topper33ac0642017-01-16 05:44:25 +0000350 assert(((encoding >= ENCODING_RM && encoding <= ENCODING_RM_CD64) ||
351 (encoding >= ENCODING_VSIB && encoding <= ENCODING_VSIB_CD64)) &&
352 "Invalid CDisp scaling");
Adam Nemet5933c2f2014-07-17 17:04:56 +0000353}
354
Craig Topperf7755df2012-07-12 06:52:41 +0000355void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
356 unsigned &physicalOperandIndex,
Craig Topper983be942016-02-16 04:24:56 +0000357 unsigned numPhysicalOperands,
Craig Topperf7755df2012-07-12 06:52:41 +0000358 const unsigned *operandMapping,
359 OperandEncoding (*encodingFromString)
360 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000361 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000362 if (optional) {
363 if (physicalOperandIndex >= numPhysicalOperands)
364 return;
365 } else {
366 assert(physicalOperandIndex < numPhysicalOperands);
367 }
Craig Topperac172e22012-07-30 04:48:12 +0000368
Sean Callanan04cc3072009-12-19 02:59:52 +0000369 while (operandMapping[operandIndex] != operandIndex) {
370 Spec->operands[operandIndex].encoding = ENCODING_DUP;
371 Spec->operands[operandIndex].type =
372 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
373 ++operandIndex;
374 }
Craig Topperac172e22012-07-30 04:48:12 +0000375
Alexander Shaposhnikovd968f6f2017-07-05 20:14:54 +0000376 StringRef typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000377
Adam Nemet5933c2f2014-07-17 17:04:56 +0000378 OperandEncoding encoding = encodingFromString(typeName, OpSize);
379 // Adjust the encoding type for an operand based on the instruction.
380 adjustOperandEncoding(encoding);
381 Spec->operands[operandIndex].encoding = encoding;
Craig Topperac172e22012-07-30 04:48:12 +0000382 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000383 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000384
Sean Callanan04cc3072009-12-19 02:59:52 +0000385 ++operandIndex;
386 ++physicalOperandIndex;
387}
388
Craig Topper83b7e242014-01-02 03:58:45 +0000389void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000390 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000391
Sean Callanan04cc3072009-12-19 02:59:52 +0000392 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000393
Chris Lattnerd8adec72010-11-01 04:03:32 +0000394 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000395
Sean Callanan04cc3072009-12-19 02:59:52 +0000396 unsigned numOperands = OperandList.size();
397 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000398
Sean Callanan04cc3072009-12-19 02:59:52 +0000399 // operandMapping maps from operands in OperandList to their originals.
400 // If operandMapping[i] != i, then the entry is a duplicate.
401 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000402 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000403
Craig Topperf7755df2012-07-12 06:52:41 +0000404 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Alexander Kornienko8c0809c2015-01-15 11:41:30 +0000405 if (!OperandList[operandIndex].Constraints.empty()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000406 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000407 OperandList[operandIndex].Constraints[0];
408 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000409 operandMapping[operandIndex] = operandIndex;
410 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000411 } else {
412 ++numPhysicalOperands;
413 operandMapping[operandIndex] = operandIndex;
414 }
415 } else {
416 ++numPhysicalOperands;
417 operandMapping[operandIndex] = operandIndex;
418 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000419 }
Craig Topperac172e22012-07-30 04:48:12 +0000420
Sean Callanan04cc3072009-12-19 02:59:52 +0000421#define HANDLE_OPERAND(class) \
422 handleOperand(false, \
423 operandIndex, \
424 physicalOperandIndex, \
425 numPhysicalOperands, \
426 operandMapping, \
427 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000428
Sean Callanan04cc3072009-12-19 02:59:52 +0000429#define HANDLE_OPTIONAL(class) \
430 handleOperand(true, \
431 operandIndex, \
432 physicalOperandIndex, \
433 numPhysicalOperands, \
434 operandMapping, \
435 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000436
Sean Callanan04cc3072009-12-19 02:59:52 +0000437 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000438 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000439 // physicalOperandIndex should always be < numPhysicalOperands
440 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000441
Craig Topper802e2e72016-02-18 04:54:32 +0000442#ifndef NDEBUG
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000443 // Given the set of prefix bits, how many additional operands does the
444 // instruction have?
445 unsigned additionalOperands = 0;
Craig Topper5f8419d2016-08-22 07:38:50 +0000446 if (HasVEX_4V)
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000447 ++additionalOperands;
448 if (HasEVEX_K)
449 ++additionalOperands;
Craig Topper802e2e72016-02-18 04:54:32 +0000450#endif
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000451
Sean Callanan04cc3072009-12-19 02:59:52 +0000452 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000453 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000454 case X86Local::RawFrmSrc:
455 HANDLE_OPERAND(relocation);
456 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000457 case X86Local::RawFrmDst:
458 HANDLE_OPERAND(relocation);
459 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000460 case X86Local::RawFrmDstSrc:
461 HANDLE_OPERAND(relocation);
462 HANDLE_OPERAND(relocation);
463 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000464 case X86Local::RawFrm:
465 // Operand 1 (optional) is an address or immediate.
Craig Topper8a01c412016-02-18 04:54:29 +0000466 assert(numPhysicalOperands <= 1 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000467 "Unexpected number of operands for RawFrm");
468 HANDLE_OPTIONAL(relocation)
Sean Callanan04cc3072009-12-19 02:59:52 +0000469 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000470 case X86Local::RawFrmMemOffs:
471 // Operand 1 is an address.
472 HANDLE_OPERAND(relocation);
473 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000474 case X86Local::AddRegFrm:
475 // Operand 1 is added to the opcode.
476 // Operand 2 (optional) is an address.
477 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
478 "Unexpected number of operands for AddRegFrm");
479 HANDLE_OPERAND(opcodeModifier)
480 HANDLE_OPTIONAL(relocation)
481 break;
482 case X86Local::MRMDestReg:
483 // Operand 1 is a register operand in the R/M field.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000484 // - In AVX512 there may be a mask operand here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000485 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000486 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000487 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000488 assert(numPhysicalOperands >= 2 + additionalOperands &&
489 numPhysicalOperands <= 3 + additionalOperands &&
490 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000491
Sean Callanan04cc3072009-12-19 02:59:52 +0000492 HANDLE_OPERAND(rmRegister)
Adam Nemet5068d0f2014-10-08 23:25:29 +0000493 if (HasEVEX_K)
494 HANDLE_OPERAND(writemaskRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000495
Craig Topperd402df32014-02-02 07:08:01 +0000496 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000497 // FIXME: In AVX, the register below becomes the one encoded
498 // in ModRMVEX and the one above the one in the VEX.VVVV field
499 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000500
Sean Callanan04cc3072009-12-19 02:59:52 +0000501 HANDLE_OPERAND(roRegister)
502 HANDLE_OPTIONAL(immediate)
503 break;
504 case X86Local::MRMDestMem:
505 // Operand 1 is a memory operand (possibly SIB-extended)
506 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000507 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000508 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000509 assert(numPhysicalOperands >= 2 + additionalOperands &&
510 numPhysicalOperands <= 3 + additionalOperands &&
511 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
512
Sean Callanan04cc3072009-12-19 02:59:52 +0000513 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000514
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000515 if (HasEVEX_K)
516 HANDLE_OPERAND(writemaskRegister)
517
Craig Topperd402df32014-02-02 07:08:01 +0000518 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000519 // FIXME: In AVX, the register below becomes the one encoded
520 // in ModRMVEX and the one above the one in the VEX.VVVV field
521 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000522
Sean Callanan04cc3072009-12-19 02:59:52 +0000523 HANDLE_OPERAND(roRegister)
524 HANDLE_OPTIONAL(immediate)
525 break;
526 case X86Local::MRMSrcReg:
527 // Operand 1 is a register operand in the Reg/Opcode field.
528 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000529 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000530 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000531 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000532
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000533 assert(numPhysicalOperands >= 2 + additionalOperands &&
534 numPhysicalOperands <= 4 + additionalOperands &&
535 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000536
Sean Callananc3fd5232011-03-15 01:23:15 +0000537 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000538
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000539 if (HasEVEX_K)
540 HANDLE_OPERAND(writemaskRegister)
541
Craig Topperd402df32014-02-02 07:08:01 +0000542 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000543 // FIXME: In AVX, the register below becomes the one encoded
544 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000545 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000546
Sean Callananc3fd5232011-03-15 01:23:15 +0000547 HANDLE_OPERAND(rmRegister)
Craig Topper9b20fec2016-08-22 07:38:45 +0000548 HANDLE_OPTIONAL(immediate)
Craig Topper2ba766a2011-12-30 06:23:39 +0000549 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000550 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000551 break;
Craig Topper5f8419d2016-08-22 07:38:50 +0000552 case X86Local::MRMSrcReg4VOp3:
553 assert(numPhysicalOperands == 3 &&
Simon Pilgrim684372d2017-04-27 14:25:04 +0000554 "Unexpected number of operands for MRMSrcReg4VOp3Frm");
Craig Topper5f8419d2016-08-22 07:38:50 +0000555 HANDLE_OPERAND(roRegister)
556 HANDLE_OPERAND(rmRegister)
557 HANDLE_OPERAND(vvvvRegister)
558 break;
Craig Topper9b20fec2016-08-22 07:38:45 +0000559 case X86Local::MRMSrcRegOp4:
560 assert(numPhysicalOperands >= 4 && numPhysicalOperands <= 5 &&
561 "Unexpected number of operands for MRMSrcRegOp4Frm");
562 HANDLE_OPERAND(roRegister)
563 HANDLE_OPERAND(vvvvRegister)
564 HANDLE_OPERAND(immediate) // Register in imm[7:4]
565 HANDLE_OPERAND(rmRegister)
566 HANDLE_OPTIONAL(immediate)
567 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000568 case X86Local::MRMSrcMem:
569 // Operand 1 is a register operand in the Reg/Opcode field.
570 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000571 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000572 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000573
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000574 assert(numPhysicalOperands >= 2 + additionalOperands &&
575 numPhysicalOperands <= 4 + additionalOperands &&
576 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000577
Sean Callanan04cc3072009-12-19 02:59:52 +0000578 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000579
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000580 if (HasEVEX_K)
581 HANDLE_OPERAND(writemaskRegister)
582
Craig Topperd402df32014-02-02 07:08:01 +0000583 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000584 // FIXME: In AVX, the register below becomes the one encoded
585 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000586 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000587
Sean Callanan04cc3072009-12-19 02:59:52 +0000588 HANDLE_OPERAND(memory)
Craig Topper9b20fec2016-08-22 07:38:45 +0000589 HANDLE_OPTIONAL(immediate)
Craig Topper2ba766a2011-12-30 06:23:39 +0000590 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000591 break;
Craig Topper5f8419d2016-08-22 07:38:50 +0000592 case X86Local::MRMSrcMem4VOp3:
593 assert(numPhysicalOperands == 3 &&
Simon Pilgrim684372d2017-04-27 14:25:04 +0000594 "Unexpected number of operands for MRMSrcMem4VOp3Frm");
Craig Topper5f8419d2016-08-22 07:38:50 +0000595 HANDLE_OPERAND(roRegister)
596 HANDLE_OPERAND(memory)
597 HANDLE_OPERAND(vvvvRegister)
598 break;
Craig Topper9b20fec2016-08-22 07:38:45 +0000599 case X86Local::MRMSrcMemOp4:
600 assert(numPhysicalOperands >= 4 && numPhysicalOperands <= 5 &&
601 "Unexpected number of operands for MRMSrcMemOp4Frm");
602 HANDLE_OPERAND(roRegister)
603 HANDLE_OPERAND(vvvvRegister)
604 HANDLE_OPERAND(immediate) // Register in imm[7:4]
605 HANDLE_OPERAND(memory)
606 HANDLE_OPTIONAL(immediate)
607 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000608 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000609 case X86Local::MRM0r:
610 case X86Local::MRM1r:
611 case X86Local::MRM2r:
612 case X86Local::MRM3r:
613 case X86Local::MRM4r:
614 case X86Local::MRM5r:
615 case X86Local::MRM6r:
616 case X86Local::MRM7r:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000617 // Operand 1 is a register operand in the R/M field.
618 // Operand 2 (optional) is an immediate or relocation.
619 // Operand 3 (optional) is an immediate.
620 assert(numPhysicalOperands >= 0 + additionalOperands &&
621 numPhysicalOperands <= 3 + additionalOperands &&
622 "Unexpected number of operands for MRMnr");
623
Craig Topperd402df32014-02-02 07:08:01 +0000624 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000625 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000626
627 if (HasEVEX_K)
628 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000629 HANDLE_OPTIONAL(rmRegister)
630 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000631 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000632 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000633 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000634 case X86Local::MRM0m:
635 case X86Local::MRM1m:
636 case X86Local::MRM2m:
637 case X86Local::MRM3m:
638 case X86Local::MRM4m:
639 case X86Local::MRM5m:
640 case X86Local::MRM6m:
641 case X86Local::MRM7m:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000642 // Operand 1 is a memory operand (possibly SIB-extended)
643 // Operand 2 (optional) is an immediate or relocation.
644 assert(numPhysicalOperands >= 1 + additionalOperands &&
645 numPhysicalOperands <= 2 + additionalOperands &&
646 "Unexpected number of operands for MRMnm");
647
Craig Topperd402df32014-02-02 07:08:01 +0000648 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000649 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000650 if (HasEVEX_K)
651 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000652 HANDLE_OPERAND(memory)
653 HANDLE_OPTIONAL(relocation)
654 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000655 case X86Local::RawFrmImm8:
656 // operand 1 is a 16-bit immediate
657 // operand 2 is an 8-bit immediate
658 assert(numPhysicalOperands == 2 &&
659 "Unexpected number of operands for X86Local::RawFrmImm8");
660 HANDLE_OPERAND(immediate)
661 HANDLE_OPERAND(immediate)
662 break;
663 case X86Local::RawFrmImm16:
664 // operand 1 is a 16-bit immediate
665 // operand 2 is a 16-bit immediate
666 HANDLE_OPERAND(immediate)
667 HANDLE_OPERAND(immediate)
668 break;
Craig Topper56f0ed812014-02-19 08:25:02 +0000669 case X86Local::MRM_C0: case X86Local::MRM_C1: case X86Local::MRM_C2:
Craig Topperbca036b2018-03-12 17:24:50 +0000670 case X86Local::MRM_C3: case X86Local::MRM_C4: case X86Local::MRM_C5:
671 case X86Local::MRM_C6: case X86Local::MRM_C7: case X86Local::MRM_C8:
Craig Topper56f0ed812014-02-19 08:25:02 +0000672 case X86Local::MRM_C9: case X86Local::MRM_CA: case X86Local::MRM_CB:
Craig Topperbca036b2018-03-12 17:24:50 +0000673 case X86Local::MRM_CC: case X86Local::MRM_CD: case X86Local::MRM_CE:
Kevin Enderby0d928a12014-07-31 23:57:38 +0000674 case X86Local::MRM_CF: case X86Local::MRM_D0: case X86Local::MRM_D1:
Craig Topperbca036b2018-03-12 17:24:50 +0000675 case X86Local::MRM_D2: case X86Local::MRM_D3: case X86Local::MRM_D4:
676 case X86Local::MRM_D5: case X86Local::MRM_D6: case X86Local::MRM_D7:
677 case X86Local::MRM_D8: case X86Local::MRM_D9: case X86Local::MRM_DA:
678 case X86Local::MRM_DB: case X86Local::MRM_DC: case X86Local::MRM_DD:
679 case X86Local::MRM_DE: case X86Local::MRM_DF: case X86Local::MRM_E0:
680 case X86Local::MRM_E1: case X86Local::MRM_E2: case X86Local::MRM_E3:
681 case X86Local::MRM_E4: case X86Local::MRM_E5: case X86Local::MRM_E6:
682 case X86Local::MRM_E7: case X86Local::MRM_E8: case X86Local::MRM_E9:
683 case X86Local::MRM_EA: case X86Local::MRM_EB: case X86Local::MRM_EC:
684 case X86Local::MRM_ED: case X86Local::MRM_EE: case X86Local::MRM_EF:
685 case X86Local::MRM_F0: case X86Local::MRM_F1: case X86Local::MRM_F2:
686 case X86Local::MRM_F3: case X86Local::MRM_F4: case X86Local::MRM_F5:
687 case X86Local::MRM_F6: case X86Local::MRM_F7: case X86Local::MRM_F8:
688 case X86Local::MRM_F9: case X86Local::MRM_FA: case X86Local::MRM_FB:
689 case X86Local::MRM_FC: case X86Local::MRM_FD: case X86Local::MRM_FE:
690 case X86Local::MRM_FF:
691 HANDLE_OPTIONAL(relocation)
Sean Callanan04cc3072009-12-19 02:59:52 +0000692 break;
693 }
Craig Topperac172e22012-07-30 04:48:12 +0000694
Sean Callanan04cc3072009-12-19 02:59:52 +0000695 #undef HANDLE_OPERAND
696 #undef HANDLE_OPTIONAL
697}
698
699void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
700 // Special cases where the LLVM tables are not complete
701
Sean Callanandde9c122010-02-12 23:39:46 +0000702#define MAP(from, to) \
Craig Toppera3776de2015-02-15 04:16:44 +0000703 case X86Local::MRM_##from:
Sean Callanan04cc3072009-12-19 02:59:52 +0000704
Richard Smith8a3adc32017-12-08 22:32:35 +0000705 llvm::Optional<OpcodeType> opcodeType;
Craig Topperac172e22012-07-30 04:48:12 +0000706
Craig Topper24064772014-04-15 07:20:03 +0000707 ModRMFilter* filter = nullptr;
Sean Callanan04cc3072009-12-19 02:59:52 +0000708 uint8_t opcodeToSet = 0;
709
Craig Topper10243c82014-01-31 08:47:06 +0000710 switch (OpMap) {
711 default: llvm_unreachable("Invalid map!");
Craig Toppera0869dc2014-02-10 06:55:41 +0000712 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +0000713 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000714 case X86Local::T8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000715 case X86Local::TA:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000716 case X86Local::XOP8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000717 case X86Local::XOP9:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000718 case X86Local::XOPA:
Craig Toppera0869dc2014-02-10 06:55:41 +0000719 switch (OpMap) {
720 default: llvm_unreachable("Unexpected map!");
721 case X86Local::OB: opcodeType = ONEBYTE; break;
722 case X86Local::TB: opcodeType = TWOBYTE; break;
723 case X86Local::T8: opcodeType = THREEBYTE_38; break;
724 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000725 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
726 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
727 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
728 }
729
730 switch (Form) {
Craig Topper313226f2016-08-22 07:38:30 +0000731 default: llvm_unreachable("Invalid form!");
732 case X86Local::Pseudo: llvm_unreachable("Pseudo should not be emitted!");
733 case X86Local::RawFrm:
734 case X86Local::AddRegFrm:
735 case X86Local::RawFrmMemOffs:
736 case X86Local::RawFrmSrc:
737 case X86Local::RawFrmDst:
738 case X86Local::RawFrmDstSrc:
739 case X86Local::RawFrmImm8:
740 case X86Local::RawFrmImm16:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000741 filter = new DumbFilter();
Craig Toppera0869dc2014-02-10 06:55:41 +0000742 break;
Craig Topper1867c6a2016-08-22 07:38:36 +0000743 case X86Local::MRMDestReg:
744 case X86Local::MRMSrcReg:
Craig Topper5f8419d2016-08-22 07:38:50 +0000745 case X86Local::MRMSrcReg4VOp3:
Craig Topper9b20fec2016-08-22 07:38:45 +0000746 case X86Local::MRMSrcRegOp4:
Craig Topper1867c6a2016-08-22 07:38:36 +0000747 case X86Local::MRMXr:
748 filter = new ModFilter(true);
749 break;
750 case X86Local::MRMDestMem:
751 case X86Local::MRMSrcMem:
Craig Topper5f8419d2016-08-22 07:38:50 +0000752 case X86Local::MRMSrcMem4VOp3:
Craig Topper9b20fec2016-08-22 07:38:45 +0000753 case X86Local::MRMSrcMemOp4:
Craig Topper1867c6a2016-08-22 07:38:36 +0000754 case X86Local::MRMXm:
755 filter = new ModFilter(false);
Craig Toppera0869dc2014-02-10 06:55:41 +0000756 break;
757 case X86Local::MRM0r: case X86Local::MRM1r:
758 case X86Local::MRM2r: case X86Local::MRM3r:
759 case X86Local::MRM4r: case X86Local::MRM5r:
760 case X86Local::MRM6r: case X86Local::MRM7r:
761 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
762 break;
763 case X86Local::MRM0m: case X86Local::MRM1m:
764 case X86Local::MRM2m: case X86Local::MRM3m:
765 case X86Local::MRM4m: case X86Local::MRM5m:
766 case X86Local::MRM6m: case X86Local::MRM7m:
767 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
768 break;
Ayman Musa3c18f192017-05-11 11:51:12 +0000769 X86_INSTR_MRM_MAPPING
Craig Toppera3776de2015-02-15 04:16:44 +0000770 filter = new ExactFilter(0xC0 + Form - X86Local::MRM_C0); \
771 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000772 } // switch (Form)
773
Craig Topper9e3e38a2013-10-03 05:17:48 +0000774 opcodeToSet = Opcode;
775 break;
Craig Topper10243c82014-01-31 08:47:06 +0000776 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +0000777
Craig Topper055845f2015-01-02 07:02:25 +0000778 unsigned AddressSize = 0;
779 switch (AdSize) {
780 case X86Local::AdSize16: AddressSize = 16; break;
781 case X86Local::AdSize32: AddressSize = 32; break;
782 case X86Local::AdSize64: AddressSize = 64; break;
783 }
784
Richard Smith8a3adc32017-12-08 22:32:35 +0000785 assert(opcodeType && "Opcode type not set");
Sean Callanan04cc3072009-12-19 02:59:52 +0000786 assert(filter && "Filter not set");
787
788 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000789 assert(((opcodeToSet & 7) == 0) &&
790 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000791
Craig Topper623b0d62014-01-01 14:22:37 +0000792 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000793
Craig Topper623b0d62014-01-01 14:22:37 +0000794 for (currentOpcode = opcodeToSet;
795 currentOpcode < opcodeToSet + 8;
796 ++currentOpcode)
Richard Smith8a3adc32017-12-08 22:32:35 +0000797 tables.setTableFields(*opcodeType, insnContext(), currentOpcode, *filter,
Craig Toppere06cc6d2017-10-23 16:49:26 +0000798 UID, Is32Bit, OpPrefix == 0,
799 IgnoresVEX_L || EncodeRC,
Craig Toppere9751272017-10-22 06:18:26 +0000800 VEX_WPrefix == X86Local::VEX_WIG, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000801 } else {
Richard Smith8a3adc32017-12-08 22:32:35 +0000802 tables.setTableFields(*opcodeType, insnContext(), opcodeToSet, *filter, UID,
Craig Toppere06cc6d2017-10-23 16:49:26 +0000803 Is32Bit, OpPrefix == 0, IgnoresVEX_L || EncodeRC,
Craig Toppere9751272017-10-22 06:18:26 +0000804 VEX_WPrefix == X86Local::VEX_WIG, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000805 }
Craig Topperac172e22012-07-30 04:48:12 +0000806
Sean Callanan04cc3072009-12-19 02:59:52 +0000807 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +0000808
Sean Callanandde9c122010-02-12 23:39:46 +0000809#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000810}
811
812#define TYPE(str, type) if (s == str) return type;
813OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000814 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000815 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000816 if(hasREX_WPrefix) {
817 // For instructions with a REX_W prefix, a declared 32-bit register encoding
818 // is special.
819 TYPE("GR32", TYPE_R32)
820 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000821 if(OpSize == X86Local::OpSize16) {
822 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000823 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000824 TYPE("GR16", TYPE_Rv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000825 } else if(OpSize == X86Local::OpSize32) {
826 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000827 // immediate encoding is special.
828 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000829 }
Craig Topperad944a12017-01-16 06:49:03 +0000830 TYPE("i16mem", TYPE_M)
831 TYPE("i16imm", TYPE_IMM)
832 TYPE("i16i8imm", TYPE_IMM)
Craig Topperb7c7f382014-01-15 05:02:02 +0000833 TYPE("GR16", TYPE_R16)
Craig Topperad944a12017-01-16 06:49:03 +0000834 TYPE("i32mem", TYPE_M)
835 TYPE("i32imm", TYPE_IMM)
836 TYPE("i32i8imm", TYPE_IMM)
Craig Topperb7c7f382014-01-15 05:02:02 +0000837 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000838 TYPE("GR32orGR64", TYPE_R32)
Craig Topperad944a12017-01-16 06:49:03 +0000839 TYPE("i64mem", TYPE_M)
840 TYPE("i64i32imm", TYPE_IMM)
841 TYPE("i64i8imm", TYPE_IMM)
Sean Callanan04cc3072009-12-19 02:59:52 +0000842 TYPE("GR64", TYPE_R64)
Craig Topperad944a12017-01-16 06:49:03 +0000843 TYPE("i8mem", TYPE_M)
844 TYPE("i8imm", TYPE_IMM)
Craig Topper620b50c2015-01-21 08:15:54 +0000845 TYPE("u8imm", TYPE_UIMM8)
Craig Topper53a84672015-01-25 02:21:16 +0000846 TYPE("i32u8imm", TYPE_UIMM8)
Sean Callanan04cc3072009-12-19 02:59:52 +0000847 TYPE("GR8", TYPE_R8)
Craig Topperad944a12017-01-16 06:49:03 +0000848 TYPE("VR128", TYPE_XMM)
849 TYPE("VR128X", TYPE_XMM)
850 TYPE("f128mem", TYPE_M)
851 TYPE("f256mem", TYPE_M)
852 TYPE("f512mem", TYPE_M)
853 TYPE("FR128", TYPE_XMM)
854 TYPE("FR64", TYPE_XMM)
855 TYPE("FR64X", TYPE_XMM)
856 TYPE("f64mem", TYPE_M)
857 TYPE("sdmem", TYPE_M)
858 TYPE("FR32", TYPE_XMM)
859 TYPE("FR32X", TYPE_XMM)
860 TYPE("f32mem", TYPE_M)
861 TYPE("ssmem", TYPE_M)
Sean Callanan04cc3072009-12-19 02:59:52 +0000862 TYPE("RST", TYPE_ST)
Craig Topperad944a12017-01-16 06:49:03 +0000863 TYPE("i128mem", TYPE_M)
864 TYPE("i256mem", TYPE_M)
865 TYPE("i512mem", TYPE_M)
Craig Topperfba613e2017-01-16 06:49:09 +0000866 TYPE("i64i32imm_pcrel", TYPE_REL)
867 TYPE("i16imm_pcrel", TYPE_REL)
868 TYPE("i32imm_pcrel", TYPE_REL)
Sean Callanan1efe6612010-04-07 21:42:19 +0000869 TYPE("SSECC", TYPE_IMM3)
Craig Topper916708f2015-02-13 07:42:25 +0000870 TYPE("XOPCC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000871 TYPE("AVXCC", TYPE_IMM5)
Craig Topper7d3c6d32015-01-28 10:09:56 +0000872 TYPE("AVX512ICC", TYPE_AVX512ICC)
Craig Topperad944a12017-01-16 06:49:03 +0000873 TYPE("AVX512RC", TYPE_IMM)
Craig Topperfba613e2017-01-16 06:49:09 +0000874 TYPE("brtarget32", TYPE_REL)
875 TYPE("brtarget16", TYPE_REL)
876 TYPE("brtarget8", TYPE_REL)
Craig Topperad944a12017-01-16 06:49:03 +0000877 TYPE("f80mem", TYPE_M)
878 TYPE("lea64_32mem", TYPE_M)
879 TYPE("lea64mem", TYPE_M)
Sean Callanan04cc3072009-12-19 02:59:52 +0000880 TYPE("VR64", TYPE_MM64)
Craig Topperad944a12017-01-16 06:49:03 +0000881 TYPE("i64imm", TYPE_IMM)
Craig Topper7c102522015-01-08 07:41:30 +0000882 TYPE("anymem", TYPE_M)
Craig Topperad944a12017-01-16 06:49:03 +0000883 TYPE("opaque32mem", TYPE_M)
884 TYPE("opaque48mem", TYPE_M)
885 TYPE("opaque80mem", TYPE_M)
886 TYPE("opaque512mem", TYPE_M)
Sean Callanan04cc3072009-12-19 02:59:52 +0000887 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
888 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +0000889 TYPE("CONTROL_REG", TYPE_CONTROLREG)
Craig Topperad944a12017-01-16 06:49:03 +0000890 TYPE("srcidx8", TYPE_SRCIDX)
891 TYPE("srcidx16", TYPE_SRCIDX)
892 TYPE("srcidx32", TYPE_SRCIDX)
893 TYPE("srcidx64", TYPE_SRCIDX)
894 TYPE("dstidx8", TYPE_DSTIDX)
895 TYPE("dstidx16", TYPE_DSTIDX)
896 TYPE("dstidx32", TYPE_DSTIDX)
897 TYPE("dstidx64", TYPE_DSTIDX)
898 TYPE("offset16_8", TYPE_MOFFS)
899 TYPE("offset16_16", TYPE_MOFFS)
900 TYPE("offset16_32", TYPE_MOFFS)
901 TYPE("offset32_8", TYPE_MOFFS)
902 TYPE("offset32_16", TYPE_MOFFS)
903 TYPE("offset32_32", TYPE_MOFFS)
904 TYPE("offset32_64", TYPE_MOFFS)
905 TYPE("offset64_8", TYPE_MOFFS)
906 TYPE("offset64_16", TYPE_MOFFS)
907 TYPE("offset64_32", TYPE_MOFFS)
908 TYPE("offset64_64", TYPE_MOFFS)
909 TYPE("VR256", TYPE_YMM)
910 TYPE("VR256X", TYPE_YMM)
911 TYPE("VR512", TYPE_ZMM)
912 TYPE("VK1", TYPE_VK)
913 TYPE("VK1WM", TYPE_VK)
914 TYPE("VK2", TYPE_VK)
915 TYPE("VK2WM", TYPE_VK)
916 TYPE("VK4", TYPE_VK)
917 TYPE("VK4WM", TYPE_VK)
918 TYPE("VK8", TYPE_VK)
919 TYPE("VK8WM", TYPE_VK)
920 TYPE("VK16", TYPE_VK)
921 TYPE("VK16WM", TYPE_VK)
922 TYPE("VK32", TYPE_VK)
923 TYPE("VK32WM", TYPE_VK)
924 TYPE("VK64", TYPE_VK)
925 TYPE("VK64WM", TYPE_VK)
Craig Topperca2382d2017-10-21 20:03:20 +0000926 TYPE("vx64mem", TYPE_MVSIBX)
927 TYPE("vx128mem", TYPE_MVSIBX)
928 TYPE("vx256mem", TYPE_MVSIBX)
929 TYPE("vy128mem", TYPE_MVSIBY)
930 TYPE("vy256mem", TYPE_MVSIBY)
931 TYPE("vx64xmem", TYPE_MVSIBX)
932 TYPE("vx128xmem", TYPE_MVSIBX)
933 TYPE("vx256xmem", TYPE_MVSIBX)
934 TYPE("vy128xmem", TYPE_MVSIBY)
935 TYPE("vy256xmem", TYPE_MVSIBY)
936 TYPE("vy512mem", TYPE_MVSIBY)
937 TYPE("vz256xmem", TYPE_MVSIBZ)
938 TYPE("vz512mem", TYPE_MVSIBZ)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +0000939 TYPE("BNDR", TYPE_BNDR)
Sean Callanan04cc3072009-12-19 02:59:52 +0000940 errs() << "Unhandled type string " << s << "\n";
941 llvm_unreachable("Unhandled type string");
942}
943#undef TYPE
944
945#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +0000946OperandEncoding
947RecognizableInstr::immediateEncodingFromString(const std::string &s,
948 uint8_t OpSize) {
949 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000950 // For instructions without an OpSize prefix, a declared 16-bit register or
951 // immediate encoding is special.
952 ENCODING("i16imm", ENCODING_IW)
953 }
954 ENCODING("i32i8imm", ENCODING_IB)
955 ENCODING("SSECC", ENCODING_IB)
Craig Topper916708f2015-02-13 07:42:25 +0000956 ENCODING("XOPCC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +0000957 ENCODING("AVXCC", ENCODING_IB)
Craig Topper7d3c6d32015-01-28 10:09:56 +0000958 ENCODING("AVX512ICC", ENCODING_IB)
Craig Topper326008c2017-10-23 02:26:24 +0000959 ENCODING("AVX512RC", ENCODING_IRC)
Sean Callanan04cc3072009-12-19 02:59:52 +0000960 ENCODING("i16imm", ENCODING_Iv)
961 ENCODING("i16i8imm", ENCODING_IB)
962 ENCODING("i32imm", ENCODING_Iv)
963 ENCODING("i64i32imm", ENCODING_ID)
964 ENCODING("i64i8imm", ENCODING_IB)
965 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +0000966 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +0000967 ENCODING("i32u8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +0000968 // This is not a typo. Instructions like BLENDVPD put
969 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +0000970 ENCODING("FR32", ENCODING_IB)
971 ENCODING("FR64", ENCODING_IB)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +0000972 ENCODING("FR128", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000973 ENCODING("VR128", ENCODING_IB)
974 ENCODING("VR256", ENCODING_IB)
975 ENCODING("FR32X", ENCODING_IB)
976 ENCODING("FR64X", ENCODING_IB)
977 ENCODING("VR128X", ENCODING_IB)
978 ENCODING("VR256X", ENCODING_IB)
979 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +0000980 errs() << "Unhandled immediate encoding " << s << "\n";
981 llvm_unreachable("Unhandled immediate encoding");
982}
983
Craig Topperfa6298a2014-02-02 09:25:09 +0000984OperandEncoding
985RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
986 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +0000987 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000988 ENCODING("GR16", ENCODING_RM)
989 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +0000990 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +0000991 ENCODING("GR64", ENCODING_RM)
992 ENCODING("GR8", ENCODING_RM)
993 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000994 ENCODING("VR128X", ENCODING_RM)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +0000995 ENCODING("FR128", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +0000996 ENCODING("FR64", ENCODING_RM)
997 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000998 ENCODING("FR64X", ENCODING_RM)
999 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001000 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001001 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001002 ENCODING("VR256X", ENCODING_RM)
1003 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001004 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001005 ENCODING("VK2", ENCODING_RM)
1006 ENCODING("VK4", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001007 ENCODING("VK8", ENCODING_RM)
1008 ENCODING("VK16", ENCODING_RM)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001009 ENCODING("VK32", ENCODING_RM)
1010 ENCODING("VK64", ENCODING_RM)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001011 ENCODING("BNDR", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001012 errs() << "Unhandled R/M register encoding " << s << "\n";
1013 llvm_unreachable("Unhandled R/M register encoding");
1014}
1015
Craig Topperfa6298a2014-02-02 09:25:09 +00001016OperandEncoding
1017RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1018 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001019 ENCODING("GR16", ENCODING_REG)
1020 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001021 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001022 ENCODING("GR64", ENCODING_REG)
1023 ENCODING("GR8", ENCODING_REG)
1024 ENCODING("VR128", ENCODING_REG)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001025 ENCODING("FR128", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001026 ENCODING("FR64", ENCODING_REG)
1027 ENCODING("FR32", ENCODING_REG)
1028 ENCODING("VR64", ENCODING_REG)
1029 ENCODING("SEGMENT_REG", ENCODING_REG)
1030 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001031 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001032 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001033 ENCODING("VR256X", ENCODING_REG)
1034 ENCODING("VR128X", ENCODING_REG)
1035 ENCODING("FR64X", ENCODING_REG)
1036 ENCODING("FR32X", ENCODING_REG)
1037 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001038 ENCODING("VK1", ENCODING_REG)
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001039 ENCODING("VK2", ENCODING_REG)
1040 ENCODING("VK4", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001041 ENCODING("VK8", ENCODING_REG)
1042 ENCODING("VK16", ENCODING_REG)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001043 ENCODING("VK32", ENCODING_REG)
1044 ENCODING("VK64", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001045 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001046 ENCODING("VK2WM", ENCODING_REG)
1047 ENCODING("VK4WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001048 ENCODING("VK8WM", ENCODING_REG)
1049 ENCODING("VK16WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001050 ENCODING("VK32WM", ENCODING_REG)
1051 ENCODING("VK64WM", ENCODING_REG)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001052 ENCODING("BNDR", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001053 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1054 llvm_unreachable("Unhandled reg/opcode register encoding");
1055}
1056
Craig Topperfa6298a2014-02-02 09:25:09 +00001057OperandEncoding
1058RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1059 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001060 ENCODING("GR32", ENCODING_VVVV)
1061 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001062 ENCODING("FR32", ENCODING_VVVV)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001063 ENCODING("FR128", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001064 ENCODING("FR64", ENCODING_VVVV)
1065 ENCODING("VR128", ENCODING_VVVV)
1066 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001067 ENCODING("FR32X", ENCODING_VVVV)
1068 ENCODING("FR64X", ENCODING_VVVV)
1069 ENCODING("VR128X", ENCODING_VVVV)
1070 ENCODING("VR256X", ENCODING_VVVV)
1071 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001072 ENCODING("VK1", ENCODING_VVVV)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001073 ENCODING("VK2", ENCODING_VVVV)
1074 ENCODING("VK4", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001075 ENCODING("VK8", ENCODING_VVVV)
1076 ENCODING("VK16", ENCODING_VVVV)
Robert Khasanov595683d2014-07-28 13:46:45 +00001077 ENCODING("VK32", ENCODING_VVVV)
1078 ENCODING("VK64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001079 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1080 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1081}
1082
Craig Topperfa6298a2014-02-02 09:25:09 +00001083OperandEncoding
1084RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1085 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001086 ENCODING("VK1WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001087 ENCODING("VK2WM", ENCODING_WRITEMASK)
1088 ENCODING("VK4WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001089 ENCODING("VK8WM", ENCODING_WRITEMASK)
1090 ENCODING("VK16WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001091 ENCODING("VK32WM", ENCODING_WRITEMASK)
1092 ENCODING("VK64WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001093 errs() << "Unhandled mask register encoding " << s << "\n";
1094 llvm_unreachable("Unhandled mask register encoding");
1095}
1096
Craig Topperfa6298a2014-02-02 09:25:09 +00001097OperandEncoding
1098RecognizableInstr::memoryEncodingFromString(const std::string &s,
1099 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001100 ENCODING("i16mem", ENCODING_RM)
1101 ENCODING("i32mem", ENCODING_RM)
1102 ENCODING("i64mem", ENCODING_RM)
1103 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001104 ENCODING("ssmem", ENCODING_RM)
1105 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001106 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001107 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001108 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001109 ENCODING("f64mem", ENCODING_RM)
1110 ENCODING("f32mem", ENCODING_RM)
1111 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001112 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001113 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001114 ENCODING("f80mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001115 ENCODING("lea64_32mem", ENCODING_RM)
1116 ENCODING("lea64mem", ENCODING_RM)
Craig Topper7c102522015-01-08 07:41:30 +00001117 ENCODING("anymem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001118 ENCODING("opaque32mem", ENCODING_RM)
1119 ENCODING("opaque48mem", ENCODING_RM)
1120 ENCODING("opaque80mem", ENCODING_RM)
1121 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper33ac0642017-01-16 05:44:25 +00001122 ENCODING("vx64mem", ENCODING_VSIB)
1123 ENCODING("vx128mem", ENCODING_VSIB)
1124 ENCODING("vx256mem", ENCODING_VSIB)
1125 ENCODING("vy128mem", ENCODING_VSIB)
1126 ENCODING("vy256mem", ENCODING_VSIB)
1127 ENCODING("vx64xmem", ENCODING_VSIB)
1128 ENCODING("vx128xmem", ENCODING_VSIB)
1129 ENCODING("vx256xmem", ENCODING_VSIB)
1130 ENCODING("vy128xmem", ENCODING_VSIB)
1131 ENCODING("vy256xmem", ENCODING_VSIB)
1132 ENCODING("vy512mem", ENCODING_VSIB)
1133 ENCODING("vz256xmem", ENCODING_VSIB)
1134 ENCODING("vz512mem", ENCODING_VSIB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001135 errs() << "Unhandled memory encoding " << s << "\n";
1136 llvm_unreachable("Unhandled memory encoding");
1137}
1138
Craig Topperfa6298a2014-02-02 09:25:09 +00001139OperandEncoding
1140RecognizableInstr::relocationEncodingFromString(const std::string &s,
1141 uint8_t OpSize) {
1142 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001143 // For instructions without an OpSize prefix, a declared 16-bit register or
1144 // immediate encoding is special.
1145 ENCODING("i16imm", ENCODING_IW)
1146 }
1147 ENCODING("i16imm", ENCODING_Iv)
1148 ENCODING("i16i8imm", ENCODING_IB)
1149 ENCODING("i32imm", ENCODING_Iv)
1150 ENCODING("i32i8imm", ENCODING_IB)
1151 ENCODING("i64i32imm", ENCODING_ID)
1152 ENCODING("i64i8imm", ENCODING_IB)
1153 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +00001154 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +00001155 ENCODING("i32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001156 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001157 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001158 ENCODING("i32imm_pcrel", ENCODING_ID)
Craig Topper63944542015-01-06 08:59:30 +00001159 ENCODING("brtarget32", ENCODING_Iv)
1160 ENCODING("brtarget16", ENCODING_Iv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001161 ENCODING("brtarget8", ENCODING_IB)
1162 ENCODING("i64imm", ENCODING_IO)
Craig Topper055845f2015-01-02 07:02:25 +00001163 ENCODING("offset16_8", ENCODING_Ia)
1164 ENCODING("offset16_16", ENCODING_Ia)
1165 ENCODING("offset16_32", ENCODING_Ia)
1166 ENCODING("offset32_8", ENCODING_Ia)
1167 ENCODING("offset32_16", ENCODING_Ia)
1168 ENCODING("offset32_32", ENCODING_Ia)
Craig Topperae8e1b32015-01-03 00:00:20 +00001169 ENCODING("offset32_64", ENCODING_Ia)
Craig Topper055845f2015-01-02 07:02:25 +00001170 ENCODING("offset64_8", ENCODING_Ia)
1171 ENCODING("offset64_16", ENCODING_Ia)
1172 ENCODING("offset64_32", ENCODING_Ia)
1173 ENCODING("offset64_64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001174 ENCODING("srcidx8", ENCODING_SI)
1175 ENCODING("srcidx16", ENCODING_SI)
1176 ENCODING("srcidx32", ENCODING_SI)
1177 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001178 ENCODING("dstidx8", ENCODING_DI)
1179 ENCODING("dstidx16", ENCODING_DI)
1180 ENCODING("dstidx32", ENCODING_DI)
1181 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001182 errs() << "Unhandled relocation encoding " << s << "\n";
1183 llvm_unreachable("Unhandled relocation encoding");
1184}
1185
Craig Topperfa6298a2014-02-02 09:25:09 +00001186OperandEncoding
1187RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1188 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001189 ENCODING("GR32", ENCODING_Rv)
1190 ENCODING("GR64", ENCODING_RO)
1191 ENCODING("GR16", ENCODING_Rv)
1192 ENCODING("GR8", ENCODING_RB)
1193 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1194 llvm_unreachable("Unhandled opcode modifier encoding");
1195}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001196#undef ENCODING