blob: 4f50215381b9a3b55aea5955f51b86c96def75b3 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Hal Finkel57725662015-01-03 17:58:24 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000029#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000031#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/Constants.h"
33#include "llvm/IR/DerivedTypes.h"
34#include "llvm/IR/Function.h"
35#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000036#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000037#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000038#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000039#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000040#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000041using namespace llvm;
42
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000043// FIXME: Remove this once soft-float is supported.
44static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
45cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
46
Hal Finkel595817e2012-06-04 02:21:00 +000047static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
48cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000049
Hal Finkel4e9f1a82012-06-10 19:32:29 +000050static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
51cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
52
Hal Finkel8d7fbc92013-03-15 15:27:13 +000053static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
54cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
55
Hal Finkel940ab932014-02-28 00:27:01 +000056// FIXME: Remove this once the bug has been fixed!
57extern cl::opt<bool> ANDIGlueBug;
58
Eric Christopherf6ed33e2014-10-01 21:36:28 +000059PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM)
Aditya Nandakumar30531552014-11-13 21:29:21 +000060 : TargetLowering(TM),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000061 Subtarget(*TM.getSubtargetImpl()) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000062 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000063 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000065
Chris Lattnerd10babf2010-10-10 18:34:00 +000066 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
67 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000068 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000069 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000070
Chris Lattnerf22556d2005-08-16 17:14:42 +000071 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000072 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
73 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
74 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000075
Evan Cheng5d9fd972006-10-04 00:56:09 +000076 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000077 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
78 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000079
Owen Anderson9f944592009-08-11 20:47:22 +000080 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000082 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000083 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
84 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
85 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
86 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
88 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
89 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
90 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
92 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000093
Eric Christopherb1aaebe2014-06-12 22:38:18 +000094 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +000095 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
96
Eric Christopherb1aaebe2014-06-12 22:38:18 +000097 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +000098 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
99 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
100 isPPC64 ? MVT::i64 : MVT::i32);
101 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
102 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
103 isPPC64 ? MVT::i64 : MVT::i32);
104 } else {
105 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
106 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
107 }
Hal Finkel940ab932014-02-28 00:27:01 +0000108
109 // PowerPC does not support direct load / store of condition registers
110 setOperationAction(ISD::LOAD, MVT::i1, Custom);
111 setOperationAction(ISD::STORE, MVT::i1, Custom);
112
113 // FIXME: Remove this once the ANDI glue bug is fixed:
114 if (ANDIGlueBug)
115 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
116
117 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
119 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
120 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
121 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
122 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
123
124 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
125 }
126
Dale Johannesen666323e2007-10-10 01:01:31 +0000127 // This is used in the ppcf128->int sequence. Note it has different semantics
128 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000129 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000130
Roman Divacky1faf5b02012-08-16 18:19:29 +0000131 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000132 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
133 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
134 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
135 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
136 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000137 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138
Chris Lattnerf22556d2005-08-16 17:14:42 +0000139 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000140 setOperationAction(ISD::SREM, MVT::i32, Expand);
141 setOperationAction(ISD::UREM, MVT::i32, Expand);
142 setOperationAction(ISD::SREM, MVT::i64, Expand);
143 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000144
145 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
147 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
148 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
149 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
150 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
151 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
152 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
153 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000154
Dan Gohman482732a2007-10-11 23:21:31 +0000155 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000156 setOperationAction(ISD::FSIN , MVT::f64, Expand);
157 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000158 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000159 setOperationAction(ISD::FREM , MVT::f64, Expand);
160 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000161 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f32, Expand);
163 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f32, Expand);
166 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000168
Owen Anderson9f944592009-08-11 20:47:22 +0000169 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000170
Chris Lattnerf22556d2005-08-16 17:14:42 +0000171 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000172 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000173 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000174 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000176
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000177 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000178 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000179 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000180 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000181
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000182 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000183 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
184 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
185 } else {
186 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
187 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
188 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000189
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000190 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000191 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
192 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
193 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000194 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000195
196 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
197 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
198 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000199 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000200 }
201
Nate Begeman2fba8a32006-01-14 03:14:10 +0000202 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000203 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000204 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000205 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
206 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000207 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000208 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000209 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
210 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000211
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000212 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000213 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000214 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
215 } else {
216 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
217 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
218 }
219
Nate Begeman1b8121b2006-01-11 21:21:00 +0000220 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000221 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
222 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000223
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000224 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000225 // PowerPC does not have Select
226 setOperationAction(ISD::SELECT, MVT::i32, Expand);
227 setOperationAction(ISD::SELECT, MVT::i64, Expand);
228 setOperationAction(ISD::SELECT, MVT::f32, Expand);
229 setOperationAction(ISD::SELECT, MVT::f64, Expand);
230 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000231
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000232 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000233 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
234 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000235
Nate Begeman7e7f4392006-02-01 07:19:44 +0000236 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000237 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000238 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000239
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000240 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000241 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000242 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000243
Owen Anderson9f944592009-08-11 20:47:22 +0000244 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000246 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000247 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000248
Jim Laskey6267b2c2005-08-17 00:40:22 +0000249 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
251 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000252
Wesley Peck527da1b2010-11-23 03:31:01 +0000253 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
254 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
255 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
256 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000257
Chris Lattner84b49d52006-04-28 21:56:10 +0000258 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000259 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000260
Hal Finkel1996f3d2013-03-27 19:10:42 +0000261 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000262 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
263 // support continuation, user-level threading, and etc.. As a result, no
264 // other SjLj exception interfaces are implemented and please don't build
265 // your own exception handling based on them.
266 // LLVM/Clang supports zero-cost DWARF exception handling.
267 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
268 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000269
270 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000271 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000272 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
273 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000274 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000275 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
276 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
277 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
278 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000279 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000280 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
281 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000282
Nate Begemanf69d13b2008-08-11 17:36:31 +0000283 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000284 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000285
286 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000287 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
288 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000289
Nate Begemane74795c2006-01-25 18:21:52 +0000290 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000291 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000292
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000293 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000294 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000295 // VAARG always uses double-word chunks, so promote anything smaller.
296 setOperationAction(ISD::VAARG, MVT::i1, Promote);
297 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
298 setOperationAction(ISD::VAARG, MVT::i8, Promote);
299 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
300 setOperationAction(ISD::VAARG, MVT::i16, Promote);
301 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
302 setOperationAction(ISD::VAARG, MVT::i32, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::Other, Expand);
305 } else {
306 // VAARG is custom lowered with the 32-bit SVR4 ABI.
307 setOperationAction(ISD::VAARG, MVT::Other, Custom);
308 setOperationAction(ISD::VAARG, MVT::i64, Custom);
309 }
Roman Divacky4394e682011-06-28 15:30:42 +0000310 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000311 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000312
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000313 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000314 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
315 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
316 else
317 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
318
Chris Lattner5bd514d2006-01-15 09:02:48 +0000319 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000320 setOperationAction(ISD::VAEND , MVT::Other, Expand);
321 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
322 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
323 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
324 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000325
Chris Lattner6961fc72006-03-26 10:06:40 +0000326 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000327 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000328
Hal Finkel25c19922013-05-15 21:37:41 +0000329 // To handle counter-based loop conditions.
330 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
331
Dale Johannesen160be0f2008-11-07 22:54:33 +0000332 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
334 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
335 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
336 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
337 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
338 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
339 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000345
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000346 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000347 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000348 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
349 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
350 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
351 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000352 // This is just the low 32 bits of a (signed) fp->i64 conversion.
353 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000355
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000356 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000357 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000358 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000359 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000361 }
362
Hal Finkelf6d45f22013-04-01 17:52:07 +0000363 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000364 if (Subtarget.hasFPCVT()) {
365 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000366 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
367 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
368 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
369 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
370 }
371
372 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
376 }
377
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000378 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000379 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000380 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000381 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000382 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000383 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000384 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
385 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
386 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000388 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000389 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
390 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
391 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000392 }
Evan Cheng19264272006-03-01 01:11:20 +0000393
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000394 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000395 // First set operation action for all vector types to expand. Then we
396 // will selectively turn on ones that can be effectively codegen'd.
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000397 for (MVT VT : MVT::vector_valuetypes()) {
Chris Lattner06a21ba2006-04-16 01:37:57 +0000398 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000399 setOperationAction(ISD::ADD , VT, Legal);
400 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000401
Chris Lattner95c7adc2006-04-04 17:25:31 +0000402 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000403 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000404 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000405
406 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000407 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000408 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000409 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000410 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000411 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000412 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000413 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000414 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000415 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000416 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000417 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000418 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000419
Chris Lattner06a21ba2006-04-16 01:37:57 +0000420 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000421 setOperationAction(ISD::MUL , VT, Expand);
422 setOperationAction(ISD::SDIV, VT, Expand);
423 setOperationAction(ISD::SREM, VT, Expand);
424 setOperationAction(ISD::UDIV, VT, Expand);
425 setOperationAction(ISD::UREM, VT, Expand);
426 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000427 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000428 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000429 setOperationAction(ISD::FSQRT, VT, Expand);
430 setOperationAction(ISD::FLOG, VT, Expand);
431 setOperationAction(ISD::FLOG10, VT, Expand);
432 setOperationAction(ISD::FLOG2, VT, Expand);
433 setOperationAction(ISD::FEXP, VT, Expand);
434 setOperationAction(ISD::FEXP2, VT, Expand);
435 setOperationAction(ISD::FSIN, VT, Expand);
436 setOperationAction(ISD::FCOS, VT, Expand);
437 setOperationAction(ISD::FABS, VT, Expand);
438 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000439 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000440 setOperationAction(ISD::FCEIL, VT, Expand);
441 setOperationAction(ISD::FTRUNC, VT, Expand);
442 setOperationAction(ISD::FRINT, VT, Expand);
443 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000444 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
445 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
446 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000447 setOperationAction(ISD::MULHU, VT, Expand);
448 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000449 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
450 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
451 setOperationAction(ISD::UDIVREM, VT, Expand);
452 setOperationAction(ISD::SDIVREM, VT, Expand);
453 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
454 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000455 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000456 setOperationAction(ISD::CTPOP, VT, Expand);
457 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000458 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000459 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000460 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000461 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000462 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
463
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000464 for (MVT InnerVT : MVT::vector_valuetypes())
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000465 setTruncStoreAction(VT, InnerVT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000466 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
467 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
468 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000469 }
470
Chris Lattner95c7adc2006-04-04 17:25:31 +0000471 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
472 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000473 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000474
Owen Anderson9f944592009-08-11 20:47:22 +0000475 setOperationAction(ISD::AND , MVT::v4i32, Legal);
476 setOperationAction(ISD::OR , MVT::v4i32, Legal);
477 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
478 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000479 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000480 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000481 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000482 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
483 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
484 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
485 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000486 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
487 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
488 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
489 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000490
Craig Topperabadc662012-04-20 06:31:50 +0000491 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
492 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
493 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
494 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000495
Owen Anderson9f944592009-08-11 20:47:22 +0000496 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000497 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000498
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000499 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000500 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
501 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
502 }
503
Owen Anderson9f944592009-08-11 20:47:22 +0000504 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
505 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
506 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000507
Owen Anderson9f944592009-08-11 20:47:22 +0000508 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
509 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000510
Owen Anderson9f944592009-08-11 20:47:22 +0000511 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
512 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
513 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
514 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000515
516 // Altivec does not contain unordered floating-point compare instructions
517 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
518 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000519 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
520 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000521
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000522 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000523 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000524 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000525
526 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
527 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
528 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
529 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
530 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
531
532 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
533
534 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
535 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
536
537 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
538 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
539
Hal Finkel732f0f72014-03-26 12:49:28 +0000540 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
541 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
542 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
543 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
544 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
545
Hal Finkel27774d92014-03-13 07:58:58 +0000546 // Share the Altivec comparison restrictions.
547 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
548 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000549 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
550 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
551
Hal Finkel9281c9a2014-03-26 18:26:30 +0000552 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
553 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
554
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000555 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
556
Hal Finkel19be5062014-03-29 05:29:01 +0000557 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000558
559 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
560 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000561
562 // VSX v2i64 only supports non-arithmetic operations.
563 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
564 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
565
Hal Finkelad801b72014-03-27 21:26:33 +0000566 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
567 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
568 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
569
Hal Finkel777c9dd2014-03-29 16:04:40 +0000570 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
571
Hal Finkel9281c9a2014-03-26 18:26:30 +0000572 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
573 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
574 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
575 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
576
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000577 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
578
Hal Finkel7279f4b2014-03-26 19:13:54 +0000579 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
580 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
581 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
582 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
583
Hal Finkel5c0d1452014-03-30 13:22:59 +0000584 // Vector operation legalization checks the result type of
585 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
586 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
587 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
588 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
589 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
590
Hal Finkela6c8b512014-03-26 16:12:58 +0000591 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000592 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000593 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000594
Hal Finkel01fa7702014-12-03 00:19:17 +0000595 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000596 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000597
598 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000599
Robin Morissete1ca44b2014-10-02 22:27:07 +0000600 if (!isPPC64) {
601 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
602 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
603 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000604
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000605 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000606 // Altivec instructions set fields to all zeros or all ones.
607 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000608
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000609 if (!isPPC64) {
610 // These libcalls are not available in 32-bit.
611 setLibcallName(RTLIB::SHL_I128, nullptr);
612 setLibcallName(RTLIB::SRL_I128, nullptr);
613 setLibcallName(RTLIB::SRA_I128, nullptr);
614 }
615
Evan Cheng39e90022012-07-02 22:39:56 +0000616 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000617 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000618 setExceptionPointerRegister(PPC::X3);
619 setExceptionSelectorRegister(PPC::X4);
620 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000621 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000622 setExceptionPointerRegister(PPC::R3);
623 setExceptionSelectorRegister(PPC::R4);
624 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000625
Chris Lattnerf4184352006-03-01 04:57:39 +0000626 // We have target-specific dag combine patterns for the following nodes:
627 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel5efb9182015-01-06 06:01:57 +0000628 if (Subtarget.hasFPCVT())
629 setTargetDAGCombine(ISD::UINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000630 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000631 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000632 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000633 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000634 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000635 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000636 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000637 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
638 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000639
Hal Finkel46043ed2014-03-01 21:36:57 +0000640 setTargetDAGCombine(ISD::SIGN_EXTEND);
641 setTargetDAGCombine(ISD::ZERO_EXTEND);
642 setTargetDAGCombine(ISD::ANY_EXTEND);
643
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000644 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000645 setTargetDAGCombine(ISD::TRUNCATE);
646 setTargetDAGCombine(ISD::SETCC);
647 setTargetDAGCombine(ISD::SELECT_CC);
648 }
649
Hal Finkel2e103312013-04-03 04:01:11 +0000650 // Use reciprocal estimates.
651 if (TM.Options.UnsafeFPMath) {
652 setTargetDAGCombine(ISD::FDIV);
653 setTargetDAGCombine(ISD::FSQRT);
654 }
655
Dale Johannesen10432e52007-10-19 00:59:18 +0000656 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000657 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000658 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000659 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
660 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000661 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
662 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000663 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
664 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
665 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
666 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
667 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000668 }
669
Hal Finkel940ab932014-02-28 00:27:01 +0000670 // With 32 condition bits, we don't need to sink (and duplicate) compares
671 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000672 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000673 setHasMultipleConditionRegisters();
674
Hal Finkel65298572011-10-17 18:53:03 +0000675 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000676 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000677 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000678
Hal Finkeld73bfba2015-01-03 14:58:25 +0000679 switch (Subtarget.getDarwinDirective()) {
680 default: break;
681 case PPC::DIR_970:
682 case PPC::DIR_A2:
683 case PPC::DIR_E500mc:
684 case PPC::DIR_E5500:
685 case PPC::DIR_PWR4:
686 case PPC::DIR_PWR5:
687 case PPC::DIR_PWR5X:
688 case PPC::DIR_PWR6:
689 case PPC::DIR_PWR6X:
690 case PPC::DIR_PWR7:
691 case PPC::DIR_PWR8:
692 setPrefFunctionAlignment(4);
693 setPrefLoopAlignment(4);
694 break;
695 }
696
Eli Friedman30a49e92011-08-03 21:06:02 +0000697 setInsertFencesForAtomic(true);
698
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000699 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000700 setSchedulingPreference(Sched::Source);
701 else
702 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000703
Chris Lattnerf22556d2005-08-16 17:14:42 +0000704 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000705
Hal Finkeld73bfba2015-01-03 14:58:25 +0000706 // The Freescale cores do better with aggressive inlining of memcpy and
707 // friends. GCC uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000708 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
709 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000710 MaxStoresPerMemset = 32;
711 MaxStoresPerMemsetOptSize = 16;
712 MaxStoresPerMemcpy = 32;
713 MaxStoresPerMemcpyOptSize = 8;
714 MaxStoresPerMemmove = 32;
715 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000716 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000717}
718
Hal Finkel262a2242013-09-12 23:20:06 +0000719/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
720/// the desired ByVal argument alignment.
721static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
722 unsigned MaxMaxAlign) {
723 if (MaxAlign == MaxMaxAlign)
724 return;
725 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
726 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
727 MaxAlign = 32;
728 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
729 MaxAlign = 16;
730 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
731 unsigned EltAlign = 0;
732 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
733 if (EltAlign > MaxAlign)
734 MaxAlign = EltAlign;
735 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
736 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
737 unsigned EltAlign = 0;
738 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
739 if (EltAlign > MaxAlign)
740 MaxAlign = EltAlign;
741 if (MaxAlign == MaxMaxAlign)
742 break;
743 }
744 }
745}
746
Dale Johannesencbde4c22008-02-28 22:31:51 +0000747/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
748/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000749unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000750 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000751 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000752 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000753
754 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000755 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000756 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
757 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
758 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000759 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000760}
761
Chris Lattner347ed8a2006-01-09 23:52:17 +0000762const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
763 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000764 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000765 case PPCISD::FSEL: return "PPCISD::FSEL";
766 case PPCISD::FCFID: return "PPCISD::FCFID";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000767 case PPCISD::FCFIDU: return "PPCISD::FCFIDU";
768 case PPCISD::FCFIDS: return "PPCISD::FCFIDS";
769 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000770 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
771 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000772 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ";
773 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000774 case PPCISD::FRE: return "PPCISD::FRE";
775 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000776 case PPCISD::STFIWX: return "PPCISD::STFIWX";
777 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
778 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
779 case PPCISD::VPERM: return "PPCISD::VPERM";
Hal Finkel4edc66b2015-01-03 01:16:37 +0000780 case PPCISD::CMPB: return "PPCISD::CMPB";
Evan Cheng32e376f2008-07-12 02:23:19 +0000781 case PPCISD::Hi: return "PPCISD::Hi";
782 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000783 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000784 case PPCISD::LOAD: return "PPCISD::LOAD";
785 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000786 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
787 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
788 case PPCISD::SRL: return "PPCISD::SRL";
789 case PPCISD::SRA: return "PPCISD::SRA";
790 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000791 case PPCISD::CALL: return "PPCISD::CALL";
792 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000793 case PPCISD::CALL_TLS: return "PPCISD::CALL_TLS";
794 case PPCISD::CALL_NOP_TLS: return "PPCISD::CALL_NOP_TLS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000795 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000796 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Hal Finkelfc096c92014-12-23 22:29:40 +0000797 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000798 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +0000799 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +0000800 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
801 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000802 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000803 case PPCISD::VCMP: return "PPCISD::VCMP";
804 case PPCISD::VCMPo: return "PPCISD::VCMPo";
805 case PPCISD::LBRX: return "PPCISD::LBRX";
806 case PPCISD::STBRX: return "PPCISD::STBRX";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000807 case PPCISD::LFIWAX: return "PPCISD::LFIWAX";
808 case PPCISD::LFIWZX: return "PPCISD::LFIWZX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000809 case PPCISD::LARX: return "PPCISD::LARX";
810 case PPCISD::STCX: return "PPCISD::STCX";
811 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000812 case PPCISD::BDNZ: return "PPCISD::BDNZ";
813 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000814 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000815 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000816 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000817 case PPCISD::CR6SET: return "PPCISD::CR6SET";
818 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000819 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
820 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
821 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000822 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000823 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
824 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000825 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000826 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
827 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000828 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
829 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000830 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
831 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000832 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000833 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000834 }
835}
836
Matt Arsenault758659232013-05-18 00:21:46 +0000837EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000838 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000839 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000840 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000841}
842
Hal Finkel62ac7362014-09-19 11:42:56 +0000843bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
844 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
845 return true;
846}
847
Chris Lattner4211ca92006-04-14 06:01:58 +0000848//===----------------------------------------------------------------------===//
849// Node matching predicates, for use by the tblgen matching code.
850//===----------------------------------------------------------------------===//
851
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000852/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000853static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000854 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000855 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000856 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000857 // Maybe this has already been legalized into the constant pool?
858 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000859 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000860 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000861 }
862 return false;
863}
864
Chris Lattnere8b83b42006-04-06 17:23:16 +0000865/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
866/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000867static bool isConstantOrUndef(int Op, int Val) {
868 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000869}
870
871/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
872/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000873/// The ShuffleKind distinguishes between big-endian operations with
874/// two different inputs (0), either-endian operations with two identical
875/// inputs (1), and little-endian operantion with two different inputs (2).
876/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
877bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000878 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000879 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000880 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000881 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000882 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000883 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000884 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000885 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000886 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000887 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000888 return false;
889 for (unsigned i = 0; i != 16; ++i)
890 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
891 return false;
892 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000893 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000894 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000895 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
896 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000897 return false;
898 }
Chris Lattner1d338192006-04-06 18:26:28 +0000899 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000900}
901
902/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
903/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000904/// The ShuffleKind distinguishes between big-endian operations with
905/// two different inputs (0), either-endian operations with two identical
906/// inputs (1), and little-endian operantion with two different inputs (2).
907/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
908bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000909 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000910 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000911 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000912 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000913 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000914 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000915 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
916 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000917 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000918 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000919 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000920 return false;
921 for (unsigned i = 0; i != 16; i += 2)
922 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
923 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
924 return false;
925 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000926 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000927 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000928 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
929 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
930 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
931 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000932 return false;
933 }
Chris Lattner1d338192006-04-06 18:26:28 +0000934 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000935}
936
Chris Lattnerf38e0332006-04-06 22:02:42 +0000937/// isVMerge - Common function, used to match vmrg* shuffles.
938///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000939static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000940 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000941 if (N->getValueType(0) != MVT::v16i8)
942 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000943 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
944 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000945
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000946 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
947 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000948 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000949 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000950 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000951 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000952 return false;
953 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000954 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000955}
956
957/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000958/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000959/// The ShuffleKind distinguishes between big-endian merges with two
960/// different inputs (0), either-endian merges with two identical inputs (1),
961/// and little-endian merges with two different inputs (2). For the latter,
962/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000963bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000964 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000965 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000966 if (ShuffleKind == 1) // unary
967 return isVMerge(N, UnitSize, 0, 0);
968 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000969 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000970 else
971 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000972 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000973 if (ShuffleKind == 1) // unary
974 return isVMerge(N, UnitSize, 8, 8);
975 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000976 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000977 else
978 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000979 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000980}
981
982/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000983/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000984/// The ShuffleKind distinguishes between big-endian merges with two
985/// different inputs (0), either-endian merges with two identical inputs (1),
986/// and little-endian merges with two different inputs (2). For the latter,
987/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000988bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000989 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000990 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000991 if (ShuffleKind == 1) // unary
992 return isVMerge(N, UnitSize, 8, 8);
993 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000994 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000995 else
996 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000997 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000998 if (ShuffleKind == 1) // unary
999 return isVMerge(N, UnitSize, 0, 0);
1000 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001001 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001002 else
1003 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001004 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001005}
1006
1007
Chris Lattner1d338192006-04-06 18:26:28 +00001008/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
1009/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +00001010/// The ShuffleKind distinguishes between big-endian operations with two
1011/// different inputs (0), either-endian operations with two identical inputs
1012/// (1), and little-endian operations with two different inputs (2). For the
1013/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1014int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1015 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001016 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001017 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001018
1019 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001020
Chris Lattner1d338192006-04-06 18:26:28 +00001021 // Find the first non-undef value in the shuffle mask.
1022 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001023 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001024 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001025
Chris Lattner1d338192006-04-06 18:26:28 +00001026 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001027
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001028 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001029 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001030 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001031 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001032
Bill Schmidtf04e9982014-08-04 23:21:01 +00001033 ShiftAmt -= i;
Bill Schmidt42a69362014-08-05 20:47:25 +00001034 bool isLE = DAG.getTarget().getSubtargetImpl()->getDataLayout()->
1035 isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001036
Bill Schmidt42a69362014-08-05 20:47:25 +00001037 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001038 // Check the rest of the elements to see if they are consecutive.
1039 for (++i; i != 16; ++i)
1040 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1041 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001042 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001043 // Check the rest of the elements to see if they are consecutive.
1044 for (++i; i != 16; ++i)
1045 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1046 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001047 } else
1048 return -1;
1049
1050 if (ShuffleKind == 2 && isLE)
1051 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001052
Chris Lattner1d338192006-04-06 18:26:28 +00001053 return ShiftAmt;
1054}
Chris Lattnerffc47562006-03-20 06:33:01 +00001055
1056/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1057/// specifies a splat of a single element that is suitable for input to
1058/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001059bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001060 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001061 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001062
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001063 // This is a splat operation if each element of the permute is the same, and
1064 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001065 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001066
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001067 // FIXME: Handle UNDEF elements too!
1068 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001069 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001070
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001071 // Check that the indices are consecutive, in the case of a multi-byte element
1072 // splatted with a v16i8 mask.
1073 for (unsigned i = 1; i != EltSize; ++i)
1074 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001075 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001076
Chris Lattner95c7adc2006-04-04 17:25:31 +00001077 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001078 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001079 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001080 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001081 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001082 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001083 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001084}
1085
Evan Cheng581d2792007-07-30 07:51:22 +00001086/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1087/// are -0.0.
1088bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001089 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1090
1091 APInt APVal, APUndef;
1092 unsigned BitSize;
1093 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001094
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001095 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001096 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001097 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001098
Evan Cheng581d2792007-07-30 07:51:22 +00001099 return false;
1100}
1101
Chris Lattnerffc47562006-03-20 06:33:01 +00001102/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1103/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001104unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1105 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001106 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1107 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopherfc6de422014-08-05 02:39:49 +00001108 if (DAG.getSubtarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001109 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1110 else
1111 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001112}
1113
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001114/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001115/// by using a vspltis[bhw] instruction of the specified element size, return
1116/// the constant being splatted. The ByteSize field indicates the number of
1117/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001118SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001119 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001120
1121 // If ByteSize of the splat is bigger than the element size of the
1122 // build_vector, then we have a case where we are checking for a splat where
1123 // multiple elements of the buildvector are folded together into a single
1124 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1125 unsigned EltSize = 16/N->getNumOperands();
1126 if (EltSize < ByteSize) {
1127 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001128 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001129 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001130
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001131 // See if all of the elements in the buildvector agree across.
1132 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1133 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1134 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001135 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001136
Scott Michelcf0da6c2009-02-17 22:15:04 +00001137
Craig Topper062a2ba2014-04-25 05:30:21 +00001138 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001139 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1140 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001141 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001142 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001143
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001144 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1145 // either constant or undef values that are identical for each chunk. See
1146 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001147
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001148 // Check to see if all of the leading entries are either 0 or -1. If
1149 // neither, then this won't fit into the immediate field.
1150 bool LeadingZero = true;
1151 bool LeadingOnes = true;
1152 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001153 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001154
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001155 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1156 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1157 }
1158 // Finally, check the least significant entry.
1159 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001160 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001161 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001162 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001163 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001164 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001165 }
1166 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001167 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001168 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001169 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001170 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001171 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001172 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001173
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001174 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001175 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001176
Chris Lattner2771e2c2006-03-25 06:12:06 +00001177 // Check to see if this buildvec has a single non-undef value in its elements.
1178 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1179 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001180 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001181 OpVal = N->getOperand(i);
1182 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001183 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001184 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001185
Craig Topper062a2ba2014-04-25 05:30:21 +00001186 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001187
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001188 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001189 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001190 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001191 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001192 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001193 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001194 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001195 }
1196
1197 // If the splat value is larger than the element value, then we can never do
1198 // this splat. The only case that we could fit the replicated bits into our
1199 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001200 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001201
Chris Lattner2771e2c2006-03-25 06:12:06 +00001202 // If the element value is larger than the splat value, cut it in half and
1203 // check to see if the two halves are equal. Continue doing this until we
1204 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1205 while (ValSizeInBytes > ByteSize) {
1206 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001207
Chris Lattner2771e2c2006-03-25 06:12:06 +00001208 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001209 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1210 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001211 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001212 }
1213
1214 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001215 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001216
Evan Chengb1ddc982006-03-26 09:52:32 +00001217 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001218 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001219
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001220 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001221 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001222 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001223 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001224}
1225
Chris Lattner4211ca92006-04-14 06:01:58 +00001226//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001227// Addressing Mode Selection
1228//===----------------------------------------------------------------------===//
1229
1230/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1231/// or 64-bit immediate, and if the value can be accurately represented as a
1232/// sign extension from a 16-bit value. If so, this returns true and the
1233/// immediate.
1234static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001235 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001236 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001237
Dan Gohmaneffb8942008-09-12 16:56:44 +00001238 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001239 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001240 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001241 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001242 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001243}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001244static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001245 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001246}
1247
1248
1249/// SelectAddressRegReg - Given the specified addressed, check to see if it
1250/// can be represented as an indexed [r+r] operation. Returns false if it
1251/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001252bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1253 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001254 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001255 short imm = 0;
1256 if (N.getOpcode() == ISD::ADD) {
1257 if (isIntS16Immediate(N.getOperand(1), imm))
1258 return false; // r+i
1259 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1260 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001261
Chris Lattnera801fced2006-11-08 02:15:41 +00001262 Base = N.getOperand(0);
1263 Index = N.getOperand(1);
1264 return true;
1265 } else if (N.getOpcode() == ISD::OR) {
1266 if (isIntS16Immediate(N.getOperand(1), imm))
1267 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001268
Chris Lattnera801fced2006-11-08 02:15:41 +00001269 // If this is an or of disjoint bitfields, we can codegen this as an add
1270 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1271 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001272 APInt LHSKnownZero, LHSKnownOne;
1273 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001274 DAG.computeKnownBits(N.getOperand(0),
1275 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001276
Dan Gohmanf19609a2008-02-27 01:23:58 +00001277 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001278 DAG.computeKnownBits(N.getOperand(1),
1279 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001280 // If all of the bits are known zero on the LHS or RHS, the add won't
1281 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001282 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001283 Base = N.getOperand(0);
1284 Index = N.getOperand(1);
1285 return true;
1286 }
1287 }
1288 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001289
Chris Lattnera801fced2006-11-08 02:15:41 +00001290 return false;
1291}
1292
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001293// If we happen to be doing an i64 load or store into a stack slot that has
1294// less than a 4-byte alignment, then the frame-index elimination may need to
1295// use an indexed load or store instruction (because the offset may not be a
1296// multiple of 4). The extra register needed to hold the offset comes from the
1297// register scavenger, and it is possible that the scavenger will need to use
1298// an emergency spill slot. As a result, we need to make sure that a spill slot
1299// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1300// stack slot.
1301static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1302 // FIXME: This does not handle the LWA case.
1303 if (VT != MVT::i64)
1304 return;
1305
Hal Finkel7ab3db52013-07-10 15:29:01 +00001306 // NOTE: We'll exclude negative FIs here, which come from argument
1307 // lowering, because there are no known test cases triggering this problem
1308 // using packed structures (or similar). We can remove this exclusion if
1309 // we find such a test case. The reason why this is so test-case driven is
1310 // because this entire 'fixup' is only to prevent crashes (from the
1311 // register scavenger) on not-really-valid inputs. For example, if we have:
1312 // %a = alloca i1
1313 // %b = bitcast i1* %a to i64*
1314 // store i64* a, i64 b
1315 // then the store should really be marked as 'align 1', but is not. If it
1316 // were marked as 'align 1' then the indexed form would have been
1317 // instruction-selected initially, and the problem this 'fixup' is preventing
1318 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001319 if (FrameIdx < 0)
1320 return;
1321
1322 MachineFunction &MF = DAG.getMachineFunction();
1323 MachineFrameInfo *MFI = MF.getFrameInfo();
1324
1325 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1326 if (Align >= 4)
1327 return;
1328
1329 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1330 FuncInfo->setHasNonRISpills();
1331}
1332
Chris Lattnera801fced2006-11-08 02:15:41 +00001333/// Returns true if the address N can be represented by a base register plus
1334/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001335/// represented as reg+reg. If Aligned is true, only accept displacements
1336/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001337bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001338 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001339 SelectionDAG &DAG,
1340 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001341 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001342 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001343 // If this can be more profitably realized as r+r, fail.
1344 if (SelectAddressRegReg(N, Disp, Base, DAG))
1345 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001346
Chris Lattnera801fced2006-11-08 02:15:41 +00001347 if (N.getOpcode() == ISD::ADD) {
1348 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001349 if (isIntS16Immediate(N.getOperand(1), imm) &&
1350 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001351 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001352 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1353 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001354 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001355 } else {
1356 Base = N.getOperand(0);
1357 }
1358 return true; // [r+i]
1359 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1360 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001361 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001362 && "Cannot handle constant offsets yet!");
1363 Disp = N.getOperand(1).getOperand(0); // The global address.
1364 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001365 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001366 Disp.getOpcode() == ISD::TargetConstantPool ||
1367 Disp.getOpcode() == ISD::TargetJumpTable);
1368 Base = N.getOperand(0);
1369 return true; // [&g+r]
1370 }
1371 } else if (N.getOpcode() == ISD::OR) {
1372 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001373 if (isIntS16Immediate(N.getOperand(1), imm) &&
1374 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001375 // If this is an or of disjoint bitfields, we can codegen this as an add
1376 // (for better address arithmetic) if the LHS and RHS of the OR are
1377 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001378 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001379 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001380
Dan Gohmanf19609a2008-02-27 01:23:58 +00001381 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001382 // If all of the bits are known zero on the LHS or RHS, the add won't
1383 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001384 if (FrameIndexSDNode *FI =
1385 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1386 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1387 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1388 } else {
1389 Base = N.getOperand(0);
1390 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001391 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001392 return true;
1393 }
1394 }
1395 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1396 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001397
Chris Lattnera801fced2006-11-08 02:15:41 +00001398 // If this address fits entirely in a 16-bit sext immediate field, codegen
1399 // this as "d, 0"
1400 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001401 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001402 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001403 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001404 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001405 return true;
1406 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001407
1408 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001409 if ((CN->getValueType(0) == MVT::i32 ||
1410 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1411 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001412 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001413
Chris Lattnera801fced2006-11-08 02:15:41 +00001414 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001415 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001416
Owen Anderson9f944592009-08-11 20:47:22 +00001417 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1418 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001419 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001420 return true;
1421 }
1422 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001423
Chris Lattnera801fced2006-11-08 02:15:41 +00001424 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001425 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001426 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001427 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1428 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001429 Base = N;
1430 return true; // [r+0]
1431}
1432
1433/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1434/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001435bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1436 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001437 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001438 // Check to see if we can easily represent this as an [r+r] address. This
1439 // will fail if it thinks that the address is more profitably represented as
1440 // reg+imm, e.g. where imm = 0.
1441 if (SelectAddressRegReg(N, Base, Index, DAG))
1442 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001443
Chris Lattnera801fced2006-11-08 02:15:41 +00001444 // If the operand is an addition, always emit this as [r+r], since this is
1445 // better (for code size, and execution, as the memop does the add for free)
1446 // than emitting an explicit add.
1447 if (N.getOpcode() == ISD::ADD) {
1448 Base = N.getOperand(0);
1449 Index = N.getOperand(1);
1450 return true;
1451 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001452
Chris Lattnera801fced2006-11-08 02:15:41 +00001453 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001454 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001455 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001456 Index = N;
1457 return true;
1458}
1459
Chris Lattnera801fced2006-11-08 02:15:41 +00001460/// getPreIndexedAddressParts - returns true by value, base pointer and
1461/// offset pointer and addressing mode by reference if the node's address
1462/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001463bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1464 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001465 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001466 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001467 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001468
Ulrich Weigande90b0222013-03-22 14:58:48 +00001469 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001470 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001471 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001472 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001473 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1474 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001475 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001476 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001477 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001478 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001479 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001480 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001481 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001482 } else
1483 return false;
1484
Chris Lattner68371252006-11-14 01:38:31 +00001485 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001486 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001487 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001488
Ulrich Weigande90b0222013-03-22 14:58:48 +00001489 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1490
1491 // Common code will reject creating a pre-inc form if the base pointer
1492 // is a frame index, or if N is a store and the base pointer is either
1493 // the same as or a predecessor of the value being stored. Check for
1494 // those situations here, and try with swapped Base/Offset instead.
1495 bool Swap = false;
1496
1497 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1498 Swap = true;
1499 else if (!isLoad) {
1500 SDValue Val = cast<StoreSDNode>(N)->getValue();
1501 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1502 Swap = true;
1503 }
1504
1505 if (Swap)
1506 std::swap(Base, Offset);
1507
Hal Finkelca542be2012-06-20 15:43:03 +00001508 AM = ISD::PRE_INC;
1509 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001510 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001511
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001512 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001513 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001514 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001515 return false;
1516 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001517 // LDU/STU need an address with at least 4-byte alignment.
1518 if (Alignment < 4)
1519 return false;
1520
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001521 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001522 return false;
1523 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001524
Chris Lattnerb314b152006-11-11 00:08:42 +00001525 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001526 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1527 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001528 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001529 LD->getExtensionType() == ISD::SEXTLOAD &&
1530 isa<ConstantSDNode>(Offset))
1531 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001532 }
1533
Chris Lattnerce645542006-11-10 02:08:47 +00001534 AM = ISD::PRE_INC;
1535 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001536}
1537
1538//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001539// LowerOperation implementation
1540//===----------------------------------------------------------------------===//
1541
Chris Lattneredb9d842010-11-15 02:46:57 +00001542/// GetLabelAccessInfo - Return true if we should reference labels using a
1543/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1544static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001545 unsigned &LoOpFlags,
1546 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001547 HiOpFlags = PPCII::MO_HA;
1548 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001549
Hal Finkel3ee2af72014-07-18 23:29:49 +00001550 // Don't use the pic base if not in PIC relocation model.
1551 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1552
Chris Lattnerdd6df842010-11-15 03:13:19 +00001553 if (isPIC) {
1554 HiOpFlags |= PPCII::MO_PIC_FLAG;
1555 LoOpFlags |= PPCII::MO_PIC_FLAG;
1556 }
1557
1558 // If this is a reference to a global value that requires a non-lazy-ptr, make
1559 // sure that instruction lowering adds it.
1560 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1561 HiOpFlags |= PPCII::MO_NLP_FLAG;
1562 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001563
Chris Lattnerdd6df842010-11-15 03:13:19 +00001564 if (GV->hasHiddenVisibility()) {
1565 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1566 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1567 }
1568 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001569
Chris Lattneredb9d842010-11-15 02:46:57 +00001570 return isPIC;
1571}
1572
1573static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1574 SelectionDAG &DAG) {
1575 EVT PtrVT = HiPart.getValueType();
1576 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001577 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001578
1579 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1580 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001581
Chris Lattneredb9d842010-11-15 02:46:57 +00001582 // With PIC, the first instruction is actually "GR+hi(&G)".
1583 if (isPIC)
1584 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1585 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001586
Chris Lattneredb9d842010-11-15 02:46:57 +00001587 // Generate non-pic code that has direct accesses to the constant pool.
1588 // The address of the global is just (hi(&g)+lo(&g)).
1589 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1590}
1591
Scott Michelcf0da6c2009-02-17 22:15:04 +00001592SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001593 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001594 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001595 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001596 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001597
Roman Divackyace47072012-08-24 16:26:02 +00001598 // 64-bit SVR4 ABI code is always position-independent.
1599 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001600 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001601 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001602 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001603 DAG.getRegister(PPC::X2, MVT::i64));
1604 }
1605
Chris Lattneredb9d842010-11-15 02:46:57 +00001606 unsigned MOHiFlag, MOLoFlag;
1607 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001608
1609 if (isPIC && Subtarget.isSVR4ABI()) {
1610 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1611 PPCII::MO_PIC_FLAG);
1612 SDLoc DL(CP);
1613 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1614 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1615 }
1616
Chris Lattneredb9d842010-11-15 02:46:57 +00001617 SDValue CPIHi =
1618 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1619 SDValue CPILo =
1620 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1621 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001622}
1623
Dan Gohman21cea8a2010-04-17 15:26:15 +00001624SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001625 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001626 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001627
Roman Divackyace47072012-08-24 16:26:02 +00001628 // 64-bit SVR4 ABI code is always position-independent.
1629 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001630 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001631 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001632 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001633 DAG.getRegister(PPC::X2, MVT::i64));
1634 }
1635
Chris Lattneredb9d842010-11-15 02:46:57 +00001636 unsigned MOHiFlag, MOLoFlag;
1637 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001638
1639 if (isPIC && Subtarget.isSVR4ABI()) {
1640 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1641 PPCII::MO_PIC_FLAG);
1642 SDLoc DL(GA);
1643 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1644 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1645 }
1646
Chris Lattneredb9d842010-11-15 02:46:57 +00001647 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1648 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1649 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001650}
1651
Dan Gohman21cea8a2010-04-17 15:26:15 +00001652SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1653 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001654 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001655 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
1656 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001657
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001658 // 64-bit SVR4 ABI code is always position-independent.
1659 // The actual BlockAddress is stored in the TOC.
1660 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
1661 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
1662 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA,
1663 DAG.getRegister(PPC::X2, MVT::i64));
1664 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001665
Chris Lattneredb9d842010-11-15 02:46:57 +00001666 unsigned MOHiFlag, MOLoFlag;
1667 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001668 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1669 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001670 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1671}
1672
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001673// Generate a call to __tls_get_addr for the given GOT entry Op.
1674std::pair<SDValue,SDValue>
1675PPCTargetLowering::lowerTLSCall(SDValue Op, SDLoc dl,
1676 SelectionDAG &DAG) const {
1677
1678 Type *IntPtrTy = getDataLayout()->getIntPtrType(*DAG.getContext());
1679 TargetLowering::ArgListTy Args;
1680 TargetLowering::ArgListEntry Entry;
1681 Entry.Node = Op;
1682 Entry.Ty = IntPtrTy;
1683 Args.push_back(Entry);
1684
1685 TargetLowering::CallLoweringInfo CLI(DAG);
1686 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
1687 .setCallee(CallingConv::C, IntPtrTy,
1688 DAG.getTargetExternalSymbol("__tls_get_addr", getPointerTy()),
1689 std::move(Args), 0);
1690
1691 return LowerCallTo(CLI);
1692}
1693
Roman Divackye3f15c982012-06-04 17:36:38 +00001694SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1695 SelectionDAG &DAG) const {
1696
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001697 // FIXME: TLS addresses currently use medium model code sequences,
1698 // which is the most useful form. Eventually support for small and
1699 // large models could be added if users need it, at the cost of
1700 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001701 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001702 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001703 const GlobalValue *GV = GA->getGlobal();
1704 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001705 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001706 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
1707 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00001708
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001709 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001710
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001711 if (Model == TLSModel::LocalExec) {
1712 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001713 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001714 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001715 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001716 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1717 is64bit ? MVT::i64 : MVT::i32);
1718 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1719 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1720 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001721
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001722 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001723 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001724 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1725 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001726 SDValue GOTPtr;
1727 if (is64bit) {
1728 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1729 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1730 PtrVT, GOTReg, TGA);
1731 } else
1732 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001733 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001734 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001735 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001736 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001737
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001738 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001739 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1740 PPCII::MO_TLSGD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001741 SDValue GOTPtr;
1742 if (is64bit) {
1743 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1744 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1745 GOTReg, TGA);
1746 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001747 if (picLevel == PICLevel::Small)
1748 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1749 else
1750 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001751 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001752 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001753 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001754 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1755 return CallResult.first;
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001756 }
1757
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001758 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001759 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1760 PPCII::MO_TLSLD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001761 SDValue GOTPtr;
1762 if (is64bit) {
1763 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1764 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1765 GOTReg, TGA);
1766 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001767 if (picLevel == PICLevel::Small)
1768 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1769 else
1770 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001771 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001772 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001773 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001774 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1775 SDValue TLSAddr = CallResult.first;
1776 SDValue Chain = CallResult.second;
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001777 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001778 Chain, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001779 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1780 }
1781
1782 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001783}
1784
Chris Lattneredb9d842010-11-15 02:46:57 +00001785SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1786 SelectionDAG &DAG) const {
1787 EVT PtrVT = Op.getValueType();
1788 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001789 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001790 const GlobalValue *GV = GSDN->getGlobal();
1791
Chris Lattneredb9d842010-11-15 02:46:57 +00001792 // 64-bit SVR4 ABI code is always position-independent.
1793 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001794 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001795 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1796 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1797 DAG.getRegister(PPC::X2, MVT::i64));
1798 }
1799
Chris Lattnerdd6df842010-11-15 03:13:19 +00001800 unsigned MOHiFlag, MOLoFlag;
1801 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001802
Hal Finkel3ee2af72014-07-18 23:29:49 +00001803 if (isPIC && Subtarget.isSVR4ABI()) {
1804 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1805 GSDN->getOffset(),
1806 PPCII::MO_PIC_FLAG);
1807 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1808 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1809 }
1810
Chris Lattnerdd6df842010-11-15 03:13:19 +00001811 SDValue GAHi =
1812 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1813 SDValue GALo =
1814 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001815
Chris Lattnerdd6df842010-11-15 03:13:19 +00001816 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001817
Chris Lattnerdd6df842010-11-15 03:13:19 +00001818 // If the global reference is actually to a non-lazy-pointer, we have to do an
1819 // extra load to get the address of the global.
1820 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1821 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001822 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001823 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001824}
1825
Dan Gohman21cea8a2010-04-17 15:26:15 +00001826SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001827 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001828 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001829
Hal Finkel777c9dd2014-03-29 16:04:40 +00001830 if (Op.getValueType() == MVT::v2i64) {
1831 // When the operands themselves are v2i64 values, we need to do something
1832 // special because VSX has no underlying comparison operations for these.
1833 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1834 // Equality can be handled by casting to the legal type for Altivec
1835 // comparisons, everything else needs to be expanded.
1836 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1837 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1838 DAG.getSetCC(dl, MVT::v4i32,
1839 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1840 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1841 CC));
1842 }
1843
1844 return SDValue();
1845 }
1846
1847 // We handle most of these in the usual way.
1848 return Op;
1849 }
1850
Chris Lattner4211ca92006-04-14 06:01:58 +00001851 // If we're comparing for equality to zero, expose the fact that this is
1852 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1853 // fold the new nodes.
1854 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1855 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001856 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001857 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001858 if (VT.bitsLT(MVT::i32)) {
1859 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001860 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001861 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001862 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001863 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1864 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001865 DAG.getConstant(Log2b, MVT::i32));
1866 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001867 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001868 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001869 // optimized. FIXME: revisit this when we can custom lower all setcc
1870 // optimizations.
1871 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001872 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001873 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001874
Chris Lattner4211ca92006-04-14 06:01:58 +00001875 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001876 // by xor'ing the rhs with the lhs, which is faster than setting a
1877 // condition register, reading it back out, and masking the correct bit. The
1878 // normal approach here uses sub to do this instead of xor. Using xor exposes
1879 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001880 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001881 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001882 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001883 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001884 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001885 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001886 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001887 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001888}
1889
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001890SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001891 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001892 SDNode *Node = Op.getNode();
1893 EVT VT = Node->getValueType(0);
1894 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1895 SDValue InChain = Node->getOperand(0);
1896 SDValue VAListPtr = Node->getOperand(1);
1897 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001898 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001899
Roman Divacky4394e682011-06-28 15:30:42 +00001900 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1901
1902 // gpr_index
1903 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1904 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001905 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001906 InChain = GprIndex.getValue(1);
1907
1908 if (VT == MVT::i64) {
1909 // Check if GprIndex is even
1910 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1911 DAG.getConstant(1, MVT::i32));
1912 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1913 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1914 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1915 DAG.getConstant(1, MVT::i32));
1916 // Align GprIndex to be even if it isn't
1917 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1918 GprIndex);
1919 }
1920
1921 // fpr index is 1 byte after gpr
1922 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1923 DAG.getConstant(1, MVT::i32));
1924
1925 // fpr
1926 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1927 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001928 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001929 InChain = FprIndex.getValue(1);
1930
1931 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1932 DAG.getConstant(8, MVT::i32));
1933
1934 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1935 DAG.getConstant(4, MVT::i32));
1936
1937 // areas
1938 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001939 MachinePointerInfo(), false, false,
1940 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001941 InChain = OverflowArea.getValue(1);
1942
1943 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001944 MachinePointerInfo(), false, false,
1945 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001946 InChain = RegSaveArea.getValue(1);
1947
1948 // select overflow_area if index > 8
1949 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1950 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1951
Roman Divacky4394e682011-06-28 15:30:42 +00001952 // adjustment constant gpr_index * 4/8
1953 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1954 VT.isInteger() ? GprIndex : FprIndex,
1955 DAG.getConstant(VT.isInteger() ? 4 : 8,
1956 MVT::i32));
1957
1958 // OurReg = RegSaveArea + RegConstant
1959 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1960 RegConstant);
1961
1962 // Floating types are 32 bytes into RegSaveArea
1963 if (VT.isFloatingPoint())
1964 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1965 DAG.getConstant(32, MVT::i32));
1966
1967 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1968 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1969 VT.isInteger() ? GprIndex : FprIndex,
1970 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1971 MVT::i32));
1972
1973 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1974 VT.isInteger() ? VAListPtr : FprPtr,
1975 MachinePointerInfo(SV),
1976 MVT::i8, false, false, 0);
1977
1978 // determine if we should load from reg_save_area or overflow_area
1979 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1980
1981 // increase overflow_area by 4/8 if gpr/fpr > 8
1982 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1983 DAG.getConstant(VT.isInteger() ? 4 : 8,
1984 MVT::i32));
1985
1986 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1987 OverflowAreaPlusN);
1988
1989 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1990 OverflowAreaPtr,
1991 MachinePointerInfo(),
1992 MVT::i32, false, false, 0);
1993
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001994 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001995 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001996}
1997
Roman Divackyc3825df2013-07-25 21:36:47 +00001998SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1999 const PPCSubtarget &Subtarget) const {
2000 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
2001
2002 // We have to copy the entire va_list struct:
2003 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
2004 return DAG.getMemcpy(Op.getOperand(0), Op,
2005 Op.getOperand(1), Op.getOperand(2),
2006 DAG.getConstant(12, MVT::i32), 8, false, true,
2007 MachinePointerInfo(), MachinePointerInfo());
2008}
2009
Duncan Sandsa0984362011-09-06 13:37:06 +00002010SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
2011 SelectionDAG &DAG) const {
2012 return Op.getOperand(0);
2013}
2014
2015SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
2016 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00002017 SDValue Chain = Op.getOperand(0);
2018 SDValue Trmp = Op.getOperand(1); // trampoline
2019 SDValue FPtr = Op.getOperand(2); // nested function
2020 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00002021 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002022
Owen Anderson53aa7a92009-08-10 22:56:29 +00002023 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002024 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00002025 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002026 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002027 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002028
Scott Michelcf0da6c2009-02-17 22:15:04 +00002029 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002030 TargetLowering::ArgListEntry Entry;
2031
2032 Entry.Ty = IntPtrTy;
2033 Entry.Node = Trmp; Args.push_back(Entry);
2034
2035 // TrampSize == (isPPC64 ? 48 : 40);
2036 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002037 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002038 Args.push_back(Entry);
2039
2040 Entry.Node = FPtr; Args.push_back(Entry);
2041 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002042
Bill Wendling95e1af22008-09-17 00:30:57 +00002043 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002044 TargetLowering::CallLoweringInfo CLI(DAG);
2045 CLI.setDebugLoc(dl).setChain(Chain)
2046 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002047 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2048 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002049
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002050 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002051 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002052}
2053
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002054SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002055 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002056 MachineFunction &MF = DAG.getMachineFunction();
2057 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2058
Andrew Trickef9de2a2013-05-25 02:42:55 +00002059 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002060
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002061 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002062 // vastart just stores the address of the VarArgsFrameIndex slot into the
2063 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002064 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002065 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002066 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002067 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2068 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002069 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002070 }
2071
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002072 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002073 // We suppose the given va_list is already allocated.
2074 //
2075 // typedef struct {
2076 // char gpr; /* index into the array of 8 GPRs
2077 // * stored in the register save area
2078 // * gpr=0 corresponds to r3,
2079 // * gpr=1 to r4, etc.
2080 // */
2081 // char fpr; /* index into the array of 8 FPRs
2082 // * stored in the register save area
2083 // * fpr=0 corresponds to f1,
2084 // * fpr=1 to f2, etc.
2085 // */
2086 // char *overflow_arg_area;
2087 // /* location on stack that holds
2088 // * the next overflow argument
2089 // */
2090 // char *reg_save_area;
2091 // /* where r3:r10 and f1:f8 (if saved)
2092 // * are stored
2093 // */
2094 // } va_list[1];
2095
2096
Dan Gohman31ae5862010-04-17 14:41:14 +00002097 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2098 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002099
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002100
Owen Anderson53aa7a92009-08-10 22:56:29 +00002101 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002102
Dan Gohman31ae5862010-04-17 14:41:14 +00002103 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2104 PtrVT);
2105 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2106 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002107
Duncan Sands13237ac2008-06-06 12:08:01 +00002108 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002109 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002110
Duncan Sands13237ac2008-06-06 12:08:01 +00002111 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002112 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002113
2114 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002115 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002116
Dan Gohman2d489b52008-02-06 22:27:42 +00002117 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002118
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002119 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002120 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002121 Op.getOperand(1),
2122 MachinePointerInfo(SV),
2123 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002124 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002125 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002126 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002127
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002128 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002129 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002130 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2131 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002132 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002133 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002134 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002135
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002136 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002137 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002138 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2139 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002140 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002141 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002142 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002143
2144 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002145 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2146 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002147 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002148
Chris Lattner4211ca92006-04-14 06:01:58 +00002149}
2150
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002151#include "PPCGenCallingConv.inc"
2152
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002153// Function whose sole purpose is to kill compiler warnings
2154// stemming from unused functions included from PPCGenCallingConv.inc.
2155CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002156 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002157}
2158
Bill Schmidt230b4512013-06-12 16:39:22 +00002159bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2160 CCValAssign::LocInfo &LocInfo,
2161 ISD::ArgFlagsTy &ArgFlags,
2162 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002163 return true;
2164}
2165
Bill Schmidt230b4512013-06-12 16:39:22 +00002166bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2167 MVT &LocVT,
2168 CCValAssign::LocInfo &LocInfo,
2169 ISD::ArgFlagsTy &ArgFlags,
2170 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002171 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002172 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2173 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2174 };
2175 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002176
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002177 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2178
2179 // Skip one register if the first unallocated register has an even register
2180 // number and there are still argument registers available which have not been
2181 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2182 // need to skip a register if RegNum is odd.
2183 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2184 State.AllocateReg(ArgRegs[RegNum]);
2185 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002186
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002187 // Always return false here, as this function only makes sure that the first
2188 // unallocated register has an odd register number and does not actually
2189 // allocate a register for the current argument.
2190 return false;
2191}
2192
Bill Schmidt230b4512013-06-12 16:39:22 +00002193bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2194 MVT &LocVT,
2195 CCValAssign::LocInfo &LocInfo,
2196 ISD::ArgFlagsTy &ArgFlags,
2197 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002198 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002199 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2200 PPC::F8
2201 };
2202
2203 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002204
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002205 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2206
2207 // If there is only one Floating-point register left we need to put both f64
2208 // values of a split ppc_fp128 value on the stack.
2209 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2210 State.AllocateReg(ArgRegs[RegNum]);
2211 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002212
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002213 // Always return false here, as this function only makes sure that the two f64
2214 // values a ppc_fp128 value is split into are both passed in registers or both
2215 // passed on the stack and does not actually allocate a register for the
2216 // current argument.
2217 return false;
2218}
2219
Chris Lattner43df5b32007-02-25 05:34:32 +00002220/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002221/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002222static const MCPhysReg *GetFPR() {
2223 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002224 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002225 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002226 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002227
Chris Lattner43df5b32007-02-25 05:34:32 +00002228 return FPR;
2229}
2230
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002231/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2232/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002233static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002234 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002235 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002236 if (Flags.isByVal())
2237 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002238
2239 // Round up to multiples of the pointer size, except for array members,
2240 // which are always packed.
2241 if (!Flags.isInConsecutiveRegs())
2242 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002243
2244 return ArgSize;
2245}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002246
2247/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2248/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002249static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2250 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002251 unsigned PtrByteSize) {
2252 unsigned Align = PtrByteSize;
2253
2254 // Altivec parameters are padded to a 16 byte boundary.
2255 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2256 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2257 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2258 Align = 16;
2259
2260 // ByVal parameters are aligned as requested.
2261 if (Flags.isByVal()) {
2262 unsigned BVAlign = Flags.getByValAlign();
2263 if (BVAlign > PtrByteSize) {
2264 if (BVAlign % PtrByteSize != 0)
2265 llvm_unreachable(
2266 "ByVal alignment is not a multiple of the pointer size");
2267
2268 Align = BVAlign;
2269 }
2270 }
2271
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002272 // Array members are always packed to their original alignment.
2273 if (Flags.isInConsecutiveRegs()) {
2274 // If the array member was split into multiple registers, the first
2275 // needs to be aligned to the size of the full type. (Except for
2276 // ppcf128, which is only aligned as its f64 components.)
2277 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2278 Align = OrigVT.getStoreSize();
2279 else
2280 Align = ArgVT.getStoreSize();
2281 }
2282
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002283 return Align;
2284}
2285
Ulrich Weigand8658f172014-07-20 23:43:15 +00002286/// CalculateStackSlotUsed - Return whether this argument will use its
2287/// stack slot (instead of being passed in registers). ArgOffset,
2288/// AvailableFPRs, and AvailableVRs must hold the current argument
2289/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002290static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2291 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002292 unsigned PtrByteSize,
2293 unsigned LinkageSize,
2294 unsigned ParamAreaSize,
2295 unsigned &ArgOffset,
2296 unsigned &AvailableFPRs,
2297 unsigned &AvailableVRs) {
2298 bool UseMemory = false;
2299
2300 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002301 unsigned Align =
2302 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002303 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2304 // If there's no space left in the argument save area, we must
2305 // use memory (this check also catches zero-sized arguments).
2306 if (ArgOffset >= LinkageSize + ParamAreaSize)
2307 UseMemory = true;
2308
2309 // Allocate argument on the stack.
2310 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002311 if (Flags.isInConsecutiveRegsLast())
2312 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002313 // If we overran the argument save area, we must use memory
2314 // (this check catches arguments passed partially in memory)
2315 if (ArgOffset > LinkageSize + ParamAreaSize)
2316 UseMemory = true;
2317
2318 // However, if the argument is actually passed in an FPR or a VR,
2319 // we don't use memory after all.
2320 if (!Flags.isByVal()) {
2321 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2322 if (AvailableFPRs > 0) {
2323 --AvailableFPRs;
2324 return false;
2325 }
2326 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2327 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2328 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2329 if (AvailableVRs > 0) {
2330 --AvailableVRs;
2331 return false;
2332 }
2333 }
2334
2335 return UseMemory;
2336}
2337
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002338/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2339/// ensure minimum alignment required for target.
2340static unsigned EnsureStackAlignment(const TargetMachine &Target,
2341 unsigned NumBytes) {
Eric Christopherd9134482014-08-04 21:25:23 +00002342 unsigned TargetAlign =
2343 Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002344 unsigned AlignMask = TargetAlign - 1;
2345 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2346 return NumBytes;
2347}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002348
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002349SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002350PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002351 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002352 const SmallVectorImpl<ISD::InputArg>
2353 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002354 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002355 SmallVectorImpl<SDValue> &InVals)
2356 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002357 if (Subtarget.isSVR4ABI()) {
2358 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002359 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2360 dl, DAG, InVals);
2361 else
2362 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2363 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002364 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002365 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2366 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002367 }
2368}
2369
2370SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002371PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002372 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002373 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002374 const SmallVectorImpl<ISD::InputArg>
2375 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002376 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002377 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002378
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002379 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002380 // +-----------------------------------+
2381 // +--> | Back chain |
2382 // | +-----------------------------------+
2383 // | | Floating-point register save area |
2384 // | +-----------------------------------+
2385 // | | General register save area |
2386 // | +-----------------------------------+
2387 // | | CR save word |
2388 // | +-----------------------------------+
2389 // | | VRSAVE save word |
2390 // | +-----------------------------------+
2391 // | | Alignment padding |
2392 // | +-----------------------------------+
2393 // | | Vector register save area |
2394 // | +-----------------------------------+
2395 // | | Local variable space |
2396 // | +-----------------------------------+
2397 // | | Parameter list area |
2398 // | +-----------------------------------+
2399 // | | LR save word |
2400 // | +-----------------------------------+
2401 // SP--> +--- | Back chain |
2402 // +-----------------------------------+
2403 //
2404 // Specifications:
2405 // System V Application Binary Interface PowerPC Processor Supplement
2406 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002407
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002408 MachineFunction &MF = DAG.getMachineFunction();
2409 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002410 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002411
Owen Anderson53aa7a92009-08-10 22:56:29 +00002412 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002413 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002414 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2415 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002416 unsigned PtrByteSize = 4;
2417
2418 // Assign locations to all of the incoming arguments.
2419 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002420 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2421 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002422
2423 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002424 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002425 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002426
Bill Schmidtef17c142013-02-06 17:33:58 +00002427 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002428
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002429 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2430 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002431
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002432 // Arguments stored in registers.
2433 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002434 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002435 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002436
Owen Anderson9f944592009-08-11 20:47:22 +00002437 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002438 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002439 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002440 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002441 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002442 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002443 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002444 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002445 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002446 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002447 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002448 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002449 RC = &PPC::VSFRCRegClass;
2450 else
2451 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002452 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002453 case MVT::v16i8:
2454 case MVT::v8i16:
2455 case MVT::v4i32:
2456 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002457 RC = &PPC::VRRCRegClass;
2458 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002459 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002460 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002461 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002462 break;
2463 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002464
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002465 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002466 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002467 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2468 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2469
2470 if (ValVT == MVT::i1)
2471 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002472
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002473 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002474 } else {
2475 // Argument stored in memory.
2476 assert(VA.isMemLoc());
2477
Hal Finkel940ab932014-02-28 00:27:01 +00002478 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002479 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002480 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002481
2482 // Create load nodes to retrieve arguments from the stack.
2483 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002484 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2485 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002486 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002487 }
2488 }
2489
2490 // Assign locations to all of the incoming aggregate by value arguments.
2491 // Aggregates passed by value are stored in the local variable space of the
2492 // caller's stack frame, right above the parameter list area.
2493 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002494 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002495 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002496
2497 // Reserve stack space for the allocations in CCInfo.
2498 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2499
Bill Schmidtef17c142013-02-06 17:33:58 +00002500 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002501
2502 // Area that is at least reserved in the caller of this function.
2503 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002504 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002505
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002506 // Set the size that is at least reserved in caller of this function. Tail
2507 // call optimized function's reserved stack space needs to be aligned so that
2508 // taking the difference between two stack areas will result in an aligned
2509 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002510 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2511 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002512
2513 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002514
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002515 // If the function takes variable number of arguments, make a frame index for
2516 // the start of the first vararg value... for expansion of llvm.va_start.
2517 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002518 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002519 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2520 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2521 };
2522 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2523
Craig Topper840beec2014-04-04 05:16:06 +00002524 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002525 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2526 PPC::F8
2527 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002528 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2529 if (DisablePPCFloatInVariadic)
2530 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002531
Dan Gohman31ae5862010-04-17 14:41:14 +00002532 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2533 NumGPArgRegs));
2534 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2535 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002536
2537 // Make room for NumGPArgRegs and NumFPArgRegs.
2538 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002539 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002540
Dan Gohman31ae5862010-04-17 14:41:14 +00002541 FuncInfo->setVarArgsStackOffset(
2542 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002543 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002544
Dan Gohman31ae5862010-04-17 14:41:14 +00002545 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2546 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002547
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002548 // The fixed integer arguments of a variadic function are stored to the
2549 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2550 // the result of va_next.
2551 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2552 // Get an existing live-in vreg, or add a new one.
2553 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2554 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002555 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002556
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002557 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002558 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2559 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002560 MemOps.push_back(Store);
2561 // Increment the address by four for the next argument to store
2562 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2563 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2564 }
2565
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002566 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2567 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002568 // The double arguments are stored to the VarArgsFrameIndex
2569 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002570 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2571 // Get an existing live-in vreg, or add a new one.
2572 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2573 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002574 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002575
Owen Anderson9f944592009-08-11 20:47:22 +00002576 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002577 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2578 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002579 MemOps.push_back(Store);
2580 // Increment the address by eight for the next argument to store
Craig Topper7ff15922014-09-10 04:51:36 +00002581 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002582 PtrVT);
2583 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2584 }
2585 }
2586
2587 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002588 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002589
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002590 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002591}
2592
Bill Schmidt57d6de52012-10-23 15:51:16 +00002593// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2594// value to MVT::i64 and then truncate to the correct register size.
2595SDValue
2596PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2597 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002598 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002599 if (Flags.isSExt())
2600 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2601 DAG.getValueType(ObjectVT));
2602 else if (Flags.isZExt())
2603 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2604 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002605
Hal Finkel940ab932014-02-28 00:27:01 +00002606 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002607}
2608
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002609SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002610PPCTargetLowering::LowerFormalArguments_64SVR4(
2611 SDValue Chain,
2612 CallingConv::ID CallConv, bool isVarArg,
2613 const SmallVectorImpl<ISD::InputArg>
2614 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002615 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002616 SmallVectorImpl<SDValue> &InVals) const {
2617 // TODO: add description of PPC stack frame format, or at least some docs.
2618 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002619 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002620 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002621 MachineFunction &MF = DAG.getMachineFunction();
2622 MachineFrameInfo *MFI = MF.getFrameInfo();
2623 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2624
2625 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2626 // Potential tail calls could cause overwriting of argument stack slots.
2627 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2628 (CallConv == CallingConv::Fast));
2629 unsigned PtrByteSize = 8;
2630
Ulrich Weigand8658f172014-07-20 23:43:15 +00002631 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2632 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002633
Craig Topper840beec2014-04-04 05:16:06 +00002634 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002635 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2636 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2637 };
2638
Craig Topper840beec2014-04-04 05:16:06 +00002639 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002640
Craig Topper840beec2014-04-04 05:16:06 +00002641 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002642 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2643 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2644 };
Craig Topper840beec2014-04-04 05:16:06 +00002645 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002646 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2647 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2648 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002649
2650 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2651 const unsigned Num_FPR_Regs = 13;
2652 const unsigned Num_VR_Regs = array_lengthof(VR);
2653
Ulrich Weigand8658f172014-07-20 23:43:15 +00002654 // Do a first pass over the arguments to determine whether the ABI
2655 // guarantees that our caller has allocated the parameter save area
2656 // on its stack frame. In the ELFv1 ABI, this is always the case;
2657 // in the ELFv2 ABI, it is true if this is a vararg function or if
2658 // any parameter is located in a stack slot.
2659
2660 bool HasParameterArea = !isELFv2ABI || isVarArg;
2661 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2662 unsigned NumBytes = LinkageSize;
2663 unsigned AvailableFPRs = Num_FPR_Regs;
2664 unsigned AvailableVRs = Num_VR_Regs;
2665 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002666 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002667 PtrByteSize, LinkageSize, ParamAreaSize,
2668 NumBytes, AvailableFPRs, AvailableVRs))
2669 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002670
2671 // Add DAG nodes to load the arguments or copy them out of registers. On
2672 // entry to a function on PPC, the arguments start after the linkage area,
2673 // although the first ones are often in registers.
2674
Ulrich Weigand8658f172014-07-20 23:43:15 +00002675 unsigned ArgOffset = LinkageSize;
2676 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002677 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002678 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002679 unsigned CurArgIdx = 0;
2680 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002681 SDValue ArgVal;
2682 bool needsLoad = false;
2683 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002684 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002685 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002686 unsigned ArgSize = ObjSize;
2687 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002688 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2689 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002690
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002691 /* Respect alignment of argument on the stack. */
2692 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002693 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002694 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002695 unsigned CurArgOffset = ArgOffset;
2696
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002697 /* Compute GPR index associated with argument offset. */
2698 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2699 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002700
2701 // FIXME the codegen can be much improved in some cases.
2702 // We do not have to keep everything in memory.
2703 if (Flags.isByVal()) {
2704 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2705 ObjSize = Flags.getByValSize();
2706 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002707 // Empty aggregate parameters do not take up registers. Examples:
2708 // struct { } a;
2709 // union { } b;
2710 // int c[0];
2711 // etc. However, we have to provide a place-holder in InVals, so
2712 // pretend we have an 8-byte item at the current address for that
2713 // purpose.
2714 if (!ObjSize) {
2715 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2716 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2717 InVals.push_back(FIN);
2718 continue;
2719 }
Hal Finkel262a2242013-09-12 23:20:06 +00002720
Ulrich Weigand24195972014-07-20 22:36:52 +00002721 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002722 // by the argument. If the argument is (fully or partially) on
2723 // the stack, or if the argument is fully in registers but the
2724 // caller has allocated the parameter save anyway, we can refer
2725 // directly to the caller's stack frame. Otherwise, create a
2726 // local copy in our own frame.
2727 int FI;
2728 if (HasParameterArea ||
2729 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00002730 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002731 else
2732 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002733 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002734
Ulrich Weigand24195972014-07-20 22:36:52 +00002735 // Handle aggregates smaller than 8 bytes.
2736 if (ObjSize < PtrByteSize) {
2737 // The value of the object is its address, which differs from the
2738 // address of the enclosing doubleword on big-endian systems.
2739 SDValue Arg = FIN;
2740 if (!isLittleEndian) {
2741 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2742 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2743 }
2744 InVals.push_back(Arg);
2745
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002746 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002747 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002748 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002749 SDValue Store;
2750
2751 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2752 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2753 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002754 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002755 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002756 ObjType, false, false, 0);
2757 } else {
2758 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2759 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002760 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002761 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002762 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002763 false, false, 0);
2764 }
2765
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002766 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002767 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002768 // Whether we copied from a register or not, advance the offset
2769 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002770 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002771 continue;
2772 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002773
Ulrich Weigand24195972014-07-20 22:36:52 +00002774 // The value of the object is its address, which is the address of
2775 // its first stack doubleword.
2776 InVals.push_back(FIN);
2777
2778 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002779 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002780 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002781 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002782
2783 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2784 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2785 SDValue Addr = FIN;
2786 if (j) {
2787 SDValue Off = DAG.getConstant(j, PtrVT);
2788 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002789 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002790 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2791 MachinePointerInfo(FuncArg, j),
2792 false, false, 0);
2793 MemOps.push_back(Store);
2794 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002795 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002796 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002797 continue;
2798 }
2799
2800 switch (ObjectVT.getSimpleVT().SimpleTy) {
2801 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002802 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002803 case MVT::i32:
2804 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002805 // These can be scalar arguments or elements of an integer array type
2806 // passed directly. Clang may use those instead of "byval" aggregate
2807 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002808 if (GPR_idx != Num_GPR_Regs) {
2809 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2810 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2811
Hal Finkel940ab932014-02-28 00:27:01 +00002812 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002813 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2814 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002815 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002816 } else {
2817 needsLoad = true;
2818 ArgSize = PtrByteSize;
2819 }
2820 ArgOffset += 8;
2821 break;
2822
2823 case MVT::f32:
2824 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002825 // These can be scalar arguments or elements of a float array type
2826 // passed directly. The latter are used to implement ELFv2 homogenous
2827 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002828 if (FPR_idx != Num_FPR_Regs) {
2829 unsigned VReg;
2830
2831 if (ObjectVT == MVT::f32)
2832 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2833 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002834 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002835 &PPC::VSFRCRegClass :
2836 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002837
2838 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2839 ++FPR_idx;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002840 } else if (GPR_idx != Num_GPR_Regs) {
2841 // This can only ever happen in the presence of f32 array types,
2842 // since otherwise we never run out of FPRs before running out
2843 // of GPRs.
2844 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2845 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2846
2847 if (ObjectVT == MVT::f32) {
2848 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2849 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2850 DAG.getConstant(32, MVT::i32));
2851 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2852 }
2853
2854 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002855 } else {
2856 needsLoad = true;
2857 }
2858
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002859 // When passing an array of floats, the array occupies consecutive
2860 // space in the argument area; only round up to the next doubleword
2861 // at the end of the array. Otherwise, each float takes 8 bytes.
2862 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2863 ArgOffset += ArgSize;
2864 if (Flags.isInConsecutiveRegsLast())
2865 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002866 break;
2867 case MVT::v4f32:
2868 case MVT::v4i32:
2869 case MVT::v8i16:
2870 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002871 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002872 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002873 // These can be scalar arguments or elements of a vector array type
2874 // passed directly. The latter are used to implement ELFv2 homogenous
2875 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002876 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002877 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2878 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2879 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002880 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002881 ++VR_idx;
2882 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002883 needsLoad = true;
2884 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002885 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002886 break;
2887 }
2888
2889 // We need to load the argument to a virtual register if we determined
2890 // above that we ran out of physical registers of the appropriate type.
2891 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002892 if (ObjSize < ArgSize && !isLittleEndian)
2893 CurArgOffset += ArgSize - ObjSize;
2894 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002895 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2896 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2897 false, false, false, 0);
2898 }
2899
2900 InVals.push_back(ArgVal);
2901 }
2902
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002903 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002904 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002905 if (HasParameterArea)
2906 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2907 else
2908 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002909
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002910 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002911 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002912 // taking the difference between two stack areas will result in an aligned
2913 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002914 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2915 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002916
2917 // If the function takes variable number of arguments, make a frame index for
2918 // the start of the first vararg value... for expansion of llvm.va_start.
2919 if (isVarArg) {
2920 int Depth = ArgOffset;
2921
2922 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002923 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002924 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2925
2926 // If this function is vararg, store any remaining integer argument regs
2927 // to their spots on the stack so that they may be loaded by deferencing the
2928 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002929 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2930 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002931 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2932 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2933 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2934 MachinePointerInfo(), false, false, 0);
2935 MemOps.push_back(Store);
2936 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002937 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002938 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2939 }
2940 }
2941
2942 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002943 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002944
2945 return Chain;
2946}
2947
2948SDValue
2949PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002950 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002951 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002952 const SmallVectorImpl<ISD::InputArg>
2953 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002954 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002955 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002956 // TODO: add description of PPC stack frame format, or at least some docs.
2957 //
2958 MachineFunction &MF = DAG.getMachineFunction();
2959 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002960 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002961
Owen Anderson53aa7a92009-08-10 22:56:29 +00002962 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002963 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002964 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002965 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2966 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002967 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002968
Ulrich Weigand8658f172014-07-20 23:43:15 +00002969 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2970 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002971 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002972 // Area that is at least reserved in caller of this function.
2973 unsigned MinReservedArea = ArgOffset;
2974
Craig Topper840beec2014-04-04 05:16:06 +00002975 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002976 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2977 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2978 };
Craig Topper840beec2014-04-04 05:16:06 +00002979 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002980 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2981 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2982 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002983
Craig Topper840beec2014-04-04 05:16:06 +00002984 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002985
Craig Topper840beec2014-04-04 05:16:06 +00002986 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002987 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2988 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2989 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002990
Owen Andersone2f23a32007-09-07 04:06:50 +00002991 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002992 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002993 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002994
2995 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002996
Craig Topper840beec2014-04-04 05:16:06 +00002997 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002998
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002999 // In 32-bit non-varargs functions, the stack space for vectors is after the
3000 // stack space for non-vectors. We do not use this space unless we have
3001 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00003002 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003003 // that out...for the pathological case, compute VecArgOffset as the
3004 // start of the vector parameter area. Computing VecArgOffset is the
3005 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003006 unsigned VecArgOffset = ArgOffset;
3007 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003008 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003009 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003010 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003011 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003012
Duncan Sandsd97eea32008-03-21 09:14:45 +00003013 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003014 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00003015 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003016 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003017 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3018 VecArgOffset += ArgSize;
3019 continue;
3020 }
3021
Owen Anderson9f944592009-08-11 20:47:22 +00003022 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003023 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003024 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003025 case MVT::i32:
3026 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003027 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003028 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003029 case MVT::i64: // PPC64
3030 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003031 // FIXME: We are guaranteed to be !isPPC64 at this point.
3032 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003033 VecArgOffset += 8;
3034 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003035 case MVT::v4f32:
3036 case MVT::v4i32:
3037 case MVT::v8i16:
3038 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003039 // Nothing to do, we're only looking at Nonvector args here.
3040 break;
3041 }
3042 }
3043 }
3044 // We've found where the vector parameter area in memory is. Skip the
3045 // first 12 parameters; these don't use that memory.
3046 VecArgOffset = ((VecArgOffset+15)/16)*16;
3047 VecArgOffset += 12*16;
3048
Chris Lattner4302e8f2006-05-16 18:18:50 +00003049 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003050 // entry to a function on PPC, the arguments start after the linkage area,
3051 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003052
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003053 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003054 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003055 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003056 unsigned CurArgIdx = 0;
3057 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003058 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003059 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003060 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003061 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003062 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003063 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003064 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3065 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003066
Chris Lattner318f0d22006-05-16 18:51:52 +00003067 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003068
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003069 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003070 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3071 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003072 if (isVarArg || isPPC64) {
3073 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003074 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003075 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003076 PtrByteSize);
3077 } else nAltivecParamsAtEnd++;
3078 } else
3079 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003080 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003081 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003082 PtrByteSize);
3083
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003084 // FIXME the codegen can be much improved in some cases.
3085 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003086 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003087 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003088 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003089 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003090 // Objects of size 1 and 2 are right justified, everything else is
3091 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003092 if (ObjSize==1 || ObjSize==2) {
3093 CurArgOffset = CurArgOffset + (4 - ObjSize);
3094 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003095 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003096 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003097 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003098 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003099 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003100 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003101 unsigned VReg;
3102 if (isPPC64)
3103 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3104 else
3105 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003106 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003107 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003108 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003109 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003110 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003111 MemOps.push_back(Store);
3112 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003113 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003114
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003115 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003116
Dale Johannesen21a8f142008-03-08 01:41:42 +00003117 continue;
3118 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003119 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3120 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003121 // to memory. ArgOffset will be the address of the beginning
3122 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003123 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003124 unsigned VReg;
3125 if (isPPC64)
3126 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3127 else
3128 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003129 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003130 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003131 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003132 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003133 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003134 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003135 MemOps.push_back(Store);
3136 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003137 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003138 } else {
3139 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3140 break;
3141 }
3142 }
3143 continue;
3144 }
3145
Owen Anderson9f944592009-08-11 20:47:22 +00003146 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003147 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003148 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003149 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003150 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003151 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003152 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003153 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003154
3155 if (ObjectVT == MVT::i1)
3156 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3157
Bill Wendling968f32c2008-03-07 20:49:02 +00003158 ++GPR_idx;
3159 } else {
3160 needsLoad = true;
3161 ArgSize = PtrByteSize;
3162 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003163 // All int arguments reserve stack space in the Darwin ABI.
3164 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003165 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003166 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003167 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003168 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003169 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003170 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003171 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003172
Hal Finkel940ab932014-02-28 00:27:01 +00003173 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003174 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003175 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003176 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003177
Chris Lattnerec78cad2006-06-26 22:48:35 +00003178 ++GPR_idx;
3179 } else {
3180 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003181 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003182 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003183 // All int arguments reserve stack space in the Darwin ABI.
3184 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003185 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003186
Owen Anderson9f944592009-08-11 20:47:22 +00003187 case MVT::f32:
3188 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003189 // Every 4 bytes of argument space consumes one of the GPRs available for
3190 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003191 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003192 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003193 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003194 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003195 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003196 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003197 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003198
Owen Anderson9f944592009-08-11 20:47:22 +00003199 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003200 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003201 else
Devang Patelf3292b22011-02-21 23:21:26 +00003202 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003203
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003204 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003205 ++FPR_idx;
3206 } else {
3207 needsLoad = true;
3208 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003209
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003210 // All FP arguments reserve stack space in the Darwin ABI.
3211 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003212 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003213 case MVT::v4f32:
3214 case MVT::v4i32:
3215 case MVT::v8i16:
3216 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003217 // Note that vector arguments in registers don't reserve stack space,
3218 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003219 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003220 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003221 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003222 if (isVarArg) {
3223 while ((ArgOffset % 16) != 0) {
3224 ArgOffset += PtrByteSize;
3225 if (GPR_idx != Num_GPR_Regs)
3226 GPR_idx++;
3227 }
3228 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003229 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003230 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003231 ++VR_idx;
3232 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003233 if (!isVarArg && !isPPC64) {
3234 // Vectors go after all the nonvectors.
3235 CurArgOffset = VecArgOffset;
3236 VecArgOffset += 16;
3237 } else {
3238 // Vectors are aligned.
3239 ArgOffset = ((ArgOffset+15)/16)*16;
3240 CurArgOffset = ArgOffset;
3241 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003242 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003243 needsLoad = true;
3244 }
3245 break;
3246 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003247
Chris Lattner4302e8f2006-05-16 18:18:50 +00003248 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003249 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003250 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003251 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003252 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003253 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003254 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003255 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003256 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003257 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003258
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003259 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003260 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003261
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003262 // Allow for Altivec parameters at the end, if needed.
3263 if (nAltivecParamsAtEnd) {
3264 MinReservedArea = ((MinReservedArea+15)/16)*16;
3265 MinReservedArea += 16*nAltivecParamsAtEnd;
3266 }
3267
3268 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003269 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003270
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003271 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003272 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003273 // taking the difference between two stack areas will result in an aligned
3274 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003275 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3276 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003277
Chris Lattner4302e8f2006-05-16 18:18:50 +00003278 // If the function takes variable number of arguments, make a frame index for
3279 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003280 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003281 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003282
Dan Gohman31ae5862010-04-17 14:41:14 +00003283 FuncInfo->setVarArgsFrameIndex(
3284 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003285 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003286 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003287
Chris Lattner4302e8f2006-05-16 18:18:50 +00003288 // If this function is vararg, store any remaining integer argument regs
3289 // to their spots on the stack so that they may be loaded by deferencing the
3290 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003291 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003292 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003293
Chris Lattner2cca3852006-11-18 01:57:19 +00003294 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003295 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003296 else
Devang Patelf3292b22011-02-21 23:21:26 +00003297 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003298
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003299 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003300 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3301 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003302 MemOps.push_back(Store);
3303 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003304 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003305 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003306 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003307 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003308
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003309 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003310 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003311
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003312 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003313}
3314
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003315/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003316/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003317static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003318 unsigned ParamSize) {
3319
Dale Johannesen86dcae12009-11-24 01:09:07 +00003320 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003321
3322 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3323 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3324 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3325 // Remember only if the new adjustement is bigger.
3326 if (SPDiff < FI->getTailCallSPDelta())
3327 FI->setTailCallSPDelta(SPDiff);
3328
3329 return SPDiff;
3330}
3331
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003332/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3333/// for tail call optimization. Targets which want to do tail call
3334/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003335bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003336PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003337 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003338 bool isVarArg,
3339 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003340 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003341 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003342 return false;
3343
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003344 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003345 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003346 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003347
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003348 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003349 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003350 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3351 // Functions containing by val parameters are not supported.
3352 for (unsigned i = 0; i != Ins.size(); i++) {
3353 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3354 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003355 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003356
Alp Tokerf907b892013-12-05 05:44:44 +00003357 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003358 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3359 return true;
3360
3361 // At the moment we can only do local tail calls (in same module, hidden
3362 // or protected) if we are generating PIC.
3363 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3364 return G->getGlobal()->hasHiddenVisibility()
3365 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003366 }
3367
3368 return false;
3369}
3370
Chris Lattnereb755fc2006-05-17 19:00:46 +00003371/// isCallCompatibleAddress - Return the immediate to use if the specified
3372/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003373static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003374 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003375 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003376
Dan Gohmaneffb8942008-09-12 16:56:44 +00003377 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003378 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003379 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003380 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003381
Dan Gohmaneffb8942008-09-12 16:56:44 +00003382 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003383 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003384}
3385
Dan Gohmand78c4002008-05-13 00:00:25 +00003386namespace {
3387
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003388struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003389 SDValue Arg;
3390 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003391 int FrameIdx;
3392
3393 TailCallArgumentInfo() : FrameIdx(0) {}
3394};
3395
Dan Gohmand78c4002008-05-13 00:00:25 +00003396}
3397
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003398/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3399static void
3400StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003401 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003402 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3403 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003404 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003405 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003406 SDValue Arg = TailCallArgs[i].Arg;
3407 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003408 int FI = TailCallArgs[i].FrameIdx;
3409 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003410 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003411 MachinePointerInfo::getFixedStack(FI),
3412 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003413 }
3414}
3415
3416/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3417/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003418static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003419 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003420 SDValue Chain,
3421 SDValue OldRetAddr,
3422 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003423 int SPDiff,
3424 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003425 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003426 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003427 if (SPDiff) {
3428 // Calculate the new stack slot for the return address.
3429 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003430 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003431 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003432 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003433 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003434 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003435 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003436 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003437 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003438 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003439
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003440 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3441 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003442 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003443 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003444 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003445 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003446 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003447 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3448 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003449 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003450 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003451 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003452 }
3453 return Chain;
3454}
3455
3456/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3457/// the position of the argument.
3458static void
3459CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003460 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003461 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003462 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003463 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003464 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003465 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003466 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003467 TailCallArgumentInfo Info;
3468 Info.Arg = Arg;
3469 Info.FrameIdxOp = FIN;
3470 Info.FrameIdx = FI;
3471 TailCallArguments.push_back(Info);
3472}
3473
3474/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3475/// stack slot. Returns the chain as result and the loaded frame pointers in
3476/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003477SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003478 int SPDiff,
3479 SDValue Chain,
3480 SDValue &LROpOut,
3481 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003482 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003483 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003484 if (SPDiff) {
3485 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003486 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003487 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003488 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003489 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003490 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003491
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003492 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3493 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003494 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003495 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003496 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003497 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003498 Chain = SDValue(FPOpOut.getNode(), 1);
3499 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003500 }
3501 return Chain;
3502}
3503
Dale Johannesen85d41a12008-03-04 23:17:14 +00003504/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003505/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003506/// specified by the specific parameter attribute. The copy will be passed as
3507/// a byval function parameter.
3508/// Sometimes what we are copying is the end of a larger object, the part that
3509/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003510static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003511CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003512 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003513 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003514 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003515 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003516 false, false, MachinePointerInfo(),
3517 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003518}
Chris Lattner43df5b32007-02-25 05:34:32 +00003519
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003520/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3521/// tail calls.
3522static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003523LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3524 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003525 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003526 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3527 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003528 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003529 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003530 if (!isTailCall) {
3531 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003532 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003533 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003534 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003535 else
Owen Anderson9f944592009-08-11 20:47:22 +00003536 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003537 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003538 DAG.getConstant(ArgOffset, PtrVT));
3539 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003540 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3541 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003542 // Calculate and remember argument location.
3543 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3544 TailCallArguments);
3545}
3546
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003547static
3548void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003549 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003550 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003551 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003552 MachineFunction &MF = DAG.getMachineFunction();
3553
3554 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3555 // might overwrite each other in case of tail call optimization.
3556 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003557 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003558 InFlag = SDValue();
3559 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3560 MemOpChains2, dl);
3561 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003562 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003563
3564 // Store the return address to the appropriate stack slot.
3565 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3566 isPPC64, isDarwinABI, dl);
3567
3568 // Emit callseq_end just before tailcall node.
3569 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003570 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003571 InFlag = Chain.getValue(1);
3572}
3573
3574static
3575unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003576 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003577 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3578 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003579 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003580
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003581 bool isPPC64 = Subtarget.isPPC64();
3582 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003583 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003584
Owen Anderson53aa7a92009-08-10 22:56:29 +00003585 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003586 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003587 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003588
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003589 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003590
Torok Edwin31e90d22010-08-04 20:47:44 +00003591 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003592 if (!isSVR4ABI || !isPPC64)
3593 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3594 // If this is an absolute destination address, use the munged value.
3595 Callee = SDValue(Dest, 0);
3596 needIndirectCall = false;
3597 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003598
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003599 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00003600 unsigned OpFlags = 0;
3601 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3602 (Subtarget.getTargetTriple().isMacOSX() &&
3603 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3604 (G->getGlobal()->isDeclaration() ||
3605 G->getGlobal()->isWeakForLinker())) ||
3606 (Subtarget.isTargetELF() && !isPPC64 &&
3607 !G->getGlobal()->hasLocalLinkage() &&
3608 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3609 // PC-relative references to external symbols should go through $stub,
3610 // unless we're building with the leopard linker or later, which
3611 // automatically synthesizes these stubs.
3612 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003613 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00003614
3615 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3616 // every direct call is) turn it into a TargetGlobalAddress /
3617 // TargetExternalSymbol node so that legalize doesn't hack it.
3618 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3619 Callee.getValueType(), 0, OpFlags);
3620 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003621 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003622
Torok Edwin31e90d22010-08-04 20:47:44 +00003623 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003624 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003625
Hal Finkel3ee2af72014-07-18 23:29:49 +00003626 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3627 (Subtarget.getTargetTriple().isMacOSX() &&
3628 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3629 (Subtarget.isTargetELF() && !isPPC64 &&
3630 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003631 // PC-relative references to external symbols should go through $stub,
3632 // unless we're building with the leopard linker or later, which
3633 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003634 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003635 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003636
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003637 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3638 OpFlags);
3639 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003640 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003641
Torok Edwin31e90d22010-08-04 20:47:44 +00003642 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003643 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3644 // to do the call, we can't use PPCISD::CALL.
3645 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003646
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003647 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003648 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3649 // entry point, but to the function descriptor (the function entry point
3650 // address is part of the function descriptor though).
3651 // The function descriptor is a three doubleword structure with the
3652 // following fields: function entry point, TOC base address and
3653 // environment pointer.
3654 // Thus for a call through a function pointer, the following actions need
3655 // to be performed:
3656 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003657 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003658 // 2. Load the address of the function entry point from the function
3659 // descriptor.
3660 // 3. Load the TOC of the callee from the function descriptor into r2.
3661 // 4. Load the environment pointer from the function descriptor into
3662 // r11.
3663 // 5. Branch to the function entry point address.
3664 // 6. On return of the callee, the TOC of the caller needs to be
3665 // restored (this is done in FinishCall()).
3666 //
3667 // All those operations are flagged together to ensure that no other
3668 // operations can be scheduled in between. E.g. without flagging the
3669 // operations together, a TOC access in the caller could be scheduled
3670 // between the load of the callee TOC and the branch to the callee, which
3671 // results in the TOC access going through the TOC of the callee instead
3672 // of going through the TOC of the caller, which leads to incorrect code.
3673
3674 // Load the address of the function entry point from the function
3675 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003676 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003677 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003678 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003679 Chain = LoadFuncPtr.getValue(1);
3680 InFlag = LoadFuncPtr.getValue(2);
3681
3682 // Load environment pointer into r11.
3683 // Offset of the environment pointer within the function descriptor.
3684 SDValue PtrOff = DAG.getIntPtrConstant(16);
3685
3686 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3687 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3688 InFlag);
3689 Chain = LoadEnvPtr.getValue(1);
3690 InFlag = LoadEnvPtr.getValue(2);
3691
3692 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3693 InFlag);
3694 Chain = EnvVal.getValue(0);
3695 InFlag = EnvVal.getValue(1);
3696
3697 // Load TOC of the callee into r2. We are using a target-specific load
3698 // with r2 hard coded, because the result of a target-independent load
3699 // would never go directly into r2, since r2 is a reserved register (which
3700 // prevents the register allocator from allocating it), resulting in an
3701 // additional register being allocated and an unnecessary move instruction
3702 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003703 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003704 SDValue TOCOff = DAG.getIntPtrConstant(8);
3705 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003706 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003707 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003708 Chain = LoadTOCPtr.getValue(0);
3709 InFlag = LoadTOCPtr.getValue(1);
3710
3711 MTCTROps[0] = Chain;
3712 MTCTROps[1] = LoadFuncPtr;
3713 MTCTROps[2] = InFlag;
3714 }
3715
Craig Topper48d114b2014-04-26 18:35:24 +00003716 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003717 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003718 InFlag = Chain.getValue(1);
3719
3720 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003721 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003722 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003723 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003724 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003725 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003726 // Add use of X11 (holding environment pointer)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003727 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003728 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003729 // Add CTR register as callee so a bctr can be emitted later.
3730 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003731 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003732 }
3733
3734 // If this is a direct call, pass the chain and the callee.
3735 if (Callee.getNode()) {
3736 Ops.push_back(Chain);
3737 Ops.push_back(Callee);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003738
3739 // If this is a call to __tls_get_addr, find the symbol whose address
3740 // is to be taken and add it to the list. This will be used to
3741 // generate __tls_get_addr(<sym>@tlsgd) or __tls_get_addr(<sym>@tlsld).
3742 // We find the symbol by walking the chain to the CopyFromReg, walking
3743 // back from the CopyFromReg to the ADDI_TLSGD_L or ADDI_TLSLD_L, and
3744 // pulling the symbol from that node.
3745 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
3746 if (!strcmp(S->getSymbol(), "__tls_get_addr")) {
3747 assert(!needIndirectCall && "Indirect call to __tls_get_addr???");
3748 SDNode *AddI = Chain.getNode()->getOperand(2).getNode();
3749 SDValue TGTAddr = AddI->getOperand(1);
3750 assert(TGTAddr.getNode()->getOpcode() == ISD::TargetGlobalTLSAddress &&
3751 "Didn't find target global TLS address where we expected one");
3752 Ops.push_back(TGTAddr);
3753 CallOpc = PPCISD::CALL_TLS;
3754 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003755 }
3756 // If this is a tail call add stack pointer delta.
3757 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003758 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003759
3760 // Add argument registers to the end of the list so that they are known live
3761 // into the call.
3762 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3763 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3764 RegsToPass[i].second.getValueType()));
3765
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003766 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
3767 if (Callee.getNode() && isELFv2ABI)
3768 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3769
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003770 return CallOpc;
3771}
3772
Roman Divacky76293062012-09-18 16:47:58 +00003773static
3774bool isLocalCall(const SDValue &Callee)
3775{
3776 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003777 return !G->getGlobal()->isDeclaration() &&
3778 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003779 return false;
3780}
3781
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003782SDValue
3783PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003784 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003785 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003786 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003787 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003788
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003789 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003790 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
3791 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003792 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003793
3794 // Copy all of the result registers out of their specified physreg.
3795 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3796 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003797 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003798
3799 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3800 VA.getLocReg(), VA.getLocVT(), InFlag);
3801 Chain = Val.getValue(1);
3802 InFlag = Val.getValue(2);
3803
3804 switch (VA.getLocInfo()) {
3805 default: llvm_unreachable("Unknown loc info!");
3806 case CCValAssign::Full: break;
3807 case CCValAssign::AExt:
3808 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3809 break;
3810 case CCValAssign::ZExt:
3811 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3812 DAG.getValueType(VA.getValVT()));
3813 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3814 break;
3815 case CCValAssign::SExt:
3816 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3817 DAG.getValueType(VA.getValVT()));
3818 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3819 break;
3820 }
3821
3822 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003823 }
3824
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003825 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003826}
3827
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003828SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003829PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003830 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003831 SelectionDAG &DAG,
3832 SmallVector<std::pair<unsigned, SDValue>, 8>
3833 &RegsToPass,
3834 SDValue InFlag, SDValue Chain,
3835 SDValue &Callee,
3836 int SPDiff, unsigned NumBytes,
3837 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003838 SmallVectorImpl<SDValue> &InVals) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003839
3840 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003841 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003842 SmallVector<SDValue, 8> Ops;
3843 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3844 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003845 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003846
Hal Finkel5ab37802012-08-28 02:10:27 +00003847 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003848 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003849 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3850
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003851 // When performing tail call optimization the callee pops its arguments off
3852 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003853 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003854 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003855 (CallConv == CallingConv::Fast &&
3856 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003857
Roman Divackyef21be22012-03-06 16:41:49 +00003858 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00003859 const TargetRegisterInfo *TRI =
3860 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00003861 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3862 assert(Mask && "Missing call preserved mask for calling convention");
3863 Ops.push_back(DAG.getRegisterMask(Mask));
3864
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003865 if (InFlag.getNode())
3866 Ops.push_back(InFlag);
3867
3868 // Emit tail call.
3869 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003870 assert(((Callee.getOpcode() == ISD::Register &&
3871 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3872 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3873 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3874 isa<ConstantSDNode>(Callee)) &&
3875 "Expecting an global address, external symbol, absolute value or register");
3876
Craig Topper48d114b2014-04-26 18:35:24 +00003877 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003878 }
3879
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003880 // Add a NOP immediately after the branch instruction when using the 64-bit
3881 // SVR4 ABI. At link time, if caller and callee are in a different module and
3882 // thus have a different TOC, the call will be replaced with a call to a stub
3883 // function which saves the current TOC, loads the TOC of the callee and
3884 // branches to the callee. The NOP will be replaced with a load instruction
3885 // which restores the TOC of the caller from the TOC save slot of the current
3886 // stack frame. If caller and callee belong to the same module (and have the
3887 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003888
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003889 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003890 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003891 // This is a call through a function pointer.
3892 // Restore the caller TOC from the save area into R2.
3893 // See PrepareCall() for more information about calls through function
3894 // pointers in the 64-bit SVR4 ABI.
3895 // We are using a target-specific load with r2 hard coded, because the
3896 // result of a target-independent load would never go directly into r2,
3897 // since r2 is a reserved register (which prevents the register allocator
3898 // from allocating it), resulting in an additional register being
3899 // allocated and an unnecessary move instruction being generated.
Hal Finkelfc096c92014-12-23 22:29:40 +00003900 CallOpc = PPCISD::BCTRL_LOAD_TOC;
3901
3902 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3903 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
3904 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
3905 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3906 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3907
3908 // The address needs to go after the chain input but before the flag (or
3909 // any other variadic arguments).
3910 Ops.insert(std::next(Ops.begin()), AddTOC);
Bill Schmidtcea15962013-09-26 17:09:28 +00003911 } else if ((CallOpc == PPCISD::CALL) &&
3912 (!isLocalCall(Callee) ||
3913 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003914 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003915 CallOpc = PPCISD::CALL_NOP;
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003916 } else if (CallOpc == PPCISD::CALL_TLS)
3917 // For 64-bit SVR4, TLS calls are always non-local.
3918 CallOpc = PPCISD::CALL_NOP_TLS;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003919 }
3920
Craig Topper48d114b2014-04-26 18:35:24 +00003921 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003922 InFlag = Chain.getValue(1);
3923
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003924 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3925 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003926 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003927 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003928 InFlag = Chain.getValue(1);
3929
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003930 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3931 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003932}
3933
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003934SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003935PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003936 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003937 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003938 SDLoc &dl = CLI.DL;
3939 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3940 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3941 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003942 SDValue Chain = CLI.Chain;
3943 SDValue Callee = CLI.Callee;
3944 bool &isTailCall = CLI.IsTailCall;
3945 CallingConv::ID CallConv = CLI.CallConv;
3946 bool isVarArg = CLI.IsVarArg;
3947
Evan Cheng67a69dd2010-01-27 00:07:07 +00003948 if (isTailCall)
3949 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3950 Ins, DAG);
3951
Reid Kleckner5772b772014-04-24 20:14:34 +00003952 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3953 report_fatal_error("failed to perform tail call elimination on a call "
3954 "site marked musttail");
3955
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003956 if (Subtarget.isSVR4ABI()) {
3957 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003958 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3959 isTailCall, Outs, OutVals, Ins,
3960 dl, DAG, InVals);
3961 else
3962 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3963 isTailCall, Outs, OutVals, Ins,
3964 dl, DAG, InVals);
3965 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003966
Bill Schmidt57d6de52012-10-23 15:51:16 +00003967 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3968 isTailCall, Outs, OutVals, Ins,
3969 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003970}
3971
3972SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003973PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3974 CallingConv::ID CallConv, bool isVarArg,
3975 bool isTailCall,
3976 const SmallVectorImpl<ISD::OutputArg> &Outs,
3977 const SmallVectorImpl<SDValue> &OutVals,
3978 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003979 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003980 SmallVectorImpl<SDValue> &InVals) const {
3981 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003982 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003983
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003984 assert((CallConv == CallingConv::C ||
3985 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003986
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003987 unsigned PtrByteSize = 4;
3988
3989 MachineFunction &MF = DAG.getMachineFunction();
3990
3991 // Mark this function as potentially containing a function that contains a
3992 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3993 // and restoring the callers stack pointer in this functions epilog. This is
3994 // done because by tail calling the called function might overwrite the value
3995 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003996 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3997 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003998 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003999
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004000 // Count how many bytes are to be pushed on the stack, including the linkage
4001 // area, parameter list area and the part of the local variable space which
4002 // contains copies of aggregates which are passed by value.
4003
4004 // Assign locations to all of the outgoing arguments.
4005 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004006 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
4007 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004008
4009 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004010 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
4011 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004012
4013 if (isVarArg) {
4014 // Handle fixed and variable vector arguments differently.
4015 // Fixed vector arguments go into registers as long as registers are
4016 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004017 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00004018
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004019 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00004020 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004021 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004022 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004023
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004024 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004025 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4026 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004027 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004028 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4029 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004030 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004031
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004032 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004033#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004034 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004035 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004036#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004037 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004038 }
4039 }
4040 } else {
4041 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004042 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004043 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004044
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004045 // Assign locations to all of the outgoing aggregate by value arguments.
4046 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004047 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004048 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004049
4050 // Reserve stack space for the allocations in CCInfo.
4051 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4052
Bill Schmidtef17c142013-02-06 17:33:58 +00004053 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004054
4055 // Size of the linkage area, parameter list area and the part of the local
4056 // space variable where copies of aggregates which are passed by value are
4057 // stored.
4058 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004059
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004060 // Calculate by how many bytes the stack has to be adjusted in case of tail
4061 // call optimization.
4062 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4063
4064 // Adjust the stack pointer for the new arguments...
4065 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004066 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4067 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004068 SDValue CallSeqStart = Chain;
4069
4070 // Load the return address and frame pointer so it can be moved somewhere else
4071 // later.
4072 SDValue LROp, FPOp;
4073 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4074 dl);
4075
4076 // Set up a copy of the stack pointer for use loading and storing any
4077 // arguments that may not fit in the registers available for argument
4078 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004079 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004080
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004081 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4082 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4083 SmallVector<SDValue, 8> MemOpChains;
4084
Roman Divacky71038e72011-08-30 17:04:16 +00004085 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004086 // Walk the register/memloc assignments, inserting copies/loads.
4087 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4088 i != e;
4089 ++i) {
4090 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004091 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004092 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004093
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004094 if (Flags.isByVal()) {
4095 // Argument is an aggregate which is passed by value, thus we need to
4096 // create a copy of it in the local variable space of the current stack
4097 // frame (which is the stack frame of the caller) and pass the address of
4098 // this copy to the callee.
4099 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4100 CCValAssign &ByValVA = ByValArgLocs[j++];
4101 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004102
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004103 // Memory reserved in the local variable space of the callers stack frame.
4104 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004105
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004106 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4107 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004108
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004109 // Create a copy of the argument in the local area of the current
4110 // stack frame.
4111 SDValue MemcpyCall =
4112 CreateCopyOfByValArgument(Arg, PtrOff,
4113 CallSeqStart.getNode()->getOperand(0),
4114 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004115
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004116 // This must go outside the CALLSEQ_START..END.
4117 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004118 CallSeqStart.getNode()->getOperand(1),
4119 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004120 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4121 NewCallSeqStart.getNode());
4122 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004123
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004124 // Pass the address of the aggregate copy on the stack either in a
4125 // physical register or in the parameter list area of the current stack
4126 // frame to the callee.
4127 Arg = PtrOff;
4128 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004129
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004130 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004131 if (Arg.getValueType() == MVT::i1)
4132 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4133
Roman Divacky71038e72011-08-30 17:04:16 +00004134 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004135 // Put argument in a physical register.
4136 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4137 } else {
4138 // Put argument in the parameter list area of the current stack frame.
4139 assert(VA.isMemLoc());
4140 unsigned LocMemOffset = VA.getLocMemOffset();
4141
4142 if (!isTailCall) {
4143 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4144 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4145
4146 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004147 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004148 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004149 } else {
4150 // Calculate and remember argument location.
4151 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4152 TailCallArguments);
4153 }
4154 }
4155 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004156
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004157 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004158 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004159
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004160 // Build a sequence of copy-to-reg nodes chained together with token chain
4161 // and flag operands which copy the outgoing args into the appropriate regs.
4162 SDValue InFlag;
4163 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4164 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4165 RegsToPass[i].second, InFlag);
4166 InFlag = Chain.getValue(1);
4167 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004168
Hal Finkel5ab37802012-08-28 02:10:27 +00004169 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4170 // registers.
4171 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004172 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4173 SDValue Ops[] = { Chain, InFlag };
4174
Hal Finkel5ab37802012-08-28 02:10:27 +00004175 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004176 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004177
Hal Finkel5ab37802012-08-28 02:10:27 +00004178 InFlag = Chain.getValue(1);
4179 }
4180
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004181 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004182 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4183 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004184
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004185 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4186 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4187 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004188}
4189
Bill Schmidt57d6de52012-10-23 15:51:16 +00004190// Copy an argument into memory, being careful to do this outside the
4191// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004192SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004193PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4194 SDValue CallSeqStart,
4195 ISD::ArgFlagsTy Flags,
4196 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004197 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004198 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4199 CallSeqStart.getNode()->getOperand(0),
4200 Flags, DAG, dl);
4201 // The MEMCPY must go outside the CALLSEQ_START..END.
4202 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004203 CallSeqStart.getNode()->getOperand(1),
4204 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004205 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4206 NewCallSeqStart.getNode());
4207 return NewCallSeqStart;
4208}
4209
4210SDValue
4211PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004212 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004213 bool isTailCall,
4214 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004215 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004216 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004217 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004218 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004219
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004220 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004221 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004222 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004223
Bill Schmidt57d6de52012-10-23 15:51:16 +00004224 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4225 unsigned PtrByteSize = 8;
4226
4227 MachineFunction &MF = DAG.getMachineFunction();
4228
4229 // Mark this function as potentially containing a function that contains a
4230 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4231 // and restoring the callers stack pointer in this functions epilog. This is
4232 // done because by tail calling the called function might overwrite the value
4233 // in this function's (MF) stack pointer stack slot 0(SP).
4234 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4235 CallConv == CallingConv::Fast)
4236 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4237
Bill Schmidt57d6de52012-10-23 15:51:16 +00004238 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004239 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4240 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4241 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4242 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4243 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004244 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004245
4246 // Add up all the space actually used.
4247 for (unsigned i = 0; i != NumOps; ++i) {
4248 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4249 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004250 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004251
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004252 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004253 unsigned Align =
4254 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004255 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004256
4257 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004258 if (Flags.isInConsecutiveRegsLast())
4259 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004260 }
4261
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004262 unsigned NumBytesActuallyUsed = NumBytes;
4263
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004264 // The prolog code of the callee may store up to 8 GPR argument registers to
4265 // the stack, allowing va_start to index over them in memory if its varargs.
4266 // Because we cannot tell if this is needed on the caller side, we have to
4267 // conservatively assume that it is needed. As such, make sure we have at
4268 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004269 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004270 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004271
4272 // Tail call needs the stack to be aligned.
4273 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4274 CallConv == CallingConv::Fast)
4275 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004276
4277 // Calculate by how many bytes the stack has to be adjusted in case of tail
4278 // call optimization.
4279 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4280
4281 // To protect arguments on the stack from being clobbered in a tail call,
4282 // force all the loads to happen before doing any other lowering.
4283 if (isTailCall)
4284 Chain = DAG.getStackArgumentTokenFactor(Chain);
4285
4286 // Adjust the stack pointer for the new arguments...
4287 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004288 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4289 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004290 SDValue CallSeqStart = Chain;
4291
4292 // Load the return address and frame pointer so it can be move somewhere else
4293 // later.
4294 SDValue LROp, FPOp;
4295 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4296 dl);
4297
4298 // Set up a copy of the stack pointer for use loading and storing any
4299 // arguments that may not fit in the registers available for argument
4300 // passing.
4301 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4302
4303 // Figure out which arguments are going to go in registers, and which in
4304 // memory. Also, if this is a vararg function, floating point operations
4305 // must be stored to our stack, and loaded into integer regs as well, if
4306 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004307 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004308 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004309
Craig Topper840beec2014-04-04 05:16:06 +00004310 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004311 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4312 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4313 };
Craig Topper840beec2014-04-04 05:16:06 +00004314 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004315
Craig Topper840beec2014-04-04 05:16:06 +00004316 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004317 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4318 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4319 };
Craig Topper840beec2014-04-04 05:16:06 +00004320 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004321 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4322 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4323 };
4324
Bill Schmidt57d6de52012-10-23 15:51:16 +00004325 const unsigned NumGPRs = array_lengthof(GPR);
4326 const unsigned NumFPRs = 13;
4327 const unsigned NumVRs = array_lengthof(VR);
4328
4329 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4330 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4331
4332 SmallVector<SDValue, 8> MemOpChains;
4333 for (unsigned i = 0; i != NumOps; ++i) {
4334 SDValue Arg = OutVals[i];
4335 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004336 EVT ArgVT = Outs[i].VT;
4337 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004338
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004339 /* Respect alignment of argument on the stack. */
4340 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004341 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004342 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4343
4344 /* Compute GPR index associated with argument offset. */
4345 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4346 GPR_idx = std::min(GPR_idx, NumGPRs);
4347
Bill Schmidt57d6de52012-10-23 15:51:16 +00004348 // PtrOff will be used to store the current argument to the stack if a
4349 // register cannot be found for it.
4350 SDValue PtrOff;
4351
4352 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4353
4354 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4355
4356 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004357 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004358 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4359 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4360 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4361 }
4362
4363 // FIXME memcpy is used way more than necessary. Correctness first.
4364 // Note: "by value" is code for passing a structure by value, not
4365 // basic types.
4366 if (Flags.isByVal()) {
4367 // Note: Size includes alignment padding, so
4368 // struct x { short a; char b; }
4369 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4370 // These are the proper values we need for right-justifying the
4371 // aggregate in a parameter register.
4372 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004373
4374 // An empty aggregate parameter takes up no storage and no
4375 // registers.
4376 if (Size == 0)
4377 continue;
4378
Bill Schmidt57d6de52012-10-23 15:51:16 +00004379 // All aggregates smaller than 8 bytes must be passed right-justified.
4380 if (Size==1 || Size==2 || Size==4) {
4381 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4382 if (GPR_idx != NumGPRs) {
4383 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4384 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004385 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004386 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004387 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004388
4389 ArgOffset += PtrByteSize;
4390 continue;
4391 }
4392 }
4393
4394 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004395 SDValue AddPtr = PtrOff;
4396 if (!isLittleEndian) {
4397 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4398 PtrOff.getValueType());
4399 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4400 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004401 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4402 CallSeqStart,
4403 Flags, DAG, dl);
4404 ArgOffset += PtrByteSize;
4405 continue;
4406 }
4407 // Copy entire object into memory. There are cases where gcc-generated
4408 // code assumes it is there, even if it could be put entirely into
4409 // registers. (This is not what the doc says.)
4410
4411 // FIXME: The above statement is likely due to a misunderstanding of the
4412 // documents. All arguments must be copied into the parameter area BY
4413 // THE CALLEE in the event that the callee takes the address of any
4414 // formal argument. That has not yet been implemented. However, it is
4415 // reasonable to use the stack area as a staging area for the register
4416 // load.
4417
4418 // Skip this for small aggregates, as we will use the same slot for a
4419 // right-justified copy, below.
4420 if (Size >= 8)
4421 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4422 CallSeqStart,
4423 Flags, DAG, dl);
4424
4425 // When a register is available, pass a small aggregate right-justified.
4426 if (Size < 8 && GPR_idx != NumGPRs) {
4427 // The easiest way to get this right-justified in a register
4428 // is to copy the structure into the rightmost portion of a
4429 // local variable slot, then load the whole slot into the
4430 // register.
4431 // FIXME: The memcpy seems to produce pretty awful code for
4432 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004433 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004434 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004435 SDValue AddPtr = PtrOff;
4436 if (!isLittleEndian) {
4437 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4438 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4439 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004440 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4441 CallSeqStart,
4442 Flags, DAG, dl);
4443
4444 // Load the slot into the register.
4445 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4446 MachinePointerInfo(),
4447 false, false, false, 0);
4448 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004449 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004450
4451 // Done with this argument.
4452 ArgOffset += PtrByteSize;
4453 continue;
4454 }
4455
4456 // For aggregates larger than PtrByteSize, copy the pieces of the
4457 // object that fit into registers from the parameter save area.
4458 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4459 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4460 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4461 if (GPR_idx != NumGPRs) {
4462 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4463 MachinePointerInfo(),
4464 false, false, false, 0);
4465 MemOpChains.push_back(Load.getValue(1));
4466 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4467 ArgOffset += PtrByteSize;
4468 } else {
4469 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4470 break;
4471 }
4472 }
4473 continue;
4474 }
4475
Craig Topper56710102013-08-15 02:33:50 +00004476 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004477 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004478 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004479 case MVT::i32:
4480 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004481 // These can be scalar arguments or elements of an integer array type
4482 // passed directly. Clang may use those instead of "byval" aggregate
4483 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004484 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004485 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004486 } else {
4487 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4488 true, isTailCall, false, MemOpChains,
4489 TailCallArguments, dl);
4490 }
4491 ArgOffset += PtrByteSize;
4492 break;
4493 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004494 case MVT::f64: {
4495 // These can be scalar arguments or elements of a float array type
4496 // passed directly. The latter are used to implement ELFv2 homogenous
4497 // float aggregates.
4498
4499 // Named arguments go into FPRs first, and once they overflow, the
4500 // remaining arguments go into GPRs and then the parameter save area.
4501 // Unnamed arguments for vararg functions always go to GPRs and
4502 // then the parameter save area. For now, put all arguments to vararg
4503 // routines always in both locations (FPR *and* GPR or stack slot).
4504 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
4505
4506 // First load the argument into the next available FPR.
4507 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004508 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4509
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004510 // Next, load the argument into GPR or stack slot if needed.
4511 if (!NeedGPROrStack)
4512 ;
4513 else if (GPR_idx != NumGPRs) {
4514 // In the non-vararg case, this can only ever happen in the
4515 // presence of f32 array types, since otherwise we never run
4516 // out of FPRs before running out of GPRs.
4517 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004518
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004519 // Double values are always passed in a single GPR.
4520 if (Arg.getValueType() != MVT::f32) {
4521 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004522
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004523 // Non-array float values are extended and passed in a GPR.
4524 } else if (!Flags.isInConsecutiveRegs()) {
4525 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4526 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4527
4528 // If we have an array of floats, we collect every odd element
4529 // together with its predecessor into one GPR.
4530 } else if (ArgOffset % PtrByteSize != 0) {
4531 SDValue Lo, Hi;
4532 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4533 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4534 if (!isLittleEndian)
4535 std::swap(Lo, Hi);
4536 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4537
4538 // The final element, if even, goes into the first half of a GPR.
4539 } else if (Flags.isInConsecutiveRegsLast()) {
4540 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4541 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4542 if (!isLittleEndian)
4543 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4544 DAG.getConstant(32, MVT::i32));
4545
4546 // Non-final even elements are skipped; they will be handled
4547 // together the with subsequent argument on the next go-around.
4548 } else
4549 ArgVal = SDValue();
4550
4551 if (ArgVal.getNode())
4552 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004553 } else {
4554 // Single-precision floating-point values are mapped to the
4555 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004556 if (Arg.getValueType() == MVT::f32 &&
4557 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004558 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4559 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4560 }
4561
4562 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4563 true, isTailCall, false, MemOpChains,
4564 TailCallArguments, dl);
4565 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004566 // When passing an array of floats, the array occupies consecutive
4567 // space in the argument area; only round up to the next doubleword
4568 // at the end of the array. Otherwise, each float takes 8 bytes.
4569 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4570 Flags.isInConsecutiveRegs()) ? 4 : 8;
4571 if (Flags.isInConsecutiveRegsLast())
4572 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004573 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004574 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004575 case MVT::v4f32:
4576 case MVT::v4i32:
4577 case MVT::v8i16:
4578 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004579 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004580 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004581 // These can be scalar arguments or elements of a vector array type
4582 // passed directly. The latter are used to implement ELFv2 homogenous
4583 // vector aggregates.
4584
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004585 // For a varargs call, named arguments go into VRs or on the stack as
4586 // usual; unnamed arguments always go to the stack or the corresponding
4587 // GPRs when within range. For now, we always put the value in both
4588 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004589 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004590 // We could elide this store in the case where the object fits
4591 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004592 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4593 MachinePointerInfo(), false, false, 0);
4594 MemOpChains.push_back(Store);
4595 if (VR_idx != NumVRs) {
4596 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4597 MachinePointerInfo(),
4598 false, false, false, 0);
4599 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004600
4601 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4602 Arg.getSimpleValueType() == MVT::v2i64) ?
4603 VSRH[VR_idx] : VR[VR_idx];
4604 ++VR_idx;
4605
4606 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004607 }
4608 ArgOffset += 16;
4609 for (unsigned i=0; i<16; i+=PtrByteSize) {
4610 if (GPR_idx == NumGPRs)
4611 break;
4612 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4613 DAG.getConstant(i, PtrVT));
4614 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4615 false, false, false, 0);
4616 MemOpChains.push_back(Load.getValue(1));
4617 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4618 }
4619 break;
4620 }
4621
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004622 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004623 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004624 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4625 Arg.getSimpleValueType() == MVT::v2i64) ?
4626 VSRH[VR_idx] : VR[VR_idx];
4627 ++VR_idx;
4628
4629 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004630 } else {
4631 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4632 true, isTailCall, true, MemOpChains,
4633 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004634 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004635 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004636 break;
4637 }
4638 }
4639
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004640 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004641 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004642
Bill Schmidt57d6de52012-10-23 15:51:16 +00004643 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004644 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004645
4646 // Check if this is an indirect call (MTCTR/BCTRL).
4647 // See PrepareCall() for more information about calls through function
4648 // pointers in the 64-bit SVR4 ABI.
4649 if (!isTailCall &&
4650 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004651 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004652 // Load r2 into a virtual register and store it to the TOC save area.
4653 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4654 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004655 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004656 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004657 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4658 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4659 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004660 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4661 // This does not mean the MTCTR instruction must use R12; it's easier
4662 // to model this as an extra parameter, so do that.
4663 if (isELFv2ABI)
4664 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004665 }
4666
4667 // Build a sequence of copy-to-reg nodes chained together with token chain
4668 // and flag operands which copy the outgoing args into the appropriate regs.
4669 SDValue InFlag;
4670 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4671 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4672 RegsToPass[i].second, InFlag);
4673 InFlag = Chain.getValue(1);
4674 }
4675
4676 if (isTailCall)
4677 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4678 FPOp, true, TailCallArguments);
4679
4680 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4681 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4682 Ins, InVals);
4683}
4684
4685SDValue
4686PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4687 CallingConv::ID CallConv, bool isVarArg,
4688 bool isTailCall,
4689 const SmallVectorImpl<ISD::OutputArg> &Outs,
4690 const SmallVectorImpl<SDValue> &OutVals,
4691 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004692 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004693 SmallVectorImpl<SDValue> &InVals) const {
4694
4695 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004696
Owen Anderson53aa7a92009-08-10 22:56:29 +00004697 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004698 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004699 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004700
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004701 MachineFunction &MF = DAG.getMachineFunction();
4702
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004703 // Mark this function as potentially containing a function that contains a
4704 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4705 // and restoring the callers stack pointer in this functions epilog. This is
4706 // done because by tail calling the called function might overwrite the value
4707 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004708 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4709 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004710 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4711
Chris Lattneraa40ec12006-05-16 22:56:08 +00004712 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004713 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004714 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004715 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4716 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004717 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004718
4719 // Add up all the space actually used.
4720 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4721 // they all go in registers, but we must reserve stack space for them for
4722 // possible use by the caller. In varargs or 64-bit calls, parameters are
4723 // assigned stack space in order, with padding so Altivec parameters are
4724 // 16-byte aligned.
4725 unsigned nAltivecParamsAtEnd = 0;
4726 for (unsigned i = 0; i != NumOps; ++i) {
4727 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4728 EVT ArgVT = Outs[i].VT;
4729 // Varargs Altivec parameters are padded to a 16 byte boundary.
4730 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4731 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4732 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4733 if (!isVarArg && !isPPC64) {
4734 // Non-varargs Altivec parameters go after all the non-Altivec
4735 // parameters; handle those later so we know how much padding we need.
4736 nAltivecParamsAtEnd++;
4737 continue;
4738 }
4739 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4740 NumBytes = ((NumBytes+15)/16)*16;
4741 }
4742 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4743 }
4744
4745 // Allow for Altivec parameters at the end, if needed.
4746 if (nAltivecParamsAtEnd) {
4747 NumBytes = ((NumBytes+15)/16)*16;
4748 NumBytes += 16*nAltivecParamsAtEnd;
4749 }
4750
4751 // The prolog code of the callee may store up to 8 GPR argument registers to
4752 // the stack, allowing va_start to index over them in memory if its varargs.
4753 // Because we cannot tell if this is needed on the caller side, we have to
4754 // conservatively assume that it is needed. As such, make sure we have at
4755 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004756 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004757
4758 // Tail call needs the stack to be aligned.
4759 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4760 CallConv == CallingConv::Fast)
4761 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004762
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004763 // Calculate by how many bytes the stack has to be adjusted in case of tail
4764 // call optimization.
4765 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004766
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004767 // To protect arguments on the stack from being clobbered in a tail call,
4768 // force all the loads to happen before doing any other lowering.
4769 if (isTailCall)
4770 Chain = DAG.getStackArgumentTokenFactor(Chain);
4771
Chris Lattnerb7552a82006-05-17 00:15:40 +00004772 // Adjust the stack pointer for the new arguments...
4773 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004774 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4775 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004776 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004777
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004778 // Load the return address and frame pointer so it can be move somewhere else
4779 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004780 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004781 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4782 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004783
Chris Lattnerb7552a82006-05-17 00:15:40 +00004784 // Set up a copy of the stack pointer for use loading and storing any
4785 // arguments that may not fit in the registers available for argument
4786 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004787 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004788 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004789 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004790 else
Owen Anderson9f944592009-08-11 20:47:22 +00004791 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004792
Chris Lattnerb7552a82006-05-17 00:15:40 +00004793 // Figure out which arguments are going to go in registers, and which in
4794 // memory. Also, if this is a vararg function, floating point operations
4795 // must be stored to our stack, and loaded into integer regs as well, if
4796 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004797 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004798 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004799
Craig Topper840beec2014-04-04 05:16:06 +00004800 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004801 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4802 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4803 };
Craig Topper840beec2014-04-04 05:16:06 +00004804 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004805 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4806 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4807 };
Craig Topper840beec2014-04-04 05:16:06 +00004808 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004809
Craig Topper840beec2014-04-04 05:16:06 +00004810 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004811 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4812 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4813 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004814 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004815 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004816 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004817
Craig Topper840beec2014-04-04 05:16:06 +00004818 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004819
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004820 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004821 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4822
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004823 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004824 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004825 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004826 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004827
Chris Lattnerb7552a82006-05-17 00:15:40 +00004828 // PtrOff will be used to store the current argument to the stack if a
4829 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004830 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004831
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004832 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004833
Dale Johannesen679073b2009-02-04 02:34:38 +00004834 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004835
4836 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004837 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004838 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4839 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004840 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004841 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004842
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004843 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004844 // Note: "by value" is code for passing a structure by value, not
4845 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004846 if (Flags.isByVal()) {
4847 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004848 // Very small objects are passed right-justified. Everything else is
4849 // passed left-justified.
4850 if (Size==1 || Size==2) {
4851 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004852 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004853 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004854 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004855 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004856 MemOpChains.push_back(Load.getValue(1));
4857 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004858
4859 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004860 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004861 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4862 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004863 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004864 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4865 CallSeqStart,
4866 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004867 ArgOffset += PtrByteSize;
4868 }
4869 continue;
4870 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004871 // Copy entire object into memory. There are cases where gcc-generated
4872 // code assumes it is there, even if it could be put entirely into
4873 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004874 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4875 CallSeqStart,
4876 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004877
4878 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4879 // copy the pieces of the object that fit into registers from the
4880 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004881 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004882 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004883 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004884 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004885 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4886 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004887 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004888 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004889 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004890 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004891 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004892 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004893 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004894 }
4895 }
4896 continue;
4897 }
4898
Craig Topper56710102013-08-15 02:33:50 +00004899 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004900 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004901 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004902 case MVT::i32:
4903 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004904 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004905 if (Arg.getValueType() == MVT::i1)
4906 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4907
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004908 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004909 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004910 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4911 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004912 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004913 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004914 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004915 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004916 case MVT::f32:
4917 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004918 if (FPR_idx != NumFPRs) {
4919 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4920
Chris Lattnerb7552a82006-05-17 00:15:40 +00004921 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004922 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4923 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004924 MemOpChains.push_back(Store);
4925
Chris Lattnerb7552a82006-05-17 00:15:40 +00004926 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004927 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004928 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004929 MachinePointerInfo(), false, false,
4930 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004931 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004932 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004933 }
Owen Anderson9f944592009-08-11 20:47:22 +00004934 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004935 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004936 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004937 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4938 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004939 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004940 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004941 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004942 }
4943 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004944 // If we have any FPRs remaining, we may also have GPRs remaining.
4945 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4946 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004947 if (GPR_idx != NumGPRs)
4948 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004949 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004950 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4951 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004952 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004953 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004954 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4955 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004956 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004957 if (isPPC64)
4958 ArgOffset += 8;
4959 else
Owen Anderson9f944592009-08-11 20:47:22 +00004960 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004961 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004962 case MVT::v4f32:
4963 case MVT::v4i32:
4964 case MVT::v8i16:
4965 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004966 if (isVarArg) {
4967 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004968 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004969 // V registers; in fact gcc does this only for arguments that are
4970 // prototyped, not for those that match the ... We do it for all
4971 // arguments, seems to work.
4972 while (ArgOffset % 16 !=0) {
4973 ArgOffset += PtrByteSize;
4974 if (GPR_idx != NumGPRs)
4975 GPR_idx++;
4976 }
4977 // We could elide this store in the case where the object fits
4978 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004979 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004980 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004981 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4982 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004983 MemOpChains.push_back(Store);
4984 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004985 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004986 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004987 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004988 MemOpChains.push_back(Load.getValue(1));
4989 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4990 }
4991 ArgOffset += 16;
4992 for (unsigned i=0; i<16; i+=PtrByteSize) {
4993 if (GPR_idx == NumGPRs)
4994 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004995 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004996 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004997 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004998 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004999 MemOpChains.push_back(Load.getValue(1));
5000 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5001 }
5002 break;
5003 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005004
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005005 // Non-varargs Altivec params generally go in registers, but have
5006 // stack space allocated at the end.
5007 if (VR_idx != NumVRs) {
5008 // Doesn't have GPR space allocated.
5009 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
5010 } else if (nAltivecParamsAtEnd==0) {
5011 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005012 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5013 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005014 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005015 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00005016 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00005017 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005018 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00005019 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005020 // If all Altivec parameters fit in registers, as they usually do,
5021 // they get stack space following the non-Altivec parameters. We
5022 // don't track this here because nobody below needs it.
5023 // If there are more Altivec parameters than fit in registers emit
5024 // the stores here.
5025 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5026 unsigned j = 0;
5027 // Offset is aligned; skip 1st 12 params which go in V registers.
5028 ArgOffset = ((ArgOffset+15)/16)*16;
5029 ArgOffset += 12*16;
5030 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005031 SDValue Arg = OutVals[i];
5032 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005033 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5034 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005035 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005036 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005037 // We are emitting Altivec params in order.
5038 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5039 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005040 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005041 ArgOffset += 16;
5042 }
5043 }
5044 }
5045 }
5046
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005047 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005048 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005049
Dale Johannesen90eab672010-03-09 20:15:42 +00005050 // On Darwin, R12 must contain the address of an indirect callee. This does
5051 // not mean the MTCTR instruction must use R12; it's easier to model this as
5052 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005053 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005054 !dyn_cast<GlobalAddressSDNode>(Callee) &&
5055 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
5056 !isBLACompatibleAddress(Callee, DAG))
5057 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5058 PPC::R12), Callee));
5059
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005060 // Build a sequence of copy-to-reg nodes chained together with token chain
5061 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005062 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005063 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005064 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005065 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005066 InFlag = Chain.getValue(1);
5067 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005068
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005069 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005070 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5071 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005072
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005073 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
5074 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
5075 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005076}
5077
Hal Finkel450128a2011-10-14 19:51:36 +00005078bool
5079PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5080 MachineFunction &MF, bool isVarArg,
5081 const SmallVectorImpl<ISD::OutputArg> &Outs,
5082 LLVMContext &Context) const {
5083 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005084 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005085 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5086}
5087
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005088SDValue
5089PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005090 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005091 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005092 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005093 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005094
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005095 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005096 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5097 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005098 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005099
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005100 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005101 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005102
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005103 // Copy the result values into the output registers.
5104 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5105 CCValAssign &VA = RVLocs[i];
5106 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005107
5108 SDValue Arg = OutVals[i];
5109
5110 switch (VA.getLocInfo()) {
5111 default: llvm_unreachable("Unknown loc info!");
5112 case CCValAssign::Full: break;
5113 case CCValAssign::AExt:
5114 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5115 break;
5116 case CCValAssign::ZExt:
5117 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5118 break;
5119 case CCValAssign::SExt:
5120 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5121 break;
5122 }
5123
5124 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005125 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005126 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005127 }
5128
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005129 RetOps[0] = Chain; // Update chain.
5130
5131 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005132 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005133 RetOps.push_back(Flag);
5134
Craig Topper48d114b2014-04-26 18:35:24 +00005135 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005136}
5137
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005138SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005139 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005140 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005141 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005142
Jim Laskeye4f4d042006-12-04 22:04:42 +00005143 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005144 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005145
5146 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005147 bool isPPC64 = Subtarget.isPPC64();
5148 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005149 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005150
5151 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005152 SDValue Chain = Op.getOperand(0);
5153 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005154
Jim Laskeye4f4d042006-12-04 22:04:42 +00005155 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005156 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5157 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005158 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005159
Jim Laskeye4f4d042006-12-04 22:04:42 +00005160 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005161 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005162
Jim Laskeye4f4d042006-12-04 22:04:42 +00005163 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005164 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005165 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005166}
5167
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005168
5169
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005170SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005171PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005172 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005173 bool isPPC64 = Subtarget.isPPC64();
5174 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005175 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005176
5177 // Get current frame pointer save index. The users of this index will be
5178 // primarily DYNALLOC instructions.
5179 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5180 int RASI = FI->getReturnAddrSaveIndex();
5181
5182 // If the frame pointer save index hasn't been defined yet.
5183 if (!RASI) {
5184 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005185 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005186 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005187 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005188 // Save the result.
5189 FI->setReturnAddrSaveIndex(RASI);
5190 }
5191 return DAG.getFrameIndex(RASI, PtrVT);
5192}
5193
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005194SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005195PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5196 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005197 bool isPPC64 = Subtarget.isPPC64();
5198 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005199 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005200
5201 // Get current frame pointer save index. The users of this index will be
5202 // primarily DYNALLOC instructions.
5203 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5204 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005205
Jim Laskey48850c12006-11-16 22:43:37 +00005206 // If the frame pointer save index hasn't been defined yet.
5207 if (!FPSI) {
5208 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005209 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005210 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005211
Jim Laskey48850c12006-11-16 22:43:37 +00005212 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005213 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005214 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005215 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005216 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005217 return DAG.getFrameIndex(FPSI, PtrVT);
5218}
Jim Laskey48850c12006-11-16 22:43:37 +00005219
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005220SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005221 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005222 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005223 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005224 SDValue Chain = Op.getOperand(0);
5225 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005226 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005227
Jim Laskey48850c12006-11-16 22:43:37 +00005228 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005229 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005230 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005231 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005232 DAG.getConstant(0, PtrVT), Size);
5233 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005234 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005235 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005236 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005237 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005238 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005239}
5240
Hal Finkel756810f2013-03-21 21:37:52 +00005241SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5242 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005243 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005244 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5245 DAG.getVTList(MVT::i32, MVT::Other),
5246 Op.getOperand(0), Op.getOperand(1));
5247}
5248
5249SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5250 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005251 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005252 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5253 Op.getOperand(0), Op.getOperand(1));
5254}
5255
Hal Finkel940ab932014-02-28 00:27:01 +00005256SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5257 assert(Op.getValueType() == MVT::i1 &&
5258 "Custom lowering only for i1 loads");
5259
5260 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5261
5262 SDLoc dl(Op);
5263 LoadSDNode *LD = cast<LoadSDNode>(Op);
5264
5265 SDValue Chain = LD->getChain();
5266 SDValue BasePtr = LD->getBasePtr();
5267 MachineMemOperand *MMO = LD->getMemOperand();
5268
5269 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5270 BasePtr, MVT::i8, MMO);
5271 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5272
5273 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005274 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005275}
5276
5277SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5278 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5279 "Custom lowering only for i1 stores");
5280
5281 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5282
5283 SDLoc dl(Op);
5284 StoreSDNode *ST = cast<StoreSDNode>(Op);
5285
5286 SDValue Chain = ST->getChain();
5287 SDValue BasePtr = ST->getBasePtr();
5288 SDValue Value = ST->getValue();
5289 MachineMemOperand *MMO = ST->getMemOperand();
5290
5291 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5292 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5293}
5294
5295// FIXME: Remove this once the ANDI glue bug is fixed:
5296SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5297 assert(Op.getValueType() == MVT::i1 &&
5298 "Custom lowering only for i1 results");
5299
5300 SDLoc DL(Op);
5301 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5302 Op.getOperand(0));
5303}
5304
Chris Lattner4211ca92006-04-14 06:01:58 +00005305/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5306/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005307SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005308 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005309 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5310 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005311 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005312
Hal Finkel81f87992013-04-07 22:11:09 +00005313 // We might be able to do better than this under some circumstances, but in
5314 // general, fsel-based lowering of select is a finite-math-only optimization.
5315 // For more information, see section F.3 of the 2.06 ISA specification.
5316 if (!DAG.getTarget().Options.NoInfsFPMath ||
5317 !DAG.getTarget().Options.NoNaNsFPMath)
5318 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005319
Hal Finkel81f87992013-04-07 22:11:09 +00005320 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005321
Owen Anderson53aa7a92009-08-10 22:56:29 +00005322 EVT ResVT = Op.getValueType();
5323 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005324 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5325 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005326 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005327
Chris Lattner4211ca92006-04-14 06:01:58 +00005328 // If the RHS of the comparison is a 0.0, we don't need to do the
5329 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005330 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005331 if (isFloatingPointZero(RHS))
5332 switch (CC) {
5333 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005334 case ISD::SETNE:
5335 std::swap(TV, FV);
5336 case ISD::SETEQ:
5337 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5338 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5339 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5340 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5341 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5342 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5343 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005344 case ISD::SETULT:
5345 case ISD::SETLT:
5346 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005347 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005348 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005349 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5350 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005351 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005352 case ISD::SETUGT:
5353 case ISD::SETGT:
5354 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005355 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005356 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005357 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5358 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005359 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005360 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005361 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005362
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005363 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005364 switch (CC) {
5365 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005366 case ISD::SETNE:
5367 std::swap(TV, FV);
5368 case ISD::SETEQ:
5369 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5370 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5371 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5372 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5373 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5374 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5375 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5376 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005377 case ISD::SETULT:
5378 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005379 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005380 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5381 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005382 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005383 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005384 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005385 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005386 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5387 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005388 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005389 case ISD::SETUGT:
5390 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005391 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005392 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5393 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005394 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005395 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005396 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005397 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005398 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5399 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005400 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005401 }
Eli Friedman5806e182009-05-28 04:31:08 +00005402 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005403}
5404
Hal Finkeled844c42015-01-06 22:31:02 +00005405void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
5406 SelectionDAG &DAG,
5407 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005408 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005409 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005410 if (Src.getValueType() == MVT::f32)
5411 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005412
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005413 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005414 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005415 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005416 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005417 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005418 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005419 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005420 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005421 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005422 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005423 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005424 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005425 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5426 PPCISD::FCTIDUZ,
5427 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005428 break;
5429 }
Duncan Sands2a287912008-07-19 16:26:02 +00005430
Chris Lattner4211ca92006-04-14 06:01:58 +00005431 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005432 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5433 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005434 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5435 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5436 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005437
Chris Lattner06a49542007-10-15 20:14:52 +00005438 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005439 SDValue Chain;
5440 if (i32Stack) {
5441 MachineFunction &MF = DAG.getMachineFunction();
5442 MachineMemOperand *MMO =
5443 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5444 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5445 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005446 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005447 } else
5448 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5449 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005450
5451 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5452 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005453 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005454 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005455 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkeled844c42015-01-06 22:31:02 +00005456 MPI = MPI.getWithOffset(4);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005457 }
5458
Hal Finkeled844c42015-01-06 22:31:02 +00005459 RLI.Chain = Chain;
5460 RLI.Ptr = FIPtr;
5461 RLI.MPI = MPI;
5462}
5463
5464SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
5465 SDLoc dl) const {
5466 ReuseLoadInfo RLI;
5467 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5468
5469 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5470 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5471 RLI.Ranges);
5472}
5473
5474// We're trying to insert a regular store, S, and then a load, L. If the
5475// incoming value, O, is a load, we might just be able to have our load use the
5476// address used by O. However, we don't know if anything else will store to
5477// that address before we can load from it. To prevent this situation, we need
5478// to insert our load, L, into the chain as a peer of O. To do this, we give L
5479// the same chain operand as O, we create a token factor from the chain results
5480// of O and L, and we replace all uses of O's chain result with that token
5481// factor (see spliceIntoChain below for this last part).
5482bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT,
5483 ReuseLoadInfo &RLI,
5484 SelectionDAG &DAG) const {
5485 SDLoc dl(Op);
5486 if ((Op.getOpcode() == ISD::FP_TO_UINT ||
5487 Op.getOpcode() == ISD::FP_TO_SINT) &&
5488 isOperationLegalOrCustom(Op.getOpcode(),
5489 Op.getOperand(0).getValueType())) {
5490
5491 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5492 return true;
5493 }
5494
5495 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op);
5496 if (!LD || !ISD::isNON_EXTLoad(LD) || LD->isVolatile() || LD->isNonTemporal())
5497 return false;
5498 if (LD->getMemoryVT() != MemVT)
5499 return false;
5500
5501 RLI.Ptr = LD->getBasePtr();
5502 if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) {
5503 assert(LD->getAddressingMode() == ISD::PRE_INC &&
5504 "Non-pre-inc AM on PPC?");
5505 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr,
5506 LD->getOffset());
5507 }
5508
5509 RLI.Chain = LD->getChain();
5510 RLI.MPI = LD->getPointerInfo();
5511 RLI.IsInvariant = LD->isInvariant();
5512 RLI.Alignment = LD->getAlignment();
5513 RLI.AAInfo = LD->getAAInfo();
5514 RLI.Ranges = LD->getRanges();
5515
5516 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1);
5517 return true;
5518}
5519
5520// Given the head of the old chain, ResChain, insert a token factor containing
5521// it and NewResChain, and make users of ResChain now be users of that token
5522// factor.
5523void PPCTargetLowering::spliceIntoChain(SDValue ResChain,
5524 SDValue NewResChain,
5525 SelectionDAG &DAG) const {
5526 if (!ResChain)
5527 return;
5528
5529 SDLoc dl(NewResChain);
5530
5531 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
5532 NewResChain, DAG.getUNDEF(MVT::Other));
5533 assert(TF.getNode() != NewResChain.getNode() &&
5534 "A new TF really is required here");
5535
5536 DAG.ReplaceAllUsesOfValueWith(ResChain, TF);
5537 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain);
Chris Lattner4211ca92006-04-14 06:01:58 +00005538}
5539
Hal Finkelf6d45f22013-04-01 17:52:07 +00005540SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Hal Finkeled844c42015-01-06 22:31:02 +00005541 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005542 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005543 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005544 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005545 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005546
Hal Finkel6a56b212014-03-05 22:14:00 +00005547 if (Op.getOperand(0).getValueType() == MVT::i1)
5548 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5549 DAG.getConstantFP(1.0, Op.getValueType()),
5550 DAG.getConstantFP(0.0, Op.getValueType()));
5551
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005552 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005553 "UINT_TO_FP is supported only with FPCVT");
5554
5555 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005556 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005557 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005558 (Op.getOpcode() == ISD::UINT_TO_FP ?
5559 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5560 (Op.getOpcode() == ISD::UINT_TO_FP ?
5561 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005562 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005563 MVT::f32 : MVT::f64;
5564
Owen Anderson9f944592009-08-11 20:47:22 +00005565 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005566 SDValue SINT = Op.getOperand(0);
5567 // When converting to single-precision, we actually need to convert
5568 // to double-precision first and then round to single-precision.
5569 // To avoid double-rounding effects during that operation, we have
5570 // to prepare the input operand. Bits that might be truncated when
5571 // converting to double-precision are replaced by a bit that won't
5572 // be lost at this stage, but is below the single-precision rounding
5573 // position.
5574 //
5575 // However, if -enable-unsafe-fp-math is in effect, accept double
5576 // rounding to avoid the extra overhead.
5577 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005578 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005579 !DAG.getTarget().Options.UnsafeFPMath) {
5580
5581 // Twiddle input to make sure the low 11 bits are zero. (If this
5582 // is the case, we are guaranteed the value will fit into the 53 bit
5583 // mantissa of an IEEE double-precision value without rounding.)
5584 // If any of those low 11 bits were not zero originally, make sure
5585 // bit 12 (value 2048) is set instead, so that the final rounding
5586 // to single-precision gets the correct result.
5587 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5588 SINT, DAG.getConstant(2047, MVT::i64));
5589 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5590 Round, DAG.getConstant(2047, MVT::i64));
5591 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5592 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5593 Round, DAG.getConstant(-2048, MVT::i64));
5594
5595 // However, we cannot use that value unconditionally: if the magnitude
5596 // of the input value is small, the bit-twiddling we did above might
5597 // end up visibly changing the output. Fortunately, in that case, we
5598 // don't need to twiddle bits since the original input will convert
5599 // exactly to double-precision floating-point already. Therefore,
5600 // construct a conditional to use the original value if the top 11
5601 // bits are all sign-bit copies, and use the rounded value computed
5602 // above otherwise.
5603 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5604 SINT, DAG.getConstant(53, MVT::i32));
5605 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5606 Cond, DAG.getConstant(1, MVT::i64));
5607 Cond = DAG.getSetCC(dl, MVT::i32,
5608 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5609
5610 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5611 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005612
Hal Finkeled844c42015-01-06 22:31:02 +00005613 ReuseLoadInfo RLI;
5614 SDValue Bits;
5615
5616 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) {
5617 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5618 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5619 RLI.Ranges);
5620 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5621 } else
5622 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
5623
Hal Finkelf6d45f22013-04-01 17:52:07 +00005624 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5625
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005626 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005627 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005628 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005629 return FP;
5630 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005631
Owen Anderson9f944592009-08-11 20:47:22 +00005632 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005633 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005634 // Since we only generate this in 64-bit mode, we can take advantage of
5635 // 64-bit registers. In particular, sign extend the input value into the
5636 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5637 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005638 MachineFunction &MF = DAG.getMachineFunction();
5639 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005640 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005641
Hal Finkelbeb296b2013-03-31 10:12:51 +00005642 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005643 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkeled844c42015-01-06 22:31:02 +00005644 ReuseLoadInfo RLI;
5645 bool ReusingLoad;
5646 if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI,
5647 DAG))) {
5648 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5649 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005650
Hal Finkeled844c42015-01-06 22:31:02 +00005651 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5652 MachinePointerInfo::getFixedStack(FrameIdx),
5653 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005654
Hal Finkeled844c42015-01-06 22:31:02 +00005655 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5656 "Expected an i32 store");
5657
5658 RLI.Ptr = FIdx;
5659 RLI.Chain = Store;
5660 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5661 RLI.Alignment = 4;
5662 }
5663
Hal Finkelbeb296b2013-03-31 10:12:51 +00005664 MachineMemOperand *MMO =
Hal Finkeled844c42015-01-06 22:31:02 +00005665 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5666 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5667 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005668 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5669 PPCISD::LFIWZX : PPCISD::LFIWAX,
5670 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005671 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005672 if (ReusingLoad)
5673 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005674 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005675 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005676 "i32->FP without LFIWAX supported only on PPC64");
5677
Hal Finkelbeb296b2013-03-31 10:12:51 +00005678 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5679 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5680
5681 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5682 Op.getOperand(0));
5683
5684 // STD the extended value into the stack slot.
5685 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5686 MachinePointerInfo::getFixedStack(FrameIdx),
5687 false, false, 0);
5688
5689 // Load the value as a double.
5690 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5691 MachinePointerInfo::getFixedStack(FrameIdx),
5692 false, false, false, 0);
5693 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005694
Chris Lattner4211ca92006-04-14 06:01:58 +00005695 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005696 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005697 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005698 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005699 return FP;
5700}
5701
Dan Gohman21cea8a2010-04-17 15:26:15 +00005702SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5703 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005704 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005705 /*
5706 The rounding mode is in bits 30:31 of FPSR, and has the following
5707 settings:
5708 00 Round to nearest
5709 01 Round to 0
5710 10 Round to +inf
5711 11 Round to -inf
5712
5713 FLT_ROUNDS, on the other hand, expects the following:
5714 -1 Undefined
5715 0 Round to 0
5716 1 Round to nearest
5717 2 Round to +inf
5718 3 Round to -inf
5719
5720 To perform the conversion, we do:
5721 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5722 */
5723
5724 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005725 EVT VT = Op.getValueType();
5726 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005727
5728 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005729 EVT NodeTys[] = {
5730 MVT::f64, // return register
5731 MVT::Glue // unused in this context
5732 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005733 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005734
5735 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005736 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005737 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005738 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005739 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005740
5741 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005742 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005743 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005744 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005745 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005746
5747 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005748 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005749 DAG.getNode(ISD::AND, dl, MVT::i32,
5750 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005751 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005752 DAG.getNode(ISD::SRL, dl, MVT::i32,
5753 DAG.getNode(ISD::AND, dl, MVT::i32,
5754 DAG.getNode(ISD::XOR, dl, MVT::i32,
5755 CWD, DAG.getConstant(3, MVT::i32)),
5756 DAG.getConstant(3, MVT::i32)),
5757 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005758
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005759 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005760 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005761
Duncan Sands13237ac2008-06-06 12:08:01 +00005762 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005763 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005764}
5765
Dan Gohman21cea8a2010-04-17 15:26:15 +00005766SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005767 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005768 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005769 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005770 assert(Op.getNumOperands() == 3 &&
5771 VT == Op.getOperand(1).getValueType() &&
5772 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005773
Chris Lattner601b8652006-09-20 03:47:40 +00005774 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005775 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005776 SDValue Lo = Op.getOperand(0);
5777 SDValue Hi = Op.getOperand(1);
5778 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005779 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005780
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005781 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005782 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005783 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5784 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5785 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5786 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005787 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005788 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5789 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5790 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005791 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005792 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005793}
5794
Dan Gohman21cea8a2010-04-17 15:26:15 +00005795SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005796 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005797 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005798 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005799 assert(Op.getNumOperands() == 3 &&
5800 VT == Op.getOperand(1).getValueType() &&
5801 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005802
Dan Gohman8d2ead22008-03-07 20:36:53 +00005803 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005804 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005805 SDValue Lo = Op.getOperand(0);
5806 SDValue Hi = Op.getOperand(1);
5807 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005808 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005809
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005810 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005811 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005812 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5813 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5814 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5815 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005816 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005817 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5818 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5819 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005820 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005821 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005822}
5823
Dan Gohman21cea8a2010-04-17 15:26:15 +00005824SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005825 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005826 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005827 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005828 assert(Op.getNumOperands() == 3 &&
5829 VT == Op.getOperand(1).getValueType() &&
5830 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005831
Dan Gohman8d2ead22008-03-07 20:36:53 +00005832 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005833 SDValue Lo = Op.getOperand(0);
5834 SDValue Hi = Op.getOperand(1);
5835 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005836 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005837
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005838 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005839 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005840 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5841 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5842 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5843 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005844 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005845 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5846 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5847 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005848 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005849 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005850 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005851}
5852
5853//===----------------------------------------------------------------------===//
5854// Vector related lowering.
5855//
5856
Chris Lattner2a099c02006-04-17 06:00:21 +00005857/// BuildSplatI - Build a canonical splati of Val with an element size of
5858/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005859static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005860 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005861 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005862
Owen Anderson53aa7a92009-08-10 22:56:29 +00005863 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005864 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005865 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005866
Owen Anderson9f944592009-08-11 20:47:22 +00005867 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005868
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005869 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5870 if (Val == -1)
5871 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005872
Owen Anderson53aa7a92009-08-10 22:56:29 +00005873 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005874
Chris Lattner2a099c02006-04-17 06:00:21 +00005875 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005876 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005877 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005878 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005879 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005880 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005881}
5882
Hal Finkelcf2e9082013-05-24 23:00:14 +00005883/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5884/// specified intrinsic ID.
5885static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005886 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005887 EVT DestVT = MVT::Other) {
5888 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5889 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5890 DAG.getConstant(IID, MVT::i32), Op);
5891}
5892
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005893/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005894/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005895static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005896 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005897 EVT DestVT = MVT::Other) {
5898 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005899 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005900 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005901}
5902
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005903/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5904/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005905static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005906 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005907 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005908 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005909 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005910 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005911}
5912
5913
Chris Lattner264c9082006-04-17 17:55:10 +00005914/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5915/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005916static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005917 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005918 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005919 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5920 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005921
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005922 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005923 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005924 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005925 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005926 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005927}
5928
Chris Lattner19e90552006-04-14 05:19:18 +00005929// If this is a case we can't handle, return null and let the default
5930// expansion code take care of it. If we CAN select this case, and if it
5931// selects to a single instruction, return Op. Otherwise, if we can codegen
5932// this case more efficiently than a constant pool load, lower it to the
5933// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005934SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5935 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005936 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005937 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005938 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005939
Bob Wilson85cefe82009-03-02 23:24:16 +00005940 // Check if this is a splat of a constant value.
5941 APInt APSplatBits, APSplatUndef;
5942 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005943 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005944 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005945 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005946 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005947
Bob Wilson530e0382009-03-03 19:26:27 +00005948 unsigned SplatBits = APSplatBits.getZExtValue();
5949 unsigned SplatUndef = APSplatUndef.getZExtValue();
5950 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005951
Bob Wilson530e0382009-03-03 19:26:27 +00005952 // First, handle single instruction cases.
5953
5954 // All zeros?
5955 if (SplatBits == 0) {
5956 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005957 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5958 SDValue Z = DAG.getConstant(0, MVT::i32);
5959 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005960 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005961 }
Bob Wilson530e0382009-03-03 19:26:27 +00005962 return Op;
5963 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005964
Bob Wilson530e0382009-03-03 19:26:27 +00005965 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5966 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5967 (32-SplatBitSize));
5968 if (SextVal >= -16 && SextVal <= 15)
5969 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005970
5971
Bob Wilson530e0382009-03-03 19:26:27 +00005972 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005973
Bob Wilson530e0382009-03-03 19:26:27 +00005974 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005975 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5976 // If this value is in the range [17,31] and is odd, use:
5977 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5978 // If this value is in the range [-31,-17] and is odd, use:
5979 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5980 // Note the last two are three-instruction sequences.
5981 if (SextVal >= -32 && SextVal <= 31) {
5982 // To avoid having these optimizations undone by constant folding,
5983 // we convert to a pseudo that will be expanded later into one of
5984 // the above forms.
5985 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005986 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5987 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5988 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5989 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5990 if (VT == Op.getValueType())
5991 return RetVal;
5992 else
5993 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005994 }
5995
5996 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5997 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5998 // for fneg/fabs.
5999 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
6000 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00006001 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006002
6003 // Make the VSLW intrinsic, computing 0x8000_0000.
6004 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
6005 OnesV, DAG, dl);
6006
6007 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00006008 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00006009 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006010 }
6011
Bill Schmidt4aedff82014-06-06 14:06:26 +00006012 // The remaining cases assume either big endian element order or
6013 // a splat-size that equates to the element size of the vector
6014 // to be built. An example that doesn't work for little endian is
6015 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
6016 // and a vector element size of 16 bits. The code below will
6017 // produce the vector in big endian element order, which for little
6018 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
6019
6020 // For now, just avoid these optimizations in that case.
6021 // FIXME: Develop correct optimizations for LE with mismatched
6022 // splat and element sizes.
6023
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006024 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00006025 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
6026 return SDValue();
6027
Bob Wilson530e0382009-03-03 19:26:27 +00006028 // Check to see if this is a wide variety of vsplti*, binop self cases.
6029 static const signed char SplatCsts[] = {
6030 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
6031 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
6032 };
6033
6034 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
6035 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
6036 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
6037 int i = SplatCsts[idx];
6038
6039 // Figure out what shift amount will be used by altivec if shifted by i in
6040 // this splat size.
6041 unsigned TypeShiftAmt = i & (SplatBitSize-1);
6042
6043 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00006044 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006045 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006046 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6047 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
6048 Intrinsic::ppc_altivec_vslw
6049 };
6050 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006051 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006052 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006053
Bob Wilson530e0382009-03-03 19:26:27 +00006054 // vsplti + srl self.
6055 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006056 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006057 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6058 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
6059 Intrinsic::ppc_altivec_vsrw
6060 };
6061 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006062 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006063 }
6064
Bob Wilson530e0382009-03-03 19:26:27 +00006065 // vsplti + sra self.
6066 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006067 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006068 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6069 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
6070 Intrinsic::ppc_altivec_vsraw
6071 };
6072 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006073 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006074 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006075
Bob Wilson530e0382009-03-03 19:26:27 +00006076 // vsplti + rol self.
6077 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
6078 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006079 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006080 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6081 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
6082 Intrinsic::ppc_altivec_vrlw
6083 };
6084 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006085 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006086 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006087
Bob Wilson530e0382009-03-03 19:26:27 +00006088 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00006089 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006090 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006091 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00006092 }
Bob Wilson530e0382009-03-03 19:26:27 +00006093 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00006094 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006095 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006096 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00006097 }
Bob Wilson530e0382009-03-03 19:26:27 +00006098 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00006099 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006100 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006101 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
6102 }
6103 }
6104
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006105 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00006106}
6107
Chris Lattner071ad012006-04-17 05:28:54 +00006108/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
6109/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006110static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00006111 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006112 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00006113 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00006114 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00006115 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006116
Chris Lattner071ad012006-04-17 05:28:54 +00006117 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00006118 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00006119 OP_VMRGHW,
6120 OP_VMRGLW,
6121 OP_VSPLTISW0,
6122 OP_VSPLTISW1,
6123 OP_VSPLTISW2,
6124 OP_VSPLTISW3,
6125 OP_VSLDOI4,
6126 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00006127 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00006128 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00006129
Chris Lattner071ad012006-04-17 05:28:54 +00006130 if (OpNum == OP_COPY) {
6131 if (LHSID == (1*9+2)*9+3) return LHS;
6132 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
6133 return RHS;
6134 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006135
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006136 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006137 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
6138 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006139
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006140 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006141 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006142 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006143 case OP_VMRGHW:
6144 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6145 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6146 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6147 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6148 break;
6149 case OP_VMRGLW:
6150 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6151 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6152 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6153 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6154 break;
6155 case OP_VSPLTISW0:
6156 for (unsigned i = 0; i != 16; ++i)
6157 ShufIdxs[i] = (i&3)+0;
6158 break;
6159 case OP_VSPLTISW1:
6160 for (unsigned i = 0; i != 16; ++i)
6161 ShufIdxs[i] = (i&3)+4;
6162 break;
6163 case OP_VSPLTISW2:
6164 for (unsigned i = 0; i != 16; ++i)
6165 ShufIdxs[i] = (i&3)+8;
6166 break;
6167 case OP_VSPLTISW3:
6168 for (unsigned i = 0; i != 16; ++i)
6169 ShufIdxs[i] = (i&3)+12;
6170 break;
6171 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006172 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006173 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006174 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006175 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006176 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006177 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006178 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006179 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6180 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006181 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006182 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006183}
6184
Chris Lattner19e90552006-04-14 05:19:18 +00006185/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6186/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6187/// return the code it can be lowered into. Worst case, it can always be
6188/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006189SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006190 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006191 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006192 SDValue V1 = Op.getOperand(0);
6193 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006194 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006195 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006196 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006197
Chris Lattner19e90552006-04-14 05:19:18 +00006198 // Cases that are handled by instructions that take permute immediates
6199 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6200 // selected by the instruction selector.
6201 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006202 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6203 PPC::isSplatShuffleMask(SVOp, 2) ||
6204 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006205 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6206 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006207 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006208 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6209 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6210 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6211 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6212 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6213 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006214 return Op;
6215 }
6216 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006217
Chris Lattner19e90552006-04-14 05:19:18 +00006218 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6219 // and produce a fixed permutation. If any of these match, do not lower to
6220 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006221 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006222 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6223 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006224 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006225 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6226 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6227 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6228 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6229 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6230 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006231 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006232
Chris Lattner071ad012006-04-17 05:28:54 +00006233 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6234 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006235 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006236
Chris Lattner071ad012006-04-17 05:28:54 +00006237 unsigned PFIndexes[4];
6238 bool isFourElementShuffle = true;
6239 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6240 unsigned EltNo = 8; // Start out undef.
6241 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006242 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006243 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006244
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006245 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006246 if ((ByteSource & 3) != j) {
6247 isFourElementShuffle = false;
6248 break;
6249 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006250
Chris Lattner071ad012006-04-17 05:28:54 +00006251 if (EltNo == 8) {
6252 EltNo = ByteSource/4;
6253 } else if (EltNo != ByteSource/4) {
6254 isFourElementShuffle = false;
6255 break;
6256 }
6257 }
6258 PFIndexes[i] = EltNo;
6259 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006260
6261 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006262 // perfect shuffle vector to determine if it is cost effective to do this as
6263 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006264 // For now, we skip this for little endian until such time as we have a
6265 // little-endian perfect shuffle table.
6266 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006267 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006268 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006269 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006270
Chris Lattner071ad012006-04-17 05:28:54 +00006271 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6272 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006273
Chris Lattner071ad012006-04-17 05:28:54 +00006274 // Determining when to avoid vperm is tricky. Many things affect the cost
6275 // of vperm, particularly how many times the perm mask needs to be computed.
6276 // For example, if the perm mask can be hoisted out of a loop or is already
6277 // used (perhaps because there are multiple permutes with the same shuffle
6278 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6279 // the loop requires an extra register.
6280 //
6281 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006282 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006283 // available, if this block is within a loop, we should avoid using vperm
6284 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006285 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006286 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006287 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006288
Chris Lattner19e90552006-04-14 05:19:18 +00006289 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6290 // vector that will get spilled to the constant pool.
6291 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006292
Chris Lattner19e90552006-04-14 05:19:18 +00006293 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6294 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006295
6296 // For little endian, the order of the input vectors is reversed, and
6297 // the permutation mask is complemented with respect to 31. This is
6298 // necessary to produce proper semantics with the big-endian-biased vperm
6299 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006300 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006301 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006302
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006303 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006304 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6305 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006306
Chris Lattner19e90552006-04-14 05:19:18 +00006307 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006308 if (isLittleEndian)
6309 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6310 MVT::i32));
6311 else
6312 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6313 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006314 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006315
Owen Anderson9f944592009-08-11 20:47:22 +00006316 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006317 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006318 if (isLittleEndian)
6319 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6320 V2, V1, VPermMask);
6321 else
6322 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6323 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006324}
6325
Chris Lattner9754d142006-04-18 17:59:36 +00006326/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6327/// altivec comparison. If it is, return true and fill in Opc/isDot with
6328/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006329static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006330 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006331 unsigned IntrinsicID =
6332 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006333 CompareOpc = -1;
6334 isDot = false;
6335 switch (IntrinsicID) {
6336 default: return false;
6337 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006338 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6339 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6340 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6341 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6342 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6343 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6344 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6345 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6346 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6347 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6348 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6349 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6350 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006351
Chris Lattner4211ca92006-04-14 06:01:58 +00006352 // Normal Comparisons.
6353 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6354 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6355 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6356 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6357 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6358 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6359 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6360 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6361 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6362 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6363 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6364 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6365 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6366 }
Chris Lattner9754d142006-04-18 17:59:36 +00006367 return true;
6368}
6369
6370/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6371/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006372SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006373 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006374 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6375 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006376 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006377 int CompareOpc;
6378 bool isDot;
6379 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006380 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006381
Chris Lattner9754d142006-04-18 17:59:36 +00006382 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006383 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006384 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006385 Op.getOperand(1), Op.getOperand(2),
6386 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006387 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006388 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006389
Chris Lattner4211ca92006-04-14 06:01:58 +00006390 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006391 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006392 Op.getOperand(2), // LHS
6393 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006394 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006395 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006396 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006397 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006398
Chris Lattner4211ca92006-04-14 06:01:58 +00006399 // Now that we have the comparison, emit a copy from the CR to a GPR.
6400 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006401 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006402 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006403 CompNode.getValue(1));
6404
Chris Lattner4211ca92006-04-14 06:01:58 +00006405 // Unpack the result based on how the target uses it.
6406 unsigned BitNo; // Bit # of CR6.
6407 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006408 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006409 default: // Can't happen, don't crash on invalid number though.
6410 case 0: // Return the value of the EQ bit of CR6.
6411 BitNo = 0; InvertBit = false;
6412 break;
6413 case 1: // Return the inverted value of the EQ bit of CR6.
6414 BitNo = 0; InvertBit = true;
6415 break;
6416 case 2: // Return the value of the LT bit of CR6.
6417 BitNo = 2; InvertBit = false;
6418 break;
6419 case 3: // Return the inverted value of the LT bit of CR6.
6420 BitNo = 2; InvertBit = true;
6421 break;
6422 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006423
Chris Lattner4211ca92006-04-14 06:01:58 +00006424 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006425 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6426 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006427 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006428 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6429 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006430
Chris Lattner4211ca92006-04-14 06:01:58 +00006431 // If we are supposed to, toggle the bit.
6432 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006433 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6434 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006435 return Flags;
6436}
6437
Hal Finkel5c0d1452014-03-30 13:22:59 +00006438SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6439 SelectionDAG &DAG) const {
6440 SDLoc dl(Op);
6441 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6442 // instructions), but for smaller types, we need to first extend up to v2i32
6443 // before doing going farther.
6444 if (Op.getValueType() == MVT::v2i64) {
6445 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6446 if (ExtVT != MVT::v2i32) {
6447 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6448 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6449 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6450 ExtVT.getVectorElementType(), 4)));
6451 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6452 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6453 DAG.getValueType(MVT::v2i32));
6454 }
6455
6456 return Op;
6457 }
6458
6459 return SDValue();
6460}
6461
Scott Michelcf0da6c2009-02-17 22:15:04 +00006462SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006463 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006464 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006465 // Create a stack slot that is 16-byte aligned.
6466 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006467 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006468 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006469 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006470
Chris Lattner4211ca92006-04-14 06:01:58 +00006471 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006472 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006473 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006474 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006475 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006476 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006477 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006478}
6479
Dan Gohman21cea8a2010-04-17 15:26:15 +00006480SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006481 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006482 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006483 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006484
Owen Anderson9f944592009-08-11 20:47:22 +00006485 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6486 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006487
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006488 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006489 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006490
Chris Lattner7e4398742006-04-18 03:43:48 +00006491 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006492 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6493 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6494 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006495
Chris Lattner7e4398742006-04-18 03:43:48 +00006496 // Low parts multiplied together, generating 32-bit results (we ignore the
6497 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006498 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006499 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006500
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006501 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006502 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006503 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006504 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006505 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006506 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6507 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006508 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006509
Owen Anderson9f944592009-08-11 20:47:22 +00006510 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006511
Chris Lattner96d50482006-04-18 04:28:57 +00006512 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006513 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006514 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006515 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006516 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006517
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006518 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006519 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006520 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006521 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006522
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006523 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006524 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006525 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006526 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006527
Bill Schmidt42995e82014-06-09 16:06:29 +00006528 // Merge the results together. Because vmuleub and vmuloub are
6529 // instructions with a big-endian bias, we must reverse the
6530 // element numbering and reverse the meaning of "odd" and "even"
6531 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006532 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006533 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006534 if (isLittleEndian) {
6535 Ops[i*2 ] = 2*i;
6536 Ops[i*2+1] = 2*i+16;
6537 } else {
6538 Ops[i*2 ] = 2*i+1;
6539 Ops[i*2+1] = 2*i+1+16;
6540 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006541 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006542 if (isLittleEndian)
6543 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6544 else
6545 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006546 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006547 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006548 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006549}
6550
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006551/// LowerOperation - Provide custom lowering hooks for some operations.
6552///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006553SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006554 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006555 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006556 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006557 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006558 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006559 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006560 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006561 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006562 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6563 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006564 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006565 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006566
6567 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006568 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006569
Roman Divackyc3825df2013-07-25 21:36:47 +00006570 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006571 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006572
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006573 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006574 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006575 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006576
Hal Finkel756810f2013-03-21 21:37:52 +00006577 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6578 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6579
Hal Finkel940ab932014-02-28 00:27:01 +00006580 case ISD::LOAD: return LowerLOAD(Op, DAG);
6581 case ISD::STORE: return LowerSTORE(Op, DAG);
6582 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006583 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006584 case ISD::FP_TO_UINT:
6585 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Hal Finkeled844c42015-01-06 22:31:02 +00006586 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006587 case ISD::UINT_TO_FP:
6588 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006589 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006590
Chris Lattner4211ca92006-04-14 06:01:58 +00006591 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006592 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6593 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6594 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006595
Chris Lattner4211ca92006-04-14 06:01:58 +00006596 // Vector-related lowering.
6597 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6598 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6599 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6600 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006601 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006602 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006603
Hal Finkel25c19922013-05-15 21:37:41 +00006604 // For counter-based loop handling.
6605 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6606
Chris Lattnerf6a81562007-12-08 06:59:59 +00006607 // Frame & Return address.
6608 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006609 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006610 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006611}
6612
Duncan Sands6ed40142008-12-01 11:39:25 +00006613void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6614 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006615 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006616 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006617 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006618 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006619 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006620 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00006621 case ISD::READCYCLECOUNTER: {
6622 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6623 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
6624
6625 Results.push_back(RTB);
6626 Results.push_back(RTB.getValue(1));
6627 Results.push_back(RTB.getValue(2));
6628 break;
6629 }
Hal Finkel25c19922013-05-15 21:37:41 +00006630 case ISD::INTRINSIC_W_CHAIN: {
6631 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6632 Intrinsic::ppc_is_decremented_ctr_nonzero)
6633 break;
6634
6635 assert(N->getValueType(0) == MVT::i1 &&
6636 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006637 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006638 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6639 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6640 N->getOperand(1));
6641
6642 Results.push_back(NewInt);
6643 Results.push_back(NewInt.getValue(1));
6644 break;
6645 }
Roman Divacky4394e682011-06-28 15:30:42 +00006646 case ISD::VAARG: {
6647 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6648 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6649 return;
6650
6651 EVT VT = N->getValueType(0);
6652
6653 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006654 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006655
6656 Results.push_back(NewNode);
6657 Results.push_back(NewNode.getValue(1));
6658 }
6659 return;
6660 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006661 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006662 assert(N->getValueType(0) == MVT::ppcf128);
6663 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006664 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006665 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006666 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006667 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006668 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006669 DAG.getIntPtrConstant(1));
6670
Ulrich Weigand874fc622013-03-26 10:56:22 +00006671 // Add the two halves of the long double in round-to-zero mode.
6672 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006673
6674 // We know the low half is about to be thrown away, so just use something
6675 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006676 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006677 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006678 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006679 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006680 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006681 // LowerFP_TO_INT() can only handle f32 and f64.
6682 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6683 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006684 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006685 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006686 }
6687}
6688
6689
Chris Lattner4211ca92006-04-14 06:01:58 +00006690//===----------------------------------------------------------------------===//
6691// Other Lowering Code
6692//===----------------------------------------------------------------------===//
6693
Robin Morisset22129962014-09-23 20:46:49 +00006694static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
6695 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
6696 Function *Func = Intrinsic::getDeclaration(M, Id);
6697 return Builder.CreateCall(Func);
6698}
6699
6700// The mappings for emitLeading/TrailingFence is taken from
6701// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
6702Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
6703 AtomicOrdering Ord, bool IsStore,
6704 bool IsLoad) const {
6705 if (Ord == SequentiallyConsistent)
6706 return callIntrinsic(Builder, Intrinsic::ppc_sync);
6707 else if (isAtLeastRelease(Ord))
6708 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6709 else
6710 return nullptr;
6711}
6712
6713Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
6714 AtomicOrdering Ord, bool IsStore,
6715 bool IsLoad) const {
6716 if (IsLoad && isAtLeastAcquire(Ord))
6717 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6718 // FIXME: this is too conservative, a dependent branch + isync is enough.
6719 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
6720 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
6721 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
6722 else
6723 return nullptr;
6724}
6725
Chris Lattner9b577f12005-08-26 21:23:58 +00006726MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006727PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006728 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006729 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006730 const TargetInstrInfo *TII =
6731 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006732
6733 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6734 MachineFunction *F = BB->getParent();
6735 MachineFunction::iterator It = BB;
6736 ++It;
6737
6738 unsigned dest = MI->getOperand(0).getReg();
6739 unsigned ptrA = MI->getOperand(1).getReg();
6740 unsigned ptrB = MI->getOperand(2).getReg();
6741 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006742 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006743
6744 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6745 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6746 F->insert(It, loopMBB);
6747 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006748 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006749 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006750 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006751
6752 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006753 unsigned TmpReg = (!BinOpcode) ? incr :
Craig Topper61e88f42014-11-21 05:58:21 +00006754 RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass
6755 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006756
6757 // thisMBB:
6758 // ...
6759 // fallthrough --> loopMBB
6760 BB->addSuccessor(loopMBB);
6761
6762 // loopMBB:
6763 // l[wd]arx dest, ptr
6764 // add r0, dest, incr
6765 // st[wd]cx. r0, ptr
6766 // bne- loopMBB
6767 // fallthrough --> exitMBB
6768 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006769 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006770 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006771 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006772 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6773 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006774 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006775 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006776 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006777 BB->addSuccessor(loopMBB);
6778 BB->addSuccessor(exitMBB);
6779
6780 // exitMBB:
6781 // ...
6782 BB = exitMBB;
6783 return BB;
6784}
6785
6786MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006787PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006788 MachineBasicBlock *BB,
6789 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006790 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006791 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006792 const TargetInstrInfo *TII =
6793 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00006794 // In 64 bit mode we have to use 64 bits for addresses, even though the
6795 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6796 // registers without caring whether they're 32 or 64, but here we're
6797 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006798 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006799 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006800
6801 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6802 MachineFunction *F = BB->getParent();
6803 MachineFunction::iterator It = BB;
6804 ++It;
6805
6806 unsigned dest = MI->getOperand(0).getReg();
6807 unsigned ptrA = MI->getOperand(1).getReg();
6808 unsigned ptrB = MI->getOperand(2).getReg();
6809 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006810 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006811
6812 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6813 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6814 F->insert(It, loopMBB);
6815 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006816 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006817 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006818 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006819
6820 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00006821 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
6822 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006823 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6824 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6825 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6826 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6827 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6828 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6829 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6830 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6831 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6832 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006833 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006834 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006835 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006836
6837 // thisMBB:
6838 // ...
6839 // fallthrough --> loopMBB
6840 BB->addSuccessor(loopMBB);
6841
6842 // The 4-byte load must be aligned, while a char or short may be
6843 // anywhere in the word. Hence all this nasty bookkeeping code.
6844 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6845 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006846 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006847 // rlwinm ptr, ptr1, 0, 0, 29
6848 // slw incr2, incr, shift
6849 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6850 // slw mask, mask2, shift
6851 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006852 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006853 // add tmp, tmpDest, incr2
6854 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006855 // and tmp3, tmp, mask
6856 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006857 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006858 // bne- loopMBB
6859 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006860 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006861 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006862 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006863 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006864 .addReg(ptrA).addReg(ptrB);
6865 } else {
6866 Ptr1Reg = ptrB;
6867 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006868 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006869 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006870 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006871 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6872 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006873 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006874 .addReg(Ptr1Reg).addImm(0).addImm(61);
6875 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006876 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006877 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006878 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006879 .addReg(incr).addReg(ShiftReg);
6880 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006881 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006882 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006883 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6884 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006885 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006886 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006887 .addReg(Mask2Reg).addReg(ShiftReg);
6888
6889 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006890 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006891 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006892 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006893 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006894 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006895 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006896 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006897 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006898 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006899 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006900 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006901 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006902 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006903 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006904 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006905 BB->addSuccessor(loopMBB);
6906 BB->addSuccessor(exitMBB);
6907
6908 // exitMBB:
6909 // ...
6910 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006911 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6912 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006913 return BB;
6914}
6915
Hal Finkel756810f2013-03-21 21:37:52 +00006916llvm::MachineBasicBlock*
6917PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6918 MachineBasicBlock *MBB) const {
6919 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00006920 const TargetInstrInfo *TII =
6921 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00006922
6923 MachineFunction *MF = MBB->getParent();
6924 MachineRegisterInfo &MRI = MF->getRegInfo();
6925
6926 const BasicBlock *BB = MBB->getBasicBlock();
6927 MachineFunction::iterator I = MBB;
6928 ++I;
6929
6930 // Memory Reference
6931 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6932 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6933
6934 unsigned DstReg = MI->getOperand(0).getReg();
6935 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6936 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6937 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6938 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6939
6940 MVT PVT = getPointerTy();
6941 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6942 "Invalid Pointer Size!");
6943 // For v = setjmp(buf), we generate
6944 //
6945 // thisMBB:
6946 // SjLjSetup mainMBB
6947 // bl mainMBB
6948 // v_restore = 1
6949 // b sinkMBB
6950 //
6951 // mainMBB:
6952 // buf[LabelOffset] = LR
6953 // v_main = 0
6954 //
6955 // sinkMBB:
6956 // v = phi(main, restore)
6957 //
6958
6959 MachineBasicBlock *thisMBB = MBB;
6960 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6961 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6962 MF->insert(I, mainMBB);
6963 MF->insert(I, sinkMBB);
6964
6965 MachineInstrBuilder MIB;
6966
6967 // Transfer the remainder of BB and its successor edges to sinkMBB.
6968 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006969 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006970 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6971
6972 // Note that the structure of the jmp_buf used here is not compatible
6973 // with that used by libc, and is not designed to be. Specifically, it
6974 // stores only those 'reserved' registers that LLVM does not otherwise
6975 // understand how to spill. Also, by convention, by the time this
6976 // intrinsic is called, Clang has already stored the frame address in the
6977 // first slot of the buffer and stack address in the third. Following the
6978 // X86 target code, we'll store the jump address in the second slot. We also
6979 // need to save the TOC pointer (R2) to handle jumps between shared
6980 // libraries, and that will be stored in the fourth slot. The thread
6981 // identifier (R13) is not affected.
6982
6983 // thisMBB:
6984 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6985 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006986 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006987
6988 // Prepare IP either in reg.
6989 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6990 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6991 unsigned BufReg = MI->getOperand(1).getReg();
6992
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006993 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006994 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6995 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006996 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006997 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006998 MIB.setMemRefs(MMOBegin, MMOEnd);
6999 }
7000
Hal Finkelf05d6c72013-07-17 23:50:51 +00007001 // Naked functions never have a base pointer, and so we use r1. For all
7002 // other functions, this decision must be delayed until during PEI.
7003 unsigned BaseReg;
7004 if (MF->getFunction()->getAttributes().hasAttribute(
7005 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007006 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007007 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007008 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007009
7010 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007011 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00007012 .addReg(BaseReg)
7013 .addImm(BPOffset)
7014 .addReg(BufReg);
7015 MIB.setMemRefs(MMOBegin, MMOEnd);
7016
Hal Finkel756810f2013-03-21 21:37:52 +00007017 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00007018 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00007019 const PPCRegisterInfo *TRI =
Eric Christopherd9134482014-08-04 21:25:23 +00007020 getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007021 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00007022
7023 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
7024
7025 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
7026 .addMBB(mainMBB);
7027 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
7028
7029 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
7030 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
7031
7032 // mainMBB:
7033 // mainDstReg = 0
7034 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007035 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007036
7037 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007038 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007039 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
7040 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007041 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007042 .addReg(BufReg);
7043 } else {
7044 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
7045 .addReg(LabelReg)
7046 .addImm(LabelOffset)
7047 .addReg(BufReg);
7048 }
7049
7050 MIB.setMemRefs(MMOBegin, MMOEnd);
7051
7052 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
7053 mainMBB->addSuccessor(sinkMBB);
7054
7055 // sinkMBB:
7056 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
7057 TII->get(PPC::PHI), DstReg)
7058 .addReg(mainDstReg).addMBB(mainMBB)
7059 .addReg(restoreDstReg).addMBB(thisMBB);
7060
7061 MI->eraseFromParent();
7062 return sinkMBB;
7063}
7064
7065MachineBasicBlock *
7066PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
7067 MachineBasicBlock *MBB) const {
7068 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007069 const TargetInstrInfo *TII =
7070 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007071
7072 MachineFunction *MF = MBB->getParent();
7073 MachineRegisterInfo &MRI = MF->getRegInfo();
7074
7075 // Memory Reference
7076 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7077 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7078
7079 MVT PVT = getPointerTy();
7080 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7081 "Invalid Pointer Size!");
7082
7083 const TargetRegisterClass *RC =
7084 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
7085 unsigned Tmp = MRI.createVirtualRegister(RC);
7086 // Since FP is only updated here but NOT referenced, it's treated as GPR.
7087 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
7088 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00007089 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
7090 (Subtarget.isSVR4ABI() &&
7091 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
7092 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00007093
7094 MachineInstrBuilder MIB;
7095
7096 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7097 const int64_t SPOffset = 2 * PVT.getStoreSize();
7098 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007099 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007100
7101 unsigned BufReg = MI->getOperand(0).getReg();
7102
7103 // Reload FP (the jumped-to function may not have had a
7104 // frame pointer, and if so, then its r31 will be restored
7105 // as necessary).
7106 if (PVT == MVT::i64) {
7107 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
7108 .addImm(0)
7109 .addReg(BufReg);
7110 } else {
7111 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
7112 .addImm(0)
7113 .addReg(BufReg);
7114 }
7115 MIB.setMemRefs(MMOBegin, MMOEnd);
7116
7117 // Reload IP
7118 if (PVT == MVT::i64) {
7119 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007120 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007121 .addReg(BufReg);
7122 } else {
7123 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
7124 .addImm(LabelOffset)
7125 .addReg(BufReg);
7126 }
7127 MIB.setMemRefs(MMOBegin, MMOEnd);
7128
7129 // Reload SP
7130 if (PVT == MVT::i64) {
7131 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007132 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007133 .addReg(BufReg);
7134 } else {
7135 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
7136 .addImm(SPOffset)
7137 .addReg(BufReg);
7138 }
7139 MIB.setMemRefs(MMOBegin, MMOEnd);
7140
Hal Finkelf05d6c72013-07-17 23:50:51 +00007141 // Reload BP
7142 if (PVT == MVT::i64) {
7143 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
7144 .addImm(BPOffset)
7145 .addReg(BufReg);
7146 } else {
7147 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
7148 .addImm(BPOffset)
7149 .addReg(BufReg);
7150 }
7151 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00007152
7153 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007154 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007155 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007156 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007157 .addReg(BufReg);
7158
7159 MIB.setMemRefs(MMOBegin, MMOEnd);
7160 }
7161
7162 // Jump
7163 BuildMI(*MBB, MI, DL,
7164 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
7165 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
7166
7167 MI->eraseFromParent();
7168 return MBB;
7169}
7170
Dale Johannesena32affb2008-08-28 17:53:09 +00007171MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007172PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007173 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00007174 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
7175 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
7176 return emitEHSjLjSetJmp(MI, BB);
7177 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
7178 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
7179 return emitEHSjLjLongJmp(MI, BB);
7180 }
7181
Eric Christopherd9134482014-08-04 21:25:23 +00007182 const TargetInstrInfo *TII =
7183 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007184
7185 // To "insert" these instructions we actually have to insert their
7186 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007187 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007188 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007189 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007190
Dan Gohman3b460302008-07-07 23:14:23 +00007191 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007192
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007193 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007194 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7195 MI->getOpcode() == PPC::SELECT_I4 ||
7196 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007197 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007198 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7199 MI->getOpcode() == PPC::SELECT_CC_I8)
7200 Cond.push_back(MI->getOperand(4));
7201 else
7202 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007203 Cond.push_back(MI->getOperand(1));
7204
Hal Finkel460e94d2012-06-22 23:10:08 +00007205 DebugLoc dl = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007206 const TargetInstrInfo *TII =
7207 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007208 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7209 Cond, MI->getOperand(2).getReg(),
7210 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007211 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7212 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7213 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7214 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007215 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007216 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007217 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00007218 MI->getOpcode() == PPC::SELECT_I4 ||
7219 MI->getOpcode() == PPC::SELECT_I8 ||
7220 MI->getOpcode() == PPC::SELECT_F4 ||
7221 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007222 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007223 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007224 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007225 // The incoming instruction knows the destination vreg to set, the
7226 // condition code register to branch on, the true/false values to
7227 // select between, and a branch opcode to use.
7228
7229 // thisMBB:
7230 // ...
7231 // TrueVal = ...
7232 // cmpTY ccX, r1, r2
7233 // bCC copy1MBB
7234 // fallthrough --> copy0MBB
7235 MachineBasicBlock *thisMBB = BB;
7236 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7237 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007238 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007239 F->insert(It, copy0MBB);
7240 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007241
7242 // Transfer the remainder of BB and its successor edges to sinkMBB.
7243 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007244 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007245 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7246
Evan Cheng32e376f2008-07-12 02:23:19 +00007247 // Next, add the true and fallthrough blocks as its successors.
7248 BB->addSuccessor(copy0MBB);
7249 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007250
Hal Finkel940ab932014-02-28 00:27:01 +00007251 if (MI->getOpcode() == PPC::SELECT_I4 ||
7252 MI->getOpcode() == PPC::SELECT_I8 ||
7253 MI->getOpcode() == PPC::SELECT_F4 ||
7254 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007255 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007256 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007257 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00007258 BuildMI(BB, dl, TII->get(PPC::BC))
7259 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7260 } else {
7261 unsigned SelectPred = MI->getOperand(4).getImm();
7262 BuildMI(BB, dl, TII->get(PPC::BCC))
7263 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7264 }
Dan Gohman34396292010-07-06 20:24:04 +00007265
Evan Cheng32e376f2008-07-12 02:23:19 +00007266 // copy0MBB:
7267 // %FalseValue = ...
7268 // # fallthrough to sinkMBB
7269 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007270
Evan Cheng32e376f2008-07-12 02:23:19 +00007271 // Update machine-CFG edges
7272 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007273
Evan Cheng32e376f2008-07-12 02:23:19 +00007274 // sinkMBB:
7275 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7276 // ...
7277 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007278 BuildMI(*BB, BB->begin(), dl,
7279 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007280 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7281 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00007282 } else if (MI->getOpcode() == PPC::ReadTB) {
7283 // To read the 64-bit time-base register on a 32-bit target, we read the
7284 // two halves. Should the counter have wrapped while it was being read, we
7285 // need to try again.
7286 // ...
7287 // readLoop:
7288 // mfspr Rx,TBU # load from TBU
7289 // mfspr Ry,TB # load from TB
7290 // mfspr Rz,TBU # load from TBU
7291 // cmpw crX,Rx,Rz # check if ‘old’=’new’
7292 // bne readLoop # branch if they're not equal
7293 // ...
7294
7295 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
7296 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7297 DebugLoc dl = MI->getDebugLoc();
7298 F->insert(It, readMBB);
7299 F->insert(It, sinkMBB);
7300
7301 // Transfer the remainder of BB and its successor edges to sinkMBB.
7302 sinkMBB->splice(sinkMBB->begin(), BB,
7303 std::next(MachineBasicBlock::iterator(MI)), BB->end());
7304 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7305
7306 BB->addSuccessor(readMBB);
7307 BB = readMBB;
7308
7309 MachineRegisterInfo &RegInfo = F->getRegInfo();
7310 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
7311 unsigned LoReg = MI->getOperand(0).getReg();
7312 unsigned HiReg = MI->getOperand(1).getReg();
7313
7314 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
7315 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
7316 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
7317
7318 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
7319
7320 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
7321 .addReg(HiReg).addReg(ReadAgainReg);
7322 BuildMI(BB, dl, TII->get(PPC::BCC))
7323 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
7324
7325 BB->addSuccessor(readMBB);
7326 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007327 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007328 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7329 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7330 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7331 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007332 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7333 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7334 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7335 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007336
7337 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7338 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7339 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7340 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007341 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7342 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7343 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7344 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007345
7346 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7347 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7348 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7349 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007350 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7351 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7352 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7353 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007354
7355 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7356 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7357 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7358 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007359 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7360 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7361 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7362 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007363
7364 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007365 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007366 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007367 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007368 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007369 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007370 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007371 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007372
7373 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7374 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7375 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7376 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007377 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7378 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7379 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7380 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007381
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007382 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7383 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7384 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7385 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7386 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7387 BB = EmitAtomicBinary(MI, BB, false, 0);
7388 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7389 BB = EmitAtomicBinary(MI, BB, true, 0);
7390
Evan Cheng32e376f2008-07-12 02:23:19 +00007391 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7392 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7393 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7394
7395 unsigned dest = MI->getOperand(0).getReg();
7396 unsigned ptrA = MI->getOperand(1).getReg();
7397 unsigned ptrB = MI->getOperand(2).getReg();
7398 unsigned oldval = MI->getOperand(3).getReg();
7399 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007400 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007401
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007402 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7403 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7404 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007405 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007406 F->insert(It, loop1MBB);
7407 F->insert(It, loop2MBB);
7408 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007409 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007410 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007411 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007412 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007413
7414 // thisMBB:
7415 // ...
7416 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007417 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007418
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007419 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007420 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007421 // cmp[wd] dest, oldval
7422 // bne- midMBB
7423 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007424 // st[wd]cx. newval, ptr
7425 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007426 // b exitBB
7427 // midMBB:
7428 // st[wd]cx. dest, ptr
7429 // exitBB:
7430 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007431 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007432 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007433 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007434 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007435 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007436 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7437 BB->addSuccessor(loop2MBB);
7438 BB->addSuccessor(midMBB);
7439
7440 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007441 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007442 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007443 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007444 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007445 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007446 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007447 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007448
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007449 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007450 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007451 .addReg(dest).addReg(ptrA).addReg(ptrB);
7452 BB->addSuccessor(exitMBB);
7453
Evan Cheng32e376f2008-07-12 02:23:19 +00007454 // exitMBB:
7455 // ...
7456 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007457 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7458 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7459 // We must use 64-bit registers for addresses when targeting 64-bit,
7460 // since we're actually doing arithmetic on them. Other registers
7461 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007462 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007463 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7464
7465 unsigned dest = MI->getOperand(0).getReg();
7466 unsigned ptrA = MI->getOperand(1).getReg();
7467 unsigned ptrB = MI->getOperand(2).getReg();
7468 unsigned oldval = MI->getOperand(3).getReg();
7469 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007470 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007471
7472 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7473 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7474 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7475 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7476 F->insert(It, loop1MBB);
7477 F->insert(It, loop2MBB);
7478 F->insert(It, midMBB);
7479 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007480 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007481 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007482 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007483
7484 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007485 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7486 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007487 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7488 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7489 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7490 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7491 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7492 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7493 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7494 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7495 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7496 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7497 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7498 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7499 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7500 unsigned Ptr1Reg;
7501 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007502 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007503 // thisMBB:
7504 // ...
7505 // fallthrough --> loopMBB
7506 BB->addSuccessor(loop1MBB);
7507
7508 // The 4-byte load must be aligned, while a char or short may be
7509 // anywhere in the word. Hence all this nasty bookkeeping code.
7510 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7511 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007512 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007513 // rlwinm ptr, ptr1, 0, 0, 29
7514 // slw newval2, newval, shift
7515 // slw oldval2, oldval,shift
7516 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7517 // slw mask, mask2, shift
7518 // and newval3, newval2, mask
7519 // and oldval3, oldval2, mask
7520 // loop1MBB:
7521 // lwarx tmpDest, ptr
7522 // and tmp, tmpDest, mask
7523 // cmpw tmp, oldval3
7524 // bne- midMBB
7525 // loop2MBB:
7526 // andc tmp2, tmpDest, mask
7527 // or tmp4, tmp2, newval3
7528 // stwcx. tmp4, ptr
7529 // bne- loop1MBB
7530 // b exitBB
7531 // midMBB:
7532 // stwcx. tmpDest, ptr
7533 // exitBB:
7534 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007535 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007536 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007537 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007538 .addReg(ptrA).addReg(ptrB);
7539 } else {
7540 Ptr1Reg = ptrB;
7541 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007542 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007543 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007544 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007545 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7546 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007547 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007548 .addReg(Ptr1Reg).addImm(0).addImm(61);
7549 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007550 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007551 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007552 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007553 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007554 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007555 .addReg(oldval).addReg(ShiftReg);
7556 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007557 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007558 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007559 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7560 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7561 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007562 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007563 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007564 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007565 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007566 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007567 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007568 .addReg(OldVal2Reg).addReg(MaskReg);
7569
7570 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007571 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007572 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007573 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7574 .addReg(TmpDestReg).addReg(MaskReg);
7575 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007576 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007577 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007578 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7579 BB->addSuccessor(loop2MBB);
7580 BB->addSuccessor(midMBB);
7581
7582 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007583 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7584 .addReg(TmpDestReg).addReg(MaskReg);
7585 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7586 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7587 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007588 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007589 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007590 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007591 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007592 BB->addSuccessor(loop1MBB);
7593 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007594
Dale Johannesen340d2642008-08-30 00:08:53 +00007595 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007596 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007597 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007598 BB->addSuccessor(exitMBB);
7599
7600 // exitMBB:
7601 // ...
7602 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007603 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7604 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007605 } else if (MI->getOpcode() == PPC::FADDrtz) {
7606 // This pseudo performs an FADD with rounding mode temporarily forced
7607 // to round-to-zero. We emit this via custom inserter since the FPSCR
7608 // is not modeled at the SelectionDAG level.
7609 unsigned Dest = MI->getOperand(0).getReg();
7610 unsigned Src1 = MI->getOperand(1).getReg();
7611 unsigned Src2 = MI->getOperand(2).getReg();
7612 DebugLoc dl = MI->getDebugLoc();
7613
7614 MachineRegisterInfo &RegInfo = F->getRegInfo();
7615 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7616
7617 // Save FPSCR value.
7618 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7619
7620 // Set rounding mode to round-to-zero.
7621 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7622 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7623
7624 // Perform addition.
7625 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7626
7627 // Restore FPSCR value.
7628 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007629 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7630 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7631 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7632 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7633 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7634 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7635 PPC::ANDIo8 : PPC::ANDIo;
7636 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7637 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7638
7639 MachineRegisterInfo &RegInfo = F->getRegInfo();
7640 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7641 &PPC::GPRCRegClass :
7642 &PPC::G8RCRegClass);
7643
7644 DebugLoc dl = MI->getDebugLoc();
7645 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7646 .addReg(MI->getOperand(1).getReg()).addImm(1);
7647 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7648 MI->getOperand(0).getReg())
7649 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007650 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007651 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007652 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007653
Dan Gohman34396292010-07-06 20:24:04 +00007654 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007655 return BB;
7656}
7657
Chris Lattner4211ca92006-04-14 06:01:58 +00007658//===----------------------------------------------------------------------===//
7659// Target Optimization Hooks
7660//===----------------------------------------------------------------------===//
7661
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007662SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
7663 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00007664 unsigned &RefinementSteps,
7665 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007666 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007667 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7668 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7669 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7670 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007671 // Convergence is quadratic, so we essentially double the number of digits
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007672 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7673 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7674 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7675 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007676 if (VT.getScalarType() == MVT::f64)
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007677 ++RefinementSteps;
Sanjay Patel957efc232014-10-24 17:02:16 +00007678 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007679 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00007680 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007681 return SDValue();
7682}
7683
7684SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
7685 DAGCombinerInfo &DCI,
7686 unsigned &RefinementSteps) const {
7687 EVT VT = Operand.getValueType();
7688 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7689 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7690 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7691 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
7692 // Convergence is quadratic, so we essentially double the number of digits
7693 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7694 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7695 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7696 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
7697 if (VT.getScalarType() == MVT::f64)
7698 ++RefinementSteps;
7699 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
7700 }
7701 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00007702}
7703
Hal Finkel360f2132014-11-24 23:45:21 +00007704bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const {
7705 // Note: This functionality is used only when unsafe-fp-math is enabled, and
7706 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
7707 // enabled for division), this functionality is redundant with the default
7708 // combiner logic (once the division -> reciprocal/multiply transformation
7709 // has taken place). As a result, this matters more for older cores than for
7710 // newer ones.
7711
7712 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
7713 // reciprocal if there are two or more FDIVs (for embedded cores with only
7714 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
7715 switch (Subtarget.getDarwinDirective()) {
7716 default:
7717 return NumUsers > 2;
7718 case PPC::DIR_440:
7719 case PPC::DIR_A2:
7720 case PPC::DIR_E500mc:
7721 case PPC::DIR_E5500:
7722 return NumUsers > 1;
7723 }
7724}
7725
Hal Finkel3604bf72014-08-01 01:02:01 +00007726static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007727 unsigned Bytes, int Dist,
7728 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007729 if (VT.getSizeInBits() / 8 != Bytes)
7730 return false;
7731
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007732 SDValue BaseLoc = Base->getBasePtr();
7733 if (Loc.getOpcode() == ISD::FrameIndex) {
7734 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7735 return false;
7736 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7737 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7738 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7739 int FS = MFI->getObjectSize(FI);
7740 int BFS = MFI->getObjectSize(BFI);
7741 if (FS != BFS || FS != (int)Bytes) return false;
7742 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7743 }
7744
7745 // Handle X+C
7746 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7747 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7748 return true;
7749
7750 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007751 const GlobalValue *GV1 = nullptr;
7752 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007753 int64_t Offset1 = 0;
7754 int64_t Offset2 = 0;
7755 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7756 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7757 if (isGA1 && isGA2 && GV1 == GV2)
7758 return Offset1 == (Offset2 + Dist*Bytes);
7759 return false;
7760}
7761
Hal Finkel3604bf72014-08-01 01:02:01 +00007762// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7763// not enforce equality of the chain operands.
7764static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7765 unsigned Bytes, int Dist,
7766 SelectionDAG &DAG) {
7767 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7768 EVT VT = LS->getMemoryVT();
7769 SDValue Loc = LS->getBasePtr();
7770 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7771 }
7772
7773 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7774 EVT VT;
7775 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7776 default: return false;
7777 case Intrinsic::ppc_altivec_lvx:
7778 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007779 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007780 VT = MVT::v4i32;
7781 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007782 case Intrinsic::ppc_vsx_lxvd2x:
7783 VT = MVT::v2f64;
7784 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007785 case Intrinsic::ppc_altivec_lvebx:
7786 VT = MVT::i8;
7787 break;
7788 case Intrinsic::ppc_altivec_lvehx:
7789 VT = MVT::i16;
7790 break;
7791 case Intrinsic::ppc_altivec_lvewx:
7792 VT = MVT::i32;
7793 break;
7794 }
7795
7796 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
7797 }
7798
7799 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
7800 EVT VT;
7801 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7802 default: return false;
7803 case Intrinsic::ppc_altivec_stvx:
7804 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007805 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007806 VT = MVT::v4i32;
7807 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007808 case Intrinsic::ppc_vsx_stxvd2x:
7809 VT = MVT::v2f64;
7810 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007811 case Intrinsic::ppc_altivec_stvebx:
7812 VT = MVT::i8;
7813 break;
7814 case Intrinsic::ppc_altivec_stvehx:
7815 VT = MVT::i16;
7816 break;
7817 case Intrinsic::ppc_altivec_stvewx:
7818 VT = MVT::i32;
7819 break;
7820 }
7821
7822 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
7823 }
7824
7825 return false;
7826}
7827
Hal Finkel7d8a6912013-05-26 18:08:30 +00007828// Return true is there is a nearyby consecutive load to the one provided
7829// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00007830// token factors and other loads (but nothing else). As a result, a true result
7831// indicates that it is safe to create a new consecutive load adjacent to the
7832// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00007833static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7834 SDValue Chain = LD->getChain();
7835 EVT VT = LD->getMemoryVT();
7836
7837 SmallSet<SDNode *, 16> LoadRoots;
7838 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7839 SmallSet<SDNode *, 16> Visited;
7840
7841 // First, search up the chain, branching to follow all token-factor operands.
7842 // If we find a consecutive load, then we're done, otherwise, record all
7843 // nodes just above the top-level loads and token factors.
7844 while (!Queue.empty()) {
7845 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00007846 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00007847 continue;
7848
Hal Finkel3604bf72014-08-01 01:02:01 +00007849 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007850 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007851 return true;
7852
7853 if (!Visited.count(ChainLD->getChain().getNode()))
7854 Queue.push_back(ChainLD->getChain().getNode());
7855 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007856 for (const SDUse &O : ChainNext->ops())
7857 if (!Visited.count(O.getNode()))
7858 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007859 } else
7860 LoadRoots.insert(ChainNext);
7861 }
7862
7863 // Second, search down the chain, starting from the top-level nodes recorded
7864 // in the first phase. These top-level nodes are the nodes just above all
7865 // loads and token factors. Starting with their uses, recursively look though
7866 // all loads (just the chain uses) and token factors to find a consecutive
7867 // load.
7868 Visited.clear();
7869 Queue.clear();
7870
7871 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7872 IE = LoadRoots.end(); I != IE; ++I) {
7873 Queue.push_back(*I);
7874
7875 while (!Queue.empty()) {
7876 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00007877 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00007878 continue;
7879
Hal Finkel3604bf72014-08-01 01:02:01 +00007880 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007881 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007882 return true;
7883
7884 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7885 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00007886 if (((isa<MemSDNode>(*UI) &&
7887 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00007888 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7889 Queue.push_back(*UI);
7890 }
7891 }
7892
7893 return false;
7894}
7895
Hal Finkel940ab932014-02-28 00:27:01 +00007896SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7897 DAGCombinerInfo &DCI) const {
7898 SelectionDAG &DAG = DCI.DAG;
7899 SDLoc dl(N);
7900
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007901 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007902 "Expecting to be tracking CR bits");
7903 // If we're tracking CR bits, we need to be careful that we don't have:
7904 // trunc(binary-ops(zext(x), zext(y)))
7905 // or
7906 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7907 // such that we're unnecessarily moving things into GPRs when it would be
7908 // better to keep them in CR bits.
7909
7910 // Note that trunc here can be an actual i1 trunc, or can be the effective
7911 // truncation that comes from a setcc or select_cc.
7912 if (N->getOpcode() == ISD::TRUNCATE &&
7913 N->getValueType(0) != MVT::i1)
7914 return SDValue();
7915
7916 if (N->getOperand(0).getValueType() != MVT::i32 &&
7917 N->getOperand(0).getValueType() != MVT::i64)
7918 return SDValue();
7919
7920 if (N->getOpcode() == ISD::SETCC ||
7921 N->getOpcode() == ISD::SELECT_CC) {
7922 // If we're looking at a comparison, then we need to make sure that the
7923 // high bits (all except for the first) don't matter the result.
7924 ISD::CondCode CC =
7925 cast<CondCodeSDNode>(N->getOperand(
7926 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7927 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7928
7929 if (ISD::isSignedIntSetCC(CC)) {
7930 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7931 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7932 return SDValue();
7933 } else if (ISD::isUnsignedIntSetCC(CC)) {
7934 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7935 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7936 !DAG.MaskedValueIsZero(N->getOperand(1),
7937 APInt::getHighBitsSet(OpBits, OpBits-1)))
7938 return SDValue();
7939 } else {
7940 // This is neither a signed nor an unsigned comparison, just make sure
7941 // that the high bits are equal.
7942 APInt Op1Zero, Op1One;
7943 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007944 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7945 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007946
7947 // We don't really care about what is known about the first bit (if
7948 // anything), so clear it in all masks prior to comparing them.
7949 Op1Zero.clearBit(0); Op1One.clearBit(0);
7950 Op2Zero.clearBit(0); Op2One.clearBit(0);
7951
7952 if (Op1Zero != Op2Zero || Op1One != Op2One)
7953 return SDValue();
7954 }
7955 }
7956
7957 // We now know that the higher-order bits are irrelevant, we just need to
7958 // make sure that all of the intermediate operations are bit operations, and
7959 // all inputs are extensions.
7960 if (N->getOperand(0).getOpcode() != ISD::AND &&
7961 N->getOperand(0).getOpcode() != ISD::OR &&
7962 N->getOperand(0).getOpcode() != ISD::XOR &&
7963 N->getOperand(0).getOpcode() != ISD::SELECT &&
7964 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7965 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7966 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7967 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7968 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7969 return SDValue();
7970
7971 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7972 N->getOperand(1).getOpcode() != ISD::AND &&
7973 N->getOperand(1).getOpcode() != ISD::OR &&
7974 N->getOperand(1).getOpcode() != ISD::XOR &&
7975 N->getOperand(1).getOpcode() != ISD::SELECT &&
7976 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7977 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7978 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7979 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7980 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7981 return SDValue();
7982
7983 SmallVector<SDValue, 4> Inputs;
7984 SmallVector<SDValue, 8> BinOps, PromOps;
7985 SmallPtrSet<SDNode *, 16> Visited;
7986
7987 for (unsigned i = 0; i < 2; ++i) {
7988 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7989 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7990 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7991 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7992 isa<ConstantSDNode>(N->getOperand(i)))
7993 Inputs.push_back(N->getOperand(i));
7994 else
7995 BinOps.push_back(N->getOperand(i));
7996
7997 if (N->getOpcode() == ISD::TRUNCATE)
7998 break;
7999 }
8000
8001 // Visit all inputs, collect all binary operations (and, or, xor and
8002 // select) that are all fed by extensions.
8003 while (!BinOps.empty()) {
8004 SDValue BinOp = BinOps.back();
8005 BinOps.pop_back();
8006
David Blaikie70573dc2014-11-19 07:49:26 +00008007 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008008 continue;
8009
8010 PromOps.push_back(BinOp);
8011
8012 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8013 // The condition of the select is not promoted.
8014 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8015 continue;
8016 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8017 continue;
8018
8019 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8020 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8021 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8022 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8023 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8024 Inputs.push_back(BinOp.getOperand(i));
8025 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8026 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8027 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8028 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8029 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
8030 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8031 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8032 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8033 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
8034 BinOps.push_back(BinOp.getOperand(i));
8035 } else {
8036 // We have an input that is not an extension or another binary
8037 // operation; we'll abort this transformation.
8038 return SDValue();
8039 }
8040 }
8041 }
8042
8043 // Make sure that this is a self-contained cluster of operations (which
8044 // is not quite the same thing as saying that everything has only one
8045 // use).
8046 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8047 if (isa<ConstantSDNode>(Inputs[i]))
8048 continue;
8049
8050 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8051 UE = Inputs[i].getNode()->use_end();
8052 UI != UE; ++UI) {
8053 SDNode *User = *UI;
8054 if (User != N && !Visited.count(User))
8055 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008056
8057 // Make sure that we're not going to promote the non-output-value
8058 // operand(s) or SELECT or SELECT_CC.
8059 // FIXME: Although we could sometimes handle this, and it does occur in
8060 // practice that one of the condition inputs to the select is also one of
8061 // the outputs, we currently can't deal with this.
8062 if (User->getOpcode() == ISD::SELECT) {
8063 if (User->getOperand(0) == Inputs[i])
8064 return SDValue();
8065 } else if (User->getOpcode() == ISD::SELECT_CC) {
8066 if (User->getOperand(0) == Inputs[i] ||
8067 User->getOperand(1) == Inputs[i])
8068 return SDValue();
8069 }
Hal Finkel940ab932014-02-28 00:27:01 +00008070 }
8071 }
8072
8073 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8074 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8075 UE = PromOps[i].getNode()->use_end();
8076 UI != UE; ++UI) {
8077 SDNode *User = *UI;
8078 if (User != N && !Visited.count(User))
8079 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008080
8081 // Make sure that we're not going to promote the non-output-value
8082 // operand(s) or SELECT or SELECT_CC.
8083 // FIXME: Although we could sometimes handle this, and it does occur in
8084 // practice that one of the condition inputs to the select is also one of
8085 // the outputs, we currently can't deal with this.
8086 if (User->getOpcode() == ISD::SELECT) {
8087 if (User->getOperand(0) == PromOps[i])
8088 return SDValue();
8089 } else if (User->getOpcode() == ISD::SELECT_CC) {
8090 if (User->getOperand(0) == PromOps[i] ||
8091 User->getOperand(1) == PromOps[i])
8092 return SDValue();
8093 }
Hal Finkel940ab932014-02-28 00:27:01 +00008094 }
8095 }
8096
8097 // Replace all inputs with the extension operand.
8098 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8099 // Constants may have users outside the cluster of to-be-promoted nodes,
8100 // and so we need to replace those as we do the promotions.
8101 if (isa<ConstantSDNode>(Inputs[i]))
8102 continue;
8103 else
8104 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
8105 }
8106
8107 // Replace all operations (these are all the same, but have a different
8108 // (i1) return type). DAG.getNode will validate that the types of
8109 // a binary operator match, so go through the list in reverse so that
8110 // we've likely promoted both operands first. Any intermediate truncations or
8111 // extensions disappear.
8112 while (!PromOps.empty()) {
8113 SDValue PromOp = PromOps.back();
8114 PromOps.pop_back();
8115
8116 if (PromOp.getOpcode() == ISD::TRUNCATE ||
8117 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
8118 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
8119 PromOp.getOpcode() == ISD::ANY_EXTEND) {
8120 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
8121 PromOp.getOperand(0).getValueType() != MVT::i1) {
8122 // The operand is not yet ready (see comment below).
8123 PromOps.insert(PromOps.begin(), PromOp);
8124 continue;
8125 }
8126
8127 SDValue RepValue = PromOp.getOperand(0);
8128 if (isa<ConstantSDNode>(RepValue))
8129 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
8130
8131 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
8132 continue;
8133 }
8134
8135 unsigned C;
8136 switch (PromOp.getOpcode()) {
8137 default: C = 0; break;
8138 case ISD::SELECT: C = 1; break;
8139 case ISD::SELECT_CC: C = 2; break;
8140 }
8141
8142 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8143 PromOp.getOperand(C).getValueType() != MVT::i1) ||
8144 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8145 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
8146 // The to-be-promoted operands of this node have not yet been
8147 // promoted (this should be rare because we're going through the
8148 // list backward, but if one of the operands has several users in
8149 // this cluster of to-be-promoted nodes, it is possible).
8150 PromOps.insert(PromOps.begin(), PromOp);
8151 continue;
8152 }
8153
8154 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8155 PromOp.getNode()->op_end());
8156
8157 // If there are any constant inputs, make sure they're replaced now.
8158 for (unsigned i = 0; i < 2; ++i)
8159 if (isa<ConstantSDNode>(Ops[C+i]))
8160 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
8161
8162 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008163 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008164 }
8165
8166 // Now we're left with the initial truncation itself.
8167 if (N->getOpcode() == ISD::TRUNCATE)
8168 return N->getOperand(0);
8169
8170 // Otherwise, this is a comparison. The operands to be compared have just
8171 // changed type (to i1), but everything else is the same.
8172 return SDValue(N, 0);
8173}
8174
8175SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
8176 DAGCombinerInfo &DCI) const {
8177 SelectionDAG &DAG = DCI.DAG;
8178 SDLoc dl(N);
8179
Hal Finkel940ab932014-02-28 00:27:01 +00008180 // If we're tracking CR bits, we need to be careful that we don't have:
8181 // zext(binary-ops(trunc(x), trunc(y)))
8182 // or
8183 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8184 // such that we're unnecessarily moving things into CR bits that can more
8185 // efficiently stay in GPRs. Note that if we're not certain that the high
8186 // bits are set as required by the final extension, we still may need to do
8187 // some masking to get the proper behavior.
8188
Hal Finkel46043ed2014-03-01 21:36:57 +00008189 // This same functionality is important on PPC64 when dealing with
8190 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8191 // the return values of functions. Because it is so similar, it is handled
8192 // here as well.
8193
Hal Finkel940ab932014-02-28 00:27:01 +00008194 if (N->getValueType(0) != MVT::i32 &&
8195 N->getValueType(0) != MVT::i64)
8196 return SDValue();
8197
Hal Finkel46043ed2014-03-01 21:36:57 +00008198 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008199 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00008200 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008201 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008202 return SDValue();
8203
8204 if (N->getOperand(0).getOpcode() != ISD::AND &&
8205 N->getOperand(0).getOpcode() != ISD::OR &&
8206 N->getOperand(0).getOpcode() != ISD::XOR &&
8207 N->getOperand(0).getOpcode() != ISD::SELECT &&
8208 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8209 return SDValue();
8210
8211 SmallVector<SDValue, 4> Inputs;
8212 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8213 SmallPtrSet<SDNode *, 16> Visited;
8214
8215 // Visit all inputs, collect all binary operations (and, or, xor and
8216 // select) that are all fed by truncations.
8217 while (!BinOps.empty()) {
8218 SDValue BinOp = BinOps.back();
8219 BinOps.pop_back();
8220
David Blaikie70573dc2014-11-19 07:49:26 +00008221 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008222 continue;
8223
8224 PromOps.push_back(BinOp);
8225
8226 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8227 // The condition of the select is not promoted.
8228 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8229 continue;
8230 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8231 continue;
8232
8233 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8234 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8235 Inputs.push_back(BinOp.getOperand(i));
8236 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8237 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8238 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8239 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8240 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8241 BinOps.push_back(BinOp.getOperand(i));
8242 } else {
8243 // We have an input that is not a truncation or another binary
8244 // operation; we'll abort this transformation.
8245 return SDValue();
8246 }
8247 }
8248 }
8249
Hal Finkel4104a1a2014-12-14 05:53:19 +00008250 // The operands of a select that must be truncated when the select is
8251 // promoted because the operand is actually part of the to-be-promoted set.
8252 DenseMap<SDNode *, EVT> SelectTruncOp[2];
8253
Hal Finkel940ab932014-02-28 00:27:01 +00008254 // Make sure that this is a self-contained cluster of operations (which
8255 // is not quite the same thing as saying that everything has only one
8256 // use).
8257 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8258 if (isa<ConstantSDNode>(Inputs[i]))
8259 continue;
8260
8261 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8262 UE = Inputs[i].getNode()->use_end();
8263 UI != UE; ++UI) {
8264 SDNode *User = *UI;
8265 if (User != N && !Visited.count(User))
8266 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008267
Hal Finkel4104a1a2014-12-14 05:53:19 +00008268 // If we're going to promote the non-output-value operand(s) or SELECT or
8269 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008270 if (User->getOpcode() == ISD::SELECT) {
8271 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008272 SelectTruncOp[0].insert(std::make_pair(User,
8273 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008274 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008275 if (User->getOperand(0) == Inputs[i])
8276 SelectTruncOp[0].insert(std::make_pair(User,
8277 User->getOperand(0).getValueType()));
8278 if (User->getOperand(1) == Inputs[i])
8279 SelectTruncOp[1].insert(std::make_pair(User,
8280 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008281 }
Hal Finkel940ab932014-02-28 00:27:01 +00008282 }
8283 }
8284
8285 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8286 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8287 UE = PromOps[i].getNode()->use_end();
8288 UI != UE; ++UI) {
8289 SDNode *User = *UI;
8290 if (User != N && !Visited.count(User))
8291 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008292
Hal Finkel4104a1a2014-12-14 05:53:19 +00008293 // If we're going to promote the non-output-value operand(s) or SELECT or
8294 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008295 if (User->getOpcode() == ISD::SELECT) {
8296 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008297 SelectTruncOp[0].insert(std::make_pair(User,
8298 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008299 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008300 if (User->getOperand(0) == PromOps[i])
8301 SelectTruncOp[0].insert(std::make_pair(User,
8302 User->getOperand(0).getValueType()));
8303 if (User->getOperand(1) == PromOps[i])
8304 SelectTruncOp[1].insert(std::make_pair(User,
8305 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008306 }
Hal Finkel940ab932014-02-28 00:27:01 +00008307 }
8308 }
8309
Hal Finkel46043ed2014-03-01 21:36:57 +00008310 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008311 bool ReallyNeedsExt = false;
8312 if (N->getOpcode() != ISD::ANY_EXTEND) {
8313 // If all of the inputs are not already sign/zero extended, then
8314 // we'll still need to do that at the end.
8315 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8316 if (isa<ConstantSDNode>(Inputs[i]))
8317 continue;
8318
8319 unsigned OpBits =
8320 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008321 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8322
Hal Finkel940ab932014-02-28 00:27:01 +00008323 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8324 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008325 APInt::getHighBitsSet(OpBits,
8326 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008327 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008328 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8329 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008330 ReallyNeedsExt = true;
8331 break;
8332 }
8333 }
8334 }
8335
8336 // Replace all inputs, either with the truncation operand, or a
8337 // truncation or extension to the final output type.
8338 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8339 // Constant inputs need to be replaced with the to-be-promoted nodes that
8340 // use them because they might have users outside of the cluster of
8341 // promoted nodes.
8342 if (isa<ConstantSDNode>(Inputs[i]))
8343 continue;
8344
8345 SDValue InSrc = Inputs[i].getOperand(0);
8346 if (Inputs[i].getValueType() == N->getValueType(0))
8347 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8348 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8349 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8350 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8351 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8352 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8353 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8354 else
8355 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8356 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8357 }
8358
8359 // Replace all operations (these are all the same, but have a different
8360 // (promoted) return type). DAG.getNode will validate that the types of
8361 // a binary operator match, so go through the list in reverse so that
8362 // we've likely promoted both operands first.
8363 while (!PromOps.empty()) {
8364 SDValue PromOp = PromOps.back();
8365 PromOps.pop_back();
8366
8367 unsigned C;
8368 switch (PromOp.getOpcode()) {
8369 default: C = 0; break;
8370 case ISD::SELECT: C = 1; break;
8371 case ISD::SELECT_CC: C = 2; break;
8372 }
8373
8374 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8375 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8376 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8377 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8378 // The to-be-promoted operands of this node have not yet been
8379 // promoted (this should be rare because we're going through the
8380 // list backward, but if one of the operands has several users in
8381 // this cluster of to-be-promoted nodes, it is possible).
8382 PromOps.insert(PromOps.begin(), PromOp);
8383 continue;
8384 }
8385
Hal Finkel4104a1a2014-12-14 05:53:19 +00008386 // For SELECT and SELECT_CC nodes, we do a similar check for any
8387 // to-be-promoted comparison inputs.
8388 if (PromOp.getOpcode() == ISD::SELECT ||
8389 PromOp.getOpcode() == ISD::SELECT_CC) {
8390 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
8391 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
8392 (SelectTruncOp[1].count(PromOp.getNode()) &&
8393 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
8394 PromOps.insert(PromOps.begin(), PromOp);
8395 continue;
8396 }
8397 }
8398
Hal Finkel940ab932014-02-28 00:27:01 +00008399 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8400 PromOp.getNode()->op_end());
8401
8402 // If this node has constant inputs, then they'll need to be promoted here.
8403 for (unsigned i = 0; i < 2; ++i) {
8404 if (!isa<ConstantSDNode>(Ops[C+i]))
8405 continue;
8406 if (Ops[C+i].getValueType() == N->getValueType(0))
8407 continue;
8408
8409 if (N->getOpcode() == ISD::SIGN_EXTEND)
8410 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8411 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8412 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8413 else
8414 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8415 }
8416
Hal Finkel4104a1a2014-12-14 05:53:19 +00008417 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
8418 // truncate them again to the original value type.
8419 if (PromOp.getOpcode() == ISD::SELECT ||
8420 PromOp.getOpcode() == ISD::SELECT_CC) {
8421 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
8422 if (SI0 != SelectTruncOp[0].end())
8423 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
8424 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
8425 if (SI1 != SelectTruncOp[1].end())
8426 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
8427 }
8428
Hal Finkel940ab932014-02-28 00:27:01 +00008429 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008430 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008431 }
8432
8433 // Now we're left with the initial extension itself.
8434 if (!ReallyNeedsExt)
8435 return N->getOperand(0);
8436
Hal Finkel46043ed2014-03-01 21:36:57 +00008437 // To zero extend, just mask off everything except for the first bit (in the
8438 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008439 if (N->getOpcode() == ISD::ZERO_EXTEND)
8440 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008441 DAG.getConstant(APInt::getLowBitsSet(
8442 N->getValueSizeInBits(0), PromBits),
8443 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008444
8445 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8446 "Invalid extension type");
8447 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8448 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008449 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008450 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8451 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8452 N->getOperand(0), ShiftCst), ShiftCst);
8453}
8454
Hal Finkel5efb9182015-01-06 06:01:57 +00008455SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N,
8456 DAGCombinerInfo &DCI) const {
8457 assert((N->getOpcode() == ISD::SINT_TO_FP ||
8458 N->getOpcode() == ISD::UINT_TO_FP) &&
8459 "Need an int -> FP conversion node here");
8460
8461 if (!Subtarget.has64BitSupport())
8462 return SDValue();
8463
8464 SelectionDAG &DAG = DCI.DAG;
8465 SDLoc dl(N);
8466 SDValue Op(N, 0);
8467
8468 // Don't handle ppc_fp128 here or i1 conversions.
8469 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
8470 return SDValue();
8471 if (Op.getOperand(0).getValueType() == MVT::i1)
8472 return SDValue();
8473
8474 // For i32 intermediate values, unfortunately, the conversion functions
8475 // leave the upper 32 bits of the value are undefined. Within the set of
8476 // scalar instructions, we have no method for zero- or sign-extending the
8477 // value. Thus, we cannot handle i32 intermediate values here.
8478 if (Op.getOperand(0).getValueType() == MVT::i32)
8479 return SDValue();
8480
8481 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
8482 "UINT_TO_FP is supported only with FPCVT");
8483
8484 // If we have FCFIDS, then use it when converting to single-precision.
8485 // Otherwise, convert to double-precision and then round.
8486 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
8487 (Op.getOpcode() == ISD::UINT_TO_FP ?
8488 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
8489 (Op.getOpcode() == ISD::UINT_TO_FP ?
8490 PPCISD::FCFIDU : PPCISD::FCFID);
8491 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
8492 MVT::f32 : MVT::f64;
8493
8494 // If we're converting from a float, to an int, and back to a float again,
8495 // then we don't need the store/load pair at all.
8496 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT &&
8497 Subtarget.hasFPCVT()) ||
8498 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) {
8499 SDValue Src = Op.getOperand(0).getOperand(0);
8500 if (Src.getValueType() == MVT::f32) {
8501 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
8502 DCI.AddToWorklist(Src.getNode());
8503 }
8504
8505 unsigned FCTOp =
8506 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
8507 PPCISD::FCTIDUZ;
8508
8509 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src);
8510 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp);
8511
8512 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) {
8513 FP = DAG.getNode(ISD::FP_ROUND, dl,
8514 MVT::f32, FP, DAG.getIntPtrConstant(0));
8515 DCI.AddToWorklist(FP.getNode());
8516 }
8517
8518 return FP;
8519 }
8520
8521 return SDValue();
8522}
8523
Bill Schmidtfae5d712014-12-09 16:35:51 +00008524// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
8525// builtins) into loads with swaps.
8526SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
8527 DAGCombinerInfo &DCI) const {
8528 SelectionDAG &DAG = DCI.DAG;
8529 SDLoc dl(N);
8530 SDValue Chain;
8531 SDValue Base;
8532 MachineMemOperand *MMO;
8533
8534 switch (N->getOpcode()) {
8535 default:
8536 llvm_unreachable("Unexpected opcode for little endian VSX load");
8537 case ISD::LOAD: {
8538 LoadSDNode *LD = cast<LoadSDNode>(N);
8539 Chain = LD->getChain();
8540 Base = LD->getBasePtr();
8541 MMO = LD->getMemOperand();
8542 // If the MMO suggests this isn't a load of a full vector, leave
8543 // things alone. For a built-in, we have to make the change for
8544 // correctness, so if there is a size problem that will be a bug.
8545 if (MMO->getSize() < 16)
8546 return SDValue();
8547 break;
8548 }
8549 case ISD::INTRINSIC_W_CHAIN: {
8550 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8551 Chain = Intrin->getChain();
8552 Base = Intrin->getBasePtr();
8553 MMO = Intrin->getMemOperand();
8554 break;
8555 }
8556 }
8557
8558 MVT VecTy = N->getValueType(0).getSimpleVT();
8559 SDValue LoadOps[] = { Chain, Base };
8560 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
8561 DAG.getVTList(VecTy, MVT::Other),
8562 LoadOps, VecTy, MMO);
8563 DCI.AddToWorklist(Load.getNode());
8564 Chain = Load.getValue(1);
8565 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8566 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
8567 DCI.AddToWorklist(Swap.getNode());
8568 return Swap;
8569}
8570
8571// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
8572// builtins) into stores with swaps.
8573SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
8574 DAGCombinerInfo &DCI) const {
8575 SelectionDAG &DAG = DCI.DAG;
8576 SDLoc dl(N);
8577 SDValue Chain;
8578 SDValue Base;
8579 unsigned SrcOpnd;
8580 MachineMemOperand *MMO;
8581
8582 switch (N->getOpcode()) {
8583 default:
8584 llvm_unreachable("Unexpected opcode for little endian VSX store");
8585 case ISD::STORE: {
8586 StoreSDNode *ST = cast<StoreSDNode>(N);
8587 Chain = ST->getChain();
8588 Base = ST->getBasePtr();
8589 MMO = ST->getMemOperand();
8590 SrcOpnd = 1;
8591 // If the MMO suggests this isn't a store of a full vector, leave
8592 // things alone. For a built-in, we have to make the change for
8593 // correctness, so if there is a size problem that will be a bug.
8594 if (MMO->getSize() < 16)
8595 return SDValue();
8596 break;
8597 }
8598 case ISD::INTRINSIC_VOID: {
8599 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8600 Chain = Intrin->getChain();
8601 // Intrin->getBasePtr() oddly does not get what we want.
8602 Base = Intrin->getOperand(3);
8603 MMO = Intrin->getMemOperand();
8604 SrcOpnd = 2;
8605 break;
8606 }
8607 }
8608
8609 SDValue Src = N->getOperand(SrcOpnd);
8610 MVT VecTy = Src.getValueType().getSimpleVT();
8611 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8612 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
8613 DCI.AddToWorklist(Swap.getNode());
8614 Chain = Swap.getValue(1);
8615 SDValue StoreOps[] = { Chain, Swap, Base };
8616 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
8617 DAG.getVTList(MVT::Other),
8618 StoreOps, VecTy, MMO);
8619 DCI.AddToWorklist(Store.getNode());
8620 return Store;
8621}
8622
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008623SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8624 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008625 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008626 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008627 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008628 switch (N->getOpcode()) {
8629 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008630 case PPCISD::SHL:
8631 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008632 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008633 return N->getOperand(0);
8634 }
8635 break;
8636 case PPCISD::SRL:
8637 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008638 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008639 return N->getOperand(0);
8640 }
8641 break;
8642 case PPCISD::SRA:
8643 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008644 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008645 C->isAllOnesValue()) // -1 >>s V -> -1.
8646 return N->getOperand(0);
8647 }
8648 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008649 case ISD::SIGN_EXTEND:
8650 case ISD::ZERO_EXTEND:
8651 case ISD::ANY_EXTEND:
8652 return DAGCombineExtBoolTrunc(N, DCI);
8653 case ISD::TRUNCATE:
8654 case ISD::SETCC:
8655 case ISD::SELECT_CC:
8656 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +00008657 case ISD::SINT_TO_FP:
Hal Finkel5efb9182015-01-06 06:01:57 +00008658 case ISD::UINT_TO_FP:
8659 return combineFPToIntToFP(N, DCI);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008660 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +00008661 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8662 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008663 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008664 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008665 N->getOperand(1).getValueType() == MVT::i32 &&
8666 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008667 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008668 if (Val.getValueType() == MVT::f32) {
8669 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008670 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008671 }
Owen Anderson9f944592009-08-11 20:47:22 +00008672 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008673 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008674
Hal Finkel60c75102013-04-01 15:37:53 +00008675 SDValue Ops[] = {
8676 N->getOperand(0), Val, N->getOperand(2),
8677 DAG.getValueType(N->getOperand(1).getValueType())
8678 };
8679
8680 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008681 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008682 cast<StoreSDNode>(N)->getMemoryVT(),
8683 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008684 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008685 return Val;
8686 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008687
Chris Lattnera7976d32006-07-10 20:56:58 +00008688 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008689 if (cast<StoreSDNode>(N)->isUnindexed() &&
8690 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008691 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008692 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008693 N->getOperand(1).getValueType() == MVT::i16 ||
8694 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008695 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008696 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008697 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008698 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008699 if (BSwapOp.getValueType() == MVT::i16)
8700 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008701
Dan Gohman48b185d2009-09-25 20:36:54 +00008702 SDValue Ops[] = {
8703 N->getOperand(0), BSwapOp, N->getOperand(2),
8704 DAG.getValueType(N->getOperand(1).getValueType())
8705 };
8706 return
8707 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008708 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008709 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008710 }
Bill Schmidtfae5d712014-12-09 16:35:51 +00008711
8712 // For little endian, VSX stores require generating xxswapd/lxvd2x.
8713 EVT VT = N->getOperand(1).getValueType();
8714 if (VT.isSimple()) {
8715 MVT StoreVT = VT.getSimpleVT();
8716 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8717 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8718 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
8719 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
8720 return expandVSXStoreForLE(N, DCI);
8721 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008722 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008723 }
Hal Finkelcf2e9082013-05-24 23:00:14 +00008724 case ISD::LOAD: {
8725 LoadSDNode *LD = cast<LoadSDNode>(N);
8726 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008727
8728 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8729 if (VT.isSimple()) {
8730 MVT LoadVT = VT.getSimpleVT();
8731 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8732 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8733 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
8734 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
8735 return expandVSXLoadForLE(N, DCI);
8736 }
8737
Hal Finkelcf2e9082013-05-24 23:00:14 +00008738 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8739 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8740 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8741 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Bill Schmidt2d1128a2014-10-17 15:13:38 +00008742 // P8 and later hardware should just use LOAD.
8743 !TM.getSubtarget<PPCSubtarget>().hasP8Vector() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008744 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8745 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008746 LD->getAlignment() < ABIAlignment) {
8747 // This is a type-legal unaligned Altivec load.
8748 SDValue Chain = LD->getChain();
8749 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008750 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008751
8752 // This implements the loading of unaligned vectors as described in
8753 // the venerable Apple Velocity Engine overview. Specifically:
8754 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8755 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8756 //
8757 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008758 // loads into an alignment-based permutation-control instruction (lvsl
8759 // or lvsr), a series of regular vector loads (which always truncate
8760 // their input address to an aligned address), and a series of
8761 // permutations. The results of these permutations are the requested
8762 // loaded values. The trick is that the last "extra" load is not taken
8763 // from the address you might suspect (sizeof(vector) bytes after the
8764 // last requested load), but rather sizeof(vector) - 1 bytes after the
8765 // last requested vector. The point of this is to avoid a page fault if
8766 // the base address happened to be aligned. This works because if the
8767 // base address is aligned, then adding less than a full vector length
8768 // will cause the last vector in the sequence to be (re)loaded.
8769 // Otherwise, the next vector will be fetched as you might suspect was
8770 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008771
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008772 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008773 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008774 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8775 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008776 Intrinsic::ID Intr = (isLittleEndian ?
8777 Intrinsic::ppc_altivec_lvsr :
8778 Intrinsic::ppc_altivec_lvsl);
8779 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008780
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008781 // Create the new MMO for the new base load. It is like the original MMO,
8782 // but represents an area in memory almost twice the vector size centered
8783 // on the original address. If the address is unaligned, we might start
8784 // reading up to (sizeof(vector)-1) bytes below the address of the
8785 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008786 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008787 MachineMemOperand *BaseMMO =
8788 MF.getMachineMemOperand(LD->getMemOperand(),
8789 -LD->getMemoryVT().getStoreSize()+1,
8790 2*LD->getMemoryVT().getStoreSize()-1);
8791
8792 // Create the new base load.
8793 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
8794 getPointerTy());
8795 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
8796 SDValue BaseLoad =
8797 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8798 DAG.getVTList(MVT::v4i32, MVT::Other),
8799 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008800
8801 // Note that the value of IncOffset (which is provided to the next
8802 // load's pointer info offset value, and thus used to calculate the
8803 // alignment), and the value of IncValue (which is actually used to
8804 // increment the pointer value) are different! This is because we
8805 // require the next load to appear to be aligned, even though it
8806 // is actually offset from the base pointer by a lesser amount.
8807 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008808 int IncValue = IncOffset;
8809
8810 // Walk (both up and down) the chain looking for another load at the real
8811 // (aligned) offset (the alignment of the other load does not matter in
8812 // this case). If found, then do not use the offset reduction trick, as
8813 // that will prevent the loads from being later combined (as they would
8814 // otherwise be duplicates).
8815 if (!findConsecutiveLoad(LD, DAG))
8816 --IncValue;
8817
Hal Finkelcf2e9082013-05-24 23:00:14 +00008818 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8819 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8820
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008821 MachineMemOperand *ExtraMMO =
8822 MF.getMachineMemOperand(LD->getMemOperand(),
8823 1, 2*LD->getMemoryVT().getStoreSize()-1);
8824 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00008825 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008826 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8827 DAG.getVTList(MVT::v4i32, MVT::Other),
8828 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008829
8830 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8831 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8832
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008833 // Because vperm has a big-endian bias, we must reverse the order
8834 // of the input vectors and complement the permute control vector
8835 // when generating little endian code. We have already handled the
8836 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8837 // and ExtraLoad here.
8838 SDValue Perm;
8839 if (isLittleEndian)
8840 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8841 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8842 else
8843 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8844 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008845
8846 if (VT != MVT::v4i32)
8847 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8848
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008849 // The output of the permutation is our loaded result, the TokenFactor is
8850 // our new chain.
8851 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008852 return SDValue(N, 0);
8853 }
8854 }
8855 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008856 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008857 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008858 Intrinsic::ID Intr = (isLittleEndian ?
8859 Intrinsic::ppc_altivec_lvsr :
8860 Intrinsic::ppc_altivec_lvsl);
8861 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008862 N->getOperand(1)->getOpcode() == ISD::ADD) {
8863 SDValue Add = N->getOperand(1);
8864
8865 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8866 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8867 Add.getValueType().getScalarType().getSizeInBits()))) {
8868 SDNode *BasePtr = Add->getOperand(0).getNode();
8869 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8870 UE = BasePtr->use_end(); UI != UE; ++UI) {
8871 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8872 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008873 Intr) {
8874 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008875 // multiple of that one. The results will be the same, so use the
8876 // one we've just found instead.
8877
8878 return SDValue(*UI, 0);
8879 }
8880 }
8881 }
8882 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008883 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008884
8885 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008886 case ISD::INTRINSIC_W_CHAIN: {
8887 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8888 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8889 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
8890 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8891 default:
8892 break;
8893 case Intrinsic::ppc_vsx_lxvw4x:
8894 case Intrinsic::ppc_vsx_lxvd2x:
8895 return expandVSXLoadForLE(N, DCI);
8896 }
8897 }
8898 break;
8899 }
8900 case ISD::INTRINSIC_VOID: {
8901 // For little endian, VSX stores require generating xxswapd/stxvd2x.
8902 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8903 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
8904 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8905 default:
8906 break;
8907 case Intrinsic::ppc_vsx_stxvw4x:
8908 case Intrinsic::ppc_vsx_stxvd2x:
8909 return expandVSXStoreForLE(N, DCI);
8910 }
8911 }
8912 break;
8913 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008914 case ISD::BSWAP:
8915 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008916 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008917 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008918 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8919 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008920 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008921 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008922 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008923 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008924 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008925 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008926 LD->getChain(), // Chain
8927 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008928 DAG.getValueType(N->getValueType(0)) // VT
8929 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008930 SDValue BSLoad =
8931 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008932 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8933 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008934 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008935
Scott Michelcf0da6c2009-02-17 22:15:04 +00008936 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008937 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008938 if (N->getValueType(0) == MVT::i16)
8939 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008940
Chris Lattnera7976d32006-07-10 20:56:58 +00008941 // First, combine the bswap away. This makes the value produced by the
8942 // load dead.
8943 DCI.CombineTo(N, ResVal);
8944
8945 // Next, combine the load away, we give it a bogus result value but a real
8946 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008947 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008948
Chris Lattnera7976d32006-07-10 20:56:58 +00008949 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008950 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008951 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008952
Chris Lattner27f53452006-03-01 05:50:56 +00008953 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008954 case PPCISD::VCMP: {
8955 // If a VCMPo node already exists with exactly the same operands as this
8956 // node, use its result instead of this node (VCMPo computes both a CR6 and
8957 // a normal output).
8958 //
8959 if (!N->getOperand(0).hasOneUse() &&
8960 !N->getOperand(1).hasOneUse() &&
8961 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008962
Chris Lattnerd4058a52006-03-31 06:02:07 +00008963 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008964 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008965
Gabor Greiff304a7a2008-08-28 21:40:38 +00008966 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008967 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8968 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008969 if (UI->getOpcode() == PPCISD::VCMPo &&
8970 UI->getOperand(1) == N->getOperand(1) &&
8971 UI->getOperand(2) == N->getOperand(2) &&
8972 UI->getOperand(0) == N->getOperand(0)) {
8973 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008974 break;
8975 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008976
Chris Lattner518834c2006-04-18 18:28:22 +00008977 // If there is no VCMPo node, or if the flag value has a single use, don't
8978 // transform this.
8979 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8980 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008981
8982 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008983 // chain, this transformation is more complex. Note that multiple things
8984 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008985 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008986 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008987 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008988 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008989 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008990 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008991 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008992 FlagUser = User;
8993 break;
8994 }
8995 }
8996 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008997
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008998 // If the user is a MFOCRF instruction, we know this is safe.
8999 // Otherwise we give up for right now.
9000 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009001 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00009002 }
9003 break;
9004 }
Hal Finkel940ab932014-02-28 00:27:01 +00009005 case ISD::BRCOND: {
9006 SDValue Cond = N->getOperand(1);
9007 SDValue Target = N->getOperand(2);
9008
9009 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9010 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
9011 Intrinsic::ppc_is_decremented_ctr_nonzero) {
9012
9013 // We now need to make the intrinsic dead (it cannot be instruction
9014 // selected).
9015 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
9016 assert(Cond.getNode()->hasOneUse() &&
9017 "Counter decrement has more than one use");
9018
9019 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
9020 N->getOperand(0), Target);
9021 }
9022 }
9023 break;
Chris Lattner9754d142006-04-18 17:59:36 +00009024 case ISD::BR_CC: {
9025 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009026 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00009027 // lowering is done pre-legalize, because the legalizer lowers the predicate
9028 // compare down to code that is difficult to reassemble.
9029 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009030 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00009031
9032 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
9033 // value. If so, pass-through the AND to get to the intrinsic.
9034 if (LHS.getOpcode() == ISD::AND &&
9035 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9036 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
9037 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9038 isa<ConstantSDNode>(LHS.getOperand(1)) &&
9039 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
9040 isZero())
9041 LHS = LHS.getOperand(0);
9042
9043 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9044 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
9045 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9046 isa<ConstantSDNode>(RHS)) {
9047 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
9048 "Counter decrement comparison is not EQ or NE");
9049
9050 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
9051 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
9052 (CC == ISD::SETNE && !Val);
9053
9054 // We now need to make the intrinsic dead (it cannot be instruction
9055 // selected).
9056 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
9057 assert(LHS.getNode()->hasOneUse() &&
9058 "Counter decrement has more than one use");
9059
9060 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
9061 N->getOperand(0), N->getOperand(4));
9062 }
9063
Chris Lattner9754d142006-04-18 17:59:36 +00009064 int CompareOpc;
9065 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009066
Chris Lattner9754d142006-04-18 17:59:36 +00009067 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9068 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
9069 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
9070 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00009071
Chris Lattner9754d142006-04-18 17:59:36 +00009072 // If this is a comparison against something other than 0/1, then we know
9073 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00009074 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00009075 if (Val != 0 && Val != 1) {
9076 if (CC == ISD::SETEQ) // Cond never true, remove branch.
9077 return N->getOperand(0);
9078 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00009079 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00009080 N->getOperand(0), N->getOperand(4));
9081 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009082
Chris Lattner9754d142006-04-18 17:59:36 +00009083 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009084
Chris Lattner9754d142006-04-18 17:59:36 +00009085 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009086 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009087 LHS.getOperand(2), // LHS of compare
9088 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00009089 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009090 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00009091 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00009092 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009093
Chris Lattner9754d142006-04-18 17:59:36 +00009094 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009095 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00009096 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00009097 default: // Can't happen, don't crash on invalid number though.
9098 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009099 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00009100 break;
9101 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009102 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00009103 break;
9104 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009105 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00009106 break;
9107 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009108 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00009109 break;
9110 }
9111
Owen Anderson9f944592009-08-11 20:47:22 +00009112 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
9113 DAG.getConstant(CompOpc, MVT::i32),
9114 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00009115 N->getOperand(4), CompNode.getValue(1));
9116 }
9117 break;
9118 }
Chris Lattnerf4184352006-03-01 04:57:39 +00009119 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009120
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009121 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00009122}
9123
Hal Finkel13d104b2014-12-11 18:37:52 +00009124SDValue
9125PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
9126 SelectionDAG &DAG,
9127 std::vector<SDNode *> *Created) const {
9128 // fold (sdiv X, pow2)
9129 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +00009130 if (VT == MVT::i64 && !Subtarget.isPPC64())
9131 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +00009132 if ((VT != MVT::i32 && VT != MVT::i64) ||
9133 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
9134 return SDValue();
9135
9136 SDLoc DL(N);
9137 SDValue N0 = N->getOperand(0);
9138
9139 bool IsNegPow2 = (-Divisor).isPowerOf2();
9140 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
9141 SDValue ShiftAmt = DAG.getConstant(Lg2, VT);
9142
9143 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
9144 if (Created)
9145 Created->push_back(Op.getNode());
9146
9147 if (IsNegPow2) {
9148 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op);
9149 if (Created)
9150 Created->push_back(Op.getNode());
9151 }
9152
9153 return Op;
9154}
9155
Chris Lattner4211ca92006-04-14 06:01:58 +00009156//===----------------------------------------------------------------------===//
9157// Inline Assembly Support
9158//===----------------------------------------------------------------------===//
9159
Jay Foada0653a32014-05-14 21:14:37 +00009160void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
9161 APInt &KnownZero,
9162 APInt &KnownOne,
9163 const SelectionDAG &DAG,
9164 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009165 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00009166 switch (Op.getOpcode()) {
9167 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00009168 case PPCISD::LBRX: {
9169 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00009170 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00009171 KnownZero = 0xFFFF0000;
9172 break;
9173 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009174 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00009175 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00009176 default: break;
9177 case Intrinsic::ppc_altivec_vcmpbfp_p:
9178 case Intrinsic::ppc_altivec_vcmpeqfp_p:
9179 case Intrinsic::ppc_altivec_vcmpequb_p:
9180 case Intrinsic::ppc_altivec_vcmpequh_p:
9181 case Intrinsic::ppc_altivec_vcmpequw_p:
9182 case Intrinsic::ppc_altivec_vcmpgefp_p:
9183 case Intrinsic::ppc_altivec_vcmpgtfp_p:
9184 case Intrinsic::ppc_altivec_vcmpgtsb_p:
9185 case Intrinsic::ppc_altivec_vcmpgtsh_p:
9186 case Intrinsic::ppc_altivec_vcmpgtsw_p:
9187 case Intrinsic::ppc_altivec_vcmpgtub_p:
9188 case Intrinsic::ppc_altivec_vcmpgtuh_p:
9189 case Intrinsic::ppc_altivec_vcmpgtuw_p:
9190 KnownZero = ~1U; // All bits but the low one are known to be zero.
9191 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009192 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009193 }
9194 }
9195}
9196
Hal Finkel57725662015-01-03 17:58:24 +00009197unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const {
9198 switch (Subtarget.getDarwinDirective()) {
9199 default: break;
9200 case PPC::DIR_970:
9201 case PPC::DIR_PWR4:
9202 case PPC::DIR_PWR5:
9203 case PPC::DIR_PWR5X:
9204 case PPC::DIR_PWR6:
9205 case PPC::DIR_PWR6X:
9206 case PPC::DIR_PWR7:
9207 case PPC::DIR_PWR8: {
9208 if (!ML)
9209 break;
9210
9211 const PPCInstrInfo *TII =
9212 static_cast<const PPCInstrInfo *>(getTargetMachine().getSubtargetImpl()->
9213 getInstrInfo());
9214
9215 // For small loops (between 5 and 8 instructions), align to a 32-byte
9216 // boundary so that the entire loop fits in one instruction-cache line.
9217 uint64_t LoopSize = 0;
9218 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I)
9219 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J)
9220 LoopSize += TII->GetInstSizeInBytes(J);
9221
9222 if (LoopSize > 16 && LoopSize <= 32)
9223 return 5;
9224
9225 break;
9226 }
9227 }
9228
9229 return TargetLowering::getPrefLoopAlignment(ML);
9230}
Chris Lattnerc5287c02006-04-02 06:26:07 +00009231
Chris Lattnerd6855142007-03-25 02:14:49 +00009232/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00009233/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009234PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00009235PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
9236 if (Constraint.size() == 1) {
9237 switch (Constraint[0]) {
9238 default: break;
9239 case 'b':
9240 case 'r':
9241 case 'f':
9242 case 'v':
9243 case 'y':
9244 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00009245 case 'Z':
9246 // FIXME: While Z does indicate a memory constraint, it specifically
9247 // indicates an r+r address (used in conjunction with the 'y' modifier
9248 // in the replacement string). Currently, we're forcing the base
9249 // register to be r0 in the asm printer (which is interpreted as zero)
9250 // and forming the complete address in the second register. This is
9251 // suboptimal.
9252 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00009253 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009254 } else if (Constraint == "wc") { // individual CR bits.
9255 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00009256 } else if (Constraint == "wa" || Constraint == "wd" ||
9257 Constraint == "wf" || Constraint == "ws") {
9258 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00009259 }
9260 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00009261}
9262
John Thompsone8360b72010-10-29 17:29:13 +00009263/// Examine constraint type and operand type and determine a weight value.
9264/// This object must already have been set up with the operand type
9265/// and the current alternative constraint selected.
9266TargetLowering::ConstraintWeight
9267PPCTargetLowering::getSingleConstraintMatchWeight(
9268 AsmOperandInfo &info, const char *constraint) const {
9269 ConstraintWeight weight = CW_Invalid;
9270 Value *CallOperandVal = info.CallOperandVal;
9271 // If we don't have a value, we can't do a match,
9272 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00009273 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00009274 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00009275 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00009276
John Thompsone8360b72010-10-29 17:29:13 +00009277 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00009278 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
9279 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00009280 else if ((StringRef(constraint) == "wa" ||
9281 StringRef(constraint) == "wd" ||
9282 StringRef(constraint) == "wf") &&
9283 type->isVectorTy())
9284 return CW_Register;
9285 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
9286 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00009287
John Thompsone8360b72010-10-29 17:29:13 +00009288 switch (*constraint) {
9289 default:
9290 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
9291 break;
9292 case 'b':
9293 if (type->isIntegerTy())
9294 weight = CW_Register;
9295 break;
9296 case 'f':
9297 if (type->isFloatTy())
9298 weight = CW_Register;
9299 break;
9300 case 'd':
9301 if (type->isDoubleTy())
9302 weight = CW_Register;
9303 break;
9304 case 'v':
9305 if (type->isVectorTy())
9306 weight = CW_Register;
9307 break;
9308 case 'y':
9309 weight = CW_Register;
9310 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00009311 case 'Z':
9312 weight = CW_Memory;
9313 break;
John Thompsone8360b72010-10-29 17:29:13 +00009314 }
9315 return weight;
9316}
9317
Scott Michelcf0da6c2009-02-17 22:15:04 +00009318std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00009319PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00009320 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00009321 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00009322 // GCC RS6000 Constraint Letters
9323 switch (Constraint[0]) {
9324 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009325 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00009326 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
9327 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009328 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009329 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00009330 return std::make_pair(0U, &PPC::G8RCRegClass);
9331 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009332 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009333 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00009334 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009335 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00009336 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009337 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009338 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00009339 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009340 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00009341 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009342 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009343 } else if (Constraint == "wc") { // an individual CR bit.
9344 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00009345 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00009346 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00009347 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00009348 } else if (Constraint == "ws") {
9349 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009350 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009351
Hal Finkelb176acb2013-08-03 12:25:10 +00009352 std::pair<unsigned, const TargetRegisterClass*> R =
9353 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
9354
9355 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
9356 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
9357 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
9358 // register.
9359 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
9360 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009361 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00009362 PPC::GPRCRegClass.contains(R.first)) {
Eric Christopherd9134482014-08-04 21:25:23 +00009363 const TargetRegisterInfo *TRI =
9364 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +00009365 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00009366 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00009367 &PPC::G8RCRegClass);
9368 }
9369
Hal Finkelaa10b3c2014-12-08 22:54:22 +00009370 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
9371 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
9372 R.first = PPC::CR0;
9373 R.second = &PPC::CRRCRegClass;
9374 }
9375
Hal Finkelb176acb2013-08-03 12:25:10 +00009376 return R;
Chris Lattner01513612006-01-31 19:20:21 +00009377}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009378
Chris Lattner584a11a2006-11-02 01:44:04 +00009379
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009380/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00009381/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00009382void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009383 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009384 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009385 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009386 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009387
Eric Christopherde9399b2011-06-02 23:16:42 +00009388 // Only support length 1 constraints.
9389 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009390
Eric Christopherde9399b2011-06-02 23:16:42 +00009391 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009392 switch (Letter) {
9393 default: break;
9394 case 'I':
9395 case 'J':
9396 case 'K':
9397 case 'L':
9398 case 'M':
9399 case 'N':
9400 case 'O':
9401 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009402 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009403 if (!CST) return; // Must be an immediate to match.
Hal Finkelc91fc112014-12-03 09:37:50 +00009404 int64_t Value = CST->getSExtValue();
9405 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
9406 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009407 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009408 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009409 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009410 if (isInt<16>(Value))
9411 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009412 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009413 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009414 if (isShiftedUInt<16, 16>(Value))
9415 Result = DAG.getTargetConstant(Value, TCVT);
9416 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009417 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +00009418 if (isShiftedInt<16, 16>(Value))
9419 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009420 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009421 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009422 if (isUInt<16>(Value))
9423 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009424 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009425 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009426 if (Value > 31)
Hal Finkelc91fc112014-12-03 09:37:50 +00009427 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009428 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009429 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +00009430 if (Value > 0 && isPowerOf2_64(Value))
9431 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009432 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009433 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009434 if (Value == 0)
Hal Finkelc91fc112014-12-03 09:37:50 +00009435 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009436 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009437 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009438 if (isInt<16>(-Value))
9439 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009440 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009441 }
9442 break;
9443 }
9444 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009445
Gabor Greiff304a7a2008-08-28 21:40:38 +00009446 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009447 Ops.push_back(Result);
9448 return;
9449 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009450
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009451 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009452 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009453}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009454
Chris Lattner1eb94d92007-03-30 23:15:24 +00009455// isLegalAddressingMode - Return true if the addressing mode represented
9456// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009457bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009458 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009459 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009460
Chris Lattner1eb94d92007-03-30 23:15:24 +00009461 // PPC allows a sign-extended 16-bit immediate field.
9462 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9463 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009464
Chris Lattner1eb94d92007-03-30 23:15:24 +00009465 // No global is ever allowed as a base.
9466 if (AM.BaseGV)
9467 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009468
9469 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009470 switch (AM.Scale) {
9471 case 0: // "r+i" or just "i", depending on HasBaseReg.
9472 break;
9473 case 1:
9474 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9475 return false;
9476 // Otherwise we have r+r or r+i.
9477 break;
9478 case 2:
9479 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9480 return false;
9481 // Allow 2*r as r+r.
9482 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009483 default:
9484 // No other scales are supported.
9485 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009486 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009487
Chris Lattner1eb94d92007-03-30 23:15:24 +00009488 return true;
9489}
9490
Dan Gohman21cea8a2010-04-17 15:26:15 +00009491SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9492 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009493 MachineFunction &MF = DAG.getMachineFunction();
9494 MachineFrameInfo *MFI = MF.getFrameInfo();
9495 MFI->setReturnAddressIsTaken(true);
9496
Bill Wendling908bf812014-01-06 00:43:20 +00009497 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009498 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009499
Andrew Trickef9de2a2013-05-25 02:42:55 +00009500 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009501 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009502
Dale Johannesen81bfca72010-05-03 22:59:34 +00009503 // Make sure the function does not optimize away the store of the RA to
9504 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009505 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009506 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009507 bool isPPC64 = Subtarget.isPPC64();
9508 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009509
9510 if (Depth > 0) {
9511 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9512 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009513
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009514 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009515 isPPC64? MVT::i64 : MVT::i32);
9516 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9517 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9518 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009519 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009520 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009521
Chris Lattnerf6a81562007-12-08 06:59:59 +00009522 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009523 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009524 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009525 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009526}
9527
Dan Gohman21cea8a2010-04-17 15:26:15 +00009528SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9529 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009530 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009531 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009532
Owen Anderson53aa7a92009-08-10 22:56:29 +00009533 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009534 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009535
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009536 MachineFunction &MF = DAG.getMachineFunction();
9537 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009538 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009539
9540 // Naked functions never have a frame pointer, and so we use r1. For all
9541 // other functions, this decision must be delayed until during PEI.
9542 unsigned FrameReg;
9543 if (MF.getFunction()->getAttributes().hasAttribute(
9544 AttributeSet::FunctionIndex, Attribute::Naked))
9545 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9546 else
9547 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9548
Dale Johannesen81bfca72010-05-03 22:59:34 +00009549 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9550 PtrVT);
9551 while (Depth--)
9552 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009553 FrameAddr, MachinePointerInfo(), false, false,
9554 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009555 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009556}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009557
Hal Finkel0d8db462014-05-11 19:29:11 +00009558// FIXME? Maybe this could be a TableGen attribute on some registers and
9559// this table could be generated automatically from RegInfo.
9560unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9561 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009562 bool isPPC64 = Subtarget.isPPC64();
9563 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009564
9565 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9566 (!isPPC64 && VT != MVT::i32))
9567 report_fatal_error("Invalid register global variable type");
9568
9569 bool is64Bit = isPPC64 && VT == MVT::i64;
9570 unsigned Reg = StringSwitch<unsigned>(RegName)
9571 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9572 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9573 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9574 (is64Bit ? PPC::X13 : PPC::R13))
9575 .Default(0);
9576
9577 if (Reg)
9578 return Reg;
9579 report_fatal_error("Invalid register name global variable");
9580}
9581
Dan Gohmanc14e5222008-10-21 03:41:46 +00009582bool
9583PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9584 // The PowerPC target isn't yet aware of offsets.
9585 return false;
9586}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009587
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009588bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9589 const CallInst &I,
9590 unsigned Intrinsic) const {
9591
9592 switch (Intrinsic) {
9593 case Intrinsic::ppc_altivec_lvx:
9594 case Intrinsic::ppc_altivec_lvxl:
9595 case Intrinsic::ppc_altivec_lvebx:
9596 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009597 case Intrinsic::ppc_altivec_lvewx:
9598 case Intrinsic::ppc_vsx_lxvd2x:
9599 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009600 EVT VT;
9601 switch (Intrinsic) {
9602 case Intrinsic::ppc_altivec_lvebx:
9603 VT = MVT::i8;
9604 break;
9605 case Intrinsic::ppc_altivec_lvehx:
9606 VT = MVT::i16;
9607 break;
9608 case Intrinsic::ppc_altivec_lvewx:
9609 VT = MVT::i32;
9610 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009611 case Intrinsic::ppc_vsx_lxvd2x:
9612 VT = MVT::v2f64;
9613 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009614 default:
9615 VT = MVT::v4i32;
9616 break;
9617 }
9618
9619 Info.opc = ISD::INTRINSIC_W_CHAIN;
9620 Info.memVT = VT;
9621 Info.ptrVal = I.getArgOperand(0);
9622 Info.offset = -VT.getStoreSize()+1;
9623 Info.size = 2*VT.getStoreSize()-1;
9624 Info.align = 1;
9625 Info.vol = false;
9626 Info.readMem = true;
9627 Info.writeMem = false;
9628 return true;
9629 }
9630 case Intrinsic::ppc_altivec_stvx:
9631 case Intrinsic::ppc_altivec_stvxl:
9632 case Intrinsic::ppc_altivec_stvebx:
9633 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009634 case Intrinsic::ppc_altivec_stvewx:
9635 case Intrinsic::ppc_vsx_stxvd2x:
9636 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009637 EVT VT;
9638 switch (Intrinsic) {
9639 case Intrinsic::ppc_altivec_stvebx:
9640 VT = MVT::i8;
9641 break;
9642 case Intrinsic::ppc_altivec_stvehx:
9643 VT = MVT::i16;
9644 break;
9645 case Intrinsic::ppc_altivec_stvewx:
9646 VT = MVT::i32;
9647 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009648 case Intrinsic::ppc_vsx_stxvd2x:
9649 VT = MVT::v2f64;
9650 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009651 default:
9652 VT = MVT::v4i32;
9653 break;
9654 }
9655
9656 Info.opc = ISD::INTRINSIC_VOID;
9657 Info.memVT = VT;
9658 Info.ptrVal = I.getArgOperand(1);
9659 Info.offset = -VT.getStoreSize()+1;
9660 Info.size = 2*VT.getStoreSize()-1;
9661 Info.align = 1;
9662 Info.vol = false;
9663 Info.readMem = false;
9664 Info.writeMem = true;
9665 return true;
9666 }
9667 default:
9668 break;
9669 }
9670
9671 return false;
9672}
9673
Evan Chengd9929f02010-04-01 20:10:42 +00009674/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009675/// and store operations as a result of memset, memcpy, and memmove
9676/// lowering. If DstAlign is zero that means it's safe to destination
9677/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9678/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009679/// probably because the source does not need to be loaded. If 'IsMemset' is
9680/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9681/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9682/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009683/// It returns EVT::Other if the type should be determined using generic
9684/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009685EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9686 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009687 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009688 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009689 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009690 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009691 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009692 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009693 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009694 }
9695}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009696
Hal Finkel34974ed2014-04-12 21:52:38 +00009697/// \brief Returns true if it is beneficial to convert a load of a constant
9698/// to just the constant itself.
9699bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9700 Type *Ty) const {
9701 assert(Ty->isIntegerTy());
9702
9703 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9704 if (BitSize == 0 || BitSize > 64)
9705 return false;
9706 return true;
9707}
9708
9709bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9710 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9711 return false;
9712 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9713 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9714 return NumBits1 == 64 && NumBits2 == 32;
9715}
9716
9717bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9718 if (!VT1.isInteger() || !VT2.isInteger())
9719 return false;
9720 unsigned NumBits1 = VT1.getSizeInBits();
9721 unsigned NumBits2 = VT2.getSizeInBits();
9722 return NumBits1 == 64 && NumBits2 == 32;
9723}
9724
9725bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9726 return isInt<16>(Imm) || isUInt<16>(Imm);
9727}
9728
9729bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9730 return isInt<16>(Imm) || isUInt<16>(Imm);
9731}
9732
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009733bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9734 unsigned,
9735 unsigned,
9736 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009737 if (DisablePPCUnaligned)
9738 return false;
9739
9740 // PowerPC supports unaligned memory access for simple non-vector types.
9741 // Although accessing unaligned addresses is not as efficient as accessing
9742 // aligned addresses, it is generally more efficient than manual expansion,
9743 // and generally only traps for software emulation when crossing page
9744 // boundaries.
9745
9746 if (!VT.isSimple())
9747 return false;
9748
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009749 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009750 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +00009751 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
9752 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009753 return false;
9754 } else {
9755 return false;
9756 }
9757 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009758
9759 if (VT == MVT::ppcf128)
9760 return false;
9761
9762 if (Fast)
9763 *Fast = true;
9764
9765 return true;
9766}
9767
Stephen Lin73de7bf2013-07-09 18:16:56 +00009768bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9769 VT = VT.getScalarType();
9770
Hal Finkel0a479ae2012-06-22 00:49:52 +00009771 if (!VT.isSimple())
9772 return false;
9773
9774 switch (VT.getSimpleVT().SimpleTy) {
9775 case MVT::f32:
9776 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009777 return true;
9778 default:
9779 break;
9780 }
9781
9782 return false;
9783}
9784
Hal Finkelb4240ca2014-03-31 17:48:16 +00009785bool
9786PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9787 EVT VT , unsigned DefinedValues) const {
9788 if (VT == MVT::v2i64)
9789 return false;
9790
9791 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9792}
9793
Hal Finkel88ed4e32012-04-01 19:23:08 +00009794Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009795 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009796 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009797
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009798 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009799}
9800
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009801// Create a fast isel object.
9802FastISel *
9803PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9804 const TargetLibraryInfo *LibInfo) const {
9805 return PPC::createFastISel(FuncInfo, LibInfo);
9806}