blob: 96900565e2317da22021e28b689a2baef98939a1 [file] [log] [blame]
Igor Bregerb4442f32017-02-10 07:05:56 +00001//===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Igor Bregerb4442f32017-02-10 07:05:56 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the Machinelegalizer class for X86.
10/// \todo This should be generated by TableGen.
11//===----------------------------------------------------------------------===//
12
13#include "X86LegalizerInfo.h"
14#include "X86Subtarget.h"
Igor Breger531a2032017-03-26 08:11:12 +000015#include "X86TargetMachine.h"
Amara Emersoncf12c782019-07-19 00:24:45 +000016#include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000017#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000018#include "llvm/CodeGen/ValueTypes.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000019#include "llvm/IR/DerivedTypes.h"
20#include "llvm/IR/Type.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000021
22using namespace llvm;
Igor Breger321cf3c2017-03-03 08:06:46 +000023using namespace TargetOpcode;
Daniel Sanders9ade5592018-01-29 17:37:29 +000024using namespace LegalizeActions;
Igor Bregerb4442f32017-02-10 07:05:56 +000025
Kristof Beylsaf9814a2017-11-07 10:34:34 +000026/// FIXME: The following static functions are SizeChangeStrategy functions
27/// that are meant to temporarily mimic the behaviour of the old legalization
28/// based on doubling/halving non-legal types as closely as possible. This is
29/// not entirly possible as only legalizing the types that are exactly a power
30/// of 2 times the size of the legal types would require specifying all those
31/// sizes explicitly.
32/// In practice, not specifying those isn't a problem, and the below functions
33/// should disappear quickly as we add support for legalizing non-power-of-2
34/// sized types further.
35static void
36addAndInterleaveWithUnsupported(LegalizerInfo::SizeAndActionsVec &result,
37 const LegalizerInfo::SizeAndActionsVec &v) {
38 for (unsigned i = 0; i < v.size(); ++i) {
39 result.push_back(v[i]);
40 if (i + 1 < v[i].first && i + 1 < v.size() &&
41 v[i + 1].first != v[i].first + 1)
Daniel Sanders9ade5592018-01-29 17:37:29 +000042 result.push_back({v[i].first + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000043 }
44}
45
46static LegalizerInfo::SizeAndActionsVec
47widen_1(const LegalizerInfo::SizeAndActionsVec &v) {
48 assert(v.size() >= 1);
49 assert(v[0].first > 1);
Daniel Sanders9ade5592018-01-29 17:37:29 +000050 LegalizerInfo::SizeAndActionsVec result = {{1, WidenScalar},
51 {2, Unsupported}};
Kristof Beylsaf9814a2017-11-07 10:34:34 +000052 addAndInterleaveWithUnsupported(result, v);
53 auto Largest = result.back().first;
Daniel Sanders9ade5592018-01-29 17:37:29 +000054 result.push_back({Largest + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000055 return result;
56}
57
Igor Breger531a2032017-03-26 08:11:12 +000058X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI,
59 const X86TargetMachine &TM)
60 : Subtarget(STI), TM(TM) {
Igor Bregerb4442f32017-02-10 07:05:56 +000061
62 setLegalizerInfo32bit();
63 setLegalizerInfo64bit();
Igor Breger321cf3c2017-03-03 08:06:46 +000064 setLegalizerInfoSSE1();
65 setLegalizerInfoSSE2();
Igor Breger605b9652017-05-08 09:03:37 +000066 setLegalizerInfoSSE41();
Igor Breger617be6e2017-05-23 08:23:51 +000067 setLegalizerInfoAVX();
Igor Breger605b9652017-05-08 09:03:37 +000068 setLegalizerInfoAVX2();
69 setLegalizerInfoAVX512();
70 setLegalizerInfoAVX512DQ();
71 setLegalizerInfoAVX512BW();
Igor Bregerb4442f32017-02-10 07:05:56 +000072
Kristof Beylsaf9814a2017-11-07 10:34:34 +000073 setLegalizeScalarToDifferentSizeStrategy(G_PHI, 0, widen_1);
74 for (unsigned BinOp : {G_SUB, G_MUL, G_AND, G_OR, G_XOR})
75 setLegalizeScalarToDifferentSizeStrategy(BinOp, 0, widen_1);
76 for (unsigned MemOp : {G_LOAD, G_STORE})
77 setLegalizeScalarToDifferentSizeStrategy(MemOp, 0,
78 narrowToSmallerAndWidenToSmallest);
79 setLegalizeScalarToDifferentSizeStrategy(
80 G_GEP, 1, widenToLargerTypesUnsupportedOtherwise);
81 setLegalizeScalarToDifferentSizeStrategy(
82 G_CONSTANT, 0, widenToLargerTypesAndNarrowToLargest);
83
Igor Bregerb4442f32017-02-10 07:05:56 +000084 computeTables();
Roman Tereshincc1a16f2018-05-31 16:16:47 +000085 verify(*STI.getInstrInfo());
Igor Bregerb4442f32017-02-10 07:05:56 +000086}
87
Amara Emersoncf12c782019-07-19 00:24:45 +000088bool X86LegalizerInfo::legalizeIntrinsic(MachineInstr &MI,
89 MachineRegisterInfo &MRI,
90 MachineIRBuilder &MIRBuilder) const {
91 switch (MI.getIntrinsicID()) {
92 case Intrinsic::memcpy:
93 case Intrinsic::memset:
94 case Intrinsic::memmove:
95 if (createMemLibcall(MIRBuilder, MRI, MI) ==
96 LegalizerHelper::UnableToLegalize)
97 return false;
98 MI.eraseFromParent();
99 return true;
100 default:
101 break;
102 }
103 return true;
104}
105
Igor Bregerb4442f32017-02-10 07:05:56 +0000106void X86LegalizerInfo::setLegalizerInfo32bit() {
107
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000108 const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0));
Igor Breger29537882017-04-07 14:41:59 +0000109 const LLT s1 = LLT::scalar(1);
Igor Bregerb4442f32017-02-10 07:05:56 +0000110 const LLT s8 = LLT::scalar(8);
111 const LLT s16 = LLT::scalar(16);
112 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000113 const LLT s64 = LLT::scalar(64);
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000114 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +0000115
Igor Breger47be5fb2017-08-24 07:06:27 +0000116 for (auto Ty : {p0, s1, s8, s16, s32})
117 setAction({G_IMPLICIT_DEF, Ty}, Legal);
118
Igor Breger2661ae42017-09-04 09:06:45 +0000119 for (auto Ty : {s8, s16, s32, p0})
120 setAction({G_PHI, Ty}, Legal);
121
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000122 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Bregera8ba5722017-03-23 15:25:57 +0000123 for (auto Ty : {s8, s16, s32})
124 setAction({BinOp, Ty}, Legal);
125
Igor Breger28f290f2017-05-17 12:48:08 +0000126 for (unsigned Op : {G_UADDE}) {
127 setAction({Op, s32}, Legal);
128 setAction({Op, 1, s1}, Legal);
129 }
130
Igor Bregera8ba5722017-03-23 15:25:57 +0000131 for (unsigned MemOp : {G_LOAD, G_STORE}) {
132 for (auto Ty : {s8, s16, s32, p0})
133 setAction({MemOp, Ty}, Legal);
134
135 // And everything's fine in addrspace 0.
136 setAction({MemOp, 1, p0}, Legal);
Igor Bregerf7359d82017-02-22 12:25:09 +0000137 }
Igor Breger531a2032017-03-26 08:11:12 +0000138
139 // Pointer-handling
140 setAction({G_FRAME_INDEX, p0}, Legal);
Igor Breger717bd362017-07-02 08:58:29 +0000141 setAction({G_GLOBAL_VALUE, p0}, Legal);
Igor Breger29537882017-04-07 14:41:59 +0000142
Igor Breger810c6252017-05-08 09:40:43 +0000143 setAction({G_GEP, p0}, Legal);
144 setAction({G_GEP, 1, s32}, Legal);
145
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000146 if (!Subtarget.is64Bit()) {
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000147 getActionDefinitionsBuilder(G_PTRTOINT)
148 .legalForCartesianProduct({s1, s8, s16, s32}, {p0})
149 .maxScalar(0, s32)
150 .widenScalarToNextPow2(0, /*Min*/ 8);
Roman Tereshincc1a16f2018-05-31 16:16:47 +0000151 getActionDefinitionsBuilder(G_INTTOPTR).legalFor({{p0, s32}});
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000152
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +0000153 // Shifts and SDIV
Alexander Ivchenko1aedf202018-10-08 13:40:34 +0000154 getActionDefinitionsBuilder(
Matt Arsenault30989e42019-01-22 21:42:11 +0000155 {G_SDIV, G_SREM, G_UDIV, G_UREM})
156 .legalFor({s8, s16, s32})
157 .clampScalar(0, s8, s32);
158
159 getActionDefinitionsBuilder(
160 {G_SHL, G_LSHR, G_ASHR})
161 .legalFor({{s8, s8}, {s16, s8}, {s32, s8}})
162 .clampScalar(0, s8, s32)
163 .clampScalar(1, s8, s8);
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000164 }
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000165
Igor Breger685889c2017-08-21 10:51:54 +0000166 // Control-flow
167 setAction({G_BRCOND, s1}, Legal);
168
Igor Breger29537882017-04-07 14:41:59 +0000169 // Constants
170 for (auto Ty : {s8, s16, s32, p0})
171 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
172
Igor Bregerc08a7832017-05-01 06:30:16 +0000173 // Extensions
Igor Bregerd48c5e42017-07-10 09:07:34 +0000174 for (auto Ty : {s8, s16, s32}) {
175 setAction({G_ZEXT, Ty}, Legal);
176 setAction({G_SEXT, Ty}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000177 setAction({G_ANYEXT, Ty}, Legal);
Igor Bregerd48c5e42017-07-10 09:07:34 +0000178 }
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000179 setAction({G_ANYEXT, s128}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000180
Igor Bregerc7b59772017-05-11 07:17:40 +0000181 // Comparison
182 setAction({G_ICMP, s1}, Legal);
183
184 for (auto Ty : {s8, s16, s32, p0})
185 setAction({G_ICMP, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000186
187 // Merge/Unmerge
188 for (const auto &Ty : {s16, s32, s64}) {
189 setAction({G_MERGE_VALUES, Ty}, Legal);
190 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
191 }
192 for (const auto &Ty : {s8, s16, s32}) {
193 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
194 setAction({G_UNMERGE_VALUES, Ty}, Legal);
195 }
Igor Bregerb4442f32017-02-10 07:05:56 +0000196}
Igor Bregerb4442f32017-02-10 07:05:56 +0000197
Igor Bregerf7359d82017-02-22 12:25:09 +0000198void X86LegalizerInfo::setLegalizerInfo64bit() {
Igor Bregerb4442f32017-02-10 07:05:56 +0000199
200 if (!Subtarget.is64Bit())
201 return;
202
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000203 const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0));
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000204 const LLT s1 = LLT::scalar(1);
205 const LLT s8 = LLT::scalar(8);
206 const LLT s16 = LLT::scalar(16);
207 const LLT s32 = LLT::scalar(32);
Igor Bregerb4442f32017-02-10 07:05:56 +0000208 const LLT s64 = LLT::scalar(64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000209 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +0000210
Igor Breger42f8bfc2017-08-31 11:40:03 +0000211 setAction({G_IMPLICIT_DEF, s64}, Legal);
Alexander Ivchenkoa85c4fc2018-02-08 22:40:31 +0000212 // Need to have that, as tryFoldImplicitDef will create this pattern:
213 // s128 = EXTEND (G_IMPLICIT_DEF s32/s64) -> s128 = G_IMPLICIT_DEF
214 setAction({G_IMPLICIT_DEF, s128}, Legal);
Igor Breger47be5fb2017-08-24 07:06:27 +0000215
Igor Breger2661ae42017-09-04 09:06:45 +0000216 setAction({G_PHI, s64}, Legal);
217
Igor Bregerd5b59cf2017-06-28 11:39:04 +0000218 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000219 setAction({BinOp, s64}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000220
Igor Breger1f143642017-09-11 09:41:13 +0000221 for (unsigned MemOp : {G_LOAD, G_STORE})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000222 setAction({MemOp, s64}, Legal);
Igor Breger531a2032017-03-26 08:11:12 +0000223
224 // Pointer-handling
Igor Breger810c6252017-05-08 09:40:43 +0000225 setAction({G_GEP, 1, s64}, Legal);
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000226 getActionDefinitionsBuilder(G_PTRTOINT)
227 .legalForCartesianProduct({s1, s8, s16, s32, s64}, {p0})
228 .maxScalar(0, s64)
229 .widenScalarToNextPow2(0, /*Min*/ 8);
Roman Tereshincc1a16f2018-05-31 16:16:47 +0000230 getActionDefinitionsBuilder(G_INTTOPTR).legalFor({{p0, s64}});
Igor Breger810c6252017-05-08 09:40:43 +0000231
Igor Breger29537882017-04-07 14:41:59 +0000232 // Constants
Igor Breger42f8bfc2017-08-31 11:40:03 +0000233 setAction({TargetOpcode::G_CONSTANT, s64}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000234
235 // Extensions
Igor Breger1f143642017-09-11 09:41:13 +0000236 for (unsigned extOp : {G_ZEXT, G_SEXT, G_ANYEXT}) {
237 setAction({extOp, s64}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000238 }
Igor Bregerc7b59772017-05-11 07:17:40 +0000239
Alexander Ivchenko48ca0552018-07-10 16:38:35 +0000240 getActionDefinitionsBuilder(G_SITOFP)
241 .legalForCartesianProduct({s32, s64})
242 .clampScalar(1, s32, s64)
243 .widenScalarToNextPow2(1)
244 .clampScalar(0, s32, s64)
245 .widenScalarToNextPow2(0);
246
Alexander Ivchenko9b0b4922018-08-31 11:16:58 +0000247 getActionDefinitionsBuilder(G_FPTOSI)
248 .legalForCartesianProduct({s32, s64})
249 .clampScalar(1, s32, s64)
250 .widenScalarToNextPow2(0)
251 .clampScalar(0, s32, s64)
252 .widenScalarToNextPow2(1);
253
Igor Bregerc7b59772017-05-11 07:17:40 +0000254 // Comparison
Igor Breger42f8bfc2017-08-31 11:40:03 +0000255 setAction({G_ICMP, 1, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000256
Alexander Ivchenkoa26a3642018-08-31 09:38:27 +0000257 getActionDefinitionsBuilder(G_FCMP)
258 .legalForCartesianProduct({s8}, {s32, s64})
259 .clampScalar(0, s8, s8)
260 .clampScalar(1, s32, s64)
261 .widenScalarToNextPow2(1);
262
Matt Arsenault30989e42019-01-22 21:42:11 +0000263 // Divisions
Alexander Ivchenko1aedf202018-10-08 13:40:34 +0000264 getActionDefinitionsBuilder(
Matt Arsenault30989e42019-01-22 21:42:11 +0000265 {G_SDIV, G_SREM, G_UDIV, G_UREM})
Alexander Ivchenko1aedf202018-10-08 13:40:34 +0000266 .legalFor({s8, s16, s32, s64})
267 .clampScalar(0, s8, s64);
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000268
Matt Arsenault30989e42019-01-22 21:42:11 +0000269 // Shifts
270 getActionDefinitionsBuilder(
271 {G_SHL, G_LSHR, G_ASHR})
272 .legalFor({{s8, s8}, {s16, s8}, {s32, s8}, {s64, s8}})
273 .clampScalar(0, s8, s64)
274 .clampScalar(1, s8, s8);
275
Volkan Kelesa32ff002017-12-01 08:19:10 +0000276 // Merge/Unmerge
277 setAction({G_MERGE_VALUES, s128}, Legal);
278 setAction({G_UNMERGE_VALUES, 1, s128}, Legal);
279 setAction({G_MERGE_VALUES, 1, s128}, Legal);
280 setAction({G_UNMERGE_VALUES, s128}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000281}
282
283void X86LegalizerInfo::setLegalizerInfoSSE1() {
284 if (!Subtarget.hasSSE1())
285 return;
286
287 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000288 const LLT s64 = LLT::scalar(64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000289 const LLT v4s32 = LLT::vector(4, 32);
Igor Bregera8ba5722017-03-23 15:25:57 +0000290 const LLT v2s64 = LLT::vector(2, 64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000291
292 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
293 for (auto Ty : {s32, v4s32})
294 setAction({BinOp, Ty}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000295
296 for (unsigned MemOp : {G_LOAD, G_STORE})
297 for (auto Ty : {v4s32, v2s64})
298 setAction({MemOp, Ty}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000299
300 // Constants
301 setAction({TargetOpcode::G_FCONSTANT, s32}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000302
303 // Merge/Unmerge
304 for (const auto &Ty : {v4s32, v2s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000305 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000306 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
307 }
308 setAction({G_MERGE_VALUES, 1, s64}, Legal);
309 setAction({G_UNMERGE_VALUES, s64}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000310}
311
312void X86LegalizerInfo::setLegalizerInfoSSE2() {
313 if (!Subtarget.hasSSE2())
314 return;
315
Igor Breger5c7211992017-09-13 09:05:23 +0000316 const LLT s32 = LLT::scalar(32);
Igor Breger321cf3c2017-03-03 08:06:46 +0000317 const LLT s64 = LLT::scalar(64);
Igor Breger842b5b32017-05-18 11:10:56 +0000318 const LLT v16s8 = LLT::vector(16, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000319 const LLT v8s16 = LLT::vector(8, 16);
Igor Breger321cf3c2017-03-03 08:06:46 +0000320 const LLT v4s32 = LLT::vector(4, 32);
321 const LLT v2s64 = LLT::vector(2, 64);
322
Volkan Kelesa32ff002017-12-01 08:19:10 +0000323 const LLT v32s8 = LLT::vector(32, 8);
324 const LLT v16s16 = LLT::vector(16, 16);
325 const LLT v8s32 = LLT::vector(8, 32);
326 const LLT v4s64 = LLT::vector(4, 64);
327
Igor Breger321cf3c2017-03-03 08:06:46 +0000328 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
329 for (auto Ty : {s64, v2s64})
330 setAction({BinOp, Ty}, Legal);
331
332 for (unsigned BinOp : {G_ADD, G_SUB})
Igor Breger842b5b32017-05-18 11:10:56 +0000333 for (auto Ty : {v16s8, v8s16, v4s32, v2s64})
Igor Breger321cf3c2017-03-03 08:06:46 +0000334 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000335
336 setAction({G_MUL, v8s16}, Legal);
Igor Breger5c7211992017-09-13 09:05:23 +0000337
338 setAction({G_FPEXT, s64}, Legal);
339 setAction({G_FPEXT, 1, s32}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000340
Alexander Ivchenko9d053072018-08-31 11:26:51 +0000341 setAction({G_FPTRUNC, s32}, Legal);
342 setAction({G_FPTRUNC, 1, s64}, Legal);
343
Igor Breger21200ed2017-09-17 08:08:13 +0000344 // Constants
345 setAction({TargetOpcode::G_FCONSTANT, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000346
347 // Merge/Unmerge
348 for (const auto &Ty :
349 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000350 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000351 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
352 }
353 for (const auto &Ty : {v16s8, v8s16, v4s32, v2s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000354 setAction({G_CONCAT_VECTORS, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000355 setAction({G_UNMERGE_VALUES, Ty}, Legal);
356 }
Igor Breger605b9652017-05-08 09:03:37 +0000357}
358
359void X86LegalizerInfo::setLegalizerInfoSSE41() {
360 if (!Subtarget.hasSSE41())
361 return;
362
363 const LLT v4s32 = LLT::vector(4, 32);
364
365 setAction({G_MUL, v4s32}, Legal);
366}
367
Igor Breger617be6e2017-05-23 08:23:51 +0000368void X86LegalizerInfo::setLegalizerInfoAVX() {
369 if (!Subtarget.hasAVX())
370 return;
371
Igor Breger1c29be72017-06-22 09:43:35 +0000372 const LLT v16s8 = LLT::vector(16, 8);
373 const LLT v8s16 = LLT::vector(8, 16);
374 const LLT v4s32 = LLT::vector(4, 32);
375 const LLT v2s64 = LLT::vector(2, 64);
376
377 const LLT v32s8 = LLT::vector(32, 8);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000378 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger1c29be72017-06-22 09:43:35 +0000379 const LLT v16s16 = LLT::vector(16, 16);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000380 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger617be6e2017-05-23 08:23:51 +0000381 const LLT v8s32 = LLT::vector(8, 32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000382 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger617be6e2017-05-23 08:23:51 +0000383 const LLT v4s64 = LLT::vector(4, 64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000384 const LLT v8s64 = LLT::vector(8, 64);
Igor Breger617be6e2017-05-23 08:23:51 +0000385
386 for (unsigned MemOp : {G_LOAD, G_STORE})
387 for (auto Ty : {v8s32, v4s64})
388 setAction({MemOp, Ty}, Legal);
Igor Breger1c29be72017-06-22 09:43:35 +0000389
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000390 for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000391 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000392 setAction({G_EXTRACT, 1, Ty}, Legal);
393 }
394 for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000395 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000396 setAction({G_EXTRACT, Ty}, Legal);
397 }
Volkan Kelesa32ff002017-12-01 08:19:10 +0000398 // Merge/Unmerge
399 for (const auto &Ty :
400 {v32s8, v64s8, v16s16, v32s16, v8s32, v16s32, v4s64, v8s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000401 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000402 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
403 }
404 for (const auto &Ty :
405 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000406 setAction({G_CONCAT_VECTORS, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000407 setAction({G_UNMERGE_VALUES, Ty}, Legal);
408 }
Igor Breger617be6e2017-05-23 08:23:51 +0000409}
410
Igor Breger605b9652017-05-08 09:03:37 +0000411void X86LegalizerInfo::setLegalizerInfoAVX2() {
412 if (!Subtarget.hasAVX2())
413 return;
414
Igor Breger842b5b32017-05-18 11:10:56 +0000415 const LLT v32s8 = LLT::vector(32, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000416 const LLT v16s16 = LLT::vector(16, 16);
417 const LLT v8s32 = LLT::vector(8, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000418 const LLT v4s64 = LLT::vector(4, 64);
419
Volkan Kelesa32ff002017-12-01 08:19:10 +0000420 const LLT v64s8 = LLT::vector(64, 8);
421 const LLT v32s16 = LLT::vector(32, 16);
422 const LLT v16s32 = LLT::vector(16, 32);
423 const LLT v8s64 = LLT::vector(8, 64);
424
Igor Breger842b5b32017-05-18 11:10:56 +0000425 for (unsigned BinOp : {G_ADD, G_SUB})
426 for (auto Ty : {v32s8, v16s16, v8s32, v4s64})
427 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000428
429 for (auto Ty : {v16s16, v8s32})
430 setAction({G_MUL, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000431
432 // Merge/Unmerge
433 for (const auto &Ty : {v64s8, v32s16, v16s32, v8s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000434 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000435 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
436 }
437 for (const auto &Ty : {v32s8, v16s16, v8s32, v4s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000438 setAction({G_CONCAT_VECTORS, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000439 setAction({G_UNMERGE_VALUES, Ty}, Legal);
440 }
Igor Breger605b9652017-05-08 09:03:37 +0000441}
442
443void X86LegalizerInfo::setLegalizerInfoAVX512() {
444 if (!Subtarget.hasAVX512())
445 return;
446
Igor Breger1c29be72017-06-22 09:43:35 +0000447 const LLT v16s8 = LLT::vector(16, 8);
448 const LLT v8s16 = LLT::vector(8, 16);
449 const LLT v4s32 = LLT::vector(4, 32);
450 const LLT v2s64 = LLT::vector(2, 64);
451
452 const LLT v32s8 = LLT::vector(32, 8);
453 const LLT v16s16 = LLT::vector(16, 16);
454 const LLT v8s32 = LLT::vector(8, 32);
455 const LLT v4s64 = LLT::vector(4, 64);
456
457 const LLT v64s8 = LLT::vector(64, 8);
458 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger605b9652017-05-08 09:03:37 +0000459 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000460 const LLT v8s64 = LLT::vector(8, 64);
461
462 for (unsigned BinOp : {G_ADD, G_SUB})
463 for (auto Ty : {v16s32, v8s64})
464 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000465
466 setAction({G_MUL, v16s32}, Legal);
467
Igor Breger617be6e2017-05-23 08:23:51 +0000468 for (unsigned MemOp : {G_LOAD, G_STORE})
469 for (auto Ty : {v16s32, v8s64})
470 setAction({MemOp, Ty}, Legal);
471
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000472 for (auto Ty : {v64s8, v32s16, v16s32, v8s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000473 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000474 setAction({G_EXTRACT, 1, Ty}, Legal);
475 }
476 for (auto Ty : {v32s8, v16s16, v8s32, v4s64, v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000477 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000478 setAction({G_EXTRACT, Ty}, Legal);
479 }
Igor Breger1c29be72017-06-22 09:43:35 +0000480
Igor Breger605b9652017-05-08 09:03:37 +0000481 /************ VLX *******************/
482 if (!Subtarget.hasVLX())
483 return;
484
Igor Breger605b9652017-05-08 09:03:37 +0000485 for (auto Ty : {v4s32, v8s32})
486 setAction({G_MUL, Ty}, Legal);
487}
488
489void X86LegalizerInfo::setLegalizerInfoAVX512DQ() {
490 if (!(Subtarget.hasAVX512() && Subtarget.hasDQI()))
491 return;
492
493 const LLT v8s64 = LLT::vector(8, 64);
494
495 setAction({G_MUL, v8s64}, Legal);
496
497 /************ VLX *******************/
498 if (!Subtarget.hasVLX())
499 return;
500
501 const LLT v2s64 = LLT::vector(2, 64);
502 const LLT v4s64 = LLT::vector(4, 64);
503
504 for (auto Ty : {v2s64, v4s64})
505 setAction({G_MUL, Ty}, Legal);
506}
507
508void X86LegalizerInfo::setLegalizerInfoAVX512BW() {
509 if (!(Subtarget.hasAVX512() && Subtarget.hasBWI()))
510 return;
511
Igor Breger842b5b32017-05-18 11:10:56 +0000512 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000513 const LLT v32s16 = LLT::vector(32, 16);
514
Igor Breger842b5b32017-05-18 11:10:56 +0000515 for (unsigned BinOp : {G_ADD, G_SUB})
516 for (auto Ty : {v64s8, v32s16})
517 setAction({BinOp, Ty}, Legal);
518
Igor Breger605b9652017-05-08 09:03:37 +0000519 setAction({G_MUL, v32s16}, Legal);
520
521 /************ VLX *******************/
522 if (!Subtarget.hasVLX())
523 return;
524
525 const LLT v8s16 = LLT::vector(8, 16);
526 const LLT v16s16 = LLT::vector(16, 16);
527
528 for (auto Ty : {v8s16, v16s16})
529 setAction({G_MUL, Ty}, Legal);
Igor Bregerb4442f32017-02-10 07:05:56 +0000530}