blob: f03aced9cb7eea6ecfa5dc0eee1a8a6cd036f4a1 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng10043e22007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000017
Evan Cheng10043e22007-01-19 07:51:42 +000018// Type profiles.
Bill Wendling77b13af2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000023
Chris Lattnerb8a74272010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000029
Evan Cheng10043e22007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Chengc6d70ae2009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng0cc4ad92010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac64ed02010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Cheng10043e22007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha570d052010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000060
Bill Wendling50117f82011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000062
Bob Wilson7ed59712010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach53e88542009-12-10 00:11:09 +000064
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesend679ff72010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach11013ed2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng10043e22007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Chengb8b0ad82011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000078
Bill Wendling77b13af2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chengc3c949b42007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000093
Chris Lattner9a249b02008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Chengc6d70ae2009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000107
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Cheng10043e22007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000113
David Goodwindbf11ba2009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000116
Evan Cheng10043e22007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +0000122
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachc98892f2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000131
Evan Cheng6e809de2010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilson7ed59712010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng6e809de2010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Cheng8740ee32010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach53e88542009-12-10 00:11:09 +0000138
Evan Cheng6c0fb922010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbach696fe9d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesend679ff72010-06-03 21:09:53 +0000143
Jim Grosbach11013ed2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Cheng4d1ca962011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Cheng4d1ca962011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Cheng4d1ca962011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Cheng4d1ca962011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Cheng8740ee32010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Cheng4d1ca962011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng10043e22007-01-19 07:51:42 +0000194
Anton Korobeynikov25229082009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling8fc2b592010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach34de7762010-03-24 22:31:46 +0000199
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Cheng10043e22007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000221}]>;
222
Evan Cheng10043e22007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christophera98cd222011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Cheng10043e22007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christophera98cd222011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Cheng10043e22007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000237
Evan Cheng5be3e092007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Cheng10043e22007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000257
Jim Grosbache255be92011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbach975b6412011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbache255be92011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christophera98cd222011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbach975b6412011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000265
Evan Cheng2d37f192008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Cheng10043e22007-01-19 07:51:42 +0000268
Jim Grosbach0a334d02010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Cheng7f8ab6e2010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Cheng10043e22007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000318}
Evan Cheng10043e22007-01-19 07:51:42 +0000319
Jason W Kimd2e2f562011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Anderson578074b2010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Anderson578074b2010-12-13 19:31:11 +0000324}
325
Jason W Kimd2e2f562011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kimd2e2f562011-02-04 19:47:15 +0000330}
331
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000332// Call target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner63274cb2010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000338}
339
Jason W Kimd2e2f562011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kimd2e2f562011-02-04 19:47:15 +0000346}
347
348
Evan Cheng10043e22007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach46d575a2011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach46d575a2011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling9898ac92010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach46d575a2011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling9898ac92010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Cheng10043e22007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Cheng10043e22007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbachdc35e062010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Andersonfadb9512010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Andersonfadb9512010-10-27 22:49:00 +0000388}
389
Jim Grosbach1e7db682010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbachd2659132011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach833b9d32011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbachd2659132011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach833b9d32011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000410}
411
Bob Wilson481d7a92010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson481d7a92010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson481d7a92010-08-16 18:27:34 +0000425}
426
Owen Andersonb595ed02011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachac798e12011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Andersonb595ed02011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson04912702011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbach3ddf6aa2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Cheng10043e22007-01-19 07:51:42 +0000436}
Owen Andersonb595ed02011-07-21 18:54:16 +0000437
Jim Grosbachac798e12011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Andersonb595ed02011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson04912702011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Andersonb595ed02011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson04912702011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Andersonb595ed02011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbach3ddf6aa2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson04912702011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbach3ddf6aa2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Andersonb595ed02011-07-21 18:54:16 +0000455}
456
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson04912702011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Cheng59bbc542010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson04912702011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbach3ddf6aa2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Cheng59bbc542010-10-27 23:41:30 +0000464}
Evan Cheng10043e22007-01-19 07:51:42 +0000465
Owen Anderson04912702011-07-21 23:38:37 +0000466
Evan Cheng10043e22007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson3dfe8152011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9720dcf2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedman328bad02011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach9720dcf2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Cheng10043e22007-01-19 07:51:42 +0000475}
476
Evan Cheng9e7b8382007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng9c40af42010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng9c40af42010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Cheng9e7b8382007-03-20 08:11:30 +0000491
Jim Grosbach0f731b32011-08-01 21:55:12 +0000492/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach31756c22011-07-13 22:01:08 +0000493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
Jim Grosbach0f731b32011-08-01 21:55:12 +0000500/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach31756c22011-07-13 22:01:08 +0000501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel423e42b2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christophera98cd222011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbachddeda0f2011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Cheng10043e22007-01-19 07:51:42 +0000515
Jim Grosbach9f620a62011-08-01 22:02:20 +0000516/// imm0_255 predicate - Immediate in the range [0,255].
517def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
518def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
519 let ParserMatchClass = Imm0_255AsmOperand;
520}
521
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000522// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
523// a relocatable expression.
Jason W Kim5a97bd82010-11-18 23:37:15 +0000524//
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000525// FIXME: This really needs a Thumb version separate from the ARM version.
526// While the range is the same, and can thus use the same match class,
527// the encoding is different so it should have a different encoder method.
528def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
529def imm0_65535_expr : Operand<i32> {
Evan Cheng965b3c72011-01-13 07:58:56 +0000530 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000531 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim5a97bd82010-11-18 23:37:15 +0000532}
533
Jim Grosbachf1637842011-07-26 16:24:27 +0000534/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
535def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
536def imm24b : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm <= 0xffffff;
538}]> {
539 let ParserMatchClass = Imm24bitAsmOperand;
540}
541
542
Evan Cheng34345752010-12-11 04:11:38 +0000543/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
544/// e.g., 0xf000ffff
Jim Grosbach864b6092011-07-28 21:34:26 +0000545def BitfieldAsmOperand : AsmOperandClass {
546 let Name = "Bitfield";
547 let ParserMethod = "parseBitfield";
548}
Evan Cheng34345752010-12-11 04:11:38 +0000549def bf_inv_mask_imm : Operand<i32>,
550 PatLeaf<(imm), [{
551 return ARM::isBitFieldInvertedMask(N->getZExtValue());
552}] > {
553 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
554 let PrintMethod = "printBitfieldInvMaskImmOperand";
Jim Grosbach864b6092011-07-28 21:34:26 +0000555 let ParserMatchClass = BitfieldAsmOperand;
Evan Cheng34345752010-12-11 04:11:38 +0000556}
557
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +0000558/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christophera98cd222011-04-28 05:49:04 +0000559def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
560 return isInt<5>(Imm);
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +0000561}]>;
562
563/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christophera98cd222011-04-28 05:49:04 +0000564def width_imm : Operand<i32>, ImmLeaf<i32, [{
565 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +0000566}] > {
567 let EncoderMethod = "getMsbOpValue";
568}
569
Jim Grosbach801e0a32011-07-22 23:16:18 +0000570def imm1_32_XFORM: SDNodeXForm<imm, [{
571 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
572}]>;
573def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
574def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
575 imm1_32_XFORM> {
Jim Grosbach475c6db2011-07-25 23:09:14 +0000576 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach801e0a32011-07-22 23:16:18 +0000577 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes394f5162011-05-31 03:33:27 +0000578}
579
Jim Grosbach475c6db2011-07-25 23:09:14 +0000580def imm1_16_XFORM: SDNodeXForm<imm, [{
581 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
582}]>;
583def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
584def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
585 imm1_16_XFORM> {
586 let PrintMethod = "printImmPlusOneOperand";
587 let ParserMatchClass = Imm1_16AsmOperand;
588}
589
Evan Cheng10043e22007-01-19 07:51:42 +0000590// Define ARM specific addressing modes.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000591// addrmode_imm12 := reg +/- imm12
Jim Grosbach08605202010-09-29 19:03:54 +0000592//
Jim Grosbachd3595712011-08-03 23:50:40 +0000593def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000594def addrmode_imm12 : Operand<i32>,
595 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbach505607e2010-10-28 18:34:10 +0000596 // 12-bit immediate operand. Note that instructions using this encode
597 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
598 // immediate values are as normal.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000599
Chris Lattner63274cb2010-11-15 05:19:05 +0000600 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000601 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000602 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000603 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach08605202010-09-29 19:03:54 +0000604}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000605// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach08605202010-09-29 19:03:54 +0000606//
Jim Grosbachd3595712011-08-03 23:50:40 +0000607def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000608def ldst_so_reg : Operand<i32>,
609 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000610 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000611 // FIXME: Simplify the printer
Jim Grosbach08605202010-09-29 19:03:54 +0000612 let PrintMethod = "printAddrMode2Operand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000613 let ParserMatchClass = MemRegOffsetAsmOperand;
614 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$shift);
Jim Grosbach08605202010-09-29 19:03:54 +0000615}
616
Jim Grosbachd3595712011-08-03 23:50:40 +0000617// postidx_imm8 := +/- [0,255]
618//
619// 9 bit value:
620// {8} 1 is imm8 is non-negative. 0 otherwise.
621// {7-0} [0,255] imm8 value.
622def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
623def postidx_imm8 : Operand<i32> {
624 let PrintMethod = "printPostIdxImm8Operand";
625 let ParserMatchClass = PostIdxImm8AsmOperand;
626 let MIOperandInfo = (ops i32imm);
627}
628
629// postidx_reg := +/- reg
630//
631def PostIdxRegAsmOperand : AsmOperandClass {
632 let Name = "PostIdxReg";
633 let ParserMethod = "parsePostIdxReg";
634}
635def postidx_reg : Operand<i32> {
636 let EncoderMethod = "getPostIdxRegOpValue";
637 let PrintMethod = "printAddrMode3OffsetOperand";
638 let ParserMatchClass = PostIdxRegAsmOperand;
639 let MIOperandInfo = (ops GPR, i32imm);
640}
641
642
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000643// addrmode2 := reg +/- imm12
644// := reg +/- reg shop imm
Evan Cheng10043e22007-01-19 07:51:42 +0000645//
Jim Grosbachd3595712011-08-03 23:50:40 +0000646// FIXME: addrmode2 should be refactored the rest of the way to always
647// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
648def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Cheng10043e22007-01-19 07:51:42 +0000649def addrmode2 : Operand<i32>,
650 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000651 let EncoderMethod = "getAddrMode2OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000652 let PrintMethod = "printAddrMode2Operand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000653 let ParserMatchClass = AddrMode2AsmOperand;
Evan Cheng10043e22007-01-19 07:51:42 +0000654 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
655}
656
Owen Anderson2aedba62011-07-26 20:54:26 +0000657def am2offset_reg : Operand<i32>,
658 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner0e023ea2010-09-21 20:31:19 +0000659 [], [SDNPWantRoot]> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000660 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000661 let PrintMethod = "printAddrMode2OffsetOperand";
662 let MIOperandInfo = (ops GPR, i32imm);
663}
664
Owen Anderson2aedba62011-07-26 20:54:26 +0000665def am2offset_imm : Operand<i32>,
666 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
667 [], [SDNPWantRoot]> {
668 let EncoderMethod = "getAddrMode2OffsetOpValue";
669 let PrintMethod = "printAddrMode2OffsetOperand";
670 let MIOperandInfo = (ops GPR, i32imm);
671}
672
673
Evan Cheng10043e22007-01-19 07:51:42 +0000674// addrmode3 := reg +/- reg
675// addrmode3 := reg +/- imm8
676//
Jim Grosbachd3595712011-08-03 23:50:40 +0000677//def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Cheng10043e22007-01-19 07:51:42 +0000678def addrmode3 : Operand<i32>,
679 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000680 let EncoderMethod = "getAddrMode3OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000681 let PrintMethod = "printAddrMode3Operand";
682 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
683}
684
685def am3offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000686 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
687 [], [SDNPWantRoot]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000688 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000689 let PrintMethod = "printAddrMode3OffsetOperand";
690 let MIOperandInfo = (ops GPR, i32imm);
691}
692
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000693// ldstm_mode := {ia, ib, da, db}
Evan Cheng10043e22007-01-19 07:51:42 +0000694//
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000695def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000696 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000697 let PrintMethod = "printLdStmModeOperand";
Evan Cheng10043e22007-01-19 07:51:42 +0000698}
699
700// addrmode5 := reg +/- imm8*4
701//
Jim Grosbachd3595712011-08-03 23:50:40 +0000702def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Cheng10043e22007-01-19 07:51:42 +0000703def addrmode5 : Operand<i32>,
704 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
705 let PrintMethod = "printAddrMode5Operand";
Chris Lattner63274cb2010-11-15 05:19:05 +0000706 let EncoderMethod = "getAddrMode5OpValue";
Jim Grosbachd3595712011-08-03 23:50:40 +0000707 let ParserMatchClass = AddrMode5AsmOperand;
708 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Cheng10043e22007-01-19 07:51:42 +0000709}
710
Bob Wilsonf3c8df32011-02-07 17:43:09 +0000711// addrmode6 := reg with optional alignment
Bob Wilsondeb35af2009-07-01 23:16:05 +0000712//
713def addrmode6 : Operand<i32>,
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000714 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilsondeb35af2009-07-01 23:16:05 +0000715 let PrintMethod = "printAddrMode6Operand";
Bob Wilsonae08a732010-03-20 22:13:40 +0000716 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner63274cb2010-11-15 05:19:05 +0000717 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilsonae08a732010-03-20 22:13:40 +0000718}
719
Bob Wilsone3ecd5f2011-02-25 06:42:42 +0000720def am6offset : Operand<i32>,
721 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
722 [], [SDNPWantRoot]> {
Bob Wilsonae08a732010-03-20 22:13:40 +0000723 let PrintMethod = "printAddrMode6OffsetOperand";
724 let MIOperandInfo = (ops GPR);
Chris Lattner63274cb2010-11-15 05:19:05 +0000725 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilsondeb35af2009-07-01 23:16:05 +0000726}
727
Mon P Wang92ff16b2011-05-09 17:47:27 +0000728// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
729// (single element from one lane) for size 32.
730def addrmode6oneL32 : Operand<i32>,
731 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
732 let PrintMethod = "printAddrMode6Operand";
733 let MIOperandInfo = (ops GPR:$addr, i32imm);
734 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
735}
736
Bob Wilson318ce7c2010-11-30 00:00:42 +0000737// Special version of addrmode6 to handle alignment encoding for VLD-dup
738// instructions, specifically VLD4-dup.
739def addrmode6dup : Operand<i32>,
740 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
741 let PrintMethod = "printAddrMode6Operand";
742 let MIOperandInfo = (ops GPR:$addr, i32imm);
743 let EncoderMethod = "getAddrMode6DupAddressOpValue";
744}
745
Evan Cheng10043e22007-01-19 07:51:42 +0000746// addrmodepc := pc + reg
747//
748def addrmodepc : Operand<i32>,
749 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
750 let PrintMethod = "printAddrModePCOperand";
751 let MIOperandInfo = (ops GPR, i32imm);
752}
753
Jim Grosbach9ec152b2011-08-02 18:07:32 +0000754// addr_offset_none := reg
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000755//
Jim Grosbachd3595712011-08-03 23:50:40 +0000756def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach9ec152b2011-08-02 18:07:32 +0000757def addr_offset_none : Operand<i32> {
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000758 let PrintMethod = "printAddrMode7Operand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000759 let ParserMatchClass = MemNoOffsetAsmOperand;
760 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000761}
762
Bob Wilsonceffeb62009-08-21 21:58:55 +0000763def nohash_imm : Operand<i32> {
764 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000765}
766
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000767def CoprocNumAsmOperand : AsmOperandClass {
768 let Name = "CoprocNum";
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000769 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000770}
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000771def p_imm : Operand<i32> {
772 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000773 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000774}
775
Jim Grosbach46d575a2011-07-25 20:06:30 +0000776def CoprocRegAsmOperand : AsmOperandClass {
777 let Name = "CoprocReg";
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000778 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach46d575a2011-07-25 20:06:30 +0000779}
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000780def c_imm : Operand<i32> {
781 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000782 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000783}
784
Evan Cheng10043e22007-01-19 07:51:42 +0000785//===----------------------------------------------------------------------===//
Evan Chengf7c6eff2007-08-07 01:37:15 +0000786
Evan Cheng2d37f192008-08-28 23:39:26 +0000787include "ARMInstrFormats.td"
Evan Chengf7c6eff2007-08-07 01:37:15 +0000788
789//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000790// Multiclass helpers...
Evan Cheng10043e22007-01-19 07:51:42 +0000791//
792
Evan Cheng9f717af2008-08-29 07:36:24 +0000793/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Cheng10043e22007-01-19 07:51:42 +0000794/// binop that produces a value.
Evan Chengc35d7bb2010-09-29 00:27:46 +0000795multiclass AsI1_bin_irs<bits<4> opcod, string opc,
796 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachb5ee3112011-06-27 19:09:15 +0000797 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbachfef37282010-08-30 19:49:58 +0000798 // The register-immediate version is re-materializable. This is useful
799 // in particular for taking the address of a local.
800 let isReMaterializable = 1 in {
Jim Grosbach6fead932010-10-12 17:11:26 +0000801 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
802 iii, opc, "\t$Rd, $Rn, $imm",
803 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
804 bits<4> Rd;
805 bits<4> Rn;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000806 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000807 let Inst{25} = 1;
Jim Grosbach6fead932010-10-12 17:11:26 +0000808 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000809 let Inst{15-12} = Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000810 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000811 }
Jim Grosbachfef37282010-08-30 19:49:58 +0000812 }
Jim Grosbach5476a272010-10-11 18:51:51 +0000813 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
814 iir, opc, "\t$Rd, $Rn, $Rm",
815 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000816 bits<4> Rd;
817 bits<4> Rn;
818 bits<4> Rm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000819 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000820 let isCommutable = Commutable;
Jim Grosbachc43c9302010-10-08 21:45:55 +0000821 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000822 let Inst{15-12} = Rd;
823 let Inst{11-4} = 0b00000000;
824 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000825 }
Owen Andersonb595ed02011-07-21 18:54:16 +0000826
827 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson04912702011-07-21 23:38:37 +0000828 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachefd53692010-10-12 23:53:58 +0000829 iis, opc, "\t$Rd, $Rn, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +0000830 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbachb7c29622010-10-11 23:16:21 +0000831 bits<4> Rd;
832 bits<4> Rn;
Jim Grosbachefd53692010-10-12 23:53:58 +0000833 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000834 let Inst{25} = 0;
Jim Grosbachb7c29622010-10-11 23:16:21 +0000835 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000836 let Inst{15-12} = Rd;
Owen Andersonb595ed02011-07-21 18:54:16 +0000837 let Inst{11-5} = shift{11-5};
838 let Inst{4} = 0;
839 let Inst{3-0} = shift{3-0};
840 }
841
842 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson04912702011-07-21 23:38:37 +0000843 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Andersonb595ed02011-07-21 18:54:16 +0000844 iis, opc, "\t$Rd, $Rn, $shift",
845 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
846 bits<4> Rd;
847 bits<4> Rn;
848 bits<12> shift;
849 let Inst{25} = 0;
850 let Inst{19-16} = Rn;
851 let Inst{15-12} = Rd;
852 let Inst{11-8} = shift{11-8};
853 let Inst{7} = 0;
854 let Inst{6-5} = shift{6-5};
855 let Inst{4} = 1;
856 let Inst{3-0} = shift{3-0};
Evan Cheng2cff0762009-07-07 23:40:25 +0000857 }
Jim Grosbachb5ee3112011-06-27 19:09:15 +0000858
859 // Assembly aliases for optional destination operand when it's the same
860 // as the source operand.
861 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
862 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
863 so_imm:$imm, pred:$p,
864 cc_out:$s)>,
865 Requires<[IsARM]>;
866 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
867 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
868 GPR:$Rm, pred:$p,
869 cc_out:$s)>,
870 Requires<[IsARM]>;
871 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Andersonb595ed02011-07-21 18:54:16 +0000872 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
873 so_reg_imm:$shift, pred:$p,
Jim Grosbachb5ee3112011-06-27 19:09:15 +0000874 cc_out:$s)>,
875 Requires<[IsARM]>;
Owen Andersonb595ed02011-07-21 18:54:16 +0000876 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
877 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
878 so_reg_reg:$shift, pred:$p,
879 cc_out:$s)>,
880 Requires<[IsARM]>;
881
Evan Cheng10043e22007-01-19 07:51:42 +0000882}
883
Evan Chengc7ea8df2009-06-25 20:59:23 +0000884/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsondc7d1ce2009-10-06 20:18:46 +0000885/// instruction modifies the CPSR register.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +0000886let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Chengc35d7bb2010-09-29 00:27:46 +0000887multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
888 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
889 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000890 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
891 iii, opc, "\t$Rd, $Rn, $imm",
892 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
893 bits<4> Rd;
894 bits<4> Rn;
895 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000896 let Inst{25} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000897 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000898 let Inst{19-16} = Rn;
899 let Inst{15-12} = Rd;
900 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000901 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000902 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
903 iir, opc, "\t$Rd, $Rn, $Rm",
904 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
905 bits<4> Rd;
906 bits<4> Rn;
907 bits<4> Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000908 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000909 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000910 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000911 let Inst{19-16} = Rn;
912 let Inst{15-12} = Rd;
913 let Inst{11-4} = 0b00000000;
914 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000915 }
Owen Andersonb595ed02011-07-21 18:54:16 +0000916 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson04912702011-07-21 23:38:37 +0000917 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach8c519c02010-10-13 00:50:27 +0000918 iis, opc, "\t$Rd, $Rn, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +0000919 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000920 bits<4> Rd;
921 bits<4> Rn;
922 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000923 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000924 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000925 let Inst{19-16} = Rn;
926 let Inst{15-12} = Rd;
Owen Andersonb595ed02011-07-21 18:54:16 +0000927 let Inst{11-5} = shift{11-5};
928 let Inst{4} = 0;
929 let Inst{3-0} = shift{3-0};
930 }
931
932 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson04912702011-07-21 23:38:37 +0000933 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Andersonb595ed02011-07-21 18:54:16 +0000934 iis, opc, "\t$Rd, $Rn, $shift",
935 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
936 bits<4> Rd;
937 bits<4> Rn;
938 bits<12> shift;
939 let Inst{25} = 0;
940 let Inst{20} = 1;
941 let Inst{19-16} = Rn;
942 let Inst{15-12} = Rd;
943 let Inst{11-8} = shift{11-8};
944 let Inst{7} = 0;
945 let Inst{6-5} = shift{6-5};
946 let Inst{4} = 1;
947 let Inst{3-0} = shift{3-0};
Evan Cheng2cff0762009-07-07 23:40:25 +0000948 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000949}
Evan Chengaa3b8012007-07-05 07:13:32 +0000950}
951
952/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng9d41b312007-07-10 18:08:01 +0000953/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengaa3b8012007-07-05 07:13:32 +0000954/// a explicit result, only implicitly set CPSR.
Bill Wendling920f74a2010-08-11 00:22:27 +0000955let isCompare = 1, Defs = [CPSR] in {
Evan Cheng2259d672010-09-29 00:49:25 +0000956multiclass AI1_cmp_irs<bits<4> opcod, string opc,
957 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
958 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000959 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
960 opc, "\t$Rn, $imm",
961 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000962 bits<4> Rn;
963 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000964 let Inst{25} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000965 let Inst{20} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000966 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000967 let Inst{15-12} = 0b0000;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000968 let Inst{11-0} = imm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000969 }
970 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
971 opc, "\t$Rn, $Rm",
972 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000973 bits<4> Rn;
974 bits<4> Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000975 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000976 let Inst{25} = 0;
Bob Wilson453a06e2009-10-13 17:35:30 +0000977 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000978 let Inst{19-16} = Rn;
979 let Inst{15-12} = 0b0000;
980 let Inst{11-4} = 0b00000000;
981 let Inst{3-0} = Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000982 }
Owen Andersonb595ed02011-07-21 18:54:16 +0000983 def rsi : AI1<opcod, (outs),
Owen Anderson04912702011-07-21 23:38:37 +0000984 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach8c519c02010-10-13 00:50:27 +0000985 opc, "\t$Rn, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +0000986 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000987 bits<4> Rn;
988 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000989 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000990 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000991 let Inst{19-16} = Rn;
992 let Inst{15-12} = 0b0000;
Owen Andersonb595ed02011-07-21 18:54:16 +0000993 let Inst{11-5} = shift{11-5};
994 let Inst{4} = 0;
995 let Inst{3-0} = shift{3-0};
Evan Cheng2cff0762009-07-07 23:40:25 +0000996 }
Owen Andersonb595ed02011-07-21 18:54:16 +0000997 def rsr : AI1<opcod, (outs),
Owen Anderson04912702011-07-21 23:38:37 +0000998 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Andersonb595ed02011-07-21 18:54:16 +0000999 opc, "\t$Rn, $shift",
1000 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1001 bits<4> Rn;
1002 bits<12> shift;
1003 let Inst{25} = 0;
1004 let Inst{20} = 1;
1005 let Inst{19-16} = Rn;
1006 let Inst{15-12} = 0b0000;
1007 let Inst{11-8} = shift{11-8};
1008 let Inst{7} = 0;
1009 let Inst{6-5} = shift{6-5};
1010 let Inst{4} = 1;
1011 let Inst{3-0} = shift{3-0};
1012 }
1013
Evan Cheng3e18e502007-09-11 19:55:27 +00001014}
Evan Cheng10043e22007-01-19 07:51:42 +00001015}
1016
Evan Cheng62d626c2010-09-25 00:49:35 +00001017/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +00001018/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng49d66522008-11-06 22:15:19 +00001019/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbach8b31ef52011-07-27 16:47:19 +00001020class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
1021 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1022 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1023 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
1024 Requires<[IsARM, HasV6]> {
1025 bits<4> Rd;
1026 bits<4> Rm;
1027 bits<2> rot;
1028 let Inst{19-16} = 0b1111;
1029 let Inst{15-12} = Rd;
1030 let Inst{11-10} = rot;
1031 let Inst{3-0} = Rm;
Evan Cheng10043e22007-01-19 07:51:42 +00001032}
1033
Jim Grosbach8b31ef52011-07-27 16:47:19 +00001034class AI_ext_rrot_np<bits<8> opcod, string opc>
1035 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1036 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1037 Requires<[IsARM, HasV6]> {
1038 bits<2> rot;
1039 let Inst{19-16} = 0b1111;
1040 let Inst{11-10} = rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001041}
1042
Evan Cheng62d626c2010-09-25 00:49:35 +00001043/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +00001044/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach38b55032011-07-27 17:48:13 +00001045class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1046 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1047 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1048 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1049 Requires<[IsARM, HasV6]> {
1050 bits<4> Rd;
1051 bits<4> Rm;
1052 bits<4> Rn;
1053 bits<2> rot;
1054 let Inst{19-16} = Rn;
1055 let Inst{15-12} = Rd;
1056 let Inst{11-10} = rot;
1057 let Inst{9-4} = 0b000111;
1058 let Inst{3-0} = Rm;
Evan Cheng10043e22007-01-19 07:51:42 +00001059}
1060
Jim Grosbach38b55032011-07-27 17:48:13 +00001061class AI_exta_rrot_np<bits<8> opcod, string opc>
1062 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1063 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1064 Requires<[IsARM, HasV6]> {
1065 bits<4> Rn;
1066 bits<2> rot;
1067 let Inst{19-16} = Rn;
1068 let Inst{11-10} = rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001069}
1070
Evan Cheng97727a62009-06-25 23:34:10 +00001071/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng5bf90112009-06-26 00:19:44 +00001072multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach04afb072011-07-13 17:57:17 +00001073 string baseOpc, bit Commutable = 0> {
1074 let Uses = [CPSR] in {
Jim Grosbach651dc7c2010-10-13 18:00:52 +00001075 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1076 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1077 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00001078 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +00001079 bits<4> Rd;
1080 bits<4> Rn;
1081 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +00001082 let Inst{25} = 1;
Jim Grosbach651dc7c2010-10-13 18:00:52 +00001083 let Inst{15-12} = Rd;
1084 let Inst{19-16} = Rn;
1085 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +00001086 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +00001087 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1088 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1089 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00001090 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +00001091 bits<4> Rd;
1092 bits<4> Rn;
1093 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +00001094 let Inst{11-4} = 0b00000000;
Evan Cheng2cff0762009-07-07 23:40:25 +00001095 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +00001096 let isCommutable = Commutable;
1097 let Inst{3-0} = Rm;
1098 let Inst{15-12} = Rd;
1099 let Inst{19-16} = Rn;
Evan Cheng5bf90112009-06-26 00:19:44 +00001100 }
Owen Andersonb595ed02011-07-21 18:54:16 +00001101 def rsi : AsI1<opcod, (outs GPR:$Rd),
1102 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson04912702011-07-21 23:38:37 +00001103 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +00001104 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00001105 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +00001106 bits<4> Rd;
1107 bits<4> Rn;
1108 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +00001109 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +00001110 let Inst{19-16} = Rn;
Owen Andersonb595ed02011-07-21 18:54:16 +00001111 let Inst{15-12} = Rd;
1112 let Inst{11-5} = shift{11-5};
1113 let Inst{4} = 0;
1114 let Inst{3-0} = shift{3-0};
1115 }
1116 def rsr : AsI1<opcod, (outs GPR:$Rd),
1117 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson04912702011-07-21 23:38:37 +00001118 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +00001119 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1120 Requires<[IsARM]> {
1121 bits<4> Rd;
1122 bits<4> Rn;
1123 bits<12> shift;
1124 let Inst{25} = 0;
1125 let Inst{19-16} = Rn;
1126 let Inst{15-12} = Rd;
1127 let Inst{11-8} = shift{11-8};
1128 let Inst{7} = 0;
1129 let Inst{6-5} = shift{6-5};
1130 let Inst{4} = 1;
1131 let Inst{3-0} = shift{3-0};
Evan Cheng2cff0762009-07-07 23:40:25 +00001132 }
Jim Grosbach04afb072011-07-13 17:57:17 +00001133 }
1134 // Assembly aliases for optional destination operand when it's the same
1135 // as the source operand.
1136 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1137 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1138 so_imm:$imm, pred:$p,
1139 cc_out:$s)>,
1140 Requires<[IsARM]>;
1141 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1142 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1143 GPR:$Rm, pred:$p,
1144 cc_out:$s)>,
1145 Requires<[IsARM]>;
1146 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Andersonb595ed02011-07-21 18:54:16 +00001147 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1148 so_reg_imm:$shift, pred:$p,
1149 cc_out:$s)>,
1150 Requires<[IsARM]>;
1151 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1152 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1153 so_reg_reg:$shift, pred:$p,
Jim Grosbach04afb072011-07-13 17:57:17 +00001154 cc_out:$s)>,
1155 Requires<[IsARM]>;
Owen Anderson51408022011-04-11 20:12:19 +00001156}
1157
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001158// Carry setting variants
Owen Anderson867846b2011-04-05 23:55:28 +00001159// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1160let usesCustomInserter = 1 in {
Owen Anderson77aa2662011-04-05 21:48:57 +00001161multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick0ed57782011-04-23 03:55:32 +00001162 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson651b2302011-07-13 23:22:26 +00001163 4, IIC_iALUi,
Owen Andersonf9bd6ba2011-04-06 22:45:55 +00001164 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick0ed57782011-04-23 03:55:32 +00001165 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson651b2302011-07-13 23:22:26 +00001166 4, IIC_iALUr,
Owen Anderson51408022011-04-11 20:12:19 +00001167 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1168 let isCommutable = Commutable;
1169 }
Owen Andersonb595ed02011-07-21 18:54:16 +00001170 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson651b2302011-07-13 23:22:26 +00001171 4, IIC_iALUsr,
Owen Andersonb595ed02011-07-21 18:54:16 +00001172 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1173 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1174 4, IIC_iALUsr,
1175 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001176}
Evan Chengaa3b8012007-07-05 07:13:32 +00001177}
1178
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001179let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach2f790742010-11-13 00:35:48 +00001180multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001181 InstrItinClass iir, PatFrag opnode> {
1182 // Note: We use the complex addrmode_imm12 rather than just an input
1183 // GPR and a constrained immediate so that we can use this to match
1184 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001185 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001186 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1187 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +00001188 bits<4> Rt;
1189 bits<17> addr;
1190 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1191 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001192 let Inst{15-12} = Rt;
1193 let Inst{11-0} = addr{11-0}; // imm12
1194 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001195 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001196 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1197 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +00001198 bits<4> Rt;
1199 bits<17> shift;
Johnny Chen7b203f92011-03-31 19:28:35 +00001200 let shift{4} = 0; // Inst{4} = 0
Bill Wendlinge84eb992010-11-03 01:49:29 +00001201 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1202 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +00001203 let Inst{15-12} = Rt;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001204 let Inst{11-0} = shift{11-0};
1205 }
1206}
1207}
1208
Jim Grosbach2f790742010-11-13 00:35:48 +00001209multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001210 InstrItinClass iir, PatFrag opnode> {
1211 // Note: We use the complex addrmode_imm12 rather than just an input
1212 // GPR and a constrained immediate so that we can use this to match
1213 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001214 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach338de3e2010-10-27 23:12:14 +00001215 (ins GPR:$Rt, addrmode_imm12:$addr),
1216 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1217 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1218 bits<4> Rt;
1219 bits<17> addr;
1220 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1221 let Inst{19-16} = addr{16-13}; // Rn
1222 let Inst{15-12} = Rt;
1223 let Inst{11-0} = addr{11-0}; // imm12
1224 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001225 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach338de3e2010-10-27 23:12:14 +00001226 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1227 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1228 bits<4> Rt;
1229 bits<17> shift;
Johnny Chen7b203f92011-03-31 19:28:35 +00001230 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach338de3e2010-10-27 23:12:14 +00001231 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1232 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +00001233 let Inst{15-12} = Rt;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001234 let Inst{11-0} = shift{11-0};
1235 }
1236}
Rafael Espindola203922d2006-10-16 17:57:20 +00001237//===----------------------------------------------------------------------===//
1238// Instructions
1239//===----------------------------------------------------------------------===//
1240
Evan Cheng10043e22007-01-19 07:51:42 +00001241//===----------------------------------------------------------------------===//
1242// Miscellaneous Instructions.
1243//
Rafael Espindolafe03fe92006-08-24 16:13:15 +00001244
Evan Cheng10043e22007-01-19 07:51:42 +00001245/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1246/// the function. The first operand is the ID# for this instruction, the second
1247/// is the index into the MachineConstantPool that this is, the third is the
1248/// size in bytes of this constant pool entry.
Evan Chengd93b5b62009-06-12 20:46:18 +00001249let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Cheng10043e22007-01-19 07:51:42 +00001250def CONSTPOOL_ENTRY :
Evan Cheng94b5a802007-07-19 01:14:50 +00001251PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001252 i32imm:$size), NoItinerary, []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001253
Jim Grosbach45fceea2010-02-22 23:10:38 +00001254// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1255// from removing one half of the matched pairs. That breaks PEI, which assumes
1256// these will always be in pairs, and asserts if it finds otherwise. Better way?
1257let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +00001258def ADJCALLSTACKUP :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001259PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001260 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindola29e48752006-08-24 17:19:08 +00001261
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001262def ADJCALLSTACKDOWN :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001263PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001264 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001265}
Rafael Espindolad0dee772006-08-21 22:00:32 +00001266
Johnny Chen29a91032010-02-12 22:53:19 +00001267def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chenc7e14702010-02-10 18:02:25 +00001268 [/* For disassembly only; pattern left blank */]>,
1269 Requires<[IsARM, HasV6T2]> {
1270 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001271 let Inst{15-8} = 0b11110000;
Johnny Chenc7e14702010-02-10 18:02:25 +00001272 let Inst{7-0} = 0b00000000;
1273}
1274
Johnny Chen29a91032010-02-12 22:53:19 +00001275def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1276 [/* For disassembly only; pattern left blank */]>,
1277 Requires<[IsARM, HasV6T2]> {
1278 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001279 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001280 let Inst{7-0} = 0b00000001;
1281}
1282
1283def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1284 [/* For disassembly only; pattern left blank */]>,
1285 Requires<[IsARM, HasV6T2]> {
1286 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001287 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001288 let Inst{7-0} = 0b00000010;
1289}
1290
1291def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1292 [/* For disassembly only; pattern left blank */]>,
1293 Requires<[IsARM, HasV6T2]> {
1294 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001295 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001296 let Inst{7-0} = 0b00000011;
1297}
1298
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001299def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach41d084f2011-07-22 16:59:04 +00001300 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001301 bits<4> Rd;
1302 bits<4> Rn;
1303 bits<4> Rm;
1304 let Inst{3-0} = Rm;
1305 let Inst{15-12} = Rd;
1306 let Inst{19-16} = Rn;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001307 let Inst{27-20} = 0b01101000;
1308 let Inst{7-4} = 0b1011;
Jim Grosbachefc06682010-10-13 20:30:55 +00001309 let Inst{11-8} = 0b1111;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001310}
1311
Johnny Chen29a91032010-02-12 22:53:19 +00001312def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach163eb272011-07-22 18:04:10 +00001313 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chen29a91032010-02-12 22:53:19 +00001314 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001315 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001316 let Inst{7-0} = 0b00000100;
1317}
1318
Johnny Chenf40b8e02010-02-11 18:12:29 +00001319// The i32imm operand $val can be used by a debugger to store more information
1320// about the breakpoint.
Jim Grosbache255be92011-07-13 19:24:09 +00001321def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1322 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001323 bits<16> val;
1324 let Inst{3-0} = val{3-0};
1325 let Inst{19-8} = val{15-4};
Johnny Chenf40b8e02010-02-11 18:12:29 +00001326 let Inst{27-20} = 0b00010010;
1327 let Inst{7-4} = 0b0111;
1328}
1329
Jim Grosbache658f4f2011-07-29 17:36:04 +00001330// Change Processor State
1331// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001332class CPS<dag iops, string asm_ops>
1333 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbach47859c82011-07-29 17:33:29 +00001334 []>, Requires<[IsARM]> {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001335 bits<2> imod;
1336 bits<3> iflags;
1337 bits<5> mode;
1338 bit M;
1339
Johnny Chencf20cbe2010-02-12 18:55:33 +00001340 let Inst{31-28} = 0b1111;
1341 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001342 let Inst{19-18} = imod;
1343 let Inst{17} = M; // Enabled if mode is set;
1344 let Inst{16} = 0;
1345 let Inst{8-6} = iflags;
1346 let Inst{5} = 0;
1347 let Inst{4-0} = mode;
Johnny Chencf20cbe2010-02-12 18:55:33 +00001348}
1349
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001350let M = 1 in
Jim Grosbache5374382011-07-29 20:02:39 +00001351 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001352 "$imod\t$iflags, $mode">;
1353let mode = 0, M = 0 in
1354 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1355
1356let imod = 0, iflags = 0, M = 1 in
Jim Grosbache5374382011-07-29 20:02:39 +00001357 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001358
Johnny Chena07c9c72010-02-21 04:42:01 +00001359// Preload signals the memory system of possible future data/instruction access.
1360// These are for disassembly only.
Evan Cheng21acf9f2010-11-04 05:19:35 +00001361multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chena07c9c72010-02-21 04:42:01 +00001362
Evan Cheng8740ee32010-11-03 06:34:55 +00001363 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001364 !strconcat(opc, "\t$addr"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001365 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001366 bits<4> Rt;
1367 bits<17> addr;
Johnny Chena07c9c72010-02-21 04:42:01 +00001368 let Inst{31-26} = 0b111101;
1369 let Inst{25} = 0; // 0 for immediate form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001370 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001371 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001372 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001373 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001374 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001375 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001376 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chena07c9c72010-02-21 04:42:01 +00001377 }
1378
Evan Cheng8740ee32010-11-03 06:34:55 +00001379 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001380 !strconcat(opc, "\t$shift"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001381 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001382 bits<17> shift;
Johnny Chena07c9c72010-02-21 04:42:01 +00001383 let Inst{31-26} = 0b111101;
1384 let Inst{25} = 1; // 1 for register form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001385 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001386 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001387 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001388 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001389 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001390 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001391 let Inst{11-0} = shift{11-0};
Johnny Chena07c9c72010-02-21 04:42:01 +00001392 }
1393}
1394
Evan Cheng21acf9f2010-11-04 05:19:35 +00001395defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1396defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1397defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chena07c9c72010-02-21 04:42:01 +00001398
Jim Grosbach9afae0d2011-07-22 17:46:13 +00001399def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach41d084f2011-07-22 16:59:04 +00001400 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001401 bits<1> end;
1402 let Inst{31-10} = 0b1111000100000001000000;
1403 let Inst{9} = end;
1404 let Inst{8-0} = 0;
Johnny Chen52a6ab32010-02-13 02:51:09 +00001405}
1406
Jim Grosbach507ba772011-07-13 22:59:38 +00001407def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1408 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach9874b7d2010-10-13 21:32:30 +00001409 bits<4> opt;
1410 let Inst{27-4} = 0b001100100000111100001111;
1411 let Inst{3-0} = opt;
Johnny Chenc7e14702010-02-10 18:02:25 +00001412}
1413
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001414// A5.4 Permanently UNDEFINED instructions.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +00001415let isBarrier = 1, isTerminator = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001416def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach85030542010-09-23 18:05:37 +00001417 "trap", [(trap)]>,
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001418 Requires<[IsARM]> {
Bill Wendlingc01d6792010-11-21 11:05:29 +00001419 let Inst = 0xe7ffdefe;
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001420}
1421
Evan Chengaa03cd32008-11-06 17:48:05 +00001422// Address computation and loads and stores in PIC mode.
Evan Chenga7ca6242007-06-19 01:26:51 +00001423let isNotDuplicable = 1 in {
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001424def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001425 4, IIC_iALUr,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001426 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001427
Evan Cheng72501202008-01-07 23:56:57 +00001428let AddedComplexity = 10 in {
Jim Grosbachcfb66202010-11-18 01:15:56 +00001429def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001430 4, IIC_iLoad_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001431 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +00001432
Jim Grosbachcfb66202010-11-18 01:15:56 +00001433def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001434 4, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001435 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach8e7f8df2010-11-18 00:46:58 +00001436
Jim Grosbachcfb66202010-11-18 01:15:56 +00001437def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001438 4, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001439 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001440
Jim Grosbachcfb66202010-11-18 01:15:56 +00001441def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001442 4, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001443 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001444
Jim Grosbachcfb66202010-11-18 01:15:56 +00001445def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001446 4, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001447 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001448}
Chris Lattnerf4d55ec2008-01-06 05:55:01 +00001449let AddedComplexity = 10 in {
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001450def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001451 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001452
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001453def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001454 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophercc385c02011-01-15 00:25:09 +00001455 addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001456
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001457def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001458 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001459}
Evan Chengaa03cd32008-11-06 17:48:05 +00001460} // isNotDuplicable = 1
Dale Johannesen7d55f372007-05-21 22:14:33 +00001461
Evan Cheng6a42ec32009-06-23 05:25:29 +00001462
1463// LEApcrel - Load a pc-relative address into a register without offending the
1464// assembler.
Bill Wendlingce3d6ca2010-11-30 00:08:20 +00001465let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbachdc35e062010-12-01 19:47:31 +00001466// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001467// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1468// know until then which form of the instruction will be used.
Johnny Chen8bbc1282011-03-24 20:42:48 +00001469def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach8b3184e52011-07-28 16:33:54 +00001470 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach56f47172010-11-17 23:33:14 +00001471 bits<4> Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001472 bits<12> label;
Jim Grosbach56f47172010-11-17 23:33:14 +00001473 let Inst{27-25} = 0b001;
1474 let Inst{20} = 0;
1475 let Inst{19-16} = 0b1111;
1476 let Inst{15-12} = Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001477 let Inst{11-0} = label;
Evan Cheng2cff0762009-07-07 23:40:25 +00001478}
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001479def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001480 4, IIC_iALUi, []>;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001481
1482def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1483 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001484 4, IIC_iALUi, []>;
Evan Cheng6a42ec32009-06-23 05:25:29 +00001485
Evan Cheng10043e22007-01-19 07:51:42 +00001486//===----------------------------------------------------------------------===//
1487// Control Flow Instructions.
1488//
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001489
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001490let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1491 // ARMV4T and above
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001492 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001493 "bx", "\tlr", [(ARMretflag)]>,
1494 Requires<[IsARM, HasV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001495 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001496 }
1497
1498 // ARMV4 only
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001499 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001500 "mov", "\tpc, lr", [(ARMretflag)]>,
1501 Requires<[IsARM, NoV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001502 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001503 }
Evan Cheng7848cfc2008-09-17 07:53:38 +00001504}
Rafael Espindola53f78be2006-09-29 21:20:16 +00001505
Bob Wilsone4b80c92009-10-28 00:37:03 +00001506// Indirect branches
1507let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001508 // ARMV4T and above
Jim Grosbach027bd472010-11-30 00:24:05 +00001509 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001510 [(brind GPR:$dst)]>,
1511 Requires<[IsARM, HasV4T]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001512 bits<4> dst;
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001513 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00001514 let Inst{3-0} = dst;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001515 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001516
Jim Grosbach801d3ad2011-07-13 20:21:31 +00001517 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1518 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chena0c9c752011-05-22 17:51:04 +00001519 Requires<[IsARM, HasV4T]> {
1520 bits<4> dst;
1521 let Inst{27-4} = 0b000100101111111111110001;
1522 let Inst{3-0} = dst;
1523 }
Bob Wilsone4b80c92009-10-28 00:37:03 +00001524}
1525
Evan Cheng9a133f62010-11-29 22:43:27 +00001526// All calls clobber the non-callee saved registers. SP is marked as
1527// a use to prevent stack-pointer assignments that appear immediately
1528// before calls from potentially appearing dead.
David Goodwinb369ee42009-08-12 18:31:53 +00001529let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001530 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach965fe992011-03-12 00:51:00 +00001531 // FIXME: Do we really need a non-predicated version? If so, it should
1532 // at least be a pseudo instruction expanding to the predicated version
1533 // at MC lowering time.
Jakob Stoklund Olesenf8be3852011-05-03 22:31:24 +00001534 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng9a133f62010-11-29 22:43:27 +00001535 Uses = [SP] in {
Jason W Kimd2e2f562011-02-04 19:47:15 +00001536 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001537 IIC_Br, "bl\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001538 [(ARMcall tglobaladdr:$func)]>,
Johnny Chen4f36aff2009-10-27 20:45:15 +00001539 Requires<[IsARM, IsNotDarwin]> {
1540 let Inst{31-28} = 0b1110;
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001541 bits<24> func;
1542 let Inst{23-0} = func;
Johnny Chen4f36aff2009-10-27 20:45:15 +00001543 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001544
Jason W Kimd2e2f562011-02-04 19:47:15 +00001545 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001546 IIC_Br, "bl", "\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001547 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001548 Requires<[IsARM, IsNotDarwin]> {
1549 bits<24> func;
1550 let Inst{23-0} = func;
1551 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001552
Evan Cheng10043e22007-01-19 07:51:42 +00001553 // ARMv5T and above
Evan Chengaa03cd32008-11-06 17:48:05 +00001554 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng13edef52009-10-26 23:45:59 +00001555 IIC_Br, "blx\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001556 [(ARMcall GPR:$func)]>,
1557 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001558 bits<4> func;
Jim Grosbach2aeb8b92010-11-19 00:27:09 +00001559 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilsonec845682011-03-03 01:41:01 +00001560 let Inst{3-0} = func;
1561 }
1562
1563 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1564 IIC_Br, "blx", "\t$func",
1565 [(ARMcall_pred GPR:$func)]>,
1566 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1567 bits<4> func;
1568 let Inst{27-4} = 0b000100101111111111110011;
1569 let Inst{3-0} = func;
Evan Cheng7848cfc2008-09-17 07:53:38 +00001570 }
1571
Evan Chengbd9ba422009-07-14 01:49:27 +00001572 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001573 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001574 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001575 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001576 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001577
1578 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001579 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001580 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001581 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001582}
1583
David Goodwinb369ee42009-08-12 18:31:53 +00001584let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001585 // On Darwin R9 is call-clobbered.
1586 // R7 is marked as a use to prevent frame-pointer assignments from being
1587 // moved above / below calls.
Jakob Stoklund Olesenf8be3852011-05-03 22:31:24 +00001588 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng9a133f62010-11-29 22:43:27 +00001589 Uses = [R7, SP] in {
Jim Grosbach2dfe8e32011-07-08 18:15:12 +00001590 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001591 4, IIC_Br,
Jim Grosbach2dfe8e32011-07-08 18:15:12 +00001592 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1593 Requires<[IsARM, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001594
Jim Grosbach2dfe8e32011-07-08 18:15:12 +00001595 def BLr9_pred : ARMPseudoExpand<(outs),
1596 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001597 4, IIC_Br,
Jim Grosbach2dfe8e32011-07-08 18:15:12 +00001598 [(ARMcall_pred tglobaladdr:$func)],
1599 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001600 Requires<[IsARM, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001601
1602 // ARMv5T and above
Jim Grosbach2dfe8e32011-07-08 18:15:12 +00001603 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001604 4, IIC_Br,
Jim Grosbach2dfe8e32011-07-08 18:15:12 +00001605 [(ARMcall GPR:$func)],
1606 (BLX GPR:$func)>,
1607 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001608
Jim Grosbach2dfe8e32011-07-08 18:15:12 +00001609 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001610 4, IIC_Br,
Jim Grosbach2dfe8e32011-07-08 18:15:12 +00001611 [(ARMcall_pred GPR:$func)],
1612 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001613 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilsonec845682011-03-03 01:41:01 +00001614
Evan Chengbd9ba422009-07-14 01:49:27 +00001615 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001616 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001617 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001618 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001619 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001620
1621 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001622 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001623 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001624 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +00001625}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001626
David Goodwinb369ee42009-08-12 18:31:53 +00001627let isBranch = 1, isTerminator = 1 in {
Jim Grosbach95dee402011-07-08 17:40:42 +00001628 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1629 // a two-value operand where a dag node expects two operands. :(
1630 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1631 IIC_Br, "b", "\t$target",
1632 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1633 bits<24> target;
1634 let Inst{23-0} = target;
1635 }
1636
Evan Cheng01a42272007-05-16 07:45:54 +00001637 let isBarrier = 1 in {
Jim Grosbach95dee402011-07-08 17:40:42 +00001638 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengdcd6cdf2007-05-16 20:50:01 +00001639 let isPredicable = 1 in
Jim Grosbachb7c6e8f2011-03-11 23:25:21 +00001640 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1641 // should be sufficient.
Jim Grosbach95dee402011-07-08 17:40:42 +00001642 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson651b2302011-07-13 23:22:26 +00001643 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach95dee402011-07-08 17:40:42 +00001644 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001645
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001646 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1647 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001648 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson651b2302011-07-13 23:22:26 +00001649 0, IIC_Br,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001650 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001651 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1652 // into i12 and rs suffixed versions.
1653 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001654 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson651b2302011-07-13 23:22:26 +00001655 0, IIC_Br,
Chris Lattnercc5dce82010-11-02 23:40:41 +00001656 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001657 imm:$id)]>;
Jim Grosbache040a462010-11-21 01:26:01 +00001658 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001659 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson651b2302011-07-13 23:22:26 +00001660 0, IIC_Br,
Jim Grosbach08c562b2010-11-17 21:05:55 +00001661 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001662 imm:$id)]>;
Chris Lattnercc5dce82010-11-02 23:40:41 +00001663 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng7095cd22008-11-07 09:06:08 +00001664 } // isBarrier = 1
Evan Cheng01a42272007-05-16 07:45:54 +00001665
Rafael Espindola8b7bd822006-08-01 18:53:10 +00001666}
Rafael Espindola75269be2006-07-16 01:02:57 +00001667
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00001668// BLX (immediate)
Johnny Chen13baa0e2011-03-31 17:53:50 +00001669def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00001670 "blx\t$target", []>,
Johnny Chen13baa0e2011-03-31 17:53:50 +00001671 Requires<[IsARM, HasV5T]> {
1672 let Inst{31-25} = 0b1111101;
1673 bits<25> target;
1674 let Inst{23-0} = target{24-1};
1675 let Inst{24} = target{0};
1676}
1677
Jim Grosbache2f98402011-07-13 20:25:01 +00001678// Branch and Exchange Jazelle
Johnny Chen52a6ab32010-02-13 02:51:09 +00001679def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbache2f98402011-07-13 20:25:01 +00001680 [/* pattern left blank */]> {
1681 bits<4> func;
Johnny Chen52a6ab32010-02-13 02:51:09 +00001682 let Inst{23-20} = 0b0010;
Jim Grosbache2f98402011-07-13 20:25:01 +00001683 let Inst{19-8} = 0xfff;
Johnny Chen52a6ab32010-02-13 02:51:09 +00001684 let Inst{7-4} = 0b0010;
Jim Grosbache2f98402011-07-13 20:25:01 +00001685 let Inst{3-0} = func;
Johnny Chen52a6ab32010-02-13 02:51:09 +00001686}
1687
Jim Grosbach7ddc1d72011-07-08 18:26:27 +00001688// Tail calls.
1689
Jim Grosbach7ddc1d72011-07-08 18:26:27 +00001690let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1691 // Darwin versions.
1692 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1693 Uses = [SP] in {
1694 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1695 IIC_Br, []>, Requires<[IsDarwin]>;
1696
1697 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1698 IIC_Br, []>, Requires<[IsDarwin]>;
1699
Jim Grosbachdbfb29d2011-07-08 18:50:22 +00001700 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001701 4, IIC_Br, [],
Jim Grosbachdbfb29d2011-07-08 18:50:22 +00001702 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1703 Requires<[IsARM, IsDarwin]>;
Jim Grosbach7ddc1d72011-07-08 18:26:27 +00001704
Jim Grosbachdbfb29d2011-07-08 18:50:22 +00001705 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001706 4, IIC_Br, [],
Jim Grosbachdbfb29d2011-07-08 18:50:22 +00001707 (BX GPR:$dst)>,
1708 Requires<[IsARM, IsDarwin]>;
Jim Grosbach7ddc1d72011-07-08 18:26:27 +00001709
Jim Grosbach7ddc1d72011-07-08 18:26:27 +00001710 }
1711
1712 // Non-Darwin versions (the difference is R9).
1713 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1714 Uses = [SP] in {
1715 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1716 IIC_Br, []>, Requires<[IsNotDarwin]>;
1717
1718 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1719 IIC_Br, []>, Requires<[IsNotDarwin]>;
1720
Jim Grosbachdbfb29d2011-07-08 18:50:22 +00001721 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001722 4, IIC_Br, [],
Jim Grosbachdbfb29d2011-07-08 18:50:22 +00001723 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1724 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach7ddc1d72011-07-08 18:26:27 +00001725
Jim Grosbachdbfb29d2011-07-08 18:50:22 +00001726 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001727 4, IIC_Br, [],
Jim Grosbachdbfb29d2011-07-08 18:50:22 +00001728 (BX GPR:$dst)>,
1729 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach7ddc1d72011-07-08 18:26:27 +00001730 }
1731}
1732
1733
1734
1735
1736
Johnny Chen4c444bf2010-02-16 21:59:54 +00001737// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbachd1f8bde2011-07-22 18:13:31 +00001738def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1739 []> {
Jim Grosbach0708e742010-10-13 22:38:23 +00001740 bits<4> opt;
1741 let Inst{23-4} = 0b01100000000000000111;
1742 let Inst{3-0} = opt;
Johnny Chen4c444bf2010-02-16 21:59:54 +00001743}
1744
Jim Grosbachf1637842011-07-26 16:24:27 +00001745// Supervisor Call (Software Interrupt)
Evan Cheng9a133f62010-11-29 22:43:27 +00001746let isCall = 1, Uses = [SP] in {
Jim Grosbachf1637842011-07-26 16:24:27 +00001747def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach0708e742010-10-13 22:38:23 +00001748 bits<24> svc;
1749 let Inst{23-0} = svc;
1750}
Johnny Chenc7e14702010-02-10 18:02:25 +00001751}
1752
Jim Grosbach20d38122011-07-29 17:51:39 +00001753// Store Return State
Jim Grosbach51726e22011-07-29 20:26:09 +00001754class SRSI<bit wb, string asm>
1755 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1756 NoItinerary, asm, "", []> {
1757 bits<5> mode;
Johnny Chen46c39d42010-02-16 20:04:27 +00001758 let Inst{31-28} = 0b1111;
Jim Grosbach51726e22011-07-29 20:26:09 +00001759 let Inst{27-25} = 0b100;
1760 let Inst{22} = 1;
1761 let Inst{21} = wb;
1762 let Inst{20} = 0;
1763 let Inst{19-16} = 0b1101; // SP
1764 let Inst{15-5} = 0b00000101000;
1765 let Inst{4-0} = mode;
Johnny Chen46c39d42010-02-16 20:04:27 +00001766}
1767
Jim Grosbach51726e22011-07-29 20:26:09 +00001768def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1769 let Inst{24-23} = 0;
Johnny Chen46c39d42010-02-16 20:04:27 +00001770}
Jim Grosbach51726e22011-07-29 20:26:09 +00001771def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1772 let Inst{24-23} = 0;
1773}
1774def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1775 let Inst{24-23} = 0b10;
1776}
1777def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1778 let Inst{24-23} = 0b10;
1779}
1780def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1781 let Inst{24-23} = 0b01;
1782}
1783def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1784 let Inst{24-23} = 0b01;
1785}
1786def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1787 let Inst{24-23} = 0b11;
1788}
1789def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1790 let Inst{24-23} = 0b11;
1791}
Jim Grosbachc4dc52c2011-07-29 18:47:24 +00001792
Jim Grosbach20d38122011-07-29 17:51:39 +00001793// Return From Exception
Jim Grosbachc4dc52c2011-07-29 18:47:24 +00001794class RFEI<bit wb, string asm>
1795 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1796 NoItinerary, asm, "", []> {
1797 bits<4> Rn;
Johnny Chen5454e062010-02-17 21:39:10 +00001798 let Inst{31-28} = 0b1111;
Jim Grosbachc4dc52c2011-07-29 18:47:24 +00001799 let Inst{27-25} = 0b100;
1800 let Inst{22} = 0;
1801 let Inst{21} = wb;
1802 let Inst{20} = 1;
1803 let Inst{19-16} = Rn;
1804 let Inst{15-0} = 0xa00;
Johnny Chen5454e062010-02-17 21:39:10 +00001805}
1806
Jim Grosbachc4dc52c2011-07-29 18:47:24 +00001807def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1808 let Inst{24-23} = 0;
1809}
1810def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1811 let Inst{24-23} = 0;
1812}
1813def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1814 let Inst{24-23} = 0b10;
1815}
1816def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1817 let Inst{24-23} = 0b10;
1818}
1819def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1820 let Inst{24-23} = 0b01;
1821}
1822def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1823 let Inst{24-23} = 0b01;
1824}
1825def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1826 let Inst{24-23} = 0b11;
1827}
1828def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1829 let Inst{24-23} = 0b11;
Johnny Chen5454e062010-02-17 21:39:10 +00001830}
1831
Evan Cheng10043e22007-01-19 07:51:42 +00001832//===----------------------------------------------------------------------===//
1833// Load / store Instructions.
1834//
Rafael Espindola677ee832006-10-16 17:17:22 +00001835
Evan Cheng10043e22007-01-19 07:51:42 +00001836// Load
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001837
1838
Evan Chengff310732010-10-28 06:47:08 +00001839defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001840 UnOpFrag<(load node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001841defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001842 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001843defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001844 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chengff310732010-10-28 06:47:08 +00001845defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001846 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001847
Evan Chengee2763f2007-03-19 07:20:03 +00001848// Special LDR for loads from non-pc-relative constpools.
Evan Chengdd7f5662010-05-19 06:07:03 +00001849let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbachd3595712011-08-03 23:50:40 +00001850 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001851def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach2f790742010-11-13 00:35:48 +00001852 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1853 []> {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001854 bits<4> Rt;
1855 bits<17> addr;
1856 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1857 let Inst{19-16} = 0b1111;
1858 let Inst{15-12} = Rt;
1859 let Inst{11-0} = addr{11-0}; // imm12
1860}
Evan Chengee2763f2007-03-19 07:20:03 +00001861
Evan Cheng10043e22007-01-19 07:51:42 +00001862// Loads with zero extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001863def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001864 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1865 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001866
Evan Cheng10043e22007-01-19 07:51:42 +00001867// Loads with sign extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001868def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001869 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1870 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001871
Jim Grosbach76aed402010-11-19 18:16:46 +00001872def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001873 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1874 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +00001875
Jim Grosbacha5dcd982011-04-08 18:47:05 +00001876let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +00001877// Load doubleword
Jim Grosbach76aed402010-11-19 18:16:46 +00001878def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1879 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach360c3692011-04-01 20:26:57 +00001880 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukman209baa52009-08-27 14:14:21 +00001881 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001882}
Rafael Espindolab43efe82006-10-23 20:34:27 +00001883
Evan Cheng10043e22007-01-19 07:51:42 +00001884// Indexed loads
Jim Grosbach1aa58632010-11-13 01:28:30 +00001885multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001886 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1887 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach38b469e2010-11-15 20:47:07 +00001888 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1889 // {17-14} Rn
Owen Anderson2aedba62011-07-26 20:54:26 +00001890 // {13} reg vs. imm
Jim Grosbach38b469e2010-11-15 20:47:07 +00001891 // {12} isAdd
1892 // {11-0} imm12/Rm
1893 bits<18> addr;
1894 let Inst{25} = addr{13};
1895 let Inst{23} = addr{12};
1896 let Inst{19-16} = addr{17-14};
1897 let Inst{11-0} = addr{11-0};
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00001898 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach38b469e2010-11-15 20:47:07 +00001899 }
Owen Anderson2aedba62011-07-26 20:54:26 +00001900
1901 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1902 (ins GPR:$Rn, am2offset_reg:$offset),
1903 IndexModePost, LdFrm, itin,
1904 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1905 // {12} isAdd
1906 // {11-0} imm12/Rm
1907 bits<14> offset;
1908 bits<4> Rn;
1909 let Inst{25} = 1;
1910 let Inst{23} = offset{12};
1911 let Inst{19-16} = Rn;
1912 let Inst{11-0} = offset{11-0};
1913 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1914 }
1915
1916 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1917 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001918 IndexModePost, LdFrm, itin,
1919 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach38b469e2010-11-15 20:47:07 +00001920 // {12} isAdd
1921 // {11-0} imm12/Rm
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001922 bits<14> offset;
1923 bits<4> Rn;
Owen Anderson2aedba62011-07-26 20:54:26 +00001924 let Inst{25} = 0;
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001925 let Inst{23} = offset{12};
1926 let Inst{19-16} = Rn;
1927 let Inst{11-0} = offset{11-0};
Owen Anderson2aedba62011-07-26 20:54:26 +00001928 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach38b469e2010-11-15 20:47:07 +00001929 }
Jim Grosbach2f790742010-11-13 00:35:48 +00001930}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001931
Jim Grosbach003c6e72010-11-19 19:41:26 +00001932let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach1aa58632010-11-13 01:28:30 +00001933defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1934defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001935}
Rafael Espindola1bbe5812006-12-12 00:37:38 +00001936
Jim Grosbach003c6e72010-11-19 19:41:26 +00001937multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonb0e68992011-07-28 17:18:57 +00001938 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach003c6e72010-11-19 19:41:26 +00001939 (ins addrmode3:$addr), IndexModePre,
1940 LdMiscFrm, itin,
1941 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1942 bits<14> addr;
1943 let Inst{23} = addr{8}; // U bit
1944 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1945 let Inst{19-16} = addr{12-9}; // Rn
1946 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1947 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1948 }
Owen Andersonb0e68992011-07-28 17:18:57 +00001949 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach003c6e72010-11-19 19:41:26 +00001950 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1951 LdMiscFrm, itin,
1952 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach2aff3922010-11-19 23:14:43 +00001953 bits<10> offset;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001954 bits<4> Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001955 let Inst{23} = offset{8}; // U bit
1956 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001957 let Inst{19-16} = Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001958 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1959 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001960 }
1961}
Rafael Espindola4443c7d2006-09-08 16:59:47 +00001962
Jim Grosbach003c6e72010-11-19 19:41:26 +00001963let mayLoad = 1, neverHasSideEffects = 1 in {
1964defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1965defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1966defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbacha5dcd982011-04-08 18:47:05 +00001967let hasExtraDefRegAllocReq = 1 in {
Owen Andersonb0e68992011-07-28 17:18:57 +00001968def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbachd9dce562011-04-05 18:40:13 +00001969 (ins addrmode3:$addr), IndexModePre,
1970 LdMiscFrm, IIC_iLoad_d_ru,
1971 "ldrd", "\t$Rt, $Rt2, $addr!",
1972 "$addr.base = $Rn_wb", []> {
1973 bits<14> addr;
1974 let Inst{23} = addr{8}; // U bit
1975 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1976 let Inst{19-16} = addr{12-9}; // Rn
1977 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1978 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson301f7932011-07-28 17:53:25 +00001979 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbachd9dce562011-04-05 18:40:13 +00001980}
Owen Andersonb0e68992011-07-28 17:18:57 +00001981def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbachd9dce562011-04-05 18:40:13 +00001982 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1983 LdMiscFrm, IIC_iLoad_d_ru,
1984 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1985 "$Rn = $Rn_wb", []> {
1986 bits<10> offset;
1987 bits<4> Rn;
1988 let Inst{23} = offset{8}; // U bit
1989 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1990 let Inst{19-16} = Rn;
1991 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1992 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson301f7932011-07-28 17:53:25 +00001993 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbachd9dce562011-04-05 18:40:13 +00001994}
Jim Grosbacha5dcd982011-04-08 18:47:05 +00001995} // hasExtraDefRegAllocReq = 1
Jim Grosbach003c6e72010-11-19 19:41:26 +00001996} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng10043e22007-01-19 07:51:42 +00001997
Johnny Chen74c90452010-02-18 03:27:42 +00001998// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach003c6e72010-11-19 19:41:26 +00001999let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002000def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2001 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
2002 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2003 // {17-14} Rn
2004 // {13} 1 == Rm, 0 == imm12
2005 // {12} isAdd
2006 // {11-0} imm12/Rm
2007 bits<18> addr;
2008 let Inst{25} = addr{13};
2009 let Inst{23} = addr{12};
Johnny Chenaf88c0a2010-02-11 20:31:08 +00002010 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002011 let Inst{19-16} = addr{17-14};
2012 let Inst{11-0} = addr{11-0};
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002013 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenaf88c0a2010-02-11 20:31:08 +00002014}
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002015def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
2016 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2017 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2018 // {17-14} Rn
2019 // {13} 1 == Rm, 0 == imm12
2020 // {12} isAdd
2021 // {11-0} imm12/Rm
2022 bits<18> addr;
2023 let Inst{25} = addr{13};
2024 let Inst{23} = addr{12};
Johnny Chen74c90452010-02-18 03:27:42 +00002025 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002026 let Inst{19-16} = addr{17-14};
2027 let Inst{11-0} = addr{11-0};
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002028 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chen74c90452010-02-18 03:27:42 +00002029}
Jim Grosbachd3595712011-08-03 23:50:40 +00002030
2031multiclass AI3ldrT<bits<4> op, string opc> {
2032 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2033 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2034 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2035 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2036 bits<9> offset;
2037 let Inst{23} = offset{8};
2038 let Inst{22} = 1;
2039 let Inst{11-8} = offset{7-4};
2040 let Inst{3-0} = offset{3-0};
2041 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2042 }
2043 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2044 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2045 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2046 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2047 bits<5> Rm;
2048 let Inst{23} = Rm{4};
2049 let Inst{22} = 0;
2050 let Inst{11-8} = 0;
2051 let Inst{3-0} = Rm{3-0};
2052 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2053 }
Johnny Chen74c90452010-02-18 03:27:42 +00002054}
Jim Grosbachd3595712011-08-03 23:50:40 +00002055
2056defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2057defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2058defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach003c6e72010-11-19 19:41:26 +00002059}
Johnny Chenaf88c0a2010-02-11 20:31:08 +00002060
Evan Cheng10043e22007-01-19 07:51:42 +00002061// Store
Evan Cheng10043e22007-01-19 07:51:42 +00002062
2063// Stores with truncate
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00002064def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach607efcb2010-11-11 01:09:40 +00002065 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2066 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002067
Evan Cheng10043e22007-01-19 07:51:42 +00002068// Store doubleword
Jim Grosbach360c3692011-04-01 20:26:57 +00002069let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2070def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002071 StMiscFrm, IIC_iStore_d_r,
Owen Anderson301f7932011-07-28 17:53:25 +00002072 "strd", "\t$Rt, $src2, $addr", []>,
2073 Requires<[IsARM, HasV5TE]> {
2074 let Inst{21} = 0;
2075}
Evan Cheng10043e22007-01-19 07:51:42 +00002076
2077// Indexed stores
Owen Anderson2aedba62011-07-26 20:54:26 +00002078def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
2079 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00002080 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00002081 "str", "\t$Rt, [$Rn, $offset]!",
2082 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00002083 [(set GPR:$Rn_wb,
Owen Anderson2aedba62011-07-26 20:54:26 +00002084 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2085def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2086 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2087 IndexModePre, StFrm, IIC_iStore_ru,
2088 "str", "\t$Rt, [$Rn, $offset]!",
2089 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2090 [(set GPR:$Rn_wb,
2091 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002092
Owen Anderson2aedba62011-07-26 20:54:26 +00002093
2094
2095def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2096 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00002097 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00002098 "str", "\t$Rt, [$Rn], $offset",
2099 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00002100 [(set GPR:$Rn_wb,
Owen Anderson2aedba62011-07-26 20:54:26 +00002101 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2102def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2103 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2104 IndexModePost, StFrm, IIC_iStore_ru,
2105 "str", "\t$Rt, [$Rn], $offset",
2106 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2107 [(set GPR:$Rn_wb,
2108 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002109
Owen Anderson2aedba62011-07-26 20:54:26 +00002110
2111def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2112 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00002113 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00002114 "strb", "\t$Rt, [$Rn, $offset]!",
2115 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00002116 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson2aedba62011-07-26 20:54:26 +00002117 GPR:$Rn, am2offset_reg:$offset))]>;
2118def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2119 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2120 IndexModePre, StFrm, IIC_iStore_bh_ru,
2121 "strb", "\t$Rt, [$Rn, $offset]!",
2122 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2123 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2124 GPR:$Rn, am2offset_imm:$offset))]>;
2125
2126def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2127 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00002128 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00002129 "strb", "\t$Rt, [$Rn], $offset",
2130 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00002131 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson2aedba62011-07-26 20:54:26 +00002132 GPR:$Rn, am2offset_reg:$offset))]>;
2133def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2134 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2135 IndexModePost, StFrm, IIC_iStore_bh_ru,
2136 "strb", "\t$Rt, [$Rn], $offset",
2137 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2138 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2139 GPR:$Rn, am2offset_imm:$offset))]>;
2140
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00002141
Jim Grosbach150b1ad2010-11-29 18:37:44 +00002142def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2143 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2144 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00002145 "strh", "\t$Rt, [$Rn, $offset]!",
2146 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach150b1ad2010-11-29 18:37:44 +00002147 [(set GPR:$Rn_wb,
2148 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002149
Jim Grosbach150b1ad2010-11-29 18:37:44 +00002150def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2151 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2152 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen98716402011-04-12 23:27:48 +00002153 "strh", "\t$Rt, [$Rn], $offset",
2154 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach150b1ad2010-11-29 18:37:44 +00002155 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2156 GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002157
Johnny Chen688a90e2010-02-18 22:31:18 +00002158// For disassembly only
Jim Grosbacha5dcd982011-04-08 18:47:05 +00002159let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen688a90e2010-02-18 22:31:18 +00002160def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2161 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002162 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00002163 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson301f7932011-07-28 17:53:25 +00002164 "$base = $base_wb", []> {
2165 bits<4> src1;
2166 bits<4> base;
2167 bits<10> offset;
2168 let Inst{23} = offset{8}; // U bit
2169 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2170 let Inst{19-16} = base;
2171 let Inst{15-12} = src1;
2172 let Inst{11-8} = offset{7-4};
2173 let Inst{3-0} = offset{3-0};
2174
2175 let DecoderMethod = "DecodeAddrMode3Instruction";
2176}
Johnny Chen688a90e2010-02-18 22:31:18 +00002177
2178// For disassembly only
2179def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2180 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002181 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00002182 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson301f7932011-07-28 17:53:25 +00002183 "$base = $base_wb", []> {
2184 bits<4> src1;
2185 bits<4> base;
2186 bits<10> offset;
2187 let Inst{23} = offset{8}; // U bit
2188 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2189 let Inst{19-16} = base;
2190 let Inst{15-12} = src1;
2191 let Inst{11-8} = offset{7-4};
2192 let Inst{3-0} = offset{3-0};
2193
2194 let DecoderMethod = "DecodeAddrMode3Instruction";
2195}
Jim Grosbacha5dcd982011-04-08 18:47:05 +00002196} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen688a90e2010-02-18 22:31:18 +00002197
Jim Grosbachd3595712011-08-03 23:50:40 +00002198// STRT, STRBT, and STRHT
Johnny Chenaf88c0a2010-02-11 20:31:08 +00002199
Owen Andersonfa9e6d42011-07-27 20:29:48 +00002200def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2201 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002202 IndexModePost, StFrm, IIC_iStore_ru,
2203 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00002204 [/* For disassembly only; pattern left blank */]> {
Owen Andersonfa9e6d42011-07-27 20:29:48 +00002205 let Inst{25} = 1;
2206 let Inst{21} = 1; // overwrite
2207 let Inst{4} = 0;
2208 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2209}
2210
2211def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2212 (ins GPR:$Rt, addrmode_imm12:$addr),
2213 IndexModePost, StFrm, IIC_iStore_ru,
2214 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2215 [/* For disassembly only; pattern left blank */]> {
2216 let Inst{25} = 0;
Johnny Chenaf88c0a2010-02-11 20:31:08 +00002217 let Inst{21} = 1; // overwrite
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002218 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002219}
2220
Owen Andersonfa9e6d42011-07-27 20:29:48 +00002221
2222def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2223 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002224 IndexModePost, StFrm, IIC_iStore_bh_ru,
2225 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2226 [/* For disassembly only; pattern left blank */]> {
Owen Andersonfa9e6d42011-07-27 20:29:48 +00002227 let Inst{25} = 1;
2228 let Inst{21} = 1; // overwrite
2229 let Inst{4} = 0;
2230 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2231}
2232
2233def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2234 (ins GPR:$Rt, addrmode_imm12:$addr),
2235 IndexModePost, StFrm, IIC_iStore_bh_ru,
2236 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2237 [/* For disassembly only; pattern left blank */]> {
2238 let Inst{25} = 0;
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002239 let Inst{21} = 1; // overwrite
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002240 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chenaf88c0a2010-02-11 20:31:08 +00002241}
2242
Jim Grosbachd3595712011-08-03 23:50:40 +00002243multiclass AI3strT<bits<4> op, string opc> {
2244 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2245 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2246 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2247 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2248 bits<9> offset;
2249 let Inst{23} = offset{8};
2250 let Inst{22} = 1;
2251 let Inst{11-8} = offset{7-4};
2252 let Inst{3-0} = offset{3-0};
2253 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2254 }
2255 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2256 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2257 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2258 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2259 bits<5> Rm;
2260 let Inst{23} = Rm{4};
2261 let Inst{22} = 0;
2262 let Inst{11-8} = 0;
2263 let Inst{3-0} = Rm{3-0};
2264 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2265 }
Johnny Chen718ed8a2010-03-01 19:22:00 +00002266}
2267
Jim Grosbachd3595712011-08-03 23:50:40 +00002268
2269defm STRHT : AI3strT<0b1011, "strht">;
2270
2271
Evan Cheng10043e22007-01-19 07:51:42 +00002272//===----------------------------------------------------------------------===//
2273// Load / store multiple Instructions.
2274//
2275
Bill Wendlinge69afc62010-11-13 09:09:38 +00002276multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2277 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach2f9aeee2011-07-14 18:35:38 +00002278 // IA is the default, so no need for an explicit suffix on the
2279 // mnemonic here. Without it is the cannonical spelling.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002280 def IA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00002281 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2282 IndexModeNone, f, itin,
Jim Grosbach2f9aeee2011-07-14 18:35:38 +00002283 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00002284 let Inst{24-23} = 0b01; // Increment After
2285 let Inst{21} = 0; // No writeback
2286 let Inst{20} = L_bit;
2287 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002288 def IA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00002289 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2290 IndexModeUpd, f, itin_upd,
Jim Grosbach2f9aeee2011-07-14 18:35:38 +00002291 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00002292 let Inst{24-23} = 0b01; // Increment After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002293 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00002294 let Inst{20} = L_bit;
2295 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002296 def DA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00002297 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2298 IndexModeNone, f, itin,
2299 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2300 let Inst{24-23} = 0b00; // Decrement After
2301 let Inst{21} = 0; // No writeback
2302 let Inst{20} = L_bit;
2303 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002304 def DA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00002305 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2306 IndexModeUpd, f, itin_upd,
2307 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2308 let Inst{24-23} = 0b00; // Decrement After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002309 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00002310 let Inst{20} = L_bit;
2311 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002312 def DB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00002313 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2314 IndexModeNone, f, itin,
2315 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2316 let Inst{24-23} = 0b10; // Decrement Before
2317 let Inst{21} = 0; // No writeback
2318 let Inst{20} = L_bit;
2319 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002320 def DB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00002321 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2322 IndexModeUpd, f, itin_upd,
2323 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2324 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002325 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00002326 let Inst{20} = L_bit;
2327 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002328 def IB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00002329 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2330 IndexModeNone, f, itin,
2331 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2332 let Inst{24-23} = 0b11; // Increment Before
2333 let Inst{21} = 0; // No writeback
2334 let Inst{20} = L_bit;
2335 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002336 def IB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00002337 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2338 IndexModeUpd, f, itin_upd,
2339 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2340 let Inst{24-23} = 0b11; // Increment Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002341 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00002342 let Inst{20} = L_bit;
2343 }
Owen Anderson9c6456e2011-03-18 19:47:14 +00002344}
Bill Wendlinge69afc62010-11-13 09:09:38 +00002345
Bill Wendling9430eb42010-11-13 11:20:05 +00002346let neverHasSideEffects = 1 in {
Bill Wendling705ec772010-11-13 10:57:02 +00002347
2348let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2349defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2350
2351let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2352defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2353
2354} // neverHasSideEffects
2355
Bill Wendlinga68e3a52010-11-16 01:16:36 +00002356// FIXME: remove when we have a way to marking a MI with these properties.
2357// FIXME: Should pc be an implicit operand like PICADD, etc?
2358let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2359 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach95dee402011-07-08 17:40:42 +00002360def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2361 reglist:$regs, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00002362 4, IIC_iLoad_mBr, [],
Jim Grosbach95dee402011-07-08 17:40:42 +00002363 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach6d371ce2011-03-11 22:51:41 +00002364 RegConstraint<"$Rn = $wb">;
Evan Cheng10043e22007-01-19 07:51:42 +00002365
Evan Cheng10043e22007-01-19 07:51:42 +00002366//===----------------------------------------------------------------------===//
2367// Move Instructions.
2368//
2369
Evan Chengd93b5b62009-06-12 20:46:18 +00002370let neverHasSideEffects = 1 in
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002371def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2372 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2373 bits<4> Rd;
2374 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00002375
Johnny Chen387b36e2011-04-01 23:30:25 +00002376 let Inst{19-16} = 0b0000;
Johnny Chen3467dcb2009-11-07 00:54:36 +00002377 let Inst{11-4} = 0b00000000;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002378 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002379 let Inst{3-0} = Rm;
2380 let Inst{15-12} = Rd;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002381}
2382
Dale Johannesen438c35b2010-06-15 22:24:08 +00002383// A version for the smaller set of tail call registers.
2384let neverHasSideEffects = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00002385def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002386 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2387 bits<4> Rd;
2388 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00002389
Dale Johannesen438c35b2010-06-15 22:24:08 +00002390 let Inst{11-4} = 0b00000000;
2391 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002392 let Inst{3-0} = Rm;
2393 let Inst{15-12} = Rd;
Dale Johannesen438c35b2010-06-15 22:24:08 +00002394}
2395
Owen Anderson04912702011-07-21 23:38:37 +00002396def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2397 DPSoRegRegFrm, IIC_iMOVsr,
2398 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Cheng59bbc542010-10-27 23:41:30 +00002399 UnaryDP {
Jim Grosbach19c6cb92010-10-14 23:28:31 +00002400 bits<4> Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00002401 bits<12> src;
Jim Grosbach19c6cb92010-10-14 23:28:31 +00002402 let Inst{15-12} = Rd;
Johnny Chen6615fa12011-04-01 23:15:50 +00002403 let Inst{19-16} = 0b0000;
Owen Anderson04912702011-07-21 23:38:37 +00002404 let Inst{11-8} = src{11-8};
2405 let Inst{7} = 0;
2406 let Inst{6-5} = src{6-5};
2407 let Inst{4} = 1;
2408 let Inst{3-0} = src{3-0};
Bob Wilson1a791ee2009-10-14 19:00:24 +00002409 let Inst{25} = 0;
2410}
Evan Cheng5be3e092007-03-19 07:09:02 +00002411
Owen Anderson04912702011-07-21 23:38:37 +00002412def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2413 DPSoRegImmFrm, IIC_iMOVsr,
2414 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2415 UnaryDP {
2416 bits<4> Rd;
2417 bits<12> src;
2418 let Inst{15-12} = Rd;
2419 let Inst{19-16} = 0b0000;
2420 let Inst{11-5} = src{11-5};
2421 let Inst{4} = 0;
2422 let Inst{3-0} = src{3-0};
2423 let Inst{25} = 0;
2424}
2425
2426
2427
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002428let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach12e493a2010-10-12 23:18:08 +00002429def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2430 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002431 bits<4> Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +00002432 bits<12> imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002433 let Inst{25} = 1;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002434 let Inst{15-12} = Rd;
2435 let Inst{19-16} = 0b0000;
Jim Grosbach12e493a2010-10-12 23:18:08 +00002436 let Inst{11-0} = imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002437}
2438
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002439let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00002440def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002441 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00002442 "movw", "\t$Rd, $imm",
2443 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen5b66b312010-02-01 23:06:04 +00002444 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbacheafcb272010-10-14 18:54:27 +00002445 bits<4> Rd;
2446 bits<16> imm;
2447 let Inst{15-12} = Rd;
2448 let Inst{11-0} = imm{11-0};
2449 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002450 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002451 let Inst{25} = 1;
2452}
2453
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00002454def : InstAlias<"mov${p} $Rd, $imm",
2455 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2456 Requires<[IsARM]>;
2457
Evan Cheng2f2435d2011-01-21 18:55:51 +00002458def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2459 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002460
2461let Constraints = "$src = $Rd" in {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00002462def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002463 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00002464 "movt", "\t$Rd, $imm",
2465 [(set GPR:$Rd,
Jim Grosbachfba7fce2010-02-16 21:07:46 +00002466 (or (and GPR:$src, 0xffff),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002467 lo16AllZero:$imm))]>, UnaryDP,
2468 Requires<[IsARM, HasV6T2]> {
Jim Grosbacheafcb272010-10-14 18:54:27 +00002469 bits<4> Rd;
2470 bits<16> imm;
2471 let Inst{15-12} = Rd;
2472 let Inst{11-0} = imm{11-0};
2473 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002474 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002475 let Inst{25} = 1;
Evan Cheng9fa83452009-09-09 01:47:07 +00002476}
Evan Cheng9d41b312007-07-10 18:08:01 +00002477
Evan Cheng2f2435d2011-01-21 18:55:51 +00002478def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2479 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002480
2481} // Constraints
2482
Evan Cheng786b15f2009-10-21 08:15:52 +00002483def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2484 Requires<[IsARM, HasV6T2]>;
2485
David Goodwin5f582b72009-09-01 18:32:09 +00002486let Uses = [CPSR] in
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002487def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002488 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2489 Requires<[IsARM]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002490
2491// These aren't really mov instructions, but we have to define them this way
2492// due to flag operands.
2493
Evan Cheng3e18e502007-09-11 19:55:27 +00002494let Defs = [CPSR] in {
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002495def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002496 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2497 Requires<[IsARM]>;
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002498def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002499 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2500 Requires<[IsARM]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00002501}
Evan Cheng10043e22007-01-19 07:51:42 +00002502
Evan Cheng10043e22007-01-19 07:51:42 +00002503//===----------------------------------------------------------------------===//
2504// Extend Instructions.
2505//
2506
2507// Sign extenders
2508
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002509def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng62d626c2010-09-25 00:49:35 +00002510 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002511def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng62d626c2010-09-25 00:49:35 +00002512 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002513
Jim Grosbach38b55032011-07-27 17:48:13 +00002514def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng49d66522008-11-06 22:15:19 +00002515 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach38b55032011-07-27 17:48:13 +00002516def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng49d66522008-11-06 22:15:19 +00002517 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002518
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002519def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002520
Jim Grosbach38b55032011-07-27 17:48:13 +00002521def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Cheng10043e22007-01-19 07:51:42 +00002522
2523// Zero extenders
2524
2525let AddedComplexity = 16 in {
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002526def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng62d626c2010-09-25 00:49:35 +00002527 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002528def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng62d626c2010-09-25 00:49:35 +00002529 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002530def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng62d626c2010-09-25 00:49:35 +00002531 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002532
Jim Grosbachc445a7d2010-07-28 23:25:44 +00002533// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2534// The transformation should probably be done as a combiner action
2535// instead so we can include a check for masking back in the upper
2536// eight bits of the source into the lower eight bits of the result.
2537//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachd2659132011-07-26 21:28:43 +00002538// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00002539def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002540 (UXTB16 GPR:$Src, 1)>;
Evan Cheng10043e22007-01-19 07:51:42 +00002541
Jim Grosbach38b55032011-07-27 17:48:13 +00002542def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Cheng10043e22007-01-19 07:51:42 +00002543 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach38b55032011-07-27 17:48:13 +00002544def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Cheng10043e22007-01-19 07:51:42 +00002545 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +00002546}
2547
Evan Cheng10043e22007-01-19 07:51:42 +00002548// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach38b55032011-07-27 17:48:13 +00002549def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindolac7829d62006-09-11 19:24:19 +00002550
Evan Cheng10043e22007-01-19 07:51:42 +00002551
Jim Grosbach68a335e2010-10-15 17:15:16 +00002552def SBFX : I<(outs GPR:$Rd),
Jim Grosbach03f56d92011-07-27 21:09:25 +00002553 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson651b2302011-07-13 23:22:26 +00002554 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002555 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002556 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002557 bits<4> Rd;
2558 bits<4> Rn;
2559 bits<5> lsb;
2560 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002561 let Inst{27-21} = 0b0111101;
2562 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002563 let Inst{20-16} = width;
2564 let Inst{15-12} = Rd;
2565 let Inst{11-7} = lsb;
2566 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002567}
2568
Jim Grosbach68a335e2010-10-15 17:15:16 +00002569def UBFX : I<(outs GPR:$Rd),
Jim Grosbach03f56d92011-07-27 21:09:25 +00002570 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson651b2302011-07-13 23:22:26 +00002571 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002572 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002573 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002574 bits<4> Rd;
2575 bits<4> Rn;
2576 bits<5> lsb;
2577 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002578 let Inst{27-21} = 0b0111111;
2579 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002580 let Inst{20-16} = width;
2581 let Inst{15-12} = Rd;
2582 let Inst{11-7} = lsb;
2583 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002584}
2585
Evan Cheng10043e22007-01-19 07:51:42 +00002586//===----------------------------------------------------------------------===//
2587// Arithmetic Instructions.
2588//
2589
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002590defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002591 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbachb5ee3112011-06-27 19:09:15 +00002592 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002593defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002594 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbachb5ee3112011-06-27 19:09:15 +00002595 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Cheng10043e22007-01-19 07:51:42 +00002596
Evan Chengaa3b8012007-07-05 07:13:32 +00002597// ADD and SUB with 's' bit set.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002598defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002599 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002600 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2601defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002602 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Chengc7ea8df2009-06-25 20:59:23 +00002603 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002604
Evan Cheng97727a62009-06-25 23:34:10 +00002605defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach04afb072011-07-13 17:57:17 +00002606 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2607 "ADC", 1>;
Evan Cheng97727a62009-06-25 23:34:10 +00002608defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach04afb072011-07-13 17:57:17 +00002609 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2610 "SBC">;
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002611
2612// ADC and SUBC with 's' bit set.
Owen Anderson77aa2662011-04-05 21:48:57 +00002613let usesCustomInserter = 1 in {
2614defm ADCS : AI1_adde_sube_s_irs<
2615 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2616defm SBCS : AI1_adde_sube_s_irs<
2617 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2618}
Evan Cheng10043e22007-01-19 07:51:42 +00002619
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002620def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2621 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2622 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2623 bits<4> Rd;
2624 bits<4> Rn;
2625 bits<12> imm;
2626 let Inst{25} = 1;
2627 let Inst{15-12} = Rd;
2628 let Inst{19-16} = Rn;
2629 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002630}
Evan Cheng9d41b312007-07-10 18:08:01 +00002631
Bob Wilsonadb93e52010-08-05 18:23:43 +00002632// The reg/reg form is only defined for the disassembler; for codegen it is
2633// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002634def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2635 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilsonb1021392010-08-05 19:00:21 +00002636 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002637 bits<4> Rd;
2638 bits<4> Rn;
2639 bits<4> Rm;
2640 let Inst{11-4} = 0b00000000;
2641 let Inst{25} = 0;
2642 let Inst{3-0} = Rm;
2643 let Inst{15-12} = Rd;
2644 let Inst{19-16} = Rn;
Bob Wilsonadb93e52010-08-05 18:23:43 +00002645}
2646
Owen Andersonb595ed02011-07-21 18:54:16 +00002647def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson04912702011-07-21 23:38:37 +00002648 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +00002649 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002650 bits<4> Rd;
2651 bits<4> Rn;
2652 bits<12> shift;
2653 let Inst{25} = 0;
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002654 let Inst{19-16} = Rn;
Owen Andersonb595ed02011-07-21 18:54:16 +00002655 let Inst{15-12} = Rd;
2656 let Inst{11-5} = shift{11-5};
2657 let Inst{4} = 0;
2658 let Inst{3-0} = shift{3-0};
2659}
2660
2661def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson04912702011-07-21 23:38:37 +00002662 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +00002663 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2664 bits<4> Rd;
2665 bits<4> Rn;
2666 bits<12> shift;
2667 let Inst{25} = 0;
2668 let Inst{19-16} = Rn;
2669 let Inst{15-12} = Rd;
2670 let Inst{11-8} = shift{11-8};
2671 let Inst{7} = 0;
2672 let Inst{6-5} = shift{6-5};
2673 let Inst{4} = 1;
2674 let Inst{3-0} = shift{3-0};
Bob Wilsona6aba772009-10-26 22:34:44 +00002675}
Evan Chengaa3b8012007-07-05 07:13:32 +00002676
2677// RSB with 's' bit set.
Owen Anderson867846b2011-04-05 23:55:28 +00002678// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2679let usesCustomInserter = 1 in {
2680def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson651b2302011-07-13 23:22:26 +00002681 4, IIC_iALUi,
Owen Anderson867846b2011-04-05 23:55:28 +00002682 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2683def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson651b2302011-07-13 23:22:26 +00002684 4, IIC_iALUr,
Owen Anderson867846b2011-04-05 23:55:28 +00002685 [/* For disassembly only; pattern left blank */]>;
Owen Andersonb595ed02011-07-21 18:54:16 +00002686def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson651b2302011-07-13 23:22:26 +00002687 4, IIC_iALUsr,
Owen Andersonb595ed02011-07-21 18:54:16 +00002688 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2689def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2690 4, IIC_iALUsr,
2691 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00002692}
Evan Chengaa3b8012007-07-05 07:13:32 +00002693
Evan Cheng97727a62009-06-25 23:34:10 +00002694let Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002695def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2696 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2697 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002698 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002699 bits<4> Rd;
2700 bits<4> Rn;
2701 bits<12> imm;
2702 let Inst{25} = 1;
2703 let Inst{15-12} = Rd;
2704 let Inst{19-16} = Rn;
2705 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002706}
Bob Wilson72de3072010-08-05 18:59:36 +00002707// The reg/reg form is only defined for the disassembler; for codegen it is
2708// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002709def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2710 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilson72de3072010-08-05 18:59:36 +00002711 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002712 bits<4> Rd;
2713 bits<4> Rn;
2714 bits<4> Rm;
2715 let Inst{11-4} = 0b00000000;
2716 let Inst{25} = 0;
2717 let Inst{3-0} = Rm;
2718 let Inst{15-12} = Rd;
2719 let Inst{19-16} = Rn;
Bob Wilson72de3072010-08-05 18:59:36 +00002720}
Owen Andersonb595ed02011-07-21 18:54:16 +00002721def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson04912702011-07-21 23:38:37 +00002722 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +00002723 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002724 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002725 bits<4> Rd;
2726 bits<4> Rn;
2727 bits<12> shift;
2728 let Inst{25} = 0;
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002729 let Inst{19-16} = Rn;
Owen Andersonb595ed02011-07-21 18:54:16 +00002730 let Inst{15-12} = Rd;
2731 let Inst{11-5} = shift{11-5};
2732 let Inst{4} = 0;
2733 let Inst{3-0} = shift{3-0};
2734}
2735def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson04912702011-07-21 23:38:37 +00002736 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +00002737 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2738 Requires<[IsARM]> {
2739 bits<4> Rd;
2740 bits<4> Rn;
2741 bits<12> shift;
2742 let Inst{25} = 0;
2743 let Inst{19-16} = Rn;
2744 let Inst{15-12} = Rd;
2745 let Inst{11-8} = shift{11-8};
2746 let Inst{7} = 0;
2747 let Inst{6-5} = shift{6-5};
2748 let Inst{4} = 1;
2749 let Inst{3-0} = shift{3-0};
Bob Wilsona33fa472009-10-26 22:59:12 +00002750}
Evan Cheng97727a62009-06-25 23:34:10 +00002751}
2752
Owen Andersonb595ed02011-07-21 18:54:16 +00002753
Owen Anderson867846b2011-04-05 23:55:28 +00002754// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2755let usesCustomInserter = 1, Uses = [CPSR] in {
2756def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson651b2302011-07-13 23:22:26 +00002757 4, IIC_iALUi,
Owen Andersonf9bd6ba2011-04-06 22:45:55 +00002758 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb595ed02011-07-21 18:54:16 +00002759def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson651b2302011-07-13 23:22:26 +00002760 4, IIC_iALUsr,
Owen Andersonb595ed02011-07-21 18:54:16 +00002761 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2762def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2763 4, IIC_iALUsr,
2764 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00002765}
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002766
Evan Cheng10043e22007-01-19 07:51:42 +00002767// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002768// The assume-no-carry-in form uses the negation of the input since add/sub
2769// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2770// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2771// details.
Evan Cheng10043e22007-01-19 07:51:42 +00002772def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2773 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002774def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2775 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2776// The with-carry-in form matches bitwise not instead of the negation.
2777// Effectively, the inverse interpretation of the carry flag already accounts
2778// for part of the negation.
Andrew Trick0ed57782011-04-23 03:55:32 +00002779def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002780 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick0ed57782011-04-23 03:55:32 +00002781def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2782 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Cheng10043e22007-01-19 07:51:42 +00002783
2784// Note: These are implemented in C++ code, because they have to generate
2785// ADD/SUBrs instructions, which use a complex pattern that a xform function
2786// cannot produce.
2787// (mul X, 2^n+1) -> (add (X << n), X)
2788// (mul X, 2^n-1) -> (rsb X, (X << n))
2789
Jim Grosbachbc9d8412011-07-22 18:06:01 +00002790// ARM Arithmetic Instruction
Johnny Chenc95a8142010-02-14 06:32:20 +00002791// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002792class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbachbc9d8412011-07-22 18:06:01 +00002793 list<dag> pattern = [],
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002794 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2795 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002796 bits<4> Rn;
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002797 bits<4> Rd;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002798 bits<4> Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002799 let Inst{27-20} = op27_20;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002800 let Inst{11-4} = op11_4;
2801 let Inst{19-16} = Rn;
2802 let Inst{15-12} = Rd;
2803 let Inst{3-0} = Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002804}
2805
Jim Grosbachbc9d8412011-07-22 18:06:01 +00002806// Saturating add/subtract
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002807
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002808def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002809 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2810 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002811def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002812 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2813 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2814def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2815 "\t$Rd, $Rm, $Rn">;
2816def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2817 "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002818
2819def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2820def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2821def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2822def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2823def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2824def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2825def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2826def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2827def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2828def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2829def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2830def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002831
Jim Grosbachbc9d8412011-07-22 18:06:01 +00002832// Signed/Unsigned add/subtract
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002833
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002834def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2835def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2836def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2837def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2838def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2839def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2840def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2841def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2842def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2843def USAX : AAI<0b01100101, 0b11110101, "usax">;
2844def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2845def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002846
Jim Grosbachbc9d8412011-07-22 18:06:01 +00002847// Signed/Unsigned halving add/subtract
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002848
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002849def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2850def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2851def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2852def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2853def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2854def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2855def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2856def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2857def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2858def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2859def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2860def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002861
Johnny Chen38e7bb62010-02-26 22:04:29 +00002862// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002863
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002864def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002865 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002866 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002867 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002868 bits<4> Rd;
2869 bits<4> Rn;
2870 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002871 let Inst{27-20} = 0b01111000;
2872 let Inst{15-12} = 0b1111;
2873 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002874 let Inst{19-16} = Rd;
2875 let Inst{11-8} = Rm;
2876 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002877}
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002878def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002879 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002880 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002881 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002882 bits<4> Rd;
2883 bits<4> Rn;
2884 bits<4> Rm;
2885 bits<4> Ra;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002886 let Inst{27-20} = 0b01111000;
2887 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002888 let Inst{19-16} = Rd;
2889 let Inst{15-12} = Ra;
2890 let Inst{11-8} = Rm;
2891 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002892}
2893
2894// Signed/Unsigned saturate -- for disassembly only
2895
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002896def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2897 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002898 bits<4> Rd;
2899 bits<5> sat_imm;
2900 bits<4> Rn;
2901 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002902 let Inst{27-21} = 0b0110101;
Bob Wilsonadd513112010-08-11 23:10:46 +00002903 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002904 let Inst{20-16} = sat_imm;
2905 let Inst{15-12} = Rd;
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002906 let Inst{11-7} = sh{4-0};
2907 let Inst{6} = sh{5};
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002908 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002909}
2910
Jim Grosbach475c6db2011-07-25 23:09:14 +00002911def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach801e0a32011-07-22 23:16:18 +00002912 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002913 bits<4> Rd;
2914 bits<4> sat_imm;
2915 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002916 let Inst{27-20} = 0b01101010;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002917 let Inst{11-4} = 0b11110011;
2918 let Inst{15-12} = Rd;
2919 let Inst{19-16} = sat_imm;
2920 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002921}
2922
Jim Grosbach57e2d3c2011-07-27 22:34:17 +00002923def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002924 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002925 bits<4> Rd;
2926 bits<5> sat_imm;
2927 bits<4> Rn;
2928 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002929 let Inst{27-21} = 0b0110111;
Bob Wilsonadd513112010-08-11 23:10:46 +00002930 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002931 let Inst{15-12} = Rd;
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002932 let Inst{11-7} = sh{4-0};
2933 let Inst{6} = sh{5};
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002934 let Inst{20-16} = sat_imm;
2935 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002936}
2937
Jim Grosbach57e2d3c2011-07-27 22:34:17 +00002938def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002939 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002940 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002941 bits<4> Rd;
2942 bits<4> sat_imm;
2943 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002944 let Inst{27-20} = 0b01101110;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002945 let Inst{11-4} = 0b11110011;
2946 let Inst{15-12} = Rd;
2947 let Inst{19-16} = sat_imm;
2948 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002949}
Evan Cheng10043e22007-01-19 07:51:42 +00002950
Bob Wilsonadd513112010-08-11 23:10:46 +00002951def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2952def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begemanc4a96c02010-07-29 22:48:09 +00002953
Evan Cheng10043e22007-01-19 07:51:42 +00002954//===----------------------------------------------------------------------===//
2955// Bitwise Instructions.
2956//
2957
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002958defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002959 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbachb5ee3112011-06-27 19:09:15 +00002960 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002961defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002962 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbachb5ee3112011-06-27 19:09:15 +00002963 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002964defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002965 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbachb5ee3112011-06-27 19:09:15 +00002966 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002967defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002968 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbachb5ee3112011-06-27 19:09:15 +00002969 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Cheng10043e22007-01-19 07:51:42 +00002970
Jim Grosbachbfb439b2011-07-28 19:46:12 +00002971// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
2972// like in the actual instruction encoding. The complexity of mapping the mask
2973// to the lsb/msb pair should be handled by ISel, not encapsulated in the
2974// instruction description.
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002975def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson651b2302011-07-13 23:22:26 +00002976 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002977 "bfc", "\t$Rd, $imm", "$src = $Rd",
2978 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng40398232009-07-06 22:23:46 +00002979 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002980 bits<4> Rd;
2981 bits<10> imm;
Evan Cheng40398232009-07-06 22:23:46 +00002982 let Inst{27-21} = 0b0111110;
2983 let Inst{6-0} = 0b0011111;
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002984 let Inst{15-12} = Rd;
2985 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachbfb439b2011-07-28 19:46:12 +00002986 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng40398232009-07-06 22:23:46 +00002987}
2988
Johnny Chen036b2f62010-02-17 06:31:48 +00002989// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002990def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson651b2302011-07-13 23:22:26 +00002991 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002992 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2993 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach11013ed2010-07-16 23:05:05 +00002994 bf_inv_mask_imm:$imm))]>,
Johnny Chen036b2f62010-02-17 06:31:48 +00002995 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002996 bits<4> Rd;
2997 bits<4> Rn;
2998 bits<10> imm;
Johnny Chen036b2f62010-02-17 06:31:48 +00002999 let Inst{27-21} = 0b0111110;
3000 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach5edb03e2010-10-21 22:03:21 +00003001 let Inst{15-12} = Rd;
3002 let Inst{11-7} = imm{4-0}; // lsb
3003 let Inst{20-16} = imm{9-5}; // width
3004 let Inst{3-0} = Rn;
Johnny Chen036b2f62010-02-17 06:31:48 +00003005}
3006
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +00003007// GNU as only supports this form of bfi (w/ 4 arguments)
3008let isAsmParserOnly = 1 in
3009def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
3010 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson651b2302011-07-13 23:22:26 +00003011 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +00003012 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3013 []>, Requires<[IsARM, HasV6T2]> {
3014 bits<4> Rd;
3015 bits<4> Rn;
3016 bits<5> lsb;
3017 bits<5> width;
3018 let Inst{27-21} = 0b0111110;
3019 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3020 let Inst{15-12} = Rd;
3021 let Inst{11-7} = lsb;
3022 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3023 let Inst{3-0} = Rn;
3024}
3025
Jim Grosbacha97becf2010-10-21 22:19:32 +00003026def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3027 "mvn", "\t$Rd, $Rm",
3028 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3029 bits<4> Rd;
3030 bits<4> Rm;
Johnny Chenb3562f72010-01-31 11:22:28 +00003031 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00003032 let Inst{19-16} = 0b0000;
Johnny Chen3467dcb2009-11-07 00:54:36 +00003033 let Inst{11-4} = 0b00000000;
Jim Grosbacha97becf2010-10-21 22:19:32 +00003034 let Inst{15-12} = Rd;
3035 let Inst{3-0} = Rm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00003036}
Jim Grosbachc8c63912011-08-02 18:16:36 +00003037def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3038 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +00003039 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbacha97becf2010-10-21 22:19:32 +00003040 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00003041 bits<12> shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00003042 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00003043 let Inst{19-16} = 0b0000;
3044 let Inst{15-12} = Rd;
Owen Andersonb595ed02011-07-21 18:54:16 +00003045 let Inst{11-5} = shift{11-5};
3046 let Inst{4} = 0;
3047 let Inst{3-0} = shift{3-0};
3048}
Jim Grosbachc8c63912011-08-02 18:16:36 +00003049def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3050 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Andersonb595ed02011-07-21 18:54:16 +00003051 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3052 bits<4> Rd;
3053 bits<12> shift;
3054 let Inst{25} = 0;
3055 let Inst{19-16} = 0b0000;
3056 let Inst{15-12} = Rd;
3057 let Inst{11-8} = shift{11-8};
3058 let Inst{7} = 0;
3059 let Inst{6-5} = shift{6-5};
3060 let Inst{4} = 1;
3061 let Inst{3-0} = shift{3-0};
Johnny Chenb3562f72010-01-31 11:22:28 +00003062}
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003063let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbacha97becf2010-10-21 22:19:32 +00003064def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3065 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3066 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3067 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00003068 bits<12> imm;
3069 let Inst{25} = 1;
3070 let Inst{19-16} = 0b0000;
3071 let Inst{15-12} = Rd;
3072 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00003073}
Evan Cheng10043e22007-01-19 07:51:42 +00003074
3075def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3076 (BICri GPR:$src, so_imm_not:$imm)>;
3077
3078//===----------------------------------------------------------------------===//
3079// Multiply Instructions.
3080//
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003081class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3082 string opc, string asm, list<dag> pattern>
3083 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3084 bits<4> Rd;
3085 bits<4> Rm;
3086 bits<4> Rn;
3087 let Inst{19-16} = Rd;
3088 let Inst{11-8} = Rm;
3089 let Inst{3-0} = Rn;
3090}
3091class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3092 string opc, string asm, list<dag> pattern>
3093 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3094 bits<4> RdLo;
3095 bits<4> RdHi;
3096 bits<4> Rm;
3097 bits<4> Rn;
Jim Grosbach22261602010-10-22 17:16:17 +00003098 let Inst{19-16} = RdHi;
3099 let Inst{15-12} = RdLo;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003100 let Inst{11-8} = Rm;
3101 let Inst{3-0} = Rn;
3102}
Evan Cheng10043e22007-01-19 07:51:42 +00003103
Jim Grosbach95dee402011-07-08 17:40:42 +00003104// FIXME: The v5 pseudos are only necessary for the additional Constraint
3105// property. Remove them when it's possible to add those properties
3106// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00003107let isCommutable = 1 in {
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003108def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3109 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00003110 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen782a60c12011-04-04 23:57:05 +00003111 Requires<[IsARM, HasV6]> {
3112 let Inst{15-12} = 0b0000;
3113}
Evan Cheng10043e22007-01-19 07:51:42 +00003114
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00003115let Constraints = "@earlyclobber $Rd" in
Jim Grosbach95dee402011-07-08 17:40:42 +00003116def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3117 pred:$p, cc_out:$s),
Owen Anderson651b2302011-07-13 23:22:26 +00003118 4, IIC_iMUL32,
Jim Grosbach95dee402011-07-08 17:40:42 +00003119 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3120 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbach4db363a2011-07-06 20:57:35 +00003121 Requires<[IsARM, NoV6]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00003122}
3123
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003124def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3125 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00003126 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3127 Requires<[IsARM, HasV6]> {
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003128 bits<4> Ra;
3129 let Inst{15-12} = Ra;
3130}
Evan Cheng10043e22007-01-19 07:51:42 +00003131
Jim Grosbach95dee402011-07-08 17:40:42 +00003132let Constraints = "@earlyclobber $Rd" in
3133def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3134 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson651b2302011-07-13 23:22:26 +00003135 4, IIC_iMAC32,
Jim Grosbach95dee402011-07-08 17:40:42 +00003136 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3137 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3138 Requires<[IsARM, NoV6]>;
3139
Jim Grosbach48bf4f82010-11-19 22:22:37 +00003140def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3141 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3142 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003143 Requires<[IsARM, HasV6T2]> {
3144 bits<4> Rd;
3145 bits<4> Rm;
3146 bits<4> Rn;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00003147 bits<4> Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003148 let Inst{19-16} = Rd;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00003149 let Inst{15-12} = Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003150 let Inst{11-8} = Rm;
3151 let Inst{3-0} = Rn;
3152}
Evan Chenge63b0e62009-07-06 22:05:45 +00003153
Evan Cheng10043e22007-01-19 07:51:42 +00003154// Extra precision multiplies with low / high results
Evan Chengd93b5b62009-06-12 20:46:18 +00003155let neverHasSideEffects = 1 in {
Evan Cheng5bf90112009-06-26 00:19:44 +00003156let isCommutable = 1 in {
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003157def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach95dee402011-07-08 17:40:42 +00003158 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00003159 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3160 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00003161
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003162def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach95dee402011-07-08 17:40:42 +00003163 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00003164 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3165 Requires<[IsARM, HasV6]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00003166
3167let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3168def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3169 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson651b2302011-07-13 23:22:26 +00003170 4, IIC_iMUL64, [],
Jim Grosbach95dee402011-07-08 17:40:42 +00003171 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3172 Requires<[IsARM, NoV6]>;
3173
3174def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3175 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson651b2302011-07-13 23:22:26 +00003176 4, IIC_iMUL64, [],
Jim Grosbach95dee402011-07-08 17:40:42 +00003177 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3178 Requires<[IsARM, NoV6]>;
3179}
Evan Cheng5bf90112009-06-26 00:19:44 +00003180}
Evan Cheng10043e22007-01-19 07:51:42 +00003181
3182// Multiply + accumulate
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003183def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3184 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00003185 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3186 Requires<[IsARM, HasV6]>;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003187def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3188 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00003189 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3190 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00003191
Jim Grosbache2ec62e2010-10-21 22:52:30 +00003192def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3193 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3194 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3195 Requires<[IsARM, HasV6]> {
3196 bits<4> RdLo;
3197 bits<4> RdHi;
3198 bits<4> Rm;
3199 bits<4> Rn;
3200 let Inst{19-16} = RdLo;
3201 let Inst{15-12} = RdHi;
3202 let Inst{11-8} = Rm;
3203 let Inst{3-0} = Rn;
3204}
Jim Grosbach95dee402011-07-08 17:40:42 +00003205
3206let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3207def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3208 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson651b2302011-07-13 23:22:26 +00003209 4, IIC_iMAC64, [],
Jim Grosbach95dee402011-07-08 17:40:42 +00003210 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3211 Requires<[IsARM, NoV6]>;
3212def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3213 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson651b2302011-07-13 23:22:26 +00003214 4, IIC_iMAC64, [],
Jim Grosbach95dee402011-07-08 17:40:42 +00003215 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3216 Requires<[IsARM, NoV6]>;
3217def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3218 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00003219 4, IIC_iMAC64, [],
Jim Grosbach95dee402011-07-08 17:40:42 +00003220 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3221 Requires<[IsARM, NoV6]>;
3222}
3223
Evan Chengd93b5b62009-06-12 20:46:18 +00003224} // neverHasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00003225
3226// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +00003227def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3228 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3229 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Cheng2686c8f2008-11-06 01:21:28 +00003230 Requires<[IsARM, HasV6]> {
Evan Cheng2686c8f2008-11-06 01:21:28 +00003231 let Inst{15-12} = 0b1111;
3232}
Evan Cheng9d41b312007-07-10 18:08:01 +00003233
Jim Grosbach22261602010-10-22 17:16:17 +00003234def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3235 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00003236 [/* For disassembly only; pattern left blank */]>,
3237 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00003238 let Inst{15-12} = 0b1111;
3239}
3240
Jim Grosbach22261602010-10-22 17:16:17 +00003241def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3242 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3243 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3244 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3245 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00003246
Jim Grosbach22261602010-10-22 17:16:17 +00003247def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3248 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3249 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00003250 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00003251 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00003252
Jim Grosbach22261602010-10-22 17:16:17 +00003253def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3254 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3255 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3256 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3257 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00003258
Jim Grosbach22261602010-10-22 17:16:17 +00003259def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3260 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3261 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00003262 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00003263 Requires<[IsARM, HasV6]>;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00003264
Raul Herbster73489272007-08-30 23:25:47 +00003265multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach6956a602010-10-22 18:35:16 +00003266 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3267 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3268 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3269 (sext_inreg GPR:$Rm, i16)))]>,
3270 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00003271
Jim Grosbach6956a602010-10-22 18:35:16 +00003272 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3273 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3274 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3275 (sra GPR:$Rm, (i32 16))))]>,
3276 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00003277
Jim Grosbach6956a602010-10-22 18:35:16 +00003278 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3279 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3280 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3281 (sext_inreg GPR:$Rm, i16)))]>,
3282 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00003283
Jim Grosbach6956a602010-10-22 18:35:16 +00003284 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3285 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3286 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3287 (sra GPR:$Rm, (i32 16))))]>,
3288 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00003289
Jim Grosbach6956a602010-10-22 18:35:16 +00003290 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3291 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3292 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3293 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3294 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00003295
Jim Grosbach6956a602010-10-22 18:35:16 +00003296 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3297 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3298 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3299 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3300 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +00003301}
3302
Raul Herbster73489272007-08-30 23:25:47 +00003303
3304multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbache967c0a2010-11-11 01:27:41 +00003305 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00003306 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3307 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3308 [(set GPR:$Rd, (add GPR:$Ra,
3309 (opnode (sext_inreg GPR:$Rn, i16),
3310 (sext_inreg GPR:$Rm, i16))))]>,
3311 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00003312
Jim Grosbache967c0a2010-11-11 01:27:41 +00003313 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00003314 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3315 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3316 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3317 (sra GPR:$Rm, (i32 16)))))]>,
3318 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00003319
Jim Grosbache967c0a2010-11-11 01:27:41 +00003320 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00003321 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3322 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3323 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3324 (sext_inreg GPR:$Rm, i16))))]>,
3325 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00003326
Jim Grosbache967c0a2010-11-11 01:27:41 +00003327 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00003328 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3329 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3330 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3331 (sra GPR:$Rm, (i32 16)))))]>,
3332 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00003333
Jim Grosbache967c0a2010-11-11 01:27:41 +00003334 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00003335 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3336 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3337 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3338 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3339 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00003340
Jim Grosbache967c0a2010-11-11 01:27:41 +00003341 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00003342 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3343 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3344 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3345 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3346 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +00003347}
Rafael Espindola778769a2006-09-08 12:47:03 +00003348
Raul Herbster73489272007-08-30 23:25:47 +00003349defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3350defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003351
Johnny Chendc2051c2010-02-12 21:59:23 +00003352// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach6956a602010-10-22 18:35:16 +00003353def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3354 (ins GPR:$Rn, GPR:$Rm),
3355 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00003356 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00003357 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00003358
Jim Grosbach6956a602010-10-22 18:35:16 +00003359def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3360 (ins GPR:$Rn, GPR:$Rm),
3361 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00003362 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00003363 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00003364
Jim Grosbach6956a602010-10-22 18:35:16 +00003365def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3366 (ins GPR:$Rn, GPR:$Rm),
3367 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00003368 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00003369 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00003370
Jim Grosbach6956a602010-10-22 18:35:16 +00003371def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3372 (ins GPR:$Rn, GPR:$Rm),
3373 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00003374 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00003375 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00003376
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00003377// Helper class for AI_smld -- for disassembly only
Jim Grosbach2b805432010-10-22 19:15:30 +00003378class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3379 InstrItinClass itin, string opc, string asm>
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00003380 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach2b805432010-10-22 19:15:30 +00003381 bits<4> Rn;
3382 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00003383 let Inst{27-23} = 0b01110;
Jim Grosbachd7c8c352011-07-22 20:11:20 +00003384 let Inst{22} = long;
3385 let Inst{21-20} = 0b00;
Jim Grosbach2b805432010-10-22 19:15:30 +00003386 let Inst{11-8} = Rm;
Jim Grosbachd7c8c352011-07-22 20:11:20 +00003387 let Inst{7} = 0;
3388 let Inst{6} = sub;
3389 let Inst{5} = swap;
3390 let Inst{4} = 1;
Jim Grosbach2b805432010-10-22 19:15:30 +00003391 let Inst{3-0} = Rn;
3392}
3393class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3394 InstrItinClass itin, string opc, string asm>
3395 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3396 bits<4> Rd;
3397 let Inst{15-12} = 0b1111;
3398 let Inst{19-16} = Rd;
3399}
3400class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3401 InstrItinClass itin, string opc, string asm>
3402 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3403 bits<4> Ra;
Jim Grosbachd7c8c352011-07-22 20:11:20 +00003404 bits<4> Rd;
3405 let Inst{19-16} = Rd;
Jim Grosbach2b805432010-10-22 19:15:30 +00003406 let Inst{15-12} = Ra;
3407}
3408class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3409 InstrItinClass itin, string opc, string asm>
3410 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3411 bits<4> RdLo;
3412 bits<4> RdHi;
3413 let Inst{19-16} = RdHi;
3414 let Inst{15-12} = RdLo;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00003415}
3416
3417multiclass AI_smld<bit sub, string opc> {
3418
Jim Grosbach2b805432010-10-22 19:15:30 +00003419 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3420 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00003421
Jim Grosbach2b805432010-10-22 19:15:30 +00003422 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3423 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00003424
Jim Grosbach2b805432010-10-22 19:15:30 +00003425 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3426 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3427 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00003428
Jim Grosbach2b805432010-10-22 19:15:30 +00003429 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3430 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3431 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00003432
3433}
3434
3435defm SMLA : AI_smld<0, "smla">;
3436defm SMLS : AI_smld<1, "smls">;
3437
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00003438multiclass AI_sdml<bit sub, string opc> {
3439
Jim Grosbach2b805432010-10-22 19:15:30 +00003440 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3441 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3442 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3443 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00003444}
3445
3446defm SMUA : AI_sdml<0, "smua">;
3447defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola3874a162006-10-13 13:14:59 +00003448
Evan Cheng10043e22007-01-19 07:51:42 +00003449//===----------------------------------------------------------------------===//
3450// Misc. Arithmetic Instructions.
3451//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +00003452
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003453def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3454 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3455 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00003456
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003457def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3458 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3459 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3460 Requires<[IsARM, HasV6T2]>;
Jim Grosbach8546ec92010-01-18 19:58:49 +00003461
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003462def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3463 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3464 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00003465
Evan Cheng4c0bd962011-06-21 06:01:08 +00003466let AddedComplexity = 5 in
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003467def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3468 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00003469 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003470 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003471
Evan Cheng4c0bd962011-06-21 06:01:08 +00003472let AddedComplexity = 5 in
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003473def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3474 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00003475 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003476 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003477
Evan Cheng678b6912011-06-15 17:17:48 +00003478def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3479 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3480 (REVSH GPR:$Rm)>;
3481
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003482def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbacha288b1c2011-07-20 21:40:26 +00003483 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3484 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003485 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach94df3be2011-07-20 20:49:03 +00003486 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003487 0xFFFF0000)))]>,
3488 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003489
Evan Cheng10043e22007-01-19 07:51:42 +00003490// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003491def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3492 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3493def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha98f8002011-07-20 20:32:09 +00003494 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilson942b10f2010-08-17 17:23:19 +00003495
Bob Wilson804f6152010-08-16 22:26:55 +00003496// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3497// will match the pattern below.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003498def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbacha288b1c2011-07-20 21:40:26 +00003499 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3500 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003501 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach94df3be2011-07-20 20:49:03 +00003502 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003503 0xFFFF)))]>,
3504 Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003505
Evan Cheng10043e22007-01-19 07:51:42 +00003506// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3507// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson804f6152010-08-16 22:26:55 +00003508def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha98f8002011-07-20 20:32:09 +00003509 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Cheng10043e22007-01-19 07:51:42 +00003510def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilson942b10f2010-08-17 17:23:19 +00003511 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha98f8002011-07-20 20:32:09 +00003512 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00003513
Evan Cheng10043e22007-01-19 07:51:42 +00003514//===----------------------------------------------------------------------===//
3515// Comparison Instructions...
3516//
Rafael Espindola57d109f2006-10-10 18:55:14 +00003517
Jim Grosbachb7c01f52008-10-14 20:36:24 +00003518defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng2259d672010-09-29 00:49:25 +00003519 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Chengf7c6eff2007-08-07 01:37:15 +00003520 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003521
Jim Grosbach327cf8e2010-12-07 20:41:06 +00003522// ARMcmpZ can re-use the above instruction definitions.
3523def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3524 (CMPri GPR:$src, so_imm:$imm)>;
3525def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3526 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Andersonb595ed02011-07-21 18:54:16 +00003527def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3528 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3529def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3530 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach327cf8e2010-12-07 20:41:06 +00003531
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003532// FIXME: We have to be careful when using the CMN instruction and comparison
3533// with 0. One would expect these two pieces of code should give identical
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003534// results:
3535//
3536// rsbs r1, r1, 0
3537// cmp r0, r1
3538// mov r0, #0
3539// it ls
3540// mov r0, #1
3541//
3542// and:
Jim Grosbach696fe9d2010-10-22 23:48:29 +00003543//
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003544// cmn r0, r1
3545// mov r0, #0
3546// it ls
3547// mov r0, #1
3548//
3549// However, the CMN gives the *opposite* result when r1 is 0. This is because
3550// the carry flag is set in the CMP case but not in the CMN case. In short, the
3551// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3552// value of r0 and the carry bit (because the "carry bit" parameter to
3553// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3554// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3555// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3556// parameter to AddWithCarry is defined as 0).
3557//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003558// When x is 0 and unsigned:
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003559//
3560// x = 0
3561// ~x = 0xFFFF FFFF
3562// ~x + 1 = 0x1 0000 0000
3563// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3564//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003565// Therefore, we should disable CMN when comparing against zero, until we can
3566// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3567// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003568//
3569// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3570//
3571// This is related to <rdar://problem/7569620>.
3572//
Jim Grosbach267430f2010-01-22 00:08:13 +00003573//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3574// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00003575
Evan Cheng10043e22007-01-19 07:51:42 +00003576// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Cheng47b546d2008-11-06 08:47:38 +00003577defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng2259d672010-09-29 00:49:25 +00003578 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003579 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Cheng47b546d2008-11-06 08:47:38 +00003580defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng2259d672010-09-29 00:49:25 +00003581 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003582 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003583
David Goodwindbf11ba2009-06-29 15:33:01 +00003584defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng2259d672010-09-29 00:49:25 +00003585 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwindbf11ba2009-06-29 15:33:01 +00003586 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00003587
Jim Grosbach267430f2010-01-22 00:08:13 +00003588//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3589// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003590
David Goodwindbf11ba2009-06-29 15:33:01 +00003591def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbach267430f2010-01-22 00:08:13 +00003592 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003593
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003594// Pseudo i64 compares for some floating point compares.
3595let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3596 Defs = [CPSR] in {
3597def BCCi64 : PseudoInst<(outs),
Jim Grosbach62800a92010-08-17 18:39:16 +00003598 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003599 IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003600 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3601
3602def BCCZi64 : PseudoInst<(outs),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003603 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003604 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3605} // usesCustomInserter
3606
Rafael Espindolab5093882006-10-07 14:24:52 +00003607
Evan Cheng10043e22007-01-19 07:51:42 +00003608// Conditional moves
Evan Chengaa3b8012007-07-05 07:13:32 +00003609// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00003610// a two-value operand where a dag node expects two operands. :(
Owen Anderson2c5df612010-09-23 23:45:25 +00003611let neverHasSideEffects = 1 in {
Jim Grosbach62a7b472011-03-10 23:56:09 +00003612def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00003613 4, IIC_iCMOVr,
Jim Grosbach62a7b472011-03-10 23:56:09 +00003614 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3615 RegConstraint<"$false = $Rd">;
Owen Andersonb595ed02011-07-21 18:54:16 +00003616def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3617 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00003618 4, IIC_iCMOVsr,
Jim Grosbachc8c63912011-08-02 18:16:36 +00003619 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3620 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach62a7b472011-03-10 23:56:09 +00003621 RegConstraint<"$false = $Rd">;
Owen Andersonb595ed02011-07-21 18:54:16 +00003622def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3623 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3624 4, IIC_iCMOVsr,
Jim Grosbachc8c63912011-08-02 18:16:36 +00003625 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3626 imm:$cc, CCR:$ccr))*/]>,
Owen Andersonb595ed02011-07-21 18:54:16 +00003627 RegConstraint<"$false = $Rd">;
3628
Jim Grosbach742adc32010-10-07 00:42:42 +00003629
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003630let isMoveImm = 1 in
Jim Grosbachd0254982011-03-11 01:09:28 +00003631def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00003632 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00003633 4, IIC_iMOVi,
Jim Grosbachd0254982011-03-11 01:09:28 +00003634 []>,
3635 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003636
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003637let isMoveImm = 1 in
Jim Grosbachd0254982011-03-11 01:09:28 +00003638def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3639 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00003640 4, IIC_iCMOVi,
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003641 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd0254982011-03-11 01:09:28 +00003642 RegConstraint<"$false = $Rd">;
Evan Cheng0fc80842010-11-12 22:42:47 +00003643
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003644// Two instruction predicate mov immediate.
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003645let isMoveImm = 1 in
Jim Grosbachf541bfd2011-03-11 18:00:42 +00003646def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3647 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00003648 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003649
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003650let isMoveImm = 1 in
Jim Grosbachfa56bca2011-03-11 19:55:55 +00003651def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3652 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00003653 4, IIC_iCMOVi,
Evan Cheng0fc80842010-11-12 22:42:47 +00003654 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachfa56bca2011-03-11 19:55:55 +00003655 RegConstraint<"$false = $Rd">;
Owen Anderson2c5df612010-09-23 23:45:25 +00003656} // neverHasSideEffects
Rafael Espindola40f5dd22006-10-07 13:46:42 +00003657
Jim Grosbach53e88542009-12-10 00:11:09 +00003658//===----------------------------------------------------------------------===//
3659// Atomic operations intrinsics
3660//
3661
Jim Grosbacheeaab222011-07-25 20:38:18 +00003662def MemBarrierOptOperand : AsmOperandClass {
3663 let Name = "MemBarrierOpt";
3664 let ParserMethod = "parseMemBarrierOptOperand";
3665}
Bob Wilson7ed59712010-10-30 00:54:37 +00003666def memb_opt : Operand<i32> {
3667 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003668 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003669}
Jim Grosbach53e88542009-12-10 00:11:09 +00003670
Bob Wilson7ed59712010-10-30 00:54:37 +00003671// memory barriers protect the atomic sequences
3672let hasSideEffects = 1 in {
3673def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3674 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3675 Requires<[IsARM, HasDB]> {
3676 bits<4> opt;
3677 let Inst{31-4} = 0xf57ff05;
3678 let Inst{3-0} = opt;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003679}
Jim Grosbach53e88542009-12-10 00:11:09 +00003680}
Rafael Espindolad15c8922006-10-10 12:56:00 +00003681
Bob Wilson7ed59712010-10-30 00:54:37 +00003682def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach199b6832011-07-13 23:33:10 +00003683 "dsb", "\t$opt", []>,
Bob Wilson7ed59712010-10-30 00:54:37 +00003684 Requires<[IsARM, HasDB]> {
3685 bits<4> opt;
3686 let Inst{31-4} = 0xf57ff04;
3687 let Inst{3-0} = opt;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003688}
3689
Jim Grosbach199b6832011-07-13 23:33:10 +00003690// ISB has only full system option
Jim Grosbachb2182022011-07-14 18:00:31 +00003691def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3692 "isb", "\t$opt", []>,
Bob Wilson7ed59712010-10-30 00:54:37 +00003693 Requires<[IsARM, HasDB]> {
Jim Grosbachb2182022011-07-14 18:00:31 +00003694 bits<4> opt;
Johnny Chen8e8f1c12010-08-12 20:46:17 +00003695 let Inst{31-4} = 0xf57ff06;
Jim Grosbachb2182022011-07-14 18:00:31 +00003696 let Inst{3-0} = opt;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003697}
3698
Jim Grosbachafdddae2009-12-11 18:52:41 +00003699let usesCustomInserter = 1 in {
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003700 let Uses = [CPSR] in {
3701 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003702 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003703 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3704 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003705 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003706 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3707 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003708 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003709 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3710 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003711 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003712 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3713 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003714 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003715 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3716 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003717 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003718 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachd4b733e2011-04-26 19:44:18 +00003719 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3720 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3721 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3722 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3723 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3724 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3725 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3726 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3727 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3728 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3729 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3730 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003731 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003732 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003733 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3734 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003735 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003736 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3737 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003738 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003739 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3740 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003741 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003742 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3743 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003744 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003745 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3746 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003747 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003748 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachd4b733e2011-04-26 19:44:18 +00003749 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3750 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3751 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3752 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3753 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3754 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3755 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3756 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3757 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3758 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3759 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3760 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003761 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003762 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003763 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3764 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003765 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003766 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3767 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003768 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003769 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3770 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003771 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003772 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3773 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003774 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003775 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3776 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003777 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003778 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachd4b733e2011-04-26 19:44:18 +00003779 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3780 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3781 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3782 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3783 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3784 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3785 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3786 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3787 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3788 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3789 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3790 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003791
3792 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003793 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003794 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3795 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003796 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003797 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3798 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003799 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003800 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3801
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003802 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003803 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003804 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3805 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003806 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003807 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3808 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003809 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003810 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3811}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003812}
3813
3814let mayLoad = 1 in {
Jim Grosbach9ec152b2011-08-02 18:07:32 +00003815def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3816 NoItinerary,
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003817 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachc8c63912011-08-02 18:16:36 +00003818def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3819 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbachd3595712011-08-03 23:50:40 +00003820def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3821 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003822let hasExtraDefRegAllocReq = 1 in
Jim Grosbach9ec152b2011-08-02 18:07:32 +00003823def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003824 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003825}
3826
Jim Grosbach4e57b522010-10-29 19:58:57 +00003827let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbach9ec152b2011-08-02 18:07:32 +00003828def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003829 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach9ec152b2011-08-02 18:07:32 +00003830def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003831 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach9ec152b2011-08-02 18:07:32 +00003832def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003833 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003834}
3835
3836let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach4e57b522010-10-29 19:58:57 +00003837def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbach9ec152b2011-08-02 18:07:32 +00003838 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003839 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003840
Johnny Chen1d793a52010-02-17 22:37:58 +00003841// Clear-Exclusive is for disassembly only.
3842def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3843 [/* For disassembly only; pattern left blank */]>,
3844 Requires<[IsARM, HasV7]> {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003845 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chen1d793a52010-02-17 22:37:58 +00003846}
3847
Jim Grosbach15e8d742011-07-26 17:15:11 +00003848// SWP/SWPB are deprecated in V6/V7.
Jim Grosbachdbc1c542011-07-26 17:11:05 +00003849let mayLoad = 1, mayStore = 1 in {
Jim Grosbach9ec152b2011-08-02 18:07:32 +00003850def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3851 "swp", []>;
3852def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3853 "swpb", []>;
Johnny Chenbdf1b952010-02-12 20:48:24 +00003854}
3855
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00003856//===----------------------------------------------------------------------===//
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003857// Coprocessor Instructions.
Johnny Chen905a2d72010-02-12 01:44:23 +00003858//
3859
Jim Grosbach31756c22011-07-13 22:01:08 +00003860def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3861 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003862 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00003863 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3864 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003865 bits<4> opc1;
3866 bits<4> CRn;
3867 bits<4> CRd;
3868 bits<4> cop;
3869 bits<3> opc2;
3870 bits<4> CRm;
3871
3872 let Inst{3-0} = CRm;
3873 let Inst{4} = 0;
3874 let Inst{7-5} = opc2;
3875 let Inst{11-8} = cop;
3876 let Inst{15-12} = CRd;
3877 let Inst{19-16} = CRn;
3878 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003879}
3880
Jim Grosbach31756c22011-07-13 22:01:08 +00003881def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3882 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003883 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00003884 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3885 imm:$CRm, imm:$opc2)]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003886 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003887 bits<4> opc1;
3888 bits<4> CRn;
3889 bits<4> CRd;
3890 bits<4> cop;
3891 bits<3> opc2;
3892 bits<4> CRm;
3893
3894 let Inst{3-0} = CRm;
3895 let Inst{4} = 0;
3896 let Inst{7-5} = opc2;
3897 let Inst{11-8} = cop;
3898 let Inst{15-12} = CRd;
3899 let Inst{19-16} = CRn;
3900 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003901}
3902
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00003903class ACI<dag oops, dag iops, string opc, string asm,
3904 IndexMode im = IndexModeNone>
Owen Anderson651b2302011-07-13 23:22:26 +00003905 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbachd3595712011-08-03 23:50:40 +00003906 opc, asm, "", []> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003907 let Inst{27-25} = 0b110;
3908}
3909
Johnny Chena6129b42011-04-04 23:39:08 +00003910multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen46c39d42010-02-16 20:04:27 +00003911
3912 def _OFFSET : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003913 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3914 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003915 let Inst{31-28} = op31_28;
3916 let Inst{24} = 1; // P = 1
3917 let Inst{21} = 0; // W = 0
3918 let Inst{22} = 0; // D = 0
3919 let Inst{20} = load;
3920 }
3921
3922 def _PRE : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003923 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3924 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003925 let Inst{31-28} = op31_28;
3926 let Inst{24} = 1; // P = 1
3927 let Inst{21} = 1; // W = 1
3928 let Inst{22} = 0; // D = 0
3929 let Inst{20} = load;
3930 }
3931
3932 def _POST : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003933 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3934 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003935 let Inst{31-28} = op31_28;
3936 let Inst{24} = 0; // P = 0
3937 let Inst{21} = 1; // W = 1
3938 let Inst{22} = 0; // D = 0
3939 let Inst{20} = load;
3940 }
3941
3942 def _OPTION : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003943 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3944 ops),
3945 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003946 let Inst{31-28} = op31_28;
3947 let Inst{24} = 0; // P = 0
3948 let Inst{23} = 1; // U = 1
3949 let Inst{21} = 0; // W = 0
3950 let Inst{22} = 0; // D = 0
3951 let Inst{20} = load;
3952 }
3953
3954 def L_OFFSET : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003955 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3956 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003957 let Inst{31-28} = op31_28;
3958 let Inst{24} = 1; // P = 1
3959 let Inst{21} = 0; // W = 0
3960 let Inst{22} = 1; // D = 1
3961 let Inst{20} = load;
3962 }
3963
3964 def L_PRE : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003965 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3966 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3967 IndexModePre> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003968 let Inst{31-28} = op31_28;
3969 let Inst{24} = 1; // P = 1
3970 let Inst{21} = 1; // W = 1
3971 let Inst{22} = 1; // D = 1
3972 let Inst{20} = load;
3973 }
3974
3975 def L_POST : ACI<(outs),
Jim Grosbachd3595712011-08-03 23:50:40 +00003976 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
3977 i32imm:$offset), ops),
3978 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chena6129b42011-04-04 23:39:08 +00003979 IndexModePost> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003980 let Inst{31-28} = op31_28;
3981 let Inst{24} = 0; // P = 0
3982 let Inst{21} = 1; // W = 1
3983 let Inst{22} = 1; // D = 1
3984 let Inst{20} = load;
3985 }
3986
3987 def L_OPTION : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003988 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3989 ops),
3990 !strconcat(!strconcat(opc, "l"), cond),
3991 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003992 let Inst{31-28} = op31_28;
3993 let Inst{24} = 0; // P = 0
3994 let Inst{23} = 1; // U = 1
3995 let Inst{21} = 0; // W = 0
3996 let Inst{22} = 1; // D = 1
3997 let Inst{20} = load;
3998 }
3999}
4000
Johnny Chena6129b42011-04-04 23:39:08 +00004001defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4002defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4003defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4004defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen46c39d42010-02-16 20:04:27 +00004005
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004006//===----------------------------------------------------------------------===//
4007// Move between coprocessor and ARM core register -- for disassembly only
4008//
4009
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004010class MovRCopro<string opc, bit direction, dag oops, dag iops,
4011 list<dag> pattern>
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00004012 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004013 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004014 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00004015 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004016
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004017 bits<4> Rt;
4018 bits<4> cop;
4019 bits<3> opc1;
4020 bits<3> opc2;
4021 bits<4> CRm;
4022 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004023
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004024 let Inst{15-12} = Rt;
4025 let Inst{11-8} = cop;
4026 let Inst{23-21} = opc1;
4027 let Inst{7-5} = opc2;
4028 let Inst{3-0} = CRm;
4029 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00004030}
4031
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00004032def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004033 (outs),
Jim Grosbachd37d2022011-07-14 21:19:17 +00004034 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4035 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004036 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4037 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00004038def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004039 (outs GPR:$Rt),
Jim Grosbach7d1e5f12011-07-19 20:35:35 +00004040 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4041 imm0_7:$opc2), []>;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004042
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +00004043def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4044 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4045
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004046class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4047 list<dag> pattern>
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00004048 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004049 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen905a2d72010-02-12 01:44:23 +00004050 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004051 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00004052 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004053
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004054 bits<4> Rt;
4055 bits<4> cop;
4056 bits<3> opc1;
4057 bits<3> opc2;
4058 bits<4> CRm;
4059 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004060
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004061 let Inst{15-12} = Rt;
4062 let Inst{11-8} = cop;
4063 let Inst{23-21} = opc1;
4064 let Inst{7-5} = opc2;
4065 let Inst{3-0} = CRm;
4066 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00004067}
4068
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00004069def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004070 (outs),
Jim Grosbachd37d2022011-07-14 21:19:17 +00004071 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4072 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004073 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4074 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00004075def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004076 (outs GPR:$Rt),
Jim Grosbach7d1e5f12011-07-19 20:35:35 +00004077 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4078 imm0_7:$opc2), []>;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004079
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +00004080def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4081 imm:$CRm, imm:$opc2),
4082 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4083
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004084class MovRRCopro<string opc, bit direction,
4085 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbach26e74492011-07-14 21:26:42 +00004086 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004087 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004088 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004089 let Inst{23-21} = 0b010;
4090 let Inst{20} = direction;
4091
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004092 bits<4> Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004093 bits<4> Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004094 bits<4> cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004095 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004096 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004097
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004098 let Inst{15-12} = Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004099 let Inst{19-16} = Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004100 let Inst{11-8} = cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004101 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004102 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00004103}
4104
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004105def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4106 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4107 imm:$CRm)]>;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004108def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4109
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004110class MovRRCopro2<string opc, bit direction,
4111 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbach26e74492011-07-14 21:26:42 +00004112 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004113 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4114 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen905a2d72010-02-12 01:44:23 +00004115 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004116 let Inst{23-21} = 0b010;
4117 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00004118
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004119 bits<4> Rt;
4120 bits<4> Rt2;
4121 bits<4> cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00004122 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004123 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004124
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004125 let Inst{15-12} = Rt;
4126 let Inst{19-16} = Rt2;
4127 let Inst{11-8} = cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00004128 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004129 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00004130}
4131
Bruno Cardoso Lopes86c6e702011-05-03 17:29:29 +00004132def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4133 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4134 imm:$CRm)]>;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00004135def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen905a2d72010-02-12 01:44:23 +00004136
Johnny Chencf20cbe2010-02-12 18:55:33 +00004137//===----------------------------------------------------------------------===//
Jim Grosbach97094d8f2011-07-19 21:59:29 +00004138// Move between special register and ARM core register
Johnny Chencf20cbe2010-02-12 18:55:33 +00004139//
4140
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004141// Move to ARM core register from Special Register
Jim Grosbach97094d8f2011-07-19 21:59:29 +00004142def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4143 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00004144 bits<4> Rd;
4145 let Inst{23-16} = 0b00001111;
4146 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00004147 let Inst{7-4} = 0b0000;
4148}
4149
Jim Grosbach97094d8f2011-07-19 21:59:29 +00004150def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4151
4152def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4153 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00004154 bits<4> Rd;
4155 let Inst{23-16} = 0b01001111;
4156 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00004157 let Inst{7-4} = 0b0000;
4158}
4159
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004160// Move from ARM core register to Special Register
4161//
4162// No need to have both system and application versions, the encodings are the
4163// same and the assembly parser has no way to distinguish between them. The mask
4164// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4165// the mask with the fields to be accessed in the special register.
4166def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004167 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004168 bits<5> mask;
4169 bits<4> Rn;
4170
4171 let Inst{23} = 0;
4172 let Inst{22} = mask{4}; // R bit
4173 let Inst{21-20} = 0b10;
4174 let Inst{19-16} = mask{3-0};
4175 let Inst{15-12} = 0b1111;
4176 let Inst{11-4} = 0b00000000;
4177 let Inst{3-0} = Rn;
Johnny Chencf20cbe2010-02-12 18:55:33 +00004178}
4179
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004180def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004181 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004182 bits<5> mask;
4183 bits<12> a;
Johnny Chen46c39d42010-02-16 20:04:27 +00004184
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004185 let Inst{23} = 0;
4186 let Inst{22} = mask{4}; // R bit
4187 let Inst{21-20} = 0b10;
4188 let Inst{19-16} = mask{3-0};
4189 let Inst{15-12} = 0b1111;
4190 let Inst{11-0} = a;
Johnny Chencf20cbe2010-02-12 18:55:33 +00004191}
Jim Grosbachb75c0db2011-03-10 19:21:08 +00004192
4193//===----------------------------------------------------------------------===//
4194// TLS Instructions
4195//
4196
4197// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson9c6456e2011-03-18 19:47:14 +00004198// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachb75c0db2011-03-10 19:21:08 +00004199// complete with fixup for the aeabi_read_tp function.
4200let isCall = 1,
4201 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4202 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4203 [(set R0, ARMthread_pointer)]>;
4204}
4205
4206//===----------------------------------------------------------------------===//
4207// SJLJ Exception handling intrinsics
4208// eh_sjlj_setjmp() is an instruction sequence to store the return
4209// address and save #0 in R0 for the non-longjmp case.
4210// Since by its nature we may be coming from some other function to get
4211// here, and we're using the stack frame for the containing function to
4212// save/restore registers, we can't keep anything live in regs across
4213// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00004214// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachb75c0db2011-03-10 19:21:08 +00004215// except for our own input by listing the relevant registers in Defs. By
4216// doing so, we also cause the prologue/epilogue code to actively preserve
4217// all of the callee-saved resgisters, which is exactly what we want.
4218// A constant value is passed in $val, and we use the location as a scratch.
4219//
4220// These are pseudo-instructions and are lowered to individual MC-insts, so
4221// no encoding information is necessary.
4222let Defs =
Andrew Trick410172b2011-06-07 00:08:49 +00004223 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenf8be3852011-05-03 22:31:24 +00004224 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachb75c0db2011-03-10 19:21:08 +00004225 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4226 NoItinerary,
4227 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4228 Requires<[IsARM, HasVFP2]>;
4229}
4230
4231let Defs =
Andrew Trick410172b2011-06-07 00:08:49 +00004232 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachb75c0db2011-03-10 19:21:08 +00004233 hasSideEffects = 1, isBarrier = 1 in {
4234 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4235 NoItinerary,
4236 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4237 Requires<[IsARM, NoVFP]>;
4238}
4239
4240// FIXME: Non-Darwin version(s)
4241let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4242 Defs = [ R7, LR, SP ] in {
4243def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4244 NoItinerary,
4245 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4246 Requires<[IsARM, IsDarwin]>;
4247}
4248
4249// eh.sjlj.dispatchsetup pseudo-instruction.
4250// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4251// handled when the pseudo is expanded (which happens before any passes
4252// that need the instruction size).
4253let isBarrier = 1, hasSideEffects = 1 in
4254def Int_eh_sjlj_dispatchsetup :
Bill Wendling50117f82011-05-11 01:11:55 +00004255 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4256 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachb75c0db2011-03-10 19:21:08 +00004257 Requires<[IsDarwin]>;
4258
4259//===----------------------------------------------------------------------===//
4260// Non-Instruction Patterns
4261//
4262
Jim Grosbach95dee402011-07-08 17:40:42 +00004263// ARMv4 indirect branch using (MOVr PC, dst)
4264let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4265 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson651b2302011-07-13 23:22:26 +00004266 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach95dee402011-07-08 17:40:42 +00004267 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4268 Requires<[IsARM, NoV4T]>;
4269
Jim Grosbachb75c0db2011-03-10 19:21:08 +00004270// Large immediate handling.
4271
4272// 32-bit immediate using two piece so_imms or movw + movt.
4273// This is a single pseudo instruction, the benefit is that it can be remat'd
4274// as a single unit instead of having to handle reg inputs.
4275// FIXME: Remove this when we can do generalized remat.
4276let isReMaterializable = 1, isMoveImm = 1 in
4277def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4278 [(set GPR:$dst, (arm_i32imm:$src))]>,
4279 Requires<[IsARM]>;
4280
4281// Pseudo instruction that combines movw + movt + add pc (if PIC).
4282// It also makes it possible to rematerialize the instructions.
4283// FIXME: Remove this when we can do generalized remat and when machine licm
4284// can properly the instructions.
4285let isReMaterializable = 1 in {
4286def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4287 IIC_iMOVix2addpc,
4288 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4289 Requires<[IsARM, UseMovt]>;
4290
4291def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4292 IIC_iMOVix2,
4293 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4294 Requires<[IsARM, UseMovt]>;
4295
4296let AddedComplexity = 10 in
4297def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4298 IIC_iMOVix2ld,
4299 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4300 Requires<[IsARM, UseMovt]>;
4301} // isReMaterializable
4302
4303// ConstantPool, GlobalAddress, and JumpTable
4304def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4305 Requires<[IsARM, DontUseMovt]>;
4306def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4307def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4308 Requires<[IsARM, UseMovt]>;
4309def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4310 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4311
4312// TODO: add,sub,and, 3-instr forms?
4313
4314// Tail calls
4315def : ARMPat<(ARMtcret tcGPR:$dst),
4316 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4317
4318def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4319 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4320
4321def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4322 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4323
4324def : ARMPat<(ARMtcret tcGPR:$dst),
4325 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4326
4327def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4328 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4329
4330def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4331 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4332
4333// Direct calls
4334def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4335 Requires<[IsARM, IsNotDarwin]>;
4336def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4337 Requires<[IsARM, IsDarwin]>;
4338
4339// zextload i1 -> zextload i8
4340def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4341def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4342
4343// extload -> zextload
4344def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4345def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4346def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4347def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4348
4349def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4350
4351def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4352def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4353
4354// smul* and smla*
4355def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4356 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4357 (SMULBB GPR:$a, GPR:$b)>;
4358def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4359 (SMULBB GPR:$a, GPR:$b)>;
4360def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4361 (sra GPR:$b, (i32 16))),
4362 (SMULBT GPR:$a, GPR:$b)>;
4363def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4364 (SMULBT GPR:$a, GPR:$b)>;
4365def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4366 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4367 (SMULTB GPR:$a, GPR:$b)>;
4368def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4369 (SMULTB GPR:$a, GPR:$b)>;
4370def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4371 (i32 16)),
4372 (SMULWB GPR:$a, GPR:$b)>;
4373def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4374 (SMULWB GPR:$a, GPR:$b)>;
4375
4376def : ARMV5TEPat<(add GPR:$acc,
4377 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4378 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4379 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4380def : ARMV5TEPat<(add GPR:$acc,
4381 (mul sext_16_node:$a, sext_16_node:$b)),
4382 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4383def : ARMV5TEPat<(add GPR:$acc,
4384 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4385 (sra GPR:$b, (i32 16)))),
4386 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4387def : ARMV5TEPat<(add GPR:$acc,
4388 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4389 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4390def : ARMV5TEPat<(add GPR:$acc,
4391 (mul (sra GPR:$a, (i32 16)),
4392 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4393 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4394def : ARMV5TEPat<(add GPR:$acc,
4395 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4396 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4397def : ARMV5TEPat<(add GPR:$acc,
4398 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4399 (i32 16))),
4400 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4401def : ARMV5TEPat<(add GPR:$acc,
4402 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4403 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4404
Jim Grosbache5ccac82011-03-10 19:27:17 +00004405
4406// Pre-v7 uses MCR for synchronization barriers.
4407def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4408 Requires<[IsARM, HasV6]>;
4409
Jim Grosbach8b31ef52011-07-27 16:47:19 +00004410// SXT/UXT with no rotate
Jim Grosbach38b55032011-07-27 17:48:13 +00004411let AddedComplexity = 16 in {
Jim Grosbach8b31ef52011-07-27 16:47:19 +00004412def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4413def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbach8b31ef52011-07-27 16:47:19 +00004414def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach38b55032011-07-27 17:48:13 +00004415def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4416 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4417def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4418 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4419}
Jim Grosbach8b31ef52011-07-27 16:47:19 +00004420
4421def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4422def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbache5ccac82011-03-10 19:27:17 +00004423
Jim Grosbach38b55032011-07-27 17:48:13 +00004424def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4425 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4426def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4427 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4428
Jim Grosbachb75c0db2011-03-10 19:21:08 +00004429//===----------------------------------------------------------------------===//
4430// Thumb Support
4431//
4432
4433include "ARMInstrThumb.td"
4434
4435//===----------------------------------------------------------------------===//
4436// Thumb2 Support
4437//
4438
4439include "ARMInstrThumb2.td"
4440
4441//===----------------------------------------------------------------------===//
4442// Floating Point Support
4443//
4444
4445include "ARMInstrVFP.td"
4446
4447//===----------------------------------------------------------------------===//
4448// Advanced SIMD (NEON) Support
4449//
4450
4451include "ARMInstrNEON.td"
4452
Jim Grosbachfa187932011-07-14 19:47:47 +00004453//===----------------------------------------------------------------------===//
4454// Assembler aliases
4455//
4456
4457// Memory barriers
4458def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4459def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4460def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4461
4462// System instructions
4463def : MnemonicAlias<"swi", "svc">;
4464
4465// Load / Store Multiple
4466def : MnemonicAlias<"ldmfd", "ldm">;
4467def : MnemonicAlias<"ldmia", "ldm">;
4468def : MnemonicAlias<"stmfd", "stmdb">;
4469def : MnemonicAlias<"stmia", "stm">;
4470def : MnemonicAlias<"stmea", "stm">;
4471
Jim Grosbach27c1e252011-07-21 17:23:04 +00004472// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4473// shift amount is zero (i.e., unspecified).
4474def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4475 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4476def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4477 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach0a8d8922011-07-21 19:57:11 +00004478
4479// PUSH/POP aliases for STM/LDM
4480def : InstAlias<"push${p} $regs",
4481 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4482def : InstAlias<"pop${p} $regs",
4483 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach17806e62011-07-21 22:37:43 +00004484
4485// RSB two-operand forms (optional explicit destination operand)
4486def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4487 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4488 Requires<[IsARM]>;
4489def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4490 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4491 Requires<[IsARM]>;
4492def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4493 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4494 cc_out:$s)>, Requires<[IsARM]>;
4495def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4496 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4497 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach2a0320c2011-07-21 22:56:30 +00004498// RSC two-operand forms (optional explicit destination operand)
4499def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4500 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4501 Requires<[IsARM]>;
4502def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4503 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4504 Requires<[IsARM]>;
4505def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4506 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4507 cc_out:$s)>, Requires<[IsARM]>;
4508def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4509 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4510 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004511
Jim Grosbach57e2d3c2011-07-27 22:34:17 +00004512// SSAT/USAT optional shift operand.
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004513def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4514 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach57e2d3c2011-07-27 22:34:17 +00004515def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4516 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach66ee0372011-07-27 18:19:32 +00004517
4518
4519// Extend instruction optional rotate operand.
4520def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4521 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4522def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4523 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4524def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4525 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4526def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4527def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4528def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4529
4530def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4531 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4532def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4533 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4534def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4535 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4536def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4537def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4538def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
Jim Grosbachc4dc52c2011-07-29 18:47:24 +00004539
4540
4541// RFE aliases
4542def : MnemonicAlias<"rfefa", "rfeda">;
4543def : MnemonicAlias<"rfeea", "rfedb">;
4544def : MnemonicAlias<"rfefd", "rfeia">;
4545def : MnemonicAlias<"rfeed", "rfeib">;
4546def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbach51726e22011-07-29 20:26:09 +00004547
4548// SRS aliases
4549def : MnemonicAlias<"srsfa", "srsda">;
4550def : MnemonicAlias<"srsea", "srsdb">;
4551def : MnemonicAlias<"srsfd", "srsia">;
4552def : MnemonicAlias<"srsed", "srsib">;
4553def : MnemonicAlias<"srs", "srsia">;
Jim Grosbachd3595712011-08-03 23:50:40 +00004554
4555// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4556// Note that the write-back output register is a dummy operand for MC (it's
4557// only meaningful for codegen), so we just pass zero here.
4558// FIXME: tblgen not cooperating with argument conversions.
4559//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4560// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4561//def : InstAlias<"ldrht${p} $Rt, $addr",
4562// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4563//def : InstAlias<"ldrsht${p} $Rt, $addr",
4564// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;