Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | c6d70ae | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac64ed0 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Bill Wendling | 50117f8 | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 62 | |
Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 64 | |
Bruno Cardoso Lopes | dc9ff3a | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 65 | def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>, |
| 66 | SDTCisInt<1>]>; |
| 67 | |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 68 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 69 | |
Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 70 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 71 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 72 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | // Node definitions. |
| 74 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 75 | def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>; |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 76 | def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>; |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 77 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 78 | |
Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 79 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 80 | [SDNPHasChain, SDNPOutGlue]>; |
Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 81 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 82 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 83 | |
| 84 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 85 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 86 | SDNPVariadic]>; |
Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 87 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 88 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 89 | SDNPVariadic]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 91 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 92 | SDNPVariadic]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | |
Chris Lattner | 9a249b0 | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 94 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 95 | [SDNPHasChain, SDNPOptInGlue]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 | |
| 97 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 98 | [SDNPInGlue]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 | |
| 100 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 101 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 102 | |
| 103 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 104 | [SDNPHasChain]>; |
Evan Cheng | c6d70ae | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 105 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 106 | [SDNPHasChain]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 107 | |
Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 108 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 109 | [SDNPHasChain]>; |
| 110 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 111 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 112 | [SDNPOutGlue]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 113 | |
David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 114 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 115 | [SDNPOutGlue, SDNPCommutative]>; |
Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 116 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 117 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 118 | |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 119 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 120 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 121 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>; |
Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 122 | |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 123 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | c98892f | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 124 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 125 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 126 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 127 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
| 128 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", |
| 129 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; |
| 130 | |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 131 | |
Evan Cheng | 6e809de | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 132 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 133 | [SDNPHasChain]>; |
Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 134 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, |
Evan Cheng | 6e809de | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 135 | [SDNPHasChain]>; |
Bruno Cardoso Lopes | dc9ff3a | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 136 | def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH, |
Evan Cheng | 8740ee3 | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 137 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; |
Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 138 | |
Evan Cheng | 6c0fb92 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 139 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 140 | |
Jim Grosbach | 696fe9d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 141 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 142 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 143 | |
Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 144 | |
| 145 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 146 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 147 | //===----------------------------------------------------------------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 148 | // ARM Instruction Predicate Definitions. |
| 149 | // |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 150 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">, |
| 151 | AssemblerPredicate<"HasV4TOps">; |
Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 152 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 153 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 154 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, |
| 155 | AssemblerPredicate<"HasV5TEOps">; |
| 156 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">, |
| 157 | AssemblerPredicate<"HasV6Ops">; |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 158 | def NoV6 : Predicate<"!Subtarget->hasV6Ops()">; |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 159 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, |
| 160 | AssemblerPredicate<"HasV6T2Ops">; |
Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 161 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 162 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">, |
| 163 | AssemblerPredicate<"HasV7Ops">; |
Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 164 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 165 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, |
| 166 | AssemblerPredicate<"FeatureVFP2">; |
| 167 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, |
| 168 | AssemblerPredicate<"FeatureVFP3">; |
| 169 | def HasNEON : Predicate<"Subtarget->hasNEON()">, |
| 170 | AssemblerPredicate<"FeatureNEON">; |
| 171 | def HasFP16 : Predicate<"Subtarget->hasFP16()">, |
| 172 | AssemblerPredicate<"FeatureFP16">; |
| 173 | def HasDivide : Predicate<"Subtarget->hasDivide()">, |
| 174 | AssemblerPredicate<"FeatureHWDiv">; |
Jim Grosbach | 0190a64 | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 175 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 176 | AssemblerPredicate<"FeatureT2XtPk">; |
Jim Grosbach | cf1464d | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 177 | def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">, |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 178 | AssemblerPredicate<"FeatureDSPThumb2">; |
Jim Grosbach | 0190a64 | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 179 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">, |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 180 | AssemblerPredicate<"FeatureDB">; |
Evan Cheng | 8740ee3 | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 181 | def HasMP : Predicate<"Subtarget->hasMPExtension()">, |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 182 | AssemblerPredicate<"FeatureMP">; |
Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 183 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 3b9c52c | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 184 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 185 | def IsThumb : Predicate<"Subtarget->isThumb()">, |
| 186 | AssemblerPredicate<"ModeThumb">; |
Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 187 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 188 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">, |
| 189 | AssemblerPredicate<"ModeThumb,FeatureThumb2">; |
| 190 | def IsARM : Predicate<"!Subtarget->isThumb()">, |
| 191 | AssemblerPredicate<"!ModeThumb">; |
Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 192 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 193 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 | |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 195 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 196 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 197 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 198 | def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">; |
Jim Grosbach | 34de776 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 199 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 200 | //===----------------------------------------------------------------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 201 | // ARM Flag Definitions. |
| 202 | |
| 203 | class RegConstraint<string C> { |
| 204 | string Constraints = C; |
| 205 | } |
| 206 | |
| 207 | //===----------------------------------------------------------------------===// |
| 208 | // ARM specific transformation functions and pattern fragments. |
| 209 | // |
| 210 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 211 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 212 | // so_imm_neg def below. |
| 213 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 214 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 215 | }]>; |
| 216 | |
| 217 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 218 | // so_imm_not def below. |
| 219 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 220 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 221 | }]>; |
| 222 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 224 | def imm1_15 : ImmLeaf<i32, [{ |
| 225 | return (int32_t)Imm >= 1 && (int32_t)Imm < 16; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 226 | }]>; |
| 227 | |
| 228 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 229 | def imm16_31 : ImmLeaf<i32, [{ |
| 230 | return (int32_t)Imm >= 16 && (int32_t)Imm < 32; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 231 | }]>; |
| 232 | |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 233 | def so_imm_neg : |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 234 | PatLeaf<(imm), [{ |
Evan Cheng | 0fc8084 | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 235 | return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 236 | }], so_imm_neg_XFORM>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 237 | |
Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 238 | def so_imm_not : |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 239 | PatLeaf<(imm), [{ |
Evan Cheng | 0fc8084 | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 240 | return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 241 | }], so_imm_not_XFORM>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 242 | |
| 243 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 244 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 245 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 246 | }]>; |
| 247 | |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 248 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 249 | def hi16 : SDNodeXForm<imm, [{ |
| 250 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 251 | }]>; |
| 252 | |
| 253 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 254 | // Returns true if all low 16-bits are 0. |
| 255 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 256 | }], hi16>; |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 257 | |
Jim Grosbach | e255be9 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 258 | /// imm0_65535 - An immediate is in the range [0.65535]. |
Jim Grosbach | 975b641 | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 259 | def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; } |
Jim Grosbach | e255be9 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 260 | def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{ |
Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 261 | return Imm >= 0 && Imm < 65536; |
Jim Grosbach | 975b641 | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 262 | }]> { |
| 263 | let ParserMatchClass = Imm0_65535AsmOperand; |
| 264 | } |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 265 | |
Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 266 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 267 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 268 | |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 269 | /// adde and sube predicates - True based on whether the carry flag output |
| 270 | /// will be needed or not. |
| 271 | def adde_dead_carry : |
| 272 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 273 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 274 | def sube_dead_carry : |
| 275 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 276 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 277 | def adde_live_carry : |
| 278 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 279 | [{return N->hasAnyUseOfValue(1);}]>; |
| 280 | def sube_live_carry : |
| 281 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 282 | [{return N->hasAnyUseOfValue(1);}]>; |
| 283 | |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 284 | // An 'and' node with a single use. |
| 285 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
| 286 | return N->hasOneUse(); |
| 287 | }]>; |
| 288 | |
| 289 | // An 'xor' node with a single use. |
| 290 | def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{ |
| 291 | return N->hasOneUse(); |
| 292 | }]>; |
| 293 | |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 294 | // An 'fmul' node with a single use. |
| 295 | def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{ |
| 296 | return N->hasOneUse(); |
| 297 | }]>; |
| 298 | |
| 299 | // An 'fadd' node which checks for single non-hazardous use. |
| 300 | def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{ |
| 301 | return hasNoVMLxHazardUse(N); |
| 302 | }]>; |
| 303 | |
| 304 | // An 'fsub' node which checks for single non-hazardous use. |
| 305 | def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{ |
| 306 | return hasNoVMLxHazardUse(N); |
| 307 | }]>; |
| 308 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 309 | //===----------------------------------------------------------------------===// |
| 310 | // Operand Definitions. |
| 311 | // |
| 312 | |
| 313 | // Branch target. |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 314 | // FIXME: rename brtarget to t2_brtarget |
Jim Grosbach | 9d6d77a | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 315 | def brtarget : Operand<OtherVT> { |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 316 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 317 | let OperandType = "OPERAND_PCREL"; |
Jim Grosbach | 9d6d77a | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 318 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 319 | |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 320 | // FIXME: get rid of this one? |
Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 321 | def uncondbrtarget : Operand<OtherVT> { |
| 322 | let EncoderMethod = "getUnconditionalBranchTargetOpValue"; |
Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 323 | let OperandType = "OPERAND_PCREL"; |
Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 324 | } |
| 325 | |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 326 | // Branch target for ARM. Handles conditional/unconditional |
| 327 | def br_target : Operand<OtherVT> { |
| 328 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 329 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 330 | } |
| 331 | |
Jim Grosbach | c33f28b | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 332 | // Call target. |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 333 | // FIXME: rename bltarget to t2_bl_target? |
Jim Grosbach | c33f28b | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 334 | def bltarget : Operand<i32> { |
| 335 | // Encoded the same as branch targets. |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 336 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 337 | let OperandType = "OPERAND_PCREL"; |
Jim Grosbach | c33f28b | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 338 | } |
| 339 | |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 340 | // Call target for ARM. Handles conditional/unconditional |
| 341 | // FIXME: rename bl_target to t2_bltarget? |
| 342 | def bl_target : Operand<i32> { |
| 343 | // Encoded the same as branch targets. |
| 344 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 345 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 346 | } |
| 347 | |
| 348 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 349 | // A list of registers separated by comma. Used by load/store multiple. |
Jim Grosbach | 46d575a | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 350 | def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; } |
Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 351 | def reglist : Operand<i32> { |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 352 | let EncoderMethod = "getRegisterListOpValue"; |
Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 353 | let ParserMatchClass = RegListAsmOperand; |
| 354 | let PrintMethod = "printRegisterList"; |
| 355 | } |
| 356 | |
Jim Grosbach | 46d575a | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 357 | def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; } |
Bill Wendling | 9898ac9 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 358 | def dpr_reglist : Operand<i32> { |
| 359 | let EncoderMethod = "getRegisterListOpValue"; |
| 360 | let ParserMatchClass = DPRRegListAsmOperand; |
| 361 | let PrintMethod = "printRegisterList"; |
| 362 | } |
| 363 | |
Jim Grosbach | 46d575a | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 364 | def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; } |
Bill Wendling | 9898ac9 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 365 | def spr_reglist : Operand<i32> { |
| 366 | let EncoderMethod = "getRegisterListOpValue"; |
| 367 | let ParserMatchClass = SPRRegListAsmOperand; |
| 368 | let PrintMethod = "printRegisterList"; |
| 369 | } |
| 370 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 371 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 372 | def cpinst_operand : Operand<i32> { |
| 373 | let PrintMethod = "printCPInstOperand"; |
| 374 | } |
| 375 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 376 | // Local PC labels. |
| 377 | def pclabel : Operand<i32> { |
| 378 | let PrintMethod = "printPCLabel"; |
| 379 | } |
| 380 | |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 381 | // ADR instruction labels. |
| 382 | def adrlabel : Operand<i32> { |
| 383 | let EncoderMethod = "getAdrLabelOpValue"; |
| 384 | } |
| 385 | |
Owen Anderson | fadb951 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 386 | def neon_vcvt_imm32 : Operand<i32> { |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 387 | let EncoderMethod = "getNEONVcvtImm32OpValue"; |
Owen Anderson | fadb951 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 388 | } |
| 389 | |
Jim Grosbach | 1e7db68 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 390 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 391 | def rot_imm_XFORM: SDNodeXForm<imm, [{ |
| 392 | switch (N->getZExtValue()){ |
| 393 | default: assert(0); |
| 394 | case 0: return CurDAG->getTargetConstant(0, MVT::i32); |
| 395 | case 8: return CurDAG->getTargetConstant(1, MVT::i32); |
| 396 | case 16: return CurDAG->getTargetConstant(2, MVT::i32); |
| 397 | case 24: return CurDAG->getTargetConstant(3, MVT::i32); |
| 398 | } |
| 399 | }]>; |
Jim Grosbach | 833b9d3 | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 400 | def RotImmAsmOperand : AsmOperandClass { |
| 401 | let Name = "RotImm"; |
| 402 | let ParserMethod = "parseRotImm"; |
| 403 | } |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 404 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
| 405 | int32_t v = N->getZExtValue(); |
| 406 | return v == 8 || v == 16 || v == 24; }], |
| 407 | rot_imm_XFORM> { |
| 408 | let PrintMethod = "printRotImmOperand"; |
Jim Grosbach | 833b9d3 | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 409 | let ParserMatchClass = RotImmAsmOperand; |
Jim Grosbach | 1e7db68 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 410 | } |
| 411 | |
Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 412 | // shift_imm: An integer that encodes a shift amount and the type of shift |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 413 | // (asr or lsl). The 6-bit immediate encodes as: |
| 414 | // {5} 0 ==> lsl |
| 415 | // 1 asr |
| 416 | // {4-0} imm5 shift amount. |
| 417 | // asr #32 encoded as imm5 == 0. |
| 418 | def ShifterImmAsmOperand : AsmOperandClass { |
| 419 | let Name = "ShifterImm"; |
| 420 | let ParserMethod = "parseShifterImm"; |
| 421 | } |
Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 422 | def shift_imm : Operand<i32> { |
| 423 | let PrintMethod = "printShiftImmOperand"; |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 424 | let ParserMatchClass = ShifterImmAsmOperand; |
Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 425 | } |
| 426 | |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 427 | // shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm. |
Jim Grosbach | ac798e1 | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 428 | def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 429 | def so_reg_reg : Operand<i32>, // reg reg imm |
| 430 | ComplexPattern<i32, 3, "SelectRegShifterOperand", |
| 431 | [shl, srl, sra, rotr]> { |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 432 | let EncoderMethod = "getSORegRegOpValue"; |
| 433 | let PrintMethod = "printSORegRegOperand"; |
Jim Grosbach | 7dcd135 | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 434 | let ParserMatchClass = ShiftedRegAsmOperand; |
Jim Grosbach | 3ddf6aa | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 435 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 436 | } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 437 | |
Jim Grosbach | ac798e1 | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 438 | def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 439 | def so_reg_imm : Operand<i32>, // reg imm |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 440 | ComplexPattern<i32, 2, "SelectImmShifterOperand", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 441 | [shl, srl, sra, rotr]> { |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 442 | let EncoderMethod = "getSORegImmOpValue"; |
| 443 | let PrintMethod = "printSORegImmOperand"; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 444 | let ParserMatchClass = ShiftedImmAsmOperand; |
Jim Grosbach | 3ddf6aa | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 445 | let MIOperandInfo = (ops GPR, i32imm); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 446 | } |
| 447 | |
| 448 | // FIXME: Does this need to be distinct from so_reg? |
| 449 | def shift_so_reg_reg : Operand<i32>, // reg reg imm |
| 450 | ComplexPattern<i32, 3, "SelectShiftRegShifterOperand", |
| 451 | [shl,srl,sra,rotr]> { |
| 452 | let EncoderMethod = "getSORegRegOpValue"; |
| 453 | let PrintMethod = "printSORegRegOperand"; |
Jim Grosbach | 3ddf6aa | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 454 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 455 | } |
| 456 | |
Jim Grosbach | 7dcd135 | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 457 | // FIXME: Does this need to be distinct from so_reg? |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 458 | def shift_so_reg_imm : Operand<i32>, // reg reg imm |
| 459 | ComplexPattern<i32, 2, "SelectShiftImmShifterOperand", |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 460 | [shl,srl,sra,rotr]> { |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 461 | let EncoderMethod = "getSORegImmOpValue"; |
| 462 | let PrintMethod = "printSORegImmOperand"; |
Jim Grosbach | 3ddf6aa | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 463 | let MIOperandInfo = (ops GPR, i32imm); |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 464 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 465 | |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 466 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 467 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
Bob Wilson | 3dfe815 | 2011-02-07 17:43:06 +0000 | [diff] [blame] | 468 | // 8-bit immediate rotated by an arbitrary number of bits. |
Jim Grosbach | 9720dcf | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 469 | def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; } |
Eli Friedman | 328bad0 | 2011-04-29 22:48:03 +0000 | [diff] [blame] | 470 | def so_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 471 | return ARM_AM::getSOImmVal(Imm) != -1; |
| 472 | }]> { |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 473 | let EncoderMethod = "getSOImmOpValue"; |
Jim Grosbach | 9720dcf | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 474 | let ParserMatchClass = SOImmAsmOperand; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 475 | } |
| 476 | |
Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 477 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 478 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 479 | // get the first/second pieces. |
Evan Cheng | 9c40af4 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 480 | def so_imm2part : PatLeaf<(imm), [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 481 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
Evan Cheng | 9c40af4 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 482 | }]>; |
| 483 | |
| 484 | /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true. |
| 485 | /// |
| 486 | def arm_i32imm : PatLeaf<(imm), [{ |
| 487 | if (Subtarget->hasV6T2Ops()) |
| 488 | return true; |
| 489 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 490 | }]>; |
Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 491 | |
Jim Grosbach | 0f731b3 | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 492 | /// imm0_7 predicate - Immediate in the range [0,7]. |
Jim Grosbach | 31756c2 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 493 | def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; } |
| 494 | def imm0_7 : Operand<i32>, ImmLeaf<i32, [{ |
| 495 | return Imm >= 0 && Imm < 8; |
| 496 | }]> { |
| 497 | let ParserMatchClass = Imm0_7AsmOperand; |
| 498 | } |
| 499 | |
Jim Grosbach | 0f731b3 | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 500 | /// imm0_15 predicate - Immediate in the range [0,15]. |
Jim Grosbach | 31756c2 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 501 | def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; } |
| 502 | def imm0_15 : Operand<i32>, ImmLeaf<i32, [{ |
| 503 | return Imm >= 0 && Imm < 16; |
| 504 | }]> { |
| 505 | let ParserMatchClass = Imm0_15AsmOperand; |
| 506 | } |
| 507 | |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 508 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
Jim Grosbach | 72e7c4f | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 509 | def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; } |
Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 510 | def imm0_31 : Operand<i32>, ImmLeaf<i32, [{ |
| 511 | return Imm >= 0 && Imm < 32; |
Jim Grosbach | ddeda0f | 2011-07-26 16:44:05 +0000 | [diff] [blame] | 512 | }]> { |
| 513 | let ParserMatchClass = Imm0_31AsmOperand; |
| 514 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 515 | |
Jim Grosbach | 9f620a6 | 2011-08-01 22:02:20 +0000 | [diff] [blame] | 516 | /// imm0_255 predicate - Immediate in the range [0,255]. |
| 517 | def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; } |
| 518 | def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> { |
| 519 | let ParserMatchClass = Imm0_255AsmOperand; |
| 520 | } |
| 521 | |
Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 522 | // imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference |
| 523 | // a relocatable expression. |
Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 524 | // |
Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 525 | // FIXME: This really needs a Thumb version separate from the ARM version. |
| 526 | // While the range is the same, and can thus use the same match class, |
| 527 | // the encoding is different so it should have a different encoder method. |
| 528 | def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; } |
| 529 | def imm0_65535_expr : Operand<i32> { |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 530 | let EncoderMethod = "getHiLo16ImmOpValue"; |
Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 531 | let ParserMatchClass = Imm0_65535ExprAsmOperand; |
Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 532 | } |
| 533 | |
Jim Grosbach | f163784 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 534 | /// imm24b - True if the 32-bit immediate is encodable in 24 bits. |
| 535 | def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; } |
| 536 | def imm24b : Operand<i32>, ImmLeaf<i32, [{ |
| 537 | return Imm >= 0 && Imm <= 0xffffff; |
| 538 | }]> { |
| 539 | let ParserMatchClass = Imm24bitAsmOperand; |
| 540 | } |
| 541 | |
| 542 | |
Evan Cheng | 3434575 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 543 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 544 | /// e.g., 0xf000ffff |
Jim Grosbach | 864b609 | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 545 | def BitfieldAsmOperand : AsmOperandClass { |
| 546 | let Name = "Bitfield"; |
| 547 | let ParserMethod = "parseBitfield"; |
| 548 | } |
Evan Cheng | 3434575 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 549 | def bf_inv_mask_imm : Operand<i32>, |
| 550 | PatLeaf<(imm), [{ |
| 551 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
| 552 | }] > { |
| 553 | let EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
| 554 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
Jim Grosbach | 864b609 | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 555 | let ParserMatchClass = BitfieldAsmOperand; |
Evan Cheng | 3434575 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 556 | } |
| 557 | |
Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 558 | /// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p |
Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 559 | def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 560 | return isInt<5>(Imm); |
Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 561 | }]>; |
| 562 | |
| 563 | /// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p |
Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 564 | def width_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 565 | return Imm > 0 && Imm <= 32; |
Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 566 | }] > { |
| 567 | let EncoderMethod = "getMsbOpValue"; |
| 568 | } |
| 569 | |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 570 | def imm1_32_XFORM: SDNodeXForm<imm, [{ |
| 571 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 572 | }]>; |
| 573 | def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; } |
| 574 | def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }], |
| 575 | imm1_32_XFORM> { |
Jim Grosbach | 475c6db | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 576 | let PrintMethod = "printImmPlusOneOperand"; |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 577 | let ParserMatchClass = Imm1_32AsmOperand; |
Bruno Cardoso Lopes | 394f516 | 2011-05-31 03:33:27 +0000 | [diff] [blame] | 578 | } |
| 579 | |
Jim Grosbach | 475c6db | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 580 | def imm1_16_XFORM: SDNodeXForm<imm, [{ |
| 581 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 582 | }]>; |
| 583 | def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; } |
| 584 | def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }], |
| 585 | imm1_16_XFORM> { |
| 586 | let PrintMethod = "printImmPlusOneOperand"; |
| 587 | let ParserMatchClass = Imm1_16AsmOperand; |
| 588 | } |
| 589 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 590 | // Define ARM specific addressing modes. |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 591 | // addrmode_imm12 := reg +/- imm12 |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 592 | // |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 593 | def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; } |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 594 | def addrmode_imm12 : Operand<i32>, |
| 595 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 596 | // 12-bit immediate operand. Note that instructions using this encode |
| 597 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other |
| 598 | // immediate values are as normal. |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 599 | |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 600 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 601 | let PrintMethod = "printAddrModeImm12Operand"; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 602 | let ParserMatchClass = MemImm12OffsetAsmOperand; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 603 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 604 | } |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 605 | // ldst_so_reg := reg +/- reg shop imm |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 606 | // |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 607 | def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; } |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 608 | def ldst_so_reg : Operand<i32>, |
| 609 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 610 | let EncoderMethod = "getLdStSORegOpValue"; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 611 | // FIXME: Simplify the printer |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 612 | let PrintMethod = "printAddrMode2Operand"; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 613 | let ParserMatchClass = MemRegOffsetAsmOperand; |
| 614 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$shift); |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 615 | } |
| 616 | |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 617 | // postidx_imm8 := +/- [0,255] |
| 618 | // |
| 619 | // 9 bit value: |
| 620 | // {8} 1 is imm8 is non-negative. 0 otherwise. |
| 621 | // {7-0} [0,255] imm8 value. |
| 622 | def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; } |
| 623 | def postidx_imm8 : Operand<i32> { |
| 624 | let PrintMethod = "printPostIdxImm8Operand"; |
| 625 | let ParserMatchClass = PostIdxImm8AsmOperand; |
| 626 | let MIOperandInfo = (ops i32imm); |
| 627 | } |
| 628 | |
| 629 | // postidx_reg := +/- reg |
| 630 | // |
| 631 | def PostIdxRegAsmOperand : AsmOperandClass { |
| 632 | let Name = "PostIdxReg"; |
| 633 | let ParserMethod = "parsePostIdxReg"; |
| 634 | } |
| 635 | def postidx_reg : Operand<i32> { |
| 636 | let EncoderMethod = "getPostIdxRegOpValue"; |
| 637 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 638 | let ParserMatchClass = PostIdxRegAsmOperand; |
| 639 | let MIOperandInfo = (ops GPR, i32imm); |
| 640 | } |
| 641 | |
| 642 | |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 643 | // addrmode2 := reg +/- imm12 |
| 644 | // := reg +/- reg shop imm |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 645 | // |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 646 | // FIXME: addrmode2 should be refactored the rest of the way to always |
| 647 | // use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg). |
| 648 | def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 649 | def addrmode2 : Operand<i32>, |
| 650 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
Jim Grosbach | e991a6e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 651 | let EncoderMethod = "getAddrMode2OpValue"; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 652 | let PrintMethod = "printAddrMode2Operand"; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 653 | let ParserMatchClass = AddrMode2AsmOperand; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 654 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 655 | } |
| 656 | |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 657 | def am2offset_reg : Operand<i32>, |
| 658 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg", |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 659 | [], [SDNPWantRoot]> { |
Jim Grosbach | e991a6e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 660 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 661 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 662 | let MIOperandInfo = (ops GPR, i32imm); |
| 663 | } |
| 664 | |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 665 | def am2offset_imm : Operand<i32>, |
| 666 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm", |
| 667 | [], [SDNPWantRoot]> { |
| 668 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
| 669 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 670 | let MIOperandInfo = (ops GPR, i32imm); |
| 671 | } |
| 672 | |
| 673 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 674 | // addrmode3 := reg +/- reg |
| 675 | // addrmode3 := reg +/- imm8 |
| 676 | // |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 677 | //def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 678 | def addrmode3 : Operand<i32>, |
| 679 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 680 | let EncoderMethod = "getAddrMode3OpValue"; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 681 | let PrintMethod = "printAddrMode3Operand"; |
| 682 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 683 | } |
| 684 | |
| 685 | def am3offset : Operand<i32>, |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 686 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 687 | [], [SDNPWantRoot]> { |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 688 | let EncoderMethod = "getAddrMode3OffsetOpValue"; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 689 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 690 | let MIOperandInfo = (ops GPR, i32imm); |
| 691 | } |
| 692 | |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 693 | // ldstm_mode := {ia, ib, da, db} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 694 | // |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 695 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 696 | let EncoderMethod = "getLdStmModeOpValue"; |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 697 | let PrintMethod = "printLdStmModeOperand"; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 698 | } |
| 699 | |
| 700 | // addrmode5 := reg +/- imm8*4 |
| 701 | // |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 702 | def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 703 | def addrmode5 : Operand<i32>, |
| 704 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 705 | let PrintMethod = "printAddrMode5Operand"; |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 706 | let EncoderMethod = "getAddrMode5OpValue"; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 707 | let ParserMatchClass = AddrMode5AsmOperand; |
| 708 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 709 | } |
| 710 | |
Bob Wilson | f3c8df3 | 2011-02-07 17:43:09 +0000 | [diff] [blame] | 711 | // addrmode6 := reg with optional alignment |
Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 712 | // |
| 713 | def addrmode6 : Operand<i32>, |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 714 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 715 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 716 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 717 | let EncoderMethod = "getAddrMode6AddressOpValue"; |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 718 | } |
| 719 | |
Bob Wilson | e3ecd5f | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 720 | def am6offset : Operand<i32>, |
| 721 | ComplexPattern<i32, 1, "SelectAddrMode6Offset", |
| 722 | [], [SDNPWantRoot]> { |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 723 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 724 | let MIOperandInfo = (ops GPR); |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 725 | let EncoderMethod = "getAddrMode6OffsetOpValue"; |
Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 726 | } |
| 727 | |
Mon P Wang | 92ff16b | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 728 | // Special version of addrmode6 to handle alignment encoding for VST1/VLD1 |
| 729 | // (single element from one lane) for size 32. |
| 730 | def addrmode6oneL32 : Operand<i32>, |
| 731 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 732 | let PrintMethod = "printAddrMode6Operand"; |
| 733 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 734 | let EncoderMethod = "getAddrMode6OneLane32AddressOpValue"; |
| 735 | } |
| 736 | |
Bob Wilson | 318ce7c | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 737 | // Special version of addrmode6 to handle alignment encoding for VLD-dup |
| 738 | // instructions, specifically VLD4-dup. |
| 739 | def addrmode6dup : Operand<i32>, |
| 740 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 741 | let PrintMethod = "printAddrMode6Operand"; |
| 742 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 743 | let EncoderMethod = "getAddrMode6DupAddressOpValue"; |
| 744 | } |
| 745 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 746 | // addrmodepc := pc + reg |
| 747 | // |
| 748 | def addrmodepc : Operand<i32>, |
| 749 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 750 | let PrintMethod = "printAddrModePCOperand"; |
| 751 | let MIOperandInfo = (ops GPR, i32imm); |
| 752 | } |
| 753 | |
Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 754 | // addr_offset_none := reg |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 755 | // |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 756 | def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; } |
Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 757 | def addr_offset_none : Operand<i32> { |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 758 | let PrintMethod = "printAddrMode7Operand"; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 759 | let ParserMatchClass = MemNoOffsetAsmOperand; |
| 760 | let MIOperandInfo = (ops GPR:$base); |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 761 | } |
| 762 | |
Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 763 | def nohash_imm : Operand<i32> { |
| 764 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | cfed300 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 765 | } |
| 766 | |
Bruno Cardoso Lopes | c9253b4 | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 767 | def CoprocNumAsmOperand : AsmOperandClass { |
| 768 | let Name = "CoprocNum"; |
Jim Grosbach | 2d6ef44 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 769 | let ParserMethod = "parseCoprocNumOperand"; |
Bruno Cardoso Lopes | c9253b4 | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 770 | } |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 771 | def p_imm : Operand<i32> { |
| 772 | let PrintMethod = "printPImmediate"; |
Bruno Cardoso Lopes | c9253b4 | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 773 | let ParserMatchClass = CoprocNumAsmOperand; |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 774 | } |
| 775 | |
Jim Grosbach | 46d575a | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 776 | def CoprocRegAsmOperand : AsmOperandClass { |
| 777 | let Name = "CoprocReg"; |
Jim Grosbach | 2d6ef44 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 778 | let ParserMethod = "parseCoprocRegOperand"; |
Jim Grosbach | 46d575a | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 779 | } |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 780 | def c_imm : Operand<i32> { |
| 781 | let PrintMethod = "printCImmediate"; |
Bruno Cardoso Lopes | c9253b4 | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 782 | let ParserMatchClass = CoprocRegAsmOperand; |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 783 | } |
| 784 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 785 | //===----------------------------------------------------------------------===// |
Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 786 | |
Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 787 | include "ARMInstrFormats.td" |
Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 788 | |
| 789 | //===----------------------------------------------------------------------===// |
Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 790 | // Multiclass helpers... |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 791 | // |
| 792 | |
Evan Cheng | 9f717af | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 793 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 794 | /// binop that produces a value. |
Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 795 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 796 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 797 | PatFrag opnode, string baseOpc, bit Commutable = 0> { |
Jim Grosbach | fef3728 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 798 | // The register-immediate version is re-materializable. This is useful |
| 799 | // in particular for taking the address of a local. |
| 800 | let isReMaterializable = 1 in { |
Jim Grosbach | 6fead93 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 801 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 802 | iii, opc, "\t$Rd, $Rn, $imm", |
| 803 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 804 | bits<4> Rd; |
| 805 | bits<4> Rn; |
Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 806 | bits<12> imm; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 807 | let Inst{25} = 1; |
Jim Grosbach | 6fead93 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 808 | let Inst{19-16} = Rn; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 809 | let Inst{15-12} = Rd; |
Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 810 | let Inst{11-0} = imm; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 811 | } |
Jim Grosbach | fef3728 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 812 | } |
Jim Grosbach | 5476a27 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 813 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 814 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 815 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 816 | bits<4> Rd; |
| 817 | bits<4> Rn; |
| 818 | bits<4> Rm; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 819 | let Inst{25} = 0; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 820 | let isCommutable = Commutable; |
Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 821 | let Inst{19-16} = Rn; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 822 | let Inst{15-12} = Rd; |
| 823 | let Inst{11-4} = 0b00000000; |
| 824 | let Inst{3-0} = Rm; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 825 | } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 826 | |
| 827 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 828 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 829 | iis, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 830 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { |
Jim Grosbach | b7c2962 | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 831 | bits<4> Rd; |
| 832 | bits<4> Rn; |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 833 | bits<12> shift; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 834 | let Inst{25} = 0; |
Jim Grosbach | b7c2962 | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 835 | let Inst{19-16} = Rn; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 836 | let Inst{15-12} = Rd; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 837 | let Inst{11-5} = shift{11-5}; |
| 838 | let Inst{4} = 0; |
| 839 | let Inst{3-0} = shift{3-0}; |
| 840 | } |
| 841 | |
| 842 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 843 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 844 | iis, opc, "\t$Rd, $Rn, $shift", |
| 845 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { |
| 846 | bits<4> Rd; |
| 847 | bits<4> Rn; |
| 848 | bits<12> shift; |
| 849 | let Inst{25} = 0; |
| 850 | let Inst{19-16} = Rn; |
| 851 | let Inst{15-12} = Rd; |
| 852 | let Inst{11-8} = shift{11-8}; |
| 853 | let Inst{7} = 0; |
| 854 | let Inst{6-5} = shift{6-5}; |
| 855 | let Inst{4} = 1; |
| 856 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 857 | } |
Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 858 | |
| 859 | // Assembly aliases for optional destination operand when it's the same |
| 860 | // as the source operand. |
| 861 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 862 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 863 | so_imm:$imm, pred:$p, |
| 864 | cc_out:$s)>, |
| 865 | Requires<[IsARM]>; |
| 866 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 867 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 868 | GPR:$Rm, pred:$p, |
| 869 | cc_out:$s)>, |
| 870 | Requires<[IsARM]>; |
| 871 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 872 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 873 | so_reg_imm:$shift, pred:$p, |
Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 874 | cc_out:$s)>, |
| 875 | Requires<[IsARM]>; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 876 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 877 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 878 | so_reg_reg:$shift, pred:$p, |
| 879 | cc_out:$s)>, |
| 880 | Requires<[IsARM]>; |
| 881 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 882 | } |
| 883 | |
Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 884 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | dc7d1ce | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 885 | /// instruction modifies the CPSR register. |
Daniel Dunbar | 6e3aedd | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 886 | let isCodeGenOnly = 1, Defs = [CPSR] in { |
Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 887 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, |
| 888 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 889 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 890 | def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 891 | iii, opc, "\t$Rd, $Rn, $imm", |
| 892 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 893 | bits<4> Rd; |
| 894 | bits<4> Rn; |
| 895 | bits<12> imm; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 896 | let Inst{25} = 1; |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 897 | let Inst{20} = 1; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 898 | let Inst{19-16} = Rn; |
| 899 | let Inst{15-12} = Rd; |
| 900 | let Inst{11-0} = imm; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 901 | } |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 902 | def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 903 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 904 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 905 | bits<4> Rd; |
| 906 | bits<4> Rn; |
| 907 | bits<4> Rm; |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 908 | let isCommutable = Commutable; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 909 | let Inst{25} = 0; |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 910 | let Inst{20} = 1; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 911 | let Inst{19-16} = Rn; |
| 912 | let Inst{15-12} = Rd; |
| 913 | let Inst{11-4} = 0b00000000; |
| 914 | let Inst{3-0} = Rm; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 915 | } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 916 | def rsi : AI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 917 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 918 | iis, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 919 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 920 | bits<4> Rd; |
| 921 | bits<4> Rn; |
| 922 | bits<12> shift; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 923 | let Inst{25} = 0; |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 924 | let Inst{20} = 1; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 925 | let Inst{19-16} = Rn; |
| 926 | let Inst{15-12} = Rd; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 927 | let Inst{11-5} = shift{11-5}; |
| 928 | let Inst{4} = 0; |
| 929 | let Inst{3-0} = shift{3-0}; |
| 930 | } |
| 931 | |
| 932 | def rsr : AI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 933 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 934 | iis, opc, "\t$Rd, $Rn, $shift", |
| 935 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { |
| 936 | bits<4> Rd; |
| 937 | bits<4> Rn; |
| 938 | bits<12> shift; |
| 939 | let Inst{25} = 0; |
| 940 | let Inst{20} = 1; |
| 941 | let Inst{19-16} = Rn; |
| 942 | let Inst{15-12} = Rd; |
| 943 | let Inst{11-8} = shift{11-8}; |
| 944 | let Inst{7} = 0; |
| 945 | let Inst{6-5} = shift{6-5}; |
| 946 | let Inst{4} = 1; |
| 947 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 948 | } |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 949 | } |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 950 | } |
| 951 | |
| 952 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 953 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 954 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 920f74a | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 955 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 956 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 957 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 958 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 959 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 960 | opc, "\t$Rn, $imm", |
| 961 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 962 | bits<4> Rn; |
| 963 | bits<12> imm; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 964 | let Inst{25} = 1; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 965 | let Inst{20} = 1; |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 966 | let Inst{19-16} = Rn; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 967 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 968 | let Inst{11-0} = imm; |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 969 | } |
| 970 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 971 | opc, "\t$Rn, $Rm", |
| 972 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 973 | bits<4> Rn; |
| 974 | bits<4> Rm; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 975 | let isCommutable = Commutable; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 976 | let Inst{25} = 0; |
Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 977 | let Inst{20} = 1; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 978 | let Inst{19-16} = Rn; |
| 979 | let Inst{15-12} = 0b0000; |
| 980 | let Inst{11-4} = 0b00000000; |
| 981 | let Inst{3-0} = Rm; |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 982 | } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 983 | def rsi : AI1<opcod, (outs), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 984 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis, |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 985 | opc, "\t$Rn, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 986 | [(opnode GPR:$Rn, so_reg_imm:$shift)]> { |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 987 | bits<4> Rn; |
| 988 | bits<12> shift; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 989 | let Inst{25} = 0; |
Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 990 | let Inst{20} = 1; |
Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 991 | let Inst{19-16} = Rn; |
| 992 | let Inst{15-12} = 0b0000; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 993 | let Inst{11-5} = shift{11-5}; |
| 994 | let Inst{4} = 0; |
| 995 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 996 | } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 997 | def rsr : AI1<opcod, (outs), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 998 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis, |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 999 | opc, "\t$Rn, $shift", |
| 1000 | [(opnode GPR:$Rn, so_reg_reg:$shift)]> { |
| 1001 | bits<4> Rn; |
| 1002 | bits<12> shift; |
| 1003 | let Inst{25} = 0; |
| 1004 | let Inst{20} = 1; |
| 1005 | let Inst{19-16} = Rn; |
| 1006 | let Inst{15-12} = 0b0000; |
| 1007 | let Inst{11-8} = shift{11-8}; |
| 1008 | let Inst{7} = 0; |
| 1009 | let Inst{6-5} = shift{6-5}; |
| 1010 | let Inst{4} = 1; |
| 1011 | let Inst{3-0} = shift{3-0}; |
| 1012 | } |
| 1013 | |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1014 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1015 | } |
| 1016 | |
Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1017 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1018 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1019 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1020 | class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> |
| 1021 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 1022 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", |
| 1023 | [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 1024 | Requires<[IsARM, HasV6]> { |
| 1025 | bits<4> Rd; |
| 1026 | bits<4> Rm; |
| 1027 | bits<2> rot; |
| 1028 | let Inst{19-16} = 0b1111; |
| 1029 | let Inst{15-12} = Rd; |
| 1030 | let Inst{11-10} = rot; |
| 1031 | let Inst{3-0} = Rm; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1032 | } |
| 1033 | |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1034 | class AI_ext_rrot_np<bits<8> opcod, string opc> |
| 1035 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 1036 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>, |
| 1037 | Requires<[IsARM, HasV6]> { |
| 1038 | bits<2> rot; |
| 1039 | let Inst{19-16} = 0b1111; |
| 1040 | let Inst{11-10} = rot; |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1041 | } |
| 1042 | |
Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1043 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1044 | /// register and one whose operand is a register rotated by 8/16/24. |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1045 | class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> |
| 1046 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot), |
| 1047 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", |
| 1048 | [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 1049 | Requires<[IsARM, HasV6]> { |
| 1050 | bits<4> Rd; |
| 1051 | bits<4> Rm; |
| 1052 | bits<4> Rn; |
| 1053 | bits<2> rot; |
| 1054 | let Inst{19-16} = Rn; |
| 1055 | let Inst{15-12} = Rd; |
| 1056 | let Inst{11-10} = rot; |
| 1057 | let Inst{9-4} = 0b000111; |
| 1058 | let Inst{3-0} = Rm; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1059 | } |
| 1060 | |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1061 | class AI_exta_rrot_np<bits<8> opcod, string opc> |
| 1062 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot), |
| 1063 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>, |
| 1064 | Requires<[IsARM, HasV6]> { |
| 1065 | bits<4> Rn; |
| 1066 | bits<2> rot; |
| 1067 | let Inst{19-16} = Rn; |
| 1068 | let Inst{11-10} = rot; |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1069 | } |
| 1070 | |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1071 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1072 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
Jim Grosbach | 04afb07 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1073 | string baseOpc, bit Commutable = 0> { |
| 1074 | let Uses = [CPSR] in { |
Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1075 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1076 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 1077 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1078 | Requires<[IsARM]> { |
Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1079 | bits<4> Rd; |
| 1080 | bits<4> Rn; |
| 1081 | bits<12> imm; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1082 | let Inst{25} = 1; |
Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1083 | let Inst{15-12} = Rd; |
| 1084 | let Inst{19-16} = Rn; |
| 1085 | let Inst{11-0} = imm; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1086 | } |
Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1087 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1088 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 1089 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1090 | Requires<[IsARM]> { |
Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1091 | bits<4> Rd; |
| 1092 | bits<4> Rn; |
| 1093 | bits<4> Rm; |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1094 | let Inst{11-4} = 0b00000000; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1095 | let Inst{25} = 0; |
Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1096 | let isCommutable = Commutable; |
| 1097 | let Inst{3-0} = Rm; |
| 1098 | let Inst{15-12} = Rd; |
| 1099 | let Inst{19-16} = Rn; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1100 | } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1101 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 1102 | (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1103 | DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1104 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1105 | Requires<[IsARM]> { |
Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1106 | bits<4> Rd; |
| 1107 | bits<4> Rn; |
| 1108 | bits<12> shift; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1109 | let Inst{25} = 0; |
Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1110 | let Inst{19-16} = Rn; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1111 | let Inst{15-12} = Rd; |
| 1112 | let Inst{11-5} = shift{11-5}; |
| 1113 | let Inst{4} = 0; |
| 1114 | let Inst{3-0} = shift{3-0}; |
| 1115 | } |
| 1116 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
| 1117 | (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1118 | DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1119 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>, |
| 1120 | Requires<[IsARM]> { |
| 1121 | bits<4> Rd; |
| 1122 | bits<4> Rn; |
| 1123 | bits<12> shift; |
| 1124 | let Inst{25} = 0; |
| 1125 | let Inst{19-16} = Rn; |
| 1126 | let Inst{15-12} = Rd; |
| 1127 | let Inst{11-8} = shift{11-8}; |
| 1128 | let Inst{7} = 0; |
| 1129 | let Inst{6-5} = shift{6-5}; |
| 1130 | let Inst{4} = 1; |
| 1131 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1132 | } |
Jim Grosbach | 04afb07 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1133 | } |
| 1134 | // Assembly aliases for optional destination operand when it's the same |
| 1135 | // as the source operand. |
| 1136 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1137 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1138 | so_imm:$imm, pred:$p, |
| 1139 | cc_out:$s)>, |
| 1140 | Requires<[IsARM]>; |
| 1141 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1142 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1143 | GPR:$Rm, pred:$p, |
| 1144 | cc_out:$s)>, |
| 1145 | Requires<[IsARM]>; |
| 1146 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1147 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1148 | so_reg_imm:$shift, pred:$p, |
| 1149 | cc_out:$s)>, |
| 1150 | Requires<[IsARM]>; |
| 1151 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1152 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1153 | so_reg_reg:$shift, pred:$p, |
Jim Grosbach | 04afb07 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1154 | cc_out:$s)>, |
| 1155 | Requires<[IsARM]>; |
Owen Anderson | 5140802 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1156 | } |
| 1157 | |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1158 | // Carry setting variants |
Owen Anderson | 867846b | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 1159 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 1160 | let usesCustomInserter = 1 in { |
Owen Anderson | 77aa266 | 2011-04-05 21:48:57 +0000 | [diff] [blame] | 1161 | multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> { |
Andrew Trick | 0ed5778 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 1162 | def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1163 | 4, IIC_iALUi, |
Owen Anderson | f9bd6ba | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 1164 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>; |
Andrew Trick | 0ed5778 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 1165 | def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1166 | 4, IIC_iALUr, |
Owen Anderson | 5140802 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1167 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 1168 | let isCommutable = Commutable; |
| 1169 | } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1170 | def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1171 | 4, IIC_iALUsr, |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1172 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>; |
| 1173 | def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 1174 | 4, IIC_iALUsr, |
| 1175 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>; |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1176 | } |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1177 | } |
| 1178 | |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1179 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | 2f79074 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1180 | multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1181 | InstrItinClass iir, PatFrag opnode> { |
| 1182 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1183 | // GPR and a constrained immediate so that we can use this to match |
| 1184 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 4a22eba | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1185 | def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1186 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 1187 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1188 | bits<4> Rt; |
| 1189 | bits<17> addr; |
| 1190 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1191 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1192 | let Inst{15-12} = Rt; |
| 1193 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1194 | } |
Jim Grosbach | 4a22eba | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1195 | def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift), |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1196 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 1197 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1198 | bits<4> Rt; |
| 1199 | bits<17> shift; |
Johnny Chen | 7b203f9 | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1200 | let shift{4} = 0; // Inst{4} = 0 |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1201 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1202 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | 7e51095 | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1203 | let Inst{15-12} = Rt; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1204 | let Inst{11-0} = shift{11-0}; |
| 1205 | } |
| 1206 | } |
| 1207 | } |
| 1208 | |
Jim Grosbach | 2f79074 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1209 | multiclass AI_str1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1210 | InstrItinClass iir, PatFrag opnode> { |
| 1211 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1212 | // GPR and a constrained immediate so that we can use this to match |
| 1213 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 4a22eba | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1214 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1215 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 1216 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 1217 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { |
| 1218 | bits<4> Rt; |
| 1219 | bits<17> addr; |
| 1220 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1221 | let Inst{19-16} = addr{16-13}; // Rn |
| 1222 | let Inst{15-12} = Rt; |
| 1223 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1224 | } |
Jim Grosbach | 4a22eba | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1225 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1226 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1227 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { |
| 1228 | bits<4> Rt; |
| 1229 | bits<17> shift; |
Johnny Chen | 7b203f9 | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1230 | let shift{4} = 0; // Inst{4} = 0 |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1231 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1232 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | 7e51095 | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1233 | let Inst{15-12} = Rt; |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1234 | let Inst{11-0} = shift{11-0}; |
| 1235 | } |
| 1236 | } |
Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 1237 | //===----------------------------------------------------------------------===// |
| 1238 | // Instructions |
| 1239 | //===----------------------------------------------------------------------===// |
| 1240 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1241 | //===----------------------------------------------------------------------===// |
| 1242 | // Miscellaneous Instructions. |
| 1243 | // |
Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 1244 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1245 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 1246 | /// the function. The first operand is the ID# for this instruction, the second |
| 1247 | /// is the index into the MachineConstantPool that this is, the third is the |
| 1248 | /// size in bytes of this constant pool entry. |
Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1249 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1250 | def CONSTPOOL_ENTRY : |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1251 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1252 | i32imm:$size), NoItinerary, []>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1253 | |
Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 1254 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 1255 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 1256 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 1257 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1258 | def ADJCALLSTACKUP : |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1259 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1260 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 1261 | |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1262 | def ADJCALLSTACKDOWN : |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1263 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1264 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1265 | } |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1266 | |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1267 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1268 | [/* For disassembly only; pattern left blank */]>, |
| 1269 | Requires<[IsARM, HasV6T2]> { |
| 1270 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1271 | let Inst{15-8} = 0b11110000; |
Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1272 | let Inst{7-0} = 0b00000000; |
| 1273 | } |
| 1274 | |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1275 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 1276 | [/* For disassembly only; pattern left blank */]>, |
| 1277 | Requires<[IsARM, HasV6T2]> { |
| 1278 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1279 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1280 | let Inst{7-0} = 0b00000001; |
| 1281 | } |
| 1282 | |
| 1283 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 1284 | [/* For disassembly only; pattern left blank */]>, |
| 1285 | Requires<[IsARM, HasV6T2]> { |
| 1286 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1287 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1288 | let Inst{7-0} = 0b00000010; |
| 1289 | } |
| 1290 | |
| 1291 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 1292 | [/* For disassembly only; pattern left blank */]>, |
| 1293 | Requires<[IsARM, HasV6T2]> { |
| 1294 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1295 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1296 | let Inst{7-0} = 0b00000011; |
| 1297 | } |
| 1298 | |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1299 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
Jim Grosbach | 41d084f | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1300 | "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1301 | bits<4> Rd; |
| 1302 | bits<4> Rn; |
| 1303 | bits<4> Rm; |
| 1304 | let Inst{3-0} = Rm; |
| 1305 | let Inst{15-12} = Rd; |
| 1306 | let Inst{19-16} = Rn; |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1307 | let Inst{27-20} = 0b01101000; |
| 1308 | let Inst{7-4} = 0b1011; |
Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1309 | let Inst{11-8} = 0b1111; |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1310 | } |
| 1311 | |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1312 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
Jim Grosbach | 163eb27 | 2011-07-22 18:04:10 +0000 | [diff] [blame] | 1313 | []>, Requires<[IsARM, HasV6T2]> { |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1314 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1315 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1316 | let Inst{7-0} = 0b00000100; |
| 1317 | } |
| 1318 | |
Johnny Chen | f40b8e0 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1319 | // The i32imm operand $val can be used by a debugger to store more information |
| 1320 | // about the breakpoint. |
Jim Grosbach | e255be9 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 1321 | def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary, |
| 1322 | "bkpt", "\t$val", []>, Requires<[IsARM]> { |
Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1323 | bits<16> val; |
| 1324 | let Inst{3-0} = val{3-0}; |
| 1325 | let Inst{19-8} = val{15-4}; |
Johnny Chen | f40b8e0 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1326 | let Inst{27-20} = 0b00010010; |
| 1327 | let Inst{7-4} = 0b0111; |
| 1328 | } |
| 1329 | |
Jim Grosbach | e658f4f | 2011-07-29 17:36:04 +0000 | [diff] [blame] | 1330 | // Change Processor State |
| 1331 | // FIXME: We should use InstAlias to handle the optional operands. |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1332 | class CPS<dag iops, string asm_ops> |
| 1333 | : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops), |
Jim Grosbach | 47859c8 | 2011-07-29 17:33:29 +0000 | [diff] [blame] | 1334 | []>, Requires<[IsARM]> { |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1335 | bits<2> imod; |
| 1336 | bits<3> iflags; |
| 1337 | bits<5> mode; |
| 1338 | bit M; |
| 1339 | |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1340 | let Inst{31-28} = 0b1111; |
| 1341 | let Inst{27-20} = 0b00010000; |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1342 | let Inst{19-18} = imod; |
| 1343 | let Inst{17} = M; // Enabled if mode is set; |
| 1344 | let Inst{16} = 0; |
| 1345 | let Inst{8-6} = iflags; |
| 1346 | let Inst{5} = 0; |
| 1347 | let Inst{4-0} = mode; |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1348 | } |
| 1349 | |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1350 | let M = 1 in |
Jim Grosbach | e537438 | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1351 | def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode), |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1352 | "$imod\t$iflags, $mode">; |
| 1353 | let mode = 0, M = 0 in |
| 1354 | def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">; |
| 1355 | |
| 1356 | let imod = 0, iflags = 0, M = 1 in |
Jim Grosbach | e537438 | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1357 | def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">; |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1358 | |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1359 | // Preload signals the memory system of possible future data/instruction access. |
| 1360 | // These are for disassembly only. |
Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1361 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1362 | |
Evan Cheng | 8740ee3 | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1363 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, |
Evan Cheng | 6f36042 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1364 | !strconcat(opc, "\t$addr"), |
Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1365 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1366 | bits<4> Rt; |
| 1367 | bits<17> addr; |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1368 | let Inst{31-26} = 0b111101; |
| 1369 | let Inst{25} = 0; // 0 for immediate form |
Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1370 | let Inst{24} = data; |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1371 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1372 | let Inst{22} = read; |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1373 | let Inst{21-20} = 0b01; |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1374 | let Inst{19-16} = addr{16-13}; // Rn |
Evan Cheng | bb8420a | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1375 | let Inst{15-12} = 0b1111; |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1376 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1377 | } |
| 1378 | |
Evan Cheng | 8740ee3 | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1379 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, |
Evan Cheng | 6f36042 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1380 | !strconcat(opc, "\t$shift"), |
Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1381 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1382 | bits<17> shift; |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1383 | let Inst{31-26} = 0b111101; |
| 1384 | let Inst{25} = 1; // 1 for register form |
Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1385 | let Inst{24} = data; |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1386 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1387 | let Inst{22} = read; |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1388 | let Inst{21-20} = 0b01; |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1389 | let Inst{19-16} = shift{16-13}; // Rn |
Evan Cheng | bb8420a | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1390 | let Inst{15-12} = 0b1111; |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1391 | let Inst{11-0} = shift{11-0}; |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1392 | } |
| 1393 | } |
| 1394 | |
Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1395 | defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>; |
| 1396 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; |
| 1397 | defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>; |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1398 | |
Jim Grosbach | 9afae0d | 2011-07-22 17:46:13 +0000 | [diff] [blame] | 1399 | def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary, |
Jim Grosbach | 41d084f | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1400 | "setend\t$end", []>, Requires<[IsARM]> { |
Jim Grosbach | 7e72ec6 | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1401 | bits<1> end; |
| 1402 | let Inst{31-10} = 0b1111000100000001000000; |
| 1403 | let Inst{9} = end; |
| 1404 | let Inst{8-0} = 0; |
Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1405 | } |
| 1406 | |
Jim Grosbach | 507ba77 | 2011-07-13 22:59:38 +0000 | [diff] [blame] | 1407 | def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
| 1408 | []>, Requires<[IsARM, HasV7]> { |
Jim Grosbach | 9874b7d | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1409 | bits<4> opt; |
| 1410 | let Inst{27-4} = 0b001100100000111100001111; |
| 1411 | let Inst{3-0} = opt; |
Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1412 | } |
| 1413 | |
Johnny Chen | 9c13dfb | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1414 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | 2fa5a7e | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1415 | let isBarrier = 1, isTerminator = 1 in |
Jim Grosbach | 696fe9d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1416 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1417 | "trap", [(trap)]>, |
Johnny Chen | 9c13dfb | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1418 | Requires<[IsARM]> { |
Bill Wendling | c01d679 | 2010-11-21 11:05:29 +0000 | [diff] [blame] | 1419 | let Inst = 0xe7ffdefe; |
Johnny Chen | 9c13dfb | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1420 | } |
| 1421 | |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1422 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | a7ca624 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1423 | let isNotDuplicable = 1 in { |
Jim Grosbach | 0c51bb4 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1424 | def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1425 | 4, IIC_iALUr, |
Jim Grosbach | 0c51bb4 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1426 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1427 | |
Evan Cheng | 7250120 | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1428 | let AddedComplexity = 10 in { |
Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1429 | def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1430 | 4, IIC_iLoad_r, |
Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1431 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1432 | |
Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1433 | def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1434 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1435 | [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>; |
Jim Grosbach | 8e7f8df | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 1436 | |
Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1437 | def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1438 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1439 | [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1440 | |
Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1441 | def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1442 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1443 | [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>; |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1444 | |
Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1445 | def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1446 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1447 | [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1448 | } |
Chris Lattner | f4d55ec | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1449 | let AddedComplexity = 10 in { |
Jim Grosbach | d6e5c9f | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1450 | def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1451 | 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1452 | |
Jim Grosbach | d6e5c9f | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1453 | def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1454 | 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, |
Eric Christopher | cc385c0 | 2011-01-15 00:25:09 +0000 | [diff] [blame] | 1455 | addrmodepc:$addr)]>; |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1456 | |
Jim Grosbach | d6e5c9f | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1457 | def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1458 | 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1459 | } |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1460 | } // isNotDuplicable = 1 |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1461 | |
Evan Cheng | 6a42ec3 | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1462 | |
| 1463 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1464 | // assembler. |
Bill Wendling | ce3d6ca | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1465 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1466 | // The 'adr' mnemonic encodes differently if the label is before or after |
Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1467 | // the instruction. The {24-21} opcode bits are set by the fixup, as we don't |
| 1468 | // know until then which form of the instruction will be used. |
Johnny Chen | 8bbc128 | 2011-03-24 20:42:48 +0000 | [diff] [blame] | 1469 | def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label), |
Jim Grosbach | 8b3184e5 | 2011-07-28 16:33:54 +0000 | [diff] [blame] | 1470 | MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> { |
Jim Grosbach | 56f4717 | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1471 | bits<4> Rd; |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1472 | bits<12> label; |
Jim Grosbach | 56f4717 | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1473 | let Inst{27-25} = 0b001; |
| 1474 | let Inst{20} = 0; |
| 1475 | let Inst{19-16} = 0b1111; |
| 1476 | let Inst{15-12} = Rd; |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1477 | let Inst{11-0} = label; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1478 | } |
Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1479 | def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1480 | 4, IIC_iALUi, []>; |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1481 | |
| 1482 | def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd), |
| 1483 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1484 | 4, IIC_iALUi, []>; |
Evan Cheng | 6a42ec3 | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1485 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1486 | //===----------------------------------------------------------------------===// |
| 1487 | // Control Flow Instructions. |
| 1488 | // |
Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1489 | |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1490 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1491 | // ARMV4T and above |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1492 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1493 | "bx", "\tlr", [(ARMretflag)]>, |
| 1494 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 2a4d99a | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1495 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1496 | } |
| 1497 | |
| 1498 | // ARMV4 only |
Jim Grosbach | 696fe9d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1499 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1500 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1501 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | 2a4d99a | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1502 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1503 | } |
Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1504 | } |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1505 | |
Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1506 | // Indirect branches |
| 1507 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1508 | // ARMV4T and above |
Jim Grosbach | 027bd47 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 1509 | def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1510 | [(brind GPR:$dst)]>, |
| 1511 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 5476a27 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1512 | bits<4> dst; |
Jim Grosbach | 2a4d99a | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1513 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 6ae3fba | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1514 | let Inst{3-0} = dst; |
Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1515 | } |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1516 | |
Jim Grosbach | 801d3ad | 2011-07-13 20:21:31 +0000 | [diff] [blame] | 1517 | def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, |
| 1518 | "bx", "\t$dst", [/* pattern left blank */]>, |
Johnny Chen | a0c9c75 | 2011-05-22 17:51:04 +0000 | [diff] [blame] | 1519 | Requires<[IsARM, HasV4T]> { |
| 1520 | bits<4> dst; |
| 1521 | let Inst{27-4} = 0b000100101111111111110001; |
| 1522 | let Inst{3-0} = dst; |
| 1523 | } |
Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1524 | } |
| 1525 | |
Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1526 | // All calls clobber the non-callee saved registers. SP is marked as |
| 1527 | // a use to prevent stack-pointer assignments that appear immediately |
| 1528 | // before calls from potentially appearing dead. |
David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1529 | let isCall = 1, |
Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1530 | // On non-Darwin platforms R9 is callee-saved. |
Jim Grosbach | 965fe99 | 2011-03-12 00:51:00 +0000 | [diff] [blame] | 1531 | // FIXME: Do we really need a non-predicated version? If so, it should |
| 1532 | // at least be a pseudo instruction expanding to the predicated version |
| 1533 | // at MC lowering time. |
Jakob Stoklund Olesen | f8be385 | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1534 | Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1535 | Uses = [SP] in { |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1536 | def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1537 | IIC_Br, "bl\t$func", |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1538 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | 4f36aff | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1539 | Requires<[IsARM, IsNotDarwin]> { |
| 1540 | let Inst{31-28} = 0b1110; |
Jim Grosbach | c33f28b | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1541 | bits<24> func; |
| 1542 | let Inst{23-0} = func; |
Johnny Chen | 4f36aff | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1543 | } |
Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1544 | |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1545 | def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1546 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1547 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | c33f28b | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1548 | Requires<[IsARM, IsNotDarwin]> { |
| 1549 | bits<24> func; |
| 1550 | let Inst{23-0} = func; |
| 1551 | } |
Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1552 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1553 | // ARMv5T and above |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1554 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1555 | IIC_Br, "blx\t$func", |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1556 | [(ARMcall GPR:$func)]>, |
| 1557 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 5476a27 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1558 | bits<4> func; |
Jim Grosbach | 2aeb8b9 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1559 | let Inst{31-4} = 0b1110000100101111111111110011; |
Bob Wilson | ec84568 | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1560 | let Inst{3-0} = func; |
| 1561 | } |
| 1562 | |
| 1563 | def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
| 1564 | IIC_Br, "blx", "\t$func", |
| 1565 | [(ARMcall_pred GPR:$func)]>, |
| 1566 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
| 1567 | bits<4> func; |
| 1568 | let Inst{27-4} = 0b000100101111111111110011; |
| 1569 | let Inst{3-0} = func; |
Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1570 | } |
| 1571 | |
Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1572 | // ARMv4T |
Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1573 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1574 | def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1575 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1576 | Requires<[IsARM, HasV4T, IsNotDarwin]>; |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1577 | |
| 1578 | // ARMv4 |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1579 | def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1580 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1581 | Requires<[IsARM, NoV4T, IsNotDarwin]>; |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1582 | } |
| 1583 | |
David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1584 | let isCall = 1, |
Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1585 | // On Darwin R9 is call-clobbered. |
| 1586 | // R7 is marked as a use to prevent frame-pointer assignments from being |
| 1587 | // moved above / below calls. |
Jakob Stoklund Olesen | f8be385 | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1588 | Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1589 | Uses = [R7, SP] in { |
Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1590 | def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1591 | 4, IIC_Br, |
Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1592 | [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>, |
| 1593 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1594 | |
Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1595 | def BLr9_pred : ARMPseudoExpand<(outs), |
| 1596 | (ins bl_target:$func, pred:$p, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1597 | 4, IIC_Br, |
Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1598 | [(ARMcall_pred tglobaladdr:$func)], |
| 1599 | (BL_pred bl_target:$func, pred:$p)>, |
Jim Grosbach | 3f2096e | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1600 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1601 | |
| 1602 | // ARMv5T and above |
Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1603 | def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1604 | 4, IIC_Br, |
Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1605 | [(ARMcall GPR:$func)], |
| 1606 | (BLX GPR:$func)>, |
| 1607 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1608 | |
Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1609 | def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1610 | 4, IIC_Br, |
Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1611 | [(ARMcall_pred GPR:$func)], |
| 1612 | (BLX_pred GPR:$func, pred:$p)>, |
Jim Grosbach | 3f2096e | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1613 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | ec84568 | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1614 | |
Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1615 | // ARMv4T |
Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1616 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1617 | def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1618 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1619 | Requires<[IsARM, HasV4T, IsDarwin]>; |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1620 | |
| 1621 | // ARMv4 |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1622 | def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1623 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1624 | Requires<[IsARM, NoV4T, IsDarwin]>; |
Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1625 | } |
Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1626 | |
David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1627 | let isBranch = 1, isTerminator = 1 in { |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1628 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 1629 | // a two-value operand where a dag node expects two operands. :( |
| 1630 | def Bcc : ABI<0b1010, (outs), (ins br_target:$target), |
| 1631 | IIC_Br, "b", "\t$target", |
| 1632 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> { |
| 1633 | bits<24> target; |
| 1634 | let Inst{23-0} = target; |
| 1635 | } |
| 1636 | |
Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1637 | let isBarrier = 1 in { |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1638 | // B is "predicable" since it's just a Bcc with an 'always' condition. |
Evan Cheng | dcd6cdf | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1639 | let isPredicable = 1 in |
Jim Grosbach | b7c6e8f | 2011-03-11 23:25:21 +0000 | [diff] [blame] | 1640 | // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly |
| 1641 | // should be sufficient. |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1642 | // FIXME: Is B really a Barrier? That doesn't seem right. |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1643 | def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br, |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1644 | [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1645 | |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1646 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
| 1647 | def BR_JTr : ARMPseudoInst<(outs), |
Jim Grosbach | 0591656 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1648 | (ins GPR:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1649 | 0, IIC_Br, |
Jim Grosbach | 0c51bb4 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1650 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1651 | // FIXME: This shouldn't use the generic "addrmode2," but rather be split |
| 1652 | // into i12 and rs suffixed versions. |
| 1653 | def BR_JTm : ARMPseudoInst<(outs), |
Jim Grosbach | 0591656 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1654 | (ins addrmode2:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1655 | 0, IIC_Br, |
Chris Lattner | cc5dce8 | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1656 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
Jim Grosbach | 0c51bb4 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1657 | imm:$id)]>; |
Jim Grosbach | e040a46 | 2010-11-21 01:26:01 +0000 | [diff] [blame] | 1658 | def BR_JTadd : ARMPseudoInst<(outs), |
Jim Grosbach | 0591656 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1659 | (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1660 | 0, IIC_Br, |
Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1661 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
Jim Grosbach | 0c51bb4 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1662 | imm:$id)]>; |
Chris Lattner | cc5dce8 | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1663 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1664 | } // isBarrier = 1 |
Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1665 | |
Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1666 | } |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1667 | |
Jim Grosbach | a03ab0e | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 1668 | // BLX (immediate) |
Johnny Chen | 13baa0e | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 1669 | def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary, |
Jim Grosbach | a03ab0e | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 1670 | "blx\t$target", []>, |
Johnny Chen | 13baa0e | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 1671 | Requires<[IsARM, HasV5T]> { |
| 1672 | let Inst{31-25} = 0b1111101; |
| 1673 | bits<25> target; |
| 1674 | let Inst{23-0} = target{24-1}; |
| 1675 | let Inst{24} = target{0}; |
| 1676 | } |
| 1677 | |
Jim Grosbach | e2f9840 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1678 | // Branch and Exchange Jazelle |
Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1679 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
Jim Grosbach | e2f9840 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1680 | [/* pattern left blank */]> { |
| 1681 | bits<4> func; |
Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1682 | let Inst{23-20} = 0b0010; |
Jim Grosbach | e2f9840 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1683 | let Inst{19-8} = 0xfff; |
Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1684 | let Inst{7-4} = 0b0010; |
Jim Grosbach | e2f9840 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1685 | let Inst{3-0} = func; |
Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1686 | } |
| 1687 | |
Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1688 | // Tail calls. |
| 1689 | |
Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1690 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1691 | // Darwin versions. |
| 1692 | let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 1693 | Uses = [SP] in { |
| 1694 | def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1695 | IIC_Br, []>, Requires<[IsDarwin]>; |
| 1696 | |
| 1697 | def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1698 | IIC_Br, []>, Requires<[IsDarwin]>; |
| 1699 | |
Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1700 | def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1701 | 4, IIC_Br, [], |
Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1702 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 1703 | Requires<[IsARM, IsDarwin]>; |
Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1704 | |
Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1705 | def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1706 | 4, IIC_Br, [], |
Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1707 | (BX GPR:$dst)>, |
| 1708 | Requires<[IsARM, IsDarwin]>; |
Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1709 | |
Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1710 | } |
| 1711 | |
| 1712 | // Non-Darwin versions (the difference is R9). |
| 1713 | let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 1714 | Uses = [SP] in { |
| 1715 | def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1716 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
| 1717 | |
| 1718 | def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1719 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
| 1720 | |
Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1721 | def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1722 | 4, IIC_Br, [], |
Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1723 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 1724 | Requires<[IsARM, IsNotDarwin]>; |
Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1725 | |
Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1726 | def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1727 | 4, IIC_Br, [], |
Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1728 | (BX GPR:$dst)>, |
| 1729 | Requires<[IsARM, IsNotDarwin]>; |
Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1730 | } |
| 1731 | } |
| 1732 | |
| 1733 | |
| 1734 | |
| 1735 | |
| 1736 | |
Johnny Chen | 4c444bf | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1737 | // Secure Monitor Call is a system instruction -- for disassembly only |
Jim Grosbach | d1f8bde | 2011-07-22 18:13:31 +0000 | [diff] [blame] | 1738 | def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", |
| 1739 | []> { |
Jim Grosbach | 0708e74 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1740 | bits<4> opt; |
| 1741 | let Inst{23-4} = 0b01100000000000000111; |
| 1742 | let Inst{3-0} = opt; |
Johnny Chen | 4c444bf | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1743 | } |
| 1744 | |
Jim Grosbach | f163784 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 1745 | // Supervisor Call (Software Interrupt) |
Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1746 | let isCall = 1, Uses = [SP] in { |
Jim Grosbach | f163784 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 1747 | def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> { |
Jim Grosbach | 0708e74 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1748 | bits<24> svc; |
| 1749 | let Inst{23-0} = svc; |
| 1750 | } |
Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1751 | } |
| 1752 | |
Jim Grosbach | 20d3812 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 1753 | // Store Return State |
Jim Grosbach | 51726e2 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1754 | class SRSI<bit wb, string asm> |
| 1755 | : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm, |
| 1756 | NoItinerary, asm, "", []> { |
| 1757 | bits<5> mode; |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1758 | let Inst{31-28} = 0b1111; |
Jim Grosbach | 51726e2 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1759 | let Inst{27-25} = 0b100; |
| 1760 | let Inst{22} = 1; |
| 1761 | let Inst{21} = wb; |
| 1762 | let Inst{20} = 0; |
| 1763 | let Inst{19-16} = 0b1101; // SP |
| 1764 | let Inst{15-5} = 0b00000101000; |
| 1765 | let Inst{4-0} = mode; |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1766 | } |
| 1767 | |
Jim Grosbach | 51726e2 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1768 | def SRSDA : SRSI<0, "srsda\tsp, $mode"> { |
| 1769 | let Inst{24-23} = 0; |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1770 | } |
Jim Grosbach | 51726e2 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1771 | def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> { |
| 1772 | let Inst{24-23} = 0; |
| 1773 | } |
| 1774 | def SRSDB : SRSI<0, "srsdb\tsp, $mode"> { |
| 1775 | let Inst{24-23} = 0b10; |
| 1776 | } |
| 1777 | def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> { |
| 1778 | let Inst{24-23} = 0b10; |
| 1779 | } |
| 1780 | def SRSIA : SRSI<0, "srsia\tsp, $mode"> { |
| 1781 | let Inst{24-23} = 0b01; |
| 1782 | } |
| 1783 | def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> { |
| 1784 | let Inst{24-23} = 0b01; |
| 1785 | } |
| 1786 | def SRSIB : SRSI<0, "srsib\tsp, $mode"> { |
| 1787 | let Inst{24-23} = 0b11; |
| 1788 | } |
| 1789 | def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> { |
| 1790 | let Inst{24-23} = 0b11; |
| 1791 | } |
Jim Grosbach | c4dc52c | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1792 | |
Jim Grosbach | 20d3812 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 1793 | // Return From Exception |
Jim Grosbach | c4dc52c | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1794 | class RFEI<bit wb, string asm> |
| 1795 | : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm, |
| 1796 | NoItinerary, asm, "", []> { |
| 1797 | bits<4> Rn; |
Johnny Chen | 5454e06 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1798 | let Inst{31-28} = 0b1111; |
Jim Grosbach | c4dc52c | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1799 | let Inst{27-25} = 0b100; |
| 1800 | let Inst{22} = 0; |
| 1801 | let Inst{21} = wb; |
| 1802 | let Inst{20} = 1; |
| 1803 | let Inst{19-16} = Rn; |
| 1804 | let Inst{15-0} = 0xa00; |
Johnny Chen | 5454e06 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1805 | } |
| 1806 | |
Jim Grosbach | c4dc52c | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1807 | def RFEDA : RFEI<0, "rfeda\t$Rn"> { |
| 1808 | let Inst{24-23} = 0; |
| 1809 | } |
| 1810 | def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> { |
| 1811 | let Inst{24-23} = 0; |
| 1812 | } |
| 1813 | def RFEDB : RFEI<0, "rfedb\t$Rn"> { |
| 1814 | let Inst{24-23} = 0b10; |
| 1815 | } |
| 1816 | def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> { |
| 1817 | let Inst{24-23} = 0b10; |
| 1818 | } |
| 1819 | def RFEIA : RFEI<0, "rfeia\t$Rn"> { |
| 1820 | let Inst{24-23} = 0b01; |
| 1821 | } |
| 1822 | def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> { |
| 1823 | let Inst{24-23} = 0b01; |
| 1824 | } |
| 1825 | def RFEIB : RFEI<0, "rfeib\t$Rn"> { |
| 1826 | let Inst{24-23} = 0b11; |
| 1827 | } |
| 1828 | def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> { |
| 1829 | let Inst{24-23} = 0b11; |
Johnny Chen | 5454e06 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1830 | } |
| 1831 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1832 | //===----------------------------------------------------------------------===// |
| 1833 | // Load / store Instructions. |
| 1834 | // |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1835 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1836 | // Load |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1837 | |
| 1838 | |
Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1839 | defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, |
Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1840 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1841 | defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, |
Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1842 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1843 | defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1844 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1845 | defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1846 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1847 | |
Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1848 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1849 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 1850 | isReMaterializable = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 4a22eba | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1851 | def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 2f79074 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1852 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", |
| 1853 | []> { |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1854 | bits<4> Rt; |
| 1855 | bits<17> addr; |
| 1856 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1857 | let Inst{19-16} = 0b1111; |
| 1858 | let Inst{15-12} = Rt; |
| 1859 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1860 | } |
Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1861 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1862 | // Loads with zero extension |
Jim Grosbach | 76aed40 | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1863 | def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 8839775 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1864 | IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr", |
| 1865 | [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1866 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1867 | // Loads with sign extension |
Jim Grosbach | 76aed40 | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1868 | def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 8839775 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1869 | IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr", |
| 1870 | [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1871 | |
Jim Grosbach | 76aed40 | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1872 | def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 8839775 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1873 | IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr", |
| 1874 | [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1875 | |
Jim Grosbach | a5dcd98 | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1876 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1877 | // Load doubleword |
Jim Grosbach | 76aed40 | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1878 | def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2), |
| 1879 | (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 360c369 | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 1880 | IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr", |
Misha Brukman | 209baa5 | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1881 | []>, Requires<[IsARM, HasV5TE]>; |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1882 | } |
Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1883 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1884 | // Indexed loads |
Jim Grosbach | 1aa5863 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1885 | multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> { |
Jim Grosbach | 69fd90e | 2010-11-13 01:07:20 +0000 | [diff] [blame] | 1886 | def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1887 | (ins addrmode2:$addr), IndexModePre, LdFrm, itin, |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1888 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1889 | // {17-14} Rn |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1890 | // {13} reg vs. imm |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1891 | // {12} isAdd |
| 1892 | // {11-0} imm12/Rm |
| 1893 | bits<18> addr; |
| 1894 | let Inst{25} = addr{13}; |
| 1895 | let Inst{23} = addr{12}; |
| 1896 | let Inst{19-16} = addr{17-14}; |
| 1897 | let Inst{11-0} = addr{11-0}; |
Jim Grosbach | eab1c0d | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1898 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1899 | } |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1900 | |
| 1901 | def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1902 | (ins GPR:$Rn, am2offset_reg:$offset), |
| 1903 | IndexModePost, LdFrm, itin, |
| 1904 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
| 1905 | // {12} isAdd |
| 1906 | // {11-0} imm12/Rm |
| 1907 | bits<14> offset; |
| 1908 | bits<4> Rn; |
| 1909 | let Inst{25} = 1; |
| 1910 | let Inst{23} = offset{12}; |
| 1911 | let Inst{19-16} = Rn; |
| 1912 | let Inst{11-0} = offset{11-0}; |
| 1913 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 1914 | } |
| 1915 | |
| 1916 | def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1917 | (ins GPR:$Rn, am2offset_imm:$offset), |
Bruno Cardoso Lopes | c2452a6 | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1918 | IndexModePost, LdFrm, itin, |
| 1919 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1920 | // {12} isAdd |
| 1921 | // {11-0} imm12/Rm |
Bruno Cardoso Lopes | c2452a6 | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1922 | bits<14> offset; |
| 1923 | bits<4> Rn; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1924 | let Inst{25} = 0; |
Bruno Cardoso Lopes | c2452a6 | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1925 | let Inst{23} = offset{12}; |
| 1926 | let Inst{19-16} = Rn; |
| 1927 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1928 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1929 | } |
Jim Grosbach | 2f79074 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1930 | } |
Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1931 | |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1932 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | 1aa5863 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1933 | defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>; |
| 1934 | defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1935 | } |
Rafael Espindola | 1bbe581 | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1936 | |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1937 | multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> { |
Owen Anderson | b0e6899 | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 1938 | def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1939 | (ins addrmode3:$addr), IndexModePre, |
| 1940 | LdMiscFrm, itin, |
| 1941 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1942 | bits<14> addr; |
| 1943 | let Inst{23} = addr{8}; // U bit |
| 1944 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 1945 | let Inst{19-16} = addr{12-9}; // Rn |
| 1946 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 1947 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 1948 | } |
Owen Anderson | b0e6899 | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 1949 | def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1950 | (ins GPR:$Rn, am3offset:$offset), IndexModePost, |
| 1951 | LdMiscFrm, itin, |
| 1952 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
Jim Grosbach | 2aff392 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1953 | bits<10> offset; |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1954 | bits<4> Rn; |
Jim Grosbach | 2aff392 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1955 | let Inst{23} = offset{8}; // U bit |
| 1956 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1957 | let Inst{19-16} = Rn; |
Jim Grosbach | 2aff392 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1958 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 1959 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1960 | } |
| 1961 | } |
Rafael Espindola | 4443c7d | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1962 | |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1963 | let mayLoad = 1, neverHasSideEffects = 1 in { |
| 1964 | defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>; |
| 1965 | defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>; |
| 1966 | defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>; |
Jim Grosbach | a5dcd98 | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1967 | let hasExtraDefRegAllocReq = 1 in { |
Owen Anderson | b0e6899 | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 1968 | def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
Jim Grosbach | d9dce56 | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 1969 | (ins addrmode3:$addr), IndexModePre, |
| 1970 | LdMiscFrm, IIC_iLoad_d_ru, |
| 1971 | "ldrd", "\t$Rt, $Rt2, $addr!", |
| 1972 | "$addr.base = $Rn_wb", []> { |
| 1973 | bits<14> addr; |
| 1974 | let Inst{23} = addr{8}; // U bit |
| 1975 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 1976 | let Inst{19-16} = addr{12-9}; // Rn |
| 1977 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 1978 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Owen Anderson | 301f793 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 1979 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | d9dce56 | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 1980 | } |
Owen Anderson | b0e6899 | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 1981 | def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
Jim Grosbach | d9dce56 | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 1982 | (ins GPR:$Rn, am3offset:$offset), IndexModePost, |
| 1983 | LdMiscFrm, IIC_iLoad_d_ru, |
| 1984 | "ldrd", "\t$Rt, $Rt2, [$Rn], $offset", |
| 1985 | "$Rn = $Rn_wb", []> { |
| 1986 | bits<10> offset; |
| 1987 | bits<4> Rn; |
| 1988 | let Inst{23} = offset{8}; // U bit |
| 1989 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 1990 | let Inst{19-16} = Rn; |
| 1991 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 1992 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 301f793 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 1993 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | d9dce56 | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 1994 | } |
Jim Grosbach | a5dcd98 | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1995 | } // hasExtraDefRegAllocReq = 1 |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1996 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1997 | |
Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1998 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1999 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2000 | def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 2001 | (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru, |
| 2002 | "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
| 2003 | // {17-14} Rn |
| 2004 | // {13} 1 == Rm, 0 == imm12 |
| 2005 | // {12} isAdd |
| 2006 | // {11-0} imm12/Rm |
| 2007 | bits<18> addr; |
| 2008 | let Inst{25} = addr{13}; |
| 2009 | let Inst{23} = addr{12}; |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2010 | let Inst{21} = 1; // overwrite |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2011 | let Inst{19-16} = addr{17-14}; |
| 2012 | let Inst{11-0} = addr{11-0}; |
Jim Grosbach | eab1c0d | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2013 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2014 | } |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2015 | def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 2016 | (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru, |
| 2017 | "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
| 2018 | // {17-14} Rn |
| 2019 | // {13} 1 == Rm, 0 == imm12 |
| 2020 | // {12} isAdd |
| 2021 | // {11-0} imm12/Rm |
| 2022 | bits<18> addr; |
| 2023 | let Inst{25} = addr{13}; |
| 2024 | let Inst{23} = addr{12}; |
Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2025 | let Inst{21} = 1; // overwrite |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2026 | let Inst{19-16} = addr{17-14}; |
| 2027 | let Inst{11-0} = addr{11-0}; |
Jim Grosbach | eab1c0d | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2028 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2029 | } |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 2030 | |
| 2031 | multiclass AI3ldrT<bits<4> op, string opc> { |
| 2032 | def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb), |
| 2033 | (ins addr_offset_none:$addr, postidx_imm8:$offset), |
| 2034 | IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc, |
| 2035 | "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> { |
| 2036 | bits<9> offset; |
| 2037 | let Inst{23} = offset{8}; |
| 2038 | let Inst{22} = 1; |
| 2039 | let Inst{11-8} = offset{7-4}; |
| 2040 | let Inst{3-0} = offset{3-0}; |
| 2041 | let AsmMatchConverter = "cvtLdExtTWriteBackImm"; |
| 2042 | } |
| 2043 | def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb), |
| 2044 | (ins addr_offset_none:$addr, postidx_reg:$Rm), |
| 2045 | IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc, |
| 2046 | "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> { |
| 2047 | bits<5> Rm; |
| 2048 | let Inst{23} = Rm{4}; |
| 2049 | let Inst{22} = 0; |
| 2050 | let Inst{11-8} = 0; |
| 2051 | let Inst{3-0} = Rm{3-0}; |
| 2052 | let AsmMatchConverter = "cvtLdExtTWriteBackReg"; |
| 2053 | } |
Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2054 | } |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 2055 | |
| 2056 | defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">; |
| 2057 | defm LDRHT : AI3ldrT<0b1011, "ldrht">; |
| 2058 | defm LDRSHT : AI3ldrT<0b1111, "ldrsht">; |
Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2059 | } |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2060 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2061 | // Store |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2062 | |
| 2063 | // Stores with truncate |
Jim Grosbach | 09d7bfd | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 2064 | def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm, |
Jim Grosbach | 607efcb | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 2065 | IIC_iStore_bh_r, "strh", "\t$Rt, $addr", |
| 2066 | [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2067 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2068 | // Store doubleword |
Jim Grosbach | 360c369 | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 2069 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
| 2070 | def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2071 | StMiscFrm, IIC_iStore_d_r, |
Owen Anderson | 301f793 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2072 | "strd", "\t$Rt, $src2, $addr", []>, |
| 2073 | Requires<[IsARM, HasV5TE]> { |
| 2074 | let Inst{21} = 0; |
| 2075 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2076 | |
| 2077 | // Indexed stores |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2078 | def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb), |
| 2079 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | 2f79074 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2080 | IndexModePre, StFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 9871640 | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2081 | "str", "\t$Rt, [$Rn, $offset]!", |
| 2082 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 5a77b8b | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2083 | [(set GPR:$Rn_wb, |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2084 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
| 2085 | def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb), |
| 2086 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2087 | IndexModePre, StFrm, IIC_iStore_ru, |
| 2088 | "str", "\t$Rt, [$Rn, $offset]!", |
| 2089 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2090 | [(set GPR:$Rn_wb, |
| 2091 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2092 | |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2093 | |
| 2094 | |
| 2095 | def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb), |
| 2096 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | 2f79074 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2097 | IndexModePost, StFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 9871640 | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2098 | "str", "\t$Rt, [$Rn], $offset", |
| 2099 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 5a77b8b | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2100 | [(set GPR:$Rn_wb, |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2101 | (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
| 2102 | def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb), |
| 2103 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2104 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2105 | "str", "\t$Rt, [$Rn], $offset", |
| 2106 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2107 | [(set GPR:$Rn_wb, |
| 2108 | (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2109 | |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2110 | |
| 2111 | def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb), |
| 2112 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | 5a77b8b | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2113 | IndexModePre, StFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 9871640 | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2114 | "strb", "\t$Rt, [$Rn, $offset]!", |
| 2115 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 5a77b8b | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2116 | [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt, |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2117 | GPR:$Rn, am2offset_reg:$offset))]>; |
| 2118 | def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb), |
| 2119 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2120 | IndexModePre, StFrm, IIC_iStore_bh_ru, |
| 2121 | "strb", "\t$Rt, [$Rn, $offset]!", |
| 2122 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2123 | [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt, |
| 2124 | GPR:$Rn, am2offset_imm:$offset))]>; |
| 2125 | |
| 2126 | def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb), |
| 2127 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | 5a77b8b | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2128 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 9871640 | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2129 | "strb", "\t$Rt, [$Rn], $offset", |
| 2130 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 5a77b8b | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2131 | [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt, |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2132 | GPR:$Rn, am2offset_reg:$offset))]>; |
| 2133 | def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb), |
| 2134 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2135 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2136 | "strb", "\t$Rt, [$Rn], $offset", |
| 2137 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2138 | [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt, |
| 2139 | GPR:$Rn, am2offset_imm:$offset))]>; |
| 2140 | |
Jim Grosbach | 5a77b8b | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2141 | |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2142 | def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb), |
| 2143 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 2144 | IndexModePre, StMiscFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 9871640 | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2145 | "strh", "\t$Rt, [$Rn, $offset]!", |
| 2146 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2147 | [(set GPR:$Rn_wb, |
| 2148 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2149 | |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2150 | def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb), |
| 2151 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 2152 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 9871640 | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2153 | "strh", "\t$Rt, [$Rn], $offset", |
| 2154 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2155 | [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt, |
| 2156 | GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2157 | |
Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2158 | // For disassembly only |
Jim Grosbach | a5dcd98 | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2159 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2160 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 2161 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2162 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2163 | "strd", "\t$src1, $src2, [$base, $offset]!", |
Owen Anderson | 301f793 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2164 | "$base = $base_wb", []> { |
| 2165 | bits<4> src1; |
| 2166 | bits<4> base; |
| 2167 | bits<10> offset; |
| 2168 | let Inst{23} = offset{8}; // U bit |
| 2169 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 2170 | let Inst{19-16} = base; |
| 2171 | let Inst{15-12} = src1; |
| 2172 | let Inst{11-8} = offset{7-4}; |
| 2173 | let Inst{3-0} = offset{3-0}; |
| 2174 | |
| 2175 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
| 2176 | } |
Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2177 | |
| 2178 | // For disassembly only |
| 2179 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 2180 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2181 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2182 | "strd", "\t$src1, $src2, [$base], $offset", |
Owen Anderson | 301f793 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2183 | "$base = $base_wb", []> { |
| 2184 | bits<4> src1; |
| 2185 | bits<4> base; |
| 2186 | bits<10> offset; |
| 2187 | let Inst{23} = offset{8}; // U bit |
| 2188 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 2189 | let Inst{19-16} = base; |
| 2190 | let Inst{15-12} = src1; |
| 2191 | let Inst{11-8} = offset{7-4}; |
| 2192 | let Inst{3-0} = offset{3-0}; |
| 2193 | |
| 2194 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
| 2195 | } |
Jim Grosbach | a5dcd98 | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2196 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2197 | |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 2198 | // STRT, STRBT, and STRHT |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2199 | |
Owen Anderson | fa9e6d4 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2200 | def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb), |
| 2201 | (ins GPR:$Rt, ldst_so_reg:$addr), |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2202 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2203 | "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2204 | [/* For disassembly only; pattern left blank */]> { |
Owen Anderson | fa9e6d4 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2205 | let Inst{25} = 1; |
| 2206 | let Inst{21} = 1; // overwrite |
| 2207 | let Inst{4} = 0; |
| 2208 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
| 2209 | } |
| 2210 | |
| 2211 | def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb), |
| 2212 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 2213 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2214 | "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
| 2215 | [/* For disassembly only; pattern left blank */]> { |
| 2216 | let Inst{25} = 0; |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2217 | let Inst{21} = 1; // overwrite |
Jim Grosbach | eab1c0d | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2218 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2219 | } |
| 2220 | |
Owen Anderson | fa9e6d4 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2221 | |
| 2222 | def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb), |
| 2223 | (ins GPR:$Rt, ldst_so_reg:$addr), |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2224 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2225 | "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
| 2226 | [/* For disassembly only; pattern left blank */]> { |
Owen Anderson | fa9e6d4 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2227 | let Inst{25} = 1; |
| 2228 | let Inst{21} = 1; // overwrite |
| 2229 | let Inst{4} = 0; |
| 2230 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
| 2231 | } |
| 2232 | |
| 2233 | def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb), |
| 2234 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 2235 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2236 | "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
| 2237 | [/* For disassembly only; pattern left blank */]> { |
| 2238 | let Inst{25} = 0; |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2239 | let Inst{21} = 1; // overwrite |
Jim Grosbach | eab1c0d | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2240 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2241 | } |
| 2242 | |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 2243 | multiclass AI3strT<bits<4> op, string opc> { |
| 2244 | def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb), |
| 2245 | (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset), |
| 2246 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc, |
| 2247 | "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> { |
| 2248 | bits<9> offset; |
| 2249 | let Inst{23} = offset{8}; |
| 2250 | let Inst{22} = 1; |
| 2251 | let Inst{11-8} = offset{7-4}; |
| 2252 | let Inst{3-0} = offset{3-0}; |
| 2253 | let AsmMatchConverter = "cvtStExtTWriteBackImm"; |
| 2254 | } |
| 2255 | def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb), |
| 2256 | (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm), |
| 2257 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc, |
| 2258 | "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> { |
| 2259 | bits<5> Rm; |
| 2260 | let Inst{23} = Rm{4}; |
| 2261 | let Inst{22} = 0; |
| 2262 | let Inst{11-8} = 0; |
| 2263 | let Inst{3-0} = Rm{3-0}; |
| 2264 | let AsmMatchConverter = "cvtStExtTWriteBackReg"; |
| 2265 | } |
Johnny Chen | 718ed8a | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2266 | } |
| 2267 | |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 2268 | |
| 2269 | defm STRHT : AI3strT<0b1011, "strht">; |
| 2270 | |
| 2271 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2272 | //===----------------------------------------------------------------------===// |
| 2273 | // Load / store multiple Instructions. |
| 2274 | // |
| 2275 | |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2276 | multiclass arm_ldst_mult<string asm, bit L_bit, Format f, |
| 2277 | InstrItinClass itin, InstrItinClass itin_upd> { |
Jim Grosbach | 2f9aeee | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2278 | // IA is the default, so no need for an explicit suffix on the |
| 2279 | // mnemonic here. Without it is the cannonical spelling. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2280 | def IA : |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2281 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2282 | IndexModeNone, f, itin, |
Jim Grosbach | 2f9aeee | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2283 | !strconcat(asm, "${p}\t$Rn, $regs"), "", []> { |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2284 | let Inst{24-23} = 0b01; // Increment After |
| 2285 | let Inst{21} = 0; // No writeback |
| 2286 | let Inst{20} = L_bit; |
| 2287 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2288 | def IA_UPD : |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2289 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2290 | IndexModeUpd, f, itin_upd, |
Jim Grosbach | 2f9aeee | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2291 | !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2292 | let Inst{24-23} = 0b01; // Increment After |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2293 | let Inst{21} = 1; // Writeback |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2294 | let Inst{20} = L_bit; |
| 2295 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2296 | def DA : |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2297 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2298 | IndexModeNone, f, itin, |
| 2299 | !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> { |
| 2300 | let Inst{24-23} = 0b00; // Decrement After |
| 2301 | let Inst{21} = 0; // No writeback |
| 2302 | let Inst{20} = L_bit; |
| 2303 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2304 | def DA_UPD : |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2305 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2306 | IndexModeUpd, f, itin_upd, |
| 2307 | !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2308 | let Inst{24-23} = 0b00; // Decrement After |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2309 | let Inst{21} = 1; // Writeback |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2310 | let Inst{20} = L_bit; |
| 2311 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2312 | def DB : |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2313 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2314 | IndexModeNone, f, itin, |
| 2315 | !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> { |
| 2316 | let Inst{24-23} = 0b10; // Decrement Before |
| 2317 | let Inst{21} = 0; // No writeback |
| 2318 | let Inst{20} = L_bit; |
| 2319 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2320 | def DB_UPD : |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2321 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2322 | IndexModeUpd, f, itin_upd, |
| 2323 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2324 | let Inst{24-23} = 0b10; // Decrement Before |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2325 | let Inst{21} = 1; // Writeback |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2326 | let Inst{20} = L_bit; |
| 2327 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2328 | def IB : |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2329 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2330 | IndexModeNone, f, itin, |
| 2331 | !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> { |
| 2332 | let Inst{24-23} = 0b11; // Increment Before |
| 2333 | let Inst{21} = 0; // No writeback |
| 2334 | let Inst{20} = L_bit; |
| 2335 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2336 | def IB_UPD : |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2337 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2338 | IndexModeUpd, f, itin_upd, |
| 2339 | !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2340 | let Inst{24-23} = 0b11; // Increment Before |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2341 | let Inst{21} = 1; // Writeback |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2342 | let Inst{20} = L_bit; |
| 2343 | } |
Owen Anderson | 9c6456e | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2344 | } |
Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2345 | |
Bill Wendling | 9430eb4 | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 2346 | let neverHasSideEffects = 1 in { |
Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 2347 | |
| 2348 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 2349 | defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>; |
| 2350 | |
| 2351 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 2352 | defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>; |
| 2353 | |
| 2354 | } // neverHasSideEffects |
| 2355 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2356 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 2357 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
| 2358 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 2359 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2360 | def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
| 2361 | reglist:$regs, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2362 | 4, IIC_iLoad_mBr, [], |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2363 | (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>, |
Jim Grosbach | 6d371ce | 2011-03-11 22:51:41 +0000 | [diff] [blame] | 2364 | RegConstraint<"$Rn = $wb">; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2365 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2366 | //===----------------------------------------------------------------------===// |
| 2367 | // Move Instructions. |
| 2368 | // |
| 2369 | |
Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2370 | let neverHasSideEffects = 1 in |
Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2371 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 2372 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2373 | bits<4> Rd; |
| 2374 | bits<4> Rm; |
Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2375 | |
Johnny Chen | 387b36e | 2011-04-01 23:30:25 +0000 | [diff] [blame] | 2376 | let Inst{19-16} = 0b0000; |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2377 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2378 | let Inst{25} = 0; |
Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2379 | let Inst{3-0} = Rm; |
| 2380 | let Inst{15-12} = Rd; |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2381 | } |
| 2382 | |
Dale Johannesen | 438c35b | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2383 | // A version for the smaller set of tail call registers. |
| 2384 | let neverHasSideEffects = 1 in |
Jim Grosbach | 696fe9d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 2385 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2386 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2387 | bits<4> Rd; |
| 2388 | bits<4> Rm; |
Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2389 | |
Dale Johannesen | 438c35b | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2390 | let Inst{11-4} = 0b00000000; |
| 2391 | let Inst{25} = 0; |
Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2392 | let Inst{3-0} = Rm; |
| 2393 | let Inst{15-12} = Rd; |
Dale Johannesen | 438c35b | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2394 | } |
| 2395 | |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2396 | def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src), |
| 2397 | DPSoRegRegFrm, IIC_iMOVsr, |
| 2398 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>, |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 2399 | UnaryDP { |
Jim Grosbach | 19c6cb9 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2400 | bits<4> Rd; |
Jim Grosbach | eafcb27 | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2401 | bits<12> src; |
Jim Grosbach | 19c6cb9 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2402 | let Inst{15-12} = Rd; |
Johnny Chen | 6615fa1 | 2011-04-01 23:15:50 +0000 | [diff] [blame] | 2403 | let Inst{19-16} = 0b0000; |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2404 | let Inst{11-8} = src{11-8}; |
| 2405 | let Inst{7} = 0; |
| 2406 | let Inst{6-5} = src{6-5}; |
| 2407 | let Inst{4} = 1; |
| 2408 | let Inst{3-0} = src{3-0}; |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2409 | let Inst{25} = 0; |
| 2410 | } |
Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 2411 | |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2412 | def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src), |
| 2413 | DPSoRegImmFrm, IIC_iMOVsr, |
| 2414 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>, |
| 2415 | UnaryDP { |
| 2416 | bits<4> Rd; |
| 2417 | bits<12> src; |
| 2418 | let Inst{15-12} = Rd; |
| 2419 | let Inst{19-16} = 0b0000; |
| 2420 | let Inst{11-5} = src{11-5}; |
| 2421 | let Inst{4} = 0; |
| 2422 | let Inst{3-0} = src{3-0}; |
| 2423 | let Inst{25} = 0; |
| 2424 | } |
| 2425 | |
| 2426 | |
| 2427 | |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2428 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2429 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 2430 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2431 | bits<4> Rd; |
Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2432 | bits<12> imm; |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2433 | let Inst{25} = 1; |
Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2434 | let Inst{15-12} = Rd; |
| 2435 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2436 | let Inst{11-0} = imm; |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2437 | } |
| 2438 | |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2439 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2440 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm), |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2441 | DPFrm, IIC_iMOVi, |
Jim Grosbach | eafcb27 | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2442 | "movw", "\t$Rd, $imm", |
| 2443 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 5b66b31 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 2444 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | eafcb27 | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2445 | bits<4> Rd; |
| 2446 | bits<16> imm; |
| 2447 | let Inst{15-12} = Rd; |
| 2448 | let Inst{11-0} = imm{11-0}; |
| 2449 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2450 | let Inst{20} = 0; |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2451 | let Inst{25} = 1; |
| 2452 | } |
| 2453 | |
Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2454 | def : InstAlias<"mov${p} $Rd, $imm", |
| 2455 | (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>, |
| 2456 | Requires<[IsARM]>; |
| 2457 | |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2458 | def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2459 | (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2460 | |
| 2461 | let Constraints = "$src = $Rd" in { |
Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2462 | def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm), |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2463 | DPFrm, IIC_iMOVi, |
Jim Grosbach | eafcb27 | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2464 | "movt", "\t$Rd, $imm", |
| 2465 | [(set GPR:$Rd, |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2466 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2467 | lo16AllZero:$imm))]>, UnaryDP, |
| 2468 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | eafcb27 | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2469 | bits<4> Rd; |
| 2470 | bits<16> imm; |
| 2471 | let Inst{15-12} = Rd; |
| 2472 | let Inst{11-0} = imm{11-0}; |
| 2473 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2474 | let Inst{20} = 0; |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2475 | let Inst{25} = 1; |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2476 | } |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2477 | |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2478 | def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2479 | (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2480 | |
| 2481 | } // Constraints |
| 2482 | |
Evan Cheng | 786b15f | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2483 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 2484 | Requires<[IsARM, HasV6T2]>; |
| 2485 | |
David Goodwin | 5f582b7 | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2486 | let Uses = [CPSR] in |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2487 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2488 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 2489 | Requires<[IsARM]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2490 | |
| 2491 | // These aren't really mov instructions, but we have to define them this way |
| 2492 | // due to flag operands. |
| 2493 | |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2494 | let Defs = [CPSR] in { |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2495 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2496 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 2497 | Requires<[IsARM]>; |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2498 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2499 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 2500 | Requires<[IsARM]>; |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2501 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2502 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2503 | //===----------------------------------------------------------------------===// |
| 2504 | // Extend Instructions. |
| 2505 | // |
| 2506 | |
| 2507 | // Sign extenders |
| 2508 | |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2509 | def SXTB : AI_ext_rrot<0b01101010, |
Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2510 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2511 | def SXTH : AI_ext_rrot<0b01101011, |
Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2512 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2513 | |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2514 | def SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2515 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2516 | def SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2517 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2518 | |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2519 | def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2520 | |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2521 | def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2522 | |
| 2523 | // Zero extenders |
| 2524 | |
| 2525 | let AddedComplexity = 16 in { |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2526 | def UXTB : AI_ext_rrot<0b01101110, |
Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2527 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2528 | def UXTH : AI_ext_rrot<0b01101111, |
Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2529 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2530 | def UXTB16 : AI_ext_rrot<0b01101100, |
Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2531 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2532 | |
Jim Grosbach | c445a7d | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 2533 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 2534 | // The transformation should probably be done as a combiner action |
| 2535 | // instead so we can include a check for masking back in the upper |
| 2536 | // eight bits of the source into the lower eight bits of the result. |
| 2537 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 2538 | // (UXTB16r_rot GPR:$Src, 3)>; |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2539 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2540 | (UXTB16 GPR:$Src, 1)>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2541 | |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2542 | def UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2543 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2544 | def UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2545 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 2546 | } |
| 2547 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2548 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2549 | def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | c7829d6 | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 2550 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2551 | |
Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2552 | def SBFX : I<(outs GPR:$Rd), |
Jim Grosbach | 03f56d9 | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2553 | (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2554 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2555 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2556 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2557 | bits<4> Rd; |
| 2558 | bits<4> Rn; |
| 2559 | bits<5> lsb; |
| 2560 | bits<5> width; |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2561 | let Inst{27-21} = 0b0111101; |
| 2562 | let Inst{6-4} = 0b101; |
Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2563 | let Inst{20-16} = width; |
| 2564 | let Inst{15-12} = Rd; |
| 2565 | let Inst{11-7} = lsb; |
| 2566 | let Inst{3-0} = Rn; |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2567 | } |
| 2568 | |
Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2569 | def UBFX : I<(outs GPR:$Rd), |
Jim Grosbach | 03f56d9 | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2570 | (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2571 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2572 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2573 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2574 | bits<4> Rd; |
| 2575 | bits<4> Rn; |
| 2576 | bits<5> lsb; |
| 2577 | bits<5> width; |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2578 | let Inst{27-21} = 0b0111111; |
| 2579 | let Inst{6-4} = 0b101; |
Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2580 | let Inst{20-16} = width; |
| 2581 | let Inst{15-12} = Rd; |
| 2582 | let Inst{11-7} = lsb; |
| 2583 | let Inst{3-0} = Rn; |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2584 | } |
| 2585 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2586 | //===----------------------------------------------------------------------===// |
| 2587 | // Arithmetic Instructions. |
| 2588 | // |
| 2589 | |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2590 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2591 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2592 | BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>; |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2593 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2594 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2595 | BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2596 | |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2597 | // ADD and SUB with 's' bit set. |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2598 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2599 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2600 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 2601 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2602 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 2603 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2604 | |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2605 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 04afb07 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 2606 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, |
| 2607 | "ADC", 1>; |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2608 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 04afb07 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 2609 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>, |
| 2610 | "SBC">; |
Daniel Dunbar | 6e3aedd | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 2611 | |
| 2612 | // ADC and SUBC with 's' bit set. |
Owen Anderson | 77aa266 | 2011-04-05 21:48:57 +0000 | [diff] [blame] | 2613 | let usesCustomInserter = 1 in { |
| 2614 | defm ADCS : AI1_adde_sube_s_irs< |
| 2615 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
| 2616 | defm SBCS : AI1_adde_sube_s_irs< |
| 2617 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
| 2618 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2619 | |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2620 | def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 2621 | IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm", |
| 2622 | [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> { |
| 2623 | bits<4> Rd; |
| 2624 | bits<4> Rn; |
| 2625 | bits<12> imm; |
| 2626 | let Inst{25} = 1; |
| 2627 | let Inst{15-12} = Rd; |
| 2628 | let Inst{19-16} = Rn; |
| 2629 | let Inst{11-0} = imm; |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2630 | } |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2631 | |
Bob Wilson | adb93e5 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2632 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2633 | // equivalent to SUBrr. |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2634 | def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 2635 | IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", |
Bob Wilson | b102139 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 2636 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2637 | bits<4> Rd; |
| 2638 | bits<4> Rn; |
| 2639 | bits<4> Rm; |
| 2640 | let Inst{11-4} = 0b00000000; |
| 2641 | let Inst{25} = 0; |
| 2642 | let Inst{3-0} = Rm; |
| 2643 | let Inst{15-12} = Rd; |
| 2644 | let Inst{19-16} = Rn; |
Bob Wilson | adb93e5 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2645 | } |
| 2646 | |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2647 | def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2648 | DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2649 | [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> { |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2650 | bits<4> Rd; |
| 2651 | bits<4> Rn; |
| 2652 | bits<12> shift; |
| 2653 | let Inst{25} = 0; |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2654 | let Inst{19-16} = Rn; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2655 | let Inst{15-12} = Rd; |
| 2656 | let Inst{11-5} = shift{11-5}; |
| 2657 | let Inst{4} = 0; |
| 2658 | let Inst{3-0} = shift{3-0}; |
| 2659 | } |
| 2660 | |
| 2661 | def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2662 | DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2663 | [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> { |
| 2664 | bits<4> Rd; |
| 2665 | bits<4> Rn; |
| 2666 | bits<12> shift; |
| 2667 | let Inst{25} = 0; |
| 2668 | let Inst{19-16} = Rn; |
| 2669 | let Inst{15-12} = Rd; |
| 2670 | let Inst{11-8} = shift{11-8}; |
| 2671 | let Inst{7} = 0; |
| 2672 | let Inst{6-5} = shift{6-5}; |
| 2673 | let Inst{4} = 1; |
| 2674 | let Inst{3-0} = shift{3-0}; |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 2675 | } |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2676 | |
| 2677 | // RSB with 's' bit set. |
Owen Anderson | 867846b | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2678 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 2679 | let usesCustomInserter = 1 in { |
| 2680 | def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2681 | 4, IIC_iALUi, |
Owen Anderson | 867846b | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2682 | [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>; |
| 2683 | def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2684 | 4, IIC_iALUr, |
Owen Anderson | 867846b | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2685 | [/* For disassembly only; pattern left blank */]>; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2686 | def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2687 | 4, IIC_iALUsr, |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2688 | [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>; |
| 2689 | def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 2690 | 4, IIC_iALUsr, |
| 2691 | [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>; |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2692 | } |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2693 | |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2694 | let Uses = [CPSR] in { |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2695 | def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2696 | DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm", |
| 2697 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2698 | Requires<[IsARM]> { |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2699 | bits<4> Rd; |
| 2700 | bits<4> Rn; |
| 2701 | bits<12> imm; |
| 2702 | let Inst{25} = 1; |
| 2703 | let Inst{15-12} = Rd; |
| 2704 | let Inst{19-16} = Rn; |
| 2705 | let Inst{11-0} = imm; |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2706 | } |
Bob Wilson | 72de307 | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2707 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2708 | // equivalent to SUBrr. |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2709 | def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2710 | DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", |
Bob Wilson | 72de307 | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2711 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2712 | bits<4> Rd; |
| 2713 | bits<4> Rn; |
| 2714 | bits<4> Rm; |
| 2715 | let Inst{11-4} = 0b00000000; |
| 2716 | let Inst{25} = 0; |
| 2717 | let Inst{3-0} = Rm; |
| 2718 | let Inst{15-12} = Rd; |
| 2719 | let Inst{19-16} = Rn; |
Bob Wilson | 72de307 | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2720 | } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2721 | def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2722 | DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2723 | [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2724 | Requires<[IsARM]> { |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2725 | bits<4> Rd; |
| 2726 | bits<4> Rn; |
| 2727 | bits<12> shift; |
| 2728 | let Inst{25} = 0; |
Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2729 | let Inst{19-16} = Rn; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2730 | let Inst{15-12} = Rd; |
| 2731 | let Inst{11-5} = shift{11-5}; |
| 2732 | let Inst{4} = 0; |
| 2733 | let Inst{3-0} = shift{3-0}; |
| 2734 | } |
| 2735 | def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2736 | DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2737 | [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>, |
| 2738 | Requires<[IsARM]> { |
| 2739 | bits<4> Rd; |
| 2740 | bits<4> Rn; |
| 2741 | bits<12> shift; |
| 2742 | let Inst{25} = 0; |
| 2743 | let Inst{19-16} = Rn; |
| 2744 | let Inst{15-12} = Rd; |
| 2745 | let Inst{11-8} = shift{11-8}; |
| 2746 | let Inst{7} = 0; |
| 2747 | let Inst{6-5} = shift{6-5}; |
| 2748 | let Inst{4} = 1; |
| 2749 | let Inst{3-0} = shift{3-0}; |
Bob Wilson | a33fa47 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2750 | } |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2751 | } |
| 2752 | |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2753 | |
Owen Anderson | 867846b | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2754 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 2755 | let usesCustomInserter = 1, Uses = [CPSR] in { |
| 2756 | def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2757 | 4, IIC_iALUi, |
Owen Anderson | f9bd6ba | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 2758 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2759 | def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2760 | 4, IIC_iALUsr, |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2761 | [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>; |
| 2762 | def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 2763 | 4, IIC_iALUsr, |
| 2764 | [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>; |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2765 | } |
Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2766 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2767 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | a90af1b | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2768 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 2769 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 2770 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 2771 | // details. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2772 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 2773 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | a90af1b | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2774 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 2775 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 2776 | // The with-carry-in form matches bitwise not instead of the negation. |
| 2777 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 2778 | // for part of the negation. |
Andrew Trick | 0ed5778 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 2779 | def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm), |
Jim Grosbach | a90af1b | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2780 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Andrew Trick | 0ed5778 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 2781 | def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm), |
| 2782 | (SBCSri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2783 | |
| 2784 | // Note: These are implemented in C++ code, because they have to generate |
| 2785 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 2786 | // cannot produce. |
| 2787 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 2788 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 2789 | |
Jim Grosbach | bc9d841 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2790 | // ARM Arithmetic Instruction |
Johnny Chen | c95a814 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 2791 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2792 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Jim Grosbach | bc9d841 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2793 | list<dag> pattern = [], |
Bruno Cardoso Lopes | 4bd6123 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2794 | dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm"> |
| 2795 | : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> { |
Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2796 | bits<4> Rn; |
Bruno Cardoso Lopes | 4bd6123 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2797 | bits<4> Rd; |
Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2798 | bits<4> Rm; |
Johnny Chen | b0208d2 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2799 | let Inst{27-20} = op27_20; |
Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2800 | let Inst{11-4} = op11_4; |
| 2801 | let Inst{19-16} = Rn; |
| 2802 | let Inst{15-12} = Rd; |
| 2803 | let Inst{3-0} = Rm; |
Johnny Chen | b0208d2 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2804 | } |
| 2805 | |
Jim Grosbach | bc9d841 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2806 | // Saturating add/subtract |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2807 | |
Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2808 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
Bruno Cardoso Lopes | 4bd6123 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2809 | [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))], |
| 2810 | (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2811 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
Bruno Cardoso Lopes | 4bd6123 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2812 | [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))], |
| 2813 | (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">; |
| 2814 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn), |
| 2815 | "\t$Rd, $Rm, $Rn">; |
| 2816 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn), |
| 2817 | "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2818 | |
| 2819 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 2820 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 2821 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 2822 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 2823 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 2824 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 2825 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 2826 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 2827 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 2828 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 2829 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 2830 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2831 | |
Jim Grosbach | bc9d841 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2832 | // Signed/Unsigned add/subtract |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2833 | |
Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2834 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 2835 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 2836 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 2837 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 2838 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 2839 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 2840 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 2841 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 2842 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 2843 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 2844 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 2845 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2846 | |
Jim Grosbach | bc9d841 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2847 | // Signed/Unsigned halving add/subtract |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2848 | |
Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2849 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 2850 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 2851 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 2852 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 2853 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 2854 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 2855 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 2856 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 2857 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 2858 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 2859 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 2860 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2861 | |
Johnny Chen | 38e7bb6 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2862 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2863 | |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2864 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2865 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2866 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2867 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2868 | bits<4> Rd; |
| 2869 | bits<4> Rn; |
| 2870 | bits<4> Rm; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2871 | let Inst{27-20} = 0b01111000; |
| 2872 | let Inst{15-12} = 0b1111; |
| 2873 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2874 | let Inst{19-16} = Rd; |
| 2875 | let Inst{11-8} = Rm; |
| 2876 | let Inst{3-0} = Rn; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2877 | } |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2878 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2879 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2880 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2881 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2882 | bits<4> Rd; |
| 2883 | bits<4> Rn; |
| 2884 | bits<4> Rm; |
| 2885 | bits<4> Ra; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2886 | let Inst{27-20} = 0b01111000; |
| 2887 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2888 | let Inst{19-16} = Rd; |
| 2889 | let Inst{15-12} = Ra; |
| 2890 | let Inst{11-8} = Rm; |
| 2891 | let Inst{3-0} = Rn; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2892 | } |
| 2893 | |
| 2894 | // Signed/Unsigned saturate -- for disassembly only |
| 2895 | |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2896 | def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh), |
| 2897 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2898 | bits<4> Rd; |
| 2899 | bits<5> sat_imm; |
| 2900 | bits<4> Rn; |
| 2901 | bits<8> sh; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2902 | let Inst{27-21} = 0b0110101; |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2903 | let Inst{5-4} = 0b01; |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2904 | let Inst{20-16} = sat_imm; |
| 2905 | let Inst{15-12} = Rd; |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2906 | let Inst{11-7} = sh{4-0}; |
| 2907 | let Inst{6} = sh{5}; |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2908 | let Inst{3-0} = Rn; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2909 | } |
| 2910 | |
Jim Grosbach | 475c6db | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 2911 | def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm, |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 2912 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> { |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2913 | bits<4> Rd; |
| 2914 | bits<4> sat_imm; |
| 2915 | bits<4> Rn; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2916 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2917 | let Inst{11-4} = 0b11110011; |
| 2918 | let Inst{15-12} = Rd; |
| 2919 | let Inst{19-16} = sat_imm; |
| 2920 | let Inst{3-0} = Rn; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2921 | } |
| 2922 | |
Jim Grosbach | 57e2d3c | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 2923 | def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh), |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2924 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2925 | bits<4> Rd; |
| 2926 | bits<5> sat_imm; |
| 2927 | bits<4> Rn; |
| 2928 | bits<8> sh; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2929 | let Inst{27-21} = 0b0110111; |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2930 | let Inst{5-4} = 0b01; |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2931 | let Inst{15-12} = Rd; |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2932 | let Inst{11-7} = sh{4-0}; |
| 2933 | let Inst{6} = sh{5}; |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2934 | let Inst{20-16} = sat_imm; |
| 2935 | let Inst{3-0} = Rn; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2936 | } |
| 2937 | |
Jim Grosbach | 57e2d3c | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 2938 | def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm, |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2939 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $a", |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2940 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2941 | bits<4> Rd; |
| 2942 | bits<4> sat_imm; |
| 2943 | bits<4> Rn; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2944 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2945 | let Inst{11-4} = 0b11110011; |
| 2946 | let Inst{15-12} = Rd; |
| 2947 | let Inst{19-16} = sat_imm; |
| 2948 | let Inst{3-0} = Rn; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2949 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2950 | |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2951 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 2952 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | c4a96c0 | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2953 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2954 | //===----------------------------------------------------------------------===// |
| 2955 | // Bitwise Instructions. |
| 2956 | // |
| 2957 | |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2958 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2959 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2960 | BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>; |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2961 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2962 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2963 | BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>; |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2964 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2965 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2966 | BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>; |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2967 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2968 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2969 | BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2970 | |
Jim Grosbach | bfb439b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 2971 | // FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just |
| 2972 | // like in the actual instruction encoding. The complexity of mapping the mask |
| 2973 | // to the lsb/msb pair should be handled by ISel, not encapsulated in the |
| 2974 | // instruction description. |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2975 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2976 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2977 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 2978 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2979 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2980 | bits<4> Rd; |
| 2981 | bits<10> imm; |
Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2982 | let Inst{27-21} = 0b0111110; |
| 2983 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2984 | let Inst{15-12} = Rd; |
| 2985 | let Inst{11-7} = imm{4-0}; // lsb |
Jim Grosbach | bfb439b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 2986 | let Inst{20-16} = imm{9-5}; // msb |
Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2987 | } |
| 2988 | |
Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2989 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2990 | def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2991 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2992 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 2993 | [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn, |
Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2994 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2995 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2996 | bits<4> Rd; |
| 2997 | bits<4> Rn; |
| 2998 | bits<10> imm; |
Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2999 | let Inst{27-21} = 0b0111110; |
| 3000 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3001 | let Inst{15-12} = Rd; |
| 3002 | let Inst{11-7} = imm{4-0}; // lsb |
| 3003 | let Inst{20-16} = imm{9-5}; // width |
| 3004 | let Inst{3-0} = Rn; |
Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3005 | } |
| 3006 | |
Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 3007 | // GNU as only supports this form of bfi (w/ 4 arguments) |
| 3008 | let isAsmParserOnly = 1 in |
| 3009 | def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, |
| 3010 | lsb_pos_imm:$lsb, width_imm:$width), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3011 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 3012 | "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd", |
| 3013 | []>, Requires<[IsARM, HasV6T2]> { |
| 3014 | bits<4> Rd; |
| 3015 | bits<4> Rn; |
| 3016 | bits<5> lsb; |
| 3017 | bits<5> width; |
| 3018 | let Inst{27-21} = 0b0111110; |
| 3019 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
| 3020 | let Inst{15-12} = Rd; |
| 3021 | let Inst{11-7} = lsb; |
| 3022 | let Inst{20-16} = width; // Custom encoder => lsb+width-1 |
| 3023 | let Inst{3-0} = Rn; |
| 3024 | } |
| 3025 | |
Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3026 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 3027 | "mvn", "\t$Rd, $Rm", |
| 3028 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 3029 | bits<4> Rd; |
| 3030 | bits<4> Rm; |
Johnny Chen | b3562f7 | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3031 | let Inst{25} = 0; |
Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3032 | let Inst{19-16} = 0b0000; |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 3033 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3034 | let Inst{15-12} = Rd; |
| 3035 | let Inst{3-0} = Rm; |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 3036 | } |
Jim Grosbach | c8c6391 | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3037 | def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), |
| 3038 | DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3039 | [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP { |
Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3040 | bits<4> Rd; |
Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3041 | bits<12> shift; |
Johnny Chen | b3562f7 | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3042 | let Inst{25} = 0; |
Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3043 | let Inst{19-16} = 0b0000; |
| 3044 | let Inst{15-12} = Rd; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3045 | let Inst{11-5} = shift{11-5}; |
| 3046 | let Inst{4} = 0; |
| 3047 | let Inst{3-0} = shift{3-0}; |
| 3048 | } |
Jim Grosbach | c8c6391 | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3049 | def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), |
| 3050 | DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3051 | [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP { |
| 3052 | bits<4> Rd; |
| 3053 | bits<12> shift; |
| 3054 | let Inst{25} = 0; |
| 3055 | let Inst{19-16} = 0b0000; |
| 3056 | let Inst{15-12} = Rd; |
| 3057 | let Inst{11-8} = shift{11-8}; |
| 3058 | let Inst{7} = 0; |
| 3059 | let Inst{6-5} = shift{6-5}; |
| 3060 | let Inst{4} = 1; |
| 3061 | let Inst{3-0} = shift{3-0}; |
Johnny Chen | b3562f7 | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3062 | } |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3063 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3064 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 3065 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 3066 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 3067 | bits<4> Rd; |
Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3068 | bits<12> imm; |
| 3069 | let Inst{25} = 1; |
| 3070 | let Inst{19-16} = 0b0000; |
| 3071 | let Inst{15-12} = Rd; |
| 3072 | let Inst{11-0} = imm; |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 3073 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3074 | |
| 3075 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 3076 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 3077 | |
| 3078 | //===----------------------------------------------------------------------===// |
| 3079 | // Multiply Instructions. |
| 3080 | // |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3081 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 3082 | string opc, string asm, list<dag> pattern> |
| 3083 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 3084 | bits<4> Rd; |
| 3085 | bits<4> Rm; |
| 3086 | bits<4> Rn; |
| 3087 | let Inst{19-16} = Rd; |
| 3088 | let Inst{11-8} = Rm; |
| 3089 | let Inst{3-0} = Rn; |
| 3090 | } |
| 3091 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 3092 | string opc, string asm, list<dag> pattern> |
| 3093 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 3094 | bits<4> RdLo; |
| 3095 | bits<4> RdHi; |
| 3096 | bits<4> Rm; |
| 3097 | bits<4> Rn; |
Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3098 | let Inst{19-16} = RdHi; |
| 3099 | let Inst{15-12} = RdLo; |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3100 | let Inst{11-8} = Rm; |
| 3101 | let Inst{3-0} = Rn; |
| 3102 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3103 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3104 | // FIXME: The v5 pseudos are only necessary for the additional Constraint |
| 3105 | // property. Remove them when it's possible to add those properties |
| 3106 | // on an individual MachineInstr, not just an instuction description. |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3107 | let isCommutable = 1 in { |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3108 | def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3109 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3110 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 782a60c1 | 2011-04-04 23:57:05 +0000 | [diff] [blame] | 3111 | Requires<[IsARM, HasV6]> { |
| 3112 | let Inst{15-12} = 0b0000; |
| 3113 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3114 | |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3115 | let Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3116 | def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 3117 | pred:$p, cc_out:$s), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3118 | 4, IIC_iMUL32, |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3119 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))], |
| 3120 | (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
Jim Grosbach | 4db363a | 2011-07-06 20:57:35 +0000 | [diff] [blame] | 3121 | Requires<[IsARM, NoV6]>; |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3122 | } |
| 3123 | |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3124 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3125 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3126 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3127 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3128 | bits<4> Ra; |
| 3129 | let Inst{15-12} = Ra; |
| 3130 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3131 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3132 | let Constraints = "@earlyclobber $Rd" in |
| 3133 | def MLAv5: ARMPseudoExpand<(outs GPR:$Rd), |
| 3134 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3135 | 4, IIC_iMAC32, |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3136 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))], |
| 3137 | (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>, |
| 3138 | Requires<[IsARM, NoV6]>; |
| 3139 | |
Jim Grosbach | 48bf4f8 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3140 | def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3141 | IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3142 | [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>, |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3143 | Requires<[IsARM, HasV6T2]> { |
| 3144 | bits<4> Rd; |
| 3145 | bits<4> Rm; |
| 3146 | bits<4> Rn; |
Jim Grosbach | 48bf4f8 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3147 | bits<4> Ra; |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3148 | let Inst{19-16} = Rd; |
Jim Grosbach | 48bf4f8 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3149 | let Inst{15-12} = Ra; |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3150 | let Inst{11-8} = Rm; |
| 3151 | let Inst{3-0} = Rn; |
| 3152 | } |
Evan Cheng | e63b0e6 | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 3153 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3154 | // Extra precision multiplies with low / high results |
Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3155 | let neverHasSideEffects = 1 in { |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3156 | let isCommutable = 1 in { |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3157 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3158 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3159 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3160 | Requires<[IsARM, HasV6]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3161 | |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3162 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3163 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3164 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3165 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3166 | |
| 3167 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3168 | def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3169 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3170 | 4, IIC_iMUL64, [], |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3171 | (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3172 | Requires<[IsARM, NoV6]>; |
| 3173 | |
| 3174 | def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3175 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3176 | 4, IIC_iMUL64, [], |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3177 | (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3178 | Requires<[IsARM, NoV6]>; |
| 3179 | } |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3180 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3181 | |
| 3182 | // Multiply + accumulate |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3183 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 3184 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3185 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3186 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3187 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 3188 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3189 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3190 | Requires<[IsARM, HasV6]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3191 | |
Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3192 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 3193 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 3194 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3195 | Requires<[IsARM, HasV6]> { |
| 3196 | bits<4> RdLo; |
| 3197 | bits<4> RdHi; |
| 3198 | bits<4> Rm; |
| 3199 | bits<4> Rn; |
| 3200 | let Inst{19-16} = RdLo; |
| 3201 | let Inst{15-12} = RdHi; |
| 3202 | let Inst{11-8} = Rm; |
| 3203 | let Inst{3-0} = Rn; |
| 3204 | } |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3205 | |
| 3206 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3207 | def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3208 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3209 | 4, IIC_iMAC64, [], |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3210 | (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3211 | Requires<[IsARM, NoV6]>; |
| 3212 | def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3213 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3214 | 4, IIC_iMAC64, [], |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3215 | (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3216 | Requires<[IsARM, NoV6]>; |
| 3217 | def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3218 | (ins GPR:$Rn, GPR:$Rm, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3219 | 4, IIC_iMAC64, [], |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3220 | (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>, |
| 3221 | Requires<[IsARM, NoV6]>; |
| 3222 | } |
| 3223 | |
Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3224 | } // neverHasSideEffects |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3225 | |
| 3226 | // Most significant word multiply |
Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3227 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3228 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 3229 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3230 | Requires<[IsARM, HasV6]> { |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3231 | let Inst{15-12} = 0b1111; |
| 3232 | } |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 3233 | |
Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3234 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3235 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3236 | [/* For disassembly only; pattern left blank */]>, |
| 3237 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3238 | let Inst{15-12} = 0b1111; |
| 3239 | } |
| 3240 | |
Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3241 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 3242 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3243 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 3244 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3245 | Requires<[IsARM, HasV6]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3246 | |
Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3247 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 3248 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3249 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3250 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3251 | Requires<[IsARM, HasV6]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3252 | |
Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3253 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 3254 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3255 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3256 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 3257 | Requires<[IsARM, HasV6]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3258 | |
Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3259 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 3260 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3261 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3262 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3263 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3264 | |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3265 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3266 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3267 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 3268 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3269 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3270 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3271 | |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3272 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3273 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 3274 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3275 | (sra GPR:$Rm, (i32 16))))]>, |
| 3276 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3277 | |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3278 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3279 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 3280 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3281 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3282 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3283 | |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3284 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3285 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 3286 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3287 | (sra GPR:$Rm, (i32 16))))]>, |
| 3288 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3289 | |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3290 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3291 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 3292 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3293 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 3294 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3295 | |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3296 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3297 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 3298 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3299 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 3300 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | 595dc4c | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 3301 | } |
| 3302 | |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3303 | |
| 3304 | multiclass AI_smla<string opc, PatFrag opnode> { |
Jim Grosbach | e967c0a | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3305 | def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3306 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3307 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3308 | [(set GPR:$Rd, (add GPR:$Ra, |
| 3309 | (opnode (sext_inreg GPR:$Rn, i16), |
| 3310 | (sext_inreg GPR:$Rm, i16))))]>, |
| 3311 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3312 | |
Jim Grosbach | e967c0a | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3313 | def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3314 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3315 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3316 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16), |
| 3317 | (sra GPR:$Rm, (i32 16)))))]>, |
| 3318 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3319 | |
Jim Grosbach | e967c0a | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3320 | def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd), |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3321 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3322 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3323 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 3324 | (sext_inreg GPR:$Rm, i16))))]>, |
| 3325 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3326 | |
Jim Grosbach | e967c0a | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3327 | def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd), |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3328 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3329 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3330 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 3331 | (sra GPR:$Rm, (i32 16)))))]>, |
| 3332 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3333 | |
Jim Grosbach | e967c0a | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3334 | def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3335 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3336 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3337 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 3338 | (sext_inreg GPR:$Rm, i16)), (i32 16))))]>, |
| 3339 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3340 | |
Jim Grosbach | e967c0a | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3341 | def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3342 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3343 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3344 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 3345 | (sra GPR:$Rm, (i32 16))), (i32 16))))]>, |
| 3346 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | 01dd97a | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 3347 | } |
Rafael Espindola | 778769a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 3348 | |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3349 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 3350 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3351 | |
Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3352 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3353 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi), |
| 3354 | (ins GPR:$Rn, GPR:$Rm), |
| 3355 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3356 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3357 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3358 | |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3359 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi), |
| 3360 | (ins GPR:$Rn, GPR:$Rm), |
| 3361 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3362 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3363 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3364 | |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3365 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi), |
| 3366 | (ins GPR:$Rn, GPR:$Rm), |
| 3367 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3368 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3369 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3370 | |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3371 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi), |
| 3372 | (ins GPR:$Rn, GPR:$Rm), |
| 3373 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3374 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3375 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3376 | |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3377 | // Helper class for AI_smld -- for disassembly only |
Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3378 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3379 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3380 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3381 | bits<4> Rn; |
| 3382 | bits<4> Rm; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3383 | let Inst{27-23} = 0b01110; |
Jim Grosbach | d7c8c35 | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3384 | let Inst{22} = long; |
| 3385 | let Inst{21-20} = 0b00; |
Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3386 | let Inst{11-8} = Rm; |
Jim Grosbach | d7c8c35 | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3387 | let Inst{7} = 0; |
| 3388 | let Inst{6} = sub; |
| 3389 | let Inst{5} = swap; |
| 3390 | let Inst{4} = 1; |
Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3391 | let Inst{3-0} = Rn; |
| 3392 | } |
| 3393 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3394 | InstrItinClass itin, string opc, string asm> |
| 3395 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3396 | bits<4> Rd; |
| 3397 | let Inst{15-12} = 0b1111; |
| 3398 | let Inst{19-16} = Rd; |
| 3399 | } |
| 3400 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3401 | InstrItinClass itin, string opc, string asm> |
| 3402 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3403 | bits<4> Ra; |
Jim Grosbach | d7c8c35 | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3404 | bits<4> Rd; |
| 3405 | let Inst{19-16} = Rd; |
Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3406 | let Inst{15-12} = Ra; |
| 3407 | } |
| 3408 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3409 | InstrItinClass itin, string opc, string asm> |
| 3410 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3411 | bits<4> RdLo; |
| 3412 | bits<4> RdHi; |
| 3413 | let Inst{19-16} = RdHi; |
| 3414 | let Inst{15-12} = RdLo; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3415 | } |
| 3416 | |
| 3417 | multiclass AI_smld<bit sub, string opc> { |
| 3418 | |
Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3419 | def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3420 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3421 | |
Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3422 | def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3423 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3424 | |
Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3425 | def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi), |
| 3426 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 3427 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3428 | |
Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3429 | def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi), |
| 3430 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 3431 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3432 | |
| 3433 | } |
| 3434 | |
| 3435 | defm SMLA : AI_smld<0, "smla">; |
| 3436 | defm SMLS : AI_smld<1, "smls">; |
| 3437 | |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3438 | multiclass AI_sdml<bit sub, string opc> { |
| 3439 | |
Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3440 | def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3441 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 3442 | def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3443 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3444 | } |
| 3445 | |
| 3446 | defm SMUA : AI_sdml<0, "smua">; |
| 3447 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 3874a16 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 3448 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3449 | //===----------------------------------------------------------------------===// |
| 3450 | // Misc. Arithmetic Instructions. |
| 3451 | // |
Rafael Espindola | d1a4ea4 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 3452 | |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3453 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3454 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 3455 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3456 | |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3457 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3458 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 3459 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 3460 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 8546ec9 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 3461 | |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3462 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3463 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 3464 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3465 | |
Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3466 | let AddedComplexity = 5 in |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3467 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3468 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3469 | [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3470 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3471 | |
Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3472 | let AddedComplexity = 5 in |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3473 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3474 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3475 | [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3476 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3477 | |
Evan Cheng | 678b691 | 2011-06-15 17:17:48 +0000 | [diff] [blame] | 3478 | def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)), |
| 3479 | (and (srl GPR:$Rm, (i32 8)), 0xFF)), |
| 3480 | (REVSH GPR:$Rm)>; |
| 3481 | |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3482 | def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd), |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3483 | (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh), |
| 3484 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3485 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF), |
Jim Grosbach | 94df3be | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 3486 | (and (shl GPR:$Rm, pkh_lsl_amt:$sh), |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3487 | 0xFFFF0000)))]>, |
| 3488 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3489 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3490 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3491 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)), |
| 3492 | (PKHBT GPR:$Rn, GPR:$Rm, 0)>; |
| 3493 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)), |
Jim Grosbach | a98f800 | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3494 | (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>; |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3495 | |
Bob Wilson | 804f615 | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3496 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 3497 | // will match the pattern below. |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3498 | def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd), |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3499 | (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh), |
| 3500 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3501 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000), |
Jim Grosbach | 94df3be | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 3502 | (and (sra GPR:$Rm, pkh_asr_amt:$sh), |
Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3503 | 0xFFFF)))]>, |
| 3504 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3505 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3506 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 3507 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | 804f615 | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3508 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Jim Grosbach | a98f800 | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3509 | (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3510 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3511 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
Jim Grosbach | a98f800 | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3512 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>; |
Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3513 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3514 | //===----------------------------------------------------------------------===// |
| 3515 | // Comparison Instructions... |
| 3516 | // |
Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3517 | |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3518 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3519 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 3520 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3521 | |
Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3522 | // ARMcmpZ can re-use the above instruction definitions. |
| 3523 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm), |
| 3524 | (CMPri GPR:$src, so_imm:$imm)>; |
| 3525 | def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs), |
| 3526 | (CMPrr GPR:$src, GPR:$rhs)>; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3527 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs), |
| 3528 | (CMPrsi GPR:$src, so_reg_imm:$rhs)>; |
| 3529 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs), |
| 3530 | (CMPrsr GPR:$src, so_reg_reg:$rhs)>; |
Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3531 | |
Bill Wendling | ac0ad0f | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3532 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 3533 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3534 | // results: |
| 3535 | // |
| 3536 | // rsbs r1, r1, 0 |
| 3537 | // cmp r0, r1 |
| 3538 | // mov r0, #0 |
| 3539 | // it ls |
| 3540 | // mov r0, #1 |
| 3541 | // |
| 3542 | // and: |
Jim Grosbach | 696fe9d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 3543 | // |
Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3544 | // cmn r0, r1 |
| 3545 | // mov r0, #0 |
| 3546 | // it ls |
| 3547 | // mov r0, #1 |
| 3548 | // |
| 3549 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 3550 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 3551 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 3552 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 3553 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 3554 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 3555 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 3556 | // parameter to AddWithCarry is defined as 0). |
| 3557 | // |
Bill Wendling | ac0ad0f | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3558 | // When x is 0 and unsigned: |
Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3559 | // |
| 3560 | // x = 0 |
| 3561 | // ~x = 0xFFFF FFFF |
| 3562 | // ~x + 1 = 0x1 0000 0000 |
| 3563 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 3564 | // |
Bill Wendling | ac0ad0f | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3565 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 3566 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 3567 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3568 | // |
| 3569 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 3570 | // |
| 3571 | // This is related to <rdar://problem/7569620>. |
| 3572 | // |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3573 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 3574 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3575 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3576 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3577 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3578 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3579 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3580 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3581 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3582 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3583 | |
David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3584 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3585 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3586 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3587 | |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3588 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 3589 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3590 | |
David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3591 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3592 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3593 | |
Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3594 | // Pseudo i64 compares for some floating point compares. |
| 3595 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 3596 | Defs = [CPSR] in { |
| 3597 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | 62800a9 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 3598 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3599 | IIC_Br, |
Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3600 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 3601 | |
| 3602 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3603 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, |
Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3604 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 3605 | } // usesCustomInserter |
| 3606 | |
Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3607 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3608 | // Conditional moves |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3609 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3610 | // a two-value operand where a dag node expects two operands. :( |
Owen Anderson | 2c5df61 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3611 | let neverHasSideEffects = 1 in { |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3612 | def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3613 | 4, IIC_iCMOVr, |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3614 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 3615 | RegConstraint<"$false = $Rd">; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3616 | def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd), |
| 3617 | (ins GPR:$false, so_reg_imm:$shift, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3618 | 4, IIC_iCMOVsr, |
Jim Grosbach | c8c6391 | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3619 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, |
| 3620 | imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3621 | RegConstraint<"$false = $Rd">; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3622 | def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd), |
| 3623 | (ins GPR:$false, so_reg_reg:$shift, pred:$p), |
| 3624 | 4, IIC_iCMOVsr, |
Jim Grosbach | c8c6391 | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3625 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, |
| 3626 | imm:$cc, CCR:$ccr))*/]>, |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3627 | RegConstraint<"$false = $Rd">; |
| 3628 | |
Jim Grosbach | 742adc3 | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 3629 | |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3630 | let isMoveImm = 1 in |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3631 | def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd), |
Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3632 | (ins GPR:$false, imm0_65535_expr:$imm, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3633 | 4, IIC_iMOVi, |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3634 | []>, |
| 3635 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 6ae3fba | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3636 | |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3637 | let isMoveImm = 1 in |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3638 | def MOVCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3639 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3640 | 4, IIC_iCMOVi, |
Jim Grosbach | 6ae3fba | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3641 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3642 | RegConstraint<"$false = $Rd">; |
Evan Cheng | 0fc8084 | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3643 | |
Evan Cheng | 2bcb8da | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3644 | // Two instruction predicate mov immediate. |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3645 | let isMoveImm = 1 in |
Jim Grosbach | f541bfd | 2011-03-11 18:00:42 +0000 | [diff] [blame] | 3646 | def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd), |
| 3647 | (ins GPR:$false, i32imm:$src, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3648 | 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">; |
Evan Cheng | 2bcb8da | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3649 | |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3650 | let isMoveImm = 1 in |
Jim Grosbach | fa56bca | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3651 | def MVNCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3652 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3653 | 4, IIC_iCMOVi, |
Evan Cheng | 0fc8084 | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3654 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | fa56bca | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3655 | RegConstraint<"$false = $Rd">; |
Owen Anderson | 2c5df61 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3656 | } // neverHasSideEffects |
Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 3657 | |
Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3658 | //===----------------------------------------------------------------------===// |
| 3659 | // Atomic operations intrinsics |
| 3660 | // |
| 3661 | |
Jim Grosbach | eeaab22 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 3662 | def MemBarrierOptOperand : AsmOperandClass { |
| 3663 | let Name = "MemBarrierOpt"; |
| 3664 | let ParserMethod = "parseMemBarrierOptOperand"; |
| 3665 | } |
Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3666 | def memb_opt : Operand<i32> { |
| 3667 | let PrintMethod = "printMemBOption"; |
Bruno Cardoso Lopes | 36dd43f | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 3668 | let ParserMatchClass = MemBarrierOptOperand; |
Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3669 | } |
Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3670 | |
Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3671 | // memory barriers protect the atomic sequences |
| 3672 | let hasSideEffects = 1 in { |
| 3673 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3674 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 3675 | Requires<[IsARM, HasDB]> { |
| 3676 | bits<4> opt; |
| 3677 | let Inst{31-4} = 0xf57ff05; |
| 3678 | let Inst{3-0} = opt; |
Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3679 | } |
Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3680 | } |
Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 3681 | |
Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3682 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
Jim Grosbach | 199b683 | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 3683 | "dsb", "\t$opt", []>, |
Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3684 | Requires<[IsARM, HasDB]> { |
| 3685 | bits<4> opt; |
| 3686 | let Inst{31-4} = 0xf57ff04; |
| 3687 | let Inst{3-0} = opt; |
Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3688 | } |
| 3689 | |
Jim Grosbach | 199b683 | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 3690 | // ISB has only full system option |
Jim Grosbach | b218202 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3691 | def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3692 | "isb", "\t$opt", []>, |
Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3693 | Requires<[IsARM, HasDB]> { |
Jim Grosbach | b218202 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3694 | bits<4> opt; |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 3695 | let Inst{31-4} = 0xf57ff06; |
Jim Grosbach | b218202 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3696 | let Inst{3-0} = opt; |
Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3697 | } |
| 3698 | |
Jim Grosbach | afdddae | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 3699 | let usesCustomInserter = 1 in { |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3700 | let Uses = [CPSR] in { |
| 3701 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3702 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3703 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 3704 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3705 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3706 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 3707 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3708 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3709 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 3710 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3711 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3712 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 3713 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3714 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3715 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 3716 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3717 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3718 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | d4b733e | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3719 | def ATOMIC_LOAD_MIN_I8 : PseudoInst< |
| 3720 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3721 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 3722 | def ATOMIC_LOAD_MAX_I8 : PseudoInst< |
| 3723 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3724 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
| 3725 | def ATOMIC_LOAD_UMIN_I8 : PseudoInst< |
| 3726 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3727 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 3728 | def ATOMIC_LOAD_UMAX_I8 : PseudoInst< |
| 3729 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3730 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3731 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3732 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3733 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 3734 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3735 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3736 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 3737 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3738 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3739 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 3740 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3741 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3742 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 3743 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3744 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3745 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 3746 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3747 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3748 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | d4b733e | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3749 | def ATOMIC_LOAD_MIN_I16 : PseudoInst< |
| 3750 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3751 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 3752 | def ATOMIC_LOAD_MAX_I16 : PseudoInst< |
| 3753 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3754 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
| 3755 | def ATOMIC_LOAD_UMIN_I16 : PseudoInst< |
| 3756 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3757 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 3758 | def ATOMIC_LOAD_UMAX_I16 : PseudoInst< |
| 3759 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3760 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3761 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3762 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3763 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 3764 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3765 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3766 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 3767 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3768 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3769 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 3770 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3771 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3772 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 3773 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3774 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3775 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 3776 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3777 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3778 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | d4b733e | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3779 | def ATOMIC_LOAD_MIN_I32 : PseudoInst< |
| 3780 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3781 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 3782 | def ATOMIC_LOAD_MAX_I32 : PseudoInst< |
| 3783 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3784 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
| 3785 | def ATOMIC_LOAD_UMIN_I32 : PseudoInst< |
| 3786 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3787 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 3788 | def ATOMIC_LOAD_UMAX_I32 : PseudoInst< |
| 3789 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3790 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3791 | |
| 3792 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3793 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3794 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 3795 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3796 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3797 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 3798 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3799 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3800 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 3801 | |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3802 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3803 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3804 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3805 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3806 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3807 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3808 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3809 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3810 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3811 | } |
Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3812 | } |
| 3813 | |
| 3814 | let mayLoad = 1 in { |
Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 3815 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 3816 | NoItinerary, |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3817 | "ldrexb", "\t$Rt, $addr", []>; |
Jim Grosbach | c8c6391 | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3818 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 3819 | NoItinerary, "ldrexh", "\t$Rt, $addr", []>; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 3820 | def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr), |
| 3821 | NoItinerary, "ldrex", "\t$Rt, $addr", []>; |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3822 | let hasExtraDefRegAllocReq = 1 in |
Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 3823 | def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr), |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3824 | NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>; |
Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3825 | } |
| 3826 | |
Jim Grosbach | 4e57b52 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3827 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 3828 | def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3829 | NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>; |
Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 3830 | def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3831 | NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>; |
Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 3832 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3833 | NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>; |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3834 | } |
| 3835 | |
| 3836 | let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 4e57b52 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3837 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), |
Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 3838 | (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr), |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3839 | NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>; |
Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3840 | |
Johnny Chen | 1d793a5 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3841 | // Clear-Exclusive is for disassembly only. |
| 3842 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 3843 | [/* For disassembly only; pattern left blank */]>, |
| 3844 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | 3b7e05b | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3845 | let Inst{31-0} = 0b11110101011111111111000000011111; |
Johnny Chen | 1d793a5 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3846 | } |
| 3847 | |
Jim Grosbach | 15e8d74 | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 3848 | // SWP/SWPB are deprecated in V6/V7. |
Jim Grosbach | dbc1c54 | 2011-07-26 17:11:05 +0000 | [diff] [blame] | 3849 | let mayLoad = 1, mayStore = 1 in { |
Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 3850 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr), |
| 3851 | "swp", []>; |
| 3852 | def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr), |
| 3853 | "swpb", []>; |
Johnny Chen | bdf1b95 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3854 | } |
| 3855 | |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 3856 | //===----------------------------------------------------------------------===// |
Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3857 | // Coprocessor Instructions. |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3858 | // |
| 3859 | |
Jim Grosbach | 31756c2 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 3860 | def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 3861 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 33461ec | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3862 | NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3863 | [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 3864 | imm:$CRm, imm:$opc2)]> { |
Bruno Cardoso Lopes | 33461ec | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3865 | bits<4> opc1; |
| 3866 | bits<4> CRn; |
| 3867 | bits<4> CRd; |
| 3868 | bits<4> cop; |
| 3869 | bits<3> opc2; |
| 3870 | bits<4> CRm; |
| 3871 | |
| 3872 | let Inst{3-0} = CRm; |
| 3873 | let Inst{4} = 0; |
| 3874 | let Inst{7-5} = opc2; |
| 3875 | let Inst{11-8} = cop; |
| 3876 | let Inst{15-12} = CRd; |
| 3877 | let Inst{19-16} = CRn; |
| 3878 | let Inst{23-20} = opc1; |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3879 | } |
| 3880 | |
Jim Grosbach | 31756c2 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 3881 | def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 3882 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 33461ec | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3883 | NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3884 | [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 3885 | imm:$CRm, imm:$opc2)]> { |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3886 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 33461ec | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3887 | bits<4> opc1; |
| 3888 | bits<4> CRn; |
| 3889 | bits<4> CRd; |
| 3890 | bits<4> cop; |
| 3891 | bits<3> opc2; |
| 3892 | bits<4> CRm; |
| 3893 | |
| 3894 | let Inst{3-0} = CRm; |
| 3895 | let Inst{4} = 0; |
| 3896 | let Inst{7-5} = opc2; |
| 3897 | let Inst{11-8} = cop; |
| 3898 | let Inst{15-12} = CRd; |
| 3899 | let Inst{19-16} = CRn; |
| 3900 | let Inst{23-20} = opc1; |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3901 | } |
| 3902 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 3903 | class ACI<dag oops, dag iops, string opc, string asm, |
| 3904 | IndexMode im = IndexModeNone> |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3905 | : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary, |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 3906 | opc, asm, "", []> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3907 | let Inst{27-25} = 0b110; |
| 3908 | } |
| 3909 | |
Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3910 | multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{ |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3911 | |
| 3912 | def _OFFSET : ACI<(outs), |
Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3913 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3914 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3915 | let Inst{31-28} = op31_28; |
| 3916 | let Inst{24} = 1; // P = 1 |
| 3917 | let Inst{21} = 0; // W = 0 |
| 3918 | let Inst{22} = 0; // D = 0 |
| 3919 | let Inst{20} = load; |
| 3920 | } |
| 3921 | |
| 3922 | def _PRE : ACI<(outs), |
Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3923 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3924 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3925 | let Inst{31-28} = op31_28; |
| 3926 | let Inst{24} = 1; // P = 1 |
| 3927 | let Inst{21} = 1; // W = 1 |
| 3928 | let Inst{22} = 0; // D = 0 |
| 3929 | let Inst{20} = load; |
| 3930 | } |
| 3931 | |
| 3932 | def _POST : ACI<(outs), |
Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3933 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3934 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3935 | let Inst{31-28} = op31_28; |
| 3936 | let Inst{24} = 0; // P = 0 |
| 3937 | let Inst{21} = 1; // W = 1 |
| 3938 | let Inst{22} = 0; // D = 0 |
| 3939 | let Inst{20} = load; |
| 3940 | } |
| 3941 | |
| 3942 | def _OPTION : ACI<(outs), |
Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3943 | !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option), |
| 3944 | ops), |
| 3945 | !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3946 | let Inst{31-28} = op31_28; |
| 3947 | let Inst{24} = 0; // P = 0 |
| 3948 | let Inst{23} = 1; // U = 1 |
| 3949 | let Inst{21} = 0; // W = 0 |
| 3950 | let Inst{22} = 0; // D = 0 |
| 3951 | let Inst{20} = load; |
| 3952 | } |
| 3953 | |
| 3954 | def L_OFFSET : ACI<(outs), |
Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3955 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3956 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3957 | let Inst{31-28} = op31_28; |
| 3958 | let Inst{24} = 1; // P = 1 |
| 3959 | let Inst{21} = 0; // W = 0 |
| 3960 | let Inst{22} = 1; // D = 1 |
| 3961 | let Inst{20} = load; |
| 3962 | } |
| 3963 | |
| 3964 | def L_PRE : ACI<(outs), |
Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3965 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3966 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!", |
| 3967 | IndexModePre> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3968 | let Inst{31-28} = op31_28; |
| 3969 | let Inst{24} = 1; // P = 1 |
| 3970 | let Inst{21} = 1; // W = 1 |
| 3971 | let Inst{22} = 1; // D = 1 |
| 3972 | let Inst{20} = load; |
| 3973 | } |
| 3974 | |
| 3975 | def L_POST : ACI<(outs), |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 3976 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr, |
| 3977 | i32imm:$offset), ops), |
| 3978 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset", |
Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3979 | IndexModePost> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3980 | let Inst{31-28} = op31_28; |
| 3981 | let Inst{24} = 0; // P = 0 |
| 3982 | let Inst{21} = 1; // W = 1 |
| 3983 | let Inst{22} = 1; // D = 1 |
| 3984 | let Inst{20} = load; |
| 3985 | } |
| 3986 | |
| 3987 | def L_OPTION : ACI<(outs), |
Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3988 | !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option), |
| 3989 | ops), |
| 3990 | !strconcat(!strconcat(opc, "l"), cond), |
| 3991 | "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3992 | let Inst{31-28} = op31_28; |
| 3993 | let Inst{24} = 0; // P = 0 |
| 3994 | let Inst{23} = 1; // U = 1 |
| 3995 | let Inst{21} = 0; // W = 0 |
| 3996 | let Inst{22} = 1; // D = 1 |
| 3997 | let Inst{20} = load; |
| 3998 | } |
| 3999 | } |
| 4000 | |
Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4001 | defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">; |
| 4002 | defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">; |
| 4003 | defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">; |
| 4004 | defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">; |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4005 | |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4006 | //===----------------------------------------------------------------------===// |
| 4007 | // Move between coprocessor and ARM core register -- for disassembly only |
| 4008 | // |
| 4009 | |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4010 | class MovRCopro<string opc, bit direction, dag oops, dag iops, |
| 4011 | list<dag> pattern> |
Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4012 | : ABI<0b1110, oops, iops, NoItinerary, opc, |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4013 | "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> { |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4014 | let Inst{20} = direction; |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4015 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4016 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4017 | bits<4> Rt; |
| 4018 | bits<4> cop; |
| 4019 | bits<3> opc1; |
| 4020 | bits<3> opc2; |
| 4021 | bits<4> CRm; |
| 4022 | bits<4> CRn; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4023 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4024 | let Inst{15-12} = Rt; |
| 4025 | let Inst{11-8} = cop; |
| 4026 | let Inst{23-21} = opc1; |
| 4027 | let Inst{7-5} = opc2; |
| 4028 | let Inst{3-0} = CRm; |
| 4029 | let Inst{19-16} = CRn; |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4030 | } |
| 4031 | |
Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4032 | def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4033 | (outs), |
Jim Grosbach | d37d202 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4034 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4035 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4036 | [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 4037 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4038 | def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4039 | (outs GPR:$Rt), |
Jim Grosbach | 7d1e5f1 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4040 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 4041 | imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4042 | |
Bruno Cardoso Lopes | 168c900 | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4043 | def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), |
| 4044 | (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 4045 | |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4046 | class MovRCopro2<string opc, bit direction, dag oops, dag iops, |
| 4047 | list<dag> pattern> |
Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4048 | : ABXI<0b1110, oops, iops, NoItinerary, |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4049 | !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> { |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4050 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4051 | let Inst{20} = direction; |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4052 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4053 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4054 | bits<4> Rt; |
| 4055 | bits<4> cop; |
| 4056 | bits<3> opc1; |
| 4057 | bits<3> opc2; |
| 4058 | bits<4> CRm; |
| 4059 | bits<4> CRn; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4060 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4061 | let Inst{15-12} = Rt; |
| 4062 | let Inst{11-8} = cop; |
| 4063 | let Inst{23-21} = opc1; |
| 4064 | let Inst{7-5} = opc2; |
| 4065 | let Inst{3-0} = CRm; |
| 4066 | let Inst{19-16} = CRn; |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4067 | } |
| 4068 | |
Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4069 | def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4070 | (outs), |
Jim Grosbach | d37d202 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4071 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4072 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4073 | [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 4074 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4075 | def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4076 | (outs GPR:$Rt), |
Jim Grosbach | 7d1e5f1 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4077 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 4078 | imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4079 | |
Bruno Cardoso Lopes | 168c900 | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4080 | def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, |
| 4081 | imm:$CRm, imm:$opc2), |
| 4082 | (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 4083 | |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4084 | class MovRRCopro<string opc, bit direction, |
| 4085 | list<dag> pattern = [/* For disassembly only */]> |
Jim Grosbach | 26e7449 | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4086 | : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4087 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4088 | NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> { |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4089 | let Inst{23-21} = 0b010; |
| 4090 | let Inst{20} = direction; |
| 4091 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4092 | bits<4> Rt; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4093 | bits<4> Rt2; |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4094 | bits<4> cop; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4095 | bits<4> opc1; |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4096 | bits<4> CRm; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4097 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4098 | let Inst{15-12} = Rt; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4099 | let Inst{19-16} = Rt2; |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4100 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4101 | let Inst{7-4} = opc1; |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4102 | let Inst{3-0} = CRm; |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4103 | } |
| 4104 | |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4105 | def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */, |
| 4106 | [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 4107 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4108 | def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; |
| 4109 | |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4110 | class MovRRCopro2<string opc, bit direction, |
| 4111 | list<dag> pattern = [/* For disassembly only */]> |
Jim Grosbach | 26e7449 | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4112 | : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4113 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary, |
| 4114 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> { |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4115 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4116 | let Inst{23-21} = 0b010; |
| 4117 | let Inst{20} = direction; |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4118 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4119 | bits<4> Rt; |
| 4120 | bits<4> Rt2; |
| 4121 | bits<4> cop; |
Bruno Cardoso Lopes | d6335ce | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4122 | bits<4> opc1; |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4123 | bits<4> CRm; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4124 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4125 | let Inst{15-12} = Rt; |
| 4126 | let Inst{19-16} = Rt2; |
| 4127 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | d6335ce | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4128 | let Inst{7-4} = opc1; |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4129 | let Inst{3-0} = CRm; |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4130 | } |
| 4131 | |
Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4132 | def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */, |
| 4133 | [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 4134 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4135 | def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>; |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4136 | |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4137 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 97094d8f | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4138 | // Move between special register and ARM core register |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4139 | // |
| 4140 | |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4141 | // Move to ARM core register from Special Register |
Jim Grosbach | 97094d8f | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4142 | def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 4143 | "mrs", "\t$Rd, apsr", []> { |
Bruno Cardoso Lopes | cba727f | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4144 | bits<4> Rd; |
| 4145 | let Inst{23-16} = 0b00001111; |
| 4146 | let Inst{15-12} = Rd; |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4147 | let Inst{7-4} = 0b0000; |
| 4148 | } |
| 4149 | |
Jim Grosbach | 97094d8f | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4150 | def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>; |
| 4151 | |
| 4152 | def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 4153 | "mrs", "\t$Rd, spsr", []> { |
Bruno Cardoso Lopes | cba727f | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4154 | bits<4> Rd; |
| 4155 | let Inst{23-16} = 0b01001111; |
| 4156 | let Inst{15-12} = Rd; |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4157 | let Inst{7-4} = 0b0000; |
| 4158 | } |
| 4159 | |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4160 | // Move from ARM core register to Special Register |
| 4161 | // |
| 4162 | // No need to have both system and application versions, the encodings are the |
| 4163 | // same and the assembly parser has no way to distinguish between them. The mask |
| 4164 | // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains |
| 4165 | // the mask with the fields to be accessed in the special register. |
| 4166 | def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary, |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4167 | "msr", "\t$mask, $Rn", []> { |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4168 | bits<5> mask; |
| 4169 | bits<4> Rn; |
| 4170 | |
| 4171 | let Inst{23} = 0; |
| 4172 | let Inst{22} = mask{4}; // R bit |
| 4173 | let Inst{21-20} = 0b10; |
| 4174 | let Inst{19-16} = mask{3-0}; |
| 4175 | let Inst{15-12} = 0b1111; |
| 4176 | let Inst{11-4} = 0b00000000; |
| 4177 | let Inst{3-0} = Rn; |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4178 | } |
| 4179 | |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4180 | def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary, |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4181 | "msr", "\t$mask, $a", []> { |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4182 | bits<5> mask; |
| 4183 | bits<12> a; |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4184 | |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4185 | let Inst{23} = 0; |
| 4186 | let Inst{22} = mask{4}; // R bit |
| 4187 | let Inst{21-20} = 0b10; |
| 4188 | let Inst{19-16} = mask{3-0}; |
| 4189 | let Inst{15-12} = 0b1111; |
| 4190 | let Inst{11-0} = a; |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4191 | } |
Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4192 | |
| 4193 | //===----------------------------------------------------------------------===// |
| 4194 | // TLS Instructions |
| 4195 | // |
| 4196 | |
| 4197 | // __aeabi_read_tp preserves the registers r1-r3. |
Owen Anderson | 9c6456e | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 4198 | // This is a pseudo inst so that we can get the encoding right, |
Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4199 | // complete with fixup for the aeabi_read_tp function. |
| 4200 | let isCall = 1, |
| 4201 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { |
| 4202 | def TPsoft : PseudoInst<(outs), (ins), IIC_Br, |
| 4203 | [(set R0, ARMthread_pointer)]>; |
| 4204 | } |
| 4205 | |
| 4206 | //===----------------------------------------------------------------------===// |
| 4207 | // SJLJ Exception handling intrinsics |
| 4208 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
| 4209 | // address and save #0 in R0 for the non-longjmp case. |
| 4210 | // Since by its nature we may be coming from some other function to get |
| 4211 | // here, and we're using the stack frame for the containing function to |
| 4212 | // save/restore registers, we can't keep anything live in regs across |
| 4213 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 4214 | // when we get here from a longjmp(). We force everything out of registers |
Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4215 | // except for our own input by listing the relevant registers in Defs. By |
| 4216 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 4217 | // all of the callee-saved resgisters, which is exactly what we want. |
| 4218 | // A constant value is passed in $val, and we use the location as a scratch. |
| 4219 | // |
| 4220 | // These are pseudo-instructions and are lowered to individual MC-insts, so |
| 4221 | // no encoding information is necessary. |
| 4222 | let Defs = |
Andrew Trick | 410172b | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4223 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR, |
Jakob Stoklund Olesen | f8be385 | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 4224 | QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4225 | def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4226 | NoItinerary, |
| 4227 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4228 | Requires<[IsARM, HasVFP2]>; |
| 4229 | } |
| 4230 | |
| 4231 | let Defs = |
Andrew Trick | 410172b | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4232 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ], |
Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4233 | hasSideEffects = 1, isBarrier = 1 in { |
| 4234 | def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4235 | NoItinerary, |
| 4236 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4237 | Requires<[IsARM, NoVFP]>; |
| 4238 | } |
| 4239 | |
| 4240 | // FIXME: Non-Darwin version(s) |
| 4241 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 4242 | Defs = [ R7, LR, SP ] in { |
| 4243 | def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch), |
| 4244 | NoItinerary, |
| 4245 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 4246 | Requires<[IsARM, IsDarwin]>; |
| 4247 | } |
| 4248 | |
| 4249 | // eh.sjlj.dispatchsetup pseudo-instruction. |
| 4250 | // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are |
| 4251 | // handled when the pseudo is expanded (which happens before any passes |
| 4252 | // that need the instruction size). |
| 4253 | let isBarrier = 1, hasSideEffects = 1 in |
| 4254 | def Int_eh_sjlj_dispatchsetup : |
Bill Wendling | 50117f8 | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 4255 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, |
| 4256 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, |
Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4257 | Requires<[IsDarwin]>; |
| 4258 | |
| 4259 | //===----------------------------------------------------------------------===// |
| 4260 | // Non-Instruction Patterns |
| 4261 | // |
| 4262 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4263 | // ARMv4 indirect branch using (MOVr PC, dst) |
| 4264 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in |
| 4265 | def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4266 | 4, IIC_Br, [(brind GPR:$dst)], |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4267 | (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>, |
| 4268 | Requires<[IsARM, NoV4T]>; |
| 4269 | |
Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4270 | // Large immediate handling. |
| 4271 | |
| 4272 | // 32-bit immediate using two piece so_imms or movw + movt. |
| 4273 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 4274 | // as a single unit instead of having to handle reg inputs. |
| 4275 | // FIXME: Remove this when we can do generalized remat. |
| 4276 | let isReMaterializable = 1, isMoveImm = 1 in |
| 4277 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
| 4278 | [(set GPR:$dst, (arm_i32imm:$src))]>, |
| 4279 | Requires<[IsARM]>; |
| 4280 | |
| 4281 | // Pseudo instruction that combines movw + movt + add pc (if PIC). |
| 4282 | // It also makes it possible to rematerialize the instructions. |
| 4283 | // FIXME: Remove this when we can do generalized remat and when machine licm |
| 4284 | // can properly the instructions. |
| 4285 | let isReMaterializable = 1 in { |
| 4286 | def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4287 | IIC_iMOVix2addpc, |
| 4288 | [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, |
| 4289 | Requires<[IsARM, UseMovt]>; |
| 4290 | |
| 4291 | def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4292 | IIC_iMOVix2, |
| 4293 | [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>, |
| 4294 | Requires<[IsARM, UseMovt]>; |
| 4295 | |
| 4296 | let AddedComplexity = 10 in |
| 4297 | def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4298 | IIC_iMOVix2ld, |
| 4299 | [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>, |
| 4300 | Requires<[IsARM, UseMovt]>; |
| 4301 | } // isReMaterializable |
| 4302 | |
| 4303 | // ConstantPool, GlobalAddress, and JumpTable |
| 4304 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 4305 | Requires<[IsARM, DontUseMovt]>; |
| 4306 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 4307 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 4308 | Requires<[IsARM, UseMovt]>; |
| 4309 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 4310 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 4311 | |
| 4312 | // TODO: add,sub,and, 3-instr forms? |
| 4313 | |
| 4314 | // Tail calls |
| 4315 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 4316 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
| 4317 | |
| 4318 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 4319 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 4320 | |
| 4321 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 4322 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 4323 | |
| 4324 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 4325 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
| 4326 | |
| 4327 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 4328 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 4329 | |
| 4330 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 4331 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 4332 | |
| 4333 | // Direct calls |
| 4334 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
| 4335 | Requires<[IsARM, IsNotDarwin]>; |
| 4336 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
| 4337 | Requires<[IsARM, IsDarwin]>; |
| 4338 | |
| 4339 | // zextload i1 -> zextload i8 |
| 4340 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4341 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4342 | |
| 4343 | // extload -> zextload |
| 4344 | def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4345 | def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4346 | def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4347 | def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4348 | |
| 4349 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
| 4350 | |
| 4351 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 4352 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 4353 | |
| 4354 | // smul* and smla* |
| 4355 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4356 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4357 | (SMULBB GPR:$a, GPR:$b)>; |
| 4358 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 4359 | (SMULBB GPR:$a, GPR:$b)>; |
| 4360 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4361 | (sra GPR:$b, (i32 16))), |
| 4362 | (SMULBT GPR:$a, GPR:$b)>; |
| 4363 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
| 4364 | (SMULBT GPR:$a, GPR:$b)>; |
| 4365 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 4366 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4367 | (SMULTB GPR:$a, GPR:$b)>; |
| 4368 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
| 4369 | (SMULTB GPR:$a, GPR:$b)>; |
| 4370 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4371 | (i32 16)), |
| 4372 | (SMULWB GPR:$a, GPR:$b)>; |
| 4373 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
| 4374 | (SMULWB GPR:$a, GPR:$b)>; |
| 4375 | |
| 4376 | def : ARMV5TEPat<(add GPR:$acc, |
| 4377 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4378 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4379 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4380 | def : ARMV5TEPat<(add GPR:$acc, |
| 4381 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 4382 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4383 | def : ARMV5TEPat<(add GPR:$acc, |
| 4384 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4385 | (sra GPR:$b, (i32 16)))), |
| 4386 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4387 | def : ARMV5TEPat<(add GPR:$acc, |
| 4388 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
| 4389 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4390 | def : ARMV5TEPat<(add GPR:$acc, |
| 4391 | (mul (sra GPR:$a, (i32 16)), |
| 4392 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4393 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4394 | def : ARMV5TEPat<(add GPR:$acc, |
| 4395 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
| 4396 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4397 | def : ARMV5TEPat<(add GPR:$acc, |
| 4398 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4399 | (i32 16))), |
| 4400 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4401 | def : ARMV5TEPat<(add GPR:$acc, |
| 4402 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
| 4403 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4404 | |
Jim Grosbach | e5ccac8 | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4405 | |
| 4406 | // Pre-v7 uses MCR for synchronization barriers. |
| 4407 | def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>, |
| 4408 | Requires<[IsARM, HasV6]>; |
| 4409 | |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4410 | // SXT/UXT with no rotate |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4411 | let AddedComplexity = 16 in { |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4412 | def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>; |
| 4413 | def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>; |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4414 | def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>; |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4415 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)), |
| 4416 | (UXTAB GPR:$Rn, GPR:$Rm, 0)>; |
| 4417 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)), |
| 4418 | (UXTAH GPR:$Rn, GPR:$Rm, 0)>; |
| 4419 | } |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4420 | |
| 4421 | def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>; |
| 4422 | def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>; |
Jim Grosbach | e5ccac8 | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4423 | |
Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4424 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)), |
| 4425 | (SXTAB GPR:$Rn, GPR:$Rm, 0)>; |
| 4426 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)), |
| 4427 | (SXTAH GPR:$Rn, GPR:$Rm, 0)>; |
| 4428 | |
Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4429 | //===----------------------------------------------------------------------===// |
| 4430 | // Thumb Support |
| 4431 | // |
| 4432 | |
| 4433 | include "ARMInstrThumb.td" |
| 4434 | |
| 4435 | //===----------------------------------------------------------------------===// |
| 4436 | // Thumb2 Support |
| 4437 | // |
| 4438 | |
| 4439 | include "ARMInstrThumb2.td" |
| 4440 | |
| 4441 | //===----------------------------------------------------------------------===// |
| 4442 | // Floating Point Support |
| 4443 | // |
| 4444 | |
| 4445 | include "ARMInstrVFP.td" |
| 4446 | |
| 4447 | //===----------------------------------------------------------------------===// |
| 4448 | // Advanced SIMD (NEON) Support |
| 4449 | // |
| 4450 | |
| 4451 | include "ARMInstrNEON.td" |
| 4452 | |
Jim Grosbach | fa18793 | 2011-07-14 19:47:47 +0000 | [diff] [blame] | 4453 | //===----------------------------------------------------------------------===// |
| 4454 | // Assembler aliases |
| 4455 | // |
| 4456 | |
| 4457 | // Memory barriers |
| 4458 | def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4459 | def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4460 | def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4461 | |
| 4462 | // System instructions |
| 4463 | def : MnemonicAlias<"swi", "svc">; |
| 4464 | |
| 4465 | // Load / Store Multiple |
| 4466 | def : MnemonicAlias<"ldmfd", "ldm">; |
| 4467 | def : MnemonicAlias<"ldmia", "ldm">; |
| 4468 | def : MnemonicAlias<"stmfd", "stmdb">; |
| 4469 | def : MnemonicAlias<"stmia", "stm">; |
| 4470 | def : MnemonicAlias<"stmea", "stm">; |
| 4471 | |
Jim Grosbach | 27c1e25 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 4472 | // PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the |
| 4473 | // shift amount is zero (i.e., unspecified). |
| 4474 | def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm", |
| 4475 | (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4476 | def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm", |
| 4477 | (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
Jim Grosbach | 0a8d892 | 2011-07-21 19:57:11 +0000 | [diff] [blame] | 4478 | |
| 4479 | // PUSH/POP aliases for STM/LDM |
| 4480 | def : InstAlias<"push${p} $regs", |
| 4481 | (STMDB_UPD SP, pred:$p, reglist:$regs)>; |
| 4482 | def : InstAlias<"pop${p} $regs", |
| 4483 | (LDMIA_UPD SP, pred:$p, reglist:$regs)>; |
Jim Grosbach | 17806e6 | 2011-07-21 22:37:43 +0000 | [diff] [blame] | 4484 | |
| 4485 | // RSB two-operand forms (optional explicit destination operand) |
| 4486 | def : InstAlias<"rsb${s}${p} $Rdn, $imm", |
| 4487 | (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>, |
| 4488 | Requires<[IsARM]>; |
| 4489 | def : InstAlias<"rsb${s}${p} $Rdn, $Rm", |
| 4490 | (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 4491 | Requires<[IsARM]>; |
| 4492 | def : InstAlias<"rsb${s}${p} $Rdn, $shift", |
| 4493 | (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p, |
| 4494 | cc_out:$s)>, Requires<[IsARM]>; |
| 4495 | def : InstAlias<"rsb${s}${p} $Rdn, $shift", |
| 4496 | (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p, |
| 4497 | cc_out:$s)>, Requires<[IsARM]>; |
Jim Grosbach | 2a0320c | 2011-07-21 22:56:30 +0000 | [diff] [blame] | 4498 | // RSC two-operand forms (optional explicit destination operand) |
| 4499 | def : InstAlias<"rsc${s}${p} $Rdn, $imm", |
| 4500 | (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>, |
| 4501 | Requires<[IsARM]>; |
| 4502 | def : InstAlias<"rsc${s}${p} $Rdn, $Rm", |
| 4503 | (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 4504 | Requires<[IsARM]>; |
| 4505 | def : InstAlias<"rsc${s}${p} $Rdn, $shift", |
| 4506 | (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p, |
| 4507 | cc_out:$s)>, Requires<[IsARM]>; |
| 4508 | def : InstAlias<"rsc${s}${p} $Rdn, $shift", |
| 4509 | (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p, |
| 4510 | cc_out:$s)>, Requires<[IsARM]>; |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 4511 | |
Jim Grosbach | 57e2d3c | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 4512 | // SSAT/USAT optional shift operand. |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 4513 | def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn", |
| 4514 | (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>; |
Jim Grosbach | 57e2d3c | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 4515 | def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn", |
| 4516 | (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>; |
Jim Grosbach | 66ee037 | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4517 | |
| 4518 | |
| 4519 | // Extend instruction optional rotate operand. |
| 4520 | def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm", |
| 4521 | (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4522 | def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm", |
| 4523 | (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4524 | def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm", |
| 4525 | (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4526 | def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4527 | def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4528 | def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4529 | |
| 4530 | def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm", |
| 4531 | (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4532 | def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm", |
| 4533 | (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4534 | def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm", |
| 4535 | (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4536 | def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4537 | def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4538 | def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
Jim Grosbach | c4dc52c | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 4539 | |
| 4540 | |
| 4541 | // RFE aliases |
| 4542 | def : MnemonicAlias<"rfefa", "rfeda">; |
| 4543 | def : MnemonicAlias<"rfeea", "rfedb">; |
| 4544 | def : MnemonicAlias<"rfefd", "rfeia">; |
| 4545 | def : MnemonicAlias<"rfeed", "rfeib">; |
| 4546 | def : MnemonicAlias<"rfe", "rfeia">; |
Jim Grosbach | 51726e2 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 4547 | |
| 4548 | // SRS aliases |
| 4549 | def : MnemonicAlias<"srsfa", "srsda">; |
| 4550 | def : MnemonicAlias<"srsea", "srsdb">; |
| 4551 | def : MnemonicAlias<"srsfd", "srsia">; |
| 4552 | def : MnemonicAlias<"srsed", "srsib">; |
| 4553 | def : MnemonicAlias<"srs", "srsia">; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame^] | 4554 | |
| 4555 | // LDRSBT/LDRHT/LDRSHT post-index offset if optional. |
| 4556 | // Note that the write-back output register is a dummy operand for MC (it's |
| 4557 | // only meaningful for codegen), so we just pass zero here. |
| 4558 | // FIXME: tblgen not cooperating with argument conversions. |
| 4559 | //def : InstAlias<"ldrsbt${p} $Rt, $addr", |
| 4560 | // (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>; |
| 4561 | //def : InstAlias<"ldrht${p} $Rt, $addr", |
| 4562 | // (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>; |
| 4563 | //def : InstAlias<"ldrsht${p} $Rt, $addr", |
| 4564 | // (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>; |