blob: d2894088b80f9cd701ce7fcc6dca6a6a8beeeede [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +00004 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +00006 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
8 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000010 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
11 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
12 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000013 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000014 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000015 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
16 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000017 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000018 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
19 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
20 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
21 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000022 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000023 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
24 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
25 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
26 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
27 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
28 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
29 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
30 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
31 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
32 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
33 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000034
35 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
36 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
37 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
38 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
39 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
40 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
41 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
42 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
43 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
44 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
45 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
46 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
47 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
48 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
49 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
50 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
51 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
52 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
53 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
54 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
55 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
56 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
57 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
58 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
59 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
60 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
61 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
62 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
63 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
64 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
65
66// Bitcasts between 256-bit vector types. Return the original type since
67// no instruction is needed for the conversion
68 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
69 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
70 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
71 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
72 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
73 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
74 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
75 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
76 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
77 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
78 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
79 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
80 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
81 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
82 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
83 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
84 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
85 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
86 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
87 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
88 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
89 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
90 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
91 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
92 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
93 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
94 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
95 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
96 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
97 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
98}
99
100//
101// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
102//
103
104let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
105 isPseudo = 1, Predicates = [HasAVX512] in {
106def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
107 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
108}
109
Craig Topperfb1746b2014-01-30 06:03:19 +0000110let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000111def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
112def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
113def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000114}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000115
116//===----------------------------------------------------------------------===//
117// AVX-512 - VECTOR INSERT
118//
119// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000120let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000121def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
122 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
123 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
124 []>, EVEX_4V, EVEX_V512;
125let mayLoad = 1 in
126def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
127 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
128 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
129 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
130}
131
132// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000133let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000134def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
135 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
136 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
137 []>, EVEX_4V, EVEX_V512, VEX_W;
138let mayLoad = 1 in
139def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
140 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
141 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
142 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
143}
144// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000145let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000146def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
147 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
148 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
149 []>, EVEX_4V, EVEX_V512;
150let mayLoad = 1 in
151def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
152 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
153 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
154 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000155}
156
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000157let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000158// -- 64x4 form --
159def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
160 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
161 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
162 []>, EVEX_4V, EVEX_V512, VEX_W;
163let mayLoad = 1 in
164def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
165 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
166 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
167 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
168}
169
170def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
171 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
172 (INSERT_get_vinsert128_imm VR512:$ins))>;
173def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
174 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
175 (INSERT_get_vinsert128_imm VR512:$ins))>;
176def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
177 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
178 (INSERT_get_vinsert128_imm VR512:$ins))>;
179def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
180 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
181 (INSERT_get_vinsert128_imm VR512:$ins))>;
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000182
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000183def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
184 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
185 (INSERT_get_vinsert128_imm VR512:$ins))>;
186def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000187 (bc_v4i32 (loadv2i64 addr:$src2)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000188 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
189 (INSERT_get_vinsert128_imm VR512:$ins))>;
190def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
191 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
192 (INSERT_get_vinsert128_imm VR512:$ins))>;
193def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
194 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
195 (INSERT_get_vinsert128_imm VR512:$ins))>;
196
197def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
198 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
199 (INSERT_get_vinsert256_imm VR512:$ins))>;
200def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
201 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
202 (INSERT_get_vinsert256_imm VR512:$ins))>;
203def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
204 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
205 (INSERT_get_vinsert256_imm VR512:$ins))>;
206def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
207 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
208 (INSERT_get_vinsert256_imm VR512:$ins))>;
209
210def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
211 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
212 (INSERT_get_vinsert256_imm VR512:$ins))>;
213def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
214 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
215 (INSERT_get_vinsert256_imm VR512:$ins))>;
216def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
217 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
218 (INSERT_get_vinsert256_imm VR512:$ins))>;
219def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
220 (bc_v8i32 (loadv4i64 addr:$src2)),
221 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
222 (INSERT_get_vinsert256_imm VR512:$ins))>;
223
224// vinsertps - insert f32 to XMM
225def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
226 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000227 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000228 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000229 EVEX_4V;
230def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
231 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000232 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000233 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000234 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
235 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
236
237//===----------------------------------------------------------------------===//
238// AVX-512 VECTOR EXTRACT
239//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000240let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000241// -- 32x4 form --
242def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
243 (ins VR512:$src1, i8imm:$src2),
244 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
245 []>, EVEX, EVEX_V512;
246def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
247 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
248 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
249 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
250
251// -- 64x4 form --
252def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
253 (ins VR512:$src1, i8imm:$src2),
254 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
255 []>, EVEX, EVEX_V512, VEX_W;
256let mayStore = 1 in
257def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
258 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
259 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
260 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
261}
262
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000263let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000264// -- 32x4 form --
265def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
266 (ins VR512:$src1, i8imm:$src2),
267 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
268 []>, EVEX, EVEX_V512;
269def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
270 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
271 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
272 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
273
274// -- 64x4 form --
275def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
276 (ins VR512:$src1, i8imm:$src2),
277 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
278 []>, EVEX, EVEX_V512, VEX_W;
279let mayStore = 1 in
280def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
281 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
282 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
283 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
284}
285
286def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
287 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
288 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
289
290def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
291 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
292 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
293
294def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
295 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
296 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
297
298def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
299 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
300 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
301
302
303def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
304 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
305 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
306
307def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
308 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
309 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
310
311def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
312 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
313 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
314
315def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
316 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
317 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
318
319// A 256-bit subvector extract from the first 512-bit vector position
320// is a subregister copy that needs no instruction.
321def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
322 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
323def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
324 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
325def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
326 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
327def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
328 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
329
330// zmm -> xmm
331def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
332 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
333def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
334 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
335def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
336 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
337def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
338 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
339
340
341// A 128-bit subvector insert to the first 512-bit vector position
342// is a subregister copy that needs no instruction.
343def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
344 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
345 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
346 sub_ymm)>;
347def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
348 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
349 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
350 sub_ymm)>;
351def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
352 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
353 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
354 sub_ymm)>;
355def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
356 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
357 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
358 sub_ymm)>;
359
360def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
361 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
362def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
363 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
364def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
365 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
366def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
367 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
368
369// vextractps - extract 32 bits from XMM
370def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
371 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000372 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000373 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
374 EVEX;
375
376def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
377 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000378 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000380 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000381
382//===---------------------------------------------------------------------===//
383// AVX-512 BROADCAST
384//---
385multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
386 RegisterClass DestRC,
387 RegisterClass SrcRC, X86MemOperand x86memop> {
388 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000389 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000390 []>, EVEX;
391 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000392 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000393}
394let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000395 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000396 VR128X, f32mem>,
397 EVEX_V512, EVEX_CD8<32, CD8VT1>;
398}
399
400let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000401 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000402 VR128X, f64mem>,
403 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
404}
405
406def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
407 (VBROADCASTSSZrm addr:$src)>;
408def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
409 (VBROADCASTSDZrm addr:$src)>;
410
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000411def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
412 (VBROADCASTSSZrm addr:$src)>;
413def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
414 (VBROADCASTSDZrm addr:$src)>;
415
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000416multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
417 RegisterClass SrcRC, RegisterClass KRC> {
418 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000419 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000420 []>, EVEX, EVEX_V512;
421 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
422 (ins KRC:$mask, SrcRC:$src),
423 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000424 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000425 []>, EVEX, EVEX_V512, EVEX_KZ;
426}
427
428defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
429defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
430 VEX_W;
431
432def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
433 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
434
435def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
436 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
437
438def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
439 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000440def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
441 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000442def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
443 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000444def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
445 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000446
Cameron McInally394d5572013-10-31 13:56:31 +0000447def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
448 (VPBROADCASTDrZrr GR32:$src)>;
449def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
450 (VPBROADCASTQrZrr GR64:$src)>;
451
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000452def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
453 (v16i32 immAllZerosV), (i16 GR16:$mask))),
454 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
455def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
456 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
457 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
458
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
460 X86MemOperand x86memop, PatFrag ld_frag,
461 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
462 RegisterClass KRC> {
463 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000464 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000465 [(set DstRC:$dst,
466 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
467 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
468 VR128X:$src),
469 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000470 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000471 [(set DstRC:$dst,
472 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
473 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000474 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000475 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000476 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000477 [(set DstRC:$dst,
478 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
479 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
480 x86memop:$src),
481 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000482 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000483 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
484 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000485 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486}
487
488defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
489 loadi32, VR512, v16i32, v4i32, VK16WM>,
490 EVEX_V512, EVEX_CD8<32, CD8VT1>;
491defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
492 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
493 EVEX_CD8<64, CD8VT1>;
494
Adam Nemet73f72e12014-06-27 00:43:38 +0000495multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
496 X86MemOperand x86memop, PatFrag ld_frag,
497 RegisterClass KRC> {
498 let mayLoad = 1 in {
499 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
500 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
501 []>, EVEX;
502 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
503 x86memop:$src),
504 !strconcat(OpcodeStr,
505 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
506 []>, EVEX, EVEX_KZ;
507 }
508}
509
510defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
511 i128mem, loadv2i64, VK16WM>,
512 EVEX_V512, EVEX_CD8<32, CD8VT4>;
513defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
514 i256mem, loadv4i64, VK16WM>, VEX_W,
515 EVEX_V512, EVEX_CD8<64, CD8VT4>;
516
Cameron McInally394d5572013-10-31 13:56:31 +0000517def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
518 (VPBROADCASTDZrr VR128X:$src)>;
519def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
520 (VPBROADCASTQZrr VR128X:$src)>;
521
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000522def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
523 (VBROADCASTSSZrr VR128X:$src)>;
524def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
525 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000526
527def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
528 (VBROADCASTSSZrr VR128X:$src)>;
529def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
530 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000531
532// Provide fallback in case the load node that is used in the patterns above
533// is used by additional users, which prevents the pattern selection.
534def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
535 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
536def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
537 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
538
539
540let Predicates = [HasAVX512] in {
541def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
542 (EXTRACT_SUBREG
543 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
544 addr:$src)), sub_ymm)>;
545}
546//===----------------------------------------------------------------------===//
547// AVX-512 BROADCAST MASK TO VECTOR REGISTER
548//---
549
550multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
551 RegisterClass DstRC, RegisterClass KRC,
552 ValueType OpVT, ValueType SrcVT> {
553def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000554 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555 []>, EVEX;
556}
557
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000558let Predicates = [HasCDI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000559defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
560 VK16, v16i32, v16i1>, EVEX_V512;
561defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
562 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000563}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564
565//===----------------------------------------------------------------------===//
566// AVX-512 - VPERM
567//
568// -- immediate form --
569multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
570 SDNode OpNode, PatFrag mem_frag,
571 X86MemOperand x86memop, ValueType OpVT> {
572 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
573 (ins RC:$src1, i8imm:$src2),
574 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000575 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000576 [(set RC:$dst,
577 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
578 EVEX;
579 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
580 (ins x86memop:$src1, i8imm:$src2),
581 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000582 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583 [(set RC:$dst,
584 (OpVT (OpNode (mem_frag addr:$src1),
585 (i8 imm:$src2))))]>, EVEX;
586}
587
588defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
589 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
590let ExeDomain = SSEPackedDouble in
591defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
592 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
593
594// -- VPERM - register form --
595multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
596 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
597
598 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
599 (ins RC:$src1, RC:$src2),
600 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000601 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602 [(set RC:$dst,
603 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
604
605 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
606 (ins RC:$src1, x86memop:$src2),
607 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000608 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609 [(set RC:$dst,
610 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
611 EVEX_4V;
612}
613
614defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
615 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
616defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
617 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
618let ExeDomain = SSEPackedSingle in
619defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
620 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
621let ExeDomain = SSEPackedDouble in
622defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
623 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
624
625// -- VPERM2I - 3 source operands form --
626multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
627 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000628 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629let Constraints = "$src1 = $dst" in {
630 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
631 (ins RC:$src1, RC:$src2, RC:$src3),
632 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000633 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000634 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000635 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636 EVEX_4V;
637
Adam Nemet2415a492014-07-02 21:25:54 +0000638 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
639 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
640 !strconcat(OpcodeStr,
641 " \t{$src3, $src2, $dst {${mask}}|"
642 "$dst {${mask}}, $src2, $src3}"),
643 [(set RC:$dst, (OpVT (vselect KRC:$mask,
644 (OpNode RC:$src1, RC:$src2,
645 RC:$src3),
646 RC:$src1)))]>,
647 EVEX_4V, EVEX_K;
648
649 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
650 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
651 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
652 !strconcat(OpcodeStr,
653 " \t{$src3, $src2, $dst {${mask}} {z} |",
654 "$dst {${mask}} {z}, $src2, $src3}"),
655 [(set RC:$dst, (OpVT (vselect KRC:$mask,
656 (OpNode RC:$src1, RC:$src2,
657 RC:$src3),
658 (OpVT (bitconvert
659 (v16i32 immAllZerosV))))))]>,
660 EVEX_4V, EVEX_KZ;
661
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000662 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
663 (ins RC:$src1, RC:$src2, x86memop:$src3),
664 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000665 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000666 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +0000667 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000668 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +0000669
670 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
671 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
672 !strconcat(OpcodeStr,
673 " \t{$src3, $src2, $dst {${mask}}|"
674 "$dst {${mask}}, $src2, $src3}"),
675 [(set RC:$dst,
676 (OpVT (vselect KRC:$mask,
677 (OpNode RC:$src1, RC:$src2,
678 (mem_frag addr:$src3)),
679 RC:$src1)))]>,
680 EVEX_4V, EVEX_K;
681
682 let AddedComplexity = 10 in // Prefer over the rrkz variant
683 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
684 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
685 !strconcat(OpcodeStr,
686 " \t{$src3, $src2, $dst {${mask}} {z}|"
687 "$dst {${mask}} {z}, $src2, $src3}"),
688 [(set RC:$dst,
689 (OpVT (vselect KRC:$mask,
690 (OpNode RC:$src1, RC:$src2,
691 (mem_frag addr:$src3)),
692 (OpVT (bitconvert
693 (v16i32 immAllZerosV))))))]>,
694 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000695 }
696}
Adam Nemet2415a492014-07-02 21:25:54 +0000697defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
698 i512mem, X86VPermiv3, v16i32, VK16WM>,
699 EVEX_V512, EVEX_CD8<32, CD8VF>;
700defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
701 i512mem, X86VPermiv3, v8i64, VK8WM>,
702 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
703defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
704 i512mem, X86VPermiv3, v16f32, VK16WM>,
705 EVEX_V512, EVEX_CD8<32, CD8VF>;
706defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
707 i512mem, X86VPermiv3, v8f64, VK8WM>,
708 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000709
Adam Nemetefe9c982014-07-02 21:25:58 +0000710multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
711 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000712 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
713 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +0000714 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
715 OpVT, KRC> {
716 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
717 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
718 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000719
720 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
721 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
722 (!cast<Instruction>(NAME#rrk) VR512:$src1,
723 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000724}
725
726defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000727 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
728 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000729defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000730 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
731 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000732defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000733 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
734 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000735defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000736 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
737 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000738
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000739//===----------------------------------------------------------------------===//
740// AVX-512 - BLEND using mask
741//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000742multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000743 RegisterClass KRC, RegisterClass RC,
744 X86MemOperand x86memop, PatFrag mem_frag,
745 SDNode OpNode, ValueType vt> {
746 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000747 (ins KRC:$mask, RC:$src1, RC:$src2),
748 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000749 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000750 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000752 let mayLoad = 1 in
753 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
754 (ins KRC:$mask, RC:$src1, x86memop:$src2),
755 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000756 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000757 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000758}
759
760let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000761defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000762 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763 memopv16f32, vselect, v16f32>,
764 EVEX_CD8<32, CD8VF>, EVEX_V512;
765let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000766defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000767 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 memopv8f64, vselect, v8f64>,
769 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
770
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000771def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
772 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000773 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000774 VR512:$src1, VR512:$src2)>;
775
776def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
777 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000778 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000779 VR512:$src1, VR512:$src2)>;
780
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000781defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000782 VK16WM, VR512, f512mem,
783 memopv16i32, vselect, v16i32>,
784 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000785
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000786defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000787 VK8WM, VR512, f512mem,
788 memopv8i64, vselect, v8i64>,
789 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000790
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000791def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
792 (v16i32 VR512:$src2), (i16 GR16:$mask))),
793 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
794 VR512:$src1, VR512:$src2)>;
795
796def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
797 (v8i64 VR512:$src2), (i8 GR8:$mask))),
798 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
799 VR512:$src1, VR512:$src2)>;
800
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000801let Predicates = [HasAVX512] in {
802def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
803 (v8f32 VR256X:$src2))),
804 (EXTRACT_SUBREG
805 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
806 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
807 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
808
809def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
810 (v8i32 VR256X:$src2))),
811 (EXTRACT_SUBREG
812 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
813 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
814 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
815}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000816//===----------------------------------------------------------------------===//
817// Compare Instructions
818//===----------------------------------------------------------------------===//
819
820// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
821multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
822 Operand CC, SDNode OpNode, ValueType VT,
823 PatFrag ld_frag, string asm, string asm_alt> {
824 def rr : AVX512Ii8<0xC2, MRMSrcReg,
825 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
826 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
827 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
828 def rm : AVX512Ii8<0xC2, MRMSrcMem,
829 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
830 [(set VK1:$dst, (OpNode (VT RC:$src1),
831 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000832 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000833 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
834 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
835 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
836 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
837 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
838 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
839 }
840}
841
842let Predicates = [HasAVX512] in {
843defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
844 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
845 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
846 XS;
847defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
848 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
849 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
850 XD, VEX_W;
851}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000852
853multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
854 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
855 SDNode OpNode, ValueType vt> {
856 def rr : AVX512BI<opc, MRMSrcReg,
857 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000858 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000859 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
860 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
861 def rm : AVX512BI<opc, MRMSrcMem,
862 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000863 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000864 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
865 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
866}
867
868defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000869 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512,
870 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000871defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000872 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512,
873 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000874
875defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000876 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512,
877 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000878defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000879 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512,
880 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000881
882def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
883 (COPY_TO_REGCLASS (VPCMPGTDZrr
884 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
885 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
886
887def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
888 (COPY_TO_REGCLASS (VPCMPEQDZrr
889 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
890 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
891
Adam Nemet79580db2014-07-08 00:22:32 +0000892multiclass avx512_icmp_cc<bits<8> opc, RegisterClass WMRC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Adam Nemet1efcb902014-07-01 18:03:43 +0000894 SDNode OpNode, ValueType vt, Operand CC, string Suffix> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895 def rri : AVX512AIi8<opc, MRMSrcReg,
Adam Nemet1efcb902014-07-01 18:03:43 +0000896 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc),
897 !strconcat("vpcmp${cc}", Suffix,
898 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000899 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
900 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
901 def rmi : AVX512AIi8<opc, MRMSrcMem,
Adam Nemet1efcb902014-07-01 18:03:43 +0000902 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc),
903 !strconcat("vpcmp${cc}", Suffix,
904 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000905 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
906 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
907 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000908 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000910 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +0000911 !strconcat("vpcmp", Suffix,
912 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
913 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Adam Nemet16de2482014-07-01 18:03:45 +0000914 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
Adam Nemet79580db2014-07-08 00:22:32 +0000915 (outs KRC:$dst), (ins WMRC:$mask, RC:$src1, RC:$src2, i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +0000916 !strconcat("vpcmp", Suffix,
917 "\t{$cc, $src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2, $cc}"),
918 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000920 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +0000921 !strconcat("vpcmp", Suffix,
922 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
923 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Adam Nemet16de2482014-07-01 18:03:45 +0000924 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
Adam Nemet79580db2014-07-08 00:22:32 +0000925 (outs KRC:$dst), (ins WMRC:$mask, RC:$src1, x86memop:$src2, i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +0000926 !strconcat("vpcmp", Suffix,
927 "\t{$cc, $src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2, $cc}"),
928 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000929 }
930}
931
Adam Nemet79580db2014-07-08 00:22:32 +0000932defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16WM, VK16, VR512, i512mem, memopv16i32,
Adam Nemet1efcb902014-07-01 18:03:43 +0000933 X86cmpm, v16i32, AVXCC, "d">,
934 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemet79580db2014-07-08 00:22:32 +0000935defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16WM, VK16, VR512, i512mem, memopv16i32,
Adam Nemet1efcb902014-07-01 18:03:43 +0000936 X86cmpmu, v16i32, AVXCC, "ud">,
937 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938
Adam Nemet79580db2014-07-08 00:22:32 +0000939defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8WM, VK8, VR512, i512mem, memopv8i64,
Adam Nemet1efcb902014-07-01 18:03:43 +0000940 X86cmpm, v8i64, AVXCC, "q">,
941 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet79580db2014-07-08 00:22:32 +0000942defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8WM, VK8, VR512, i512mem, memopv8i64,
Adam Nemet1efcb902014-07-01 18:03:43 +0000943 X86cmpmu, v8i64, AVXCC, "uq">,
944 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945
Adam Nemet905832b2014-06-26 00:21:12 +0000946// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000948 X86MemOperand x86memop, ValueType vt,
949 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000951 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
952 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000953 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000954 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
955 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000956 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000957 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000958 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000959 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000961 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000962 !strconcat("vcmp${cc}", suffix,
963 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000965 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
967 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000968 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000969 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +0000970 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000971 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000972 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000973 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +0000974 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000975 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000976 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000977 }
978}
979
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000980defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +0000981 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +0000982 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000983defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +0000984 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000985 EVEX_CD8<64, CD8VF>;
986
987def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
988 (COPY_TO_REGCLASS (VCMPPSZrri
989 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
990 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
991 imm:$cc), VK8)>;
992def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
993 (COPY_TO_REGCLASS (VPCMPDZrri
994 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
995 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
996 imm:$cc), VK8)>;
997def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
998 (COPY_TO_REGCLASS (VPCMPUDZrri
999 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1000 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1001 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001002
1003def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1004 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1005 FROUND_NO_EXC)),
1006 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001007 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001008
1009def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1010 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1011 FROUND_NO_EXC)),
1012 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001013 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001014
1015def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1016 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1017 FROUND_CURRENT)),
1018 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1019 (I8Imm imm:$cc)), GR16)>;
1020
1021def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1022 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1023 FROUND_CURRENT)),
1024 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1025 (I8Imm imm:$cc)), GR8)>;
1026
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001027// Mask register copy, including
1028// - copy between mask registers
1029// - load/store mask registers
1030// - copy from GPR to mask register and vice versa
1031//
1032multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1033 string OpcodeStr, RegisterClass KRC,
1034 ValueType vt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001035 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001037 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001038 let mayLoad = 1 in
1039 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001040 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001041 [(set KRC:$dst, (vt (load addr:$src)))]>;
1042 let mayStore = 1 in
1043 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001044 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001045 }
1046}
1047
1048multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1049 string OpcodeStr,
1050 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001051 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001052 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001053 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001054 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001055 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001056 }
1057}
1058
1059let Predicates = [HasAVX512] in {
1060 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001061 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001062 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001063 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001064}
1065
1066let Predicates = [HasAVX512] in {
1067 // GR16 from/to 16-bit mask
1068 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1069 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1070 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1071 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
1072
1073 // Store kreg in memory
1074 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
1075 (KMOVWmk addr:$dst, VK16:$src)>;
1076
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001077 def : Pat<(store VK8:$src, addr:$dst),
1078 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1079
1080 def : Pat<(i1 (load addr:$src)),
1081 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
1082
1083 def : Pat<(v8i1 (load addr:$src)),
1084 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001085
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001086 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001087 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001088
1089 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001090 (COPY_TO_REGCLASS
1091 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1092 VK1)>;
1093 def : Pat<(i1 (trunc (i16 GR16:$src))),
1094 (COPY_TO_REGCLASS
1095 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1096 VK1)>;
Elena Demikhovskyfe24a302013-12-22 10:13:18 +00001097
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001098 def : Pat<(i32 (zext VK1:$src)),
1099 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001100 def : Pat<(i8 (zext VK1:$src)),
1101 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001102 (AND32ri (KMOVWrk
1103 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001104 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001105 (AND64ri8 (SUBREG_TO_REG (i64 0),
1106 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001107 def : Pat<(i16 (zext VK1:$src)),
1108 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001109 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1110 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001111 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1112 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1113 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1114 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001115}
1116// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1117let Predicates = [HasAVX512] in {
1118 // GR from/to 8-bit mask without native support
1119 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1120 (COPY_TO_REGCLASS
1121 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1122 VK8)>;
1123 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1124 (EXTRACT_SUBREG
1125 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1126 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001127
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001128 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001129 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001130 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001131 (COPY_TO_REGCLASS VK8:$src, VK1)>;
1132
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001133}
1134
1135// Mask unary operation
1136// - KNOT
1137multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
1138 RegisterClass KRC, SDPatternOperator OpNode> {
1139 let Predicates = [HasAVX512] in
1140 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001141 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001142 [(set KRC:$dst, (OpNode KRC:$src))]>;
1143}
1144
1145multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
1146 SDPatternOperator OpNode> {
1147 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001148 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001149}
1150
1151defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
1152
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001153multiclass avx512_mask_unop_int<string IntName, string InstName> {
1154 let Predicates = [HasAVX512] in
1155 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1156 (i16 GR16:$src)),
1157 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1158 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1159}
1160defm : avx512_mask_unop_int<"knot", "KNOT">;
1161
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001162def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
1163def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1164 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1165
1166// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1167def : Pat<(not VK8:$src),
1168 (COPY_TO_REGCLASS
1169 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
1170
1171// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001172// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001173multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
1174 RegisterClass KRC, SDPatternOperator OpNode> {
1175 let Predicates = [HasAVX512] in
1176 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1177 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001178 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001179 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1180}
1181
1182multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
1183 SDPatternOperator OpNode> {
1184 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001185 VEX_4V, VEX_L, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001186}
1187
1188def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1189def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1190
1191let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
1193 let isCommutable = 0 in
1194 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
1195 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
1196 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
1197 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
1198}
1199
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001200def : Pat<(xor VK1:$src1, VK1:$src2),
1201 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1202 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1203
1204def : Pat<(or VK1:$src1, VK1:$src2),
1205 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1206 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1207
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001208def : Pat<(and VK1:$src1, VK1:$src2),
1209 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1210 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1211
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001212multiclass avx512_mask_binop_int<string IntName, string InstName> {
1213 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001214 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1215 (i16 GR16:$src1), (i16 GR16:$src2)),
1216 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1217 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1218 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001219}
1220
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001221defm : avx512_mask_binop_int<"kand", "KAND">;
1222defm : avx512_mask_binop_int<"kandn", "KANDN">;
1223defm : avx512_mask_binop_int<"kor", "KOR">;
1224defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1225defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001226
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001227// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1228multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1229 let Predicates = [HasAVX512] in
1230 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1231 (COPY_TO_REGCLASS
1232 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1233 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1234}
1235
1236defm : avx512_binop_pat<and, KANDWrr>;
1237defm : avx512_binop_pat<andn, KANDNWrr>;
1238defm : avx512_binop_pat<or, KORWrr>;
1239defm : avx512_binop_pat<xnor, KXNORWrr>;
1240defm : avx512_binop_pat<xor, KXORWrr>;
1241
1242// Mask unpacking
1243multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001244 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001245 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001246 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001247 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001248 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001249}
1250
1251multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001252 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001253 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001254}
1255
1256defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001257def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1258 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1259 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1260
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001261
1262multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1263 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001264 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1265 (i16 GR16:$src1), (i16 GR16:$src2)),
1266 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1267 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1268 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001270defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001271
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001272// Mask bit testing
1273multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1274 SDNode OpNode> {
1275 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1276 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001277 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001278 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1279}
1280
1281multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1282 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001283 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001284}
1285
1286defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001287
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001288def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001289 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001290 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001291
1292// Mask shift
1293multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1294 SDNode OpNode> {
1295 let Predicates = [HasAVX512] in
1296 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1297 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001298 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001299 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1300}
1301
1302multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1303 SDNode OpNode> {
1304 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001305 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001306}
1307
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001308defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1309defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001310
1311// Mask setting all 0s or 1s
1312multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1313 let Predicates = [HasAVX512] in
1314 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1315 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1316 [(set KRC:$dst, (VT Val))]>;
1317}
1318
1319multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001320 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001321 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1322}
1323
1324defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1325defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1326
1327// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1328let Predicates = [HasAVX512] in {
1329 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1330 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001331 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1332 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1333 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001334}
1335def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1336 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1337
1338def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1339 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1340
1341def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1342 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1343
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001344def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1345 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1346
1347def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1348 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001349//===----------------------------------------------------------------------===//
1350// AVX-512 - Aligned and unaligned load and store
1351//
1352
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001353multiclass avx512_load<bits<8> opc, RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001354 X86MemOperand x86memop, PatFrag ld_frag,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001355 string asm, Domain d,
1356 ValueType vt, bit IsReMaterializable = 1> {
1357let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001358 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001359 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360 EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001361 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
1362 !strconcat(asm,
1363 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1364 [], d>, EVEX, EVEX_KZ;
1365 }
1366 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001367 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001368 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001369 [(set (vt RC:$dst), (ld_frag addr:$src))], d>, EVEX;
1370 let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1372 (ins RC:$src1, KRC:$mask, RC:$src2),
1373 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001374 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375 EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001376 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001377 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1378 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1379 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001380 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001381 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001382 }
1383 let mayLoad = 1 in
1384 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1385 (ins KRC:$mask, x86memop:$src2),
1386 !strconcat(asm,
1387 " \t{$src2, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src2}"),
1388 [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001389}
1390
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001391multiclass avx512_store<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1392 X86MemOperand x86memop, PatFrag store_frag,
1393 string asm, Domain d, ValueType vt> {
1394 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1395 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
1396 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
1397 EVEX;
1398 let Constraints = "$src1 = $dst" in
1399 def alt_rrk : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1400 (ins RC:$src1, KRC:$mask, RC:$src2),
1401 !strconcat(asm,
1402 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
1403 EVEX, EVEX_K;
1404 def alt_rrkz : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1405 (ins KRC:$mask, RC:$src),
1406 !strconcat(asm,
1407 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1408 [], d>, EVEX, EVEX_KZ;
1409 }
1410 let mayStore = 1 in {
1411 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
1412 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
1413 [(store_frag (vt RC:$src), addr:$dst)], d>, EVEX;
1414 def mrk : AVX512PI<opc, MRMDestMem, (outs),
1415 (ins x86memop:$dst, KRC:$mask, RC:$src),
1416 !strconcat(asm,
1417 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
1418 [], d>, EVEX, EVEX_K;
1419 def mrkz : AVX512PI<opc, MRMDestMem, (outs),
1420 (ins x86memop:$dst, KRC:$mask, RC:$src),
1421 !strconcat(asm,
1422 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1423 [], d>, EVEX, EVEX_KZ;
1424 }
1425}
1426
1427defm VMOVAPSZ : avx512_load<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1428 "vmovaps", SSEPackedSingle, v16f32>,
1429 avx512_store<0x29, VR512, VK16WM, f512mem, alignedstore512,
1430 "vmovaps", SSEPackedSingle, v16f32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001431 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001432defm VMOVAPDZ : avx512_load<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1433 "vmovapd", SSEPackedDouble, v8f64>,
1434 avx512_store<0x29, VR512, VK8WM, f512mem, alignedstore512,
1435 "vmovapd", SSEPackedDouble, v8f64>,
Craig Topperae11aed2014-01-14 07:41:20 +00001436 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001437 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001438defm VMOVUPSZ : avx512_load<0x10, VR512, VK16WM, f512mem, loadv16f32,
1439 "vmovups", SSEPackedSingle, v16f32>,
1440 avx512_store<0x11, VR512, VK16WM, f512mem, store,
1441 "vmovups", SSEPackedSingle, v16f32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001442 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001443defm VMOVUPDZ : avx512_load<0x10, VR512, VK8WM, f512mem, loadv8f64,
1444 "vmovupd", SSEPackedDouble, v8f64, 0>,
1445 avx512_store<0x11, VR512, VK8WM, f512mem, store,
1446 "vmovupd", SSEPackedDouble, v8f64>,
Craig Topperae11aed2014-01-14 07:41:20 +00001447 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001448 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001449def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
1450 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
1451 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001452
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001453def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1454 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1455 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001456
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001457def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1458 GR16:$mask),
1459 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1460 VR512:$src)>;
1461def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1462 GR8:$mask),
1463 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1464 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001465
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001466defm VMOVDQA32: avx512_load<0x6F, VR512, VK16WM, i512mem, alignedloadv16i32,
1467 "vmovdqa32", SSEPackedInt, v16i32>,
1468 avx512_store<0x7F, VR512, VK16WM, i512mem, alignedstore512,
1469 "vmovdqa32", SSEPackedInt, v16i32>,
1470 PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
1471defm VMOVDQA64: avx512_load<0x6F, VR512, VK8WM, i512mem, alignedloadv8i64,
1472 "vmovdqa64", SSEPackedInt, v8i64>,
1473 avx512_store<0x7F, VR512, VK8WM, i512mem, alignedstore512,
1474 "vmovdqa64", SSEPackedInt, v8i64>,
1475 PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
1476defm VMOVDQU32: avx512_load<0x6F, VR512, VK16WM, i512mem, load,
1477 "vmovdqu32", SSEPackedInt, v16i32>,
1478 avx512_store<0x7F, VR512, VK16WM, i512mem, store,
1479 "vmovdqu32", SSEPackedInt, v16i32>,
1480 XS, EVEX_V512, EVEX_CD8<32, CD8VF>;
1481defm VMOVDQU64: avx512_load<0x6F, VR512, VK8WM, i512mem, load,
1482 "vmovdqu64", SSEPackedInt, v8i64>,
1483 avx512_store<0x7F, VR512, VK8WM, i512mem, store,
1484 "vmovdqu64", SSEPackedInt, v8i64>,
1485 XS, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001486
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001487def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
1488 (v16i32 immAllZerosV), GR16:$mask)),
1489 (VMOVDQU32rmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
1490
1491def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
1492 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
1493 (VMOVDQU64rmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
1494
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001495def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
1496 GR16:$mask),
1497 (VMOVDQU32mrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1498 VR512:$src)>;
1499def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
1500 GR8:$mask),
1501 (VMOVDQU64mrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1502 VR512:$src)>;
1503
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001504let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001505def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
1506 (bc_v8i64 (v16i32 immAllZerosV)))),
1507 (VMOVDQU64rrkz VK8WM:$mask, VR512:$src)>;
1508
1509def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
1510 (v8i64 VR512:$src))),
1511 (VMOVDQU64rrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
1512 VK8), VR512:$src)>;
1513
1514def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1515 (v16i32 immAllZerosV))),
1516 (VMOVDQU32rrkz VK16WM:$mask, VR512:$src)>;
1517
1518def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
1519 (v16i32 VR512:$src))),
1520 (VMOVDQU32rrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
1521
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001522def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1523 (v16f32 VR512:$src2))),
1524 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1525def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1526 (v8f64 VR512:$src2))),
1527 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1528def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1529 (v16i32 VR512:$src2))),
1530 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1531def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1532 (v8i64 VR512:$src2))),
1533 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1534}
1535// Move Int Doubleword to Packed Double Int
1536//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001537def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001538 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001539 [(set VR128X:$dst,
1540 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1541 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001542def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001543 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001544 [(set VR128X:$dst,
1545 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1546 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001547def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001548 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549 [(set VR128X:$dst,
1550 (v2i64 (scalar_to_vector GR64:$src)))],
1551 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001552let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001553def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001554 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001555 [(set FR64:$dst, (bitconvert GR64:$src))],
1556 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001557def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001558 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001559 [(set GR64:$dst, (bitconvert FR64:$src))],
1560 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001561}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001562def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001563 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001564 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1565 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1566 EVEX_CD8<64, CD8VT1>;
1567
1568// Move Int Doubleword to Single Scalar
1569//
Craig Topper88adf2a2013-10-12 05:41:08 +00001570let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001571def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001572 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573 [(set FR32X:$dst, (bitconvert GR32:$src))],
1574 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1575
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001576def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001577 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001578 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1579 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001580}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001581
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001582// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001583//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001584def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001585 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1587 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1588 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001589def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001590 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001591 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001592 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1593 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1594 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1595
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001596// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597//
1598def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001599 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001600 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1601 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001602 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603 Requires<[HasAVX512, In64BitMode]>;
1604
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001605def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001606 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001607 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001608 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1609 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001610 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1612
1613// Move Scalar Single to Double Int
1614//
Craig Topper88adf2a2013-10-12 05:41:08 +00001615let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001616def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001617 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001618 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 [(set GR32:$dst, (bitconvert FR32X:$src))],
1620 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001621def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001622 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001623 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001624 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1625 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001626}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001627
1628// Move Quadword Int to Packed Quadword Int
1629//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001630def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001631 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001632 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633 [(set VR128X:$dst,
1634 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1635 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1636
1637//===----------------------------------------------------------------------===//
1638// AVX-512 MOVSS, MOVSD
1639//===----------------------------------------------------------------------===//
1640
1641multiclass avx512_move_scalar <string asm, RegisterClass RC,
1642 SDNode OpNode, ValueType vt,
1643 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001644 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001645 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001646 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001647 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1648 (scalar_to_vector RC:$src2))))],
1649 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001650 let Constraints = "$src1 = $dst" in
1651 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1652 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1653 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001654 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001655 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001657 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001658 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1659 EVEX, VEX_LIG;
1660 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001661 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1663 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001664 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665}
1666
1667let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001668defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001669 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1670
1671let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001672defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001673 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1674
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001675def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1676 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1677 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1678
1679def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1680 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1681 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682
1683// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001684let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001685 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1686 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001687 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688 IIC_SSE_MOV_S_RR>,
1689 XS, EVEX_4V, VEX_LIG;
1690 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1691 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001692 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001693 IIC_SSE_MOV_S_RR>,
1694 XD, EVEX_4V, VEX_LIG, VEX_W;
1695}
1696
1697let Predicates = [HasAVX512] in {
1698 let AddedComplexity = 15 in {
1699 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1700 // MOVS{S,D} to the lower bits.
1701 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1702 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1703 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1704 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1705 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1706 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1707 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1708 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1709
1710 // Move low f32 and clear high bits.
1711 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1712 (SUBREG_TO_REG (i32 0),
1713 (VMOVSSZrr (v4f32 (V_SET0)),
1714 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1715 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1716 (SUBREG_TO_REG (i32 0),
1717 (VMOVSSZrr (v4i32 (V_SET0)),
1718 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1719 }
1720
1721 let AddedComplexity = 20 in {
1722 // MOVSSrm zeros the high parts of the register; represent this
1723 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1724 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1725 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1726 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1727 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1728 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1729 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1730
1731 // MOVSDrm zeros the high parts of the register; represent this
1732 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1733 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1734 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1735 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1736 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1737 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1738 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1739 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1740 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1741 def : Pat<(v2f64 (X86vzload addr:$src)),
1742 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1743
1744 // Represent the same patterns above but in the form they appear for
1745 // 256-bit types
1746 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1747 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001748 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1750 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1751 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1752 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1753 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1754 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1755 }
1756 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1757 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1758 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1759 FR32X:$src)), sub_xmm)>;
1760 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1761 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1762 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1763 FR64X:$src)), sub_xmm)>;
1764 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1765 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001766 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001767
1768 // Move low f64 and clear high bits.
1769 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1770 (SUBREG_TO_REG (i32 0),
1771 (VMOVSDZrr (v2f64 (V_SET0)),
1772 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1773
1774 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1775 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1776 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1777
1778 // Extract and store.
1779 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1780 addr:$dst),
1781 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1782 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1783 addr:$dst),
1784 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1785
1786 // Shuffle with VMOVSS
1787 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1788 (VMOVSSZrr (v4i32 VR128X:$src1),
1789 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1790 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1791 (VMOVSSZrr (v4f32 VR128X:$src1),
1792 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1793
1794 // 256-bit variants
1795 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1796 (SUBREG_TO_REG (i32 0),
1797 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1798 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1799 sub_xmm)>;
1800 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1801 (SUBREG_TO_REG (i32 0),
1802 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1803 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1804 sub_xmm)>;
1805
1806 // Shuffle with VMOVSD
1807 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1808 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1809 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1810 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1811 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1812 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1813 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1814 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1815
1816 // 256-bit variants
1817 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1818 (SUBREG_TO_REG (i32 0),
1819 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1820 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1821 sub_xmm)>;
1822 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1823 (SUBREG_TO_REG (i32 0),
1824 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1825 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1826 sub_xmm)>;
1827
1828 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1829 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1830 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1831 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1832 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1833 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1834 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1835 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1836}
1837
1838let AddedComplexity = 15 in
1839def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1840 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001841 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842 [(set VR128X:$dst, (v2i64 (X86vzmovl
1843 (v2i64 VR128X:$src))))],
1844 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1845
1846let AddedComplexity = 20 in
1847def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1848 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001849 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850 [(set VR128X:$dst, (v2i64 (X86vzmovl
1851 (loadv2i64 addr:$src))))],
1852 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1853 EVEX_CD8<8, CD8VT8>;
1854
1855let Predicates = [HasAVX512] in {
1856 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1857 let AddedComplexity = 20 in {
1858 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1859 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001860 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1861 (VMOV64toPQIZrr GR64:$src)>;
1862 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1863 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001864
1865 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1866 (VMOVDI2PDIZrm addr:$src)>;
1867 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1868 (VMOVDI2PDIZrm addr:$src)>;
1869 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1870 (VMOVZPQILo2PQIZrm addr:$src)>;
1871 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1872 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001873 def : Pat<(v2i64 (X86vzload addr:$src)),
1874 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001875 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001876
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001877 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1878 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1879 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1880 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1881 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1882 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1883 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1884}
1885
1886def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1887 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1888
1889def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1890 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1891
1892def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1893 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1894
1895def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1896 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1897
1898//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00001899// AVX-512 - Non-temporals
1900//===----------------------------------------------------------------------===//
1901
1902def VMOVNTDQAZrm : AVX5128I<0x2A, MRMSrcMem, (outs VR512:$dst),
1903 (ins i512mem:$src),
1904 "vmovntdqa\t{$src, $dst|$dst, $src}",
1905 [(set VR512:$dst,
1906 (int_x86_avx512_movntdqa addr:$src))]>,
Adam Nemetded81a82014-06-18 16:51:07 +00001907 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00001908
Adam Nemetefd07852014-06-18 16:51:10 +00001909// Prefer non-temporal over temporal versions
1910let AddedComplexity = 400, SchedRW = [WriteStore] in {
1911
1912def VMOVNTPSZmr : AVX512PSI<0x2B, MRMDestMem, (outs),
1913 (ins f512mem:$dst, VR512:$src),
1914 "vmovntps\t{$src, $dst|$dst, $src}",
1915 [(alignednontemporalstore (v16f32 VR512:$src),
1916 addr:$dst)],
1917 IIC_SSE_MOVNT>,
1918 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1919
1920def VMOVNTPDZmr : AVX512PDI<0x2B, MRMDestMem, (outs),
1921 (ins f512mem:$dst, VR512:$src),
1922 "vmovntpd\t{$src, $dst|$dst, $src}",
1923 [(alignednontemporalstore (v8f64 VR512:$src),
1924 addr:$dst)],
1925 IIC_SSE_MOVNT>,
1926 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1927
1928
1929def VMOVNTDQZmr : AVX512BI<0xE7, MRMDestMem, (outs),
1930 (ins i512mem:$dst, VR512:$src),
1931 "vmovntdq\t{$src, $dst|$dst, $src}",
1932 [(alignednontemporalstore (v8i64 VR512:$src),
1933 addr:$dst)],
1934 IIC_SSE_MOVNT>,
1935 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
1936}
1937
Adam Nemet7f62b232014-06-10 16:39:53 +00001938//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001939// AVX-512 - Integer arithmetic
1940//
1941multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001942 ValueType OpVT, RegisterClass KRC,
1943 RegisterClass RC, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001944 X86MemOperand x86memop, PatFrag scalar_mfrag,
1945 X86MemOperand x86scalar_mop, string BrdcstStr,
1946 OpndItins itins, bit IsCommutable = 0> {
1947 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001948 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1949 (ins RC:$src1, RC:$src2),
1950 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1951 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1952 itins.rr>, EVEX_4V;
1953 let AddedComplexity = 30 in {
1954 let Constraints = "$src0 = $dst" in
1955 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1956 (ins RC:$src0, KRC:$mask, RC:$src1, RC:$src2),
1957 !strconcat(OpcodeStr,
1958 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1959 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1960 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
1961 RC:$src0)))],
1962 itins.rr>, EVEX_4V, EVEX_K;
1963 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1964 (ins KRC:$mask, RC:$src1, RC:$src2),
1965 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
1966 "|$dst {${mask}} {z}, $src1, $src2}"),
1967 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1968 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
1969 (OpVT immAllZerosV))))],
1970 itins.rr>, EVEX_4V, EVEX_KZ;
1971 }
1972
1973 let mayLoad = 1 in {
1974 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1975 (ins RC:$src1, x86memop:$src2),
1976 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1977 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1978 itins.rm>, EVEX_4V;
1979 let AddedComplexity = 30 in {
1980 let Constraints = "$src0 = $dst" in
1981 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1982 (ins RC:$src0, KRC:$mask, RC:$src1, x86memop:$src2),
1983 !strconcat(OpcodeStr,
1984 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1985 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1986 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
1987 RC:$src0)))],
1988 itins.rm>, EVEX_4V, EVEX_K;
1989 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1990 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1991 !strconcat(OpcodeStr,
1992 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
1993 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1994 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
1995 (OpVT immAllZerosV))))],
1996 itins.rm>, EVEX_4V, EVEX_KZ;
1997 }
1998 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1999 (ins RC:$src1, x86scalar_mop:$src2),
2000 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2001 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2002 [(set RC:$dst, (OpNode RC:$src1,
2003 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
2004 itins.rm>, EVEX_4V, EVEX_B;
2005 let AddedComplexity = 30 in {
2006 let Constraints = "$src0 = $dst" in
2007 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2008 (ins RC:$src0, KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2009 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2010 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2011 BrdcstStr, "}"),
2012 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2013 (OpNode (OpVT RC:$src1),
2014 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
2015 RC:$src0)))],
2016 itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2017 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2018 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2019 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2020 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2021 BrdcstStr, "}"),
2022 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2023 (OpNode (OpVT RC:$src1),
2024 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
2025 (OpVT immAllZerosV))))],
2026 itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2027 }
2028 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002030
2031multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2032 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2033 PatFrag memop_frag, X86MemOperand x86memop,
2034 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2035 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002036 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002037 {
2038 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002039 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002040 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002041 []>, EVEX_4V;
2042 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2043 (ins KRC:$mask, RC:$src1, RC:$src2),
2044 !strconcat(OpcodeStr,
2045 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2046 [], itins.rr>, EVEX_4V, EVEX_K;
2047 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2048 (ins KRC:$mask, RC:$src1, RC:$src2),
2049 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2050 "|$dst {${mask}} {z}, $src1, $src2}"),
2051 [], itins.rr>, EVEX_4V, EVEX_KZ;
2052 }
2053 let mayLoad = 1 in {
2054 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2055 (ins RC:$src1, x86memop:$src2),
2056 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2057 []>, EVEX_4V;
2058 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2059 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2060 !strconcat(OpcodeStr,
2061 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2062 [], itins.rm>, EVEX_4V, EVEX_K;
2063 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2064 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2065 !strconcat(OpcodeStr,
2066 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2067 [], itins.rm>, EVEX_4V, EVEX_KZ;
2068 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2069 (ins RC:$src1, x86scalar_mop:$src2),
2070 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2071 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2072 [], itins.rm>, EVEX_4V, EVEX_B;
2073 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2074 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2075 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2076 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2077 BrdcstStr, "}"),
2078 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2079 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2080 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2081 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2082 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2083 BrdcstStr, "}"),
2084 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2085 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002086}
2087
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002088defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VK16WM, VR512,
2089 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2090 SSE_INTALU_ITINS_P, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002091
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002092defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VK16WM, VR512,
2093 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2094 SSE_INTALU_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002095
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002096defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VK16WM, VR512,
2097 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2098 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002099
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002100defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VK8WM, VR512,
2101 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2102 SSE_INTALU_ITINS_P, 1>, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002103
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002104defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VK8WM, VR512,
2105 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2106 SSE_INTALU_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002107
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002108defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2109 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2110 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2111 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002112
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002113defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2114 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2115 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002116
2117def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2118 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2119
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002120def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2121 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2122 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2123def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2124 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2125 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2126
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002127defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VK16WM, VR512,
2128 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2129 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002130 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002131defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VK8WM, VR512,
2132 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2133 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002134 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002135
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002136defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VK16WM, VR512,
2137 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2138 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002139 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002140defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VK8WM, VR512,
2141 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2142 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002143 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002144
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002145defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VK16WM, VR512,
2146 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2147 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002148 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002149defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VK8WM, VR512,
2150 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2151 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002152 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002153
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002154defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VK16WM, VR512,
2155 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2156 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002157 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002158defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VK8WM, VR512,
2159 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2160 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002161 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002162
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002163def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2164 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2165 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2166def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2167 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2168 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2169def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2170 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2171 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2172def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2173 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2174 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2175def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2176 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2177 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2178def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2179 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2180 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2181def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2182 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2183 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2184def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2185 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2186 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187//===----------------------------------------------------------------------===//
2188// AVX-512 - Unpack Instructions
2189//===----------------------------------------------------------------------===//
2190
2191multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2192 PatFrag mem_frag, RegisterClass RC,
2193 X86MemOperand x86memop, string asm,
2194 Domain d> {
2195 def rr : AVX512PI<opc, MRMSrcReg,
2196 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2197 asm, [(set RC:$dst,
2198 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002199 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002200 def rm : AVX512PI<opc, MRMSrcMem,
2201 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2202 asm, [(set RC:$dst,
2203 (vt (OpNode RC:$src1,
2204 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002205 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002206}
2207
2208defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2209 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002210 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002211defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2212 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002213 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002214defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2215 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002216 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2218 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002219 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002220
2221multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2222 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2223 X86MemOperand x86memop> {
2224 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2225 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002226 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002227 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2228 IIC_SSE_UNPCK>, EVEX_4V;
2229 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2230 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002231 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002232 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2233 (bitconvert (memop_frag addr:$src2)))))],
2234 IIC_SSE_UNPCK>, EVEX_4V;
2235}
2236defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2237 VR512, memopv16i32, i512mem>, EVEX_V512,
2238 EVEX_CD8<32, CD8VF>;
2239defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2240 VR512, memopv8i64, i512mem>, EVEX_V512,
2241 VEX_W, EVEX_CD8<64, CD8VF>;
2242defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2243 VR512, memopv16i32, i512mem>, EVEX_V512,
2244 EVEX_CD8<32, CD8VF>;
2245defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2246 VR512, memopv8i64, i512mem>, EVEX_V512,
2247 VEX_W, EVEX_CD8<64, CD8VF>;
2248//===----------------------------------------------------------------------===//
2249// AVX-512 - PSHUFD
2250//
2251
2252multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2253 SDNode OpNode, PatFrag mem_frag,
2254 X86MemOperand x86memop, ValueType OpVT> {
2255 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2256 (ins RC:$src1, i8imm:$src2),
2257 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002258 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002259 [(set RC:$dst,
2260 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2261 EVEX;
2262 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2263 (ins x86memop:$src1, i8imm:$src2),
2264 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002265 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266 [(set RC:$dst,
2267 (OpVT (OpNode (mem_frag addr:$src1),
2268 (i8 imm:$src2))))]>, EVEX;
2269}
2270
2271defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002272 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002273
2274let ExeDomain = SSEPackedSingle in
2275defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002276 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002277 EVEX_CD8<32, CD8VF>;
2278let ExeDomain = SSEPackedDouble in
2279defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002280 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002281 VEX_W, EVEX_CD8<32, CD8VF>;
2282
2283def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2284 (VPERMILPSZri VR512:$src1, imm:$imm)>;
2285def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2286 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2287
2288//===----------------------------------------------------------------------===//
2289// AVX-512 Logical Instructions
2290//===----------------------------------------------------------------------===//
2291
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002292defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2294 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002295defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2297 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002298defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002299 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2300 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002301defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2303 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002304defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002305 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2306 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002307defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2309 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002310defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VK16WM, VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002311 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2312 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002313defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VK8WM, VR512,
2314 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2315 SSE_BIT_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002316
2317//===----------------------------------------------------------------------===//
2318// AVX-512 FP arithmetic
2319//===----------------------------------------------------------------------===//
2320
2321multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2322 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002323 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002324 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2325 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002326 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2328 EVEX_CD8<64, CD8VT1>;
2329}
2330
2331let isCommutable = 1 in {
2332defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2333defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2334defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2335defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2336}
2337let isCommutable = 0 in {
2338defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2339defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2340}
2341
2342multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002343 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344 RegisterClass RC, ValueType vt,
2345 X86MemOperand x86memop, PatFrag mem_frag,
2346 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2347 string BrdcstStr,
2348 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002349 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002350 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002351 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002352 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002353 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002354
2355 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2356 !strconcat(OpcodeStr,
2357 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2358 [], itins.rr, d>, EVEX_4V, EVEX_K;
2359
2360 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2361 !strconcat(OpcodeStr,
2362 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2363 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2364 }
2365
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366 let mayLoad = 1 in {
2367 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002368 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002369 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002370 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002371
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2373 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002374 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002375 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376 [(set RC:$dst, (OpNode RC:$src1,
2377 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002378 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002379
2380 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2381 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2382 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2383 [], itins.rm, d>, EVEX_4V, EVEX_K;
2384
2385 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2386 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2387 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2388 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2389
2390 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2391 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2392 " \t{${src2}", BrdcstStr,
2393 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2394 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2395
2396 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2397 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2398 " \t{${src2}", BrdcstStr,
2399 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2400 BrdcstStr, "}"),
2401 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2402 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403}
2404
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002405defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002407 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002409defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002410 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2411 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002412 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002414defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002415 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002416 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002417defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2419 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002420 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002422defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2424 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002425 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002426defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2428 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002429 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002430
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002431defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2433 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002434 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002435defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2437 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002438 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002440defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002442 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002443defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002445 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002447defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2449 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002450 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002451defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2453 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002454 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002456def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2457 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2458 (i16 -1), FROUND_CURRENT)),
2459 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2460
2461def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2462 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2463 (i8 -1), FROUND_CURRENT)),
2464 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2465
2466def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2467 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2468 (i16 -1), FROUND_CURRENT)),
2469 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2470
2471def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2472 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2473 (i8 -1), FROUND_CURRENT)),
2474 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475//===----------------------------------------------------------------------===//
2476// AVX-512 VPTESTM instructions
2477//===----------------------------------------------------------------------===//
2478
2479multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2480 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2481 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002482 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002484 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002485 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2486 SSEPackedInt>, EVEX_4V;
2487 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002489 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002491 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492}
2493
2494defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002495 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496 EVEX_CD8<32, CD8VF>;
2497defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002498 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002499 EVEX_CD8<64, CD8VF>;
2500
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002501let Predicates = [HasCDI] in {
2502defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2503 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2504 EVEX_CD8<32, CD8VF>;
2505defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002506 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002507 EVEX_CD8<64, CD8VF>;
2508}
2509
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002510def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2511 (v16i32 VR512:$src2), (i16 -1))),
2512 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2513
2514def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2515 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002516 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517//===----------------------------------------------------------------------===//
2518// AVX-512 Shift instructions
2519//===----------------------------------------------------------------------===//
2520multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2521 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2522 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2523 RegisterClass KRC> {
2524 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002525 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002526 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002527 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002528 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2529 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002530 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002532 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002533 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2534 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002535 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002536 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002537 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002538 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002540 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002542 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002543 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2544}
2545
2546multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2547 RegisterClass RC, ValueType vt, ValueType SrcVT,
2548 PatFrag bc_frag, RegisterClass KRC> {
2549 // src2 is always 128-bit
2550 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2551 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002552 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002553 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2554 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2555 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2556 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2557 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002558 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2560 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2561 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002562 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563 [(set RC:$dst, (vt (OpNode RC:$src1,
2564 (bc_frag (memopv2i64 addr:$src2)))))],
2565 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2566 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2567 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2568 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002569 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002570 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2571}
2572
2573defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2574 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2575 EVEX_V512, EVEX_CD8<32, CD8VF>;
2576defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2577 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2578 EVEX_CD8<32, CD8VQ>;
2579
2580defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2581 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2582 EVEX_CD8<64, CD8VF>, VEX_W;
2583defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2584 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2585 EVEX_CD8<64, CD8VQ>, VEX_W;
2586
2587defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2588 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2589 EVEX_CD8<32, CD8VF>;
2590defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2591 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2592 EVEX_CD8<32, CD8VQ>;
2593
2594defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2595 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2596 EVEX_CD8<64, CD8VF>, VEX_W;
2597defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2598 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2599 EVEX_CD8<64, CD8VQ>, VEX_W;
2600
2601defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2602 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2603 EVEX_V512, EVEX_CD8<32, CD8VF>;
2604defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2605 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2606 EVEX_CD8<32, CD8VQ>;
2607
2608defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2609 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2610 EVEX_CD8<64, CD8VF>, VEX_W;
2611defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2612 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2613 EVEX_CD8<64, CD8VQ>, VEX_W;
2614
2615//===-------------------------------------------------------------------===//
2616// Variable Bit Shifts
2617//===-------------------------------------------------------------------===//
2618multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2619 RegisterClass RC, ValueType vt,
2620 X86MemOperand x86memop, PatFrag mem_frag> {
2621 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2622 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002623 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624 [(set RC:$dst,
2625 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2626 EVEX_4V;
2627 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2628 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002629 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002630 [(set RC:$dst,
2631 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2632 EVEX_4V;
2633}
2634
2635defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2636 i512mem, memopv16i32>, EVEX_V512,
2637 EVEX_CD8<32, CD8VF>;
2638defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2639 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2640 EVEX_CD8<64, CD8VF>;
2641defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2642 i512mem, memopv16i32>, EVEX_V512,
2643 EVEX_CD8<32, CD8VF>;
2644defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2645 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2646 EVEX_CD8<64, CD8VF>;
2647defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2648 i512mem, memopv16i32>, EVEX_V512,
2649 EVEX_CD8<32, CD8VF>;
2650defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2651 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2652 EVEX_CD8<64, CD8VF>;
2653
2654//===----------------------------------------------------------------------===//
2655// AVX-512 - MOVDDUP
2656//===----------------------------------------------------------------------===//
2657
2658multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2659 X86MemOperand x86memop, PatFrag memop_frag> {
2660def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002661 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2663def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002664 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002665 [(set RC:$dst,
2666 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2667}
2668
2669defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2670 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2671def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2672 (VMOVDDUPZrm addr:$src)>;
2673
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002674//===---------------------------------------------------------------------===//
2675// Replicate Single FP - MOVSHDUP and MOVSLDUP
2676//===---------------------------------------------------------------------===//
2677multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2678 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2679 X86MemOperand x86memop> {
2680 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002681 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002682 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2683 let mayLoad = 1 in
2684 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002685 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002686 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2687}
2688
2689defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2690 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2691 EVEX_CD8<32, CD8VF>;
2692defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2693 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2694 EVEX_CD8<32, CD8VF>;
2695
2696def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2697def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2698 (VMOVSHDUPZrm addr:$src)>;
2699def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2700def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2701 (VMOVSLDUPZrm addr:$src)>;
2702
2703//===----------------------------------------------------------------------===//
2704// Move Low to High and High to Low packed FP Instructions
2705//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002706def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2707 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002708 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002709 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2710 IIC_SSE_MOV_LH>, EVEX_4V;
2711def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2712 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002713 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002714 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2715 IIC_SSE_MOV_LH>, EVEX_4V;
2716
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002717let Predicates = [HasAVX512] in {
2718 // MOVLHPS patterns
2719 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2720 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2721 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2722 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002723
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002724 // MOVHLPS patterns
2725 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2726 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2727}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002728
2729//===----------------------------------------------------------------------===//
2730// FMA - Fused Multiply Operations
2731//
2732let Constraints = "$src1 = $dst" in {
2733multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2734 RegisterClass RC, X86MemOperand x86memop,
2735 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2736 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2737 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2738 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002739 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002740 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2741
2742 let mayLoad = 1 in
2743 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2744 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002745 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002746 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2747 (mem_frag addr:$src3))))]>;
2748 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2749 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002750 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002751 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2752 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2753 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2754}
2755} // Constraints = "$src1 = $dst"
2756
2757let ExeDomain = SSEPackedSingle in {
2758 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2759 memopv16f32, f32mem, loadf32, "{1to16}",
2760 X86Fmadd, v16f32>, EVEX_V512,
2761 EVEX_CD8<32, CD8VF>;
2762 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2763 memopv16f32, f32mem, loadf32, "{1to16}",
2764 X86Fmsub, v16f32>, EVEX_V512,
2765 EVEX_CD8<32, CD8VF>;
2766 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2767 memopv16f32, f32mem, loadf32, "{1to16}",
2768 X86Fmaddsub, v16f32>,
2769 EVEX_V512, EVEX_CD8<32, CD8VF>;
2770 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2771 memopv16f32, f32mem, loadf32, "{1to16}",
2772 X86Fmsubadd, v16f32>,
2773 EVEX_V512, EVEX_CD8<32, CD8VF>;
2774 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2775 memopv16f32, f32mem, loadf32, "{1to16}",
2776 X86Fnmadd, v16f32>, EVEX_V512,
2777 EVEX_CD8<32, CD8VF>;
2778 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2779 memopv16f32, f32mem, loadf32, "{1to16}",
2780 X86Fnmsub, v16f32>, EVEX_V512,
2781 EVEX_CD8<32, CD8VF>;
2782}
2783let ExeDomain = SSEPackedDouble in {
2784 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2785 memopv8f64, f64mem, loadf64, "{1to8}",
2786 X86Fmadd, v8f64>, EVEX_V512,
2787 VEX_W, EVEX_CD8<64, CD8VF>;
2788 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2789 memopv8f64, f64mem, loadf64, "{1to8}",
2790 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2791 EVEX_CD8<64, CD8VF>;
2792 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2793 memopv8f64, f64mem, loadf64, "{1to8}",
2794 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2795 EVEX_CD8<64, CD8VF>;
2796 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2797 memopv8f64, f64mem, loadf64, "{1to8}",
2798 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2799 EVEX_CD8<64, CD8VF>;
2800 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2801 memopv8f64, f64mem, loadf64, "{1to8}",
2802 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2803 EVEX_CD8<64, CD8VF>;
2804 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2805 memopv8f64, f64mem, loadf64, "{1to8}",
2806 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2807 EVEX_CD8<64, CD8VF>;
2808}
2809
2810let Constraints = "$src1 = $dst" in {
2811multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2812 RegisterClass RC, X86MemOperand x86memop,
2813 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2814 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2815 let mayLoad = 1 in
2816 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2817 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002818 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002819 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2820 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2821 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002822 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2824 [(set RC:$dst, (OpNode RC:$src1,
2825 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2826}
2827} // Constraints = "$src1 = $dst"
2828
2829
2830let ExeDomain = SSEPackedSingle in {
2831 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2832 memopv16f32, f32mem, loadf32, "{1to16}",
2833 X86Fmadd, v16f32>, EVEX_V512,
2834 EVEX_CD8<32, CD8VF>;
2835 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2836 memopv16f32, f32mem, loadf32, "{1to16}",
2837 X86Fmsub, v16f32>, EVEX_V512,
2838 EVEX_CD8<32, CD8VF>;
2839 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2840 memopv16f32, f32mem, loadf32, "{1to16}",
2841 X86Fmaddsub, v16f32>,
2842 EVEX_V512, EVEX_CD8<32, CD8VF>;
2843 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2844 memopv16f32, f32mem, loadf32, "{1to16}",
2845 X86Fmsubadd, v16f32>,
2846 EVEX_V512, EVEX_CD8<32, CD8VF>;
2847 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2848 memopv16f32, f32mem, loadf32, "{1to16}",
2849 X86Fnmadd, v16f32>, EVEX_V512,
2850 EVEX_CD8<32, CD8VF>;
2851 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2852 memopv16f32, f32mem, loadf32, "{1to16}",
2853 X86Fnmsub, v16f32>, EVEX_V512,
2854 EVEX_CD8<32, CD8VF>;
2855}
2856let ExeDomain = SSEPackedDouble in {
2857 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2858 memopv8f64, f64mem, loadf64, "{1to8}",
2859 X86Fmadd, v8f64>, EVEX_V512,
2860 VEX_W, EVEX_CD8<64, CD8VF>;
2861 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2862 memopv8f64, f64mem, loadf64, "{1to8}",
2863 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2864 EVEX_CD8<64, CD8VF>;
2865 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2866 memopv8f64, f64mem, loadf64, "{1to8}",
2867 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2868 EVEX_CD8<64, CD8VF>;
2869 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2870 memopv8f64, f64mem, loadf64, "{1to8}",
2871 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2872 EVEX_CD8<64, CD8VF>;
2873 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2874 memopv8f64, f64mem, loadf64, "{1to8}",
2875 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2876 EVEX_CD8<64, CD8VF>;
2877 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2878 memopv8f64, f64mem, loadf64, "{1to8}",
2879 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2880 EVEX_CD8<64, CD8VF>;
2881}
2882
2883// Scalar FMA
2884let Constraints = "$src1 = $dst" in {
2885multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2886 RegisterClass RC, ValueType OpVT,
2887 X86MemOperand x86memop, Operand memop,
2888 PatFrag mem_frag> {
2889 let isCommutable = 1 in
2890 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2891 (ins RC:$src1, RC:$src2, RC:$src3),
2892 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002893 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894 [(set RC:$dst,
2895 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2896 let mayLoad = 1 in
2897 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2898 (ins RC:$src1, RC:$src2, f128mem:$src3),
2899 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002900 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002901 [(set RC:$dst,
2902 (OpVT (OpNode RC:$src2, RC:$src1,
2903 (mem_frag addr:$src3))))]>;
2904}
2905
2906} // Constraints = "$src1 = $dst"
2907
Elena Demikhovskycf088092013-12-11 14:31:04 +00002908defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002909 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002910defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002912defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002914defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002916defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002918defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002919 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002920defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002922defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002923 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2924
2925//===----------------------------------------------------------------------===//
2926// AVX-512 Scalar convert from sign integer to float/double
2927//===----------------------------------------------------------------------===//
2928
2929multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2930 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002931let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002933 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002934 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002935 let mayLoad = 1 in
2936 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2937 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002938 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002939 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002940} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002941}
Andrew Trick15a47742013-10-09 05:11:10 +00002942let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002943defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002945defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002946 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002947defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002949defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002950 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2951
2952def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2953 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2954def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002955 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2957 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2958def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002959 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002960
2961def : Pat<(f32 (sint_to_fp GR32:$src)),
2962 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2963def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002964 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965def : Pat<(f64 (sint_to_fp GR32:$src)),
2966 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2967def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002968 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2969
Elena Demikhovskycf088092013-12-11 14:31:04 +00002970defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002971 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002972defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002973 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002974defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002975 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002976defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002977 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2978
2979def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2980 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2981def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2982 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2983def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2984 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2985def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2986 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2987
2988def : Pat<(f32 (uint_to_fp GR32:$src)),
2989 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2990def : Pat<(f32 (uint_to_fp GR64:$src)),
2991 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2992def : Pat<(f64 (uint_to_fp GR32:$src)),
2993 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2994def : Pat<(f64 (uint_to_fp GR64:$src)),
2995 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002996}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002997
2998//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002999// AVX-512 Scalar convert from float/double to integer
3000//===----------------------------------------------------------------------===//
3001multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3002 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3003 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003004let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003005 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003006 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003007 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3008 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003009 let mayLoad = 1 in
3010 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003011 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003012 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003013} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003014}
3015let Predicates = [HasAVX512] in {
3016// Convert float/double to signed/unsigned int 32/64
3017defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003018 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003019 XS, EVEX_CD8<32, CD8VT1>;
3020defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003021 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003022 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3023defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003024 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003025 XS, EVEX_CD8<32, CD8VT1>;
3026defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3027 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003028 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003029 EVEX_CD8<32, CD8VT1>;
3030defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003031 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003032 XD, EVEX_CD8<64, CD8VT1>;
3033defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003034 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003035 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3036defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003037 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003038 XD, EVEX_CD8<64, CD8VT1>;
3039defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3040 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003041 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003042 EVEX_CD8<64, CD8VT1>;
3043
Craig Topper9dd48c82014-01-02 17:28:14 +00003044let isCodeGenOnly = 1 in {
3045 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3046 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3047 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3048 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3049 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3050 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3051 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3052 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3053 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3054 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3055 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3056 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003057
Craig Topper9dd48c82014-01-02 17:28:14 +00003058 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3059 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3060 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3061 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3062 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3063 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3064 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3065 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3066 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3067 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3068 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3069 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3070} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003071
3072// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003073let isCodeGenOnly = 1 in {
3074 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3075 ssmem, sse_load_f32, "cvttss2si">,
3076 XS, EVEX_CD8<32, CD8VT1>;
3077 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3078 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3079 "cvttss2si">, XS, VEX_W,
3080 EVEX_CD8<32, CD8VT1>;
3081 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3082 sdmem, sse_load_f64, "cvttsd2si">, XD,
3083 EVEX_CD8<64, CD8VT1>;
3084 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3085 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3086 "cvttsd2si">, XD, VEX_W,
3087 EVEX_CD8<64, CD8VT1>;
3088 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3089 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3090 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3091 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3092 int_x86_avx512_cvttss2usi64, ssmem,
3093 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3094 EVEX_CD8<32, CD8VT1>;
3095 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3096 int_x86_avx512_cvttsd2usi,
3097 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3098 EVEX_CD8<64, CD8VT1>;
3099 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3100 int_x86_avx512_cvttsd2usi64, sdmem,
3101 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3102 EVEX_CD8<64, CD8VT1>;
3103} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003104
3105multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3106 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3107 string asm> {
3108 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003109 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003110 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3111 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003112 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003113 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3114}
3115
3116defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003117 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003118 EVEX_CD8<32, CD8VT1>;
3119defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003120 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003121 EVEX_CD8<32, CD8VT1>;
3122defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003123 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003124 EVEX_CD8<32, CD8VT1>;
3125defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003126 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003127 EVEX_CD8<32, CD8VT1>;
3128defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003129 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003130 EVEX_CD8<64, CD8VT1>;
3131defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003132 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003133 EVEX_CD8<64, CD8VT1>;
3134defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003135 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003136 EVEX_CD8<64, CD8VT1>;
3137defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003138 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003139 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003140} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003141//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142// AVX-512 Convert form float to double and back
3143//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003144let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3146 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003147 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3149let mayLoad = 1 in
3150def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3151 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003152 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3154 EVEX_CD8<32, CD8VT1>;
3155
3156// Convert scalar double to scalar single
3157def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3158 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003159 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3161let mayLoad = 1 in
3162def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3163 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003164 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 []>, EVEX_4V, VEX_LIG, VEX_W,
3166 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3167}
3168
3169def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3170 Requires<[HasAVX512]>;
3171def : Pat<(fextend (loadf32 addr:$src)),
3172 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3173
3174def : Pat<(extloadf32 addr:$src),
3175 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3176 Requires<[HasAVX512, OptForSize]>;
3177
3178def : Pat<(extloadf32 addr:$src),
3179 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3180 Requires<[HasAVX512, OptForSpeed]>;
3181
3182def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3183 Requires<[HasAVX512]>;
3184
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003185multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3187 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3188 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003189let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003190 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003191 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003192 [(set DstRC:$dst,
3193 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003194 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003195 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003196 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003197 let mayLoad = 1 in
3198 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003199 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003200 [(set DstRC:$dst,
3201 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003202} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003203}
3204
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003205multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003206 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3207 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3208 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003209let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003210 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003211 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003212 [(set DstRC:$dst,
3213 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3214 let mayLoad = 1 in
3215 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003216 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003217 [(set DstRC:$dst,
3218 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003219} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003220}
3221
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003222defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003223 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003224 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003225 EVEX_CD8<64, CD8VF>;
3226
3227defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3228 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003229 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003230 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003231def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3232 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003233
3234def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3235 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3236 (VCVTPD2PSZrr VR512:$src)>;
3237
3238def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3239 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3240 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003241
3242//===----------------------------------------------------------------------===//
3243// AVX-512 Vector convert from sign integer to float/double
3244//===----------------------------------------------------------------------===//
3245
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003246defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003248 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003249 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003250
3251defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3252 memopv4i64, i256mem, v8f64, v8i32,
3253 SSEPackedDouble>, EVEX_V512, XS,
3254 EVEX_CD8<32, CD8VH>;
3255
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003256defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003257 memopv16f32, f512mem, v16i32, v16f32,
3258 SSEPackedSingle>, EVEX_V512, XS,
3259 EVEX_CD8<32, CD8VF>;
3260
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003261defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003262 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003263 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003264 EVEX_CD8<64, CD8VF>;
3265
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003266defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003267 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003268 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003269 EVEX_CD8<32, CD8VF>;
3270
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003271// cvttps2udq (src, 0, mask-all-ones, sae-current)
3272def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3273 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3274 (VCVTTPS2UDQZrr VR512:$src)>;
3275
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003276defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003277 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003278 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279 EVEX_CD8<64, CD8VF>;
3280
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003281// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3282def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3283 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3284 (VCVTTPD2UDQZrr VR512:$src)>;
3285
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3287 memopv4i64, f256mem, v8f64, v8i32,
3288 SSEPackedDouble>, EVEX_V512, XS,
3289 EVEX_CD8<32, CD8VH>;
3290
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003291defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003292 memopv16i32, f512mem, v16f32, v16i32,
3293 SSEPackedSingle>, EVEX_V512, XD,
3294 EVEX_CD8<32, CD8VF>;
3295
3296def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3297 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3298 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3299
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003300def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3301 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3302 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3303
3304def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3305 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3306 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3307
3308def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3309 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3310 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003311
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003312def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3313 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3314 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3315
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003316def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003317 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003318 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003319def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3320 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3321 (VCVTDQ2PDZrr VR256X:$src)>;
3322def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3323 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3324 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3325def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3326 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3327 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003328
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003329multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3330 RegisterClass DstRC, PatFrag mem_frag,
3331 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003332let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003333 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003334 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003335 [], d>, EVEX;
3336 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003337 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003338 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003339 let mayLoad = 1 in
3340 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003341 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003342 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003343} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003344}
3345
3346defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003347 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003348 EVEX_V512, EVEX_CD8<32, CD8VF>;
3349defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3350 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3351 EVEX_V512, EVEX_CD8<64, CD8VF>;
3352
3353def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3354 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3355 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3356
3357def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3358 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3359 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3360
3361defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3362 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003363 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003364defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3365 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003366 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003367
3368def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3369 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3370 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3371
3372def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3373 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3374 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003375
3376let Predicates = [HasAVX512] in {
3377 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3378 (VCVTPD2PSZrm addr:$src)>;
3379 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3380 (VCVTPS2PDZrm addr:$src)>;
3381}
3382
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003383//===----------------------------------------------------------------------===//
3384// Half precision conversion instructions
3385//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003386multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3387 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003388 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3389 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003390 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003391 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003392 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3393 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3394}
3395
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003396multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3397 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003398 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3399 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003400 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3401 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003402 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003403 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3404 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003405 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003406}
3407
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003408defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003409 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003410defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003411 EVEX_CD8<32, CD8VH>;
3412
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003413def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3414 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3415 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3416
3417def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3418 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3419 (VCVTPH2PSZrr VR256X:$src)>;
3420
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003421let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3422 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003423 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424 EVEX_CD8<32, CD8VT1>;
3425 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003426 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003427 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3428 let Pattern = []<dag> in {
3429 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003430 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003431 EVEX_CD8<32, CD8VT1>;
3432 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003433 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003434 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3435 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003436 let isCodeGenOnly = 1 in {
3437 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003438 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003439 EVEX_CD8<32, CD8VT1>;
3440 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003441 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003442 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443
Craig Topper9dd48c82014-01-02 17:28:14 +00003444 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003445 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003446 EVEX_CD8<32, CD8VT1>;
3447 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003448 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003449 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3450 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003451}
3452
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003453/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3454multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3455 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003456 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003457 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3458 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003460 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003461 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003462 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3463 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003464 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003465 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003466 }
3467}
3468}
3469
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003470defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3471 EVEX_CD8<32, CD8VT1>;
3472defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3473 VEX_W, EVEX_CD8<64, CD8VT1>;
3474defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3475 EVEX_CD8<32, CD8VT1>;
3476defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3477 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003478
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003479def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3480 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3481 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3482 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003483
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003484def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3485 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3486 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3487 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003488
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003489def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3490 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3491 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3492 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003493
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003494def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3495 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3496 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3497 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003498
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003499/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3500multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3501 RegisterClass RC, X86MemOperand x86memop,
3502 PatFrag mem_frag, ValueType OpVt> {
3503 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3504 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003505 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003506 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3507 EVEX;
3508 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003509 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003510 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3511 EVEX;
3512}
3513defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3514 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3515defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3516 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3517defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3518 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3519defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3520 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3521
3522def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3523 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3524 (VRSQRT14PSZr VR512:$src)>;
3525def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3526 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3527 (VRSQRT14PDZr VR512:$src)>;
3528
3529def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3530 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3531 (VRCP14PSZr VR512:$src)>;
3532def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3533 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3534 (VRCP14PDZr VR512:$src)>;
3535
3536/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3537multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3538 X86MemOperand x86memop> {
3539 let hasSideEffects = 0, Predicates = [HasERI] in {
3540 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3541 (ins RC:$src1, RC:$src2),
3542 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003543 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003544 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3545 (ins RC:$src1, RC:$src2),
3546 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003547 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003548 []>, EVEX_4V, EVEX_B;
3549 let mayLoad = 1 in {
3550 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3551 (ins RC:$src1, x86memop:$src2),
3552 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003553 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003554 }
3555}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003556}
3557
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003558defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3559 EVEX_CD8<32, CD8VT1>;
3560defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3561 VEX_W, EVEX_CD8<64, CD8VT1>;
3562defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3563 EVEX_CD8<32, CD8VT1>;
3564defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3565 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003566
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003567def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3568 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3569 FROUND_NO_EXC)),
3570 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3571 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3572
3573def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3574 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3575 FROUND_NO_EXC)),
3576 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3577 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3578
3579def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3580 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3581 FROUND_NO_EXC)),
3582 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3583 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3584
3585def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3586 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3587 FROUND_NO_EXC)),
3588 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3589 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3590
3591/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3592multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3593 RegisterClass RC, X86MemOperand x86memop> {
3594 let hasSideEffects = 0, Predicates = [HasERI] in {
3595 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3596 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003597 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003598 []>, EVEX;
3599 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3600 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003601 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003602 []>, EVEX, EVEX_B;
3603 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003604 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003605 []>, EVEX;
3606 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003607}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003608defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3609 EVEX_V512, EVEX_CD8<32, CD8VF>;
3610defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3611 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3612defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3613 EVEX_V512, EVEX_CD8<32, CD8VF>;
3614defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3615 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3616
3617def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3618 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3619 (VRSQRT28PSZrb VR512:$src)>;
3620def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3621 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3622 (VRSQRT28PDZrb VR512:$src)>;
3623
3624def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3625 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3626 (VRCP28PSZrb VR512:$src)>;
3627def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3628 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3629 (VRCP28PDZrb VR512:$src)>;
3630
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003631multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
3632 Intrinsic V16F32Int, Intrinsic V8F64Int,
3633 OpndItins itins_s, OpndItins itins_d> {
3634 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003635 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003636 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3637 EVEX, EVEX_V512;
3638
3639 let mayLoad = 1 in
3640 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003641 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003642 [(set VR512:$dst,
3643 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3644 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3645
3646 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003647 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003648 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3649 EVEX, EVEX_V512;
3650
3651 let mayLoad = 1 in
3652 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003653 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003654 [(set VR512:$dst, (OpNode
3655 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3656 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3657
Craig Topper9dd48c82014-01-02 17:28:14 +00003658let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003659 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3660 !strconcat(OpcodeStr,
3661 "ps\t{$src, $dst|$dst, $src}"),
3662 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3663 EVEX, EVEX_V512;
3664 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3665 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
3666 [(set VR512:$dst,
3667 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3668 EVEX_V512, EVEX_CD8<32, CD8VF>;
3669 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3670 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
3671 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3672 EVEX, EVEX_V512, VEX_W;
3673 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3674 !strconcat(OpcodeStr,
3675 "pd\t{$src, $dst|$dst, $src}"),
3676 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
Craig Topper9dd48c82014-01-02 17:28:14 +00003677 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3678} // isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003679}
3680
3681multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3682 Intrinsic F32Int, Intrinsic F64Int,
3683 OpndItins itins_s, OpndItins itins_d> {
3684 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3685 (ins FR32X:$src1, FR32X:$src2),
3686 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003687 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003688 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003689 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003690 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3691 (ins VR128X:$src1, VR128X:$src2),
3692 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003693 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003694 [(set VR128X:$dst,
3695 (F32Int VR128X:$src1, VR128X:$src2))],
3696 itins_s.rr>, XS, EVEX_4V;
3697 let mayLoad = 1 in {
3698 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3699 (ins FR32X:$src1, f32mem:$src2),
3700 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003701 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003702 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003703 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003704 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3705 (ins VR128X:$src1, ssmem:$src2),
3706 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003707 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003708 [(set VR128X:$dst,
3709 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3710 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3711 }
3712 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3713 (ins FR64X:$src1, FR64X:$src2),
3714 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003715 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003716 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003717 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003718 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3719 (ins VR128X:$src1, VR128X:$src2),
3720 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003721 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003722 [(set VR128X:$dst,
3723 (F64Int VR128X:$src1, VR128X:$src2))],
3724 itins_s.rr>, XD, EVEX_4V, VEX_W;
3725 let mayLoad = 1 in {
3726 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3727 (ins FR64X:$src1, f64mem:$src2),
3728 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003729 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003730 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003731 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003732 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3733 (ins VR128X:$src1, sdmem:$src2),
3734 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003735 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003736 [(set VR128X:$dst,
3737 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3738 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3739 }
3740}
3741
3742
3743defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3744 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3745 SSE_SQRTSS, SSE_SQRTSD>,
3746 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3747 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3748 SSE_SQRTPS, SSE_SQRTPD>;
3749
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003750let Predicates = [HasAVX512] in {
3751 def : Pat<(f32 (fsqrt FR32X:$src)),
3752 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3753 def : Pat<(f32 (fsqrt (load addr:$src))),
3754 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3755 Requires<[OptForSize]>;
3756 def : Pat<(f64 (fsqrt FR64X:$src)),
3757 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3758 def : Pat<(f64 (fsqrt (load addr:$src))),
3759 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3760 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003761
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003762 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003763 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003764 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003765 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003766 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003767
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003768 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003769 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003770 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003771 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003772 Requires<[OptForSize]>;
3773
3774 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3775 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3776 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3777 VR128X)>;
3778 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3779 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3780
3781 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3782 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3783 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3784 VR128X)>;
3785 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3786 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3787}
3788
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003789
3790multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3791 X86MemOperand x86memop, RegisterClass RC,
3792 PatFrag mem_frag32, PatFrag mem_frag64,
3793 Intrinsic V4F32Int, Intrinsic V2F64Int,
3794 CD8VForm VForm> {
3795let ExeDomain = SSEPackedSingle in {
3796 // Intrinsic operation, reg.
3797 // Vector intrinsic operation, reg
3798 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3799 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3800 !strconcat(OpcodeStr,
3801 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3802 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3803
3804 // Vector intrinsic operation, mem
3805 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3806 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3807 !strconcat(OpcodeStr,
3808 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3809 [(set RC:$dst,
3810 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3811 EVEX_CD8<32, VForm>;
3812} // ExeDomain = SSEPackedSingle
3813
3814let ExeDomain = SSEPackedDouble in {
3815 // Vector intrinsic operation, reg
3816 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3817 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3818 !strconcat(OpcodeStr,
3819 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3820 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3821
3822 // Vector intrinsic operation, mem
3823 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3824 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3825 !strconcat(OpcodeStr,
3826 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3827 [(set RC:$dst,
3828 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3829 EVEX_CD8<64, VForm>;
3830} // ExeDomain = SSEPackedDouble
3831}
3832
3833multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3834 string OpcodeStr,
3835 Intrinsic F32Int,
3836 Intrinsic F64Int> {
3837let ExeDomain = GenericDomain in {
3838 // Operation, reg.
3839 let hasSideEffects = 0 in
3840 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3841 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3842 !strconcat(OpcodeStr,
3843 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3844 []>;
3845
3846 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003847 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3849 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3850 !strconcat(OpcodeStr,
3851 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3852 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3853
3854 // Intrinsic operation, mem.
3855 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3856 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3857 !strconcat(OpcodeStr,
3858 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3859 [(set VR128X:$dst, (F32Int VR128X:$src1,
3860 sse_load_f32:$src2, imm:$src3))]>,
3861 EVEX_CD8<32, CD8VT1>;
3862
3863 // Operation, reg.
3864 let hasSideEffects = 0 in
3865 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3866 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3867 !strconcat(OpcodeStr,
3868 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3869 []>, VEX_W;
3870
3871 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003872 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003873 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3874 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3875 !strconcat(OpcodeStr,
3876 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3877 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3878 VEX_W;
3879
3880 // Intrinsic operation, mem.
3881 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3882 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3883 !strconcat(OpcodeStr,
3884 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3885 [(set VR128X:$dst,
3886 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3887 VEX_W, EVEX_CD8<64, CD8VT1>;
3888} // ExeDomain = GenericDomain
3889}
3890
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003891multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
3892 X86MemOperand x86memop, RegisterClass RC,
3893 PatFrag mem_frag, Domain d> {
3894let ExeDomain = d in {
3895 // Intrinsic operation, reg.
3896 // Vector intrinsic operation, reg
3897 def r : AVX512AIi8<opc, MRMSrcReg,
3898 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3899 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003900 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003901 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003902
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003903 // Vector intrinsic operation, mem
3904 def m : AVX512AIi8<opc, MRMSrcMem,
3905 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3906 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003907 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003908 []>, EVEX;
3909} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003910}
3911
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003912
3913defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
3914 memopv16f32, SSEPackedSingle>, EVEX_V512,
3915 EVEX_CD8<32, CD8VF>;
3916
3917def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00003918 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003919 FROUND_CURRENT)),
3920 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
3921
3922
3923defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
3924 memopv8f64, SSEPackedDouble>, EVEX_V512,
3925 VEX_W, EVEX_CD8<64, CD8VF>;
3926
3927def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00003928 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003929 FROUND_CURRENT)),
3930 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
3931
3932multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
3933 Operand x86memop, RegisterClass RC, Domain d> {
3934let ExeDomain = d in {
3935 def r : AVX512AIi8<opc, MRMSrcReg,
3936 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
3937 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003938 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003939 []>, EVEX_4V;
3940
3941 def m : AVX512AIi8<opc, MRMSrcMem,
3942 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
3943 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003944 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003945 []>, EVEX_4V;
3946} // ExeDomain
3947}
3948
3949defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
3950 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
3951
3952defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
3953 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
3954
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003955def : Pat<(ffloor FR32X:$src),
3956 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3957def : Pat<(f64 (ffloor FR64X:$src)),
3958 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3959def : Pat<(f32 (fnearbyint FR32X:$src)),
3960 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3961def : Pat<(f64 (fnearbyint FR64X:$src)),
3962 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3963def : Pat<(f32 (fceil FR32X:$src)),
3964 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3965def : Pat<(f64 (fceil FR64X:$src)),
3966 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3967def : Pat<(f32 (frint FR32X:$src)),
3968 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3969def : Pat<(f64 (frint FR64X:$src)),
3970 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3971def : Pat<(f32 (ftrunc FR32X:$src)),
3972 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3973def : Pat<(f64 (ftrunc FR64X:$src)),
3974 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3975
3976def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003977 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003978def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003979 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003980def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003981 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003982def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003983 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003984def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003985 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003986
3987def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003988 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003989def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003990 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003991def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003992 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003993def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003994 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003995def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003996 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003997
3998//-------------------------------------------------
3999// Integer truncate and extend operations
4000//-------------------------------------------------
4001
4002multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4003 RegisterClass dstRC, RegisterClass srcRC,
4004 RegisterClass KRC, X86MemOperand x86memop> {
4005 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4006 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004007 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004008 []>, EVEX;
4009
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004010 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4011 (ins KRC:$mask, srcRC:$src),
4012 !strconcat(OpcodeStr,
4013 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
4014 []>, EVEX, EVEX_K;
4015
4016 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017 (ins KRC:$mask, srcRC:$src),
4018 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004019 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004020 []>, EVEX, EVEX_KZ;
4021
4022 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004023 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004024 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004025
4026 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4027 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
4028 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
4029 []>, EVEX, EVEX_K;
4030
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004031}
4032defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
4033 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4034defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4035 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4036defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4037 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4038defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4039 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4040defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4041 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4042defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4043 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4044defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4045 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4046defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4047 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4048defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4049 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4050defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4051 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4052defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4053 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4054defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4055 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4056defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4057 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4058defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4059 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4060defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4061 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4062
4063def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4064def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4065def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4066def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4067def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4068
4069def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004070 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004071def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004072 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004073def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004074 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004075def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004076 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004077
4078
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004079multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4080 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4081 PatFrag mem_frag, X86MemOperand x86memop,
4082 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004083
4084 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4085 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004086 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004087 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004088
4089 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4090 (ins KRC:$mask, SrcRC:$src),
4091 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4092 []>, EVEX, EVEX_K;
4093
4094 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4095 (ins KRC:$mask, SrcRC:$src),
4096 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4097 []>, EVEX, EVEX_KZ;
4098
4099 let mayLoad = 1 in {
4100 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004101 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004102 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004103 [(set DstRC:$dst,
4104 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4105 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004106
4107 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4108 (ins KRC:$mask, x86memop:$src),
4109 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4110 []>,
4111 EVEX, EVEX_K;
4112
4113 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4114 (ins KRC:$mask, x86memop:$src),
4115 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4116 []>,
4117 EVEX, EVEX_KZ;
4118 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004119}
4120
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004121defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004122 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4123 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004124defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004125 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4126 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004127defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004128 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4129 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004130defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004131 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4132 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004133defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004134 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4135 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004136
4137defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004138 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4139 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004140defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004141 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4142 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004143defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004144 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4145 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004146defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004147 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4148 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004149defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004150 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4151 EVEX_CD8<32, CD8VH>;
4152
4153//===----------------------------------------------------------------------===//
4154// GATHER - SCATTER Operations
4155
4156multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4157 RegisterClass RC, X86MemOperand memop> {
4158let mayLoad = 1,
4159 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4160 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4161 (ins RC:$src1, KRC:$mask, memop:$src2),
4162 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004163 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004164 []>, EVEX, EVEX_K;
4165}
Cameron McInally45325962014-03-26 13:50:50 +00004166
4167let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004168defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4169 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004170defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4171 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004172}
4173
4174let ExeDomain = SSEPackedSingle in {
4175defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4176 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004177defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4178 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004179}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004180
4181defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4182 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4183defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4184 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4185
4186defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4187 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4188defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4189 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4190
4191multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4192 RegisterClass RC, X86MemOperand memop> {
4193let mayStore = 1, Constraints = "$mask = $mask_wb" in
4194 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4195 (ins memop:$dst, KRC:$mask, RC:$src2),
4196 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004197 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004198 []>, EVEX, EVEX_K;
4199}
4200
Cameron McInally45325962014-03-26 13:50:50 +00004201let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004202defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4203 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004204defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4205 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004206}
4207
4208let ExeDomain = SSEPackedSingle in {
4209defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4210 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004211defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4212 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004213}
4214
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004215defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4216 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4217defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4218 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4219
4220defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4221 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4222defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4223 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4224
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004225// prefetch
4226multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4227 RegisterClass KRC, X86MemOperand memop> {
4228 let Predicates = [HasPFI], hasSideEffects = 1 in
4229 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4230 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4231 []>, EVEX, EVEX_K;
4232}
4233
4234defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4235 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4236
4237defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4238 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4239
4240defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4241 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4242
4243defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4244 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4245
4246defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4247 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4248
4249defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4250 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4251
4252defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4253 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4254
4255defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4256 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4257
4258defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4259 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4260
4261defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4262 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4263
4264defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4265 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4266
4267defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4268 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4269
4270defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4271 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4272
4273defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4274 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4275
4276defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4277 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4278
4279defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4280 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004281//===----------------------------------------------------------------------===//
4282// VSHUFPS - VSHUFPD Operations
4283
4284multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4285 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4286 Domain d> {
4287 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4288 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4289 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004290 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004291 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4292 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004293 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004294 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4295 (ins RC:$src1, RC:$src2, i8imm:$src3),
4296 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004297 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004298 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4299 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004300 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004301}
4302
4303defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004304 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004305defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004306 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004307
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004308def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4309 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4310def : Pat<(v16i32 (X86Shufp VR512:$src1,
4311 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4312 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4313
4314def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4315 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4316def : Pat<(v8i64 (X86Shufp VR512:$src1,
4317 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4318 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004319
4320multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
4321 X86MemOperand x86memop> {
4322 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
4323 (ins RC:$src1, RC:$src2, i8imm:$src3),
4324 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004325 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004326 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004327 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004328 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
4329 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4330 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004331 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004332 []>, EVEX_4V;
4333}
4334defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
4335 EVEX_V512, EVEX_CD8<32, CD8VF>;
4336defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
4337 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4338
4339def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4340 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
4341def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4342 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
4343def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4344 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
4345def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4346 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
4347
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004348// Helper fragments to match sext vXi1 to vXiY.
4349def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4350def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4351
4352multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4353 RegisterClass KRC, RegisterClass RC,
4354 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4355 string BrdcstStr> {
4356 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4357 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4358 []>, EVEX;
4359 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4360 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4361 []>, EVEX, EVEX_K;
4362 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4363 !strconcat(OpcodeStr,
4364 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4365 []>, EVEX, EVEX_KZ;
4366 let mayLoad = 1 in {
4367 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4368 (ins x86memop:$src),
4369 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4370 []>, EVEX;
4371 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4372 (ins KRC:$mask, x86memop:$src),
4373 !strconcat(OpcodeStr,
4374 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4375 []>, EVEX, EVEX_K;
4376 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4377 (ins KRC:$mask, x86memop:$src),
4378 !strconcat(OpcodeStr,
4379 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4380 []>, EVEX, EVEX_KZ;
4381 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4382 (ins x86scalar_mop:$src),
4383 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4384 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4385 []>, EVEX, EVEX_B;
4386 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4387 (ins KRC:$mask, x86scalar_mop:$src),
4388 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4389 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4390 []>, EVEX, EVEX_B, EVEX_K;
4391 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4392 (ins KRC:$mask, x86scalar_mop:$src),
4393 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4394 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4395 BrdcstStr, "}"),
4396 []>, EVEX, EVEX_B, EVEX_KZ;
4397 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004398}
4399
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004400defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4401 i512mem, i32mem, "{1to16}">, EVEX_V512,
4402 EVEX_CD8<32, CD8VF>;
4403defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4404 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4405 EVEX_CD8<64, CD8VF>;
4406
4407def : Pat<(xor
4408 (bc_v16i32 (v16i1sextv16i32)),
4409 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4410 (VPABSDZrr VR512:$src)>;
4411def : Pat<(xor
4412 (bc_v8i64 (v8i1sextv8i64)),
4413 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4414 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004415
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004416def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4417 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004418 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004419def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4420 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004421 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004422
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004423multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004424 RegisterClass RC, RegisterClass KRC,
4425 X86MemOperand x86memop,
4426 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004427 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4428 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004429 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004430 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004431 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4432 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004433 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004434 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004435 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4436 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004437 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004438 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4439 []>, EVEX, EVEX_B;
4440 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4441 (ins KRC:$mask, RC:$src),
4442 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004443 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004444 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004445 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4446 (ins KRC:$mask, x86memop:$src),
4447 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004448 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004449 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004450 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4451 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004452 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004453 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4454 BrdcstStr, "}"),
4455 []>, EVEX, EVEX_KZ, EVEX_B;
4456
4457 let Constraints = "$src1 = $dst" in {
4458 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4459 (ins RC:$src1, KRC:$mask, RC:$src2),
4460 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004461 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004462 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004463 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4464 (ins RC:$src1, KRC:$mask, x86memop:$src2),
4465 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004466 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004467 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004468 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4469 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004470 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004471 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
4472 []>, EVEX, EVEX_K, EVEX_B;
4473 }
4474}
4475
4476let Predicates = [HasCDI] in {
4477defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004478 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004479 EVEX_V512, EVEX_CD8<32, CD8VF>;
4480
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004481
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004482defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004483 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004484 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004485
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004486}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004487
4488def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
4489 GR16:$mask),
4490 (VPCONFLICTDrrk VR512:$src1,
4491 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4492
4493def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
4494 GR8:$mask),
4495 (VPCONFLICTQrrk VR512:$src1,
4496 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004497
Cameron McInally5d1b7b92014-06-11 12:54:45 +00004498let Predicates = [HasCDI] in {
4499defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
4500 i512mem, i32mem, "{1to16}">,
4501 EVEX_V512, EVEX_CD8<32, CD8VF>;
4502
4503
4504defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
4505 i512mem, i64mem, "{1to8}">,
4506 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4507
4508}
4509
4510def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
4511 GR16:$mask),
4512 (VPLZCNTDrrk VR512:$src1,
4513 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4514
4515def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
4516 GR8:$mask),
4517 (VPLZCNTQrrk VR512:$src1,
4518 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
4519
Cameron McInally0d0489c2014-06-16 14:12:28 +00004520def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
4521 (VPLZCNTDrm addr:$src)>;
4522def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
4523 (VPLZCNTDrr VR512:$src)>;
4524def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
4525 (VPLZCNTQrm addr:$src)>;
4526def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
4527 (VPLZCNTQrr VR512:$src)>;
4528
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004529def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4530def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4531def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00004532
4533def : Pat<(store VK1:$src, addr:$dst),
4534 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
4535
4536def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
4537 (truncstore node:$val, node:$ptr), [{
4538 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
4539}]>;
4540
4541def : Pat<(truncstorei1 GR8:$src, addr:$dst),
4542 (MOV8mr addr:$dst, GR8:$src)>;
4543