blob: 1129826f21f6480c3493bc09e8ca0c468cc2f82d [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Amara Emerson52cfb6a2013-10-03 09:31:51 +000010#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMBaseInfo.h"
13#include "MCTargetDesc/ARMMCExpr.h"
Evan Cheng11424442011-07-26 00:24:13 +000014#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000015#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000016#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000017#include "llvm/ADT/StringSwitch.h"
Roman Divacky4b5507a2015-10-02 18:25:25 +000018#include "llvm/ADT/Triple.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000019#include "llvm/ADT/Twine.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000020#include "llvm/BinaryFormat/COFF.h"
21#include "llvm/BinaryFormat/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000023#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/MC/MCContext.h"
Benjamin Kramerf57c1972016-01-26 16:44:37 +000025#include "llvm/MC/MCDisassembler/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000026#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/MC/MCExpr.h"
28#include "llvm/MC/MCInst.h"
29#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000030#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000031#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/MC/MCParser/MCAsmLexer.h"
33#include "llvm/MC/MCParser/MCAsmParser.h"
Pete Cooper80d21cb2015-06-22 19:35:57 +000034#include "llvm/MC/MCParser/MCAsmParserUtils.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000036#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000038#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/MC/MCStreamer.h"
40#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000041#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000042#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000043#include "llvm/Support/ARMEHABI.h"
Oliver Stannard21718282016-07-26 14:19:47 +000044#include "llvm/Support/CommandLine.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000045#include "llvm/Support/Debug.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/MathExtras.h"
47#include "llvm/Support/SourceMgr.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000048#include "llvm/Support/TargetParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Support/TargetRegistry.h"
50#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000051
Kevin Enderbyccab3172009-09-15 00:27:25 +000052using namespace llvm;
53
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000054namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000055
Oliver Stannard21718282016-07-26 14:19:47 +000056enum class ImplicitItModeTy { Always, Never, ARMOnly, ThumbOnly };
57
58static cl::opt<ImplicitItModeTy> ImplicitItMode(
59 "arm-implicit-it", cl::init(ImplicitItModeTy::ARMOnly),
60 cl::desc("Allow conditional instructions outdside of an IT block"),
61 cl::values(clEnumValN(ImplicitItModeTy::Always, "always",
62 "Accept in both ISAs, emit implicit ITs in Thumb"),
63 clEnumValN(ImplicitItModeTy::Never, "never",
64 "Warn in ARM, reject in Thumb"),
65 clEnumValN(ImplicitItModeTy::ARMOnly, "arm",
66 "Accept in ARM, reject in Thumb"),
67 clEnumValN(ImplicitItModeTy::ThumbOnly, "thumb",
Mehdi Amini732afdd2016-10-08 19:41:06 +000068 "Warn in ARM, emit implicit ITs in Thumb")));
Oliver Stannard21718282016-07-26 14:19:47 +000069
Oliver Stannard7ad2e8a2017-04-18 12:52:35 +000070static cl::opt<bool> AddBuildAttributes("arm-add-build-attributes",
71 cl::init(false));
72
Bill Wendlingee7f1f92010-11-06 21:42:12 +000073class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000074
Jim Grosbach04945c42011-12-02 00:35:16 +000075enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000076
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000077class UnwindContext {
78 MCAsmParser &Parser;
79
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000080 typedef SmallVector<SMLoc, 4> Locs;
81
82 Locs FnStartLocs;
83 Locs CantUnwindLocs;
84 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000085 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000086 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000087 int FPReg;
88
89public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000090 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000091
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000092 bool hasFnStart() const { return !FnStartLocs.empty(); }
93 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
94 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000095 bool hasPersonality() const {
96 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
97 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000098
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000099 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
100 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
101 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
102 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000103 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104
105 void saveFPReg(int Reg) { FPReg = Reg; }
106 int getFPReg() const { return FPReg; }
107
108 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000109 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
110 FI != FE; ++FI)
111 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000112 }
113 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000114 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
115 UE = CantUnwindLocs.end(); UI != UE; ++UI)
116 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000117 }
118 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000119 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
120 HE = HandlerDataLocs.end(); HI != HE; ++HI)
121 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000122 }
123 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000124 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000125 PE = PersonalityLocs.end(),
126 PII = PersonalityIndexLocs.begin(),
127 PIE = PersonalityIndexLocs.end();
128 PI != PE || PII != PIE;) {
129 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
130 Parser.Note(*PI++, ".personality was specified here");
131 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
132 Parser.Note(*PII++, ".personalityindex was specified here");
133 else
134 llvm_unreachable(".personality and .personalityindex cannot be "
135 "at the same location");
136 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000137 }
138
139 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000140 FnStartLocs = Locs();
141 CantUnwindLocs = Locs();
142 PersonalityLocs = Locs();
143 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000144 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000145 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000146 }
147};
148
Evan Cheng11424442011-07-26 00:24:13 +0000149class ARMAsmParser : public MCTargetAsmParser {
Joey Gouly0e76fa72013-09-12 10:28:05 +0000150 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000151 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000152 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000153
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000154 ARMTargetStreamer &getTargetStreamer() {
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +0000155 assert(getParser().getStreamer().getTargetStreamer() &&
156 "do not have a target streamer");
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000157 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000158 return static_cast<ARMTargetStreamer &>(TS);
159 }
160
Jim Grosbachab5830e2011-12-14 02:16:11 +0000161 // Map of register aliases registers via the .req directive.
162 StringMap<unsigned> RegisterReqs;
163
Tim Northover1744d0a2013-10-25 12:49:50 +0000164 bool NextSymbolIsThumb;
165
Oliver Stannard21718282016-07-26 14:19:47 +0000166 bool useImplicitITThumb() const {
167 return ImplicitItMode == ImplicitItModeTy::Always ||
168 ImplicitItMode == ImplicitItModeTy::ThumbOnly;
169 }
170
171 bool useImplicitITARM() const {
172 return ImplicitItMode == ImplicitItModeTy::Always ||
173 ImplicitItMode == ImplicitItModeTy::ARMOnly;
174 }
175
Jim Grosbached16ec42011-08-29 22:24:09 +0000176 struct {
177 ARMCC::CondCodes Cond; // Condition for IT block.
178 unsigned Mask:4; // Condition mask for instructions.
179 // Starting at first 1 (from lsb).
180 // '1' condition as indicated in IT.
181 // '0' inverse of condition (else).
182 // Count of instructions in IT block is
183 // 4 - trailingzeroes(mask)
Oliver Stannard21718282016-07-26 14:19:47 +0000184 // Note that this does not have the same encoding
185 // as in the IT instruction, which also depends
186 // on the low bit of the condition code.
Jim Grosbached16ec42011-08-29 22:24:09 +0000187
188 unsigned CurPosition; // Current position in parsing of IT
Oliver Stannard21718282016-07-26 14:19:47 +0000189 // block. In range [0,4], with 0 being the IT
190 // instruction itself. Initialized according to
191 // count of instructions in block. ~0U if no
192 // active IT block.
193
194 bool IsExplicit; // true - The IT instruction was present in the
195 // input, we should not modify it.
196 // false - The IT instruction was added
197 // implicitly, we can extend it if that
198 // would be legal.
Jim Grosbached16ec42011-08-29 22:24:09 +0000199 } ITState;
Oliver Stannard21718282016-07-26 14:19:47 +0000200
201 llvm::SmallVector<MCInst, 4> PendingConditionalInsts;
202
203 void flushPendingInstructions(MCStreamer &Out) override {
204 if (!inImplicitITBlock()) {
205 assert(PendingConditionalInsts.size() == 0);
206 return;
207 }
208
209 // Emit the IT instruction
210 unsigned Mask = getITMaskEncoding();
211 MCInst ITInst;
212 ITInst.setOpcode(ARM::t2IT);
213 ITInst.addOperand(MCOperand::createImm(ITState.Cond));
214 ITInst.addOperand(MCOperand::createImm(Mask));
215 Out.EmitInstruction(ITInst, getSTI());
216
217 // Emit the conditonal instructions
218 assert(PendingConditionalInsts.size() <= 4);
Benjamin Kramer3f0c1e62016-08-06 12:58:24 +0000219 for (const MCInst &Inst : PendingConditionalInsts) {
Oliver Stannard21718282016-07-26 14:19:47 +0000220 Out.EmitInstruction(Inst, getSTI());
221 }
222 PendingConditionalInsts.clear();
223
224 // Clear the IT state
225 ITState.Mask = 0;
226 ITState.CurPosition = ~0U;
227 }
228
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000229 bool inITBlock() { return ITState.CurPosition != ~0U; }
Oliver Stannard21718282016-07-26 14:19:47 +0000230 bool inExplicitITBlock() { return inITBlock() && ITState.IsExplicit; }
231 bool inImplicitITBlock() { return inITBlock() && !ITState.IsExplicit; }
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000232 bool lastInITBlock() {
233 return ITState.CurPosition == 4 - countTrailingZeros(ITState.Mask);
234 }
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000235 void forwardITPosition() {
236 if (!inITBlock()) return;
237 // Move to the next instruction in the IT block, if there is one. If not,
Oliver Stannard21718282016-07-26 14:19:47 +0000238 // mark the block as done, except for implicit IT blocks, which we leave
239 // open until we find an instruction that can't be added to it.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000240 unsigned TZ = countTrailingZeros(ITState.Mask);
Oliver Stannard21718282016-07-26 14:19:47 +0000241 if (++ITState.CurPosition == 5 - TZ && ITState.IsExplicit)
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000242 ITState.CurPosition = ~0U; // Done with the IT block after this.
243 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000244
Oliver Stannard21718282016-07-26 14:19:47 +0000245 // Rewind the state of the current IT block, removing the last slot from it.
246 void rewindImplicitITPosition() {
247 assert(inImplicitITBlock());
248 assert(ITState.CurPosition > 1);
249 ITState.CurPosition--;
250 unsigned TZ = countTrailingZeros(ITState.Mask);
251 unsigned NewMask = 0;
252 NewMask |= ITState.Mask & (0xC << TZ);
253 NewMask |= 0x2 << TZ;
254 ITState.Mask = NewMask;
255 }
256
257 // Rewind the state of the current IT block, removing the last slot from it.
258 // If we were at the first slot, this closes the IT block.
259 void discardImplicitITBlock() {
260 assert(inImplicitITBlock());
261 assert(ITState.CurPosition == 1);
262 ITState.CurPosition = ~0U;
263 return;
264 }
265
266 // Get the encoding of the IT mask, as it will appear in an IT instruction.
267 unsigned getITMaskEncoding() {
268 assert(inITBlock());
269 unsigned Mask = ITState.Mask;
270 unsigned TZ = countTrailingZeros(Mask);
271 if ((ITState.Cond & 1) == 0) {
272 assert(Mask && TZ <= 3 && "illegal IT mask value!");
273 Mask ^= (0xE << TZ) & 0xF;
274 }
275 return Mask;
276 }
277
278 // Get the condition code corresponding to the current IT block slot.
279 ARMCC::CondCodes currentITCond() {
280 unsigned MaskBit;
281 if (ITState.CurPosition == 1)
282 MaskBit = 1;
283 else
284 MaskBit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
285
286 return MaskBit ? ITState.Cond : ARMCC::getOppositeCondition(ITState.Cond);
287 }
288
289 // Invert the condition of the current IT block slot without changing any
290 // other slots in the same block.
291 void invertCurrentITCondition() {
292 if (ITState.CurPosition == 1) {
293 ITState.Cond = ARMCC::getOppositeCondition(ITState.Cond);
294 } else {
295 ITState.Mask ^= 1 << (5 - ITState.CurPosition);
296 }
297 }
298
299 // Returns true if the current IT block is full (all 4 slots used).
300 bool isITBlockFull() {
301 return inITBlock() && (ITState.Mask & 1);
302 }
303
304 // Extend the current implicit IT block to have one more slot with the given
305 // condition code.
306 void extendImplicitITBlock(ARMCC::CondCodes Cond) {
307 assert(inImplicitITBlock());
308 assert(!isITBlockFull());
309 assert(Cond == ITState.Cond ||
310 Cond == ARMCC::getOppositeCondition(ITState.Cond));
311 unsigned TZ = countTrailingZeros(ITState.Mask);
312 unsigned NewMask = 0;
313 // Keep any existing condition bits.
314 NewMask |= ITState.Mask & (0xE << TZ);
315 // Insert the new condition bit.
316 NewMask |= (Cond == ITState.Cond) << TZ;
317 // Move the trailing 1 down one bit.
318 NewMask |= 1 << (TZ - 1);
319 ITState.Mask = NewMask;
320 }
321
322 // Create a new implicit IT block with a dummy condition code.
323 void startImplicitITBlock() {
324 assert(!inITBlock());
325 ITState.Cond = ARMCC::AL;
326 ITState.Mask = 8;
327 ITState.CurPosition = 1;
328 ITState.IsExplicit = false;
329 return;
330 }
331
332 // Create a new explicit IT block with the given condition and mask. The mask
333 // should be in the parsed format, with a 1 implying 't', regardless of the
334 // low bit of the condition.
335 void startExplicitITBlock(ARMCC::CondCodes Cond, unsigned Mask) {
336 assert(!inITBlock());
337 ITState.Cond = Cond;
338 ITState.Mask = Mask;
339 ITState.CurPosition = 0;
340 ITState.IsExplicit = true;
341 return;
342 }
343
Nirav Dave2364748a2016-09-16 18:30:20 +0000344 void Note(SMLoc L, const Twine &Msg, SMRange Range = None) {
345 return getParser().Note(L, Msg, Range);
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000346 }
Nirav Dave2364748a2016-09-16 18:30:20 +0000347 bool Warning(SMLoc L, const Twine &Msg, SMRange Range = None) {
348 return getParser().Warning(L, Msg, Range);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000349 }
Nirav Dave2364748a2016-09-16 18:30:20 +0000350 bool Error(SMLoc L, const Twine &Msg, SMRange Range = None) {
351 return getParser().Error(L, Msg, Range);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000352 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000353
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000354 bool validatetLDMRegList(const MCInst &Inst, const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +0000355 unsigned ListNo, bool IsARPop = false);
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000356 bool validatetSTMRegList(const MCInst &Inst, const OperandVector &Operands,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000357 unsigned ListNo);
358
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000359 int tryParseRegister();
David Blaikie960ea3f2014-06-08 16:18:35 +0000360 bool tryParseRegisterWithWriteBack(OperandVector &);
361 int tryParseShiftRegister(OperandVector &);
362 bool parseRegisterList(OperandVector &);
363 bool parseMemory(OperandVector &);
364 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000365 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000366 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
367 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000368 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000369 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000370 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000371 bool parseDirectiveThumbFunc(SMLoc L);
372 bool parseDirectiveCode(SMLoc L);
373 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000374 bool parseDirectiveReq(StringRef Name, SMLoc L);
375 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000376 bool parseDirectiveArch(SMLoc L);
377 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000378 bool parseDirectiveCPU(SMLoc L);
379 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000380 bool parseDirectiveFnStart(SMLoc L);
381 bool parseDirectiveFnEnd(SMLoc L);
382 bool parseDirectiveCantUnwind(SMLoc L);
383 bool parseDirectivePersonality(SMLoc L);
384 bool parseDirectiveHandlerData(SMLoc L);
385 bool parseDirectiveSetFP(SMLoc L);
386 bool parseDirectivePad(SMLoc L);
387 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000388 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000389 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000390 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000391 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000392 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000393 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000394 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000395 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000396 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000397 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000398 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000399
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000400 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000401 bool &CarrySetting, unsigned &ProcessorIMod,
402 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000403 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
404 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000405 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000406
Scott Douglass8c7803f2015-07-09 14:13:34 +0000407 void tryConvertingToTwoOperandForm(StringRef Mnemonic, bool CarrySetting,
408 OperandVector &Operands);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000409 bool isThumb() const {
410 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000411 return getSTI().getFeatureBits()[ARM::ModeThumb];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000412 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000413 bool isThumbOne() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000414 return isThumb() && !getSTI().getFeatureBits()[ARM::FeatureThumb2];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000415 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000416 bool isThumbTwo() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000417 return isThumb() && getSTI().getFeatureBits()[ARM::FeatureThumb2];
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000418 }
Tim Northovera2292d02013-06-10 23:20:58 +0000419 bool hasThumb() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000420 return getSTI().getFeatureBits()[ARM::HasV4TOps];
Tim Northovera2292d02013-06-10 23:20:58 +0000421 }
Renato Golin608cb5d2016-05-12 21:22:42 +0000422 bool hasThumb2() const {
423 return getSTI().getFeatureBits()[ARM::FeatureThumb2];
424 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000425 bool hasV6Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000426 return getSTI().getFeatureBits()[ARM::HasV6Ops];
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000427 }
Renato Golin608cb5d2016-05-12 21:22:42 +0000428 bool hasV6T2Ops() const {
429 return getSTI().getFeatureBits()[ARM::HasV6T2Ops];
430 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000431 bool hasV6MOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000432 return getSTI().getFeatureBits()[ARM::HasV6MOps];
Tim Northoverf86d1f02013-10-07 11:10:47 +0000433 }
James Molloy21efa7d2011-09-28 14:21:38 +0000434 bool hasV7Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000435 return getSTI().getFeatureBits()[ARM::HasV7Ops];
James Molloy21efa7d2011-09-28 14:21:38 +0000436 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000437 bool hasV8Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000438 return getSTI().getFeatureBits()[ARM::HasV8Ops];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000439 }
Bradley Smitha1189102016-01-15 10:26:17 +0000440 bool hasV8MBaseline() const {
441 return getSTI().getFeatureBits()[ARM::HasV8MBaselineOps];
442 }
Bradley Smithf277c8a2016-01-25 11:25:36 +0000443 bool hasV8MMainline() const {
444 return getSTI().getFeatureBits()[ARM::HasV8MMainlineOps];
445 }
446 bool has8MSecExt() const {
447 return getSTI().getFeatureBits()[ARM::Feature8MSecExt];
448 }
Tim Northovera2292d02013-06-10 23:20:58 +0000449 bool hasARM() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000450 return !getSTI().getFeatureBits()[ARM::FeatureNoARM];
Tim Northovera2292d02013-06-10 23:20:58 +0000451 }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000452 bool hasDSP() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000453 return getSTI().getFeatureBits()[ARM::FeatureDSP];
Renato Golin92c816c2014-09-01 11:25:07 +0000454 }
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000455 bool hasD16() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000456 return getSTI().getFeatureBits()[ARM::FeatureD16];
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000457 }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000458 bool hasV8_1aOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000459 return getSTI().getFeatureBits()[ARM::HasV8_1aOps];
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000460 }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000461 bool hasRAS() const {
462 return getSTI().getFeatureBits()[ARM::FeatureRAS];
463 }
Tim Northovera2292d02013-06-10 23:20:58 +0000464
Evan Cheng284b4672011-07-08 22:36:29 +0000465 void SwitchMode() {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000466 MCSubtargetInfo &STI = copySTI();
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000467 uint64_t FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
Evan Cheng91111d22011-07-09 05:47:46 +0000468 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000469 }
Oliver Stannardc869e912016-04-11 13:06:28 +0000470 void FixModeAfterArchChange(bool WasThumb, SMLoc Loc);
James Molloy21efa7d2011-09-28 14:21:38 +0000471 bool isMClass() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000472 return getSTI().getFeatureBits()[ARM::FeatureMClass];
James Molloy21efa7d2011-09-28 14:21:38 +0000473 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000474
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000475 /// @name Auto-generated Match Functions
476 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000477
Chris Lattner3e4582a2010-09-06 19:11:01 +0000478#define GET_ASSEMBLER_HEADER
479#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000480
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000481 /// }
482
David Blaikie960ea3f2014-06-08 16:18:35 +0000483 OperandMatchResultTy parseITCondCode(OperandVector &);
484 OperandMatchResultTy parseCoprocNumOperand(OperandVector &);
485 OperandMatchResultTy parseCoprocRegOperand(OperandVector &);
486 OperandMatchResultTy parseCoprocOptionOperand(OperandVector &);
487 OperandMatchResultTy parseMemBarrierOptOperand(OperandVector &);
488 OperandMatchResultTy parseInstSyncBarrierOptOperand(OperandVector &);
489 OperandMatchResultTy parseProcIFlagsOperand(OperandVector &);
490 OperandMatchResultTy parseMSRMaskOperand(OperandVector &);
Tim Northoveree843ef2014-08-15 10:47:12 +0000491 OperandMatchResultTy parseBankedRegOperand(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000492 OperandMatchResultTy parsePKHImm(OperandVector &O, StringRef Op, int Low,
493 int High);
494 OperandMatchResultTy parsePKHLSLImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000495 return parsePKHImm(O, "lsl", 0, 31);
496 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000497 OperandMatchResultTy parsePKHASRImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000498 return parsePKHImm(O, "asr", 1, 32);
499 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000500 OperandMatchResultTy parseSetEndImm(OperandVector &);
501 OperandMatchResultTy parseShifterImm(OperandVector &);
502 OperandMatchResultTy parseRotImm(OperandVector &);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000503 OperandMatchResultTy parseModImm(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000504 OperandMatchResultTy parseBitfield(OperandVector &);
505 OperandMatchResultTy parsePostIdxReg(OperandVector &);
506 OperandMatchResultTy parseAM3Offset(OperandVector &);
507 OperandMatchResultTy parseFPImm(OperandVector &);
508 OperandMatchResultTy parseVectorList(OperandVector &);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000509 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
510 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000511
512 // Asm Match Converter Methods
David Blaikie960ea3f2014-06-08 16:18:35 +0000513 void cvtThumbMultiply(MCInst &Inst, const OperandVector &);
514 void cvtThumbBranches(MCInst &Inst, const OperandVector &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000515
David Blaikie960ea3f2014-06-08 16:18:35 +0000516 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +0000517 bool processInstruction(MCInst &Inst, const OperandVector &Ops, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000518 bool shouldOmitCCOutOperand(StringRef Mnemonic, OperandVector &Operands);
519 bool shouldOmitPredicateOperand(StringRef Mnemonic, OperandVector &Operands);
Oliver Stannard21718282016-07-26 14:19:47 +0000520 bool isITBlockTerminator(MCInst &Inst) const;
David Blaikie960ea3f2014-06-08 16:18:35 +0000521
Kevin Enderbyccab3172009-09-15 00:27:25 +0000522public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000523 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000524 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000525 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000526 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000527 Match_RequiresThumb2,
Artyom Skrobovb43981072015-10-28 13:58:36 +0000528 Match_RequiresV8,
Oliver Stannard870b5ca2016-12-06 12:59:08 +0000529 Match_RequiresFlagSetting,
Jim Grosbach087affe2012-06-22 23:56:48 +0000530#define GET_OPERAND_DIAGNOSTIC_TYPES
531#include "ARMGenAsmMatcher.inc"
532
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000533 };
534
Akira Hatanakab11ef082015-11-14 06:35:56 +0000535 ARMAsmParser(const MCSubtargetInfo &STI, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000536 const MCInstrInfo &MII, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000537 : MCTargetAsmParser(Options, STI), MII(MII), UC(Parser) {
David Blaikie9f380a32015-03-16 18:06:57 +0000538 MCAsmParserExtension::Initialize(Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000539
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000540 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000541 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000542
Evan Cheng4d1ca962011-07-08 01:53:10 +0000543 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000544 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000545
Oliver Stannard7ad2e8a2017-04-18 12:52:35 +0000546 // Add build attributes based on the selected target.
547 if (AddBuildAttributes)
548 getTargetStreamer().emitTargetAttributes(STI);
549
Jim Grosbached16ec42011-08-29 22:24:09 +0000550 // Not in an ITBlock to start with.
551 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000552
553 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000554 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000555
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000556 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000557 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000558 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
559 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperca7e3e52014-03-10 03:19:03 +0000560 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000561
David Blaikie960ea3f2014-06-08 16:18:35 +0000562 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperca7e3e52014-03-10 03:19:03 +0000563 unsigned Kind) override;
564 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000565
Chad Rosier49963552012-10-13 00:26:04 +0000566 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000567 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000568 uint64_t &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000569 bool MatchingInlineAsm) override;
Oliver Stannard21718282016-07-26 14:19:47 +0000570 unsigned MatchInstruction(OperandVector &Operands, MCInst &Inst,
571 uint64_t &ErrorInfo, bool MatchingInlineAsm,
572 bool &EmitInITBlock, MCStreamer &Out);
Craig Topperca7e3e52014-03-10 03:19:03 +0000573 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000574};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000575} // end anonymous namespace
576
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000577namespace {
578
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000579/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000580/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000581class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000582 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000583 k_CondCode,
584 k_CCOut,
585 k_ITCondMask,
586 k_CoprocNum,
587 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000588 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000589 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000590 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000591 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000592 k_Memory,
593 k_PostIndexRegister,
594 k_MSRMask,
Tim Northoveree843ef2014-08-15 10:47:12 +0000595 k_BankedReg,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000596 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000597 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000598 k_Register,
599 k_RegisterList,
600 k_DPRRegisterList,
601 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000602 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000603 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000604 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000605 k_ShiftedRegister,
606 k_ShiftedImmediate,
607 k_ShifterImmediate,
608 k_RotateImmediate,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000609 k_ModifiedImmediate,
Renato Golin3f126132016-05-12 21:22:31 +0000610 k_ConstantPoolImmediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000611 k_BitfieldDescriptor,
Renato Golin3f126132016-05-12 21:22:31 +0000612 k_Token,
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000613 } Kind;
614
Kevin Enderby488f20b2014-04-10 20:18:58 +0000615 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000616 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000617
Eric Christopher8996c5d2013-03-15 00:42:55 +0000618 struct CCOp {
619 ARMCC::CondCodes Val;
620 };
621
622 struct CopOp {
623 unsigned Val;
624 };
625
626 struct CoprocOptionOp {
627 unsigned Val;
628 };
629
630 struct ITMaskOp {
631 unsigned Mask:4;
632 };
633
634 struct MBOptOp {
635 ARM_MB::MemBOpt Val;
636 };
637
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000638 struct ISBOptOp {
639 ARM_ISB::InstSyncBOpt Val;
640 };
641
Eric Christopher8996c5d2013-03-15 00:42:55 +0000642 struct IFlagsOp {
643 ARM_PROC::IFlags Val;
644 };
645
646 struct MMaskOp {
647 unsigned Val;
648 };
649
Tim Northoveree843ef2014-08-15 10:47:12 +0000650 struct BankedRegOp {
651 unsigned Val;
652 };
653
Eric Christopher8996c5d2013-03-15 00:42:55 +0000654 struct TokOp {
655 const char *Data;
656 unsigned Length;
657 };
658
659 struct RegOp {
660 unsigned RegNum;
661 };
662
663 // A vector register list is a sequential list of 1 to 4 registers.
664 struct VectorListOp {
665 unsigned RegNum;
666 unsigned Count;
667 unsigned LaneIndex;
668 bool isDoubleSpaced;
669 };
670
671 struct VectorIndexOp {
672 unsigned Val;
673 };
674
675 struct ImmOp {
676 const MCExpr *Val;
677 };
678
679 /// Combined record for all forms of ARM address expressions.
680 struct MemoryOp {
681 unsigned BaseRegNum;
682 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
683 // was specified.
684 const MCConstantExpr *OffsetImm; // Offset immediate value
685 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
686 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
687 unsigned ShiftImm; // shift for OffsetReg.
688 unsigned Alignment; // 0 = no alignment specified
689 // n = alignment in bytes (2, 4, 8, 16, or 32)
690 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
691 };
692
693 struct PostIdxRegOp {
694 unsigned RegNum;
695 bool isAdd;
696 ARM_AM::ShiftOpc ShiftTy;
697 unsigned ShiftImm;
698 };
699
700 struct ShifterImmOp {
701 bool isASR;
702 unsigned Imm;
703 };
704
705 struct RegShiftedRegOp {
706 ARM_AM::ShiftOpc ShiftTy;
707 unsigned SrcReg;
708 unsigned ShiftReg;
709 unsigned ShiftImm;
710 };
711
712 struct RegShiftedImmOp {
713 ARM_AM::ShiftOpc ShiftTy;
714 unsigned SrcReg;
715 unsigned ShiftImm;
716 };
717
718 struct RotImmOp {
719 unsigned Imm;
720 };
721
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000722 struct ModImmOp {
723 unsigned Bits;
724 unsigned Rot;
725 };
726
Eric Christopher8996c5d2013-03-15 00:42:55 +0000727 struct BitfieldOp {
728 unsigned LSB;
729 unsigned Width;
730 };
731
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000732 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000733 struct CCOp CC;
734 struct CopOp Cop;
735 struct CoprocOptionOp CoprocOption;
736 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000737 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000738 struct ITMaskOp ITMask;
739 struct IFlagsOp IFlags;
740 struct MMaskOp MMask;
Tim Northoveree843ef2014-08-15 10:47:12 +0000741 struct BankedRegOp BankedReg;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000742 struct TokOp Tok;
743 struct RegOp Reg;
744 struct VectorListOp VectorList;
745 struct VectorIndexOp VectorIndex;
746 struct ImmOp Imm;
747 struct MemoryOp Memory;
748 struct PostIdxRegOp PostIdxReg;
749 struct ShifterImmOp ShifterImm;
750 struct RegShiftedRegOp RegShiftedReg;
751 struct RegShiftedImmOp RegShiftedImm;
752 struct RotImmOp RotImm;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000753 struct ModImmOp ModImm;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000754 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000755 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000756
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000757public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000758 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
Jim Grosbach624bcc72010-10-29 14:46:02 +0000759
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000760 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000761 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000762 /// getEndLoc - Get the location of the last token of this operand.
Peter Collingbourne0da86302016-10-10 22:49:37 +0000763 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000764 /// getLocRange - Get the range between the first and last token of this
765 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000766 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
767
Kevin Enderby488f20b2014-04-10 20:18:58 +0000768 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
769 SMLoc getAlignmentLoc() const {
770 assert(Kind == k_Memory && "Invalid access!");
771 return AlignmentLoc;
772 }
773
Daniel Dunbard8042b72010-08-11 06:36:53 +0000774 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000775 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000776 return CC.Val;
777 }
778
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000779 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000780 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000781 return Cop.Val;
782 }
783
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000784 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000785 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000786 return StringRef(Tok.Data, Tok.Length);
787 }
788
Craig Topperca7e3e52014-03-10 03:19:03 +0000789 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000790 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000791 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000792 }
793
Bill Wendlingbed94652010-11-09 23:28:44 +0000794 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000795 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
796 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000797 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000798 }
799
Kevin Enderbyf5079942009-10-13 22:19:02 +0000800 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000801 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000802 return Imm.Val;
803 }
804
Renato Golin3f126132016-05-12 21:22:31 +0000805 const MCExpr *getConstantPoolImm() const {
806 assert(isConstantPoolImm() && "Invalid access!");
807 return Imm.Val;
808 }
809
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000810 unsigned getVectorIndex() const {
811 assert(Kind == k_VectorIndex && "Invalid access!");
812 return VectorIndex.Val;
813 }
814
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000815 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000816 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000817 return MBOpt.Val;
818 }
819
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000820 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
821 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
822 return ISBOpt.Val;
823 }
824
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000825 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000826 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000827 return IFlags.Val;
828 }
829
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000830 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000831 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000832 return MMask.Val;
833 }
834
Tim Northoveree843ef2014-08-15 10:47:12 +0000835 unsigned getBankedReg() const {
836 assert(Kind == k_BankedReg && "Invalid access!");
837 return BankedReg.Val;
838 }
839
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000840 bool isCoprocNum() const { return Kind == k_CoprocNum; }
841 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000842 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000843 bool isCondCode() const { return Kind == k_CondCode; }
844 bool isCCOut() const { return Kind == k_CCOut; }
845 bool isITMask() const { return Kind == k_ITCondMask; }
846 bool isITCondCode() const { return Kind == k_CondCode; }
Renato Golin3f126132016-05-12 21:22:31 +0000847 bool isImm() const override {
848 return Kind == k_Immediate;
849 }
Tim Northover3e036172016-07-11 22:29:37 +0000850
851 bool isARMBranchTarget() const {
852 if (!isImm()) return false;
853
854 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()))
855 return CE->getValue() % 4 == 0;
856 return true;
857 }
858
859
860 bool isThumbBranchTarget() const {
861 if (!isImm()) return false;
862
863 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()))
864 return CE->getValue() % 2 == 0;
865 return true;
866 }
867
Mihai Popad36cbaa2013-07-03 09:21:44 +0000868 // checks whether this operand is an unsigned offset which fits is a field
869 // of specified width and scaled by a specific number of bits
870 template<unsigned width, unsigned scale>
871 bool isUnsignedOffset() const {
872 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000873 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000874 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
875 int64_t Val = CE->getValue();
876 int64_t Align = 1LL << scale;
877 int64_t Max = Align * ((1LL << width) - 1);
878 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
879 }
880 return false;
881 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000882 // checks whether this operand is an signed offset which fits is a field
883 // of specified width and scaled by a specific number of bits
884 template<unsigned width, unsigned scale>
885 bool isSignedOffset() const {
886 if (!isImm()) return false;
887 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
888 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
889 int64_t Val = CE->getValue();
890 int64_t Align = 1LL << scale;
891 int64_t Max = Align * ((1LL << (width-1)) - 1);
892 int64_t Min = -Align * (1LL << (width-1));
893 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
894 }
895 return false;
896 }
897
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000898 // checks whether this operand is a memory operand computed as an offset
899 // applied to PC. the offset may have 8 bits of magnitude and is represented
900 // with two bits of shift. textually it may be either [pc, #imm], #imm or
901 // relocable expression...
902 bool isThumbMemPC() const {
903 int64_t Val = 0;
904 if (isImm()) {
905 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
906 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
907 if (!CE) return false;
908 Val = CE->getValue();
909 }
910 else if (isMem()) {
911 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
912 if(Memory.BaseRegNum != ARM::PC) return false;
913 Val = Memory.OffsetImm->getValue();
914 }
915 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000916 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000917 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000918 bool isFPImm() const {
919 if (!isImm()) return false;
920 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
921 if (!CE) return false;
922 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
923 return Val != -1;
924 }
Sjoerd Meijer11794702017-04-03 14:50:04 +0000925
926 template<int64_t N, int64_t M>
927 bool isImmediate() const {
Jim Grosbachea231912011-12-22 22:19:05 +0000928 if (!isImm()) return false;
929 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
930 if (!CE) return false;
931 int64_t Value = CE->getValue();
Sjoerd Meijer11794702017-04-03 14:50:04 +0000932 return Value >= N && Value <= M;
933 }
934 template<int64_t N, int64_t M>
935 bool isImmediateS4() const {
936 if (!isImm()) return false;
937 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
938 if (!CE) return false;
939 int64_t Value = CE->getValue();
940 return ((Value & 3) == 0) && Value >= N && Value <= M;
941 }
942 bool isFBits16() const {
943 return isImmediate<0, 17>();
Jim Grosbachea231912011-12-22 22:19:05 +0000944 }
945 bool isFBits32() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +0000946 return isImmediate<1, 33>();
Jim Grosbachea231912011-12-22 22:19:05 +0000947 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000948 bool isImm8s4() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +0000949 return isImmediateS4<-1020, 1020>();
Jim Grosbach7db8d692011-09-08 22:07:06 +0000950 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000951 bool isImm0_1020s4() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +0000952 return isImmediateS4<0, 1020>();
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000953 }
954 bool isImm0_508s4() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +0000955 return isImmediateS4<0, 508>();
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000956 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000957 bool isImm0_508s4Neg() const {
958 if (!isImm()) return false;
959 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
960 if (!CE) return false;
961 int64_t Value = -CE->getValue();
962 // explicitly exclude zero. we want that to use the normal 0_508 version.
963 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
964 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000965 bool isImm0_4095Neg() const {
966 if (!isImm()) return false;
967 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
968 if (!CE) return false;
969 int64_t Value = -CE->getValue();
970 return Value > 0 && Value < 4096;
971 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000972 bool isImm0_7() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +0000973 return isImmediate<0, 7>();
Jim Grosbachd4b82492011-12-07 01:07:24 +0000974 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000975 bool isImm1_16() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +0000976 return isImmediate<1, 16>();
Jim Grosbach475c6db2011-07-25 23:09:14 +0000977 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000978 bool isImm1_32() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +0000979 return isImmediate<1, 32>();
Jim Grosbach801e0a32011-07-22 23:16:18 +0000980 }
Sjoerd Meijer11794702017-04-03 14:50:04 +0000981 bool isImm8_255() const {
982 return isImmediate<8, 255>();
Jim Grosbach975b6412011-07-13 20:10:10 +0000983 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000984 bool isImm256_65535Expr() const {
985 if (!isImm()) return false;
986 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
987 // If it's not a constant expression, it'll generate a fixup and be
988 // handled later.
989 if (!CE) return true;
990 int64_t Value = CE->getValue();
991 return Value >= 256 && Value < 65536;
992 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000993 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000994 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000995 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
996 // If it's not a constant expression, it'll generate a fixup and be
997 // handled later.
998 if (!CE) return true;
999 int64_t Value = CE->getValue();
1000 return Value >= 0 && Value < 65536;
1001 }
Jim Grosbachf1637842011-07-26 16:24:27 +00001002 bool isImm24bit() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001003 return isImmediate<0, 0xffffff + 1>();
Jim Grosbachf1637842011-07-26 16:24:27 +00001004 }
Jim Grosbach46dd4132011-08-17 21:51:27 +00001005 bool isImmThumbSR() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001006 return isImmediate<1, 33>();
Jim Grosbach46dd4132011-08-17 21:51:27 +00001007 }
Jim Grosbach27c1e252011-07-21 17:23:04 +00001008 bool isPKHLSLImm() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001009 return isImmediate<0, 32>();
Jim Grosbach27c1e252011-07-21 17:23:04 +00001010 }
1011 bool isPKHASRImm() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001012 return isImmediate<0, 33>();
Jim Grosbach27c1e252011-07-21 17:23:04 +00001013 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001014 bool isAdrLabel() const {
1015 // If we have an immediate that's not a constant, treat it as a label
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00001016 // reference needing a fixup.
1017 if (isImm() && !isa<MCConstantExpr>(getImm()))
1018 return true;
1019
1020 // If it is a constant, it must fit into a modified immediate encoding.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001021 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001022 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1023 if (!CE) return false;
1024 int64_t Value = CE->getValue();
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00001025 return (ARM_AM::getSOImmVal(Value) != -1 ||
Aaron Ballman3182ee92015-06-09 12:03:46 +00001026 ARM_AM::getSOImmVal(-Value) != -1);
Jim Grosbach30506252011-12-08 00:31:07 +00001027 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001028 bool isT2SOImm() const {
Peter Smithadde6672017-06-05 09:37:12 +00001029 // If we have an immediate that's not a constant, treat it as an expression
1030 // needing a fixup.
1031 if (isImm() && !isa<MCConstantExpr>(getImm())) {
1032 // We want to avoid matching :upper16: and :lower16: as we want these
1033 // expressions to match in isImm0_65535Expr()
1034 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(getImm());
1035 return (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
1036 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16));
1037 }
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001038 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001039 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1040 if (!CE) return false;
1041 int64_t Value = CE->getValue();
1042 return ARM_AM::getT2SOImmVal(Value) != -1;
1043 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001044 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001045 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001046 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1047 if (!CE) return false;
1048 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001049 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1050 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001051 }
Jim Grosbach30506252011-12-08 00:31:07 +00001052 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001053 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001054 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1055 if (!CE) return false;
1056 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001057 // Only use this when not representable as a plain so_imm.
1058 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1059 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001060 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001061 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001062 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001063 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1064 if (!CE) return false;
1065 int64_t Value = CE->getValue();
1066 return Value == 1 || Value == 0;
1067 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001068 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001069 bool isRegList() const { return Kind == k_RegisterList; }
1070 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1071 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001072 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001073 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001074 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001075 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001076 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1077 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1078 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1079 bool isRotImm() const { return Kind == k_RotateImmediate; }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001080 bool isModImm() const { return Kind == k_ModifiedImmediate; }
1081 bool isModImmNot() const {
1082 if (!isImm()) return false;
1083 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1084 if (!CE) return false;
1085 int64_t Value = CE->getValue();
1086 return ARM_AM::getSOImmVal(~Value) != -1;
1087 }
1088 bool isModImmNeg() const {
1089 if (!isImm()) return false;
1090 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1091 if (!CE) return false;
1092 int64_t Value = CE->getValue();
1093 return ARM_AM::getSOImmVal(Value) == -1 &&
1094 ARM_AM::getSOImmVal(-Value) != -1;
1095 }
Sanne Wouda2409c642017-03-21 14:59:17 +00001096 bool isThumbModImmNeg1_7() const {
1097 if (!isImm()) return false;
1098 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1099 if (!CE) return false;
1100 int32_t Value = -(int32_t)CE->getValue();
1101 return 0 < Value && Value < 8;
1102 }
1103 bool isThumbModImmNeg8_255() const {
1104 if (!isImm()) return false;
1105 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1106 if (!CE) return false;
1107 int32_t Value = -(int32_t)CE->getValue();
1108 return 7 < Value && Value < 256;
1109 }
Renato Golin3f126132016-05-12 21:22:31 +00001110 bool isConstantPoolImm() const { return Kind == k_ConstantPoolImmediate; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001111 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1112 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001113 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001114 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001115 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001116 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001117 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001118 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001119 // No offset of any kind.
Craig Topper062a2ba2014-04-25 05:30:21 +00001120 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001121 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001122 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001123 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001124 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001125 return false;
1126 // Base register must be PC.
1127 if (Memory.BaseRegNum != ARM::PC)
1128 return false;
1129 // Immediate offset in range [-4095, 4095].
1130 if (!Memory.OffsetImm) return true;
1131 int64_t Val = Memory.OffsetImm->getValue();
1132 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1133 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001134 bool isAlignedMemory() const {
1135 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001136 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001137 bool isAlignedMemoryNone() const {
1138 return isMemNoOffset(false, 0);
1139 }
1140 bool isDupAlignedMemoryNone() const {
1141 return isMemNoOffset(false, 0);
1142 }
1143 bool isAlignedMemory16() const {
1144 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1145 return true;
1146 return isMemNoOffset(false, 0);
1147 }
1148 bool isDupAlignedMemory16() const {
1149 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1150 return true;
1151 return isMemNoOffset(false, 0);
1152 }
1153 bool isAlignedMemory32() const {
1154 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1155 return true;
1156 return isMemNoOffset(false, 0);
1157 }
1158 bool isDupAlignedMemory32() const {
1159 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1160 return true;
1161 return isMemNoOffset(false, 0);
1162 }
1163 bool isAlignedMemory64() const {
1164 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1165 return true;
1166 return isMemNoOffset(false, 0);
1167 }
1168 bool isDupAlignedMemory64() const {
1169 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1170 return true;
1171 return isMemNoOffset(false, 0);
1172 }
1173 bool isAlignedMemory64or128() const {
1174 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1175 return true;
1176 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1177 return true;
1178 return isMemNoOffset(false, 0);
1179 }
1180 bool isDupAlignedMemory64or128() const {
1181 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1182 return true;
1183 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1184 return true;
1185 return isMemNoOffset(false, 0);
1186 }
1187 bool isAlignedMemory64or128or256() const {
1188 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1189 return true;
1190 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1191 return true;
1192 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1193 return true;
1194 return isMemNoOffset(false, 0);
1195 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001196 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001197 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001198 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001199 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001200 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001201 if (!Memory.OffsetImm) return true;
1202 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001203 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001204 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001205 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001206 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001207 // Immediate offset in range [-4095, 4095].
1208 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1209 if (!CE) return false;
1210 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001211 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001212 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001213 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001214 // If we have an immediate that's not a constant, treat it as a label
1215 // reference needing a fixup. If it is a constant, it's something else
1216 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001217 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001218 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001219 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001220 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001221 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001222 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001223 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001224 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001225 if (!Memory.OffsetImm) return true;
1226 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001227 // The #-0 offset is encoded as INT32_MIN, and we have to check
1228 // for this too.
1229 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001230 }
1231 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001232 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001233 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001234 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001235 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1236 // Immediate offset in range [-255, 255].
1237 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1238 if (!CE) return false;
1239 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001240 // Special case, #-0 is INT32_MIN.
1241 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001242 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001243 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001244 // If we have an immediate that's not a constant, treat it as a label
1245 // reference needing a fixup. If it is a constant, it's something else
1246 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001247 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001248 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001249 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001250 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001251 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001252 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001253 if (!Memory.OffsetImm) return true;
1254 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001255 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001256 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001257 }
Oliver Stannard65b85382016-01-25 10:26:26 +00001258 bool isAddrMode5FP16() const {
1259 // If we have an immediate that's not a constant, treat it as a label
1260 // reference needing a fixup. If it is a constant, it's something else
1261 // and we reject it.
1262 if (isImm() && !isa<MCConstantExpr>(getImm()))
1263 return true;
1264 if (!isMem() || Memory.Alignment != 0) return false;
1265 // Check for register offset.
1266 if (Memory.OffsetRegNum) return false;
1267 // Immediate offset in range [-510, 510] and a multiple of 2.
1268 if (!Memory.OffsetImm) return true;
1269 int64_t Val = Memory.OffsetImm->getValue();
1270 return (Val >= -510 && Val <= 510 && ((Val & 1) == 0)) || Val == INT32_MIN;
1271 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001272 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001273 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001274 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001275 return false;
1276 return true;
1277 }
1278 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001279 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001280 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1281 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001282 return false;
1283 return true;
1284 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001285 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001286 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001287 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001288 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001289 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001290 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001291 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Tim Northoveraa35bd22016-02-25 16:54:52 +00001292 Memory.Alignment != 0 || Memory.BaseRegNum == ARM::PC)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001293 return false;
1294 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001295 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001296 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001297 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001298 return false;
1299 return true;
1300 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001301 bool isMemThumbRR() const {
1302 // Thumb reg+reg addressing is simple. Just two registers, a base and
1303 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001304 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001305 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001306 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001307 return isARMLowRegister(Memory.BaseRegNum) &&
1308 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001309 }
1310 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001311 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001312 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001313 return false;
1314 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001315 if (!Memory.OffsetImm) return true;
1316 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001317 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1318 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001319 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001320 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001321 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001322 return false;
1323 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001324 if (!Memory.OffsetImm) return true;
1325 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001326 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1327 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001328 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001329 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001330 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001331 return false;
1332 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001333 if (!Memory.OffsetImm) return true;
1334 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001335 return Val >= 0 && Val <= 31;
1336 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001337 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001338 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001339 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001340 return false;
1341 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001342 if (!Memory.OffsetImm) return true;
1343 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001344 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001345 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001346 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001347 // If we have an immediate that's not a constant, treat it as a label
1348 // reference needing a fixup. If it is a constant, it's something else
1349 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001350 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001351 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001352 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001353 return false;
1354 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001355 if (!Memory.OffsetImm) return true;
1356 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001357 // Special case, #-0 is INT32_MIN.
1358 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001359 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001360 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001361 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001362 return false;
1363 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001364 if (!Memory.OffsetImm) return true;
1365 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001366 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1367 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001368 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001369 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001370 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001371 // Base reg of PC isn't allowed for these encodings.
1372 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001373 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001374 if (!Memory.OffsetImm) return true;
1375 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001376 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001377 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001378 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001379 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001380 return false;
1381 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001382 if (!Memory.OffsetImm) return true;
1383 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001384 return Val >= 0 && Val < 256;
1385 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001386 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001387 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001388 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001389 // Base reg of PC isn't allowed for these encodings.
1390 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001391 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001392 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001393 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001394 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001395 }
1396 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001397 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001398 return false;
1399 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001400 if (!Memory.OffsetImm) return true;
1401 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001402 return (Val >= 0 && Val < 4096);
1403 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001404 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001405 // If we have an immediate that's not a constant, treat it as a label
1406 // reference needing a fixup. If it is a constant, it's something else
1407 // and we reject it.
Renato Golin3f126132016-05-12 21:22:31 +00001408
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001409 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001410 return true;
1411
Chad Rosier41099832012-09-11 23:02:35 +00001412 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001413 return false;
1414 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001415 if (!Memory.OffsetImm) return true;
1416 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001417 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001418 }
Renato Golin3f126132016-05-12 21:22:31 +00001419 bool isConstPoolAsmImm() const {
1420 // Delay processing of Constant Pool Immediate, this will turn into
1421 // a constant. Match no other operand
1422 return (isConstantPoolImm());
1423 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001424 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001425 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001426 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1427 if (!CE) return false;
1428 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001429 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001430 }
Jim Grosbach93981412011-10-11 21:55:36 +00001431 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001432 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001433 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1434 if (!CE) return false;
1435 int64_t Val = CE->getValue();
1436 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1437 (Val == INT32_MIN);
1438 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001439
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001440 bool isMSRMask() const { return Kind == k_MSRMask; }
Tim Northoveree843ef2014-08-15 10:47:12 +00001441 bool isBankedReg() const { return Kind == k_BankedReg; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001442 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001443
Jim Grosbach741cd732011-10-17 22:26:03 +00001444 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001445 bool isSingleSpacedVectorList() const {
1446 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1447 }
1448 bool isDoubleSpacedVectorList() const {
1449 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1450 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001451 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001452 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001453 return VectorList.Count == 1;
1454 }
1455
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001456 bool isVecListDPair() const {
1457 if (!isSingleSpacedVectorList()) return false;
1458 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1459 .contains(VectorList.RegNum));
1460 }
1461
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001462 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001463 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001464 return VectorList.Count == 3;
1465 }
1466
Jim Grosbach846bcff2011-10-21 20:35:01 +00001467 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001468 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001469 return VectorList.Count == 4;
1470 }
1471
Jim Grosbache5307f92012-03-05 21:43:40 +00001472 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001473 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001474 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001475 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1476 .contains(VectorList.RegNum));
1477 }
1478
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001479 bool isVecListThreeQ() const {
1480 if (!isDoubleSpacedVectorList()) return false;
1481 return VectorList.Count == 3;
1482 }
1483
Jim Grosbach1e946a42012-01-24 00:43:12 +00001484 bool isVecListFourQ() const {
1485 if (!isDoubleSpacedVectorList()) return false;
1486 return VectorList.Count == 4;
1487 }
1488
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001489 bool isSingleSpacedVectorAllLanes() const {
1490 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1491 }
1492 bool isDoubleSpacedVectorAllLanes() const {
1493 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1494 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001495 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001496 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001497 return VectorList.Count == 1;
1498 }
1499
Jim Grosbach13a292c2012-03-06 22:01:44 +00001500 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001501 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001502 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1503 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001504 }
1505
Jim Grosbached428bc2012-03-06 23:10:38 +00001506 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001507 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001508 return VectorList.Count == 2;
1509 }
1510
Jim Grosbachb78403c2012-01-24 23:47:04 +00001511 bool isVecListThreeDAllLanes() const {
1512 if (!isSingleSpacedVectorAllLanes()) return false;
1513 return VectorList.Count == 3;
1514 }
1515
1516 bool isVecListThreeQAllLanes() const {
1517 if (!isDoubleSpacedVectorAllLanes()) return false;
1518 return VectorList.Count == 3;
1519 }
1520
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001521 bool isVecListFourDAllLanes() const {
1522 if (!isSingleSpacedVectorAllLanes()) return false;
1523 return VectorList.Count == 4;
1524 }
1525
1526 bool isVecListFourQAllLanes() const {
1527 if (!isDoubleSpacedVectorAllLanes()) return false;
1528 return VectorList.Count == 4;
1529 }
1530
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001531 bool isSingleSpacedVectorIndexed() const {
1532 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1533 }
1534 bool isDoubleSpacedVectorIndexed() const {
1535 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1536 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001537 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001538 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001539 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1540 }
1541
Jim Grosbachda511042011-12-14 23:35:06 +00001542 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001543 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001544 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1545 }
1546
1547 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001548 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001549 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1550 }
1551
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001552 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001553 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001554 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1555 }
1556
Jim Grosbachda511042011-12-14 23:35:06 +00001557 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001558 if (!isSingleSpacedVectorIndexed()) return false;
1559 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1560 }
1561
1562 bool isVecListTwoQWordIndexed() const {
1563 if (!isDoubleSpacedVectorIndexed()) return false;
1564 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1565 }
1566
1567 bool isVecListTwoQHWordIndexed() const {
1568 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001569 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1570 }
1571
1572 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001573 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001574 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1575 }
1576
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001577 bool isVecListThreeDByteIndexed() const {
1578 if (!isSingleSpacedVectorIndexed()) return false;
1579 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1580 }
1581
1582 bool isVecListThreeDHWordIndexed() const {
1583 if (!isSingleSpacedVectorIndexed()) return false;
1584 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1585 }
1586
1587 bool isVecListThreeQWordIndexed() const {
1588 if (!isDoubleSpacedVectorIndexed()) return false;
1589 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1590 }
1591
1592 bool isVecListThreeQHWordIndexed() const {
1593 if (!isDoubleSpacedVectorIndexed()) return false;
1594 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1595 }
1596
1597 bool isVecListThreeDWordIndexed() const {
1598 if (!isSingleSpacedVectorIndexed()) return false;
1599 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1600 }
1601
Jim Grosbach14952a02012-01-24 18:37:25 +00001602 bool isVecListFourDByteIndexed() const {
1603 if (!isSingleSpacedVectorIndexed()) return false;
1604 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1605 }
1606
1607 bool isVecListFourDHWordIndexed() const {
1608 if (!isSingleSpacedVectorIndexed()) return false;
1609 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1610 }
1611
1612 bool isVecListFourQWordIndexed() const {
1613 if (!isDoubleSpacedVectorIndexed()) return false;
1614 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1615 }
1616
1617 bool isVecListFourQHWordIndexed() const {
1618 if (!isDoubleSpacedVectorIndexed()) return false;
1619 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1620 }
1621
1622 bool isVecListFourDWordIndexed() const {
1623 if (!isSingleSpacedVectorIndexed()) return false;
1624 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1625 }
1626
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001627 bool isVectorIndex8() const {
1628 if (Kind != k_VectorIndex) return false;
1629 return VectorIndex.Val < 8;
1630 }
1631 bool isVectorIndex16() const {
1632 if (Kind != k_VectorIndex) return false;
1633 return VectorIndex.Val < 4;
1634 }
1635 bool isVectorIndex32() const {
1636 if (Kind != k_VectorIndex) return false;
1637 return VectorIndex.Val < 2;
1638 }
1639
Jim Grosbach741cd732011-10-17 22:26:03 +00001640 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001641 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001642 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1643 // Must be a constant.
1644 if (!CE) return false;
1645 int64_t Value = CE->getValue();
1646 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1647 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001648 return Value >= 0 && Value < 256;
1649 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001650
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001651 bool isNEONi16splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001652 if (isNEONByteReplicate(2))
1653 return false; // Leave that for bytes replication and forbid by default.
1654 if (!isImm())
1655 return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001656 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1657 // Must be a constant.
1658 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001659 unsigned Value = CE->getValue();
1660 return ARM_AM::isNEONi16splat(Value);
1661 }
1662
1663 bool isNEONi16splatNot() const {
1664 if (!isImm())
1665 return false;
1666 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1667 // Must be a constant.
1668 if (!CE) return false;
1669 unsigned Value = CE->getValue();
1670 return ARM_AM::isNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001671 }
1672
Jim Grosbach8211c052011-10-18 00:22:00 +00001673 bool isNEONi32splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001674 if (isNEONByteReplicate(4))
1675 return false; // Leave that for bytes replication and forbid by default.
1676 if (!isImm())
1677 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001678 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1679 // Must be a constant.
1680 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001681 unsigned Value = CE->getValue();
1682 return ARM_AM::isNEONi32splat(Value);
1683 }
1684
1685 bool isNEONi32splatNot() const {
1686 if (!isImm())
1687 return false;
1688 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1689 // Must be a constant.
1690 if (!CE) return false;
1691 unsigned Value = CE->getValue();
1692 return ARM_AM::isNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00001693 }
1694
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001695 bool isNEONByteReplicate(unsigned NumBytes) const {
1696 if (!isImm())
1697 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001698 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1699 // Must be a constant.
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001700 if (!CE)
1701 return false;
1702 int64_t Value = CE->getValue();
1703 if (!Value)
1704 return false; // Don't bother with zero.
1705
1706 unsigned char B = Value & 0xff;
1707 for (unsigned i = 1; i < NumBytes; ++i) {
1708 Value >>= 8;
1709 if ((Value & 0xff) != B)
1710 return false;
1711 }
1712 return true;
1713 }
1714 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); }
1715 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); }
1716 bool isNEONi32vmov() const {
1717 if (isNEONByteReplicate(4))
1718 return false; // Let it to be classified as byte-replicate case.
1719 if (!isImm())
1720 return false;
1721 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1722 // Must be a constant.
1723 if (!CE)
1724 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001725 int64_t Value = CE->getValue();
1726 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1727 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001728 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach8211c052011-10-18 00:22:00 +00001729 return (Value >= 0 && Value < 256) ||
1730 (Value >= 0x0100 && Value <= 0xff00) ||
1731 (Value >= 0x010000 && Value <= 0xff0000) ||
1732 (Value >= 0x01000000 && Value <= 0xff000000) ||
1733 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1734 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1735 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001736 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001737 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001738 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1739 // Must be a constant.
1740 if (!CE) return false;
1741 int64_t Value = ~CE->getValue();
1742 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1743 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001744 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach045b6c72011-12-19 23:51:07 +00001745 return (Value >= 0 && Value < 256) ||
1746 (Value >= 0x0100 && Value <= 0xff00) ||
1747 (Value >= 0x010000 && Value <= 0xff0000) ||
1748 (Value >= 0x01000000 && Value <= 0xff000000) ||
1749 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1750 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1751 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001752
Jim Grosbache4454e02011-10-18 16:18:11 +00001753 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001754 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001755 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1756 // Must be a constant.
1757 if (!CE) return false;
1758 uint64_t Value = CE->getValue();
1759 // i64 value with each byte being either 0 or 0xff.
Tim Northover6003fb52016-07-14 17:04:34 +00001760 for (unsigned i = 0; i < 8; ++i, Value >>= 8)
Jim Grosbache4454e02011-10-18 16:18:11 +00001761 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1762 return true;
1763 }
1764
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001765 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001766 // Add as immediates when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +00001767 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001768 Inst.addOperand(MCOperand::createImm(0));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001769 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +00001770 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001771 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001772 Inst.addOperand(MCOperand::createExpr(Expr));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001773 }
1774
Tim Northover3e036172016-07-11 22:29:37 +00001775 void addARMBranchTargetOperands(MCInst &Inst, unsigned N) const {
1776 assert(N == 1 && "Invalid number of operands!");
1777 addExpr(Inst, getImm());
1778 }
1779
1780 void addThumbBranchTargetOperands(MCInst &Inst, unsigned N) const {
1781 assert(N == 1 && "Invalid number of operands!");
1782 addExpr(Inst, getImm());
1783 }
1784
Daniel Dunbard8042b72010-08-11 06:36:53 +00001785 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001786 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001787 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001788 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
Jim Grosbache9119e42015-05-13 18:37:00 +00001789 Inst.addOperand(MCOperand::createReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001790 }
1791
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001792 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1793 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001794 Inst.addOperand(MCOperand::createImm(getCoproc()));
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001795 }
1796
Jim Grosbach48399582011-10-12 17:34:41 +00001797 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1798 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001799 Inst.addOperand(MCOperand::createImm(getCoproc()));
Jim Grosbach48399582011-10-12 17:34:41 +00001800 }
1801
1802 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1803 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001804 Inst.addOperand(MCOperand::createImm(CoprocOption.Val));
Jim Grosbach48399582011-10-12 17:34:41 +00001805 }
1806
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001807 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1808 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001809 Inst.addOperand(MCOperand::createImm(ITMask.Mask));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001810 }
1811
1812 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1813 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001814 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001815 }
1816
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001817 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1818 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001819 Inst.addOperand(MCOperand::createReg(getReg()));
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001820 }
1821
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001822 void addRegOperands(MCInst &Inst, unsigned N) const {
1823 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001824 Inst.addOperand(MCOperand::createReg(getReg()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001825 }
1826
Jim Grosbachac798e12011-07-25 20:49:51 +00001827 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001828 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001829 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001830 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001831 Inst.addOperand(MCOperand::createReg(RegShiftedReg.SrcReg));
1832 Inst.addOperand(MCOperand::createReg(RegShiftedReg.ShiftReg));
1833 Inst.addOperand(MCOperand::createImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001834 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001835 }
1836
Jim Grosbachac798e12011-07-25 20:49:51 +00001837 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001838 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001839 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001840 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001841 Inst.addOperand(MCOperand::createReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001842 // Shift of #32 is encoded as 0 where permitted
1843 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Jim Grosbache9119e42015-05-13 18:37:00 +00001844 Inst.addOperand(MCOperand::createImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001845 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001846 }
1847
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001848 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001849 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001850 Inst.addOperand(MCOperand::createImm((ShifterImm.isASR << 5) |
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001851 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001852 }
1853
Bill Wendling8d2aa032010-11-08 23:49:57 +00001854 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001855 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001856 const SmallVectorImpl<unsigned> &RegList = getRegList();
1857 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001858 I = RegList.begin(), E = RegList.end(); I != E; ++I)
Jim Grosbache9119e42015-05-13 18:37:00 +00001859 Inst.addOperand(MCOperand::createReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001860 }
1861
Bill Wendling9898ac92010-11-17 04:32:08 +00001862 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1863 addRegListOperands(Inst, N);
1864 }
1865
1866 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1867 addRegListOperands(Inst, N);
1868 }
1869
Jim Grosbach833b9d32011-07-27 20:15:40 +00001870 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1871 assert(N == 1 && "Invalid number of operands!");
1872 // Encoded as val>>3. The printer handles display as 8, 16, 24.
Jim Grosbache9119e42015-05-13 18:37:00 +00001873 Inst.addOperand(MCOperand::createImm(RotImm.Imm >> 3));
Jim Grosbach833b9d32011-07-27 20:15:40 +00001874 }
1875
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001876 void addModImmOperands(MCInst &Inst, unsigned N) const {
1877 assert(N == 1 && "Invalid number of operands!");
1878
1879 // Support for fixups (MCFixup)
1880 if (isImm())
1881 return addImmOperands(Inst, N);
1882
Jim Grosbache9119e42015-05-13 18:37:00 +00001883 Inst.addOperand(MCOperand::createImm(ModImm.Bits | (ModImm.Rot << 7)));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001884 }
1885
1886 void addModImmNotOperands(MCInst &Inst, unsigned N) const {
1887 assert(N == 1 && "Invalid number of operands!");
1888 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1889 uint32_t Enc = ARM_AM::getSOImmVal(~CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001890 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001891 }
1892
1893 void addModImmNegOperands(MCInst &Inst, unsigned N) const {
1894 assert(N == 1 && "Invalid number of operands!");
1895 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1896 uint32_t Enc = ARM_AM::getSOImmVal(-CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001897 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001898 }
1899
Sanne Wouda2409c642017-03-21 14:59:17 +00001900 void addThumbModImmNeg8_255Operands(MCInst &Inst, unsigned N) const {
1901 assert(N == 1 && "Invalid number of operands!");
1902 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1903 uint32_t Val = -CE->getValue();
1904 Inst.addOperand(MCOperand::createImm(Val));
1905 }
1906
1907 void addThumbModImmNeg1_7Operands(MCInst &Inst, unsigned N) const {
1908 assert(N == 1 && "Invalid number of operands!");
1909 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1910 uint32_t Val = -CE->getValue();
1911 Inst.addOperand(MCOperand::createImm(Val));
1912 }
1913
Jim Grosbach864b6092011-07-28 21:34:26 +00001914 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1915 assert(N == 1 && "Invalid number of operands!");
1916 // Munge the lsb/width into a bitfield mask.
1917 unsigned lsb = Bitfield.LSB;
1918 unsigned width = Bitfield.Width;
1919 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1920 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1921 (32 - (lsb + width)));
Jim Grosbache9119e42015-05-13 18:37:00 +00001922 Inst.addOperand(MCOperand::createImm(Mask));
Jim Grosbach864b6092011-07-28 21:34:26 +00001923 }
1924
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001925 void addImmOperands(MCInst &Inst, unsigned N) const {
1926 assert(N == 1 && "Invalid number of operands!");
1927 addExpr(Inst, getImm());
1928 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001929
Jim Grosbachea231912011-12-22 22:19:05 +00001930 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1931 assert(N == 1 && "Invalid number of operands!");
1932 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001933 Inst.addOperand(MCOperand::createImm(16 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001934 }
1935
1936 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1937 assert(N == 1 && "Invalid number of operands!");
1938 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001939 Inst.addOperand(MCOperand::createImm(32 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001940 }
1941
Jim Grosbache7fbce72011-10-03 23:38:36 +00001942 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1943 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001944 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1945 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
Jim Grosbache9119e42015-05-13 18:37:00 +00001946 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001947 }
1948
Jim Grosbach7db8d692011-09-08 22:07:06 +00001949 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1950 assert(N == 1 && "Invalid number of operands!");
1951 // FIXME: We really want to scale the value here, but the LDRD/STRD
1952 // instruction don't encode operands that way yet.
1953 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001954 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Jim Grosbach7db8d692011-09-08 22:07:06 +00001955 }
1956
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001957 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1958 assert(N == 1 && "Invalid number of operands!");
1959 // The immediate is scaled by four in the encoding and is stored
1960 // in the MCInst as such. Lop off the low two bits here.
1961 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001962 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001963 }
1964
Jim Grosbach930f2f62012-04-05 20:57:13 +00001965 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1966 assert(N == 1 && "Invalid number of operands!");
1967 // The immediate is scaled by four in the encoding and is stored
1968 // in the MCInst as such. Lop off the low two bits here.
1969 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001970 Inst.addOperand(MCOperand::createImm(-(CE->getValue() / 4)));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001971 }
1972
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001973 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1974 assert(N == 1 && "Invalid number of operands!");
1975 // The immediate is scaled by four in the encoding and is stored
1976 // in the MCInst as such. Lop off the low two bits here.
1977 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001978 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001979 }
1980
Jim Grosbach475c6db2011-07-25 23:09:14 +00001981 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1982 assert(N == 1 && "Invalid number of operands!");
1983 // The constant encodes as the immediate-1, and we store in the instruction
1984 // the bits as encoded, so subtract off one here.
1985 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001986 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach475c6db2011-07-25 23:09:14 +00001987 }
1988
Jim Grosbach801e0a32011-07-22 23:16:18 +00001989 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1990 assert(N == 1 && "Invalid number of operands!");
1991 // The constant encodes as the immediate-1, and we store in the instruction
1992 // the bits as encoded, so subtract off one here.
1993 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001994 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach801e0a32011-07-22 23:16:18 +00001995 }
1996
Jim Grosbach46dd4132011-08-17 21:51:27 +00001997 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1998 assert(N == 1 && "Invalid number of operands!");
1999 // The constant encodes as the immediate, except for 32, which encodes as
2000 // zero.
2001 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2002 unsigned Imm = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002003 Inst.addOperand(MCOperand::createImm((Imm == 32 ? 0 : Imm)));
Jim Grosbach46dd4132011-08-17 21:51:27 +00002004 }
2005
Jim Grosbach27c1e252011-07-21 17:23:04 +00002006 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
2007 assert(N == 1 && "Invalid number of operands!");
2008 // An ASR value of 32 encodes as 0, so that's how we want to add it to
2009 // the instruction as well.
2010 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2011 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002012 Inst.addOperand(MCOperand::createImm(Val == 32 ? 0 : Val));
Jim Grosbach27c1e252011-07-21 17:23:04 +00002013 }
2014
Jim Grosbachb009a872011-10-28 22:36:30 +00002015 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
2016 assert(N == 1 && "Invalid number of operands!");
2017 // The operand is actually a t2_so_imm, but we have its bitwise
2018 // negation in the assembly source, so twiddle it here.
2019 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Sanne Wouda2409c642017-03-21 14:59:17 +00002020 Inst.addOperand(MCOperand::createImm(~(uint32_t)CE->getValue()));
Jim Grosbachb009a872011-10-28 22:36:30 +00002021 }
2022
Jim Grosbach30506252011-12-08 00:31:07 +00002023 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
2024 assert(N == 1 && "Invalid number of operands!");
2025 // The operand is actually a t2_so_imm, but we have its
2026 // negation in the assembly source, so twiddle it here.
2027 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Sanne Wouda2409c642017-03-21 14:59:17 +00002028 Inst.addOperand(MCOperand::createImm(-(uint32_t)CE->getValue()));
Jim Grosbach30506252011-12-08 00:31:07 +00002029 }
2030
Jim Grosbach930f2f62012-04-05 20:57:13 +00002031 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
2032 assert(N == 1 && "Invalid number of operands!");
2033 // The operand is actually an imm0_4095, but we have its
2034 // negation in the assembly source, so twiddle it here.
2035 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002036 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach930f2f62012-04-05 20:57:13 +00002037 }
2038
Mihai Popad36cbaa2013-07-03 09:21:44 +00002039 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
2040 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002041 Inst.addOperand(MCOperand::createImm(CE->getValue() >> 2));
Mihai Popad36cbaa2013-07-03 09:21:44 +00002042 return;
2043 }
2044
2045 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
2046 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002047 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popad36cbaa2013-07-03 09:21:44 +00002048 }
2049
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002050 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
2051 assert(N == 1 && "Invalid number of operands!");
2052 if (isImm()) {
2053 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2054 if (CE) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002055 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002056 return;
2057 }
2058
2059 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
Renato Golin3f126132016-05-12 21:22:31 +00002060
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002061 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002062 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002063 return;
2064 }
2065
2066 assert(isMem() && "Unknown value type!");
2067 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002068 Inst.addOperand(MCOperand::createImm(Memory.OffsetImm->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002069 }
2070
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002071 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
2072 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002073 Inst.addOperand(MCOperand::createImm(unsigned(getMemBarrierOpt())));
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002074 }
2075
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002076 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
2077 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002078 Inst.addOperand(MCOperand::createImm(unsigned(getInstSyncBarrierOpt())));
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002079 }
2080
Jim Grosbachd3595712011-08-03 23:50:40 +00002081 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
2082 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002083 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00002084 }
2085
Jim Grosbach94298a92012-01-18 22:46:46 +00002086 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
2087 assert(N == 1 && "Invalid number of operands!");
2088 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002089 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach94298a92012-01-18 22:46:46 +00002090 }
2091
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002092 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
2093 assert(N == 1 && "Invalid number of operands!");
2094 assert(isImm() && "Not an immediate!");
2095
2096 // If we have an immediate that's not a constant, treat it as a label
2097 // reference needing a fixup.
2098 if (!isa<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002099 Inst.addOperand(MCOperand::createExpr(getImm()));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002100 return;
2101 }
2102
2103 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2104 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002105 Inst.addOperand(MCOperand::createImm(Val));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002106 }
2107
Jim Grosbacha95ec992011-10-11 17:29:55 +00002108 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
2109 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002110 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2111 Inst.addOperand(MCOperand::createImm(Memory.Alignment));
Jim Grosbacha95ec992011-10-11 17:29:55 +00002112 }
2113
Kevin Enderby488f20b2014-04-10 20:18:58 +00002114 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2115 addAlignedMemoryOperands(Inst, N);
2116 }
2117
2118 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2119 addAlignedMemoryOperands(Inst, N);
2120 }
2121
2122 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2123 addAlignedMemoryOperands(Inst, N);
2124 }
2125
2126 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2127 addAlignedMemoryOperands(Inst, N);
2128 }
2129
2130 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2131 addAlignedMemoryOperands(Inst, N);
2132 }
2133
2134 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2135 addAlignedMemoryOperands(Inst, N);
2136 }
2137
2138 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2139 addAlignedMemoryOperands(Inst, N);
2140 }
2141
2142 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2143 addAlignedMemoryOperands(Inst, N);
2144 }
2145
2146 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2147 addAlignedMemoryOperands(Inst, N);
2148 }
2149
2150 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2151 addAlignedMemoryOperands(Inst, N);
2152 }
2153
2154 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2155 addAlignedMemoryOperands(Inst, N);
2156 }
2157
Jim Grosbachd3595712011-08-03 23:50:40 +00002158 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2159 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002160 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2161 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002162 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2163 // Special case for #-0
2164 if (Val == INT32_MIN) Val = 0;
2165 if (Val < 0) Val = -Val;
2166 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2167 } else {
2168 // For register offset, we encode the shift type and negation flag
2169 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002170 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2171 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002172 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002173 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2174 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2175 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002176 }
2177
Jim Grosbachcd17c122011-08-04 23:01:30 +00002178 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2179 assert(N == 2 && "Invalid number of operands!");
2180 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2181 assert(CE && "non-constant AM2OffsetImm operand!");
2182 int32_t Val = CE->getValue();
2183 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2184 // Special case for #-0
2185 if (Val == INT32_MIN) Val = 0;
2186 if (Val < 0) Val = -Val;
2187 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
Jim Grosbache9119e42015-05-13 18:37:00 +00002188 Inst.addOperand(MCOperand::createReg(0));
2189 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachcd17c122011-08-04 23:01:30 +00002190 }
2191
Jim Grosbach5b96b802011-08-10 20:29:19 +00002192 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2193 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002194 // If we have an immediate that's not a constant, treat it as a label
2195 // reference needing a fixup. If it is a constant, it's something else
2196 // and we reject it.
2197 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002198 Inst.addOperand(MCOperand::createExpr(getImm()));
2199 Inst.addOperand(MCOperand::createReg(0));
2200 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002201 return;
2202 }
2203
Jim Grosbach871dff72011-10-11 15:59:20 +00002204 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2205 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002206 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2207 // Special case for #-0
2208 if (Val == INT32_MIN) Val = 0;
2209 if (Val < 0) Val = -Val;
2210 Val = ARM_AM::getAM3Opc(AddSub, Val);
2211 } else {
2212 // For register offset, we encode the shift type and negation flag
2213 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002214 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002215 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002216 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2217 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2218 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002219 }
2220
2221 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2222 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002223 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002224 int32_t Val =
2225 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
Jim Grosbache9119e42015-05-13 18:37:00 +00002226 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2227 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002228 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002229 }
2230
2231 // Constant offset.
2232 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2233 int32_t Val = CE->getValue();
2234 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2235 // Special case for #-0
2236 if (Val == INT32_MIN) Val = 0;
2237 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002238 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002239 Inst.addOperand(MCOperand::createReg(0));
2240 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002241 }
2242
Jim Grosbachd3595712011-08-03 23:50:40 +00002243 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2244 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002245 // If we have an immediate that's not a constant, treat it as a label
2246 // reference needing a fixup. If it is a constant, it's something else
2247 // and we reject it.
2248 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002249 Inst.addOperand(MCOperand::createExpr(getImm()));
2250 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002251 return;
2252 }
2253
Jim Grosbachd3595712011-08-03 23:50:40 +00002254 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002255 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002256 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2257 // Special case for #-0
2258 if (Val == INT32_MIN) Val = 0;
2259 if (Val < 0) Val = -Val;
2260 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002261 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2262 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002263 }
2264
Oliver Stannard65b85382016-01-25 10:26:26 +00002265 void addAddrMode5FP16Operands(MCInst &Inst, unsigned N) const {
2266 assert(N == 2 && "Invalid number of operands!");
2267 // If we have an immediate that's not a constant, treat it as a label
2268 // reference needing a fixup. If it is a constant, it's something else
2269 // and we reject it.
2270 if (isImm()) {
2271 Inst.addOperand(MCOperand::createExpr(getImm()));
2272 Inst.addOperand(MCOperand::createImm(0));
2273 return;
2274 }
2275
2276 // The lower bit is always zero and as such is not encoded.
2277 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 2 : 0;
2278 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2279 // Special case for #-0
2280 if (Val == INT32_MIN) Val = 0;
2281 if (Val < 0) Val = -Val;
2282 Val = ARM_AM::getAM5FP16Opc(AddSub, Val);
2283 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2284 Inst.addOperand(MCOperand::createImm(Val));
2285 }
2286
Jim Grosbach7db8d692011-09-08 22:07:06 +00002287 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2288 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002289 // If we have an immediate that's not a constant, treat it as a label
2290 // reference needing a fixup. If it is a constant, it's something else
2291 // and we reject it.
2292 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002293 Inst.addOperand(MCOperand::createExpr(getImm()));
2294 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002295 return;
2296 }
2297
Jim Grosbach871dff72011-10-11 15:59:20 +00002298 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002299 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2300 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002301 }
2302
Jim Grosbacha05627e2011-09-09 18:37:27 +00002303 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2304 assert(N == 2 && "Invalid number of operands!");
2305 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002306 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002307 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2308 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002309 }
2310
Jim Grosbachd3595712011-08-03 23:50:40 +00002311 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2312 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002313 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002314 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2315 Inst.addOperand(MCOperand::createImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002316 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002317
Jim Grosbach2392c532011-09-07 23:39:14 +00002318 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2319 addMemImm8OffsetOperands(Inst, N);
2320 }
2321
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002322 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002323 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002324 }
2325
2326 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2327 assert(N == 2 && "Invalid number of operands!");
2328 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002329 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002330 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002331 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002332 return;
2333 }
2334
2335 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002336 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002337 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2338 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002339 }
2340
Jim Grosbachd3595712011-08-03 23:50:40 +00002341 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2342 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002343 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002344 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002345 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002346 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach95466ce2011-08-08 20:59:31 +00002347 return;
2348 }
2349
2350 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002351 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002352 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2353 Inst.addOperand(MCOperand::createImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002354 }
Bill Wendling811c9362010-11-30 07:44:32 +00002355
Renato Golin3f126132016-05-12 21:22:31 +00002356 void addConstPoolAsmImmOperands(MCInst &Inst, unsigned N) const {
2357 assert(N == 1 && "Invalid number of operands!");
2358 // This is container for the immediate that we will create the constant
2359 // pool from
2360 addExpr(Inst, getConstantPoolImm());
2361 return;
2362 }
2363
Jim Grosbach05541f42011-09-19 22:21:13 +00002364 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2365 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002366 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2367 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002368 }
2369
2370 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2371 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002372 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2373 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002374 }
2375
Jim Grosbachd3595712011-08-03 23:50:40 +00002376 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2377 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002378 unsigned Val =
2379 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2380 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbache9119e42015-05-13 18:37:00 +00002381 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2382 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2383 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachd3595712011-08-03 23:50:40 +00002384 }
2385
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002386 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2387 assert(N == 3 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002388 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2389 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2390 Inst.addOperand(MCOperand::createImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002391 }
2392
Jim Grosbachd3595712011-08-03 23:50:40 +00002393 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2394 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002395 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2396 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002397 }
2398
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002399 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2400 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002401 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002402 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2403 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002404 }
2405
Jim Grosbach26d35872011-08-19 18:55:51 +00002406 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2407 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002408 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002409 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2410 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach26d35872011-08-19 18:55:51 +00002411 }
2412
Jim Grosbacha32c7532011-08-19 18:49:59 +00002413 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2414 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002415 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002416 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2417 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002418 }
2419
Jim Grosbach23983d62011-08-19 18:13:48 +00002420 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2421 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002422 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002423 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2424 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach23983d62011-08-19 18:13:48 +00002425 }
2426
Jim Grosbachd3595712011-08-03 23:50:40 +00002427 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2428 assert(N == 1 && "Invalid number of operands!");
2429 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2430 assert(CE && "non-constant post-idx-imm8 operand!");
2431 int Imm = CE->getValue();
2432 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002433 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002434 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002435 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbachd3595712011-08-03 23:50:40 +00002436 }
2437
Jim Grosbach93981412011-10-11 21:55:36 +00002438 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2439 assert(N == 1 && "Invalid number of operands!");
2440 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2441 assert(CE && "non-constant post-idx-imm8s4 operand!");
2442 int Imm = CE->getValue();
2443 bool isAdd = Imm >= 0;
2444 if (Imm == INT32_MIN) Imm = 0;
2445 // Immediate is scaled by 4.
2446 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002447 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach93981412011-10-11 21:55:36 +00002448 }
2449
Jim Grosbachd3595712011-08-03 23:50:40 +00002450 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2451 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002452 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2453 Inst.addOperand(MCOperand::createImm(PostIdxReg.isAdd));
Jim Grosbachc320c852011-08-05 21:28:30 +00002454 }
2455
2456 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2457 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002458 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002459 // The sign, shift type, and shift amount are encoded in a single operand
2460 // using the AM2 encoding helpers.
2461 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2462 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2463 PostIdxReg.ShiftTy);
Jim Grosbache9119e42015-05-13 18:37:00 +00002464 Inst.addOperand(MCOperand::createImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002465 }
2466
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002467 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2468 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002469 Inst.addOperand(MCOperand::createImm(unsigned(getMSRMask())));
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002470 }
2471
Tim Northoveree843ef2014-08-15 10:47:12 +00002472 void addBankedRegOperands(MCInst &Inst, unsigned N) const {
2473 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002474 Inst.addOperand(MCOperand::createImm(unsigned(getBankedReg())));
Tim Northoveree843ef2014-08-15 10:47:12 +00002475 }
2476
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002477 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2478 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002479 Inst.addOperand(MCOperand::createImm(unsigned(getProcIFlags())));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002480 }
2481
Jim Grosbach182b6a02011-11-29 23:51:09 +00002482 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002483 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002484 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002485 }
2486
Jim Grosbach04945c42011-12-02 00:35:16 +00002487 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2488 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002489 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
2490 Inst.addOperand(MCOperand::createImm(VectorList.LaneIndex));
Jim Grosbach04945c42011-12-02 00:35:16 +00002491 }
2492
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002493 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2494 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002495 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002496 }
2497
2498 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2499 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002500 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002501 }
2502
2503 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2504 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002505 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002506 }
2507
Jim Grosbach741cd732011-10-17 22:26:03 +00002508 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2509 assert(N == 1 && "Invalid number of operands!");
2510 // The immediate encodes the type of constant as well as the value.
2511 // Mask in that this is an i8 splat.
2512 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002513 Inst.addOperand(MCOperand::createImm(CE->getValue() | 0xe00));
Jim Grosbach741cd732011-10-17 22:26:03 +00002514 }
2515
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002516 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2517 assert(N == 1 && "Invalid number of operands!");
2518 // The immediate encodes the type of constant as well as the value.
2519 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2520 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002521 Value = ARM_AM::encodeNEONi16splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002522 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002523 }
2524
2525 void addNEONi16splatNotOperands(MCInst &Inst, unsigned N) const {
2526 assert(N == 1 && "Invalid number of operands!");
2527 // The immediate encodes the type of constant as well as the value.
2528 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2529 unsigned Value = CE->getValue();
2530 Value = ARM_AM::encodeNEONi16splat(~Value & 0xffff);
Jim Grosbache9119e42015-05-13 18:37:00 +00002531 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002532 }
2533
Jim Grosbach8211c052011-10-18 00:22:00 +00002534 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2535 assert(N == 1 && "Invalid number of operands!");
2536 // The immediate encodes the type of constant as well as the value.
2537 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2538 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002539 Value = ARM_AM::encodeNEONi32splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002540 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002541 }
2542
2543 void addNEONi32splatNotOperands(MCInst &Inst, unsigned N) const {
2544 assert(N == 1 && "Invalid number of operands!");
2545 // The immediate encodes the type of constant as well as the value.
2546 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2547 unsigned Value = CE->getValue();
2548 Value = ARM_AM::encodeNEONi32splat(~Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002549 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002550 }
2551
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002552 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const {
2553 assert(N == 1 && "Invalid number of operands!");
2554 // The immediate encodes the type of constant as well as the value.
2555 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2556 unsigned Value = CE->getValue();
2557 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2558 Inst.getOpcode() == ARM::VMOVv16i8) &&
2559 "All vmvn instructions that wants to replicate non-zero byte "
2560 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2561 unsigned B = ((~Value) & 0xff);
2562 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002563 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002564 }
Jim Grosbach8211c052011-10-18 00:22:00 +00002565 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2566 assert(N == 1 && "Invalid number of operands!");
2567 // The immediate encodes the type of constant as well as the value.
2568 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2569 unsigned Value = CE->getValue();
2570 if (Value >= 256 && Value <= 0xffff)
2571 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2572 else if (Value > 0xffff && Value <= 0xffffff)
2573 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2574 else if (Value > 0xffffff)
2575 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002576 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002577 }
2578
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002579 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const {
2580 assert(N == 1 && "Invalid number of operands!");
2581 // The immediate encodes the type of constant as well as the value.
2582 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2583 unsigned Value = CE->getValue();
2584 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2585 Inst.getOpcode() == ARM::VMOVv16i8) &&
2586 "All instructions that wants to replicate non-zero byte "
2587 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2588 unsigned B = Value & 0xff;
2589 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002590 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002591 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00002592 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2593 assert(N == 1 && "Invalid number of operands!");
2594 // The immediate encodes the type of constant as well as the value.
2595 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2596 unsigned Value = ~CE->getValue();
2597 if (Value >= 256 && Value <= 0xffff)
2598 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2599 else if (Value > 0xffff && Value <= 0xffffff)
2600 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2601 else if (Value > 0xffffff)
2602 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002603 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach045b6c72011-12-19 23:51:07 +00002604 }
2605
Jim Grosbache4454e02011-10-18 16:18:11 +00002606 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2607 assert(N == 1 && "Invalid number of operands!");
2608 // The immediate encodes the type of constant as well as the value.
2609 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2610 uint64_t Value = CE->getValue();
2611 unsigned Imm = 0;
2612 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2613 Imm |= (Value & 1) << i;
2614 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002615 Inst.addOperand(MCOperand::createImm(Imm | 0x1e00));
Jim Grosbache4454e02011-10-18 16:18:11 +00002616 }
2617
Craig Topperca7e3e52014-03-10 03:19:03 +00002618 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002619
David Blaikie960ea3f2014-06-08 16:18:35 +00002620 static std::unique_ptr<ARMOperand> CreateITMask(unsigned Mask, SMLoc S) {
2621 auto Op = make_unique<ARMOperand>(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002622 Op->ITMask.Mask = Mask;
2623 Op->StartLoc = S;
2624 Op->EndLoc = S;
2625 return Op;
2626 }
2627
David Blaikie960ea3f2014-06-08 16:18:35 +00002628 static std::unique_ptr<ARMOperand> CreateCondCode(ARMCC::CondCodes CC,
2629 SMLoc S) {
2630 auto Op = make_unique<ARMOperand>(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002631 Op->CC.Val = CC;
2632 Op->StartLoc = S;
2633 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002634 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002635 }
2636
David Blaikie960ea3f2014-06-08 16:18:35 +00002637 static std::unique_ptr<ARMOperand> CreateCoprocNum(unsigned CopVal, SMLoc S) {
2638 auto Op = make_unique<ARMOperand>(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002639 Op->Cop.Val = CopVal;
2640 Op->StartLoc = S;
2641 Op->EndLoc = S;
2642 return Op;
2643 }
2644
David Blaikie960ea3f2014-06-08 16:18:35 +00002645 static std::unique_ptr<ARMOperand> CreateCoprocReg(unsigned CopVal, SMLoc S) {
2646 auto Op = make_unique<ARMOperand>(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002647 Op->Cop.Val = CopVal;
2648 Op->StartLoc = S;
2649 Op->EndLoc = S;
2650 return Op;
2651 }
2652
David Blaikie960ea3f2014-06-08 16:18:35 +00002653 static std::unique_ptr<ARMOperand> CreateCoprocOption(unsigned Val, SMLoc S,
2654 SMLoc E) {
2655 auto Op = make_unique<ARMOperand>(k_CoprocOption);
Jim Grosbach48399582011-10-12 17:34:41 +00002656 Op->Cop.Val = Val;
2657 Op->StartLoc = S;
2658 Op->EndLoc = E;
2659 return Op;
2660 }
2661
David Blaikie960ea3f2014-06-08 16:18:35 +00002662 static std::unique_ptr<ARMOperand> CreateCCOut(unsigned RegNum, SMLoc S) {
2663 auto Op = make_unique<ARMOperand>(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002664 Op->Reg.RegNum = RegNum;
2665 Op->StartLoc = S;
2666 Op->EndLoc = S;
2667 return Op;
2668 }
2669
David Blaikie960ea3f2014-06-08 16:18:35 +00002670 static std::unique_ptr<ARMOperand> CreateToken(StringRef Str, SMLoc S) {
2671 auto Op = make_unique<ARMOperand>(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002672 Op->Tok.Data = Str.data();
2673 Op->Tok.Length = Str.size();
2674 Op->StartLoc = S;
2675 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002676 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002677 }
2678
David Blaikie960ea3f2014-06-08 16:18:35 +00002679 static std::unique_ptr<ARMOperand> CreateReg(unsigned RegNum, SMLoc S,
2680 SMLoc E) {
2681 auto Op = make_unique<ARMOperand>(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002682 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002683 Op->StartLoc = S;
2684 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002685 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002686 }
2687
David Blaikie960ea3f2014-06-08 16:18:35 +00002688 static std::unique_ptr<ARMOperand>
2689 CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2690 unsigned ShiftReg, unsigned ShiftImm, SMLoc S,
2691 SMLoc E) {
2692 auto Op = make_unique<ARMOperand>(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002693 Op->RegShiftedReg.ShiftTy = ShTy;
2694 Op->RegShiftedReg.SrcReg = SrcReg;
2695 Op->RegShiftedReg.ShiftReg = ShiftReg;
2696 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002697 Op->StartLoc = S;
2698 Op->EndLoc = E;
2699 return Op;
2700 }
2701
David Blaikie960ea3f2014-06-08 16:18:35 +00002702 static std::unique_ptr<ARMOperand>
2703 CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2704 unsigned ShiftImm, SMLoc S, SMLoc E) {
2705 auto Op = make_unique<ARMOperand>(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002706 Op->RegShiftedImm.ShiftTy = ShTy;
2707 Op->RegShiftedImm.SrcReg = SrcReg;
2708 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002709 Op->StartLoc = S;
2710 Op->EndLoc = E;
2711 return Op;
2712 }
2713
David Blaikie960ea3f2014-06-08 16:18:35 +00002714 static std::unique_ptr<ARMOperand> CreateShifterImm(bool isASR, unsigned Imm,
2715 SMLoc S, SMLoc E) {
2716 auto Op = make_unique<ARMOperand>(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002717 Op->ShifterImm.isASR = isASR;
2718 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002719 Op->StartLoc = S;
2720 Op->EndLoc = E;
2721 return Op;
2722 }
2723
David Blaikie960ea3f2014-06-08 16:18:35 +00002724 static std::unique_ptr<ARMOperand> CreateRotImm(unsigned Imm, SMLoc S,
2725 SMLoc E) {
2726 auto Op = make_unique<ARMOperand>(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002727 Op->RotImm.Imm = Imm;
2728 Op->StartLoc = S;
2729 Op->EndLoc = E;
2730 return Op;
2731 }
2732
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002733 static std::unique_ptr<ARMOperand> CreateModImm(unsigned Bits, unsigned Rot,
2734 SMLoc S, SMLoc E) {
2735 auto Op = make_unique<ARMOperand>(k_ModifiedImmediate);
2736 Op->ModImm.Bits = Bits;
2737 Op->ModImm.Rot = Rot;
2738 Op->StartLoc = S;
2739 Op->EndLoc = E;
2740 return Op;
2741 }
2742
David Blaikie960ea3f2014-06-08 16:18:35 +00002743 static std::unique_ptr<ARMOperand>
Renato Golin3f126132016-05-12 21:22:31 +00002744 CreateConstantPoolImm(const MCExpr *Val, SMLoc S, SMLoc E) {
2745 auto Op = make_unique<ARMOperand>(k_ConstantPoolImmediate);
2746 Op->Imm.Val = Val;
2747 Op->StartLoc = S;
2748 Op->EndLoc = E;
2749 return Op;
2750 }
2751
2752 static std::unique_ptr<ARMOperand>
David Blaikie960ea3f2014-06-08 16:18:35 +00002753 CreateBitfield(unsigned LSB, unsigned Width, SMLoc S, SMLoc E) {
2754 auto Op = make_unique<ARMOperand>(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002755 Op->Bitfield.LSB = LSB;
2756 Op->Bitfield.Width = Width;
2757 Op->StartLoc = S;
2758 Op->EndLoc = E;
2759 return Op;
2760 }
2761
David Blaikie960ea3f2014-06-08 16:18:35 +00002762 static std::unique_ptr<ARMOperand>
2763 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002764 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002765 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002766 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002767
Chad Rosierfa705ee2013-07-01 20:49:23 +00002768 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002769 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002770 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002771 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002772 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002773
Chad Rosierfa705ee2013-07-01 20:49:23 +00002774 // Sort based on the register encoding values.
2775 array_pod_sort(Regs.begin(), Regs.end());
2776
David Blaikie960ea3f2014-06-08 16:18:35 +00002777 auto Op = make_unique<ARMOperand>(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002778 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002779 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002780 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002781 Op->StartLoc = StartLoc;
2782 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002783 return Op;
2784 }
2785
David Blaikie960ea3f2014-06-08 16:18:35 +00002786 static std::unique_ptr<ARMOperand> CreateVectorList(unsigned RegNum,
2787 unsigned Count,
2788 bool isDoubleSpaced,
2789 SMLoc S, SMLoc E) {
2790 auto Op = make_unique<ARMOperand>(k_VectorList);
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002791 Op->VectorList.RegNum = RegNum;
2792 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002793 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002794 Op->StartLoc = S;
2795 Op->EndLoc = E;
2796 return Op;
2797 }
2798
David Blaikie960ea3f2014-06-08 16:18:35 +00002799 static std::unique_ptr<ARMOperand>
2800 CreateVectorListAllLanes(unsigned RegNum, unsigned Count, bool isDoubleSpaced,
2801 SMLoc S, SMLoc E) {
2802 auto Op = make_unique<ARMOperand>(k_VectorListAllLanes);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002803 Op->VectorList.RegNum = RegNum;
2804 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002805 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002806 Op->StartLoc = S;
2807 Op->EndLoc = E;
2808 return Op;
2809 }
2810
David Blaikie960ea3f2014-06-08 16:18:35 +00002811 static std::unique_ptr<ARMOperand>
2812 CreateVectorListIndexed(unsigned RegNum, unsigned Count, unsigned Index,
2813 bool isDoubleSpaced, SMLoc S, SMLoc E) {
2814 auto Op = make_unique<ARMOperand>(k_VectorListIndexed);
Jim Grosbach04945c42011-12-02 00:35:16 +00002815 Op->VectorList.RegNum = RegNum;
2816 Op->VectorList.Count = Count;
2817 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002818 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002819 Op->StartLoc = S;
2820 Op->EndLoc = E;
2821 return Op;
2822 }
2823
David Blaikie960ea3f2014-06-08 16:18:35 +00002824 static std::unique_ptr<ARMOperand>
2825 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
2826 auto Op = make_unique<ARMOperand>(k_VectorIndex);
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002827 Op->VectorIndex.Val = Idx;
2828 Op->StartLoc = S;
2829 Op->EndLoc = E;
2830 return Op;
2831 }
2832
David Blaikie960ea3f2014-06-08 16:18:35 +00002833 static std::unique_ptr<ARMOperand> CreateImm(const MCExpr *Val, SMLoc S,
2834 SMLoc E) {
2835 auto Op = make_unique<ARMOperand>(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002836 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002837 Op->StartLoc = S;
2838 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002839 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002840 }
2841
David Blaikie960ea3f2014-06-08 16:18:35 +00002842 static std::unique_ptr<ARMOperand>
2843 CreateMem(unsigned BaseRegNum, const MCConstantExpr *OffsetImm,
2844 unsigned OffsetRegNum, ARM_AM::ShiftOpc ShiftType,
2845 unsigned ShiftImm, unsigned Alignment, bool isNegative, SMLoc S,
2846 SMLoc E, SMLoc AlignmentLoc = SMLoc()) {
2847 auto Op = make_unique<ARMOperand>(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002848 Op->Memory.BaseRegNum = BaseRegNum;
2849 Op->Memory.OffsetImm = OffsetImm;
2850 Op->Memory.OffsetRegNum = OffsetRegNum;
2851 Op->Memory.ShiftType = ShiftType;
2852 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002853 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002854 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002855 Op->StartLoc = S;
2856 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00002857 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00002858 return Op;
2859 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002860
David Blaikie960ea3f2014-06-08 16:18:35 +00002861 static std::unique_ptr<ARMOperand>
2862 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy,
2863 unsigned ShiftImm, SMLoc S, SMLoc E) {
2864 auto Op = make_unique<ARMOperand>(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002865 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002866 Op->PostIdxReg.isAdd = isAdd;
2867 Op->PostIdxReg.ShiftTy = ShiftTy;
2868 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002869 Op->StartLoc = S;
2870 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002871 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002872 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002873
David Blaikie960ea3f2014-06-08 16:18:35 +00002874 static std::unique_ptr<ARMOperand> CreateMemBarrierOpt(ARM_MB::MemBOpt Opt,
2875 SMLoc S) {
2876 auto Op = make_unique<ARMOperand>(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002877 Op->MBOpt.Val = Opt;
2878 Op->StartLoc = S;
2879 Op->EndLoc = S;
2880 return Op;
2881 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002882
David Blaikie960ea3f2014-06-08 16:18:35 +00002883 static std::unique_ptr<ARMOperand>
2884 CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, SMLoc S) {
2885 auto Op = make_unique<ARMOperand>(k_InstSyncBarrierOpt);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002886 Op->ISBOpt.Val = Opt;
2887 Op->StartLoc = S;
2888 Op->EndLoc = S;
2889 return Op;
2890 }
2891
David Blaikie960ea3f2014-06-08 16:18:35 +00002892 static std::unique_ptr<ARMOperand> CreateProcIFlags(ARM_PROC::IFlags IFlags,
2893 SMLoc S) {
2894 auto Op = make_unique<ARMOperand>(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002895 Op->IFlags.Val = IFlags;
2896 Op->StartLoc = S;
2897 Op->EndLoc = S;
2898 return Op;
2899 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002900
David Blaikie960ea3f2014-06-08 16:18:35 +00002901 static std::unique_ptr<ARMOperand> CreateMSRMask(unsigned MMask, SMLoc S) {
2902 auto Op = make_unique<ARMOperand>(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002903 Op->MMask.Val = MMask;
2904 Op->StartLoc = S;
2905 Op->EndLoc = S;
2906 return Op;
2907 }
Tim Northoveree843ef2014-08-15 10:47:12 +00002908
2909 static std::unique_ptr<ARMOperand> CreateBankedReg(unsigned Reg, SMLoc S) {
2910 auto Op = make_unique<ARMOperand>(k_BankedReg);
2911 Op->BankedReg.Val = Reg;
2912 Op->StartLoc = S;
2913 Op->EndLoc = S;
2914 return Op;
2915 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002916};
2917
2918} // end anonymous namespace.
2919
Jim Grosbach602aa902011-07-13 15:34:57 +00002920void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002921 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002922 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002923 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002924 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002925 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002926 OS << "<ccout " << getReg() << ">";
2927 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002928 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002929 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002930 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2931 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2932 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002933 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2934 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2935 break;
2936 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002937 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002938 OS << "<coprocessor number: " << getCoproc() << ">";
2939 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002940 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002941 OS << "<coprocessor register: " << getCoproc() << ">";
2942 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002943 case k_CoprocOption:
2944 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2945 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002946 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002947 OS << "<mask: " << getMSRMask() << ">";
2948 break;
Tim Northoveree843ef2014-08-15 10:47:12 +00002949 case k_BankedReg:
2950 OS << "<banked reg: " << getBankedReg() << ">";
2951 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002952 case k_Immediate:
Rafael Espindolaf4a13652015-05-27 13:05:42 +00002953 OS << *getImm();
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002954 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002955 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002956 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002957 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002958 case k_InstSyncBarrierOpt:
2959 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2960 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002961 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002962 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002963 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002964 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002965 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002966 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002967 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2968 << PostIdxReg.RegNum;
2969 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2970 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2971 << PostIdxReg.ShiftImm;
2972 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002973 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002974 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002975 OS << "<ARM_PROC::";
2976 unsigned IFlags = getProcIFlags();
2977 for (int i=2; i >= 0; --i)
2978 if (IFlags & (1 << i))
2979 OS << ARM_PROC::IFlagsToString(1 << i);
2980 OS << ">";
2981 break;
2982 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002983 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002984 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002985 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002986 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002987 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2988 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002989 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002990 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002991 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002992 << RegShiftedReg.SrcReg << " "
2993 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2994 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002995 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002996 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002997 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002998 << RegShiftedImm.SrcReg << " "
2999 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
3000 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00003001 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003002 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00003003 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
3004 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00003005 case k_ModifiedImmediate:
3006 OS << "<mod_imm #" << ModImm.Bits << ", #"
3007 << ModImm.Rot << ")>";
3008 break;
Renato Golin3f126132016-05-12 21:22:31 +00003009 case k_ConstantPoolImmediate:
3010 OS << "<constant_pool_imm #" << *getConstantPoolImm();
3011 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003012 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00003013 OS << "<bitfield " << "lsb: " << Bitfield.LSB
3014 << ", width: " << Bitfield.Width << ">";
3015 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003016 case k_RegisterList:
3017 case k_DPRRegisterList:
3018 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00003019 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00003020
Bill Wendlingbed94652010-11-09 23:28:44 +00003021 const SmallVectorImpl<unsigned> &RegList = getRegList();
3022 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00003023 I = RegList.begin(), E = RegList.end(); I != E; ) {
3024 OS << *I;
3025 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00003026 }
3027
3028 OS << ">";
3029 break;
3030 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003031 case k_VectorList:
3032 OS << "<vector_list " << VectorList.Count << " * "
3033 << VectorList.RegNum << ">";
3034 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003035 case k_VectorListAllLanes:
3036 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
3037 << VectorList.RegNum << ">";
3038 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003039 case k_VectorListIndexed:
3040 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
3041 << VectorList.Count << " * " << VectorList.RegNum << ">";
3042 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003043 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003044 OS << "'" << getToken() << "'";
3045 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003046 case k_VectorIndex:
3047 OS << "<vectorindex " << getVectorIndex() << ">";
3048 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003049 }
3050}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00003051
3052/// @name Auto-generated Match Functions
3053/// {
3054
3055static unsigned MatchRegisterName(StringRef Name);
3056
3057/// }
3058
Bob Wilsonfb0bd042011-02-03 21:46:10 +00003059bool ARMAsmParser::ParseRegister(unsigned &RegNo,
3060 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003061 const AsmToken &Tok = getParser().getTok();
3062 StartLoc = Tok.getLoc();
3063 EndLoc = Tok.getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003064 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00003065
3066 return (RegNo == (unsigned)-1);
3067}
3068
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003069/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00003070/// and if it is a register name the token is eaten and the register number is
3071/// returned. Otherwise return -1.
3072///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003073int ARMAsmParser::tryParseRegister() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003074 MCAsmParser &Parser = getParser();
Chris Lattner44e5981c2010-10-30 04:09:10 +00003075 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00003076 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00003077
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003078 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00003079 unsigned RegNum = MatchRegisterName(lowerCase);
3080 if (!RegNum) {
3081 RegNum = StringSwitch<unsigned>(lowerCase)
3082 .Case("r13", ARM::SP)
3083 .Case("r14", ARM::LR)
3084 .Case("r15", ARM::PC)
3085 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00003086 // Additional register name aliases for 'gas' compatibility.
3087 .Case("a1", ARM::R0)
3088 .Case("a2", ARM::R1)
3089 .Case("a3", ARM::R2)
3090 .Case("a4", ARM::R3)
3091 .Case("v1", ARM::R4)
3092 .Case("v2", ARM::R5)
3093 .Case("v3", ARM::R6)
3094 .Case("v4", ARM::R7)
3095 .Case("v5", ARM::R8)
3096 .Case("v6", ARM::R9)
3097 .Case("v7", ARM::R10)
3098 .Case("v8", ARM::R11)
3099 .Case("sb", ARM::R9)
3100 .Case("sl", ARM::R10)
3101 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00003102 .Default(0);
3103 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00003104 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00003105 // Check for aliases registered via .req. Canonicalize to lower case.
3106 // That's more consistent since register names are case insensitive, and
3107 // it's how the original entry was passed in from MC/MCParser/AsmParser.
3108 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00003109 // If no match, return failure.
3110 if (Entry == RegisterReqs.end())
3111 return -1;
3112 Parser.Lex(); // Eat identifier token.
3113 return Entry->getValue();
3114 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00003115
Oliver Stannard9e89d8c2014-11-05 12:06:39 +00003116 // Some FPUs only have 16 D registers, so D16-D31 are invalid
3117 if (hasD16() && RegNum >= ARM::D16 && RegNum <= ARM::D31)
3118 return -1;
3119
Chris Lattner44e5981c2010-10-30 04:09:10 +00003120 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003121
Chris Lattner44e5981c2010-10-30 04:09:10 +00003122 return RegNum;
3123}
Jim Grosbach99710a82010-11-01 16:44:21 +00003124
Jim Grosbachbb24c592011-07-13 18:49:30 +00003125// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
3126// If a recoverable error occurs, return 1. If an irrecoverable error
3127// occurs, return -1. An irrecoverable error is one where tokens have been
3128// consumed in the process of trying to parse the shifter (i.e., when it is
3129// indeed a shifter operand, but malformed).
David Blaikie960ea3f2014-06-08 16:18:35 +00003130int ARMAsmParser::tryParseShiftRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003131 MCAsmParser &Parser = getParser();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003132 SMLoc S = Parser.getTok().getLoc();
3133 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00003134 if (Tok.isNot(AsmToken::Identifier))
3135 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003136
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003137 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003138 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00003139 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003140 .Case("lsl", ARM_AM::lsl)
3141 .Case("lsr", ARM_AM::lsr)
3142 .Case("asr", ARM_AM::asr)
3143 .Case("ror", ARM_AM::ror)
3144 .Case("rrx", ARM_AM::rrx)
3145 .Default(ARM_AM::no_shift);
3146
3147 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00003148 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003149
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003150 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003151
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003152 // The source register for the shift has already been added to the
3153 // operand list, so we need to pop it off and combine it into the shifted
3154 // register operand instead.
David Blaikie960ea3f2014-06-08 16:18:35 +00003155 std::unique_ptr<ARMOperand> PrevOp(
3156 (ARMOperand *)Operands.pop_back_val().release());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003157 if (!PrevOp->isReg())
3158 return Error(PrevOp->getStartLoc(), "shift must be of a register");
3159 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003160
3161 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003162 int64_t Imm = 0;
3163 int ShiftReg = 0;
3164 if (ShiftTy == ARM_AM::rrx) {
3165 // RRX Doesn't have an explicit shift amount. The encoder expects
3166 // the shift register to be the same as the source register. Seems odd,
3167 // but OK.
3168 ShiftReg = SrcReg;
3169 } else {
3170 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003171 if (Parser.getTok().is(AsmToken::Hash) ||
3172 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003173 Parser.Lex(); // Eat hash.
3174 SMLoc ImmLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00003175 const MCExpr *ShiftExpr = nullptr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003176 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003177 Error(ImmLoc, "invalid immediate shift value");
3178 return -1;
3179 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003180 // The expression must be evaluatable as an immediate.
3181 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00003182 if (!CE) {
3183 Error(ImmLoc, "invalid immediate shift value");
3184 return -1;
3185 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003186 // Range check the immediate.
3187 // lsl, ror: 0 <= imm <= 31
3188 // lsr, asr: 0 <= imm <= 32
3189 Imm = CE->getValue();
3190 if (Imm < 0 ||
3191 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
3192 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003193 Error(ImmLoc, "immediate shift value out of range");
3194 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003195 }
Jim Grosbach21488b82011-12-22 17:37:00 +00003196 // shift by zero is a nop. Always send it through as lsl.
3197 // ('as' compatibility)
3198 if (Imm == 0)
3199 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003200 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003201 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003202 EndLoc = Parser.getTok().getEndLoc();
3203 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00003204 if (ShiftReg == -1) {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003205 Error(L, "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003206 return -1;
3207 }
3208 } else {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003209 Error(Parser.getTok().getLoc(),
3210 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003211 return -1;
3212 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003213 }
3214
Owen Andersonb595ed02011-07-21 18:54:16 +00003215 if (ShiftReg && ShiftTy != ARM_AM::rrx)
3216 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00003217 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003218 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00003219 else
3220 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003221 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003222
Jim Grosbachbb24c592011-07-13 18:49:30 +00003223 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003224}
3225
3226
Bill Wendling2063b842010-11-18 23:43:05 +00003227/// Try to parse a register name. The token must be an Identifier when called.
3228/// If it's a register, an AsmOperand is created. Another AsmOperand is created
3229/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003230///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003231/// TODO this is likely to change to allow different register types and or to
3232/// parse for a specific register type.
David Blaikie960ea3f2014-06-08 16:18:35 +00003233bool ARMAsmParser::tryParseRegisterWithWriteBack(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003234 MCAsmParser &Parser = getParser();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003235 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003236 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003237 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003238 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003239
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003240 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3241 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003242
Chris Lattner44e5981c2010-10-30 04:09:10 +00003243 const AsmToken &ExclaimTok = Parser.getTok();
3244 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003245 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3246 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003247 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003248 return false;
3249 }
3250
3251 // Also check for an index operand. This is only legal for vector registers,
3252 // but that'll get caught OK in operand matching, so we don't need to
3253 // explicitly filter everything else out here.
3254 if (Parser.getTok().is(AsmToken::LBrac)) {
3255 SMLoc SIdx = Parser.getTok().getLoc();
3256 Parser.Lex(); // Eat left bracket token.
3257
3258 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003259 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003260 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003261 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003262 if (!MCE)
3263 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003264
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003265 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003266 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003267
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003268 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003269 Parser.Lex(); // Eat right bracket token.
3270
3271 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3272 SIdx, E,
3273 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003274 }
3275
Bill Wendling2063b842010-11-18 23:43:05 +00003276 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003277}
3278
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003279/// MatchCoprocessorOperandName - Try to parse an coprocessor related
Renato Golinac561c32014-06-26 13:10:53 +00003280/// instruction with a symbolic operand name.
3281/// We accept "crN" syntax for GAS compatibility.
3282/// <operand-name> ::= <prefix><number>
3283/// If CoprocOp is 'c', then:
3284/// <prefix> ::= c | cr
3285/// If CoprocOp is 'p', then :
3286/// <prefix> ::= p
3287/// <number> ::= integer in range [0, 15]
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003288static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003289 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3290 // but efficient.
Renato Golinac561c32014-06-26 13:10:53 +00003291 if (Name.size() < 2 || Name[0] != CoprocOp)
3292 return -1;
3293 Name = (Name[1] == 'r') ? Name.drop_front(2) : Name.drop_front();
3294
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003295 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003296 default: return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003297 case 1:
3298 switch (Name[0]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003299 default: return -1;
3300 case '0': return 0;
3301 case '1': return 1;
3302 case '2': return 2;
3303 case '3': return 3;
3304 case '4': return 4;
3305 case '5': return 5;
3306 case '6': return 6;
3307 case '7': return 7;
3308 case '8': return 8;
3309 case '9': return 9;
3310 }
Renato Golinac561c32014-06-26 13:10:53 +00003311 case 2:
3312 if (Name[0] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003313 return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003314 switch (Name[1]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003315 default: return -1;
Renato Golinbc0b0372014-08-04 23:21:56 +00003316 // CP10 and CP11 are VFP/NEON and so vector instructions should be used.
3317 // However, old cores (v5/v6) did use them in that way.
3318 case '0': return 10;
3319 case '1': return 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003320 case '2': return 12;
3321 case '3': return 13;
3322 case '4': return 14;
3323 case '5': return 15;
3324 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003325 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003326}
3327
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003328/// parseITCondCode - Try to parse a condition code for an IT instruction.
Alex Bradbury58eba092016-11-01 16:32:05 +00003329OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003330ARMAsmParser::parseITCondCode(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003331 MCAsmParser &Parser = getParser();
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003332 SMLoc S = Parser.getTok().getLoc();
3333 const AsmToken &Tok = Parser.getTok();
3334 if (!Tok.is(AsmToken::Identifier))
3335 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003336 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003337 .Case("eq", ARMCC::EQ)
3338 .Case("ne", ARMCC::NE)
3339 .Case("hs", ARMCC::HS)
3340 .Case("cs", ARMCC::HS)
3341 .Case("lo", ARMCC::LO)
3342 .Case("cc", ARMCC::LO)
3343 .Case("mi", ARMCC::MI)
3344 .Case("pl", ARMCC::PL)
3345 .Case("vs", ARMCC::VS)
3346 .Case("vc", ARMCC::VC)
3347 .Case("hi", ARMCC::HI)
3348 .Case("ls", ARMCC::LS)
3349 .Case("ge", ARMCC::GE)
3350 .Case("lt", ARMCC::LT)
3351 .Case("gt", ARMCC::GT)
3352 .Case("le", ARMCC::LE)
3353 .Case("al", ARMCC::AL)
3354 .Default(~0U);
3355 if (CC == ~0U)
3356 return MatchOperand_NoMatch;
3357 Parser.Lex(); // Eat the token.
3358
3359 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3360
3361 return MatchOperand_Success;
3362}
3363
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003364/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003365/// token must be an Identifier when called, and if it is a coprocessor
3366/// number, the token is eaten and the operand is added to the operand list.
Alex Bradbury58eba092016-11-01 16:32:05 +00003367OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003368ARMAsmParser::parseCoprocNumOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003369 MCAsmParser &Parser = getParser();
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003370 SMLoc S = Parser.getTok().getLoc();
3371 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003372 if (Tok.isNot(AsmToken::Identifier))
3373 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003374
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003375 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003376 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003377 return MatchOperand_NoMatch;
Renato Golinbc0b0372014-08-04 23:21:56 +00003378 // ARMv7 and v8 don't allow cp10/cp11 due to VFP/NEON specific instructions
3379 if ((hasV7Ops() || hasV8Ops()) && (Num == 10 || Num == 11))
3380 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003381
3382 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003383 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003384 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003385}
3386
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003387/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003388/// token must be an Identifier when called, and if it is a coprocessor
3389/// number, the token is eaten and the operand is added to the operand list.
Alex Bradbury58eba092016-11-01 16:32:05 +00003390OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003391ARMAsmParser::parseCoprocRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003392 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003393 SMLoc S = Parser.getTok().getLoc();
3394 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003395 if (Tok.isNot(AsmToken::Identifier))
3396 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003397
3398 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3399 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003400 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003401
3402 Parser.Lex(); // Eat identifier token.
3403 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003404 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003405}
3406
Jim Grosbach48399582011-10-12 17:34:41 +00003407/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3408/// coproc_option : '{' imm0_255 '}'
Alex Bradbury58eba092016-11-01 16:32:05 +00003409OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003410ARMAsmParser::parseCoprocOptionOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003411 MCAsmParser &Parser = getParser();
Jim Grosbach48399582011-10-12 17:34:41 +00003412 SMLoc S = Parser.getTok().getLoc();
3413
3414 // If this isn't a '{', this isn't a coprocessor immediate operand.
3415 if (Parser.getTok().isNot(AsmToken::LCurly))
3416 return MatchOperand_NoMatch;
3417 Parser.Lex(); // Eat the '{'
3418
3419 const MCExpr *Expr;
3420 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003421 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003422 Error(Loc, "illegal expression");
3423 return MatchOperand_ParseFail;
3424 }
3425 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3426 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3427 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3428 return MatchOperand_ParseFail;
3429 }
3430 int Val = CE->getValue();
3431
3432 // Check for and consume the closing '}'
3433 if (Parser.getTok().isNot(AsmToken::RCurly))
3434 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003435 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003436 Parser.Lex(); // Eat the '}'
3437
3438 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3439 return MatchOperand_Success;
3440}
3441
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003442// For register list parsing, we need to map from raw GPR register numbering
3443// to the enumeration values. The enumeration values aren't sorted by
3444// register number due to our using "sp", "lr" and "pc" as canonical names.
3445static unsigned getNextRegister(unsigned Reg) {
3446 // If this is a GPR, we need to do it manually, otherwise we can rely
3447 // on the sort ordering of the enumeration since the other reg-classes
3448 // are sane.
3449 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3450 return Reg + 1;
3451 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003452 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003453 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3454 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3455 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3456 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3457 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3458 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3459 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3460 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3461 }
3462}
3463
Jim Grosbach85a23432011-11-11 21:27:40 +00003464// Return the low-subreg of a given Q register.
3465static unsigned getDRegFromQReg(unsigned QReg) {
3466 switch (QReg) {
3467 default: llvm_unreachable("expected a Q register!");
3468 case ARM::Q0: return ARM::D0;
3469 case ARM::Q1: return ARM::D2;
3470 case ARM::Q2: return ARM::D4;
3471 case ARM::Q3: return ARM::D6;
3472 case ARM::Q4: return ARM::D8;
3473 case ARM::Q5: return ARM::D10;
3474 case ARM::Q6: return ARM::D12;
3475 case ARM::Q7: return ARM::D14;
3476 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003477 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003478 case ARM::Q10: return ARM::D20;
3479 case ARM::Q11: return ARM::D22;
3480 case ARM::Q12: return ARM::D24;
3481 case ARM::Q13: return ARM::D26;
3482 case ARM::Q14: return ARM::D28;
3483 case ARM::Q15: return ARM::D30;
3484 }
3485}
3486
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003487/// Parse a register list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003488bool ARMAsmParser::parseRegisterList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003489 MCAsmParser &Parser = getParser();
Nirav Dave0a392a82016-11-02 16:22:51 +00003490 if (Parser.getTok().isNot(AsmToken::LCurly))
3491 return TokError("Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003492 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003493 Parser.Lex(); // Eat '{' token.
3494 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003495
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003496 // Check the first register in the list to see what register class
3497 // this is a list of.
3498 int Reg = tryParseRegister();
3499 if (Reg == -1)
3500 return Error(RegLoc, "register expected");
3501
Jim Grosbach85a23432011-11-11 21:27:40 +00003502 // The reglist instructions have at most 16 registers, so reserve
3503 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003504 int EReg = 0;
3505 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003506
3507 // Allow Q regs and just interpret them as the two D sub-registers.
3508 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3509 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003510 EReg = MRI->getEncodingValue(Reg);
3511 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003512 ++Reg;
3513 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003514 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003515 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3516 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3517 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3518 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3519 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3520 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3521 else
3522 return Error(RegLoc, "invalid register in register list");
3523
Jim Grosbach85a23432011-11-11 21:27:40 +00003524 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003525 EReg = MRI->getEncodingValue(Reg);
3526 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003527
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003528 // This starts immediately after the first register token in the list,
3529 // so we can see either a comma or a minus (range separator) as a legal
3530 // next token.
3531 while (Parser.getTok().is(AsmToken::Comma) ||
3532 Parser.getTok().is(AsmToken::Minus)) {
3533 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003534 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003535 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003536 int EndReg = tryParseRegister();
3537 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003538 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003539 // Allow Q regs and just interpret them as the two D sub-registers.
3540 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3541 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003542 // If the register is the same as the start reg, there's nothing
3543 // more to do.
3544 if (Reg == EndReg)
3545 continue;
3546 // The register must be in the same register class as the first.
3547 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003548 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003549 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003550 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003551 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003552
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003553 // Add all the registers in the range to the register list.
3554 while (Reg != EndReg) {
3555 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003556 EReg = MRI->getEncodingValue(Reg);
3557 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003558 }
3559 continue;
3560 }
3561 Parser.Lex(); // Eat the comma.
3562 RegLoc = Parser.getTok().getLoc();
3563 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003564 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003565 Reg = tryParseRegister();
3566 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003567 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003568 // Allow Q regs and just interpret them as the two D sub-registers.
3569 bool isQReg = false;
3570 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3571 Reg = getDRegFromQReg(Reg);
3572 isQReg = true;
3573 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003574 // The register must be in the same register class as the first.
3575 if (!RC->contains(Reg))
3576 return Error(RegLoc, "invalid register in register list");
3577 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003578 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003579 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3580 Warning(RegLoc, "register list not in ascending order");
3581 else
3582 return Error(RegLoc, "register list not in ascending order");
3583 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003584 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003585 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3586 ") in register list");
3587 continue;
3588 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003589 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003590 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3591 Reg != OldReg + 1)
3592 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003593 EReg = MRI->getEncodingValue(Reg);
3594 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3595 if (isQReg) {
3596 EReg = MRI->getEncodingValue(++Reg);
3597 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3598 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003599 }
3600
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003601 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003602 return Error(Parser.getTok().getLoc(), "'}' expected");
3603 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003604 Parser.Lex(); // Eat '}' token.
3605
Jim Grosbach18bf3632011-12-13 21:48:29 +00003606 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003607 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003608
3609 // The ARM system instruction variants for LDM/STM have a '^' token here.
3610 if (Parser.getTok().is(AsmToken::Caret)) {
3611 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3612 Parser.Lex(); // Eat '^' token.
3613 }
3614
Bill Wendling2063b842010-11-18 23:43:05 +00003615 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003616}
3617
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003618// Helper function to parse the lane index for vector lists.
Alex Bradbury58eba092016-11-01 16:32:05 +00003619OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003620parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003621 MCAsmParser &Parser = getParser();
Jim Grosbach04945c42011-12-02 00:35:16 +00003622 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003623 if (Parser.getTok().is(AsmToken::LBrac)) {
3624 Parser.Lex(); // Eat the '['.
3625 if (Parser.getTok().is(AsmToken::RBrac)) {
3626 // "Dn[]" is the 'all lanes' syntax.
3627 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003628 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003629 Parser.Lex(); // Eat the ']'.
3630 return MatchOperand_Success;
3631 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003632
3633 // There's an optional '#' token here. Normally there wouldn't be, but
3634 // inline assemble puts one in, and it's friendly to accept that.
3635 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003636 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003637
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003638 const MCExpr *LaneIndex;
3639 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003640 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003641 Error(Loc, "illegal expression");
3642 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003643 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003644 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3645 if (!CE) {
3646 Error(Loc, "lane index must be empty or an integer");
3647 return MatchOperand_ParseFail;
3648 }
3649 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3650 Error(Parser.getTok().getLoc(), "']' expected");
3651 return MatchOperand_ParseFail;
3652 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003653 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003654 Parser.Lex(); // Eat the ']'.
3655 int64_t Val = CE->getValue();
3656
3657 // FIXME: Make this range check context sensitive for .8, .16, .32.
3658 if (Val < 0 || Val > 7) {
3659 Error(Parser.getTok().getLoc(), "lane index out of range");
3660 return MatchOperand_ParseFail;
3661 }
3662 Index = Val;
3663 LaneKind = IndexedLane;
3664 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003665 }
3666 LaneKind = NoLanes;
3667 return MatchOperand_Success;
3668}
3669
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003670// parse a vector register list
Alex Bradbury58eba092016-11-01 16:32:05 +00003671OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003672ARMAsmParser::parseVectorList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003673 MCAsmParser &Parser = getParser();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003674 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003675 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003676 SMLoc S = Parser.getTok().getLoc();
3677 // As an extension (to match gas), support a plain D register or Q register
3678 // (without encosing curly braces) as a single or double entry list,
3679 // respectively.
3680 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003681 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003682 int Reg = tryParseRegister();
3683 if (Reg == -1)
3684 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003685 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003686 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003687 if (Res != MatchOperand_Success)
3688 return Res;
3689 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003690 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003691 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003692 break;
3693 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003694 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3695 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003696 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003697 case IndexedLane:
3698 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003699 LaneIndex,
3700 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003701 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003702 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003703 return MatchOperand_Success;
3704 }
3705 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3706 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003707 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003708 if (Res != MatchOperand_Success)
3709 return Res;
3710 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003711 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003712 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003713 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003714 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003715 break;
3716 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003717 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3718 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003719 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3720 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003721 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003722 case IndexedLane:
3723 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003724 LaneIndex,
3725 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003726 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003727 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003728 return MatchOperand_Success;
3729 }
3730 Error(S, "vector register expected");
3731 return MatchOperand_ParseFail;
3732 }
3733
3734 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003735 return MatchOperand_NoMatch;
3736
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003737 Parser.Lex(); // Eat '{' token.
3738 SMLoc RegLoc = Parser.getTok().getLoc();
3739
3740 int Reg = tryParseRegister();
3741 if (Reg == -1) {
3742 Error(RegLoc, "register expected");
3743 return MatchOperand_ParseFail;
3744 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003745 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003746 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003747 unsigned FirstReg = Reg;
3748 // The list is of D registers, but we also allow Q regs and just interpret
3749 // them as the two D sub-registers.
3750 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3751 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003752 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3753 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003754 ++Reg;
3755 ++Count;
3756 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003757
3758 SMLoc E;
3759 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003760 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003761
Jim Grosbache891fe82011-11-15 23:19:15 +00003762 while (Parser.getTok().is(AsmToken::Comma) ||
3763 Parser.getTok().is(AsmToken::Minus)) {
3764 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003765 if (!Spacing)
3766 Spacing = 1; // Register range implies a single spaced list.
3767 else if (Spacing == 2) {
3768 Error(Parser.getTok().getLoc(),
3769 "sequential registers in double spaced list");
3770 return MatchOperand_ParseFail;
3771 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003772 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003773 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003774 int EndReg = tryParseRegister();
3775 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003776 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003777 return MatchOperand_ParseFail;
3778 }
3779 // Allow Q regs and just interpret them as the two D sub-registers.
3780 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3781 EndReg = getDRegFromQReg(EndReg) + 1;
3782 // If the register is the same as the start reg, there's nothing
3783 // more to do.
3784 if (Reg == EndReg)
3785 continue;
3786 // The register must be in the same register class as the first.
3787 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003788 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003789 return MatchOperand_ParseFail;
3790 }
3791 // Ranges must go from low to high.
3792 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003793 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003794 return MatchOperand_ParseFail;
3795 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003796 // Parse the lane specifier if present.
3797 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003798 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003799 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3800 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003801 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003802 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003803 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003804 return MatchOperand_ParseFail;
3805 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003806
3807 // Add all the registers in the range to the register list.
3808 Count += EndReg - Reg;
3809 Reg = EndReg;
3810 continue;
3811 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003812 Parser.Lex(); // Eat the comma.
3813 RegLoc = Parser.getTok().getLoc();
3814 int OldReg = Reg;
3815 Reg = tryParseRegister();
3816 if (Reg == -1) {
3817 Error(RegLoc, "register expected");
3818 return MatchOperand_ParseFail;
3819 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003820 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003821 // It's OK to use the enumeration values directly here rather, as the
3822 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003823 //
3824 // The list is of D registers, but we also allow Q regs and just interpret
3825 // them as the two D sub-registers.
3826 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003827 if (!Spacing)
3828 Spacing = 1; // Register range implies a single spaced list.
3829 else if (Spacing == 2) {
3830 Error(RegLoc,
3831 "invalid register in double-spaced list (must be 'D' register')");
3832 return MatchOperand_ParseFail;
3833 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003834 Reg = getDRegFromQReg(Reg);
3835 if (Reg != OldReg + 1) {
3836 Error(RegLoc, "non-contiguous register range");
3837 return MatchOperand_ParseFail;
3838 }
3839 ++Reg;
3840 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003841 // Parse the lane specifier if present.
3842 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003843 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003844 SMLoc LaneLoc = Parser.getTok().getLoc();
3845 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3846 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003847 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003848 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003849 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003850 return MatchOperand_ParseFail;
3851 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003852 continue;
3853 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003854 // Normal D register.
3855 // Figure out the register spacing (single or double) of the list if
3856 // we don't know it already.
3857 if (!Spacing)
3858 Spacing = 1 + (Reg == OldReg + 2);
3859
3860 // Just check that it's contiguous and keep going.
3861 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003862 Error(RegLoc, "non-contiguous register range");
3863 return MatchOperand_ParseFail;
3864 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003865 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003866 // Parse the lane specifier if present.
3867 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003868 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003869 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003870 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003871 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003872 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003873 Error(EndLoc, "mismatched lane index in register list");
3874 return MatchOperand_ParseFail;
3875 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003876 }
3877
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003878 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003879 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003880 return MatchOperand_ParseFail;
3881 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003882 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003883 Parser.Lex(); // Eat '}' token.
3884
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003885 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003886 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003887 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003888 // composite register classes.
3889 if (Count == 2) {
3890 const MCRegisterClass *RC = (Spacing == 1) ?
3891 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3892 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3893 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3894 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003895
Jim Grosbach2f50e922011-12-15 21:44:33 +00003896 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3897 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003898 break;
3899 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003900 // Two-register operands have been converted to the
3901 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003902 if (Count == 2) {
3903 const MCRegisterClass *RC = (Spacing == 1) ?
3904 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3905 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003906 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3907 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003908 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003909 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003910 S, E));
3911 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003912 case IndexedLane:
3913 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003914 LaneIndex,
3915 (Spacing == 2),
3916 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003917 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003918 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003919 return MatchOperand_Success;
3920}
3921
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003922/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Alex Bradbury58eba092016-11-01 16:32:05 +00003923OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003924ARMAsmParser::parseMemBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003925 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003926 SMLoc S = Parser.getTok().getLoc();
3927 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003928 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003929
Jiangning Liu288e1af2012-08-02 08:21:27 +00003930 if (Tok.is(AsmToken::Identifier)) {
3931 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003932
Jiangning Liu288e1af2012-08-02 08:21:27 +00003933 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3934 .Case("sy", ARM_MB::SY)
3935 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003936 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003937 .Case("sh", ARM_MB::ISH)
3938 .Case("ish", ARM_MB::ISH)
3939 .Case("shst", ARM_MB::ISHST)
3940 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003941 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003942 .Case("nsh", ARM_MB::NSH)
3943 .Case("un", ARM_MB::NSH)
3944 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003945 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003946 .Case("unst", ARM_MB::NSHST)
3947 .Case("osh", ARM_MB::OSH)
3948 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003949 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003950 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003951
Joey Gouly926d3f52013-09-05 15:35:24 +00003952 // ishld, oshld, nshld and ld are only available from ARMv8.
3953 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3954 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3955 Opt = ~0U;
3956
Jiangning Liu288e1af2012-08-02 08:21:27 +00003957 if (Opt == ~0U)
3958 return MatchOperand_NoMatch;
3959
3960 Parser.Lex(); // Eat identifier token.
3961 } else if (Tok.is(AsmToken::Hash) ||
3962 Tok.is(AsmToken::Dollar) ||
3963 Tok.is(AsmToken::Integer)) {
3964 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003965 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003966 SMLoc Loc = Parser.getTok().getLoc();
3967
3968 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003969 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003970 Error(Loc, "illegal expression");
3971 return MatchOperand_ParseFail;
3972 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003973
Jiangning Liu288e1af2012-08-02 08:21:27 +00003974 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3975 if (!CE) {
3976 Error(Loc, "constant expression expected");
3977 return MatchOperand_ParseFail;
3978 }
3979
3980 int Val = CE->getValue();
3981 if (Val & ~0xf) {
3982 Error(Loc, "immediate value out of range");
3983 return MatchOperand_ParseFail;
3984 }
3985
3986 Opt = ARM_MB::RESERVED_0 + Val;
3987 } else
3988 return MatchOperand_ParseFail;
3989
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003990 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003991 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003992}
3993
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003994/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
Alex Bradbury58eba092016-11-01 16:32:05 +00003995OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003996ARMAsmParser::parseInstSyncBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003997 MCAsmParser &Parser = getParser();
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003998 SMLoc S = Parser.getTok().getLoc();
3999 const AsmToken &Tok = Parser.getTok();
4000 unsigned Opt;
4001
4002 if (Tok.is(AsmToken::Identifier)) {
4003 StringRef OptStr = Tok.getString();
4004
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00004005 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00004006 Opt = ARM_ISB::SY;
4007 else
4008 return MatchOperand_NoMatch;
4009
4010 Parser.Lex(); // Eat identifier token.
4011 } else if (Tok.is(AsmToken::Hash) ||
4012 Tok.is(AsmToken::Dollar) ||
4013 Tok.is(AsmToken::Integer)) {
4014 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004015 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00004016 SMLoc Loc = Parser.getTok().getLoc();
4017
4018 const MCExpr *ISBarrierID;
4019 if (getParser().parseExpression(ISBarrierID)) {
4020 Error(Loc, "illegal expression");
4021 return MatchOperand_ParseFail;
4022 }
4023
4024 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
4025 if (!CE) {
4026 Error(Loc, "constant expression expected");
4027 return MatchOperand_ParseFail;
4028 }
4029
4030 int Val = CE->getValue();
4031 if (Val & ~0xf) {
4032 Error(Loc, "immediate value out of range");
4033 return MatchOperand_ParseFail;
4034 }
4035
4036 Opt = ARM_ISB::RESERVED_0 + Val;
4037 } else
4038 return MatchOperand_ParseFail;
4039
4040 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
4041 (ARM_ISB::InstSyncBOpt)Opt, S));
4042 return MatchOperand_Success;
4043}
4044
4045
Jim Grosbach2d6ef442011-07-25 20:14:50 +00004046/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Alex Bradbury58eba092016-11-01 16:32:05 +00004047OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004048ARMAsmParser::parseProcIFlagsOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004049 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004050 SMLoc S = Parser.getTok().getLoc();
4051 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00004052 if (!Tok.is(AsmToken::Identifier))
4053 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004054 StringRef IFlagsStr = Tok.getString();
4055
Owen Anderson10c5b122011-10-05 17:16:40 +00004056 // An iflags string of "none" is interpreted to mean that none of the AIF
4057 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004058 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00004059 if (IFlagsStr != "none") {
4060 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
4061 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
4062 .Case("a", ARM_PROC::A)
4063 .Case("i", ARM_PROC::I)
4064 .Case("f", ARM_PROC::F)
4065 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004066
Owen Anderson10c5b122011-10-05 17:16:40 +00004067 // If some specific iflag is already set, it means that some letter is
4068 // present more than once, this is not acceptable.
4069 if (Flag == ~0U || (IFlags & Flag))
4070 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004071
Owen Anderson10c5b122011-10-05 17:16:40 +00004072 IFlags |= Flag;
4073 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004074 }
4075
4076 Parser.Lex(); // Eat identifier token.
4077 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
4078 return MatchOperand_Success;
4079}
4080
Jim Grosbach2d6ef442011-07-25 20:14:50 +00004081/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Alex Bradbury58eba092016-11-01 16:32:05 +00004082OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004083ARMAsmParser::parseMSRMaskOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004084 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004085 SMLoc S = Parser.getTok().getLoc();
4086 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00004087 if (!Tok.is(AsmToken::Identifier))
4088 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004089 StringRef Mask = Tok.getString();
4090
James Molloy21efa7d2011-09-28 14:21:38 +00004091 if (isMClass()) {
4092 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00004093 std::string Name = Mask.lower();
4094 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00004095 // Note: in the documentation:
4096 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
4097 // for MSR APSR_nzcvq.
4098 // but we do make it an alias here. This is so to get the "mask encoding"
4099 // bits correct on MSR APSR writes.
4100 //
4101 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
4102 // should really only be allowed when writing a special register. Note
4103 // they get dropped in the MRS instruction reading a special register as
4104 // the SYSm field is only 8 bits.
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00004105 .Case("apsr", 0x800)
4106 .Case("apsr_nzcvq", 0x800)
4107 .Case("apsr_g", 0x400)
4108 .Case("apsr_nzcvqg", 0xc00)
4109 .Case("iapsr", 0x801)
4110 .Case("iapsr_nzcvq", 0x801)
4111 .Case("iapsr_g", 0x401)
4112 .Case("iapsr_nzcvqg", 0xc01)
4113 .Case("eapsr", 0x802)
4114 .Case("eapsr_nzcvq", 0x802)
4115 .Case("eapsr_g", 0x402)
4116 .Case("eapsr_nzcvqg", 0xc02)
4117 .Case("xpsr", 0x803)
4118 .Case("xpsr_nzcvq", 0x803)
4119 .Case("xpsr_g", 0x403)
4120 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004121 .Case("ipsr", 0x805)
4122 .Case("epsr", 0x806)
4123 .Case("iepsr", 0x807)
4124 .Case("msp", 0x808)
4125 .Case("psp", 0x809)
4126 .Case("primask", 0x810)
4127 .Case("basepri", 0x811)
4128 .Case("basepri_max", 0x812)
4129 .Case("faultmask", 0x813)
4130 .Case("control", 0x814)
Bradley Smithf277c8a2016-01-25 11:25:36 +00004131 .Case("msplim", 0x80a)
4132 .Case("psplim", 0x80b)
4133 .Case("msp_ns", 0x888)
4134 .Case("psp_ns", 0x889)
4135 .Case("msplim_ns", 0x88a)
4136 .Case("psplim_ns", 0x88b)
4137 .Case("primask_ns", 0x890)
4138 .Case("basepri_ns", 0x891)
4139 .Case("basepri_max_ns", 0x892)
4140 .Case("faultmask_ns", 0x893)
4141 .Case("control_ns", 0x894)
4142 .Case("sp_ns", 0x898)
James Molloy21efa7d2011-09-28 14:21:38 +00004143 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00004144
James Molloy21efa7d2011-09-28 14:21:38 +00004145 if (FlagsVal == ~0U)
4146 return MatchOperand_NoMatch;
4147
Artyom Skrobovcf296442015-09-24 17:31:16 +00004148 if (!hasDSP() && (FlagsVal & 0x400))
Renato Golin92c816c2014-09-01 11:25:07 +00004149 // The _g and _nzcvqg versions are only valid if the DSP extension is
4150 // available.
4151 return MatchOperand_NoMatch;
4152
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004153 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00004154 // basepri, basepri_max and faultmask only valid for V7m.
4155 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00004156
Bradley Smithf277c8a2016-01-25 11:25:36 +00004157 if (!has8MSecExt() && (FlagsVal == 0x80a || FlagsVal == 0x80b ||
4158 (FlagsVal > 0x814 && FlagsVal < 0xc00)))
4159 return MatchOperand_NoMatch;
4160
4161 if (!hasV8MMainline() && (FlagsVal == 0x88a || FlagsVal == 0x88b ||
4162 (FlagsVal > 0x890 && FlagsVal <= 0x893)))
4163 return MatchOperand_NoMatch;
4164
James Molloy21efa7d2011-09-28 14:21:38 +00004165 Parser.Lex(); // Eat identifier token.
4166 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4167 return MatchOperand_Success;
4168 }
4169
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004170 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
4171 size_t Start = 0, Next = Mask.find('_');
4172 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004173 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004174 if (Next != StringRef::npos)
4175 Flags = Mask.slice(Next+1, Mask.size());
4176
4177 // FlagsVal contains the complete mask:
4178 // 3-0: Mask
4179 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4180 unsigned FlagsVal = 0;
4181
4182 if (SpecReg == "apsr") {
4183 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004184 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004185 .Case("g", 0x4) // same as CPSR_s
4186 .Case("nzcvqg", 0xc) // same as CPSR_fs
4187 .Default(~0U);
4188
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004189 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004190 if (!Flags.empty())
4191 return MatchOperand_NoMatch;
4192 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00004193 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004194 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004195 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00004196 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
4197 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00004198 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004199 for (int i = 0, e = Flags.size(); i != e; ++i) {
4200 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
4201 .Case("c", 1)
4202 .Case("x", 2)
4203 .Case("s", 4)
4204 .Case("f", 8)
4205 .Default(~0U);
4206
4207 // If some specific flag is already set, it means that some letter is
4208 // present more than once, this is not acceptable.
Oliver Stannard5d35b9e2017-03-01 10:51:04 +00004209 if (Flag == ~0U || (FlagsVal & Flag))
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004210 return MatchOperand_NoMatch;
4211 FlagsVal |= Flag;
4212 }
4213 } else // No match for special register.
4214 return MatchOperand_NoMatch;
4215
Owen Anderson03a173e2011-10-21 18:43:28 +00004216 // Special register without flags is NOT equivalent to "fc" flags.
4217 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
4218 // two lines would enable gas compatibility at the expense of breaking
4219 // round-tripping.
4220 //
4221 // if (!FlagsVal)
4222 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004223
4224 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4225 if (SpecReg == "spsr")
4226 FlagsVal |= 16;
4227
4228 Parser.Lex(); // Eat identifier token.
4229 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4230 return MatchOperand_Success;
4231}
4232
Tim Northoveree843ef2014-08-15 10:47:12 +00004233/// parseBankedRegOperand - Try to parse a banked register (e.g. "lr_irq") for
4234/// use in the MRS/MSR instructions added to support virtualization.
Alex Bradbury58eba092016-11-01 16:32:05 +00004235OperandMatchResultTy
Tim Northoveree843ef2014-08-15 10:47:12 +00004236ARMAsmParser::parseBankedRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004237 MCAsmParser &Parser = getParser();
Tim Northoveree843ef2014-08-15 10:47:12 +00004238 SMLoc S = Parser.getTok().getLoc();
4239 const AsmToken &Tok = Parser.getTok();
4240 if (!Tok.is(AsmToken::Identifier))
4241 return MatchOperand_NoMatch;
4242 StringRef RegName = Tok.getString();
4243
4244 // The values here come from B9.2.3 of the ARM ARM, where bits 4-0 are SysM
4245 // and bit 5 is R.
4246 unsigned Encoding = StringSwitch<unsigned>(RegName.lower())
4247 .Case("r8_usr", 0x00)
4248 .Case("r9_usr", 0x01)
4249 .Case("r10_usr", 0x02)
4250 .Case("r11_usr", 0x03)
4251 .Case("r12_usr", 0x04)
4252 .Case("sp_usr", 0x05)
4253 .Case("lr_usr", 0x06)
4254 .Case("r8_fiq", 0x08)
4255 .Case("r9_fiq", 0x09)
4256 .Case("r10_fiq", 0x0a)
4257 .Case("r11_fiq", 0x0b)
4258 .Case("r12_fiq", 0x0c)
4259 .Case("sp_fiq", 0x0d)
4260 .Case("lr_fiq", 0x0e)
4261 .Case("lr_irq", 0x10)
4262 .Case("sp_irq", 0x11)
4263 .Case("lr_svc", 0x12)
4264 .Case("sp_svc", 0x13)
4265 .Case("lr_abt", 0x14)
4266 .Case("sp_abt", 0x15)
4267 .Case("lr_und", 0x16)
4268 .Case("sp_und", 0x17)
4269 .Case("lr_mon", 0x1c)
4270 .Case("sp_mon", 0x1d)
4271 .Case("elr_hyp", 0x1e)
4272 .Case("sp_hyp", 0x1f)
4273 .Case("spsr_fiq", 0x2e)
4274 .Case("spsr_irq", 0x30)
4275 .Case("spsr_svc", 0x32)
4276 .Case("spsr_abt", 0x34)
4277 .Case("spsr_und", 0x36)
4278 .Case("spsr_mon", 0x3c)
4279 .Case("spsr_hyp", 0x3e)
4280 .Default(~0U);
4281
4282 if (Encoding == ~0U)
4283 return MatchOperand_NoMatch;
4284
4285 Parser.Lex(); // Eat identifier token.
4286 Operands.push_back(ARMOperand::CreateBankedReg(Encoding, S));
4287 return MatchOperand_Success;
4288}
4289
Alex Bradbury58eba092016-11-01 16:32:05 +00004290OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004291ARMAsmParser::parsePKHImm(OperandVector &Operands, StringRef Op, int Low,
4292 int High) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004293 MCAsmParser &Parser = getParser();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004294 const AsmToken &Tok = Parser.getTok();
4295 if (Tok.isNot(AsmToken::Identifier)) {
4296 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4297 return MatchOperand_ParseFail;
4298 }
4299 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004300 std::string LowerOp = Op.lower();
4301 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004302 if (ShiftName != LowerOp && ShiftName != UpperOp) {
4303 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4304 return MatchOperand_ParseFail;
4305 }
4306 Parser.Lex(); // Eat shift type token.
4307
4308 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004309 if (Parser.getTok().isNot(AsmToken::Hash) &&
4310 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004311 Error(Parser.getTok().getLoc(), "'#' expected");
4312 return MatchOperand_ParseFail;
4313 }
4314 Parser.Lex(); // Eat hash token.
4315
4316 const MCExpr *ShiftAmount;
4317 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004318 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004319 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004320 Error(Loc, "illegal expression");
4321 return MatchOperand_ParseFail;
4322 }
4323 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4324 if (!CE) {
4325 Error(Loc, "constant expression expected");
4326 return MatchOperand_ParseFail;
4327 }
4328 int Val = CE->getValue();
4329 if (Val < Low || Val > High) {
4330 Error(Loc, "immediate value out of range");
4331 return MatchOperand_ParseFail;
4332 }
4333
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004334 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00004335
4336 return MatchOperand_Success;
4337}
4338
Alex Bradbury58eba092016-11-01 16:32:05 +00004339OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004340ARMAsmParser::parseSetEndImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004341 MCAsmParser &Parser = getParser();
Jim Grosbach0a547702011-07-22 17:44:50 +00004342 const AsmToken &Tok = Parser.getTok();
4343 SMLoc S = Tok.getLoc();
4344 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004345 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004346 return MatchOperand_ParseFail;
4347 }
Tim Northover4d141442013-05-31 15:58:45 +00004348 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004349 .Case("be", 1)
4350 .Case("le", 0)
4351 .Default(-1);
4352 Parser.Lex(); // Eat the token.
4353
4354 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004355 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004356 return MatchOperand_ParseFail;
4357 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00004358 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::create(Val,
Jim Grosbach0a547702011-07-22 17:44:50 +00004359 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004360 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004361 return MatchOperand_Success;
4362}
4363
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004364/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4365/// instructions. Legal values are:
4366/// lsl #n 'n' in [0,31]
4367/// asr #n 'n' in [1,32]
4368/// n == 32 encoded as n == 0.
Alex Bradbury58eba092016-11-01 16:32:05 +00004369OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004370ARMAsmParser::parseShifterImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004371 MCAsmParser &Parser = getParser();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004372 const AsmToken &Tok = Parser.getTok();
4373 SMLoc S = Tok.getLoc();
4374 if (Tok.isNot(AsmToken::Identifier)) {
4375 Error(S, "shift operator 'asr' or 'lsl' expected");
4376 return MatchOperand_ParseFail;
4377 }
4378 StringRef ShiftName = Tok.getString();
4379 bool isASR;
4380 if (ShiftName == "lsl" || ShiftName == "LSL")
4381 isASR = false;
4382 else if (ShiftName == "asr" || ShiftName == "ASR")
4383 isASR = true;
4384 else {
4385 Error(S, "shift operator 'asr' or 'lsl' expected");
4386 return MatchOperand_ParseFail;
4387 }
4388 Parser.Lex(); // Eat the operator.
4389
4390 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004391 if (Parser.getTok().isNot(AsmToken::Hash) &&
4392 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004393 Error(Parser.getTok().getLoc(), "'#' expected");
4394 return MatchOperand_ParseFail;
4395 }
4396 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004397 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004398
4399 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004400 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004401 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004402 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004403 return MatchOperand_ParseFail;
4404 }
4405 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4406 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004407 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004408 return MatchOperand_ParseFail;
4409 }
4410
4411 int64_t Val = CE->getValue();
4412 if (isASR) {
4413 // Shift amount must be in [1,32]
4414 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004415 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004416 return MatchOperand_ParseFail;
4417 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004418 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4419 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004420 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004421 return MatchOperand_ParseFail;
4422 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004423 if (Val == 32) Val = 0;
4424 } else {
4425 // Shift amount must be in [1,32]
4426 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004427 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004428 return MatchOperand_ParseFail;
4429 }
4430 }
4431
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004432 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004433
4434 return MatchOperand_Success;
4435}
4436
Jim Grosbach833b9d32011-07-27 20:15:40 +00004437/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4438/// of instructions. Legal values are:
4439/// ror #n 'n' in {0, 8, 16, 24}
Alex Bradbury58eba092016-11-01 16:32:05 +00004440OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004441ARMAsmParser::parseRotImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004442 MCAsmParser &Parser = getParser();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004443 const AsmToken &Tok = Parser.getTok();
4444 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004445 if (Tok.isNot(AsmToken::Identifier))
4446 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004447 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004448 if (ShiftName != "ror" && ShiftName != "ROR")
4449 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004450 Parser.Lex(); // Eat the operator.
4451
4452 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004453 if (Parser.getTok().isNot(AsmToken::Hash) &&
4454 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004455 Error(Parser.getTok().getLoc(), "'#' expected");
4456 return MatchOperand_ParseFail;
4457 }
4458 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004459 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004460
4461 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004462 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004463 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004464 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004465 return MatchOperand_ParseFail;
4466 }
4467 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4468 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004469 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004470 return MatchOperand_ParseFail;
4471 }
4472
4473 int64_t Val = CE->getValue();
4474 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4475 // normally, zero is represented in asm by omitting the rotate operand
4476 // entirely.
4477 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004478 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004479 return MatchOperand_ParseFail;
4480 }
4481
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004482 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004483
4484 return MatchOperand_Success;
4485}
4486
Alex Bradbury58eba092016-11-01 16:32:05 +00004487OperandMatchResultTy
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004488ARMAsmParser::parseModImm(OperandVector &Operands) {
4489 MCAsmParser &Parser = getParser();
4490 MCAsmLexer &Lexer = getLexer();
4491 int64_t Imm1, Imm2;
4492
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004493 SMLoc S = Parser.getTok().getLoc();
4494
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004495 // 1) A mod_imm operand can appear in the place of a register name:
4496 // add r0, #mod_imm
4497 // add r0, r0, #mod_imm
4498 // to correctly handle the latter, we bail out as soon as we see an
4499 // identifier.
4500 //
4501 // 2) Similarly, we do not want to parse into complex operands:
4502 // mov r0, #mod_imm
4503 // mov r0, :lower16:(_foo)
4504 if (Parser.getTok().is(AsmToken::Identifier) ||
4505 Parser.getTok().is(AsmToken::Colon))
4506 return MatchOperand_NoMatch;
4507
4508 // Hash (dollar) is optional as per the ARMARM
4509 if (Parser.getTok().is(AsmToken::Hash) ||
4510 Parser.getTok().is(AsmToken::Dollar)) {
4511 // Avoid parsing into complex operands (#:)
4512 if (Lexer.peekTok().is(AsmToken::Colon))
4513 return MatchOperand_NoMatch;
4514
4515 // Eat the hash (dollar)
4516 Parser.Lex();
4517 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004518
4519 SMLoc Sx1, Ex1;
4520 Sx1 = Parser.getTok().getLoc();
4521 const MCExpr *Imm1Exp;
4522 if (getParser().parseExpression(Imm1Exp, Ex1)) {
4523 Error(Sx1, "malformed expression");
4524 return MatchOperand_ParseFail;
4525 }
4526
4527 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm1Exp);
4528
4529 if (CE) {
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004530 // Immediate must fit within 32-bits
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004531 Imm1 = CE->getValue();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004532 int Enc = ARM_AM::getSOImmVal(Imm1);
4533 if (Enc != -1 && Parser.getTok().is(AsmToken::EndOfStatement)) {
4534 // We have a match!
4535 Operands.push_back(ARMOperand::CreateModImm((Enc & 0xFF),
4536 (Enc & 0xF00) >> 7,
4537 Sx1, Ex1));
4538 return MatchOperand_Success;
4539 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004540
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004541 // We have parsed an immediate which is not for us, fallback to a plain
4542 // immediate. This can happen for instruction aliases. For an example,
4543 // ARMInstrInfo.td defines the alias [mov <-> mvn] which can transform
4544 // a mov (mvn) with a mod_imm_neg/mod_imm_not operand into the opposite
4545 // instruction with a mod_imm operand. The alias is defined such that the
4546 // parser method is shared, that's why we have to do this here.
4547 if (Parser.getTok().is(AsmToken::EndOfStatement)) {
4548 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4549 return MatchOperand_Success;
4550 }
4551 } else {
4552 // Operands like #(l1 - l2) can only be evaluated at a later stage (via an
4553 // MCFixup). Fallback to a plain immediate.
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004554 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4555 return MatchOperand_Success;
4556 }
4557
4558 // From this point onward, we expect the input to be a (#bits, #rot) pair
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004559 if (Parser.getTok().isNot(AsmToken::Comma)) {
4560 Error(Sx1, "expected modified immediate operand: #[0, 255], #even[0-30]");
4561 return MatchOperand_ParseFail;
4562 }
4563
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004564 if (Imm1 & ~0xFF) {
4565 Error(Sx1, "immediate operand must a number in the range [0, 255]");
4566 return MatchOperand_ParseFail;
4567 }
4568
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004569 // Eat the comma
4570 Parser.Lex();
4571
4572 // Repeat for #rot
4573 SMLoc Sx2, Ex2;
4574 Sx2 = Parser.getTok().getLoc();
4575
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004576 // Eat the optional hash (dollar)
4577 if (Parser.getTok().is(AsmToken::Hash) ||
4578 Parser.getTok().is(AsmToken::Dollar))
4579 Parser.Lex();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004580
4581 const MCExpr *Imm2Exp;
4582 if (getParser().parseExpression(Imm2Exp, Ex2)) {
4583 Error(Sx2, "malformed expression");
4584 return MatchOperand_ParseFail;
4585 }
4586
4587 CE = dyn_cast<MCConstantExpr>(Imm2Exp);
4588
4589 if (CE) {
4590 Imm2 = CE->getValue();
4591 if (!(Imm2 & ~0x1E)) {
4592 // We have a match!
4593 Operands.push_back(ARMOperand::CreateModImm(Imm1, Imm2, S, Ex2));
4594 return MatchOperand_Success;
4595 }
4596 Error(Sx2, "immediate operand must an even number in the range [0, 30]");
4597 return MatchOperand_ParseFail;
4598 } else {
4599 Error(Sx2, "constant expression expected");
4600 return MatchOperand_ParseFail;
4601 }
4602}
4603
Alex Bradbury58eba092016-11-01 16:32:05 +00004604OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004605ARMAsmParser::parseBitfield(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004606 MCAsmParser &Parser = getParser();
Jim Grosbach864b6092011-07-28 21:34:26 +00004607 SMLoc S = Parser.getTok().getLoc();
4608 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004609 if (Parser.getTok().isNot(AsmToken::Hash) &&
4610 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004611 Error(Parser.getTok().getLoc(), "'#' expected");
4612 return MatchOperand_ParseFail;
4613 }
4614 Parser.Lex(); // Eat hash token.
4615
4616 const MCExpr *LSBExpr;
4617 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004618 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004619 Error(E, "malformed immediate expression");
4620 return MatchOperand_ParseFail;
4621 }
4622 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4623 if (!CE) {
4624 Error(E, "'lsb' operand must be an immediate");
4625 return MatchOperand_ParseFail;
4626 }
4627
4628 int64_t LSB = CE->getValue();
4629 // The LSB must be in the range [0,31]
4630 if (LSB < 0 || LSB > 31) {
4631 Error(E, "'lsb' operand must be in the range [0,31]");
4632 return MatchOperand_ParseFail;
4633 }
4634 E = Parser.getTok().getLoc();
4635
4636 // Expect another immediate operand.
4637 if (Parser.getTok().isNot(AsmToken::Comma)) {
4638 Error(Parser.getTok().getLoc(), "too few operands");
4639 return MatchOperand_ParseFail;
4640 }
4641 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004642 if (Parser.getTok().isNot(AsmToken::Hash) &&
4643 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004644 Error(Parser.getTok().getLoc(), "'#' expected");
4645 return MatchOperand_ParseFail;
4646 }
4647 Parser.Lex(); // Eat hash token.
4648
4649 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004650 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004651 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004652 Error(E, "malformed immediate expression");
4653 return MatchOperand_ParseFail;
4654 }
4655 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4656 if (!CE) {
4657 Error(E, "'width' operand must be an immediate");
4658 return MatchOperand_ParseFail;
4659 }
4660
4661 int64_t Width = CE->getValue();
4662 // The LSB must be in the range [1,32-lsb]
4663 if (Width < 1 || Width > 32 - LSB) {
4664 Error(E, "'width' operand must be in the range [1,32-lsb]");
4665 return MatchOperand_ParseFail;
4666 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004667
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004668 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004669
4670 return MatchOperand_Success;
4671}
4672
Alex Bradbury58eba092016-11-01 16:32:05 +00004673OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004674ARMAsmParser::parsePostIdxReg(OperandVector &Operands) {
Jim Grosbachd3595712011-08-03 23:50:40 +00004675 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004676 // postidx_reg := '+' register {, shift}
4677 // | '-' register {, shift}
4678 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004679
4680 // This method must return MatchOperand_NoMatch without consuming any tokens
4681 // in the case where there is no match, as other alternatives take other
4682 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004683 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004684 AsmToken Tok = Parser.getTok();
4685 SMLoc S = Tok.getLoc();
4686 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004687 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004688 if (Tok.is(AsmToken::Plus)) {
4689 Parser.Lex(); // Eat the '+' token.
4690 haveEaten = true;
4691 } else if (Tok.is(AsmToken::Minus)) {
4692 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004693 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004694 haveEaten = true;
4695 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004696
4697 SMLoc E = Parser.getTok().getEndLoc();
4698 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004699 if (Reg == -1) {
4700 if (!haveEaten)
4701 return MatchOperand_NoMatch;
4702 Error(Parser.getTok().getLoc(), "register expected");
4703 return MatchOperand_ParseFail;
4704 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004705
Jim Grosbachc320c852011-08-05 21:28:30 +00004706 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4707 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004708 if (Parser.getTok().is(AsmToken::Comma)) {
4709 Parser.Lex(); // Eat the ','.
4710 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4711 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004712
4713 // FIXME: Only approximates end...may include intervening whitespace.
4714 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004715 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004716
4717 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4718 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004719
4720 return MatchOperand_Success;
4721}
4722
Alex Bradbury58eba092016-11-01 16:32:05 +00004723OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004724ARMAsmParser::parseAM3Offset(OperandVector &Operands) {
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004725 // Check for a post-index addressing register operand. Specifically:
4726 // am3offset := '+' register
4727 // | '-' register
4728 // | register
4729 // | # imm
4730 // | # + imm
4731 // | # - imm
4732
4733 // This method must return MatchOperand_NoMatch without consuming any tokens
4734 // in the case where there is no match, as other alternatives take other
4735 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004736 MCAsmParser &Parser = getParser();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004737 AsmToken Tok = Parser.getTok();
4738 SMLoc S = Tok.getLoc();
4739
4740 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004741 if (Parser.getTok().is(AsmToken::Hash) ||
4742 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004743 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004744 // Explicitly look for a '-', as we need to encode negative zero
4745 // differently.
4746 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4747 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004748 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004749 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004750 return MatchOperand_ParseFail;
4751 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4752 if (!CE) {
4753 Error(S, "constant expression expected");
4754 return MatchOperand_ParseFail;
4755 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004756 // Negative zero is encoded as the flag value INT32_MIN.
4757 int32_t Val = CE->getValue();
4758 if (isNegative && Val == 0)
4759 Val = INT32_MIN;
4760
4761 Operands.push_back(
Jim Grosbach13760bd2015-05-30 01:25:56 +00004762 ARMOperand::CreateImm(MCConstantExpr::create(Val, getContext()), S, E));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004763
4764 return MatchOperand_Success;
4765 }
4766
4767
4768 bool haveEaten = false;
4769 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004770 if (Tok.is(AsmToken::Plus)) {
4771 Parser.Lex(); // Eat the '+' token.
4772 haveEaten = true;
4773 } else if (Tok.is(AsmToken::Minus)) {
4774 Parser.Lex(); // Eat the '-' token.
4775 isAdd = false;
4776 haveEaten = true;
4777 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004778
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004779 Tok = Parser.getTok();
4780 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004781 if (Reg == -1) {
4782 if (!haveEaten)
4783 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004784 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004785 return MatchOperand_ParseFail;
4786 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004787
4788 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004789 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004790
4791 return MatchOperand_Success;
4792}
4793
Tim Northovereb5e4d52013-07-22 09:06:12 +00004794/// Convert parsed operands to MCInst. Needed here because this instruction
4795/// only has two register operands, but multiplication is commutative so
4796/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
David Blaikie960ea3f2014-06-08 16:18:35 +00004797void ARMAsmParser::cvtThumbMultiply(MCInst &Inst,
4798 const OperandVector &Operands) {
4799 ((ARMOperand &)*Operands[3]).addRegOperands(Inst, 1);
4800 ((ARMOperand &)*Operands[1]).addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004801 // If we have a three-operand form, make sure to set Rn to be the operand
4802 // that isn't the same as Rd.
4803 unsigned RegOp = 4;
4804 if (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00004805 ((ARMOperand &)*Operands[4]).getReg() ==
4806 ((ARMOperand &)*Operands[3]).getReg())
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004807 RegOp = 5;
David Blaikie960ea3f2014-06-08 16:18:35 +00004808 ((ARMOperand &)*Operands[RegOp]).addRegOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004809 Inst.addOperand(Inst.getOperand(0));
David Blaikie960ea3f2014-06-08 16:18:35 +00004810 ((ARMOperand &)*Operands[2]).addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004811}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004812
David Blaikie960ea3f2014-06-08 16:18:35 +00004813void ARMAsmParser::cvtThumbBranches(MCInst &Inst,
4814 const OperandVector &Operands) {
Mihai Popaad18d3c2013-08-09 10:38:32 +00004815 int CondOp = -1, ImmOp = -1;
4816 switch(Inst.getOpcode()) {
4817 case ARM::tB:
4818 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4819
4820 case ARM::t2B:
4821 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4822
4823 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4824 }
4825 // first decide whether or not the branch should be conditional
4826 // by looking at it's location relative to an IT block
4827 if(inITBlock()) {
4828 // inside an IT block we cannot have any conditional branches. any
4829 // such instructions needs to be converted to unconditional form
4830 switch(Inst.getOpcode()) {
4831 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4832 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4833 }
4834 } else {
4835 // outside IT blocks we can only have unconditional branches with AL
4836 // condition code or conditional branches with non-AL condition code
David Blaikie960ea3f2014-06-08 16:18:35 +00004837 unsigned Cond = static_cast<ARMOperand &>(*Operands[CondOp]).getCondCode();
Mihai Popaad18d3c2013-08-09 10:38:32 +00004838 switch(Inst.getOpcode()) {
4839 case ARM::tB:
4840 case ARM::tBcc:
4841 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4842 break;
4843 case ARM::t2B:
4844 case ARM::t2Bcc:
4845 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4846 break;
4847 }
4848 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004849
Mihai Popaad18d3c2013-08-09 10:38:32 +00004850 // now decide on encoding size based on branch target range
4851 switch(Inst.getOpcode()) {
4852 // classify tB as either t2B or t1B based on range of immediate operand
4853 case ARM::tB: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004854 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004855 if (!op.isSignedOffset<11, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004856 Inst.setOpcode(ARM::t2B);
4857 break;
4858 }
4859 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4860 case ARM::tBcc: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004861 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004862 if (!op.isSignedOffset<8, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004863 Inst.setOpcode(ARM::t2Bcc);
4864 break;
4865 }
4866 }
David Blaikie960ea3f2014-06-08 16:18:35 +00004867 ((ARMOperand &)*Operands[ImmOp]).addImmOperands(Inst, 1);
4868 ((ARMOperand &)*Operands[CondOp]).addCondCodeOperands(Inst, 2);
Mihai Popaad18d3c2013-08-09 10:38:32 +00004869}
4870
Bill Wendlinge18980a2010-11-06 22:36:58 +00004871/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004872/// or an error. The first token must be a '[' when called.
David Blaikie960ea3f2014-06-08 16:18:35 +00004873bool ARMAsmParser::parseMemory(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004874 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004875 SMLoc S, E;
Nirav Dave0a392a82016-11-02 16:22:51 +00004876 if (Parser.getTok().isNot(AsmToken::LBrac))
4877 return TokError("Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004878 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004879 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004880
Sean Callanan936b0d32010-01-19 21:44:56 +00004881 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004882 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004883 if (BaseRegNum == -1)
4884 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004885
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004886 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004887 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004888 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4889 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004890 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004891
Jim Grosbachd3595712011-08-03 23:50:40 +00004892 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004893 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004894 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004895
Craig Topper062a2ba2014-04-25 05:30:21 +00004896 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
4897 ARM_AM::no_shift, 0, 0, false,
4898 S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004899
Jim Grosbach40700e02011-09-19 18:42:21 +00004900 // If there's a pre-indexing writeback marker, '!', just add it as a token
4901 // operand. It's rather odd, but syntactically valid.
4902 if (Parser.getTok().is(AsmToken::Exclaim)) {
4903 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4904 Parser.Lex(); // Eat the '!'.
4905 }
4906
Jim Grosbachd3595712011-08-03 23:50:40 +00004907 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004908 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004909
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004910 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4911 "Lost colon or comma in memory operand?!");
4912 if (Tok.is(AsmToken::Comma)) {
4913 Parser.Lex(); // Eat the comma.
4914 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004915
Jim Grosbacha95ec992011-10-11 17:29:55 +00004916 // If we have a ':', it's an alignment specifier.
4917 if (Parser.getTok().is(AsmToken::Colon)) {
4918 Parser.Lex(); // Eat the ':'.
4919 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004920 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004921
4922 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004923 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004924 return true;
4925
4926 // The expression has to be a constant. Memory references with relocations
4927 // don't come through here, as they use the <label> forms of the relevant
4928 // instructions.
4929 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4930 if (!CE)
4931 return Error (E, "constant expression expected");
4932
4933 unsigned Align = 0;
4934 switch (CE->getValue()) {
4935 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004936 return Error(E,
4937 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4938 case 16: Align = 2; break;
4939 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004940 case 64: Align = 8; break;
4941 case 128: Align = 16; break;
4942 case 256: Align = 32; break;
4943 }
4944
4945 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004946 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004947 return Error(Parser.getTok().getLoc(), "']' expected");
4948 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004949 Parser.Lex(); // Eat right bracket token.
4950
4951 // Don't worry about range checking the value here. That's handled by
4952 // the is*() predicates.
Craig Topper062a2ba2014-04-25 05:30:21 +00004953 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004954 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004955 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004956
4957 // If there's a pre-indexing writeback marker, '!', just add it as a token
4958 // operand.
4959 if (Parser.getTok().is(AsmToken::Exclaim)) {
4960 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4961 Parser.Lex(); // Eat the '!'.
4962 }
4963
4964 return false;
4965 }
4966
4967 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004968 // offset. Be friendly and also accept a plain integer (without a leading
4969 // hash) for gas compatibility.
4970 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004971 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004972 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004973 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004974 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004975 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004976
Owen Anderson967674d2011-08-29 19:36:44 +00004977 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004978 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004979 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004980 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004981
4982 // The expression has to be a constant. Memory references with relocations
4983 // don't come through here, as they use the <label> forms of the relevant
4984 // instructions.
4985 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4986 if (!CE)
4987 return Error (E, "constant expression expected");
4988
Owen Anderson967674d2011-08-29 19:36:44 +00004989 // If the constant was #-0, represent it as INT32_MIN.
4990 int32_t Val = CE->getValue();
4991 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00004992 CE = MCConstantExpr::create(INT32_MIN, getContext());
Owen Anderson967674d2011-08-29 19:36:44 +00004993
Jim Grosbachd3595712011-08-03 23:50:40 +00004994 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004995 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004996 return Error(Parser.getTok().getLoc(), "']' expected");
4997 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004998 Parser.Lex(); // Eat right bracket token.
4999
5000 // Don't worry about range checking the value here. That's handled by
5001 // the is*() predicates.
5002 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00005003 ARM_AM::no_shift, 0, 0,
5004 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00005005
5006 // If there's a pre-indexing writeback marker, '!', just add it as a token
5007 // operand.
5008 if (Parser.getTok().is(AsmToken::Exclaim)) {
5009 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
5010 Parser.Lex(); // Eat the '!'.
5011 }
5012
5013 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005014 }
Jim Grosbachd3595712011-08-03 23:50:40 +00005015
5016 // The register offset is optionally preceded by a '+' or '-'
5017 bool isNegative = false;
5018 if (Parser.getTok().is(AsmToken::Minus)) {
5019 isNegative = true;
5020 Parser.Lex(); // Eat the '-'.
5021 } else if (Parser.getTok().is(AsmToken::Plus)) {
5022 // Nothing to do.
5023 Parser.Lex(); // Eat the '+'.
5024 }
5025
5026 E = Parser.getTok().getLoc();
5027 int OffsetRegNum = tryParseRegister();
5028 if (OffsetRegNum == -1)
5029 return Error(E, "register expected");
5030
5031 // If there's a shift operator, handle it.
5032 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00005033 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00005034 if (Parser.getTok().is(AsmToken::Comma)) {
5035 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00005036 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00005037 return true;
5038 }
5039
5040 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00005041 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00005042 return Error(Parser.getTok().getLoc(), "']' expected");
5043 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00005044 Parser.Lex(); // Eat right bracket token.
5045
Craig Topper062a2ba2014-04-25 05:30:21 +00005046 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00005047 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00005048 S, E));
5049
Jim Grosbachc320c852011-08-05 21:28:30 +00005050 // If there's a pre-indexing writeback marker, '!', just add it as a token
5051 // operand.
5052 if (Parser.getTok().is(AsmToken::Exclaim)) {
5053 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
5054 Parser.Lex(); // Eat the '!'.
5055 }
Jim Grosbachd3595712011-08-03 23:50:40 +00005056
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005057 return false;
5058}
5059
Jim Grosbachd3595712011-08-03 23:50:40 +00005060/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005061/// ( lsl | lsr | asr | ror ) , # shift_amount
5062/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00005063/// return true if it parses a shift otherwise it returns false.
5064bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
5065 unsigned &Amount) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005066 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00005067 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00005068 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005069 if (Tok.isNot(AsmToken::Identifier))
5070 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00005071 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00005072 if (ShiftName == "lsl" || ShiftName == "LSL" ||
5073 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005074 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005075 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005076 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005077 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005078 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005079 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005080 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005081 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005082 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005083 else
Jim Grosbachd3595712011-08-03 23:50:40 +00005084 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00005085 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005086
Jim Grosbachd3595712011-08-03 23:50:40 +00005087 // rrx stands alone.
5088 Amount = 0;
5089 if (St != ARM_AM::rrx) {
5090 Loc = Parser.getTok().getLoc();
5091 // A '#' and a shift amount.
5092 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005093 if (HashTok.isNot(AsmToken::Hash) &&
5094 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00005095 return Error(HashTok.getLoc(), "'#' expected");
5096 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005097
Jim Grosbachd3595712011-08-03 23:50:40 +00005098 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005099 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00005100 return true;
5101 // Range check the immediate.
5102 // lsl, ror: 0 <= imm <= 31
5103 // lsr, asr: 0 <= imm <= 32
5104 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
5105 if (!CE)
5106 return Error(Loc, "shift amount must be an immediate");
5107 int64_t Imm = CE->getValue();
5108 if (Imm < 0 ||
5109 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
5110 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
5111 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00005112 // If <ShiftTy> #0, turn it into a no_shift.
5113 if (Imm == 0)
5114 St = ARM_AM::lsl;
5115 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
5116 if (Imm == 32)
5117 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00005118 Amount = Imm;
5119 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005120
5121 return false;
5122}
5123
Jim Grosbache7fbce72011-10-03 23:38:36 +00005124/// parseFPImm - A floating point immediate expression operand.
Alex Bradbury58eba092016-11-01 16:32:05 +00005125OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00005126ARMAsmParser::parseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005127 MCAsmParser &Parser = getParser();
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005128 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005129 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005130 // integer only.
5131 //
5132 // This routine still creates a generic Immediate operand, containing
5133 // a bitcast of the 64-bit floating point value. The various operands
5134 // that accept floats can check whether the value is valid for them
5135 // via the standard is*() predicates.
5136
Jim Grosbache7fbce72011-10-03 23:38:36 +00005137 SMLoc S = Parser.getTok().getLoc();
5138
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005139 if (Parser.getTok().isNot(AsmToken::Hash) &&
5140 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00005141 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00005142
5143 // Disambiguate the VMOV forms that can accept an FP immediate.
5144 // vmov.f32 <sreg>, #imm
5145 // vmov.f64 <dreg>, #imm
5146 // vmov.f32 <dreg>, #imm @ vector f32x2
5147 // vmov.f32 <qreg>, #imm @ vector f32x4
5148 //
5149 // There are also the NEON VMOV instructions which expect an
5150 // integer constant. Make sure we don't try to parse an FPImm
5151 // for these:
5152 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
David Blaikie960ea3f2014-06-08 16:18:35 +00005153 ARMOperand &TyOp = static_cast<ARMOperand &>(*Operands[2]);
5154 bool isVmovf = TyOp.isToken() &&
Oliver Stannard65b85382016-01-25 10:26:26 +00005155 (TyOp.getToken() == ".f32" || TyOp.getToken() == ".f64" ||
5156 TyOp.getToken() == ".f16");
David Blaikie960ea3f2014-06-08 16:18:35 +00005157 ARMOperand &Mnemonic = static_cast<ARMOperand &>(*Operands[0]);
5158 bool isFconst = Mnemonic.isToken() && (Mnemonic.getToken() == "fconstd" ||
5159 Mnemonic.getToken() == "fconsts");
David Peixottoa872e0e2014-01-07 18:19:23 +00005160 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00005161 return MatchOperand_NoMatch;
5162
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00005163 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00005164
5165 // Handle negation, as that still comes through as a separate token.
5166 bool isNegative = false;
5167 if (Parser.getTok().is(AsmToken::Minus)) {
5168 isNegative = true;
5169 Parser.Lex();
5170 }
5171 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00005172 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00005173 if (Tok.is(AsmToken::Real) && isVmovf) {
Stephan Bergmann17c7f702016-12-14 11:57:17 +00005174 APFloat RealVal(APFloat::IEEEsingle(), Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00005175 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
5176 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005177 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00005178 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005179 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005180 MCConstantExpr::create(IntVal, getContext()),
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005181 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005182 return MatchOperand_Success;
5183 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005184 // Also handle plain integers. Instructions which allow floating point
5185 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00005186 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00005187 int64_t Val = Tok.getIntVal();
5188 Parser.Lex(); // Eat the token.
5189 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00005190 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005191 return MatchOperand_ParseFail;
5192 }
David Peixottoa872e0e2014-01-07 18:19:23 +00005193 float RealVal = ARM_AM::getFPImmFloat(Val);
5194 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
5195
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005196 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005197 MCConstantExpr::create(Val, getContext()), S,
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005198 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005199 return MatchOperand_Success;
5200 }
5201
Jim Grosbach235c8d22012-01-19 02:47:30 +00005202 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005203 return MatchOperand_ParseFail;
5204}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005205
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005206/// Parse a arm instruction operand. For now this parses the operand regardless
5207/// of the mnemonic.
David Blaikie960ea3f2014-06-08 16:18:35 +00005208bool ARMAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005209 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005210 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005211
5212 // Check if the current operand has a custom associated parser, if so, try to
5213 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00005214 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
5215 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005216 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00005217 // If there wasn't a custom match, try the generic matcher below. Otherwise,
5218 // there was a match, but an error occurred, in which case, just return that
5219 // the operand parsing failed.
5220 if (ResTy == MatchOperand_ParseFail)
5221 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005222
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005223 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005224 default:
5225 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00005226 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005227 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00005228 // If we've seen a branch mnemonic, the next operand must be a label. This
5229 // is true even if the label is a register name. So "br r1" means branch to
5230 // label "r1".
5231 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
5232 if (!ExpectLabel) {
5233 if (!tryParseRegisterWithWriteBack(Operands))
5234 return false;
5235 int Res = tryParseShiftRegister(Operands);
5236 if (Res == 0) // success
5237 return false;
5238 else if (Res == -1) // irrecoverable error
5239 return true;
5240 // If this is VMRS, check for the apsr_nzcv operand.
5241 if (Mnemonic == "vmrs" &&
5242 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
5243 S = Parser.getTok().getLoc();
5244 Parser.Lex();
5245 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
5246 return false;
5247 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00005248 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00005249
5250 // Fall though for the Identifier case that is not a register or a
5251 // special name.
Simon Pilgrimce1fb222017-07-07 10:05:45 +00005252 LLVM_FALLTHROUGH;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005253 }
Jim Grosbach4e380352011-10-26 21:14:08 +00005254 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00005255 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00005256 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00005257 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00005258 // This was not a register so parse other operands that start with an
5259 // identifier (like labels) as expressions and create them as immediates.
5260 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005261 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005262 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00005263 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005264 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00005265 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
5266 return false;
5267 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005268 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005269 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00005270 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005271 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005272 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00005273 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00005274 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005275 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00005276 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00005277
5278 if (Parser.getTok().isNot(AsmToken::Colon)) {
5279 bool isNegative = Parser.getTok().is(AsmToken::Minus);
5280 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005281 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00005282 return true;
5283 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
5284 if (CE) {
5285 int32_t Val = CE->getValue();
5286 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00005287 ImmVal = MCConstantExpr::create(INT32_MIN, getContext());
Jim Grosbach003607f2012-04-16 21:18:46 +00005288 }
5289 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5290 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00005291
5292 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00005293 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00005294 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
5295 if (Parser.getTok().is(AsmToken::Exclaim)) {
5296 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
5297 Parser.getTok().getLoc()));
5298 Parser.Lex(); // Eat exclaim token
5299 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005300 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005301 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005302 // w/ a ':' after the '#', it's just like a plain ':'.
Justin Bognerb03fd122016-08-17 05:10:15 +00005303 LLVM_FALLTHROUGH;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005304 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005305 case AsmToken::Colon: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005306 S = Parser.getTok().getLoc();
Jason W Kim1f7bc072011-01-11 23:53:41 +00005307 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00005308 // FIXME: Check it's an expression prefix,
5309 // e.g. (FOO - :lower16:BAR) isn't legal.
5310 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005311 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005312 return true;
5313
Evan Cheng965b3c72011-01-13 07:58:56 +00005314 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005315 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005316 return true;
5317
Jim Grosbach13760bd2015-05-30 01:25:56 +00005318 const MCExpr *ExprVal = ARMMCExpr::create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00005319 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00005320 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00005321 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00005322 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005323 }
David Peixottoe407d092013-12-19 18:12:36 +00005324 case AsmToken::Equal: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005325 S = Parser.getTok().getLoc();
David Peixottoe407d092013-12-19 18:12:36 +00005326 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
Oliver Stannard9327a752015-11-16 16:25:47 +00005327 return Error(S, "unexpected token in operand");
David Peixottoe407d092013-12-19 18:12:36 +00005328 Parser.Lex(); // Eat '='
5329 const MCExpr *SubExprVal;
5330 if (getParser().parseExpression(SubExprVal))
5331 return true;
5332 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +00005333
5334 // execute-only: we assume that assembly programmers know what they are
5335 // doing and allow literal pool creation here
Renato Golin3f126132016-05-12 21:22:31 +00005336 Operands.push_back(ARMOperand::CreateConstantPoolImm(SubExprVal, S, E));
David Peixottoe407d092013-12-19 18:12:36 +00005337 return false;
5338 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005339 }
5340}
5341
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005342// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00005343// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005344bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005345 MCAsmParser &Parser = getParser();
Evan Cheng965b3c72011-01-13 07:58:56 +00005346 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005347
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00005348 // consume an optional '#' (GNU compatibility)
5349 if (getLexer().is(AsmToken::Hash))
5350 Parser.Lex();
5351
Jason W Kim1f7bc072011-01-11 23:53:41 +00005352 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00005353 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00005354 Parser.Lex(); // Eat ':'
5355
5356 if (getLexer().isNot(AsmToken::Identifier)) {
5357 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
5358 return true;
5359 }
5360
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005361 enum {
5362 COFF = (1 << MCObjectFileInfo::IsCOFF),
5363 ELF = (1 << MCObjectFileInfo::IsELF),
Dan Gohman18eafb62017-02-22 01:23:18 +00005364 MACHO = (1 << MCObjectFileInfo::IsMachO),
5365 WASM = (1 << MCObjectFileInfo::IsWasm),
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005366 };
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005367 static const struct PrefixEntry {
5368 const char *Spelling;
5369 ARMMCExpr::VariantKind VariantKind;
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005370 uint8_t SupportedFormats;
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005371 } PrefixEntries[] = {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005372 { "lower16", ARMMCExpr::VK_ARM_LO16, COFF | ELF | MACHO },
5373 { "upper16", ARMMCExpr::VK_ARM_HI16, COFF | ELF | MACHO },
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005374 };
5375
Jason W Kim1f7bc072011-01-11 23:53:41 +00005376 StringRef IDVal = Parser.getTok().getIdentifier();
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005377
5378 const auto &Prefix =
5379 std::find_if(std::begin(PrefixEntries), std::end(PrefixEntries),
5380 [&IDVal](const PrefixEntry &PE) {
5381 return PE.Spelling == IDVal;
5382 });
5383 if (Prefix == std::end(PrefixEntries)) {
Jason W Kim1f7bc072011-01-11 23:53:41 +00005384 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
5385 return true;
5386 }
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005387
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005388 uint8_t CurrentFormat;
5389 switch (getContext().getObjectFileInfo()->getObjectFileType()) {
5390 case MCObjectFileInfo::IsMachO:
5391 CurrentFormat = MACHO;
5392 break;
5393 case MCObjectFileInfo::IsELF:
5394 CurrentFormat = ELF;
5395 break;
5396 case MCObjectFileInfo::IsCOFF:
5397 CurrentFormat = COFF;
5398 break;
Dan Gohman18eafb62017-02-22 01:23:18 +00005399 case MCObjectFileInfo::IsWasm:
5400 CurrentFormat = WASM;
5401 break;
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005402 }
5403
5404 if (~Prefix->SupportedFormats & CurrentFormat) {
5405 Error(Parser.getTok().getLoc(),
5406 "cannot represent relocation in the current file format");
5407 return true;
5408 }
5409
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005410 RefKind = Prefix->VariantKind;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005411 Parser.Lex();
5412
5413 if (getLexer().isNot(AsmToken::Colon)) {
5414 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
5415 return true;
5416 }
5417 Parser.Lex(); // Eat the last ':'
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005418
Jason W Kim1f7bc072011-01-11 23:53:41 +00005419 return false;
5420}
5421
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005422/// \brief Given a mnemonic, split out possible predication code and carry
5423/// setting letters to form a canonical mnemonic and flags.
5424//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005425// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005426// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005427StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005428 unsigned &PredicationCode,
5429 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005430 unsigned &ProcessorIMod,
5431 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005432 PredicationCode = ARMCC::AL;
5433 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005434 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005435
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005436 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005437 //
5438 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005439 if ((Mnemonic == "movs" && isThumb()) ||
5440 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
5441 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
5442 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
5443 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00005444 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005445 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
5446 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00005447 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00005448 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005449 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
5450 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005451 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic == "hvc" ||
Bradley Smithfed3e4a2016-01-25 11:24:47 +00005452 Mnemonic.startswith("vsel") || Mnemonic == "vins" || Mnemonic == "vmovx" ||
5453 Mnemonic == "bxns" || Mnemonic == "blxns")
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005454 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005455
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005456 // First, split out any predication code. Ignore mnemonics we know aren't
5457 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00005458 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00005459 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00005460 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00005461 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005462 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
5463 .Case("eq", ARMCC::EQ)
5464 .Case("ne", ARMCC::NE)
5465 .Case("hs", ARMCC::HS)
5466 .Case("cs", ARMCC::HS)
5467 .Case("lo", ARMCC::LO)
5468 .Case("cc", ARMCC::LO)
5469 .Case("mi", ARMCC::MI)
5470 .Case("pl", ARMCC::PL)
5471 .Case("vs", ARMCC::VS)
5472 .Case("vc", ARMCC::VC)
5473 .Case("hi", ARMCC::HI)
5474 .Case("ls", ARMCC::LS)
5475 .Case("ge", ARMCC::GE)
5476 .Case("lt", ARMCC::LT)
5477 .Case("gt", ARMCC::GT)
5478 .Case("le", ARMCC::LE)
5479 .Case("al", ARMCC::AL)
5480 .Default(~0U);
5481 if (CC != ~0U) {
5482 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
5483 PredicationCode = CC;
5484 }
Bill Wendling193961b2010-10-29 23:50:21 +00005485 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005486
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005487 // Next, determine if we have a carry setting bit. We explicitly ignore all
5488 // the instructions we know end in 's'.
5489 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00005490 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005491 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
5492 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
5493 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00005494 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00005495 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00005496 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00005497 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00005498 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Oliver Stannard8de5f242016-06-07 14:58:48 +00005499 Mnemonic == "bxns" || Mnemonic == "blxns" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00005500 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005501 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
5502 CarrySetting = true;
5503 }
5504
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005505 // The "cps" instruction can have a interrupt mode operand which is glued into
5506 // the mnemonic. Check if this is the case, split it and parse the imod op
5507 if (Mnemonic.startswith("cps")) {
5508 // Split out any imod code.
5509 unsigned IMod =
5510 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
5511 .Case("ie", ARM_PROC::IE)
5512 .Case("id", ARM_PROC::ID)
5513 .Default(~0U);
5514 if (IMod != ~0U) {
5515 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5516 ProcessorIMod = IMod;
5517 }
5518 }
5519
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005520 // The "it" instruction has the condition mask on the end of the mnemonic.
5521 if (Mnemonic.startswith("it")) {
5522 ITMask = Mnemonic.slice(2, Mnemonic.size());
5523 Mnemonic = Mnemonic.slice(0, 2);
5524 }
5525
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005526 return Mnemonic;
5527}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005528
5529/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5530/// inclusion of carry set or predication code operands.
5531//
5532// FIXME: It would be nice to autogen this.
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005533void ARMAsmParser::getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5534 bool &CanAcceptCarrySet,
5535 bool &CanAcceptPredicationCode) {
5536 CanAcceptCarrySet =
5537 Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005538 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005539 Mnemonic == "add" || Mnemonic == "adc" || Mnemonic == "mul" ||
5540 Mnemonic == "bic" || Mnemonic == "asr" || Mnemonic == "orr" ||
5541 Mnemonic == "mvn" || Mnemonic == "rsb" || Mnemonic == "rsc" ||
5542 Mnemonic == "orn" || Mnemonic == "sbc" || Mnemonic == "eor" ||
5543 Mnemonic == "neg" || Mnemonic == "vfm" || Mnemonic == "vfnm" ||
5544 (!isThumb() &&
5545 (Mnemonic == "smull" || Mnemonic == "mov" || Mnemonic == "mla" ||
5546 Mnemonic == "smlal" || Mnemonic == "umlal" || Mnemonic == "umull"));
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005547
Tim Northover2c45a382013-06-26 16:52:40 +00005548 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005549 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00005550 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" ||
5551 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005552 Mnemonic.startswith("vsel") || Mnemonic == "vmaxnm" ||
5553 Mnemonic == "vminnm" || Mnemonic == "vcvta" || Mnemonic == "vcvtn" ||
5554 Mnemonic == "vcvtp" || Mnemonic == "vcvtm" || Mnemonic == "vrinta" ||
5555 Mnemonic == "vrintn" || Mnemonic == "vrintp" || Mnemonic == "vrintm" ||
Vladimir Sukharev0e0f8d22015-04-16 11:34:25 +00005556 Mnemonic.startswith("aes") || Mnemonic == "hvc" || Mnemonic == "setpan" ||
Amara Emerson33089092013-09-19 11:59:01 +00005557 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
Oliver Stannard65b85382016-01-25 10:26:26 +00005558 (FullInst.startswith("vmull") && FullInst.endswith(".p64")) ||
5559 Mnemonic == "vmovx" || Mnemonic == "vins") {
Tim Northover2c45a382013-06-26 16:52:40 +00005560 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005561 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005562 } else if (!isThumb()) {
5563 // Some instructions are only predicable in Thumb mode
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005564 CanAcceptPredicationCode =
5565 Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
Tim Northover2c45a382013-06-26 16:52:40 +00005566 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5567 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5568 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005569 Mnemonic != "ldc2" && Mnemonic != "ldc2l" && Mnemonic != "stc2" &&
5570 Mnemonic != "stc2l" && !Mnemonic.startswith("rfe") &&
5571 !Mnemonic.startswith("srs");
Tim Northover2c45a382013-06-26 16:52:40 +00005572 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005573 if (hasV6MOps())
5574 CanAcceptPredicationCode = Mnemonic != "movs";
5575 else
5576 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005577 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005578 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005579}
5580
Scott Douglass47a3fce2015-07-09 14:13:41 +00005581// \brief Some Thumb instructions have two operand forms that are not
Scott Douglass8c7803f2015-07-09 14:13:34 +00005582// available as three operand, convert to two operand form if possible.
5583//
5584// FIXME: We would really like to be able to tablegen'erate this.
5585void ARMAsmParser::tryConvertingToTwoOperandForm(StringRef Mnemonic,
5586 bool CarrySetting,
5587 OperandVector &Operands) {
Scott Douglass47a3fce2015-07-09 14:13:41 +00005588 if (Operands.size() != 6)
Scott Douglass8c7803f2015-07-09 14:13:34 +00005589 return;
5590
Scott Douglass039f7682015-07-13 15:31:33 +00005591 const auto &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5592 auto &Op4 = static_cast<ARMOperand &>(*Operands[4]);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005593 if (!Op3.isReg() || !Op4.isReg())
5594 return;
5595
Scott Douglass039f7682015-07-13 15:31:33 +00005596 auto Op3Reg = Op3.getReg();
5597 auto Op4Reg = Op4.getReg();
5598
Scott Douglass47a3fce2015-07-09 14:13:41 +00005599 // For most Thumb2 cases we just generate the 3 operand form and reduce
Scott Douglassd9d8d262015-07-13 15:31:40 +00005600 // it in processInstruction(), but the 3 operand form of ADD (t2ADDrr)
5601 // won't accept SP or PC so we do the transformation here taking care
5602 // with immediate range in the 'add sp, sp #imm' case.
Scott Douglass039f7682015-07-13 15:31:33 +00005603 auto &Op5 = static_cast<ARMOperand &>(*Operands[5]);
Scott Douglass47a3fce2015-07-09 14:13:41 +00005604 if (isThumbTwo()) {
Scott Douglassd9d8d262015-07-13 15:31:40 +00005605 if (Mnemonic != "add")
5606 return;
5607 bool TryTransform = Op3Reg == ARM::PC || Op4Reg == ARM::PC ||
5608 (Op5.isReg() && Op5.getReg() == ARM::PC);
5609 if (!TryTransform) {
5610 TryTransform = (Op3Reg == ARM::SP || Op4Reg == ARM::SP ||
5611 (Op5.isReg() && Op5.getReg() == ARM::SP)) &&
5612 !(Op3Reg == ARM::SP && Op4Reg == ARM::SP &&
5613 Op5.isImm() && !Op5.isImm0_508s4());
5614 }
5615 if (!TryTransform)
Scott Douglass47a3fce2015-07-09 14:13:41 +00005616 return;
5617 } else if (!isThumbOne())
5618 return;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005619
5620 if (!(Mnemonic == "add" || Mnemonic == "sub" || Mnemonic == "and" ||
5621 Mnemonic == "eor" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5622 Mnemonic == "asr" || Mnemonic == "adc" || Mnemonic == "sbc" ||
5623 Mnemonic == "ror" || Mnemonic == "orr" || Mnemonic == "bic"))
5624 return;
5625
5626 // If first 2 operands of a 3 operand instruction are the same
5627 // then transform to 2 operand version of the same instruction
5628 // e.g. 'adds r0, r0, #1' transforms to 'adds r0, #1'
Scott Douglass039f7682015-07-13 15:31:33 +00005629 bool Transform = Op3Reg == Op4Reg;
Scott Douglass8143bc22015-07-09 14:13:55 +00005630
5631 // For communtative operations, we might be able to transform if we swap
5632 // Op4 and Op5. The 'ADD Rdm, SP, Rdm' form is already handled specially
5633 // as tADDrsp.
5634 const ARMOperand *LastOp = &Op5;
5635 bool Swap = false;
Scott Douglass039f7682015-07-13 15:31:33 +00005636 if (!Transform && Op5.isReg() && Op3Reg == Op5.getReg() &&
5637 ((Mnemonic == "add" && Op4Reg != ARM::SP) ||
Scott Douglass8143bc22015-07-09 14:13:55 +00005638 Mnemonic == "and" || Mnemonic == "eor" ||
5639 Mnemonic == "adc" || Mnemonic == "orr")) {
5640 Swap = true;
5641 LastOp = &Op4;
5642 Transform = true;
5643 }
5644
Scott Douglass8c7803f2015-07-09 14:13:34 +00005645 // If both registers are the same then remove one of them from
5646 // the operand list, with certain exceptions.
5647 if (Transform) {
5648 // Don't transform 'adds Rd, Rd, Rm' or 'sub{s} Rd, Rd, Rm' because the
5649 // 2 operand forms don't exist.
5650 if (((Mnemonic == "add" && CarrySetting) || Mnemonic == "sub") &&
Scott Douglass8143bc22015-07-09 14:13:55 +00005651 LastOp->isReg())
Scott Douglass8c7803f2015-07-09 14:13:34 +00005652 Transform = false;
Scott Douglass2740a632015-07-09 14:13:48 +00005653
5654 // Don't transform 'add/sub{s} Rd, Rd, #imm' if the immediate fits into
5655 // 3-bits because the ARMARM says not to.
Scott Douglass8143bc22015-07-09 14:13:55 +00005656 if ((Mnemonic == "add" || Mnemonic == "sub") && LastOp->isImm0_7())
Scott Douglass2740a632015-07-09 14:13:48 +00005657 Transform = false;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005658 }
5659
Scott Douglass8143bc22015-07-09 14:13:55 +00005660 if (Transform) {
5661 if (Swap)
5662 std::swap(Op4, Op5);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005663 Operands.erase(Operands.begin() + 3);
Scott Douglass8143bc22015-07-09 14:13:55 +00005664 }
Scott Douglass8c7803f2015-07-09 14:13:34 +00005665}
5666
Jim Grosbach7283da92011-08-16 21:12:37 +00005667bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
David Blaikie960ea3f2014-06-08 16:18:35 +00005668 OperandVector &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005669 // FIXME: This is all horribly hacky. We really need a better way to deal
5670 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005671
5672 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5673 // another does not. Specifically, the MOVW instruction does not. So we
5674 // special case it here and remove the defaulted (non-setting) cc_out
5675 // operand if that's the instruction we're trying to match.
5676 //
5677 // We do this as post-processing of the explicit operands rather than just
5678 // conditionally adding the cc_out in the first place because we need
5679 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005680 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00005681 !static_cast<ARMOperand &>(*Operands[4]).isModImm() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005682 static_cast<ARMOperand &>(*Operands[4]).isImm0_65535Expr() &&
5683 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach7283da92011-08-16 21:12:37 +00005684 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005685
5686 // Register-register 'add' for thumb does not have a cc_out operand
5687 // when there are only two register operands.
5688 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005689 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5690 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5691 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005692 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005693 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005694 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5695 // have to check the immediate range here since Thumb2 has a variant
5696 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005697 if (((isThumb() && Mnemonic == "add") ||
5698 (isThumbTwo() && Mnemonic == "sub")) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005699 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5700 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5701 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::SP &&
5702 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5703 ((Mnemonic == "add" && static_cast<ARMOperand &>(*Operands[5]).isReg()) ||
5704 static_cast<ARMOperand &>(*Operands[5]).isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005705 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005706 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5707 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005708 // selecting via the generic "add" mnemonic, so to know that we
5709 // should remove the cc_out operand, we have to explicitly check that
5710 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005711 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005712 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5713 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5714 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005715 // Nest conditions rather than one big 'if' statement for readability.
5716 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005717 // If both registers are low, we're in an IT block, and the immediate is
5718 // in range, we should use encoding T1 instead, which has a cc_out.
5719 if (inITBlock() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005720 isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) &&
5721 isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) &&
5722 static_cast<ARMOperand &>(*Operands[5]).isImm0_7())
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005723 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005724 // Check against T3. If the second register is the PC, this is an
5725 // alternate form of ADR, which uses encoding T4, so check for that too.
David Blaikie960ea3f2014-06-08 16:18:35 +00005726 if (static_cast<ARMOperand &>(*Operands[4]).getReg() != ARM::PC &&
5727 static_cast<ARMOperand &>(*Operands[5]).isT2SOImm())
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005728 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005729
5730 // Otherwise, we use encoding T4, which does not have a cc_out
5731 // operand.
5732 return true;
5733 }
5734
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005735 // The thumb2 multiply instruction doesn't have a CCOut register, so
5736 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5737 // use the 16-bit encoding or not.
5738 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005739 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5740 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5741 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5742 static_cast<ARMOperand &>(*Operands[5]).isReg() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005743 // If the registers aren't low regs, the destination reg isn't the
5744 // same as one of the source regs, or the cc_out operand is zero
5745 // outside of an IT block, we have to use the 32-bit encoding, so
5746 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005747 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5748 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
5749 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[5]).getReg()) ||
5750 !inITBlock() || (static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5751 static_cast<ARMOperand &>(*Operands[5]).getReg() &&
5752 static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5753 static_cast<ARMOperand &>(*Operands[4]).getReg())))
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005754 return true;
5755
Jim Grosbachefa7e952011-11-15 19:55:16 +00005756 // Also check the 'mul' syntax variant that doesn't specify an explicit
5757 // destination register.
5758 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005759 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5760 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5761 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
Jim Grosbachefa7e952011-11-15 19:55:16 +00005762 // If the registers aren't low regs or the cc_out operand is zero
5763 // outside of an IT block, we have to use the 32-bit encoding, so
5764 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005765 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5766 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
Jim Grosbachefa7e952011-11-15 19:55:16 +00005767 !inITBlock()))
5768 return true;
5769
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005770
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005771
Jim Grosbach4b701af2011-08-24 21:42:27 +00005772 // Register-register 'add/sub' for thumb does not have a cc_out operand
5773 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5774 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5775 // right, this will result in better diagnostics (which operand is off)
5776 // anyway.
5777 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5778 (Operands.size() == 5 || Operands.size() == 6) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005779 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5780 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::SP &&
5781 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5782 (static_cast<ARMOperand &>(*Operands[4]).isImm() ||
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005783 (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005784 static_cast<ARMOperand &>(*Operands[5]).isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005785 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005786
Jim Grosbach7283da92011-08-16 21:12:37 +00005787 return false;
5788}
5789
David Blaikie960ea3f2014-06-08 16:18:35 +00005790bool ARMAsmParser::shouldOmitPredicateOperand(StringRef Mnemonic,
5791 OperandVector &Operands) {
Joey Goulye8602552013-07-19 16:34:16 +00005792 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5793 unsigned RegIdx = 3;
5794 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005795 (static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f32" ||
5796 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f16")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005797 if (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005798 (static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f32" ||
5799 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f16"))
Joey Goulye8602552013-07-19 16:34:16 +00005800 RegIdx = 4;
5801
David Blaikie960ea3f2014-06-08 16:18:35 +00005802 if (static_cast<ARMOperand &>(*Operands[RegIdx]).isReg() &&
5803 (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(
5804 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg()) ||
5805 ARMMCRegisterClasses[ARM::QPRRegClassID].contains(
5806 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg())))
Joey Goulye8602552013-07-19 16:34:16 +00005807 return true;
5808 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005809 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005810}
5811
Jim Grosbach12952fe2011-11-11 23:08:10 +00005812static bool isDataTypeToken(StringRef Tok) {
5813 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5814 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5815 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5816 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5817 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5818 Tok == ".f" || Tok == ".d";
5819}
5820
5821// FIXME: This bit should probably be handled via an explicit match class
5822// in the .td files that matches the suffix instead of having it be
5823// a literal string token the way it is now.
5824static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5825 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5826}
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005827static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Chad Rosier9f7a2212013-04-18 22:35:36 +00005828 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005829
5830static bool RequiresVFPRegListValidation(StringRef Inst,
5831 bool &AcceptSinglePrecisionOnly,
5832 bool &AcceptDoublePrecisionOnly) {
5833 if (Inst.size() < 7)
5834 return false;
5835
5836 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5837 StringRef AddressingMode = Inst.substr(4, 2);
5838 if (AddressingMode == "ia" || AddressingMode == "db" ||
5839 AddressingMode == "ea" || AddressingMode == "fd") {
5840 AcceptSinglePrecisionOnly = Inst[6] == 's';
5841 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5842 return true;
5843 }
5844 }
5845
5846 return false;
5847}
5848
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005849/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005850bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00005851 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005852 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005853 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005854 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005855 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005856 bool AcceptDoublePrecisionOnly;
5857 RequireVFPRegisterListCheck =
5858 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5859 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005860
Jim Grosbach8be2f652011-12-09 23:34:09 +00005861 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005862 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005863 // The generic tblgen'erated code does this later, at the start of
5864 // MatchInstructionImpl(), but that's too late for aliases that include
5865 // any sort of suffix.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005866 uint64_t AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005867 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5868 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005869
Jim Grosbachab5830e2011-12-14 02:16:11 +00005870 // First check for the ARM-specific .req directive.
5871 if (Parser.getTok().is(AsmToken::Identifier) &&
5872 Parser.getTok().getIdentifier() == ".req") {
5873 parseDirectiveReq(Name, NameLoc);
5874 // We always return 'error' for this, as we're done with this
5875 // statement and don't need to match the 'instruction."
5876 return true;
5877 }
5878
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005879 // Create the leading tokens for the mnemonic, split by '.' characters.
5880 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005881 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005882
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005883 // Split out the predication code and carry setting flag from the mnemonic.
5884 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005885 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005886 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005887 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005888 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005889 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005890
Jim Grosbach1c171b12011-08-25 17:23:55 +00005891 // In Thumb1, only the branch (B) instruction can be predicated.
5892 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbach1c171b12011-08-25 17:23:55 +00005893 return Error(NameLoc, "conditional execution not supported in Thumb1");
5894 }
5895
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005896 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5897
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005898 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5899 // is the mask as it will be for the IT encoding if the conditional
5900 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5901 // where the conditional bit0 is zero, the instruction post-processing
5902 // will adjust the mask accordingly.
5903 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005904 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5905 if (ITMask.size() > 3) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005906 return Error(Loc, "too many conditions on IT instruction");
5907 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005908 unsigned Mask = 8;
5909 for (unsigned i = ITMask.size(); i != 0; --i) {
5910 char pos = ITMask[i - 1];
5911 if (pos != 't' && pos != 'e') {
Jim Grosbached16ec42011-08-29 22:24:09 +00005912 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005913 }
5914 Mask >>= 1;
5915 if (ITMask[i - 1] == 't')
5916 Mask |= 8;
5917 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005918 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005919 }
5920
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005921 // FIXME: This is all a pretty gross hack. We should automatically handle
5922 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005923
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005924 // Next, add the CCOut and ConditionCode operands, if needed.
5925 //
5926 // For mnemonics which can ever incorporate a carry setting bit or predication
5927 // code, our matching model involves us always generating CCOut and
5928 // ConditionCode operands to match the mnemonic "as written" and then we let
5929 // the matcher deal with finding the right instruction or generating an
5930 // appropriate error.
5931 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005932 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005933
Jim Grosbach03a8a162011-07-14 22:04:21 +00005934 // If we had a carry-set on an instruction that can't do that, issue an
5935 // error.
5936 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005937 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005938 "' can not set flags, but 's' suffix specified");
5939 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005940 // If we had a predication code on an instruction that can't do that, issue an
5941 // error.
5942 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbach0a547702011-07-22 17:44:50 +00005943 return Error(NameLoc, "instruction '" + Mnemonic +
5944 "' is not predicable, but condition code specified");
5945 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005946
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005947 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005948 if (CanAcceptCarrySet) {
5949 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005950 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005951 Loc));
5952 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005953
5954 // Add the predication code operand, if necessary.
5955 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005956 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5957 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005958 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005959 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005960 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005961
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005962 // Add the processor imod operand, if necessary.
5963 if (ProcessorIMod) {
5964 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005965 MCConstantExpr::create(ProcessorIMod, getContext()),
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005966 NameLoc, NameLoc));
Oliver Stannard1ae8b472014-09-24 14:20:01 +00005967 } else if (Mnemonic == "cps" && isMClass()) {
5968 return Error(NameLoc, "instruction 'cps' requires effect for M-class");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005969 }
5970
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005971 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005972 while (Next != StringRef::npos) {
5973 Start = Next;
5974 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005975 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005976
Jim Grosbach12952fe2011-11-11 23:08:10 +00005977 // Some NEON instructions have an optional datatype suffix that is
5978 // completely ignored. Check for that.
5979 if (isDataTypeToken(ExtraToken) &&
5980 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5981 continue;
5982
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005983 // For for ARM mode generate an error if the .n qualifier is used.
5984 if (ExtraToken == ".n" && !isThumb()) {
5985 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5986 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5987 "arm mode");
5988 }
5989
5990 // The .n qualifier is always discarded as that is what the tables
5991 // and matcher expect. In ARM mode the .w qualifier has no effect,
5992 // so discard it to avoid errors that can be caused by the matcher.
5993 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005994 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5995 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5996 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005997 }
5998
5999 // Read the remaining operands.
6000 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00006001 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00006002 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnera2a9d162010-09-11 16:18:25 +00006003 return true;
6004 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00006005
Nirav Dave0a392a82016-11-02 16:22:51 +00006006 while (parseOptionalToken(AsmToken::Comma)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00006007 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00006008 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnera2a9d162010-09-11 16:18:25 +00006009 return true;
6010 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00006011 }
6012 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00006013
Nirav Dave0a392a82016-11-02 16:22:51 +00006014 if (parseToken(AsmToken::EndOfStatement, "unexpected token in argument list"))
6015 return true;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00006016
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00006017 if (RequireVFPRegisterListCheck) {
David Blaikie960ea3f2014-06-08 16:18:35 +00006018 ARMOperand &Op = static_cast<ARMOperand &>(*Operands.back());
6019 if (AcceptSinglePrecisionOnly && !Op.isSPRRegList())
6020 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00006021 "VFP/Neon single precision register expected");
David Blaikie960ea3f2014-06-08 16:18:35 +00006022 if (AcceptDoublePrecisionOnly && !Op.isDPRRegList())
6023 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00006024 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00006025 }
6026
Scott Douglass8c7803f2015-07-09 14:13:34 +00006027 tryConvertingToTwoOperandForm(Mnemonic, CarrySetting, Operands);
6028
Jim Grosbach7283da92011-08-16 21:12:37 +00006029 // Some instructions, mostly Thumb, have forms for the same mnemonic that
6030 // do and don't have a cc_out optional-def operand. With some spot-checks
6031 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00006032 // parse and adjust accordingly before actually matching. We shouldn't ever
Eric Christopher572e03a2015-06-19 01:53:21 +00006033 // try to remove a cc_out operand that was explicitly set on the
Jim Grosbach1d3c1372011-09-01 00:28:52 +00006034 // mnemonic, of course (CarrySetting == true). Reason number #317 the
6035 // table driven matcher doesn't fit well with the ARM instruction set.
David Blaikie960ea3f2014-06-08 16:18:35 +00006036 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands))
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00006037 Operands.erase(Operands.begin() + 1);
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00006038
Joey Goulye8602552013-07-19 16:34:16 +00006039 // Some instructions have the same mnemonic, but don't always
6040 // have a predicate. Distinguish them here and delete the
6041 // predicate if needed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006042 if (shouldOmitPredicateOperand(Mnemonic, Operands))
Joey Goulye8602552013-07-19 16:34:16 +00006043 Operands.erase(Operands.begin() + 1);
Joey Goulye8602552013-07-19 16:34:16 +00006044
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00006045 // ARM mode 'blx' need special handling, as the register operand version
6046 // is predicable, but the label operand version is not. So, we can't rely
6047 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00006048 // a k_CondCode operand in the list. If we're trying to match the label
6049 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00006050 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006051 static_cast<ARMOperand &>(*Operands[2]).isImm())
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00006052 Operands.erase(Operands.begin() + 1);
Jim Grosbach8cffa282011-08-11 23:51:13 +00006053
Weiming Zhao8f56f882012-11-16 21:55:34 +00006054 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
6055 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
6056 // a single GPRPair reg operand is used in the .td file to replace the two
6057 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
6058 // expressed as a GPRPair, so we have to manually merge them.
6059 // FIXME: We would really like to be able to tablegen'erate this.
6060 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00006061 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
6062 Mnemonic == "stlexd")) {
6063 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00006064 unsigned Idx = isLoad ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006065 ARMOperand &Op1 = static_cast<ARMOperand &>(*Operands[Idx]);
6066 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[Idx + 1]);
Weiming Zhao8f56f882012-11-16 21:55:34 +00006067
6068 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
6069 // Adjust only if Op1 and Op2 are GPRs.
David Blaikie960ea3f2014-06-08 16:18:35 +00006070 if (Op1.isReg() && Op2.isReg() && MRC.contains(Op1.getReg()) &&
6071 MRC.contains(Op2.getReg())) {
6072 unsigned Reg1 = Op1.getReg();
6073 unsigned Reg2 = Op2.getReg();
Weiming Zhao8f56f882012-11-16 21:55:34 +00006074 unsigned Rt = MRI->getEncodingValue(Reg1);
6075 unsigned Rt2 = MRI->getEncodingValue(Reg2);
6076
6077 // Rt2 must be Rt + 1 and Rt must be even.
6078 if (Rt + 1 != Rt2 || (Rt & 1)) {
Nirav Dave0a392a82016-11-02 16:22:51 +00006079 return Error(Op2.getStartLoc(),
6080 isLoad ? "destination operands must be sequential"
6081 : "source operands must be sequential");
Weiming Zhao8f56f882012-11-16 21:55:34 +00006082 }
6083 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
6084 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
David Blaikie960ea3f2014-06-08 16:18:35 +00006085 Operands[Idx] =
6086 ARMOperand::CreateReg(NewReg, Op1.getStartLoc(), Op2.getEndLoc());
6087 Operands.erase(Operands.begin() + Idx + 1);
Weiming Zhao8f56f882012-11-16 21:55:34 +00006088 }
6089 }
6090
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00006091 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006092 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00006093 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
6094 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
6095 if (Op3.isMem()) {
6096 assert(Op2.isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006097
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006098 unsigned SuperReg = MRI->getMatchingSuperReg(
David Blaikie960ea3f2014-06-08 16:18:35 +00006099 Op2.getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006100
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006101 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006102
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006103 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006104
David Blaikie960ea3f2014-06-08 16:18:35 +00006105 Operands.insert(
6106 Operands.begin() + 3,
6107 ARMOperand::CreateReg(PairedReg, Op2.getStartLoc(), Op2.getEndLoc()));
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006108 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00006109 }
6110
Kevin Enderby78f95722013-07-31 21:05:30 +00006111 // FIXME: As said above, this is all a pretty gross hack. This instruction
6112 // does not fit with other "subs" and tblgen.
6113 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
6114 // so the Mnemonic is the original name "subs" and delete the predicate
6115 // operand so it will match the table entry.
6116 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006117 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
6118 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::PC &&
6119 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
6120 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::LR &&
6121 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
6122 Operands.front() = ARMOperand::CreateToken(Name, NameLoc);
Kevin Enderby78f95722013-07-31 21:05:30 +00006123 Operands.erase(Operands.begin() + 1);
Kevin Enderby78f95722013-07-31 21:05:30 +00006124 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00006125 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00006126}
6127
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006128// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00006129
6130// return 'true' if register list contains non-low GPR registers,
6131// 'false' otherwise. If Reg is in the register list or is HiReg, set
6132// 'containsReg' to true.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006133static bool checkLowRegisterList(const MCInst &Inst, unsigned OpNo,
6134 unsigned Reg, unsigned HiReg,
6135 bool &containsReg) {
Jim Grosbach169b2be2011-08-23 18:13:04 +00006136 containsReg = false;
6137 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
6138 unsigned OpReg = Inst.getOperand(i).getReg();
6139 if (OpReg == Reg)
6140 containsReg = true;
6141 // Anything other than a low register isn't legal here.
6142 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
6143 return true;
6144 }
6145 return false;
6146}
6147
Rafael Espindola5403da42014-12-04 14:10:20 +00006148// Check if the specified regisgter is in the register list of the inst,
Jim Grosbacha31f2232011-09-07 18:05:34 +00006149// starting at the indicated operand number.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006150static bool listContainsReg(const MCInst &Inst, unsigned OpNo, unsigned Reg) {
6151 for (unsigned i = OpNo, e = Inst.getNumOperands(); i < e; ++i) {
Jim Grosbacha31f2232011-09-07 18:05:34 +00006152 unsigned OpReg = Inst.getOperand(i).getReg();
Rafael Espindola5403da42014-12-04 14:10:20 +00006153 if (OpReg == Reg)
6154 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00006155 }
6156 return false;
6157}
6158
Richard Barton8d519fe2013-09-05 14:14:19 +00006159// Return true if instruction has the interesting property of being
6160// allowed in IT blocks, but not being predicable.
6161static bool instIsBreakpoint(const MCInst &Inst) {
6162 return Inst.getOpcode() == ARM::tBKPT ||
6163 Inst.getOpcode() == ARM::BKPT ||
6164 Inst.getOpcode() == ARM::tHLT ||
6165 Inst.getOpcode() == ARM::HLT;
6166
6167}
6168
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006169bool ARMAsmParser::validatetLDMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006170 const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +00006171 unsigned ListNo, bool IsARPop) {
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006172 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6173 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6174
6175 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6176 bool ListContainsLR = listContainsReg(Inst, ListNo, ARM::LR);
6177 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6178
Jyoti Allur5a139142015-01-14 10:48:16 +00006179 if (!IsARPop && ListContainsSP)
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006180 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6181 "SP may not be in the register list");
6182 else if (ListContainsPC && ListContainsLR)
6183 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6184 "PC and LR may not be in the register list simultaneously");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006185 return false;
6186}
6187
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006188bool ARMAsmParser::validatetSTMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006189 const OperandVector &Operands,
6190 unsigned ListNo) {
6191 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6192 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6193
6194 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6195 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6196
6197 if (ListContainsSP && ListContainsPC)
6198 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6199 "SP and PC may not be in the register list");
6200 else if (ListContainsSP)
6201 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6202 "SP may not be in the register list");
6203 else if (ListContainsPC)
6204 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6205 "PC may not be in the register list");
6206 return false;
6207}
6208
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006209// FIXME: We would really like to be able to tablegen'erate this.
David Blaikie960ea3f2014-06-08 16:18:35 +00006210bool ARMAsmParser::validateInstruction(MCInst &Inst,
6211 const OperandVector &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00006212 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00006213 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00006214
Jim Grosbached16ec42011-08-29 22:24:09 +00006215 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00006216 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00006217 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00006218 if (inITBlock() && !instIsBreakpoint(Inst)) {
Jim Grosbached16ec42011-08-29 22:24:09 +00006219 // The instruction must be predicable.
6220 if (!MCID.isPredicable())
6221 return Error(Loc, "instructions in IT block must be predicable");
6222 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Oliver Stannard21718282016-07-26 14:19:47 +00006223 if (Cond != currentITCond()) {
Jim Grosbached16ec42011-08-29 22:24:09 +00006224 // Find the condition code Operand to get its SMLoc information.
6225 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00006226 for (unsigned I = 1; I < Operands.size(); ++I)
David Blaikie960ea3f2014-06-08 16:18:35 +00006227 if (static_cast<ARMOperand &>(*Operands[I]).isCondCode())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006228 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00006229 return Error(CondLoc, "incorrect condition in IT block; got '" +
6230 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
6231 "', but expected '" +
Oliver Stannard21718282016-07-26 14:19:47 +00006232 ARMCondCodeToString(ARMCC::CondCodes(currentITCond())) + "'");
Jim Grosbached16ec42011-08-29 22:24:09 +00006233 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00006234 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00006235 } else if (isThumbTwo() && MCID.isPredicable() &&
6236 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00006237 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
Oliver Stannard21718282016-07-26 14:19:47 +00006238 Inst.getOpcode() != ARM::t2Bcc) {
Jim Grosbached16ec42011-08-29 22:24:09 +00006239 return Error(Loc, "predicated instructions must be in IT block");
Oliver Stannard21718282016-07-26 14:19:47 +00006240 } else if (!isThumb() && !useImplicitITARM() && MCID.isPredicable() &&
6241 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
6242 ARMCC::AL) {
6243 return Warning(Loc, "predicated instructions should be in IT block");
6244 }
Jim Grosbached16ec42011-08-29 22:24:09 +00006245
Oliver Stannard85d4d5b2017-02-28 10:04:36 +00006246 // PC-setting instructions in an IT block, but not the last instruction of
6247 // the block, are UNPREDICTABLE.
6248 if (inExplicitITBlock() && !lastInITBlock() && isITBlockTerminator(Inst)) {
6249 return Error(Loc, "instruction must be outside of IT block or the last instruction in an IT block");
6250 }
6251
Tilmann Scheller255722b2013-09-30 16:11:48 +00006252 const unsigned Opcode = Inst.getOpcode();
6253 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00006254 case ARM::LDRD:
6255 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006256 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00006257 const unsigned RtReg = Inst.getOperand(0).getReg();
6258
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006259 // Rt can't be R14.
6260 if (RtReg == ARM::LR)
6261 return Error(Operands[3]->getStartLoc(),
6262 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006263
6264 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006265 // Rt must be even-numbered.
6266 if ((Rt & 1) == 1)
6267 return Error(Operands[3]->getStartLoc(),
6268 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006269
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006270 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00006271 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006272 if (Rt2 != Rt + 1)
6273 return Error(Operands[3]->getStartLoc(),
6274 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006275
6276 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
6277 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
6278 // For addressing modes with writeback, the base register needs to be
6279 // different from the destination registers.
6280 if (Rn == Rt || Rn == Rt2)
6281 return Error(Operands[3]->getStartLoc(),
6282 "base register needs to be different from destination "
6283 "registers");
6284 }
6285
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006286 return false;
6287 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006288 case ARM::t2LDRDi8:
6289 case ARM::t2LDRD_PRE:
6290 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00006291 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006292 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6293 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6294 if (Rt2 == Rt)
6295 return Error(Operands[3]->getStartLoc(),
6296 "destination operands can't be identical");
6297 return false;
6298 }
Charlie Turner6f13d0c2015-04-15 17:28:23 +00006299 case ARM::t2BXJ: {
6300 const unsigned RmReg = Inst.getOperand(0).getReg();
6301 // Rm = SP is no longer unpredictable in v8-A
6302 if (RmReg == ARM::SP && !hasV8Ops())
6303 return Error(Operands[2]->getStartLoc(),
6304 "r13 (SP) is an unpredictable operand to BXJ");
6305 return false;
6306 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00006307 case ARM::STRD: {
6308 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006309 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6310 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00006311 if (Rt2 != Rt + 1)
6312 return Error(Operands[3]->getStartLoc(),
6313 "source operands must be sequential");
6314 return false;
6315 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00006316 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006317 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006318 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006319 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6320 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006321 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00006322 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006323 "source operands must be sequential");
6324 return false;
6325 }
Tilmann Scheller3352a582014-07-23 12:38:17 +00006326 case ARM::STR_PRE_IMM:
6327 case ARM::STR_PRE_REG:
6328 case ARM::STR_POST_IMM:
Tilmann Scheller27272792014-07-23 13:03:47 +00006329 case ARM::STR_POST_REG:
Tilmann Scheller96ef72e2014-07-24 09:55:46 +00006330 case ARM::STRH_PRE:
6331 case ARM::STRH_POST:
Tilmann Scheller27272792014-07-23 13:03:47 +00006332 case ARM::STRB_PRE_IMM:
6333 case ARM::STRB_PRE_REG:
6334 case ARM::STRB_POST_IMM:
6335 case ARM::STRB_POST_REG: {
Tilmann Scheller3352a582014-07-23 12:38:17 +00006336 // Rt must be different from Rn.
6337 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6338 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6339
6340 if (Rt == Rn)
6341 return Error(Operands[3]->getStartLoc(),
6342 "source register and base register can't be identical");
6343 return false;
6344 }
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006345 case ARM::LDR_PRE_IMM:
6346 case ARM::LDR_PRE_REG:
6347 case ARM::LDR_POST_IMM:
Tilmann Scheller8ff079c2014-08-01 11:33:47 +00006348 case ARM::LDR_POST_REG:
6349 case ARM::LDRH_PRE:
6350 case ARM::LDRH_POST:
6351 case ARM::LDRSH_PRE:
Tilmann Scheller7cc0ed42014-08-01 12:08:04 +00006352 case ARM::LDRSH_POST:
6353 case ARM::LDRB_PRE_IMM:
6354 case ARM::LDRB_PRE_REG:
6355 case ARM::LDRB_POST_IMM:
6356 case ARM::LDRB_POST_REG:
6357 case ARM::LDRSB_PRE:
6358 case ARM::LDRSB_POST: {
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006359 // Rt must be different from Rn.
6360 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6361 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6362
6363 if (Rt == Rn)
6364 return Error(Operands[3]->getStartLoc(),
6365 "destination register and base register can't be identical");
6366 return false;
6367 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00006368 case ARM::SBFX:
6369 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006370 // Width must be in range [1, 32-lsb].
6371 unsigned LSB = Inst.getOperand(2).getImm();
6372 unsigned Widthm1 = Inst.getOperand(3).getImm();
6373 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00006374 return Error(Operands[5]->getStartLoc(),
6375 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00006376 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00006377 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006378 // Notionally handles ARM::tLDMIA_UPD too.
6379 case ARM::tLDMIA: {
6380 // If we're parsing Thumb2, the .w variant is available and handles
6381 // most cases that are normally illegal for a Thumb1 LDM instruction.
6382 // We'll make the transformation in processInstruction() if necessary.
6383 //
6384 // Thumb LDM instructions are writeback iff the base register is not
6385 // in the register list.
6386 unsigned Rn = Inst.getOperand(0).getReg();
6387 bool HasWritebackToken =
6388 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
6389 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
6390 bool ListContainsBase;
6391 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
6392 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
6393 "registers must be in range r0-r7");
6394 // If we should have writeback, then there should be a '!' token.
6395 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
6396 return Error(Operands[2]->getStartLoc(),
6397 "writeback operator '!' expected");
6398 // If we should not have writeback, there must not be a '!'. This is
6399 // true even for the 32-bit wide encodings.
6400 if (ListContainsBase && HasWritebackToken)
6401 return Error(Operands[3]->getStartLoc(),
6402 "writeback operator '!' not allowed when base register "
6403 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006404
6405 if (validatetLDMRegList(Inst, Operands, 3))
6406 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006407 break;
6408 }
Tim Northover08a86602013-10-22 19:00:39 +00006409 case ARM::LDMIA_UPD:
6410 case ARM::LDMDB_UPD:
6411 case ARM::LDMIB_UPD:
6412 case ARM::LDMDA_UPD:
6413 // ARM variants loading and updating the same register are only officially
6414 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
6415 if (!hasV7Ops())
6416 break;
Rafael Espindola5403da42014-12-04 14:10:20 +00006417 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6418 return Error(Operands.back()->getStartLoc(),
6419 "writeback register not allowed in register list");
6420 break;
Jyoti Allur3b686072014-10-22 10:41:14 +00006421 case ARM::t2LDMIA:
6422 case ARM::t2LDMDB:
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006423 if (validatetLDMRegList(Inst, Operands, 3))
6424 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006425 break;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006426 case ARM::t2STMIA:
6427 case ARM::t2STMDB:
6428 if (validatetSTMRegList(Inst, Operands, 3))
6429 return true;
6430 break;
Tim Northover08a86602013-10-22 19:00:39 +00006431 case ARM::t2LDMIA_UPD:
6432 case ARM::t2LDMDB_UPD:
6433 case ARM::t2STMIA_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006434 case ARM::t2STMDB_UPD: {
6435 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6436 return Error(Operands.back()->getStartLoc(),
6437 "writeback register not allowed in register list");
6438
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006439 if (Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006440 if (validatetLDMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006441 return true;
6442 } else {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006443 if (validatetSTMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006444 return true;
6445 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006446 break;
6447 }
Tim Northover8eaf1542013-11-12 21:32:41 +00006448 case ARM::sysLDMIA_UPD:
6449 case ARM::sysLDMDA_UPD:
6450 case ARM::sysLDMDB_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006451 case ARM::sysLDMIB_UPD:
6452 if (!listContainsReg(Inst, 3, ARM::PC))
6453 return Error(Operands[4]->getStartLoc(),
6454 "writeback register only allowed on system LDM "
6455 "if PC in register-list");
Tim Northover8eaf1542013-11-12 21:32:41 +00006456 break;
6457 case ARM::sysSTMIA_UPD:
6458 case ARM::sysSTMDA_UPD:
6459 case ARM::sysSTMDB_UPD:
6460 case ARM::sysSTMIB_UPD:
6461 return Error(Operands[2]->getStartLoc(),
6462 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006463 case ARM::tMUL: {
6464 // The second source operand must be the same register as the destination
6465 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00006466 //
6467 // In this case, we must directly check the parsed operands because the
6468 // cvtThumbMultiply() function is written in such a way that it guarantees
6469 // this first statement is always true for the new Inst. Essentially, the
6470 // destination is unconditionally copied into the second source operand
6471 // without checking to see if it matches what we actually parsed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006472 if (Operands.size() == 6 && (((ARMOperand &)*Operands[3]).getReg() !=
6473 ((ARMOperand &)*Operands[5]).getReg()) &&
6474 (((ARMOperand &)*Operands[3]).getReg() !=
6475 ((ARMOperand &)*Operands[4]).getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00006476 return Error(Operands[3]->getStartLoc(),
6477 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006478 }
6479 break;
6480 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006481 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
6482 // so only issue a diagnostic for thumb1. The instructions will be
6483 // switched to the t2 encodings in processInstruction() if necessary.
Rafael Espindola5403da42014-12-04 14:10:20 +00006484 case ARM::tPOP: {
6485 bool ListContainsBase;
6486 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
6487 !isThumbTwo())
6488 return Error(Operands[2]->getStartLoc(),
6489 "registers must be in range r0-r7 or pc");
Jyoti Allur5a139142015-01-14 10:48:16 +00006490 if (validatetLDMRegList(Inst, Operands, 2, !isMClass()))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006491 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006492 break;
6493 }
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006494 case ARM::tPUSH: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006495 bool ListContainsBase;
6496 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
6497 !isThumbTwo())
6498 return Error(Operands[2]->getStartLoc(),
6499 "registers must be in range r0-r7 or lr");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006500 if (validatetSTMRegList(Inst, Operands, 2))
6501 return true;
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006502 break;
6503 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00006504 case ARM::tSTMIA_UPD: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006505 bool ListContainsBase, InvalidLowList;
6506 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
6507 0, ListContainsBase);
6508 if (InvalidLowList && !isThumbTwo())
6509 return Error(Operands[4]->getStartLoc(),
6510 "registers must be in range r0-r7");
6511
6512 // This would be converted to a 32-bit stm, but that's not valid if the
6513 // writeback register is in the list.
6514 if (InvalidLowList && ListContainsBase)
6515 return Error(Operands[4]->getStartLoc(),
6516 "writeback operator '!' not allowed when base register "
6517 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006518
6519 if (validatetSTMRegList(Inst, Operands, 4))
6520 return true;
Jim Grosbachd80d1692011-08-23 18:15:37 +00006521 break;
6522 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00006523 case ARM::tADDrSP: {
6524 // If the non-SP source operand and the destination operand are not the
6525 // same, we need thumb2 (for the wide encoding), or we have an error.
6526 if (!isThumbTwo() &&
6527 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
6528 return Error(Operands[4]->getStartLoc(),
6529 "source register must be the same as destination");
6530 }
6531 break;
6532 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006533 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006534 case ARM::tB:
David Blaikie960ea3f2014-06-08 16:18:35 +00006535 if (!(static_cast<ARMOperand &>(*Operands[2])).isSignedOffset<11, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006536 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006537 break;
6538 case ARM::t2B: {
6539 int op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006540 if (!static_cast<ARMOperand &>(*Operands[op]).isSignedOffset<24, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006541 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006542 break;
6543 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006544 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006545 case ARM::tBcc:
David Blaikie960ea3f2014-06-08 16:18:35 +00006546 if (!static_cast<ARMOperand &>(*Operands[2]).isSignedOffset<8, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006547 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006548 break;
6549 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006550 int Op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006551 if (!static_cast<ARMOperand &>(*Operands[Op]).isSignedOffset<20, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006552 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006553 break;
6554 }
Prakhar Bahuguna15ed7ec2016-08-16 10:41:52 +00006555 case ARM::tCBZ:
6556 case ARM::tCBNZ: {
6557 if (!static_cast<ARMOperand &>(*Operands[2]).isUnsignedOffset<6, 1>())
6558 return Error(Operands[2]->getStartLoc(), "branch target out of range");
6559 break;
6560 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006561 case ARM::MOVi16:
Oliver Stannard6ee22c42017-03-14 13:50:10 +00006562 case ARM::MOVTi16:
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006563 case ARM::t2MOVi16:
6564 case ARM::t2MOVTi16:
6565 {
6566 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
6567 // especially when we turn it into a movw and the expression <symbol> does
6568 // not have a :lower16: or :upper16 as part of the expression. We don't
6569 // want the behavior of silently truncating, which can be unexpected and
6570 // lead to bugs that are difficult to find since this is an easy mistake
6571 // to make.
6572 int i = (Operands[3]->isImm()) ? 3 : 4;
David Blaikie960ea3f2014-06-08 16:18:35 +00006573 ARMOperand &Op = static_cast<ARMOperand &>(*Operands[i]);
6574 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006575 if (CE) break;
David Blaikie960ea3f2014-06-08 16:18:35 +00006576 const MCExpr *E = dyn_cast<MCExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006577 if (!E) break;
6578 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
6579 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006580 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16))
6581 return Error(
6582 Op.getStartLoc(),
6583 "immediate expression for mov requires :lower16: or :upper16");
6584 break;
6585 }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +00006586 case ARM::HINT:
6587 case ARM::t2HINT: {
6588 if (hasRAS()) {
6589 // ESB is not predicable (pred must be AL)
6590 unsigned Imm8 = Inst.getOperand(0).getImm();
6591 unsigned Pred = Inst.getOperand(1).getImm();
6592 if (Imm8 == 0x10 && Pred != ARMCC::AL)
6593 return Error(Operands[1]->getStartLoc(), "instruction 'esb' is not "
6594 "predicable, but condition "
6595 "code specified");
6596 }
6597 // Without the RAS extension, this behaves as any other unallocated hint.
6598 break;
6599 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006600 }
6601
6602 return false;
6603}
6604
Jim Grosbach1a747242012-01-23 23:45:44 +00006605static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00006606 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006607 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006608 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006609 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6610 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6611 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6612 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6613 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6614 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6615 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
6616 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
6617 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006618
6619 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006620 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6621 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6622 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6623 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6624 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006625
Jim Grosbach1e946a42012-01-24 00:43:12 +00006626 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6627 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6628 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6629 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6630 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006631
Jim Grosbach1e946a42012-01-24 00:43:12 +00006632 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
6633 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
6634 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
6635 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
6636 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00006637
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006638 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006639 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6640 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6641 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6642 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
6643 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6644 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6645 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6646 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6647 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
6648 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6649 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
6650 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
6651 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
6652 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
6653 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006654
Jim Grosbach1a747242012-01-23 23:45:44 +00006655 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006656 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6657 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6658 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6659 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6660 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6661 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6662 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6663 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6664 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6665 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6666 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6667 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6668 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
6669 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
6670 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
6671 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
6672 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
6673 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00006674
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006675 // VST4LN
6676 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6677 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6678 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6679 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
6680 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6681 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6682 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6683 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6684 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
6685 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6686 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
6687 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
6688 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
6689 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
6690 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
6691
Jim Grosbachda70eac2012-01-24 00:58:13 +00006692 // VST4
6693 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6694 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6695 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6696 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6697 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6698 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6699 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6700 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6701 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6702 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6703 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6704 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6705 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
6706 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
6707 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
6708 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
6709 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
6710 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006711 }
6712}
6713
Jim Grosbach1a747242012-01-23 23:45:44 +00006714static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006715 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006716 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006717 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006718 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6719 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6720 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6721 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6722 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6723 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6724 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6725 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6726 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006727
6728 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006729 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6730 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6731 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6732 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6733 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6734 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6735 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6736 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6737 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6738 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6739 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6740 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6741 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6742 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6743 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006744
Jim Grosbachb78403c2012-01-24 23:47:04 +00006745 // VLD3DUP
6746 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6747 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6748 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6749 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006750 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006751 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6752 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6753 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6754 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6755 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6756 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6757 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6758 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6759 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6760 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6761 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6762 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6763 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6764
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006765 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006766 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6767 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6768 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6769 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6770 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6771 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6772 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6773 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6774 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6775 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6776 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6777 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6778 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6779 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6780 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006781
6782 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006783 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6784 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6785 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6786 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6787 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6788 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6789 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6790 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6791 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6792 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6793 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6794 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6795 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6796 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6797 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6798 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6799 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6800 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006801
Jim Grosbach14952a02012-01-24 18:37:25 +00006802 // VLD4LN
6803 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6804 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6805 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006806 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006807 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6808 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6809 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6810 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6811 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6812 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6813 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6814 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6815 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6816 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6817 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6818
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006819 // VLD4DUP
6820 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6821 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6822 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6823 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6824 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6825 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6826 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6827 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6828 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6829 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6830 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6831 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6832 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6833 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6834 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6835 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6836 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6837 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6838
Jim Grosbached561fc2012-01-24 00:43:17 +00006839 // VLD4
6840 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6841 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6842 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6843 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6844 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6845 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6846 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6847 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6848 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6849 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6850 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6851 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6852 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6853 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6854 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6855 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6856 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6857 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006858 }
6859}
6860
David Blaikie960ea3f2014-06-08 16:18:35 +00006861bool ARMAsmParser::processInstruction(MCInst &Inst,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006862 const OperandVector &Operands,
6863 MCStreamer &Out) {
John Brawn192f74a2017-06-22 10:29:31 +00006864 // Check if we have the wide qualifier, because if it's present we
6865 // must avoid selecting a 16-bit thumb instruction.
6866 bool HasWideQualifier = false;
6867 for (auto &Op : Operands) {
6868 ARMOperand &ARMOp = static_cast<ARMOperand&>(*Op);
6869 if (ARMOp.isToken() && ARMOp.getToken() == ".w") {
6870 HasWideQualifier = true;
6871 break;
6872 }
6873 }
6874
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006875 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006876 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6877 case ARM::LDRT_POST:
6878 case ARM::LDRBT_POST: {
6879 const unsigned Opcode =
6880 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6881 : ARM::LDRBT_POST_IMM;
6882 MCInst TmpInst;
6883 TmpInst.setOpcode(Opcode);
6884 TmpInst.addOperand(Inst.getOperand(0));
6885 TmpInst.addOperand(Inst.getOperand(1));
6886 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006887 TmpInst.addOperand(MCOperand::createReg(0));
6888 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006889 TmpInst.addOperand(Inst.getOperand(2));
6890 TmpInst.addOperand(Inst.getOperand(3));
6891 Inst = TmpInst;
6892 return true;
6893 }
6894 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6895 case ARM::STRT_POST:
6896 case ARM::STRBT_POST: {
6897 const unsigned Opcode =
6898 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6899 : ARM::STRBT_POST_IMM;
6900 MCInst TmpInst;
6901 TmpInst.setOpcode(Opcode);
6902 TmpInst.addOperand(Inst.getOperand(1));
6903 TmpInst.addOperand(Inst.getOperand(0));
6904 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006905 TmpInst.addOperand(MCOperand::createReg(0));
6906 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006907 TmpInst.addOperand(Inst.getOperand(2));
6908 TmpInst.addOperand(Inst.getOperand(3));
6909 Inst = TmpInst;
6910 return true;
6911 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006912 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6913 case ARM::ADDri: {
6914 if (Inst.getOperand(1).getReg() != ARM::PC ||
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006915 Inst.getOperand(5).getReg() != 0 ||
6916 !(Inst.getOperand(2).isExpr() || Inst.getOperand(2).isImm()))
Jim Grosbache974a6a2012-09-25 00:08:13 +00006917 return false;
6918 MCInst TmpInst;
6919 TmpInst.setOpcode(ARM::ADR);
6920 TmpInst.addOperand(Inst.getOperand(0));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006921 if (Inst.getOperand(2).isImm()) {
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006922 // Immediate (mod_imm) will be in its encoded form, we must unencode it
6923 // before passing it to the ADR instruction.
6924 unsigned Enc = Inst.getOperand(2).getImm();
Jim Grosbache9119e42015-05-13 18:37:00 +00006925 TmpInst.addOperand(MCOperand::createImm(
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006926 ARM_AM::rotr32(Enc & 0xFF, (Enc & 0xF00) >> 7)));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006927 } else {
6928 // Turn PC-relative expression into absolute expression.
6929 // Reading PC provides the start of the current instruction + 8 and
6930 // the transform to adr is biased by that.
Jim Grosbach6f482002015-05-18 18:43:14 +00006931 MCSymbol *Dot = getContext().createTempSymbol();
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006932 Out.EmitLabel(Dot);
6933 const MCExpr *OpExpr = Inst.getOperand(2).getExpr();
Jim Grosbach13760bd2015-05-30 01:25:56 +00006934 const MCExpr *InstPC = MCSymbolRefExpr::create(Dot,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006935 MCSymbolRefExpr::VK_None,
6936 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006937 const MCExpr *Const8 = MCConstantExpr::create(8, getContext());
6938 const MCExpr *ReadPC = MCBinaryExpr::createAdd(InstPC, Const8,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006939 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006940 const MCExpr *FixupAddr = MCBinaryExpr::createAdd(ReadPC, OpExpr,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006941 getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00006942 TmpInst.addOperand(MCOperand::createExpr(FixupAddr));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006943 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006944 TmpInst.addOperand(Inst.getOperand(3));
6945 TmpInst.addOperand(Inst.getOperand(4));
6946 Inst = TmpInst;
6947 return true;
6948 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006949 // Aliases for alternate PC+imm syntax of LDR instructions.
6950 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006951 // Select the narrow version if the immediate will fit.
6952 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006953 Inst.getOperand(1).getImm() <= 0xff &&
John Brawn192f74a2017-06-22 10:29:31 +00006954 !HasWideQualifier)
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006955 Inst.setOpcode(ARM::tLDRpci);
6956 else
6957 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006958 return true;
6959 case ARM::t2LDRBpcrel:
6960 Inst.setOpcode(ARM::t2LDRBpci);
6961 return true;
6962 case ARM::t2LDRHpcrel:
6963 Inst.setOpcode(ARM::t2LDRHpci);
6964 return true;
6965 case ARM::t2LDRSBpcrel:
6966 Inst.setOpcode(ARM::t2LDRSBpci);
6967 return true;
6968 case ARM::t2LDRSHpcrel:
6969 Inst.setOpcode(ARM::t2LDRSHpci);
6970 return true;
Renato Golin3f126132016-05-12 21:22:31 +00006971 case ARM::LDRConstPool:
6972 case ARM::tLDRConstPool:
Renato Golin608cb5d2016-05-12 21:22:42 +00006973 case ARM::t2LDRConstPool: {
6974 // Pseudo instruction ldr rt, =immediate is converted to a
6975 // MOV rt, immediate if immediate is known and representable
6976 // otherwise we create a constant pool entry that we load from.
Renato Golin3f126132016-05-12 21:22:31 +00006977 MCInst TmpInst;
6978 if (Inst.getOpcode() == ARM::LDRConstPool)
6979 TmpInst.setOpcode(ARM::LDRi12);
6980 else if (Inst.getOpcode() == ARM::tLDRConstPool)
6981 TmpInst.setOpcode(ARM::tLDRpci);
6982 else if (Inst.getOpcode() == ARM::t2LDRConstPool)
6983 TmpInst.setOpcode(ARM::t2LDRpci);
6984 const ARMOperand &PoolOperand =
John Brawn192f74a2017-06-22 10:29:31 +00006985 (HasWideQualifier ?
6986 static_cast<ARMOperand &>(*Operands[4]) :
6987 static_cast<ARMOperand &>(*Operands[3]));
Renato Golin3f126132016-05-12 21:22:31 +00006988 const MCExpr *SubExprVal = PoolOperand.getConstantPoolImm();
Renato Golin608cb5d2016-05-12 21:22:42 +00006989 // If SubExprVal is a constant we may be able to use a MOV
6990 if (isa<MCConstantExpr>(SubExprVal) &&
6991 Inst.getOperand(0).getReg() != ARM::PC &&
6992 Inst.getOperand(0).getReg() != ARM::SP) {
6993 int64_t Value =
6994 (int64_t) (cast<MCConstantExpr>(SubExprVal))->getValue();
6995 bool UseMov = true;
6996 bool MovHasS = true;
6997 if (Inst.getOpcode() == ARM::LDRConstPool) {
6998 // ARM Constant
6999 if (ARM_AM::getSOImmVal(Value) != -1) {
7000 Value = ARM_AM::getSOImmVal(Value);
7001 TmpInst.setOpcode(ARM::MOVi);
7002 }
7003 else if (ARM_AM::getSOImmVal(~Value) != -1) {
7004 Value = ARM_AM::getSOImmVal(~Value);
7005 TmpInst.setOpcode(ARM::MVNi);
7006 }
7007 else if (hasV6T2Ops() &&
7008 Value >=0 && Value < 65536) {
7009 TmpInst.setOpcode(ARM::MOVi16);
7010 MovHasS = false;
7011 }
7012 else
7013 UseMov = false;
7014 }
7015 else {
7016 // Thumb/Thumb2 Constant
7017 if (hasThumb2() &&
7018 ARM_AM::getT2SOImmVal(Value) != -1)
7019 TmpInst.setOpcode(ARM::t2MOVi);
7020 else if (hasThumb2() &&
7021 ARM_AM::getT2SOImmVal(~Value) != -1) {
7022 TmpInst.setOpcode(ARM::t2MVNi);
7023 Value = ~Value;
7024 }
7025 else if (hasV8MBaseline() &&
7026 Value >=0 && Value < 65536) {
7027 TmpInst.setOpcode(ARM::t2MOVi16);
7028 MovHasS = false;
7029 }
7030 else
7031 UseMov = false;
7032 }
7033 if (UseMov) {
7034 TmpInst.addOperand(Inst.getOperand(0)); // Rt
7035 TmpInst.addOperand(MCOperand::createImm(Value)); // Immediate
7036 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7037 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7038 if (MovHasS)
7039 TmpInst.addOperand(MCOperand::createReg(0)); // S
7040 Inst = TmpInst;
7041 return true;
7042 }
7043 }
7044 // No opportunity to use MOV/MVN create constant pool
Renato Golin3f126132016-05-12 21:22:31 +00007045 const MCExpr *CPLoc =
7046 getTargetStreamer().addConstantPoolEntry(SubExprVal,
7047 PoolOperand.getStartLoc());
7048 TmpInst.addOperand(Inst.getOperand(0)); // Rt
7049 TmpInst.addOperand(MCOperand::createExpr(CPLoc)); // offset to constpool
7050 if (TmpInst.getOpcode() == ARM::LDRi12)
7051 TmpInst.addOperand(MCOperand::createImm(0)); // unused offset
7052 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7053 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7054 Inst = TmpInst;
7055 return true;
7056 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007057 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007058 case ARM::VST1LNdWB_register_Asm_8:
7059 case ARM::VST1LNdWB_register_Asm_16:
7060 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007061 MCInst TmpInst;
7062 // Shuffle the operands around so the lane index operand is in the
7063 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007064 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007065 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007066 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7067 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7068 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7069 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7070 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7071 TmpInst.addOperand(Inst.getOperand(1)); // lane
7072 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7073 TmpInst.addOperand(Inst.getOperand(6));
7074 Inst = TmpInst;
7075 return true;
7076 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007077
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007078 case ARM::VST2LNdWB_register_Asm_8:
7079 case ARM::VST2LNdWB_register_Asm_16:
7080 case ARM::VST2LNdWB_register_Asm_32:
7081 case ARM::VST2LNqWB_register_Asm_16:
7082 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007083 MCInst TmpInst;
7084 // Shuffle the operands around so the lane index operand is in the
7085 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007086 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007087 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007088 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7089 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7090 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7091 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7092 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007093 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007094 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007095 TmpInst.addOperand(Inst.getOperand(1)); // lane
7096 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7097 TmpInst.addOperand(Inst.getOperand(6));
7098 Inst = TmpInst;
7099 return true;
7100 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007101
7102 case ARM::VST3LNdWB_register_Asm_8:
7103 case ARM::VST3LNdWB_register_Asm_16:
7104 case ARM::VST3LNdWB_register_Asm_32:
7105 case ARM::VST3LNqWB_register_Asm_16:
7106 case ARM::VST3LNqWB_register_Asm_32: {
7107 MCInst TmpInst;
7108 // Shuffle the operands around so the lane index operand is in the
7109 // right place.
7110 unsigned Spacing;
7111 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7112 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7113 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7114 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7115 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7116 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007117 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007118 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007119 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007120 Spacing * 2));
7121 TmpInst.addOperand(Inst.getOperand(1)); // lane
7122 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7123 TmpInst.addOperand(Inst.getOperand(6));
7124 Inst = TmpInst;
7125 return true;
7126 }
7127
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007128 case ARM::VST4LNdWB_register_Asm_8:
7129 case ARM::VST4LNdWB_register_Asm_16:
7130 case ARM::VST4LNdWB_register_Asm_32:
7131 case ARM::VST4LNqWB_register_Asm_16:
7132 case ARM::VST4LNqWB_register_Asm_32: {
7133 MCInst TmpInst;
7134 // Shuffle the operands around so the lane index operand is in the
7135 // right place.
7136 unsigned Spacing;
7137 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7138 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7139 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7140 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7141 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7142 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007143 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007144 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007145 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007146 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007147 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007148 Spacing * 3));
7149 TmpInst.addOperand(Inst.getOperand(1)); // lane
7150 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7151 TmpInst.addOperand(Inst.getOperand(6));
7152 Inst = TmpInst;
7153 return true;
7154 }
7155
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007156 case ARM::VST1LNdWB_fixed_Asm_8:
7157 case ARM::VST1LNdWB_fixed_Asm_16:
7158 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007159 MCInst TmpInst;
7160 // Shuffle the operands around so the lane index operand is in the
7161 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007162 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007163 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007164 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7165 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7166 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007167 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacheb538222011-12-02 22:34:51 +00007168 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7169 TmpInst.addOperand(Inst.getOperand(1)); // lane
7170 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7171 TmpInst.addOperand(Inst.getOperand(5));
7172 Inst = TmpInst;
7173 return true;
7174 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007175
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007176 case ARM::VST2LNdWB_fixed_Asm_8:
7177 case ARM::VST2LNdWB_fixed_Asm_16:
7178 case ARM::VST2LNdWB_fixed_Asm_32:
7179 case ARM::VST2LNqWB_fixed_Asm_16:
7180 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007181 MCInst TmpInst;
7182 // Shuffle the operands around so the lane index operand is in the
7183 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007184 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007185 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007186 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7187 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7188 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007189 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007190 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007191 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007192 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007193 TmpInst.addOperand(Inst.getOperand(1)); // lane
7194 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7195 TmpInst.addOperand(Inst.getOperand(5));
7196 Inst = TmpInst;
7197 return true;
7198 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007199
7200 case ARM::VST3LNdWB_fixed_Asm_8:
7201 case ARM::VST3LNdWB_fixed_Asm_16:
7202 case ARM::VST3LNdWB_fixed_Asm_32:
7203 case ARM::VST3LNqWB_fixed_Asm_16:
7204 case ARM::VST3LNqWB_fixed_Asm_32: {
7205 MCInst TmpInst;
7206 // Shuffle the operands around so the lane index operand is in the
7207 // right place.
7208 unsigned Spacing;
7209 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7210 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7211 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7212 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007213 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007214 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007215 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007216 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007217 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007218 Spacing * 2));
7219 TmpInst.addOperand(Inst.getOperand(1)); // lane
7220 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7221 TmpInst.addOperand(Inst.getOperand(5));
7222 Inst = TmpInst;
7223 return true;
7224 }
7225
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007226 case ARM::VST4LNdWB_fixed_Asm_8:
7227 case ARM::VST4LNdWB_fixed_Asm_16:
7228 case ARM::VST4LNdWB_fixed_Asm_32:
7229 case ARM::VST4LNqWB_fixed_Asm_16:
7230 case ARM::VST4LNqWB_fixed_Asm_32: {
7231 MCInst TmpInst;
7232 // Shuffle the operands around so the lane index operand is in the
7233 // right place.
7234 unsigned Spacing;
7235 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7236 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7237 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7238 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007239 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007240 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007241 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007242 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007243 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007244 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007245 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007246 Spacing * 3));
7247 TmpInst.addOperand(Inst.getOperand(1)); // lane
7248 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7249 TmpInst.addOperand(Inst.getOperand(5));
7250 Inst = TmpInst;
7251 return true;
7252 }
7253
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007254 case ARM::VST1LNdAsm_8:
7255 case ARM::VST1LNdAsm_16:
7256 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007257 MCInst TmpInst;
7258 // Shuffle the operands around so the lane index operand is in the
7259 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007260 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007261 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007262 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7263 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7264 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7265 TmpInst.addOperand(Inst.getOperand(1)); // lane
7266 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7267 TmpInst.addOperand(Inst.getOperand(5));
7268 Inst = TmpInst;
7269 return true;
7270 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007271
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007272 case ARM::VST2LNdAsm_8:
7273 case ARM::VST2LNdAsm_16:
7274 case ARM::VST2LNdAsm_32:
7275 case ARM::VST2LNqAsm_16:
7276 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007277 MCInst TmpInst;
7278 // Shuffle the operands around so the lane index operand is in the
7279 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007280 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007281 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007282 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7283 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7284 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007285 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007286 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007287 TmpInst.addOperand(Inst.getOperand(1)); // lane
7288 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7289 TmpInst.addOperand(Inst.getOperand(5));
7290 Inst = TmpInst;
7291 return true;
7292 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007293
7294 case ARM::VST3LNdAsm_8:
7295 case ARM::VST3LNdAsm_16:
7296 case ARM::VST3LNdAsm_32:
7297 case ARM::VST3LNqAsm_16:
7298 case ARM::VST3LNqAsm_32: {
7299 MCInst TmpInst;
7300 // Shuffle the operands around so the lane index operand is in the
7301 // right place.
7302 unsigned Spacing;
7303 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7304 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7305 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7306 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007307 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007308 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007309 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007310 Spacing * 2));
7311 TmpInst.addOperand(Inst.getOperand(1)); // lane
7312 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7313 TmpInst.addOperand(Inst.getOperand(5));
7314 Inst = TmpInst;
7315 return true;
7316 }
7317
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007318 case ARM::VST4LNdAsm_8:
7319 case ARM::VST4LNdAsm_16:
7320 case ARM::VST4LNdAsm_32:
7321 case ARM::VST4LNqAsm_16:
7322 case ARM::VST4LNqAsm_32: {
7323 MCInst TmpInst;
7324 // Shuffle the operands around so the lane index operand is in the
7325 // right place.
7326 unsigned Spacing;
7327 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7328 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7329 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7330 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007331 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007332 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007333 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007334 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007335 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007336 Spacing * 3));
7337 TmpInst.addOperand(Inst.getOperand(1)); // lane
7338 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7339 TmpInst.addOperand(Inst.getOperand(5));
7340 Inst = TmpInst;
7341 return true;
7342 }
7343
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007344 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007345 case ARM::VLD1LNdWB_register_Asm_8:
7346 case ARM::VLD1LNdWB_register_Asm_16:
7347 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007348 MCInst TmpInst;
7349 // Shuffle the operands around so the lane index operand is in the
7350 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007351 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007352 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007353 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7354 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7355 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7356 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7357 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7358 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7359 TmpInst.addOperand(Inst.getOperand(1)); // lane
7360 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7361 TmpInst.addOperand(Inst.getOperand(6));
7362 Inst = TmpInst;
7363 return true;
7364 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007365
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007366 case ARM::VLD2LNdWB_register_Asm_8:
7367 case ARM::VLD2LNdWB_register_Asm_16:
7368 case ARM::VLD2LNdWB_register_Asm_32:
7369 case ARM::VLD2LNqWB_register_Asm_16:
7370 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007371 MCInst TmpInst;
7372 // Shuffle the operands around so the lane index operand is in the
7373 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007374 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007375 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007376 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007377 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007378 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007379 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7380 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7381 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7382 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7383 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007384 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007385 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007386 TmpInst.addOperand(Inst.getOperand(1)); // lane
7387 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7388 TmpInst.addOperand(Inst.getOperand(6));
7389 Inst = TmpInst;
7390 return true;
7391 }
7392
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007393 case ARM::VLD3LNdWB_register_Asm_8:
7394 case ARM::VLD3LNdWB_register_Asm_16:
7395 case ARM::VLD3LNdWB_register_Asm_32:
7396 case ARM::VLD3LNqWB_register_Asm_16:
7397 case ARM::VLD3LNqWB_register_Asm_32: {
7398 MCInst TmpInst;
7399 // Shuffle the operands around so the lane index operand is in the
7400 // right place.
7401 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007402 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007403 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007404 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007405 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007406 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007407 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007408 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7409 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7410 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7411 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7412 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007413 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007414 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007415 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007416 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007417 TmpInst.addOperand(Inst.getOperand(1)); // lane
7418 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7419 TmpInst.addOperand(Inst.getOperand(6));
7420 Inst = TmpInst;
7421 return true;
7422 }
7423
Jim Grosbach14952a02012-01-24 18:37:25 +00007424 case ARM::VLD4LNdWB_register_Asm_8:
7425 case ARM::VLD4LNdWB_register_Asm_16:
7426 case ARM::VLD4LNdWB_register_Asm_32:
7427 case ARM::VLD4LNqWB_register_Asm_16:
7428 case ARM::VLD4LNqWB_register_Asm_32: {
7429 MCInst TmpInst;
7430 // Shuffle the operands around so the lane index operand is in the
7431 // right place.
7432 unsigned Spacing;
7433 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7434 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007435 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007436 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007437 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007438 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007439 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007440 Spacing * 3));
7441 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7442 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7443 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7444 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7445 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007446 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007447 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007448 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007449 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007450 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007451 Spacing * 3));
7452 TmpInst.addOperand(Inst.getOperand(1)); // lane
7453 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7454 TmpInst.addOperand(Inst.getOperand(6));
7455 Inst = TmpInst;
7456 return true;
7457 }
7458
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007459 case ARM::VLD1LNdWB_fixed_Asm_8:
7460 case ARM::VLD1LNdWB_fixed_Asm_16:
7461 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007462 MCInst TmpInst;
7463 // Shuffle the operands around so the lane index operand is in the
7464 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007465 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007466 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007467 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7468 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7469 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7470 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007471 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachdda976b2011-12-02 22:01:52 +00007472 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7473 TmpInst.addOperand(Inst.getOperand(1)); // lane
7474 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7475 TmpInst.addOperand(Inst.getOperand(5));
7476 Inst = TmpInst;
7477 return true;
7478 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007479
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007480 case ARM::VLD2LNdWB_fixed_Asm_8:
7481 case ARM::VLD2LNdWB_fixed_Asm_16:
7482 case ARM::VLD2LNdWB_fixed_Asm_32:
7483 case ARM::VLD2LNqWB_fixed_Asm_16:
7484 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007485 MCInst TmpInst;
7486 // Shuffle the operands around so the lane index operand is in the
7487 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007488 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007489 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007490 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007491 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007492 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007493 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7494 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7495 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007496 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007497 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007498 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007499 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007500 TmpInst.addOperand(Inst.getOperand(1)); // lane
7501 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7502 TmpInst.addOperand(Inst.getOperand(5));
7503 Inst = TmpInst;
7504 return true;
7505 }
7506
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007507 case ARM::VLD3LNdWB_fixed_Asm_8:
7508 case ARM::VLD3LNdWB_fixed_Asm_16:
7509 case ARM::VLD3LNdWB_fixed_Asm_32:
7510 case ARM::VLD3LNqWB_fixed_Asm_16:
7511 case ARM::VLD3LNqWB_fixed_Asm_32: {
7512 MCInst TmpInst;
7513 // Shuffle the operands around so the lane index operand is in the
7514 // right place.
7515 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007516 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007517 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007518 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007519 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007520 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007521 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007522 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7523 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7524 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007525 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007526 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007527 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007528 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007529 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007530 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007531 TmpInst.addOperand(Inst.getOperand(1)); // lane
7532 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7533 TmpInst.addOperand(Inst.getOperand(5));
7534 Inst = TmpInst;
7535 return true;
7536 }
7537
Jim Grosbach14952a02012-01-24 18:37:25 +00007538 case ARM::VLD4LNdWB_fixed_Asm_8:
7539 case ARM::VLD4LNdWB_fixed_Asm_16:
7540 case ARM::VLD4LNdWB_fixed_Asm_32:
7541 case ARM::VLD4LNqWB_fixed_Asm_16:
7542 case ARM::VLD4LNqWB_fixed_Asm_32: {
7543 MCInst TmpInst;
7544 // Shuffle the operands around so the lane index operand is in the
7545 // right place.
7546 unsigned Spacing;
7547 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7548 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007549 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007550 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007551 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007552 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007553 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007554 Spacing * 3));
7555 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7556 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7557 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007558 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach14952a02012-01-24 18:37:25 +00007559 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007560 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007561 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007562 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007563 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007564 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007565 Spacing * 3));
7566 TmpInst.addOperand(Inst.getOperand(1)); // lane
7567 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7568 TmpInst.addOperand(Inst.getOperand(5));
7569 Inst = TmpInst;
7570 return true;
7571 }
7572
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007573 case ARM::VLD1LNdAsm_8:
7574 case ARM::VLD1LNdAsm_16:
7575 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00007576 MCInst TmpInst;
7577 // Shuffle the operands around so the lane index operand is in the
7578 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007579 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007580 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00007581 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7582 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7583 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7584 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7585 TmpInst.addOperand(Inst.getOperand(1)); // lane
7586 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7587 TmpInst.addOperand(Inst.getOperand(5));
7588 Inst = TmpInst;
7589 return true;
7590 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007591
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007592 case ARM::VLD2LNdAsm_8:
7593 case ARM::VLD2LNdAsm_16:
7594 case ARM::VLD2LNdAsm_32:
7595 case ARM::VLD2LNqAsm_16:
7596 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007597 MCInst TmpInst;
7598 // Shuffle the operands around so the lane index operand is in the
7599 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007600 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007601 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007602 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007603 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007604 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007605 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7606 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7607 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007608 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007609 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007610 TmpInst.addOperand(Inst.getOperand(1)); // lane
7611 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7612 TmpInst.addOperand(Inst.getOperand(5));
7613 Inst = TmpInst;
7614 return true;
7615 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007616
7617 case ARM::VLD3LNdAsm_8:
7618 case ARM::VLD3LNdAsm_16:
7619 case ARM::VLD3LNdAsm_32:
7620 case ARM::VLD3LNqAsm_16:
7621 case ARM::VLD3LNqAsm_32: {
7622 MCInst TmpInst;
7623 // Shuffle the operands around so the lane index operand is in the
7624 // right place.
7625 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007626 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007627 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007628 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007629 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007630 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007631 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007632 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7633 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7634 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007635 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007636 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007637 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007638 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007639 TmpInst.addOperand(Inst.getOperand(1)); // lane
7640 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7641 TmpInst.addOperand(Inst.getOperand(5));
7642 Inst = TmpInst;
7643 return true;
7644 }
7645
Jim Grosbach14952a02012-01-24 18:37:25 +00007646 case ARM::VLD4LNdAsm_8:
7647 case ARM::VLD4LNdAsm_16:
7648 case ARM::VLD4LNdAsm_32:
7649 case ARM::VLD4LNqAsm_16:
7650 case ARM::VLD4LNqAsm_32: {
7651 MCInst TmpInst;
7652 // Shuffle the operands around so the lane index operand is in the
7653 // right place.
7654 unsigned Spacing;
7655 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7656 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007657 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007658 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007659 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007660 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007661 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007662 Spacing * 3));
7663 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7664 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7665 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007666 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007667 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007668 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007669 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007670 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007671 Spacing * 3));
7672 TmpInst.addOperand(Inst.getOperand(1)); // lane
7673 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7674 TmpInst.addOperand(Inst.getOperand(5));
7675 Inst = TmpInst;
7676 return true;
7677 }
7678
Jim Grosbachb78403c2012-01-24 23:47:04 +00007679 // VLD3DUP single 3-element structure to all lanes instructions.
7680 case ARM::VLD3DUPdAsm_8:
7681 case ARM::VLD3DUPdAsm_16:
7682 case ARM::VLD3DUPdAsm_32:
7683 case ARM::VLD3DUPqAsm_8:
7684 case ARM::VLD3DUPqAsm_16:
7685 case ARM::VLD3DUPqAsm_32: {
7686 MCInst TmpInst;
7687 unsigned Spacing;
7688 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7689 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007690 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007691 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007692 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007693 Spacing * 2));
7694 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7695 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7696 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7697 TmpInst.addOperand(Inst.getOperand(4));
7698 Inst = TmpInst;
7699 return true;
7700 }
7701
7702 case ARM::VLD3DUPdWB_fixed_Asm_8:
7703 case ARM::VLD3DUPdWB_fixed_Asm_16:
7704 case ARM::VLD3DUPdWB_fixed_Asm_32:
7705 case ARM::VLD3DUPqWB_fixed_Asm_8:
7706 case ARM::VLD3DUPqWB_fixed_Asm_16:
7707 case ARM::VLD3DUPqWB_fixed_Asm_32: {
7708 MCInst TmpInst;
7709 unsigned Spacing;
7710 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7711 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007712 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007713 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007714 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007715 Spacing * 2));
7716 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7717 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7718 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007719 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachb78403c2012-01-24 23:47:04 +00007720 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7721 TmpInst.addOperand(Inst.getOperand(4));
7722 Inst = TmpInst;
7723 return true;
7724 }
7725
7726 case ARM::VLD3DUPdWB_register_Asm_8:
7727 case ARM::VLD3DUPdWB_register_Asm_16:
7728 case ARM::VLD3DUPdWB_register_Asm_32:
7729 case ARM::VLD3DUPqWB_register_Asm_8:
7730 case ARM::VLD3DUPqWB_register_Asm_16:
7731 case ARM::VLD3DUPqWB_register_Asm_32: {
7732 MCInst TmpInst;
7733 unsigned Spacing;
7734 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7735 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007736 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007737 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007738 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007739 Spacing * 2));
7740 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7741 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7742 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7743 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7744 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7745 TmpInst.addOperand(Inst.getOperand(5));
7746 Inst = TmpInst;
7747 return true;
7748 }
7749
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007750 // VLD3 multiple 3-element structure instructions.
7751 case ARM::VLD3dAsm_8:
7752 case ARM::VLD3dAsm_16:
7753 case ARM::VLD3dAsm_32:
7754 case ARM::VLD3qAsm_8:
7755 case ARM::VLD3qAsm_16:
7756 case ARM::VLD3qAsm_32: {
7757 MCInst TmpInst;
7758 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007759 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007760 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007761 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007762 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007763 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007764 Spacing * 2));
7765 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7766 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7767 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7768 TmpInst.addOperand(Inst.getOperand(4));
7769 Inst = TmpInst;
7770 return true;
7771 }
7772
7773 case ARM::VLD3dWB_fixed_Asm_8:
7774 case ARM::VLD3dWB_fixed_Asm_16:
7775 case ARM::VLD3dWB_fixed_Asm_32:
7776 case ARM::VLD3qWB_fixed_Asm_8:
7777 case ARM::VLD3qWB_fixed_Asm_16:
7778 case ARM::VLD3qWB_fixed_Asm_32: {
7779 MCInst TmpInst;
7780 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007781 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007782 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007783 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007784 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007785 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007786 Spacing * 2));
7787 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7788 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7789 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007790 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007791 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7792 TmpInst.addOperand(Inst.getOperand(4));
7793 Inst = TmpInst;
7794 return true;
7795 }
7796
7797 case ARM::VLD3dWB_register_Asm_8:
7798 case ARM::VLD3dWB_register_Asm_16:
7799 case ARM::VLD3dWB_register_Asm_32:
7800 case ARM::VLD3qWB_register_Asm_8:
7801 case ARM::VLD3qWB_register_Asm_16:
7802 case ARM::VLD3qWB_register_Asm_32: {
7803 MCInst TmpInst;
7804 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007805 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007806 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007807 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007808 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007809 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007810 Spacing * 2));
7811 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7812 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7813 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7814 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7815 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7816 TmpInst.addOperand(Inst.getOperand(5));
7817 Inst = TmpInst;
7818 return true;
7819 }
7820
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007821 // VLD4DUP single 3-element structure to all lanes instructions.
7822 case ARM::VLD4DUPdAsm_8:
7823 case ARM::VLD4DUPdAsm_16:
7824 case ARM::VLD4DUPdAsm_32:
7825 case ARM::VLD4DUPqAsm_8:
7826 case ARM::VLD4DUPqAsm_16:
7827 case ARM::VLD4DUPqAsm_32: {
7828 MCInst TmpInst;
7829 unsigned Spacing;
7830 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7831 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007832 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007833 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007834 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007835 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007836 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007837 Spacing * 3));
7838 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7839 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7840 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7841 TmpInst.addOperand(Inst.getOperand(4));
7842 Inst = TmpInst;
7843 return true;
7844 }
7845
7846 case ARM::VLD4DUPdWB_fixed_Asm_8:
7847 case ARM::VLD4DUPdWB_fixed_Asm_16:
7848 case ARM::VLD4DUPdWB_fixed_Asm_32:
7849 case ARM::VLD4DUPqWB_fixed_Asm_8:
7850 case ARM::VLD4DUPqWB_fixed_Asm_16:
7851 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7852 MCInst TmpInst;
7853 unsigned Spacing;
7854 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7855 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007856 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007857 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007858 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007859 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007860 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007861 Spacing * 3));
7862 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7863 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7864 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007865 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007866 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7867 TmpInst.addOperand(Inst.getOperand(4));
7868 Inst = TmpInst;
7869 return true;
7870 }
7871
7872 case ARM::VLD4DUPdWB_register_Asm_8:
7873 case ARM::VLD4DUPdWB_register_Asm_16:
7874 case ARM::VLD4DUPdWB_register_Asm_32:
7875 case ARM::VLD4DUPqWB_register_Asm_8:
7876 case ARM::VLD4DUPqWB_register_Asm_16:
7877 case ARM::VLD4DUPqWB_register_Asm_32: {
7878 MCInst TmpInst;
7879 unsigned Spacing;
7880 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7881 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007882 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007883 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007884 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007885 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007886 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007887 Spacing * 3));
7888 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7889 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7890 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7891 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7892 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7893 TmpInst.addOperand(Inst.getOperand(5));
7894 Inst = TmpInst;
7895 return true;
7896 }
7897
7898 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007899 case ARM::VLD4dAsm_8:
7900 case ARM::VLD4dAsm_16:
7901 case ARM::VLD4dAsm_32:
7902 case ARM::VLD4qAsm_8:
7903 case ARM::VLD4qAsm_16:
7904 case ARM::VLD4qAsm_32: {
7905 MCInst TmpInst;
7906 unsigned Spacing;
7907 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7908 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007909 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007910 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007911 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007912 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007913 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007914 Spacing * 3));
7915 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7916 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7917 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7918 TmpInst.addOperand(Inst.getOperand(4));
7919 Inst = TmpInst;
7920 return true;
7921 }
7922
7923 case ARM::VLD4dWB_fixed_Asm_8:
7924 case ARM::VLD4dWB_fixed_Asm_16:
7925 case ARM::VLD4dWB_fixed_Asm_32:
7926 case ARM::VLD4qWB_fixed_Asm_8:
7927 case ARM::VLD4qWB_fixed_Asm_16:
7928 case ARM::VLD4qWB_fixed_Asm_32: {
7929 MCInst TmpInst;
7930 unsigned Spacing;
7931 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7932 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007933 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007934 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007935 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007936 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007937 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007938 Spacing * 3));
7939 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7940 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7941 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007942 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbached561fc2012-01-24 00:43:17 +00007943 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7944 TmpInst.addOperand(Inst.getOperand(4));
7945 Inst = TmpInst;
7946 return true;
7947 }
7948
7949 case ARM::VLD4dWB_register_Asm_8:
7950 case ARM::VLD4dWB_register_Asm_16:
7951 case ARM::VLD4dWB_register_Asm_32:
7952 case ARM::VLD4qWB_register_Asm_8:
7953 case ARM::VLD4qWB_register_Asm_16:
7954 case ARM::VLD4qWB_register_Asm_32: {
7955 MCInst TmpInst;
7956 unsigned Spacing;
7957 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7958 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007959 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007960 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007961 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007962 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007963 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007964 Spacing * 3));
7965 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7966 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7967 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7968 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7969 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7970 TmpInst.addOperand(Inst.getOperand(5));
7971 Inst = TmpInst;
7972 return true;
7973 }
7974
Jim Grosbach1a747242012-01-23 23:45:44 +00007975 // VST3 multiple 3-element structure instructions.
7976 case ARM::VST3dAsm_8:
7977 case ARM::VST3dAsm_16:
7978 case ARM::VST3dAsm_32:
7979 case ARM::VST3qAsm_8:
7980 case ARM::VST3qAsm_16:
7981 case ARM::VST3qAsm_32: {
7982 MCInst TmpInst;
7983 unsigned Spacing;
7984 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7985 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7986 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7987 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007988 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007989 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007990 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007991 Spacing * 2));
7992 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7993 TmpInst.addOperand(Inst.getOperand(4));
7994 Inst = TmpInst;
7995 return true;
7996 }
7997
7998 case ARM::VST3dWB_fixed_Asm_8:
7999 case ARM::VST3dWB_fixed_Asm_16:
8000 case ARM::VST3dWB_fixed_Asm_32:
8001 case ARM::VST3qWB_fixed_Asm_8:
8002 case ARM::VST3qWB_fixed_Asm_16:
8003 case ARM::VST3qWB_fixed_Asm_32: {
8004 MCInst TmpInst;
8005 unsigned Spacing;
8006 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8007 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8008 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8009 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00008010 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach1a747242012-01-23 23:45:44 +00008011 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008012 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00008013 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008014 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00008015 Spacing * 2));
8016 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8017 TmpInst.addOperand(Inst.getOperand(4));
8018 Inst = TmpInst;
8019 return true;
8020 }
8021
8022 case ARM::VST3dWB_register_Asm_8:
8023 case ARM::VST3dWB_register_Asm_16:
8024 case ARM::VST3dWB_register_Asm_32:
8025 case ARM::VST3qWB_register_Asm_8:
8026 case ARM::VST3qWB_register_Asm_16:
8027 case ARM::VST3qWB_register_Asm_32: {
8028 MCInst TmpInst;
8029 unsigned Spacing;
8030 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8031 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8032 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8033 TmpInst.addOperand(Inst.getOperand(2)); // alignment
8034 TmpInst.addOperand(Inst.getOperand(3)); // Rm
8035 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008036 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00008037 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008038 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00008039 Spacing * 2));
8040 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
8041 TmpInst.addOperand(Inst.getOperand(5));
8042 Inst = TmpInst;
8043 return true;
8044 }
8045
Jim Grosbachda70eac2012-01-24 00:58:13 +00008046 // VST4 multiple 3-element structure instructions.
8047 case ARM::VST4dAsm_8:
8048 case ARM::VST4dAsm_16:
8049 case ARM::VST4dAsm_32:
8050 case ARM::VST4qAsm_8:
8051 case ARM::VST4qAsm_16:
8052 case ARM::VST4qAsm_32: {
8053 MCInst TmpInst;
8054 unsigned Spacing;
8055 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8056 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8057 TmpInst.addOperand(Inst.getOperand(2)); // alignment
8058 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008059 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008060 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008061 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008062 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00008063 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008064 Spacing * 3));
8065 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8066 TmpInst.addOperand(Inst.getOperand(4));
8067 Inst = TmpInst;
8068 return true;
8069 }
8070
8071 case ARM::VST4dWB_fixed_Asm_8:
8072 case ARM::VST4dWB_fixed_Asm_16:
8073 case ARM::VST4dWB_fixed_Asm_32:
8074 case ARM::VST4qWB_fixed_Asm_8:
8075 case ARM::VST4qWB_fixed_Asm_16:
8076 case ARM::VST4qWB_fixed_Asm_32: {
8077 MCInst TmpInst;
8078 unsigned Spacing;
8079 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8080 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8081 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8082 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00008083 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachda70eac2012-01-24 00:58:13 +00008084 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008085 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008086 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008087 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008088 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00008089 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008090 Spacing * 3));
8091 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8092 TmpInst.addOperand(Inst.getOperand(4));
8093 Inst = TmpInst;
8094 return true;
8095 }
8096
8097 case ARM::VST4dWB_register_Asm_8:
8098 case ARM::VST4dWB_register_Asm_16:
8099 case ARM::VST4dWB_register_Asm_32:
8100 case ARM::VST4qWB_register_Asm_8:
8101 case ARM::VST4qWB_register_Asm_16:
8102 case ARM::VST4qWB_register_Asm_32: {
8103 MCInst TmpInst;
8104 unsigned Spacing;
8105 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8106 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8107 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8108 TmpInst.addOperand(Inst.getOperand(2)); // alignment
8109 TmpInst.addOperand(Inst.getOperand(3)); // Rm
8110 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008111 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008112 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008113 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008114 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00008115 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008116 Spacing * 3));
8117 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
8118 TmpInst.addOperand(Inst.getOperand(5));
8119 Inst = TmpInst;
8120 return true;
8121 }
8122
Jim Grosbachad66de12012-04-11 00:15:16 +00008123 // Handle encoding choice for the shift-immediate instructions.
8124 case ARM::t2LSLri:
8125 case ARM::t2LSRri:
8126 case ARM::t2ASRri: {
8127 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
John Brawnc97b7142017-02-27 14:40:51 +00008128 isARMLowRegister(Inst.getOperand(1).getReg()) &&
Jim Grosbachad66de12012-04-11 00:15:16 +00008129 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
John Brawn192f74a2017-06-22 10:29:31 +00008130 !HasWideQualifier) {
Jim Grosbachad66de12012-04-11 00:15:16 +00008131 unsigned NewOpc;
8132 switch (Inst.getOpcode()) {
8133 default: llvm_unreachable("unexpected opcode");
8134 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
8135 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
8136 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
8137 }
8138 // The Thumb1 operands aren't in the same order. Awesome, eh?
8139 MCInst TmpInst;
8140 TmpInst.setOpcode(NewOpc);
8141 TmpInst.addOperand(Inst.getOperand(0));
8142 TmpInst.addOperand(Inst.getOperand(5));
8143 TmpInst.addOperand(Inst.getOperand(1));
8144 TmpInst.addOperand(Inst.getOperand(2));
8145 TmpInst.addOperand(Inst.getOperand(3));
8146 TmpInst.addOperand(Inst.getOperand(4));
8147 Inst = TmpInst;
8148 return true;
8149 }
8150 return false;
8151 }
8152
Jim Grosbach485e5622011-12-13 22:45:11 +00008153 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008154 case ARM::t2MOVsr:
8155 case ARM::t2MOVSsr: {
8156 // Which instruction to expand to depends on the CCOut operand and
8157 // whether we're in an IT block if the register operands are low
8158 // registers.
8159 bool isNarrow = false;
8160 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8161 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8162 isARMLowRegister(Inst.getOperand(2).getReg()) &&
8163 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
John Brawned78aaf2017-06-22 10:30:53 +00008164 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr) &&
8165 !HasWideQualifier)
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008166 isNarrow = true;
8167 MCInst TmpInst;
8168 unsigned newOpc;
8169 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
8170 default: llvm_unreachable("unexpected opcode!");
8171 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
8172 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
8173 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
8174 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
8175 }
8176 TmpInst.setOpcode(newOpc);
8177 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8178 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008179 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008180 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
8181 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8182 TmpInst.addOperand(Inst.getOperand(2)); // Rm
8183 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
8184 TmpInst.addOperand(Inst.getOperand(5));
8185 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008186 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008187 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
8188 Inst = TmpInst;
8189 return true;
8190 }
Jim Grosbach485e5622011-12-13 22:45:11 +00008191 case ARM::t2MOVsi:
8192 case ARM::t2MOVSsi: {
8193 // Which instruction to expand to depends on the CCOut operand and
8194 // whether we're in an IT block if the register operands are low
8195 // registers.
8196 bool isNarrow = false;
8197 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8198 isARMLowRegister(Inst.getOperand(1).getReg()) &&
John Brawned78aaf2017-06-22 10:30:53 +00008199 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi) &&
8200 !HasWideQualifier)
Jim Grosbach485e5622011-12-13 22:45:11 +00008201 isNarrow = true;
8202 MCInst TmpInst;
8203 unsigned newOpc;
John Brawnc97b7142017-02-27 14:40:51 +00008204 unsigned Shift = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Benjamin Kramerbde91762012-06-02 10:20:22 +00008205 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
John Brawnc97b7142017-02-27 14:40:51 +00008206 bool isMov = false;
8207 // MOV rd, rm, LSL #0 is actually a MOV instruction
8208 if (Shift == ARM_AM::lsl && Amount == 0) {
8209 isMov = true;
8210 // The 16-bit encoding of MOV rd, rm, LSL #N is explicitly encoding T2 of
8211 // MOV (register) in the ARMv8-A and ARMv8-M manuals, and immediate 0 is
8212 // unpredictable in an IT block so the 32-bit encoding T3 has to be used
8213 // instead.
8214 if (inITBlock()) {
8215 isNarrow = false;
8216 }
8217 newOpc = isNarrow ? ARM::tMOVSr : ARM::t2MOVr;
8218 } else {
8219 switch(Shift) {
8220 default: llvm_unreachable("unexpected opcode!");
8221 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
8222 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
8223 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
8224 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
8225 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
8226 }
8227 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00008228 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00008229 TmpInst.setOpcode(newOpc);
8230 TmpInst.addOperand(Inst.getOperand(0)); // Rd
John Brawnc97b7142017-02-27 14:40:51 +00008231 if (isNarrow && !isMov)
Jim Grosbache9119e42015-05-13 18:37:00 +00008232 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00008233 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
8234 TmpInst.addOperand(Inst.getOperand(1)); // Rn
John Brawnc97b7142017-02-27 14:40:51 +00008235 if (newOpc != ARM::t2RRX && !isMov)
Jim Grosbache9119e42015-05-13 18:37:00 +00008236 TmpInst.addOperand(MCOperand::createImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00008237 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8238 TmpInst.addOperand(Inst.getOperand(4));
8239 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008240 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00008241 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
8242 Inst = TmpInst;
8243 return true;
8244 }
8245 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00008246 case ARM::ASRr:
8247 case ARM::LSRr:
8248 case ARM::LSLr:
8249 case ARM::RORr: {
8250 ARM_AM::ShiftOpc ShiftTy;
8251 switch(Inst.getOpcode()) {
8252 default: llvm_unreachable("unexpected opcode!");
8253 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
8254 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
8255 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
8256 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
8257 }
Jim Grosbachabcac562011-11-16 18:31:45 +00008258 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
8259 MCInst TmpInst;
8260 TmpInst.setOpcode(ARM::MOVsr);
8261 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8262 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8263 TmpInst.addOperand(Inst.getOperand(2)); // Rm
Jim Grosbache9119e42015-05-13 18:37:00 +00008264 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbachabcac562011-11-16 18:31:45 +00008265 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8266 TmpInst.addOperand(Inst.getOperand(4));
8267 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
8268 Inst = TmpInst;
8269 return true;
8270 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00008271 case ARM::ASRi:
8272 case ARM::LSRi:
8273 case ARM::LSLi:
8274 case ARM::RORi: {
8275 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008276 switch(Inst.getOpcode()) {
8277 default: llvm_unreachable("unexpected opcode!");
8278 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
8279 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
8280 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
8281 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
8282 }
8283 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008284 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00008285 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008286 // A shift by 32 should be encoded as 0 when permitted
8287 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
8288 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008289 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00008290 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008291 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00008292 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8293 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00008294 if (Opc == ARM::MOVsi)
Jim Grosbache9119e42015-05-13 18:37:00 +00008295 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00008296 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8297 TmpInst.addOperand(Inst.getOperand(4));
8298 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
8299 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008300 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00008301 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008302 case ARM::RRXi: {
8303 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
8304 MCInst TmpInst;
8305 TmpInst.setOpcode(ARM::MOVsi);
8306 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8307 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008308 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008309 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8310 TmpInst.addOperand(Inst.getOperand(3));
8311 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
8312 Inst = TmpInst;
8313 return true;
8314 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008315 case ARM::t2LDMIA_UPD: {
8316 // If this is a load of a single register, then we should use
8317 // a post-indexed LDR instruction instead, per the ARM ARM.
8318 if (Inst.getNumOperands() != 5)
8319 return false;
8320 MCInst TmpInst;
8321 TmpInst.setOpcode(ARM::t2LDR_POST);
8322 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8323 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8324 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008325 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008326 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8327 TmpInst.addOperand(Inst.getOperand(3));
8328 Inst = TmpInst;
8329 return true;
8330 }
8331 case ARM::t2STMDB_UPD: {
8332 // If this is a store of a single register, then we should use
8333 // a pre-indexed STR instruction instead, per the ARM ARM.
8334 if (Inst.getNumOperands() != 5)
8335 return false;
8336 MCInst TmpInst;
8337 TmpInst.setOpcode(ARM::t2STR_PRE);
8338 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8339 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8340 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008341 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008342 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8343 TmpInst.addOperand(Inst.getOperand(3));
8344 Inst = TmpInst;
8345 return true;
8346 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008347 case ARM::LDMIA_UPD:
8348 // If this is a load of a single register via a 'pop', then we should use
8349 // a post-indexed LDR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008350 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "pop" &&
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008351 Inst.getNumOperands() == 5) {
8352 MCInst TmpInst;
8353 TmpInst.setOpcode(ARM::LDR_POST_IMM);
8354 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8355 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8356 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008357 TmpInst.addOperand(MCOperand::createReg(0)); // am2offset
8358 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008359 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8360 TmpInst.addOperand(Inst.getOperand(3));
8361 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008362 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008363 }
8364 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008365 case ARM::STMDB_UPD:
8366 // If this is a store of a single register via a 'push', then we should use
8367 // a pre-indexed STR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008368 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "push" &&
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008369 Inst.getNumOperands() == 5) {
8370 MCInst TmpInst;
8371 TmpInst.setOpcode(ARM::STR_PRE_IMM);
8372 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8373 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8374 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
Jim Grosbache9119e42015-05-13 18:37:00 +00008375 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008376 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8377 TmpInst.addOperand(Inst.getOperand(3));
8378 Inst = TmpInst;
8379 }
8380 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00008381 case ARM::t2ADDri12:
8382 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
8383 // mnemonic was used (not "addw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008384 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "add" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008385 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8386 break;
8387 Inst.setOpcode(ARM::t2ADDri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008388 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008389 break;
8390 case ARM::t2SUBri12:
8391 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
8392 // mnemonic was used (not "subw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008393 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "sub" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008394 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8395 break;
8396 Inst.setOpcode(ARM::t2SUBri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008397 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008398 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008399 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008400 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00008401 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8402 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8403 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008404 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008405 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008406 return true;
8407 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008408 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008409 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008410 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008411 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8412 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8413 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008414 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008415 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008416 return true;
8417 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008418 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00008419 case ARM::t2ADDri:
8420 case ARM::t2SUBri: {
8421 // If the destination and first source operand are the same, and
8422 // the flags are compatible with the current IT status, use encoding T2
8423 // instead of T3. For compatibility with the system 'as'. Make sure the
8424 // wide encoding wasn't explicit.
8425 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00008426 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Peter Smithadde6672017-06-05 09:37:12 +00008427 (Inst.getOperand(2).isImm() &&
8428 (unsigned)Inst.getOperand(2).getImm() > 255) ||
John Brawn192f74a2017-06-22 10:29:31 +00008429 Inst.getOperand(5).getReg() != (inITBlock() ? 0 : ARM::CPSR) ||
8430 HasWideQualifier)
Jim Grosbachdef5e342012-03-30 17:20:40 +00008431 break;
8432 MCInst TmpInst;
8433 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
8434 ARM::tADDi8 : ARM::tSUBi8);
8435 TmpInst.addOperand(Inst.getOperand(0));
8436 TmpInst.addOperand(Inst.getOperand(5));
8437 TmpInst.addOperand(Inst.getOperand(0));
8438 TmpInst.addOperand(Inst.getOperand(2));
8439 TmpInst.addOperand(Inst.getOperand(3));
8440 TmpInst.addOperand(Inst.getOperand(4));
8441 Inst = TmpInst;
8442 return true;
8443 }
Jim Grosbache489bab2011-12-05 22:16:39 +00008444 case ARM::t2ADDrr: {
8445 // If the destination and first source operand are the same, and
8446 // there's no setting of the flags, use encoding T2 instead of T3.
8447 // Note that this is only for ADD, not SUB. This mirrors the system
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008448 // 'as' behaviour. Also take advantage of ADD being commutative.
8449 // Make sure the wide encoding wasn't explicit.
8450 bool Swap = false;
8451 auto DestReg = Inst.getOperand(0).getReg();
8452 bool Transform = DestReg == Inst.getOperand(1).getReg();
8453 if (!Transform && DestReg == Inst.getOperand(2).getReg()) {
8454 Transform = true;
8455 Swap = true;
8456 }
8457 if (!Transform ||
Jim Grosbache489bab2011-12-05 22:16:39 +00008458 Inst.getOperand(5).getReg() != 0 ||
John Brawn192f74a2017-06-22 10:29:31 +00008459 HasWideQualifier)
Jim Grosbache489bab2011-12-05 22:16:39 +00008460 break;
8461 MCInst TmpInst;
8462 TmpInst.setOpcode(ARM::tADDhirr);
8463 TmpInst.addOperand(Inst.getOperand(0));
8464 TmpInst.addOperand(Inst.getOperand(0));
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008465 TmpInst.addOperand(Inst.getOperand(Swap ? 1 : 2));
Jim Grosbache489bab2011-12-05 22:16:39 +00008466 TmpInst.addOperand(Inst.getOperand(3));
8467 TmpInst.addOperand(Inst.getOperand(4));
8468 Inst = TmpInst;
8469 return true;
8470 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008471 case ARM::tADDrSP: {
8472 // If the non-SP source operand and the destination operand are not the
8473 // same, we need to use the 32-bit encoding if it's available.
8474 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
8475 Inst.setOpcode(ARM::t2ADDrr);
Jim Grosbache9119e42015-05-13 18:37:00 +00008476 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008477 return true;
8478 }
8479 break;
8480 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008481 case ARM::tB:
8482 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008483 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008484 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008485 return true;
8486 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008487 break;
8488 case ARM::t2B:
8489 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008490 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008491 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008492 return true;
8493 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008494 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00008495 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008496 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00008497 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00008498 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00008499 return true;
8500 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00008501 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008502 case ARM::tBcc:
8503 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00008504 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008505 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00008506 return true;
8507 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00008508 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008509 case ARM::tLDMIA: {
8510 // If the register list contains any high registers, or if the writeback
8511 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
8512 // instead if we're in Thumb2. Otherwise, this should have generated
8513 // an error in validateInstruction().
8514 unsigned Rn = Inst.getOperand(0).getReg();
8515 bool hasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00008516 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8517 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Jim Grosbacha31f2232011-09-07 18:05:34 +00008518 bool listContainsBase;
8519 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
8520 (!listContainsBase && !hasWritebackToken) ||
8521 (listContainsBase && hasWritebackToken)) {
8522 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8523 assert (isThumbTwo());
8524 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
8525 // If we're switching to the updating version, we need to insert
8526 // the writeback tied operand.
8527 if (hasWritebackToken)
8528 Inst.insert(Inst.begin(),
Jim Grosbache9119e42015-05-13 18:37:00 +00008529 MCOperand::createReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00008530 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008531 }
8532 break;
8533 }
Jim Grosbach099c9762011-09-16 20:50:13 +00008534 case ARM::tSTMIA_UPD: {
8535 // If the register list contains any high registers, we need to use
8536 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8537 // should have generated an error in validateInstruction().
8538 unsigned Rn = Inst.getOperand(0).getReg();
8539 bool listContainsBase;
8540 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
8541 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8542 assert (isThumbTwo());
8543 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00008544 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00008545 }
8546 break;
8547 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008548 case ARM::tPOP: {
8549 bool listContainsBase;
8550 // If the register list contains any high registers, we need to use
8551 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8552 // should have generated an error in validateInstruction().
8553 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008554 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008555 assert (isThumbTwo());
8556 Inst.setOpcode(ARM::t2LDMIA_UPD);
8557 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008558 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8559 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008560 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008561 }
8562 case ARM::tPUSH: {
8563 bool listContainsBase;
8564 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008565 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008566 assert (isThumbTwo());
8567 Inst.setOpcode(ARM::t2STMDB_UPD);
8568 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008569 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8570 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008571 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008572 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008573 case ARM::t2MOVi: {
8574 // If we can use the 16-bit encoding and the user didn't explicitly
8575 // request the 32-bit variant, transform it here.
8576 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Peter Smithadde6672017-06-05 09:37:12 +00008577 (Inst.getOperand(1).isImm() &&
8578 (unsigned)Inst.getOperand(1).getImm() <= 255) &&
John Brawn192f74a2017-06-22 10:29:31 +00008579 Inst.getOperand(4).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
8580 !HasWideQualifier) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008581 // The operands aren't in the same order for tMOVi8...
8582 MCInst TmpInst;
8583 TmpInst.setOpcode(ARM::tMOVi8);
8584 TmpInst.addOperand(Inst.getOperand(0));
8585 TmpInst.addOperand(Inst.getOperand(4));
8586 TmpInst.addOperand(Inst.getOperand(1));
8587 TmpInst.addOperand(Inst.getOperand(2));
8588 TmpInst.addOperand(Inst.getOperand(3));
8589 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008590 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008591 }
8592 break;
8593 }
8594 case ARM::t2MOVr: {
8595 // If we can use the 16-bit encoding and the user didn't explicitly
8596 // request the 32-bit variant, transform it here.
8597 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8598 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8599 Inst.getOperand(2).getImm() == ARMCC::AL &&
8600 Inst.getOperand(4).getReg() == ARM::CPSR &&
John Brawn192f74a2017-06-22 10:29:31 +00008601 !HasWideQualifier) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008602 // The operands aren't the same for tMOV[S]r... (no cc_out)
8603 MCInst TmpInst;
8604 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
8605 TmpInst.addOperand(Inst.getOperand(0));
8606 TmpInst.addOperand(Inst.getOperand(1));
8607 TmpInst.addOperand(Inst.getOperand(2));
8608 TmpInst.addOperand(Inst.getOperand(3));
8609 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008610 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008611 }
8612 break;
8613 }
Jim Grosbach82213192011-09-19 20:29:33 +00008614 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00008615 case ARM::t2SXTB:
8616 case ARM::t2UXTH:
8617 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00008618 // If we can use the 16-bit encoding and the user didn't explicitly
8619 // request the 32-bit variant, transform it here.
8620 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8621 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8622 Inst.getOperand(2).getImm() == 0 &&
John Brawn192f74a2017-06-22 10:29:31 +00008623 !HasWideQualifier) {
Jim Grosbachb3519802011-09-20 00:46:54 +00008624 unsigned NewOpc;
8625 switch (Inst.getOpcode()) {
8626 default: llvm_unreachable("Illegal opcode!");
8627 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
8628 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
8629 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
8630 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
8631 }
Jim Grosbach82213192011-09-19 20:29:33 +00008632 // The operands aren't the same for thumb1 (no rotate operand).
8633 MCInst TmpInst;
8634 TmpInst.setOpcode(NewOpc);
8635 TmpInst.addOperand(Inst.getOperand(0));
8636 TmpInst.addOperand(Inst.getOperand(1));
8637 TmpInst.addOperand(Inst.getOperand(3));
8638 TmpInst.addOperand(Inst.getOperand(4));
8639 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008640 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00008641 }
8642 break;
8643 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008644 case ARM::MOVsi: {
8645 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008646 // rrx shifts and asr/lsr of #32 is encoded as 0
8647 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
8648 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008649 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
8650 // Shifting by zero is accepted as a vanilla 'MOVr'
8651 MCInst TmpInst;
8652 TmpInst.setOpcode(ARM::MOVr);
8653 TmpInst.addOperand(Inst.getOperand(0));
8654 TmpInst.addOperand(Inst.getOperand(1));
8655 TmpInst.addOperand(Inst.getOperand(3));
8656 TmpInst.addOperand(Inst.getOperand(4));
8657 TmpInst.addOperand(Inst.getOperand(5));
8658 Inst = TmpInst;
8659 return true;
8660 }
8661 return false;
8662 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00008663 case ARM::ANDrsi:
8664 case ARM::ORRrsi:
8665 case ARM::EORrsi:
8666 case ARM::BICrsi:
8667 case ARM::SUBrsi:
8668 case ARM::ADDrsi: {
8669 unsigned newOpc;
8670 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
8671 if (SOpc == ARM_AM::rrx) return false;
8672 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008673 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00008674 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
8675 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
8676 case ARM::EORrsi: newOpc = ARM::EORrr; break;
8677 case ARM::BICrsi: newOpc = ARM::BICrr; break;
8678 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
8679 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
8680 }
8681 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00008682 // The exception is for right shifts, where 0 == 32
8683 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
8684 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00008685 MCInst TmpInst;
8686 TmpInst.setOpcode(newOpc);
8687 TmpInst.addOperand(Inst.getOperand(0));
8688 TmpInst.addOperand(Inst.getOperand(1));
8689 TmpInst.addOperand(Inst.getOperand(2));
8690 TmpInst.addOperand(Inst.getOperand(4));
8691 TmpInst.addOperand(Inst.getOperand(5));
8692 TmpInst.addOperand(Inst.getOperand(6));
8693 Inst = TmpInst;
8694 return true;
8695 }
8696 return false;
8697 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00008698 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008699 case ARM::t2IT: {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008700 MCOperand &MO = Inst.getOperand(1);
8701 unsigned Mask = MO.getImm();
Oliver Stannard21718282016-07-26 14:19:47 +00008702 ARMCC::CondCodes Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
Jim Grosbached16ec42011-08-29 22:24:09 +00008703
8704 // Set up the IT block state according to the IT instruction we just
8705 // matched.
8706 assert(!inITBlock() && "nested IT blocks?!");
Oliver Stannard21718282016-07-26 14:19:47 +00008707 startExplicitITBlock(Cond, Mask);
8708 MO.setImm(getITMaskEncoding());
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008709 break;
8710 }
Richard Bartona39625e2012-07-09 16:12:24 +00008711 case ARM::t2LSLrr:
8712 case ARM::t2LSRrr:
8713 case ARM::t2ASRrr:
8714 case ARM::t2SBCrr:
8715 case ARM::t2RORrr:
8716 case ARM::t2BICrr:
8717 {
Richard Bartond5660372012-07-09 16:14:28 +00008718 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008719 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8720 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8721 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
John Brawn192f74a2017-06-22 10:29:31 +00008722 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
8723 !HasWideQualifier) {
Richard Bartona39625e2012-07-09 16:12:24 +00008724 unsigned NewOpc;
8725 switch (Inst.getOpcode()) {
8726 default: llvm_unreachable("unexpected opcode");
8727 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
8728 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
8729 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
8730 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
8731 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
8732 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
8733 }
8734 MCInst TmpInst;
8735 TmpInst.setOpcode(NewOpc);
8736 TmpInst.addOperand(Inst.getOperand(0));
8737 TmpInst.addOperand(Inst.getOperand(5));
8738 TmpInst.addOperand(Inst.getOperand(1));
8739 TmpInst.addOperand(Inst.getOperand(2));
8740 TmpInst.addOperand(Inst.getOperand(3));
8741 TmpInst.addOperand(Inst.getOperand(4));
8742 Inst = TmpInst;
8743 return true;
8744 }
8745 return false;
8746 }
8747 case ARM::t2ANDrr:
8748 case ARM::t2EORrr:
8749 case ARM::t2ADCrr:
8750 case ARM::t2ORRrr:
8751 {
Richard Bartond5660372012-07-09 16:14:28 +00008752 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008753 // These instructions are special in that they are commutable, so shorter encodings
8754 // are available more often.
8755 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8756 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8757 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
8758 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
John Brawn192f74a2017-06-22 10:29:31 +00008759 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
8760 !HasWideQualifier) {
Richard Bartona39625e2012-07-09 16:12:24 +00008761 unsigned NewOpc;
8762 switch (Inst.getOpcode()) {
8763 default: llvm_unreachable("unexpected opcode");
8764 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
8765 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
8766 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
8767 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
8768 }
8769 MCInst TmpInst;
8770 TmpInst.setOpcode(NewOpc);
8771 TmpInst.addOperand(Inst.getOperand(0));
8772 TmpInst.addOperand(Inst.getOperand(5));
8773 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
8774 TmpInst.addOperand(Inst.getOperand(1));
8775 TmpInst.addOperand(Inst.getOperand(2));
8776 } else {
8777 TmpInst.addOperand(Inst.getOperand(2));
8778 TmpInst.addOperand(Inst.getOperand(1));
8779 }
8780 TmpInst.addOperand(Inst.getOperand(3));
8781 TmpInst.addOperand(Inst.getOperand(4));
8782 Inst = TmpInst;
8783 return true;
8784 }
8785 return false;
8786 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008787 }
Jim Grosbachafad0532011-11-10 23:42:14 +00008788 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008789}
8790
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008791unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
8792 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
8793 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008794 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00008795 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008796 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
8797 assert(MCID.hasOptionalDef() &&
8798 "optionally flag setting instruction missing optional def operand");
8799 assert(MCID.NumOperands == Inst.getNumOperands() &&
8800 "operand count mismatch!");
8801 // Find the optional-def operand (cc_out).
8802 unsigned OpNo;
8803 for (OpNo = 0;
8804 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
8805 ++OpNo)
8806 ;
8807 // If we're parsing Thumb1, reject it completely.
8808 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
Oliver Stannard870b5ca2016-12-06 12:59:08 +00008809 return Match_RequiresFlagSetting;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008810 // If we're parsing Thumb2, which form is legal depends on whether we're
8811 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00008812 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
8813 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008814 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00008815 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
8816 inITBlock())
8817 return Match_RequiresNotITBlock;
John Brawnc97b7142017-02-27 14:40:51 +00008818 // LSL with zero immediate is not allowed in an IT block
John Brawneba9fda2017-03-07 14:42:03 +00008819 if (Opc == ARM::tLSLri && Inst.getOperand(3).getImm() == 0 && inITBlock())
John Brawnc97b7142017-02-27 14:40:51 +00008820 return Match_RequiresNotITBlock;
Artyom Skrobovb43981072015-10-28 13:58:36 +00008821 } else if (isThumbOne()) {
8822 // Some high-register supporting Thumb1 encodings only allow both registers
8823 // to be from r0-r7 when in Thumb2.
8824 if (Opc == ARM::tADDhirr && !hasV6MOps() &&
8825 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8826 isARMLowRegister(Inst.getOperand(2).getReg()))
8827 return Match_RequiresThumb2;
8828 // Others only require ARMv6 or later.
8829 else if (Opc == ARM::tMOVr && !hasV6Ops() &&
8830 isARMLowRegister(Inst.getOperand(0).getReg()) &&
8831 isARMLowRegister(Inst.getOperand(1).getReg()))
8832 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008833 }
Artyom Skrobovb43981072015-10-28 13:58:36 +00008834
John Brawna6e95e12017-02-21 16:41:29 +00008835 // Before ARMv8 the rules for when SP is allowed in t2MOVr are more complex
8836 // than the loop below can handle, so it uses the GPRnopc register class and
8837 // we do SP handling here.
8838 if (Opc == ARM::t2MOVr && !hasV8Ops())
8839 {
8840 // SP as both source and destination is not allowed
8841 if (Inst.getOperand(0).getReg() == ARM::SP &&
8842 Inst.getOperand(1).getReg() == ARM::SP)
8843 return Match_RequiresV8;
8844 // When flags-setting SP as either source or destination is not allowed
8845 if (Inst.getOperand(4).getReg() == ARM::CPSR &&
8846 (Inst.getOperand(0).getReg() == ARM::SP ||
8847 Inst.getOperand(1).getReg() == ARM::SP))
8848 return Match_RequiresV8;
8849 }
8850
Artyom Skrobovb43981072015-10-28 13:58:36 +00008851 for (unsigned I = 0; I < MCID.NumOperands; ++I)
8852 if (MCID.OpInfo[I].RegClass == ARM::rGPRRegClassID) {
8853 // rGPRRegClass excludes PC, and also excluded SP before ARMv8
8854 if ((Inst.getOperand(I).getReg() == ARM::SP) && !hasV8Ops())
8855 return Match_RequiresV8;
8856 else if (Inst.getOperand(I).getReg() == ARM::PC)
8857 return Match_InvalidOperand;
8858 }
8859
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008860 return Match_Success;
8861}
8862
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008863namespace llvm {
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +00008864template <> inline bool IsCPSRDead<MCInst>(const MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008865 return true; // In an assembly source, no need to second-guess
8866}
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008867}
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008868
Oliver Stannard21718282016-07-26 14:19:47 +00008869// Returns true if Inst is unpredictable if it is in and IT block, but is not
8870// the last instruction in the block.
8871bool ARMAsmParser::isITBlockTerminator(MCInst &Inst) const {
8872 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
8873
8874 // All branch & call instructions terminate IT blocks.
8875 if (MCID.isTerminator() || MCID.isCall() || MCID.isReturn() ||
8876 MCID.isBranch() || MCID.isIndirectBranch())
8877 return true;
8878
8879 // Any arithmetic instruction which writes to the PC also terminates the IT
8880 // block.
8881 for (unsigned OpIdx = 0; OpIdx < MCID.getNumDefs(); ++OpIdx) {
8882 MCOperand &Op = Inst.getOperand(OpIdx);
8883 if (Op.isReg() && Op.getReg() == ARM::PC)
8884 return true;
8885 }
8886
8887 if (MCID.hasImplicitDefOfPhysReg(ARM::PC, MRI))
8888 return true;
8889
8890 // Instructions with variable operand lists, which write to the variable
8891 // operands. We only care about Thumb instructions here, as ARM instructions
8892 // obviously can't be in an IT block.
8893 switch (Inst.getOpcode()) {
Oliver Stannard85d4d5b2017-02-28 10:04:36 +00008894 case ARM::tLDMIA:
Oliver Stannard21718282016-07-26 14:19:47 +00008895 case ARM::t2LDMIA:
8896 case ARM::t2LDMIA_UPD:
8897 case ARM::t2LDMDB:
8898 case ARM::t2LDMDB_UPD:
8899 if (listContainsReg(Inst, 3, ARM::PC))
8900 return true;
8901 break;
8902 case ARM::tPOP:
8903 if (listContainsReg(Inst, 2, ARM::PC))
8904 return true;
8905 break;
8906 }
8907
8908 return false;
8909}
8910
8911unsigned ARMAsmParser::MatchInstruction(OperandVector &Operands, MCInst &Inst,
8912 uint64_t &ErrorInfo,
8913 bool MatchingInlineAsm,
8914 bool &EmitInITBlock,
8915 MCStreamer &Out) {
8916 // If we can't use an implicit IT block here, just match as normal.
8917 if (inExplicitITBlock() || !isThumbTwo() || !useImplicitITThumb())
8918 return MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm);
8919
8920 // Try to match the instruction in an extension of the current IT block (if
8921 // there is one).
8922 if (inImplicitITBlock()) {
8923 extendImplicitITBlock(ITState.Cond);
8924 if (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm) ==
8925 Match_Success) {
8926 // The match succeded, but we still have to check that the instruction is
8927 // valid in this implicit IT block.
8928 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
8929 if (MCID.isPredicable()) {
8930 ARMCC::CondCodes InstCond =
8931 (ARMCC::CondCodes)Inst.getOperand(MCID.findFirstPredOperandIdx())
8932 .getImm();
8933 ARMCC::CondCodes ITCond = currentITCond();
8934 if (InstCond == ITCond) {
8935 EmitInITBlock = true;
8936 return Match_Success;
8937 } else if (InstCond == ARMCC::getOppositeCondition(ITCond)) {
8938 invertCurrentITCondition();
8939 EmitInITBlock = true;
8940 return Match_Success;
8941 }
8942 }
8943 }
8944 rewindImplicitITPosition();
8945 }
8946
8947 // Finish the current IT block, and try to match outside any IT block.
8948 flushPendingInstructions(Out);
8949 unsigned PlainMatchResult =
8950 MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm);
8951 if (PlainMatchResult == Match_Success) {
8952 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
8953 if (MCID.isPredicable()) {
8954 ARMCC::CondCodes InstCond =
8955 (ARMCC::CondCodes)Inst.getOperand(MCID.findFirstPredOperandIdx())
8956 .getImm();
8957 // Some forms of the branch instruction have their own condition code
8958 // fields, so can be conditionally executed without an IT block.
8959 if (Inst.getOpcode() == ARM::tBcc || Inst.getOpcode() == ARM::t2Bcc) {
8960 EmitInITBlock = false;
8961 return Match_Success;
8962 }
8963 if (InstCond == ARMCC::AL) {
8964 EmitInITBlock = false;
8965 return Match_Success;
8966 }
8967 } else {
8968 EmitInITBlock = false;
8969 return Match_Success;
8970 }
8971 }
8972
8973 // Try to match in a new IT block. The matcher doesn't check the actual
8974 // condition, so we create an IT block with a dummy condition, and fix it up
8975 // once we know the actual condition.
8976 startImplicitITBlock();
8977 if (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm) ==
8978 Match_Success) {
8979 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
8980 if (MCID.isPredicable()) {
8981 ITState.Cond =
8982 (ARMCC::CondCodes)Inst.getOperand(MCID.findFirstPredOperandIdx())
8983 .getImm();
8984 EmitInITBlock = true;
8985 return Match_Success;
8986 }
8987 }
8988 discardImplicitITBlock();
8989
8990 // If none of these succeed, return the error we got when trying to match
8991 // outside any IT blocks.
8992 EmitInITBlock = false;
8993 return PlainMatchResult;
8994}
8995
Sjoerd Meijer6d14fdf2017-07-05 12:39:13 +00008996std::string ARMMnemonicSpellCheck(StringRef S, uint64_t FBS);
8997
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008998static const char *getSubtargetFeatureName(uint64_t Val);
David Blaikie960ea3f2014-06-08 16:18:35 +00008999bool ARMAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
9000 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00009001 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00009002 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00009003 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00009004 unsigned MatchResult;
Oliver Stannard21718282016-07-26 14:19:47 +00009005 bool PendConditionalInstruction = false;
Weiming Zhao8f56f882012-11-16 21:55:34 +00009006
Oliver Stannard21718282016-07-26 14:19:47 +00009007 MatchResult = MatchInstruction(Operands, Inst, ErrorInfo, MatchingInlineAsm,
9008 PendConditionalInstruction, Out);
9009
Sjoerd Meijer11794702017-04-03 14:50:04 +00009010 SMLoc ErrorLoc;
9011 if (ErrorInfo < Operands.size()) {
9012 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
9013 if (ErrorLoc == SMLoc())
9014 ErrorLoc = IDLoc;
9015 }
9016
Kevin Enderby3164a342010-12-09 19:19:43 +00009017 switch (MatchResult) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00009018 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00009019 // Context sensitive operand constraints aren't handled by the matcher,
9020 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00009021 if (validateInstruction(Inst, Operands)) {
9022 // Still progress the IT block, otherwise one wrong condition causes
9023 // nasty cascading errors.
9024 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00009025 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00009026 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00009027
Amara Emerson52cfb6a2013-10-03 09:31:51 +00009028 { // processInstruction() updates inITBlock state, we need to save it away
9029 bool wasInITBlock = inITBlock();
9030
9031 // Some instructions need post-processing to, for example, tweak which
9032 // encoding is selected. Loop on it while changes happen so the
9033 // individual transformations can chain off each other. E.g.,
9034 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00009035 while (processInstruction(Inst, Operands, Out))
Amara Emerson52cfb6a2013-10-03 09:31:51 +00009036 ;
9037
9038 // Only after the instruction is fully processed, we can validate it
9039 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00009040 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00009041 Warning(IDLoc, "deprecated instruction in IT block");
9042 }
9043 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00009044
Jim Grosbacha0d34d32011-09-02 23:22:08 +00009045 // Only move forward at the very end so that everything in validate
9046 // and process gets a consistent answer about whether we're in an IT
9047 // block.
9048 forwardITPosition();
9049
Jim Grosbach82f76d12012-01-25 19:52:01 +00009050 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
9051 // doesn't actually encode.
9052 if (Inst.getOpcode() == ARM::ITasm)
9053 return false;
9054
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00009055 Inst.setLoc(IDLoc);
Oliver Stannard21718282016-07-26 14:19:47 +00009056 if (PendConditionalInstruction) {
9057 PendingConditionalInsts.push_back(Inst);
9058 if (isITBlockFull() || isITBlockTerminator(Inst))
9059 flushPendingInstructions(Out);
9060 } else {
9061 Out.EmitInstruction(Inst, getSTI());
9062 }
Chris Lattner9487de62010-10-28 21:28:01 +00009063 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00009064 case Match_MissingFeature: {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009065 assert(ErrorInfo && "Unknown missing feature!");
Jim Grosbach5117ef72012-04-24 22:40:08 +00009066 // Special case the error message for the very common case where only
9067 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
9068 std::string Msg = "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009069 uint64_t Mask = 1;
9070 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
9071 if (ErrorInfo & Mask) {
Jim Grosbach5117ef72012-04-24 22:40:08 +00009072 Msg += " ";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009073 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
Jim Grosbach5117ef72012-04-24 22:40:08 +00009074 }
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009075 Mask <<= 1;
Jim Grosbach5117ef72012-04-24 22:40:08 +00009076 }
9077 return Error(IDLoc, Msg);
9078 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00009079 case Match_InvalidOperand: {
9080 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00009081 if (ErrorInfo != ~0ULL) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00009082 if (ErrorInfo >= Operands.size())
9083 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00009084
David Blaikie960ea3f2014-06-08 16:18:35 +00009085 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Chris Lattnerd27b05e2010-10-28 21:41:58 +00009086 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
9087 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00009088
Chris Lattnerd27b05e2010-10-28 21:41:58 +00009089 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00009090 }
Sjoerd Meijer6d14fdf2017-07-05 12:39:13 +00009091 case Match_MnemonicFail: {
9092 uint64_t FBS = ComputeAvailableFeatures(getSTI().getFeatureBits());
9093 std::string Suggestion = ARMMnemonicSpellCheck(
9094 ((ARMOperand &)*Operands[0]).getToken(), FBS);
9095 return Error(IDLoc, "invalid instruction" + Suggestion,
David Blaikie960ea3f2014-06-08 16:18:35 +00009096 ((ARMOperand &)*Operands[0]).getLocRange());
Sjoerd Meijer6d14fdf2017-07-05 12:39:13 +00009097 }
Jim Grosbached16ec42011-08-29 22:24:09 +00009098 case Match_RequiresNotITBlock:
9099 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00009100 case Match_RequiresITBlock:
9101 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00009102 case Match_RequiresV6:
9103 return Error(IDLoc, "instruction variant requires ARMv6 or later");
9104 case Match_RequiresThumb2:
9105 return Error(IDLoc, "instruction variant requires Thumb2");
Artyom Skrobovb43981072015-10-28 13:58:36 +00009106 case Match_RequiresV8:
9107 return Error(IDLoc, "instruction variant requires ARMv8 or later");
Oliver Stannard870b5ca2016-12-06 12:59:08 +00009108 case Match_RequiresFlagSetting:
9109 return Error(IDLoc, "no flag-preserving variant of this instruction available");
Sjoerd Meijer11794702017-04-03 14:50:04 +00009110 case Match_ImmRange0_1:
9111 return Error(ErrorLoc, "immediate operand must be in the range [0,1]");
9112 case Match_ImmRange0_3:
9113 return Error(ErrorLoc, "immediate operand must be in the range [0,3]");
9114 case Match_ImmRange0_7:
9115 return Error(ErrorLoc, "immediate operand must be in the range [0,7]");
9116 case Match_ImmRange0_15:
Jim Grosbach087affe2012-06-22 23:56:48 +00009117 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
Sjoerd Meijer11794702017-04-03 14:50:04 +00009118 case Match_ImmRange0_31:
9119 return Error(ErrorLoc, "immediate operand must be in the range [0,31]");
9120 case Match_ImmRange0_32:
9121 return Error(ErrorLoc, "immediate operand must be in the range [0,32]");
9122 case Match_ImmRange0_63:
9123 return Error(ErrorLoc, "immediate operand must be in the range [0,63]");
9124 case Match_ImmRange0_239:
Artyom Skrobovfc12e702013-10-23 10:14:40 +00009125 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
Sjoerd Meijer11794702017-04-03 14:50:04 +00009126 case Match_ImmRange0_255:
9127 return Error(ErrorLoc, "immediate operand must be in the range [0,255]");
9128 case Match_ImmRange0_4095:
9129 return Error(ErrorLoc, "immediate operand must be in the range [0,4095]");
9130 case Match_ImmRange0_65535:
9131 return Error(ErrorLoc, "immediate operand must be in the range [0,65535]");
9132 case Match_ImmRange1_7:
9133 return Error(ErrorLoc, "immediate operand must be in the range [1,7]");
9134 case Match_ImmRange1_8:
9135 return Error(ErrorLoc, "immediate operand must be in the range [1,8]");
9136 case Match_ImmRange1_15:
9137 return Error(ErrorLoc, "immediate operand must be in the range [1,15]");
9138 case Match_ImmRange1_16:
9139 return Error(ErrorLoc, "immediate operand must be in the range [1,16]");
9140 case Match_ImmRange1_31:
9141 return Error(ErrorLoc, "immediate operand must be in the range [1,31]");
9142 case Match_ImmRange1_32:
9143 return Error(ErrorLoc, "immediate operand must be in the range [1,32]");
9144 case Match_ImmRange1_64:
9145 return Error(ErrorLoc, "immediate operand must be in the range [1,64]");
9146 case Match_ImmRange8_8:
9147 return Error(ErrorLoc, "immediate operand must be 8.");
9148 case Match_ImmRange16_16:
9149 return Error(ErrorLoc, "immediate operand must be 16.");
9150 case Match_ImmRange32_32:
9151 return Error(ErrorLoc, "immediate operand must be 32.");
9152 case Match_ImmRange256_65535:
9153 return Error(ErrorLoc, "immediate operand must be in the range [255,65535]");
9154 case Match_ImmRange0_16777215:
9155 return Error(ErrorLoc, "immediate operand must be in the range [0,0xffffff]");
Kevin Enderby488f20b2014-04-10 20:18:58 +00009156 case Match_AlignedMemoryRequiresNone:
9157 case Match_DupAlignedMemoryRequiresNone:
9158 case Match_AlignedMemoryRequires16:
9159 case Match_DupAlignedMemoryRequires16:
9160 case Match_AlignedMemoryRequires32:
9161 case Match_DupAlignedMemoryRequires32:
9162 case Match_AlignedMemoryRequires64:
9163 case Match_DupAlignedMemoryRequires64:
9164 case Match_AlignedMemoryRequires64or128:
9165 case Match_DupAlignedMemoryRequires64or128:
9166 case Match_AlignedMemoryRequires64or128or256:
9167 {
David Blaikie960ea3f2014-06-08 16:18:35 +00009168 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getAlignmentLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00009169 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
9170 switch (MatchResult) {
9171 default:
9172 llvm_unreachable("Missing Match_Aligned type");
9173 case Match_AlignedMemoryRequiresNone:
9174 case Match_DupAlignedMemoryRequiresNone:
9175 return Error(ErrorLoc, "alignment must be omitted");
9176 case Match_AlignedMemoryRequires16:
9177 case Match_DupAlignedMemoryRequires16:
9178 return Error(ErrorLoc, "alignment must be 16 or omitted");
9179 case Match_AlignedMemoryRequires32:
9180 case Match_DupAlignedMemoryRequires32:
9181 return Error(ErrorLoc, "alignment must be 32 or omitted");
9182 case Match_AlignedMemoryRequires64:
9183 case Match_DupAlignedMemoryRequires64:
9184 return Error(ErrorLoc, "alignment must be 64 or omitted");
9185 case Match_AlignedMemoryRequires64or128:
9186 case Match_DupAlignedMemoryRequires64or128:
9187 return Error(ErrorLoc, "alignment must be 64, 128 or omitted");
9188 case Match_AlignedMemoryRequires64or128or256:
9189 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted");
9190 }
9191 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00009192 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00009193
Eric Christopher91d7b902010-10-29 09:26:59 +00009194 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00009195}
9196
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009197/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00009198bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00009199 const MCObjectFileInfo::Environment Format =
9200 getContext().getObjectFileInfo()->getObjectFileType();
9201 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
9202 bool IsCOFF = Format == MCObjectFileInfo::IsCOFF;
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009203
Kevin Enderbyccab3172009-09-15 00:27:25 +00009204 StringRef IDVal = DirectiveID.getIdentifier();
9205 if (IDVal == ".word")
Nirav Dave0a392a82016-11-02 16:22:51 +00009206 parseLiteralValues(4, DirectiveID.getLoc());
Saleem Abdulrasool38976512014-02-23 06:22:09 +00009207 else if (IDVal == ".short" || IDVal == ".hword")
Nirav Dave0a392a82016-11-02 16:22:51 +00009208 parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00009209 else if (IDVal == ".thumb")
Nirav Dave0a392a82016-11-02 16:22:51 +00009210 parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00009211 else if (IDVal == ".arm")
Nirav Dave0a392a82016-11-02 16:22:51 +00009212 parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00009213 else if (IDVal == ".thumb_func")
Nirav Dave0a392a82016-11-02 16:22:51 +00009214 parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00009215 else if (IDVal == ".code")
Nirav Dave0a392a82016-11-02 16:22:51 +00009216 parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00009217 else if (IDVal == ".syntax")
Nirav Dave0a392a82016-11-02 16:22:51 +00009218 parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00009219 else if (IDVal == ".unreq")
Nirav Dave0a392a82016-11-02 16:22:51 +00009220 parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009221 else if (IDVal == ".fnend")
Nirav Dave0a392a82016-11-02 16:22:51 +00009222 parseDirectiveFnEnd(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009223 else if (IDVal == ".cantunwind")
Nirav Dave0a392a82016-11-02 16:22:51 +00009224 parseDirectiveCantUnwind(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009225 else if (IDVal == ".personality")
Nirav Dave0a392a82016-11-02 16:22:51 +00009226 parseDirectivePersonality(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009227 else if (IDVal == ".handlerdata")
Nirav Dave0a392a82016-11-02 16:22:51 +00009228 parseDirectiveHandlerData(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009229 else if (IDVal == ".setfp")
Nirav Dave0a392a82016-11-02 16:22:51 +00009230 parseDirectiveSetFP(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009231 else if (IDVal == ".pad")
Nirav Dave0a392a82016-11-02 16:22:51 +00009232 parseDirectivePad(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009233 else if (IDVal == ".save")
Nirav Dave0a392a82016-11-02 16:22:51 +00009234 parseDirectiveRegSave(DirectiveID.getLoc(), false);
Logan Chien4ea23b52013-05-10 16:17:24 +00009235 else if (IDVal == ".vsave")
Nirav Dave0a392a82016-11-02 16:22:51 +00009236 parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009237 else if (IDVal == ".ltorg" || IDVal == ".pool")
Nirav Dave0a392a82016-11-02 16:22:51 +00009238 parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009239 else if (IDVal == ".even")
Nirav Dave0a392a82016-11-02 16:22:51 +00009240 parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009241 else if (IDVal == ".personalityindex")
Nirav Dave0a392a82016-11-02 16:22:51 +00009242 parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009243 else if (IDVal == ".unwind_raw")
Nirav Dave0a392a82016-11-02 16:22:51 +00009244 parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009245 else if (IDVal == ".movsp")
Nirav Dave0a392a82016-11-02 16:22:51 +00009246 parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009247 else if (IDVal == ".arch_extension")
Nirav Dave0a392a82016-11-02 16:22:51 +00009248 parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009249 else if (IDVal == ".align")
Nirav Dave0a392a82016-11-02 16:22:51 +00009250 return parseDirectiveAlign(DirectiveID.getLoc()); // Use Generic on failure.
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009251 else if (IDVal == ".thumb_set")
Nirav Dave0a392a82016-11-02 16:22:51 +00009252 parseDirectiveThumbSet(DirectiveID.getLoc());
9253 else if (!IsMachO && !IsCOFF) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009254 if (IDVal == ".arch")
Nirav Dave0a392a82016-11-02 16:22:51 +00009255 parseDirectiveArch(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009256 else if (IDVal == ".cpu")
Nirav Dave0a392a82016-11-02 16:22:51 +00009257 parseDirectiveCPU(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009258 else if (IDVal == ".eabi_attribute")
Nirav Dave0a392a82016-11-02 16:22:51 +00009259 parseDirectiveEabiAttr(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009260 else if (IDVal == ".fpu")
Nirav Dave0a392a82016-11-02 16:22:51 +00009261 parseDirectiveFPU(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009262 else if (IDVal == ".fnstart")
Nirav Dave0a392a82016-11-02 16:22:51 +00009263 parseDirectiveFnStart(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009264 else if (IDVal == ".inst")
Nirav Dave0a392a82016-11-02 16:22:51 +00009265 parseDirectiveInst(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009266 else if (IDVal == ".inst.n")
Nirav Dave0a392a82016-11-02 16:22:51 +00009267 parseDirectiveInst(DirectiveID.getLoc(), 'n');
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009268 else if (IDVal == ".inst.w")
Nirav Dave0a392a82016-11-02 16:22:51 +00009269 parseDirectiveInst(DirectiveID.getLoc(), 'w');
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009270 else if (IDVal == ".object_arch")
Nirav Dave0a392a82016-11-02 16:22:51 +00009271 parseDirectiveObjectArch(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009272 else if (IDVal == ".tlsdescseq")
Nirav Dave0a392a82016-11-02 16:22:51 +00009273 parseDirectiveTLSDescSeq(DirectiveID.getLoc());
9274 else
9275 return true;
9276 } else
9277 return true;
9278 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00009279}
9280
Saleem Abdulrasool38976512014-02-23 06:22:09 +00009281/// parseLiteralValues
9282/// ::= .hword expression [, expression]*
9283/// ::= .short expression [, expression]*
9284/// ::= .word expression [, expression]*
9285bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009286 auto parseOne = [&]() -> bool {
9287 const MCExpr *Value;
9288 if (getParser().parseExpression(Value))
9289 return true;
9290 getParser().getStreamer().EmitValue(Value, Size, L);
9291 return false;
9292 };
9293 return (parseMany(parseOne));
Kevin Enderbyccab3172009-09-15 00:27:25 +00009294}
9295
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009296/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00009297/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009298bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009299 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive") ||
9300 check(!hasThumb(), L, "target does not support Thumb mode"))
9301 return true;
Tim Northovera2292d02013-06-10 23:20:58 +00009302
Jim Grosbach7f882392011-12-07 18:04:19 +00009303 if (!isThumb())
9304 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00009305
Jim Grosbach7f882392011-12-07 18:04:19 +00009306 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
9307 return false;
9308}
9309
9310/// parseDirectiveARM
9311/// ::= .arm
9312bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009313 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive") ||
9314 check(!hasARM(), L, "target does not support ARM mode"))
9315 return true;
Tim Northovera2292d02013-06-10 23:20:58 +00009316
Jim Grosbach7f882392011-12-07 18:04:19 +00009317 if (isThumb())
9318 SwitchMode();
9319 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00009320 return false;
9321}
9322
Tim Northover1744d0a2013-10-25 12:49:50 +00009323void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
Oliver Stannard21718282016-07-26 14:19:47 +00009324 // We need to flush the current implicit IT block on a label, because it is
9325 // not legal to branch into an IT block.
9326 flushPendingInstructions(getStreamer());
Tim Northover1744d0a2013-10-25 12:49:50 +00009327 if (NextSymbolIsThumb) {
9328 getParser().getStreamer().EmitThumbFunc(Symbol);
9329 NextSymbolIsThumb = false;
9330 }
9331}
9332
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009333/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00009334/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009335bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009336 MCAsmParser &Parser = getParser();
Rafael Espindoladbaf0492015-08-14 15:48:41 +00009337 const auto Format = getContext().getObjectFileInfo()->getObjectFileType();
9338 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009339
Jim Grosbach1152cc02011-12-21 22:30:16 +00009340 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009341 // ELF doesn't
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009342
Nirav Dave0a392a82016-11-02 16:22:51 +00009343 if (IsMachO) {
9344 if (Parser.getTok().is(AsmToken::Identifier) ||
9345 Parser.getTok().is(AsmToken::String)) {
9346 MCSymbol *Func = getParser().getContext().getOrCreateSymbol(
9347 Parser.getTok().getIdentifier());
Tim Northover1744d0a2013-10-25 12:49:50 +00009348 getParser().getStreamer().EmitThumbFunc(Func);
Nirav Dave0a392a82016-11-02 16:22:51 +00009349 Parser.Lex();
9350 if (parseToken(AsmToken::EndOfStatement,
9351 "unexpected token in '.thumb_func' directive"))
9352 return true;
Tim Northover1744d0a2013-10-25 12:49:50 +00009353 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00009354 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009355 }
9356
Nirav Dave0a392a82016-11-02 16:22:51 +00009357 if (parseToken(AsmToken::EndOfStatement,
9358 "unexpected token in '.thumb_func' directive"))
9359 return true;
Jim Grosbach1152cc02011-12-21 22:30:16 +00009360
Tim Northover1744d0a2013-10-25 12:49:50 +00009361 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00009362 return false;
9363}
9364
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009365/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00009366/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009367bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009368 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00009369 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009370 if (Tok.isNot(AsmToken::Identifier)) {
9371 Error(L, "unexpected token in .syntax directive");
9372 return false;
9373 }
9374
Benjamin Kramer92d89982010-07-14 22:38:02 +00009375 StringRef Mode = Tok.getString();
Sean Callanana83fd7d2010-01-19 20:27:46 +00009376 Parser.Lex();
Nirav Dave0a392a82016-11-02 16:22:51 +00009377 if (check(Mode == "divided" || Mode == "DIVIDED", L,
9378 "'.syntax divided' arm assembly not supported") ||
9379 check(Mode != "unified" && Mode != "UNIFIED", L,
9380 "unrecognized syntax mode in .syntax directive") ||
9381 parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
9382 return true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00009383
9384 // TODO tell the MC streamer the mode
9385 // getParser().getStreamer().Emit???();
9386 return false;
9387}
9388
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009389/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00009390/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009391bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009392 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00009393 const AsmToken &Tok = Parser.getTok();
Nirav Dave0a392a82016-11-02 16:22:51 +00009394 if (Tok.isNot(AsmToken::Integer))
9395 return Error(L, "unexpected token in .code directive");
Sean Callanan936b0d32010-01-19 21:44:56 +00009396 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009397 if (Val != 16 && Val != 32) {
9398 Error(L, "invalid operand to .code directive");
9399 return false;
9400 }
9401 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009402
Nirav Dave0a392a82016-11-02 16:22:51 +00009403 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
9404 return true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00009405
Evan Cheng284b4672011-07-08 22:36:29 +00009406 if (Val == 16) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009407 if (!hasThumb())
9408 return Error(L, "target does not support Thumb mode");
Tim Northovera2292d02013-06-10 23:20:58 +00009409
Jim Grosbachf471ac32011-09-06 18:46:23 +00009410 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00009411 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00009412 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00009413 } else {
Nirav Dave0a392a82016-11-02 16:22:51 +00009414 if (!hasARM())
9415 return Error(L, "target does not support ARM mode");
Tim Northovera2292d02013-06-10 23:20:58 +00009416
Jim Grosbachf471ac32011-09-06 18:46:23 +00009417 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00009418 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00009419 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00009420 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00009421
Kevin Enderby146dcf22009-10-15 20:48:48 +00009422 return false;
9423}
9424
Jim Grosbachab5830e2011-12-14 02:16:11 +00009425/// parseDirectiveReq
9426/// ::= name .req registername
9427bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009428 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009429 Parser.Lex(); // Eat the '.req' token.
9430 unsigned Reg;
9431 SMLoc SRegLoc, ERegLoc;
Nirav Dave0a392a82016-11-02 16:22:51 +00009432 if (check(ParseRegister(Reg, SRegLoc, ERegLoc), SRegLoc,
9433 "register name expected") ||
9434 parseToken(AsmToken::EndOfStatement,
9435 "unexpected input in .req directive."))
9436 return true;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009437
Nirav Dave0a392a82016-11-02 16:22:51 +00009438 if (RegisterReqs.insert(std::make_pair(Name, Reg)).first->second != Reg)
9439 return Error(SRegLoc,
9440 "redefinition of '" + Name + "' does not match original.");
Jim Grosbachab5830e2011-12-14 02:16:11 +00009441
9442 return false;
9443}
9444
9445/// parseDirectiveUneq
9446/// ::= .unreq registername
9447bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009448 MCAsmParser &Parser = getParser();
Nirav Dave0a392a82016-11-02 16:22:51 +00009449 if (Parser.getTok().isNot(AsmToken::Identifier))
9450 return Error(L, "unexpected input in .unreq directive.");
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00009451 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00009452 Parser.Lex(); // Eat the identifier.
Nirav Dave0a392a82016-11-02 16:22:51 +00009453 if (parseToken(AsmToken::EndOfStatement,
9454 "unexpected input in '.unreq' directive"))
9455 return true;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009456 return false;
9457}
9458
Oliver Stannardc869e912016-04-11 13:06:28 +00009459// After changing arch/CPU, try to put the ARM/Thumb mode back to what it was
9460// before, if supported by the new target, or emit mapping symbols for the mode
9461// switch.
9462void ARMAsmParser::FixModeAfterArchChange(bool WasThumb, SMLoc Loc) {
9463 if (WasThumb != isThumb()) {
9464 if (WasThumb && hasThumb()) {
9465 // Stay in Thumb mode
9466 SwitchMode();
9467 } else if (!WasThumb && hasARM()) {
9468 // Stay in ARM mode
9469 SwitchMode();
9470 } else {
9471 // Mode switch forced, because the new arch doesn't support the old mode.
9472 getParser().getStreamer().EmitAssemblerFlag(isThumb() ? MCAF_Code16
9473 : MCAF_Code32);
9474 // Warn about the implcit mode switch. GAS does not switch modes here,
9475 // but instead stays in the old mode, reporting an error on any following
9476 // instructions as the mode does not exist on the target.
9477 Warning(Loc, Twine("new target does not support ") +
9478 (WasThumb ? "thumb" : "arm") + " mode, switching to " +
9479 (!WasThumb ? "thumb" : "arm") + " mode");
9480 }
9481 }
9482}
9483
Jason W Kim135d2442011-12-20 17:38:12 +00009484/// parseDirectiveArch
9485/// ::= .arch token
9486bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00009487 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009488 unsigned ID = ARM::parseArch(Arch);
Logan Chien439e8f92013-12-11 17:16:25 +00009489
Nirav Dave0a392a82016-11-02 16:22:51 +00009490 if (ID == ARM::AK_INVALID)
9491 return Error(L, "Unknown arch name");
Logan Chien439e8f92013-12-11 17:16:25 +00009492
Oliver Stannardc869e912016-04-11 13:06:28 +00009493 bool WasThumb = isThumb();
Roman Divacky4b5507a2015-10-02 18:25:25 +00009494 Triple T;
Akira Hatanakab11ef082015-11-14 06:35:56 +00009495 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009496 STI.setDefaultFeatures("", ("+" + ARM::getArchName(ID)).str());
Roman Divacky4b5507a2015-10-02 18:25:25 +00009497 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Oliver Stannardc869e912016-04-11 13:06:28 +00009498 FixModeAfterArchChange(WasThumb, L);
Roman Divacky4b5507a2015-10-02 18:25:25 +00009499
Logan Chien439e8f92013-12-11 17:16:25 +00009500 getTargetStreamer().emitArch(ID);
9501 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009502}
9503
9504/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009505/// ::= .eabi_attribute int, int [, "str"]
9506/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00009507bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009508 MCAsmParser &Parser = getParser();
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009509 int64_t Tag;
9510 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009511 TagLoc = Parser.getTok().getLoc();
9512 if (Parser.getTok().is(AsmToken::Identifier)) {
9513 StringRef Name = Parser.getTok().getIdentifier();
9514 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
9515 if (Tag == -1) {
9516 Error(TagLoc, "attribute name not recognised: " + Name);
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009517 return false;
9518 }
9519 Parser.Lex();
9520 } else {
9521 const MCExpr *AttrExpr;
9522
9523 TagLoc = Parser.getTok().getLoc();
Nirav Dave0a392a82016-11-02 16:22:51 +00009524 if (Parser.parseExpression(AttrExpr))
9525 return true;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009526
9527 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +00009528 if (check(!CE, TagLoc, "expected numeric constant"))
9529 return true;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009530
9531 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009532 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009533
Nirav Dave0a392a82016-11-02 16:22:51 +00009534 if (Parser.parseToken(AsmToken::Comma, "comma expected"))
9535 return true;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009536
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009537 StringRef StringValue = "";
9538 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009539
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009540 int64_t IntegerValue = 0;
9541 bool IsIntegerValue = false;
9542
9543 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
9544 IsStringValue = true;
9545 else if (Tag == ARMBuildAttrs::compatibility) {
9546 IsStringValue = true;
9547 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00009548 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009549 IsIntegerValue = true;
9550 else if (Tag % 2 == 1)
9551 IsStringValue = true;
9552 else
9553 llvm_unreachable("invalid tag type");
9554
9555 if (IsIntegerValue) {
9556 const MCExpr *ValueExpr;
9557 SMLoc ValueExprLoc = Parser.getTok().getLoc();
Nirav Dave0a392a82016-11-02 16:22:51 +00009558 if (Parser.parseExpression(ValueExpr))
9559 return true;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009560
9561 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +00009562 if (!CE)
9563 return Error(ValueExprLoc, "expected numeric constant");
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009564 IntegerValue = CE->getValue();
9565 }
9566
9567 if (Tag == ARMBuildAttrs::compatibility) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009568 if (Parser.parseToken(AsmToken::Comma, "comma expected"))
9569 return true;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009570 }
9571
9572 if (IsStringValue) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009573 if (Parser.getTok().isNot(AsmToken::String))
9574 return Error(Parser.getTok().getLoc(), "bad string constant");
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009575
9576 StringValue = Parser.getTok().getStringContents();
9577 Parser.Lex();
9578 }
9579
Nirav Dave0a392a82016-11-02 16:22:51 +00009580 if (Parser.parseToken(AsmToken::EndOfStatement,
9581 "unexpected token in '.eabi_attribute' directive"))
9582 return true;
9583
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009584 if (IsIntegerValue && IsStringValue) {
9585 assert(Tag == ARMBuildAttrs::compatibility);
9586 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
9587 } else if (IsIntegerValue)
9588 getTargetStreamer().emitAttribute(Tag, IntegerValue);
9589 else if (IsStringValue)
9590 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00009591 return false;
9592}
9593
9594/// parseDirectiveCPU
9595/// ::= .cpu str
9596bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
9597 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
9598 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009599
Renato Golin5d78c9c2015-05-30 10:44:07 +00009600 // FIXME: This is using table-gen data, but should be moved to
9601 // ARMTargetParser once that is table-gen'd.
Nirav Dave0a392a82016-11-02 16:22:51 +00009602 if (!getSTI().isCPUStringValid(CPU))
9603 return Error(L, "Unknown CPU name");
Roman Divacky7e6b5952014-12-02 20:03:22 +00009604
Oliver Stannardc869e912016-04-11 13:06:28 +00009605 bool WasThumb = isThumb();
Akira Hatanakab11ef082015-11-14 06:35:56 +00009606 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009607 STI.setDefaultFeatures(CPU, "");
Bradley Smith9f4cd592015-02-04 16:23:24 +00009608 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Oliver Stannardc869e912016-04-11 13:06:28 +00009609 FixModeAfterArchChange(WasThumb, L);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009610
Logan Chien8cbb80d2013-10-28 17:51:12 +00009611 return false;
9612}
Logan Chien8cbb80d2013-10-28 17:51:12 +00009613/// parseDirectiveFPU
9614/// ::= .fpu str
9615bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009616 SMLoc FPUNameLoc = getTok().getLoc();
Logan Chien8cbb80d2013-10-28 17:51:12 +00009617 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
9618
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009619 unsigned ID = ARM::parseFPU(FPU);
Mehdi Aminia0016ec2016-10-07 08:37:29 +00009620 std::vector<StringRef> Features;
Nirav Dave0a392a82016-11-02 16:22:51 +00009621 if (!ARM::getFPUFeatures(ID, Features))
9622 return Error(FPUNameLoc, "Unknown FPU name");
Logan Chien8cbb80d2013-10-28 17:51:12 +00009623
Akira Hatanakab11ef082015-11-14 06:35:56 +00009624 MCSubtargetInfo &STI = copySTI();
John Brawnd03d2292015-06-05 13:29:24 +00009625 for (auto Feature : Features)
9626 STI.ApplyFeatureFlag(Feature);
9627 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Nico Weberae050bb2014-08-16 05:37:51 +00009628
Logan Chien8cbb80d2013-10-28 17:51:12 +00009629 getTargetStreamer().emitFPU(ID);
9630 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009631}
9632
Logan Chien4ea23b52013-05-10 16:17:24 +00009633/// parseDirectiveFnStart
9634/// ::= .fnstart
9635bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009636 if (parseToken(AsmToken::EndOfStatement,
9637 "unexpected token in '.fnstart' directive"))
9638 return true;
9639
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009640 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009641 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009642 UC.emitFnStartLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009643 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009644 }
9645
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009646 // Reset the unwind directives parser state
9647 UC.reset();
9648
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009649 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009650
9651 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009652 return false;
9653}
9654
9655/// parseDirectiveFnEnd
9656/// ::= .fnend
9657bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009658 if (parseToken(AsmToken::EndOfStatement,
9659 "unexpected token in '.fnend' directive"))
9660 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009661 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009662 if (!UC.hasFnStart())
9663 return Error(L, ".fnstart must precede .fnend directive");
Logan Chien4ea23b52013-05-10 16:17:24 +00009664
9665 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009666 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009667
9668 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00009669 return false;
9670}
9671
9672/// parseDirectiveCantUnwind
9673/// ::= .cantunwind
9674bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009675 if (parseToken(AsmToken::EndOfStatement,
9676 "unexpected token in '.cantunwind' directive"))
9677 return true;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009678
Nirav Dave0a392a82016-11-02 16:22:51 +00009679 UC.recordCantUnwind(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009680 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009681 if (check(!UC.hasFnStart(), L, ".fnstart must precede .cantunwind directive"))
9682 return true;
9683
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009684 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009685 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009686 UC.emitHandlerDataLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009687 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009688 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009689 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009690 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009691 UC.emitPersonalityLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009692 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009693 }
9694
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009695 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00009696 return false;
9697}
9698
9699/// parseDirectivePersonality
9700/// ::= .personality name
9701bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009702 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009703 bool HasExistingPersonality = UC.hasPersonality();
9704
Nirav Dave0a392a82016-11-02 16:22:51 +00009705 // Parse the name of the personality routine
9706 if (Parser.getTok().isNot(AsmToken::Identifier))
9707 return Error(L, "unexpected input in .personality directive.");
9708 StringRef Name(Parser.getTok().getIdentifier());
9709 Parser.Lex();
9710
9711 if (parseToken(AsmToken::EndOfStatement,
9712 "unexpected token in '.personality' directive"))
9713 return true;
9714
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009715 UC.recordPersonality(L);
9716
Logan Chien4ea23b52013-05-10 16:17:24 +00009717 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009718 if (!UC.hasFnStart())
9719 return Error(L, ".fnstart must precede .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009720 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009721 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009722 UC.emitCantUnwindLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009723 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009724 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009725 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009726 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009727 UC.emitHandlerDataLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009728 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009729 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009730 if (HasExistingPersonality) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009731 Error(L, "multiple personality directives");
9732 UC.emitPersonalityLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009733 return true;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009734 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009735
Jim Grosbach6f482002015-05-18 18:43:14 +00009736 MCSymbol *PR = getParser().getContext().getOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009737 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00009738 return false;
9739}
9740
9741/// parseDirectiveHandlerData
9742/// ::= .handlerdata
9743bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009744 if (parseToken(AsmToken::EndOfStatement,
9745 "unexpected token in '.handlerdata' directive"))
9746 return true;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009747
Nirav Dave0a392a82016-11-02 16:22:51 +00009748 UC.recordHandlerData(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009749 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009750 if (!UC.hasFnStart())
9751 return Error(L, ".fnstart must precede .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009752 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009753 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009754 UC.emitCantUnwindLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009755 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009756 }
9757
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009758 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00009759 return false;
9760}
9761
9762/// parseDirectiveSetFP
9763/// ::= .setfp fpreg, spreg [, offset]
9764bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009765 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009766 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009767 if (check(!UC.hasFnStart(), L, ".fnstart must precede .setfp directive") ||
9768 check(UC.hasHandlerData(), L,
9769 ".setfp must precede .handlerdata directive"))
9770 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009771
9772 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009773 SMLoc FPRegLoc = Parser.getTok().getLoc();
9774 int FPReg = tryParseRegister();
Logan Chien4ea23b52013-05-10 16:17:24 +00009775
Nirav Dave0a392a82016-11-02 16:22:51 +00009776 if (check(FPReg == -1, FPRegLoc, "frame pointer register expected") ||
9777 Parser.parseToken(AsmToken::Comma, "comma expected"))
9778 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009779
9780 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009781 SMLoc SPRegLoc = Parser.getTok().getLoc();
9782 int SPReg = tryParseRegister();
Nirav Dave0a392a82016-11-02 16:22:51 +00009783 if (check(SPReg == -1, SPRegLoc, "stack pointer register expected") ||
9784 check(SPReg != ARM::SP && SPReg != UC.getFPReg(), SPRegLoc,
9785 "register should be either $sp or the latest fp register"))
9786 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009787
9788 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009789 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00009790
9791 // Parse offset
9792 int64_t Offset = 0;
Nirav Dave0a392a82016-11-02 16:22:51 +00009793 if (Parser.parseOptionalToken(AsmToken::Comma)) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009794 if (Parser.getTok().isNot(AsmToken::Hash) &&
Nirav Dave0a392a82016-11-02 16:22:51 +00009795 Parser.getTok().isNot(AsmToken::Dollar))
9796 return Error(Parser.getTok().getLoc(), "'#' expected");
Logan Chien4ea23b52013-05-10 16:17:24 +00009797 Parser.Lex(); // skip hash token.
9798
9799 const MCExpr *OffsetExpr;
9800 SMLoc ExLoc = Parser.getTok().getLoc();
9801 SMLoc EndLoc;
Nirav Dave0a392a82016-11-02 16:22:51 +00009802 if (getParser().parseExpression(OffsetExpr, EndLoc))
9803 return Error(ExLoc, "malformed setfp offset");
Logan Chien4ea23b52013-05-10 16:17:24 +00009804 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +00009805 if (check(!CE, ExLoc, "setfp offset must be an immediate"))
9806 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009807 Offset = CE->getValue();
9808 }
9809
Nirav Dave0a392a82016-11-02 16:22:51 +00009810 if (Parser.parseToken(AsmToken::EndOfStatement))
9811 return true;
9812
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009813 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
9814 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00009815 return false;
9816}
9817
9818/// parseDirective
9819/// ::= .pad offset
9820bool ARMAsmParser::parseDirectivePad(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009821 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009822 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009823 if (!UC.hasFnStart())
9824 return Error(L, ".fnstart must precede .pad directive");
9825 if (UC.hasHandlerData())
9826 return Error(L, ".pad must precede .handlerdata directive");
Logan Chien4ea23b52013-05-10 16:17:24 +00009827
9828 // Parse the offset
9829 if (Parser.getTok().isNot(AsmToken::Hash) &&
Nirav Dave0a392a82016-11-02 16:22:51 +00009830 Parser.getTok().isNot(AsmToken::Dollar))
9831 return Error(Parser.getTok().getLoc(), "'#' expected");
Logan Chien4ea23b52013-05-10 16:17:24 +00009832 Parser.Lex(); // skip hash token.
9833
9834 const MCExpr *OffsetExpr;
9835 SMLoc ExLoc = Parser.getTok().getLoc();
9836 SMLoc EndLoc;
Nirav Dave0a392a82016-11-02 16:22:51 +00009837 if (getParser().parseExpression(OffsetExpr, EndLoc))
9838 return Error(ExLoc, "malformed pad offset");
Logan Chien4ea23b52013-05-10 16:17:24 +00009839 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +00009840 if (!CE)
9841 return Error(ExLoc, "pad offset must be an immediate");
9842
9843 if (parseToken(AsmToken::EndOfStatement,
9844 "unexpected token in '.pad' directive"))
9845 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009846
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009847 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00009848 return false;
9849}
9850
9851/// parseDirectiveRegSave
9852/// ::= .save { registers }
9853/// ::= .vsave { registers }
9854bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
9855 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009856 if (!UC.hasFnStart())
9857 return Error(L, ".fnstart must precede .save or .vsave directives");
9858 if (UC.hasHandlerData())
9859 return Error(L, ".save or .vsave must precede .handlerdata directive");
Logan Chien4ea23b52013-05-10 16:17:24 +00009860
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009861 // RAII object to make sure parsed operands are deleted.
David Blaikie960ea3f2014-06-08 16:18:35 +00009862 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009863
Logan Chien4ea23b52013-05-10 16:17:24 +00009864 // Parse the register list
Nirav Dave0a392a82016-11-02 16:22:51 +00009865 if (parseRegisterList(Operands) ||
9866 parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
9867 return true;
David Blaikie960ea3f2014-06-08 16:18:35 +00009868 ARMOperand &Op = (ARMOperand &)*Operands[0];
Nirav Dave0a392a82016-11-02 16:22:51 +00009869 if (!IsVector && !Op.isRegList())
9870 return Error(L, ".save expects GPR registers");
9871 if (IsVector && !Op.isDPRRegList())
9872 return Error(L, ".vsave expects DPR registers");
Logan Chien4ea23b52013-05-10 16:17:24 +00009873
David Blaikie960ea3f2014-06-08 16:18:35 +00009874 getTargetStreamer().emitRegSave(Op.getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00009875 return false;
9876}
9877
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009878/// parseDirectiveInst
9879/// ::= .inst opcode [, ...]
9880/// ::= .inst.n opcode [, ...]
9881/// ::= .inst.w opcode [, ...]
9882bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009883 int Width = 4;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009884
9885 if (isThumb()) {
9886 switch (Suffix) {
9887 case 'n':
9888 Width = 2;
9889 break;
9890 case 'w':
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009891 break;
9892 default:
Nirav Dave0a392a82016-11-02 16:22:51 +00009893 return Error(Loc, "cannot determine Thumb instruction size, "
9894 "use inst.n/inst.w instead");
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009895 }
9896 } else {
Nirav Dave0a392a82016-11-02 16:22:51 +00009897 if (Suffix)
9898 return Error(Loc, "width suffixes are invalid in ARM mode");
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009899 }
9900
Nirav Dave0a392a82016-11-02 16:22:51 +00009901 auto parseOne = [&]() -> bool {
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009902 const MCExpr *Expr;
Nirav Dave0a392a82016-11-02 16:22:51 +00009903 if (getParser().parseExpression(Expr))
9904 return true;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009905 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009906 if (!Value) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009907 return Error(Loc, "expected constant expression");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009908 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009909
9910 switch (Width) {
9911 case 2:
Nirav Dave0a392a82016-11-02 16:22:51 +00009912 if (Value->getValue() > 0xffff)
9913 return Error(Loc, "inst.n operand is too big, use inst.w instead");
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009914 break;
9915 case 4:
Nirav Dave0a392a82016-11-02 16:22:51 +00009916 if (Value->getValue() > 0xffffffff)
9917 return Error(Loc, StringRef(Suffix ? "inst.w" : "inst") +
9918 " operand is too big");
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009919 break;
9920 default:
9921 llvm_unreachable("only supported widths are 2 and 4");
9922 }
9923
9924 getTargetStreamer().emitInst(Value->getValue(), Suffix);
Nirav Dave0a392a82016-11-02 16:22:51 +00009925 return false;
9926 };
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009927
Nirav Dave0a392a82016-11-02 16:22:51 +00009928 if (parseOptionalToken(AsmToken::EndOfStatement))
9929 return Error(Loc, "expected expression following directive");
9930 if (parseMany(parseOne))
9931 return true;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009932 return false;
9933}
9934
David Peixotto80c083a2013-12-19 18:26:07 +00009935/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009936/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009937bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009938 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
9939 return true;
David Peixottob9b73622014-02-04 17:22:40 +00009940 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009941 return false;
9942}
9943
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009944bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
Eric Christopher445c9522016-10-14 05:47:37 +00009945 const MCSection *Section = getStreamer().getCurrentSectionOnly();
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009946
Nirav Dave0a392a82016-11-02 16:22:51 +00009947 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
9948 return true;
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009949
9950 if (!Section) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +00009951 getStreamer().InitSections(false);
Eric Christopher445c9522016-10-14 05:47:37 +00009952 Section = getStreamer().getCurrentSectionOnly();
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009953 }
9954
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009955 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009956 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009957 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009958 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009959 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009960
9961 return false;
9962}
9963
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009964/// parseDirectivePersonalityIndex
9965/// ::= .personalityindex index
9966bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009967 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009968 bool HasExistingPersonality = UC.hasPersonality();
9969
Nirav Dave0a392a82016-11-02 16:22:51 +00009970 const MCExpr *IndexExpression;
9971 SMLoc IndexLoc = Parser.getTok().getLoc();
9972 if (Parser.parseExpression(IndexExpression) ||
9973 parseToken(AsmToken::EndOfStatement,
9974 "unexpected token in '.personalityindex' directive")) {
9975 return true;
9976 }
9977
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009978 UC.recordPersonalityIndex(L);
9979
9980 if (!UC.hasFnStart()) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009981 return Error(L, ".fnstart must precede .personalityindex directive");
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009982 }
9983 if (UC.cantUnwind()) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009984 Error(L, ".personalityindex cannot be used with .cantunwind");
9985 UC.emitCantUnwindLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009986 return true;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009987 }
9988 if (UC.hasHandlerData()) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009989 Error(L, ".personalityindex must precede .handlerdata directive");
9990 UC.emitHandlerDataLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009991 return true;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009992 }
9993 if (HasExistingPersonality) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009994 Error(L, "multiple personality directives");
9995 UC.emitPersonalityLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009996 return true;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009997 }
9998
9999 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
Nirav Dave0a392a82016-11-02 16:22:51 +000010000 if (!CE)
10001 return Error(IndexLoc, "index must be a constant number");
10002 if (CE->getValue() < 0 || CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX)
10003 return Error(IndexLoc,
10004 "personality routine index should be in range [0-3]");
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000010005
10006 getTargetStreamer().emitPersonalityIndex(CE->getValue());
10007 return false;
10008}
10009
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010010/// parseDirectiveUnwindRaw
10011/// ::= .unwind_raw offset, opcode [, opcode...]
10012bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010013 MCAsmParser &Parser = getParser();
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010014 int64_t StackOffset;
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010015 const MCExpr *OffsetExpr;
10016 SMLoc OffsetLoc = getLexer().getLoc();
Nirav Dave0a392a82016-11-02 16:22:51 +000010017
10018 if (!UC.hasFnStart())
10019 return Error(L, ".fnstart must precede .unwind_raw directives");
10020 if (getParser().parseExpression(OffsetExpr))
10021 return Error(OffsetLoc, "expected expression");
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010022
10023 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +000010024 if (!CE)
10025 return Error(OffsetLoc, "offset must be a constant");
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010026
10027 StackOffset = CE->getValue();
10028
Nirav Dave0a392a82016-11-02 16:22:51 +000010029 if (Parser.parseToken(AsmToken::Comma, "expected comma"))
10030 return true;
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010031
10032 SmallVector<uint8_t, 16> Opcodes;
Nirav Dave0a392a82016-11-02 16:22:51 +000010033
10034 auto parseOne = [&]() -> bool {
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010035 const MCExpr *OE;
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010036 SMLoc OpcodeLoc = getLexer().getLoc();
Nirav Dave0a392a82016-11-02 16:22:51 +000010037 if (check(getLexer().is(AsmToken::EndOfStatement) ||
10038 Parser.parseExpression(OE),
10039 OpcodeLoc, "expected opcode expression"))
10040 return true;
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010041 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
Nirav Dave0a392a82016-11-02 16:22:51 +000010042 if (!OC)
10043 return Error(OpcodeLoc, "opcode value must be a constant");
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010044 const int64_t Opcode = OC->getValue();
Nirav Dave0a392a82016-11-02 16:22:51 +000010045 if (Opcode & ~0xff)
10046 return Error(OpcodeLoc, "invalid opcode");
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010047 Opcodes.push_back(uint8_t(Opcode));
Nirav Dave0a392a82016-11-02 16:22:51 +000010048 return false;
10049 };
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010050
Nirav Dave0a392a82016-11-02 16:22:51 +000010051 // Must have at least 1 element
10052 SMLoc OpcodeLoc = getLexer().getLoc();
10053 if (parseOptionalToken(AsmToken::EndOfStatement))
10054 return Error(OpcodeLoc, "expected opcode expression");
10055 if (parseMany(parseOne))
10056 return true;
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010057
10058 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +000010059 return false;
10060}
10061
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +000010062/// parseDirectiveTLSDescSeq
10063/// ::= .tlsdescseq tls-variable
10064bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010065 MCAsmParser &Parser = getParser();
10066
Nirav Dave0a392a82016-11-02 16:22:51 +000010067 if (getLexer().isNot(AsmToken::Identifier))
10068 return TokError("expected variable after '.tlsdescseq' directive");
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +000010069
10070 const MCSymbolRefExpr *SRE =
Jim Grosbach13760bd2015-05-30 01:25:56 +000010071 MCSymbolRefExpr::create(Parser.getTok().getIdentifier(),
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +000010072 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
10073 Lex();
10074
Nirav Dave0a392a82016-11-02 16:22:51 +000010075 if (parseToken(AsmToken::EndOfStatement,
10076 "unexpected token in '.tlsdescseq' directive"))
10077 return true;
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +000010078
10079 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
10080 return false;
10081}
10082
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010083/// parseDirectiveMovSP
10084/// ::= .movsp reg [, #offset]
10085bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010086 MCAsmParser &Parser = getParser();
Nirav Dave0a392a82016-11-02 16:22:51 +000010087 if (!UC.hasFnStart())
10088 return Error(L, ".fnstart must precede .movsp directives");
10089 if (UC.getFPReg() != ARM::SP)
10090 return Error(L, "unexpected .movsp directive");
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010091
10092 SMLoc SPRegLoc = Parser.getTok().getLoc();
10093 int SPReg = tryParseRegister();
Nirav Dave0a392a82016-11-02 16:22:51 +000010094 if (SPReg == -1)
10095 return Error(SPRegLoc, "register expected");
10096 if (SPReg == ARM::SP || SPReg == ARM::PC)
10097 return Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010098
10099 int64_t Offset = 0;
Nirav Dave0a392a82016-11-02 16:22:51 +000010100 if (Parser.parseOptionalToken(AsmToken::Comma)) {
10101 if (Parser.parseToken(AsmToken::Hash, "expected #constant"))
10102 return true;
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010103
10104 const MCExpr *OffsetExpr;
10105 SMLoc OffsetLoc = Parser.getTok().getLoc();
Nirav Dave0a392a82016-11-02 16:22:51 +000010106
10107 if (Parser.parseExpression(OffsetExpr))
10108 return Error(OffsetLoc, "malformed offset expression");
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010109
10110 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +000010111 if (!CE)
10112 return Error(OffsetLoc, "offset must be an immediate constant");
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010113
10114 Offset = CE->getValue();
10115 }
10116
Nirav Dave0a392a82016-11-02 16:22:51 +000010117 if (parseToken(AsmToken::EndOfStatement,
10118 "unexpected token in '.movsp' directive"))
10119 return true;
10120
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010121 getTargetStreamer().emitMovSP(SPReg, Offset);
10122 UC.saveFPReg(SPReg);
10123
10124 return false;
10125}
10126
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010127/// parseDirectiveObjectArch
10128/// ::= .object_arch name
10129bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010130 MCAsmParser &Parser = getParser();
Nirav Dave0a392a82016-11-02 16:22:51 +000010131 if (getLexer().isNot(AsmToken::Identifier))
10132 return Error(getLexer().getLoc(), "unexpected token");
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010133
10134 StringRef Arch = Parser.getTok().getString();
10135 SMLoc ArchLoc = Parser.getTok().getLoc();
Nirav Davefd910412016-06-17 16:06:17 +000010136 Lex();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010137
Chandler Carruthbb47b9a2015-08-30 02:09:48 +000010138 unsigned ID = ARM::parseArch(Arch);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010139
Nirav Dave0a392a82016-11-02 16:22:51 +000010140 if (ID == ARM::AK_INVALID)
10141 return Error(ArchLoc, "unknown architecture '" + Arch + "'");
10142 if (parseToken(AsmToken::EndOfStatement))
10143 return true;
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010144
10145 getTargetStreamer().emitObjectArch(ID);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010146 return false;
10147}
10148
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +000010149/// parseDirectiveAlign
10150/// ::= .align
10151bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
10152 // NOTE: if this is not the end of the statement, fall back to the target
10153 // agnostic handling for this directive which will correctly handle this.
Nirav Dave0a392a82016-11-02 16:22:51 +000010154 if (parseOptionalToken(AsmToken::EndOfStatement)) {
10155 // '.align' is target specifically handled to mean 2**2 byte alignment.
10156 const MCSection *Section = getStreamer().getCurrentSectionOnly();
10157 assert(Section && "must have section to emit alignment");
10158 if (Section->UseCodeAlign())
10159 getStreamer().EmitCodeAlignment(4, 0);
10160 else
10161 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
10162 return false;
10163 }
10164 return true;
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +000010165}
10166
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010167/// parseDirectiveThumbSet
10168/// ::= .thumb_set name, value
10169bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010170 MCAsmParser &Parser = getParser();
10171
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010172 StringRef Name;
Nirav Dave0a392a82016-11-02 16:22:51 +000010173 if (check(Parser.parseIdentifier(Name),
10174 "expected identifier after '.thumb_set'") ||
10175 parseToken(AsmToken::Comma, "expected comma after name '" + Name + "'"))
10176 return true;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010177
Pete Cooper80d21cb2015-06-22 19:35:57 +000010178 MCSymbol *Sym;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010179 const MCExpr *Value;
Pete Cooper80d21cb2015-06-22 19:35:57 +000010180 if (MCParserUtils::parseAssignmentExpression(Name, /* allow_redef */ true,
10181 Parser, Sym, Value))
10182 return true;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010183
Pete Cooper80d21cb2015-06-22 19:35:57 +000010184 getTargetStreamer().emitThumbSet(Sym, Value);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010185 return false;
10186}
10187
Kevin Enderby8be42bd2009-10-30 22:55:57 +000010188/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +000010189extern "C" void LLVMInitializeARMAsmParser() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000010190 RegisterMCAsmParser<ARMAsmParser> X(getTheARMLETarget());
10191 RegisterMCAsmParser<ARMAsmParser> Y(getTheARMBETarget());
10192 RegisterMCAsmParser<ARMAsmParser> A(getTheThumbLETarget());
10193 RegisterMCAsmParser<ARMAsmParser> B(getTheThumbBETarget());
Kevin Enderbyccab3172009-09-15 00:27:25 +000010194}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +000010195
Chris Lattner3e4582a2010-09-06 19:11:01 +000010196#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +000010197#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +000010198#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +000010199#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010200
Renato Golin230d2982015-05-30 10:30:02 +000010201// FIXME: This structure should be moved inside ARMTargetParser
10202// when we start to table-generate them, and we can use the ARM
10203// flags below, that were generated by table-gen.
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010204static const struct {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +000010205 const unsigned Kind;
Matthias Braunb258d792015-12-01 21:48:52 +000010206 const uint64_t ArchCheck;
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010207 const FeatureBitset Features;
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010208} Extensions[] = {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010209 { ARM::AEK_CRC, Feature_HasV8, {ARM::FeatureCRC} },
10210 { ARM::AEK_CRYPTO, Feature_HasV8,
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010211 {ARM::FeatureCrypto, ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010212 { ARM::AEK_FP, Feature_HasV8, {ARM::FeatureFPARMv8} },
Diana Picus7c6dee9f2017-04-20 09:38:25 +000010213 { (ARM::AEK_HWDIVTHUMB | ARM::AEK_HWDIVARM), Feature_HasV7 | Feature_IsNotMClass,
10214 {ARM::FeatureHWDivThumb, ARM::FeatureHWDivARM} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010215 { ARM::AEK_MP, Feature_HasV7 | Feature_IsNotMClass, {ARM::FeatureMP} },
10216 { ARM::AEK_SIMD, Feature_HasV8, {ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Artyom Skrobov72ca6b82015-09-30 17:25:52 +000010217 { ARM::AEK_SEC, Feature_HasV6K, {ARM::FeatureTrustZone} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010218 // FIXME: Only available in A-class, isel not predicated
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010219 { ARM::AEK_VIRT, Feature_HasV7, {ARM::FeatureVirtualization} },
Oliver Stannard46670712015-12-01 10:33:56 +000010220 { ARM::AEK_FP16, Feature_HasV8_2a, {ARM::FeatureFPARMv8, ARM::FeatureFullFP16} },
Sjoerd Meijerd906bf12016-06-03 14:03:27 +000010221 { ARM::AEK_RAS, Feature_HasV8, {ARM::FeatureRAS} },
Renato Golin230d2982015-05-30 10:30:02 +000010222 // FIXME: Unsupported extensions.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010223 { ARM::AEK_OS, Feature_None, {} },
10224 { ARM::AEK_IWMMXT, Feature_None, {} },
10225 { ARM::AEK_IWMMXT2, Feature_None, {} },
10226 { ARM::AEK_MAVERICK, Feature_None, {} },
10227 { ARM::AEK_XSCALE, Feature_None, {} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010228};
10229
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010230/// parseDirectiveArchExtension
10231/// ::= .arch_extension [no]feature
10232bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010233 MCAsmParser &Parser = getParser();
10234
Nirav Dave0a392a82016-11-02 16:22:51 +000010235 if (getLexer().isNot(AsmToken::Identifier))
10236 return Error(getLexer().getLoc(), "expected architecture extension name");
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010237
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010238 StringRef Name = Parser.getTok().getString();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010239 SMLoc ExtLoc = Parser.getTok().getLoc();
Nirav Davefd910412016-06-17 16:06:17 +000010240 Lex();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010241
Nirav Dave0a392a82016-11-02 16:22:51 +000010242 if (parseToken(AsmToken::EndOfStatement,
10243 "unexpected token in '.arch_extension' directive"))
10244 return true;
10245
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010246 bool EnableFeature = true;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010247 if (Name.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010248 EnableFeature = false;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010249 Name = Name.substr(2);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010250 }
Chandler Carruthbb47b9a2015-08-30 02:09:48 +000010251 unsigned FeatureKind = ARM::parseArchExt(Name);
Nirav Dave0a392a82016-11-02 16:22:51 +000010252 if (FeatureKind == ARM::AEK_INVALID)
10253 return Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010254
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010255 for (const auto &Extension : Extensions) {
Renato Golin230d2982015-05-30 10:30:02 +000010256 if (Extension.Kind != FeatureKind)
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010257 continue;
10258
Nirav Dave0a392a82016-11-02 16:22:51 +000010259 if (Extension.Features.none())
10260 return Error(ExtLoc, "unsupported architectural extension: " + Name);
Saleem Abdulrasool8988c2a2014-07-27 19:07:09 +000010261
Nirav Dave0a392a82016-11-02 16:22:51 +000010262 if ((getAvailableFeatures() & Extension.ArchCheck) != Extension.ArchCheck)
10263 return Error(ExtLoc, "architectural extension '" + Name +
10264 "' is not "
10265 "allowed for the current base architecture");
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010266
Akira Hatanakab11ef082015-11-14 06:35:56 +000010267 MCSubtargetInfo &STI = copySTI();
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010268 FeatureBitset ToggleFeatures = EnableFeature
10269 ? (~STI.getFeatureBits() & Extension.Features)
10270 : ( STI.getFeatureBits() & Extension.Features);
10271
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010272 uint64_t Features =
Saleem Abdulrasool78c44722014-08-17 19:20:38 +000010273 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
10274 setAvailableFeatures(Features);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010275 return false;
10276 }
10277
Nirav Dave0a392a82016-11-02 16:22:51 +000010278 return Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010279}
10280
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010281// Define this matcher function after the auto-generated include so we
10282// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +000010283unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010284 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +000010285 ARMOperand &Op = static_cast<ARMOperand &>(AsmOp);
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010286 // If the kind is a token for a literal immediate, check if our asm
10287 // operand matches. This is for InstAliases which have a fixed-value
10288 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010289 switch (Kind) {
10290 default: break;
10291 case MCK__35_0:
David Blaikie960ea3f2014-06-08 16:18:35 +000010292 if (Op.isImm())
10293 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm()))
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010294 if (CE->getValue() == 0)
10295 return Match_Success;
10296 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +000010297 case MCK_ModImm:
David Blaikie960ea3f2014-06-08 16:18:35 +000010298 if (Op.isImm()) {
10299 const MCExpr *SOExpr = Op.getImm();
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010300 int64_t Value;
Jim Grosbach13760bd2015-05-30 01:25:56 +000010301 if (!SOExpr->evaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +000010302 return Match_Success;
Richard Barton3db1d582014-05-01 11:37:44 +000010303 assert((Value >= INT32_MIN && Value <= UINT32_MAX) &&
10304 "expression value must be representable in 32 bits");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010305 }
10306 break;
Artyom Skrobovb43981072015-10-28 13:58:36 +000010307 case MCK_rGPR:
10308 if (hasV8Ops() && Op.isReg() && Op.getReg() == ARM::SP)
10309 return Match_Success;
10310 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010311 case MCK_GPRPair:
David Blaikie960ea3f2014-06-08 16:18:35 +000010312 if (Op.isReg() &&
10313 MRI->getRegClass(ARM::GPRRegClassID).contains(Op.getReg()))
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010314 return Match_Success;
10315 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010316 }
10317 return Match_InvalidOperand;
10318}