blob: cc1af1a7132ffe66552ccc2dfc44894e57a2035d [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000049def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
50 SDTCisPtrTy<0>, SDTCisVT<1, i32>
51]>;
52
Hal Finkel3ee2af72014-07-18 23:29:49 +000053def tocentry32 : Operand<iPTR> {
54 let MIOperandInfo = (ops i32imm:$imm);
55}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000056
Hal Finkelc93a9a22015-02-25 01:06:45 +000057def SDT_PPCqvfperm : SDTypeProfile<1, 3, [
58 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVec<3>
59]>;
60def SDT_PPCqvgpci : SDTypeProfile<1, 1, [
61 SDTCisVec<0>, SDTCisInt<1>
62]>;
63def SDT_PPCqvaligni : SDTypeProfile<1, 3, [
64 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<3>
65]>;
66def SDT_PPCqvesplati : SDTypeProfile<1, 2, [
67 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisInt<2>
68]>;
69
70def SDT_PPCqbflt : SDTypeProfile<1, 1, [
71 SDTCisVec<0>, SDTCisVec<1>
72]>;
73
74def SDT_PPCqvlfsb : SDTypeProfile<1, 1, [
75 SDTCisVec<0>, SDTCisPtrTy<1>
76]>;
77
Chris Lattner27f53452006-03-01 05:50:56 +000078//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000079// PowerPC specific DAG Nodes.
80//
81
Hal Finkel2e103312013-04-03 04:01:11 +000082def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
83def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
84
Hal Finkelf6d45f22013-04-01 17:52:07 +000085def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
86def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
87def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
88def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000089def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
90def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000091def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
92def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000093def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
94 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000095def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
96 [SDNPHasChain, SDNPMayLoad]>;
97def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000098 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000099
Ulrich Weigand874fc622013-03-26 10:56:22 +0000100// Extract FPSCR (not modeled at the DAG level).
101def PPCmffs : SDNode<"PPCISD::MFFS",
102 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
103
104// Perform FADD in round-to-zero mode.
105def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
106
Dale Johannesen666323e2007-10-10 01:01:31 +0000107
Chris Lattner261009a2005-10-25 20:55:47 +0000108def PPCfsel : SDNode<"PPCISD::FSEL",
109 // Type constraint for fsel.
110 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
111 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000112
Nate Begeman69caef22005-12-13 22:55:22 +0000113def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
114def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Hal Finkelcf599212015-02-25 21:36:59 +0000115def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp,
116 [SDNPMayLoad, SDNPMemOperand]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000117def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
118def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000119
Roman Divacky32143e22013-12-20 18:08:54 +0000120def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
121
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000122def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
123def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
124 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000125def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000126def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
127def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000128def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
129def PPCaddiTlsgdLAddr : SDNode<"PPCISD::ADDI_TLSGD_L_ADDR",
130 SDTypeProfile<1, 3, [
131 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
132 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000133def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
134def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000135def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
136def PPCaddiTlsldLAddr : SDNode<"PPCISD::ADDI_TLSLD_L_ADDR",
137 SDTypeProfile<1, 3, [
138 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
139 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>;
140def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000141def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000142
Chris Lattnera8713b12006-03-20 01:53:53 +0000143def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000144
Hal Finkelc93a9a22015-02-25 01:06:45 +0000145def PPCqvfperm : SDNode<"PPCISD::QVFPERM", SDT_PPCqvfperm, []>;
146def PPCqvgpci : SDNode<"PPCISD::QVGPCI", SDT_PPCqvgpci, []>;
147def PPCqvaligni : SDNode<"PPCISD::QVALIGNI", SDT_PPCqvaligni, []>;
148def PPCqvesplati : SDNode<"PPCISD::QVESPLATI", SDT_PPCqvesplati, []>;
149
150def PPCqbflt : SDNode<"PPCISD::QBFLT", SDT_PPCqbflt, []>;
151
152def PPCqvlfsb : SDNode<"PPCISD::QVLFSb", SDT_PPCqvlfsb,
153 [SDNPHasChain, SDNPMayLoad]>;
154
Hal Finkel4edc66b2015-01-03 01:16:37 +0000155def PPCcmpb : SDNode<"PPCISD::CMPB", SDTIntBinOp, []>;
156
Chris Lattnerfea33f72005-12-06 02:10:38 +0000157// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
158// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000159def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
160def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
161def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000162
Chris Lattnerf9797942005-12-04 19:01:59 +0000163// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000164def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000165 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000166def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000167 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000168
Chris Lattner3b587342006-06-27 18:36:44 +0000169def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000170def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
171 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
172 SDNPVariadic]>;
173def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
174 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
175 SDNPVariadic]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000176def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000177 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000178def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
179 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
180 SDNPVariadic]>;
Hal Finkelfc096c92014-12-23 22:29:40 +0000181def PPCbctrl_load_toc : SDNode<"PPCISD::BCTRL_LOAD_TOC",
182 SDTypeProfile<0, 1, []>,
183 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
184 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000185
Chris Lattner9a249b02008-01-15 22:02:54 +0000186def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000187 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000188
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000189def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000190 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000191
Hal Finkel756810f2013-03-21 21:37:52 +0000192def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
193 SDTypeProfile<1, 1, [SDTCisInt<0>,
194 SDTCisPtrTy<1>]>,
195 [SDNPHasChain, SDNPSideEffect]>;
196def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
197 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
198 [SDNPHasChain, SDNPSideEffect]>;
199
Bill Schmidta87a7e22013-05-14 19:35:45 +0000200def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
201def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
202 [SDNPHasChain, SDNPSideEffect]>;
203
Bill Schmidte26236e2015-05-22 16:44:10 +0000204def PPCclrbhrb : SDNode<"PPCISD::CLRBHRB", SDTNone,
205 [SDNPHasChain, SDNPSideEffect]>;
206def PPCmfbhrbe : SDNode<"PPCISD::MFBHRBE", SDTIntBinOp, [SDNPHasChain]>;
207def PPCrfebb : SDNode<"PPCISD::RFEBB", SDT_PPCsc,
208 [SDNPHasChain, SDNPSideEffect]>;
209
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000210def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000211def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000212
Chris Lattner9754d142006-04-18 17:59:36 +0000213def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000214 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000215
Chris Lattner94de7bc2008-01-10 05:12:37 +0000216def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
217 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000218def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
219 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000220
Hal Finkel5ab37802012-08-28 02:10:27 +0000221// Instructions to set/unset CR bit 6 for SVR4 vararg calls
222def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
223 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
224def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
225 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
226
Jim Laskey48850c12006-11-16 22:43:37 +0000227// Instructions to support dynamic alloca.
228def SDTDynOp : SDTypeProfile<1, 2, []>;
229def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
230
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000231//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000232// PowerPC specific transformation functions and pattern fragments.
233//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000234
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000235def SHL32 : SDNodeXForm<imm, [{
236 // Transformation function: 31 - imm
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000237 return getI32Imm(31 - N->getZExtValue(), SDLoc(N));
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000238}]>;
239
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000240def SRL32 : SDNodeXForm<imm, [{
241 // Transformation function: 32 - imm
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000242 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue(), SDLoc(N))
243 : getI32Imm(0, SDLoc(N));
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000244}]>;
245
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000246def LO16 : SDNodeXForm<imm, [{
247 // Transformation function: get the low 16 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000248 return getI32Imm((unsigned short)N->getZExtValue(), SDLoc(N));
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000249}]>;
250
251def HI16 : SDNodeXForm<imm, [{
252 // Transformation function: shift the immediate value down into the low bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000253 return getI32Imm((unsigned)N->getZExtValue() >> 16, SDLoc(N));
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000254}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000255
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000256def HA16 : SDNodeXForm<imm, [{
257 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000258 signed int Val = N->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000259 return getI32Imm((Val - (signed short)Val) >> 16, SDLoc(N));
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000260}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000261def MB : SDNodeXForm<imm, [{
262 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000263 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000264 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000265 return getI32Imm(mb, SDLoc(N));
Nate Begemand31efd12006-09-22 05:01:56 +0000266}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000267
Nate Begemand31efd12006-09-22 05:01:56 +0000268def ME : SDNodeXForm<imm, [{
269 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000270 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000271 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000272 return getI32Imm(me, SDLoc(N));
Nate Begemand31efd12006-09-22 05:01:56 +0000273}]>;
274def maskimm32 : PatLeaf<(imm), [{
275 // maskImm predicate - True if immediate is a run of ones.
276 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000277 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000278 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000279 else
280 return false;
281}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000282
Bill Schmidtf88571e2013-05-22 20:09:24 +0000283def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
284 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
285 // sign extended field. Used by instructions like 'addi'.
286 return (int32_t)Imm == (short)Imm;
287}]>;
288def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
289 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
290 // sign extended field. Used by instructions like 'addi'.
291 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000292}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000293def immZExt16 : PatLeaf<(imm), [{
294 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
295 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000296 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000297}], LO16>;
298
Chris Lattner7e742e42006-06-20 22:34:10 +0000299// imm16Shifted* - These match immediates where the low 16-bits are zero. There
300// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
301// identical in 32-bit mode, but in 64-bit mode, they return true if the
302// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
303// clear).
304def imm16ShiftedZExt : PatLeaf<(imm), [{
305 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
306 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000307 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000308}], HI16>;
309
310def imm16ShiftedSExt : PatLeaf<(imm), [{
311 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
312 // immediate are set. Used by instructions like 'addis'. Identical to
313 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000314 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000315 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000316 return true;
317 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000318 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000319}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000320
Hal Finkel940ab932014-02-28 00:27:01 +0000321def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
322 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
323 // zero extended field.
324 return isUInt<32>(Imm);
325}]>;
326
Hal Finkelb09680b2013-03-18 23:00:58 +0000327// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000328// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000329// offsets are hidden behind TOC entries than the values of the lower-order
330// bits cannot be checked directly. As a result, we need to also incorporate
331// an alignment check into the relevant patterns.
332
333def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
334 return cast<LoadSDNode>(N)->getAlignment() >= 4;
335}]>;
336def aligned4store : PatFrag<(ops node:$val, node:$ptr),
337 (store node:$val, node:$ptr), [{
338 return cast<StoreSDNode>(N)->getAlignment() >= 4;
339}]>;
340def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
341 return cast<LoadSDNode>(N)->getAlignment() >= 4;
342}]>;
343def aligned4pre_store : PatFrag<
344 (ops node:$val, node:$base, node:$offset),
345 (pre_store node:$val, node:$base, node:$offset), [{
346 return cast<StoreSDNode>(N)->getAlignment() >= 4;
347}]>;
348
349def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
350 return cast<LoadSDNode>(N)->getAlignment() < 4;
351}]>;
352def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
353 (store node:$val, node:$ptr), [{
354 return cast<StoreSDNode>(N)->getAlignment() < 4;
355}]>;
356def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
357 return cast<LoadSDNode>(N)->getAlignment() < 4;
358}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000359
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000360//===----------------------------------------------------------------------===//
361// PowerPC Flag Definitions.
362
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000363class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000364class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000365
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000366class RegConstraint<string C> {
367 string Constraints = C;
368}
Chris Lattner57711562006-11-15 23:24:18 +0000369class NoEncode<string E> {
370 string DisableEncoding = E;
371}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000372
373
374//===----------------------------------------------------------------------===//
375// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000376
Ulrich Weigand136ac222013-04-26 16:53:15 +0000377// In the default PowerPC assembler syntax, registers are specified simply
378// by number, so they cannot be distinguished from immediate values (without
379// looking at the opcode). This means that the default operand matching logic
380// for the asm parser does not work, and we need to specify custom matchers.
381// Since those can only be specified with RegisterOperand classes and not
382// directly on the RegisterClass, all instructions patterns used by the asm
383// parser need to use a RegisterOperand (instead of a RegisterClass) for
384// all their register operands.
385// For this purpose, we define one RegisterOperand for each RegisterClass,
386// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000387
Ulrich Weigand640192d2013-05-03 19:49:39 +0000388def PPCRegGPRCAsmOperand : AsmOperandClass {
389 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
390}
391def gprc : RegisterOperand<GPRC> {
392 let ParserMatchClass = PPCRegGPRCAsmOperand;
393}
394def PPCRegG8RCAsmOperand : AsmOperandClass {
395 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
396}
397def g8rc : RegisterOperand<G8RC> {
398 let ParserMatchClass = PPCRegG8RCAsmOperand;
399}
400def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
401 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
402}
403def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
404 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
405}
406def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
407 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
408}
409def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
410 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
411}
412def PPCRegF8RCAsmOperand : AsmOperandClass {
413 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
414}
415def f8rc : RegisterOperand<F8RC> {
416 let ParserMatchClass = PPCRegF8RCAsmOperand;
417}
418def PPCRegF4RCAsmOperand : AsmOperandClass {
419 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
420}
421def f4rc : RegisterOperand<F4RC> {
422 let ParserMatchClass = PPCRegF4RCAsmOperand;
423}
424def PPCRegVRRCAsmOperand : AsmOperandClass {
425 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
426}
427def vrrc : RegisterOperand<VRRC> {
428 let ParserMatchClass = PPCRegVRRCAsmOperand;
429}
430def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000431 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000432}
433def crbitrc : RegisterOperand<CRBITRC> {
434 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
435}
436def PPCRegCRRCAsmOperand : AsmOperandClass {
437 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
438}
439def crrc : RegisterOperand<CRRC> {
440 let ParserMatchClass = PPCRegCRRCAsmOperand;
441}
Kit Barton535e69d2015-03-25 19:36:23 +0000442def crrc0 : RegisterOperand<CRRC0> {
443 let ParserMatchClass = PPCRegCRRCAsmOperand;
444}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000445
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000446def PPCU1ImmAsmOperand : AsmOperandClass {
447 let Name = "U1Imm"; let PredicateMethod = "isU1Imm";
448 let RenderMethod = "addImmOperands";
449}
450def u1imm : Operand<i32> {
451 let PrintMethod = "printU1ImmOperand";
452 let ParserMatchClass = PPCU1ImmAsmOperand;
453}
454
Hal Finkel27774d92014-03-13 07:58:58 +0000455def PPCU2ImmAsmOperand : AsmOperandClass {
456 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
457 let RenderMethod = "addImmOperands";
458}
459def u2imm : Operand<i32> {
460 let PrintMethod = "printU2ImmOperand";
461 let ParserMatchClass = PPCU2ImmAsmOperand;
462}
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000463
Kit Barton535e69d2015-03-25 19:36:23 +0000464def PPCU3ImmAsmOperand : AsmOperandClass {
465 let Name = "U3Imm"; let PredicateMethod = "isU3Imm";
466 let RenderMethod = "addImmOperands";
467}
468def u3imm : Operand<i32> {
469 let PrintMethod = "printU3ImmOperand";
470 let ParserMatchClass = PPCU3ImmAsmOperand;
471}
472
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000473def PPCU4ImmAsmOperand : AsmOperandClass {
474 let Name = "U4Imm"; let PredicateMethod = "isU4Imm";
475 let RenderMethod = "addImmOperands";
476}
477def u4imm : Operand<i32> {
478 let PrintMethod = "printU4ImmOperand";
479 let ParserMatchClass = PPCU4ImmAsmOperand;
480}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000481def PPCS5ImmAsmOperand : AsmOperandClass {
482 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
483 let RenderMethod = "addImmOperands";
484}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000485def s5imm : Operand<i32> {
486 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000487 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000488 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000489}
490def PPCU5ImmAsmOperand : AsmOperandClass {
491 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
492 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000493}
Chris Lattnerf006d152005-09-14 20:53:05 +0000494def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000495 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000496 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000497 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000498}
499def PPCU6ImmAsmOperand : AsmOperandClass {
500 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
501 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000502}
Chris Lattnerf006d152005-09-14 20:53:05 +0000503def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000504 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000505 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000506 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000507}
Bill Schmidte26236e2015-05-22 16:44:10 +0000508def PPCU10ImmAsmOperand : AsmOperandClass {
509 let Name = "U10Imm"; let PredicateMethod = "isU10Imm";
510 let RenderMethod = "addImmOperands";
511}
512def u10imm : Operand<i32> {
513 let PrintMethod = "printU10ImmOperand";
514 let ParserMatchClass = PPCU10ImmAsmOperand;
515 let DecoderMethod = "decodeUImmOperand<10>";
516}
Hal Finkelc93a9a22015-02-25 01:06:45 +0000517def PPCU12ImmAsmOperand : AsmOperandClass {
518 let Name = "U12Imm"; let PredicateMethod = "isU12Imm";
519 let RenderMethod = "addImmOperands";
520}
521def u12imm : Operand<i32> {
522 let PrintMethod = "printU12ImmOperand";
523 let ParserMatchClass = PPCU12ImmAsmOperand;
524 let DecoderMethod = "decodeUImmOperand<12>";
525}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000526def PPCS16ImmAsmOperand : AsmOperandClass {
527 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000528 let RenderMethod = "addS16ImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000529}
Chris Lattnerf006d152005-09-14 20:53:05 +0000530def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000531 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000532 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000533 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000534 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000535}
536def PPCU16ImmAsmOperand : AsmOperandClass {
537 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000538 let RenderMethod = "addU16ImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000539}
Chris Lattnerf006d152005-09-14 20:53:05 +0000540def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000541 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000542 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000543 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000544 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000545}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000546def PPCS17ImmAsmOperand : AsmOperandClass {
547 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000548 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000549}
550def s17imm : Operand<i32> {
551 // This operand type is used for addis/lis to allow the assembler parser
552 // to accept immediates in the range -65536..65535 for compatibility with
553 // the GNU assembler. The operand is treated as 16-bit otherwise.
554 let PrintMethod = "printS16ImmOperand";
555 let EncoderMethod = "getImm16Encoding";
556 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000557 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000558}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000559def PPCDirectBrAsmOperand : AsmOperandClass {
560 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
561 let RenderMethod = "addBranchTargetOperands";
562}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000563def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000564 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000565 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000566 let ParserMatchClass = PPCDirectBrAsmOperand;
567}
568def absdirectbrtarget : Operand<OtherVT> {
569 let PrintMethod = "printAbsBranchOperand";
570 let EncoderMethod = "getAbsDirectBrEncoding";
571 let ParserMatchClass = PPCDirectBrAsmOperand;
572}
573def PPCCondBrAsmOperand : AsmOperandClass {
574 let Name = "CondBr"; let PredicateMethod = "isCondBr";
575 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000576}
577def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000578 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000579 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000580 let ParserMatchClass = PPCCondBrAsmOperand;
581}
582def abscondbrtarget : Operand<OtherVT> {
583 let PrintMethod = "printAbsBranchOperand";
584 let EncoderMethod = "getAbsCondBrEncoding";
585 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000586}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000587def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000588 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000589 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000590 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000591}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000592def abscalltarget : Operand<iPTR> {
593 let PrintMethod = "printAbsBranchOperand";
594 let EncoderMethod = "getAbsDirectBrEncoding";
595 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000596}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000597def PPCCRBitMaskOperand : AsmOperandClass {
598 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000599}
Nate Begeman8465fe82005-07-20 22:42:00 +0000600def crbitm: Operand<i8> {
601 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000602 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000603 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000604 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000605}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000606// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000607// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000608def PPCRegGxRCNoR0Operand : AsmOperandClass {
609 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
610}
611def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
612 let ParserMatchClass = PPCRegGxRCNoR0Operand;
613}
614// A version of ptr_rc usable with the asm parser.
615def PPCRegGxRCOperand : AsmOperandClass {
616 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
617}
618def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
619 let ParserMatchClass = PPCRegGxRCOperand;
620}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000621
Ulrich Weigand640192d2013-05-03 19:49:39 +0000622def PPCDispRIOperand : AsmOperandClass {
623 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000624 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000625}
626def dispRI : Operand<iPTR> {
627 let ParserMatchClass = PPCDispRIOperand;
628}
629def PPCDispRIXOperand : AsmOperandClass {
630 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000631 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000632}
633def dispRIX : Operand<iPTR> {
634 let ParserMatchClass = PPCDispRIXOperand;
635}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000636def PPCDispSPE8Operand : AsmOperandClass {
637 let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8";
638 let RenderMethod = "addImmOperands";
639}
640def dispSPE8 : Operand<iPTR> {
641 let ParserMatchClass = PPCDispSPE8Operand;
642}
643def PPCDispSPE4Operand : AsmOperandClass {
644 let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4";
645 let RenderMethod = "addImmOperands";
646}
647def dispSPE4 : Operand<iPTR> {
648 let ParserMatchClass = PPCDispSPE4Operand;
649}
650def PPCDispSPE2Operand : AsmOperandClass {
651 let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2";
652 let RenderMethod = "addImmOperands";
653}
654def dispSPE2 : Operand<iPTR> {
655 let ParserMatchClass = PPCDispSPE2Operand;
656}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000657
Chris Lattnera5190ae2006-06-16 21:01:35 +0000658def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000659 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000660 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000661 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000662 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000663}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000664def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000665 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000666 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000667}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000668def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
669 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000670 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000671 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000672 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000673}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000674def spe8dis : Operand<iPTR> { // SPE displacement where the imm is 8-aligned.
675 let PrintMethod = "printMemRegImm";
676 let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg);
677 let EncoderMethod = "getSPE8DisEncoding";
678}
679def spe4dis : Operand<iPTR> { // SPE displacement where the imm is 4-aligned.
680 let PrintMethod = "printMemRegImm";
681 let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg);
682 let EncoderMethod = "getSPE4DisEncoding";
683}
684def spe2dis : Operand<iPTR> { // SPE displacement where the imm is 2-aligned.
685 let PrintMethod = "printMemRegImm";
686 let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg);
687 let EncoderMethod = "getSPE2DisEncoding";
688}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000689
Hal Finkel756810f2013-03-21 21:37:52 +0000690// A single-register address. This is used with the SjLj
691// pseudo-instructions.
692def memr : Operand<iPTR> {
693 let MIOperandInfo = (ops ptr_rc:$ptrreg);
694}
Roman Divacky32143e22013-12-20 18:08:54 +0000695def PPCTLSRegOperand : AsmOperandClass {
696 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
697 let RenderMethod = "addTLSRegOperands";
698}
699def tlsreg32 : Operand<i32> {
700 let EncoderMethod = "getTLSRegEncoding";
701 let ParserMatchClass = PPCTLSRegOperand;
702}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000703def tlsgd32 : Operand<i32> {}
704def tlscall32 : Operand<i32> {
705 let PrintMethod = "printTLSCall";
706 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
707 let EncoderMethod = "getTLSCallEncoding";
708}
Hal Finkel756810f2013-03-21 21:37:52 +0000709
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000710// PowerPC Predicate operand.
711def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000712 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000713 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000714}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000715
Chris Lattner268d3582006-01-12 02:05:36 +0000716// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000717def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
718def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
719def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000720def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000721
Hal Finkel756810f2013-03-21 21:37:52 +0000722// The address in a single register. This is used with the SjLj
723// pseudo-instructions.
724def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
725
Chris Lattner6f5840c2006-11-16 00:41:37 +0000726/// This is just the offset part of iaddr, used for preinc.
727def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000728
Evan Cheng3db275d2005-12-14 22:07:12 +0000729//===----------------------------------------------------------------------===//
730// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000731def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
732def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
733def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
734def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Hal Finkelfe3368c2014-10-02 22:34:22 +0000735def HasOnlyMSYNC : Predicate<"PPCSubTarget->hasOnlyMSYNC()">;
736def HasSYNC : Predicate<"!PPCSubTarget->hasOnlyMSYNC()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000737def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000738def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000739def IsE500 : Predicate<"PPCSubTarget->isE500()">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +0000740def HasSPE : Predicate<"PPCSubTarget->HasSPE()">;
Bill Schmidt082cfc02015-01-14 20:17:10 +0000741def HasICBT : Predicate<"PPCSubTarget->hasICBT()">;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000742def HasPartwordAtomics : Predicate<"PPCSubTarget->hasPartwordAtomics()">;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000743def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">;
744def NaNsFPMath : Predicate<"!TM.Options.NoNaNsFPMath">;
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000745def HasBPERMD : Predicate<"PPCSubTarget->hasBPERMD()">;
746def HasExtDiv : Predicate<"PPCSubTarget->hasExtDiv()">;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000747
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000748//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000749// PowerPC Multiclass Definitions.
750
751multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
752 string asmbase, string asmstr, InstrItinClass itin,
753 list<dag> pattern> {
754 let BaseName = asmbase in {
755 def NAME : XForm_6<opcode, xo, OOL, IOL,
756 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
757 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000758 let Defs = [CR0] in
759 def o : XForm_6<opcode, xo, OOL, IOL,
760 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
761 []>, isDOT, RecFormRel;
762 }
763}
764
765multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
766 string asmbase, string asmstr, InstrItinClass itin,
767 list<dag> pattern> {
768 let BaseName = asmbase in {
769 let Defs = [CARRY] in
770 def NAME : XForm_6<opcode, xo, OOL, IOL,
771 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
772 pattern>, RecFormRel;
773 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000774 def o : XForm_6<opcode, xo, OOL, IOL,
775 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
776 []>, isDOT, RecFormRel;
777 }
778}
779
Hal Finkel1b58f332013-04-12 18:17:57 +0000780multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
781 string asmbase, string asmstr, InstrItinClass itin,
782 list<dag> pattern> {
783 let BaseName = asmbase in {
784 let Defs = [CARRY] in
785 def NAME : XForm_10<opcode, xo, OOL, IOL,
786 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
787 pattern>, RecFormRel;
788 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000789 def o : XForm_10<opcode, xo, OOL, IOL,
790 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
791 []>, isDOT, RecFormRel;
792 }
793}
794
795multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
796 string asmbase, string asmstr, InstrItinClass itin,
797 list<dag> pattern> {
798 let BaseName = asmbase in {
799 def NAME : XForm_11<opcode, xo, OOL, IOL,
800 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
801 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000802 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000803 def o : XForm_11<opcode, xo, OOL, IOL,
804 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
805 []>, isDOT, RecFormRel;
806 }
807}
808
809multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
810 string asmbase, string asmstr, InstrItinClass itin,
811 list<dag> pattern> {
812 let BaseName = asmbase in {
813 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
814 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
815 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000816 let Defs = [CR0] in
817 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
818 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
819 []>, isDOT, RecFormRel;
820 }
821}
822
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000823// Multiclass for instructions for which the non record form is not cracked
824// and the record form is cracked (i.e. divw, mullw, etc.)
825multiclass XOForm_1rcr<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
826 string asmbase, string asmstr, InstrItinClass itin,
827 list<dag> pattern> {
828 let BaseName = asmbase in {
829 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
830 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
831 pattern>, RecFormRel;
832 let Defs = [CR0] in
833 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
834 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
835 []>, isDOT, RecFormRel, PPC970_DGroup_First,
836 PPC970_DGroup_Cracked;
837 }
838}
839
Hal Finkel1b58f332013-04-12 18:17:57 +0000840multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
841 string asmbase, string asmstr, InstrItinClass itin,
842 list<dag> pattern> {
843 let BaseName = asmbase in {
844 let Defs = [CARRY] in
845 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
846 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
847 pattern>, RecFormRel;
848 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000849 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
850 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
851 []>, isDOT, RecFormRel;
852 }
853}
854
855multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
856 string asmbase, string asmstr, InstrItinClass itin,
857 list<dag> pattern> {
858 let BaseName = asmbase in {
859 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
860 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
861 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000862 let Defs = [CR0] in
863 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
864 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
865 []>, isDOT, RecFormRel;
866 }
867}
868
869multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
870 string asmbase, string asmstr, InstrItinClass itin,
871 list<dag> pattern> {
872 let BaseName = asmbase in {
873 let Defs = [CARRY] in
874 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
875 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
876 pattern>, RecFormRel;
877 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000878 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
879 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
880 []>, isDOT, RecFormRel;
881 }
882}
883
884multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
885 string asmbase, string asmstr, InstrItinClass itin,
886 list<dag> pattern> {
887 let BaseName = asmbase in {
888 def NAME : MForm_2<opcode, OOL, IOL,
889 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
890 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000891 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000892 def o : MForm_2<opcode, OOL, IOL,
893 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
894 []>, isDOT, RecFormRel;
895 }
896}
897
898multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
899 string asmbase, string asmstr, InstrItinClass itin,
900 list<dag> pattern> {
901 let BaseName = asmbase in {
902 def NAME : MDForm_1<opcode, xo, OOL, IOL,
903 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
904 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000905 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000906 def o : MDForm_1<opcode, xo, OOL, IOL,
907 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
908 []>, isDOT, RecFormRel;
909 }
910}
911
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000912multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
913 string asmbase, string asmstr, InstrItinClass itin,
914 list<dag> pattern> {
915 let BaseName = asmbase in {
916 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
917 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
918 pattern>, RecFormRel;
919 let Defs = [CR0] in
920 def o : MDSForm_1<opcode, xo, OOL, IOL,
921 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
922 []>, isDOT, RecFormRel;
923 }
924}
925
Hal Finkel1b58f332013-04-12 18:17:57 +0000926multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
927 string asmbase, string asmstr, InstrItinClass itin,
928 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000929 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000930 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000931 def NAME : XSForm_1<opcode, xo, OOL, IOL,
932 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
933 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000934 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000935 def o : XSForm_1<opcode, xo, OOL, IOL,
936 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
937 []>, isDOT, RecFormRel;
938 }
939}
940
941multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
942 string asmbase, string asmstr, InstrItinClass itin,
943 list<dag> pattern> {
944 let BaseName = asmbase in {
945 def NAME : XForm_26<opcode, xo, OOL, IOL,
946 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
947 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000948 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000949 def o : XForm_26<opcode, xo, OOL, IOL,
950 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000951 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000952 }
953}
954
Hal Finkeldbc78e12013-08-19 05:01:02 +0000955multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
956 string asmbase, string asmstr, InstrItinClass itin,
957 list<dag> pattern> {
958 let BaseName = asmbase in {
959 def NAME : XForm_28<opcode, xo, OOL, IOL,
960 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
961 pattern>, RecFormRel;
962 let Defs = [CR1] in
963 def o : XForm_28<opcode, xo, OOL, IOL,
964 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
965 []>, isDOT, RecFormRel;
966 }
967}
968
Hal Finkel654d43b2013-04-12 02:18:09 +0000969multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
970 string asmbase, string asmstr, InstrItinClass itin,
971 list<dag> pattern> {
972 let BaseName = asmbase in {
973 def NAME : AForm_1<opcode, xo, OOL, IOL,
974 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
975 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000976 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000977 def o : AForm_1<opcode, xo, OOL, IOL,
978 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000979 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000980 }
981}
982
983multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
984 string asmbase, string asmstr, InstrItinClass itin,
985 list<dag> pattern> {
986 let BaseName = asmbase in {
987 def NAME : AForm_2<opcode, xo, OOL, IOL,
988 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
989 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000990 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000991 def o : AForm_2<opcode, xo, OOL, IOL,
992 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000993 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000994 }
995}
996
997multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
998 string asmbase, string asmstr, InstrItinClass itin,
999 list<dag> pattern> {
1000 let BaseName = asmbase in {
1001 def NAME : AForm_3<opcode, xo, OOL, IOL,
1002 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1003 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00001004 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +00001005 def o : AForm_3<opcode, xo, OOL, IOL,
1006 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +00001007 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +00001008 }
1009}
1010
1011//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001012// PowerPC Instruction Definitions.
1013
Misha Brukmane05203f2004-06-21 16:55:25 +00001014// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001015
Chris Lattner51348c52006-03-12 09:13:49 +00001016let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +00001017let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001018def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +00001019 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001020def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +00001021 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001022}
Chris Lattner02e2c182006-03-13 21:52:10 +00001023
Ulrich Weigand136ac222013-04-26 16:53:15 +00001024def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +00001025 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001026}
Jim Laskey48850c12006-11-16 22:43:37 +00001027
Evan Cheng3e18e502007-09-11 19:55:27 +00001028let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001029def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001030 [(set i32:$result,
1031 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +00001032
Dan Gohman453d64c2009-10-29 18:10:34 +00001033// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
1034// instruction selection into a branch sequence.
1035let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +00001036 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +00001037 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
1038 // because either operand might become the first operand in an isel, and
1039 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001040 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
1041 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001042 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001043 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001044 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
1045 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001046 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001047 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001048 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001049 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001050 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001051 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001052 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001053 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001054 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001055 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001056 []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001057
1058 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
1059 // register bit directly.
1060 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
1061 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
1062 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
1063 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
1064 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
1065 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
1066 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
1067 f4rc:$T, f4rc:$F), "#SELECT_F4",
1068 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
1069 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
1070 f8rc:$T, f8rc:$F), "#SELECT_F8",
1071 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
1072 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
1073 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
1074 [(set v4i32:$dst,
1075 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +00001076}
1077
Bill Wendling632ea652008-03-03 22:19:16 +00001078// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
1079// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001080let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001081def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001082 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001083def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
1084 "#SPILL_CRBIT", []>;
1085}
Bill Wendling632ea652008-03-03 22:19:16 +00001086
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001087// RESTORE_CR - Indicate that we're restoring the CR register (previously
1088// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001089let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001090def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001091 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001092def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
1093 "#RESTORE_CRBIT", []>;
1094}
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001095
Evan Chengac1591b2007-07-21 00:34:19 +00001096let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001097 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001098 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Hal Finkelf4a22c02015-01-13 17:47:54 +00001099 [(retflag)]>, Requires<[In32BitMode]>;
Hal Finkel500b0042013-04-10 06:42:34 +00001100 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +00001101 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1102 []>;
Hal Finkel500b0042013-04-10 06:42:34 +00001103
Hal Finkel940ab932014-02-28 00:27:01 +00001104 let isCodeGenOnly = 1 in {
1105 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
1106 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
1107 []>;
1108
1109 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
1110 "bcctr 12, $bi, 0", IIC_BrB, []>;
1111 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
1112 "bcctr 4, $bi, 0", IIC_BrB, []>;
1113 }
Hal Finkel500b0042013-04-10 06:42:34 +00001114 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001115}
1116
Chris Lattner915fd0d2005-02-15 20:26:49 +00001117let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001118 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +00001119 PPC970_Unit_BRU;
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001120let Defs = [LR] in
1121 def MoveGOTtoLR : Pseudo<(outs), (ins), "#MoveGOTtoLR", []>,
1122 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +00001123
Evan Chengac1591b2007-07-21 00:34:19 +00001124let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +00001125 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +00001126 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001127 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +00001128 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001129 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001130 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +00001131 }
Chris Lattner40565d72004-11-22 23:07:01 +00001132
Chris Lattnerbe9377a2006-11-17 22:37:34 +00001133 // BCC represents an arbitrary conditional branch on a predicate.
1134 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +00001135 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001136 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +00001137 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001138 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +00001139 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001140 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001141 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001142
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001143 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001144 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001145 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001146 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001147
Hal Finkel940ab932014-02-28 00:27:01 +00001148 let isCodeGenOnly = 1 in {
1149 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1150 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1151 "bc 12, $bi, $dst">;
1152
1153 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1154 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1155 "bc 4, $bi, $dst">;
1156
1157 let isReturn = 1, Uses = [LR, RM] in
1158 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1159 "bclr 12, $bi, 0", IIC_BrB, []>;
1160 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1161 "bclr 4, $bi, 0", IIC_BrB, []>;
1162 }
1163
Ulrich Weigand86247b62013-06-24 16:52:04 +00001164 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1165 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001166 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001167 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001168 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001169 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001170 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001171 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001172 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001173 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001174 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001175 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001176 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001177 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001178
1179 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001180 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1181 "bdz $dst">;
1182 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1183 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001184 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1185 "bdza $dst">;
1186 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1187 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001188 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1189 "bdz+ $dst">;
1190 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1191 "bdnz+ $dst">;
1192 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1193 "bdza+ $dst">;
1194 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1195 "bdnza+ $dst">;
1196 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1197 "bdz- $dst">;
1198 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1199 "bdnz- $dst">;
1200 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1201 "bdza- $dst">;
1202 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1203 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001204 }
Misha Brukman767fa112004-06-28 18:23:35 +00001205}
1206
Hal Finkele5680b32013-04-04 22:55:54 +00001207// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001208let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001209 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001210 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1211 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001212 }
1213}
1214
Roman Divackyef21be22012-03-06 16:41:49 +00001215let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001216 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001217 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001218 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001219 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001220 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001221 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001222
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001223 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001224 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1225 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001226 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001227 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001228 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001229 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001230
1231 def BCL : BForm_4<16, 12, 0, 1, (outs),
1232 (ins crbitrc:$bi, condbrtarget:$dst),
1233 "bcl 12, $bi, $dst">;
1234 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1235 (ins crbitrc:$bi, condbrtarget:$dst),
1236 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001237 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001238 }
1239 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001240 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001241 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001242 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001243
Hal Finkel940ab932014-02-28 00:27:01 +00001244 let isCodeGenOnly = 1 in {
1245 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1246 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1247 []>;
1248
1249 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1250 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1251 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1252 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1253 }
Dale Johannesene395d782008-10-23 20:41:28 +00001254 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001255 let Uses = [LR, RM] in {
1256 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001257 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001258
Hal Finkel940ab932014-02-28 00:27:01 +00001259 let isCodeGenOnly = 1 in {
1260 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1261 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1262 []>;
1263
1264 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1265 "bclrl 12, $bi, 0", IIC_BrB, []>;
1266 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1267 "bclrl 4, $bi, 0", IIC_BrB, []>;
1268 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001269 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001270 let Defs = [CTR], Uses = [CTR, RM] in {
1271 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1272 "bdzl $dst">;
1273 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1274 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001275 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1276 "bdzla $dst">;
1277 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1278 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001279 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1280 "bdzl+ $dst">;
1281 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1282 "bdnzl+ $dst">;
1283 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1284 "bdzla+ $dst">;
1285 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1286 "bdnzla+ $dst">;
1287 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1288 "bdzl- $dst">;
1289 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1290 "bdnzl- $dst">;
1291 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1292 "bdzla- $dst">;
1293 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1294 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001295 }
1296 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1297 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001298 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001299 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001300 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001301 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001302 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001303 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001304 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001305 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001306 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001307 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001308 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001309 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001310}
1311
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001312let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001313def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001314 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001315 "#TC_RETURNd $dst $offset",
1316 []>;
1317
1318
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001319let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001320def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001321 "#TC_RETURNa $func $offset",
1322 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1323
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001324let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001325def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001326 "#TC_RETURNr $dst $offset",
1327 []>;
1328
1329
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001330let isCodeGenOnly = 1 in {
1331
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001332let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001333 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001334def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1335 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001336
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001337let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001338 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001339def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001340 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001341 []>;
1342
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001343let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001344 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001345def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001346 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001347 []>;
1348
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001349}
1350
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001351let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001352 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001353 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001354 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001355 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001356 Requires<[In32BitMode]>;
1357 let isTerminator = 1 in
1358 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1359 "#EH_SJLJ_LONGJMP32",
1360 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1361 Requires<[In32BitMode]>;
1362}
1363
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001364let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001365 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1366 "#EH_SjLj_Setup\t$dst", []>;
1367}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001368
Bill Schmidta87a7e22013-05-14 19:35:45 +00001369// System call.
1370let PPC970_Unit = 7 in {
1371 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001372 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001373}
1374
Bill Schmidte26236e2015-05-22 16:44:10 +00001375// Branch history rolling buffer.
1376def CLRBHRB : XForm_0<31, 430, (outs), (ins), "clrbhrb", IIC_BrB,
1377 [(PPCclrbhrb)]>,
1378 PPC970_DGroup_Single;
1379// The $dmy argument used for MFBHRBE is not needed; however, including
1380// it avoids automatic generation of PPCFastISel::fastEmit_i(), which
1381// interferes with necessary special handling (see PPCFastISel.cpp).
1382def MFBHRBE : XFXForm_3p<31, 302, (outs gprc:$rD),
1383 (ins u10imm:$imm, u10imm:$dmy),
1384 "mfbhrbe $rD, $imm", IIC_BrB,
1385 [(set i32:$rD,
1386 (PPCmfbhrbe imm:$imm, imm:$dmy))]>,
1387 PPC970_DGroup_First;
1388
1389def RFEBB : XLForm_S<19, 146, (outs), (ins u1imm:$imm), "rfebb $imm",
1390 IIC_BrB, [(PPCrfebb (i32 imm:$imm))]>,
1391 PPC970_DGroup_Single;
1392
Chris Lattnerc8587d42006-06-06 21:29:23 +00001393// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001394def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1395 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001396 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001397def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1398 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001399 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001400def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1401 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001402 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001403def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1404 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001405 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001406def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1407 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001408 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001409def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1410 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001411 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001412
Hal Finkelfefcfff2015-04-23 22:47:57 +00001413let hasSideEffects = 0, mayLoad = 1, mayStore = 1 in {
1414def DCBT : DCB_Form_hint<278, (outs), (ins u5imm:$TH, memrr:$dst),
1415 "dcbt $dst, $TH", IIC_LdStDCBF, []>,
1416 PPC970_DGroup_Single;
1417def DCBTST : DCB_Form_hint<246, (outs), (ins u5imm:$TH, memrr:$dst),
1418 "dcbtst $dst, $TH", IIC_LdStDCBF, []>,
1419 PPC970_DGroup_Single;
1420} // hasSideEffects = 0
1421
Hal Finkel584a70c2014-08-23 23:21:04 +00001422def ICBT : XForm_icbt<31, 22, (outs), (ins u4imm:$CT, memrr:$src),
Bill Schmidt082cfc02015-01-14 20:17:10 +00001423 "icbt $CT, $src", IIC_LdStLoad>, Requires<[HasICBT]>;
Hal Finkel584a70c2014-08-23 23:21:04 +00001424
Hal Finkelfefcfff2015-04-23 22:47:57 +00001425def : Pat<(int_ppc_dcbt xoaddr:$dst),
1426 (DCBT 0, xoaddr:$dst)>;
1427def : Pat<(int_ppc_dcbtst xoaddr:$dst),
1428 (DCBTST 0, xoaddr:$dst)>;
1429
Hal Finkel322e41a2012-04-01 20:08:17 +00001430def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
Hal Finkelfefcfff2015-04-23 22:47:57 +00001431 (DCBT 0, xoaddr:$dst)>; // data prefetch for loads
Hal Finkel584a70c2014-08-23 23:21:04 +00001432def : Pat<(prefetch xoaddr:$dst, (i32 1), imm, (i32 1)),
Hal Finkelfefcfff2015-04-23 22:47:57 +00001433 (DCBTST 0, xoaddr:$dst)>; // data prefetch for stores
Hal Finkel584a70c2014-08-23 23:21:04 +00001434def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 0)),
Bill Schmidt082cfc02015-01-14 20:17:10 +00001435 (ICBT 0, xoaddr:$dst)>, Requires<[HasICBT]>; // inst prefetch (for read)
Hal Finkel322e41a2012-04-01 20:08:17 +00001436
Evan Cheng32e376f2008-07-12 02:23:19 +00001437// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001438let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001439 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001440 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001441 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001442 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001443 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001444 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001445 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001446 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001447 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001448 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001449 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001450 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001451 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001452 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001453 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001454 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001455 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001456 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001457 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001458 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001459 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001460 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001461 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001462 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001463 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001464 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001465 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001466 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001467 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001468 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001469 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001470 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001471 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001472 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001473 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001474 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001475 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001476 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001477 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001478 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001479 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001480 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001481 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001482 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001483 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001484 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001485 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001486 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001487 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001488 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001489 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001490 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001491 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001492 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001493 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001494
Dale Johannesena32affb2008-08-28 17:53:09 +00001495 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001496 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001497 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001498 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001499 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001500 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001501 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001502 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001503 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001504
Dale Johannesena32affb2008-08-28 17:53:09 +00001505 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001506 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001507 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001508 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001509 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001510 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001511 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001512 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001513 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001514 }
Evan Cheng51096af2008-04-19 01:30:48 +00001515}
1516
Evan Cheng32e376f2008-07-12 02:23:19 +00001517// Instructions to support atomic operations
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001518let mayLoad = 1, hasSideEffects = 0 in {
1519def LBARX : XForm_1<31, 52, (outs gprc:$rD), (ins memrr:$src),
1520 "lbarx $rD, $src", IIC_LdStLWARX, []>,
1521 Requires<[HasPartwordAtomics]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001522
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001523def LHARX : XForm_1<31, 116, (outs gprc:$rD), (ins memrr:$src),
1524 "lharx $rD, $src", IIC_LdStLWARX, []>,
1525 Requires<[HasPartwordAtomics]>;
1526
1527def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
1528 "lwarx $rD, $src", IIC_LdStLWARX, []>;
1529
1530// Instructions to support lock versions of atomics
1531// (EH=1 - see Power ISA 2.07 Book II 4.4.2)
1532def LBARXL : XForm_1<31, 52, (outs gprc:$rD), (ins memrr:$src),
1533 "lbarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT,
1534 Requires<[HasPartwordAtomics]>;
1535
1536def LHARXL : XForm_1<31, 116, (outs gprc:$rD), (ins memrr:$src),
1537 "lharx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT,
1538 Requires<[HasPartwordAtomics]>;
1539
1540def LWARXL : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
1541 "lwarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT;
1542}
1543
1544let Defs = [CR0], mayStore = 1, hasSideEffects = 0 in {
1545def STBCX : XForm_1<31, 694, (outs), (ins gprc:$rS, memrr:$dst),
1546 "stbcx. $rS, $dst", IIC_LdStSTWCX, []>,
1547 isDOT, Requires<[HasPartwordAtomics]>;
1548
1549def STHCX : XForm_1<31, 726, (outs), (ins gprc:$rS, memrr:$dst),
1550 "sthcx. $rS, $dst", IIC_LdStSTWCX, []>,
1551 isDOT, Requires<[HasPartwordAtomics]>;
1552
Ulrich Weigand136ac222013-04-26 16:53:15 +00001553def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001554 "stwcx. $rS, $dst", IIC_LdStSTWCX, []>, isDOT;
1555}
Evan Cheng32e376f2008-07-12 02:23:19 +00001556
Dan Gohman30e3db22010-05-14 16:46:02 +00001557let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001558def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001559
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001560def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001561 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001562def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001563 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001564def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001565 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001566def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001567 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001568
Chris Lattnere79a4512006-11-14 19:19:53 +00001569//===----------------------------------------------------------------------===//
1570// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001571//
Chris Lattnere79a4512006-11-14 19:19:53 +00001572
Chris Lattner13969612006-11-15 02:43:19 +00001573// Unindexed (r+i) Loads.
Hal Finkel6a778fb2015-03-11 23:28:38 +00001574let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001575def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001576 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001577 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001578def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001579 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001580 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001581 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001582def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001583 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001584 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001585def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001586 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001587 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001588
Ulrich Weigand136ac222013-04-26 16:53:15 +00001589def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001590 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001591 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001592def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001593 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001594 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001595
Chris Lattnerce645542006-11-10 02:08:47 +00001596
Chris Lattner13969612006-11-15 02:43:19 +00001597// Unindexed (r+i) Loads with Update (preinc).
Craig Topperc50d64b2014-11-26 00:46:26 +00001598let mayLoad = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001599def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001600 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001601 []>, RegConstraint<"$addr.reg = $ea_result">,
1602 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001603
Ulrich Weigand136ac222013-04-26 16:53:15 +00001604def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001605 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001606 []>, RegConstraint<"$addr.reg = $ea_result">,
1607 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001608
Ulrich Weigand136ac222013-04-26 16:53:15 +00001609def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001610 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001611 []>, RegConstraint<"$addr.reg = $ea_result">,
1612 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001613
Ulrich Weigand136ac222013-04-26 16:53:15 +00001614def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001615 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001616 []>, RegConstraint<"$addr.reg = $ea_result">,
1617 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001618
Ulrich Weigand136ac222013-04-26 16:53:15 +00001619def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001620 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001621 []>, RegConstraint<"$addr.reg = $ea_result">,
1622 NoEncode<"$ea_result">;
1623
Ulrich Weigand136ac222013-04-26 16:53:15 +00001624def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001625 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001626 []>, RegConstraint<"$addr.reg = $ea_result">,
1627 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001628
1629
1630// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001631def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001632 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001633 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001634 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001635 NoEncode<"$ea_result">;
1636
Ulrich Weigand136ac222013-04-26 16:53:15 +00001637def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001638 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001639 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001640 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001641 NoEncode<"$ea_result">;
1642
Ulrich Weigand136ac222013-04-26 16:53:15 +00001643def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001644 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001645 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001646 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001647 NoEncode<"$ea_result">;
1648
Ulrich Weigand136ac222013-04-26 16:53:15 +00001649def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001650 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001651 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001652 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001653 NoEncode<"$ea_result">;
1654
Ulrich Weigand136ac222013-04-26 16:53:15 +00001655def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001656 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001657 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001658 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001659 NoEncode<"$ea_result">;
1660
Ulrich Weigand136ac222013-04-26 16:53:15 +00001661def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001662 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001663 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001664 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001665 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001666}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001667}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001668
Chris Lattner13969612006-11-15 02:43:19 +00001669// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001670//
Hal Finkel6a778fb2015-03-11 23:28:38 +00001671let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001672def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001673 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001674 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001675def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001676 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001677 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001678 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001679def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001680 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001681 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001682def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001683 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001684 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001685
1686
Ulrich Weigand136ac222013-04-26 16:53:15 +00001687def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001688 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001689 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001690def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001691 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001692 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001693
Ulrich Weigand136ac222013-04-26 16:53:15 +00001694def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001695 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001696 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001697def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001698 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001699 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001700
Ulrich Weigand136ac222013-04-26 16:53:15 +00001701def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001702 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001703 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001704def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001705 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001706 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001707}
1708
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001709// Load Multiple
1710def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001711 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001712
Chris Lattnere79a4512006-11-14 19:19:53 +00001713//===----------------------------------------------------------------------===//
1714// PPC32 Store Instructions.
1715//
1716
Chris Lattner13969612006-11-15 02:43:19 +00001717// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001718let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001719def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001720 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001721 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001722def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001723 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001724 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001725def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001726 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001727 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001728def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001729 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001730 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001731def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001732 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001733 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001734}
1735
Chris Lattner13969612006-11-15 02:43:19 +00001736// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001737let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001738def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001739 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001740 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001741def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001742 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001743 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001744def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001745 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001746 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001747def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001748 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001749 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001750def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001751 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001752 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001753}
1754
Ulrich Weigandd8501672013-03-19 19:52:04 +00001755// Patterns to match the pre-inc stores. We can't put the patterns on
1756// the instruction definitions directly as ISel wants the address base
1757// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001758def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1759 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1760def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1761 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1762def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1763 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1764def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1765 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1766def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1767 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001768
Chris Lattnere79a4512006-11-14 19:19:53 +00001769// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001770let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001771def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001772 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001773 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001774 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001775def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001776 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001777 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001778 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001779def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001780 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001781 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001782 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001783
Ulrich Weigand136ac222013-04-26 16:53:15 +00001784def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001785 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001786 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001787 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001788def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001789 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001790 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001791 PPC970_DGroup_Cracked;
1792
Ulrich Weigand136ac222013-04-26 16:53:15 +00001793def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001794 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001795 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001796
Ulrich Weigand136ac222013-04-26 16:53:15 +00001797def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001798 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001799 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001800def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001801 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001802 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001803}
1804
Ulrich Weigandd8501672013-03-19 19:52:04 +00001805// Indexed (r+r) Stores with Update (preinc).
1806let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001807def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001808 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001809 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001810 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001811def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001812 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001813 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001814 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001815def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001816 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001817 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001818 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001819def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001820 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001821 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001822 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001823def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001824 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001825 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001826 PPC970_DGroup_Cracked;
1827}
1828
1829// Patterns to match the pre-inc stores. We can't put the patterns on
1830// the instruction definitions directly as ISel wants the address base
1831// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001832def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1833 (STBUX $rS, $ptrreg, $ptroff)>;
1834def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1835 (STHUX $rS, $ptrreg, $ptroff)>;
1836def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1837 (STWUX $rS, $ptrreg, $ptroff)>;
1838def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1839 (STFSUX $rS, $ptrreg, $ptroff)>;
1840def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1841 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001842
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001843// Store Multiple
1844def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001845 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001846
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001847def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001848 "sync $L", IIC_LdStSync, []>;
Rafael Espindola28a85a82014-01-22 20:20:52 +00001849
1850let isCodeGenOnly = 1 in {
1851 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001852 "msync", IIC_LdStSync, []> {
Rafael Espindola28a85a82014-01-22 20:20:52 +00001853 let L = 0;
1854 }
1855}
1856
Hal Finkelfe3368c2014-10-02 22:34:22 +00001857def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[HasSYNC]>;
1858def : Pat<(int_ppc_lwsync), (SYNC 1)>, Requires<[HasSYNC]>;
1859def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
1860def : Pat<(int_ppc_lwsync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001861
1862//===----------------------------------------------------------------------===//
1863// PPC32 Arithmetic Instructions.
1864//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001865
Chris Lattner51348c52006-03-12 09:13:49 +00001866let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001867def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001868 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001869 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001870let BaseName = "addic" in {
1871let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001872def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001873 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001874 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001875 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001876let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001877def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001878 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001879 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001880}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001881def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001882 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001883 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001884let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001885def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001886 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001887 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001888 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001889def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001890 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001891 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001892let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001893def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001894 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001895 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001896
Hal Finkel686f2ee2012-08-28 02:10:33 +00001897let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001898 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001899 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001900 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001901 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001902 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001903 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001904}
Chris Lattner51348c52006-03-12 09:13:49 +00001905}
Chris Lattnere79a4512006-11-14 19:19:53 +00001906
Chris Lattner51348c52006-03-12 09:13:49 +00001907let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001908let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001909def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001910 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001911 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001912 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001913def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001914 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001915 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001916 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001917}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001918def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001919 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001920 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001921def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001922 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001923 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001924def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001925 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001926 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001927def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001928 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001929 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001930
Hal Finkel3e5a3602013-11-27 23:26:09 +00001931def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001932 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001933let isCodeGenOnly = 1 in {
1934// The POWER6 and POWER7 have special group-terminating nops.
1935def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1936 "ori 1, 1, 0", IIC_IntSimple, []>;
1937def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1938 "ori 2, 2, 0", IIC_IntSimple, []>;
1939}
1940
Craig Topperc50d64b2014-11-26 00:46:26 +00001941let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001942 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001943 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001944 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001945 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001946}
Chris Lattner51348c52006-03-12 09:13:49 +00001947}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001948
Craig Topperc50d64b2014-11-26 00:46:26 +00001949let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00001950let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001951defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001952 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001953 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001954defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001955 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001956 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001957} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001958defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001959 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001960 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001961let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001962defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001963 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001964 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001965defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001966 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001967 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001968} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001969defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001970 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001971 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001972let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001973defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001974 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001975 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001976defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001977 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001978 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001979} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001980defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001981 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001982 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001983defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001984 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001985 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001986defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001987 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001988 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001989}
Chris Lattnere79a4512006-11-14 19:19:53 +00001990
Chris Lattner51348c52006-03-12 09:13:49 +00001991let PPC970_Unit = 1 in { // FXU Operations.
Craig Topperc50d64b2014-11-26 00:46:26 +00001992let hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001993defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001994 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001995 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001996defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001997 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001998 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001999defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002000 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002001 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002002defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002003 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002004 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Hal Finkel4edc66b2015-01-03 01:16:37 +00002005
2006let isCommutable = 1 in
2007def CMPB : XForm_6<31, 508, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
2008 "cmpb $rA, $rS, $rB", IIC_IntGeneral,
2009 [(set i32:$rA, (PPCcmpb i32:$rS, i32:$rB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002010}
Craig Topperc50d64b2014-11-26 00:46:26 +00002011let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002012 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002013 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002014 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002015 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00002016}
Chris Lattner51348c52006-03-12 09:13:49 +00002017}
2018let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00002019//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002020// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Craig Topperc50d64b2014-11-26 00:46:26 +00002021let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002022 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002023 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002024 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002025 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002026 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00002027}
Chris Lattnere79a4512006-11-14 19:19:53 +00002028
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002029let Uses = [RM] in {
Craig Topperc50d64b2014-11-26 00:46:26 +00002030 let hasSideEffects = 0 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00002031 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002032 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00002033 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002034 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002035 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002036 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002037
Ulrich Weigand136ac222013-04-26 16:53:15 +00002038 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002039 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002040 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002041
Hal Finkelb4b99e52013-12-17 23:05:18 +00002042 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002043 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002044 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00002045 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002046 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002047 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00002048 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00002049 }
2050
Craig Topperc50d64b2014-11-26 00:46:26 +00002051 let hasSideEffects = 0 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00002052 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002053 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002054 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002055 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002056 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002057 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002058 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002059 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002060 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002061 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002062 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002063 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002064 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002065 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002066 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002067 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002068 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002069 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002070 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002071 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002072 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002073
Ulrich Weigand136ac222013-04-26 16:53:15 +00002074 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00002075 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002076 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002077 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00002078 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002079 [(set f32:$frD, (fsqrt f32:$frB))]>;
2080 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002081 }
Chris Lattner51348c52006-03-12 09:13:49 +00002082}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002083
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002084/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00002085/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00002086/// that they will fill slots (which could cause the load of a LSU reject to
2087/// sneak into a d-group with a store).
Craig Topperc50d64b2014-11-26 00:46:26 +00002088let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002089defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002090 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002091 []>, // (set f32:$frD, f32:$frB)
2092 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002093
Craig Topperc50d64b2014-11-26 00:46:26 +00002094let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002095// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002096defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002097 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002098 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002099let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002100defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002101 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002102 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002103defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002104 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002105 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002106let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002107defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002108 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002109 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002110defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002111 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002112 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002113let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002114defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002115 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002116 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00002117
Hal Finkeldbc78e12013-08-19 05:01:02 +00002118defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002119 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00002120 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002121let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00002122defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002123 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00002124 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
2125
Hal Finkel2e103312013-04-03 04:01:11 +00002126// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002127defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002128 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002129 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002130defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002131 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002132 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002133defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002134 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002135 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002136defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002137 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002138 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002139}
Nate Begeman6cdbd222004-08-29 22:45:13 +00002140
Nate Begeman143cf942004-08-30 02:28:06 +00002141// XL-Form instructions. condition register logical ops.
2142//
Craig Topperc50d64b2014-11-26 00:46:26 +00002143let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002144def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002145 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002146 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00002147
Hal Finkelb0e9b352015-01-07 00:15:29 +00002148// FIXME: According to the ISA (section 2.5.1 of version 2.06), the
2149// condition-register logical instructions have preferred forms. Specifically,
2150// it is preferred that the bit specified by the BT field be in the same
2151// condition register as that specified by the bit BB. We might want to account
2152// for this via hinting the register allocator and anti-dep breakers, or we
2153// could constrain the register class to force this constraint and then loosen
2154// it during register allocation via convertToThreeAddress or some similar
2155// mechanism.
2156
Hal Finkele01d3212014-03-24 15:07:28 +00002157let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002158def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
2159 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002160 "crand $CRD, $CRA, $CRB", IIC_BrCR,
2161 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002162
2163def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
2164 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002165 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
2166 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002167
2168def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
2169 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002170 "cror $CRD, $CRA, $CRB", IIC_BrCR,
2171 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002172
2173def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
2174 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002175 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
2176 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002177
2178def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
2179 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002180 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
2181 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002182
Ulrich Weigand136ac222013-04-26 16:53:15 +00002183def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
2184 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002185 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
2186 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002187} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00002188
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002189def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00002190 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002191 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
2192 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002193
2194def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
2195 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002196 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
2197 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00002198
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002199let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002200def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002201 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002202 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00002203
Ulrich Weigand136ac222013-04-26 16:53:15 +00002204def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002205 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002206 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00002207
Hal Finkel5ab37802012-08-28 02:10:27 +00002208let Defs = [CR1EQ], CRD = 6 in {
2209def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002210 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002211 [(PPCcr6set)]>;
2212
2213def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002214 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002215 [(PPCcr6unset)]>;
2216}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002217}
Hal Finkel5ab37802012-08-28 02:10:27 +00002218
Chris Lattner51348c52006-03-12 09:13:49 +00002219// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00002220//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002221
2222def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002223 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002224def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002225 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002226
Ulrich Weigande840ee22013-07-08 15:20:38 +00002227def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Kit Barton4f79f962015-06-16 16:01:15 +00002228 "mftb $RT, $SPR", IIC_SprMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002229
Hal Finkelbbdee932014-12-02 22:01:00 +00002230// A pseudo-instruction used to implement the read of the 64-bit cycle counter
2231// on a 32-bit target.
2232let hasSideEffects = 1, usesCustomInserter = 1 in
2233def ReadTB : Pseudo<(outs gprc:$lo, gprc:$hi), (ins),
2234 "#ReadTB", []>;
2235
Dale Johannesene395d782008-10-23 20:41:28 +00002236let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002237def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002238 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002239 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002240}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002241let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002242def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002243 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002244 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002245}
Hal Finkel25c19922013-05-15 21:37:41 +00002246let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2247let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002248def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002249 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002250 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002251}
Chris Lattner02e2c182006-03-13 21:52:10 +00002252
Dale Johannesene395d782008-10-23 20:41:28 +00002253let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002254def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002255 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002256 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002257}
2258let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002259def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002260 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002261 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002262}
Chris Lattner02e2c182006-03-13 21:52:10 +00002263
Hal Finkela1431df2013-03-21 19:03:21 +00002264let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002265 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2266 // like a GPR on the PPC970. As such, copies in and out have the same
2267 // performance characteristics as an OR instruction.
2268 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002269 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002270 PPC970_DGroup_Single, PPC970_Unit_FXU;
2271 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002272 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002273 PPC970_DGroup_First, PPC970_Unit_FXU;
2274
Hal Finkela1431df2013-03-21 19:03:21 +00002275 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002276 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002277 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002278 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002279 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002280 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002281 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002282 PPC970_DGroup_First, PPC970_Unit_FXU;
2283}
2284
2285// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2286// so we'll need to scavenge a register for it.
2287let mayStore = 1 in
2288def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2289 "#SPILL_VRSAVE", []>;
2290
2291// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2292// spilled), so we'll need to scavenge a register for it.
2293let mayLoad = 1 in
2294def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2295 "#RESTORE_VRSAVE", []>;
2296
Craig Topperc50d64b2014-11-26 00:46:26 +00002297let hasSideEffects = 0 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002298def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002299 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002300 PPC970_DGroup_First, PPC970_Unit_CRU;
2301
2302def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002303 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002304 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00002305
Hal Finkel7fe6a532013-09-12 05:24:49 +00002306let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002307def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002308 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002309 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002310
Ulrich Weigand136ac222013-04-26 16:53:15 +00002311def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002312 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002313 PPC970_MicroCode, PPC970_Unit_CRU;
Craig Topperc50d64b2014-11-26 00:46:26 +00002314} // hasSideEffects = 0
Nate Begeman143cf942004-08-30 02:28:06 +00002315
Ulrich Weigand874fc622013-03-26 10:56:22 +00002316// Pseudo instruction to perform FADD in round-to-zero mode.
2317let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002318 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002319 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2320}
Dale Johannesen666323e2007-10-10 01:01:31 +00002321
Ulrich Weigand874fc622013-03-26 10:56:22 +00002322// The above pseudo gets expanded to make use of the following instructions
2323// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002324let Uses = [RM], Defs = [RM] in {
2325 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002326 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002327 PPC970_DGroup_Single, PPC970_Unit_FPU;
2328 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002329 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002330 PPC970_DGroup_Single, PPC970_Unit_FPU;
Hal Finkel64202162015-01-15 01:00:53 +00002331 let isCodeGenOnly = 1 in
2332 def MTFSFb : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
2333 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
2334 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002335}
2336let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002337 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002338 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002339 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002340 PPC970_DGroup_Single, PPC970_Unit_FPU;
Hal Finkel64202162015-01-15 01:00:53 +00002341
2342 let Defs = [CR1] in
2343 def MFFSo : XForm_42<63, 583, (outs f8rc:$rT), (ins),
2344 "mffs. $rT", IIC_IntMFFS, []>, isDOT;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002345}
2346
Dale Johannesen666323e2007-10-10 01:01:31 +00002347
Craig Topperc50d64b2014-11-26 00:46:26 +00002348let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002349// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002350let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002351defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002352 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002353 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002354let isCodeGenOnly = 1 in
2355def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2356 "add $rT, $rA, $rB", IIC_IntSimple,
2357 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002358let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002359defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002360 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002361 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2362 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002363
Nemanja Ivanovicc0904792015-04-09 23:54:37 +00002364defm DIVW : XOForm_1rcr<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2365 "divw", "$rT, $rA, $rB", IIC_IntDivW,
2366 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>;
2367defm DIVWU : XOForm_1rcr<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2368 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
2369 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>;
2370def DIVWE : XOForm_1<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2371 "divwe $rT, $rA, $rB", IIC_IntDivW,
2372 [(set i32:$rT, (int_ppc_divwe gprc:$rA, gprc:$rB))]>,
2373 Requires<[HasExtDiv]>;
2374let Defs = [CR0] in
2375def DIVWEo : XOForm_1<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2376 "divwe. $rT, $rA, $rB", IIC_IntDivW,
2377 []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First,
2378 Requires<[HasExtDiv]>;
2379def DIVWEU : XOForm_1<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2380 "divweu $rT, $rA, $rB", IIC_IntDivW,
2381 [(set i32:$rT, (int_ppc_divweu gprc:$rA, gprc:$rB))]>,
2382 Requires<[HasExtDiv]>;
2383let Defs = [CR0] in
2384def DIVWEUo : XOForm_1<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2385 "divweu. $rT, $rA, $rB", IIC_IntDivW,
2386 []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First,
2387 Requires<[HasExtDiv]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002388let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002389defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002390 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002391 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002392defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002393 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002394 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002395defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002396 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002397 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002398} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002399defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002400 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002401 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002402defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002403 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002404 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2405 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002406defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002407 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002408 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002409let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002410let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002411defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002412 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002413 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002414defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002415 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002416 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002417defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002418 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002419 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002420defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002421 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002422 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002423defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002424 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002425 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002426defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002427 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002428 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002429}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002430}
Nate Begeman143cf942004-08-30 02:28:06 +00002431
2432// A-Form instructions. Most of the instructions executed in the FPU are of
2433// this type.
2434//
Craig Topperc50d64b2014-11-26 00:46:26 +00002435let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002436let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002437let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002438 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002439 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002440 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002441 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002442 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002443 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002444 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002445 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002446 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002447 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002448 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002449 [(set f64:$FRT,
2450 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002451 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002452 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002453 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002454 [(set f32:$FRT,
2455 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002456 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002457 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002458 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002459 [(set f64:$FRT,
2460 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002461 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002462 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002463 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002464 [(set f32:$FRT,
2465 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002466 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002467 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002468 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002469 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2470 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002471 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002472 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002473 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002474 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2475 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002476} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002477}
Chris Lattner3734d202005-10-02 07:07:49 +00002478// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2479// having 4 of these, force the comparison to always be an 8-byte double (code
2480// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002481// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002482let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002483defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002484 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002485 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002486 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2487defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002488 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002489 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002490 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002491let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002492 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002493 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002494 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002495 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002496 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2497 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002498 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002499 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002500 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002501 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002502 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002503 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002504 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002505 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2506 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002507 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002508 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002509 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002510 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002511 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002512 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002513 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002514 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2515 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002516 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002517 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002518 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002519 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002520 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002521 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002522 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002523 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2524 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002525 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002526 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002527 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002528 }
Chris Lattner51348c52006-03-12 09:13:49 +00002529}
Nate Begeman143cf942004-08-30 02:28:06 +00002530
Craig Topperc50d64b2014-11-26 00:46:26 +00002531let hasSideEffects = 0 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002532let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002533 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002534 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002535 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel11d3c562015-02-01 17:52:16 +00002536 "isel $rT, $rA, $rB, $cond", IIC_IntISEL,
Hal Finkel460e94d2012-06-22 23:10:08 +00002537 []>;
2538}
2539
2540let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002541// M-Form instructions. rotate and mask instructions.
2542//
Chris Lattner57711562006-11-15 23:24:18 +00002543let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002544// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002545defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2546 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002547 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2548 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2549 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002550}
Hal Finkel654d43b2013-04-12 02:18:09 +00002551let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002552def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002553 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002554 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002555 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002556let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002557def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002558 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002559 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002560 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2561}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002562defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2563 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002564 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002565 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002566}
Craig Topperc50d64b2014-11-26 00:46:26 +00002567} // hasSideEffects = 0
Chris Lattner382f3562006-03-20 06:15:45 +00002568
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002569//===----------------------------------------------------------------------===//
2570// PowerPC Instruction Patterns
2571//
2572
Chris Lattner4435b142005-09-26 22:20:16 +00002573// Arbitrary immediate support. Implement in terms of LIS/ORI.
2574def : Pat<(i32 imm:$imm),
2575 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002576
2577// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002578def i32not : OutPatFrag<(ops node:$in),
2579 (NOR $in, $in)>;
2580def : Pat<(not i32:$in),
2581 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002582
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002583// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002584def : Pat<(add i32:$in, imm:$imm),
2585 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002586// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002587def : Pat<(or i32:$in, imm:$imm),
2588 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002589// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002590def : Pat<(xor i32:$in, imm:$imm),
2591 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002592// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002593def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002594 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002595
Chris Lattnerb4299832006-06-16 20:22:01 +00002596// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002597def : Pat<(shl i32:$in, (i32 imm:$imm)),
2598 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2599def : Pat<(srl i32:$in, (i32 imm:$imm)),
2600 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002601
Nate Begeman1b8121b2006-01-11 21:21:00 +00002602// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002603def : Pat<(rotl i32:$in, i32:$sh),
2604 (RLWNM $in, $sh, 0, 31)>;
2605def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2606 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002607
Nate Begemand31efd12006-09-22 05:01:56 +00002608// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002609def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2610 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002611
Chris Lattnereb755fc2006-05-17 19:00:46 +00002612// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002613def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2614 (BL tglobaladdr:$dst)>;
2615def : Pat<(PPCcall (i32 texternalsym:$dst)),
2616 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002617
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002618def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2619 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2620
2621def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2622 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2623
2624def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2625 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2626
2627
2628
Chris Lattner595088a2005-11-17 07:30:41 +00002629// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002630def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2631def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2632def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2633def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002634def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2635def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002636def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2637def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002638def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2639 (ADDIS $in, tglobaltlsaddr:$g)>;
2640def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002641 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002642def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2643 (ADDIS $in, tglobaladdr:$g)>;
2644def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2645 (ADDIS $in, tconstpool:$g)>;
2646def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2647 (ADDIS $in, tjumptable:$g)>;
2648def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2649 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002650
Roman Divacky32143e22013-12-20 18:08:54 +00002651// Support for thread-local storage.
2652def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2653 [(set i32:$rD, (PPCppc32GOT))]>;
2654
Hal Finkel7c8ae532014-07-25 17:47:22 +00002655// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2656// This uses two output registers, the first as the real output, the second as a
2657// temporary register, used internally in code generation.
2658def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2659 []>, NoEncode<"$rT">;
2660
Roman Divacky32143e22013-12-20 18:08:54 +00002661def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002662 "#LDgotTprelL32",
2663 [(set i32:$rD,
2664 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002665def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2666 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2667
Hal Finkel7c8ae532014-07-25 17:47:22 +00002668def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2669 "#ADDItlsgdL32",
2670 [(set i32:$rD,
2671 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
Bill Schmidt82f1c772015-02-10 19:09:05 +00002672// LR is a true define, while the rest of the Defs are clobbers. R3 is
2673// explicitly defined when this op is created, so not mentioned here.
2674let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2675 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2676def GETtlsADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2677 "GETtlsADDR32",
2678 [(set i32:$rD,
2679 (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2680// Combined op for ADDItlsgdL32 and GETtlsADDR32, late expanded. R3 and LR
2681// are true defines while the rest of the Defs are clobbers.
2682let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2683 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2684def ADDItlsgdLADDR32 : Pseudo<(outs gprc:$rD),
2685 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym),
2686 "#ADDItlsgdLADDR32",
2687 [(set i32:$rD,
2688 (PPCaddiTlsgdLAddr i32:$reg,
2689 tglobaltlsaddr:$disp,
2690 tglobaltlsaddr:$sym))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002691def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2692 "#ADDItlsldL32",
2693 [(set i32:$rD,
2694 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
Bill Schmidt82f1c772015-02-10 19:09:05 +00002695// LR is a true define, while the rest of the Defs are clobbers. R3 is
2696// explicitly defined when this op is created, so not mentioned here.
2697let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2698 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2699def GETtlsldADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2700 "GETtlsldADDR32",
2701 [(set i32:$rD,
2702 (PPCgetTlsldAddr i32:$reg,
2703 tglobaltlsaddr:$sym))]>;
2704// Combined op for ADDItlsldL32 and GETtlsADDR32, late expanded. R3 and LR
2705// are true defines while the rest of the Defs are clobbers.
2706let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2707 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2708def ADDItlsldLADDR32 : Pseudo<(outs gprc:$rD),
2709 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym),
2710 "#ADDItlsldLADDR32",
2711 [(set i32:$rD,
2712 (PPCaddiTlsldLAddr i32:$reg,
2713 tglobaltlsaddr:$disp,
2714 tglobaltlsaddr:$sym))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002715def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2716 "#ADDIdtprelL32",
2717 [(set i32:$rD,
2718 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2719def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2720 "#ADDISdtprelHA32",
2721 [(set i32:$rD,
2722 (PPCaddisDtprelHA i32:$reg,
2723 tglobaltlsaddr:$disp))]>;
2724
Hal Finkel3ee2af72014-07-18 23:29:49 +00002725// Support for Position-independent code
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002726def LWZtoc : Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2727 "#LWZtoc",
2728 [(set i32:$rD,
2729 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002730// Get Global (GOT) Base Register offset, from the word immediately preceding
2731// the function label.
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002732def UpdateGBR : Pseudo<(outs gprc:$rD, gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002733
2734
Chris Lattnerfea33f72005-12-06 02:10:38 +00002735// Standard shifts. These are represented separately from the real shifts above
2736// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2737// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002738def : Pat<(sra i32:$rS, i32:$rB),
2739 (SRAW $rS, $rB)>;
2740def : Pat<(srl i32:$rS, i32:$rB),
2741 (SRW $rS, $rB)>;
2742def : Pat<(shl i32:$rS, i32:$rB),
2743 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002744
Evan Chenge71fe34d2006-10-09 20:57:25 +00002745def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002746 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002747def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002748 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002749def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002750 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002751def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002752 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002753def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002754 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002755def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002756 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002757def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002758 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002759def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002760 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002761def : Pat<(f64 (extloadf32 iaddr:$src)),
2762 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2763def : Pat<(f64 (extloadf32 xaddr:$src)),
2764 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2765
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002766def : Pat<(f64 (fextend f32:$src)),
2767 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002768
Robin Morisset9098fee2014-10-03 18:04:36 +00002769// Only seq_cst fences require the heavyweight sync (SYNC 0).
2770// All others can use the lightweight sync (SYNC 1).
2771// source: http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
2772// The rule for seq_cst is duplicated to work with both 64 bits and 32 bits
2773// versions of Power.
2774def : Pat<(atomic_fence (i64 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2775def : Pat<(atomic_fence (i32 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2776def : Pat<(atomic_fence (imm), (imm)), (SYNC 1)>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00002777def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002778
Hal Finkel2e103312013-04-03 04:01:11 +00002779// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2780def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2781 (FNMSUB $A, $C, $B)>;
2782def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2783 (FNMSUB $A, $C, $B)>;
2784def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2785 (FNMSUBS $A, $C, $B)>;
2786def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2787 (FNMSUBS $A, $C, $B)>;
2788
Hal Finkeldbc78e12013-08-19 05:01:02 +00002789// FCOPYSIGN's operand types need not agree.
2790def : Pat<(fcopysign f64:$frB, f32:$frA),
2791 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2792def : Pat<(fcopysign f32:$frB, f64:$frA),
2793 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2794
Chris Lattner2a85fa12006-03-25 07:51:43 +00002795include "PPCInstrAltivec.td"
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00002796include "PPCInstrSPE.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002797include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002798include "PPCInstrVSX.td"
Hal Finkelc93a9a22015-02-25 01:06:45 +00002799include "PPCInstrQPX.td"
Kit Barton535e69d2015-03-25 19:36:23 +00002800include "PPCInstrHTM.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002801
Hal Finkel940ab932014-02-28 00:27:01 +00002802def crnot : OutPatFrag<(ops node:$in),
2803 (CRNOR $in, $in)>;
2804def : Pat<(not i1:$in),
2805 (crnot $in)>;
2806
2807// Patterns for arithmetic i1 operations.
2808def : Pat<(add i1:$a, i1:$b),
2809 (CRXOR $a, $b)>;
2810def : Pat<(sub i1:$a, i1:$b),
2811 (CRXOR $a, $b)>;
2812def : Pat<(mul i1:$a, i1:$b),
2813 (CRAND $a, $b)>;
2814
2815// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2816// (-1 is used to mean all bits set).
2817def : Pat<(i1 -1), (CRSET)>;
2818
2819// i1 extensions, implemented in terms of isel.
2820def : Pat<(i32 (zext i1:$in)),
2821 (SELECT_I4 $in, (LI 1), (LI 0))>;
2822def : Pat<(i32 (sext i1:$in)),
2823 (SELECT_I4 $in, (LI -1), (LI 0))>;
2824
2825def : Pat<(i64 (zext i1:$in)),
2826 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2827def : Pat<(i64 (sext i1:$in)),
2828 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2829
2830// FIXME: We should choose either a zext or a sext based on other constants
2831// already around.
2832def : Pat<(i32 (anyext i1:$in)),
2833 (SELECT_I4 $in, (LI 1), (LI 0))>;
2834def : Pat<(i64 (anyext i1:$in)),
2835 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2836
2837// match setcc on i1 variables.
Hal Finkela2cdbce2015-08-30 22:12:50 +00002838// CRANDC is:
2839// 1 1 : F
2840// 1 0 : T
2841// 0 1 : F
2842// 0 0 : F
2843//
2844// LT is:
2845// -1 -1 : F
2846// -1 0 : T
2847// 0 -1 : F
2848// 0 0 : F
2849//
2850// ULT is:
2851// 1 1 : F
2852// 1 0 : F
2853// 0 1 : T
2854// 0 0 : F
Hal Finkel940ab932014-02-28 00:27:01 +00002855def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002856 (CRANDC $s1, $s2)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002857def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2858 (CRANDC $s2, $s1)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002859// CRORC is:
2860// 1 1 : T
2861// 1 0 : T
2862// 0 1 : F
2863// 0 0 : T
2864//
2865// LE is:
2866// -1 -1 : T
2867// -1 0 : T
2868// 0 -1 : F
2869// 0 0 : T
2870//
2871// ULE is:
2872// 1 1 : T
2873// 1 0 : F
2874// 0 1 : T
2875// 0 0 : T
Hal Finkel940ab932014-02-28 00:27:01 +00002876def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002877 (CRORC $s1, $s2)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002878def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2879 (CRORC $s2, $s1)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002880
Hal Finkel940ab932014-02-28 00:27:01 +00002881def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2882 (CREQV $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002883
2884// GE is:
2885// -1 -1 : T
2886// -1 0 : F
2887// 0 -1 : T
2888// 0 0 : T
2889//
2890// UGE is:
2891// 1 1 : T
2892// 1 0 : T
2893// 0 1 : F
2894// 0 0 : T
Hal Finkel940ab932014-02-28 00:27:01 +00002895def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002896 (CRORC $s2, $s1)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002897def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2898 (CRORC $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002899
2900// GT is:
2901// -1 -1 : F
2902// -1 0 : F
2903// 0 -1 : T
2904// 0 0 : F
2905//
2906// UGT is:
2907// 1 1 : F
2908// 1 0 : T
2909// 0 1 : F
2910// 0 0 : F
Hal Finkel940ab932014-02-28 00:27:01 +00002911def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002912 (CRANDC $s2, $s1)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002913def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
2914 (CRANDC $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002915
Hal Finkel940ab932014-02-28 00:27:01 +00002916def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
2917 (CRXOR $s1, $s2)>;
2918
2919// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
2920// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
2921// floating-point types.
2922
2923multiclass CRNotPat<dag pattern, dag result> {
2924 def : Pat<pattern, (crnot result)>;
2925 def : Pat<(not pattern), result>;
2926
2927 // We can also fold the crnot into an extension:
2928 def : Pat<(i32 (zext pattern)),
2929 (SELECT_I4 result, (LI 0), (LI 1))>;
2930 def : Pat<(i32 (sext pattern)),
2931 (SELECT_I4 result, (LI 0), (LI -1))>;
2932
2933 // We can also fold the crnot into an extension:
2934 def : Pat<(i64 (zext pattern)),
2935 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2936 def : Pat<(i64 (sext pattern)),
2937 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
2938
2939 // FIXME: We should choose either a zext or a sext based on other constants
2940 // already around.
2941 def : Pat<(i32 (anyext pattern)),
2942 (SELECT_I4 result, (LI 0), (LI 1))>;
2943
2944 def : Pat<(i64 (anyext pattern)),
2945 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2946}
2947
2948// FIXME: Because of what seems like a bug in TableGen's type-inference code,
2949// we need to write imm:$imm in the output patterns below, not just $imm, or
2950// else the resulting matcher will not correctly add the immediate operand
2951// (making it a register operand instead).
2952
2953// extended SETCC.
2954multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
2955 OutPatFrag rfrag, OutPatFrag rfrag8> {
2956 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
2957 (rfrag $s1)>;
2958 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
2959 (rfrag8 $s1)>;
2960 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
2961 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2962 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
2963 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2964
2965 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
2966 (rfrag $s1)>;
2967 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
2968 (rfrag8 $s1)>;
2969 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
2970 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2971 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
2972 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2973}
2974
2975// Note that we do all inversions below with i(32|64)not, instead of using
2976// (xori x, 1) because on the A2 nor has single-cycle latency while xori
2977// has 2-cycle latency.
2978
2979defm : ExtSetCCPat<SETEQ,
2980 PatFrag<(ops node:$in, node:$cc),
2981 (setcc $in, 0, $cc)>,
2982 OutPatFrag<(ops node:$in),
2983 (RLWINM (CNTLZW $in), 27, 31, 31)>,
2984 OutPatFrag<(ops node:$in),
2985 (RLDICL (CNTLZD $in), 58, 63)> >;
2986
2987defm : ExtSetCCPat<SETNE,
2988 PatFrag<(ops node:$in, node:$cc),
2989 (setcc $in, 0, $cc)>,
2990 OutPatFrag<(ops node:$in),
2991 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
2992 OutPatFrag<(ops node:$in),
2993 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
2994
2995defm : ExtSetCCPat<SETLT,
2996 PatFrag<(ops node:$in, node:$cc),
2997 (setcc $in, 0, $cc)>,
2998 OutPatFrag<(ops node:$in),
2999 (RLWINM $in, 1, 31, 31)>,
3000 OutPatFrag<(ops node:$in),
3001 (RLDICL $in, 1, 63)> >;
3002
3003defm : ExtSetCCPat<SETGE,
3004 PatFrag<(ops node:$in, node:$cc),
3005 (setcc $in, 0, $cc)>,
3006 OutPatFrag<(ops node:$in),
3007 (RLWINM (i32not $in), 1, 31, 31)>,
3008 OutPatFrag<(ops node:$in),
3009 (RLDICL (i64not $in), 1, 63)> >;
3010
3011defm : ExtSetCCPat<SETGT,
3012 PatFrag<(ops node:$in, node:$cc),
3013 (setcc $in, 0, $cc)>,
3014 OutPatFrag<(ops node:$in),
3015 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
3016 OutPatFrag<(ops node:$in),
3017 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
3018
3019defm : ExtSetCCPat<SETLE,
3020 PatFrag<(ops node:$in, node:$cc),
3021 (setcc $in, 0, $cc)>,
3022 OutPatFrag<(ops node:$in),
3023 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
3024 OutPatFrag<(ops node:$in),
3025 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
3026
3027defm : ExtSetCCPat<SETLT,
3028 PatFrag<(ops node:$in, node:$cc),
3029 (setcc $in, -1, $cc)>,
3030 OutPatFrag<(ops node:$in),
3031 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
3032 OutPatFrag<(ops node:$in),
3033 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
3034
3035defm : ExtSetCCPat<SETGE,
3036 PatFrag<(ops node:$in, node:$cc),
3037 (setcc $in, -1, $cc)>,
3038 OutPatFrag<(ops node:$in),
3039 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
3040 OutPatFrag<(ops node:$in),
3041 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
3042
3043defm : ExtSetCCPat<SETGT,
3044 PatFrag<(ops node:$in, node:$cc),
3045 (setcc $in, -1, $cc)>,
3046 OutPatFrag<(ops node:$in),
3047 (RLWINM (i32not $in), 1, 31, 31)>,
3048 OutPatFrag<(ops node:$in),
3049 (RLDICL (i64not $in), 1, 63)> >;
3050
3051defm : ExtSetCCPat<SETLE,
3052 PatFrag<(ops node:$in, node:$cc),
3053 (setcc $in, -1, $cc)>,
3054 OutPatFrag<(ops node:$in),
3055 (RLWINM $in, 1, 31, 31)>,
3056 OutPatFrag<(ops node:$in),
3057 (RLDICL $in, 1, 63)> >;
3058
3059// SETCC for i32.
3060def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
3061 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
3062def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
3063 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
3064def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
3065 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
3066def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
3067 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
3068def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
3069 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
3070def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
3071 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
3072
3073// For non-equality comparisons, the default code would materialize the
3074// constant, then compare against it, like this:
3075// lis r2, 4660
3076// ori r2, r2, 22136
3077// cmpw cr0, r3, r2
3078// beq cr0,L6
3079// Since we are just comparing for equality, we can emit this instead:
3080// xoris r0,r3,0x1234
3081// cmplwi cr0,r0,0x5678
3082// beq cr0,L6
3083
3084def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
3085 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
3086 (LO16 imm:$imm)), sub_eq)>;
3087
3088defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
3089 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
3090defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
3091 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
3092defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
3093 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
3094defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
3095 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
3096defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
3097 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
3098defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
3099 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
3100
3101defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
3102 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
3103 (LO16 imm:$imm)), sub_eq)>;
3104
3105def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
3106 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
3107def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
3108 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
3109def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
3110 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
3111def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
3112 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
3113def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
3114 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
3115
3116defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
3117 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
3118defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
3119 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
3120defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
3121 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
3122defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
3123 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
3124defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
3125 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
3126
3127// SETCC for i64.
3128def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
3129 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
3130def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
3131 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
3132def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
3133 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
3134def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
3135 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
3136def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
3137 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
3138def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
3139 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
3140
3141// For non-equality comparisons, the default code would materialize the
3142// constant, then compare against it, like this:
3143// lis r2, 4660
3144// ori r2, r2, 22136
3145// cmpd cr0, r3, r2
3146// beq cr0,L6
3147// Since we are just comparing for equality, we can emit this instead:
3148// xoris r0,r3,0x1234
3149// cmpldi cr0,r0,0x5678
3150// beq cr0,L6
3151
3152def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
3153 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
3154 (LO16 imm:$imm)), sub_eq)>;
3155
3156defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
3157 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
3158defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
3159 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
3160defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
3161 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
3162defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
3163 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
3164defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
3165 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
3166defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
3167 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
3168
3169defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
3170 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
3171 (LO16 imm:$imm)), sub_eq)>;
3172
3173def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
3174 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
3175def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
3176 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
3177def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
3178 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
3179def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
3180 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
3181def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
3182 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
3183
3184defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
3185 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
3186defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
3187 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
3188defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
3189 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
3190defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
3191 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
3192defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
3193 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
3194
3195// SETCC for f32.
3196def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
3197 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3198def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
3199 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3200def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
3201 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3202def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
3203 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3204def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
3205 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3206def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
3207 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3208def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
3209 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
3210
3211defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
3212 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3213defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
3214 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3215defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
3216 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3217defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
3218 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3219defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
3220 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3221defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
3222 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3223defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
3224 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
3225
3226// SETCC for f64.
3227def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
3228 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3229def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
3230 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3231def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
3232 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3233def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
3234 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3235def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
3236 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3237def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
3238 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3239def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
3240 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3241
3242defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
3243 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3244defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
3245 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3246defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
3247 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3248defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
3249 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3250defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
3251 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3252defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
3253 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3254defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
3255 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3256
3257// match select on i1 variables:
3258def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
3259 (CROR (CRAND $cond , $tval),
3260 (CRAND (crnot $cond), $fval))>;
3261
3262// match selectcc on i1 variables:
3263// select (lhs == rhs), tval, fval is:
3264// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
3265def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003266 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
3267 (CRAND (CRORC $rhs, $lhs), $fval))>;
3268def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003269 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
3270 (CRAND (CRORC $lhs, $rhs), $fval))>;
3271def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003272 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
3273 (CRAND (CRANDC $rhs, $lhs), $fval))>;
3274def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003275 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
3276 (CRAND (CRANDC $lhs, $rhs), $fval))>;
3277def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
3278 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
3279 (CRAND (CRXOR $lhs, $rhs), $fval))>;
3280def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003281 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
3282 (CRAND (CRANDC $lhs, $rhs), $fval))>;
3283def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003284 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
3285 (CRAND (CRANDC $rhs, $lhs), $fval))>;
3286def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003287 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
3288 (CRAND (CRORC $lhs, $rhs), $fval))>;
3289def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003290 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
3291 (CRAND (CRORC $rhs, $lhs), $fval))>;
3292def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
3293 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
3294 (CRAND (CRXOR $lhs, $rhs), $tval))>;
3295
3296// match selectcc on i1 variables with non-i1 output.
3297def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003298 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3299def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003300 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3301def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003302 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3303def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003304 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3305def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
3306 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
3307def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003308 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3309def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003310 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3311def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003312 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3313def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003314 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3315def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
3316 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3317
3318def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003319 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3320def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003321 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3322def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003323 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3324def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003325 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3326def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
3327 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
3328def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003329 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3330def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003331 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3332def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003333 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3334def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003335 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3336def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
3337 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3338
3339def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003340 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3341def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003342 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3343def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003344 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3345def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003346 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3347def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
3348 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
3349def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003350 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3351def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003352 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3353def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003354 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3355def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003356 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3357def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
3358 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3359
3360def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003361 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3362def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003363 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3364def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003365 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3366def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003367 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3368def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
3369 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
3370def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003371 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3372def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003373 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3374def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003375 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3376def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003377 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3378def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
3379 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3380
3381def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003382 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3383def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003384 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3385def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003386 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3387def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003388 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3389def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
3390 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
3391def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003392 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3393def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003394 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3395def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003396 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3397def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003398 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3399def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3400 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3401
3402let usesCustomInserter = 1 in {
3403def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3404 "#ANDIo_1_EQ_BIT",
3405 [(set i1:$dst, (trunc (not i32:$in)))]>;
3406def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3407 "#ANDIo_1_GT_BIT",
3408 [(set i1:$dst, (trunc i32:$in))]>;
3409
3410def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3411 "#ANDIo_1_EQ_BIT8",
3412 [(set i1:$dst, (trunc (not i64:$in)))]>;
3413def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3414 "#ANDIo_1_GT_BIT8",
3415 [(set i1:$dst, (trunc i64:$in))]>;
3416}
3417
3418def : Pat<(i1 (not (trunc i32:$in))),
3419 (ANDIo_1_EQ_BIT $in)>;
3420def : Pat<(i1 (not (trunc i64:$in))),
3421 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003422
3423//===----------------------------------------------------------------------===//
3424// PowerPC Instructions used for assembler/disassembler only
3425//
3426
Joerg Sonnenberger9dedceb2014-08-05 13:34:01 +00003427// FIXME: For B=0 or B > 8, the registers following RT are used.
3428// WARNING: Do not add patterns for this instruction without fixing this.
3429def LSWI : XForm_base_r3xo<31, 597, (outs gprc:$RT), (ins gprc:$A, u5imm:$B),
3430 "lswi $RT, $A, $B", IIC_LdStLoad, []>;
3431
3432// FIXME: For B=0 or B > 8, the registers following RT are used.
3433// WARNING: Do not add patterns for this instruction without fixing this.
3434def STSWI : XForm_base_r3xo<31, 725, (outs), (ins gprc:$RT, gprc:$A, u5imm:$B),
3435 "stswi $RT, $A, $B", IIC_LdStLoad, []>;
3436
Ulrich Weigand300b6872013-05-03 19:51:09 +00003437def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003438 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003439
3440def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003441 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003442
Sylvestre Ledru9be0b772015-02-05 18:57:02 +00003443// We used to have EIEIO as value but E[0-9A-Z] is a reserved name
3444def EnforceIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003445 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003446
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003447def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003448 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003449
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +00003450def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO),
3451 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>;
3452
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +00003453def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR),
3454 "mtsr $SR, $RS", IIC_SprMTSR>;
3455
3456def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR),
3457 "mfsr $RS, $SR", IIC_SprMFSR>;
3458
3459def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB),
3460 "mtsrin $RS, $RB", IIC_SprMTSR>;
3461
3462def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB),
3463 "mfsrin $RS, $RB", IIC_SprMFSR>;
3464
Roman Divacky62cb6352013-09-12 17:50:54 +00003465def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003466 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003467
Joerg Sonnenbergerb97f3192014-07-30 10:32:51 +00003468def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS),
3469 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> {
3470 let L = 0;
3471}
3472
3473def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>,
3474 Requires<[IsBookE]> {
3475 bits<1> E;
3476
3477 let Inst{16} = E;
3478 let Inst{21-30} = 163;
3479}
3480
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003481def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B),
3482 "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
3483def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B),
3484 "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003485
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003486def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3487def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3488def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
3489def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003490
Roman Divacky62cb6352013-09-12 17:50:54 +00003491def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003492 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003493
3494def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003495 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003496
Hal Finkel64202162015-01-15 01:00:53 +00003497def MCRFS : XLForm_3<63, 64, (outs crrc:$BF), (ins crrc:$BFA),
3498 "mcrfs $BF, $BFA", IIC_BrMCR>;
3499
3500def MTFSFI : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W),
3501 "mtfsfi $BF, $U, $W", IIC_IntMFFS>;
3502
3503def MTFSFIo : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W),
3504 "mtfsfi. $BF, $U, $W", IIC_IntMFFS>, isDOT;
3505
3506def : InstAlias<"mtfsfi $BF, $U", (MTFSFI crrc:$BF, i32imm:$U, 0)>;
3507def : InstAlias<"mtfsfi. $BF, $U", (MTFSFIo crrc:$BF, i32imm:$U, 0)>;
3508
3509def MTFSF : XFLForm_1<63, 711, (outs),
3510 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W),
3511 "mtfsf $FLM, $FRB, $L, $W", IIC_IntMFFS, []>;
3512def MTFSFo : XFLForm_1<63, 711, (outs),
3513 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W),
3514 "mtfsf. $FLM, $FRB, $L, $W", IIC_IntMFFS, []>, isDOT;
3515
3516def : InstAlias<"mtfsf $FLM, $FRB", (MTFSF i32imm:$FLM, f8rc:$FRB, 0, 0)>;
3517def : InstAlias<"mtfsf. $FLM, $FRB", (MTFSFo i32imm:$FLM, f8rc:$FRB, 0, 0)>;
3518
Roman Divacky62cb6352013-09-12 17:50:54 +00003519def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003520 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003521
3522def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003523 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003524
3525def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003526 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003527
Hal Finkel3e5a3602013-11-27 23:26:09 +00003528def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003529
Joerg Sonnenbergerc03105b2014-08-02 20:16:29 +00003530def TLBIA : XForm_0<31, 370, (outs), (ins),
3531 "tlbia", IIC_SprTLBIA, []>;
3532
Roman Divacky62cb6352013-09-12 17:50:54 +00003533def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003534 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003535
3536def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003537 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003538
Joerg Sonnenberger5995e002014-08-04 23:49:45 +00003539def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB),
3540 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3541def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB),
3542 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3543
Roman Divacky62cb6352013-09-12 17:50:54 +00003544def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003545 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003546
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +00003547def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B",
3548 IIC_LdStLoad>, Requires<[IsBookE]>;
3549
3550def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B",
3551 IIC_LdStLoad>, Requires<[IsBookE]>;
Joerg Sonnenbergerfee94b42014-07-30 20:44:04 +00003552
3553def TLBRE : XForm_24_eieio<31, 946, (outs), (ins),
3554 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3555
3556def TLBWE : XForm_24_eieio<31, 978, (outs), (ins),
3557 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3558
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003559def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS),
3560 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3561
3562def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS),
3563 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3564
3565def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3566 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>,
3567 Requires<[IsPPC4xx]>;
3568def TLBSX2D : XForm_base_r3xo<31, 914, (outs),
3569 (ins gprc:$RST, gprc:$A, gprc:$B),
3570 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>,
3571 Requires<[IsPPC4xx]>, isDOT;
3572
Joerg Sonnenbergera3d4dc92014-08-07 12:39:59 +00003573def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>;
3574
Joerg Sonnenberger83ef5c72014-08-07 12:35:16 +00003575def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>,
Joerg Sonnenberger13076552014-07-29 23:45:20 +00003576 Requires<[IsBookE]>;
3577def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>,
3578 Requires<[IsBookE]>;
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003579
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003580def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>,
3581 Requires<[IsE500]>;
3582def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>,
3583 Requires<[IsE500]>;
Joerg Sonnenberger68092872014-07-30 21:09:03 +00003584
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003585def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003586 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003587def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003588 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003589
Hal Finkel59016762014-11-25 00:30:11 +00003590def ATTN : XForm_attn<0, 256, (outs), (ins), "attn", IIC_BrB>;
3591
Hal Finkel378107d2014-11-30 10:15:56 +00003592def LBZCIX : XForm_base_r3xo<31, 853, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3593 "lbzcix $RST, $A, $B", IIC_LdStLoad, []>;
3594def LHZCIX : XForm_base_r3xo<31, 821, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3595 "lhzcix $RST, $A, $B", IIC_LdStLoad, []>;
3596def LWZCIX : XForm_base_r3xo<31, 789, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3597 "lwzcix $RST, $A, $B", IIC_LdStLoad, []>;
3598def LDCIX : XForm_base_r3xo<31, 885, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3599 "ldcix $RST, $A, $B", IIC_LdStLoad, []>;
3600
3601def STBCIX : XForm_base_r3xo<31, 981, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3602 "stbcix $RST, $A, $B", IIC_LdStLoad, []>;
3603def STHCIX : XForm_base_r3xo<31, 949, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3604 "sthcix $RST, $A, $B", IIC_LdStLoad, []>;
3605def STWCIX : XForm_base_r3xo<31, 917, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3606 "stwcix $RST, $A, $B", IIC_LdStLoad, []>;
3607def STDCIX : XForm_base_r3xo<31, 1013, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3608 "stdcix $RST, $A, $B", IIC_LdStLoad, []>;
3609
Ulrich Weigandd8394902013-05-03 19:50:27 +00003610//===----------------------------------------------------------------------===//
3611// PowerPC Assembler Instruction Aliases
3612//
3613
3614// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3615// These are aliases that require C++ handling to convert to the target
3616// instruction, while InstAliases can be handled directly by tblgen.
3617class PPCAsmPseudo<string asm, dag iops>
3618 : Instruction {
3619 let Namespace = "PPC";
3620 bit PPC64 = 0; // Default value, override with isPPC64
3621
3622 let OutOperandList = (outs);
3623 let InOperandList = iops;
3624 let Pattern = [];
3625 let AsmString = asm;
3626 let isAsmParserOnly = 1;
3627 let isPseudo = 1;
3628}
3629
Ulrich Weigand4c440322013-06-10 17:19:43 +00003630def : InstAlias<"sc", (SC 0)>;
3631
Hal Finkelfe3368c2014-10-02 22:34:22 +00003632def : InstAlias<"sync", (SYNC 0)>, Requires<[HasSYNC]>;
Hal Finkeld86e90a2015-04-23 23:05:08 +00003633def : InstAlias<"msync", (SYNC 0), 0>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00003634def : InstAlias<"lwsync", (SYNC 1)>, Requires<[HasSYNC]>;
3635def : InstAlias<"ptesync", (SYNC 2)>, Requires<[HasSYNC]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003636
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003637def : InstAlias<"wait", (WAIT 0)>;
3638def : InstAlias<"waitrsv", (WAIT 1)>;
3639def : InstAlias<"waitimpl", (WAIT 2)>;
3640
Joerg Sonnenberger24507682014-07-29 23:31:27 +00003641def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>;
3642
Hal Finkelfefcfff2015-04-23 22:47:57 +00003643def DCBTx : PPCAsmPseudo<"dcbt $dst", (ins memrr:$dst)>;
3644def DCBTSTx : PPCAsmPseudo<"dcbtst $dst", (ins memrr:$dst)>;
3645
3646def DCBTCT : PPCAsmPseudo<"dcbtct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3647def DCBTDS : PPCAsmPseudo<"dcbtds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3648def DCBTT : PPCAsmPseudo<"dcbtt $dst", (ins memrr:$dst)>;
3649
3650def DCBTSTCT : PPCAsmPseudo<"dcbtstct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3651def DCBTSTDS : PPCAsmPseudo<"dcbtstds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3652def DCBTSTT : PPCAsmPseudo<"dcbtstt $dst", (ins memrr:$dst)>;
3653
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003654def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3655def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3656def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3657def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3658
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003659def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3660def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3661
Joerg Sonnenberger853feaa2014-08-07 13:16:58 +00003662def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>;
3663def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>;
3664
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003665def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>;
3666def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>;
3667
Joerg Sonnenberger053566a2014-07-29 22:42:44 +00003668def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>;
3669def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>;
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003670
3671def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>;
3672def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>;
3673
3674def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>;
3675def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>;
3676
3677def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>;
3678def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>;
3679
3680def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>;
3681def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>;
3682
3683def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>;
3684def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>;
3685
Joerg Sonnenberger936a4c82014-08-05 14:53:05 +00003686def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3687def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>;
3688
3689def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3690def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>;
3691
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003692def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>;
3693def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>;
3694
3695def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>;
3696def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>;
3697
Joerg Sonnenberger9e281bf2014-07-30 23:59:11 +00003698def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>;
3699def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>;
3700
Ulrich Weigande840ee22013-07-08 15:20:38 +00003701def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
Joerg Sonnenberger6e842b32014-08-04 20:28:34 +00003702def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00003703def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3704
Joerg Sonnenberger1837a7b2014-08-07 13:06:23 +00003705def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>;
3706def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>;
3707
Joerg Sonnenberger048284e2014-08-05 14:18:16 +00003708def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>;
3709def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3710def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>;
3711def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3712
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003713def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3714
Ulrich Weigandd8394902013-05-03 19:50:27 +00003715def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003716def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3717
3718def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3719def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3720
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003721def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3722
Joerg Sonnenberger74052102014-08-04 17:07:41 +00003723foreach BATR = 0-3 in {
3724 def : InstAlias<"mtdbatu "#BATR#", $Rx",
3725 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>,
3726 Requires<[IsPPC6xx]>;
3727 def : InstAlias<"mfdbatu $Rx, "#BATR,
3728 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>,
3729 Requires<[IsPPC6xx]>;
3730 def : InstAlias<"mtdbatl "#BATR#", $Rx",
3731 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>,
3732 Requires<[IsPPC6xx]>;
3733 def : InstAlias<"mfdbatl $Rx, "#BATR,
3734 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>,
3735 Requires<[IsPPC6xx]>;
3736 def : InstAlias<"mtibatu "#BATR#", $Rx",
3737 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>,
3738 Requires<[IsPPC6xx]>;
3739 def : InstAlias<"mfibatu $Rx, "#BATR,
3740 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>,
3741 Requires<[IsPPC6xx]>;
3742 def : InstAlias<"mtibatl "#BATR#", $Rx",
3743 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>,
3744 Requires<[IsPPC6xx]>;
3745 def : InstAlias<"mfibatl $Rx, "#BATR,
3746 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>,
3747 Requires<[IsPPC6xx]>;
3748}
3749
Joerg Sonnenbergerc4ce4292014-08-05 15:45:15 +00003750foreach BR = 0-7 in {
3751 def : InstAlias<"mfbr"#BR#" $Rx",
3752 (MFDCR gprc:$Rx, !add(BR, 0x80))>,
3753 Requires<[IsPPC4xx]>;
3754 def : InstAlias<"mtbr"#BR#" $Rx",
3755 (MTDCR gprc:$Rx, !add(BR, 0x80))>,
3756 Requires<[IsPPC4xx]>;
3757}
3758
Joerg Sonnenberger51cf7332014-08-04 22:56:42 +00003759def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3760def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>;
3761
3762def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3763def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>;
3764
3765def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3766def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>;
3767
3768def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3769def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>;
3770
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00003771def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>;
3772def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>;
3773
Joerg Sonnenberger755ffa92014-08-04 23:53:42 +00003774def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3775def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>;
3776
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003777def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003778
Ulrich Weigand4069e242013-06-25 13:16:48 +00003779def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3780 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3781def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3782 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3783def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3784 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3785def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3786 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3787
3788def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3789def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3790def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3791def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3792
Roman Divacky62cb6352013-09-12 17:50:54 +00003793def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3794def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3795
Joerg Sonnenberger84d35df2014-08-07 13:35:34 +00003796def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>;
3797def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>;
3798
Joerg Sonnenberger5002fb52014-08-04 17:26:15 +00003799foreach SPRG = 0-3 in {
3800 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>;
3801 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>;
3802 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3803 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3804}
3805foreach SPRG = 4-7 in {
3806 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>,
3807 Requires<[IsBookE]>;
3808 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>,
3809 Requires<[IsBookE]>;
3810 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3811 Requires<[IsBookE]>;
3812 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3813 Requires<[IsBookE]>;
3814}
Roman Divacky62cb6352013-09-12 17:50:54 +00003815
3816def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3817
3818def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3819def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3820
3821def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3822
3823def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3824def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3825
3826def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3827def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3828def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3829def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3830
3831def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3832
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003833def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>,
3834 Requires<[IsPPC4xx]>;
3835def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>,
3836 Requires<[IsPPC4xx]>;
3837def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>,
3838 Requires<[IsPPC4xx]>;
3839def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>,
3840 Requires<[IsPPC4xx]>;
3841
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003842def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3843 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3844def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3845 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3846def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3847 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3848def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3849 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3850def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3851 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3852def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3853 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3854def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3855 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3856def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3857 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3858def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3859 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3860def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3861 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003862def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3863 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003864def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3865 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003866def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3867 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003868def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3869 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3870def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3871 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3872def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3873 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3874def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3875 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3876def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3877 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3878
3879def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3880def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3881def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3882def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3883def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3884def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3885
Hal Finkelf4052342015-10-28 03:26:45 +00003886def : InstAlias<"cntlzw $rA, $rS", (CNTLZW gprc:$rA, gprc:$rS)>;
3887def : InstAlias<"cntlzw. $rA, $rS", (CNTLZWo gprc:$rA, gprc:$rS)>;
3888// The POWER variant
3889def : MnemonicAlias<"cntlz", "cntlzw">;
3890def : MnemonicAlias<"cntlz.", "cntlzw.">;
Hal Finkel57c6ac5e2015-02-10 18:45:02 +00003891
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003892def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3893 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3894def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3895 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3896def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3897 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3898def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3899 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3900def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3901 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3902def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3903 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3904def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3905 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3906def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
3907 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003908def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
3909 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003910def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
3911 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003912def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
3913 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003914def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
3915 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3916def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
3917 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3918def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
3919 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3920def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
3921 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3922def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
3923 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3924
3925def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3926def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3927def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3928def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3929def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
3930def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003931
Hal Finkel6e9110a2015-03-28 19:42:41 +00003932def RLWINMbm : PPCAsmPseudo<"rlwinm $rA, $rS, $n, $b",
3933 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3934def RLWINMobm : PPCAsmPseudo<"rlwinm. $rA, $rS, $n, $b",
3935 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3936def RLWIMIbm : PPCAsmPseudo<"rlwimi $rA, $rS, $n, $b",
3937 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3938def RLWIMIobm : PPCAsmPseudo<"rlwimi. $rA, $rS, $n, $b",
3939 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3940def RLWNMbm : PPCAsmPseudo<"rlwnm $rA, $rS, $n, $b",
3941 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3942def RLWNMobm : PPCAsmPseudo<"rlwnm. $rA, $rS, $n, $b",
3943 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3944
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003945// These generic branch instruction forms are used for the assembler parser only.
3946// Defs and Uses are conservative, since we don't know the BO value.
3947let PPC970_Unit = 7 in {
3948 let Defs = [CTR], Uses = [CTR, RM] in {
3949 def gBC : BForm_3<16, 0, 0, (outs),
3950 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3951 "bc $bo, $bi, $dst">;
3952 def gBCA : BForm_3<16, 1, 0, (outs),
3953 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3954 "bca $bo, $bi, $dst">;
3955 }
3956 let Defs = [LR, CTR], Uses = [CTR, RM] in {
3957 def gBCL : BForm_3<16, 0, 1, (outs),
3958 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3959 "bcl $bo, $bi, $dst">;
3960 def gBCLA : BForm_3<16, 1, 1, (outs),
3961 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3962 "bcla $bo, $bi, $dst">;
3963 }
3964 let Defs = [CTR], Uses = [CTR, LR, RM] in
3965 def gBCLR : XLForm_2<19, 16, 0, (outs),
3966 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003967 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003968 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3969 def gBCLRL : XLForm_2<19, 16, 1, (outs),
3970 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003971 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003972 let Defs = [CTR], Uses = [CTR, LR, RM] in
3973 def gBCCTR : XLForm_2<19, 528, 0, (outs),
3974 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003975 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003976 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3977 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
3978 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003979 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003980}
3981def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
3982def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
3983def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
3984def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
3985
Ulrich Weigand86247b62013-06-24 16:52:04 +00003986multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
3987 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
3988 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3989 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
3990 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
3991 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3992 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003993}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003994multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
3995 : BranchSimpleMnemonic1<name, pm, bo> {
3996 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
3997 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003998}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003999defm : BranchSimpleMnemonic2<"t", "", 12>;
4000defm : BranchSimpleMnemonic2<"f", "", 4>;
4001defm : BranchSimpleMnemonic2<"t", "-", 14>;
4002defm : BranchSimpleMnemonic2<"f", "-", 6>;
4003defm : BranchSimpleMnemonic2<"t", "+", 15>;
4004defm : BranchSimpleMnemonic2<"f", "+", 7>;
4005defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
4006defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
4007defm : BranchSimpleMnemonic1<"dzt", "", 10>;
4008defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00004009
Ulrich Weigand86247b62013-06-24 16:52:04 +00004010multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
4011 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00004012 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004013 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004014 (BCC bibo, CR0, condbrtarget:$dst)>;
4015
Ulrich Weigand86247b62013-06-24 16:52:04 +00004016 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004017 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004018 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004019 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
4020
Ulrich Weigand86247b62013-06-24 16:52:04 +00004021 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004022 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004023 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004024 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004025
Ulrich Weigand86247b62013-06-24 16:52:04 +00004026 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004027 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004028 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004029 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004030
Ulrich Weigand86247b62013-06-24 16:52:04 +00004031 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00004032 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004033 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00004034 (BCCL bibo, CR0, condbrtarget:$dst)>;
4035
Ulrich Weigand86247b62013-06-24 16:52:04 +00004036 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004037 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004038 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004039 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
4040
Ulrich Weigand86247b62013-06-24 16:52:04 +00004041 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004042 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004043 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004044 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00004045
Ulrich Weigand86247b62013-06-24 16:52:04 +00004046 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004047 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004048 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004049 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00004050}
Ulrich Weigand86247b62013-06-24 16:52:04 +00004051multiclass BranchExtendedMnemonic<string name, int bibo> {
4052 defm : BranchExtendedMnemonicPM<name, "", bibo>;
4053 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
4054 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
4055}
Ulrich Weigand39740622013-06-10 17:18:29 +00004056defm : BranchExtendedMnemonic<"lt", 12>;
4057defm : BranchExtendedMnemonic<"gt", 44>;
4058defm : BranchExtendedMnemonic<"eq", 76>;
4059defm : BranchExtendedMnemonic<"un", 108>;
4060defm : BranchExtendedMnemonic<"so", 108>;
4061defm : BranchExtendedMnemonic<"ge", 4>;
4062defm : BranchExtendedMnemonic<"nl", 4>;
4063defm : BranchExtendedMnemonic<"le", 36>;
4064defm : BranchExtendedMnemonic<"ng", 36>;
4065defm : BranchExtendedMnemonic<"ne", 68>;
4066defm : BranchExtendedMnemonic<"nu", 100>;
4067defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004068
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004069def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
4070def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
4071def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
4072def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004073def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004074def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004075def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004076def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
4077
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004078def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
4079def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
4080def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
4081def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004082def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004083def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004084def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004085def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
4086
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00004087multiclass TrapExtendedMnemonic<string name, int to> {
4088 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
4089 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
4090 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
4091 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
4092}
4093defm : TrapExtendedMnemonic<"lt", 16>;
4094defm : TrapExtendedMnemonic<"le", 20>;
4095defm : TrapExtendedMnemonic<"eq", 4>;
4096defm : TrapExtendedMnemonic<"ge", 12>;
4097defm : TrapExtendedMnemonic<"gt", 8>;
4098defm : TrapExtendedMnemonic<"nl", 12>;
4099defm : TrapExtendedMnemonic<"ne", 24>;
4100defm : TrapExtendedMnemonic<"ng", 20>;
4101defm : TrapExtendedMnemonic<"llt", 2>;
4102defm : TrapExtendedMnemonic<"lle", 6>;
4103defm : TrapExtendedMnemonic<"lge", 5>;
4104defm : TrapExtendedMnemonic<"lgt", 1>;
4105defm : TrapExtendedMnemonic<"lnl", 5>;
4106defm : TrapExtendedMnemonic<"lng", 6>;
4107defm : TrapExtendedMnemonic<"u", 31>;
Robin Morissete1ca44b2014-10-02 22:27:07 +00004108
4109// Atomic loads
4110def : Pat<(atomic_load_8 iaddr:$src), (LBZ memri:$src)>;
4111def : Pat<(atomic_load_16 iaddr:$src), (LHZ memri:$src)>;
4112def : Pat<(atomic_load_32 iaddr:$src), (LWZ memri:$src)>;
4113def : Pat<(atomic_load_8 xaddr:$src), (LBZX memrr:$src)>;
4114def : Pat<(atomic_load_16 xaddr:$src), (LHZX memrr:$src)>;
4115def : Pat<(atomic_load_32 xaddr:$src), (LWZX memrr:$src)>;
4116
4117// Atomic stores
4118def : Pat<(atomic_store_8 iaddr:$ptr, i32:$val), (STB gprc:$val, memri:$ptr)>;
4119def : Pat<(atomic_store_16 iaddr:$ptr, i32:$val), (STH gprc:$val, memri:$ptr)>;
4120def : Pat<(atomic_store_32 iaddr:$ptr, i32:$val), (STW gprc:$val, memri:$ptr)>;
4121def : Pat<(atomic_store_8 xaddr:$ptr, i32:$val), (STBX gprc:$val, memrr:$ptr)>;
4122def : Pat<(atomic_store_16 xaddr:$ptr, i32:$val), (STHX gprc:$val, memrr:$ptr)>;
4123def : Pat<(atomic_store_32 xaddr:$ptr, i32:$val), (STWX gprc:$val, memrr:$ptr)>;