blob: 787daba7c769349050aefb59ad5eb884cbe51662 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Amara Emerson1aef1632013-05-03 23:57:17 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach837c28a2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/Constants.h"
34#include "llvm/IR/DataLayout.h"
35#include "llvm/IR/Module.h"
36#include "llvm/IR/Type.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000038#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000039#include "llvm/MC/MCContext.h"
Jack Carter97130e22013-01-30 02:24:33 +000040#include "llvm/MC/MCELFStreamer.h"
Chris Lattner97f06932009-10-19 20:20:46 +000041#include "llvm/MC/MCInst.h"
Benjamin Kramer391271f2012-11-26 13:34:22 +000042#include "llvm/MC/MCInstBuilder.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000043#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000044#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000045#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000046#include "llvm/MC/MCSymbol.h"
Chris Lattner97f06932009-10-19 20:20:46 +000047#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Jack Carter97130e22013-01-30 02:24:33 +000049#include "llvm/Support/ELF.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000053#include "llvm/Target/Mangler.h"
54#include "llvm/Target/TargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner95b2c7d2006-12-19 22:59:26 +000058namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000068 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000069 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
Jason W Kimf009a962011-02-07 00:49:53 +000085 void EmitTextAttribute(unsigned Attribute, StringRef String) {
86 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000087 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000088 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
Amara Emerson1aef1632013-05-03 23:57:17 +000093 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000094 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000095 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 }
97 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000098 void Finish() { }
99 };
100
101 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000102 // This structure holds all attributes, accounting for
103 // their string/numeric value, so we can later emmit them
104 // in declaration order, keeping all in the same vector
105 struct AttributeItemType {
106 enum {
107 HiddenAttribute = 0,
108 NumericAttribute,
109 TextAttribute
110 } Type;
111 unsigned Tag;
112 unsigned IntValue;
113 StringRef StringValue;
114 } AttributeItem;
115
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000116 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000117 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000118 SmallVector<AttributeItemType, 64> Contents;
119
120 // Account for the ULEB/String size of each item,
121 // not just the number of items
122 size_t ContentsSize;
123 // FIXME: this should be in a more generic place, but
124 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
125 size_t getULEBSize(int Value) {
126 size_t Size = 0;
127 do {
128 Value >>= 7;
129 Size += sizeof(int8_t); // Is this really necessary?
130 } while (Value);
131 return Size;
132 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 public:
135 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000136 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000137
138 void MaybeSwitchVendor(StringRef Vendor) {
139 assert(!Vendor.empty() && "Vendor cannot be empty.");
140
141 if (CurrentVendor.empty())
142 CurrentVendor = Vendor;
143 else if (CurrentVendor == Vendor)
144 return;
145 else
146 Finish();
147
148 CurrentVendor = Vendor;
149
Rafael Espindola33363842010-10-25 22:26:55 +0000150 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000151 }
152
153 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000154 AttributeItemType attr = {
155 AttributeItemType::NumericAttribute,
156 Attribute,
157 Value,
158 StringRef("")
159 };
160 ContentsSize += getULEBSize(Attribute);
161 ContentsSize += getULEBSize(Value);
162 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000163 }
164
Jason W Kimf009a962011-02-07 00:49:53 +0000165 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000166 AttributeItemType attr = {
167 AttributeItemType::TextAttribute,
168 Attribute,
169 0,
170 String
171 };
172 ContentsSize += getULEBSize(Attribute);
173 // String + \0
174 ContentsSize += String.size()+1;
175
176 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000177 }
178
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Vendor size + Vendor name + '\0'
181 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000182
Rafael Espindola33363842010-10-25 22:26:55 +0000183 // Tag + Tag Size
184 const size_t TagHeaderSize = 1 + 4;
185
186 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
Eric Christopher68ca5622013-01-09 01:57:54 +0000187 Streamer.EmitBytes(CurrentVendor);
Rafael Espindola33363842010-10-25 22:26:55 +0000188 Streamer.EmitIntValue(0, 1); // '\0'
189
190 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
191 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000192
Renato Golin719927a2011-08-09 09:50:10 +0000193 // Size should have been accounted for already, now
194 // emit each field as its type (ULEB or String)
195 for (unsigned int i=0; i<Contents.size(); ++i) {
196 AttributeItemType item = Contents[i];
Eric Christopher1ced2082013-01-09 03:52:05 +0000197 Streamer.EmitULEB128IntValue(item.Tag);
Renato Golin719927a2011-08-09 09:50:10 +0000198 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000199 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000200 case AttributeItemType::NumericAttribute:
Eric Christopher1ced2082013-01-09 03:52:05 +0000201 Streamer.EmitULEB128IntValue(item.IntValue);
Renato Golin719927a2011-08-09 09:50:10 +0000202 break;
203 case AttributeItemType::TextAttribute:
Eric Christopher68ca5622013-01-09 01:57:54 +0000204 Streamer.EmitBytes(item.StringValue.upper());
Renato Golin719927a2011-08-09 09:50:10 +0000205 Streamer.EmitIntValue(0, 1); // '\0'
206 break;
Renato Golin719927a2011-08-09 09:50:10 +0000207 }
208 }
Rafael Espindola33363842010-10-25 22:26:55 +0000209
210 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000211 }
212 };
213
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000214} // end of anonymous namespace
215
Devang Patel27f5acb2011-04-21 22:48:26 +0000216/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000217void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000218 const TargetRegisterInfo *RI = TM.getRegisterInfo();
219 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000220 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000221 else {
222 unsigned Reg = MLoc.getReg();
223 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000224 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000225 // S registers are described as bit-pieces of a register
226 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
227 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000228
Devang Patel27f5acb2011-04-21 22:48:26 +0000229 unsigned SReg = Reg - ARM::S0;
230 bool odd = SReg & 0x1;
231 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000232
233 OutStreamer.AddComment("DW_OP_regx for S register");
234 EmitInt8(dwarf::DW_OP_regx);
235
236 OutStreamer.AddComment(Twine(SReg));
237 EmitULEB128(Rx);
238
239 if (odd) {
240 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
241 EmitInt8(dwarf::DW_OP_bit_piece);
242 EmitULEB128(32);
243 EmitULEB128(32);
244 } else {
245 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
246 EmitInt8(dwarf::DW_OP_bit_piece);
247 EmitULEB128(32);
248 EmitULEB128(0);
249 }
Devang Patel71f3f112011-04-21 23:22:35 +0000250 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000251 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000252 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000253 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
254 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000255
256 unsigned QReg = Reg - ARM::Q0;
257 unsigned D1 = 256 + 2 * QReg;
258 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000259
Devang Patel71f3f112011-04-21 23:22:35 +0000260 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
261 EmitInt8(dwarf::DW_OP_regx);
262 EmitULEB128(D1);
263 OutStreamer.AddComment("DW_OP_piece 8");
264 EmitInt8(dwarf::DW_OP_piece);
265 EmitULEB128(8);
266
267 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
268 EmitInt8(dwarf::DW_OP_regx);
269 EmitULEB128(D2);
270 OutStreamer.AddComment("DW_OP_piece 8");
271 EmitInt8(dwarf::DW_OP_piece);
272 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000273 }
274 }
275}
276
Jim Grosbach3e965312012-05-18 19:12:01 +0000277void ARMAsmPrinter::EmitFunctionBodyEnd() {
278 // Make sure to terminate any constant pools that were at the end
279 // of the function.
280 if (!InConstantPool)
281 return;
282 InConstantPool = false;
283 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
284}
Owen Anderson2fec6c52011-10-04 23:26:17 +0000285
Jim Grosbach3e965312012-05-18 19:12:01 +0000286void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner953ebb72010-01-27 23:58:11 +0000287 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000288 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000289 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000290 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000291
Chris Lattner953ebb72010-01-27 23:58:11 +0000292 OutStreamer.EmitLabel(CurrentFnSym);
293}
294
James Molloy34982572012-01-26 09:25:43 +0000295void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000296 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy34982572012-01-26 09:25:43 +0000297 assert(Size && "C++ constructor pointer had zero size!");
298
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000299 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000300 assert(GV && "C++ constructor pointer was not a GlobalValue!");
301
302 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
303 (Subtarget->isTargetDarwin()
304 ? MCSymbolRefExpr::VK_None
305 : MCSymbolRefExpr::VK_ARM_TARGET1),
306 OutContext);
307
308 OutStreamer.EmitValue(E, Size);
309}
310
Jim Grosbach2317e402010-09-30 01:57:53 +0000311/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000312/// method to print assembly for each instruction.
313///
314bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000315 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000316 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000317
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000318 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000319}
320
Evan Cheng055b0312009-06-29 07:51:04 +0000321void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000322 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000323 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000324 unsigned TF = MO.getTargetFlags();
325
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000326 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000327 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000328 case MachineOperand::MO_Register: {
329 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000330 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000331 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhao72484512013-02-14 18:10:21 +0000332 if(ARM::GPRPairRegClass.contains(Reg)) {
333 const MachineFunction &MF = *MI->getParent()->getParent();
334 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
335 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
336 }
Jim Grosbach35636282010-10-06 21:22:32 +0000337 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000338 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000339 }
Evan Chenga8e29892007-01-19 07:51:42 +0000340 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000341 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000342 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000343 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000344 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000345 O << ":lower16:";
346 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000347 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000348 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000349 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000350 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000351 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000352 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000353 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000354 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000355 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000356 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000357 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
358 (TF & ARMII::MO_LO16))
359 O << ":lower16:";
360 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
361 (TF & ARMII::MO_HI16))
362 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000363 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000364
Chris Lattner0c08d092010-04-03 22:28:33 +0000365 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000366 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000367 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000368 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000369 }
Evan Chenga8e29892007-01-19 07:51:42 +0000370 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000371 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000372 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000373 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000374 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000375 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000376 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000377 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000378 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000379 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000380 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000381 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000382 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000383}
384
Evan Cheng055b0312009-06-29 07:51:04 +0000385//===--------------------------------------------------------------------===//
386
Chris Lattner0890cf12010-01-25 19:51:38 +0000387MCSymbol *ARMAsmPrinter::
Chris Lattner0890cf12010-01-25 19:51:38 +0000388GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
389 SmallString<60> Name;
390 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000391 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000392 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000393}
394
Jim Grosbach433a5782010-09-24 20:47:58 +0000395
Dmitri Gribenko79c07d22012-11-15 16:51:49 +0000396MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Jim Grosbach433a5782010-09-24 20:47:58 +0000397 SmallString<60> Name;
398 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
399 << getFunctionNumber();
400 return OutContext.GetOrCreateSymbol(Name.str());
401}
402
Evan Cheng055b0312009-06-29 07:51:04 +0000403bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000404 unsigned AsmVariant, const char *ExtraCode,
405 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000406 // Does this asm operand have a single letter operand modifier?
407 if (ExtraCode && ExtraCode[0]) {
408 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000409
Evan Chenga8e29892007-01-19 07:51:42 +0000410 switch (ExtraCode[0]) {
Jack Carter0518fca2012-06-26 13:49:27 +0000411 default:
412 // See if this is a generic print operand
413 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000414 case 'a': // Print as a memory address.
415 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000416 O << "["
417 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
418 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000419 return false;
420 }
421 // Fallthrough
422 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000423 if (!MI->getOperand(OpNum).isImm())
424 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000425 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000426 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000427 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000428 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000429 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000430 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000431 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher0628d382011-05-24 22:10:34 +0000432 if (MI->getOperand(OpNum).isReg()) {
433 unsigned Reg = MI->getOperand(OpNum).getReg();
434 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen4c91bda2012-05-30 23:00:43 +0000435 // Find the 'd' register that has this 's' register as a sub-register,
436 // and determine the lane number.
437 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
438 if (!ARM::DPRRegClass.contains(*SR))
439 continue;
440 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
441 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
442 return false;
443 }
Eric Christopher0628d382011-05-24 22:10:34 +0000444 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000445 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000446 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000447 if (!MI->getOperand(OpNum).isImm())
448 return true;
449 O << ~(MI->getOperand(OpNum).getImm());
450 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000451 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000452 if (!MI->getOperand(OpNum).isImm())
453 return true;
454 O << (MI->getOperand(OpNum).getImm() & 0xffff);
455 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000456 case 'M': { // A register range suitable for LDM/STM.
457 if (!MI->getOperand(OpNum).isReg())
458 return true;
459 const MachineOperand &MO = MI->getOperand(OpNum);
460 unsigned RegBegin = MO.getReg();
461 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
462 // already got the operands in registers that are operands to the
463 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000464
Eric Christopher3c14f242011-05-28 01:40:44 +0000465 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000466
Eric Christopher3c14f242011-05-28 01:40:44 +0000467 // FIXME: The register allocator not only may not have given us the
468 // registers in sequence, but may not be in ascending registers. This
469 // will require changes in the register allocator that'll need to be
470 // propagated down here if the operands change.
471 unsigned RegOps = OpNum + 1;
472 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000473 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000474 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
475 RegOps++;
476 }
477
478 O << "}";
479
480 return false;
481 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000482 case 'R': // The most significant register of a pair.
483 case 'Q': { // The least significant register of a pair.
484 if (OpNum == 0)
485 return true;
486 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
487 if (!FlagsOP.isImm())
488 return true;
489 unsigned Flags = FlagsOP.getImm();
490 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
491 if (NumVals != 2)
492 return true;
493 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
494 if (RegOp >= MI->getNumOperands())
495 return true;
496 const MachineOperand &MO = MI->getOperand(RegOp);
497 if (!MO.isReg())
498 return true;
499 unsigned Reg = MO.getReg();
500 O << ARMInstPrinter::getRegisterName(Reg);
501 return false;
502 }
503
Eric Christopherfef50062011-05-24 22:27:43 +0000504 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000505 case 'f': { // The high doubleword register of a NEON quad register.
506 if (!MI->getOperand(OpNum).isReg())
507 return true;
508 unsigned Reg = MI->getOperand(OpNum).getReg();
509 if (!ARM::QPRRegClass.contains(Reg))
510 return true;
511 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
512 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
513 ARM::dsub_0 : ARM::dsub_1);
514 O << ARMInstPrinter::getRegisterName(SubReg);
515 return false;
516 }
517
Eric Christopher001d2192012-08-13 18:18:52 +0000518 // This modifier is not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000519 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilsond984eb62010-05-27 20:23:42 +0000520 return true;
Eric Christopher6eef0e22012-08-14 23:32:15 +0000521 case 'H': { // The highest-numbered register of a pair.
Eric Christopher001d2192012-08-13 18:18:52 +0000522 const MachineOperand &MO = MI->getOperand(OpNum);
523 if (!MO.isReg())
524 return true;
Eric Christopher001d2192012-08-13 18:18:52 +0000525 const MachineFunction &MF = *MI->getParent()->getParent();
526 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
Weiming Zhao72484512013-02-14 18:10:21 +0000527 unsigned Reg = MO.getReg();
528 if(!ARM::GPRPairRegClass.contains(Reg))
529 return false;
530 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher001d2192012-08-13 18:18:52 +0000531 O << ARMInstPrinter::getRegisterName(Reg);
532 return false;
Evan Cheng84f60b72010-05-27 22:08:38 +0000533 }
Eric Christopher6eef0e22012-08-14 23:32:15 +0000534 }
Evan Chenga8e29892007-01-19 07:51:42 +0000535 }
Jim Grosbache9952212009-09-04 01:38:51 +0000536
Chris Lattner35c33bd2010-04-04 04:47:45 +0000537 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000538 return false;
539}
540
Bob Wilson224c2442009-05-19 05:53:42 +0000541bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000542 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000543 const char *ExtraCode,
544 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000545 // Does this asm operand have a single letter operand modifier?
546 if (ExtraCode && ExtraCode[0]) {
547 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000548
Eric Christopher8f894632011-05-25 20:51:58 +0000549 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000550 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000551 default: return true; // Unknown modifier.
552 case 'm': // The base register of a memory operand.
553 if (!MI->getOperand(OpNum).isReg())
554 return true;
555 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
556 return false;
557 }
558 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000559
Bob Wilson765cc0b2009-10-13 20:50:28 +0000560 const MachineOperand &MO = MI->getOperand(OpNum);
561 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000562 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000563 return false;
564}
565
Bob Wilson812209a2009-09-30 22:06:26 +0000566void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000567 if (Subtarget->isTargetDarwin()) {
568 Reloc::Model RelocM = TM.getRelocationModel();
569 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
570 // Declare all the text sections up front (before the DWARF sections
571 // emitted by AsmPrinter::doInitialization) so the assembler will keep
572 // them together at the beginning of the object file. This helps
573 // avoid out-of-range branches that are due a fundamental limitation of
574 // the way symbol offsets are encoded with the current Darwin ARM
575 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000576 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000577 static_cast<const TargetLoweringObjectFileMachO &>(
578 getObjFileLowering());
Jim Grosbach837c28a2012-10-04 21:33:24 +0000579
580 // Collect the set of sections our functions will go into.
581 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
582 SmallPtrSet<const MCSection *, 8> > TextSections;
583 // Default text section comes first.
584 TextSections.insert(TLOFMacho.getTextSection());
585 // Now any user defined text sections from function attributes.
586 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
587 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
588 TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM));
589 // Now the coalescable sections.
590 TextSections.insert(TLOFMacho.getTextCoalSection());
591 TextSections.insert(TLOFMacho.getConstTextCoalSection());
592
593 // Emit the sections in the .s file header to fix the order.
594 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
595 OutStreamer.SwitchSection(TextSections[i]);
596
Bob Wilson29e06692009-09-30 22:25:37 +0000597 if (RelocM == Reloc::DynamicNoPIC) {
598 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000599 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
600 MCSectionMachO::S_SYMBOL_STUBS,
601 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000602 OutStreamer.SwitchSection(sect);
603 } else {
604 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000605 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
606 MCSectionMachO::S_SYMBOL_STUBS,
607 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000608 OutStreamer.SwitchSection(sect);
609 }
Bob Wilson63db5942010-07-30 19:55:47 +0000610 const MCSection *StaticInitSect =
611 OutContext.getMachOSection("__TEXT", "__StaticInit",
612 MCSectionMachO::S_REGULAR |
613 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
614 SectionKind::getText());
615 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000616 }
617 }
618
Jim Grosbache5165492009-11-09 00:11:35 +0000619 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000620 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000621
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000622 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000623 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000624 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000625}
626
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000627
Chris Lattner4a071d62009-10-19 17:59:19 +0000628void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000629 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000630 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000631 const TargetLoweringObjectFileMachO &TLOFMacho =
632 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000633 MachineModuleInfoMachO &MMIMacho =
634 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000635
Evan Chenga8e29892007-01-19 07:51:42 +0000636 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000637 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000638
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000639 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000640 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000641 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000642 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000643 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000644 // L_foo$stub:
645 OutStreamer.EmitLabel(Stubs[i].first);
646 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000647 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
648 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000649
Bill Wendling52a50e52010-03-11 01:18:13 +0000650 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000651 // External to current translation unit.
Eric Christopher1ced2082013-01-09 03:52:05 +0000652 OutStreamer.EmitIntValue(0, 4/*size*/);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000653 else
654 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000655 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000656 // When we place the LSDA into the TEXT section, the type info
657 // pointers need to be indirect and pc-rel. We accomplish this by
658 // using NLPs; however, sometimes the types are local to the file.
659 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000660 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
661 OutContext),
Eric Christopher1ced2082013-01-09 03:52:05 +0000662 4/*size*/);
Evan Chengae94e592008-12-05 01:06:39 +0000663 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000664
665 Stubs.clear();
666 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000667 }
668
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000669 Stubs = MMIMacho.GetHiddenGVStubList();
670 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000671 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000672 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000673 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
674 // L_foo$stub:
675 OutStreamer.EmitLabel(Stubs[i].first);
676 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000677 OutStreamer.EmitValue(MCSymbolRefExpr::
678 Create(Stubs[i].second.getPointer(),
679 OutContext),
Eric Christopher1ced2082013-01-09 03:52:05 +0000680 4/*size*/);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000681 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000682
683 Stubs.clear();
684 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000685 }
686
Evan Chenga8e29892007-01-19 07:51:42 +0000687 // Funny Darwin hack: This flag tells the linker that no global symbols
688 // contain code that falls through to other global symbols (e.g. the obvious
689 // implementation of multiple entry points). If this doesn't occur, the
690 // linker can safely perform dead code stripping. Since LLVM never
691 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000692 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000693 }
Jack Carter97130e22013-01-30 02:24:33 +0000694 // FIXME: This should eventually end up somewhere else where more
695 // intelligent flag decisions can be made. For now we are just maintaining
696 // the status quo for ARM and setting EF_ARM_EABI_VER5 as the default.
Chandler Carruth27aaced2013-01-31 23:43:14 +0000697 if (MCELFStreamer *MES = dyn_cast<MCELFStreamer>(&OutStreamer))
698 MES->getAssembler().setELFHeaderEFlags(ELF::EF_ARM_EABI_VER5);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000699}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000700
Chris Lattner97f06932009-10-19 20:20:46 +0000701//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000702// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
703// FIXME:
704// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000705// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000706// Instead of subclassing the MCELFStreamer, we do the work here.
707
708void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000709
Jason W Kim17b443d2010-10-11 23:01:44 +0000710 emitARMAttributeSection();
711
Renato Golin728ff0d2011-02-28 22:04:27 +0000712 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
713 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000714 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000715 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000716 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000717 emitFPU = true;
718 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000719 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
720 AttrEmitter = new ObjectAttributeEmitter(O);
721 }
722
723 AttrEmitter->MaybeSwitchVendor("aeabi");
724
Jason W Kimdef9ac42010-10-06 22:36:46 +0000725 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000726
727 if (CPUString == "cortex-a8" ||
728 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000729 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000730 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
731 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
732 ARMBuildAttrs::ApplicationProfile);
733 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
734 ARMBuildAttrs::Allowed);
735 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
736 ARMBuildAttrs::AllowThumb32);
737 // Fixme: figure out when this is emitted.
738 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
739 // ARMBuildAttrs::AllowWMMXv1);
740 //
741
742 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000743 } else if (CPUString == "xscale") {
744 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
745 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
746 ARMBuildAttrs::Allowed);
747 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
748 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000749 } else if (CPUString == "generic") {
Amara Emerson214fd3d2012-11-08 09:51:45 +0000750 // For a generic CPU, we assume a standard v7a architecture in Subtarget.
751 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
752 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
753 ARMBuildAttrs::ApplicationProfile);
Jason W Kimf009a962011-02-07 00:49:53 +0000754 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
755 ARMBuildAttrs::Allowed);
756 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
Amara Emerson214fd3d2012-11-08 09:51:45 +0000757 ARMBuildAttrs::AllowThumb32);
758 } else if (Subtarget->hasV7Ops()) {
759 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
760 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
761 ARMBuildAttrs::AllowThumb32);
762 } else if (Subtarget->hasV6T2Ops())
763 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6T2);
764 else if (Subtarget->hasV6Ops())
765 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6);
766 else if (Subtarget->hasV5TEOps())
767 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TE);
768 else if (Subtarget->hasV5TOps())
769 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5T);
770 else if (Subtarget->hasV4TOps())
771 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000772
Renato Goline89a0532011-03-02 21:20:09 +0000773 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000774 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000775 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Chengbee78fe2012-04-11 05:33:07 +0000776 if (Subtarget->hasVFP4())
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000777 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
778 "neon-vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000779 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000780 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000781 /* If emitted for NEON, omit from VFP below, since you can have both
782 * NEON and VFP in build attributes but only one .fpu */
783 emitFPU = false;
784 }
785
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000786 /* VFPv4 + .fpu */
787 if (Subtarget->hasVFP4()) {
Amara Emerson1aef1632013-05-03 23:57:17 +0000788 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000789 ARMBuildAttrs::AllowFPv4A);
790 if (emitFPU)
Amara Emerson1aef1632013-05-03 23:57:17 +0000791 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000792
Renato Golin728ff0d2011-02-28 22:04:27 +0000793 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000794 } else if (Subtarget->hasVFP3()) {
Amara Emerson1aef1632013-05-03 23:57:17 +0000795 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
Renato Golin728ff0d2011-02-28 22:04:27 +0000796 ARMBuildAttrs::AllowFPv3A);
797 if (emitFPU)
Amara Emerson1aef1632013-05-03 23:57:17 +0000798 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
Renato Golin728ff0d2011-02-28 22:04:27 +0000799
800 /* VFPv2 + .fpu */
801 } else if (Subtarget->hasVFP2()) {
Amara Emerson1aef1632013-05-03 23:57:17 +0000802 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
Jason W Kimf009a962011-02-07 00:49:53 +0000803 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000804 if (emitFPU)
Amara Emerson1aef1632013-05-03 23:57:17 +0000805 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
Renato Golin728ff0d2011-02-28 22:04:27 +0000806 }
807
808 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000809 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000810 if (Subtarget->hasNEON()) {
811 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
812 ARMBuildAttrs::Allowed);
813 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000814
815 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000816 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000817 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
818 ARMBuildAttrs::Allowed);
819 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
820 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000821 }
822
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000823 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000824 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
825 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000826 else
Jason W Kimf009a962011-02-07 00:49:53 +0000827 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
828 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000829
Jason W Kimf009a962011-02-07 00:49:53 +0000830 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000831 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000832 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
833 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000834
835 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000836 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000837 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
838 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000839 }
840 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000841
Jason W Kimf009a962011-02-07 00:49:53 +0000842 if (Subtarget->hasDivide())
843 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000844
845 AttrEmitter->Finish();
846 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000847}
848
Jason W Kim17b443d2010-10-11 23:01:44 +0000849void ARMAsmPrinter::emitARMAttributeSection() {
850 // <format-version>
851 // [ <section-length> "vendor-name"
852 // [ <file-tag> <size> <attribute>*
853 // | <section-tag> <size> <section-number>* 0 <attribute>*
854 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
855 // ]+
856 // ]*
857
858 if (OutStreamer.hasRawTextSupport())
859 return;
860
861 const ARMElfTargetObjectFile &TLOFELF =
862 static_cast<const ARMElfTargetObjectFile &>
863 (getObjFileLowering());
864
865 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000866
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000867 // Format version
868 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000869}
870
Jason W Kimdef9ac42010-10-06 22:36:46 +0000871//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000872
Jim Grosbach988ce092010-09-18 00:05:05 +0000873static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
874 unsigned LabelId, MCContext &Ctx) {
875
876 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
877 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
878 return Label;
879}
880
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000881static MCSymbolRefExpr::VariantKind
882getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
883 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000884 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
885 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
886 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
887 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
888 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
889 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
890 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000891 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000892}
893
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000894MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
895 bool isIndirect = Subtarget->isTargetDarwin() &&
896 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
897 if (!isIndirect)
898 return Mang->getSymbol(GV);
899
900 // FIXME: Remove this when Darwin transition to @GOT like syntax.
901 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
902 MachineModuleInfoMachO &MMIMachO =
903 MMI->getObjFileInfo<MachineModuleInfoMachO>();
904 MachineModuleInfoImpl::StubValueTy &StubSym =
905 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
906 MMIMachO.getGVStubEntry(MCSym);
907 if (StubSym.getPointer() == 0)
908 StubSym = MachineModuleInfoImpl::
909 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
910 return MCSym;
911}
912
Jim Grosbach5df08d82010-11-09 18:45:04 +0000913void ARMAsmPrinter::
914EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000915 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000916
917 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000918
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000919 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000920 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000921 SmallString<128> Str;
922 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000923 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000924 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000925 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000926 const BlockAddress *BA =
927 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
928 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000929 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000930 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000931 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000932 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000933 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000934 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000935 } else {
936 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000937 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
938 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000939 }
940
941 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000942 const MCExpr *Expr =
943 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
944 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000945
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000946 if (ACPV->getPCAdjustment()) {
947 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
948 getFunctionNumber(),
949 ACPV->getLabelId(),
950 OutContext);
951 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
952 PCRelExpr =
953 MCBinaryExpr::CreateAdd(PCRelExpr,
954 MCConstantExpr::Create(ACPV->getPCAdjustment(),
955 OutContext),
956 OutContext);
957 if (ACPV->mustAddCurrentAddress()) {
958 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
959 // label, so just emit a local label end reference that instead.
960 MCSymbol *DotSym = OutContext.CreateTempSymbol();
961 OutStreamer.EmitLabel(DotSym);
962 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
963 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000964 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000965 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000966 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000967 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000968}
969
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000970void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
971 unsigned Opcode = MI->getOpcode();
972 int OpNum = 1;
973 if (Opcode == ARM::BR_JTadd)
974 OpNum = 2;
975 else if (Opcode == ARM::BR_JTm)
976 OpNum = 3;
977
978 const MachineOperand &MO1 = MI->getOperand(OpNum);
979 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
980 unsigned JTI = MO1.getIndex();
981
982 // Emit a label for the jump table.
983 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
984 OutStreamer.EmitLabel(JTISymbol);
985
Jim Grosbach3e965312012-05-18 19:12:01 +0000986 // Mark the jump table as data-in-code.
987 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
988
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000989 // Emit each entry of the table.
990 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
991 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
992 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
993
994 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
995 MachineBasicBlock *MBB = JTBBs[i];
996 // Construct an MCExpr for the entry. We want a value of the form:
997 // (BasicBlockAddr - TableBeginAddr)
998 //
999 // For example, a table with entries jumping to basic blocks BB0 and BB1
1000 // would look like:
1001 // LJTI_0_0:
1002 // .word (LBB0 - LJTI_0_0)
1003 // .word (LBB1 - LJTI_0_0)
1004 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1005
1006 if (TM.getRelocationModel() == Reloc::PIC_)
1007 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1008 OutContext),
1009 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +00001010 // If we're generating a table of Thumb addresses in static relocation
1011 // model, we need to add one to keep interworking correctly.
1012 else if (AFI->isThumbFunction())
1013 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1014 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001015 OutStreamer.EmitValue(Expr, 4);
1016 }
Jim Grosbach3e965312012-05-18 19:12:01 +00001017 // Mark the end of jump table data-in-code region.
1018 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001019}
1020
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001021void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1022 unsigned Opcode = MI->getOpcode();
1023 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1024 const MachineOperand &MO1 = MI->getOperand(OpNum);
1025 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1026 unsigned JTI = MO1.getIndex();
1027
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001028 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1029 OutStreamer.EmitLabel(JTISymbol);
1030
1031 // Emit each entry of the table.
1032 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1033 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1034 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001035 unsigned OffsetWidth = 4;
Jim Grosbach3e965312012-05-18 19:12:01 +00001036 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001037 OffsetWidth = 1;
Jim Grosbach3e965312012-05-18 19:12:01 +00001038 // Mark the jump table as data-in-code.
1039 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1040 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001041 OffsetWidth = 2;
Jim Grosbach3e965312012-05-18 19:12:01 +00001042 // Mark the jump table as data-in-code.
1043 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1044 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001045
1046 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1047 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001048 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1049 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001050 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001051 if (OffsetWidth == 4) {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001052 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2B)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001053 .addExpr(MBBSymbolExpr)
1054 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001055 .addReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001056 continue;
1057 }
1058 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001059 // MCExpr for the entry. We want a value of the form:
1060 // (BasicBlockAddr - TableBeginAddr) / 2
1061 //
1062 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1063 // would look like:
1064 // LJTI_0_0:
1065 // .byte (LBB0 - LJTI_0_0) / 2
1066 // .byte (LBB1 - LJTI_0_0) / 2
1067 const MCExpr *Expr =
1068 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1069 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1070 OutContext);
1071 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1072 OutContext);
1073 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001074 }
Jim Grosbachb3a119a2012-05-21 23:34:42 +00001075 // Mark the end of jump table data-in-code region. 32-bit offsets use
1076 // actual branch instructions here, so we don't mark those as a data-region
1077 // at all.
1078 if (OffsetWidth != 4)
1079 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001080}
1081
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001082void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1083 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1084 "Only instruction which are involved into frame setup code are allowed");
1085
1086 const MachineFunction &MF = *MI->getParent()->getParent();
1087 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001088 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001089
1090 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001091 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001092 unsigned SrcReg, DstReg;
1093
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001094 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1095 // Two special cases:
1096 // 1) tPUSH does not have src/dst regs.
1097 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1098 // load. Yes, this is pretty fragile, but for now I don't see better
1099 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001100 SrcReg = DstReg = ARM::SP;
1101 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001102 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001103 DstReg = MI->getOperand(0).getReg();
1104 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001105
1106 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001107 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001108 // Register saves.
1109 assert(DstReg == ARM::SP &&
1110 "Only stack pointer as a destination reg is supported");
1111
1112 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001113 // Skip src & dst reg, and pred ops.
1114 unsigned StartOp = 2 + 2;
1115 // Use all the operands.
1116 unsigned NumOffset = 0;
1117
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001118 switch (Opc) {
1119 default:
1120 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001121 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001122 case ARM::tPUSH:
1123 // Special case here: no src & dst reg, but two extra imp ops.
1124 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001125 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001126 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001127 case ARM::VSTMDDB_UPD:
1128 assert(SrcReg == ARM::SP &&
1129 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001130 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovad62e922012-08-04 13:25:58 +00001131 i != NumOps; ++i) {
1132 const MachineOperand &MO = MI->getOperand(i);
1133 // Actually, there should never be any impdef stuff here. Skip it
1134 // temporary to workaround PR11902.
1135 if (MO.isImplicit())
1136 continue;
1137 RegList.push_back(MO.getReg());
1138 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001139 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001140 case ARM::STR_PRE_IMM:
1141 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001142 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001143 assert(MI->getOperand(2).getReg() == ARM::SP &&
1144 "Only stack pointer as a source reg is supported");
1145 RegList.push_back(SrcReg);
1146 break;
1147 }
1148 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1149 } else {
1150 // Changes of stack / frame pointer.
1151 if (SrcReg == ARM::SP) {
1152 int64_t Offset = 0;
1153 switch (Opc) {
1154 default:
1155 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001156 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001157 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001158 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001159 Offset = 0;
1160 break;
1161 case ARM::ADDri:
1162 Offset = -MI->getOperand(2).getImm();
1163 break;
1164 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001165 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001166 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001167 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001168 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001169 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001170 break;
1171 case ARM::tADDspi:
1172 case ARM::tADDrSPi:
1173 Offset = -MI->getOperand(2).getImm()*4;
1174 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001175 case ARM::tLDRpci: {
1176 // Grab the constpool index and check, whether it corresponds to
1177 // original or cloned constpool entry.
1178 unsigned CPI = MI->getOperand(1).getIndex();
1179 const MachineConstantPool *MCP = MF.getConstantPool();
1180 if (CPI >= MCP->getConstants().size())
1181 CPI = AFI.getOriginalCPIdx(CPI);
1182 assert(CPI != -1U && "Invalid constpool index");
1183
1184 // Derive the actual offset.
1185 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1186 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1187 // FIXME: Check for user, it should be "add" instruction!
1188 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001189 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001190 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001191 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001192
1193 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001194 // Set-up of the frame pointer. Positive values correspond to "add"
1195 // instruction.
1196 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001197 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001198 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001199 // instruction.
1200 OutStreamer.EmitPad(Offset);
1201 } else {
1202 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001203 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001204 }
1205 } else if (DstReg == ARM::SP) {
1206 // FIXME: .movsp goes here
1207 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001208 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001209 }
1210 else {
1211 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001212 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001213 }
1214 }
1215}
1216
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001217extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001218
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001219// Simple pseudo-instructions have their lowering (with expansion to real
1220// instructions) auto-generated.
1221#include "ARMGenMCPseudoLowering.inc"
1222
Jim Grosbachb454cda2010-09-29 15:23:40 +00001223void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach3e965312012-05-18 19:12:01 +00001224 // If we just ended a constant pool, mark it as such.
1225 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1226 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1227 InConstantPool = false;
1228 }
Owen Anderson2fec6c52011-10-04 23:26:17 +00001229
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001230 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001231 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001232 EmitUnwindingInstruction(MI);
1233
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001234 // Do any auto-generated pseudo lowerings.
1235 if (emitPseudoExpansionLowering(OutStreamer, MI))
1236 return;
1237
Andrew Trick3be654f2011-09-21 02:20:46 +00001238 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1239 "Pseudo flag setting opcode should be expanded early");
1240
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001241 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001242 unsigned Opc = MI->getOpcode();
1243 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001244 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikie0187e7a2013-06-16 20:34:27 +00001245 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach40edf732010-12-14 21:10:47 +00001246 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001247 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001248 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001249 // FIXME: Need to also handle globals and externals
Benjamin Kramer391271f2012-11-26 13:34:22 +00001250 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Benjamin Kramered9e4422012-11-26 18:05:52 +00001251 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1252 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer391271f2012-11-26 13:34:22 +00001253 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1254 : ARM::ADR))
1255 .addReg(MI->getOperand(0).getReg())
1256 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1257 // Add predicate operands.
1258 .addImm(MI->getOperand(2).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001259 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdff84b02010-12-02 00:28:45 +00001260 return;
1261 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001262 case ARM::LEApcrelJT:
1263 case ARM::tLEApcrelJT:
1264 case ARM::t2LEApcrelJT: {
Benjamin Kramer391271f2012-11-26 13:34:22 +00001265 MCSymbol *JTIPICSymbol =
1266 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1267 MI->getOperand(2).getImm());
Benjamin Kramered9e4422012-11-26 18:05:52 +00001268 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1269 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer391271f2012-11-26 13:34:22 +00001270 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1271 : ARM::ADR))
1272 .addReg(MI->getOperand(0).getReg())
1273 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1274 // Add predicate operands.
1275 .addImm(MI->getOperand(3).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001276 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001277 return;
1278 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001279 // Darwin call instructions are just normal call instructions with different
1280 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001281 case ARM::BX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001282 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001283 .addReg(ARM::LR)
1284 .addReg(ARM::PC)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001285 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001286 .addImm(ARMCC::AL)
1287 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001288 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001289 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001290
Benjamin Kramered9e4422012-11-26 18:05:52 +00001291 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
1292 .addReg(MI->getOperand(0).getReg()));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001293 return;
1294 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001295 case ARM::tBX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001296 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001297 .addReg(ARM::LR)
1298 .addReg(ARM::PC)
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001299 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001300 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001301 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001302
Benjamin Kramered9e4422012-11-26 18:05:52 +00001303 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001304 .addReg(MI->getOperand(0).getReg())
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001305 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001306 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001307 .addReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001308 return;
1309 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001310 case ARM::BMOVPCRX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001311 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001312 .addReg(ARM::LR)
1313 .addReg(ARM::PC)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001314 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001315 .addImm(ARMCC::AL)
1316 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001317 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001318 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001319
Benjamin Kramered9e4422012-11-26 18:05:52 +00001320 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001321 .addReg(ARM::PC)
Benjamin Kramer133c0d32013-03-15 17:27:39 +00001322 .addReg(MI->getOperand(0).getReg())
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001323 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001324 .addImm(ARMCC::AL)
1325 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001326 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001327 .addReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001328 return;
1329 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001330 case ARM::BMOVPCB_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001331 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001332 .addReg(ARM::LR)
1333 .addReg(ARM::PC)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001334 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001335 .addImm(ARMCC::AL)
1336 .addReg(0)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001337 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001338 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001339
1340 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1341 MCSymbol *GVSym = Mang->getSymbol(GV);
1342 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Benjamin Kramered9e4422012-11-26 18:05:52 +00001343 OutStreamer.EmitInstruction(MCInstBuilder(ARM::Bcc)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001344 .addExpr(GVSymExpr)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001345 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001346 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001347 .addReg(0));
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001348 return;
1349 }
Evan Cheng53519f02011-01-21 18:55:51 +00001350 case ARM::MOVi16_ga_pcrel:
1351 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001352 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001353 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001354 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1355
Evan Cheng53519f02011-01-21 18:55:51 +00001356 unsigned TF = MI->getOperand(1).getTargetFlags();
1357 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001358 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1359 MCSymbol *GVSym = GetARMGVSymbol(GV);
1360 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001361 if (isPIC) {
1362 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1363 getFunctionNumber(),
1364 MI->getOperand(2).getImm(), OutContext);
1365 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1366 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1367 const MCExpr *PCRelExpr =
1368 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1369 MCBinaryExpr::CreateAdd(LabelSymExpr,
1370 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001371 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001372 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1373 } else {
1374 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1375 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1376 }
1377
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001378 // Add predicate operands.
1379 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1380 TmpInst.addOperand(MCOperand::CreateReg(0));
1381 // Add 's' bit operand (always reg0 for this)
1382 TmpInst.addOperand(MCOperand::CreateReg(0));
1383 OutStreamer.EmitInstruction(TmpInst);
1384 return;
1385 }
Evan Cheng53519f02011-01-21 18:55:51 +00001386 case ARM::MOVTi16_ga_pcrel:
1387 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001388 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001389 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1390 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001391 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1392 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1393
Evan Cheng53519f02011-01-21 18:55:51 +00001394 unsigned TF = MI->getOperand(2).getTargetFlags();
1395 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001396 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1397 MCSymbol *GVSym = GetARMGVSymbol(GV);
1398 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001399 if (isPIC) {
1400 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1401 getFunctionNumber(),
1402 MI->getOperand(3).getImm(), OutContext);
1403 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1404 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1405 const MCExpr *PCRelExpr =
1406 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1407 MCBinaryExpr::CreateAdd(LabelSymExpr,
1408 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001409 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001410 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1411 } else {
1412 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1413 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1414 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001415 // Add predicate operands.
1416 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1417 TmpInst.addOperand(MCOperand::CreateReg(0));
1418 // Add 's' bit operand (always reg0 for this)
1419 TmpInst.addOperand(MCOperand::CreateReg(0));
1420 OutStreamer.EmitInstruction(TmpInst);
1421 return;
1422 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001423 case ARM::tPICADD: {
1424 // This is a pseudo op for a label + instruction sequence, which looks like:
1425 // LPC0:
1426 // add r0, pc
1427 // This adds the address of LPC0 to r0.
1428
1429 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001430 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1431 getFunctionNumber(), MI->getOperand(2).getImm(),
1432 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001433
1434 // Form and emit the add.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001435 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001436 .addReg(MI->getOperand(0).getReg())
1437 .addReg(MI->getOperand(0).getReg())
1438 .addReg(ARM::PC)
1439 // Add predicate operands.
1440 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001441 .addReg(0));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001442 return;
1443 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001444 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001445 // This is a pseudo op for a label + instruction sequence, which looks like:
1446 // LPC0:
1447 // add r0, pc, r0
1448 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001449
Chris Lattner4d152222009-10-19 22:23:04 +00001450 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001451 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1452 getFunctionNumber(), MI->getOperand(2).getImm(),
1453 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001454
Jim Grosbachf3f09522010-09-14 21:05:34 +00001455 // Form and emit the add.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001456 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001457 .addReg(MI->getOperand(0).getReg())
1458 .addReg(ARM::PC)
1459 .addReg(MI->getOperand(1).getReg())
1460 // Add predicate operands.
1461 .addImm(MI->getOperand(3).getImm())
1462 .addReg(MI->getOperand(4).getReg())
1463 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001464 .addReg(0));
Chris Lattner4d152222009-10-19 22:23:04 +00001465 return;
1466 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001467 case ARM::PICSTR:
1468 case ARM::PICSTRB:
1469 case ARM::PICSTRH:
1470 case ARM::PICLDR:
1471 case ARM::PICLDRB:
1472 case ARM::PICLDRH:
1473 case ARM::PICLDRSB:
1474 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001475 // This is a pseudo op for a label + instruction sequence, which looks like:
1476 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001477 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001478 // The LCP0 label is referenced by a constant pool entry in order to get
1479 // a PC-relative address at the ldr instruction.
1480
1481 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001482 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1483 getFunctionNumber(), MI->getOperand(2).getImm(),
1484 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001485
1486 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001487 unsigned Opcode;
1488 switch (MI->getOpcode()) {
1489 default:
1490 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001491 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1492 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001493 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001494 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001495 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001496 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1497 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1498 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1499 }
Benjamin Kramered9e4422012-11-26 18:05:52 +00001500 OutStreamer.EmitInstruction(MCInstBuilder(Opcode)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001501 .addReg(MI->getOperand(0).getReg())
1502 .addReg(ARM::PC)
1503 .addReg(MI->getOperand(1).getReg())
1504 .addImm(0)
1505 // Add predicate operands.
1506 .addImm(MI->getOperand(3).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001507 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001508
1509 return;
1510 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001511 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001512 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1513 /// in the function. The first operand is the ID# for this instruction, the
1514 /// second is the index into the MachineConstantPool that this is, the third
1515 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001516 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001517 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1518 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1519
Jim Grosbach3e965312012-05-18 19:12:01 +00001520 // If this is the first entry of the pool, mark it.
1521 if (!InConstantPool) {
1522 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1523 InConstantPool = true;
1524 }
1525
Chris Lattner1b46f432010-01-23 07:00:21 +00001526 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001527
1528 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1529 if (MCPE.isMachineConstantPoolEntry())
1530 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1531 else
1532 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001533 return;
1534 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001535 case ARM::t2BR_JT: {
1536 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001537 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001538 .addReg(ARM::PC)
1539 .addReg(MI->getOperand(0).getReg())
1540 // Add predicate operands.
1541 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001542 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001543
Jim Grosbach5ca66692010-11-29 22:37:40 +00001544 // Output the data for the jump table itself
1545 EmitJump2Table(MI);
1546 return;
1547 }
1548 case ARM::t2TBB_JT: {
1549 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001550 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBB)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001551 .addReg(ARM::PC)
1552 .addReg(MI->getOperand(0).getReg())
1553 // Add predicate operands.
1554 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001555 .addReg(0));
Jim Grosbach5ca66692010-11-29 22:37:40 +00001556
Jim Grosbach5ca66692010-11-29 22:37:40 +00001557 // Output the data for the jump table itself
1558 EmitJump2Table(MI);
1559 // Make sure the next instruction is 2-byte aligned.
1560 EmitAlignment(1);
1561 return;
1562 }
1563 case ARM::t2TBH_JT: {
1564 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001565 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBH)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001566 .addReg(ARM::PC)
1567 .addReg(MI->getOperand(0).getReg())
1568 // Add predicate operands.
1569 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001570 .addReg(0));
Jim Grosbach5ca66692010-11-29 22:37:40 +00001571
Jim Grosbach5ca66692010-11-29 22:37:40 +00001572 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001573 EmitJump2Table(MI);
1574 return;
1575 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001576 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001577 case ARM::BR_JTr: {
1578 // Lower and emit the instruction itself, then the jump table following it.
1579 // mov pc, target
1580 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001581 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001582 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001583 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001584 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1585 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1586 // Add predicate operands.
1587 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1588 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001589 // Add 's' bit operand (always reg0 for this)
1590 if (Opc == ARM::MOVr)
1591 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001592 OutStreamer.EmitInstruction(TmpInst);
1593
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001594 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001595 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001596 EmitAlignment(2);
1597
Jim Grosbach2dc77682010-11-29 18:37:44 +00001598 // Output the data for the jump table itself
1599 EmitJumpTable(MI);
1600 return;
1601 }
1602 case ARM::BR_JTm: {
1603 // Lower and emit the instruction itself, then the jump table following it.
1604 // ldr pc, target
1605 MCInst TmpInst;
1606 if (MI->getOperand(1).getReg() == 0) {
1607 // literal offset
1608 TmpInst.setOpcode(ARM::LDRi12);
1609 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1610 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1611 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1612 } else {
1613 TmpInst.setOpcode(ARM::LDRrs);
1614 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1615 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1616 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1617 TmpInst.addOperand(MCOperand::CreateImm(0));
1618 }
1619 // Add predicate operands.
1620 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1621 TmpInst.addOperand(MCOperand::CreateReg(0));
1622 OutStreamer.EmitInstruction(TmpInst);
1623
1624 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001625 EmitJumpTable(MI);
1626 return;
1627 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001628 case ARM::BR_JTadd: {
1629 // Lower and emit the instruction itself, then the jump table following it.
1630 // add pc, target, idx
Benjamin Kramered9e4422012-11-26 18:05:52 +00001631 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001632 .addReg(ARM::PC)
1633 .addReg(MI->getOperand(0).getReg())
1634 .addReg(MI->getOperand(1).getReg())
1635 // Add predicate operands.
1636 .addImm(ARMCC::AL)
1637 .addReg(0)
1638 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001639 .addReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001640
1641 // Output the data for the jump table itself
1642 EmitJumpTable(MI);
1643 return;
1644 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001645 case ARM::TRAP: {
1646 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1647 // FIXME: Remove this special case when they do.
1648 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001649 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001650 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001651 OutStreamer.AddComment("trap");
1652 OutStreamer.EmitIntValue(Val, 4);
1653 return;
1654 }
1655 break;
1656 }
Eli Bendersky0f156af2013-01-30 16:30:19 +00001657 case ARM::TRAPNaCl: {
1658 //.long 0xe7fedef0 @ trap
1659 uint32_t Val = 0xe7fedef0UL;
1660 OutStreamer.AddComment("trap");
1661 OutStreamer.EmitIntValue(Val, 4);
1662 return;
1663 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001664 case ARM::tTRAP: {
1665 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1666 // FIXME: Remove this special case when they do.
1667 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001668 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001669 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001670 OutStreamer.AddComment("trap");
1671 OutStreamer.EmitIntValue(Val, 2);
1672 return;
1673 }
1674 break;
1675 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001676 case ARM::t2Int_eh_sjlj_setjmp:
1677 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001678 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001679 // Two incoming args: GPR:$src, GPR:$val
1680 // mov $val, pc
1681 // adds $val, #7
1682 // str $val, [$src, #4]
1683 // movs r0, #0
1684 // b 1f
1685 // movs r0, #1
1686 // 1:
1687 unsigned SrcReg = MI->getOperand(0).getReg();
1688 unsigned ValReg = MI->getOperand(1).getReg();
1689 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer391271f2012-11-26 13:34:22 +00001690 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001691 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001692 .addReg(ValReg)
1693 .addReg(ARM::PC)
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001694 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001695 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001696 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001697
Benjamin Kramered9e4422012-11-26 18:05:52 +00001698 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDi3)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001699 .addReg(ValReg)
Jim Grosbach433a5782010-09-24 20:47:58 +00001700 // 's' bit operand
Benjamin Kramer391271f2012-11-26 13:34:22 +00001701 .addReg(ARM::CPSR)
1702 .addReg(ValReg)
1703 .addImm(7)
Jim Grosbach433a5782010-09-24 20:47:58 +00001704 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001705 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001706 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001707
Benjamin Kramered9e4422012-11-26 18:05:52 +00001708 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tSTRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001709 .addReg(ValReg)
1710 .addReg(SrcReg)
Jim Grosbach433a5782010-09-24 20:47:58 +00001711 // The offset immediate is #4. The operand value is scaled by 4 for the
1712 // tSTR instruction.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001713 .addImm(1)
Jim Grosbach433a5782010-09-24 20:47:58 +00001714 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001715 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001716 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001717
Benjamin Kramered9e4422012-11-26 18:05:52 +00001718 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001719 .addReg(ARM::R0)
1720 .addReg(ARM::CPSR)
1721 .addImm(0)
Jim Grosbach433a5782010-09-24 20:47:58 +00001722 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001723 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001724 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001725
1726 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
Benjamin Kramered9e4422012-11-26 18:05:52 +00001727 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tB)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001728 .addExpr(SymbolExpr)
1729 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001730 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001731
1732 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001733 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001734 .addReg(ARM::R0)
1735 .addReg(ARM::CPSR)
1736 .addImm(1)
Jim Grosbach433a5782010-09-24 20:47:58 +00001737 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001738 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001739 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001740
Jim Grosbach433a5782010-09-24 20:47:58 +00001741 OutStreamer.EmitLabel(Label);
1742 return;
1743 }
1744
Jim Grosbach45390082010-09-23 23:33:56 +00001745 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001746 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001747 // Two incoming args: GPR:$src, GPR:$val
1748 // add $val, pc, #8
1749 // str $val, [$src, #+4]
1750 // mov r0, #0
1751 // add pc, pc, #0
1752 // mov r0, #1
1753 unsigned SrcReg = MI->getOperand(0).getReg();
1754 unsigned ValReg = MI->getOperand(1).getReg();
1755
Benjamin Kramer391271f2012-11-26 13:34:22 +00001756 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001757 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001758 .addReg(ValReg)
1759 .addReg(ARM::PC)
1760 .addImm(8)
Jim Grosbach45390082010-09-23 23:33:56 +00001761 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001762 .addImm(ARMCC::AL)
1763 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001764 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001765 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001766
Benjamin Kramered9e4422012-11-26 18:05:52 +00001767 OutStreamer.EmitInstruction(MCInstBuilder(ARM::STRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001768 .addReg(ValReg)
1769 .addReg(SrcReg)
1770 .addImm(4)
Jim Grosbach45390082010-09-23 23:33:56 +00001771 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001772 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001773 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001774
Benjamin Kramered9e4422012-11-26 18:05:52 +00001775 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001776 .addReg(ARM::R0)
1777 .addImm(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001778 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001779 .addImm(ARMCC::AL)
1780 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001781 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001782 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001783
Benjamin Kramered9e4422012-11-26 18:05:52 +00001784 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001785 .addReg(ARM::PC)
1786 .addReg(ARM::PC)
1787 .addImm(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001788 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001789 .addImm(ARMCC::AL)
1790 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001791 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001792 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001793
1794 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001795 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001796 .addReg(ARM::R0)
1797 .addImm(1)
Jim Grosbach45390082010-09-23 23:33:56 +00001798 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001799 .addImm(ARMCC::AL)
1800 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001801 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001802 .addReg(0));
Jim Grosbach45390082010-09-23 23:33:56 +00001803 return;
1804 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001805 case ARM::Int_eh_sjlj_longjmp: {
1806 // ldr sp, [$src, #8]
1807 // ldr $scratch, [$src, #4]
1808 // ldr r7, [$src]
1809 // bx $scratch
1810 unsigned SrcReg = MI->getOperand(0).getReg();
1811 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramered9e4422012-11-26 18:05:52 +00001812 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001813 .addReg(ARM::SP)
1814 .addReg(SrcReg)
1815 .addImm(8)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001816 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001817 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001818 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001819
Benjamin Kramered9e4422012-11-26 18:05:52 +00001820 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001821 .addReg(ScratchReg)
1822 .addReg(SrcReg)
1823 .addImm(4)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001824 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001825 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001826 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001827
Benjamin Kramered9e4422012-11-26 18:05:52 +00001828 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001829 .addReg(ARM::R7)
1830 .addReg(SrcReg)
1831 .addImm(0)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001832 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001833 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001834 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001835
Benjamin Kramered9e4422012-11-26 18:05:52 +00001836 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001837 .addReg(ScratchReg)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001838 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001839 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001840 .addReg(0));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001841 return;
1842 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001843 case ARM::tInt_eh_sjlj_longjmp: {
1844 // ldr $scratch, [$src, #8]
1845 // mov sp, $scratch
1846 // ldr $scratch, [$src, #4]
1847 // ldr r7, [$src]
1848 // bx $scratch
1849 unsigned SrcReg = MI->getOperand(0).getReg();
1850 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramered9e4422012-11-26 18:05:52 +00001851 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001852 .addReg(ScratchReg)
1853 .addReg(SrcReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001854 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001855 // tLDR instruction.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001856 .addImm(2)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001857 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001858 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001859 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001860
Benjamin Kramered9e4422012-11-26 18:05:52 +00001861 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001862 .addReg(ARM::SP)
1863 .addReg(ScratchReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001864 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001865 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001866 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001867
Benjamin Kramered9e4422012-11-26 18:05:52 +00001868 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001869 .addReg(ScratchReg)
1870 .addReg(SrcReg)
1871 .addImm(1)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001872 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001873 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001874 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001875
Benjamin Kramered9e4422012-11-26 18:05:52 +00001876 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001877 .addReg(ARM::R7)
1878 .addReg(SrcReg)
1879 .addImm(0)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001880 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001881 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001882 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001883
Benjamin Kramered9e4422012-11-26 18:05:52 +00001884 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001885 .addReg(ScratchReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001886 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001887 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001888 .addReg(0));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001889 return;
1890 }
Chris Lattner97f06932009-10-19 20:20:46 +00001891 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001892
Chris Lattner97f06932009-10-19 20:20:46 +00001893 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001894 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001895
Chris Lattner850d2e22010-02-03 01:16:28 +00001896 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001897}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001898
1899//===----------------------------------------------------------------------===//
1900// Target Registry Stuff
1901//===----------------------------------------------------------------------===//
1902
Daniel Dunbar2685a292009-10-20 05:15:36 +00001903// Force static initialization.
1904extern "C" void LLVMInitializeARMAsmPrinter() {
1905 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1906 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001907}