blob: 741df7e9d4a3ccd995770370d9f4628f59e56c36 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilson9f6c4c12010-02-18 06:05:53 +000096def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
97 SDTCisSameAs<0, 2>]>;
98def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
99def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
100
Bob Wilsoncba270d2010-07-13 21:16:48 +0000101def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
102 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000103 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000104 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
105 return (EltBits == 32 && EltVal == 0);
106}]>;
107
108def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
109 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000110 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000111 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
112 return (EltBits == 8 && EltVal == 0xff);
113}]>;
114
Bob Wilson5bafff32009-06-22 23:27:02 +0000115//===----------------------------------------------------------------------===//
116// NEON operand definitions
117//===----------------------------------------------------------------------===//
118
Bob Wilson1a913ed2010-06-11 21:34:50 +0000119def nModImm : Operand<i32> {
120 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000121}
122
Bob Wilson5bafff32009-06-22 23:27:02 +0000123//===----------------------------------------------------------------------===//
124// NEON load / store instructions
125//===----------------------------------------------------------------------===//
126
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000127// Use vldmia to load a Q register as a D register pair.
128// This is equivalent to VLDMD except that it has a Q register operand
129// instead of a pair of D registers.
130def VLDMQ
Bob Wilsond4bfd542010-08-27 23:18:17 +0000131 : AXDI5<(outs QPR:$dst), (ins addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000132 IndexModeNone, IIC_fpLoadm,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000133 "vldm${addr:submode}${p}\t$addr, ${dst:dregpair}", "",
134 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000135
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000136let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng69b9f982010-05-13 01:12:06 +0000137// Use vld1 to load a Q register as a D register pair.
138// This alternative to VLDMQ allows an alignment to be specified.
139// This is equivalent to VLD1q64 except that it has a Q register operand.
140def VLD1q
141 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
142 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000143} // mayLoad = 1, neverHasSideEffects = 1
Bob Wilson621f1952010-03-23 05:25:43 +0000144
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000145// Use vstmia to store a Q register as a D register pair.
146// This is equivalent to VSTMD except that it has a Q register operand
147// instead of a pair of D registers.
148def VSTMQ
Bob Wilsond4bfd542010-08-27 23:18:17 +0000149 : AXDI5<(outs), (ins QPR:$src, addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000150 IndexModeNone, IIC_fpStorem,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000151 "vstm${addr:submode}${p}\t$addr, ${src:dregpair}", "",
152 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000154let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng69b9f982010-05-13 01:12:06 +0000155// Use vst1 to store a Q register as a D register pair.
156// This alternative to VSTMQ allows an alignment to be specified.
157// This is equivalent to VST1q64 except that it has a Q register operand.
158def VST1q
159 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
160 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000161} // mayStore = 1, neverHasSideEffects = 1
Bob Wilson11d98992010-03-23 06:20:33 +0000162
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000163let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
168 (ins addrmode6:$addr), IIC_VLD1,
169 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
170class VLD1Q<bits<4> op7_4, string Dt>
171 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
172 (ins addrmode6:$addr), IIC_VLD1,
173 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000174
Bob Wilson621f1952010-03-23 05:25:43 +0000175def VLD1d8 : VLD1D<0b0000, "8">;
176def VLD1d16 : VLD1D<0b0100, "16">;
177def VLD1d32 : VLD1D<0b1000, "32">;
178def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000179
Bob Wilson621f1952010-03-23 05:25:43 +0000180def VLD1q8 : VLD1Q<0b0000, "8">;
181def VLD1q16 : VLD1Q<0b0100, "16">;
182def VLD1q32 : VLD1Q<0b1000, "32">;
183def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000184
185// ...with address register writeback:
186class VLD1DWB<bits<4> op7_4, string Dt>
187 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000188 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
189 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000190 "$addr.addr = $wb", []>;
191class VLD1QWB<bits<4> op7_4, string Dt>
192 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000193 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
194 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000195 "$addr.addr = $wb", []>;
196
197def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
198def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
199def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
200def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
201
202def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
203def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
204def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
205def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000206
Bob Wilson052ba452010-03-22 18:22:06 +0000207// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000208class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000209 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000210 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000211 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000212class VLD1D3WB<bits<4> op7_4, string Dt>
213 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000214 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000215 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000216
217def VLD1d8T : VLD1D3<0b0000, "8">;
218def VLD1d16T : VLD1D3<0b0100, "16">;
219def VLD1d32T : VLD1D3<0b1000, "32">;
220def VLD1d64T : VLD1D3<0b1100, "64">;
221
222def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
223def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
224def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000225def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000226
227// ...with 4 registers (some of these are only for the disassembler):
228class VLD1D4<bits<4> op7_4, string Dt>
229 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
230 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
231 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000232class VLD1D4WB<bits<4> op7_4, string Dt>
233 : NLdSt<0,0b10,0b0010,op7_4,
234 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000235 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
236 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000237 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000238
Bob Wilson052ba452010-03-22 18:22:06 +0000239def VLD1d8Q : VLD1D4<0b0000, "8">;
240def VLD1d16Q : VLD1D4<0b0100, "16">;
241def VLD1d32Q : VLD1D4<0b1000, "32">;
242def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000243
244def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
245def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
246def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000247def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000248
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000249// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000250class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
251 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000252 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000253 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
254class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000255 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000256 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000257 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000258 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000259
Bob Wilson00bf1d92010-03-20 18:14:26 +0000260def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
261def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
262def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000263
Bob Wilson95808322010-03-18 20:18:39 +0000264def VLD2q8 : VLD2Q<0b0000, "8">;
265def VLD2q16 : VLD2Q<0b0100, "16">;
266def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000267
Bob Wilson92cb9322010-03-20 20:10:51 +0000268// ...with address register writeback:
269class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
270 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000271 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
272 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000273 "$addr.addr = $wb", []>;
274class VLD2QWB<bits<4> op7_4, string Dt>
275 : NLdSt<0, 0b10, 0b0011, op7_4,
276 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000277 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
278 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000279 "$addr.addr = $wb", []>;
280
281def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
282def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
283def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000284
285def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
286def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
287def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
288
Bob Wilson00bf1d92010-03-20 18:14:26 +0000289// ...with double-spaced registers (for disassembly only):
290def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
291def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
292def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000293def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
294def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
295def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000296
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000297// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000298class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
299 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000300 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000301 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000302
Bob Wilson00bf1d92010-03-20 18:14:26 +0000303def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
304def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
305def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000306
Bob Wilson92cb9322010-03-20 20:10:51 +0000307// ...with address register writeback:
308class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
309 : NLdSt<0, 0b10, op11_8, op7_4,
310 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000311 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
312 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000313 "$addr.addr = $wb", []>;
314
315def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
316def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
317def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000318
319// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000320def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
321def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
322def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000323def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
324def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
325def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000326
Bob Wilson92cb9322010-03-20 20:10:51 +0000327// ...alternate versions to be allocated odd register numbers:
328def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
329def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
330def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000331
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000332// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000333class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
334 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000335 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000336 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000337 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000338
Bob Wilson00bf1d92010-03-20 18:14:26 +0000339def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
340def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
341def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000342
Bob Wilson92cb9322010-03-20 20:10:51 +0000343// ...with address register writeback:
344class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
345 : NLdSt<0, 0b10, op11_8, op7_4,
346 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000347 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
348 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000349 "$addr.addr = $wb", []>;
350
351def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
352def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
353def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000354
355// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000356def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
357def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
358def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
360def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
361def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000362
Bob Wilson92cb9322010-03-20 20:10:51 +0000363// ...alternate versions to be allocated odd register numbers:
364def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
365def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
366def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000367
368// VLD1LN : Vector Load (single element to one lane)
369// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000370
Bob Wilson243fcc52009-09-01 04:26:28 +0000371// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000372class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
373 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000374 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
375 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
376 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000377
Bob Wilson39842552010-03-22 16:43:10 +0000378def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
379def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
380def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000381
Bob Wilson41315282010-03-20 20:39:53 +0000382// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000383def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
384def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000385
Bob Wilson41315282010-03-20 20:39:53 +0000386// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000387def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
388def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000389
Bob Wilsona1023642010-03-20 20:47:18 +0000390// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000391class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
392 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000393 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000394 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000395 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000396 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
397
Bob Wilson39842552010-03-22 16:43:10 +0000398def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
399def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
400def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000401
Bob Wilson39842552010-03-22 16:43:10 +0000402def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
403def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000404
Bob Wilson243fcc52009-09-01 04:26:28 +0000405// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000406class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
407 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000408 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
409 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
410 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
411 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000412
Bob Wilson39842552010-03-22 16:43:10 +0000413def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
414def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
415def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000416
Bob Wilson41315282010-03-20 20:39:53 +0000417// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000418def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
419def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000420
Bob Wilson41315282010-03-20 20:39:53 +0000421// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000422def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
423def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000424
Bob Wilsona1023642010-03-20 20:47:18 +0000425// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000426class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
427 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000428 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000429 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000430 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
431 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000432 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000433 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
434 []>;
435
Bob Wilson39842552010-03-22 16:43:10 +0000436def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
437def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
438def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000439
Bob Wilson39842552010-03-22 16:43:10 +0000440def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
441def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000442
Bob Wilson243fcc52009-09-01 04:26:28 +0000443// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000444class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
445 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000446 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
447 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
448 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000449 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000450 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000451
Bob Wilson39842552010-03-22 16:43:10 +0000452def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
453def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
454def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000455
Bob Wilson41315282010-03-20 20:39:53 +0000456// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000457def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
458def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000459
Bob Wilson41315282010-03-20 20:39:53 +0000460// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000461def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
462def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000463
Bob Wilsona1023642010-03-20 20:47:18 +0000464// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000465class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
466 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000467 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000468 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000469 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
470 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000471"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000472"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
473 []>;
474
Bob Wilson39842552010-03-22 16:43:10 +0000475def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
476def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
477def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000478
Bob Wilson39842552010-03-22 16:43:10 +0000479def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
480def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000481
Bob Wilsonb07c1712009-10-07 21:53:04 +0000482// VLD1DUP : Vector Load (single element to all lanes)
483// VLD2DUP : Vector Load (single 2-element structure to all lanes)
484// VLD3DUP : Vector Load (single 3-element structure to all lanes)
485// VLD4DUP : Vector Load (single 4-element structure to all lanes)
486// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000487} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000488
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000489let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000490
Bob Wilson709d5922010-08-25 23:27:42 +0000491// Classes for VST* pseudo-instructions with multi-register operands.
492// These are expanded to real instructions after register allocation.
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000493class VSTQPseudo
494 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), IIC_VST, "">;
495class VSTQWBPseudo
496 : PseudoNLdSt<(outs GPR:$wb),
497 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
498 "$addr.addr = $wb">;
Bob Wilson709d5922010-08-25 23:27:42 +0000499class VSTQQPseudo
500 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), IIC_VST, "">;
501class VSTQQWBPseudo
502 : PseudoNLdSt<(outs GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), IIC_VST,
504 "$addr.addr = $wb">;
505class VSTQQQQWBPseudo
506 : PseudoNLdSt<(outs GPR:$wb),
507 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VST,
508 "$addr.addr = $wb">;
509
Bob Wilson11d98992010-03-23 06:20:33 +0000510// VST1 : Vector Store (multiple single elements)
511class VST1D<bits<4> op7_4, string Dt>
512 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
513 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
514class VST1Q<bits<4> op7_4, string Dt>
515 : NLdSt<0,0b00,0b1010,op7_4, (outs),
516 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
517 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
518
519def VST1d8 : VST1D<0b0000, "8">;
520def VST1d16 : VST1D<0b0100, "16">;
521def VST1d32 : VST1D<0b1000, "32">;
522def VST1d64 : VST1D<0b1100, "64">;
523
524def VST1q8 : VST1Q<0b0000, "8">;
525def VST1q16 : VST1Q<0b0100, "16">;
526def VST1q32 : VST1Q<0b1000, "32">;
527def VST1q64 : VST1Q<0b1100, "64">;
528
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000529def VST1q8Pseudo : VSTQPseudo;
530def VST1q16Pseudo : VSTQPseudo;
531def VST1q32Pseudo : VSTQPseudo;
532def VST1q64Pseudo : VSTQPseudo;
533
Bob Wilson25eb5012010-03-20 20:54:36 +0000534// ...with address register writeback:
535class VST1DWB<bits<4> op7_4, string Dt>
536 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000537 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
538 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000539class VST1QWB<bits<4> op7_4, string Dt>
540 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000541 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
542 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000543
544def VST1d8_UPD : VST1DWB<0b0000, "8">;
545def VST1d16_UPD : VST1DWB<0b0100, "16">;
546def VST1d32_UPD : VST1DWB<0b1000, "32">;
547def VST1d64_UPD : VST1DWB<0b1100, "64">;
548
549def VST1q8_UPD : VST1QWB<0b0000, "8">;
550def VST1q16_UPD : VST1QWB<0b0100, "16">;
551def VST1q32_UPD : VST1QWB<0b1000, "32">;
552def VST1q64_UPD : VST1QWB<0b1100, "64">;
553
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000554def VST1q8Pseudo_UPD : VSTQWBPseudo;
555def VST1q16Pseudo_UPD : VSTQWBPseudo;
556def VST1q32Pseudo_UPD : VSTQWBPseudo;
557def VST1q64Pseudo_UPD : VSTQWBPseudo;
558
Bob Wilson052ba452010-03-22 18:22:06 +0000559// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000560class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000561 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000562 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000563 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000564class VST1D3WB<bits<4> op7_4, string Dt>
565 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000566 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000567 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000568 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000569 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000570
571def VST1d8T : VST1D3<0b0000, "8">;
572def VST1d16T : VST1D3<0b0100, "16">;
573def VST1d32T : VST1D3<0b1000, "32">;
574def VST1d64T : VST1D3<0b1100, "64">;
575
576def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
577def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
578def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
579def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
580
Bob Wilson01ba4612010-08-26 18:51:29 +0000581def VST1d64TPseudo : VSTQQPseudo;
582def VST1d64TPseudo_UPD : VSTQQWBPseudo;
583
Bob Wilson052ba452010-03-22 18:22:06 +0000584// ...with 4 registers (some of these are only for the disassembler):
585class VST1D4<bits<4> op7_4, string Dt>
586 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
587 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
588 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
589 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000590class VST1D4WB<bits<4> op7_4, string Dt>
591 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000592 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000593 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000594 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000595 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000596
Bob Wilson052ba452010-03-22 18:22:06 +0000597def VST1d8Q : VST1D4<0b0000, "8">;
598def VST1d16Q : VST1D4<0b0100, "16">;
599def VST1d32Q : VST1D4<0b1000, "32">;
600def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000601
602def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
603def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
604def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000605def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000606
Bob Wilson70e48b22010-08-26 05:33:30 +0000607def VST1d64QPseudo : VSTQQPseudo;
608def VST1d64QPseudo_UPD : VSTQQWBPseudo;
609
Bob Wilsonb36ec862009-08-06 18:47:44 +0000610// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000611class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
612 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
613 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
614 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000615class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000616 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000617 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000618 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000619 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000620
Bob Wilson068b18b2010-03-20 21:15:48 +0000621def VST2d8 : VST2D<0b1000, 0b0000, "8">;
622def VST2d16 : VST2D<0b1000, 0b0100, "16">;
623def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000624
Bob Wilson95808322010-03-18 20:18:39 +0000625def VST2q8 : VST2Q<0b0000, "8">;
626def VST2q16 : VST2Q<0b0100, "16">;
627def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000628
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000629def VST2d8Pseudo : VSTQPseudo;
630def VST2d16Pseudo : VSTQPseudo;
631def VST2d32Pseudo : VSTQPseudo;
632
633def VST2q8Pseudo : VSTQQPseudo;
634def VST2q16Pseudo : VSTQQPseudo;
635def VST2q32Pseudo : VSTQQPseudo;
636
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000637// ...with address register writeback:
638class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
639 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000640 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
641 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000642 "$addr.addr = $wb", []>;
643class VST2QWB<bits<4> op7_4, string Dt>
644 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000645 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000646 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000647 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000648 "$addr.addr = $wb", []>;
649
650def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
651def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
652def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000653
654def VST2q8_UPD : VST2QWB<0b0000, "8">;
655def VST2q16_UPD : VST2QWB<0b0100, "16">;
656def VST2q32_UPD : VST2QWB<0b1000, "32">;
657
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000658def VST2d8Pseudo_UPD : VSTQWBPseudo;
659def VST2d16Pseudo_UPD : VSTQWBPseudo;
660def VST2d32Pseudo_UPD : VSTQWBPseudo;
661
662def VST2q8Pseudo_UPD : VSTQQWBPseudo;
663def VST2q16Pseudo_UPD : VSTQQWBPseudo;
664def VST2q32Pseudo_UPD : VSTQQWBPseudo;
665
Bob Wilson068b18b2010-03-20 21:15:48 +0000666// ...with double-spaced registers (for disassembly only):
667def VST2b8 : VST2D<0b1001, 0b0000, "8">;
668def VST2b16 : VST2D<0b1001, 0b0100, "16">;
669def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000670def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
671def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
672def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000673
Bob Wilsonb36ec862009-08-06 18:47:44 +0000674// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000675class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
676 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000677 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000678 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000679
Bob Wilson068b18b2010-03-20 21:15:48 +0000680def VST3d8 : VST3D<0b0100, 0b0000, "8">;
681def VST3d16 : VST3D<0b0100, 0b0100, "16">;
682def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000683
Bob Wilson01ba4612010-08-26 18:51:29 +0000684def VST3d8Pseudo : VSTQQPseudo;
685def VST3d16Pseudo : VSTQQPseudo;
686def VST3d32Pseudo : VSTQQPseudo;
687
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000688// ...with address register writeback:
689class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
690 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000691 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000692 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000693 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000694 "$addr.addr = $wb", []>;
695
696def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
697def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
698def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000699
Bob Wilson01ba4612010-08-26 18:51:29 +0000700def VST3d8Pseudo_UPD : VSTQQWBPseudo;
701def VST3d16Pseudo_UPD : VSTQQWBPseudo;
702def VST3d32Pseudo_UPD : VSTQQWBPseudo;
703
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000704// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000705def VST3q8 : VST3D<0b0101, 0b0000, "8">;
706def VST3q16 : VST3D<0b0101, 0b0100, "16">;
707def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000708def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
709def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
710def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000711
Bob Wilson01ba4612010-08-26 18:51:29 +0000712def VST3q8Pseudo_UPD : VSTQQQQWBPseudo;
713def VST3q16Pseudo_UPD : VSTQQQQWBPseudo;
714def VST3q32Pseudo_UPD : VSTQQQQWBPseudo;
715
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000716// ...alternate versions to be allocated odd register numbers:
Bob Wilson01ba4612010-08-26 18:51:29 +0000717def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo;
718def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo;
719def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilson66a70632009-10-07 20:30:08 +0000720
Bob Wilsonb36ec862009-08-06 18:47:44 +0000721// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000722class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
723 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000724 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000725 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000726 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000727
Bob Wilson068b18b2010-03-20 21:15:48 +0000728def VST4d8 : VST4D<0b0000, 0b0000, "8">;
729def VST4d16 : VST4D<0b0000, 0b0100, "16">;
730def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000731
Bob Wilson709d5922010-08-25 23:27:42 +0000732def VST4d8Pseudo : VSTQQPseudo;
733def VST4d16Pseudo : VSTQQPseudo;
734def VST4d32Pseudo : VSTQQPseudo;
735
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000736// ...with address register writeback:
737class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
738 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000739 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000740 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000741 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000742 "$addr.addr = $wb", []>;
743
744def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
745def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
746def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000747
Bob Wilson709d5922010-08-25 23:27:42 +0000748def VST4d8Pseudo_UPD : VSTQQWBPseudo;
749def VST4d16Pseudo_UPD : VSTQQWBPseudo;
750def VST4d32Pseudo_UPD : VSTQQWBPseudo;
751
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000752// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000753def VST4q8 : VST4D<0b0001, 0b0000, "8">;
754def VST4q16 : VST4D<0b0001, 0b0100, "16">;
755def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000756def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
757def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
758def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000759
Bob Wilson709d5922010-08-25 23:27:42 +0000760def VST4q8Pseudo_UPD : VSTQQQQWBPseudo;
761def VST4q16Pseudo_UPD : VSTQQQQWBPseudo;
762def VST4q32Pseudo_UPD : VSTQQQQWBPseudo;
763
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000764// ...alternate versions to be allocated odd register numbers:
Bob Wilson709d5922010-08-25 23:27:42 +0000765def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo;
766def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo;
767def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000768
769// VST1LN : Vector Store (single element from one lane)
770// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000771
Bob Wilson8a3198b2009-09-01 18:51:56 +0000772// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000773class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
774 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000775 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000776 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000777 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000778
Bob Wilson39842552010-03-22 16:43:10 +0000779def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
780def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
781def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000782
Bob Wilson41315282010-03-20 20:39:53 +0000783// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000784def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
785def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000786
Bob Wilson41315282010-03-20 20:39:53 +0000787// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000788def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
789def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000790
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000791// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000792class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
793 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000794 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000795 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000796 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000797 "$addr.addr = $wb", []>;
798
Bob Wilson39842552010-03-22 16:43:10 +0000799def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
800def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
801def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000802
Bob Wilson39842552010-03-22 16:43:10 +0000803def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
804def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000805
Bob Wilson8a3198b2009-09-01 18:51:56 +0000806// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000807class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
808 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000809 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000810 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000811 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000812
Bob Wilson39842552010-03-22 16:43:10 +0000813def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
814def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
815def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000816
Bob Wilson41315282010-03-20 20:39:53 +0000817// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000818def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
819def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000820
Bob Wilson41315282010-03-20 20:39:53 +0000821// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000822def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
823def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000824
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000825// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000826class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
827 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000828 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000829 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
830 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000831 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000832 "$addr.addr = $wb", []>;
833
Bob Wilson39842552010-03-22 16:43:10 +0000834def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
835def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
836def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000837
Bob Wilson39842552010-03-22 16:43:10 +0000838def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
839def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000840
Bob Wilson8a3198b2009-09-01 18:51:56 +0000841// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000842class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
843 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000844 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000845 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000846 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000847 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000848
Bob Wilson39842552010-03-22 16:43:10 +0000849def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
850def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
851def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000852
Bob Wilson41315282010-03-20 20:39:53 +0000853// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000854def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
855def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000856
Bob Wilson41315282010-03-20 20:39:53 +0000857// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000858def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
859def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000860
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000861// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000862class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
863 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000864 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000865 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
866 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000867 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000868 "$addr.addr = $wb", []>;
869
Bob Wilson39842552010-03-22 16:43:10 +0000870def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
871def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
872def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000873
Bob Wilson39842552010-03-22 16:43:10 +0000874def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
875def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000876
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000877} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000878
Bob Wilson205a5ca2009-07-08 18:11:30 +0000879
Bob Wilson5bafff32009-06-22 23:27:02 +0000880//===----------------------------------------------------------------------===//
881// NEON pattern fragments
882//===----------------------------------------------------------------------===//
883
884// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000885def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000886 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
887 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000888}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000889def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000890 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
891 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000892}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000893def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000894 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
895 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000896}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000897def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000898 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
899 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000900}]>;
901
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000902// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000903def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000904 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
905 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000906}]>;
907
Bob Wilson5bafff32009-06-22 23:27:02 +0000908// Translate lane numbers from Q registers to D subregs.
909def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000911}]>;
912def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000914}]>;
915def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000917}]>;
918
919//===----------------------------------------------------------------------===//
920// Instruction Classes
921//===----------------------------------------------------------------------===//
922
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000923// Basic 2-register operations: single-, double- and quad-register.
924class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
925 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
926 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000927 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
928 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
929 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000930class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000931 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
932 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000933 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
934 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
935 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000936class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000937 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
938 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000939 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
940 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
941 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000942
Bob Wilson69bfbd62010-02-17 22:42:54 +0000943// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000944class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000945 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000946 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000947 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
948 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000949 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000950 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
951class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000952 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000953 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000954 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
955 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000956 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000957 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
958
959// Narrow 2-register intrinsics.
960class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
961 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000962 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000963 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000964 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000965 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000966 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
967
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000968// Long 2-register operations (currently only used for VMOVL).
969class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
970 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
971 InstrItinClass itin, string OpcodeStr, string Dt,
972 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +0000973 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000974 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000975 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000976
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000977// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000978class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000979 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000980 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000981 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000982 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000983class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000984 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000985 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000986 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000987 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000988
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000989// Basic 3-register operations: single-, double- and quad-register.
990class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
991 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
992 SDNode OpNode, bit Commutable>
993 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000994 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
995 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000996 let isCommutable = Commutable;
997}
998
Bob Wilson5bafff32009-06-22 23:27:02 +0000999class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001000 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001001 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001002 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001003 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001004 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1005 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1006 let isCommutable = Commutable;
1007}
1008// Same as N3VD but no data type.
1009class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1010 InstrItinClass itin, string OpcodeStr,
1011 ValueType ResTy, ValueType OpTy,
1012 SDNode OpNode, bit Commutable>
1013 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001014 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001015 OpcodeStr, "$dst, $src1, $src2", "",
1016 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001017 let isCommutable = Commutable;
1018}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001019
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001020class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001021 InstrItinClass itin, string OpcodeStr, string Dt,
1022 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001023 : N3V<0, 1, op21_20, op11_8, 1, 0,
1024 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1025 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1026 [(set (Ty DPR:$dst),
1027 (Ty (ShOp (Ty DPR:$src1),
1028 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001029 let isCommutable = 0;
1030}
1031class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001032 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001033 : N3V<0, 1, op21_20, op11_8, 1, 0,
1034 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1035 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1036 [(set (Ty DPR:$dst),
1037 (Ty (ShOp (Ty DPR:$src1),
1038 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001039 let isCommutable = 0;
1040}
1041
Bob Wilson5bafff32009-06-22 23:27:02 +00001042class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001043 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001044 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001045 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001046 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001047 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1048 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1049 let isCommutable = Commutable;
1050}
1051class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1052 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001053 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001054 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001055 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001056 OpcodeStr, "$dst, $src1, $src2", "",
1057 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001058 let isCommutable = Commutable;
1059}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001060class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001061 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001062 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001063 : N3V<1, 1, op21_20, op11_8, 1, 0,
1064 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1065 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1066 [(set (ResTy QPR:$dst),
1067 (ResTy (ShOp (ResTy QPR:$src1),
1068 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1069 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001070 let isCommutable = 0;
1071}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001072class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001073 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001074 : N3V<1, 1, op21_20, op11_8, 1, 0,
1075 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1076 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1077 [(set (ResTy QPR:$dst),
1078 (ResTy (ShOp (ResTy QPR:$src1),
1079 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1080 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001081 let isCommutable = 0;
1082}
Bob Wilson5bafff32009-06-22 23:27:02 +00001083
1084// Basic 3-register intrinsics, both double- and quad-register.
1085class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001086 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001087 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001088 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1089 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1090 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1091 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001092 let isCommutable = Commutable;
1093}
David Goodwin658ea602009-09-25 18:38:29 +00001094class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001095 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001096 : N3V<0, 1, op21_20, op11_8, 1, 0,
1097 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1098 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1099 [(set (Ty DPR:$dst),
1100 (Ty (IntOp (Ty DPR:$src1),
1101 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1102 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001103 let isCommutable = 0;
1104}
David Goodwin658ea602009-09-25 18:38:29 +00001105class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001106 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001107 : N3V<0, 1, op21_20, op11_8, 1, 0,
1108 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1109 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1110 [(set (Ty DPR:$dst),
1111 (Ty (IntOp (Ty DPR:$src1),
1112 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001113 let isCommutable = 0;
1114}
1115
Bob Wilson5bafff32009-06-22 23:27:02 +00001116class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001117 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001118 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001119 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1120 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1121 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1122 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001123 let isCommutable = Commutable;
1124}
David Goodwin658ea602009-09-25 18:38:29 +00001125class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001126 string OpcodeStr, string Dt,
1127 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001128 : N3V<1, 1, op21_20, op11_8, 1, 0,
1129 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1130 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1131 [(set (ResTy QPR:$dst),
1132 (ResTy (IntOp (ResTy QPR:$src1),
1133 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1134 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001135 let isCommutable = 0;
1136}
David Goodwin658ea602009-09-25 18:38:29 +00001137class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001138 string OpcodeStr, string Dt,
1139 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001140 : N3V<1, 1, op21_20, op11_8, 1, 0,
1141 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1142 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1143 [(set (ResTy QPR:$dst),
1144 (ResTy (IntOp (ResTy QPR:$src1),
1145 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1146 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001147 let isCommutable = 0;
1148}
Bob Wilson5bafff32009-06-22 23:27:02 +00001149
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001150// Multiply-Add/Sub operations: single-, double- and quad-register.
1151class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1152 InstrItinClass itin, string OpcodeStr, string Dt,
1153 ValueType Ty, SDNode MulOp, SDNode OpNode>
1154 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1155 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001156 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001157 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1158
Bob Wilson5bafff32009-06-22 23:27:02 +00001159class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001160 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001161 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001162 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001163 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001164 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001165 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1166 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001167class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001168 string OpcodeStr, string Dt,
1169 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001170 : N3V<0, 1, op21_20, op11_8, 1, 0,
1171 (outs DPR:$dst),
1172 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1173 NVMulSLFrm, itin,
1174 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1175 [(set (Ty DPR:$dst),
1176 (Ty (ShOp (Ty DPR:$src1),
1177 (Ty (MulOp DPR:$src2,
1178 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1179 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001180class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001181 string OpcodeStr, string Dt,
1182 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001183 : N3V<0, 1, op21_20, op11_8, 1, 0,
1184 (outs DPR:$dst),
1185 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1186 NVMulSLFrm, itin,
1187 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1188 [(set (Ty DPR:$dst),
1189 (Ty (ShOp (Ty DPR:$src1),
1190 (Ty (MulOp DPR:$src2,
1191 (Ty (NEONvduplane (Ty DPR_8:$src3),
1192 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001193
Bob Wilson5bafff32009-06-22 23:27:02 +00001194class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001195 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001196 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001197 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001198 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001199 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001200 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1201 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001202class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001203 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001204 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001205 : N3V<1, 1, op21_20, op11_8, 1, 0,
1206 (outs QPR:$dst),
1207 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1208 NVMulSLFrm, itin,
1209 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1210 [(set (ResTy QPR:$dst),
1211 (ResTy (ShOp (ResTy QPR:$src1),
1212 (ResTy (MulOp QPR:$src2,
1213 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1214 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001215class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001216 string OpcodeStr, string Dt,
1217 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001218 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001219 : N3V<1, 1, op21_20, op11_8, 1, 0,
1220 (outs QPR:$dst),
1221 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1222 NVMulSLFrm, itin,
1223 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1224 [(set (ResTy QPR:$dst),
1225 (ResTy (ShOp (ResTy QPR:$src1),
1226 (ResTy (MulOp QPR:$src2,
1227 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1228 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001229
1230// Neon 3-argument intrinsics, both double- and quad-register.
1231// The destination register is also used as the first source operand register.
1232class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001233 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001234 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001235 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001236 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001237 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001238 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1239 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1240class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001241 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001242 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001243 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001244 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001245 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001246 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1247 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1248
1249// Neon Long 3-argument intrinsic. The destination register is
1250// a quad-register and is also used as the first source operand register.
1251class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001252 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001253 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001254 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001255 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001256 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001257 [(set QPR:$dst,
1258 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001259class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001260 string OpcodeStr, string Dt,
1261 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001262 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1263 (outs QPR:$dst),
1264 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1265 NVMulSLFrm, itin,
1266 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1267 [(set (ResTy QPR:$dst),
1268 (ResTy (IntOp (ResTy QPR:$src1),
1269 (OpTy DPR:$src2),
1270 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1271 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001272class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1273 InstrItinClass itin, string OpcodeStr, string Dt,
1274 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001275 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1276 (outs QPR:$dst),
1277 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1278 NVMulSLFrm, itin,
1279 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1280 [(set (ResTy QPR:$dst),
1281 (ResTy (IntOp (ResTy QPR:$src1),
1282 (OpTy DPR:$src2),
1283 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1284 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001285
Bob Wilson5bafff32009-06-22 23:27:02 +00001286// Narrowing 3-register intrinsics.
1287class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001288 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001289 Intrinsic IntOp, bit Commutable>
1290 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001291 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001292 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001293 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1294 let isCommutable = Commutable;
1295}
1296
Bob Wilson04d6c282010-08-29 05:57:34 +00001297// Long 3-register operations.
1298class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1299 InstrItinClass itin, string OpcodeStr, string Dt,
1300 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1301 bit Commutable>
1302 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1303 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1304 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1305 [(set QPR:$dst, (OpNode (TyQ (ExtOp (TyD DPR:$src1))),
1306 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
1307 let isCommutable = Commutable;
1308}
1309
Bob Wilson5bafff32009-06-22 23:27:02 +00001310// Long 3-register intrinsics.
1311class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001312 InstrItinClass itin, string OpcodeStr, string Dt,
1313 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001314 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001315 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001316 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001317 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1318 let isCommutable = Commutable;
1319}
David Goodwin658ea602009-09-25 18:38:29 +00001320class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001321 string OpcodeStr, string Dt,
1322 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001323 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1324 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1325 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1326 [(set (ResTy QPR:$dst),
1327 (ResTy (IntOp (OpTy DPR:$src1),
1328 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1329 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001330class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1331 InstrItinClass itin, string OpcodeStr, string Dt,
1332 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001333 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1334 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1335 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1336 [(set (ResTy QPR:$dst),
1337 (ResTy (IntOp (OpTy DPR:$src1),
1338 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1339 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001340
Bob Wilson04d6c282010-08-29 05:57:34 +00001341// Wide 3-register operations.
1342class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1343 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1344 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001345 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001346 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001347 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson04d6c282010-08-29 05:57:34 +00001348 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1349 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001350 let isCommutable = Commutable;
1351}
1352
1353// Pairwise long 2-register intrinsics, both double- and quad-register.
1354class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001355 bits<2> op17_16, bits<5> op11_7, bit op4,
1356 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001357 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1358 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001359 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001360 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1361class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001362 bits<2> op17_16, bits<5> op11_7, bit op4,
1363 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001364 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1365 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001366 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001367 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1368
1369// Pairwise long 2-register accumulate intrinsics,
1370// both double- and quad-register.
1371// The destination register is also used as the first source operand register.
1372class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001373 bits<2> op17_16, bits<5> op11_7, bit op4,
1374 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001375 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1376 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001377 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001378 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001379 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1380class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001381 bits<2> op17_16, bits<5> op11_7, bit op4,
1382 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001383 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1384 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001385 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001386 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001387 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1388
1389// Shift by immediate,
1390// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001391class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001392 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001393 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001394 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001395 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001396 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001397 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001398class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001399 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001400 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001401 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001402 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001403 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001404 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1405
Johnny Chen6c8648b2010-03-17 23:26:50 +00001406// Long shift by immediate.
1407class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1408 string OpcodeStr, string Dt,
1409 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1410 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001411 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001412 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001413 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1414 (i32 imm:$SIMM))))]>;
1415
Bob Wilson5bafff32009-06-22 23:27:02 +00001416// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001417class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001418 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001419 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001420 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001421 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001422 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001423 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1424 (i32 imm:$SIMM))))]>;
1425
1426// Shift right by immediate and accumulate,
1427// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001428class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001429 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001430 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001431 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001432 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001433 [(set DPR:$dst, (Ty (add DPR:$src1,
1434 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001435class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001436 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001437 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001438 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001439 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001440 [(set QPR:$dst, (Ty (add QPR:$src1,
1441 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1442
1443// Shift by immediate and insert,
1444// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001445class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001446 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001447 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001448 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001449 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001450 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001451class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001452 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001453 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001454 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001455 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001456 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1457
1458// Convert, with fractional bits immediate,
1459// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001460class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001461 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001462 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001463 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001464 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1465 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001466 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001467class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001468 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001469 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001470 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001471 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1472 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001473 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1474
1475//===----------------------------------------------------------------------===//
1476// Multiclasses
1477//===----------------------------------------------------------------------===//
1478
Bob Wilson916ac5b2009-10-03 04:44:16 +00001479// Abbreviations used in multiclass suffixes:
1480// Q = quarter int (8 bit) elements
1481// H = half int (16 bit) elements
1482// S = single int (32 bit) elements
1483// D = double int (64 bit) elements
1484
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001485// Neon 2-register vector operations -- for disassembly only.
1486
1487// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001488multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1489 bits<5> op11_7, bit op4, string opc, string Dt,
1490 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001491 // 64-bit vector types.
1492 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1493 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001494 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001495 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1496 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001497 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001498 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1499 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001500 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001501 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1502 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1503 opc, "f32", asm, "", []> {
1504 let Inst{10} = 1; // overwrite F = 1
1505 }
1506
1507 // 128-bit vector types.
1508 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1509 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001510 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001511 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1512 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001513 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001514 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1515 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001516 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001517 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1518 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1519 opc, "f32", asm, "", []> {
1520 let Inst{10} = 1; // overwrite F = 1
1521 }
1522}
1523
Bob Wilson5bafff32009-06-22 23:27:02 +00001524// Neon 3-register vector operations.
1525
1526// First with only element sizes of 8, 16 and 32 bits:
1527multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001528 InstrItinClass itinD16, InstrItinClass itinD32,
1529 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001530 string OpcodeStr, string Dt,
1531 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001532 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001533 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001534 OpcodeStr, !strconcat(Dt, "8"),
1535 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001536 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001537 OpcodeStr, !strconcat(Dt, "16"),
1538 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001539 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001540 OpcodeStr, !strconcat(Dt, "32"),
1541 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001542
1543 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001544 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001545 OpcodeStr, !strconcat(Dt, "8"),
1546 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001547 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001548 OpcodeStr, !strconcat(Dt, "16"),
1549 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001550 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001551 OpcodeStr, !strconcat(Dt, "32"),
1552 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001553}
1554
Evan Chengf81bf152009-11-23 21:57:23 +00001555multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1556 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1557 v4i16, ShOp>;
1558 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001559 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001560 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001561 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001562 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001563 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001564}
1565
Bob Wilson5bafff32009-06-22 23:27:02 +00001566// ....then also with element size 64 bits:
1567multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001568 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001569 string OpcodeStr, string Dt,
1570 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001571 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001572 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001573 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001574 OpcodeStr, !strconcat(Dt, "64"),
1575 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001576 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001577 OpcodeStr, !strconcat(Dt, "64"),
1578 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001579}
1580
1581
1582// Neon Narrowing 2-register vector intrinsics,
1583// source operand element sizes of 16, 32 and 64 bits:
1584multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001585 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001586 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001587 Intrinsic IntOp> {
1588 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001589 itin, OpcodeStr, !strconcat(Dt, "16"),
1590 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001591 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001592 itin, OpcodeStr, !strconcat(Dt, "32"),
1593 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001594 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001595 itin, OpcodeStr, !strconcat(Dt, "64"),
1596 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001597}
1598
1599
1600// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1601// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001602multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1603 string OpcodeStr, string Dt, SDNode OpNode> {
1604 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1605 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1606 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1607 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1608 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1609 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001610}
1611
1612
1613// Neon 3-register vector intrinsics.
1614
1615// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001616multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001617 InstrItinClass itinD16, InstrItinClass itinD32,
1618 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001619 string OpcodeStr, string Dt,
1620 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001621 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001622 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001623 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001625 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001626 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001627 v2i32, v2i32, IntOp, Commutable>;
1628
1629 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001630 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001631 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001632 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001633 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001634 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001635 v4i32, v4i32, IntOp, Commutable>;
1636}
1637
David Goodwin658ea602009-09-25 18:38:29 +00001638multiclass N3VIntSL_HS<bits<4> op11_8,
1639 InstrItinClass itinD16, InstrItinClass itinD32,
1640 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001641 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001642 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001643 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001644 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001645 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001646 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001647 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001648 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001649 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001650}
1651
Bob Wilson5bafff32009-06-22 23:27:02 +00001652// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001653multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001654 InstrItinClass itinD16, InstrItinClass itinD32,
1655 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001656 string OpcodeStr, string Dt,
1657 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001658 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001659 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001660 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001661 OpcodeStr, !strconcat(Dt, "8"),
1662 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001663 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001664 OpcodeStr, !strconcat(Dt, "8"),
1665 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001666}
1667
1668// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001669multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001670 InstrItinClass itinD16, InstrItinClass itinD32,
1671 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001672 string OpcodeStr, string Dt,
1673 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001674 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001676 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001677 OpcodeStr, !strconcat(Dt, "64"),
1678 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001679 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001680 OpcodeStr, !strconcat(Dt, "64"),
1681 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001682}
1683
Bob Wilson5bafff32009-06-22 23:27:02 +00001684// Neon Narrowing 3-register vector intrinsics,
1685// source operand element sizes of 16, 32 and 64 bits:
1686multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001687 string OpcodeStr, string Dt,
1688 Intrinsic IntOp, bit Commutable = 0> {
1689 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1690 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001691 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001692 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1693 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001694 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001695 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1696 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001697 v2i32, v2i64, IntOp, Commutable>;
1698}
1699
1700
Bob Wilson04d6c282010-08-29 05:57:34 +00001701// Neon Long 3-register vector operations.
1702
1703multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1704 InstrItinClass itin16, InstrItinClass itin32,
1705 string OpcodeStr, string Dt,
1706 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
1707 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
1708 OpcodeStr, !strconcat(Dt, "16"),
1709 v4i32, v4i16, OpNode, ExtOp, Commutable>;
1710 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
1711 OpcodeStr, !strconcat(Dt, "32"),
1712 v2i64, v2i32, OpNode, ExtOp, Commutable>;
1713 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
1714 OpcodeStr, !strconcat(Dt, "8"),
1715 v8i16, v8i8, OpNode, ExtOp, Commutable>;
1716}
1717
Bob Wilson5bafff32009-06-22 23:27:02 +00001718// Neon Long 3-register vector intrinsics.
1719
1720// First with only element sizes of 16 and 32 bits:
1721multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001722 InstrItinClass itin16, InstrItinClass itin32,
1723 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001724 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001725 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 OpcodeStr, !strconcat(Dt, "16"),
1727 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001728 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 OpcodeStr, !strconcat(Dt, "32"),
1730 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001731}
1732
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001733multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 InstrItinClass itin, string OpcodeStr, string Dt,
1735 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001736 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001738 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001740}
1741
Bob Wilson5bafff32009-06-22 23:27:02 +00001742// ....then also with element size of 8 bits:
1743multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001744 InstrItinClass itin16, InstrItinClass itin32,
1745 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001746 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001747 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001748 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001749 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001750 OpcodeStr, !strconcat(Dt, "8"),
1751 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001752}
1753
1754
1755// Neon Wide 3-register vector intrinsics,
1756// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00001757multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1758 string OpcodeStr, string Dt,
1759 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
1760 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
1761 OpcodeStr, !strconcat(Dt, "8"),
1762 v8i16, v8i8, OpNode, ExtOp, Commutable>;
1763 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
1764 OpcodeStr, !strconcat(Dt, "16"),
1765 v4i32, v4i16, OpNode, ExtOp, Commutable>;
1766 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
1767 OpcodeStr, !strconcat(Dt, "32"),
1768 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001769}
1770
1771
1772// Neon Multiply-Op vector operations,
1773// element sizes of 8, 16 and 32 bits:
1774multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001775 InstrItinClass itinD16, InstrItinClass itinD32,
1776 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001777 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001778 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001779 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001780 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001781 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001782 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001783 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001784 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001785
1786 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001787 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001788 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001789 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001790 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001791 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001792 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001793}
1794
David Goodwin658ea602009-09-25 18:38:29 +00001795multiclass N3VMulOpSL_HS<bits<4> op11_8,
1796 InstrItinClass itinD16, InstrItinClass itinD32,
1797 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001798 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001799 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001800 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001801 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001803 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001804 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1805 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001806 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001807 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1808 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001809}
Bob Wilson5bafff32009-06-22 23:27:02 +00001810
1811// Neon 3-argument intrinsics,
1812// element sizes of 8, 16 and 32 bits:
1813multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001814 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001816 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001817 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001818 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001819 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001820 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001821 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001822 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001823
1824 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001825 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001826 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001827 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001828 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001829 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001830 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001831}
1832
1833
1834// Neon Long 3-argument intrinsics.
1835
1836// First with only element sizes of 16 and 32 bits:
1837multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001838 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001839 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00001840 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001841 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00001842 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001844}
1845
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001846multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001847 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001848 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001849 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001850 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001851 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001852}
1853
Bob Wilson5bafff32009-06-22 23:27:02 +00001854// ....then also with element size of 8 bits:
1855multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001856 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001857 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00001858 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
1859 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001860 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001861}
1862
1863
1864// Neon 2-register vector intrinsics,
1865// element sizes of 8, 16 and 32 bits:
1866multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001867 bits<5> op11_7, bit op4,
1868 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001869 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001870 // 64-bit vector types.
1871 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001873 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001874 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001875 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001876 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001877
1878 // 128-bit vector types.
1879 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001880 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001881 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001882 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001883 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001884 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001885}
1886
1887
1888// Neon Pairwise long 2-register intrinsics,
1889// element sizes of 8, 16 and 32 bits:
1890multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1891 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001892 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001893 // 64-bit vector types.
1894 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001895 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001896 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001897 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001898 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001899 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001900
1901 // 128-bit vector types.
1902 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001903 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001904 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001905 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001906 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001907 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001908}
1909
1910
1911// Neon Pairwise long 2-register accumulate intrinsics,
1912// element sizes of 8, 16 and 32 bits:
1913multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1914 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001915 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001916 // 64-bit vector types.
1917 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001918 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001919 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001920 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001921 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001922 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001923
1924 // 128-bit vector types.
1925 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001926 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001927 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001928 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001929 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001930 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001931}
1932
1933
1934// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001935// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001936// element sizes of 8, 16, 32 and 64 bits:
1937multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001938 InstrItinClass itin, string OpcodeStr, string Dt,
1939 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001940 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001941 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001942 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001943 let Inst{21-19} = 0b001; // imm6 = 001xxx
1944 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001945 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001946 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001947 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1948 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001949 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001950 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001951 let Inst{21} = 0b1; // imm6 = 1xxxxx
1952 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001953 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001954 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001955 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001956
1957 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001958 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001959 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001960 let Inst{21-19} = 0b001; // imm6 = 001xxx
1961 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001962 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001963 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001964 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1965 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001966 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001967 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001968 let Inst{21} = 0b1; // imm6 = 1xxxxx
1969 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001970 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001971 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001972 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001973}
1974
Bob Wilson5bafff32009-06-22 23:27:02 +00001975// Neon Shift-Accumulate vector operations,
1976// element sizes of 8, 16, 32 and 64 bits:
1977multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001978 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001979 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001980 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001981 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001982 let Inst{21-19} = 0b001; // imm6 = 001xxx
1983 }
1984 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001985 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001986 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1987 }
1988 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001989 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001990 let Inst{21} = 0b1; // imm6 = 1xxxxx
1991 }
1992 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001993 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001994 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001995
1996 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001997 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001998 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001999 let Inst{21-19} = 0b001; // imm6 = 001xxx
2000 }
2001 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002002 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002003 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2004 }
2005 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002006 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002007 let Inst{21} = 0b1; // imm6 = 1xxxxx
2008 }
2009 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002010 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002011 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002012}
2013
2014
2015// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002016// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002017// element sizes of 8, 16, 32 and 64 bits:
2018multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002019 string OpcodeStr, SDNode ShOp,
2020 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002021 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002022 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002023 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002024 let Inst{21-19} = 0b001; // imm6 = 001xxx
2025 }
2026 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002027 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002028 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2029 }
2030 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002031 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002032 let Inst{21} = 0b1; // imm6 = 1xxxxx
2033 }
2034 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002035 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002036 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002037
2038 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002039 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002040 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002041 let Inst{21-19} = 0b001; // imm6 = 001xxx
2042 }
2043 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002044 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002045 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2046 }
2047 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002048 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002049 let Inst{21} = 0b1; // imm6 = 1xxxxx
2050 }
2051 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002052 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002053 // imm6 = xxxxxx
2054}
2055
2056// Neon Shift Long operations,
2057// element sizes of 8, 16, 32 bits:
2058multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002059 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002060 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002061 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002062 let Inst{21-19} = 0b001; // imm6 = 001xxx
2063 }
2064 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002066 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2067 }
2068 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002069 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002070 let Inst{21} = 0b1; // imm6 = 1xxxxx
2071 }
2072}
2073
2074// Neon Shift Narrow operations,
2075// element sizes of 16, 32, 64 bits:
2076multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002077 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002078 SDNode OpNode> {
2079 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002080 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002081 let Inst{21-19} = 0b001; // imm6 = 001xxx
2082 }
2083 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002084 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002085 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2086 }
2087 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002088 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002089 let Inst{21} = 0b1; // imm6 = 1xxxxx
2090 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002091}
2092
2093//===----------------------------------------------------------------------===//
2094// Instruction Definitions.
2095//===----------------------------------------------------------------------===//
2096
2097// Vector Add Operations.
2098
2099// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002100defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002101 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002102def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002103 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002104def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002105 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002106// VADDL : Vector Add Long (Q = D + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002107defm VADDLs : N3VL_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2108 "vaddl", "s", add, sext, 1>;
2109defm VADDLu : N3VL_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2110 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002111// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002112defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2113defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002114// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002115defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2116 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2117 "vhadd", "s", int_arm_neon_vhadds, 1>;
2118defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2119 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2120 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002121// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002122defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2123 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2124 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2125defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2126 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2127 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002128// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002129defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2130 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2131 "vqadd", "s", int_arm_neon_vqadds, 1>;
2132defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2133 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2134 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002135// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002136defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2137 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002138// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002139defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2140 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002141
2142// Vector Multiply Operations.
2143
2144// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002145defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002146 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002147def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2148 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2149def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2150 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002151def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002152 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002153def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002154 v4f32, v4f32, fmul, 1>;
2155defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2156def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2157def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2158 v2f32, fmul>;
2159
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002160def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2161 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2162 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2163 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002164 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002165 (SubReg_i16_lane imm:$lane)))>;
2166def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2167 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2168 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2169 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002170 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002171 (SubReg_i32_lane imm:$lane)))>;
2172def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2173 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2174 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2175 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002176 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002177 (SubReg_i32_lane imm:$lane)))>;
2178
Bob Wilson5bafff32009-06-22 23:27:02 +00002179// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002180defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002181 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002182 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002183defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2184 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002185 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002186def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002187 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2188 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002189 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2190 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002191 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002192 (SubReg_i16_lane imm:$lane)))>;
2193def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002194 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2195 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002196 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2197 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002198 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002199 (SubReg_i32_lane imm:$lane)))>;
2200
Bob Wilson5bafff32009-06-22 23:27:02 +00002201// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002202defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2203 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002204 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002205defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2206 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002207 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002208def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002209 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2210 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002211 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2212 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002213 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002214 (SubReg_i16_lane imm:$lane)))>;
2215def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002216 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2217 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002218 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2219 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002220 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002221 (SubReg_i32_lane imm:$lane)))>;
2222
Bob Wilson5bafff32009-06-22 23:27:02 +00002223// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002224defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2225 "vmull", "s", int_arm_neon_vmulls, 1>;
2226defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2227 "vmull", "u", int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002228def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002229 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002230defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002231 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002232defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002233 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002234
Bob Wilson5bafff32009-06-22 23:27:02 +00002235// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002236defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2237 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2238defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2239 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002240
2241// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2242
2243// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002244defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002245 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2246def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002247 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002248def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002249 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002250defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002251 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2252def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002253 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002254def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002255 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002256
2257def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002258 (mul (v8i16 QPR:$src2),
2259 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2260 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002261 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002262 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002263 (SubReg_i16_lane imm:$lane)))>;
2264
2265def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002266 (mul (v4i32 QPR:$src2),
2267 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2268 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002269 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002270 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002271 (SubReg_i32_lane imm:$lane)))>;
2272
2273def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002274 (fmul (v4f32 QPR:$src2),
2275 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002276 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2277 (v4f32 QPR:$src2),
2278 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002279 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002280 (SubReg_i32_lane imm:$lane)))>;
2281
Bob Wilson5bafff32009-06-22 23:27:02 +00002282// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002283defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002284 "vmlal", "s", int_arm_neon_vmlals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002285defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002286 "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002287
Evan Chengf81bf152009-11-23 21:57:23 +00002288defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2289defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002290
Bob Wilson5bafff32009-06-22 23:27:02 +00002291// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002292defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002293 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002294defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002295
Bob Wilson5bafff32009-06-22 23:27:02 +00002296// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002297defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002298 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2299def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002300 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002301def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002302 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002303defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002304 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2305def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002306 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002307def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002308 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002309
2310def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002311 (mul (v8i16 QPR:$src2),
2312 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2313 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002314 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002315 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002316 (SubReg_i16_lane imm:$lane)))>;
2317
2318def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002319 (mul (v4i32 QPR:$src2),
2320 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2321 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002322 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002323 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002324 (SubReg_i32_lane imm:$lane)))>;
2325
2326def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002327 (fmul (v4f32 QPR:$src2),
2328 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2329 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002330 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002331 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002332 (SubReg_i32_lane imm:$lane)))>;
2333
Bob Wilson5bafff32009-06-22 23:27:02 +00002334// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002335defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002336 "vmlsl", "s", int_arm_neon_vmlsls>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002337defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002338 "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002339
Evan Chengf81bf152009-11-23 21:57:23 +00002340defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2341defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002342
Bob Wilson5bafff32009-06-22 23:27:02 +00002343// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002344defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002345 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002346defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002347
2348// Vector Subtract Operations.
2349
2350// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002351defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002352 "vsub", "i", sub, 0>;
2353def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002354 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002355def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002356 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002357// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002358defm VSUBLs : N3VL_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2359 "vsubl", "s", sub, sext, 0>;
2360defm VSUBLu : N3VL_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2361 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002362// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002363defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2364defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002365// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002366defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002367 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002368 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002369defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002370 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002371 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002372// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002373defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002374 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002375 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002376defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002377 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002378 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002379// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002380defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2381 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002382// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002383defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2384 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002385
2386// Vector Comparisons.
2387
2388// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002389defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2390 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002391def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002392 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002393def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002394 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002395// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002396defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002397 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002398
Bob Wilson5bafff32009-06-22 23:27:02 +00002399// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002400defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2401 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2402defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2403 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002404def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2405 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002406def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002407 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002408// For disassembly only.
2409defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2410 "$dst, $src, #0">;
2411// For disassembly only.
2412defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2413 "$dst, $src, #0">;
2414
Bob Wilson5bafff32009-06-22 23:27:02 +00002415// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002416defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2417 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2418defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2419 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002420def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002421 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002422def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002423 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002424// For disassembly only.
2425defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2426 "$dst, $src, #0">;
2427// For disassembly only.
2428defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2429 "$dst, $src, #0">;
2430
Bob Wilson5bafff32009-06-22 23:27:02 +00002431// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002432def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2433 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2434def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2435 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002436// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002437def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2438 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2439def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2440 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002441// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002442defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002443 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002444
2445// Vector Bitwise Operations.
2446
Bob Wilsoncba270d2010-07-13 21:16:48 +00002447def vnotd : PatFrag<(ops node:$in),
2448 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2449def vnotq : PatFrag<(ops node:$in),
2450 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002451
2452
Bob Wilson5bafff32009-06-22 23:27:02 +00002453// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002454def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2455 v2i32, v2i32, and, 1>;
2456def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2457 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002458
2459// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002460def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2461 v2i32, v2i32, xor, 1>;
2462def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2463 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002464
2465// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002466def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2467 v2i32, v2i32, or, 1>;
2468def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2469 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002470
2471// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002472def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002473 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2474 "vbic", "$dst, $src1, $src2", "",
2475 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002476 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002477def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002478 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2479 "vbic", "$dst, $src1, $src2", "",
2480 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002481 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002482
2483// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002484def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002485 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2486 "vorn", "$dst, $src1, $src2", "",
2487 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002488 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002489def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002490 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2491 "vorn", "$dst, $src1, $src2", "",
2492 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002493 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002494
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002495// VMVN : Vector Bitwise NOT (Immediate)
2496
2497let isReMaterializable = 1 in {
2498def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2499 (ins nModImm:$SIMM), IIC_VMOVImm,
2500 "vmvn", "i16", "$dst, $SIMM", "",
2501 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>;
2502def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2503 (ins nModImm:$SIMM), IIC_VMOVImm,
2504 "vmvn", "i16", "$dst, $SIMM", "",
2505 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>;
2506
2507def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2508 (ins nModImm:$SIMM), IIC_VMOVImm,
2509 "vmvn", "i32", "$dst, $SIMM", "",
2510 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>;
2511def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2512 (ins nModImm:$SIMM), IIC_VMOVImm,
2513 "vmvn", "i32", "$dst, $SIMM", "",
2514 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>;
2515}
2516
Bob Wilson5bafff32009-06-22 23:27:02 +00002517// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002518def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002519 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002520 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002521 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002522def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002523 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002524 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002525 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2526def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2527def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002528
2529// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002530def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002531 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2532 N3RegFrm, IIC_VCNTiD,
2533 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2534 [(set DPR:$dst,
2535 (v2i32 (or (and DPR:$src2, DPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002536 (and DPR:$src3, (vnotd DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002537def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002538 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2539 N3RegFrm, IIC_VCNTiQ,
2540 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2541 [(set QPR:$dst,
2542 (v4i32 (or (and QPR:$src2, QPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002543 (and QPR:$src3, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002544
2545// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002546// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002547def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2548 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002549 N3RegFrm, IIC_VBINiD,
2550 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002551 [/* For disassembly only; pattern left blank */]>;
2552def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2553 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002554 N3RegFrm, IIC_VBINiQ,
2555 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002556 [/* For disassembly only; pattern left blank */]>;
2557
Bob Wilson5bafff32009-06-22 23:27:02 +00002558// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002559// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002560def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2561 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002562 N3RegFrm, IIC_VBINiD,
2563 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002564 [/* For disassembly only; pattern left blank */]>;
2565def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2566 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002567 N3RegFrm, IIC_VBINiQ,
2568 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002569 [/* For disassembly only; pattern left blank */]>;
2570
2571// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002572// for equivalent operations with different register constraints; it just
2573// inserts copies.
2574
2575// Vector Absolute Differences.
2576
2577// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002578defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002579 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002580 "vabd", "s", int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002581defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002582 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002583 "vabd", "u", int_arm_neon_vabdu, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002584def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002585 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002586def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002588
2589// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002590defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002591 "vabdl", "s", int_arm_neon_vabdls, 0>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002592defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilson04d6c282010-08-29 05:57:34 +00002593 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002594
2595// VABA : Vector Absolute Difference and Accumulate
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002596defm VABAs : N3VInt3_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2597 "vaba", "s", int_arm_neon_vabas>;
2598defm VABAu : N3VInt3_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2599 "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002600
2601// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002602defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002603 "vabal", "s", int_arm_neon_vabals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002604defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002605 "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002606
2607// Vector Maximum and Minimum.
2608
2609// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002610defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002611 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002612 "vmax", "s", int_arm_neon_vmaxs, 1>;
2613defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002614 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002615 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002616def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
2617 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002618 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002619def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2620 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002621 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
2622
2623// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002624defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
2625 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2626 "vmin", "s", int_arm_neon_vmins, 1>;
2627defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
2628 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2629 "vmin", "u", int_arm_neon_vminu, 1>;
2630def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
2631 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002632 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002633def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2634 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002635 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002636
2637// Vector Pairwise Operations.
2638
2639// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002640def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2641 "vpadd", "i8",
2642 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2643def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2644 "vpadd", "i16",
2645 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2646def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2647 "vpadd", "i32",
2648 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00002649def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
2650 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002651 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652
2653// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002654defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002655 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002656defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002657 int_arm_neon_vpaddlu>;
2658
2659// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002660defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002661 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002662defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002663 int_arm_neon_vpadalu>;
2664
2665// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002666def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002667 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002668def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002669 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002670def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002671 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002672def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002673 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002674def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002675 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002676def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002677 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002678def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002679 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002680
2681// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002682def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002683 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002684def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002685 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002686def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002687 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002688def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002689 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002690def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002691 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002692def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002693 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002694def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002695 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002696
2697// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2698
2699// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002700def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002701 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002702 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002703def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002704 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002705 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002706def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002707 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002708 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002709def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002710 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002711 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002712
2713// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002714def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002715 IIC_VRECSD, "vrecps", "f32",
2716 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002717def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002718 IIC_VRECSQ, "vrecps", "f32",
2719 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002720
2721// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002722def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002723 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002724 v2i32, v2i32, int_arm_neon_vrsqrte>;
2725def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002726 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002727 v4i32, v4i32, int_arm_neon_vrsqrte>;
2728def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002729 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002730 v2f32, v2f32, int_arm_neon_vrsqrte>;
2731def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002733 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002734
2735// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002736def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002737 IIC_VRECSD, "vrsqrts", "f32",
2738 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002739def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002740 IIC_VRECSQ, "vrsqrts", "f32",
2741 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002742
2743// Vector Shifts.
2744
2745// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002746defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
2747 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2748 "vshl", "s", int_arm_neon_vshifts, 0>;
2749defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
2750 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2751 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002752// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002753defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
2754 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002755// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002756defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
2757 N2RegVShRFrm>;
2758defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
2759 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002760
2761// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002762defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2763defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002764
2765// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002766class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002767 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002768 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002769 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2770 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002771 let Inst{21-16} = op21_16;
2772}
Evan Chengf81bf152009-11-23 21:57:23 +00002773def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002774 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002775def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002776 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002777def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002778 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002779
2780// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002781defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2782 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002783
2784// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002785defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
2786 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2787 "vrshl", "s", int_arm_neon_vrshifts, 0>;
2788defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
2789 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2790 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00002792defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
2793 N2RegVShRFrm>;
2794defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
2795 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002796
2797// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002798defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002799 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002800
2801// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002802defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
2803 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2804 "vqshl", "s", int_arm_neon_vqshifts, 0>;
2805defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
2806 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2807 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002808// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002809defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
2810 N2RegVShLFrm>;
2811defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
2812 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002813// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002814defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
2815 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002816
2817// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002818defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002819 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002820defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002821 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002822
2823// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002824defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002825 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002826
2827// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002828defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
2829 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2830 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
2831defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
2832 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2833 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002834
2835// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002836defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002837 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002838defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002839 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002840
2841// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002842defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002843 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002844
2845// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002846defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2847defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002848// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002849defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2850defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002851
2852// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002853defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002854// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002855defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002856
2857// Vector Absolute and Saturating Absolute.
2858
2859// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002860defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002861 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002862 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002863def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002865 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002866def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002867 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002868 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002869
2870// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002871defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002872 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002873 int_arm_neon_vqabs>;
2874
2875// Vector Negate.
2876
Bob Wilsoncba270d2010-07-13 21:16:48 +00002877def vnegd : PatFrag<(ops node:$in),
2878 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
2879def vnegq : PatFrag<(ops node:$in),
2880 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002881
Evan Chengf81bf152009-11-23 21:57:23 +00002882class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002883 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002884 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002885 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002886class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002887 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002888 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002889 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002890
Chris Lattner0a00ed92010-03-28 08:39:10 +00002891// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00002892def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2893def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2894def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2895def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2896def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2897def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002898
2899// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002900def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002901 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002902 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002903 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2904def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002905 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002906 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002907 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2908
Bob Wilsoncba270d2010-07-13 21:16:48 +00002909def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
2910def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
2911def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
2912def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
2913def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
2914def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002915
2916// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002917defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002918 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002919 int_arm_neon_vqneg>;
2920
2921// Vector Bit Counting Operations.
2922
2923// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002924defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002925 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002926 int_arm_neon_vcls>;
2927// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002928defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002929 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002930 int_arm_neon_vclz>;
2931// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002932def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002933 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002934 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002935def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002936 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002937 v16i8, v16i8, int_arm_neon_vcnt>;
2938
Johnny Chend8836042010-02-24 20:06:07 +00002939// Vector Swap -- for disassembly only.
2940def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2941 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2942 "vswp", "$dst, $src", "", []>;
2943def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2944 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2945 "vswp", "$dst, $src", "", []>;
2946
Bob Wilson5bafff32009-06-22 23:27:02 +00002947// Vector Move Operations.
2948
2949// VMOV : Vector Move (Register)
2950
Evan Cheng020cc1b2010-05-13 00:16:46 +00002951let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00002952def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002953 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00002954def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002955 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002956
Evan Cheng22c687b2010-05-14 02:13:41 +00002957// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00002958// be expanded after register allocation is completed.
2959def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002960 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00002961
2962def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002963 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00002964} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00002965
Bob Wilson5bafff32009-06-22 23:27:02 +00002966// VMOV : Vector Move (Immediate)
2967
Evan Cheng47006be2010-05-17 21:54:50 +00002968let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00002969def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002970 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002971 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002972 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002973def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002974 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002976 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002977
Bob Wilson1a913ed2010-06-11 21:34:50 +00002978def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
2979 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002980 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002981 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002982def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
2983 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002984 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002985 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986
Bob Wilson046afdb2010-07-14 06:30:44 +00002987def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002988 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002989 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002990 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson046afdb2010-07-14 06:30:44 +00002991def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002992 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002994 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002995
2996def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002997 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002999 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003000def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003001 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003002 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003003 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003004} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003005
3006// VMOV : Vector Get Lane (move scalar to ARM core register)
3007
Johnny Chen131c4a52009-11-23 17:48:17 +00003008def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003009 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003010 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003011 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
3012 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003013def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003014 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003015 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003016 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
3017 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003018def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003019 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003020 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003021 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
3022 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003023def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003024 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003025 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003026 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
3027 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003028def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00003029 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003030 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003031 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
3032 imm:$lane))]>;
3033// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3034def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3035 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003036 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003037 (SubReg_i8_lane imm:$lane))>;
3038def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3039 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003040 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003041 (SubReg_i16_lane imm:$lane))>;
3042def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3043 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003044 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003045 (SubReg_i8_lane imm:$lane))>;
3046def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3047 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003048 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003049 (SubReg_i16_lane imm:$lane))>;
3050def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3051 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003052 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003053 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003054def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003055 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003056 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003057def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003058 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003059 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003060//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003061// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003062def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003063 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003064
3065
3066// VMOV : Vector Set Lane (move ARM core register to scalar)
3067
3068let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00003069def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003070 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003071 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003072 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
3073 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003074def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003075 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003076 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003077 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
3078 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003079def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003080 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003081 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003082 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
3083 GPR:$src2, imm:$lane))]>;
3084}
3085def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3086 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003087 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003088 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003089 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003090 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003091def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3092 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003093 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003094 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003095 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003096 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003097def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3098 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003099 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003100 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003101 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003102 (DSubReg_i32_reg imm:$lane)))>;
3103
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003104def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003105 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3106 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003107def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003108 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3109 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003110
3111//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003112// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003113def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003114 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003115
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003116def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003117 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003118def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003119 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003120def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003121 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003122
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003123def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3124 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3125def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3126 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3127def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3128 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3129
3130def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3131 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3132 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003133 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003134def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3135 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3136 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003137 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003138def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3139 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3140 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003141 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003142
Bob Wilson5bafff32009-06-22 23:27:02 +00003143// VDUP : Vector Duplicate (from ARM core register to all elements)
3144
Evan Chengf81bf152009-11-23 21:57:23 +00003145class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003146 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003147 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003148 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003149class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003150 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003151 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003152 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003153
Evan Chengf81bf152009-11-23 21:57:23 +00003154def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3155def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3156def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3157def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3158def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3159def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003160
3161def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003162 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003163 [(set DPR:$dst, (v2f32 (NEONvdup
3164 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003165def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003166 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003167 [(set QPR:$dst, (v4f32 (NEONvdup
3168 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003169
3170// VDUP : Vector Duplicate Lane (from scalar to all elements)
3171
Johnny Chene4614f72010-03-25 17:01:27 +00003172class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3173 ValueType Ty>
3174 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3175 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3176 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003177
Johnny Chene4614f72010-03-25 17:01:27 +00003178class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003179 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003180 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3181 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3182 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3183 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003184
Bob Wilson507df402009-10-21 02:15:46 +00003185// Inst{19-16} is partially specified depending on the element size.
3186
Johnny Chene4614f72010-03-25 17:01:27 +00003187def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3188def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3189def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3190def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3191def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3192def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3193def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3194def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003195
Bob Wilson0ce37102009-08-14 05:08:32 +00003196def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3197 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3198 (DSubReg_i8_reg imm:$lane))),
3199 (SubReg_i8_lane imm:$lane)))>;
3200def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3201 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3202 (DSubReg_i16_reg imm:$lane))),
3203 (SubReg_i16_lane imm:$lane)))>;
3204def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3205 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3206 (DSubReg_i32_reg imm:$lane))),
3207 (SubReg_i32_lane imm:$lane)))>;
3208def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3209 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3210 (DSubReg_i32_reg imm:$lane))),
3211 (SubReg_i32_lane imm:$lane)))>;
3212
Johnny Chenda1aea42009-11-23 21:00:43 +00003213def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3214 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003215 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003216 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003217
Johnny Chenda1aea42009-11-23 21:00:43 +00003218def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3219 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003220 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003221 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003222
Bob Wilson5bafff32009-06-22 23:27:02 +00003223// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003224defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3225 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003226// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003227defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3228 "vqmovn", "s", int_arm_neon_vqmovns>;
3229defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3230 "vqmovn", "u", int_arm_neon_vqmovnu>;
3231defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3232 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003233// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003234defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3235defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003236
3237// Vector Conversions.
3238
Johnny Chen9e088762010-03-17 17:52:21 +00003239// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003240def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3241 v2i32, v2f32, fp_to_sint>;
3242def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3243 v2i32, v2f32, fp_to_uint>;
3244def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3245 v2f32, v2i32, sint_to_fp>;
3246def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3247 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003248
Johnny Chen6c8648b2010-03-17 23:26:50 +00003249def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3250 v4i32, v4f32, fp_to_sint>;
3251def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3252 v4i32, v4f32, fp_to_uint>;
3253def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3254 v4f32, v4i32, sint_to_fp>;
3255def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3256 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003257
3258// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003259def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003260 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003261def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003262 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003263def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003264 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003265def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003266 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3267
Evan Chengf81bf152009-11-23 21:57:23 +00003268def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003269 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003270def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003271 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003272def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003273 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003274def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003275 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3276
Bob Wilsond8e17572009-08-12 22:31:50 +00003277// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003278
3279// VREV64 : Vector Reverse elements within 64-bit doublewords
3280
Evan Chengf81bf152009-11-23 21:57:23 +00003281class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003282 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003283 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003284 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003285 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003286class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003287 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003288 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003289 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003290 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003291
Evan Chengf81bf152009-11-23 21:57:23 +00003292def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3293def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3294def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3295def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003296
Evan Chengf81bf152009-11-23 21:57:23 +00003297def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3298def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3299def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3300def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003301
3302// VREV32 : Vector Reverse elements within 32-bit words
3303
Evan Chengf81bf152009-11-23 21:57:23 +00003304class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003305 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003306 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003307 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003308 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003309class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003310 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003311 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003312 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003313 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003314
Evan Chengf81bf152009-11-23 21:57:23 +00003315def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3316def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003317
Evan Chengf81bf152009-11-23 21:57:23 +00003318def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3319def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003320
3321// VREV16 : Vector Reverse elements within 16-bit halfwords
3322
Evan Chengf81bf152009-11-23 21:57:23 +00003323class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003324 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003325 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003326 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003327 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003328class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003329 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003330 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003331 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003332 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003333
Evan Chengf81bf152009-11-23 21:57:23 +00003334def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3335def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003336
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003337// Other Vector Shuffles.
3338
3339// VEXT : Vector Extract
3340
Evan Chengf81bf152009-11-23 21:57:23 +00003341class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003342 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3343 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3344 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3345 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3346 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003347
Evan Chengf81bf152009-11-23 21:57:23 +00003348class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003349 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3350 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3351 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3352 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3353 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003354
Evan Chengf81bf152009-11-23 21:57:23 +00003355def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3356def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3357def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3358def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003359
Evan Chengf81bf152009-11-23 21:57:23 +00003360def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3361def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3362def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3363def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003364
Bob Wilson64efd902009-08-08 05:53:00 +00003365// VTRN : Vector Transpose
3366
Evan Chengf81bf152009-11-23 21:57:23 +00003367def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3368def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3369def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003370
Evan Chengf81bf152009-11-23 21:57:23 +00003371def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3372def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3373def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003374
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003375// VUZP : Vector Unzip (Deinterleave)
3376
Evan Chengf81bf152009-11-23 21:57:23 +00003377def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3378def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3379def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003380
Evan Chengf81bf152009-11-23 21:57:23 +00003381def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3382def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3383def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003384
3385// VZIP : Vector Zip (Interleave)
3386
Evan Chengf81bf152009-11-23 21:57:23 +00003387def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3388def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3389def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003390
Evan Chengf81bf152009-11-23 21:57:23 +00003391def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3392def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3393def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003394
Bob Wilson114a2662009-08-12 20:51:55 +00003395// Vector Table Lookup and Table Extension.
3396
3397// VTBL : Vector Table Lookup
3398def VTBL1
3399 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003400 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003401 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003402 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003403let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003404def VTBL2
3405 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003406 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003407 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003408def VTBL3
3409 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003410 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003411 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003412def VTBL4
3413 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003414 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003415 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003416 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003417} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003418
3419// VTBX : Vector Table Extension
3420def VTBX1
3421 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003422 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003423 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003424 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3425 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003426let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003427def VTBX2
3428 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003429 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003430 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003431def VTBX3
3432 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003433 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003434 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003435 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3436 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003437def VTBX4
3438 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003439 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003440 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003441 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003442} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003443
Bob Wilson5bafff32009-06-22 23:27:02 +00003444//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003445// NEON instructions for single-precision FP math
3446//===----------------------------------------------------------------------===//
3447
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003448class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3449 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003450 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003451 SPR:$a, ssub_0))),
3452 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003453
3454class N3VSPat<SDNode OpNode, NeonI Inst>
3455 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003456 (EXTRACT_SUBREG (v2f32
3457 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003458 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003459 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003460 SPR:$b, ssub_0))),
3461 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003462
3463class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3464 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3465 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003466 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003467 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003468 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003469 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003470 SPR:$b, ssub_0)),
3471 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003472
Evan Cheng1d2426c2009-08-07 19:30:41 +00003473// These need separate instructions because they must use DPR_VFP2 register
3474// class which have SPR sub-registers.
3475
3476// Vector Add Operations used for single-precision FP
3477let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003478def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3479def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003480
David Goodwin338268c2009-08-10 22:17:39 +00003481// Vector Sub Operations used for single-precision FP
3482let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003483def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3484def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003485
Evan Cheng1d2426c2009-08-07 19:30:41 +00003486// Vector Multiply Operations used for single-precision FP
3487let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003488def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3489def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003490
3491// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003492// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3493// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003494
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003495//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003496//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003497// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003498//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003499
3500//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003501//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003502// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003503//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003504
David Goodwin338268c2009-08-10 22:17:39 +00003505// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003506let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003507def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3508 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3509 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003510def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003511
David Goodwin338268c2009-08-10 22:17:39 +00003512// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003513let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003514def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3515 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3516 "vneg", "f32", "$dst, $src", "", []>;
3517def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003518
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003519// Vector Maximum used for single-precision FP
3520let neverHasSideEffects = 1 in
3521def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003522 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003523 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3524def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3525
3526// Vector Minimum used for single-precision FP
3527let neverHasSideEffects = 1 in
3528def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003529 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003530 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3531def : N3VSPat<NEONfmin, VMINfd_sfp>;
3532
David Goodwin338268c2009-08-10 22:17:39 +00003533// Vector Convert between single-precision FP and integer
3534let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003535def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3536 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003537def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003538
3539let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003540def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3541 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003542def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003543
3544let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003545def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3546 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003547def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003548
3549let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003550def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3551 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003552def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003553
Evan Cheng1d2426c2009-08-07 19:30:41 +00003554//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003555// Non-Instruction Patterns
3556//===----------------------------------------------------------------------===//
3557
3558// bit_convert
3559def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3560def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3561def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3562def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3563def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3564def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3565def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3566def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3567def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3568def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3569def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3570def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3571def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3572def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3573def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3574def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3575def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3576def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3577def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3578def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3579def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3580def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3581def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3582def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3583def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3584def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3585def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3586def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3587def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3588def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3589
3590def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3591def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3592def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3593def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3594def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3595def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3596def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3597def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3598def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3599def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3600def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3601def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3602def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3603def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3604def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3605def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3606def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3607def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3608def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3609def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3610def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3611def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3612def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3613def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3614def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3615def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3616def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3617def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3618def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3619def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;