blob: 55c87218ce8157a2ad8329b28290003848482d0b [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakadb548262011-07-19 23:30:50 +000036def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000037
Akira Hatanaka40eda462011-09-22 23:31:54 +000038def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
39 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
40def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000042 SDTCisSameAs<0, 4>]>;
43
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000044def SDTMipsLoadLR : SDTypeProfile<1, 2,
45 [SDTCisInt<0>, SDTCisPtrTy<1>,
46 SDTCisSameAs<0, 2>]>;
47
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000049def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000050 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000051 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000053// Tail call
54def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
55 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
56
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000075def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000079 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000081 [SDNPHasChain, SDNPSideEffect,
82 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000106// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000112def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000113
Akira Hatanakabb15e112011-08-17 02:05:42 +0000114def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
115def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
116
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000117def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
118 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
119def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
121def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
122 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
123def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
124 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
125def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
126 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
127def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
128 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
129def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
130 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
131def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
132 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
133
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000134//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000135// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000137def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
138 AssemblerPredicate<"FeatureSEInReg">;
139def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
140 AssemblerPredicate<"FeatureBitCount">;
141def HasSwap : Predicate<"Subtarget.hasSwap()">,
142 AssemblerPredicate<"FeatureSwap">;
143def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
144 AssemblerPredicate<"FeatureCondMov">;
Akira Hatanaka0301bc52012-11-15 21:17:13 +0000145def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">,
146 AssemblerPredicate<"FeatureFPIdx">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000147def HasMips32 : Predicate<"Subtarget.hasMips32()">,
148 AssemblerPredicate<"FeatureMips32">;
149def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
150 AssemblerPredicate<"FeatureMips32r2">;
151def HasMips64 : Predicate<"Subtarget.hasMips64()">,
152 AssemblerPredicate<"FeatureMips64">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000153def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
154 AssemblerPredicate<"!FeatureMips64">;
155def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
156 AssemblerPredicate<"FeatureMips64r2">;
157def IsN64 : Predicate<"Subtarget.isABI_N64()">,
158 AssemblerPredicate<"FeatureN64">;
159def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
160 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000161def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
162 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000163def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
164 AssemblerPredicate<"FeatureMips32">;
165def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
166 AssemblerPredicate<"FeatureMips32">;
167def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
168 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000169def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">,
170 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000171
Akira Hatanaka14180452012-06-14 21:03:23 +0000172class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000173 let Predicates = [HasStdEnc];
Akira Hatanaka14180452012-06-14 21:03:23 +0000174}
175
Akira Hatanaka02320642012-12-13 00:32:01 +0000176class IsCommutable {
177 bit isCommutable = 1;
178}
179
Akira Hatanaka1f027132012-10-19 21:11:03 +0000180class IsBranch {
181 bit isBranch = 1;
182}
183
184class IsReturn {
185 bit isReturn = 1;
186}
187
188class IsCall {
189 bit isCall = 1;
190}
191
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000192class IsTailCall {
193 bit isCall = 1;
194 bit isTerminator = 1;
195 bit isReturn = 1;
196 bit isBarrier = 1;
197 bit hasExtraSrcRegAllocReq = 1;
198 bit isCodeGenOnly = 1;
199}
200
Akira Hatanaka497204a2012-10-31 18:37:55 +0000201class IsAsCheapAsAMove {
202 bit isAsCheapAsAMove = 1;
203}
204
Akira Hatanaka3c770332012-11-03 00:53:12 +0000205class NeverHasSideEffects {
206 bit neverHasSideEffects = 1;
207}
208
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000209//===----------------------------------------------------------------------===//
210// Instruction format superclass
211//===----------------------------------------------------------------------===//
212
213include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000214
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000215//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000216// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000217//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000218
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000220def jmptarget : Operand<OtherVT> {
221 let EncoderMethod = "getJumpTargetOpValue";
222}
223def brtarget : Operand<OtherVT> {
224 let EncoderMethod = "getBranchTargetOpValue";
225 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000226 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000227}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000228def calltarget : Operand<iPTR> {
229 let EncoderMethod = "getJumpTargetOpValue";
230}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000231def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000232def simm16 : Operand<i32> {
233 let DecoderMethod= "DecodeSimm16";
234}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000235def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000236def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000237
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000238// Unsigned Operand
239def uimm16 : Operand<i32> {
240 let PrintMethod = "printUnsignedImm";
241}
242
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000243def MipsMemAsmOperand : AsmOperandClass {
244 let Name = "Mem";
245 let ParserMethod = "parseMemOperand";
246}
247
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248// Address operand
249def mem : Operand<i32> {
250 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000251 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000252 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000253 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000254}
255
Akira Hatanakad55bb382011-10-11 00:11:12 +0000256def mem64 : Operand<i64> {
257 let PrintMethod = "printMemOperand";
258 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000259 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000260 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000261}
262
Akira Hatanaka03236be2011-07-07 20:54:20 +0000263def mem_ea : Operand<i32> {
264 let PrintMethod = "printMemOperandEA";
265 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000266 let EncoderMethod = "getMemEncoding";
267}
268
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000269def mem_ea_64 : Operand<i64> {
270 let PrintMethod = "printMemOperandEA";
271 let MIOperandInfo = (ops CPU64Regs, simm16_64);
272 let EncoderMethod = "getMemEncoding";
273}
274
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000275// size operand of ext instruction
276def size_ext : Operand<i32> {
277 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000278 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000279}
280
281// size operand of ins instruction
282def size_ins : Operand<i32> {
283 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000284 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000285}
286
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287// Transformation Function - get the lower 16 bits.
288def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000289 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000290}]>;
291
292// Transformation Function - get the higher 16 bits.
293def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000294 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295}]>;
296
297// Node immediate fits as 16-bit sign extended on target immediate.
298// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000299def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300
Reed Kotler0fd831322012-12-20 06:57:00 +0000301// Node immediate fits as 15-bit sign extended on target immediate.
302// e.g. addi, andi
303def immSExt15 : PatLeaf<(imm), [{ return isInt<15>(N->getSExtValue()); }]>;
304
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000305// Node immediate fits as 16-bit zero extended on target immediate.
306// The LO16 param means that only the lower 16 bits of the node
307// immediate are caught.
308// e.g. addiu, sltiu
309def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000311 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000312 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000313 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000314}], LO16>;
315
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000316// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000317def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000318 int64_t Val = N->getSExtValue();
319 return isInt<32>(Val) && !(Val & 0xffff);
320}]>;
321
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000322// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000323def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000324
Eric Christopher3c999a22007-10-26 04:00:13 +0000325// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000326// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000327def addr :
328 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000329
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000330//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000331// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000332//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000333
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000334// Arithmetic and logical instructions with 3 register operands.
Akira Hatanaka24277732012-12-20 03:52:08 +0000335class ArithLogicR<string opstr, RegisterClass RC, bit isComm = 0,
336 InstrItinClass Itin = NoItinerary,
337 SDPatternOperator OpNode = null_frag>:
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000338 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
339 !strconcat(opstr, "\t$rd, $rs, $rt"),
340 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], Itin, FrmR> {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000341 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000342 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000343}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000344
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000345// Arithmetic and logical instructions with 2 register operands.
Akira Hatanaka24277732012-12-20 03:52:08 +0000346class ArithLogicI<string opstr, Operand Od, RegisterClass RC,
347 SDPatternOperator imm_type = null_frag,
348 SDPatternOperator OpNode = null_frag> :
Akira Hatanakaab48c502012-12-20 03:40:03 +0000349 InstSE<(outs RC:$rt), (ins RC:$rs, Od:$imm16),
350 !strconcat(opstr, "\t$rt, $rs, $imm16"),
351 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu, FrmI> {
Akira Hatanakaa6953492012-04-18 18:52:10 +0000352 let isReMaterializable = 1;
353}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000354
355// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000356let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000357class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000358 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000359 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000360 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000361 let rd = 0;
362 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000363 let isCommutable = isComm;
364}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000365
366// Logical
Akira Hatanaka2a732ec2012-12-21 22:35:47 +0000367class LogicNOR<string opstr, RegisterClass RC>:
368 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
369 !strconcat(opstr, "\t$rd, $rs, $rt"),
370 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000371 let isCommutable = 1;
372}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000373
374// Shifts
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000375class shift_rotate_imm<string opstr, PatFrag PF, Operand ImmOpnd,
376 RegisterClass RC, SDPatternOperator OpNode> :
377 InstSE<(outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
378 !strconcat(opstr, "\t$rd, $rt, $shamt"),
379 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000380
Akira Hatanaka36393462011-10-17 18:06:56 +0000381// 32-bit shift instructions.
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000382class shift_rotate_imm32<string opstr, SDPatternOperator OpNode = null_frag> :
383 shift_rotate_imm<opstr, immZExt5, shamt, CPURegs, OpNode>;
Akira Hatanaka36393462011-10-17 18:06:56 +0000384
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000385class shift_rotate_reg<string opstr, SDNode OpNode, RegisterClass RC>:
386 InstSE<(outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
387 !strconcat(opstr, "\t$rd, $rt, $rs"),
388 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000389
390// Load Upper Imediate
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000391class LoadUpper<string opstr, RegisterClass RC, Operand Imm>:
392 InstSE<(outs RC:$rt), (ins Imm:$imm16), !strconcat(opstr, "\t$rt, $imm16"),
393 [], IIAlu, FrmI>, IsAsCheapAsAMove {
Akira Hatanaka02365942012-04-03 02:51:09 +0000394 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000395 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000396}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000397
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000398class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
399 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
400 bits<21> addr;
401 let Inst{25-21} = addr{20-16};
402 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000403 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000404}
405
Eric Christopher3c999a22007-10-26 04:00:13 +0000406// Memory Load/Store
Akira Hatanaka16164652012-12-21 22:58:55 +0000407class Load<string opstr, PatFrag OpNode, RegisterClass RC, Operand MemOpnd> :
408 InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
409 [(set RC:$rt, (OpNode addr:$addr))], NoItinerary, FrmI> {
410 let DecoderMethod = "DecodeMem";
411 let canFoldAsLoad = 1;
412}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000413
Akira Hatanaka16164652012-12-21 22:58:55 +0000414class Store<string opstr, PatFrag OpNode, RegisterClass RC, Operand MemOpnd> :
415 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
416 [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> {
417 let DecoderMethod = "DecodeMem";
418}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000419
Akira Hatanaka16164652012-12-21 22:58:55 +0000420multiclass LoadM<string opstr, PatFrag OpNode, RegisterClass RC> {
421 def #NAME# : Load<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>;
422 def _P8 : Load<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000423 let DecoderNamespace = "Mips64";
424 let isCodeGenOnly = 1;
425 }
Jia Liubb481f82012-02-28 07:46:26 +0000426}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000427
Akira Hatanaka16164652012-12-21 22:58:55 +0000428multiclass StoreM<string opstr, PatFrag OpNode, RegisterClass RC> {
429 def #NAME# : Store<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>;
430 def _P8 : Store<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000431 let DecoderNamespace = "Mips64";
432 let isCodeGenOnly = 1;
433 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000434}
435
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000436// Load/Store Left/Right
437let canFoldAsLoad = 1 in
438class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
439 RegisterClass RC, Operand MemOpnd> :
440 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
441 !strconcat(instr_asm, "\t$rt, $addr"),
442 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
443 string Constraints = "$src = $rt";
444}
445
446class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
447 RegisterClass RC, Operand MemOpnd>:
448 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
449 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
450 IIStore>;
451
452// 32-bit load left/right.
453multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
454 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000455 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000456 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000457 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000458 let DecoderNamespace = "Mips64";
459 let isCodeGenOnly = 1;
460 }
461}
462
463// 64-bit load left/right.
464multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
465 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000466 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000467 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000468 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000469 let DecoderNamespace = "Mips64";
470 let isCodeGenOnly = 1;
471 }
472}
473
474// 32-bit store left/right.
475multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
476 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000477 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000478 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000479 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000480 let DecoderNamespace = "Mips64";
481 let isCodeGenOnly = 1;
482 }
483}
484
485// 64-bit store left/right.
486multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
487 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000488 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000489 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000490 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000491 let DecoderNamespace = "Mips64";
492 let isCodeGenOnly = 1;
493 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000494}
495
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000496// Conditional Branch
Akira Hatanakac4889012012-12-20 04:10:13 +0000497class CBranch<string opstr, PatFrag cond_op, RegisterClass RC> :
498 InstSE<(outs), (ins RC:$rs, RC:$rt, brtarget:$offset),
499 !strconcat(opstr, "\t$rs, $rt, $offset"),
500 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch,
501 FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000502 let isBranch = 1;
503 let isTerminator = 1;
504 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000505 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000506}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000507
Akira Hatanaka5c540252012-12-20 04:13:23 +0000508class CBranchZero<string opstr, PatFrag cond_op, RegisterClass RC> :
509 InstSE<(outs), (ins RC:$rs, brtarget:$offset),
510 !strconcat(opstr, "\t$rs, $offset"),
511 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch, FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000512 let isBranch = 1;
513 let isTerminator = 1;
514 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000515 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000516}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000517
Eric Christopher3c999a22007-10-26 04:00:13 +0000518// SetCC
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000519class SetCC_R<string opstr, PatFrag cond_op, RegisterClass RC> :
520 InstSE<(outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
521 !strconcat(opstr, "\t$rd, $rs, $rt"),
522 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000523
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000524class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type,
525 RegisterClass RC>:
526 InstSE<(outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
527 !strconcat(opstr, "\t$rt, $rs, $imm16"),
528 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))], IIAlu, FrmI>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000529
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000530// Jump
Akira Hatanakae0509022012-10-19 21:30:15 +0000531class JumpFJ<bits<6> op, DAGOperand opnd, string instr_asm,
532 SDPatternOperator operator, SDPatternOperator targetoperator>:
533 FJ<op, (outs), (ins opnd:$target), !strconcat(instr_asm, "\t$target"),
534 [(operator targetoperator:$target)], IIBranch> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000535 let isTerminator=1;
536 let isBarrier=1;
537 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000538 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000539 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000540}
541
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000542// Unconditional branch
Akira Hatanakac2306152012-12-20 04:22:39 +0000543class UncondBranch<string opstr> :
544 InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"),
545 [(br bb:$offset)], IIBranch, FrmI> {
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000546 let isBranch = 1;
547 let isTerminator = 1;
548 let isBarrier = 1;
549 let hasDelaySlot = 1;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000550 let Predicates = [RelocPIC, HasStdEnc];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000551 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000552}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000553
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000554// Base class for indirect branch and return instruction classes.
555let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000556class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
557 FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000558 let rt = 0;
559 let rd = 0;
560 let shamt = 0;
561}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000562
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000563// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000564class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000565 let isBranch = 1;
566 let isIndirectBranch = 1;
567}
568
569// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000570class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000571 let isReturn = 1;
572 let isCodeGenOnly = 1;
573 let hasCtrlDep = 1;
574 let hasExtraSrcRegAllocReq = 1;
575}
576
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000577// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000578let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000579 class JumpLink<bits<6> op, string instr_asm>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000580 FJ<op, (outs), (ins calltarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000581 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000582 IIBranch> {
583 let DecoderMethod = "DecodeJumpTarget";
584 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000585
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000586 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
587 RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000588 FR<op, func, (outs), (ins RC:$rs),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000589 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000590 let rt = 0;
591 let rd = 31;
592 let shamt = 0;
593 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000594
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000595 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000596 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000597 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
598 let rt = _rt;
599 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000600}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000601
Eric Christopher3c999a22007-10-26 04:00:13 +0000602// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000603class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
604 RegisterClass RC, list<Register> DefRegs>:
605 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000606 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
607 let rd = 0;
608 let shamt = 0;
609 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000610 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000611 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000612}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000613
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000614class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
615 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
616
617class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
618 RegisterClass RC, list<Register> DefRegs>:
619 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
620 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
621 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000622 let rd = 0;
623 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000624 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000625}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000626
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000627class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
628 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
629
Eric Christopher3c999a22007-10-26 04:00:13 +0000630// Move from Hi/Lo
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000631class MoveFromLOHI<string opstr, RegisterClass RC, list<Register> UseRegs>:
632 InstSE<(outs RC:$rd), (ins), !strconcat(opstr, "\t$rd"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000633 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000634 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000635}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000636
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000637class MoveToLOHI<string opstr, RegisterClass RC, list<Register> DefRegs>:
638 InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000639 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000640 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000641}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000642
Jack Carter61de70d2012-08-06 23:29:06 +0000643class EffectiveAddress<bits<6> opc, string instr_asm, RegisterClass RC, Operand Mem> :
644 FMem<opc, (outs RC:$rt), (ins Mem:$addr),
645 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu> {
646 let isCodeGenOnly = 1;
647}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000648
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000649// Count Leading Ones/Zeros in Word
Akira Hatanaka35242e22012-12-21 22:43:58 +0000650class CountLeading0<string opstr, RegisterClass RC>:
651 InstSE<(outs RC:$rd), (ins RC:$rs), !strconcat(opstr, "\t$rd, $rs"),
652 [(set RC:$rd, (ctlz RC:$rs))], IIAlu, FrmR>,
653 Requires<[HasBitCount, HasStdEnc]>;
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000654
Akira Hatanaka35242e22012-12-21 22:43:58 +0000655class CountLeading1<string opstr, RegisterClass RC>:
656 InstSE<(outs RC:$rd), (ins RC:$rs), !strconcat(opstr, "\t$rd, $rs"),
657 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu, FrmR>,
658 Requires<[HasBitCount, HasStdEnc]>;
659
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000660
661// Sign Extend in Register.
Akira Hatanaka8aaed992012-12-21 22:41:52 +0000662class SignExtInReg<string opstr, ValueType vt, RegisterClass RC> :
663 InstSE<(outs RC:$rd), (ins RC:$rt), !strconcat(opstr, "\t$rd, $rt"),
664 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000665 let Predicates = [HasSEInReg, HasStdEnc];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000666}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000667
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000668// Subword Swap
669class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
670 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
671 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000672 let rs = 0;
673 let shamt = sa;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000674 let Predicates = [HasSwap, HasStdEnc];
Akira Hatanaka02365942012-04-03 02:51:09 +0000675 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000676}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000677
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000678// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000679class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
680 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
681 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000682 let rs = 0;
683 let shamt = 0;
684}
685
Akira Hatanaka667645f2011-08-17 22:59:46 +0000686// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000687class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000688 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000689 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
690 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000691 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000692 bits<5> sz;
693 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000694 let shamt = pos;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000695 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000696}
697
698class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
699 FR<0x1f, _funct, (outs RC:$rt),
700 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
701 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
702 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
703 NoItinerary> {
704 bits<5> pos;
705 bits<5> sz;
706 let rd = sz;
707 let shamt = pos;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000708 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000709 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000710}
711
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000712// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000713class Atomic2Ops<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000714 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000715 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000716
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000717multiclass Atomic2Ops32<PatFrag Op> {
718 def #NAME# : Atomic2Ops<Op, CPURegs, CPURegs>, Requires<[NotN64, HasStdEnc]>;
719 def _P8 : Atomic2Ops<Op, CPURegs, CPU64Regs>,
720 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000721 let DecoderNamespace = "Mips64";
722 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000723}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000724
725// Atomic Compare & Swap.
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000726class AtomicCmpSwap<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000727 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000728 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000729
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000730multiclass AtomicCmpSwap32<PatFrag Op> {
731 def #NAME# : AtomicCmpSwap<Op, CPURegs, CPURegs>,
732 Requires<[NotN64, HasStdEnc]>;
733 def _P8 : AtomicCmpSwap<Op, CPURegs, CPU64Regs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000734 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000735 let DecoderNamespace = "Mips64";
736 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000737}
738
739class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
740 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
741 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
742 let mayLoad = 1;
743}
744
745class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
746 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
747 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
748 let mayStore = 1;
749 let Constraints = "$rt = $dst";
750}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000751
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000752//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000753// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000754//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000755
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000756// Return RA.
757let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000758def RetRA : PseudoSE<(outs), (ins), [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000759
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000760let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
761def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000762 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000763def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000764 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000765}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000766
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000767let usesCustomInserter = 1 in {
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000768 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8>;
769 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16>;
770 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32>;
771 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8>;
772 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16>;
773 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32>;
774 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8>;
775 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16>;
776 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32>;
777 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8>;
778 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16>;
779 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32>;
780 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8>;
781 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16>;
782 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32>;
783 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8>;
784 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16>;
785 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000786
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000787 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8>;
788 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16>;
789 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000790
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000791 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8>;
792 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16>;
793 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000794}
795
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000796//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000797// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000798//===----------------------------------------------------------------------===//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000799//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000800// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000801//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000802
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000803/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka24277732012-12-20 03:52:08 +0000804def ADDiu : ArithLogicI<"addiu", simm16, CPURegs, immSExt16, add>,
Akira Hatanakaab48c502012-12-20 03:40:03 +0000805 ADDI_FM<0x9>, IsAsCheapAsAMove;
Akira Hatanaka24277732012-12-20 03:52:08 +0000806def ADDi : ArithLogicI<"addi", simm16, CPURegs>, ADDI_FM<0x8>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000807def SLTi : SetCC_I<"slti", setlt, simm16, immSExt16, CPURegs>, SLTI_FM<0xa>;
808def SLTiu : SetCC_I<"sltiu", setult, simm16, immSExt16, CPURegs>, SLTI_FM<0xb>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000809def ANDi : ArithLogicI<"andi", uimm16, CPURegs, immZExt16, and>, ADDI_FM<0xc>;
810def ORi : ArithLogicI<"ori", uimm16, CPURegs, immZExt16, or>, ADDI_FM<0xd>;
811def XORi : ArithLogicI<"xori", uimm16, CPURegs, immZExt16, xor>, ADDI_FM<0xe>;
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000812def LUi : LoadUpper<"lui", CPURegs, uimm16>, LUI_FM;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000813
814/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka24277732012-12-20 03:52:08 +0000815def ADDu : ArithLogicR<"addu", CPURegs, 1, IIAlu, add>, ADD_FM<0, 0x21>;
816def SUBu : ArithLogicR<"subu", CPURegs, 0, IIAlu, sub>, ADD_FM<0, 0x23>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000817def MUL : ArithLogicR<"mul", CPURegs, 1, IIImul, mul>, ADD_FM<0x1c, 2>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000818def ADD : ArithLogicR<"add", CPURegs>, ADD_FM<0, 0x20>;
819def SUB : ArithLogicR<"sub", CPURegs>, ADD_FM<0, 0x22>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000820def SLT : SetCC_R<"slt", setlt, CPURegs>, ADD_FM<0, 0x2a>;
821def SLTu : SetCC_R<"sltu", setult, CPURegs>, ADD_FM<0, 0x2b>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000822def AND : ArithLogicR<"and", CPURegs, 1, IIAlu, and>, ADD_FM<0, 0x24>;
823def OR : ArithLogicR<"or", CPURegs, 1, IIAlu, or>, ADD_FM<0, 0x25>;
824def XOR : ArithLogicR<"xor", CPURegs, 1, IIAlu, xor>, ADD_FM<0, 0x26>;
Akira Hatanaka2a732ec2012-12-21 22:35:47 +0000825def NOR : LogicNOR<"nor", CPURegs>, ADD_FM<0, 0x27>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000826
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000827/// Shift Instructions
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000828def SLL : shift_rotate_imm32<"sll", shl>, SRA_FM<0, 0>;
829def SRL : shift_rotate_imm32<"srl", srl>, SRA_FM<2, 0>;
830def SRA : shift_rotate_imm32<"sra", sra>, SRA_FM<3, 0>;
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000831def SLLV : shift_rotate_reg<"sllv", shl, CPURegs>, SRLV_FM<4, 0>;
832def SRLV : shift_rotate_reg<"srlv", srl, CPURegs>, SRLV_FM<6, 0>;
833def SRAV : shift_rotate_reg<"srav", sra, CPURegs>, SRLV_FM<7, 0>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000834
835// Rotate Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000836let Predicates = [HasMips32r2, HasStdEnc] in {
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000837 def ROTR : shift_rotate_imm32<"rotr", rotr>, SRA_FM<2, 1>;
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000838 def ROTRV : shift_rotate_reg<"rotrv", rotr, CPURegs>, SRLV_FM<6, 1>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000839}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000840
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000841/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000842/// aligned
Akira Hatanaka16164652012-12-21 22:58:55 +0000843defm LB : LoadM<"lb", sextloadi8, CPURegs>, LW_FM<0x20>;
844defm LBu : LoadM<"lbu", zextloadi8, CPURegs>, LW_FM<0x24>;
845defm LH : LoadM<"lh", sextloadi16, CPURegs>, LW_FM<0x21>;
846defm LHu : LoadM<"lhu", zextloadi16, CPURegs>, LW_FM<0x25>;
847defm LW : LoadM<"lw", load, CPURegs>, LW_FM<0x23>;
848defm SB : StoreM<"sb", truncstorei8, CPURegs>, LW_FM<0x28>;
849defm SH : StoreM<"sh", truncstorei16, CPURegs>, LW_FM<0x29>;
850defm SW : StoreM<"sw", store, CPURegs>, LW_FM<0x2b>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000851
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000852/// load/store left/right
853defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
854defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
855defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
856defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000857
Akira Hatanakadb548262011-07-19 23:30:50 +0000858let hasSideEffects = 1 in
Akira Hatanakac4388d42012-07-31 18:55:01 +0000859def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype",
860 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000861{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000862 bits<5> stype;
863 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000864 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000865 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000866 let Inst{5-0} = 15;
867}
868
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000869/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000870def LL : LLBase<0x30, "ll", CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000871 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000872def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000873 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000874 let DecoderNamespace = "Mips64";
875}
876
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000877def SC : SCBase<0x38, "sc", CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000878 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000879def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000880 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000881 let DecoderNamespace = "Mips64";
882}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000883
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000884/// Jump and Branch Instructions
Akira Hatanakae0509022012-10-19 21:30:15 +0000885def J : JumpFJ<0x02, jmptarget, "j", br, bb>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000886 Requires<[RelocStatic, HasStdEnc]>, IsBranch;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000887def JR : IndirectBranch<CPURegs>;
Akira Hatanakac2306152012-12-20 04:22:39 +0000888def B : UncondBranch<"b">, B_FM;
Akira Hatanakac4889012012-12-20 04:10:13 +0000889def BEQ : CBranch<"beq", seteq, CPURegs>, BEQ_FM<4>;
890def BNE : CBranch<"bne", setne, CPURegs>, BEQ_FM<5>;
Akira Hatanaka5c540252012-12-20 04:13:23 +0000891def BGEZ : CBranchZero<"bgez", setge, CPURegs>, BGEZ_FM<1, 1>;
892def BGTZ : CBranchZero<"bgtz", setgt, CPURegs>, BGEZ_FM<7, 0>;
893def BLEZ : CBranchZero<"blez", setle, CPURegs>, BGEZ_FM<6, 0>;
894def BLTZ : CBranchZero<"bltz", setlt, CPURegs>, BGEZ_FM<1, 0>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000895
Akira Hatanaka60287962012-07-21 03:30:44 +0000896let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1,
897 hasDelaySlot = 1, Defs = [RA] in
898def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>;
899
Akira Hatanakab2930b92012-03-01 22:27:29 +0000900def JAL : JumpLink<0x03, "jal">;
901def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
902def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
903def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Akira Hatanakae0509022012-10-19 21:30:15 +0000904def TAILCALL : JumpFJ<0x02, calltarget, "j", MipsTailCall, imm>, IsTailCall;
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000905def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000906
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000907def RET : RetBase<CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000908
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000909/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000910def MULT : Mult32<0x18, "mult", IIImul>;
911def MULTu : Mult32<0x19, "multu", IIImul>;
912def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
913def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000914
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000915def MTHI : MoveToLOHI<"mthi", CPURegs, [HI]>, MTLO_FM<0x11>;
916def MTLO : MoveToLOHI<"mtlo", CPURegs, [LO]>, MTLO_FM<0x13>;
917def MFHI : MoveFromLOHI<"mfhi", CPURegs, [HI]>, MFLO_FM<0x10>;
918def MFLO : MoveFromLOHI<"mflo", CPURegs, [LO]>, MFLO_FM<0x12>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000919
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000920/// Sign Ext In Register Instructions.
Akira Hatanaka8aaed992012-12-21 22:41:52 +0000921def SEB : SignExtInReg<"seb", i8, CPURegs>, SEB_FM<0x10>;
922def SEH : SignExtInReg<"seh", i16, CPURegs>, SEB_FM<0x18>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000923
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000924/// Count Leading
Akira Hatanaka35242e22012-12-21 22:43:58 +0000925def CLZ : CountLeading0<"clz", CPURegs>, CLO_FM<0x20>;
926def CLO : CountLeading1<"clo", CPURegs>, CLO_FM<0x21>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000927
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000928/// Word Swap Bytes Within Halfwords
929def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000930
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000931/// No operation
932let addr=0 in
933 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
934
Eric Christopher3c999a22007-10-26 04:00:13 +0000935// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000936// instructions. The same not happens for stack address copies, so an
937// add op with mem ComplexPattern is used and the stack address copy
938// can be matched. It's similar to Sparc LEA_ADDRi
Jack Carter61de70d2012-08-06 23:29:06 +0000939def LEA_ADDiu : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000940
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000941// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000942def MADD : MArithR<0, "madd", MipsMAdd, 1>;
943def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000944def MSUB : MArithR<4, "msub", MipsMSub>;
945def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000946
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000947def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000948
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000949def EXT : ExtBase<0, "ext", CPURegs>;
950def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000951
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000952/// Move Control Registers From/To CPU Registers
953def MFC0_3OP : MFC3OP<0x10, 0, (outs CPURegs:$rt),
954 (ins CPURegs:$rd, uimm16:$sel),"mfc0\t$rt, $rd, $sel">;
955def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
956
957def MTC0_3OP : MFC3OP<0x10, 4, (outs CPURegs:$rd, uimm16:$sel),
958 (ins CPURegs:$rt),"mtc0\t$rt, $rd, $sel">;
959def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
960
961def MFC2_3OP : MFC3OP<0x12, 0, (outs CPURegs:$rt),
962 (ins CPURegs:$rd, uimm16:$sel),"mfc2\t$rt, $rd, $sel">;
963def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
964
965def MTC2_3OP : MFC3OP<0x12, 4, (outs CPURegs:$rd, uimm16:$sel),
966 (ins CPURegs:$rt),"mtc2\t$rt, $rd, $sel">;
967def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
968
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000969//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +0000970// Instruction aliases
971//===----------------------------------------------------------------------===//
972def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>;
973def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>;
974def : InstAlias<"addu $rs,$rt,$imm",
975 (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
976def : InstAlias<"add $rs,$rt,$imm",
977 (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
978def : InstAlias<"and $rs,$rt,$imm",
979 (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
980def : InstAlias<"j $rs", (JR CPURegs:$rs)>;
981def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>;
982def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>;
983def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>;
984def : InstAlias<"slt $rs,$rt,$imm",
985 (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
986def : InstAlias<"xor $rs,$rt,$imm",
987 (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
988
989//===----------------------------------------------------------------------===//
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000990// Assembler Pseudo Instructions
991//===----------------------------------------------------------------------===//
992
993class LoadImm32< string instr_asm, Operand Od, RegisterClass RC> :
994 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
995 !strconcat(instr_asm, "\t$rt, $imm32")> ;
996def LoadImm32Reg : LoadImm32<"li", shamt,CPURegs>;
997
998class LoadAddress<string instr_asm, Operand MemOpnd, RegisterClass RC> :
999 MipsAsmPseudoInst<(outs RC:$rt), (ins MemOpnd:$addr),
1000 !strconcat(instr_asm, "\t$rt, $addr")> ;
1001def LoadAddr32Reg : LoadAddress<"la", mem, CPURegs>;
1002
1003class LoadAddressImm<string instr_asm, Operand Od, RegisterClass RC> :
1004 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
1005 !strconcat(instr_asm, "\t$rt, $imm32")> ;
1006def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegs>;
1007
1008
1009
1010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001011// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001013
1014// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001015def : MipsPat<(i32 immSExt16:$in),
1016 (ADDiu ZERO, imm:$in)>;
1017def : MipsPat<(i32 immZExt16:$in),
1018 (ORi ZERO, imm:$in)>;
1019def : MipsPat<(i32 immLow16Zero:$in),
1020 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001021
1022// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001023def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001024 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1025
Akira Hatanaka14180452012-06-14 21:03:23 +00001026// Carry MipsPatterns
1027def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1028 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1029def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1030 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1031def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1032 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001033
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001034// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001035def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1036 (JAL tglobaladdr:$dst)>;
1037def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1038 (JAL texternalsym:$dst)>;
1039//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1040// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001041
Akira Hatanakae0509022012-10-19 21:30:15 +00001042// Tail call
1043def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1044 (TAILCALL tglobaladdr:$dst)>;
1045def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1046 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001047// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001048def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1049def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1050def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1051def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1052def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001053def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001054
Akira Hatanaka14180452012-06-14 21:03:23 +00001055def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1056def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1057def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1058def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1059def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001060def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001061
Akira Hatanaka14180452012-06-14 21:03:23 +00001062def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1063 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1064def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1065 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1066def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1067 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1068def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1069 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1070def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1071 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001072
1073// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001074def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1075 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1076def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1077 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001078
Akira Hatanaka342837d2011-05-28 01:07:07 +00001079// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001080class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001081 MipsPat<(MipsWrapper RC:$gp, node:$in),
1082 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001083
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001084def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1085def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1086def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1087def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1088def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1089def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001090
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001091// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001092def : MipsPat<(not CPURegs:$in),
1093 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001094
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001095// extended loads
Akira Hatanaka249330e2012-12-07 03:06:09 +00001096let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001097 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1098 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001099 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001100}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001101let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001102 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1103 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001104 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001105}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001106
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001107// peepholes
Akira Hatanaka249330e2012-12-07 03:06:09 +00001108let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001109 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001110}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001111let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001112 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001113}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001114
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001115// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001116multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1117 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1118 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001119def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1120 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1121def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1122 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001123
Akira Hatanaka14180452012-06-14 21:03:23 +00001124def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1125 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1126def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1127 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1128def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1129 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1130def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1131 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001132
Akira Hatanaka14180452012-06-14 21:03:23 +00001133def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1134 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1135def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1136 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001137
Akira Hatanaka14180452012-06-14 21:03:23 +00001138def : MipsPat<(brcond RC:$cond, bb:$dst),
1139 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001140}
1141
1142defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001143
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001144// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001145multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1146 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001147 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1148 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1149 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1150 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001151}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001152
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001153multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001154 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1155 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1156 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1157 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001158}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001159
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001160multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001161 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1162 (SLTOp RC:$rhs, RC:$lhs)>;
1163 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1164 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001165}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001166
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001167multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001168 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1169 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1170 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1171 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001172}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001173
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001174multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1175 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001176 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1177 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1178 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1179 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001180}
1181
1182defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1183defm : SetlePats<CPURegs, SLT, SLTu>;
1184defm : SetgtPats<CPURegs, SLT, SLTu>;
1185defm : SetgePats<CPURegs, SLT, SLTu>;
1186defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001187
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001188// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001189def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001190
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001191//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001192// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001193//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001194
1195include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001196include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001197include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001198
Akira Hatanakae10d9722012-05-08 19:08:58 +00001199//
1200// Mips16
1201
1202include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001203include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001204
1205// DSP
1206include "MipsDSPInstrFormats.td"
1207include "MipsDSPInstrInfo.td"
1208