blob: 6d812d669006a0cccf275b66a8bb88bf3e961217 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044
Evan Chenga8e29892007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendlingc69107c2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner48be23c2008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
David Goodwinc0309b42009-06-29 15:33:01 +000078def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
79 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000080
Evan Chenga8e29892007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +000096def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +000097def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
98def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
99def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
100def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000101def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000102def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000103def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000104def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000105def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
106def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000107def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000108def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000110//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000111// ARM Flag Definitions.
112
113class RegConstraint<string C> {
114 string Constraints = C;
115}
116
117//===----------------------------------------------------------------------===//
118// ARM specific transformation functions and pattern fragments.
119//
120
121// so_imm_XFORM - Return a so_imm value packed into the format described for
122// so_imm def below.
123def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000124 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000125 MVT::i32);
126}]>;
127
128// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
129// so_imm_neg def below.
130def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000131 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000132 MVT::i32);
133}]>;
134
135// so_imm_not_XFORM - Return a so_imm value packed into the format described for
136// so_imm_not def below.
137def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000138 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000139 MVT::i32);
140}]>;
141
142// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
143def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000144 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000145 return v == 8 || v == 16 || v == 24;
146}]>;
147
148/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
149def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000150 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000151}]>;
152
153/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
154def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000156}]>;
157
158def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000159 PatLeaf<(imm), [{
160 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
161 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000162
Evan Chenga2515702007-03-19 07:09:02 +0000163def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000164 PatLeaf<(imm), [{
165 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
166 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000167
168// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
169def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000170 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000171}]>;
172
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000173/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
174/// e.g., 0xf000ffff
175def bf_inv_mask_imm : Operand<i32>,
176 PatLeaf<(imm), [{
177 uint32_t v = (uint32_t)N->getZExtValue();
178 if (v == 0xffffffff)
179 return 0;
180 // naive checker. should do better, but simple is best for now since it's
181 // more likely to be correct.
182 while (v & 1) v >>= 1; // shift off the leading 1's
183 if (v)
184 {
185 while (!(v & 1)) v >>=1; // shift off the mask
186 while (v & 1) v >>= 1; // shift off the trailing 1's
187 }
188 // if this is a mask for clearing a bitfield, what's left should be zero.
189 return (v == 0);
190}] > {
191 let PrintMethod = "printBitfieldInvMaskImmOperand";
192}
193
Evan Cheng37f25d92008-08-28 23:39:26 +0000194class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
195class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000196
197//===----------------------------------------------------------------------===//
198// Operand Definitions.
199//
200
201// Branch target.
202def brtarget : Operand<OtherVT>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204// A list of registers separated by comma. Used by load/store multiple.
205def reglist : Operand<i32> {
206 let PrintMethod = "printRegisterList";
207}
208
209// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
210def cpinst_operand : Operand<i32> {
211 let PrintMethod = "printCPInstOperand";
212}
213
214def jtblock_operand : Operand<i32> {
215 let PrintMethod = "printJTBlockOperand";
216}
217
218// Local PC labels.
219def pclabel : Operand<i32> {
220 let PrintMethod = "printPCLabel";
221}
222
223// shifter_operand operands: so_reg and so_imm.
224def so_reg : Operand<i32>, // reg reg imm
225 ComplexPattern<i32, 3, "SelectShifterOperandReg",
226 [shl,srl,sra,rotr]> {
227 let PrintMethod = "printSORegOperand";
228 let MIOperandInfo = (ops GPR, GPR, i32imm);
229}
230
231// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
232// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
233// represented in the imm field in the same 12-bit form that they are encoded
234// into so_imm instructions: the 8-bit immediate is the least significant bits
235// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
236def so_imm : Operand<i32>,
237 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000238 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000239 so_imm_XFORM> {
240 let PrintMethod = "printSOImmOperand";
241}
242
Evan Chengc70d1842007-03-20 08:11:30 +0000243// Break so_imm's up into two pieces. This handles immediates with up to 16
244// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
245// get the first/second pieces.
246def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000247 PatLeaf<(imm), [{
248 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
249 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000250 let PrintMethod = "printSOImm2PartOperand";
251}
252
253def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000255 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
256}]>;
257
258def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000260 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
261}]>;
262
Evan Chenga8e29892007-01-19 07:51:42 +0000263
264// Define ARM specific addressing modes.
265
266// addrmode2 := reg +/- reg shop imm
267// addrmode2 := reg +/- imm12
268//
269def addrmode2 : Operand<i32>,
270 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
271 let PrintMethod = "printAddrMode2Operand";
272 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
273}
274
275def am2offset : Operand<i32>,
276 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
277 let PrintMethod = "printAddrMode2OffsetOperand";
278 let MIOperandInfo = (ops GPR, i32imm);
279}
280
281// addrmode3 := reg +/- reg
282// addrmode3 := reg +/- imm8
283//
284def addrmode3 : Operand<i32>,
285 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
286 let PrintMethod = "printAddrMode3Operand";
287 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
288}
289
290def am3offset : Operand<i32>,
291 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
292 let PrintMethod = "printAddrMode3OffsetOperand";
293 let MIOperandInfo = (ops GPR, i32imm);
294}
295
296// addrmode4 := reg, <mode|W>
297//
298def addrmode4 : Operand<i32>,
299 ComplexPattern<i32, 2, "", []> {
300 let PrintMethod = "printAddrMode4Operand";
301 let MIOperandInfo = (ops GPR, i32imm);
302}
303
304// addrmode5 := reg +/- imm8*4
305//
306def addrmode5 : Operand<i32>,
307 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
308 let PrintMethod = "printAddrMode5Operand";
309 let MIOperandInfo = (ops GPR, i32imm);
310}
311
Bob Wilson8b024a52009-07-01 23:16:05 +0000312// addrmode6 := reg with optional writeback
313//
314def addrmode6 : Operand<i32>,
315 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
316 let PrintMethod = "printAddrMode6Operand";
317 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
318}
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320// addrmodepc := pc + reg
321//
322def addrmodepc : Operand<i32>,
323 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
324 let PrintMethod = "printAddrModePCOperand";
325 let MIOperandInfo = (ops GPR, i32imm);
326}
327
Evan Chengc85e8322007-07-05 07:13:32 +0000328// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
329// register whose default is 0 (no register).
330def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
331 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000332 let PrintMethod = "printPredicateOperand";
333}
334
Evan Cheng04c813d2007-07-06 01:00:49 +0000335// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000336//
Evan Cheng04c813d2007-07-06 01:00:49 +0000337def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
338 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000339}
340
Evan Chenga8e29892007-01-19 07:51:42 +0000341//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000342
Evan Cheng37f25d92008-08-28 23:39:26 +0000343include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000344
345//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000346// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000347//
348
Evan Cheng3924f782008-08-29 07:36:24 +0000349/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000350/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000351multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
352 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000353 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000354 opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000355 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
356 let Inst{25} = 1;
357 }
Evan Chengedda31c2008-11-05 18:35:52 +0000358 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000359 opc, " $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000360 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000361 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000362 let isCommutable = Commutable;
363 }
Evan Chengedda31c2008-11-05 18:35:52 +0000364 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000365 opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000366 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
367 let Inst{25} = 0;
368 }
Evan Chenga8e29892007-01-19 07:51:42 +0000369}
370
Evan Cheng1e249e32009-06-25 20:59:23 +0000371/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000372/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000373let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000374multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
375 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000376 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000377 opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000378 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
379 let Inst{25} = 1;
380 }
Evan Chengedda31c2008-11-05 18:35:52 +0000381 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000382 opc, "s $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000383 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
384 let isCommutable = Commutable;
Evan Chengbc8a9452009-07-07 23:40:25 +0000385 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000386 }
Evan Chengedda31c2008-11-05 18:35:52 +0000387 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000388 opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000389 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
390 let Inst{25} = 0;
391 }
Evan Cheng071a2792007-09-11 19:55:27 +0000392}
Evan Chengc85e8322007-07-05 07:13:32 +0000393}
394
395/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000396/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000397/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000398let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000399multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
400 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000401 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000402 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000403 [(opnode GPR:$a, so_imm:$b)]> {
404 let Inst{25} = 1;
405 }
Evan Chengedda31c2008-11-05 18:35:52 +0000406 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000407 opc, " $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000408 [(opnode GPR:$a, GPR:$b)]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000409 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000410 let isCommutable = Commutable;
411 }
Evan Chengedda31c2008-11-05 18:35:52 +0000412 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000413 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000414 [(opnode GPR:$a, so_reg:$b)]> {
415 let Inst{25} = 0;
416 }
Evan Cheng071a2792007-09-11 19:55:27 +0000417}
Evan Chenga8e29892007-01-19 07:51:42 +0000418}
419
Evan Chenga8e29892007-01-19 07:51:42 +0000420/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
421/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000422/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
423multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
424 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000425 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000426 [(set GPR:$dst, (opnode GPR:$Src))]>,
427 Requires<[IsARM, HasV6]> {
428 let Inst{19-16} = 0b1111;
429 }
430 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000431 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000432 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000433 Requires<[IsARM, HasV6]> {
434 let Inst{19-16} = 0b1111;
435 }
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
437
438/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
439/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000440multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
441 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
442 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000443 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
444 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000445 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
446 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000447 [(set GPR:$dst, (opnode GPR:$LHS,
448 (rotr GPR:$RHS, rot_imm:$rot)))]>,
449 Requires<[IsARM, HasV6]>;
450}
451
Evan Cheng62674222009-06-25 23:34:10 +0000452/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
453let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000454multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
455 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000456 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
457 DPFrm, opc, " $dst, $a, $b",
458 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000459 Requires<[IsARM, CarryDefIsUnused]> {
460 let Inst{25} = 1;
461 }
Evan Cheng62674222009-06-25 23:34:10 +0000462 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
463 DPFrm, opc, " $dst, $a, $b",
464 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000465 Requires<[IsARM, CarryDefIsUnused]> {
466 let isCommutable = Commutable;
Evan Chengbc8a9452009-07-07 23:40:25 +0000467 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000468 }
Evan Cheng62674222009-06-25 23:34:10 +0000469 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
470 DPSoRegFrm, opc, " $dst, $a, $b",
471 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000472 Requires<[IsARM, CarryDefIsUnused]> {
473 let Inst{25} = 0;
474 }
Evan Cheng62674222009-06-25 23:34:10 +0000475 // Carry setting variants
476 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000477 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000478 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
479 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000480 let Defs = [CPSR];
481 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000482 }
Evan Cheng62674222009-06-25 23:34:10 +0000483 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000484 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000485 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
486 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000487 let Defs = [CPSR];
488 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000489 }
Evan Cheng62674222009-06-25 23:34:10 +0000490 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000491 DPSoRegFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000492 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
493 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000494 let Defs = [CPSR];
495 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000496 }
Evan Cheng071a2792007-09-11 19:55:27 +0000497}
Evan Chengc85e8322007-07-05 07:13:32 +0000498}
499
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000500//===----------------------------------------------------------------------===//
501// Instructions
502//===----------------------------------------------------------------------===//
503
Evan Chenga8e29892007-01-19 07:51:42 +0000504//===----------------------------------------------------------------------===//
505// Miscellaneous Instructions.
506//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000507
Evan Chenga8e29892007-01-19 07:51:42 +0000508/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
509/// the function. The first operand is the ID# for this instruction, the second
510/// is the index into the MachineConstantPool that this is, the third is the
511/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000512let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000513def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000514PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000515 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000516 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000517
Evan Cheng071a2792007-09-11 19:55:27 +0000518let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000519def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000520PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
521 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000522 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000523
Evan Chenga8e29892007-01-19 07:51:42 +0000524def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000525PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000526 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000527 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000528}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000529
Evan Chenga8e29892007-01-19 07:51:42 +0000530def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000531PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000532 ".loc $file, $line, $col",
533 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000534
Evan Cheng12c3a532008-11-06 17:48:05 +0000535
536// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000537let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000538def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000539 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000540 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000541
Evan Cheng325474e2008-01-07 23:56:57 +0000542let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000543let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000544def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000545 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000546 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000547
Evan Chengd87293c2008-11-06 08:47:38 +0000548def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000549 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000550 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
551
Evan Chengd87293c2008-11-06 08:47:38 +0000552def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000553 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000554 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
555
Evan Chengd87293c2008-11-06 08:47:38 +0000556def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000557 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000558 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
559
Evan Chengd87293c2008-11-06 08:47:38 +0000560def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000561 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000562 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
563}
Chris Lattner13c63102008-01-06 05:55:01 +0000564let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000565def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000566 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000567 [(store GPR:$src, addrmodepc:$addr)]>;
568
Evan Chengd87293c2008-11-06 08:47:38 +0000569def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000570 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000571 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
572
Evan Chengd87293c2008-11-06 08:47:38 +0000573def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000574 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000575 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
576}
Evan Cheng12c3a532008-11-06 17:48:05 +0000577} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000578
Evan Chenge07715c2009-06-23 05:25:29 +0000579
580// LEApcrel - Load a pc-relative address into a register without offending the
581// assembler.
582def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
583 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
584 "${:private}PCRELL${:uid}+8))\n"),
585 !strconcat("${:private}PCRELL${:uid}:\n\t",
586 "add$p $dst, pc, #PCRELV${:uid}")),
587 []>;
588
Evan Cheng023dd3f2009-06-24 23:14:45 +0000589def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
590 (ins i32imm:$label, i32imm:$id, pred:$p),
Evan Chenge07715c2009-06-23 05:25:29 +0000591 Pseudo,
592 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
593 "${:private}PCRELL${:uid}+8))\n"),
594 !strconcat("${:private}PCRELL${:uid}:\n\t",
595 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 []> {
597 let Inst{25} = 1;
598}
Evan Chenge07715c2009-06-23 05:25:29 +0000599
Evan Chenga8e29892007-01-19 07:51:42 +0000600//===----------------------------------------------------------------------===//
601// Control Flow Instructions.
602//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000603
Evan Chenga8e29892007-01-19 07:51:42 +0000604let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000605 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000606 let Inst{7-4} = 0b0001;
607 let Inst{19-8} = 0b111111111111;
608 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000609}
Rafael Espindola27185192006-09-29 21:20:16 +0000610
Evan Chenga8e29892007-01-19 07:51:42 +0000611// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000612// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
613// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000614// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000615let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000616 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000617 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000618 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000619 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000620
Bob Wilson54fc1242009-06-22 21:01:46 +0000621// On non-Darwin platforms R9 is callee-saved.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000622let isCall = 1, Itinerary = IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000623 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000624 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000625 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000626 "bl ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000627 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000628
Evan Cheng12c3a532008-11-06 17:48:05 +0000629 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000630 "bl", " ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000631 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000632
Evan Chenga8e29892007-01-19 07:51:42 +0000633 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000634 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000635 "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000636 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000637 let Inst{7-4} = 0b0011;
638 let Inst{19-8} = 0b111111111111;
639 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000640 }
641
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000642 let Uses = [LR] in {
643 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000644 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
645 "mov lr, pc\n\tbx $func",
Evan Cheng1c83eb32009-07-07 19:16:24 +0000646 [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]> {
647 let Inst{7-4} = 0b0001;
648 let Inst{19-8} = 0b111111111111;
649 let Inst{27-20} = 0b00010010;
650 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000651 }
652}
653
654// On Darwin R9 is call-clobbered.
655let isCall = 1, Itinerary = IIC_Br,
656 Defs = [R0, R1, R2, R3, R9, R12, LR,
657 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
658 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
659 "bl ${func:call}",
660 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
661
662 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
663 "bl", " ${func:call}",
664 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>;
665
666 // ARMv5T and above
667 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
668 "blx $func",
669 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
670 let Inst{7-4} = 0b0011;
671 let Inst{19-8} = 0b111111111111;
672 let Inst{27-20} = 0b00010010;
673 }
674
675 let Uses = [LR] in {
676 // ARMv4T
677 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
678 "mov lr, pc\n\tbx $func",
Evan Cheng1c83eb32009-07-07 19:16:24 +0000679 [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]> {
680 let Inst{7-4} = 0b0001;
681 let Inst{19-8} = 0b111111111111;
682 let Inst{27-20} = 0b00010010;
683 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000684 }
Rafael Espindola35574632006-07-18 17:00:30 +0000685}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000686
Evan Cheng8557c2b2009-06-19 01:51:50 +0000687let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000688 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000689 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000690 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000691 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000692 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000693
Owen Anderson20ab2902007-11-12 07:39:39 +0000694 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000695 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000696 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000697 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
698 let Inst{20} = 0; // S Bit
699 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000700 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000701 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000702 def BR_JTm : JTI<(outs),
703 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
704 "ldr pc, $target \n$jt",
705 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
706 imm:$id)]> {
707 let Inst{20} = 1; // L bit
708 let Inst{21} = 0; // W bit
709 let Inst{22} = 0; // B bit
710 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000711 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000712 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000713 def BR_JTadd : JTI<(outs),
714 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
715 "add pc, $target, $idx \n$jt",
716 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
717 imm:$id)]> {
718 let Inst{20} = 0; // S bit
719 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000720 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000721 }
722 } // isNotDuplicable = 1, isIndirectBranch = 1
723 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000724
Evan Chengc85e8322007-07-05 07:13:32 +0000725 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
726 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000727 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000728 "b", " $target",
729 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000730}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000731
Evan Chenga8e29892007-01-19 07:51:42 +0000732//===----------------------------------------------------------------------===//
733// Load / store Instructions.
734//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000735
Evan Chenga8e29892007-01-19 07:51:42 +0000736// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000737let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000738def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000739 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000740 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000741
Evan Chengfa775d02007-03-19 07:20:03 +0000742// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000743let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000744def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000745 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000746
Evan Chenga8e29892007-01-19 07:51:42 +0000747// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000748def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000749 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000750 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000751
Evan Cheng148cad82008-11-13 07:34:59 +0000752def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000753 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000754 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000755
Evan Chenga8e29892007-01-19 07:51:42 +0000756// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000757def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000758 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000759 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000760
Evan Cheng148cad82008-11-13 07:34:59 +0000761def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000762 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000763 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000764
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000765let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000766// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000767def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
768 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000769
Evan Chenga8e29892007-01-19 07:51:42 +0000770// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000771def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000772 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000773 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000774
Evan Chengd87293c2008-11-06 08:47:38 +0000775def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000776 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000777 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000778
Evan Chengd87293c2008-11-06 08:47:38 +0000779def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000780 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000781 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000782
Evan Chengd87293c2008-11-06 08:47:38 +0000783def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000784 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000785 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000786
Evan Chengd87293c2008-11-06 08:47:38 +0000787def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000788 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000789 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000790
Evan Chengd87293c2008-11-06 08:47:38 +0000791def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000792 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000793 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000794
Evan Chengd87293c2008-11-06 08:47:38 +0000795def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000796 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000797 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000798
Evan Chengd87293c2008-11-06 08:47:38 +0000799def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000800 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
801 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000802
Evan Chengd87293c2008-11-06 08:47:38 +0000803def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000804 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000805 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000806
Evan Chengd87293c2008-11-06 08:47:38 +0000807def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000808 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Cheng31926a72009-07-02 01:30:04 +0000809 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000810}
Evan Chenga8e29892007-01-19 07:51:42 +0000811
812// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000813def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000814 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000815 [(store GPR:$src, addrmode2:$addr)]>;
816
817// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000818def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000819 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000820 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
821
Evan Cheng148cad82008-11-13 07:34:59 +0000822def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000823 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000824 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
825
826// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000827let mayStore = 1 in
Evan Cheng358dec52009-06-15 08:28:29 +0000828def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
829 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000830
831// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000832def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000833 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000834 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000835 [(set GPR:$base_wb,
836 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
837
Evan Chengd87293c2008-11-06 08:47:38 +0000838def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000839 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000840 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000841 [(set GPR:$base_wb,
842 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
843
Evan Chengd87293c2008-11-06 08:47:38 +0000844def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000845 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000846 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000847 [(set GPR:$base_wb,
848 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
849
Evan Chengd87293c2008-11-06 08:47:38 +0000850def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000851 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000852 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000853 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
854 GPR:$base, am3offset:$offset))]>;
855
Evan Chengd87293c2008-11-06 08:47:38 +0000856def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000857 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000858 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000859 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
860 GPR:$base, am2offset:$offset))]>;
861
Evan Chengd87293c2008-11-06 08:47:38 +0000862def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000863 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000864 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000865 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
866 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000867
868//===----------------------------------------------------------------------===//
869// Load / store multiple Instructions.
870//
871
Evan Cheng64d80e32007-07-19 01:14:50 +0000872// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000873let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000874def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000875 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000876 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000877 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000878
Chris Lattner2e48a702008-01-06 08:36:04 +0000879let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000880def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000881 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000882 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000883 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000884
885//===----------------------------------------------------------------------===//
886// Move Instructions.
887//
888
Evan Chengcd799b92009-06-12 20:46:18 +0000889let neverHasSideEffects = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000890def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
891 "mov", " $dst, $src", []>, UnaryDP;
892def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
893 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000894
Evan Chengb3379fb2009-02-05 08:42:55 +0000895let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000896def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
897 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000898
Evan Chenga9562552008-11-14 20:09:11 +0000899def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000900 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000901 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000902
903// These aren't really mov instructions, but we have to define them this way
904// due to flag operands.
905
Evan Cheng071a2792007-09-11 19:55:27 +0000906let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000907def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000908 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000909 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000910def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000911 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000912 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000913}
Evan Chenga8e29892007-01-19 07:51:42 +0000914
Evan Chenga8e29892007-01-19 07:51:42 +0000915//===----------------------------------------------------------------------===//
916// Extend Instructions.
917//
918
919// Sign extenders
920
Evan Cheng97f48c32008-11-06 22:15:19 +0000921defm SXTB : AI_unary_rrot<0b01101010,
922 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
923defm SXTH : AI_unary_rrot<0b01101011,
924 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000925
Evan Cheng97f48c32008-11-06 22:15:19 +0000926defm SXTAB : AI_bin_rrot<0b01101010,
927 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
928defm SXTAH : AI_bin_rrot<0b01101011,
929 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000930
931// TODO: SXT(A){B|H}16
932
933// Zero extenders
934
935let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000936defm UXTB : AI_unary_rrot<0b01101110,
937 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
938defm UXTH : AI_unary_rrot<0b01101111,
939 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
940defm UXTB16 : AI_unary_rrot<0b01101100,
941 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000942
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000943def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000944 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000945def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000946 (UXTB16r_rot GPR:$Src, 8)>;
947
Evan Cheng97f48c32008-11-06 22:15:19 +0000948defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000949 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000950defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000951 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000952}
953
Evan Chenga8e29892007-01-19 07:51:42 +0000954// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
955//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000956
Evan Chenga8e29892007-01-19 07:51:42 +0000957// TODO: UXT(A){B|H}16
958
959//===----------------------------------------------------------------------===//
960// Arithmetic Instructions.
961//
962
Jim Grosbach26421962008-10-14 20:36:24 +0000963defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +0000964 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000965defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000966 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000967
Evan Chengc85e8322007-07-05 07:13:32 +0000968// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +0000969defm ADDS : AI1_bin_s_irs<0b0100, "add",
970 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
971defm SUBS : AI1_bin_s_irs<0b0010, "sub",
972 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000973
Evan Cheng62674222009-06-25 23:34:10 +0000974defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +0000975 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +0000976defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
977 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000978
Evan Chengc85e8322007-07-05 07:13:32 +0000979// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000980def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000981 "rsb", " $dst, $a, $b",
982 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
983
Evan Chengedda31c2008-11-05 18:35:52 +0000984def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000985 "rsb", " $dst, $a, $b",
986 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000987
988// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000989let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000990def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000991 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000992 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000993def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000994 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000995 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
996}
Evan Chengc85e8322007-07-05 07:13:32 +0000997
Evan Cheng62674222009-06-25 23:34:10 +0000998let Uses = [CPSR] in {
999def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
1000 DPFrm, "rsc", " $dst, $a, $b",
1001 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
1002 Requires<[IsARM, CarryDefIsUnused]>;
1003def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
1004 DPSoRegFrm, "rsc", " $dst, $a, $b",
1005 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1006 Requires<[IsARM, CarryDefIsUnused]>;
1007}
1008
1009// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001010let Defs = [CPSR], Uses = [CPSR] in {
1011def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
1012 DPFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001013 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
1014 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng1e249e32009-06-25 20:59:23 +00001015def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
1016 DPSoRegFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001017 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1018 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001019}
Evan Cheng2c614c52007-06-06 10:17:05 +00001020
Evan Chenga8e29892007-01-19 07:51:42 +00001021// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1022def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1023 (SUBri GPR:$src, so_imm_neg:$imm)>;
1024
1025//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1026// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1027//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1028// (SBCri GPR:$src, so_imm_neg:$imm)>;
1029
1030// Note: These are implemented in C++ code, because they have to generate
1031// ADD/SUBrs instructions, which use a complex pattern that a xform function
1032// cannot produce.
1033// (mul X, 2^n+1) -> (add (X << n), X)
1034// (mul X, 2^n-1) -> (rsb X, (X << n))
1035
1036
1037//===----------------------------------------------------------------------===//
1038// Bitwise Instructions.
1039//
1040
Jim Grosbach26421962008-10-14 20:36:24 +00001041defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001042 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001043defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001044 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001045defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001046 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001047defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001048 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001049
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001050def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1051 AddrMode1, Size4Bytes, IndexModeNone, DPFrm,
1052 "bfc", " $dst, $imm", "$src = $dst",
1053 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1054 Requires<[IsARM, HasV6T2]> {
1055 let Inst{27-21} = 0b0111110;
1056 let Inst{6-0} = 0b0011111;
1057}
1058
Evan Chengedda31c2008-11-05 18:35:52 +00001059def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
1060 "mvn", " $dst, $src",
1061 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1062def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
1063 "mvn", " $dst, $src",
1064 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +00001065let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +00001066def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1067 "mvn", " $dst, $imm",
1068 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001069
1070def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1071 (BICri GPR:$src, so_imm_not:$imm)>;
1072
1073//===----------------------------------------------------------------------===//
1074// Multiply Instructions.
1075//
1076
Evan Cheng8de898a2009-06-26 00:19:44 +00001077let isCommutable = 1 in
Evan Chengfbc9d412008-11-06 01:21:28 +00001078def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +00001079 "mul", " $dst, $a, $b",
1080 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001081
Evan Chengfbc9d412008-11-06 01:21:28 +00001082def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +00001083 "mla", " $dst, $a, $b, $c",
1084 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001085
Evan Chengedcbada2009-07-06 22:05:45 +00001086def MLS : AMul1I <0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1087 "mls", " $dst, $a, $b, $c",
1088 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1089 Requires<[IsARM, HasV6T2]>;
1090
Evan Chenga8e29892007-01-19 07:51:42 +00001091// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001092let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001093let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001094def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
1095 (ins GPR:$a, GPR:$b),
1096 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001097
Evan Chengfbc9d412008-11-06 01:21:28 +00001098def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
1099 (ins GPR:$a, GPR:$b),
1100 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001101}
Evan Chenga8e29892007-01-19 07:51:42 +00001102
1103// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001104def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
1105 (ins GPR:$a, GPR:$b),
1106 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001107
Evan Chengfbc9d412008-11-06 01:21:28 +00001108def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
1109 (ins GPR:$a, GPR:$b),
1110 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001111
Evan Chengfbc9d412008-11-06 01:21:28 +00001112def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1113 (ins GPR:$a, GPR:$b),
1114 "umaal", " $ldst, $hdst, $a, $b", []>,
1115 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001116} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001117
1118// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001119def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +00001120 "smmul", " $dst, $a, $b",
1121 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001122 Requires<[IsARM, HasV6]> {
1123 let Inst{7-4} = 0b0001;
1124 let Inst{15-12} = 0b1111;
1125}
Evan Cheng13ab0202007-07-10 18:08:01 +00001126
Evan Chengfbc9d412008-11-06 01:21:28 +00001127def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +00001128 "smmla", " $dst, $a, $b, $c",
1129 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001130 Requires<[IsARM, HasV6]> {
1131 let Inst{7-4} = 0b0001;
1132}
Evan Chenga8e29892007-01-19 07:51:42 +00001133
1134
Evan Chengfbc9d412008-11-06 01:21:28 +00001135def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +00001136 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001137 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001138 Requires<[IsARM, HasV6]> {
1139 let Inst{7-4} = 0b1101;
1140}
Evan Chenga8e29892007-01-19 07:51:42 +00001141
Raul Herbster37fb5b12007-08-30 23:25:47 +00001142multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001143 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001144 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001145 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1146 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001147 Requires<[IsARM, HasV5TE]> {
1148 let Inst{5} = 0;
1149 let Inst{6} = 0;
1150 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001151
Evan Chengeb4f52e2008-11-06 03:35:07 +00001152 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001153 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001154 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001155 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001156 Requires<[IsARM, HasV5TE]> {
1157 let Inst{5} = 0;
1158 let Inst{6} = 1;
1159 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001160
Evan Chengeb4f52e2008-11-06 03:35:07 +00001161 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001162 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001163 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001164 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001165 Requires<[IsARM, HasV5TE]> {
1166 let Inst{5} = 1;
1167 let Inst{6} = 0;
1168 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001169
Evan Chengeb4f52e2008-11-06 03:35:07 +00001170 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001171 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001172 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1173 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001174 Requires<[IsARM, HasV5TE]> {
1175 let Inst{5} = 1;
1176 let Inst{6} = 1;
1177 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001178
Evan Chengeb4f52e2008-11-06 03:35:07 +00001179 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001180 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001181 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001182 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001183 Requires<[IsARM, HasV5TE]> {
1184 let Inst{5} = 1;
1185 let Inst{6} = 0;
1186 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001187
Evan Chengeb4f52e2008-11-06 03:35:07 +00001188 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001189 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001190 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001191 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001192 Requires<[IsARM, HasV5TE]> {
1193 let Inst{5} = 1;
1194 let Inst{6} = 1;
1195 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001196}
1197
Raul Herbster37fb5b12007-08-30 23:25:47 +00001198
1199multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001200 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001201 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001202 [(set GPR:$dst, (add GPR:$acc,
1203 (opnode (sext_inreg GPR:$a, i16),
1204 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001205 Requires<[IsARM, HasV5TE]> {
1206 let Inst{5} = 0;
1207 let Inst{6} = 0;
1208 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001209
Evan Chengeb4f52e2008-11-06 03:35:07 +00001210 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001211 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001212 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001213 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001214 Requires<[IsARM, HasV5TE]> {
1215 let Inst{5} = 0;
1216 let Inst{6} = 1;
1217 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001218
Evan Chengeb4f52e2008-11-06 03:35:07 +00001219 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001220 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001221 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001222 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001223 Requires<[IsARM, HasV5TE]> {
1224 let Inst{5} = 1;
1225 let Inst{6} = 0;
1226 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001227
Evan Chengeb4f52e2008-11-06 03:35:07 +00001228 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001229 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001230 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1231 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001232 Requires<[IsARM, HasV5TE]> {
1233 let Inst{5} = 1;
1234 let Inst{6} = 1;
1235 }
Evan Chenga8e29892007-01-19 07:51:42 +00001236
Evan Chengeb4f52e2008-11-06 03:35:07 +00001237 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001238 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001239 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001240 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001241 Requires<[IsARM, HasV5TE]> {
1242 let Inst{5} = 0;
1243 let Inst{6} = 0;
1244 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001245
Evan Chengeb4f52e2008-11-06 03:35:07 +00001246 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001247 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001248 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001249 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001250 Requires<[IsARM, HasV5TE]> {
1251 let Inst{5} = 0;
1252 let Inst{6} = 1;
1253 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001254}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001255
Raul Herbster37fb5b12007-08-30 23:25:47 +00001256defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1257defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001258
Evan Chenga8e29892007-01-19 07:51:42 +00001259// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1260// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001261
Evan Chenga8e29892007-01-19 07:51:42 +00001262//===----------------------------------------------------------------------===//
1263// Misc. Arithmetic Instructions.
1264//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001265
Evan Cheng8b59db32008-11-07 01:41:35 +00001266def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001267 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001268 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1269 let Inst{7-4} = 0b0001;
1270 let Inst{11-8} = 0b1111;
1271 let Inst{19-16} = 0b1111;
1272}
Rafael Espindola199dd672006-10-17 13:13:23 +00001273
Evan Cheng8b59db32008-11-07 01:41:35 +00001274def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001275 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001276 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1277 let Inst{7-4} = 0b0011;
1278 let Inst{11-8} = 0b1111;
1279 let Inst{19-16} = 0b1111;
1280}
Rafael Espindola199dd672006-10-17 13:13:23 +00001281
Evan Cheng8b59db32008-11-07 01:41:35 +00001282def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001283 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001284 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001285 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1286 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1287 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1288 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001289 Requires<[IsARM, HasV6]> {
1290 let Inst{7-4} = 0b1011;
1291 let Inst{11-8} = 0b1111;
1292 let Inst{19-16} = 0b1111;
1293}
Rafael Espindola27185192006-09-29 21:20:16 +00001294
Evan Cheng8b59db32008-11-07 01:41:35 +00001295def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001296 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001297 [(set GPR:$dst,
1298 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001299 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1300 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001301 Requires<[IsARM, HasV6]> {
1302 let Inst{7-4} = 0b1011;
1303 let Inst{11-8} = 0b1111;
1304 let Inst{19-16} = 0b1111;
1305}
Rafael Espindola27185192006-09-29 21:20:16 +00001306
Evan Cheng8b59db32008-11-07 01:41:35 +00001307def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1308 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1309 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001310 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1311 (and (shl GPR:$src2, (i32 imm:$shamt)),
1312 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001313 Requires<[IsARM, HasV6]> {
1314 let Inst{6-4} = 0b001;
1315}
Rafael Espindola27185192006-09-29 21:20:16 +00001316
Evan Chenga8e29892007-01-19 07:51:42 +00001317// Alternate cases for PKHBT where identities eliminate some nodes.
1318def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1319 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1320def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1321 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001322
Rafael Espindolaa2845842006-10-05 16:48:49 +00001323
Evan Cheng8b59db32008-11-07 01:41:35 +00001324def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1325 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1326 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001327 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1328 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001329 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1330 let Inst{6-4} = 0b101;
1331}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001332
Evan Chenga8e29892007-01-19 07:51:42 +00001333// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1334// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001335def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001336 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1337def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1338 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1339 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001340
Evan Chenga8e29892007-01-19 07:51:42 +00001341//===----------------------------------------------------------------------===//
1342// Comparison Instructions...
1343//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001344
Jim Grosbach26421962008-10-14 20:36:24 +00001345defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001346 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001347defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001348 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001349
Evan Chenga8e29892007-01-19 07:51:42 +00001350// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001351defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001352 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001353defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001354 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001355
David Goodwinc0309b42009-06-29 15:33:01 +00001356defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1357 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1358defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1359 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001360
1361def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1362 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001363
David Goodwinc0309b42009-06-29 15:33:01 +00001364def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001365 (CMNri GPR:$src, so_imm_neg:$imm)>;
1366
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001367
Evan Chenga8e29892007-01-19 07:51:42 +00001368// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001369// FIXME: should be able to write a pattern for ARMcmov, but can't use
1370// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001371def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001372 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001373 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001374 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001375
Evan Chengd87293c2008-11-06 08:47:38 +00001376def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1377 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001378 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001379 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001380 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001381
Evan Chengd87293c2008-11-06 08:47:38 +00001382def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1383 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001384 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001385 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001386 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001387
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001388
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001389//===----------------------------------------------------------------------===//
1390// TLS Instructions
1391//
1392
1393// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001394let isCall = 1,
1395 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001396 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001397 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001398 [(set R0, ARMthread_pointer)]>;
1399}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001400
Evan Chenga8e29892007-01-19 07:51:42 +00001401//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001402// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001403// eh_sjlj_setjmp() is a three instruction sequence to store the return
1404// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001405// Since by its nature we may be coming from some other function to get
1406// here, and we're using the stack frame for the containing function to
1407// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001408// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001409// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001410// except for our own input by listing the relevant registers in Defs. By
1411// doing so, we also cause the prologue/epilogue code to actively preserve
1412// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001413let Defs =
1414 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1415 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001416 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001417 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1418 "add r0, pc, #4\n\t"
1419 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001420 "mov r0, #0 @ eh_setjmp", "",
1421 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001422}
1423
1424//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001425// Non-Instruction Patterns
1426//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001427
Evan Chenga8e29892007-01-19 07:51:42 +00001428// ConstantPool, GlobalAddress, and JumpTable
1429def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1430def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1431def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001432 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001433
Evan Chenga8e29892007-01-19 07:51:42 +00001434// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001435
Evan Chenga8e29892007-01-19 07:51:42 +00001436// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001437let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001438def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001439 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001440 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001441
Evan Chenga8e29892007-01-19 07:51:42 +00001442def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1443 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1444 (so_imm2part_2 imm:$RHS))>;
1445def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1446 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1447 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001448
Evan Chenga8e29892007-01-19 07:51:42 +00001449// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001450
Rafael Espindola24357862006-10-19 17:05:03 +00001451
Evan Chenga8e29892007-01-19 07:51:42 +00001452// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001453def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
1454 Requires<[IsNotDarwin]>;
1455def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
1456 Requires<[IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001457
Evan Chenga8e29892007-01-19 07:51:42 +00001458// zextload i1 -> zextload i8
1459def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001460
Evan Chenga8e29892007-01-19 07:51:42 +00001461// extload -> zextload
1462def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1463def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1464def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001465
Evan Cheng83b5cf02008-11-05 23:22:34 +00001466def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1467def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1468
Evan Cheng34b12d22007-01-19 20:27:35 +00001469// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001470def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1471 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001472 (SMULBB GPR:$a, GPR:$b)>;
1473def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1474 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001475def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1476 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001477 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001478def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001479 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001480def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1481 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001482 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001483def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001484 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001485def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1486 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001487 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001488def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001489 (SMULWB GPR:$a, GPR:$b)>;
1490
1491def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001492 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1493 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001494 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1495def : ARMV5TEPat<(add GPR:$acc,
1496 (mul sext_16_node:$a, sext_16_node:$b)),
1497 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1498def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001499 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1500 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001501 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1502def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001503 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001504 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1505def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001506 (mul (sra GPR:$a, (i32 16)),
1507 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001508 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1509def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001510 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001511 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1512def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001513 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1514 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001515 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1516def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001517 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001518 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1519
Evan Chenga8e29892007-01-19 07:51:42 +00001520//===----------------------------------------------------------------------===//
1521// Thumb Support
1522//
1523
1524include "ARMInstrThumb.td"
1525
1526//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001527// Thumb2 Support
1528//
1529
1530include "ARMInstrThumb2.td"
1531
1532//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001533// Floating Point Support
1534//
1535
1536include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001537
1538//===----------------------------------------------------------------------===//
1539// Advanced SIMD (NEON) Support
1540//
1541
1542include "ARMInstrNEON.td"