blob: 268ce414abe1e6149171423bf6550e99c6adb7e7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000129 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
131 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000132
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000134 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
135 [(ARMcallseq_start imm:$amt)]>,
136 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000137}
Evan Cheng44bec522007-05-15 01:29:07 +0000138
Johnny Chenbd2c6232010-02-25 03:28:51 +0000139def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
140 [/* For disassembly only; pattern left blank */]>,
141 T1Encoding<0b101111> {
142 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000143 let Inst{7-0} = 0x00;
Johnny Chenbd2c6232010-02-25 03:28:51 +0000144}
145
Johnny Chend86d2692010-02-25 17:51:03 +0000146def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
147 [/* For disassembly only; pattern left blank */]>,
148 T1Encoding<0b101111> {
149 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000150 let Inst{7-0} = 0x10;
Johnny Chend86d2692010-02-25 17:51:03 +0000151}
152
153def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
154 [/* For disassembly only; pattern left blank */]>,
155 T1Encoding<0b101111> {
156 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000157 let Inst{7-0} = 0x20;
Johnny Chend86d2692010-02-25 17:51:03 +0000158}
159
160def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
161 [/* For disassembly only; pattern left blank */]>,
162 T1Encoding<0b101111> {
163 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000164 let Inst{7-0} = 0x30;
Johnny Chend86d2692010-02-25 17:51:03 +0000165}
166
167def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
168 [/* For disassembly only; pattern left blank */]>,
169 T1Encoding<0b101111> {
170 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000171 let Inst{7-0} = 0x40;
Johnny Chend86d2692010-02-25 17:51:03 +0000172}
173
174def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
175 [/* For disassembly only; pattern left blank */]>,
176 T1Encoding<0b101101> {
177 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000178 let Inst{4} = 1;
179 let Inst{3} = 1; // Big-Endian
180 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000181}
182
183def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
184 [/* For disassembly only; pattern left blank */]>,
185 T1Encoding<0b101101> {
186 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000187 let Inst{4} = 1;
188 let Inst{3} = 0; // Little-Endian
189 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000190}
191
Johnny Chenc6f7b272010-02-11 18:12:29 +0000192// The i32imm operand $val can be used by a debugger to store more information
193// about the breakpoint.
Bill Wendlingba46dc02010-11-19 22:06:18 +0000194def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000195 [/* For disassembly only; pattern left blank */]>,
196 T1Encoding<0b101111> {
Bill Wendlingba46dc02010-11-19 22:06:18 +0000197 bits<8> val;
Johnny Chenc6f7b272010-02-11 18:12:29 +0000198 let Inst{9-8} = 0b10;
Bill Wendlingba46dc02010-11-19 22:06:18 +0000199 let Inst{7-0} = val;
Johnny Chenc6f7b272010-02-11 18:12:29 +0000200}
201
Johnny Chen93042d12010-03-02 18:14:57 +0000202// Change Processor State is a system instruction -- for disassembly only.
203// The singleton $opt operand contains the following information:
204// opt{4-0} = mode ==> don't care
205// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
206// opt{8-6} = AIF from Inst{2-0}
207// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
208//
209// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
210// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000211def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000212 [/* For disassembly only; pattern left blank */]>,
213 T1Misc<0b0110011>;
214
Evan Cheng35d6c412009-08-04 23:47:55 +0000215// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000216let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000217def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000218 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000219 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000220 // A8.6.6 Rm = pc
221 bits<3> dst;
222 let Inst{6-3} = 0b1111;
223 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000224}
Evan Chenga8e29892007-01-19 07:51:42 +0000225
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000226// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000227def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000228 "add\t$dst, pc, $rhs", []>,
229 T1Encoding<{1,0,1,0,0,?}> {
230 // A6.2 & A8.6.10
231 bits<3> dst;
232 bits<8> rhs;
233 let Inst{10-8} = dst;
234 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000235}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000236
Bill Wendling0ae28e42010-11-19 22:37:33 +0000237// ADD <Rd>, sp, #<imm8>
238// This is rematerializable, which is particularly useful for taking the
239// address of locals.
240let isReMaterializable = 1 in
241def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
242 "add\t$dst, $sp, $rhs", []>,
243 T1Encoding<{1,0,1,0,1,?}> {
244 // A6.2 & A8.6.8
245 bits<3> dst;
246 bits<8> rhs;
247 let Inst{10-8} = dst;
248 let Inst{7-0} = rhs;
249}
250
251// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000252def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000253 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000254 T1Misc<{0,0,0,0,0,?,?}> {
255 // A6.2.5 & A8.6.8
256 bits<7> rhs;
257 let Inst{6-0} = rhs;
258}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000259
Bill Wendling0ae28e42010-11-19 22:37:33 +0000260// SUB sp, sp, #<imm7>
261// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000262def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000263 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000264 T1Misc<{0,0,0,0,1,?,?}> {
265 // A6.2.5 & A8.6.214
266 bits<7> rhs;
267 let Inst{6-0} = rhs;
268}
Evan Cheng86198642009-08-07 00:34:42 +0000269
Bill Wendling0ae28e42010-11-19 22:37:33 +0000270// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000271def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000272 "add\t$dst, $rhs", []>,
273 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000274 // A8.6.9 Encoding T1
275 bits<4> dst;
276 let Inst{7} = dst{3};
277 let Inst{6-3} = 0b1101;
278 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000279}
Evan Cheng86198642009-08-07 00:34:42 +0000280
Bill Wendling0ae28e42010-11-19 22:37:33 +0000281// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000282def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000283 "add\t$dst, $rhs", []>,
284 T1Special<{0,0,?,?}> {
285 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000286 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000287 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000288 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000289 let Inst{2-0} = 0b101;
290}
Evan Cheng86198642009-08-07 00:34:42 +0000291
Evan Chenga8e29892007-01-19 07:51:42 +0000292//===----------------------------------------------------------------------===//
293// Control Flow Instructions.
294//
295
Jim Grosbachc732adf2009-09-30 01:35:11 +0000296let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000297 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
298 [(ARMretflag)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000299 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
300 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000301 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000302 }
Bill Wendling602890d2010-11-19 01:33:10 +0000303
Evan Cheng9d945f72007-02-01 01:49:46 +0000304 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000305 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
306 IIC_Br, "bx\t$Rm",
307 []>,
308 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
309 bits<4> Rm;
310 let Inst{6-3} = Rm;
311 let Inst{2-0} = 0b000;
312 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000313}
Evan Chenga8e29892007-01-19 07:51:42 +0000314
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000315// Indirect branches
316let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000317 def tBRIND : TI<(outs), (ins GPR:$Rm), IIC_Br, "mov\tpc, $Rm",
318 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000319 T1Special<{1,0,?,?}> {
Bill Wendling602890d2010-11-19 01:33:10 +0000320 bits<4> Rm;
Bill Wendling602890d2010-11-19 01:33:10 +0000321 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000322 let Inst{7} = 0b1; // <Rd> = Inst{7:2-0} = pc
323 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000324 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000325}
326
Evan Chenga8e29892007-01-19 07:51:42 +0000327// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000328let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
329 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000330def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000331 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000332 "pop${p}\t$regs", []>,
333 T1Misc<{1,1,0,?,?,?,?}> {
334 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000335 let Inst{8} = regs{15};
336 let Inst{7-0} = regs{7-0};
337}
Evan Chenga8e29892007-01-19 07:51:42 +0000338
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000339let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000340 Defs = [R0, R1, R2, R3, R12, LR,
341 D0, D1, D2, D3, D4, D5, D6, D7,
342 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000343 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000344 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000345 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000346 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000347 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000348 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000349 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000350
Evan Chengb6207242009-08-01 00:16:10 +0000351 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000352 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000353 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000354 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000355 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000356 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000357
Evan Chengb6207242009-08-01 00:16:10 +0000358 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000359 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000360 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000361 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000362 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
363 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000364
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000365 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000366 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000367 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000368 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000369 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000370 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000371 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000372}
373
374// On Darwin R9 is call-clobbered.
375let isCall = 1,
376 Defs = [R0, R1, R2, R3, R9, R12, LR,
377 D0, D1, D2, D3, D4, D5, D6, D7,
378 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000379 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000380 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000381 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000382 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000383 "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000384 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000385 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000386
Evan Chengb6207242009-08-01 00:16:10 +0000387 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000388 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000389 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000390 "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000391 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000392 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000393
Evan Chengb6207242009-08-01 00:16:10 +0000394 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000395 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000396 "blx\t$func",
397 [(ARMtcall GPR:$func)]>,
398 Requires<[IsThumb, HasV5T, IsDarwin]>,
399 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000400
401 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000402 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000403 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000404 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000405 "mov\tlr, pc\n\tbx\t$func",
406 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000407 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000408}
409
Evan Chengffbacca2007-07-21 00:34:19 +0000410let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000411 let isBarrier = 1 in {
412 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000413 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000414 "b\t$target", [(br bb:$target)]>,
415 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000416
Evan Cheng225dfe92007-01-30 01:13:37 +0000417 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000418 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000419 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000420 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000421
Chris Lattner4d1189f2010-11-01 00:46:16 +0000422 let isCodeGenOnly = 1 in
David Goodwin5e47a9a2009-06-30 18:04:13 +0000423 def tBR_JTr : T1JTI<(outs),
424 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +0000425 IIC_Br, "mov\tpc, $target\n\t.align\t2$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000426 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
427 Encoding16 {
428 let Inst{15-7} = 0b010001101;
429 let Inst{2-0} = 0b111;
430 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000431 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000432}
433
Evan Chengc85e8322007-07-05 07:13:32 +0000434// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000435// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000436let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000437 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000438 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000439 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
440 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000441
Evan Chengde17fb62009-10-31 23:46:45 +0000442// Compare and branch on zero / non-zero
443let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000444 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
445 "cbz\t$Rn, $target", []>,
446 T1Misc<{0,0,?,1,?,?,?}> {
447 bits<6> target;
448 bits<3> Rn;
449 let Inst{9} = target{5};
450 let Inst{7-3} = target{4-0};
451 let Inst{2-0} = Rn;
452 }
Evan Chengde17fb62009-10-31 23:46:45 +0000453
454 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000455 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000456 T1Misc<{1,0,?,1,?,?,?}> {
457 bits<6> target;
458 bits<3> Rn;
459 let Inst{9} = target{5};
460 let Inst{7-3} = target{4-0};
461 let Inst{2-0} = Rn;
462 }
Evan Chengde17fb62009-10-31 23:46:45 +0000463}
464
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000465// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
466// A8.6.16 B: Encoding T1
467// If Inst{11-8} == 0b1111 then SEE SVC
468let isCall = 1 in {
Johnny Chenbd2c6232010-02-25 03:28:51 +0000469def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>,
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000470 Encoding16 {
471 let Inst{15-12} = 0b1101;
472 let Inst{11-8} = 0b1111;
473}
474}
475
Evan Chengfb3611d2010-05-11 07:26:32 +0000476// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000477// If Inst{11-8} == 0b1110 then UNDEFINED
Evan Chengfb3611d2010-05-11 07:26:32 +0000478let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000479def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000480 "trap", [(trap)]>, Encoding16 {
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000481 let Inst{15-12} = 0b1101;
482 let Inst{11-8} = 0b1110;
483}
484
Evan Chenga8e29892007-01-19 07:51:42 +0000485//===----------------------------------------------------------------------===//
486// Load Store Instructions.
487//
488
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000489let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000490def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000491 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000492 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
493 T1LdSt<0b100>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000494def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000495 "ldr", "\t$dst, $addr",
496 []>,
497 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000498
Evan Cheng0e55fd62010-09-30 01:08:25 +0000499def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000500 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000501 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
502 T1LdSt<0b110>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000503def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000504 "ldrb", "\t$dst, $addr",
505 []>,
506 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000507
Evan Cheng0e55fd62010-09-30 01:08:25 +0000508def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000509 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000510 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
511 T1LdSt<0b101>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000512def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000513 "ldrh", "\t$dst, $addr",
514 []>,
515 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000516
Evan Cheng2f297df2009-07-11 07:08:13 +0000517let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000518def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000519 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000520 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
521 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000522
Evan Cheng2f297df2009-07-11 07:08:13 +0000523let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000524def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000525 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000526 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
527 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000528
Dan Gohman15511cf2008-12-03 18:15:48 +0000529let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000530def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000531 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000532 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
533 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000534
Evan Cheng8e59ea92007-02-07 00:06:56 +0000535// Special instruction for restore. It cannot clobber condition register
536// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000537let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000538def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000539 "ldr", "\t$dst, $addr", []>,
540 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000541
Evan Cheng012f2d92007-01-24 08:53:17 +0000542// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000543// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000544let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000545def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000546 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000547 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
548 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000549
550// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000551let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
552 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000553def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000554 "ldr", "\t$dst, $addr", []>,
555 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000556
Evan Cheng0e55fd62010-09-30 01:08:25 +0000557def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000558 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000559 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
560 T1LdSt<0b000>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000561def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000562 "str", "\t$src, $addr",
563 []>,
564 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000565
Evan Cheng0e55fd62010-09-30 01:08:25 +0000566def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000567 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000568 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
569 T1LdSt<0b010>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000570def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000571 "strb", "\t$src, $addr",
572 []>,
573 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000574
Evan Cheng0e55fd62010-09-30 01:08:25 +0000575def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000576 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000577 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
578 T1LdSt<0b001>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000579def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000580 "strh", "\t$src, $addr",
581 []>,
582 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000583
Evan Cheng0e55fd62010-09-30 01:08:25 +0000584def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000585 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000586 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
587 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000588
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000589let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000590// Special instruction for spill. It cannot clobber condition register
591// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000592def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000593 "str", "\t$src, $addr", []>,
594 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000595}
596
597//===----------------------------------------------------------------------===//
598// Load / store multiple Instructions.
599//
600
Bill Wendling6c470b82010-11-13 09:09:38 +0000601multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
602 InstrItinClass itin_upd, bits<6> T1Enc,
603 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000604 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000605 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000606 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6c470b82010-11-13 09:09:38 +0000607 T1Encoding<T1Enc>;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000608 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000609 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000610 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6c470b82010-11-13 09:09:38 +0000611 T1Encoding<T1Enc>;
612}
613
Bill Wendling73fe34a2010-11-16 01:16:36 +0000614// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000615let neverHasSideEffects = 1 in {
616
617let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
618defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
619 {1,1,0,0,1,?}, 1>;
620
621let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
622defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
623 {1,1,0,0,0,?}, 0>;
624
625} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000626
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000627let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000628def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000629 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000630 "pop${p}\t$regs", []>,
631 T1Misc<{1,1,0,?,?,?,?}> {
632 bits<16> regs;
633
634 let Inst{8} = regs{15};
635 let Inst{7-0} = regs{7-0};
636}
Evan Cheng4b322e52009-08-11 21:11:32 +0000637
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000638let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Chenga0792de2010-10-06 06:27:31 +0000639def tPUSH : T1I<(outs), (ins pred:$p, reglist:$srcs, variable_ops),
640 IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +0000641 "push${p}\t$srcs", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000642 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000643
644//===----------------------------------------------------------------------===//
645// Arithmetic Instructions.
646//
647
David Goodwinc9ee1182009-06-25 22:49:55 +0000648// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000649let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000650def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000651 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000652 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
653 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000654
David Goodwinc9ee1182009-06-25 22:49:55 +0000655// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000656def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000657 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000658 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
659 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000660
David Goodwin5d598aa2009-08-19 18:00:44 +0000661def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000662 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000663 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
664 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000665
David Goodwinc9ee1182009-06-25 22:49:55 +0000666// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000667let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000668def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000669 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000670 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
671 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000672
Evan Chengcd799b92009-06-12 20:46:18 +0000673let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000674def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000675 "add", "\t$dst, $rhs", []>,
676 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000677
David Goodwinc9ee1182009-06-25 22:49:55 +0000678// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000679let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000680def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000681 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000682 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
683 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000684
David Goodwinc9ee1182009-06-25 22:49:55 +0000685// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000686def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000687 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000688 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
689 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000690
David Goodwinc9ee1182009-06-25 22:49:55 +0000691// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000692def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000693 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000694 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
695 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000696
David Goodwinc9ee1182009-06-25 22:49:55 +0000697// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000698def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000699 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000700 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
701 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000702
David Goodwinc9ee1182009-06-25 22:49:55 +0000703// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000704let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000705//FIXME: Disable CMN, as CCodes are backwards from compare expectations
706// Compare-to-zero still works out, just not the relationals
707//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
708// "cmn", "\t$lhs, $rhs",
709// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
710// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000711def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000712 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000713 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
714 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000715}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000716
David Goodwinc9ee1182009-06-25 22:49:55 +0000717// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000718let isCompare = 1, Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000719def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000720 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000721 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
722 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000723def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000724 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000725 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
726 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000727}
728
729// CMP register
Gabor Greif007248b2010-09-14 20:47:43 +0000730let isCompare = 1, Defs = [CPSR] in {
Bill Wendling602890d2010-11-19 01:33:10 +0000731def tCMPr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
732 "cmp", "\t$Rn, $Rm",
733 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>,
734 T1DataProcessing<0b1010> {
735 bits<3> Rm;
736 bits<3> Rn;
737
738 let Inst{5-3} = Rm;
739 let Inst{2-0} = Rn;
740}
741
David Goodwin5d598aa2009-08-19 18:00:44 +0000742def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000743 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000744 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
745 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000746
David Goodwin5d598aa2009-08-19 18:00:44 +0000747def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000748 "cmp", "\t$lhs, $rhs", []>,
749 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000750def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000751 "cmp", "\t$lhs, $rhs", []>,
752 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000753}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000754
Evan Chenga8e29892007-01-19 07:51:42 +0000755
David Goodwinc9ee1182009-06-25 22:49:55 +0000756// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000757let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000758def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000759 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000760 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
761 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000762
David Goodwinc9ee1182009-06-25 22:49:55 +0000763// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000764def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000765 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000766 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
767 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000768
David Goodwinc9ee1182009-06-25 22:49:55 +0000769// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000770def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000771 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000772 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
773 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000774
David Goodwinc9ee1182009-06-25 22:49:55 +0000775// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000776def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000777 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000778 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
779 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000780
David Goodwinc9ee1182009-06-25 22:49:55 +0000781// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000782def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000783 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000784 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
785 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000786
David Goodwinc9ee1182009-06-25 22:49:55 +0000787// move register
Evan Chengc4af4632010-11-17 20:13:28 +0000788let isMoveImm = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000789def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000790 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000791 [(set tGPR:$dst, imm0_255:$src)]>,
792 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000793
794// TODO: A7-73: MOV(2) - mov setting flag.
795
796
Evan Chengcd799b92009-06-12 20:46:18 +0000797let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000798// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000799def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000800 "mov\t$dst, $src", []>,
801 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000802let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000803def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000804 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000805 let Inst{15-6} = 0b0000000000;
806}
Evan Cheng446c4282009-07-11 06:43:01 +0000807
808// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000809def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000810 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000811 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000812def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000813 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000814 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000815def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000816 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000817 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000818} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000819
David Goodwinc9ee1182009-06-25 22:49:55 +0000820// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000821let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000822def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000823 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000824 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
825 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000826
David Goodwinc9ee1182009-06-25 22:49:55 +0000827// move inverse register
Evan Cheng5d42c562010-09-29 00:49:25 +0000828def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMVNr,
Evan Cheng699beba2009-10-27 00:08:59 +0000829 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000830 [(set tGPR:$dst, (not tGPR:$src))]>,
831 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000832
David Goodwinc9ee1182009-06-25 22:49:55 +0000833// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000834let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000835def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000836 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000837 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
838 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000839
David Goodwinc9ee1182009-06-25 22:49:55 +0000840// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000841def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000842 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000843 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000844 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000845 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000846
David Goodwin5d598aa2009-08-19 18:00:44 +0000847def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000848 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000849 [(set tGPR:$dst,
850 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
851 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
852 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
853 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000854 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000855 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000856
David Goodwin5d598aa2009-08-19 18:00:44 +0000857def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000858 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000859 [(set tGPR:$dst,
860 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000861 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000862 (shl tGPR:$src, (i32 8))), i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000863 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000864 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000865
David Goodwinc9ee1182009-06-25 22:49:55 +0000866// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000867def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000868 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000869 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
870 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000871
872// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000873def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000874 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000875 [(set tGPR:$dst, (ineg tGPR:$src))]>,
876 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000877
David Goodwinc9ee1182009-06-25 22:49:55 +0000878// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000879let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000880def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000881 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000882 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
883 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000884
David Goodwinc9ee1182009-06-25 22:49:55 +0000885// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000886def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000887 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000888 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
889 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000890
David Goodwin5d598aa2009-08-19 18:00:44 +0000891def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000892 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000893 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
894 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000895
David Goodwinc9ee1182009-06-25 22:49:55 +0000896// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000897def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000898 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000899 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
900 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000901
902// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000903
David Goodwinc9ee1182009-06-25 22:49:55 +0000904// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000905def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000906 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000907 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000908 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000909 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000910
911// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000912def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000913 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000914 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000915 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000916 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000917
David Goodwinc9ee1182009-06-25 22:49:55 +0000918// test
Gabor Greif007248b2010-09-14 20:47:43 +0000919let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Evan Cheng5d42c562010-09-29 00:49:25 +0000920def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iTSTr,
Evan Cheng699beba2009-10-27 00:08:59 +0000921 "tst", "\t$lhs, $rhs",
Evan Chengc4af4632010-11-17 20:13:28 +0000922 [(ARMcmpZ (and_su tGPR:$lhs, tGPR:$rhs), 0)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000923 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000924
David Goodwinc9ee1182009-06-25 22:49:55 +0000925// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000926def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000927 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000928 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000929 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000930 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000931
932// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000933def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000934 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000935 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000936 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000937 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000938
939
Jim Grosbach80dc1162010-02-16 21:23:02 +0000940// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000941// Expanded after instruction selection into a branch sequence.
942let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000943 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000944 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +0000945 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +0000946 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000947
Evan Cheng007ea272009-08-12 05:17:19 +0000948
949// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +0000950let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000951def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000952 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000953 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000954
Evan Chengc4af4632010-11-17 20:13:28 +0000955let isMoveImm = 1 in
Jim Grosbach41527782010-02-09 19:51:37 +0000956def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000957 "mov", "\t$dst, $rhs", []>,
958 T1General<{1,0,0,?,?}>;
Owen Andersonf523e472010-09-23 23:45:25 +0000959} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +0000960
Evan Chenga8e29892007-01-19 07:51:42 +0000961// tLEApcrel - Load a pc-relative address into a register without offending the
962// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000963let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000964let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000965def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000966 "adr$p\t$dst, #$label", []>,
967 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000968
Jim Grosbacha967d112010-06-21 21:27:27 +0000969} // neverHasSideEffects
Evan Chenga1efbbd2009-08-14 00:32:16 +0000970def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000971 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000972 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
973 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000974
Evan Chenga8e29892007-01-19 07:51:42 +0000975//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000976// TLS Instructions
977//
978
979// __aeabi_read_tp preserves the registers r1-r3.
980let isCall = 1,
981 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000982 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
983 "bl\t__aeabi_read_tp",
984 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000985}
986
Jim Grosbachd1228742009-12-01 18:10:36 +0000987// SJLJ Exception handling intrinsics
988// eh_sjlj_setjmp() is an instruction sequence to store the return
989// address and save #0 in R0 for the non-longjmp case.
990// Since by its nature we may be coming from some other function to get
991// here, and we're using the stack frame for the containing function to
992// save/restore registers, we can't keep anything live in regs across
993// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
994// when we get here from a longjmp(). We force everthing out of registers
995// except for our own input by listing the relevant registers in Defs. By
996// doing so, we also cause the prologue/epilogue code to actively preserve
997// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +0000998// $val is a scratch register for our use.
Jim Grosbachd1228742009-12-01 18:10:36 +0000999let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00001000 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001001 isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00001002 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00001003 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00001004 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +00001005}
Jim Grosbach5eb19512010-05-22 01:06:18 +00001006
1007// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001008let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Jim Grosbach5eb19512010-05-22 01:06:18 +00001009 Defs = [ R7, LR, SP ] in {
1010def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
1011 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00001012 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00001013 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1014 Requires<[IsThumb, IsDarwin]>;
1015}
1016
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001017//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001018// Non-Instruction Patterns
1019//
1020
Evan Cheng892837a2009-07-10 02:09:04 +00001021// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001022def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1023 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1024def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001025 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001026def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1027 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001028
1029// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001030def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1031 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1032def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1033 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1034def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1035 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001036
Evan Chenga8e29892007-01-19 07:51:42 +00001037// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001038def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1039def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001040
Evan Chengd85ac4d2007-01-27 02:29:45 +00001041// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001042def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1043 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001044
Evan Chenga8e29892007-01-19 07:51:42 +00001045// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001046def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001047 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001048def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001049 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001050
1051def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001052 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001053def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001054 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001055
1056// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001057def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1058 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1059def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1060 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001061
1062// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001063def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1064 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001065
Evan Chengb60c02e2007-01-26 19:13:16 +00001066// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001067def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1068def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1069def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001070
Evan Cheng0e87e232009-08-28 00:31:43 +00001071// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001072// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001073def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001074 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001075 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001076def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001077 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001078 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001079
Evan Cheng0e87e232009-08-28 00:31:43 +00001080def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1081 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1082def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1083 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001084
Evan Chenga8e29892007-01-19 07:51:42 +00001085// Large immediate handling.
1086
1087// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001088def : T1Pat<(i32 thumb_immshifted:$src),
1089 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1090 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001091
Evan Cheng9cb9e672009-06-27 02:26:13 +00001092def : T1Pat<(i32 imm0_255_comp:$src),
1093 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001094
1095// Pseudo instruction that combines ldr from constpool and add pc. This should
1096// be expanded into two instructions late to allow if-conversion and
1097// scheduling.
1098let isReMaterializable = 1 in
1099def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001100 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001101 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1102 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001103 Requires<[IsThumb, IsThumb1Only]>;