blob: 20671ba0176e74d9a661a8bc570115247bcf58db [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
Jim Grosbach78890f42010-10-01 23:21:38 +0000129PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, "",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000131
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000132def tADJCALLSTACKDOWN :
Jim Grosbach78890f42010-10-01 23:21:38 +0000133PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, "",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000134 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000135}
Evan Cheng44bec522007-05-15 01:29:07 +0000136
Johnny Chenbd2c6232010-02-25 03:28:51 +0000137def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
138 [/* For disassembly only; pattern left blank */]>,
139 T1Encoding<0b101111> {
140 let Inst{9-8} = 0b11;
141 let Inst{7-0} = 0b00000000;
142}
143
Johnny Chend86d2692010-02-25 17:51:03 +0000144def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
145 [/* For disassembly only; pattern left blank */]>,
146 T1Encoding<0b101111> {
147 let Inst{9-8} = 0b11;
148 let Inst{7-0} = 0b00010000;
149}
150
151def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
152 [/* For disassembly only; pattern left blank */]>,
153 T1Encoding<0b101111> {
154 let Inst{9-8} = 0b11;
155 let Inst{7-0} = 0b00100000;
156}
157
158def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
159 [/* For disassembly only; pattern left blank */]>,
160 T1Encoding<0b101111> {
161 let Inst{9-8} = 0b11;
162 let Inst{7-0} = 0b00110000;
163}
164
165def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
166 [/* For disassembly only; pattern left blank */]>,
167 T1Encoding<0b101111> {
168 let Inst{9-8} = 0b11;
169 let Inst{7-0} = 0b01000000;
170}
171
172def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
173 [/* For disassembly only; pattern left blank */]>,
174 T1Encoding<0b101101> {
175 let Inst{9-5} = 0b10010;
176 let Inst{3} = 1;
177}
178
179def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
180 [/* For disassembly only; pattern left blank */]>,
181 T1Encoding<0b101101> {
182 let Inst{9-5} = 0b10010;
183 let Inst{3} = 0;
184}
185
Johnny Chenc6f7b272010-02-11 18:12:29 +0000186// The i32imm operand $val can be used by a debugger to store more information
187// about the breakpoint.
188def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
189 [/* For disassembly only; pattern left blank */]>,
190 T1Encoding<0b101111> {
191 let Inst{9-8} = 0b10;
192}
193
Johnny Chen93042d12010-03-02 18:14:57 +0000194// Change Processor State is a system instruction -- for disassembly only.
195// The singleton $opt operand contains the following information:
196// opt{4-0} = mode ==> don't care
197// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
198// opt{8-6} = AIF from Inst{2-0}
199// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
200//
201// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
202// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000203def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000204 [/* For disassembly only; pattern left blank */]>,
205 T1Misc<0b0110011>;
206
Evan Cheng35d6c412009-08-04 23:47:55 +0000207// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000208let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000209def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Johnny Chend68e1192009-12-15 17:24:14 +0000210 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
211 T1Special<{0,0,?,?}> {
212 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
213}
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000215// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000216def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000217 "add\t$dst, pc, $rhs", []>,
218 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000219
220// ADD rd, sp, #imm8
Jim Grosbach663e3392010-08-30 19:49:58 +0000221// This is rematerializable, which is particularly useful for taking the
222// address of locals.
223let isReMaterializable = 1 in {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000224def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000225 "add\t$dst, $sp, $rhs", []>,
226 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Jim Grosbach663e3392010-08-30 19:49:58 +0000227}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000228
229// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000230def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000231 "add\t$dst, $rhs", []>,
232 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000233
Evan Cheng86198642009-08-07 00:34:42 +0000234// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000235def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000236 "sub\t$dst, $rhs", []>,
237 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000238
Evan Chengb89030a2009-08-11 23:00:31 +0000239// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000240def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000241 "add\t$dst, $rhs", []>,
242 T1Special<{0,0,?,?}> {
243 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
244}
Evan Cheng86198642009-08-07 00:34:42 +0000245
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000246// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000247def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000248 "add\t$dst, $rhs", []>,
249 T1Special<{0,0,?,?}> {
250 // A8.6.9 Encoding T2
251 let Inst{7} = 1;
252 let Inst{2-0} = 0b101;
253}
Evan Cheng86198642009-08-07 00:34:42 +0000254
Evan Chenga8e29892007-01-19 07:51:42 +0000255//===----------------------------------------------------------------------===//
256// Control Flow Instructions.
257//
258
Jim Grosbachc732adf2009-09-30 01:35:11 +0000259let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000260 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
261 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
262 let Inst{6-3} = 0b1110; // Rm = lr
263 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000264 // Alternative return instruction used by vararg functions.
Jim Grosbach80dc1162010-02-16 21:23:02 +0000265 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000266 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000267}
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000269// Indirect branches
270let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000271 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000272 [(brind GPR:$dst)]>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000273 T1Special<{1,0,1,?}> {
Johnny Chen12360912010-01-13 21:00:26 +0000274 // <Rd> = Inst{7:2-0} = pc
Johnny Chend68e1192009-12-15 17:24:14 +0000275 let Inst{2-0} = 0b111;
276 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000277}
278
Evan Chenga8e29892007-01-19 07:51:42 +0000279// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000280let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
281 hasExtraDefRegAllocReq = 1 in
Evan Cheng5f54ce32010-09-09 18:18:55 +0000282def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000283 IIC_iPop_Br,
Bob Wilson815baeb2010-03-13 01:08:20 +0000284 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000285 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000287let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000288 Defs = [R0, R1, R2, R3, R12, LR,
289 D0, D1, D2, D3, D4, D5, D6, D7,
290 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000291 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000292 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000293 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000294 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000295 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000296 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000297 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000298
Evan Chengb6207242009-08-01 00:16:10 +0000299 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000300 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000301 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000302 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000303 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000304 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000305
Evan Chengb6207242009-08-01 00:16:10 +0000306 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000307 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000308 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000309 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000310 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
311 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000312
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000313 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000314 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000315 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000316 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000317 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000318 [(ARMcall_nolink tGPR:$func)]>,
319 Requires<[IsThumb1Only, IsNotDarwin]>;
320}
321
322// On Darwin R9 is call-clobbered.
323let isCall = 1,
324 Defs = [R0, R1, R2, R3, R9, R12, LR,
325 D0, D1, D2, D3, D4, D5, D6, D7,
326 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000327 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000328 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000329 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000330 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000331 "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000332 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000333 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000334
Evan Chengb6207242009-08-01 00:16:10 +0000335 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000336 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000337 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000338 "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000339 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000340 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000341
Evan Chengb6207242009-08-01 00:16:10 +0000342 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000343 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000344 "blx\t$func",
345 [(ARMtcall GPR:$func)]>,
346 Requires<[IsThumb, HasV5T, IsDarwin]>,
347 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000348
349 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000350 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000351 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000352 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000353 "mov\tlr, pc\n\tbx\t$func",
354 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000355 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000356}
357
Evan Chengffbacca2007-07-21 00:34:19 +0000358let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000359 let isBarrier = 1 in {
360 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000361 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000362 "b\t$target", [(br bb:$target)]>,
363 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Evan Cheng225dfe92007-01-30 01:13:37 +0000365 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000366 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000367 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000368 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000369
Chris Lattner4d1189f2010-11-01 00:46:16 +0000370 let isCodeGenOnly = 1 in
David Goodwin5e47a9a2009-06-30 18:04:13 +0000371 def tBR_JTr : T1JTI<(outs),
372 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +0000373 IIC_Br, "mov\tpc, $target\n\t.align\t2$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000374 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
375 Encoding16 {
376 let Inst{15-7} = 0b010001101;
377 let Inst{2-0} = 0b111;
378 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000379 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000380}
381
Evan Chengc85e8322007-07-05 07:13:32 +0000382// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000383// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000384let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000385 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000386 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000387 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
388 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000389
Evan Chengde17fb62009-10-31 23:46:45 +0000390// Compare and branch on zero / non-zero
391let isBranch = 1, isTerminator = 1 in {
392 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000393 "cbz\t$cmp, $target", []>,
394 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000395
396 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000397 "cbnz\t$cmp, $target", []>,
398 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000399}
400
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000401// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
402// A8.6.16 B: Encoding T1
403// If Inst{11-8} == 0b1111 then SEE SVC
404let isCall = 1 in {
Johnny Chenbd2c6232010-02-25 03:28:51 +0000405def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>,
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000406 Encoding16 {
407 let Inst{15-12} = 0b1101;
408 let Inst{11-8} = 0b1111;
409}
410}
411
Evan Chengfb3611d2010-05-11 07:26:32 +0000412// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000413// If Inst{11-8} == 0b1110 then UNDEFINED
Evan Chengfb3611d2010-05-11 07:26:32 +0000414let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000415def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000416 "trap", [(trap)]>, Encoding16 {
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000417 let Inst{15-12} = 0b1101;
418 let Inst{11-8} = 0b1110;
419}
420
Evan Chenga8e29892007-01-19 07:51:42 +0000421//===----------------------------------------------------------------------===//
422// Load Store Instructions.
423//
424
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000425let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000426def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000427 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000428 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
429 T1LdSt<0b100>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000430def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000431 "ldr", "\t$dst, $addr",
432 []>,
433 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000434
Evan Cheng0e55fd62010-09-30 01:08:25 +0000435def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000436 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000437 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
438 T1LdSt<0b110>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000439def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000440 "ldrb", "\t$dst, $addr",
441 []>,
442 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000443
Evan Cheng0e55fd62010-09-30 01:08:25 +0000444def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000445 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000446 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
447 T1LdSt<0b101>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000448def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000449 "ldrh", "\t$dst, $addr",
450 []>,
451 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000452
Evan Cheng2f297df2009-07-11 07:08:13 +0000453let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000454def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000455 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000456 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
457 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000458
Evan Cheng2f297df2009-07-11 07:08:13 +0000459let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000460def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000461 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000462 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
463 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000464
Dan Gohman15511cf2008-12-03 18:15:48 +0000465let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000466def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000467 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000468 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
469 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000470
Evan Cheng8e59ea92007-02-07 00:06:56 +0000471// Special instruction for restore. It cannot clobber condition register
472// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000473let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000474def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000475 "ldr", "\t$dst, $addr", []>,
476 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000477
Evan Cheng012f2d92007-01-24 08:53:17 +0000478// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000479// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000480let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000481def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000482 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000483 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
484 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000485
486// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000487let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
488 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000489def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000490 "ldr", "\t$dst, $addr", []>,
491 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000492
Evan Cheng0e55fd62010-09-30 01:08:25 +0000493def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000494 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000495 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
496 T1LdSt<0b000>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000497def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000498 "str", "\t$src, $addr",
499 []>,
500 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000501
Evan Cheng0e55fd62010-09-30 01:08:25 +0000502def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000503 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000504 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
505 T1LdSt<0b010>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000506def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000507 "strb", "\t$src, $addr",
508 []>,
509 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000510
Evan Cheng0e55fd62010-09-30 01:08:25 +0000511def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000512 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000513 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
514 T1LdSt<0b001>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000515def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000516 "strh", "\t$src, $addr",
517 []>,
518 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000519
Evan Cheng0e55fd62010-09-30 01:08:25 +0000520def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000521 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000522 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
523 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000524
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000525let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000526// Special instruction for spill. It cannot clobber condition register
527// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000528def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000529 "str", "\t$src, $addr", []>,
530 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000531}
532
533//===----------------------------------------------------------------------===//
534// Load / store multiple Instructions.
535//
536
Jim Grosbache2f70d12010-09-07 21:30:25 +0000537// These require base address to be written back or one of the loaded regs.
Chris Lattner39ee0362010-10-31 19:10:56 +0000538let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
539 isCodeGenOnly = 1 in {
Evan Cheng4b322e52009-08-11 21:11:32 +0000540def tLDM : T1I<(outs),
Bob Wilson815baeb2010-03-13 01:08:20 +0000541 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000542 IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +0000543 "ldm${addr:submode}${p}\t$addr, $dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000544 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000545
Bob Wilson815baeb2010-03-13 01:08:20 +0000546def tLDM_UPD : T1It<(outs tGPR:$wb),
547 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000548 IIC_iLoad_m,
Bob Wilsonab346052010-03-16 17:46:45 +0000549 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000550 "$addr.addr = $wb", []>,
551 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000552} // mayLoad, neverHasSideEffects = 1, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +0000553
Chris Lattner39ee0362010-10-31 19:10:56 +0000554let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
555 isCodeGenOnly = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000556def tSTM_UPD : T1It<(outs tGPR:$wb),
557 (ins addrmode4:$addr, pred:$p, reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000558 IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +0000559 "stm${addr:submode}${p}\t$addr!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000560 "$addr.addr = $wb", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000561 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000562
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000563let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Chenga0792de2010-10-06 06:27:31 +0000564def tPOP : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops),
565 IIC_iPop,
Bob Wilson815baeb2010-03-13 01:08:20 +0000566 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000567 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000568
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000569let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Chenga0792de2010-10-06 06:27:31 +0000570def tPUSH : T1I<(outs), (ins pred:$p, reglist:$srcs, variable_ops),
571 IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +0000572 "push${p}\t$srcs", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000573 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000574
575//===----------------------------------------------------------------------===//
576// Arithmetic Instructions.
577//
578
David Goodwinc9ee1182009-06-25 22:49:55 +0000579// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000580let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000581def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000582 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000583 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
584 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000585
David Goodwinc9ee1182009-06-25 22:49:55 +0000586// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000587def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000588 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000589 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
590 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000591
David Goodwin5d598aa2009-08-19 18:00:44 +0000592def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000593 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000594 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
595 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000596
David Goodwinc9ee1182009-06-25 22:49:55 +0000597// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000598let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000599def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000600 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000601 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
602 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000603
Evan Chengcd799b92009-06-12 20:46:18 +0000604let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000605def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000606 "add", "\t$dst, $rhs", []>,
607 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000608
David Goodwinc9ee1182009-06-25 22:49:55 +0000609// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000610let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000611def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000612 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000613 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
614 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000615
David Goodwinc9ee1182009-06-25 22:49:55 +0000616// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000617def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000618 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000619 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
620 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000621
David Goodwinc9ee1182009-06-25 22:49:55 +0000622// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000623def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000624 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000625 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
626 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000627
David Goodwinc9ee1182009-06-25 22:49:55 +0000628// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000629def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000630 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000631 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
632 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000633
David Goodwinc9ee1182009-06-25 22:49:55 +0000634// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000635let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000636//FIXME: Disable CMN, as CCodes are backwards from compare expectations
637// Compare-to-zero still works out, just not the relationals
638//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
639// "cmn", "\t$lhs, $rhs",
640// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
641// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000642def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000643 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000644 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
645 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000646}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000647
David Goodwinc9ee1182009-06-25 22:49:55 +0000648// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000649let isCompare = 1, Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000650def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000651 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000652 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
653 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000654def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000655 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000656 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
657 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000658}
659
660// CMP register
Gabor Greif007248b2010-09-14 20:47:43 +0000661let isCompare = 1, Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000662def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000663 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000664 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
665 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000666def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000667 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000668 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
669 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000670
David Goodwin5d598aa2009-08-19 18:00:44 +0000671def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000672 "cmp", "\t$lhs, $rhs", []>,
673 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000674def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000675 "cmp", "\t$lhs, $rhs", []>,
676 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000677}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000678
Evan Chenga8e29892007-01-19 07:51:42 +0000679
David Goodwinc9ee1182009-06-25 22:49:55 +0000680// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000681let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000682def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000683 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000684 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
685 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000686
David Goodwinc9ee1182009-06-25 22:49:55 +0000687// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000688def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000689 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000690 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
691 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000692
David Goodwinc9ee1182009-06-25 22:49:55 +0000693// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000694def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000695 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000696 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
697 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000698
David Goodwinc9ee1182009-06-25 22:49:55 +0000699// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000700def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000701 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000702 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
703 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000704
David Goodwinc9ee1182009-06-25 22:49:55 +0000705// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000706def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000707 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000708 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
709 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000710
David Goodwinc9ee1182009-06-25 22:49:55 +0000711// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000712def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000713 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000714 [(set tGPR:$dst, imm0_255:$src)]>,
715 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000716
717// TODO: A7-73: MOV(2) - mov setting flag.
718
719
Evan Chengcd799b92009-06-12 20:46:18 +0000720let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000721// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000722def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000723 "mov\t$dst, $src", []>,
724 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000725let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000726def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000727 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000728 let Inst{15-6} = 0b0000000000;
729}
Evan Cheng446c4282009-07-11 06:43:01 +0000730
731// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000732def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000733 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000734 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000735def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000736 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000737 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000738def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000739 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000740 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000741} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000742
David Goodwinc9ee1182009-06-25 22:49:55 +0000743// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000744let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000745def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000746 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000747 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
748 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000749
David Goodwinc9ee1182009-06-25 22:49:55 +0000750// move inverse register
Evan Cheng5d42c562010-09-29 00:49:25 +0000751def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMVNr,
Evan Cheng699beba2009-10-27 00:08:59 +0000752 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000753 [(set tGPR:$dst, (not tGPR:$src))]>,
754 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000755
David Goodwinc9ee1182009-06-25 22:49:55 +0000756// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000757let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000758def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000759 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000760 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
761 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000762
David Goodwinc9ee1182009-06-25 22:49:55 +0000763// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000764def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000765 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000766 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000767 Requires<[IsThumb1Only, HasV6]>,
768 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000769
David Goodwin5d598aa2009-08-19 18:00:44 +0000770def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000771 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000772 [(set tGPR:$dst,
773 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
774 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
775 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
776 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000777 Requires<[IsThumb1Only, HasV6]>,
778 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000779
David Goodwin5d598aa2009-08-19 18:00:44 +0000780def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000781 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000782 [(set tGPR:$dst,
783 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000784 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000785 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000786 Requires<[IsThumb1Only, HasV6]>,
787 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000788
David Goodwinc9ee1182009-06-25 22:49:55 +0000789// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000790def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000791 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000792 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
793 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000794
795// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000796def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000797 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000798 [(set tGPR:$dst, (ineg tGPR:$src))]>,
799 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000800
David Goodwinc9ee1182009-06-25 22:49:55 +0000801// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000802let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000803def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000804 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000805 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
806 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000807
David Goodwinc9ee1182009-06-25 22:49:55 +0000808// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000809def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000810 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000811 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
812 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000813
David Goodwin5d598aa2009-08-19 18:00:44 +0000814def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000815 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000816 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
817 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000818
David Goodwinc9ee1182009-06-25 22:49:55 +0000819// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000820def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000821 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000822 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
823 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000824
825// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000826
David Goodwinc9ee1182009-06-25 22:49:55 +0000827// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000828def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000829 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000830 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000831 Requires<[IsThumb1Only, HasV6]>,
832 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000833
834// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000835def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000836 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000837 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000838 Requires<[IsThumb1Only, HasV6]>,
839 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000840
David Goodwinc9ee1182009-06-25 22:49:55 +0000841// test
Gabor Greif007248b2010-09-14 20:47:43 +0000842let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Evan Cheng5d42c562010-09-29 00:49:25 +0000843def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iTSTr,
Evan Cheng699beba2009-10-27 00:08:59 +0000844 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000845 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
846 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000847
David Goodwinc9ee1182009-06-25 22:49:55 +0000848// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000849def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000850 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000851 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000852 Requires<[IsThumb1Only, HasV6]>,
853 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000854
855// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000856def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000857 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000858 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000859 Requires<[IsThumb1Only, HasV6]>,
860 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000861
862
Jim Grosbach80dc1162010-02-16 21:23:02 +0000863// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000864// Expanded after instruction selection into a branch sequence.
865let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000866 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000867 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach78890f42010-10-01 23:21:38 +0000868 NoItinerary, "",
Evan Chengc9721652009-08-12 02:03:03 +0000869 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000870
Evan Cheng007ea272009-08-12 05:17:19 +0000871
872// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +0000873let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000874def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000875 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000876 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000877
Jim Grosbach41527782010-02-09 19:51:37 +0000878def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000879 "mov", "\t$dst, $rhs", []>,
880 T1General<{1,0,0,?,?}>;
Owen Andersonf523e472010-09-23 23:45:25 +0000881} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +0000882
Evan Chenga8e29892007-01-19 07:51:42 +0000883// tLEApcrel - Load a pc-relative address into a register without offending the
884// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000885let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000886let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000887def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000888 "adr$p\t$dst, #$label", []>,
889 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000890
Jim Grosbacha967d112010-06-21 21:27:27 +0000891} // neverHasSideEffects
Evan Chenga1efbbd2009-08-14 00:32:16 +0000892def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000893 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000894 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
895 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000896
Evan Chenga8e29892007-01-19 07:51:42 +0000897//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000898// TLS Instructions
899//
900
901// __aeabi_read_tp preserves the registers r1-r3.
902let isCall = 1,
903 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000904 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
905 "bl\t__aeabi_read_tp",
906 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000907}
908
Jim Grosbachd1228742009-12-01 18:10:36 +0000909// SJLJ Exception handling intrinsics
910// eh_sjlj_setjmp() is an instruction sequence to store the return
911// address and save #0 in R0 for the non-longjmp case.
912// Since by its nature we may be coming from some other function to get
913// here, and we're using the stack frame for the containing function to
914// save/restore registers, we can't keep anything live in regs across
915// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
916// when we get here from a longjmp(). We force everthing out of registers
917// except for our own input by listing the relevant registers in Defs. By
918// doing so, we also cause the prologue/epilogue code to actively preserve
919// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +0000920// $val is a scratch register for our use.
Jim Grosbachd1228742009-12-01 18:10:36 +0000921let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +0000922 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000923 isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +0000924 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +0000925 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +0000926 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +0000927}
Jim Grosbach5eb19512010-05-22 01:06:18 +0000928
929// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000930let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Jim Grosbach5eb19512010-05-22 01:06:18 +0000931 Defs = [ R7, LR, SP ] in {
932def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
933 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +0000934 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +0000935 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
936 Requires<[IsThumb, IsDarwin]>;
937}
938
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000939//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000940// Non-Instruction Patterns
941//
942
Evan Cheng892837a2009-07-10 02:09:04 +0000943// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000944def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
945 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
946def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000947 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000948def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
949 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000950
951// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000952def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
953 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
954def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
955 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
956def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
957 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000958
Evan Chenga8e29892007-01-19 07:51:42 +0000959// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000960def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
961def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000962
Evan Chengd85ac4d2007-01-27 02:29:45 +0000963// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000964def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
965 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000966
Evan Chenga8e29892007-01-19 07:51:42 +0000967// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000968def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000969 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000970def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000971 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000972
973def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000974 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000975def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000976 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000977
978// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000979def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
980 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
981def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
982 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000983
984// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000985def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
986 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000987
Evan Chengb60c02e2007-01-26 19:13:16 +0000988// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000989def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
990def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
991def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000992
Evan Cheng0e87e232009-08-28 00:31:43 +0000993// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000994// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000995def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000996 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
997 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +0000998def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000999 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
1000 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001001
Evan Cheng0e87e232009-08-28 00:31:43 +00001002def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1003 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1004def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1005 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001006
Evan Chenga8e29892007-01-19 07:51:42 +00001007// Large immediate handling.
1008
1009// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001010def : T1Pat<(i32 thumb_immshifted:$src),
1011 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1012 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001013
Evan Cheng9cb9e672009-06-27 02:26:13 +00001014def : T1Pat<(i32 imm0_255_comp:$src),
1015 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001016
1017// Pseudo instruction that combines ldr from constpool and add pc. This should
1018// be expanded into two instructions late to allow if-conversion and
1019// scheduling.
1020let isReMaterializable = 1 in
1021def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach78890f42010-10-01 23:21:38 +00001022 NoItinerary, "",
Evan Chengb9803a82009-11-06 23:52:48 +00001023 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1024 imm:$cp))]>,
1025 Requires<[IsThumb1Only]>;