blob: ddf694655e9f9e432eb5f1661773ee04f60f6daf [file] [log] [blame]
Nate Begemana9795f82005-03-24 04:41:43 +00001//===-- PPC32ISelPattern.cpp - A pattern matching inst selector for PPC32 -===//
2//
3// The LLVM Compiler Infrastructure
4//
Nate Begeman5e966612005-03-24 06:28:42 +00005// This file was developed by Nate Begeman and is distributed under
Nate Begemana9795f82005-03-24 04:41:43 +00006// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Nate Begemana9795f82005-03-24 04:41:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC.
Nate Begeman815d6da2005-04-06 00:25:27 +000011// Magic number generation for integer divide from the PowerPC Compiler Writer's
12// Guide, section 3.2.3.5
Nate Begemana9795f82005-03-24 04:41:43 +000013//
14//===----------------------------------------------------------------------===//
15
16#include "PowerPC.h"
Chris Lattner26bd0d42005-10-14 23:45:43 +000017#include "PPCInstrBuilder.h"
Chris Lattner617742b2005-10-14 22:44:13 +000018#include "PPC32InstrInfo.h"
Nate Begemancd08e4c2005-04-09 20:09:12 +000019#include "PPC32TargetMachine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000020#include "PPC32ISelLowering.h"
Nate Begemana3fd4002005-07-19 16:51:05 +000021#include "llvm/Constants.h"
Nate Begemana9795f82005-03-24 04:41:43 +000022#include "llvm/Function.h"
Nate Begemana3fd4002005-07-19 16:51:05 +000023#include "llvm/CodeGen/MachineConstantPool.h"
Nate Begemana9795f82005-03-24 04:41:43 +000024#include "llvm/CodeGen/MachineFunction.h"
Nate Begemana9795f82005-03-24 04:41:43 +000025#include "llvm/CodeGen/SelectionDAG.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/TargetData.h"
Nate Begeman93075ec2005-04-04 23:40:36 +000029#include "llvm/Target/TargetOptions.h"
Nate Begemana9795f82005-03-24 04:41:43 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/MathExtras.h"
32#include "llvm/ADT/Statistic.h"
33#include <set>
34#include <algorithm>
35using namespace llvm;
36
Nate Begemana9795f82005-03-24 04:41:43 +000037namespace {
Chris Lattner6d9aed42005-08-17 01:25:14 +000038Statistic<> Recorded("ppc-codegen", "Number of recording ops emitted");
39Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
40Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
Chris Lattner3c304a32005-08-05 22:05:03 +000041
Nate Begemana9795f82005-03-24 04:41:43 +000042//===--------------------------------------------------------------------===//
Chris Lattner6d9aed42005-08-17 01:25:14 +000043// ISel - PPC32 specific code to select PPC32 machine instructions for
44// SelectionDAG operations.
Nate Begemana9795f82005-03-24 04:41:43 +000045//===--------------------------------------------------------------------===//
Chris Lattner6d9aed42005-08-17 01:25:14 +000046
Nate Begemana9795f82005-03-24 04:41:43 +000047class ISel : public SelectionDAGISel {
Nate Begemana9795f82005-03-24 04:41:43 +000048 PPC32TargetLowering PPC32Lowering;
Nate Begeman815d6da2005-04-06 00:25:27 +000049 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
50 // for sdiv and udiv until it is put into the future
51 // dag combiner.
Misha Brukmanb5f662f2005-04-21 23:30:14 +000052
Nate Begemana9795f82005-03-24 04:41:43 +000053 /// ExprMap - As shared expressions are codegen'd, we keep track of which
54 /// vreg the value is produced in, so we only emit one copy of each compiled
55 /// tree.
56 std::map<SDOperand, unsigned> ExprMap;
Nate Begemanc7b09f12005-03-25 08:34:25 +000057
58 unsigned GlobalBaseReg;
59 bool GlobalBaseInitialized;
Nate Begemanc7bd4822005-04-11 06:34:10 +000060 bool RecordSuccess;
Nate Begemana9795f82005-03-24 04:41:43 +000061public:
Nate Begeman815d6da2005-04-06 00:25:27 +000062 ISel(TargetMachine &TM) : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM),
63 ISelDAG(0) {}
Misha Brukmanb5f662f2005-04-21 23:30:14 +000064
Nate Begemanc7b09f12005-03-25 08:34:25 +000065 /// runOnFunction - Override this function in order to reset our per-function
66 /// variables.
67 virtual bool runOnFunction(Function &Fn) {
68 // Make sure we re-emit a set of the global base reg if necessary
69 GlobalBaseInitialized = false;
70 return SelectionDAGISel::runOnFunction(Fn);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000071 }
72
Nate Begemana9795f82005-03-24 04:41:43 +000073 /// InstructionSelectBasicBlock - This callback is invoked by
74 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
75 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
76 DEBUG(BB->dump());
77 // Codegen the basic block.
Nate Begeman815d6da2005-04-06 00:25:27 +000078 ISelDAG = &DAG;
Nate Begemana9795f82005-03-24 04:41:43 +000079 Select(DAG.getRoot());
Misha Brukmanb5f662f2005-04-21 23:30:14 +000080
Nate Begemana9795f82005-03-24 04:41:43 +000081 // Clear state used for selection.
82 ExprMap.clear();
Nate Begeman815d6da2005-04-06 00:25:27 +000083 ISelDAG = 0;
Nate Begemana9795f82005-03-24 04:41:43 +000084 }
Nate Begeman815d6da2005-04-06 00:25:27 +000085
Chris Lattner54abfc52005-08-11 17:15:31 +000086 // convenience functions for virtual register creation
87 inline unsigned MakeIntReg() {
88 return RegMap->createVirtualRegister(PPC32::GPRCRegisterClass);
89 }
Chris Lattner54abfc52005-08-11 17:15:31 +000090
Nate Begeman815d6da2005-04-06 00:25:27 +000091 // dag -> dag expanders for integer divide by constant
92 SDOperand BuildSDIVSequence(SDOperand N);
93 SDOperand BuildUDIVSequence(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000094
Nate Begemandffcfcc2005-04-01 00:32:34 +000095 unsigned getGlobalBaseReg();
Nate Begemanc24d4842005-08-10 20:52:09 +000096 void MoveCRtoGPR(unsigned CCReg, ISD::CondCode CC, unsigned Result);
Nate Begeman7ddecb42005-04-06 23:51:40 +000097 bool SelectBitfieldInsert(SDOperand OR, unsigned Result);
Nate Begeman3664cef2005-04-13 22:14:14 +000098 unsigned FoldIfWideZeroExtend(SDOperand N);
Nate Begemanc24d4842005-08-10 20:52:09 +000099 unsigned SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
Chris Lattnerb4138c42005-08-10 18:11:33 +0000100 bool SelectIntImmediateExpr(SDOperand N, unsigned Result,
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000101 unsigned OCHi, unsigned OCLo,
Chris Lattnerb4138c42005-08-10 18:11:33 +0000102 bool IsArithmetic = false, bool Negate = false);
Nate Begemanc7bd4822005-04-11 06:34:10 +0000103 unsigned SelectExpr(SDOperand N, bool Recording=false);
Nate Begemana9795f82005-03-24 04:41:43 +0000104 void Select(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000105
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000106 unsigned SelectAddr(SDOperand N, unsigned& Reg, int& offset);
Nate Begemana9795f82005-03-24 04:41:43 +0000107 void SelectBranchCC(SDOperand N);
Chris Lattner3f270132005-08-02 19:07:49 +0000108
109 virtual const char *getPassName() const {
110 return "PowerPC Pattern Instruction Selection";
111 }
Nate Begemana9795f82005-03-24 04:41:43 +0000112};
113
Chris Lattner02efa6c2005-08-08 21:08:09 +0000114// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
115// any number of 0s on either side. The 1s are allowed to wrap from LSB to
116// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
117// not, since all 1s are not contiguous.
118static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
119 if (isShiftedMask_32(Val)) {
120 // look for the first non-zero bit
121 MB = CountLeadingZeros_32(Val);
122 // look for the first zero bit after the run of ones
123 ME = CountLeadingZeros_32((Val - 1) ^ Val);
124 return true;
125 } else if (isShiftedMask_32(Val = ~Val)) { // invert mask
126 // effectively look for the first zero bit
127 ME = CountLeadingZeros_32(Val) - 1;
128 // effectively look for the first one bit after the run of zeros
129 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
130 return true;
131 }
132 // no run present
133 return false;
134}
135
Chris Lattnercf1cf182005-08-08 21:10:27 +0000136// isRotateAndMask - Returns true if Mask and Shift can be folded in to a rotate
137// and mask opcode and mask operation.
138static bool isRotateAndMask(unsigned Opcode, unsigned Shift, unsigned Mask,
139 bool IsShiftMask,
140 unsigned &SH, unsigned &MB, unsigned &ME) {
141 if (Shift > 31) return false;
142 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
143
144 if (Opcode == ISD::SHL) { // shift left
145 // apply shift to mask if it comes first
146 if (IsShiftMask) Mask = Mask << Shift;
147 // determine which bits are made indeterminant by shift
148 Indeterminant = ~(0xFFFFFFFFu << Shift);
149 } else if (Opcode == ISD::SRA || Opcode == ISD::SRL) { // shift rights
150 // apply shift to mask if it comes first
151 if (IsShiftMask) Mask = Mask >> Shift;
152 // determine which bits are made indeterminant by shift
153 Indeterminant = ~(0xFFFFFFFFu >> Shift);
154 // adjust for the left rotate
155 Shift = 32 - Shift;
156 }
157
158 // if the mask doesn't intersect any Indeterminant bits
Jim Laskeycf083e32005-08-12 23:52:46 +0000159 if (Mask && !(Mask & Indeterminant)) {
Chris Lattnercf1cf182005-08-08 21:10:27 +0000160 SH = Shift;
161 // make sure the mask is still a mask (wrap arounds may not be)
162 return isRunOfOnes(Mask, MB, ME);
163 }
164
165 // can't do it
166 return false;
167}
168
Chris Lattner59b21c22005-08-09 18:29:55 +0000169// isIntImmediate - This method tests to see if a constant operand.
Chris Lattnercf1cf182005-08-08 21:10:27 +0000170// If so Imm will receive the 32 bit value.
Chris Lattner59b21c22005-08-09 18:29:55 +0000171static bool isIntImmediate(SDOperand N, unsigned& Imm) {
Chris Lattnercf1cf182005-08-08 21:10:27 +0000172 // test for constant
Chris Lattner59b21c22005-08-09 18:29:55 +0000173 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnercf1cf182005-08-08 21:10:27 +0000174 // retrieve value
Jim Laskeyb454cfd2005-08-18 00:15:15 +0000175 Imm = (unsigned)CN->getValue();
Chris Lattnercf1cf182005-08-08 21:10:27 +0000176 // passes muster
177 return true;
178 }
179 // not a constant
180 return false;
181}
182
Jim Laskey191cf942005-08-11 21:59:23 +0000183// isOpcWithIntImmediate - This method tests to see if the node is a specific
184// opcode and that it has a immediate integer right operand.
185// If so Imm will receive the 32 bit value.
186static bool isOpcWithIntImmediate(SDOperand N, unsigned Opc, unsigned& Imm) {
187 return N.getOpcode() == Opc && isIntImmediate(N.getOperand(1), Imm);
188}
189
Chris Lattnercf1cf182005-08-08 21:10:27 +0000190// isOprShiftImm - Returns true if the specified operand is a shift opcode with
191// a immediate shift count less than 32.
192static bool isOprShiftImm(SDOperand N, unsigned& Opc, unsigned& SH) {
193 Opc = N.getOpcode();
194 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
Chris Lattner59b21c22005-08-09 18:29:55 +0000195 isIntImmediate(N.getOperand(1), SH) && SH < 32;
Chris Lattnercf1cf182005-08-08 21:10:27 +0000196}
197
198// isOprNot - Returns true if the specified operand is an xor with immediate -1.
199static bool isOprNot(SDOperand N) {
200 unsigned Imm;
Jim Laskey191cf942005-08-11 21:59:23 +0000201 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
Chris Lattnercf1cf182005-08-08 21:10:27 +0000202}
203
204// Immediate constant composers.
205// Lo16 - grabs the lo 16 bits from a 32 bit constant.
206// Hi16 - grabs the hi 16 bits from a 32 bit constant.
207// HA16 - computes the hi bits required if the lo bits are add/subtracted in
208// arithmethically.
209static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
210static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
211static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
212
Nate Begemanc7bd4822005-04-11 06:34:10 +0000213/// NodeHasRecordingVariant - If SelectExpr can always produce code for
214/// NodeOpcode that also sets CR0 as a side effect, return true. Otherwise,
215/// return false.
216static bool NodeHasRecordingVariant(unsigned NodeOpcode) {
217 switch(NodeOpcode) {
218 default: return false;
219 case ISD::AND:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000220 case ISD::OR:
Chris Lattner519f40b2005-04-13 02:46:17 +0000221 return true;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000222 }
223}
224
Nate Begeman3e897162005-03-31 23:55:40 +0000225/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
Nate Begemanc24d4842005-08-10 20:52:09 +0000226/// to Condition.
227static unsigned getBCCForSetCC(ISD::CondCode CC) {
228 switch (CC) {
Nate Begeman3e897162005-03-31 23:55:40 +0000229 default: assert(0 && "Unknown condition!"); abort();
230 case ISD::SETEQ: return PPC::BEQ;
231 case ISD::SETNE: return PPC::BNE;
Nate Begemanc24d4842005-08-10 20:52:09 +0000232 case ISD::SETULT:
Nate Begeman3e897162005-03-31 23:55:40 +0000233 case ISD::SETLT: return PPC::BLT;
Nate Begemanc24d4842005-08-10 20:52:09 +0000234 case ISD::SETULE:
Nate Begeman3e897162005-03-31 23:55:40 +0000235 case ISD::SETLE: return PPC::BLE;
Nate Begemanc24d4842005-08-10 20:52:09 +0000236 case ISD::SETUGT:
Nate Begeman3e897162005-03-31 23:55:40 +0000237 case ISD::SETGT: return PPC::BGT;
Nate Begemanc24d4842005-08-10 20:52:09 +0000238 case ISD::SETUGE:
Nate Begeman3e897162005-03-31 23:55:40 +0000239 case ISD::SETGE: return PPC::BGE;
240 }
Nate Begeman04730362005-04-01 04:45:11 +0000241 return 0;
242}
243
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000244/// getCRIdxForSetCC - Return the index of the condition register field
245/// associated with the SetCC condition, and whether or not the field is
246/// treated as inverted. That is, lt = 0; ge = 0 inverted.
Nate Begemanc24d4842005-08-10 20:52:09 +0000247static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
248 switch (CC) {
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000249 default: assert(0 && "Unknown condition!"); abort();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000250 case ISD::SETULT:
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000251 case ISD::SETLT: Inv = false; return 0;
252 case ISD::SETUGE:
253 case ISD::SETGE: Inv = true; return 0;
254 case ISD::SETUGT:
255 case ISD::SETGT: Inv = false; return 1;
256 case ISD::SETULE:
257 case ISD::SETLE: Inv = true; return 1;
258 case ISD::SETEQ: Inv = false; return 2;
259 case ISD::SETNE: Inv = true; return 2;
260 }
261 return 0;
262}
263
Nate Begeman04730362005-04-01 04:45:11 +0000264/// IndexedOpForOp - Return the indexed variant for each of the PowerPC load
265/// and store immediate instructions.
266static unsigned IndexedOpForOp(unsigned Opcode) {
267 switch(Opcode) {
268 default: assert(0 && "Unknown opcode!"); abort();
269 case PPC::LBZ: return PPC::LBZX; case PPC::STB: return PPC::STBX;
270 case PPC::LHZ: return PPC::LHZX; case PPC::STH: return PPC::STHX;
271 case PPC::LHA: return PPC::LHAX; case PPC::STW: return PPC::STWX;
272 case PPC::LWZ: return PPC::LWZX; case PPC::STFS: return PPC::STFSX;
273 case PPC::LFS: return PPC::LFSX; case PPC::STFD: return PPC::STFDX;
274 case PPC::LFD: return PPC::LFDX;
275 }
276 return 0;
Nate Begeman3e897162005-03-31 23:55:40 +0000277}
Nate Begeman815d6da2005-04-06 00:25:27 +0000278
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000279// Structure used to return the necessary information to codegen an SDIV as
Nate Begeman815d6da2005-04-06 00:25:27 +0000280// a multiply.
281struct ms {
282 int m; // magic number
283 int s; // shift amount
284};
285
286struct mu {
287 unsigned int m; // magic number
288 int a; // add indicator
289 int s; // shift amount
290};
291
292/// magic - calculate the magic numbers required to codegen an integer sdiv as
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000293/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
Nate Begeman815d6da2005-04-06 00:25:27 +0000294/// or -1.
295static struct ms magic(int d) {
296 int p;
297 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
Chris Lattner0561b3f2005-08-02 19:26:06 +0000298 const unsigned int two31 = 0x80000000U;
Nate Begeman815d6da2005-04-06 00:25:27 +0000299 struct ms mag;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000300
Nate Begeman815d6da2005-04-06 00:25:27 +0000301 ad = abs(d);
302 t = two31 + ((unsigned int)d >> 31);
303 anc = t - 1 - t%ad; // absolute value of nc
304 p = 31; // initialize p
305 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
306 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
307 q2 = two31/ad; // initialize q2 = 2p/abs(d)
308 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
309 do {
310 p = p + 1;
311 q1 = 2*q1; // update q1 = 2p/abs(nc)
312 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
313 if (r1 >= anc) { // must be unsigned comparison
314 q1 = q1 + 1;
315 r1 = r1 - anc;
316 }
317 q2 = 2*q2; // update q2 = 2p/abs(d)
318 r2 = 2*r2; // update r2 = rem(2p/abs(d))
319 if (r2 >= ad) { // must be unsigned comparison
320 q2 = q2 + 1;
321 r2 = r2 - ad;
322 }
323 delta = ad - r2;
324 } while (q1 < delta || (q1 == delta && r1 == 0));
325
326 mag.m = q2 + 1;
327 if (d < 0) mag.m = -mag.m; // resulting magic number
328 mag.s = p - 32; // resulting shift
329 return mag;
330}
331
332/// magicu - calculate the magic numbers required to codegen an integer udiv as
333/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
334static struct mu magicu(unsigned d)
335{
336 int p;
337 unsigned int nc, delta, q1, r1, q2, r2;
338 struct mu magu;
339 magu.a = 0; // initialize "add" indicator
340 nc = - 1 - (-d)%d;
341 p = 31; // initialize p
342 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
343 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
344 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
345 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
346 do {
347 p = p + 1;
348 if (r1 >= nc - r1 ) {
349 q1 = 2*q1 + 1; // update q1
350 r1 = 2*r1 - nc; // update r1
351 }
352 else {
353 q1 = 2*q1; // update q1
354 r1 = 2*r1; // update r1
355 }
356 if (r2 + 1 >= d - r2) {
357 if (q2 >= 0x7FFFFFFF) magu.a = 1;
358 q2 = 2*q2 + 1; // update q2
359 r2 = 2*r2 + 1 - d; // update r2
360 }
361 else {
362 if (q2 >= 0x80000000) magu.a = 1;
363 q2 = 2*q2; // update q2
364 r2 = 2*r2 + 1; // update r2
365 }
366 delta = d - 1 - r2;
367 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
368 magu.m = q2 + 1; // resulting magic number
369 magu.s = p - 32; // resulting shift
370 return magu;
371}
372}
373
374/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
375/// return a DAG expression to select that will generate the same value by
376/// multiplying by a magic number. See:
377/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
378SDOperand ISel::BuildSDIVSequence(SDOperand N) {
379 int d = (int)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
380 ms magics = magic(d);
381 // Multiply the numerator (operand 0) by the magic value
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000382 SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i32, N.getOperand(0),
Nate Begeman815d6da2005-04-06 00:25:27 +0000383 ISelDAG->getConstant(magics.m, MVT::i32));
384 // If d > 0 and m < 0, add the numerator
385 if (d > 0 && magics.m < 0)
386 Q = ISelDAG->getNode(ISD::ADD, MVT::i32, Q, N.getOperand(0));
387 // If d < 0 and m > 0, subtract the numerator.
388 if (d < 0 && magics.m > 0)
389 Q = ISelDAG->getNode(ISD::SUB, MVT::i32, Q, N.getOperand(0));
390 // Shift right algebraic if shift value is nonzero
391 if (magics.s > 0)
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000392 Q = ISelDAG->getNode(ISD::SRA, MVT::i32, Q,
Nate Begeman815d6da2005-04-06 00:25:27 +0000393 ISelDAG->getConstant(magics.s, MVT::i32));
394 // Extract the sign bit and add it to the quotient
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000395 SDOperand T =
Nate Begeman815d6da2005-04-06 00:25:27 +0000396 ISelDAG->getNode(ISD::SRL, MVT::i32, Q, ISelDAG->getConstant(31, MVT::i32));
Nate Begeman27b4c232005-04-06 06:44:57 +0000397 return ISelDAG->getNode(ISD::ADD, MVT::i32, Q, T);
Nate Begeman815d6da2005-04-06 00:25:27 +0000398}
399
400/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
401/// return a DAG expression to select that will generate the same value by
402/// multiplying by a magic number. See:
403/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
404SDOperand ISel::BuildUDIVSequence(SDOperand N) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000405 unsigned d =
Nate Begeman815d6da2005-04-06 00:25:27 +0000406 (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
407 mu magics = magicu(d);
408 // Multiply the numerator (operand 0) by the magic value
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000409 SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i32, N.getOperand(0),
Nate Begeman815d6da2005-04-06 00:25:27 +0000410 ISelDAG->getConstant(magics.m, MVT::i32));
411 if (magics.a == 0) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000412 Q = ISelDAG->getNode(ISD::SRL, MVT::i32, Q,
Nate Begeman815d6da2005-04-06 00:25:27 +0000413 ISelDAG->getConstant(magics.s, MVT::i32));
414 } else {
415 SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i32, N.getOperand(0), Q);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000416 NPQ = ISelDAG->getNode(ISD::SRL, MVT::i32, NPQ,
Nate Begeman815d6da2005-04-06 00:25:27 +0000417 ISelDAG->getConstant(1, MVT::i32));
418 NPQ = ISelDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000419 Q = ISelDAG->getNode(ISD::SRL, MVT::i32, NPQ,
Nate Begeman815d6da2005-04-06 00:25:27 +0000420 ISelDAG->getConstant(magics.s-1, MVT::i32));
421 }
Nate Begeman27b4c232005-04-06 06:44:57 +0000422 return Q;
Nate Begemana9795f82005-03-24 04:41:43 +0000423}
424
Nate Begemanc7b09f12005-03-25 08:34:25 +0000425/// getGlobalBaseReg - Output the instructions required to put the
426/// base address to use for accessing globals into a register.
427///
428unsigned ISel::getGlobalBaseReg() {
429 if (!GlobalBaseInitialized) {
430 // Insert the set of GlobalBaseReg into the first MBB of the function
431 MachineBasicBlock &FirstMBB = BB->getParent()->front();
432 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Chris Lattner54abfc52005-08-11 17:15:31 +0000433 GlobalBaseReg = MakeIntReg();
Nate Begemanc7b09f12005-03-25 08:34:25 +0000434 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
Chris Lattner3f852b42005-08-18 23:24:50 +0000435 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
Nate Begemanc7b09f12005-03-25 08:34:25 +0000436 GlobalBaseInitialized = true;
437 }
438 return GlobalBaseReg;
439}
440
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000441/// MoveCRtoGPR - Move CCReg[Idx] to the least significant bit of Result. If
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000442/// Inv is true, then invert the result.
Nate Begemanc24d4842005-08-10 20:52:09 +0000443void ISel::MoveCRtoGPR(unsigned CCReg, ISD::CondCode CC, unsigned Result){
444 bool Inv;
Chris Lattner54abfc52005-08-11 17:15:31 +0000445 unsigned IntCR = MakeIntReg();
Nate Begemanc24d4842005-08-10 20:52:09 +0000446 unsigned Idx = getCRIdxForSetCC(CC, Inv);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000447 BuildMI(BB, PPC::MCRF, 1, PPC::CR7).addReg(CCReg);
Chris Lattner3c304a32005-08-05 22:05:03 +0000448 bool GPOpt =
449 TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor();
Nate Begeman27d53ba2005-08-19 03:42:28 +0000450 if (GPOpt)
451 BuildMI(BB, PPC::MFOCRF, 1, IntCR).addReg(PPC::CR7);
452 else
453 BuildMI(BB, PPC::MFCR, 0, IntCR);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000454 if (Inv) {
Chris Lattner54abfc52005-08-11 17:15:31 +0000455 unsigned Tmp1 = MakeIntReg();
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000456 BuildMI(BB, PPC::RLWINM, 4, Tmp1).addReg(IntCR).addImm(32-(3-Idx))
457 .addImm(31).addImm(31);
458 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp1).addImm(1);
459 } else {
460 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(IntCR).addImm(32-(3-Idx))
461 .addImm(31).addImm(31);
462 }
463}
464
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000465/// SelectBitfieldInsert - turn an or of two masked values into
Nate Begeman7ddecb42005-04-06 23:51:40 +0000466/// the rotate left word immediate then mask insert (rlwimi) instruction.
467/// Returns true on success, false if the caller still needs to select OR.
468///
469/// Patterns matched:
470/// 1. or shl, and 5. or and, and
471/// 2. or and, shl 6. or shl, shr
472/// 3. or shr, and 7. or shr, shl
473/// 4. or and, shr
474bool ISel::SelectBitfieldInsert(SDOperand OR, unsigned Result) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000475 bool IsRotate = false;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000476 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, Amount = 0;
Chris Lattner2b48bc62005-08-11 17:56:50 +0000477 unsigned Value;
Jeff Cohen00b168892005-07-27 06:12:32 +0000478
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000479 SDOperand Op0 = OR.getOperand(0);
480 SDOperand Op1 = OR.getOperand(1);
481
482 unsigned Op0Opc = Op0.getOpcode();
483 unsigned Op1Opc = Op1.getOpcode();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000484
Nate Begeman7ddecb42005-04-06 23:51:40 +0000485 // Verify that we have the correct opcodes
486 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
487 return false;
488 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
489 return false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000490
Nate Begeman7ddecb42005-04-06 23:51:40 +0000491 // Generate Mask value for Target
Chris Lattner2b48bc62005-08-11 17:56:50 +0000492 if (isIntImmediate(Op0.getOperand(1), Value)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000493 switch(Op0Opc) {
Chris Lattner2b48bc62005-08-11 17:56:50 +0000494 case ISD::SHL: TgtMask <<= Value; break;
495 case ISD::SRL: TgtMask >>= Value; break;
496 case ISD::AND: TgtMask &= Value; break;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000497 }
498 } else {
499 return false;
500 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000501
Nate Begeman7ddecb42005-04-06 23:51:40 +0000502 // Generate Mask value for Insert
Chris Lattner2b48bc62005-08-11 17:56:50 +0000503 if (isIntImmediate(Op1.getOperand(1), Value)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000504 switch(Op1Opc) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000505 case ISD::SHL:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000506 Amount = Value;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000507 InsMask <<= Amount;
508 if (Op0Opc == ISD::SRL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000509 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000510 case ISD::SRL:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000511 Amount = Value;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000512 InsMask >>= Amount;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000513 Amount = 32-Amount;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000514 if (Op0Opc == ISD::SHL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000515 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000516 case ISD::AND:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000517 InsMask &= Value;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000518 break;
519 }
520 } else {
521 return false;
522 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000523
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000524 unsigned Tmp3 = 0;
525
526 // If both of the inputs are ANDs and one of them has a logical shift by
527 // constant as its input, make that the inserted value so that we can combine
528 // the shift into the rotate part of the rlwimi instruction
529 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
Jeff Cohen00b168892005-07-27 06:12:32 +0000530 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000531 Op1.getOperand(0).getOpcode() == ISD::SRL) {
Chris Lattner2b48bc62005-08-11 17:56:50 +0000532 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
Jeff Cohen00b168892005-07-27 06:12:32 +0000533 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
Chris Lattner2b48bc62005-08-11 17:56:50 +0000534 Value : 32 - Value;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000535 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
536 }
537 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
538 Op0.getOperand(0).getOpcode() == ISD::SRL) {
Chris Lattner2b48bc62005-08-11 17:56:50 +0000539 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000540 std::swap(Op0, Op1);
541 std::swap(TgtMask, InsMask);
Jeff Cohen00b168892005-07-27 06:12:32 +0000542 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
Chris Lattner2b48bc62005-08-11 17:56:50 +0000543 Value : 32 - Value;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000544 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
545 }
546 }
547 }
548
Nate Begeman7ddecb42005-04-06 23:51:40 +0000549 // Verify that the Target mask and Insert mask together form a full word mask
550 // and that the Insert mask is a run of set bits (which implies both are runs
551 // of set bits). Given that, Select the arguments and generate the rlwimi
552 // instruction.
553 unsigned MB, ME;
Chris Lattner02efa6c2005-08-08 21:08:09 +0000554 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000555 unsigned Tmp1, Tmp2;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000556 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000557 // Check for rotlwi / rotrwi here, a special case of bitfield insert
558 // where both bitfield halves are sourced from the same value.
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000559 if (IsRotate && fullMask &&
Nate Begemancd08e4c2005-04-09 20:09:12 +0000560 OR.getOperand(0).getOperand(0) == OR.getOperand(1).getOperand(0)) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000561 Tmp1 = SelectExpr(OR.getOperand(0).getOperand(0));
562 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Amount)
563 .addImm(0).addImm(31);
564 return true;
565 }
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000566 if (Op0Opc == ISD::AND && fullMask)
567 Tmp1 = SelectExpr(Op0.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +0000568 else
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000569 Tmp1 = SelectExpr(Op0);
570 Tmp2 = Tmp3 ? Tmp3 : SelectExpr(Op1.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +0000571 BuildMI(BB, PPC::RLWIMI, 5, Result).addReg(Tmp1).addReg(Tmp2)
572 .addImm(Amount).addImm(MB).addImm(ME);
573 return true;
574 }
575 return false;
576}
577
Nate Begeman3664cef2005-04-13 22:14:14 +0000578/// FoldIfWideZeroExtend - 32 bit PowerPC implicit masks shift amounts to the
579/// low six bits. If the shift amount is an ISD::AND node with a mask that is
580/// wider than the implicit mask, then we can get rid of the AND and let the
581/// shift do the mask.
582unsigned ISel::FoldIfWideZeroExtend(SDOperand N) {
Jim Laskey191cf942005-08-11 21:59:23 +0000583 unsigned C;
584 if (isOpcWithIntImmediate(N, ISD::AND, C) && isMask_32(C) && C > 63)
Nate Begeman3664cef2005-04-13 22:14:14 +0000585 return SelectExpr(N.getOperand(0));
586 else
587 return SelectExpr(N);
588}
589
Nate Begemanc24d4842005-08-10 20:52:09 +0000590unsigned ISel::SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC) {
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000591 unsigned Result, Tmp1, Tmp2;
Nate Begeman9765c252005-04-12 21:22:28 +0000592 bool AlreadySelected = false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000593
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000594 // Allocate a condition register for this expression
595 Result = RegMap->createVirtualRegister(PPC32::CRRCRegisterClass);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000596
Nate Begemanc24d4842005-08-10 20:52:09 +0000597 // Use U to determine whether the SETCC immediate range is signed or not.
598 bool U = ISD::isUnsignedIntSetCC(CC);
599 if (isIntImmediate(RHS, Tmp2) &&
600 ((U && isUInt16(Tmp2)) || (!U && isInt16(Tmp2)))) {
601 Tmp2 = Lo16(Tmp2);
602 // For comparisons against zero, we can implicity set CR0 if a recording
603 // variant (e.g. 'or.' instead of 'or') of the instruction that defines
604 // operand zero of the SetCC node is available.
605 if (Tmp2 == 0 &&
606 NodeHasRecordingVariant(LHS.getOpcode()) && LHS.Val->hasOneUse()) {
607 RecordSuccess = false;
608 Tmp1 = SelectExpr(LHS, true);
609 if (RecordSuccess) {
610 ++Recorded;
611 BuildMI(BB, PPC::MCRF, 1, Result).addReg(PPC::CR0);
612 return Result;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000613 }
Nate Begemanc24d4842005-08-10 20:52:09 +0000614 AlreadySelected = true;
Nate Begemandffcfcc2005-04-01 00:32:34 +0000615 }
Nate Begemanc24d4842005-08-10 20:52:09 +0000616 // If we could not implicitly set CR0, then emit a compare immediate
617 // instead.
618 if (!AlreadySelected) Tmp1 = SelectExpr(LHS);
619 if (U)
620 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
621 else
622 BuildMI(BB, PPC::CMPWI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +0000623 } else {
Chris Lattner919c0322005-10-01 01:35:02 +0000624 unsigned CompareOpc;
625 if (MVT::isInteger(LHS.getValueType()))
626 CompareOpc = U ? PPC::CMPLW : PPC::CMPW;
627 else if (LHS.getValueType() == MVT::f32)
628 CompareOpc = PPC::FCMPUS;
629 else
630 CompareOpc = PPC::FCMPUD;
Nate Begemanc24d4842005-08-10 20:52:09 +0000631 Tmp1 = SelectExpr(LHS);
632 Tmp2 = SelectExpr(RHS);
633 BuildMI(BB, CompareOpc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000634 }
635 return Result;
636}
637
Nate Begemand3ded2d2005-08-08 22:22:56 +0000638/// Check to see if the load is a constant offset from a base register.
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000639unsigned ISel::SelectAddr(SDOperand N, unsigned& Reg, int& offset)
Nate Begemana9795f82005-03-24 04:41:43 +0000640{
Nate Begeman96fc6812005-03-31 02:05:53 +0000641 unsigned imm = 0, opcode = N.getOpcode();
Nate Begeman04730362005-04-01 04:45:11 +0000642 if (N.getOpcode() == ISD::ADD) {
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000643 bool isFrame = N.getOperand(0).getOpcode() == ISD::FrameIndex;
Chris Lattner59b21c22005-08-09 18:29:55 +0000644 if (isIntImmediate(N.getOperand(1), imm) && isInt16(imm)) {
Chris Lattner8fd19802005-08-08 21:12:35 +0000645 offset = Lo16(imm);
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000646 if (isFrame) {
647 ++FrameOff;
648 Reg = cast<FrameIndexSDNode>(N.getOperand(0))->getIndex();
649 return 1;
650 } else {
651 Reg = SelectExpr(N.getOperand(0));
652 return 0;
653 }
654 } else {
655 Reg = SelectExpr(N.getOperand(0));
656 offset = SelectExpr(N.getOperand(1));
657 return 2;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000658 }
Nate Begeman04730362005-04-01 04:45:11 +0000659 }
Nate Begemand3ded2d2005-08-08 22:22:56 +0000660 // Now check if we're dealing with a global, and whether or not we should emit
661 // an optimized load or store for statics.
662 if(GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(N)) {
663 GlobalValue *GV = GN->getGlobal();
664 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
Chris Lattner54abfc52005-08-11 17:15:31 +0000665 unsigned GlobalHi = MakeIntReg();
Nate Begemand3ded2d2005-08-08 22:22:56 +0000666 if (PICEnabled)
667 BuildMI(BB, PPC::ADDIS, 2, GlobalHi).addReg(getGlobalBaseReg())
668 .addGlobalAddress(GV);
669 else
670 BuildMI(BB, PPC::LIS, 1, GlobalHi).addGlobalAddress(GV);
671 Reg = GlobalHi;
672 offset = 0;
673 return 3;
674 }
675 }
Nate Begemana9795f82005-03-24 04:41:43 +0000676 Reg = SelectExpr(N);
677 offset = 0;
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000678 return 0;
Nate Begemana9795f82005-03-24 04:41:43 +0000679}
680
681void ISel::SelectBranchCC(SDOperand N)
682{
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000683 MachineBasicBlock *Dest =
Nate Begeman7cbd5252005-08-16 19:49:35 +0000684 cast<BasicBlockSDNode>(N.getOperand(4))->getBasicBlock();
Nate Begeman3e897162005-03-31 23:55:40 +0000685
Nate Begemana9795f82005-03-24 04:41:43 +0000686 Select(N.getOperand(0)); //chain
Nate Begeman7cbd5252005-08-16 19:49:35 +0000687 ISD::CondCode CC = cast<CondCodeSDNode>(N.getOperand(1))->get();
688 unsigned CCReg = SelectCC(N.getOperand(2), N.getOperand(3), CC);
Nate Begemanc24d4842005-08-10 20:52:09 +0000689 unsigned Opc = getBCCForSetCC(CC);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000690
Nate Begemancd08e4c2005-04-09 20:09:12 +0000691 // If this is a two way branch, then grab the fallthrough basic block argument
692 // and build a PowerPC branch pseudo-op, suitable for long branch conversion
693 // if necessary by the branch selection pass. Otherwise, emit a standard
694 // conditional branch.
Nate Begeman7cbd5252005-08-16 19:49:35 +0000695 if (N.getOpcode() == ISD::BRTWOWAY_CC) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000696 MachineBasicBlock *Fallthrough =
Nate Begeman7cbd5252005-08-16 19:49:35 +0000697 cast<BasicBlockSDNode>(N.getOperand(5))->getBasicBlock();
Chris Lattnerf913d3f2005-08-21 19:03:28 +0000698 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
699 .addMBB(Dest).addMBB(Fallthrough);
700 BuildMI(BB, PPC::B, 1).addMBB(Fallthrough);
Nate Begemancd08e4c2005-04-09 20:09:12 +0000701 } else {
Chris Lattnerf913d3f2005-08-21 19:03:28 +0000702 // Iterate to the next basic block
703 ilist<MachineBasicBlock>::iterator It = BB;
704 ++It;
705
Nate Begeman439009c2005-06-15 18:22:43 +0000706 // If the fallthrough path is off the end of the function, which would be
707 // undefined behavior, set it to be the same as the current block because
708 // we have nothing better to set it to, and leaving it alone will cause the
709 // PowerPC Branch Selection pass to crash.
710 if (It == BB->getParent()->end()) It = Dest;
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000711 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begeman27499e32005-04-10 01:48:29 +0000712 .addMBB(Dest).addMBB(It);
Nate Begemancd08e4c2005-04-09 20:09:12 +0000713 }
Nate Begemana9795f82005-03-24 04:41:43 +0000714 return;
715}
716
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000717// SelectIntImmediateExpr - Choose code for opcodes with immediate value.
Chris Lattnerb4138c42005-08-10 18:11:33 +0000718bool ISel::SelectIntImmediateExpr(SDOperand N, unsigned Result,
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000719 unsigned OCHi, unsigned OCLo,
Chris Lattnerb4138c42005-08-10 18:11:33 +0000720 bool IsArithmetic, bool Negate) {
721 // check constant
722 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1));
723 // exit if not a constant
724 if (!CN) return false;
725 // extract immediate
Chris Lattner6d9aed42005-08-17 01:25:14 +0000726 unsigned C = (unsigned)CN->getValue();
Chris Lattnerb4138c42005-08-10 18:11:33 +0000727 // negate if required (ISD::SUB)
728 if (Negate) C = -C;
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000729 // get the hi and lo portions of constant
730 unsigned Hi = IsArithmetic ? HA16(C) : Hi16(C);
731 unsigned Lo = Lo16(C);
732 // assume no intermediate result from lo instruction (same as final result)
733 unsigned Tmp = Result;
734 // check if two instructions are needed
735 if (Hi && Lo) {
736 // exit if usage indicates it would be better to load immediate into a
737 // register
Chris Lattnerb4138c42005-08-10 18:11:33 +0000738 if (CN->use_size() > 2) return false;
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000739 // need intermediate result for two instructions
Chris Lattner54abfc52005-08-11 17:15:31 +0000740 Tmp = MakeIntReg();
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000741 }
742 // get first operand
743 unsigned Opr0 = SelectExpr(N.getOperand(0));
744 // is a lo instruction needed
745 if (Lo) {
Chris Lattner6d9aed42005-08-17 01:25:14 +0000746 // generate instruction for lo portion
747 BuildMI(BB, OCLo, 2, Tmp).addReg(Opr0).addImm(Lo);
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000748 // need to switch out first operand for hi instruction
749 Opr0 = Tmp;
750 }
Chris Lattner6d9aed42005-08-17 01:25:14 +0000751 // is a hi instruction needed
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000752 if (Hi) {
753 // generate instruction for hi portion
Chris Lattner6d9aed42005-08-17 01:25:14 +0000754 BuildMI(BB, OCHi, 2, Result).addReg(Opr0).addImm(Hi);
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000755 }
756 return true;
757}
758
Nate Begemanc7bd4822005-04-11 06:34:10 +0000759unsigned ISel::SelectExpr(SDOperand N, bool Recording) {
Nate Begemana9795f82005-03-24 04:41:43 +0000760 unsigned Result;
761 unsigned Tmp1, Tmp2, Tmp3;
762 unsigned Opc = 0;
763 unsigned opcode = N.getOpcode();
764
765 SDNode *Node = N.Val;
766 MVT::ValueType DestType = N.getValueType();
767
Chris Lattnera8cd0152005-08-16 21:58:15 +0000768 if (Node->getOpcode() == ISD::CopyFromReg) {
769 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Nate Begemana43b1762005-06-14 03:55:23 +0000770 // Just use the specified register as our input.
Chris Lattnera8cd0152005-08-16 21:58:15 +0000771 if (MRegisterInfo::isVirtualRegister(Reg) || Reg == PPC::R1)
772 return Reg;
773 }
Nate Begemana43b1762005-06-14 03:55:23 +0000774
Nate Begemana9795f82005-03-24 04:41:43 +0000775 unsigned &Reg = ExprMap[N];
776 if (Reg) return Reg;
777
Nate Begeman27eeb002005-04-02 05:59:34 +0000778 switch (N.getOpcode()) {
779 default:
Nate Begemana9795f82005-03-24 04:41:43 +0000780 Reg = Result = (N.getValueType() != MVT::Other) ?
Nate Begeman27eeb002005-04-02 05:59:34 +0000781 MakeReg(N.getValueType()) : 1;
782 break;
Chris Lattner5dd7fea2005-08-31 17:48:04 +0000783 case ISD::AssertSext:
784 case ISD::AssertZext:
785 // Don't allocate a vreg for these nodes.
786 return Reg = SelectExpr(N.getOperand(0));
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +0000787 case ISD::TAILCALL:
Nate Begeman27eeb002005-04-02 05:59:34 +0000788 case ISD::CALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000789 // If this is a call instruction, make sure to prepare ALL of the result
790 // values as well as the chain.
Nate Begeman27eeb002005-04-02 05:59:34 +0000791 if (Node->getNumValues() == 1)
792 Reg = Result = 1; // Void call, just a chain.
793 else {
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000794 Result = MakeReg(Node->getValueType(0));
795 ExprMap[N.getValue(0)] = Result;
Nate Begeman27eeb002005-04-02 05:59:34 +0000796 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000797 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Nate Begeman27eeb002005-04-02 05:59:34 +0000798 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = 1;
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000799 }
Nate Begeman27eeb002005-04-02 05:59:34 +0000800 break;
801 case ISD::ADD_PARTS:
802 case ISD::SUB_PARTS:
Nate Begeman27eeb002005-04-02 05:59:34 +0000803 Result = MakeReg(Node->getValueType(0));
804 ExprMap[N.getValue(0)] = Result;
805 for (unsigned i = 1, e = N.Val->getNumValues(); i != e; ++i)
806 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
807 break;
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000808 }
809
Nate Begemana9795f82005-03-24 04:41:43 +0000810 switch (opcode) {
811 default:
Nate Begeman5a014812005-08-14 01:17:16 +0000812 Node->dump(); std::cerr << '\n';
813 assert(0 && "Node not handled!\n");
Chris Lattner0bbea952005-08-26 20:25:03 +0000814 case PPCISD::FSEL:
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000815 Tmp1 = SelectExpr(N.getOperand(0));
816 Tmp2 = SelectExpr(N.getOperand(1));
817 Tmp3 = SelectExpr(N.getOperand(2));
Chris Lattner43f07a42005-10-02 07:07:49 +0000818
819 // Extend the comparison to 64-bits if needed.
820 if (N.getOperand(0).getValueType() == MVT::f32) {
821 unsigned Tmp1New = MakeReg(MVT::f64);
822 BuildMI(BB, PPC::FMRSD, 1, Tmp1New).addReg(Tmp1);
823 Tmp1 = Tmp1New;
824 }
825
826 Opc = N.Val->getValueType(0) == MVT::f32 ? PPC::FSELS : PPC::FSELD;
Chris Lattner867940d2005-10-02 06:58:23 +0000827 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000828 return Result;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000829 case PPCISD::FCFID:
830 Tmp1 = SelectExpr(N.getOperand(0));
831 BuildMI(BB, PPC::FCFID, 1, Result).addReg(Tmp1);
832 return Result;
833 case PPCISD::FCTIDZ:
834 Tmp1 = SelectExpr(N.getOperand(0));
835 BuildMI(BB, PPC::FCTIDZ, 1, Result).addReg(Tmp1);
836 return Result;
Chris Lattnerf7605322005-08-31 21:09:52 +0000837 case PPCISD::FCTIWZ:
838 Tmp1 = SelectExpr(N.getOperand(0));
839 BuildMI(BB, PPC::FCTIWZ, 1, Result).addReg(Tmp1);
840 return Result;
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000841 case ISD::UNDEF:
Chris Lattner2b544002005-08-24 23:08:16 +0000842 if (Node->getValueType(0) == MVT::i32)
843 BuildMI(BB, PPC::IMPLICIT_DEF_GPR, 0, Result);
Chris Lattner919c0322005-10-01 01:35:02 +0000844 else if (Node->getValueType(0) == MVT::f32)
845 BuildMI(BB, PPC::IMPLICIT_DEF_F4, 0, Result);
Chris Lattner2b544002005-08-24 23:08:16 +0000846 else
Chris Lattner919c0322005-10-01 01:35:02 +0000847 BuildMI(BB, PPC::IMPLICIT_DEF_F8, 0, Result);
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000848 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +0000849 case ISD::DYNAMIC_STACKALLOC:
Nate Begeman5e966612005-03-24 06:28:42 +0000850 // Generate both result values. FIXME: Need a better commment here?
851 if (Result != 1)
852 ExprMap[N.getValue(1)] = 1;
853 else
854 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
855
856 // FIXME: We are currently ignoring the requested alignment for handling
857 // greater than the stack alignment. This will need to be revisited at some
858 // point. Align = N.getOperand(2);
859 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
860 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
861 std::cerr << "Cannot allocate stack object with greater alignment than"
862 << " the stack alignment yet!";
863 abort();
864 }
865 Select(N.getOperand(0));
866 Tmp1 = SelectExpr(N.getOperand(1));
867 // Subtract size from stack pointer, thereby allocating some space.
868 BuildMI(BB, PPC::SUBF, 2, PPC::R1).addReg(Tmp1).addReg(PPC::R1);
869 // Put a pointer to the space into the result register by copying the SP
870 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R1).addReg(PPC::R1);
871 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +0000872
873 case ISD::ConstantPool:
Chris Lattner5839bf22005-08-26 17:15:30 +0000874 Tmp1 = BB->getParent()->getConstantPool()->
875 getConstantPoolIndex(cast<ConstantPoolSDNode>(N)->get());
Chris Lattner54abfc52005-08-11 17:15:31 +0000876 Tmp2 = MakeIntReg();
Nate Begeman2497e632005-07-21 20:44:43 +0000877 if (PICEnabled)
878 BuildMI(BB, PPC::ADDIS, 2, Tmp2).addReg(getGlobalBaseReg())
879 .addConstantPoolIndex(Tmp1);
880 else
881 BuildMI(BB, PPC::LIS, 1, Tmp2).addConstantPoolIndex(Tmp1);
Nate Begemanca12a2b2005-03-28 22:28:37 +0000882 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp2).addConstantPoolIndex(Tmp1);
883 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +0000884
885 case ISD::FrameIndex:
Nate Begemanf3d08f32005-03-29 00:03:27 +0000886 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
Nate Begeman58f718c2005-03-30 02:23:08 +0000887 addFrameReference(BuildMI(BB, PPC::ADDI, 2, Result), (int)Tmp1, 0, false);
Nate Begemanf3d08f32005-03-29 00:03:27 +0000888 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000889
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000890 case ISD::GlobalAddress: {
891 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
Chris Lattner54abfc52005-08-11 17:15:31 +0000892 Tmp1 = MakeIntReg();
Nate Begeman2497e632005-07-21 20:44:43 +0000893 if (PICEnabled)
894 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
895 .addGlobalAddress(GV);
896 else
Chris Lattner4015ea82005-07-28 04:42:11 +0000897 BuildMI(BB, PPC::LIS, 1, Tmp1).addGlobalAddress(GV);
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000898 if (GV->hasWeakLinkage() || GV->isExternal()) {
899 BuildMI(BB, PPC::LWZ, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
900 } else {
901 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp1).addGlobalAddress(GV);
902 }
903 return Result;
904 }
905
Nate Begeman5e966612005-03-24 06:28:42 +0000906 case ISD::LOAD:
Nate Begemana9795f82005-03-24 04:41:43 +0000907 case ISD::EXTLOAD:
908 case ISD::ZEXTLOAD:
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000909 case ISD::SEXTLOAD: {
Nate Begeman9db505c2005-03-28 19:36:43 +0000910 MVT::ValueType TypeBeingLoaded = (ISD::LOAD == opcode) ?
Chris Lattnerbce81ae2005-07-10 01:56:13 +0000911 Node->getValueType(0) : cast<VTSDNode>(Node->getOperand(3))->getVT();
Nate Begeman74d73452005-03-31 00:15:26 +0000912 bool sext = (ISD::SEXTLOAD == opcode);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000913
Nate Begeman5e966612005-03-24 06:28:42 +0000914 // Make sure we generate both values.
915 if (Result != 1)
916 ExprMap[N.getValue(1)] = 1; // Generate the token
917 else
918 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
919
920 SDOperand Chain = N.getOperand(0);
921 SDOperand Address = N.getOperand(1);
922 Select(Chain);
923
Nate Begeman9db505c2005-03-28 19:36:43 +0000924 switch (TypeBeingLoaded) {
Nate Begeman74d73452005-03-31 00:15:26 +0000925 default: Node->dump(); assert(0 && "Cannot load this type!");
Nate Begeman9db505c2005-03-28 19:36:43 +0000926 case MVT::i1: Opc = PPC::LBZ; break;
927 case MVT::i8: Opc = PPC::LBZ; break;
928 case MVT::i16: Opc = sext ? PPC::LHA : PPC::LHZ; break;
929 case MVT::i32: Opc = PPC::LWZ; break;
Nate Begeman74d73452005-03-31 00:15:26 +0000930 case MVT::f32: Opc = PPC::LFS; break;
931 case MVT::f64: Opc = PPC::LFD; break;
Nate Begeman5e966612005-03-24 06:28:42 +0000932 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000933
Nate Begeman74d73452005-03-31 00:15:26 +0000934 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
Chris Lattner54abfc52005-08-11 17:15:31 +0000935 Tmp1 = MakeIntReg();
Chris Lattner5839bf22005-08-26 17:15:30 +0000936 unsigned CPI = BB->getParent()->getConstantPool()->
937 getConstantPoolIndex(CP->get());
Nate Begeman2497e632005-07-21 20:44:43 +0000938 if (PICEnabled)
939 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
940 .addConstantPoolIndex(CPI);
941 else
942 BuildMI(BB, PPC::LIS, 1, Tmp1).addConstantPoolIndex(CPI);
Nate Begeman74d73452005-03-31 00:15:26 +0000943 BuildMI(BB, Opc, 2, Result).addConstantPoolIndex(CPI).addReg(Tmp1);
Nate Begeman2497e632005-07-21 20:44:43 +0000944 } else if (Address.getOpcode() == ISD::FrameIndex) {
Nate Begeman58f718c2005-03-30 02:23:08 +0000945 Tmp1 = cast<FrameIndexSDNode>(Address)->getIndex();
946 addFrameReference(BuildMI(BB, Opc, 2, Result), (int)Tmp1);
Nate Begeman5e966612005-03-24 06:28:42 +0000947 } else {
948 int offset;
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000949 switch(SelectAddr(Address, Tmp1, offset)) {
950 default: assert(0 && "Unhandled return value from SelectAddr");
951 case 0: // imm offset, no frame, no index
952 BuildMI(BB, Opc, 2, Result).addSImm(offset).addReg(Tmp1);
953 break;
954 case 1: // imm offset + frame index
955 addFrameReference(BuildMI(BB, Opc, 2, Result), (int)Tmp1, offset);
956 break;
957 case 2: // base+index addressing
Nate Begeman04730362005-04-01 04:45:11 +0000958 Opc = IndexedOpForOp(Opc);
959 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(offset);
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000960 break;
Nate Begemand3ded2d2005-08-08 22:22:56 +0000961 case 3: {
962 GlobalAddressSDNode *GN = cast<GlobalAddressSDNode>(Address);
963 GlobalValue *GV = GN->getGlobal();
964 BuildMI(BB, Opc, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
965 }
Nate Begeman04730362005-04-01 04:45:11 +0000966 }
Nate Begeman5e966612005-03-24 06:28:42 +0000967 }
968 return Result;
969 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000970
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +0000971 case ISD::TAILCALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000972 case ISD::CALL: {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000973 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000974 static const unsigned GPR[] = {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000975 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
976 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
977 };
978 static const unsigned FPR[] = {
979 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
980 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
981 };
982
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000983 // Lower the chain for this call.
984 Select(N.getOperand(0));
985 ExprMap[N.getValue(Node->getNumValues()-1)] = 1;
Nate Begeman74d73452005-03-31 00:15:26 +0000986
Nate Begemand860aa62005-04-04 22:17:48 +0000987 MachineInstr *CallMI;
988 // Emit the correct call instruction based on the type of symbol called.
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000989 if (GlobalAddressSDNode *GASD =
Nate Begemand860aa62005-04-04 22:17:48 +0000990 dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000991 CallMI = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(GASD->getGlobal(),
Nate Begemand860aa62005-04-04 22:17:48 +0000992 true);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000993 } else if (ExternalSymbolSDNode *ESSDN =
Nate Begemand860aa62005-04-04 22:17:48 +0000994 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1))) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000995 CallMI = BuildMI(PPC::CALLpcrel, 1).addExternalSymbol(ESSDN->getSymbol(),
Nate Begemand860aa62005-04-04 22:17:48 +0000996 true);
997 } else {
998 Tmp1 = SelectExpr(N.getOperand(1));
Chris Lattner86fac6b2005-08-24 22:21:47 +0000999 BuildMI(BB, PPC::MTCTR, 1).addReg(Tmp1);
Nate Begemand860aa62005-04-04 22:17:48 +00001000 BuildMI(BB, PPC::OR, 2, PPC::R12).addReg(Tmp1).addReg(Tmp1);
Nate Begemand860aa62005-04-04 22:17:48 +00001001 CallMI = BuildMI(PPC::CALLindirect, 3).addImm(20).addImm(0)
1002 .addReg(PPC::R12);
1003 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001004
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001005 // Load the register args to virtual regs
1006 std::vector<unsigned> ArgVR;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001007 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001008 ArgVR.push_back(SelectExpr(N.getOperand(i)));
1009
1010 // Copy the virtual registers into the appropriate argument register
1011 for(int i = 0, e = ArgVR.size(); i < e; ++i) {
1012 switch(N.getOperand(i+2).getValueType()) {
1013 default: Node->dump(); assert(0 && "Unknown value type for call");
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001014 case MVT::i32:
1015 assert(GPR_idx < 8 && "Too many int args");
Nate Begemand860aa62005-04-04 22:17:48 +00001016 if (N.getOperand(i+2).getOpcode() != ISD::UNDEF) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001017 BuildMI(BB, PPC::OR,2,GPR[GPR_idx]).addReg(ArgVR[i]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +00001018 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1019 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001020 ++GPR_idx;
1021 break;
1022 case MVT::f64:
1023 case MVT::f32:
1024 assert(FPR_idx < 13 && "Too many fp args");
Chris Lattner919c0322005-10-01 01:35:02 +00001025 BuildMI(BB, N.getOperand(i+2).getValueType() == MVT::f32 ? PPC::FMRS :
1026 PPC::FMRD, 1, FPR[FPR_idx]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +00001027 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001028 ++FPR_idx;
1029 break;
1030 }
1031 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001032
Nate Begemand860aa62005-04-04 22:17:48 +00001033 // Put the call instruction in the correct place in the MachineBasicBlock
1034 BB->push_back(CallMI);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001035
1036 switch (Node->getValueType(0)) {
1037 default: assert(0 && "Unknown value type for call result!");
1038 case MVT::Other: return 1;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001039 case MVT::i32:
Nate Begemane5846682005-04-04 06:52:38 +00001040 if (Node->getValueType(1) == MVT::i32) {
1041 BuildMI(BB, PPC::OR, 2, Result+1).addReg(PPC::R3).addReg(PPC::R3);
1042 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R4).addReg(PPC::R4);
1043 } else {
1044 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R3).addReg(PPC::R3);
1045 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001046 break;
1047 case MVT::f32:
Chris Lattner919c0322005-10-01 01:35:02 +00001048 BuildMI(BB, PPC::FMRS, 1, Result).addReg(PPC::F1);
1049 break;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001050 case MVT::f64:
Chris Lattner919c0322005-10-01 01:35:02 +00001051 BuildMI(BB, PPC::FMRD, 1, Result).addReg(PPC::F1);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001052 break;
1053 }
1054 return Result+N.ResNo;
1055 }
Nate Begemana9795f82005-03-24 04:41:43 +00001056
Nate Begemana9795f82005-03-24 04:41:43 +00001057 case ISD::SIGN_EXTEND_INREG:
1058 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001059 switch(cast<VTSDNode>(Node->getOperand(1))->getVT()) {
Nate Begeman9db505c2005-03-28 19:36:43 +00001060 default: Node->dump(); assert(0 && "Unhandled SIGN_EXTEND type"); break;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001061 case MVT::i16:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001062 BuildMI(BB, PPC::EXTSH, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001063 break;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001064 case MVT::i8:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001065 BuildMI(BB, PPC::EXTSB, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001066 break;
1067 }
Nate Begemana9795f82005-03-24 04:41:43 +00001068 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001069
Nate Begemana9795f82005-03-24 04:41:43 +00001070 case ISD::CopyFromReg:
Nate Begemana3fd4002005-07-19 16:51:05 +00001071 DestType = N.getValue(0).getValueType();
Nate Begemana9795f82005-03-24 04:41:43 +00001072 if (Result == 1)
Nate Begemana3fd4002005-07-19 16:51:05 +00001073 Result = ExprMap[N.getValue(0)] = MakeReg(DestType);
Chris Lattner52897f82005-09-29 17:38:52 +00001074 else
1075 ExprMap[N.getValue(1)] = 1;
Chris Lattnera8cd0152005-08-16 21:58:15 +00001076 Tmp1 = dyn_cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Nate Begemana3fd4002005-07-19 16:51:05 +00001077 if (MVT::isInteger(DestType))
1078 BuildMI(BB, PPC::OR, 2, Result).addReg(Tmp1).addReg(Tmp1);
Chris Lattner919c0322005-10-01 01:35:02 +00001079 else if (DestType == MVT::f32)
1080 BuildMI(BB, PPC::FMRS, 1, Result).addReg(Tmp1);
Nate Begemana3fd4002005-07-19 16:51:05 +00001081 else
Chris Lattner919c0322005-10-01 01:35:02 +00001082 BuildMI(BB, PPC::FMRD, 1, Result).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001083 return Result;
1084
1085 case ISD::SHL:
Chris Lattner2b48bc62005-08-11 17:56:50 +00001086 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Jim Laskey191cf942005-08-11 21:59:23 +00001087 unsigned SH, MB, ME;
1088 if (isOpcWithIntImmediate(N.getOperand(0), ISD::AND, Tmp3) &&
1089 isRotateAndMask(ISD::SHL, Tmp2, Tmp3, true, SH, MB, ME)) {
1090 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1091 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(SH)
1092 .addImm(MB).addImm(ME);
1093 return Result;
1094 }
1095 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner2b48bc62005-08-11 17:56:50 +00001096 Tmp2 &= 0x1F;
Nate Begeman33162522005-03-29 21:54:38 +00001097 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Tmp2).addImm(0)
Nate Begeman5e966612005-03-24 06:28:42 +00001098 .addImm(31-Tmp2);
1099 } else {
Jim Laskey191cf942005-08-11 21:59:23 +00001100 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman3664cef2005-04-13 22:14:14 +00001101 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001102 BuildMI(BB, PPC::SLW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1103 }
1104 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001105
Nate Begeman5e966612005-03-24 06:28:42 +00001106 case ISD::SRL:
Chris Lattner2b48bc62005-08-11 17:56:50 +00001107 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Jim Laskey191cf942005-08-11 21:59:23 +00001108 unsigned SH, MB, ME;
1109 if (isOpcWithIntImmediate(N.getOperand(0), ISD::AND, Tmp3) &&
1110 isRotateAndMask(ISD::SRL, Tmp2, Tmp3, true, SH, MB, ME)) {
1111 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Nate Begemanc09eeec2005-09-06 22:03:27 +00001112 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(SH & 0x1F)
Jim Laskey191cf942005-08-11 21:59:23 +00001113 .addImm(MB).addImm(ME);
1114 return Result;
1115 }
1116 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner2b48bc62005-08-11 17:56:50 +00001117 Tmp2 &= 0x1F;
Nate Begemanc09eeec2005-09-06 22:03:27 +00001118 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm((32-Tmp2) & 0x1F)
Nate Begeman5e966612005-03-24 06:28:42 +00001119 .addImm(Tmp2).addImm(31);
1120 } else {
Jim Laskey191cf942005-08-11 21:59:23 +00001121 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman3664cef2005-04-13 22:14:14 +00001122 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001123 BuildMI(BB, PPC::SRW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1124 }
1125 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001126
Nate Begeman5e966612005-03-24 06:28:42 +00001127 case ISD::SRA:
Chris Lattner2b48bc62005-08-11 17:56:50 +00001128 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Jim Laskey191cf942005-08-11 21:59:23 +00001129 unsigned SH, MB, ME;
1130 if (isOpcWithIntImmediate(N.getOperand(0), ISD::AND, Tmp3) &&
1131 isRotateAndMask(ISD::SRA, Tmp2, Tmp3, true, SH, MB, ME)) {
1132 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1133 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(SH)
1134 .addImm(MB).addImm(ME);
1135 return Result;
1136 }
1137 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner2b48bc62005-08-11 17:56:50 +00001138 Tmp2 &= 0x1F;
Nate Begeman5e966612005-03-24 06:28:42 +00001139 BuildMI(BB, PPC::SRAWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1140 } else {
Jim Laskey191cf942005-08-11 21:59:23 +00001141 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman3664cef2005-04-13 22:14:14 +00001142 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001143 BuildMI(BB, PPC::SRAW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1144 }
1145 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001146
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001147 case ISD::CTLZ:
1148 Tmp1 = SelectExpr(N.getOperand(0));
1149 BuildMI(BB, PPC::CNTLZW, 1, Result).addReg(Tmp1);
1150 return Result;
1151
Nate Begemana9795f82005-03-24 04:41:43 +00001152 case ISD::ADD:
Chris Lattnerb4138c42005-08-10 18:11:33 +00001153 if (SelectIntImmediateExpr(N, Result, PPC::ADDIS, PPC::ADDI, true))
1154 return Result;
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001155 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner39c68962005-08-08 21:21:03 +00001156 Tmp2 = SelectExpr(N.getOperand(1));
1157 BuildMI(BB, PPC::ADD, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001158 return Result;
Chris Lattner615c2d02005-09-28 22:29:58 +00001159
1160 case ISD::FADD:
1161 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::FMUL &&
1162 N.getOperand(0).Val->hasOneUse()) {
1163 ++FusedFP; // Statistic
1164 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1165 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1166 Tmp3 = SelectExpr(N.getOperand(1));
1167 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1168 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1169 return Result;
1170 }
1171 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::FMUL &&
1172 N.getOperand(1).Val->hasOneUse()) {
1173 ++FusedFP; // Statistic
1174 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1175 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1176 Tmp3 = SelectExpr(N.getOperand(0));
1177 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1178 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1179 return Result;
1180 }
1181 Opc = DestType == MVT::f64 ? PPC::FADD : PPC::FADDS;
1182 Tmp1 = SelectExpr(N.getOperand(0));
1183 Tmp2 = SelectExpr(N.getOperand(1));
1184 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1185 return Result;
1186
Nate Begemana9795f82005-03-24 04:41:43 +00001187 case ISD::AND:
Chris Lattner59b21c22005-08-09 18:29:55 +00001188 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001189 if (isShiftedMask_32(Tmp2) || isShiftedMask_32(~Tmp2)) {
1190 unsigned SH, MB, ME;
1191 Opc = Recording ? PPC::RLWINMo : PPC::RLWINM;
1192 unsigned OprOpc;
1193 if (isOprShiftImm(N.getOperand(0), OprOpc, Tmp3) &&
1194 isRotateAndMask(OprOpc, Tmp3, Tmp2, false, SH, MB, ME)) {
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001195 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001196 } else {
1197 Tmp1 = SelectExpr(N.getOperand(0));
1198 isRunOfOnes(Tmp2, MB, ME);
1199 SH = 0;
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001200 }
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001201 BuildMI(BB, Opc, 4, Result).addReg(Tmp1).addImm(SH)
1202 .addImm(MB).addImm(ME);
1203 RecordSuccess = true;
1204 return Result;
1205 } else if (isUInt16(Tmp2)) {
1206 Tmp2 = Lo16(Tmp2);
Chris Lattnercafb67b2005-05-09 17:39:48 +00001207 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001208 BuildMI(BB, PPC::ANDIo, 2, Result).addReg(Tmp1).addImm(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001209 RecordSuccess = true;
1210 return Result;
1211 } else if (isUInt16(Tmp2)) {
1212 Tmp2 = Hi16(Tmp2);
Chris Lattnercafb67b2005-05-09 17:39:48 +00001213 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001214 BuildMI(BB, PPC::ANDISo, 2, Result).addReg(Tmp1).addImm(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001215 RecordSuccess = true;
1216 return Result;
1217 }
Nate Begeman7ddecb42005-04-06 23:51:40 +00001218 }
Jim Laskey847c3a92005-08-12 23:38:02 +00001219 if (isOprNot(N.getOperand(1))) {
1220 Tmp1 = SelectExpr(N.getOperand(0));
1221 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1222 BuildMI(BB, PPC::ANDC, 2, Result).addReg(Tmp1).addReg(Tmp2);
1223 RecordSuccess = false;
1224 return Result;
1225 }
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001226 if (isOprNot(N.getOperand(0))) {
Jim Laskey847c3a92005-08-12 23:38:02 +00001227 Tmp1 = SelectExpr(N.getOperand(1));
1228 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1229 BuildMI(BB, PPC::ANDC, 2, Result).addReg(Tmp1).addReg(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001230 RecordSuccess = false;
1231 return Result;
1232 }
1233 // emit a regular and
1234 Tmp1 = SelectExpr(N.getOperand(0));
1235 Tmp2 = SelectExpr(N.getOperand(1));
1236 Opc = Recording ? PPC::ANDo : PPC::AND;
1237 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemanc7bd4822005-04-11 06:34:10 +00001238 RecordSuccess = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001239 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001240
Nate Begemana9795f82005-03-24 04:41:43 +00001241 case ISD::OR:
Nate Begeman7ddecb42005-04-06 23:51:40 +00001242 if (SelectBitfieldInsert(N, Result))
1243 return Result;
Chris Lattnerb4138c42005-08-10 18:11:33 +00001244 if (SelectIntImmediateExpr(N, Result, PPC::ORIS, PPC::ORI))
1245 return Result;
Jim Laskey847c3a92005-08-12 23:38:02 +00001246 if (isOprNot(N.getOperand(1))) {
1247 Tmp1 = SelectExpr(N.getOperand(0));
1248 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1249 BuildMI(BB, PPC::ORC, 2, Result).addReg(Tmp1).addReg(Tmp2);
1250 RecordSuccess = false;
1251 return Result;
1252 }
1253 if (isOprNot(N.getOperand(0))) {
1254 Tmp1 = SelectExpr(N.getOperand(1));
1255 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1256 BuildMI(BB, PPC::ORC, 2, Result).addReg(Tmp1).addReg(Tmp2);
1257 RecordSuccess = false;
1258 return Result;
1259 }
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001260 // emit regular or
1261 Tmp1 = SelectExpr(N.getOperand(0));
1262 Tmp2 = SelectExpr(N.getOperand(1));
1263 Opc = Recording ? PPC::ORo : PPC::OR;
1264 RecordSuccess = true;
1265 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001266 return Result;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001267
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001268 case ISD::XOR: {
1269 // Check for EQV: xor, (xor a, -1), b
Chris Lattnerdf706e32005-08-10 16:35:46 +00001270 if (isOprNot(N.getOperand(0))) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001271 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1272 Tmp2 = SelectExpr(N.getOperand(1));
1273 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1274 return Result;
1275 }
Chris Lattner837a5212005-04-21 21:09:11 +00001276 // Check for NOT, NOR, EQV, and NAND: xor (copy, or, xor, and), -1
Chris Lattner5b909172005-08-08 21:30:29 +00001277 if (isOprNot(N)) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001278 switch(N.getOperand(0).getOpcode()) {
1279 case ISD::OR:
1280 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1281 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1282 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
1283 break;
1284 case ISD::AND:
1285 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1286 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1287 BuildMI(BB, PPC::NAND, 2, Result).addReg(Tmp1).addReg(Tmp2);
1288 break;
Chris Lattner837a5212005-04-21 21:09:11 +00001289 case ISD::XOR:
1290 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1291 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1292 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1293 break;
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001294 default:
1295 Tmp1 = SelectExpr(N.getOperand(0));
1296 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp1);
1297 break;
1298 }
1299 return Result;
1300 }
Chris Lattnerb4138c42005-08-10 18:11:33 +00001301 if (SelectIntImmediateExpr(N, Result, PPC::XORIS, PPC::XORI))
1302 return Result;
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001303 // emit regular xor
1304 Tmp1 = SelectExpr(N.getOperand(0));
1305 Tmp2 = SelectExpr(N.getOperand(1));
1306 BuildMI(BB, PPC::XOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001307 return Result;
1308 }
1309
Chris Lattner615c2d02005-09-28 22:29:58 +00001310 case ISD::FSUB:
1311 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::FMUL &&
1312 N.getOperand(0).Val->hasOneUse()) {
1313 ++FusedFP; // Statistic
1314 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1315 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1316 Tmp3 = SelectExpr(N.getOperand(1));
1317 Opc = DestType == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS;
1318 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
Nate Begemana3fd4002005-07-19 16:51:05 +00001319 return Result;
1320 }
Chris Lattner615c2d02005-09-28 22:29:58 +00001321 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::FMUL &&
1322 N.getOperand(1).Val->hasOneUse()) {
1323 ++FusedFP; // Statistic
1324 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1325 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1326 Tmp3 = SelectExpr(N.getOperand(0));
1327 Opc = DestType == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS;
1328 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1329 return Result;
1330 }
1331 Opc = DestType == MVT::f64 ? PPC::FSUB : PPC::FSUBS;
1332 Tmp1 = SelectExpr(N.getOperand(0));
1333 Tmp2 = SelectExpr(N.getOperand(1));
1334 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1335 return Result;
1336 case ISD::SUB:
Chris Lattner59b21c22005-08-09 18:29:55 +00001337 if (isIntImmediate(N.getOperand(0), Tmp1) && isInt16(Tmp1)) {
Chris Lattnerb4138c42005-08-10 18:11:33 +00001338 Tmp1 = Lo16(Tmp1);
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001339 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman4b46fc02005-08-24 04:59:21 +00001340 if (0 == Tmp1)
1341 BuildMI(BB, PPC::NEG, 1, Result).addReg(Tmp2);
1342 else
1343 BuildMI(BB, PPC::SUBFIC, 2, Result).addReg(Tmp2).addSImm(Tmp1);
Chris Lattner5b909172005-08-08 21:30:29 +00001344 return Result;
Chris Lattnerb4138c42005-08-10 18:11:33 +00001345 }
1346 if (SelectIntImmediateExpr(N, Result, PPC::ADDIS, PPC::ADDI, true, true))
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001347 return Result;
Chris Lattner5b909172005-08-08 21:30:29 +00001348 Tmp1 = SelectExpr(N.getOperand(0));
1349 Tmp2 = SelectExpr(N.getOperand(1));
1350 BuildMI(BB, PPC::SUBF, 2, Result).addReg(Tmp2).addReg(Tmp1);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001351 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001352
Chris Lattner615c2d02005-09-28 22:29:58 +00001353 case ISD::FMUL:
1354 Tmp1 = SelectExpr(N.getOperand(0));
1355 Tmp2 = SelectExpr(N.getOperand(1));
1356 BuildMI(BB, DestType == MVT::f32 ? PPC::FMULS : PPC::FMUL, 2,
1357 Result).addReg(Tmp1).addReg(Tmp2);
1358 return Result;
1359
Nate Begeman5e966612005-03-24 06:28:42 +00001360 case ISD::MUL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001361 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner59b21c22005-08-09 18:29:55 +00001362 if (isIntImmediate(N.getOperand(1), Tmp2) && isInt16(Tmp2)) {
Chris Lattnerfd784542005-08-08 21:33:23 +00001363 Tmp2 = Lo16(Tmp2);
Nate Begeman307e7442005-03-26 01:28:53 +00001364 BuildMI(BB, PPC::MULLI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Chris Lattnerfd784542005-08-08 21:33:23 +00001365 } else {
Nate Begeman307e7442005-03-26 01:28:53 +00001366 Tmp2 = SelectExpr(N.getOperand(1));
Chris Lattner615c2d02005-09-28 22:29:58 +00001367 BuildMI(BB, PPC::MULLW, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begeman307e7442005-03-26 01:28:53 +00001368 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001369 return Result;
1370
Nate Begeman815d6da2005-04-06 00:25:27 +00001371 case ISD::MULHS:
1372 case ISD::MULHU:
1373 Tmp1 = SelectExpr(N.getOperand(0));
1374 Tmp2 = SelectExpr(N.getOperand(1));
1375 Opc = (ISD::MULHU == opcode) ? PPC::MULHWU : PPC::MULHW;
1376 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1377 return Result;
1378
Chris Lattner615c2d02005-09-28 22:29:58 +00001379 case ISD::FDIV:
1380 Tmp1 = SelectExpr(N.getOperand(0));
1381 Tmp2 = SelectExpr(N.getOperand(1));
1382 switch (DestType) {
1383 default: assert(0 && "Unknown type to ISD::FDIV"); break;
1384 case MVT::f32: Opc = PPC::FDIVS; break;
1385 case MVT::f64: Opc = PPC::FDIV; break;
1386 }
1387 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1388 return Result;
1389
Nate Begemanf3d08f32005-03-29 00:03:27 +00001390 case ISD::SDIV:
Chris Lattner59b21c22005-08-09 18:29:55 +00001391 if (isIntImmediate(N.getOperand(1), Tmp3)) {
Chris Lattnerfd784542005-08-08 21:33:23 +00001392 if ((signed)Tmp3 > 0 && isPowerOf2_32(Tmp3)) {
1393 Tmp3 = Log2_32(Tmp3);
Chris Lattner54abfc52005-08-11 17:15:31 +00001394 Tmp1 = MakeIntReg();
Chris Lattnerfd784542005-08-08 21:33:23 +00001395 Tmp2 = SelectExpr(N.getOperand(0));
Nate Begeman9f833d32005-04-12 00:10:02 +00001396 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(Tmp3);
1397 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp1);
Chris Lattnerfd784542005-08-08 21:33:23 +00001398 return Result;
1399 } else if ((signed)Tmp3 < 0 && isPowerOf2_32(-Tmp3)) {
1400 Tmp3 = Log2_32(-Tmp3);
Chris Lattner2f460552005-08-09 18:08:41 +00001401 Tmp2 = SelectExpr(N.getOperand(0));
Chris Lattner54abfc52005-08-11 17:15:31 +00001402 Tmp1 = MakeIntReg();
1403 unsigned Tmp4 = MakeIntReg();
Chris Lattnerfd784542005-08-08 21:33:23 +00001404 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(Tmp3);
1405 BuildMI(BB, PPC::ADDZE, 1, Tmp4).addReg(Tmp1);
1406 BuildMI(BB, PPC::NEG, 1, Result).addReg(Tmp4);
1407 return Result;
Chris Lattnerc70b4af2005-08-25 22:03:50 +00001408 } else if (Tmp3) {
1409 ExprMap.erase(N);
1410 return SelectExpr(BuildSDIVSequence(N));
Nate Begeman9f833d32005-04-12 00:10:02 +00001411 }
Chris Lattnerfd784542005-08-08 21:33:23 +00001412 }
1413 // fall thru
1414 case ISD::UDIV:
Nate Begeman815d6da2005-04-06 00:25:27 +00001415 // If this is a divide by constant, we can emit code using some magic
1416 // constants to implement it as a multiply instead.
Chris Lattner801d5f52005-08-25 23:19:58 +00001417 if (isIntImmediate(N.getOperand(1), Tmp3) && Tmp3) {
Chris Lattnerc70b4af2005-08-25 22:03:50 +00001418 ExprMap.erase(N);
1419 return SelectExpr(BuildUDIVSequence(N));
Jeff Cohen00b168892005-07-27 06:12:32 +00001420 }
Nate Begemanf3d08f32005-03-29 00:03:27 +00001421 Tmp1 = SelectExpr(N.getOperand(0));
1422 Tmp2 = SelectExpr(N.getOperand(1));
Chris Lattner615c2d02005-09-28 22:29:58 +00001423 Opc = (ISD::UDIV == opcode) ? PPC::DIVWU : PPC::DIVW; break;
Nate Begemanf3d08f32005-03-29 00:03:27 +00001424 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1425 return Result;
1426
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001427 case ISD::ADD_PARTS:
Nate Begemanca12a2b2005-03-28 22:28:37 +00001428 case ISD::SUB_PARTS: {
1429 assert(N.getNumOperands() == 4 && N.getValueType() == MVT::i32 &&
1430 "Not an i64 add/sub!");
Nate Begeman456f1e82005-08-17 00:20:08 +00001431 unsigned Tmp4 = 0;
Nate Begeman456f1e82005-08-17 00:20:08 +00001432 Tmp1 = SelectExpr(N.getOperand(0));
1433 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman456f1e82005-08-17 00:20:08 +00001434
Nate Begemanca12a2b2005-03-28 22:28:37 +00001435 if (N.getOpcode() == ISD::ADD_PARTS) {
Chris Lattner95e06822005-08-26 16:38:51 +00001436 bool ME = false, ZE = false;
Chris Lattner801d5f52005-08-25 23:19:58 +00001437 if (isIntImmediate(N.getOperand(3), Tmp3)) {
1438 ME = (signed)Tmp3 == -1;
1439 ZE = Tmp3 == 0;
1440 }
1441
1442 if (!ZE && !ME)
1443 Tmp4 = SelectExpr(N.getOperand(3));
1444
1445 if (isIntImmediate(N.getOperand(2), Tmp3) &&
1446 ((signed)Tmp3 >= -32768 || (signed)Tmp3 < 32768)) {
1447 // Codegen the low 32 bits of the add. Interestingly, there is no
1448 // shifted form of add immediate carrying.
Nate Begeman456f1e82005-08-17 00:20:08 +00001449 BuildMI(BB, PPC::ADDIC, 2, Result).addReg(Tmp1).addSImm(Tmp3);
Chris Lattner801d5f52005-08-25 23:19:58 +00001450 } else {
1451 Tmp3 = SelectExpr(N.getOperand(2));
Nate Begeman456f1e82005-08-17 00:20:08 +00001452 BuildMI(BB, PPC::ADDC, 2, Result).addReg(Tmp1).addReg(Tmp3);
Chris Lattner801d5f52005-08-25 23:19:58 +00001453 }
1454
Nate Begeman456f1e82005-08-17 00:20:08 +00001455 // Codegen the high 32 bits, adding zero, minus one, or the full value
1456 // along with the carry flag produced by addc/addic to tmp2.
Chris Lattner801d5f52005-08-25 23:19:58 +00001457 if (ZE) {
Nate Begeman456f1e82005-08-17 00:20:08 +00001458 BuildMI(BB, PPC::ADDZE, 1, Result+1).addReg(Tmp2);
Chris Lattner801d5f52005-08-25 23:19:58 +00001459 } else if (ME) {
Nate Begeman456f1e82005-08-17 00:20:08 +00001460 BuildMI(BB, PPC::ADDME, 1, Result+1).addReg(Tmp2);
Chris Lattner801d5f52005-08-25 23:19:58 +00001461 } else {
Nate Begeman456f1e82005-08-17 00:20:08 +00001462 BuildMI(BB, PPC::ADDE, 2, Result+1).addReg(Tmp2).addReg(Tmp4);
Chris Lattner801d5f52005-08-25 23:19:58 +00001463 }
Nate Begemanca12a2b2005-03-28 22:28:37 +00001464 } else {
Chris Lattner801d5f52005-08-25 23:19:58 +00001465 Tmp3 = SelectExpr(N.getOperand(2));
1466 Tmp4 = SelectExpr(N.getOperand(3));
Nate Begeman456f1e82005-08-17 00:20:08 +00001467 BuildMI(BB, PPC::SUBFC, 2, Result).addReg(Tmp3).addReg(Tmp1);
1468 BuildMI(BB, PPC::SUBFE, 2, Result+1).addReg(Tmp4).addReg(Tmp2);
Nate Begeman27eeb002005-04-02 05:59:34 +00001469 }
1470 return Result+N.ResNo;
1471 }
1472
Chris Lattner88ac32c2005-08-09 20:21:10 +00001473 case ISD::SETCC: {
1474 ISD::CondCode CC = cast<CondCodeSDNode>(Node->getOperand(2))->get();
1475 if (isIntImmediate(Node->getOperand(1), Tmp3)) {
1476 // We can codegen setcc op, imm very efficiently compared to a brcond.
1477 // Check for those cases here.
1478 // setcc op, 0
1479 if (Tmp3 == 0) {
1480 Tmp1 = SelectExpr(Node->getOperand(0));
1481 switch (CC) {
Chris Lattneree84f112005-08-25 17:49:31 +00001482 default: Node->dump(); assert(0 && "Unhandled SetCC condition");abort();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001483 case ISD::SETEQ:
Chris Lattner54abfc52005-08-11 17:15:31 +00001484 Tmp2 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001485 BuildMI(BB, PPC::CNTLZW, 1, Tmp2).addReg(Tmp1);
1486 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp2).addImm(27)
1487 .addImm(5).addImm(31);
1488 break;
1489 case ISD::SETNE:
Chris Lattner54abfc52005-08-11 17:15:31 +00001490 Tmp2 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001491 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(-1);
1492 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp2).addReg(Tmp1);
1493 break;
1494 case ISD::SETLT:
1495 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(1)
1496 .addImm(31).addImm(31);
1497 break;
1498 case ISD::SETGT:
Chris Lattner54abfc52005-08-11 17:15:31 +00001499 Tmp2 = MakeIntReg();
1500 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001501 BuildMI(BB, PPC::NEG, 2, Tmp2).addReg(Tmp1);
1502 BuildMI(BB, PPC::ANDC, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
1503 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
1504 .addImm(31).addImm(31);
1505 break;
Nate Begeman9765c252005-04-12 21:22:28 +00001506 }
Chris Lattner88ac32c2005-08-09 20:21:10 +00001507 return Result;
1508 } else if (Tmp3 == ~0U) { // setcc op, -1
1509 Tmp1 = SelectExpr(Node->getOperand(0));
1510 switch (CC) {
1511 default: assert(0 && "Unhandled SetCC condition"); abort();
1512 case ISD::SETEQ:
Chris Lattner54abfc52005-08-11 17:15:31 +00001513 Tmp2 = MakeIntReg();
1514 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001515 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(1);
1516 BuildMI(BB, PPC::LI, 1, Tmp3).addSImm(0);
1517 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp3);
1518 break;
1519 case ISD::SETNE:
Chris Lattner54abfc52005-08-11 17:15:31 +00001520 Tmp2 = MakeIntReg();
1521 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001522 BuildMI(BB, PPC::NOR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
1523 BuildMI(BB, PPC::ADDIC, 2, Tmp3).addReg(Tmp2).addSImm(-1);
1524 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp3).addReg(Tmp2);
1525 break;
1526 case ISD::SETLT:
Chris Lattner54abfc52005-08-11 17:15:31 +00001527 Tmp2 = MakeIntReg();
1528 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001529 BuildMI(BB, PPC::ADDI, 2, Tmp2).addReg(Tmp1).addSImm(1);
1530 BuildMI(BB, PPC::AND, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
1531 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
1532 .addImm(31).addImm(31);
1533 break;
1534 case ISD::SETGT:
Chris Lattner54abfc52005-08-11 17:15:31 +00001535 Tmp2 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001536 BuildMI(BB, PPC::RLWINM, 4, Tmp2).addReg(Tmp1).addImm(1)
1537 .addImm(31).addImm(31);
1538 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp2).addImm(1);
1539 break;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00001540 }
Chris Lattner88ac32c2005-08-09 20:21:10 +00001541 return Result;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00001542 }
Nate Begeman33162522005-03-29 21:54:38 +00001543 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001544
Nate Begemanc24d4842005-08-10 20:52:09 +00001545 unsigned CCReg = SelectCC(N.getOperand(0), N.getOperand(1), CC);
1546 MoveCRtoGPR(CCReg, CC, Result);
Chris Lattner88ac32c2005-08-09 20:21:10 +00001547 return Result;
1548 }
Nate Begemanc24d4842005-08-10 20:52:09 +00001549
1550 case ISD::SELECT_CC: {
1551 ISD::CondCode CC = cast<CondCodeSDNode>(N.getOperand(4))->get();
Nate Begemana3fd4002005-07-19 16:51:05 +00001552
Nate Begeman4b46fc02005-08-24 04:59:21 +00001553 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1554 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N.getOperand(1));
1555 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N.getOperand(2));
1556 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N.getOperand(3));
1557 if (N1C && N2C && N3C && N1C->isNullValue() && N3C->isNullValue() &&
Nate Begeman6ef49492005-08-24 05:06:48 +00001558 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
Nate Begeman4b46fc02005-08-24 04:59:21 +00001559 Tmp1 = SelectExpr(Node->getOperand(0));
1560 Tmp2 = MakeIntReg();
Nate Begeman6ef49492005-08-24 05:06:48 +00001561 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(-1);
1562 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp2).addReg(Tmp1);
Nate Begeman4b46fc02005-08-24 04:59:21 +00001563 return Result;
1564 }
1565
Nate Begeman5a014812005-08-14 01:17:16 +00001566 // If the False value only has one use, we can generate better code by
1567 // selecting it in the fallthrough basic block rather than here, which
1568 // increases register pressure.
Nate Begeman5a014812005-08-14 01:17:16 +00001569 unsigned TrueValue = SelectExpr(N.getOperand(2));
Chris Lattner4dd4a2d2005-08-21 17:41:11 +00001570 unsigned FalseValue;
1571
1572 // If the false value is simple enough, evaluate it inline in the false
1573 // block.
Chris Lattnerb30ee6a2005-08-22 00:47:28 +00001574 if (N.getOperand(3).Val->hasOneUse() &&
1575 (isa<ConstantSDNode>(N.getOperand(3)) ||
Chris Lattnerb30ee6a2005-08-22 00:47:28 +00001576 isa<GlobalAddressSDNode>(N.getOperand(3))))
Chris Lattner4dd4a2d2005-08-21 17:41:11 +00001577 FalseValue = 0;
1578 else
1579 FalseValue = SelectExpr(N.getOperand(3));
Nate Begemanc24d4842005-08-10 20:52:09 +00001580 unsigned CCReg = SelectCC(N.getOperand(0), N.getOperand(1), CC);
1581 Opc = getBCCForSetCC(CC);
1582
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001583 // Create an iterator with which to insert the MBB for copying the false
Nate Begeman74747862005-03-29 22:24:51 +00001584 // value and the MBB to hold the PHI instruction for this SetCC.
1585 MachineBasicBlock *thisMBB = BB;
1586 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1587 ilist<MachineBasicBlock>::iterator It = BB;
1588 ++It;
1589
1590 // thisMBB:
1591 // ...
1592 // TrueVal = ...
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001593 // cmpTY ccX, r1, r2
Nate Begeman74747862005-03-29 22:24:51 +00001594 // bCC copy1MBB
1595 // fallthrough --> copy0MBB
Nate Begeman74747862005-03-29 22:24:51 +00001596 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1597 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001598 BuildMI(BB, Opc, 2).addReg(CCReg).addMBB(sinkMBB);
Nate Begeman74747862005-03-29 22:24:51 +00001599 MachineFunction *F = BB->getParent();
1600 F->getBasicBlockList().insert(It, copy0MBB);
1601 F->getBasicBlockList().insert(It, sinkMBB);
1602 // Update machine-CFG edges
1603 BB->addSuccessor(copy0MBB);
1604 BB->addSuccessor(sinkMBB);
1605
1606 // copy0MBB:
1607 // %FalseValue = ...
1608 // # fallthrough to sinkMBB
1609 BB = copy0MBB;
Chris Lattner4dd4a2d2005-08-21 17:41:11 +00001610
1611 // If the false value is simple enough, evaluate it here, to avoid it being
1612 // evaluated on the true edge.
1613 if (FalseValue == 0)
1614 FalseValue = SelectExpr(N.getOperand(3));
1615
Nate Begeman74747862005-03-29 22:24:51 +00001616 // Update machine-CFG edges
1617 BB->addSuccessor(sinkMBB);
1618
1619 // sinkMBB:
1620 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1621 // ...
1622 BB = sinkMBB;
1623 BuildMI(BB, PPC::PHI, 4, Result).addReg(FalseValue)
1624 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Nate Begeman74747862005-03-29 22:24:51 +00001625 return Result;
1626 }
Nate Begemana9795f82005-03-24 04:41:43 +00001627
Chris Lattner0c09a412005-08-18 17:16:52 +00001628 case ISD::Constant: {
1629 assert(N.getValueType() == MVT::i32 &&
1630 "Only i32 constants are legal on this target!");
Nate Begeman58dfb082005-08-18 18:14:49 +00001631 unsigned v = (unsigned)cast<ConstantSDNode>(N)->getValue();
Jim Laskey5b5f0b72005-08-18 18:58:23 +00001632 if (isInt16(v)) {
1633 BuildMI(BB, PPC::LI, 1, Result).addSImm(Lo16(v));
Chris Lattner0c09a412005-08-18 17:16:52 +00001634 } else {
Jim Laskey5b5f0b72005-08-18 18:58:23 +00001635 unsigned Hi = Hi16(v);
1636 unsigned Lo = Lo16(v);
1637 if (Lo) {
1638 Tmp1 = MakeIntReg();
1639 BuildMI(BB, PPC::LIS, 1, Tmp1).addSImm(Hi);
1640 BuildMI(BB, PPC::ORI, 2, Result).addReg(Tmp1).addImm(Lo);
1641 } else {
1642 BuildMI(BB, PPC::LIS, 1, Result).addSImm(Hi);
1643 }
Nate Begemana9795f82005-03-24 04:41:43 +00001644 }
1645 return Result;
Chris Lattner0c09a412005-08-18 17:16:52 +00001646 }
Nate Begemana3fd4002005-07-19 16:51:05 +00001647
Nate Begemana3fd4002005-07-19 16:51:05 +00001648 case ISD::FNEG:
1649 if (!NoExcessFPPrecision &&
Chris Lattner615c2d02005-09-28 22:29:58 +00001650 ISD::FADD == N.getOperand(0).getOpcode() &&
Nate Begemana3fd4002005-07-19 16:51:05 +00001651 N.getOperand(0).Val->hasOneUse() &&
Chris Lattner615c2d02005-09-28 22:29:58 +00001652 ISD::FMUL == N.getOperand(0).getOperand(0).getOpcode() &&
Nate Begemana3fd4002005-07-19 16:51:05 +00001653 N.getOperand(0).getOperand(0).Val->hasOneUse()) {
1654 ++FusedFP; // Statistic
1655 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
1656 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(1));
1657 Tmp3 = SelectExpr(N.getOperand(0).getOperand(1));
1658 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
1659 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1660 } else if (!NoExcessFPPrecision &&
Chris Lattner615c2d02005-09-28 22:29:58 +00001661 ISD::FADD == N.getOperand(0).getOpcode() &&
Nate Begemana3fd4002005-07-19 16:51:05 +00001662 N.getOperand(0).Val->hasOneUse() &&
Chris Lattner615c2d02005-09-28 22:29:58 +00001663 ISD::FMUL == N.getOperand(0).getOperand(1).getOpcode() &&
Nate Begemana3fd4002005-07-19 16:51:05 +00001664 N.getOperand(0).getOperand(1).Val->hasOneUse()) {
1665 ++FusedFP; // Statistic
1666 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
1667 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(1));
1668 Tmp3 = SelectExpr(N.getOperand(0).getOperand(0));
1669 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
1670 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1671 } else if (ISD::FABS == N.getOperand(0).getOpcode()) {
1672 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Chris Lattner919c0322005-10-01 01:35:02 +00001673 if (N.getOperand(0).getValueType() == MVT::f32)
1674 BuildMI(BB, PPC::FNABSS, 1, Result).addReg(Tmp1);
1675 else
1676 BuildMI(BB, PPC::FNABSD, 1, Result).addReg(Tmp1);
1677
Nate Begemana3fd4002005-07-19 16:51:05 +00001678 } else {
1679 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner919c0322005-10-01 01:35:02 +00001680 if (N.getOperand(0).getValueType() == MVT::f32)
1681 BuildMI(BB, PPC::FNEGS, 1, Result).addReg(Tmp1);
1682 else
1683 BuildMI(BB, PPC::FNEGD, 1, Result).addReg(Tmp1);
Nate Begemana3fd4002005-07-19 16:51:05 +00001684 }
1685 return Result;
1686
1687 case ISD::FABS:
1688 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner919c0322005-10-01 01:35:02 +00001689 if (N.getOperand(0).getValueType() == MVT::f32)
1690 BuildMI(BB, PPC::FABSS, 1, Result).addReg(Tmp1);
1691 else
1692 BuildMI(BB, PPC::FABSD, 1, Result).addReg(Tmp1);
Nate Begemana3fd4002005-07-19 16:51:05 +00001693 return Result;
1694
Nate Begemanadeb43d2005-07-20 22:42:00 +00001695 case ISD::FSQRT:
1696 Tmp1 = SelectExpr(N.getOperand(0));
1697 Opc = DestType == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS;
1698 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1699 return Result;
1700
Nate Begemana3fd4002005-07-19 16:51:05 +00001701 case ISD::FP_ROUND:
1702 assert (DestType == MVT::f32 &&
1703 N.getOperand(0).getValueType() == MVT::f64 &&
1704 "only f64 to f32 conversion supported here");
1705 Tmp1 = SelectExpr(N.getOperand(0));
1706 BuildMI(BB, PPC::FRSP, 1, Result).addReg(Tmp1);
1707 return Result;
1708
1709 case ISD::FP_EXTEND:
1710 assert (DestType == MVT::f64 &&
1711 N.getOperand(0).getValueType() == MVT::f32 &&
1712 "only f32 to f64 conversion supported here");
1713 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner919c0322005-10-01 01:35:02 +00001714 BuildMI(BB, PPC::FMRSD, 1, Result).addReg(Tmp1);
Nate Begemana3fd4002005-07-19 16:51:05 +00001715 return Result;
Nate Begemana3fd4002005-07-19 16:51:05 +00001716 }
Nate Begemana9795f82005-03-24 04:41:43 +00001717 return 0;
1718}
1719
1720void ISel::Select(SDOperand N) {
Nate Begeman2497e632005-07-21 20:44:43 +00001721 unsigned Tmp1, Tmp2, Tmp3, Opc;
Nate Begemana9795f82005-03-24 04:41:43 +00001722 unsigned opcode = N.getOpcode();
1723
1724 if (!ExprMap.insert(std::make_pair(N, 1)).second)
1725 return; // Already selected.
1726
1727 SDNode *Node = N.Val;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001728
Nate Begemana9795f82005-03-24 04:41:43 +00001729 switch (Node->getOpcode()) {
1730 default:
1731 Node->dump(); std::cerr << "\n";
1732 assert(0 && "Node not handled yet!");
1733 case ISD::EntryToken: return; // Noop
1734 case ISD::TokenFactor:
1735 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1736 Select(Node->getOperand(i));
1737 return;
Chris Lattner16cd04d2005-05-12 23:24:06 +00001738 case ISD::CALLSEQ_START:
1739 case ISD::CALLSEQ_END:
Nate Begemana9795f82005-03-24 04:41:43 +00001740 Select(N.getOperand(0));
1741 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Chris Lattner16cd04d2005-05-12 23:24:06 +00001742 Opc = N.getOpcode() == ISD::CALLSEQ_START ? PPC::ADJCALLSTACKDOWN :
Nate Begemana9795f82005-03-24 04:41:43 +00001743 PPC::ADJCALLSTACKUP;
1744 BuildMI(BB, Opc, 1).addImm(Tmp1);
1745 return;
1746 case ISD::BR: {
1747 MachineBasicBlock *Dest =
1748 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
Nate Begemana9795f82005-03-24 04:41:43 +00001749 Select(N.getOperand(0));
1750 BuildMI(BB, PPC::B, 1).addMBB(Dest);
1751 return;
1752 }
Nate Begeman7cbd5252005-08-16 19:49:35 +00001753 case ISD::BR_CC:
1754 case ISD::BRTWOWAY_CC:
Nate Begemana9795f82005-03-24 04:41:43 +00001755 SelectBranchCC(N);
1756 return;
1757 case ISD::CopyToReg:
1758 Select(N.getOperand(0));
Chris Lattnera8cd0152005-08-16 21:58:15 +00001759 Tmp1 = SelectExpr(N.getOperand(2));
1760 Tmp2 = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001761
Nate Begemana9795f82005-03-24 04:41:43 +00001762 if (Tmp1 != Tmp2) {
Chris Lattner919c0322005-10-01 01:35:02 +00001763 if (N.getOperand(2).getValueType() == MVT::f64)
1764 BuildMI(BB, PPC::FMRD, 1, Tmp2).addReg(Tmp1);
1765 else if (N.getOperand(2).getValueType() == MVT::f32)
1766 BuildMI(BB, PPC::FMRS, 1, Tmp2).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001767 else
1768 BuildMI(BB, PPC::OR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
1769 }
1770 return;
1771 case ISD::ImplicitDef:
1772 Select(N.getOperand(0));
Chris Lattner2b544002005-08-24 23:08:16 +00001773 Tmp1 = cast<RegisterSDNode>(N.getOperand(1))->getReg();
1774 if (N.getOperand(1).getValueType() == MVT::i32)
1775 BuildMI(BB, PPC::IMPLICIT_DEF_GPR, 0, Tmp1);
Chris Lattner919c0322005-10-01 01:35:02 +00001776 else if (N.getOperand(1).getValueType() == MVT::f32)
1777 BuildMI(BB, PPC::IMPLICIT_DEF_F4, 0, Tmp1);
Chris Lattner2b544002005-08-24 23:08:16 +00001778 else
Chris Lattner919c0322005-10-01 01:35:02 +00001779 BuildMI(BB, PPC::IMPLICIT_DEF_F8, 0, Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001780 return;
1781 case ISD::RET:
1782 switch (N.getNumOperands()) {
1783 default:
1784 assert(0 && "Unknown return instruction!");
1785 case 3:
1786 assert(N.getOperand(1).getValueType() == MVT::i32 &&
1787 N.getOperand(2).getValueType() == MVT::i32 &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001788 "Unknown two-register value!");
Nate Begemana9795f82005-03-24 04:41:43 +00001789 Select(N.getOperand(0));
1790 Tmp1 = SelectExpr(N.getOperand(1));
1791 Tmp2 = SelectExpr(N.getOperand(2));
Nate Begeman27523a12005-04-02 00:42:16 +00001792 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(Tmp2).addReg(Tmp2);
1793 BuildMI(BB, PPC::OR, 2, PPC::R4).addReg(Tmp1).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001794 break;
1795 case 2:
1796 Select(N.getOperand(0));
1797 Tmp1 = SelectExpr(N.getOperand(1));
1798 switch (N.getOperand(1).getValueType()) {
1799 default:
1800 assert(0 && "Unknown return type!");
1801 case MVT::f64:
Chris Lattner919c0322005-10-01 01:35:02 +00001802 BuildMI(BB, PPC::FMRD, 1, PPC::F1).addReg(Tmp1);
1803 break;
Nate Begemana9795f82005-03-24 04:41:43 +00001804 case MVT::f32:
Chris Lattner919c0322005-10-01 01:35:02 +00001805 BuildMI(BB, PPC::FMRS, 1, PPC::F1).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001806 break;
1807 case MVT::i32:
1808 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(Tmp1).addReg(Tmp1);
1809 break;
1810 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001811 case 1:
1812 Select(N.getOperand(0));
1813 break;
Nate Begemana9795f82005-03-24 04:41:43 +00001814 }
1815 BuildMI(BB, PPC::BLR, 0); // Just emit a 'ret' instruction
1816 return;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001817 case ISD::TRUNCSTORE:
Nate Begeman2497e632005-07-21 20:44:43 +00001818 case ISD::STORE: {
1819 SDOperand Chain = N.getOperand(0);
1820 SDOperand Value = N.getOperand(1);
1821 SDOperand Address = N.getOperand(2);
1822 Select(Chain);
Nate Begemana9795f82005-03-24 04:41:43 +00001823
Nate Begeman2497e632005-07-21 20:44:43 +00001824 Tmp1 = SelectExpr(Value); //value
Nate Begemana9795f82005-03-24 04:41:43 +00001825
Nate Begeman2497e632005-07-21 20:44:43 +00001826 if (opcode == ISD::STORE) {
1827 switch(Value.getValueType()) {
1828 default: assert(0 && "unknown Type in store");
1829 case MVT::i32: Opc = PPC::STW; break;
1830 case MVT::f64: Opc = PPC::STFD; break;
1831 case MVT::f32: Opc = PPC::STFS; break;
Nate Begemana9795f82005-03-24 04:41:43 +00001832 }
Nate Begeman2497e632005-07-21 20:44:43 +00001833 } else { //ISD::TRUNCSTORE
1834 switch(cast<VTSDNode>(Node->getOperand(4))->getVT()) {
1835 default: assert(0 && "unknown Type in store");
Nate Begeman2497e632005-07-21 20:44:43 +00001836 case MVT::i8: Opc = PPC::STB; break;
1837 case MVT::i16: Opc = PPC::STH; break;
Nate Begemana9795f82005-03-24 04:41:43 +00001838 }
Nate Begemana9795f82005-03-24 04:41:43 +00001839 }
Nate Begeman2497e632005-07-21 20:44:43 +00001840
1841 if(Address.getOpcode() == ISD::FrameIndex) {
1842 Tmp2 = cast<FrameIndexSDNode>(Address)->getIndex();
1843 addFrameReference(BuildMI(BB, Opc, 3).addReg(Tmp1), (int)Tmp2);
Nate Begeman2497e632005-07-21 20:44:43 +00001844 } else {
1845 int offset;
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001846 switch(SelectAddr(Address, Tmp2, offset)) {
1847 default: assert(0 && "Unhandled return value from SelectAddr");
1848 case 0: // imm offset, no frame, no index
1849 BuildMI(BB, Opc, 3).addReg(Tmp1).addSImm(offset).addReg(Tmp2);
1850 break;
1851 case 1: // imm offset + frame index
1852 addFrameReference(BuildMI(BB, Opc, 3).addReg(Tmp1), (int)Tmp2, offset);
1853 break;
1854 case 2: // base+index addressing
Nate Begeman2497e632005-07-21 20:44:43 +00001855 Opc = IndexedOpForOp(Opc);
1856 BuildMI(BB, Opc, 3).addReg(Tmp1).addReg(Tmp2).addReg(offset);
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001857 break;
Nate Begemand3ded2d2005-08-08 22:22:56 +00001858 case 3: {
1859 GlobalAddressSDNode *GN = cast<GlobalAddressSDNode>(Address);
1860 GlobalValue *GV = GN->getGlobal();
1861 BuildMI(BB, Opc, 3).addReg(Tmp1).addGlobalAddress(GV).addReg(Tmp2);
1862 }
Nate Begeman2497e632005-07-21 20:44:43 +00001863 }
1864 }
1865 return;
1866 }
Nate Begemana9795f82005-03-24 04:41:43 +00001867 case ISD::EXTLOAD:
1868 case ISD::SEXTLOAD:
1869 case ISD::ZEXTLOAD:
1870 case ISD::LOAD:
1871 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001872 case ISD::TAILCALL:
Nate Begemana9795f82005-03-24 04:41:43 +00001873 case ISD::CALL:
1874 case ISD::DYNAMIC_STACKALLOC:
1875 ExprMap.erase(N);
1876 SelectExpr(N);
1877 return;
1878 }
1879 assert(0 && "Should not be reached!");
1880}
1881
1882
1883/// createPPC32PatternInstructionSelector - This pass converts an LLVM function
1884/// into a machine code representation using pattern matching and a machine
1885/// description file.
1886///
1887FunctionPass *llvm::createPPC32ISelPattern(TargetMachine &TM) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001888 return new ISel(TM);
Chris Lattner246fa632005-03-24 06:16:18 +00001889}
1890