Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines an instruction selector for the ARM target. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 14 | #define DEBUG_TYPE "arm-isel" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 15 | #include "ARM.h" |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 16 | #include "ARMBaseInstrInfo.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 17 | #include "ARMTargetMachine.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 18 | #include "MCTargetDesc/ARMAddressingModes.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 20 | #include "llvm/CodeGen/MachineFunction.h" |
| 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 22 | #include "llvm/CodeGen/SelectionDAG.h" |
| 23 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Chandler Carruth | 0b8c9a8 | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 24 | #include "llvm/IR/CallingConv.h" |
| 25 | #include "llvm/IR/Constants.h" |
| 26 | #include "llvm/IR/DerivedTypes.h" |
| 27 | #include "llvm/IR/Function.h" |
| 28 | #include "llvm/IR/Intrinsics.h" |
| 29 | #include "llvm/IR/LLVMContext.h" |
Evan Cheng | 94cc6d3 | 2010-05-04 20:39:49 +0000 | [diff] [blame] | 30 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | 3d62d78 | 2008-02-03 05:43:57 +0000 | [diff] [blame] | 31 | #include "llvm/Support/Compiler.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Debug.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 33 | #include "llvm/Support/ErrorHandling.h" |
| 34 | #include "llvm/Support/raw_ostream.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetLowering.h" |
| 36 | #include "llvm/Target/TargetOptions.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 37 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 38 | using namespace llvm; |
| 39 | |
Evan Cheng | a2c519b | 2010-07-30 23:33:54 +0000 | [diff] [blame] | 40 | static cl::opt<bool> |
| 41 | DisableShifterOp("disable-shifter-op", cl::Hidden, |
| 42 | cl::desc("Disable isel of shifter-op"), |
| 43 | cl::init(false)); |
| 44 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 45 | static cl::opt<bool> |
| 46 | CheckVMLxHazard("check-vmlx-hazard", cl::Hidden, |
| 47 | cl::desc("Check fp vmla / vmls hazard at isel time"), |
Bob Wilson | 84c5eed | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 48 | cl::init(true)); |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 49 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 50 | //===--------------------------------------------------------------------===// |
| 51 | /// ARMDAGToDAGISel - ARM specific code to select ARM machine |
| 52 | /// instructions for SelectionDAG operations. |
| 53 | /// |
| 54 | namespace { |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 55 | |
| 56 | enum AddrMode2Type { |
| 57 | AM2_BASE, // Simple AM2 (+-imm12) |
| 58 | AM2_SHOP // Shifter-op AM2 |
| 59 | }; |
| 60 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 61 | class ARMDAGToDAGISel : public SelectionDAGISel { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 62 | ARMBaseTargetMachine &TM; |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 63 | const ARMBaseInstrInfo *TII; |
Evan Cheng | 3f7eb8e | 2008-09-18 07:24:33 +0000 | [diff] [blame] | 64 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 65 | /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can |
| 66 | /// make the right decision when generating code for different targets. |
| 67 | const ARMSubtarget *Subtarget; |
| 68 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 69 | public: |
Bob Wilson | 522ce97 | 2009-09-28 14:30:20 +0000 | [diff] [blame] | 70 | explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm, |
| 71 | CodeGenOpt::Level OptLevel) |
| 72 | : SelectionDAGISel(tm, OptLevel), TM(tm), |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 73 | TII(static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo())), |
| 74 | Subtarget(&TM.getSubtarget<ARMSubtarget>()) { |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 75 | } |
| 76 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 77 | virtual const char *getPassName() const { |
| 78 | return "ARM Instruction Selection"; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 79 | } |
| 80 | |
Evan Cheng | 733c6b1 | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 81 | virtual void PreprocessISelDAG(); |
| 82 | |
Bob Wilson | af4a891 | 2009-10-08 18:51:31 +0000 | [diff] [blame] | 83 | /// getI32Imm - Return a target constant of type i32 with the specified |
| 84 | /// value. |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 85 | inline SDValue getI32Imm(unsigned Imm) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 86 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 87 | } |
| 88 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 89 | SDNode *Select(SDNode *N); |
Evan Cheng | 014bf21 | 2010-02-15 19:41:07 +0000 | [diff] [blame] | 90 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 91 | |
| 92 | bool hasNoVMLxHazardUse(SDNode *N) const; |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 93 | bool isShifterOpProfitable(const SDValue &Shift, |
| 94 | ARM_AM::ShiftOpc ShOpcVal, unsigned ShAmt); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 95 | bool SelectRegShifterOperand(SDValue N, SDValue &A, |
| 96 | SDValue &B, SDValue &C, |
| 97 | bool CheckProfitability = true); |
| 98 | bool SelectImmShifterOperand(SDValue N, SDValue &A, |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 99 | SDValue &B, bool CheckProfitability = true); |
| 100 | bool SelectShiftRegShifterOperand(SDValue N, SDValue &A, |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 101 | SDValue &B, SDValue &C) { |
| 102 | // Don't apply the profitability check |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 103 | return SelectRegShifterOperand(N, A, B, C, false); |
| 104 | } |
| 105 | bool SelectShiftImmShifterOperand(SDValue N, SDValue &A, |
| 106 | SDValue &B) { |
| 107 | // Don't apply the profitability check |
| 108 | return SelectImmShifterOperand(N, A, B, false); |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 109 | } |
| 110 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 111 | bool SelectAddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm); |
| 112 | bool SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, SDValue &Opc); |
| 113 | |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 114 | AddrMode2Type SelectAddrMode2Worker(SDValue N, SDValue &Base, |
| 115 | SDValue &Offset, SDValue &Opc); |
| 116 | bool SelectAddrMode2Base(SDValue N, SDValue &Base, SDValue &Offset, |
| 117 | SDValue &Opc) { |
| 118 | return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_BASE; |
| 119 | } |
| 120 | |
| 121 | bool SelectAddrMode2ShOp(SDValue N, SDValue &Base, SDValue &Offset, |
| 122 | SDValue &Opc) { |
| 123 | return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_SHOP; |
| 124 | } |
| 125 | |
| 126 | bool SelectAddrMode2(SDValue N, SDValue &Base, SDValue &Offset, |
| 127 | SDValue &Opc) { |
| 128 | SelectAddrMode2Worker(N, Base, Offset, Opc); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 129 | // return SelectAddrMode2ShOp(N, Base, Offset, Opc); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 130 | // This always matches one way or another. |
| 131 | return true; |
| 132 | } |
| 133 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 134 | bool SelectAddrMode2OffsetReg(SDNode *Op, SDValue N, |
| 135 | SDValue &Offset, SDValue &Opc); |
| 136 | bool SelectAddrMode2OffsetImm(SDNode *Op, SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 137 | SDValue &Offset, SDValue &Opc); |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 138 | bool SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N, |
| 139 | SDValue &Offset, SDValue &Opc); |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 140 | bool SelectAddrOffsetNone(SDValue N, SDValue &Base); |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 141 | bool SelectAddrMode3(SDValue N, SDValue &Base, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 142 | SDValue &Offset, SDValue &Opc); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 143 | bool SelectAddrMode3Offset(SDNode *Op, SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 144 | SDValue &Offset, SDValue &Opc); |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 145 | bool SelectAddrMode5(SDValue N, SDValue &Base, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 146 | SDValue &Offset); |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 147 | bool SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,SDValue &Align); |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 148 | bool SelectAddrMode6Offset(SDNode *Op, SDValue N, SDValue &Offset); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 149 | |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 150 | bool SelectAddrModePC(SDValue N, SDValue &Offset, SDValue &Label); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 151 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 152 | // Thumb Addressing Modes: |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 153 | bool SelectThumbAddrModeRR(SDValue N, SDValue &Base, SDValue &Offset); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 154 | bool SelectThumbAddrModeRI(SDValue N, SDValue &Base, SDValue &Offset, |
| 155 | unsigned Scale); |
| 156 | bool SelectThumbAddrModeRI5S1(SDValue N, SDValue &Base, SDValue &Offset); |
| 157 | bool SelectThumbAddrModeRI5S2(SDValue N, SDValue &Base, SDValue &Offset); |
| 158 | bool SelectThumbAddrModeRI5S4(SDValue N, SDValue &Base, SDValue &Offset); |
| 159 | bool SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, SDValue &Base, |
| 160 | SDValue &OffImm); |
| 161 | bool SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base, |
| 162 | SDValue &OffImm); |
| 163 | bool SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base, |
| 164 | SDValue &OffImm); |
| 165 | bool SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base, |
| 166 | SDValue &OffImm); |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 167 | bool SelectThumbAddrModeSP(SDValue N, SDValue &Base, SDValue &OffImm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 168 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 169 | // Thumb 2 Addressing Modes: |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 170 | bool SelectT2ShifterOperandReg(SDValue N, |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 171 | SDValue &BaseReg, SDValue &Opc); |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 172 | bool SelectT2AddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm); |
| 173 | bool SelectT2AddrModeImm8(SDValue N, SDValue &Base, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 174 | SDValue &OffImm); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 175 | bool SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N, |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 176 | SDValue &OffImm); |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 177 | bool SelectT2AddrModeSoReg(SDValue N, SDValue &Base, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 178 | SDValue &OffReg, SDValue &ShImm); |
| 179 | |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 180 | inline bool is_so_imm(unsigned Imm) const { |
| 181 | return ARM_AM::getSOImmVal(Imm) != -1; |
| 182 | } |
| 183 | |
| 184 | inline bool is_so_imm_not(unsigned Imm) const { |
| 185 | return ARM_AM::getSOImmVal(~Imm) != -1; |
| 186 | } |
| 187 | |
| 188 | inline bool is_t2_so_imm(unsigned Imm) const { |
| 189 | return ARM_AM::getT2SOImmVal(Imm) != -1; |
| 190 | } |
| 191 | |
| 192 | inline bool is_t2_so_imm_not(unsigned Imm) const { |
| 193 | return ARM_AM::getT2SOImmVal(~Imm) != -1; |
| 194 | } |
| 195 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 196 | // Include the pieces autogenerated from the target description. |
| 197 | #include "ARMGenDAGISel.inc" |
Bob Wilson | 224c244 | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 198 | |
| 199 | private: |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 200 | /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for |
| 201 | /// ARM. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 202 | SDNode *SelectARMIndexedLoad(SDNode *N); |
| 203 | SDNode *SelectT2IndexedLoad(SDNode *N); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 204 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 205 | /// SelectVLD - Select NEON load intrinsics. NumVecs should be |
| 206 | /// 1, 2, 3 or 4. The opcode arrays specify the instructions used for |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 207 | /// loads of D registers and even subregs and odd subregs of Q registers. |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 208 | /// For NumVecs <= 2, QOpcodes1 is not used. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 209 | SDNode *SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs, |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 210 | const uint16_t *DOpcodes, |
| 211 | const uint16_t *QOpcodes0, const uint16_t *QOpcodes1); |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 212 | |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 213 | /// SelectVST - Select NEON store intrinsics. NumVecs should |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 214 | /// be 1, 2, 3 or 4. The opcode arrays specify the instructions used for |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 215 | /// stores of D registers and even subregs and odd subregs of Q registers. |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 216 | /// For NumVecs <= 2, QOpcodes1 is not used. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 217 | SDNode *SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs, |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 218 | const uint16_t *DOpcodes, |
| 219 | const uint16_t *QOpcodes0, const uint16_t *QOpcodes1); |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 220 | |
Bob Wilson | 9649344 | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 221 | /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 222 | /// be 2, 3 or 4. The opcode arrays specify the instructions used for |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 223 | /// load/store of D registers and Q registers. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 224 | SDNode *SelectVLDSTLane(SDNode *N, bool IsLoad, |
| 225 | bool isUpdating, unsigned NumVecs, |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 226 | const uint16_t *DOpcodes, const uint16_t *QOpcodes); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 227 | |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 228 | /// SelectVLDDup - Select NEON load-duplicate intrinsics. NumVecs |
| 229 | /// should be 2, 3 or 4. The opcode array specifies the instructions used |
| 230 | /// for loading D registers. (Q registers are not supported.) |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 231 | SDNode *SelectVLDDup(SDNode *N, bool isUpdating, unsigned NumVecs, |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 232 | const uint16_t *Opcodes); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 233 | |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 234 | /// SelectVTBL - Select NEON VTBL and VTBX intrinsics. NumVecs should be 2, |
| 235 | /// 3 or 4. These are custom-selected so that a REG_SEQUENCE can be |
| 236 | /// generated to force the table registers to be consecutive. |
| 237 | SDNode *SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, unsigned Opc); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 238 | |
Sandeep Patel | 4e1ed88 | 2009-10-13 20:25:58 +0000 | [diff] [blame] | 239 | /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM. |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 240 | SDNode *SelectV6T2BitfieldExtractOp(SDNode *N, bool isSigned); |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 241 | |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 242 | /// SelectCMOVOp - Select CMOV instructions for ARM. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 243 | SDNode *SelectCMOVOp(SDNode *N); |
| 244 | SDNode *SelectT2CMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 245 | ARMCC::CondCodes CCVal, SDValue CCR, |
| 246 | SDValue InFlag); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 247 | SDNode *SelectARMCMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 248 | ARMCC::CondCodes CCVal, SDValue CCR, |
| 249 | SDValue InFlag); |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 250 | SDNode *SelectT2CMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 251 | ARMCC::CondCodes CCVal, SDValue CCR, |
| 252 | SDValue InFlag); |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 253 | SDNode *SelectARMCMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 254 | ARMCC::CondCodes CCVal, SDValue CCR, |
| 255 | SDValue InFlag); |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 256 | |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 257 | // Select special operations if node forms integer ABS pattern |
| 258 | SDNode *SelectABSOp(SDNode *N); |
| 259 | |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 260 | SDNode *SelectConcatVector(SDNode *N); |
| 261 | |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 262 | SDNode *SelectAtomic64(SDNode *Node, unsigned Opc); |
| 263 | |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 264 | /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for |
| 265 | /// inline asm expressions. |
| 266 | virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op, |
| 267 | char ConstraintCode, |
| 268 | std::vector<SDValue> &OutOps); |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 269 | |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 270 | // Form pairs of consecutive R, S, D, or Q registers. |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 271 | SDNode *createGPRPairNode(EVT VT, SDValue V0, SDValue V1); |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 272 | SDNode *createSRegPairNode(EVT VT, SDValue V0, SDValue V1); |
| 273 | SDNode *createDRegPairNode(EVT VT, SDValue V0, SDValue V1); |
| 274 | SDNode *createQRegPairNode(EVT VT, SDValue V0, SDValue V1); |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 275 | |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 276 | // Form sequences of 4 consecutive S, D, or Q registers. |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 277 | SDNode *createQuadSRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3); |
| 278 | SDNode *createQuadDRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3); |
| 279 | SDNode *createQuadQRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3); |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 280 | |
| 281 | // Get the alignment operand for a NEON VLD or VST instruction. |
| 282 | SDValue GetVLDSTAlign(SDValue Align, unsigned NumVecs, bool is64BitVector); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 283 | }; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 284 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 285 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 286 | /// isInt32Immediate - This method tests to see if the node is a 32-bit constant |
| 287 | /// operand. If so Imm will receive the 32-bit value. |
| 288 | static bool isInt32Immediate(SDNode *N, unsigned &Imm) { |
| 289 | if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) { |
| 290 | Imm = cast<ConstantSDNode>(N)->getZExtValue(); |
| 291 | return true; |
| 292 | } |
| 293 | return false; |
| 294 | } |
| 295 | |
| 296 | // isInt32Immediate - This method tests to see if a constant operand. |
| 297 | // If so Imm will receive the 32 bit value. |
| 298 | static bool isInt32Immediate(SDValue N, unsigned &Imm) { |
| 299 | return isInt32Immediate(N.getNode(), Imm); |
| 300 | } |
| 301 | |
| 302 | // isOpcWithIntImmediate - This method tests to see if the node is a specific |
| 303 | // opcode and that it has a immediate integer right operand. |
| 304 | // If so Imm will receive the 32 bit value. |
| 305 | static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) { |
| 306 | return N->getOpcode() == Opc && |
| 307 | isInt32Immediate(N->getOperand(1).getNode(), Imm); |
| 308 | } |
| 309 | |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 310 | /// \brief Check whether a particular node is a constant value representable as |
Dmitri Gribenko | c5252da | 2012-09-14 14:57:36 +0000 | [diff] [blame] | 311 | /// (N * Scale) where (N in [\p RangeMin, \p RangeMax). |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 312 | /// |
| 313 | /// \param ScaledConstant [out] - On success, the pre-scaled constant value. |
Jakob Stoklund Olesen | 11ebe3d | 2011-09-23 22:10:33 +0000 | [diff] [blame] | 314 | static bool isScaledConstantInRange(SDValue Node, int Scale, |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 315 | int RangeMin, int RangeMax, |
| 316 | int &ScaledConstant) { |
Jakob Stoklund Olesen | 11ebe3d | 2011-09-23 22:10:33 +0000 | [diff] [blame] | 317 | assert(Scale > 0 && "Invalid scale!"); |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 318 | |
| 319 | // Check that this is a constant. |
| 320 | const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Node); |
| 321 | if (!C) |
| 322 | return false; |
| 323 | |
| 324 | ScaledConstant = (int) C->getZExtValue(); |
| 325 | if ((ScaledConstant % Scale) != 0) |
| 326 | return false; |
| 327 | |
| 328 | ScaledConstant /= Scale; |
| 329 | return ScaledConstant >= RangeMin && ScaledConstant < RangeMax; |
| 330 | } |
| 331 | |
Evan Cheng | 733c6b1 | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 332 | void ARMDAGToDAGISel::PreprocessISelDAG() { |
| 333 | if (!Subtarget->hasV6T2Ops()) |
| 334 | return; |
| 335 | |
| 336 | bool isThumb2 = Subtarget->isThumb(); |
| 337 | for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(), |
| 338 | E = CurDAG->allnodes_end(); I != E; ) { |
| 339 | SDNode *N = I++; // Preincrement iterator to avoid invalidation issues. |
| 340 | |
| 341 | if (N->getOpcode() != ISD::ADD) |
| 342 | continue; |
| 343 | |
| 344 | // Look for (add X1, (and (srl X2, c1), c2)) where c2 is constant with |
| 345 | // leading zeros, followed by consecutive set bits, followed by 1 or 2 |
| 346 | // trailing zeros, e.g. 1020. |
| 347 | // Transform the expression to |
| 348 | // (add X1, (shl (and (srl X2, c1), (c2>>tz)), tz)) where tz is the number |
| 349 | // of trailing zeros of c2. The left shift would be folded as an shifter |
| 350 | // operand of 'add' and the 'and' and 'srl' would become a bits extraction |
| 351 | // node (UBFX). |
| 352 | |
| 353 | SDValue N0 = N->getOperand(0); |
| 354 | SDValue N1 = N->getOperand(1); |
| 355 | unsigned And_imm = 0; |
| 356 | if (!isOpcWithIntImmediate(N1.getNode(), ISD::AND, And_imm)) { |
| 357 | if (isOpcWithIntImmediate(N0.getNode(), ISD::AND, And_imm)) |
| 358 | std::swap(N0, N1); |
| 359 | } |
| 360 | if (!And_imm) |
| 361 | continue; |
| 362 | |
| 363 | // Check if the AND mask is an immediate of the form: 000.....1111111100 |
| 364 | unsigned TZ = CountTrailingZeros_32(And_imm); |
| 365 | if (TZ != 1 && TZ != 2) |
| 366 | // Be conservative here. Shifter operands aren't always free. e.g. On |
| 367 | // Swift, left shifter operand of 1 / 2 for free but others are not. |
| 368 | // e.g. |
| 369 | // ubfx r3, r1, #16, #8 |
| 370 | // ldr.w r3, [r0, r3, lsl #2] |
| 371 | // vs. |
| 372 | // mov.w r9, #1020 |
| 373 | // and.w r2, r9, r1, lsr #14 |
| 374 | // ldr r2, [r0, r2] |
| 375 | continue; |
| 376 | And_imm >>= TZ; |
| 377 | if (And_imm & (And_imm + 1)) |
| 378 | continue; |
| 379 | |
| 380 | // Look for (and (srl X, c1), c2). |
| 381 | SDValue Srl = N1.getOperand(0); |
| 382 | unsigned Srl_imm = 0; |
| 383 | if (!isOpcWithIntImmediate(Srl.getNode(), ISD::SRL, Srl_imm) || |
| 384 | (Srl_imm <= 2)) |
| 385 | continue; |
| 386 | |
| 387 | // Make sure first operand is not a shifter operand which would prevent |
| 388 | // folding of the left shift. |
| 389 | SDValue CPTmp0; |
| 390 | SDValue CPTmp1; |
| 391 | SDValue CPTmp2; |
| 392 | if (isThumb2) { |
| 393 | if (SelectT2ShifterOperandReg(N0, CPTmp0, CPTmp1)) |
| 394 | continue; |
| 395 | } else { |
| 396 | if (SelectImmShifterOperand(N0, CPTmp0, CPTmp1) || |
| 397 | SelectRegShifterOperand(N0, CPTmp0, CPTmp1, CPTmp2)) |
| 398 | continue; |
| 399 | } |
| 400 | |
| 401 | // Now make the transformation. |
| 402 | Srl = CurDAG->getNode(ISD::SRL, Srl.getDebugLoc(), MVT::i32, |
| 403 | Srl.getOperand(0), |
| 404 | CurDAG->getConstant(Srl_imm+TZ, MVT::i32)); |
| 405 | N1 = CurDAG->getNode(ISD::AND, N1.getDebugLoc(), MVT::i32, |
| 406 | Srl, CurDAG->getConstant(And_imm, MVT::i32)); |
| 407 | N1 = CurDAG->getNode(ISD::SHL, N1.getDebugLoc(), MVT::i32, |
| 408 | N1, CurDAG->getConstant(TZ, MVT::i32)); |
| 409 | CurDAG->UpdateNodeOperands(N, N0, N1); |
| 410 | } |
| 411 | } |
| 412 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 413 | /// hasNoVMLxHazardUse - Return true if it's desirable to select a FP MLA / MLS |
| 414 | /// node. VFP / NEON fp VMLA / VMLS instructions have special RAW hazards (at |
| 415 | /// least on current ARM implementations) which should be avoidded. |
| 416 | bool ARMDAGToDAGISel::hasNoVMLxHazardUse(SDNode *N) const { |
| 417 | if (OptLevel == CodeGenOpt::None) |
| 418 | return true; |
| 419 | |
| 420 | if (!CheckVMLxHazard) |
| 421 | return true; |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 422 | |
| 423 | if (!Subtarget->isCortexA8() && !Subtarget->isLikeA9() && |
| 424 | !Subtarget->isSwift()) |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 425 | return true; |
| 426 | |
| 427 | if (!N->hasOneUse()) |
| 428 | return false; |
| 429 | |
| 430 | SDNode *Use = *N->use_begin(); |
| 431 | if (Use->getOpcode() == ISD::CopyToReg) |
| 432 | return true; |
| 433 | if (Use->isMachineOpcode()) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 434 | const MCInstrDesc &MCID = TII->get(Use->getMachineOpcode()); |
| 435 | if (MCID.mayStore()) |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 436 | return true; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 437 | unsigned Opcode = MCID.getOpcode(); |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 438 | if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD) |
| 439 | return true; |
| 440 | // vmlx feeding into another vmlx. We actually want to unfold |
| 441 | // the use later in the MLxExpansion pass. e.g. |
| 442 | // vmla |
| 443 | // vmla (stall 8 cycles) |
| 444 | // |
| 445 | // vmul (5 cycles) |
| 446 | // vadd (5 cycles) |
| 447 | // vmla |
| 448 | // This adds up to about 18 - 19 cycles. |
| 449 | // |
| 450 | // vmla |
| 451 | // vmul (stall 4 cycles) |
| 452 | // vadd adds up to about 14 cycles. |
| 453 | return TII->isFpMLxInstruction(Opcode); |
| 454 | } |
| 455 | |
| 456 | return false; |
| 457 | } |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 458 | |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 459 | bool ARMDAGToDAGISel::isShifterOpProfitable(const SDValue &Shift, |
| 460 | ARM_AM::ShiftOpc ShOpcVal, |
| 461 | unsigned ShAmt) { |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 462 | if (!Subtarget->isLikeA9() && !Subtarget->isSwift()) |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 463 | return true; |
| 464 | if (Shift.hasOneUse()) |
| 465 | return true; |
| 466 | // R << 2 is free. |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 467 | return ShOpcVal == ARM_AM::lsl && |
| 468 | (ShAmt == 2 || (Subtarget->isSwift() && ShAmt == 1)); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 469 | } |
| 470 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 471 | bool ARMDAGToDAGISel::SelectImmShifterOperand(SDValue N, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 472 | SDValue &BaseReg, |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 473 | SDValue &Opc, |
| 474 | bool CheckProfitability) { |
Evan Cheng | a2c519b | 2010-07-30 23:33:54 +0000 | [diff] [blame] | 475 | if (DisableShifterOp) |
| 476 | return false; |
| 477 | |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 478 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 479 | |
| 480 | // Don't match base register only case. That is matched to a separate |
| 481 | // lower complexity pattern with explicit register operand. |
| 482 | if (ShOpcVal == ARM_AM::no_shift) return false; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 483 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 484 | BaseReg = N.getOperand(0); |
| 485 | unsigned ShImmVal = 0; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 486 | ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)); |
| 487 | if (!RHS) return false; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 488 | ShImmVal = RHS->getZExtValue() & 31; |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 489 | Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal), |
| 490 | MVT::i32); |
| 491 | return true; |
| 492 | } |
| 493 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 494 | bool ARMDAGToDAGISel::SelectRegShifterOperand(SDValue N, |
| 495 | SDValue &BaseReg, |
| 496 | SDValue &ShReg, |
| 497 | SDValue &Opc, |
| 498 | bool CheckProfitability) { |
| 499 | if (DisableShifterOp) |
| 500 | return false; |
| 501 | |
| 502 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
| 503 | |
| 504 | // Don't match base register only case. That is matched to a separate |
| 505 | // lower complexity pattern with explicit register operand. |
| 506 | if (ShOpcVal == ARM_AM::no_shift) return false; |
| 507 | |
| 508 | BaseReg = N.getOperand(0); |
| 509 | unsigned ShImmVal = 0; |
| 510 | ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)); |
| 511 | if (RHS) return false; |
| 512 | |
| 513 | ShReg = N.getOperand(1); |
| 514 | if (CheckProfitability && !isShifterOpProfitable(N, ShOpcVal, ShImmVal)) |
| 515 | return false; |
| 516 | Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal), |
| 517 | MVT::i32); |
| 518 | return true; |
| 519 | } |
| 520 | |
| 521 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 522 | bool ARMDAGToDAGISel::SelectAddrModeImm12(SDValue N, |
| 523 | SDValue &Base, |
| 524 | SDValue &OffImm) { |
| 525 | // Match simple R + imm12 operands. |
| 526 | |
| 527 | // Base only. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 528 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 529 | !CurDAG->isBaseWithConstantOffset(N)) { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 530 | if (N.getOpcode() == ISD::FrameIndex) { |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 531 | // Match frame index. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 532 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 533 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 534 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 535 | return true; |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 536 | } |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 537 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 538 | if (N.getOpcode() == ARMISD::Wrapper && |
| 539 | !(Subtarget->useMovt() && |
| 540 | N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 541 | Base = N.getOperand(0); |
| 542 | } else |
| 543 | Base = N; |
| 544 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 545 | return true; |
| 546 | } |
| 547 | |
| 548 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 549 | int RHSC = (int)RHS->getZExtValue(); |
| 550 | if (N.getOpcode() == ISD::SUB) |
| 551 | RHSC = -RHSC; |
| 552 | |
| 553 | if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned) |
| 554 | Base = N.getOperand(0); |
| 555 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 556 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 557 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 558 | } |
| 559 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 560 | return true; |
| 561 | } |
| 562 | } |
| 563 | |
| 564 | // Base only. |
| 565 | Base = N; |
| 566 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 567 | return true; |
| 568 | } |
| 569 | |
| 570 | |
| 571 | |
| 572 | bool ARMDAGToDAGISel::SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, |
| 573 | SDValue &Opc) { |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 574 | if (N.getOpcode() == ISD::MUL && |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 575 | ((!Subtarget->isLikeA9() && !Subtarget->isSwift()) || N.hasOneUse())) { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 576 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 577 | // X * [3,5,9] -> X + X * [2,4,8] etc. |
| 578 | int RHSC = (int)RHS->getZExtValue(); |
| 579 | if (RHSC & 1) { |
| 580 | RHSC = RHSC & ~1; |
| 581 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 582 | if (RHSC < 0) { |
| 583 | AddSub = ARM_AM::sub; |
| 584 | RHSC = - RHSC; |
| 585 | } |
| 586 | if (isPowerOf2_32(RHSC)) { |
| 587 | unsigned ShAmt = Log2_32(RHSC); |
| 588 | Base = Offset = N.getOperand(0); |
| 589 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, |
| 590 | ARM_AM::lsl), |
| 591 | MVT::i32); |
| 592 | return true; |
| 593 | } |
| 594 | } |
| 595 | } |
| 596 | } |
| 597 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 598 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 599 | // ISD::OR that is equivalent to an ISD::ADD. |
| 600 | !CurDAG->isBaseWithConstantOffset(N)) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 601 | return false; |
| 602 | |
| 603 | // Leave simple R +/- imm12 operands for LDRi12 |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 604 | if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::OR) { |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 605 | int RHSC; |
| 606 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1, |
| 607 | -0x1000+1, 0x1000, RHSC)) // 12 bits. |
| 608 | return false; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 609 | } |
| 610 | |
| 611 | // Otherwise this is R +/- [possibly shifted] R. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 612 | ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::SUB ? ARM_AM::sub:ARM_AM::add; |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 613 | ARM_AM::ShiftOpc ShOpcVal = |
| 614 | ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode()); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 615 | unsigned ShAmt = 0; |
| 616 | |
| 617 | Base = N.getOperand(0); |
| 618 | Offset = N.getOperand(1); |
| 619 | |
| 620 | if (ShOpcVal != ARM_AM::no_shift) { |
| 621 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 622 | // it. |
| 623 | if (ConstantSDNode *Sh = |
| 624 | dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) { |
| 625 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 626 | if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt)) |
| 627 | Offset = N.getOperand(1).getOperand(0); |
| 628 | else { |
| 629 | ShAmt = 0; |
| 630 | ShOpcVal = ARM_AM::no_shift; |
| 631 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 632 | } else { |
| 633 | ShOpcVal = ARM_AM::no_shift; |
| 634 | } |
| 635 | } |
| 636 | |
| 637 | // Try matching (R shl C) + (R). |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 638 | if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift && |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 639 | !(Subtarget->isLikeA9() || Subtarget->isSwift() || |
| 640 | N.getOperand(0).hasOneUse())) { |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 641 | ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode()); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 642 | if (ShOpcVal != ARM_AM::no_shift) { |
| 643 | // Check to see if the RHS of the shift is a constant, if not, we can't |
| 644 | // fold it. |
| 645 | if (ConstantSDNode *Sh = |
| 646 | dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) { |
| 647 | ShAmt = Sh->getZExtValue(); |
Cameron Zwarich | 8f8aa81 | 2011-10-05 23:39:02 +0000 | [diff] [blame] | 648 | if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) { |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 649 | Offset = N.getOperand(0).getOperand(0); |
| 650 | Base = N.getOperand(1); |
| 651 | } else { |
| 652 | ShAmt = 0; |
| 653 | ShOpcVal = ARM_AM::no_shift; |
| 654 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 655 | } else { |
| 656 | ShOpcVal = ARM_AM::no_shift; |
| 657 | } |
| 658 | } |
| 659 | } |
| 660 | |
| 661 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
| 662 | MVT::i32); |
| 663 | return true; |
| 664 | } |
| 665 | |
| 666 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 667 | //----- |
| 668 | |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 669 | AddrMode2Type ARMDAGToDAGISel::SelectAddrMode2Worker(SDValue N, |
| 670 | SDValue &Base, |
| 671 | SDValue &Offset, |
| 672 | SDValue &Opc) { |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 673 | if (N.getOpcode() == ISD::MUL && |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 674 | (!(Subtarget->isLikeA9() || Subtarget->isSwift()) || N.hasOneUse())) { |
Evan Cheng | a13fd10 | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 675 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 676 | // X * [3,5,9] -> X + X * [2,4,8] etc. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 677 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | a13fd10 | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 678 | if (RHSC & 1) { |
| 679 | RHSC = RHSC & ~1; |
| 680 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 681 | if (RHSC < 0) { |
| 682 | AddSub = ARM_AM::sub; |
| 683 | RHSC = - RHSC; |
| 684 | } |
| 685 | if (isPowerOf2_32(RHSC)) { |
| 686 | unsigned ShAmt = Log2_32(RHSC); |
| 687 | Base = Offset = N.getOperand(0); |
| 688 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, |
| 689 | ARM_AM::lsl), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 690 | MVT::i32); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 691 | return AM2_SHOP; |
Evan Cheng | a13fd10 | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 692 | } |
| 693 | } |
| 694 | } |
| 695 | } |
| 696 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 697 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 698 | // ISD::OR that is equivalent to an ADD. |
| 699 | !CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 700 | Base = N; |
| 701 | if (N.getOpcode() == ISD::FrameIndex) { |
| 702 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 703 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 704 | } else if (N.getOpcode() == ARMISD::Wrapper && |
| 705 | !(Subtarget->useMovt() && |
| 706 | N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 707 | Base = N.getOperand(0); |
| 708 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 709 | Offset = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 710 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0, |
| 711 | ARM_AM::no_shift), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 712 | MVT::i32); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 713 | return AM2_BASE; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 714 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 715 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 716 | // Match simple R +/- imm12 operands. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 717 | if (N.getOpcode() != ISD::SUB) { |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 718 | int RHSC; |
| 719 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1, |
| 720 | -0x1000+1, 0x1000, RHSC)) { // 12 bits. |
| 721 | Base = N.getOperand(0); |
| 722 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 723 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 724 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 725 | } |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 726 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 727 | |
| 728 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 729 | if (RHSC < 0) { |
| 730 | AddSub = ARM_AM::sub; |
| 731 | RHSC = - RHSC; |
| 732 | } |
| 733 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC, |
| 734 | ARM_AM::no_shift), |
| 735 | MVT::i32); |
| 736 | return AM2_BASE; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 737 | } |
Jim Grosbach | be91232 | 2010-09-29 17:32:29 +0000 | [diff] [blame] | 738 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 739 | |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 740 | if ((Subtarget->isLikeA9() || Subtarget->isSwift()) && !N.hasOneUse()) { |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 741 | // Compute R +/- (R << N) and reuse it. |
| 742 | Base = N; |
| 743 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 744 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0, |
| 745 | ARM_AM::no_shift), |
| 746 | MVT::i32); |
| 747 | return AM2_BASE; |
| 748 | } |
| 749 | |
Johnny Chen | 6a3b5ee | 2009-10-27 17:25:15 +0000 | [diff] [blame] | 750 | // Otherwise this is R +/- [possibly shifted] R. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 751 | ARM_AM::AddrOpc AddSub = N.getOpcode() != ISD::SUB ? ARM_AM::add:ARM_AM::sub; |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 752 | ARM_AM::ShiftOpc ShOpcVal = |
| 753 | ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 754 | unsigned ShAmt = 0; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 755 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 756 | Base = N.getOperand(0); |
| 757 | Offset = N.getOperand(1); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 758 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 759 | if (ShOpcVal != ARM_AM::no_shift) { |
| 760 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 761 | // it. |
| 762 | if (ConstantSDNode *Sh = |
| 763 | dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 764 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 765 | if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt)) |
| 766 | Offset = N.getOperand(1).getOperand(0); |
| 767 | else { |
| 768 | ShAmt = 0; |
| 769 | ShOpcVal = ARM_AM::no_shift; |
| 770 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 771 | } else { |
| 772 | ShOpcVal = ARM_AM::no_shift; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 773 | } |
| 774 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 775 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 776 | // Try matching (R shl C) + (R). |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 777 | if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift && |
Bob Wilson | eb1641d | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 778 | !(Subtarget->isLikeA9() || Subtarget->isSwift() || |
| 779 | N.getOperand(0).hasOneUse())) { |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 780 | ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 781 | if (ShOpcVal != ARM_AM::no_shift) { |
| 782 | // Check to see if the RHS of the shift is a constant, if not, we can't |
| 783 | // fold it. |
| 784 | if (ConstantSDNode *Sh = |
| 785 | dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 786 | ShAmt = Sh->getZExtValue(); |
Cameron Zwarich | 8f8aa81 | 2011-10-05 23:39:02 +0000 | [diff] [blame] | 787 | if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) { |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 788 | Offset = N.getOperand(0).getOperand(0); |
| 789 | Base = N.getOperand(1); |
| 790 | } else { |
| 791 | ShAmt = 0; |
| 792 | ShOpcVal = ARM_AM::no_shift; |
| 793 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 794 | } else { |
| 795 | ShOpcVal = ARM_AM::no_shift; |
| 796 | } |
| 797 | } |
| 798 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 799 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 800 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 801 | MVT::i32); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 802 | return AM2_SHOP; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 803 | } |
| 804 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 805 | bool ARMDAGToDAGISel::SelectAddrMode2OffsetReg(SDNode *Op, SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 806 | SDValue &Offset, SDValue &Opc) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 807 | unsigned Opcode = Op->getOpcode(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 808 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 809 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 810 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 811 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 812 | ? ARM_AM::add : ARM_AM::sub; |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 813 | int Val; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 814 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) |
| 815 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 816 | |
| 817 | Offset = N; |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 818 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 819 | unsigned ShAmt = 0; |
| 820 | if (ShOpcVal != ARM_AM::no_shift) { |
| 821 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 822 | // it. |
| 823 | if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 824 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 825 | if (isShifterOpProfitable(N, ShOpcVal, ShAmt)) |
| 826 | Offset = N.getOperand(0); |
| 827 | else { |
| 828 | ShAmt = 0; |
| 829 | ShOpcVal = ARM_AM::no_shift; |
| 830 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 831 | } else { |
| 832 | ShOpcVal = ARM_AM::no_shift; |
| 833 | } |
| 834 | } |
| 835 | |
| 836 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 837 | MVT::i32); |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 838 | return true; |
| 839 | } |
| 840 | |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 841 | bool ARMDAGToDAGISel::SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N, |
| 842 | SDValue &Offset, SDValue &Opc) { |
Owen Anderson | d84192f | 2011-08-31 20:00:11 +0000 | [diff] [blame] | 843 | unsigned Opcode = Op->getOpcode(); |
| 844 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 845 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 846 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 847 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 848 | ? ARM_AM::add : ARM_AM::sub; |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 849 | int Val; |
| 850 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits. |
Owen Anderson | d84192f | 2011-08-31 20:00:11 +0000 | [diff] [blame] | 851 | if (AddSub == ARM_AM::sub) Val *= -1; |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 852 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 853 | Opc = CurDAG->getTargetConstant(Val, MVT::i32); |
| 854 | return true; |
| 855 | } |
| 856 | |
| 857 | return false; |
| 858 | } |
| 859 | |
| 860 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 861 | bool ARMDAGToDAGISel::SelectAddrMode2OffsetImm(SDNode *Op, SDValue N, |
| 862 | SDValue &Offset, SDValue &Opc) { |
| 863 | unsigned Opcode = Op->getOpcode(); |
| 864 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 865 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 866 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 867 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 868 | ? ARM_AM::add : ARM_AM::sub; |
| 869 | int Val; |
| 870 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits. |
| 871 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 872 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val, |
| 873 | ARM_AM::no_shift), |
| 874 | MVT::i32); |
| 875 | return true; |
| 876 | } |
| 877 | |
| 878 | return false; |
| 879 | } |
| 880 | |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 881 | bool ARMDAGToDAGISel::SelectAddrOffsetNone(SDValue N, SDValue &Base) { |
| 882 | Base = N; |
| 883 | return true; |
| 884 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 885 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 886 | bool ARMDAGToDAGISel::SelectAddrMode3(SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 887 | SDValue &Base, SDValue &Offset, |
| 888 | SDValue &Opc) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 889 | if (N.getOpcode() == ISD::SUB) { |
| 890 | // X - C is canonicalize to X + -C, no need to handle it here. |
| 891 | Base = N.getOperand(0); |
| 892 | Offset = N.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 893 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 894 | return true; |
| 895 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 896 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 897 | if (!CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 898 | Base = N; |
| 899 | if (N.getOpcode() == ISD::FrameIndex) { |
| 900 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 901 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 902 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 903 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 904 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 905 | return true; |
| 906 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 907 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 908 | // If the RHS is +/- imm8, fold into addr mode. |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 909 | int RHSC; |
| 910 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1, |
| 911 | -256 + 1, 256, RHSC)) { // 8 bits. |
| 912 | Base = N.getOperand(0); |
| 913 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 914 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 915 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 916 | } |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 917 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 918 | |
| 919 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 920 | if (RHSC < 0) { |
| 921 | AddSub = ARM_AM::sub; |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 922 | RHSC = -RHSC; |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 923 | } |
| 924 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32); |
| 925 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 926 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 927 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 928 | Base = N.getOperand(0); |
| 929 | Offset = N.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 930 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 931 | return true; |
| 932 | } |
| 933 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 934 | bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDNode *Op, SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 935 | SDValue &Offset, SDValue &Opc) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 936 | unsigned Opcode = Op->getOpcode(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 937 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 938 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 939 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 940 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 941 | ? ARM_AM::add : ARM_AM::sub; |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 942 | int Val; |
| 943 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 256, Val)) { // 12 bits. |
| 944 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 945 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32); |
| 946 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 947 | } |
| 948 | |
| 949 | Offset = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 950 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 951 | return true; |
| 952 | } |
| 953 | |
Jim Grosbach | 3ab5658 | 2010-10-21 19:38:40 +0000 | [diff] [blame] | 954 | bool ARMDAGToDAGISel::SelectAddrMode5(SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 955 | SDValue &Base, SDValue &Offset) { |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 956 | if (!CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 957 | Base = N; |
| 958 | if (N.getOpcode() == ISD::FrameIndex) { |
| 959 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 960 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 961 | } else if (N.getOpcode() == ARMISD::Wrapper && |
| 962 | !(Subtarget->useMovt() && |
| 963 | N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 964 | Base = N.getOperand(0); |
| 965 | } |
| 966 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 967 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 968 | return true; |
| 969 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 970 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 971 | // If the RHS is +/- imm8, fold into addr mode. |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 972 | int RHSC; |
| 973 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, |
| 974 | -256 + 1, 256, RHSC)) { |
| 975 | Base = N.getOperand(0); |
| 976 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 977 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 978 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 979 | } |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 980 | |
| 981 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 982 | if (RHSC < 0) { |
| 983 | AddSub = ARM_AM::sub; |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 984 | RHSC = -RHSC; |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 985 | } |
| 986 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC), |
| 987 | MVT::i32); |
| 988 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 989 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 990 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 991 | Base = N; |
| 992 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 993 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 994 | return true; |
| 995 | } |
| 996 | |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 997 | bool ARMDAGToDAGISel::SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr, |
| 998 | SDValue &Align) { |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 999 | Addr = N; |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1000 | |
| 1001 | unsigned Alignment = 0; |
| 1002 | if (LSBaseSDNode *LSN = dyn_cast<LSBaseSDNode>(Parent)) { |
| 1003 | // This case occurs only for VLD1-lane/dup and VST1-lane instructions. |
| 1004 | // The maximum alignment is equal to the memory size being referenced. |
| 1005 | unsigned LSNAlign = LSN->getAlignment(); |
| 1006 | unsigned MemSize = LSN->getMemoryVT().getSizeInBits() / 8; |
Jakob Stoklund Olesen | b0117ee | 2011-10-27 22:39:16 +0000 | [diff] [blame] | 1007 | if (LSNAlign >= MemSize && MemSize > 1) |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1008 | Alignment = MemSize; |
| 1009 | } else { |
| 1010 | // All other uses of addrmode6 are for intrinsics. For now just record |
| 1011 | // the raw alignment value; it will be refined later based on the legal |
| 1012 | // alignment operands for the intrinsic. |
| 1013 | Alignment = cast<MemIntrinsicSDNode>(Parent)->getAlignment(); |
| 1014 | } |
| 1015 | |
| 1016 | Align = CurDAG->getTargetConstant(Alignment, MVT::i32); |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 1017 | return true; |
| 1018 | } |
| 1019 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1020 | bool ARMDAGToDAGISel::SelectAddrMode6Offset(SDNode *Op, SDValue N, |
| 1021 | SDValue &Offset) { |
| 1022 | LSBaseSDNode *LdSt = cast<LSBaseSDNode>(Op); |
| 1023 | ISD::MemIndexedMode AM = LdSt->getAddressingMode(); |
| 1024 | if (AM != ISD::POST_INC) |
| 1025 | return false; |
| 1026 | Offset = N; |
| 1027 | if (ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N)) { |
| 1028 | if (NC->getZExtValue() * 8 == LdSt->getMemoryVT().getSizeInBits()) |
| 1029 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 1030 | } |
| 1031 | return true; |
| 1032 | } |
| 1033 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1034 | bool ARMDAGToDAGISel::SelectAddrModePC(SDValue N, |
Evan Cheng | bba9f5f | 2009-08-14 19:01:37 +0000 | [diff] [blame] | 1035 | SDValue &Offset, SDValue &Label) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1036 | if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) { |
| 1037 | Offset = N.getOperand(0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1038 | SDValue N1 = N.getOperand(1); |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1039 | Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(), |
| 1040 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1041 | return true; |
| 1042 | } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1043 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1044 | return false; |
| 1045 | } |
| 1046 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1047 | |
| 1048 | //===----------------------------------------------------------------------===// |
| 1049 | // Thumb Addressing Modes |
| 1050 | //===----------------------------------------------------------------------===// |
| 1051 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1052 | bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue N, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1053 | SDValue &Base, SDValue &Offset){ |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1054 | if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1055 | ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N); |
Dan Gohman | e368b46 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 1056 | if (!NC || !NC->isNullValue()) |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1057 | return false; |
| 1058 | |
| 1059 | Base = Offset = N; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 1060 | return true; |
| 1061 | } |
| 1062 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1063 | Base = N.getOperand(0); |
| 1064 | Offset = N.getOperand(1); |
| 1065 | return true; |
| 1066 | } |
| 1067 | |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1068 | bool |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1069 | ARMDAGToDAGISel::SelectThumbAddrModeRI(SDValue N, SDValue &Base, |
| 1070 | SDValue &Offset, unsigned Scale) { |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1071 | if (Scale == 4) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1072 | SDValue TmpBase, TmpOffImm; |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1073 | if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm)) |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1074 | return false; // We want to select tLDRspi / tSTRspi instead. |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1075 | |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 1076 | if (N.getOpcode() == ARMISD::Wrapper && |
| 1077 | N.getOperand(0).getOpcode() == ISD::TargetConstantPool) |
| 1078 | return false; // We want to select tLDRpci instead. |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1079 | } |
| 1080 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1081 | if (!CurDAG->isBaseWithConstantOffset(N)) |
Bill Wendling | bc4224b | 2010-12-15 01:03:19 +0000 | [diff] [blame] | 1082 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1083 | |
Evan Cheng | ad0e465 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 1084 | // Thumb does not have [sp, r] address mode. |
| 1085 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
| 1086 | RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1)); |
| 1087 | if ((LHSR && LHSR->getReg() == ARM::SP) || |
Bill Wendling | bc4224b | 2010-12-15 01:03:19 +0000 | [diff] [blame] | 1088 | (RHSR && RHSR->getReg() == ARM::SP)) |
| 1089 | return false; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1090 | |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1091 | // FIXME: Why do we explicitly check for a match here and then return false? |
| 1092 | // Presumably to allow something else to match, but shouldn't this be |
| 1093 | // documented? |
| 1094 | int RHSC; |
| 1095 | if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) |
| 1096 | return false; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1097 | |
| 1098 | Base = N.getOperand(0); |
| 1099 | Offset = N.getOperand(1); |
| 1100 | return true; |
| 1101 | } |
| 1102 | |
| 1103 | bool |
| 1104 | ARMDAGToDAGISel::SelectThumbAddrModeRI5S1(SDValue N, |
| 1105 | SDValue &Base, |
| 1106 | SDValue &Offset) { |
| 1107 | return SelectThumbAddrModeRI(N, Base, Offset, 1); |
| 1108 | } |
| 1109 | |
| 1110 | bool |
| 1111 | ARMDAGToDAGISel::SelectThumbAddrModeRI5S2(SDValue N, |
| 1112 | SDValue &Base, |
| 1113 | SDValue &Offset) { |
| 1114 | return SelectThumbAddrModeRI(N, Base, Offset, 2); |
| 1115 | } |
| 1116 | |
| 1117 | bool |
| 1118 | ARMDAGToDAGISel::SelectThumbAddrModeRI5S4(SDValue N, |
| 1119 | SDValue &Base, |
| 1120 | SDValue &Offset) { |
| 1121 | return SelectThumbAddrModeRI(N, Base, Offset, 4); |
| 1122 | } |
| 1123 | |
| 1124 | bool |
| 1125 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, |
| 1126 | SDValue &Base, SDValue &OffImm) { |
| 1127 | if (Scale == 4) { |
| 1128 | SDValue TmpBase, TmpOffImm; |
| 1129 | if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm)) |
| 1130 | return false; // We want to select tLDRspi / tSTRspi instead. |
| 1131 | |
| 1132 | if (N.getOpcode() == ARMISD::Wrapper && |
| 1133 | N.getOperand(0).getOpcode() == ISD::TargetConstantPool) |
| 1134 | return false; // We want to select tLDRpci instead. |
| 1135 | } |
| 1136 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1137 | if (!CurDAG->isBaseWithConstantOffset(N)) { |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1138 | if (N.getOpcode() == ARMISD::Wrapper && |
| 1139 | !(Subtarget->useMovt() && |
| 1140 | N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) { |
| 1141 | Base = N.getOperand(0); |
| 1142 | } else { |
| 1143 | Base = N; |
| 1144 | } |
| 1145 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1146 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | ad0e465 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 1147 | return true; |
| 1148 | } |
| 1149 | |
Bill Wendling | bc4224b | 2010-12-15 01:03:19 +0000 | [diff] [blame] | 1150 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
| 1151 | RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1)); |
| 1152 | if ((LHSR && LHSR->getReg() == ARM::SP) || |
| 1153 | (RHSR && RHSR->getReg() == ARM::SP)) { |
| 1154 | ConstantSDNode *LHS = dyn_cast<ConstantSDNode>(N.getOperand(0)); |
| 1155 | ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)); |
| 1156 | unsigned LHSC = LHS ? LHS->getZExtValue() : 0; |
| 1157 | unsigned RHSC = RHS ? RHS->getZExtValue() : 0; |
| 1158 | |
| 1159 | // Thumb does not have [sp, #imm5] address mode for non-zero imm5. |
| 1160 | if (LHSC != 0 || RHSC != 0) return false; |
| 1161 | |
| 1162 | Base = N; |
| 1163 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 1164 | return true; |
| 1165 | } |
| 1166 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1167 | // If the RHS is + imm5 * scale, fold into addr mode. |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1168 | int RHSC; |
| 1169 | if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) { |
| 1170 | Base = N.getOperand(0); |
| 1171 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 1172 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1173 | } |
| 1174 | |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 1175 | Base = N.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1176 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 1177 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1178 | } |
| 1179 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1180 | bool |
| 1181 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base, |
| 1182 | SDValue &OffImm) { |
| 1183 | return SelectThumbAddrModeImm5S(N, 4, Base, OffImm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1184 | } |
| 1185 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1186 | bool |
| 1187 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base, |
| 1188 | SDValue &OffImm) { |
| 1189 | return SelectThumbAddrModeImm5S(N, 2, Base, OffImm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1190 | } |
| 1191 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1192 | bool |
| 1193 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base, |
| 1194 | SDValue &OffImm) { |
| 1195 | return SelectThumbAddrModeImm5S(N, 1, Base, OffImm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1196 | } |
| 1197 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1198 | bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue N, |
| 1199 | SDValue &Base, SDValue &OffImm) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1200 | if (N.getOpcode() == ISD::FrameIndex) { |
| 1201 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 1202 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1203 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1204 | return true; |
| 1205 | } |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1206 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1207 | if (!CurDAG->isBaseWithConstantOffset(N)) |
Evan Cheng | ad0e465 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 1208 | return false; |
| 1209 | |
| 1210 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
Evan Cheng | 8c1a73a | 2007-02-06 09:11:20 +0000 | [diff] [blame] | 1211 | if (N.getOperand(0).getOpcode() == ISD::FrameIndex || |
| 1212 | (LHSR && LHSR->getReg() == ARM::SP)) { |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1213 | // If the RHS is + imm8 * scale, fold into addr mode. |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1214 | int RHSC; |
| 1215 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, 0, 256, RHSC)) { |
| 1216 | Base = N.getOperand(0); |
| 1217 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 1218 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 1219 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1220 | } |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1221 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 1222 | return true; |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1223 | } |
| 1224 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1225 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1226 | return false; |
| 1227 | } |
| 1228 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1229 | |
| 1230 | //===----------------------------------------------------------------------===// |
| 1231 | // Thumb 2 Addressing Modes |
| 1232 | //===----------------------------------------------------------------------===// |
| 1233 | |
| 1234 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1235 | bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue N, SDValue &BaseReg, |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1236 | SDValue &Opc) { |
Evan Cheng | a2c519b | 2010-07-30 23:33:54 +0000 | [diff] [blame] | 1237 | if (DisableShifterOp) |
| 1238 | return false; |
| 1239 | |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 1240 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1241 | |
| 1242 | // Don't match base register only case. That is matched to a separate |
| 1243 | // lower complexity pattern with explicit register operand. |
| 1244 | if (ShOpcVal == ARM_AM::no_shift) return false; |
| 1245 | |
| 1246 | BaseReg = N.getOperand(0); |
| 1247 | unsigned ShImmVal = 0; |
| 1248 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 1249 | ShImmVal = RHS->getZExtValue() & 31; |
| 1250 | Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal)); |
| 1251 | return true; |
| 1252 | } |
| 1253 | |
| 1254 | return false; |
| 1255 | } |
| 1256 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1257 | bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue N, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1258 | SDValue &Base, SDValue &OffImm) { |
| 1259 | // Match simple R + imm12 operands. |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1260 | |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1261 | // Base only. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1262 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 1263 | !CurDAG->isBaseWithConstantOffset(N)) { |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1264 | if (N.getOpcode() == ISD::FrameIndex) { |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1265 | // Match frame index. |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1266 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 1267 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1268 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1269 | return true; |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1270 | } |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 1271 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1272 | if (N.getOpcode() == ARMISD::Wrapper && |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1273 | !(Subtarget->useMovt() && |
| 1274 | N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) { |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1275 | Base = N.getOperand(0); |
| 1276 | if (Base.getOpcode() == ISD::TargetConstantPool) |
| 1277 | return false; // We want to select t2LDRpci instead. |
| 1278 | } else |
| 1279 | Base = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1280 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1281 | return true; |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1282 | } |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1283 | |
| 1284 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1285 | if (SelectT2AddrModeImm8(N, Base, OffImm)) |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1286 | // Let t2LDRi8 handle (R - imm8). |
| 1287 | return false; |
| 1288 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1289 | int RHSC = (int)RHS->getZExtValue(); |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1290 | if (N.getOpcode() == ISD::SUB) |
| 1291 | RHSC = -RHSC; |
| 1292 | |
| 1293 | if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned) |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1294 | Base = N.getOperand(0); |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1295 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 1296 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 1297 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 1298 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1299 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1300 | return true; |
| 1301 | } |
| 1302 | } |
| 1303 | |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1304 | // Base only. |
| 1305 | Base = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1306 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1307 | return true; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1308 | } |
| 1309 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1310 | bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue N, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1311 | SDValue &Base, SDValue &OffImm) { |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1312 | // Match simple R - imm8 operands. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1313 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 1314 | !CurDAG->isBaseWithConstantOffset(N)) |
| 1315 | return false; |
Owen Anderson | 099e555 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 1316 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1317 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 1318 | int RHSC = (int)RHS->getSExtValue(); |
| 1319 | if (N.getOpcode() == ISD::SUB) |
| 1320 | RHSC = -RHSC; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1321 | |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1322 | if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative) |
| 1323 | Base = N.getOperand(0); |
| 1324 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 1325 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 1326 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1327 | } |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1328 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 1329 | return true; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1330 | } |
| 1331 | } |
| 1332 | |
| 1333 | return false; |
| 1334 | } |
| 1335 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1336 | bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N, |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1337 | SDValue &OffImm){ |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1338 | unsigned Opcode = Op->getOpcode(); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1339 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 1340 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 1341 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
Daniel Dunbar | ec91d52 | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1342 | int RHSC; |
| 1343 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x100, RHSC)) { // 8 bits. |
| 1344 | OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC)) |
| 1345 | ? CurDAG->getTargetConstant(RHSC, MVT::i32) |
| 1346 | : CurDAG->getTargetConstant(-RHSC, MVT::i32); |
| 1347 | return true; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1348 | } |
| 1349 | |
| 1350 | return false; |
| 1351 | } |
| 1352 | |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1353 | bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue N, |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1354 | SDValue &Base, |
| 1355 | SDValue &OffReg, SDValue &ShImm) { |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1356 | // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12. |
Chris Lattner | 0a9481f | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1357 | if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1358 | return false; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1359 | |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1360 | // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8. |
| 1361 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 1362 | int RHSC = (int)RHS->getZExtValue(); |
| 1363 | if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned) |
| 1364 | return false; |
| 1365 | else if (RHSC < 0 && RHSC >= -255) // 8 bits |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1366 | return false; |
| 1367 | } |
| 1368 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1369 | // Look for (R + R) or (R + (R << [1,2,3])). |
| 1370 | unsigned ShAmt = 0; |
| 1371 | Base = N.getOperand(0); |
| 1372 | OffReg = N.getOperand(1); |
| 1373 | |
| 1374 | // Swap if it is ((R << c) + R). |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 1375 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg.getOpcode()); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1376 | if (ShOpcVal != ARM_AM::lsl) { |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 1377 | ShOpcVal = ARM_AM::getShiftOpcForNode(Base.getOpcode()); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1378 | if (ShOpcVal == ARM_AM::lsl) |
| 1379 | std::swap(Base, OffReg); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1380 | } |
| 1381 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1382 | if (ShOpcVal == ARM_AM::lsl) { |
| 1383 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 1384 | // it. |
| 1385 | if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) { |
| 1386 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1387 | if (ShAmt < 4 && isShifterOpProfitable(OffReg, ShOpcVal, ShAmt)) |
| 1388 | OffReg = OffReg.getOperand(0); |
| 1389 | else { |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1390 | ShAmt = 0; |
| 1391 | ShOpcVal = ARM_AM::no_shift; |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1392 | } |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1393 | } else { |
| 1394 | ShOpcVal = ARM_AM::no_shift; |
| 1395 | } |
David Goodwin | 7ecc850 | 2009-07-15 15:50:19 +0000 | [diff] [blame] | 1396 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1397 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1398 | ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1399 | |
| 1400 | return true; |
| 1401 | } |
| 1402 | |
| 1403 | //===--------------------------------------------------------------------===// |
| 1404 | |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1405 | /// getAL - Returns a ARMCC::AL immediate node. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1406 | static inline SDValue getAL(SelectionDAG *CurDAG) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1407 | return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1408 | } |
| 1409 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1410 | SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDNode *N) { |
| 1411 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1412 | ISD::MemIndexedMode AM = LD->getAddressingMode(); |
| 1413 | if (AM == ISD::UNINDEXED) |
| 1414 | return NULL; |
| 1415 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1416 | EVT LoadedVT = LD->getMemoryVT(); |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1417 | SDValue Offset, AMOpc; |
| 1418 | bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC); |
| 1419 | unsigned Opcode = 0; |
| 1420 | bool Match = false; |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1421 | if (LoadedVT == MVT::i32 && isPre && |
| 1422 | SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) { |
| 1423 | Opcode = ARM::LDR_PRE_IMM; |
| 1424 | Match = true; |
| 1425 | } else if (LoadedVT == MVT::i32 && !isPre && |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1426 | SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) { |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1427 | Opcode = ARM::LDR_POST_IMM; |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1428 | Match = true; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1429 | } else if (LoadedVT == MVT::i32 && |
| 1430 | SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) { |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 1431 | Opcode = isPre ? ARM::LDR_PRE_REG : ARM::LDR_POST_REG; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1432 | Match = true; |
| 1433 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1434 | } else if (LoadedVT == MVT::i16 && |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1435 | SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) { |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1436 | Match = true; |
| 1437 | Opcode = (LD->getExtensionType() == ISD::SEXTLOAD) |
| 1438 | ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST) |
| 1439 | : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1440 | } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) { |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1441 | if (LD->getExtensionType() == ISD::SEXTLOAD) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1442 | if (SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) { |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1443 | Match = true; |
| 1444 | Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST; |
| 1445 | } |
| 1446 | } else { |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1447 | if (isPre && |
| 1448 | SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) { |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1449 | Match = true; |
Owen Anderson | c4e16de | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1450 | Opcode = ARM::LDRB_PRE_IMM; |
| 1451 | } else if (!isPre && |
| 1452 | SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) { |
| 1453 | Match = true; |
| 1454 | Opcode = ARM::LDRB_POST_IMM; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1455 | } else if (SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) { |
| 1456 | Match = true; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 1457 | Opcode = isPre ? ARM::LDRB_PRE_REG : ARM::LDRB_POST_REG; |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1458 | } |
| 1459 | } |
| 1460 | } |
| 1461 | |
| 1462 | if (Match) { |
Owen Anderson | 2b568fb | 2011-08-26 21:12:37 +0000 | [diff] [blame] | 1463 | if (Opcode == ARM::LDR_PRE_IMM || Opcode == ARM::LDRB_PRE_IMM) { |
| 1464 | SDValue Chain = LD->getChain(); |
| 1465 | SDValue Base = LD->getBasePtr(); |
| 1466 | SDValue Ops[]= { Base, AMOpc, getAL(CurDAG), |
| 1467 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Jim Grosbach | b04546f | 2011-09-13 20:30:37 +0000 | [diff] [blame] | 1468 | return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32, |
| 1469 | MVT::i32, MVT::Other, Ops, 5); |
Owen Anderson | 2b568fb | 2011-08-26 21:12:37 +0000 | [diff] [blame] | 1470 | } else { |
| 1471 | SDValue Chain = LD->getChain(); |
| 1472 | SDValue Base = LD->getBasePtr(); |
| 1473 | SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG), |
| 1474 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Jim Grosbach | b04546f | 2011-09-13 20:30:37 +0000 | [diff] [blame] | 1475 | return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32, |
| 1476 | MVT::i32, MVT::Other, Ops, 6); |
Owen Anderson | 2b568fb | 2011-08-26 21:12:37 +0000 | [diff] [blame] | 1477 | } |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1478 | } |
| 1479 | |
| 1480 | return NULL; |
| 1481 | } |
| 1482 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1483 | SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDNode *N) { |
| 1484 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1485 | ISD::MemIndexedMode AM = LD->getAddressingMode(); |
| 1486 | if (AM == ISD::UNINDEXED) |
| 1487 | return NULL; |
| 1488 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1489 | EVT LoadedVT = LD->getMemoryVT(); |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1490 | bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1491 | SDValue Offset; |
| 1492 | bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC); |
| 1493 | unsigned Opcode = 0; |
| 1494 | bool Match = false; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1495 | if (SelectT2AddrModeImm8Offset(N, LD->getOffset(), Offset)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1496 | switch (LoadedVT.getSimpleVT().SimpleTy) { |
| 1497 | case MVT::i32: |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1498 | Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST; |
| 1499 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1500 | case MVT::i16: |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1501 | if (isSExtLd) |
| 1502 | Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST; |
| 1503 | else |
| 1504 | Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1505 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1506 | case MVT::i8: |
| 1507 | case MVT::i1: |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1508 | if (isSExtLd) |
| 1509 | Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST; |
| 1510 | else |
| 1511 | Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1512 | break; |
| 1513 | default: |
| 1514 | return NULL; |
| 1515 | } |
| 1516 | Match = true; |
| 1517 | } |
| 1518 | |
| 1519 | if (Match) { |
| 1520 | SDValue Chain = LD->getChain(); |
| 1521 | SDValue Base = LD->getBasePtr(); |
| 1522 | SDValue Ops[]= { Base, Offset, getAL(CurDAG), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1523 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1524 | return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32, MVT::i32, |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1525 | MVT::Other, Ops, 5); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1526 | } |
| 1527 | |
| 1528 | return NULL; |
| 1529 | } |
| 1530 | |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 1531 | /// \brief Form a GPRPair pseudo register from a pair of GPR regs. |
| 1532 | SDNode *ARMDAGToDAGISel::createGPRPairNode(EVT VT, SDValue V0, SDValue V1) { |
| 1533 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
| 1534 | SDValue RegClass = |
| 1535 | CurDAG->getTargetConstant(ARM::GPRPairRegClassID, MVT::i32); |
| 1536 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::gsub_0, MVT::i32); |
| 1537 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::gsub_1, MVT::i32); |
| 1538 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
| 1539 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5); |
| 1540 | } |
| 1541 | |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1542 | /// \brief Form a D register from a pair of S registers. |
| 1543 | SDNode *ARMDAGToDAGISel::createSRegPairNode(EVT VT, SDValue V0, SDValue V1) { |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1544 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1545 | SDValue RegClass = |
| 1546 | CurDAG->getTargetConstant(ARM::DPR_VFP2RegClassID, MVT::i32); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1547 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32); |
| 1548 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1549 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
| 1550 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1551 | } |
| 1552 | |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1553 | /// \brief Form a quad register from a pair of D registers. |
| 1554 | SDNode *ARMDAGToDAGISel::createDRegPairNode(EVT VT, SDValue V0, SDValue V1) { |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 1555 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1556 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1557 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32); |
| 1558 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1559 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
| 1560 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5); |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 1561 | } |
| 1562 | |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1563 | /// \brief Form 4 consecutive D registers from a pair of Q registers. |
| 1564 | SDNode *ARMDAGToDAGISel::createQRegPairNode(EVT VT, SDValue V0, SDValue V1) { |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1565 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1566 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1567 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32); |
| 1568 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1569 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
| 1570 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5); |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1571 | } |
| 1572 | |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1573 | /// \brief Form 4 consecutive S registers. |
| 1574 | SDNode *ARMDAGToDAGISel::createQuadSRegsNode(EVT VT, SDValue V0, SDValue V1, |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1575 | SDValue V2, SDValue V3) { |
| 1576 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1577 | SDValue RegClass = |
| 1578 | CurDAG->getTargetConstant(ARM::QPR_VFP2RegClassID, MVT::i32); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1579 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32); |
| 1580 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32); |
| 1581 | SDValue SubReg2 = CurDAG->getTargetConstant(ARM::ssub_2, MVT::i32); |
| 1582 | SDValue SubReg3 = CurDAG->getTargetConstant(ARM::ssub_3, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1583 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1, |
| 1584 | V2, SubReg2, V3, SubReg3 }; |
| 1585 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1586 | } |
| 1587 | |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1588 | /// \brief Form 4 consecutive D registers. |
| 1589 | SDNode *ARMDAGToDAGISel::createQuadDRegsNode(EVT VT, SDValue V0, SDValue V1, |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1590 | SDValue V2, SDValue V3) { |
| 1591 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1592 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1593 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32); |
| 1594 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32); |
| 1595 | SDValue SubReg2 = CurDAG->getTargetConstant(ARM::dsub_2, MVT::i32); |
| 1596 | SDValue SubReg3 = CurDAG->getTargetConstant(ARM::dsub_3, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1597 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1, |
| 1598 | V2, SubReg2, V3, SubReg3 }; |
| 1599 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9); |
Evan Cheng | 603afbf | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1600 | } |
| 1601 | |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1602 | /// \brief Form 4 consecutive Q registers. |
| 1603 | SDNode *ARMDAGToDAGISel::createQuadQRegsNode(EVT VT, SDValue V0, SDValue V1, |
Evan Cheng | 8f6de38 | 2010-05-16 03:27:48 +0000 | [diff] [blame] | 1604 | SDValue V2, SDValue V3) { |
| 1605 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1606 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1607 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32); |
| 1608 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32); |
| 1609 | SDValue SubReg2 = CurDAG->getTargetConstant(ARM::qsub_2, MVT::i32); |
| 1610 | SDValue SubReg3 = CurDAG->getTargetConstant(ARM::qsub_3, MVT::i32); |
Owen Anderson | 1300f30 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1611 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1, |
| 1612 | V2, SubReg2, V3, SubReg3 }; |
| 1613 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9); |
Evan Cheng | 8f6de38 | 2010-05-16 03:27:48 +0000 | [diff] [blame] | 1614 | } |
| 1615 | |
Bob Wilson | 2a6e616 | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1616 | /// GetVLDSTAlign - Get the alignment (in bytes) for the alignment operand |
| 1617 | /// of a NEON VLD or VST instruction. The supported values depend on the |
| 1618 | /// number of registers being loaded. |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1619 | SDValue ARMDAGToDAGISel::GetVLDSTAlign(SDValue Align, unsigned NumVecs, |
| 1620 | bool is64BitVector) { |
Bob Wilson | 2a6e616 | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1621 | unsigned NumRegs = NumVecs; |
| 1622 | if (!is64BitVector && NumVecs < 3) |
| 1623 | NumRegs *= 2; |
| 1624 | |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1625 | unsigned Alignment = cast<ConstantSDNode>(Align)->getZExtValue(); |
Bob Wilson | 2a6e616 | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1626 | if (Alignment >= 32 && NumRegs == 4) |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1627 | Alignment = 32; |
| 1628 | else if (Alignment >= 16 && (NumRegs == 2 || NumRegs == 4)) |
| 1629 | Alignment = 16; |
| 1630 | else if (Alignment >= 8) |
| 1631 | Alignment = 8; |
| 1632 | else |
| 1633 | Alignment = 0; |
| 1634 | |
| 1635 | return CurDAG->getTargetConstant(Alignment, MVT::i32); |
Bob Wilson | 2a6e616 | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1636 | } |
| 1637 | |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1638 | // Get the register stride update opcode of a VLD/VST instruction that |
| 1639 | // is otherwise equivalent to the given fixed stride updating instruction. |
| 1640 | static unsigned getVLDSTRegisterUpdateOpcode(unsigned Opc) { |
| 1641 | switch (Opc) { |
| 1642 | default: break; |
| 1643 | case ARM::VLD1d8wb_fixed: return ARM::VLD1d8wb_register; |
| 1644 | case ARM::VLD1d16wb_fixed: return ARM::VLD1d16wb_register; |
| 1645 | case ARM::VLD1d32wb_fixed: return ARM::VLD1d32wb_register; |
| 1646 | case ARM::VLD1d64wb_fixed: return ARM::VLD1d64wb_register; |
| 1647 | case ARM::VLD1q8wb_fixed: return ARM::VLD1q8wb_register; |
| 1648 | case ARM::VLD1q16wb_fixed: return ARM::VLD1q16wb_register; |
| 1649 | case ARM::VLD1q32wb_fixed: return ARM::VLD1q32wb_register; |
| 1650 | case ARM::VLD1q64wb_fixed: return ARM::VLD1q64wb_register; |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1651 | |
| 1652 | case ARM::VST1d8wb_fixed: return ARM::VST1d8wb_register; |
| 1653 | case ARM::VST1d16wb_fixed: return ARM::VST1d16wb_register; |
| 1654 | case ARM::VST1d32wb_fixed: return ARM::VST1d32wb_register; |
| 1655 | case ARM::VST1d64wb_fixed: return ARM::VST1d64wb_register; |
| 1656 | case ARM::VST1q8wb_fixed: return ARM::VST1q8wb_register; |
| 1657 | case ARM::VST1q16wb_fixed: return ARM::VST1q16wb_register; |
| 1658 | case ARM::VST1q32wb_fixed: return ARM::VST1q32wb_register; |
| 1659 | case ARM::VST1q64wb_fixed: return ARM::VST1q64wb_register; |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1660 | case ARM::VST1d64TPseudoWB_fixed: return ARM::VST1d64TPseudoWB_register; |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1661 | case ARM::VST1d64QPseudoWB_fixed: return ARM::VST1d64QPseudoWB_register; |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1662 | |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1663 | case ARM::VLD2d8wb_fixed: return ARM::VLD2d8wb_register; |
| 1664 | case ARM::VLD2d16wb_fixed: return ARM::VLD2d16wb_register; |
| 1665 | case ARM::VLD2d32wb_fixed: return ARM::VLD2d32wb_register; |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1666 | case ARM::VLD2q8PseudoWB_fixed: return ARM::VLD2q8PseudoWB_register; |
| 1667 | case ARM::VLD2q16PseudoWB_fixed: return ARM::VLD2q16PseudoWB_register; |
| 1668 | case ARM::VLD2q32PseudoWB_fixed: return ARM::VLD2q32PseudoWB_register; |
| 1669 | |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1670 | case ARM::VST2d8wb_fixed: return ARM::VST2d8wb_register; |
| 1671 | case ARM::VST2d16wb_fixed: return ARM::VST2d16wb_register; |
| 1672 | case ARM::VST2d32wb_fixed: return ARM::VST2d32wb_register; |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1673 | case ARM::VST2q8PseudoWB_fixed: return ARM::VST2q8PseudoWB_register; |
| 1674 | case ARM::VST2q16PseudoWB_fixed: return ARM::VST2q16PseudoWB_register; |
| 1675 | case ARM::VST2q32PseudoWB_fixed: return ARM::VST2q32PseudoWB_register; |
Jim Grosbach | e6949b1 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 1676 | |
Jim Grosbach | c0fc450 | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1677 | case ARM::VLD2DUPd8wb_fixed: return ARM::VLD2DUPd8wb_register; |
| 1678 | case ARM::VLD2DUPd16wb_fixed: return ARM::VLD2DUPd16wb_register; |
| 1679 | case ARM::VLD2DUPd32wb_fixed: return ARM::VLD2DUPd32wb_register; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1680 | } |
| 1681 | return Opc; // If not one we handle, return it unchanged. |
| 1682 | } |
| 1683 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1684 | SDNode *ARMDAGToDAGISel::SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs, |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 1685 | const uint16_t *DOpcodes, |
| 1686 | const uint16_t *QOpcodes0, |
| 1687 | const uint16_t *QOpcodes1) { |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 1688 | assert(NumVecs >= 1 && NumVecs <= 4 && "VLD NumVecs out-of-range"); |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1689 | DebugLoc dl = N->getDebugLoc(); |
| 1690 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1691 | SDValue MemAddr, Align; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1692 | unsigned AddrOpIdx = isUpdating ? 1 : 2; |
| 1693 | if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align)) |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1694 | return NULL; |
| 1695 | |
| 1696 | SDValue Chain = N->getOperand(0); |
| 1697 | EVT VT = N->getValueType(0); |
| 1698 | bool is64BitVector = VT.is64BitVector(); |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1699 | Align = GetVLDSTAlign(Align, NumVecs, is64BitVector); |
Bob Wilson | 40ff01a | 2010-09-23 21:43:54 +0000 | [diff] [blame] | 1700 | |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1701 | unsigned OpcodeIndex; |
| 1702 | switch (VT.getSimpleVT().SimpleTy) { |
| 1703 | default: llvm_unreachable("unhandled vld type"); |
| 1704 | // Double-register operations: |
| 1705 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 1706 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 1707 | case MVT::v2f32: |
| 1708 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 1709 | case MVT::v1i64: OpcodeIndex = 3; break; |
| 1710 | // Quad-register operations: |
| 1711 | case MVT::v16i8: OpcodeIndex = 0; break; |
| 1712 | case MVT::v8i16: OpcodeIndex = 1; break; |
| 1713 | case MVT::v4f32: |
| 1714 | case MVT::v4i32: OpcodeIndex = 2; break; |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 1715 | case MVT::v2i64: OpcodeIndex = 3; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1716 | assert(NumVecs == 1 && "v2i64 type only supported for VLD1"); |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 1717 | break; |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1718 | } |
| 1719 | |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1720 | EVT ResTy; |
| 1721 | if (NumVecs == 1) |
| 1722 | ResTy = VT; |
| 1723 | else { |
| 1724 | unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs; |
| 1725 | if (!is64BitVector) |
| 1726 | ResTyElts *= 2; |
| 1727 | ResTy = EVT::getVectorVT(*CurDAG->getContext(), MVT::i64, ResTyElts); |
| 1728 | } |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1729 | std::vector<EVT> ResTys; |
| 1730 | ResTys.push_back(ResTy); |
| 1731 | if (isUpdating) |
| 1732 | ResTys.push_back(MVT::i32); |
| 1733 | ResTys.push_back(MVT::Other); |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1734 | |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 1735 | SDValue Pred = getAL(CurDAG); |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1736 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1737 | SDNode *VLd; |
| 1738 | SmallVector<SDValue, 7> Ops; |
Evan Cheng | e9e2ba0 | 2010-05-10 21:26:24 +0000 | [diff] [blame] | 1739 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1740 | // Double registers and VLD1/VLD2 quad registers are directly supported. |
| 1741 | if (is64BitVector || NumVecs <= 2) { |
| 1742 | unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] : |
| 1743 | QOpcodes0[OpcodeIndex]); |
| 1744 | Ops.push_back(MemAddr); |
| 1745 | Ops.push_back(Align); |
| 1746 | if (isUpdating) { |
| 1747 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1748 | // FIXME: VLD1/VLD2 fixed increment doesn't need Reg0. Remove the reg0 |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1749 | // case entirely when the rest are updated to that form, too. |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1750 | if ((NumVecs == 1 || NumVecs == 2) && !isa<ConstantSDNode>(Inc.getNode())) |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1751 | Opc = getVLDSTRegisterUpdateOpcode(Opc); |
Jim Grosbach | a4e3c7f | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1752 | // We use a VLD1 for v1i64 even if the pseudo says vld2/3/4, so |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1753 | // check for that explicitly too. Horribly hacky, but temporary. |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1754 | if ((NumVecs != 1 && NumVecs != 2 && Opc != ARM::VLD1q64wb_fixed) || |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1755 | !isa<ConstantSDNode>(Inc.getNode())) |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1756 | Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc); |
Evan Cheng | e9e2ba0 | 2010-05-10 21:26:24 +0000 | [diff] [blame] | 1757 | } |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1758 | Ops.push_back(Pred); |
| 1759 | Ops.push_back(Reg0); |
| 1760 | Ops.push_back(Chain); |
| 1761 | VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size()); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1762 | |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1763 | } else { |
| 1764 | // Otherwise, quad registers are loaded with two separate instructions, |
| 1765 | // where one loads the even registers and the other loads the odd registers. |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1766 | EVT AddrTy = MemAddr.getValueType(); |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1767 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1768 | // Load the even subregs. This is always an updating load, so that it |
| 1769 | // provides the address to the second load for the odd subregs. |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1770 | SDValue ImplDef = |
| 1771 | SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, ResTy), 0); |
| 1772 | const SDValue OpsA[] = { MemAddr, Align, Reg0, ImplDef, Pred, Reg0, Chain }; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1773 | SDNode *VLdA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl, |
| 1774 | ResTy, AddrTy, MVT::Other, OpsA, 7); |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1775 | Chain = SDValue(VLdA, 2); |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1776 | |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1777 | // Load the odd subregs. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1778 | Ops.push_back(SDValue(VLdA, 1)); |
| 1779 | Ops.push_back(Align); |
| 1780 | if (isUpdating) { |
| 1781 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
| 1782 | assert(isa<ConstantSDNode>(Inc.getNode()) && |
| 1783 | "only constant post-increment update allowed for VLD3/4"); |
| 1784 | (void)Inc; |
| 1785 | Ops.push_back(Reg0); |
| 1786 | } |
| 1787 | Ops.push_back(SDValue(VLdA, 0)); |
| 1788 | Ops.push_back(Pred); |
| 1789 | Ops.push_back(Reg0); |
| 1790 | Ops.push_back(Chain); |
| 1791 | VLd = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys, |
| 1792 | Ops.data(), Ops.size()); |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1793 | } |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1794 | |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1795 | // Transfer memoperands. |
| 1796 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 1797 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 1798 | cast<MachineSDNode>(VLd)->setMemRefs(MemOp, MemOp + 1); |
| 1799 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1800 | if (NumVecs == 1) |
| 1801 | return VLd; |
| 1802 | |
| 1803 | // Extract out the subregisters. |
| 1804 | SDValue SuperReg = SDValue(VLd, 0); |
| 1805 | assert(ARM::dsub_7 == ARM::dsub_0+7 && |
| 1806 | ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering"); |
| 1807 | unsigned Sub0 = (is64BitVector ? ARM::dsub_0 : ARM::qsub_0); |
| 1808 | for (unsigned Vec = 0; Vec < NumVecs; ++Vec) |
| 1809 | ReplaceUses(SDValue(N, Vec), |
| 1810 | CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg)); |
| 1811 | ReplaceUses(SDValue(N, NumVecs), SDValue(VLd, 1)); |
| 1812 | if (isUpdating) |
| 1813 | ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLd, 2)); |
Bob Wilson | 3e36f13 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1814 | return NULL; |
| 1815 | } |
| 1816 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1817 | SDNode *ARMDAGToDAGISel::SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs, |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 1818 | const uint16_t *DOpcodes, |
| 1819 | const uint16_t *QOpcodes0, |
| 1820 | const uint16_t *QOpcodes1) { |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 1821 | assert(NumVecs >= 1 && NumVecs <= 4 && "VST NumVecs out-of-range"); |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1822 | DebugLoc dl = N->getDebugLoc(); |
| 1823 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1824 | SDValue MemAddr, Align; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1825 | unsigned AddrOpIdx = isUpdating ? 1 : 2; |
| 1826 | unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1) |
| 1827 | if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align)) |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1828 | return NULL; |
| 1829 | |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1830 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 1831 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 1832 | |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1833 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1834 | EVT VT = N->getOperand(Vec0Idx).getValueType(); |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1835 | bool is64BitVector = VT.is64BitVector(); |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1836 | Align = GetVLDSTAlign(Align, NumVecs, is64BitVector); |
Bob Wilson | 2a6e616 | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1837 | |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1838 | unsigned OpcodeIndex; |
| 1839 | switch (VT.getSimpleVT().SimpleTy) { |
| 1840 | default: llvm_unreachable("unhandled vst type"); |
| 1841 | // Double-register operations: |
| 1842 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 1843 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 1844 | case MVT::v2f32: |
| 1845 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 1846 | case MVT::v1i64: OpcodeIndex = 3; break; |
| 1847 | // Quad-register operations: |
| 1848 | case MVT::v16i8: OpcodeIndex = 0; break; |
| 1849 | case MVT::v8i16: OpcodeIndex = 1; break; |
| 1850 | case MVT::v4f32: |
| 1851 | case MVT::v4i32: OpcodeIndex = 2; break; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1852 | case MVT::v2i64: OpcodeIndex = 3; |
| 1853 | assert(NumVecs == 1 && "v2i64 type only supported for VST1"); |
| 1854 | break; |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1855 | } |
| 1856 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1857 | std::vector<EVT> ResTys; |
| 1858 | if (isUpdating) |
| 1859 | ResTys.push_back(MVT::i32); |
| 1860 | ResTys.push_back(MVT::Other); |
| 1861 | |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 1862 | SDValue Pred = getAL(CurDAG); |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1863 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1864 | SmallVector<SDValue, 7> Ops; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1865 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1866 | // Double registers and VST1/VST2 quad registers are directly supported. |
| 1867 | if (is64BitVector || NumVecs <= 2) { |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1868 | SDValue SrcReg; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1869 | if (NumVecs == 1) { |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1870 | SrcReg = N->getOperand(Vec0Idx); |
| 1871 | } else if (is64BitVector) { |
Evan Cheng | 0ce537a | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1872 | // Form a REG_SEQUENCE to force register allocation. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1873 | SDValue V0 = N->getOperand(Vec0Idx + 0); |
| 1874 | SDValue V1 = N->getOperand(Vec0Idx + 1); |
Evan Cheng | 0ce537a | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1875 | if (NumVecs == 2) |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1876 | SrcReg = SDValue(createDRegPairNode(MVT::v2i64, V0, V1), 0); |
Evan Cheng | 0ce537a | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1877 | else { |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1878 | SDValue V2 = N->getOperand(Vec0Idx + 2); |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1879 | // If it's a vst3, form a quad D-register and leave the last part as |
Evan Cheng | 0ce537a | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1880 | // an undef. |
| 1881 | SDValue V3 = (NumVecs == 3) |
| 1882 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,dl,VT), 0) |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1883 | : N->getOperand(Vec0Idx + 3); |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1884 | SrcReg = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0); |
Evan Cheng | 0ce537a | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1885 | } |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1886 | } else { |
| 1887 | // Form a QQ register. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1888 | SDValue Q0 = N->getOperand(Vec0Idx); |
| 1889 | SDValue Q1 = N->getOperand(Vec0Idx + 1); |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1890 | SrcReg = SDValue(createQRegPairNode(MVT::v4i64, Q0, Q1), 0); |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1891 | } |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1892 | |
| 1893 | unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] : |
| 1894 | QOpcodes0[OpcodeIndex]); |
| 1895 | Ops.push_back(MemAddr); |
| 1896 | Ops.push_back(Align); |
| 1897 | if (isUpdating) { |
| 1898 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1899 | // FIXME: VST1/VST2 fixed increment doesn't need Reg0. Remove the reg0 |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1900 | // case entirely when the rest are updated to that form, too. |
Jim Grosbach | bb3a2e4 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1901 | if (NumVecs <= 2 && !isa<ConstantSDNode>(Inc.getNode())) |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1902 | Opc = getVLDSTRegisterUpdateOpcode(Opc); |
| 1903 | // We use a VST1 for v1i64 even if the pseudo says vld2/3/4, so |
| 1904 | // check for that explicitly too. Horribly hacky, but temporary. |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1905 | if ((NumVecs > 2 && Opc != ARM::VST1q64wb_fixed) || |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1906 | !isa<ConstantSDNode>(Inc.getNode())) |
| 1907 | Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1908 | } |
| 1909 | Ops.push_back(SrcReg); |
| 1910 | Ops.push_back(Pred); |
| 1911 | Ops.push_back(Reg0); |
| 1912 | Ops.push_back(Chain); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1913 | SDNode *VSt = |
| 1914 | CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size()); |
| 1915 | |
| 1916 | // Transfer memoperands. |
| 1917 | cast<MachineSDNode>(VSt)->setMemRefs(MemOp, MemOp + 1); |
| 1918 | |
| 1919 | return VSt; |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1920 | } |
| 1921 | |
| 1922 | // Otherwise, quad registers are stored with two separate instructions, |
| 1923 | // where one stores the even registers and the other stores the odd registers. |
Evan Cheng | 7189fd0 | 2010-05-15 07:53:37 +0000 | [diff] [blame] | 1924 | |
Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 1925 | // Form the QQQQ REG_SEQUENCE. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1926 | SDValue V0 = N->getOperand(Vec0Idx + 0); |
| 1927 | SDValue V1 = N->getOperand(Vec0Idx + 1); |
| 1928 | SDValue V2 = N->getOperand(Vec0Idx + 2); |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1929 | SDValue V3 = (NumVecs == 3) |
| 1930 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0) |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1931 | : N->getOperand(Vec0Idx + 3); |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1932 | SDValue RegSeq = SDValue(createQuadQRegsNode(MVT::v8i64, V0, V1, V2, V3), 0); |
Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 1933 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1934 | // Store the even D registers. This is always an updating store, so that it |
| 1935 | // provides the address to the second store for the odd subregs. |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1936 | const SDValue OpsA[] = { MemAddr, Align, Reg0, RegSeq, Pred, Reg0, Chain }; |
| 1937 | SDNode *VStA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl, |
| 1938 | MemAddr.getValueType(), |
| 1939 | MVT::Other, OpsA, 7); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1940 | cast<MachineSDNode>(VStA)->setMemRefs(MemOp, MemOp + 1); |
Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 1941 | Chain = SDValue(VStA, 1); |
| 1942 | |
| 1943 | // Store the odd D registers. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1944 | Ops.push_back(SDValue(VStA, 0)); |
| 1945 | Ops.push_back(Align); |
| 1946 | if (isUpdating) { |
| 1947 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
| 1948 | assert(isa<ConstantSDNode>(Inc.getNode()) && |
| 1949 | "only constant post-increment update allowed for VST3/4"); |
| 1950 | (void)Inc; |
| 1951 | Ops.push_back(Reg0); |
| 1952 | } |
| 1953 | Ops.push_back(RegSeq); |
| 1954 | Ops.push_back(Pred); |
| 1955 | Ops.push_back(Reg0); |
| 1956 | Ops.push_back(Chain); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1957 | SDNode *VStB = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys, |
| 1958 | Ops.data(), Ops.size()); |
| 1959 | cast<MachineSDNode>(VStB)->setMemRefs(MemOp, MemOp + 1); |
| 1960 | return VStB; |
Bob Wilson | 24f995d | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1961 | } |
| 1962 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1963 | SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDNode *N, bool IsLoad, |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1964 | bool isUpdating, unsigned NumVecs, |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 1965 | const uint16_t *DOpcodes, |
| 1966 | const uint16_t *QOpcodes) { |
Bob Wilson | 9649344 | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 1967 | assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range"); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1968 | DebugLoc dl = N->getDebugLoc(); |
| 1969 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1970 | SDValue MemAddr, Align; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1971 | unsigned AddrOpIdx = isUpdating ? 1 : 2; |
| 1972 | unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1) |
| 1973 | if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align)) |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1974 | return NULL; |
| 1975 | |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1976 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 1977 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 1978 | |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1979 | SDValue Chain = N->getOperand(0); |
| 1980 | unsigned Lane = |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1981 | cast<ConstantSDNode>(N->getOperand(Vec0Idx + NumVecs))->getZExtValue(); |
| 1982 | EVT VT = N->getOperand(Vec0Idx).getValueType(); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 1983 | bool is64BitVector = VT.is64BitVector(); |
| 1984 | |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1985 | unsigned Alignment = 0; |
Bob Wilson | 3454ed9 | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 1986 | if (NumVecs != 3) { |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1987 | Alignment = cast<ConstantSDNode>(Align)->getZExtValue(); |
Bob Wilson | 3454ed9 | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 1988 | unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8; |
| 1989 | if (Alignment > NumBytes) |
| 1990 | Alignment = NumBytes; |
Bob Wilson | a92bac6 | 2010-12-10 19:37:42 +0000 | [diff] [blame] | 1991 | if (Alignment < 8 && Alignment < NumBytes) |
| 1992 | Alignment = 0; |
Bob Wilson | 3454ed9 | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 1993 | // Alignment must be a power of two; make sure of that. |
| 1994 | Alignment = (Alignment & -Alignment); |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1995 | if (Alignment == 1) |
| 1996 | Alignment = 0; |
Bob Wilson | 3454ed9 | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 1997 | } |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1998 | Align = CurDAG->getTargetConstant(Alignment, MVT::i32); |
Bob Wilson | 3454ed9 | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 1999 | |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2000 | unsigned OpcodeIndex; |
| 2001 | switch (VT.getSimpleVT().SimpleTy) { |
Bob Wilson | 9649344 | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 2002 | default: llvm_unreachable("unhandled vld/vst lane type"); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2003 | // Double-register operations: |
| 2004 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 2005 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 2006 | case MVT::v2f32: |
| 2007 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 2008 | // Quad-register operations: |
| 2009 | case MVT::v8i16: OpcodeIndex = 0; break; |
| 2010 | case MVT::v4f32: |
| 2011 | case MVT::v4i32: OpcodeIndex = 1; break; |
| 2012 | } |
| 2013 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2014 | std::vector<EVT> ResTys; |
| 2015 | if (IsLoad) { |
| 2016 | unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs; |
| 2017 | if (!is64BitVector) |
| 2018 | ResTyElts *= 2; |
| 2019 | ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), |
| 2020 | MVT::i64, ResTyElts)); |
| 2021 | } |
| 2022 | if (isUpdating) |
| 2023 | ResTys.push_back(MVT::i32); |
| 2024 | ResTys.push_back(MVT::Other); |
| 2025 | |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2026 | SDValue Pred = getAL(CurDAG); |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 2027 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2028 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2029 | SmallVector<SDValue, 8> Ops; |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2030 | Ops.push_back(MemAddr); |
Jim Grosbach | 8a5ec86 | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 2031 | Ops.push_back(Align); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2032 | if (isUpdating) { |
| 2033 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
| 2034 | Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc); |
| 2035 | } |
Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 2036 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2037 | SDValue SuperReg; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2038 | SDValue V0 = N->getOperand(Vec0Idx + 0); |
| 2039 | SDValue V1 = N->getOperand(Vec0Idx + 1); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2040 | if (NumVecs == 2) { |
| 2041 | if (is64BitVector) |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2042 | SuperReg = SDValue(createDRegPairNode(MVT::v2i64, V0, V1), 0); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2043 | else |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2044 | SuperReg = SDValue(createQRegPairNode(MVT::v4i64, V0, V1), 0); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2045 | } else { |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2046 | SDValue V2 = N->getOperand(Vec0Idx + 2); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2047 | SDValue V3 = (NumVecs == 3) |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2048 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0) |
| 2049 | : N->getOperand(Vec0Idx + 3); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2050 | if (is64BitVector) |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2051 | SuperReg = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2052 | else |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2053 | SuperReg = SDValue(createQuadQRegsNode(MVT::v8i64, V0, V1, V2, V3), 0); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2054 | } |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2055 | Ops.push_back(SuperReg); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2056 | Ops.push_back(getI32Imm(Lane)); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2057 | Ops.push_back(Pred); |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 2058 | Ops.push_back(Reg0); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2059 | Ops.push_back(Chain); |
| 2060 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2061 | unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] : |
| 2062 | QOpcodes[OpcodeIndex]); |
| 2063 | SDNode *VLdLn = CurDAG->getMachineNode(Opc, dl, ResTys, |
| 2064 | Ops.data(), Ops.size()); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2065 | cast<MachineSDNode>(VLdLn)->setMemRefs(MemOp, MemOp + 1); |
Bob Wilson | 9649344 | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 2066 | if (!IsLoad) |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2067 | return VLdLn; |
Evan Cheng | 7092c2b | 2010-05-15 01:36:29 +0000 | [diff] [blame] | 2068 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2069 | // Extract the subregisters. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2070 | SuperReg = SDValue(VLdLn, 0); |
| 2071 | assert(ARM::dsub_7 == ARM::dsub_0+7 && |
| 2072 | ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering"); |
| 2073 | unsigned Sub0 = is64BitVector ? ARM::dsub_0 : ARM::qsub_0; |
Bob Wilson | 07f6e80 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 2074 | for (unsigned Vec = 0; Vec < NumVecs; ++Vec) |
| 2075 | ReplaceUses(SDValue(N, Vec), |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2076 | CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg)); |
| 2077 | ReplaceUses(SDValue(N, NumVecs), SDValue(VLdLn, 1)); |
| 2078 | if (isUpdating) |
| 2079 | ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdLn, 2)); |
Bob Wilson | a7c397c | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2080 | return NULL; |
| 2081 | } |
| 2082 | |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2083 | SDNode *ARMDAGToDAGISel::SelectVLDDup(SDNode *N, bool isUpdating, |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2084 | unsigned NumVecs, |
| 2085 | const uint16_t *Opcodes) { |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2086 | assert(NumVecs >=2 && NumVecs <= 4 && "VLDDup NumVecs out-of-range"); |
| 2087 | DebugLoc dl = N->getDebugLoc(); |
| 2088 | |
| 2089 | SDValue MemAddr, Align; |
| 2090 | if (!SelectAddrMode6(N, N->getOperand(1), MemAddr, Align)) |
| 2091 | return NULL; |
| 2092 | |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2093 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 2094 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 2095 | |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2096 | SDValue Chain = N->getOperand(0); |
| 2097 | EVT VT = N->getValueType(0); |
| 2098 | |
| 2099 | unsigned Alignment = 0; |
| 2100 | if (NumVecs != 3) { |
| 2101 | Alignment = cast<ConstantSDNode>(Align)->getZExtValue(); |
| 2102 | unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8; |
| 2103 | if (Alignment > NumBytes) |
| 2104 | Alignment = NumBytes; |
Bob Wilson | a92bac6 | 2010-12-10 19:37:42 +0000 | [diff] [blame] | 2105 | if (Alignment < 8 && Alignment < NumBytes) |
| 2106 | Alignment = 0; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2107 | // Alignment must be a power of two; make sure of that. |
| 2108 | Alignment = (Alignment & -Alignment); |
| 2109 | if (Alignment == 1) |
| 2110 | Alignment = 0; |
| 2111 | } |
| 2112 | Align = CurDAG->getTargetConstant(Alignment, MVT::i32); |
| 2113 | |
| 2114 | unsigned OpcodeIndex; |
| 2115 | switch (VT.getSimpleVT().SimpleTy) { |
| 2116 | default: llvm_unreachable("unhandled vld-dup type"); |
| 2117 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 2118 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 2119 | case MVT::v2f32: |
| 2120 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 2121 | } |
| 2122 | |
| 2123 | SDValue Pred = getAL(CurDAG); |
| 2124 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
| 2125 | SDValue SuperReg; |
| 2126 | unsigned Opc = Opcodes[OpcodeIndex]; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2127 | SmallVector<SDValue, 6> Ops; |
| 2128 | Ops.push_back(MemAddr); |
| 2129 | Ops.push_back(Align); |
| 2130 | if (isUpdating) { |
Jim Grosbach | e6949b1 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 2131 | // fixed-stride update instructions don't have an explicit writeback |
| 2132 | // operand. It's implicit in the opcode itself. |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2133 | SDValue Inc = N->getOperand(2); |
Jim Grosbach | e6949b1 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 2134 | if (!isa<ConstantSDNode>(Inc.getNode())) |
| 2135 | Ops.push_back(Inc); |
| 2136 | // FIXME: VLD3 and VLD4 haven't been updated to that form yet. |
| 2137 | else if (NumVecs > 2) |
| 2138 | Ops.push_back(Reg0); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2139 | } |
| 2140 | Ops.push_back(Pred); |
| 2141 | Ops.push_back(Reg0); |
| 2142 | Ops.push_back(Chain); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2143 | |
| 2144 | unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2145 | std::vector<EVT> ResTys; |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2146 | ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), MVT::i64,ResTyElts)); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2147 | if (isUpdating) |
| 2148 | ResTys.push_back(MVT::i32); |
| 2149 | ResTys.push_back(MVT::Other); |
| 2150 | SDNode *VLdDup = |
| 2151 | CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size()); |
Evan Cheng | b58a340 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2152 | cast<MachineSDNode>(VLdDup)->setMemRefs(MemOp, MemOp + 1); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2153 | SuperReg = SDValue(VLdDup, 0); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2154 | |
| 2155 | // Extract the subregisters. |
| 2156 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2157 | unsigned SubIdx = ARM::dsub_0; |
| 2158 | for (unsigned Vec = 0; Vec < NumVecs; ++Vec) |
| 2159 | ReplaceUses(SDValue(N, Vec), |
| 2160 | CurDAG->getTargetExtractSubreg(SubIdx+Vec, dl, VT, SuperReg)); |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2161 | ReplaceUses(SDValue(N, NumVecs), SDValue(VLdDup, 1)); |
| 2162 | if (isUpdating) |
| 2163 | ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdDup, 2)); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2164 | return NULL; |
| 2165 | } |
| 2166 | |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2167 | SDNode *ARMDAGToDAGISel::SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, |
| 2168 | unsigned Opc) { |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2169 | assert(NumVecs >= 2 && NumVecs <= 4 && "VTBL NumVecs out-of-range"); |
| 2170 | DebugLoc dl = N->getDebugLoc(); |
| 2171 | EVT VT = N->getValueType(0); |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2172 | unsigned FirstTblReg = IsExt ? 2 : 1; |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2173 | |
| 2174 | // Form a REG_SEQUENCE to force register allocation. |
| 2175 | SDValue RegSeq; |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2176 | SDValue V0 = N->getOperand(FirstTblReg + 0); |
| 2177 | SDValue V1 = N->getOperand(FirstTblReg + 1); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2178 | if (NumVecs == 2) |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2179 | RegSeq = SDValue(createDRegPairNode(MVT::v16i8, V0, V1), 0); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2180 | else { |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2181 | SDValue V2 = N->getOperand(FirstTblReg + 2); |
Jim Grosbach | 3ab5658 | 2010-10-21 19:38:40 +0000 | [diff] [blame] | 2182 | // If it's a vtbl3, form a quad D-register and leave the last part as |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2183 | // an undef. |
| 2184 | SDValue V3 = (NumVecs == 3) |
| 2185 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0) |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2186 | : N->getOperand(FirstTblReg + 3); |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2187 | RegSeq = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2188 | } |
| 2189 | |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2190 | SmallVector<SDValue, 6> Ops; |
| 2191 | if (IsExt) |
| 2192 | Ops.push_back(N->getOperand(1)); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 2193 | Ops.push_back(RegSeq); |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2194 | Ops.push_back(N->getOperand(FirstTblReg + NumVecs)); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2195 | Ops.push_back(getAL(CurDAG)); // predicate |
| 2196 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // predicate register |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2197 | return CurDAG->getMachineNode(Opc, dl, VT, Ops.data(), Ops.size()); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2198 | } |
| 2199 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2200 | SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDNode *N, |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2201 | bool isSigned) { |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2202 | if (!Subtarget->hasV6T2Ops()) |
| 2203 | return NULL; |
Bob Wilson | 9649344 | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 2204 | |
Evan Cheng | 733c6b1 | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 2205 | unsigned Opc = isSigned |
| 2206 | ? (Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX) |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2207 | : (Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX); |
| 2208 | |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2209 | // For unsigned extracts, check for a shift right and mask |
| 2210 | unsigned And_imm = 0; |
| 2211 | if (N->getOpcode() == ISD::AND) { |
| 2212 | if (isOpcWithIntImmediate(N, ISD::AND, And_imm)) { |
| 2213 | |
Sylvestre Ledru | 94c2271 | 2012-09-27 10:14:43 +0000 | [diff] [blame] | 2214 | // The immediate is a mask of the low bits iff imm & (imm+1) == 0 |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2215 | if (And_imm & (And_imm + 1)) |
| 2216 | return NULL; |
| 2217 | |
| 2218 | unsigned Srl_imm = 0; |
| 2219 | if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL, |
| 2220 | Srl_imm)) { |
| 2221 | assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!"); |
| 2222 | |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2223 | // Note: The width operand is encoded as width-1. |
| 2224 | unsigned Width = CountTrailingOnes_32(And_imm) - 1; |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2225 | unsigned LSB = Srl_imm; |
Evan Cheng | 733c6b1 | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 2226 | |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2227 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 733c6b1 | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 2228 | |
| 2229 | if ((LSB + Width + 1) == N->getValueType(0).getSizeInBits()) { |
| 2230 | // It's cheaper to use a right shift to extract the top bits. |
| 2231 | if (Subtarget->isThumb()) { |
| 2232 | Opc = isSigned ? ARM::t2ASRri : ARM::t2LSRri; |
| 2233 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
| 2234 | CurDAG->getTargetConstant(LSB, MVT::i32), |
| 2235 | getAL(CurDAG), Reg0, Reg0 }; |
| 2236 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
| 2237 | } |
| 2238 | |
| 2239 | // ARM models shift instructions as MOVsi with shifter operand. |
| 2240 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(ISD::SRL); |
| 2241 | SDValue ShOpc = |
| 2242 | CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, LSB), |
| 2243 | MVT::i32); |
| 2244 | SDValue Ops[] = { N->getOperand(0).getOperand(0), ShOpc, |
| 2245 | getAL(CurDAG), Reg0, Reg0 }; |
| 2246 | return CurDAG->SelectNodeTo(N, ARM::MOVsi, MVT::i32, Ops, 5); |
| 2247 | } |
| 2248 | |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2249 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
| 2250 | CurDAG->getTargetConstant(LSB, MVT::i32), |
| 2251 | CurDAG->getTargetConstant(Width, MVT::i32), |
| 2252 | getAL(CurDAG), Reg0 }; |
| 2253 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
| 2254 | } |
| 2255 | } |
| 2256 | return NULL; |
| 2257 | } |
| 2258 | |
| 2259 | // Otherwise, we're looking for a shift of a shift |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2260 | unsigned Shl_imm = 0; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2261 | if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, Shl_imm)) { |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2262 | assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!"); |
| 2263 | unsigned Srl_imm = 0; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2264 | if (isInt32Immediate(N->getOperand(1), Srl_imm)) { |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2265 | assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!"); |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2266 | // Note: The width operand is encoded as width-1. |
| 2267 | unsigned Width = 32 - Srl_imm - 1; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2268 | int LSB = Srl_imm - Shl_imm; |
Evan Cheng | 8000c6c | 2009-10-22 00:40:00 +0000 | [diff] [blame] | 2269 | if (LSB < 0) |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2270 | return NULL; |
| 2271 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2272 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2273 | CurDAG->getTargetConstant(LSB, MVT::i32), |
| 2274 | CurDAG->getTargetConstant(Width, MVT::i32), |
| 2275 | getAL(CurDAG), Reg0 }; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2276 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2277 | } |
| 2278 | } |
| 2279 | return NULL; |
| 2280 | } |
| 2281 | |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2282 | SDNode *ARMDAGToDAGISel:: |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2283 | SelectT2CMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2284 | ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) { |
| 2285 | SDValue CPTmp0; |
| 2286 | SDValue CPTmp1; |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 2287 | if (SelectT2ShifterOperandReg(TrueVal, CPTmp0, CPTmp1)) { |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2288 | unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue(); |
| 2289 | unsigned SOShOp = ARM_AM::getSORegShOp(SOVal); |
| 2290 | unsigned Opc = 0; |
| 2291 | switch (SOShOp) { |
| 2292 | case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break; |
| 2293 | case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break; |
| 2294 | case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break; |
| 2295 | case ARM_AM::ror: Opc = ARM::t2MOVCCror; break; |
| 2296 | default: |
| 2297 | llvm_unreachable("Unknown so_reg opcode!"); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2298 | } |
| 2299 | SDValue SOShImm = |
| 2300 | CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32); |
| 2301 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2302 | SDValue Ops[] = { FalseVal, CPTmp0, SOShImm, CC, CCR, InFlag }; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2303 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32,Ops, 6); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2304 | } |
| 2305 | return 0; |
| 2306 | } |
| 2307 | |
| 2308 | SDNode *ARMDAGToDAGISel:: |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2309 | SelectARMCMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2310 | ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) { |
| 2311 | SDValue CPTmp0; |
| 2312 | SDValue CPTmp1; |
| 2313 | SDValue CPTmp2; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2314 | if (SelectImmShifterOperand(TrueVal, CPTmp0, CPTmp2)) { |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2315 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
Owen Anderson | e0a0314 | 2011-07-22 18:30:30 +0000 | [diff] [blame] | 2316 | SDValue Ops[] = { FalseVal, CPTmp0, CPTmp2, CC, CCR, InFlag }; |
| 2317 | return CurDAG->SelectNodeTo(N, ARM::MOVCCsi, MVT::i32, Ops, 6); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2318 | } |
| 2319 | |
| 2320 | if (SelectRegShifterOperand(TrueVal, CPTmp0, CPTmp1, CPTmp2)) { |
| 2321 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2322 | SDValue Ops[] = { FalseVal, CPTmp0, CPTmp1, CPTmp2, CC, CCR, InFlag }; |
| 2323 | return CurDAG->SelectNodeTo(N, ARM::MOVCCsr, MVT::i32, Ops, 7); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2324 | } |
| 2325 | return 0; |
| 2326 | } |
| 2327 | |
| 2328 | SDNode *ARMDAGToDAGISel:: |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2329 | SelectT2CMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2330 | ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) { |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2331 | ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal); |
Evan Cheng | ff96b63 | 2010-11-19 23:01:16 +0000 | [diff] [blame] | 2332 | if (!T) |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2333 | return 0; |
| 2334 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2335 | unsigned Opc = 0; |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2336 | unsigned TrueImm = T->getZExtValue(); |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2337 | if (is_t2_so_imm(TrueImm)) { |
| 2338 | Opc = ARM::t2MOVCCi; |
| 2339 | } else if (TrueImm <= 0xffff) { |
| 2340 | Opc = ARM::t2MOVCCi16; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2341 | } else if (is_t2_so_imm_not(TrueImm)) { |
| 2342 | TrueImm = ~TrueImm; |
| 2343 | Opc = ARM::t2MVNCCi; |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2344 | } else if (TrueVal.getNode()->hasOneUse() && Subtarget->hasV6T2Ops()) { |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2345 | // Large immediate. |
| 2346 | Opc = ARM::t2MOVCCi32imm; |
| 2347 | } |
| 2348 | |
| 2349 | if (Opc) { |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 2350 | SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2351 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2352 | SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag }; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2353 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2354 | } |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2355 | |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2356 | return 0; |
| 2357 | } |
| 2358 | |
| 2359 | SDNode *ARMDAGToDAGISel:: |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2360 | SelectARMCMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal, |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2361 | ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) { |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2362 | ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal); |
| 2363 | if (!T) |
| 2364 | return 0; |
| 2365 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2366 | unsigned Opc = 0; |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2367 | unsigned TrueImm = T->getZExtValue(); |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 2368 | bool isSoImm = is_so_imm(TrueImm); |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2369 | if (isSoImm) { |
| 2370 | Opc = ARM::MOVCCi; |
| 2371 | } else if (Subtarget->hasV6T2Ops() && TrueImm <= 0xffff) { |
| 2372 | Opc = ARM::MOVCCi16; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2373 | } else if (is_so_imm_not(TrueImm)) { |
| 2374 | TrueImm = ~TrueImm; |
| 2375 | Opc = ARM::MVNCCi; |
Evan Cheng | 6b19491 | 2010-11-17 20:56:30 +0000 | [diff] [blame] | 2376 | } else if (TrueVal.getNode()->hasOneUse() && |
| 2377 | (Subtarget->hasV6T2Ops() || ARM_AM::isSOImmTwoPartVal(TrueImm))) { |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2378 | // Large immediate. |
| 2379 | Opc = ARM::MOVCCi32imm; |
| 2380 | } |
| 2381 | |
| 2382 | if (Opc) { |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2383 | SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2384 | SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2385 | SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag }; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2386 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2387 | } |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 2388 | |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2389 | return 0; |
| 2390 | } |
| 2391 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2392 | SDNode *ARMDAGToDAGISel::SelectCMOVOp(SDNode *N) { |
| 2393 | EVT VT = N->getValueType(0); |
| 2394 | SDValue FalseVal = N->getOperand(0); |
| 2395 | SDValue TrueVal = N->getOperand(1); |
| 2396 | SDValue CC = N->getOperand(2); |
| 2397 | SDValue CCR = N->getOperand(3); |
| 2398 | SDValue InFlag = N->getOperand(4); |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2399 | assert(CC.getOpcode() == ISD::Constant); |
| 2400 | assert(CCR.getOpcode() == ISD::Register); |
| 2401 | ARMCC::CondCodes CCVal = |
| 2402 | (ARMCC::CondCodes)cast<ConstantSDNode>(CC)->getZExtValue(); |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2403 | |
| 2404 | if (!Subtarget->isThumb1Only() && VT == MVT::i32) { |
| 2405 | // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc) |
| 2406 | // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc) |
| 2407 | // Pattern complexity = 18 cost = 1 size = 0 |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2408 | if (Subtarget->isThumb()) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2409 | SDNode *Res = SelectT2CMOVShiftOp(N, FalseVal, TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2410 | CCVal, CCR, InFlag); |
| 2411 | if (!Res) |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2412 | Res = SelectT2CMOVShiftOp(N, TrueVal, FalseVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2413 | ARMCC::getOppositeCondition(CCVal), CCR, InFlag); |
| 2414 | if (Res) |
| 2415 | return Res; |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2416 | } else { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2417 | SDNode *Res = SelectARMCMOVShiftOp(N, FalseVal, TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2418 | CCVal, CCR, InFlag); |
| 2419 | if (!Res) |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2420 | Res = SelectARMCMOVShiftOp(N, TrueVal, FalseVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2421 | ARMCC::getOppositeCondition(CCVal), CCR, InFlag); |
| 2422 | if (Res) |
| 2423 | return Res; |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2424 | } |
| 2425 | |
| 2426 | // Pattern: (ARMcmov:i32 GPR:i32:$false, |
Jakob Stoklund Olesen | 00d3dda | 2010-08-17 20:39:04 +0000 | [diff] [blame] | 2427 | // (imm:i32)<<P:Pred_so_imm>>:$true, |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2428 | // (imm:i32):$cc) |
| 2429 | // Emits: (MOVCCi:i32 GPR:i32:$false, |
| 2430 | // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc) |
| 2431 | // Pattern complexity = 10 cost = 1 size = 0 |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2432 | if (Subtarget->isThumb()) { |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2433 | SDNode *Res = SelectT2CMOVImmOp(N, FalseVal, TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2434 | CCVal, CCR, InFlag); |
| 2435 | if (!Res) |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2436 | Res = SelectT2CMOVImmOp(N, TrueVal, FalseVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2437 | ARMCC::getOppositeCondition(CCVal), CCR, InFlag); |
| 2438 | if (Res) |
| 2439 | return Res; |
| 2440 | } else { |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2441 | SDNode *Res = SelectARMCMOVImmOp(N, FalseVal, TrueVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2442 | CCVal, CCR, InFlag); |
| 2443 | if (!Res) |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2444 | Res = SelectARMCMOVImmOp(N, TrueVal, FalseVal, |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2445 | ARMCC::getOppositeCondition(CCVal), CCR, InFlag); |
| 2446 | if (Res) |
| 2447 | return Res; |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2448 | } |
| 2449 | } |
| 2450 | |
| 2451 | // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 2452 | // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 2453 | // Pattern complexity = 6 cost = 1 size = 0 |
| 2454 | // |
| 2455 | // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 2456 | // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 2457 | // Pattern complexity = 6 cost = 11 size = 0 |
| 2458 | // |
Jim Grosbach | 3c5edaa | 2011-03-11 23:15:02 +0000 | [diff] [blame] | 2459 | // Also VMOVScc and VMOVDcc. |
Evan Cheng | 9ef4835 | 2009-11-20 00:54:03 +0000 | [diff] [blame] | 2460 | SDValue Tmp2 = CurDAG->getTargetConstant(CCVal, MVT::i32); |
| 2461 | SDValue Ops[] = { FalseVal, TrueVal, Tmp2, CCR, InFlag }; |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2462 | unsigned Opc = 0; |
| 2463 | switch (VT.getSimpleVT().SimpleTy) { |
Craig Topper | bc21981 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 2464 | default: llvm_unreachable("Illegal conditional move type!"); |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2465 | case MVT::i32: |
| 2466 | Opc = Subtarget->isThumb() |
| 2467 | ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo) |
| 2468 | : ARM::MOVCCr; |
| 2469 | break; |
| 2470 | case MVT::f32: |
| 2471 | Opc = ARM::VMOVScc; |
| 2472 | break; |
| 2473 | case MVT::f64: |
| 2474 | Opc = ARM::VMOVDcc; |
| 2475 | break; |
| 2476 | } |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2477 | return CurDAG->SelectNodeTo(N, Opc, VT, Ops, 5); |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2478 | } |
| 2479 | |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2480 | /// Target-specific DAG combining for ISD::XOR. |
| 2481 | /// Target-independent combining lowers SELECT_CC nodes of the form |
| 2482 | /// select_cc setg[ge] X, 0, X, -X |
| 2483 | /// select_cc setgt X, -1, X, -X |
| 2484 | /// select_cc setl[te] X, 0, -X, X |
| 2485 | /// select_cc setlt X, 1, -X, X |
| 2486 | /// which represent Integer ABS into: |
| 2487 | /// Y = sra (X, size(X)-1); xor (add (X, Y), Y) |
| 2488 | /// ARM instruction selection detects the latter and matches it to |
| 2489 | /// ARM::ABS or ARM::t2ABS machine node. |
| 2490 | SDNode *ARMDAGToDAGISel::SelectABSOp(SDNode *N){ |
| 2491 | SDValue XORSrc0 = N->getOperand(0); |
| 2492 | SDValue XORSrc1 = N->getOperand(1); |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2493 | EVT VT = N->getValueType(0); |
| 2494 | |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2495 | if (Subtarget->isThumb1Only()) |
| 2496 | return NULL; |
| 2497 | |
Jim Grosbach | 2769028 | 2012-08-01 20:33:00 +0000 | [diff] [blame] | 2498 | if (XORSrc0.getOpcode() != ISD::ADD || XORSrc1.getOpcode() != ISD::SRA) |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2499 | return NULL; |
| 2500 | |
| 2501 | SDValue ADDSrc0 = XORSrc0.getOperand(0); |
| 2502 | SDValue ADDSrc1 = XORSrc0.getOperand(1); |
| 2503 | SDValue SRASrc0 = XORSrc1.getOperand(0); |
| 2504 | SDValue SRASrc1 = XORSrc1.getOperand(1); |
| 2505 | ConstantSDNode *SRAConstant = dyn_cast<ConstantSDNode>(SRASrc1); |
| 2506 | EVT XType = SRASrc0.getValueType(); |
| 2507 | unsigned Size = XType.getSizeInBits() - 1; |
| 2508 | |
Jim Grosbach | 2769028 | 2012-08-01 20:33:00 +0000 | [diff] [blame] | 2509 | if (ADDSrc1 == XORSrc1 && ADDSrc0 == SRASrc0 && |
| 2510 | XType.isInteger() && SRAConstant != NULL && |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2511 | Size == SRAConstant->getZExtValue()) { |
Jim Grosbach | 2769028 | 2012-08-01 20:33:00 +0000 | [diff] [blame] | 2512 | unsigned Opcode = Subtarget->isThumb2() ? ARM::t2ABS : ARM::ABS; |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2513 | return CurDAG->SelectNodeTo(N, Opcode, VT, ADDSrc0); |
| 2514 | } |
| 2515 | |
| 2516 | return NULL; |
| 2517 | } |
| 2518 | |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 2519 | SDNode *ARMDAGToDAGISel::SelectConcatVector(SDNode *N) { |
| 2520 | // The only time a CONCAT_VECTORS operation can have legal types is when |
| 2521 | // two 64-bit vectors are concatenated to a 128-bit vector. |
| 2522 | EVT VT = N->getValueType(0); |
| 2523 | if (!VT.is128BitVector() || N->getNumOperands() != 2) |
| 2524 | llvm_unreachable("unexpected CONCAT_VECTORS"); |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2525 | return createDRegPairNode(VT, N->getOperand(0), N->getOperand(1)); |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 2526 | } |
| 2527 | |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 2528 | SDNode *ARMDAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) { |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 2529 | SmallVector<SDValue, 6> Ops; |
| 2530 | Ops.push_back(Node->getOperand(1)); // Ptr |
| 2531 | Ops.push_back(Node->getOperand(2)); // Low part of Val1 |
| 2532 | Ops.push_back(Node->getOperand(3)); // High part of Val1 |
Owen Anderson | d84192f | 2011-08-31 20:00:11 +0000 | [diff] [blame] | 2533 | if (Opc == ARM::ATOMCMPXCHG6432) { |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 2534 | Ops.push_back(Node->getOperand(4)); // Low part of Val2 |
| 2535 | Ops.push_back(Node->getOperand(5)); // High part of Val2 |
| 2536 | } |
| 2537 | Ops.push_back(Node->getOperand(0)); // Chain |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 2538 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 2539 | MemOp[0] = cast<MemSDNode>(Node)->getMemOperand(); |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 2540 | SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(), |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 2541 | MVT::i32, MVT::i32, MVT::Other, |
| 2542 | Ops.data() ,Ops.size()); |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 2543 | cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1); |
| 2544 | return ResNode; |
| 2545 | } |
| 2546 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2547 | SDNode *ARMDAGToDAGISel::Select(SDNode *N) { |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2548 | DebugLoc dl = N->getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2549 | |
Dan Gohman | e8be6c6 | 2008-07-17 19:10:17 +0000 | [diff] [blame] | 2550 | if (N->isMachineOpcode()) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2551 | return NULL; // Already selected. |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 2552 | |
| 2553 | switch (N->getOpcode()) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2554 | default: break; |
Bill Wendling | ef2c86f | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2555 | case ISD::XOR: { |
| 2556 | // Select special operations if XOR node forms integer ABS pattern |
| 2557 | SDNode *ResNode = SelectABSOp(N); |
| 2558 | if (ResNode) |
| 2559 | return ResNode; |
| 2560 | // Other cases are autogenerated. |
| 2561 | break; |
| 2562 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2563 | case ISD::Constant: { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2564 | unsigned Val = cast<ConstantSDNode>(N)->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2565 | bool UseCP = true; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2566 | if (Subtarget->hasThumb2()) |
| 2567 | // Thumb2-aware targets have the MOVT instruction, so all immediates can |
| 2568 | // be done with MOV + MOVT, at worst. |
| 2569 | UseCP = 0; |
| 2570 | else { |
| 2571 | if (Subtarget->isThumb()) { |
Bob Wilson | e64e3cf | 2009-06-22 17:29:13 +0000 | [diff] [blame] | 2572 | UseCP = (Val > 255 && // MOV |
| 2573 | ~Val > 255 && // MOV + MVN |
| 2574 | !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2575 | } else |
| 2576 | UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV |
| 2577 | ARM_AM::getSOImmVal(~Val) == -1 && // MVN |
| 2578 | !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs. |
| 2579 | } |
| 2580 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2581 | if (UseCP) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2582 | SDValue CPIdx = |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 2583 | CurDAG->getTargetConstantPool(ConstantInt::get( |
| 2584 | Type::getInt32Ty(*CurDAG->getContext()), Val), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2585 | TLI.getPointerTy()); |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 2586 | |
| 2587 | SDNode *ResNode; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 2588 | if (Subtarget->isThumb1Only()) { |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2589 | SDValue Pred = getAL(CurDAG); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2590 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 2591 | SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() }; |
Jim Grosbach | 3e33363 | 2010-12-15 23:52:36 +0000 | [diff] [blame] | 2592 | ResNode = CurDAG->getMachineNode(ARM::tLDRpci, dl, MVT::i32, MVT::Other, |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2593 | Ops, 4); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 2594 | } else { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2595 | SDValue Ops[] = { |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2596 | CPIdx, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2597 | CurDAG->getTargetConstant(0, MVT::i32), |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2598 | getAL(CurDAG), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2599 | CurDAG->getRegister(0, MVT::i32), |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 2600 | CurDAG->getEntryNode() |
| 2601 | }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2602 | ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2603 | Ops, 5); |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 2604 | } |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2605 | ReplaceUses(SDValue(N, 0), SDValue(ResNode, 0)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2606 | return NULL; |
| 2607 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2608 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2609 | // Other cases are autogenerated. |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 2610 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2611 | } |
Rafael Espindola | f819a49 | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 2612 | case ISD::FrameIndex: { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2613 | // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm. |
Rafael Espindola | f819a49 | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 2614 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2615 | SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 2616 | if (Subtarget->isThumb1Only()) { |
Jim Grosbach | 5b81584 | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 2617 | SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32), |
| 2618 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) }; |
| 2619 | return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, Ops, 4); |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 2620 | } else { |
David Goodwin | 419c615 | 2009-07-14 18:48:51 +0000 | [diff] [blame] | 2621 | unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ? |
| 2622 | ARM::t2ADDri : ARM::ADDri); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2623 | SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32), |
| 2624 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2625 | CurDAG->getRegister(0, MVT::i32) }; |
| 2626 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2627 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2628 | } |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2629 | case ISD::SRL: |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2630 | if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false)) |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2631 | return I; |
| 2632 | break; |
| 2633 | case ISD::SRA: |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2634 | if (SDNode *I = SelectV6T2BitfieldExtractOp(N, true)) |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2635 | return I; |
| 2636 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2637 | case ISD::MUL: |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2638 | if (Subtarget->isThumb1Only()) |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 2639 | break; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2640 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2641 | unsigned RHSV = C->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2642 | if (!RHSV) break; |
| 2643 | if (isPowerOf2_32(RHSV-1)) { // 2^n+1? |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2644 | unsigned ShImm = Log2_32(RHSV-1); |
| 2645 | if (ShImm >= 32) |
| 2646 | break; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2647 | SDValue V = N->getOperand(0); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2648 | ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2649 | SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32); |
| 2650 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 78dd9db | 2009-07-22 18:08:05 +0000 | [diff] [blame] | 2651 | if (Subtarget->isThumb()) { |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2652 | SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2653 | return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2654 | } else { |
| 2655 | SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2656 | return CurDAG->SelectNodeTo(N, ARM::ADDrsi, MVT::i32, Ops, 7); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2657 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2658 | } |
| 2659 | if (isPowerOf2_32(RHSV+1)) { // 2^n-1? |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2660 | unsigned ShImm = Log2_32(RHSV+1); |
| 2661 | if (ShImm >= 32) |
| 2662 | break; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2663 | SDValue V = N->getOperand(0); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2664 | ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2665 | SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32); |
| 2666 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 78dd9db | 2009-07-22 18:08:05 +0000 | [diff] [blame] | 2667 | if (Subtarget->isThumb()) { |
Bob Wilson | 13ef840 | 2010-05-28 00:27:15 +0000 | [diff] [blame] | 2668 | SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
| 2669 | return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 6); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2670 | } else { |
| 2671 | SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2672 | return CurDAG->SelectNodeTo(N, ARM::RSBrsi, MVT::i32, Ops, 7); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2673 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2674 | } |
| 2675 | } |
| 2676 | break; |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2677 | case ISD::AND: { |
Jim Grosbach | 3a1287b | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2678 | // Check for unsigned bitfield extract |
| 2679 | if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false)) |
| 2680 | return I; |
| 2681 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2682 | // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits |
| 2683 | // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits |
| 2684 | // are entirely contributed by c2 and lower 16-bits are entirely contributed |
| 2685 | // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)). |
| 2686 | // Select it to: "movt x, ((c1 & 0xffff) >> 16) |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2687 | EVT VT = N->getValueType(0); |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2688 | if (VT != MVT::i32) |
| 2689 | break; |
| 2690 | unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2()) |
| 2691 | ? ARM::t2MOVTi16 |
| 2692 | : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0); |
| 2693 | if (!Opc) |
| 2694 | break; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2695 | SDValue N0 = N->getOperand(0), N1 = N->getOperand(1); |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2696 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1); |
| 2697 | if (!N1C) |
| 2698 | break; |
| 2699 | if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) { |
| 2700 | SDValue N2 = N0.getOperand(1); |
| 2701 | ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2); |
| 2702 | if (!N2C) |
| 2703 | break; |
| 2704 | unsigned N1CVal = N1C->getZExtValue(); |
| 2705 | unsigned N2CVal = N2C->getZExtValue(); |
| 2706 | if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) && |
| 2707 | (N1CVal & 0xffffU) == 0xffffU && |
| 2708 | (N2CVal & 0xffffU) == 0x0U) { |
| 2709 | SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16, |
| 2710 | MVT::i32); |
| 2711 | SDValue Ops[] = { N0.getOperand(0), Imm16, |
| 2712 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) }; |
| 2713 | return CurDAG->getMachineNode(Opc, dl, VT, Ops, 4); |
| 2714 | } |
| 2715 | } |
| 2716 | break; |
| 2717 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2718 | case ARMISD::VMOVRRD: |
| 2719 | return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32, |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2720 | N->getOperand(0), getAL(CurDAG), |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2721 | CurDAG->getRegister(0, MVT::i32)); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2722 | case ISD::UMUL_LOHI: { |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2723 | if (Subtarget->isThumb1Only()) |
| 2724 | break; |
| 2725 | if (Subtarget->isThumb()) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2726 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2727 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2728 | CurDAG->getRegister(0, MVT::i32) }; |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 2729 | return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32,Ops,4); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2730 | } else { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2731 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2732 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2733 | CurDAG->getRegister(0, MVT::i32) }; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2734 | return CurDAG->getMachineNode(Subtarget->hasV6Ops() ? |
| 2735 | ARM::UMULL : ARM::UMULLv5, |
| 2736 | dl, MVT::i32, MVT::i32, Ops, 5); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2737 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2738 | } |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2739 | case ISD::SMUL_LOHI: { |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2740 | if (Subtarget->isThumb1Only()) |
| 2741 | break; |
| 2742 | if (Subtarget->isThumb()) { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2743 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2744 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) }; |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 2745 | return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32,Ops,4); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2746 | } else { |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2747 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2748 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2749 | CurDAG->getRegister(0, MVT::i32) }; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2750 | return CurDAG->getMachineNode(Subtarget->hasV6Ops() ? |
| 2751 | ARM::SMULL : ARM::SMULLv5, |
| 2752 | dl, MVT::i32, MVT::i32, Ops, 5); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2753 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2754 | } |
Arnold Schwaighofer | 67514e9 | 2012-09-04 14:37:49 +0000 | [diff] [blame] | 2755 | case ARMISD::UMLAL:{ |
| 2756 | if (Subtarget->isThumb()) { |
| 2757 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2), |
| 2758 | N->getOperand(3), getAL(CurDAG), |
| 2759 | CurDAG->getRegister(0, MVT::i32)}; |
| 2760 | return CurDAG->getMachineNode(ARM::t2UMLAL, dl, MVT::i32, MVT::i32, Ops, 6); |
| 2761 | }else{ |
| 2762 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2), |
| 2763 | N->getOperand(3), getAL(CurDAG), |
| 2764 | CurDAG->getRegister(0, MVT::i32), |
| 2765 | CurDAG->getRegister(0, MVT::i32) }; |
| 2766 | return CurDAG->getMachineNode(Subtarget->hasV6Ops() ? |
| 2767 | ARM::UMLAL : ARM::UMLALv5, |
| 2768 | dl, MVT::i32, MVT::i32, Ops, 7); |
| 2769 | } |
| 2770 | } |
| 2771 | case ARMISD::SMLAL:{ |
| 2772 | if (Subtarget->isThumb()) { |
| 2773 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2), |
| 2774 | N->getOperand(3), getAL(CurDAG), |
| 2775 | CurDAG->getRegister(0, MVT::i32)}; |
| 2776 | return CurDAG->getMachineNode(ARM::t2SMLAL, dl, MVT::i32, MVT::i32, Ops, 6); |
| 2777 | }else{ |
| 2778 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2), |
| 2779 | N->getOperand(3), getAL(CurDAG), |
| 2780 | CurDAG->getRegister(0, MVT::i32), |
| 2781 | CurDAG->getRegister(0, MVT::i32) }; |
| 2782 | return CurDAG->getMachineNode(Subtarget->hasV6Ops() ? |
| 2783 | ARM::SMLAL : ARM::SMLALv5, |
| 2784 | dl, MVT::i32, MVT::i32, Ops, 7); |
| 2785 | } |
| 2786 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2787 | case ISD::LOAD: { |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 2788 | SDNode *ResNode = 0; |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2789 | if (Subtarget->isThumb() && Subtarget->hasThumb2()) |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2790 | ResNode = SelectT2IndexedLoad(N); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 2791 | else |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2792 | ResNode = SelectARMIndexedLoad(N); |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 2793 | if (ResNode) |
| 2794 | return ResNode; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2795 | // Other cases are autogenerated. |
Rafael Espindola | f819a49 | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 2796 | break; |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 2797 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2798 | case ARMISD::BRCOND: { |
| 2799 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 2800 | // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 2801 | // Pattern complexity = 6 cost = 1 size = 0 |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2802 | |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2803 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 2804 | // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 2805 | // Pattern complexity = 6 cost = 1 size = 0 |
| 2806 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 2807 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 2808 | // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 2809 | // Pattern complexity = 6 cost = 1 size = 0 |
| 2810 | |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2811 | unsigned Opc = Subtarget->isThumb() ? |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 2812 | ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc; |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2813 | SDValue Chain = N->getOperand(0); |
| 2814 | SDValue N1 = N->getOperand(1); |
| 2815 | SDValue N2 = N->getOperand(2); |
| 2816 | SDValue N3 = N->getOperand(3); |
| 2817 | SDValue InFlag = N->getOperand(4); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2818 | assert(N1.getOpcode() == ISD::BasicBlock); |
| 2819 | assert(N2.getOpcode() == ISD::Constant); |
| 2820 | assert(N3.getOpcode() == ISD::Register); |
| 2821 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2822 | SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2823 | cast<ConstantSDNode>(N2)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2824 | MVT::i32); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2825 | SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2826 | SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other, |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 2827 | MVT::Glue, Ops, 5); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2828 | Chain = SDValue(ResNode, 0); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2829 | if (N->getNumValues() == 2) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2830 | InFlag = SDValue(ResNode, 1); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2831 | ReplaceUses(SDValue(N, 1), InFlag); |
Chris Lattner | a47b9bc | 2008-02-03 03:20:59 +0000 | [diff] [blame] | 2832 | } |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2833 | ReplaceUses(SDValue(N, 0), |
Evan Cheng | ed54de4 | 2009-11-19 08:16:50 +0000 | [diff] [blame] | 2834 | SDValue(Chain.getNode(), Chain.getResNo())); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2835 | return NULL; |
| 2836 | } |
Evan Cheng | 07ba906 | 2009-11-19 21:45:22 +0000 | [diff] [blame] | 2837 | case ARMISD::CMOV: |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2838 | return SelectCMOVOp(N); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2839 | case ARMISD::VZIP: { |
| 2840 | unsigned Opc = 0; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2841 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2842 | switch (VT.getSimpleVT().SimpleTy) { |
| 2843 | default: return NULL; |
| 2844 | case MVT::v8i8: Opc = ARM::VZIPd8; break; |
| 2845 | case MVT::v4i16: Opc = ARM::VZIPd16; break; |
| 2846 | case MVT::v2f32: |
Jim Grosbach | 6073b30 | 2012-04-11 16:53:25 +0000 | [diff] [blame] | 2847 | // vzip.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm. |
| 2848 | case MVT::v2i32: Opc = ARM::VTRNd32; break; |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2849 | case MVT::v16i8: Opc = ARM::VZIPq8; break; |
| 2850 | case MVT::v8i16: Opc = ARM::VZIPq16; break; |
| 2851 | case MVT::v4f32: |
| 2852 | case MVT::v4i32: Opc = ARM::VZIPq32; break; |
| 2853 | } |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2854 | SDValue Pred = getAL(CurDAG); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2855 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
| 2856 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg }; |
| 2857 | return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4); |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2858 | } |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2859 | case ARMISD::VUZP: { |
| 2860 | unsigned Opc = 0; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2861 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2862 | switch (VT.getSimpleVT().SimpleTy) { |
| 2863 | default: return NULL; |
| 2864 | case MVT::v8i8: Opc = ARM::VUZPd8; break; |
| 2865 | case MVT::v4i16: Opc = ARM::VUZPd16; break; |
| 2866 | case MVT::v2f32: |
Jim Grosbach | 1835547 | 2012-04-11 17:40:18 +0000 | [diff] [blame] | 2867 | // vuzp.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm. |
| 2868 | case MVT::v2i32: Opc = ARM::VTRNd32; break; |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2869 | case MVT::v16i8: Opc = ARM::VUZPq8; break; |
| 2870 | case MVT::v8i16: Opc = ARM::VUZPq16; break; |
| 2871 | case MVT::v4f32: |
| 2872 | case MVT::v4i32: Opc = ARM::VUZPq32; break; |
| 2873 | } |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2874 | SDValue Pred = getAL(CurDAG); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2875 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
| 2876 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg }; |
| 2877 | return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4); |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2878 | } |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2879 | case ARMISD::VTRN: { |
| 2880 | unsigned Opc = 0; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2881 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2882 | switch (VT.getSimpleVT().SimpleTy) { |
| 2883 | default: return NULL; |
| 2884 | case MVT::v8i8: Opc = ARM::VTRNd8; break; |
| 2885 | case MVT::v4i16: Opc = ARM::VTRNd16; break; |
| 2886 | case MVT::v2f32: |
| 2887 | case MVT::v2i32: Opc = ARM::VTRNd32; break; |
| 2888 | case MVT::v16i8: Opc = ARM::VTRNq8; break; |
| 2889 | case MVT::v8i16: Opc = ARM::VTRNq16; break; |
| 2890 | case MVT::v4f32: |
| 2891 | case MVT::v4i32: Opc = ARM::VTRNq32; break; |
| 2892 | } |
Evan Cheng | 47b7b9f | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2893 | SDValue Pred = getAL(CurDAG); |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2894 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
| 2895 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg }; |
| 2896 | return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4); |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2897 | } |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2898 | case ARMISD::BUILD_VECTOR: { |
| 2899 | EVT VecVT = N->getValueType(0); |
| 2900 | EVT EltVT = VecVT.getVectorElementType(); |
| 2901 | unsigned NumElts = VecVT.getVectorNumElements(); |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 2902 | if (EltVT == MVT::f64) { |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2903 | assert(NumElts == 2 && "unexpected type for BUILD_VECTOR"); |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2904 | return createDRegPairNode(VecVT, N->getOperand(0), N->getOperand(1)); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2905 | } |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 2906 | assert(EltVT == MVT::f32 && "unexpected type for BUILD_VECTOR"); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2907 | if (NumElts == 2) |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2908 | return createSRegPairNode(VecVT, N->getOperand(0), N->getOperand(1)); |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2909 | assert(NumElts == 4 && "unexpected type for BUILD_VECTOR"); |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2910 | return createQuadSRegsNode(VecVT, N->getOperand(0), N->getOperand(1), |
Bob Wilson | 40cbe7d | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2911 | N->getOperand(2), N->getOperand(3)); |
| 2912 | } |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 2913 | |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2914 | case ARMISD::VLD2DUP: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2915 | static const uint16_t Opcodes[] = { ARM::VLD2DUPd8, ARM::VLD2DUPd16, |
| 2916 | ARM::VLD2DUPd32 }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2917 | return SelectVLDDup(N, false, 2, Opcodes); |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2918 | } |
| 2919 | |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 2920 | case ARMISD::VLD3DUP: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2921 | static const uint16_t Opcodes[] = { ARM::VLD3DUPd8Pseudo, |
| 2922 | ARM::VLD3DUPd16Pseudo, |
| 2923 | ARM::VLD3DUPd32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2924 | return SelectVLDDup(N, false, 3, Opcodes); |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 2925 | } |
| 2926 | |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 2927 | case ARMISD::VLD4DUP: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2928 | static const uint16_t Opcodes[] = { ARM::VLD4DUPd8Pseudo, |
| 2929 | ARM::VLD4DUPd16Pseudo, |
| 2930 | ARM::VLD4DUPd32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2931 | return SelectVLDDup(N, false, 4, Opcodes); |
| 2932 | } |
| 2933 | |
| 2934 | case ARMISD::VLD2DUP_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2935 | static const uint16_t Opcodes[] = { ARM::VLD2DUPd8wb_fixed, |
| 2936 | ARM::VLD2DUPd16wb_fixed, |
| 2937 | ARM::VLD2DUPd32wb_fixed }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2938 | return SelectVLDDup(N, true, 2, Opcodes); |
| 2939 | } |
| 2940 | |
| 2941 | case ARMISD::VLD3DUP_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2942 | static const uint16_t Opcodes[] = { ARM::VLD3DUPd8Pseudo_UPD, |
| 2943 | ARM::VLD3DUPd16Pseudo_UPD, |
| 2944 | ARM::VLD3DUPd32Pseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2945 | return SelectVLDDup(N, true, 3, Opcodes); |
| 2946 | } |
| 2947 | |
| 2948 | case ARMISD::VLD4DUP_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2949 | static const uint16_t Opcodes[] = { ARM::VLD4DUPd8Pseudo_UPD, |
| 2950 | ARM::VLD4DUPd16Pseudo_UPD, |
| 2951 | ARM::VLD4DUPd32Pseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2952 | return SelectVLDDup(N, true, 4, Opcodes); |
| 2953 | } |
| 2954 | |
| 2955 | case ARMISD::VLD1_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2956 | static const uint16_t DOpcodes[] = { ARM::VLD1d8wb_fixed, |
| 2957 | ARM::VLD1d16wb_fixed, |
| 2958 | ARM::VLD1d32wb_fixed, |
| 2959 | ARM::VLD1d64wb_fixed }; |
| 2960 | static const uint16_t QOpcodes[] = { ARM::VLD1q8wb_fixed, |
| 2961 | ARM::VLD1q16wb_fixed, |
| 2962 | ARM::VLD1q32wb_fixed, |
| 2963 | ARM::VLD1q64wb_fixed }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2964 | return SelectVLD(N, true, 1, DOpcodes, QOpcodes, 0); |
| 2965 | } |
| 2966 | |
| 2967 | case ARMISD::VLD2_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2968 | static const uint16_t DOpcodes[] = { ARM::VLD2d8wb_fixed, |
| 2969 | ARM::VLD2d16wb_fixed, |
| 2970 | ARM::VLD2d32wb_fixed, |
| 2971 | ARM::VLD1q64wb_fixed}; |
| 2972 | static const uint16_t QOpcodes[] = { ARM::VLD2q8PseudoWB_fixed, |
| 2973 | ARM::VLD2q16PseudoWB_fixed, |
| 2974 | ARM::VLD2q32PseudoWB_fixed }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2975 | return SelectVLD(N, true, 2, DOpcodes, QOpcodes, 0); |
| 2976 | } |
| 2977 | |
| 2978 | case ARMISD::VLD3_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2979 | static const uint16_t DOpcodes[] = { ARM::VLD3d8Pseudo_UPD, |
| 2980 | ARM::VLD3d16Pseudo_UPD, |
| 2981 | ARM::VLD3d32Pseudo_UPD, |
| 2982 | ARM::VLD1q64wb_fixed}; |
| 2983 | static const uint16_t QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD, |
| 2984 | ARM::VLD3q16Pseudo_UPD, |
| 2985 | ARM::VLD3q32Pseudo_UPD }; |
| 2986 | static const uint16_t QOpcodes1[] = { ARM::VLD3q8oddPseudo_UPD, |
| 2987 | ARM::VLD3q16oddPseudo_UPD, |
| 2988 | ARM::VLD3q32oddPseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2989 | return SelectVLD(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1); |
| 2990 | } |
| 2991 | |
| 2992 | case ARMISD::VLD4_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2993 | static const uint16_t DOpcodes[] = { ARM::VLD4d8Pseudo_UPD, |
| 2994 | ARM::VLD4d16Pseudo_UPD, |
| 2995 | ARM::VLD4d32Pseudo_UPD, |
| 2996 | ARM::VLD1q64wb_fixed}; |
| 2997 | static const uint16_t QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD, |
| 2998 | ARM::VLD4q16Pseudo_UPD, |
| 2999 | ARM::VLD4q32Pseudo_UPD }; |
| 3000 | static const uint16_t QOpcodes1[] = { ARM::VLD4q8oddPseudo_UPD, |
| 3001 | ARM::VLD4q16oddPseudo_UPD, |
| 3002 | ARM::VLD4q32oddPseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3003 | return SelectVLD(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1); |
| 3004 | } |
| 3005 | |
| 3006 | case ARMISD::VLD2LN_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3007 | static const uint16_t DOpcodes[] = { ARM::VLD2LNd8Pseudo_UPD, |
| 3008 | ARM::VLD2LNd16Pseudo_UPD, |
| 3009 | ARM::VLD2LNd32Pseudo_UPD }; |
| 3010 | static const uint16_t QOpcodes[] = { ARM::VLD2LNq16Pseudo_UPD, |
| 3011 | ARM::VLD2LNq32Pseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3012 | return SelectVLDSTLane(N, true, true, 2, DOpcodes, QOpcodes); |
| 3013 | } |
| 3014 | |
| 3015 | case ARMISD::VLD3LN_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3016 | static const uint16_t DOpcodes[] = { ARM::VLD3LNd8Pseudo_UPD, |
| 3017 | ARM::VLD3LNd16Pseudo_UPD, |
| 3018 | ARM::VLD3LNd32Pseudo_UPD }; |
| 3019 | static const uint16_t QOpcodes[] = { ARM::VLD3LNq16Pseudo_UPD, |
| 3020 | ARM::VLD3LNq32Pseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3021 | return SelectVLDSTLane(N, true, true, 3, DOpcodes, QOpcodes); |
| 3022 | } |
| 3023 | |
| 3024 | case ARMISD::VLD4LN_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3025 | static const uint16_t DOpcodes[] = { ARM::VLD4LNd8Pseudo_UPD, |
| 3026 | ARM::VLD4LNd16Pseudo_UPD, |
| 3027 | ARM::VLD4LNd32Pseudo_UPD }; |
| 3028 | static const uint16_t QOpcodes[] = { ARM::VLD4LNq16Pseudo_UPD, |
| 3029 | ARM::VLD4LNq32Pseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3030 | return SelectVLDSTLane(N, true, true, 4, DOpcodes, QOpcodes); |
| 3031 | } |
| 3032 | |
| 3033 | case ARMISD::VST1_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3034 | static const uint16_t DOpcodes[] = { ARM::VST1d8wb_fixed, |
| 3035 | ARM::VST1d16wb_fixed, |
| 3036 | ARM::VST1d32wb_fixed, |
| 3037 | ARM::VST1d64wb_fixed }; |
| 3038 | static const uint16_t QOpcodes[] = { ARM::VST1q8wb_fixed, |
| 3039 | ARM::VST1q16wb_fixed, |
| 3040 | ARM::VST1q32wb_fixed, |
| 3041 | ARM::VST1q64wb_fixed }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3042 | return SelectVST(N, true, 1, DOpcodes, QOpcodes, 0); |
| 3043 | } |
| 3044 | |
| 3045 | case ARMISD::VST2_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3046 | static const uint16_t DOpcodes[] = { ARM::VST2d8wb_fixed, |
| 3047 | ARM::VST2d16wb_fixed, |
| 3048 | ARM::VST2d32wb_fixed, |
| 3049 | ARM::VST1q64wb_fixed}; |
| 3050 | static const uint16_t QOpcodes[] = { ARM::VST2q8PseudoWB_fixed, |
| 3051 | ARM::VST2q16PseudoWB_fixed, |
| 3052 | ARM::VST2q32PseudoWB_fixed }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3053 | return SelectVST(N, true, 2, DOpcodes, QOpcodes, 0); |
| 3054 | } |
| 3055 | |
| 3056 | case ARMISD::VST3_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3057 | static const uint16_t DOpcodes[] = { ARM::VST3d8Pseudo_UPD, |
| 3058 | ARM::VST3d16Pseudo_UPD, |
| 3059 | ARM::VST3d32Pseudo_UPD, |
| 3060 | ARM::VST1d64TPseudoWB_fixed}; |
| 3061 | static const uint16_t QOpcodes0[] = { ARM::VST3q8Pseudo_UPD, |
| 3062 | ARM::VST3q16Pseudo_UPD, |
| 3063 | ARM::VST3q32Pseudo_UPD }; |
| 3064 | static const uint16_t QOpcodes1[] = { ARM::VST3q8oddPseudo_UPD, |
| 3065 | ARM::VST3q16oddPseudo_UPD, |
| 3066 | ARM::VST3q32oddPseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3067 | return SelectVST(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1); |
| 3068 | } |
| 3069 | |
| 3070 | case ARMISD::VST4_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3071 | static const uint16_t DOpcodes[] = { ARM::VST4d8Pseudo_UPD, |
| 3072 | ARM::VST4d16Pseudo_UPD, |
| 3073 | ARM::VST4d32Pseudo_UPD, |
| 3074 | ARM::VST1d64QPseudoWB_fixed}; |
| 3075 | static const uint16_t QOpcodes0[] = { ARM::VST4q8Pseudo_UPD, |
| 3076 | ARM::VST4q16Pseudo_UPD, |
| 3077 | ARM::VST4q32Pseudo_UPD }; |
| 3078 | static const uint16_t QOpcodes1[] = { ARM::VST4q8oddPseudo_UPD, |
| 3079 | ARM::VST4q16oddPseudo_UPD, |
| 3080 | ARM::VST4q32oddPseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3081 | return SelectVST(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1); |
| 3082 | } |
| 3083 | |
| 3084 | case ARMISD::VST2LN_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3085 | static const uint16_t DOpcodes[] = { ARM::VST2LNd8Pseudo_UPD, |
| 3086 | ARM::VST2LNd16Pseudo_UPD, |
| 3087 | ARM::VST2LNd32Pseudo_UPD }; |
| 3088 | static const uint16_t QOpcodes[] = { ARM::VST2LNq16Pseudo_UPD, |
| 3089 | ARM::VST2LNq32Pseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3090 | return SelectVLDSTLane(N, false, true, 2, DOpcodes, QOpcodes); |
| 3091 | } |
| 3092 | |
| 3093 | case ARMISD::VST3LN_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3094 | static const uint16_t DOpcodes[] = { ARM::VST3LNd8Pseudo_UPD, |
| 3095 | ARM::VST3LNd16Pseudo_UPD, |
| 3096 | ARM::VST3LNd32Pseudo_UPD }; |
| 3097 | static const uint16_t QOpcodes[] = { ARM::VST3LNq16Pseudo_UPD, |
| 3098 | ARM::VST3LNq32Pseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3099 | return SelectVLDSTLane(N, false, true, 3, DOpcodes, QOpcodes); |
| 3100 | } |
| 3101 | |
| 3102 | case ARMISD::VST4LN_UPD: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3103 | static const uint16_t DOpcodes[] = { ARM::VST4LNd8Pseudo_UPD, |
| 3104 | ARM::VST4LNd16Pseudo_UPD, |
| 3105 | ARM::VST4LNd32Pseudo_UPD }; |
| 3106 | static const uint16_t QOpcodes[] = { ARM::VST4LNq16Pseudo_UPD, |
| 3107 | ARM::VST4LNq32Pseudo_UPD }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3108 | return SelectVLDSTLane(N, false, true, 4, DOpcodes, QOpcodes); |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 3109 | } |
| 3110 | |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3111 | case ISD::INTRINSIC_VOID: |
| 3112 | case ISD::INTRINSIC_W_CHAIN: { |
| 3113 | unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue(); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3114 | switch (IntNo) { |
| 3115 | default: |
Bob Wilson | 429009b | 2010-05-06 16:05:26 +0000 | [diff] [blame] | 3116 | break; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3117 | |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3118 | case Intrinsic::arm_ldrexd: { |
| 3119 | SDValue MemAddr = N->getOperand(2); |
| 3120 | DebugLoc dl = N->getDebugLoc(); |
| 3121 | SDValue Chain = N->getOperand(0); |
| 3122 | |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3123 | bool isThumb = Subtarget->isThumb() && Subtarget->hasThumb2(); |
| 3124 | unsigned NewOpc = isThumb ? ARM::t2LDREXD :ARM::LDREXD; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3125 | |
| 3126 | // arm_ldrexd returns a i64 value in {i32, i32} |
| 3127 | std::vector<EVT> ResTys; |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3128 | if (isThumb) { |
| 3129 | ResTys.push_back(MVT::i32); |
| 3130 | ResTys.push_back(MVT::i32); |
| 3131 | } else |
| 3132 | ResTys.push_back(MVT::Untyped); |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3133 | ResTys.push_back(MVT::Other); |
| 3134 | |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3135 | // Place arguments in the right order. |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3136 | SmallVector<SDValue, 7> Ops; |
| 3137 | Ops.push_back(MemAddr); |
| 3138 | Ops.push_back(getAL(CurDAG)); |
| 3139 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); |
| 3140 | Ops.push_back(Chain); |
| 3141 | SDNode *Ld = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops.data(), |
| 3142 | Ops.size()); |
| 3143 | // Transfer memoperands. |
| 3144 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 3145 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 3146 | cast<MachineSDNode>(Ld)->setMemRefs(MemOp, MemOp + 1); |
| 3147 | |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3148 | // Remap uses. |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3149 | SDValue Glue = isThumb ? SDValue(Ld, 2) : SDValue(Ld, 1); |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3150 | if (!SDValue(N, 0).use_empty()) { |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3151 | SDValue Result; |
| 3152 | if (isThumb) |
| 3153 | Result = SDValue(Ld, 0); |
| 3154 | else { |
| 3155 | SDValue SubRegIdx = CurDAG->getTargetConstant(ARM::gsub_0, MVT::i32); |
| 3156 | SDNode *ResNode = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, |
| 3157 | dl, MVT::i32, MVT::Glue, SDValue(Ld, 0), SubRegIdx, Glue); |
| 3158 | Result = SDValue(ResNode,0); |
| 3159 | Glue = Result.getValue(1); |
| 3160 | } |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3161 | ReplaceUses(SDValue(N, 0), Result); |
| 3162 | } |
| 3163 | if (!SDValue(N, 1).use_empty()) { |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3164 | SDValue Result; |
| 3165 | if (isThumb) |
| 3166 | Result = SDValue(Ld, 1); |
| 3167 | else { |
| 3168 | SDValue SubRegIdx = CurDAG->getTargetConstant(ARM::gsub_1, MVT::i32); |
| 3169 | SDNode *ResNode = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, |
| 3170 | dl, MVT::i32, MVT::Glue, SDValue(Ld, 0), SubRegIdx, Glue); |
| 3171 | Result = SDValue(ResNode,0); |
| 3172 | Glue = Result.getValue(1); |
| 3173 | } |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3174 | ReplaceUses(SDValue(N, 1), Result); |
| 3175 | } |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3176 | ReplaceUses(SDValue(N, 2), Glue); |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3177 | return NULL; |
| 3178 | } |
| 3179 | |
| 3180 | case Intrinsic::arm_strexd: { |
| 3181 | DebugLoc dl = N->getDebugLoc(); |
| 3182 | SDValue Chain = N->getOperand(0); |
| 3183 | SDValue Val0 = N->getOperand(2); |
| 3184 | SDValue Val1 = N->getOperand(3); |
| 3185 | SDValue MemAddr = N->getOperand(4); |
| 3186 | |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3187 | // Store exclusive double return a i32 value which is the return status |
| 3188 | // of the issued store. |
| 3189 | std::vector<EVT> ResTys; |
| 3190 | ResTys.push_back(MVT::i32); |
| 3191 | ResTys.push_back(MVT::Other); |
| 3192 | |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3193 | bool isThumb = Subtarget->isThumb() && Subtarget->hasThumb2(); |
| 3194 | // Place arguments in the right order. |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3195 | SmallVector<SDValue, 7> Ops; |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3196 | if (isThumb) { |
| 3197 | Ops.push_back(Val0); |
| 3198 | Ops.push_back(Val1); |
| 3199 | } else |
| 3200 | // arm_strexd uses GPRPair. |
| 3201 | Ops.push_back(SDValue(createGPRPairNode(MVT::Untyped, Val0, Val1), 0)); |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3202 | Ops.push_back(MemAddr); |
| 3203 | Ops.push_back(getAL(CurDAG)); |
| 3204 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); |
| 3205 | Ops.push_back(Chain); |
| 3206 | |
Weiming Zhao | e56764b | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3207 | unsigned NewOpc = isThumb ? ARM::t2STREXD : ARM::STREXD; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3208 | |
| 3209 | SDNode *St = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops.data(), |
| 3210 | Ops.size()); |
| 3211 | // Transfer memoperands. |
| 3212 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 3213 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 3214 | cast<MachineSDNode>(St)->setMemRefs(MemOp, MemOp + 1); |
| 3215 | |
| 3216 | return St; |
| 3217 | } |
| 3218 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 3219 | case Intrinsic::arm_neon_vld1: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3220 | static const uint16_t DOpcodes[] = { ARM::VLD1d8, ARM::VLD1d16, |
| 3221 | ARM::VLD1d32, ARM::VLD1d64 }; |
| 3222 | static const uint16_t QOpcodes[] = { ARM::VLD1q8, ARM::VLD1q16, |
| 3223 | ARM::VLD1q32, ARM::VLD1q64}; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3224 | return SelectVLD(N, false, 1, DOpcodes, QOpcodes, 0); |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 3225 | } |
| 3226 | |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3227 | case Intrinsic::arm_neon_vld2: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3228 | static const uint16_t DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16, |
| 3229 | ARM::VLD2d32, ARM::VLD1q64 }; |
| 3230 | static const uint16_t QOpcodes[] = { ARM::VLD2q8Pseudo, ARM::VLD2q16Pseudo, |
| 3231 | ARM::VLD2q32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3232 | return SelectVLD(N, false, 2, DOpcodes, QOpcodes, 0); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3233 | } |
| 3234 | |
| 3235 | case Intrinsic::arm_neon_vld3: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3236 | static const uint16_t DOpcodes[] = { ARM::VLD3d8Pseudo, |
| 3237 | ARM::VLD3d16Pseudo, |
| 3238 | ARM::VLD3d32Pseudo, |
| 3239 | ARM::VLD1d64TPseudo }; |
| 3240 | static const uint16_t QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD, |
| 3241 | ARM::VLD3q16Pseudo_UPD, |
| 3242 | ARM::VLD3q32Pseudo_UPD }; |
| 3243 | static const uint16_t QOpcodes1[] = { ARM::VLD3q8oddPseudo, |
| 3244 | ARM::VLD3q16oddPseudo, |
| 3245 | ARM::VLD3q32oddPseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3246 | return SelectVLD(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3247 | } |
| 3248 | |
| 3249 | case Intrinsic::arm_neon_vld4: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3250 | static const uint16_t DOpcodes[] = { ARM::VLD4d8Pseudo, |
| 3251 | ARM::VLD4d16Pseudo, |
| 3252 | ARM::VLD4d32Pseudo, |
| 3253 | ARM::VLD1d64QPseudo }; |
| 3254 | static const uint16_t QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD, |
| 3255 | ARM::VLD4q16Pseudo_UPD, |
| 3256 | ARM::VLD4q32Pseudo_UPD }; |
| 3257 | static const uint16_t QOpcodes1[] = { ARM::VLD4q8oddPseudo, |
| 3258 | ARM::VLD4q16oddPseudo, |
| 3259 | ARM::VLD4q32oddPseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3260 | return SelectVLD(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3261 | } |
| 3262 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3263 | case Intrinsic::arm_neon_vld2lane: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3264 | static const uint16_t DOpcodes[] = { ARM::VLD2LNd8Pseudo, |
| 3265 | ARM::VLD2LNd16Pseudo, |
| 3266 | ARM::VLD2LNd32Pseudo }; |
| 3267 | static const uint16_t QOpcodes[] = { ARM::VLD2LNq16Pseudo, |
| 3268 | ARM::VLD2LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3269 | return SelectVLDSTLane(N, true, false, 2, DOpcodes, QOpcodes); |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3270 | } |
| 3271 | |
| 3272 | case Intrinsic::arm_neon_vld3lane: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3273 | static const uint16_t DOpcodes[] = { ARM::VLD3LNd8Pseudo, |
| 3274 | ARM::VLD3LNd16Pseudo, |
| 3275 | ARM::VLD3LNd32Pseudo }; |
| 3276 | static const uint16_t QOpcodes[] = { ARM::VLD3LNq16Pseudo, |
| 3277 | ARM::VLD3LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3278 | return SelectVLDSTLane(N, true, false, 3, DOpcodes, QOpcodes); |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3279 | } |
| 3280 | |
| 3281 | case Intrinsic::arm_neon_vld4lane: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3282 | static const uint16_t DOpcodes[] = { ARM::VLD4LNd8Pseudo, |
| 3283 | ARM::VLD4LNd16Pseudo, |
| 3284 | ARM::VLD4LNd32Pseudo }; |
| 3285 | static const uint16_t QOpcodes[] = { ARM::VLD4LNq16Pseudo, |
| 3286 | ARM::VLD4LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3287 | return SelectVLDSTLane(N, true, false, 4, DOpcodes, QOpcodes); |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3288 | } |
| 3289 | |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 3290 | case Intrinsic::arm_neon_vst1: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3291 | static const uint16_t DOpcodes[] = { ARM::VST1d8, ARM::VST1d16, |
| 3292 | ARM::VST1d32, ARM::VST1d64 }; |
| 3293 | static const uint16_t QOpcodes[] = { ARM::VST1q8, ARM::VST1q16, |
| 3294 | ARM::VST1q32, ARM::VST1q64 }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3295 | return SelectVST(N, false, 1, DOpcodes, QOpcodes, 0); |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 3296 | } |
| 3297 | |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3298 | case Intrinsic::arm_neon_vst2: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3299 | static const uint16_t DOpcodes[] = { ARM::VST2d8, ARM::VST2d16, |
| 3300 | ARM::VST2d32, ARM::VST1q64 }; |
| 3301 | static uint16_t QOpcodes[] = { ARM::VST2q8Pseudo, ARM::VST2q16Pseudo, |
| 3302 | ARM::VST2q32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3303 | return SelectVST(N, false, 2, DOpcodes, QOpcodes, 0); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3304 | } |
| 3305 | |
| 3306 | case Intrinsic::arm_neon_vst3: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3307 | static const uint16_t DOpcodes[] = { ARM::VST3d8Pseudo, |
| 3308 | ARM::VST3d16Pseudo, |
| 3309 | ARM::VST3d32Pseudo, |
| 3310 | ARM::VST1d64TPseudo }; |
| 3311 | static const uint16_t QOpcodes0[] = { ARM::VST3q8Pseudo_UPD, |
| 3312 | ARM::VST3q16Pseudo_UPD, |
| 3313 | ARM::VST3q32Pseudo_UPD }; |
| 3314 | static const uint16_t QOpcodes1[] = { ARM::VST3q8oddPseudo, |
| 3315 | ARM::VST3q16oddPseudo, |
| 3316 | ARM::VST3q32oddPseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3317 | return SelectVST(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3318 | } |
| 3319 | |
| 3320 | case Intrinsic::arm_neon_vst4: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3321 | static const uint16_t DOpcodes[] = { ARM::VST4d8Pseudo, |
| 3322 | ARM::VST4d16Pseudo, |
| 3323 | ARM::VST4d32Pseudo, |
| 3324 | ARM::VST1d64QPseudo }; |
| 3325 | static const uint16_t QOpcodes0[] = { ARM::VST4q8Pseudo_UPD, |
| 3326 | ARM::VST4q16Pseudo_UPD, |
| 3327 | ARM::VST4q32Pseudo_UPD }; |
| 3328 | static const uint16_t QOpcodes1[] = { ARM::VST4q8oddPseudo, |
| 3329 | ARM::VST4q16oddPseudo, |
| 3330 | ARM::VST4q32oddPseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3331 | return SelectVST(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3332 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3333 | |
| 3334 | case Intrinsic::arm_neon_vst2lane: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3335 | static const uint16_t DOpcodes[] = { ARM::VST2LNd8Pseudo, |
| 3336 | ARM::VST2LNd16Pseudo, |
| 3337 | ARM::VST2LNd32Pseudo }; |
| 3338 | static const uint16_t QOpcodes[] = { ARM::VST2LNq16Pseudo, |
| 3339 | ARM::VST2LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3340 | return SelectVLDSTLane(N, false, false, 2, DOpcodes, QOpcodes); |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3341 | } |
| 3342 | |
| 3343 | case Intrinsic::arm_neon_vst3lane: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3344 | static const uint16_t DOpcodes[] = { ARM::VST3LNd8Pseudo, |
| 3345 | ARM::VST3LNd16Pseudo, |
| 3346 | ARM::VST3LNd32Pseudo }; |
| 3347 | static const uint16_t QOpcodes[] = { ARM::VST3LNq16Pseudo, |
| 3348 | ARM::VST3LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3349 | return SelectVLDSTLane(N, false, false, 3, DOpcodes, QOpcodes); |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3350 | } |
| 3351 | |
| 3352 | case Intrinsic::arm_neon_vst4lane: { |
Craig Topper | 51f50c1 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3353 | static const uint16_t DOpcodes[] = { ARM::VST4LNd8Pseudo, |
| 3354 | ARM::VST4LNd16Pseudo, |
| 3355 | ARM::VST4LNd32Pseudo }; |
| 3356 | static const uint16_t QOpcodes[] = { ARM::VST4LNq16Pseudo, |
| 3357 | ARM::VST4LNq32Pseudo }; |
Bob Wilson | 1c3ef90 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3358 | return SelectVLDSTLane(N, false, false, 4, DOpcodes, QOpcodes); |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3359 | } |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3360 | } |
Bob Wilson | 429009b | 2010-05-06 16:05:26 +0000 | [diff] [blame] | 3361 | break; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3362 | } |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 3363 | |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3364 | case ISD::INTRINSIC_WO_CHAIN: { |
| 3365 | unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue(); |
| 3366 | switch (IntNo) { |
| 3367 | default: |
| 3368 | break; |
| 3369 | |
| 3370 | case Intrinsic::arm_neon_vtbl2: |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3371 | return SelectVTBL(N, false, 2, ARM::VTBL2); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3372 | case Intrinsic::arm_neon_vtbl3: |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3373 | return SelectVTBL(N, false, 3, ARM::VTBL3Pseudo); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3374 | case Intrinsic::arm_neon_vtbl4: |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3375 | return SelectVTBL(N, false, 4, ARM::VTBL4Pseudo); |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3376 | |
| 3377 | case Intrinsic::arm_neon_vtbx2: |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3378 | return SelectVTBL(N, true, 2, ARM::VTBX2); |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3379 | case Intrinsic::arm_neon_vtbx3: |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3380 | return SelectVTBL(N, true, 3, ARM::VTBX3Pseudo); |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3381 | case Intrinsic::arm_neon_vtbx4: |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3382 | return SelectVTBL(N, true, 4, ARM::VTBX4Pseudo); |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3383 | } |
| 3384 | break; |
| 3385 | } |
| 3386 | |
Bill Wendling | 69a05a7 | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3387 | case ARMISD::VTBL1: { |
| 3388 | DebugLoc dl = N->getDebugLoc(); |
| 3389 | EVT VT = N->getValueType(0); |
| 3390 | SmallVector<SDValue, 6> Ops; |
| 3391 | |
| 3392 | Ops.push_back(N->getOperand(0)); |
| 3393 | Ops.push_back(N->getOperand(1)); |
| 3394 | Ops.push_back(getAL(CurDAG)); // Predicate |
| 3395 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register |
| 3396 | return CurDAG->getMachineNode(ARM::VTBL1, dl, VT, Ops.data(), Ops.size()); |
| 3397 | } |
| 3398 | case ARMISD::VTBL2: { |
| 3399 | DebugLoc dl = N->getDebugLoc(); |
| 3400 | EVT VT = N->getValueType(0); |
| 3401 | |
| 3402 | // Form a REG_SEQUENCE to force register allocation. |
| 3403 | SDValue V0 = N->getOperand(0); |
| 3404 | SDValue V1 = N->getOperand(1); |
Weiming Zhao | 8b149cb | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 3405 | SDValue RegSeq = SDValue(createDRegPairNode(MVT::v16i8, V0, V1), 0); |
Bill Wendling | 69a05a7 | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3406 | |
| 3407 | SmallVector<SDValue, 6> Ops; |
| 3408 | Ops.push_back(RegSeq); |
| 3409 | Ops.push_back(N->getOperand(2)); |
| 3410 | Ops.push_back(getAL(CurDAG)); // Predicate |
| 3411 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register |
Jim Grosbach | 28f08c9 | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3412 | return CurDAG->getMachineNode(ARM::VTBL2, dl, VT, |
Bill Wendling | 69a05a7 | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3413 | Ops.data(), Ops.size()); |
| 3414 | } |
| 3415 | |
Bob Wilson | 429009b | 2010-05-06 16:05:26 +0000 | [diff] [blame] | 3416 | case ISD::CONCAT_VECTORS: |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 3417 | return SelectConcatVector(N); |
Eli Friedman | 2bdffe4 | 2011-08-31 00:31:29 +0000 | [diff] [blame] | 3418 | |
| 3419 | case ARMISD::ATOMOR64_DAG: |
| 3420 | return SelectAtomic64(N, ARM::ATOMOR6432); |
| 3421 | case ARMISD::ATOMXOR64_DAG: |
| 3422 | return SelectAtomic64(N, ARM::ATOMXOR6432); |
| 3423 | case ARMISD::ATOMADD64_DAG: |
| 3424 | return SelectAtomic64(N, ARM::ATOMADD6432); |
| 3425 | case ARMISD::ATOMSUB64_DAG: |
| 3426 | return SelectAtomic64(N, ARM::ATOMSUB6432); |
| 3427 | case ARMISD::ATOMNAND64_DAG: |
| 3428 | return SelectAtomic64(N, ARM::ATOMNAND6432); |
| 3429 | case ARMISD::ATOMAND64_DAG: |
| 3430 | return SelectAtomic64(N, ARM::ATOMAND6432); |
| 3431 | case ARMISD::ATOMSWAP64_DAG: |
| 3432 | return SelectAtomic64(N, ARM::ATOMSWAP6432); |
Eli Friedman | 4d3f329 | 2011-08-31 17:52:22 +0000 | [diff] [blame] | 3433 | case ARMISD::ATOMCMPXCHG64_DAG: |
| 3434 | return SelectAtomic64(N, ARM::ATOMCMPXCHG6432); |
Silviu Baranga | 35b3df6 | 2012-11-29 14:41:25 +0000 | [diff] [blame] | 3435 | |
| 3436 | case ARMISD::ATOMMIN64_DAG: |
| 3437 | return SelectAtomic64(N, ARM::ATOMMIN6432); |
| 3438 | case ARMISD::ATOMUMIN64_DAG: |
| 3439 | return SelectAtomic64(N, ARM::ATOMUMIN6432); |
| 3440 | case ARMISD::ATOMMAX64_DAG: |
| 3441 | return SelectAtomic64(N, ARM::ATOMMAX6432); |
| 3442 | case ARMISD::ATOMUMAX64_DAG: |
| 3443 | return SelectAtomic64(N, ARM::ATOMUMAX6432); |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 3444 | } |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 3445 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 3446 | return SelectCode(N); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3447 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3448 | |
Bob Wilson | 224c244 | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 3449 | bool ARMDAGToDAGISel:: |
| 3450 | SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode, |
| 3451 | std::vector<SDValue> &OutOps) { |
| 3452 | assert(ConstraintCode == 'm' && "unexpected asm memory constraint"); |
Bob Wilson | 765cc0b | 2009-10-13 20:50:28 +0000 | [diff] [blame] | 3453 | // Require the address to be in a register. That is safe for all ARM |
| 3454 | // variants and it is hard to do anything much smarter without knowing |
| 3455 | // how the operand is used. |
| 3456 | OutOps.push_back(Op); |
Bob Wilson | 224c244 | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 3457 | return false; |
| 3458 | } |
| 3459 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3460 | /// createARMISelDag - This pass converts a legalized DAG into a |
| 3461 | /// ARM-specific DAG, ready for instruction scheduling. |
| 3462 | /// |
Bob Wilson | 522ce97 | 2009-09-28 14:30:20 +0000 | [diff] [blame] | 3463 | FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM, |
| 3464 | CodeGenOpt::Level OptLevel) { |
| 3465 | return new ARMDAGToDAGISel(TM, OptLevel); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3466 | } |