blob: 909aa6403e5d57d781b7d52abcfcf4808ad49731 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakadb548262011-07-19 23:30:50 +000036def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000037
Akira Hatanaka40eda462011-09-22 23:31:54 +000038def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
39 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
40def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000042 SDTCisSameAs<0, 4>]>;
43
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000044def SDTMipsLoadLR : SDTypeProfile<1, 2,
45 [SDTCisInt<0>, SDTCisPtrTy<1>,
46 SDTCisSameAs<0, 2>]>;
47
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000049def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000050 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000051 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000053// Tail call
54def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
55 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
56
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000075def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000079 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000081 [SDNPHasChain, SDNPSideEffect,
82 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000106// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000112def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000113
Akira Hatanakabb15e112011-08-17 02:05:42 +0000114def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
115def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
116
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000117def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
118 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
119def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
121def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
122 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
123def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
124 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
125def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
126 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
127def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
128 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
129def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
130 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
131def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
132 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
133
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000134//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000135// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000137def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
138 AssemblerPredicate<"FeatureSEInReg">;
139def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
140 AssemblerPredicate<"FeatureBitCount">;
141def HasSwap : Predicate<"Subtarget.hasSwap()">,
142 AssemblerPredicate<"FeatureSwap">;
143def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
144 AssemblerPredicate<"FeatureCondMov">;
Akira Hatanaka0301bc52012-11-15 21:17:13 +0000145def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">,
146 AssemblerPredicate<"FeatureFPIdx">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000147def HasMips32 : Predicate<"Subtarget.hasMips32()">,
148 AssemblerPredicate<"FeatureMips32">;
149def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
150 AssemblerPredicate<"FeatureMips32r2">;
151def HasMips64 : Predicate<"Subtarget.hasMips64()">,
152 AssemblerPredicate<"FeatureMips64">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000153def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
154 AssemblerPredicate<"!FeatureMips64">;
155def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
156 AssemblerPredicate<"FeatureMips64r2">;
157def IsN64 : Predicate<"Subtarget.isABI_N64()">,
158 AssemblerPredicate<"FeatureN64">;
159def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
160 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000161def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
162 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000163def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
164 AssemblerPredicate<"FeatureMips32">;
165def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
166 AssemblerPredicate<"FeatureMips32">;
167def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
168 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000169def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">,
170 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000171
Akira Hatanaka14180452012-06-14 21:03:23 +0000172class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000173 let Predicates = [HasStdEnc];
Akira Hatanaka14180452012-06-14 21:03:23 +0000174}
175
Akira Hatanaka02320642012-12-13 00:32:01 +0000176class IsCommutable {
177 bit isCommutable = 1;
178}
179
Akira Hatanaka1f027132012-10-19 21:11:03 +0000180class IsBranch {
181 bit isBranch = 1;
182}
183
184class IsReturn {
185 bit isReturn = 1;
186}
187
188class IsCall {
189 bit isCall = 1;
190}
191
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000192class IsTailCall {
193 bit isCall = 1;
194 bit isTerminator = 1;
195 bit isReturn = 1;
196 bit isBarrier = 1;
197 bit hasExtraSrcRegAllocReq = 1;
198 bit isCodeGenOnly = 1;
199}
200
Akira Hatanaka497204a2012-10-31 18:37:55 +0000201class IsAsCheapAsAMove {
202 bit isAsCheapAsAMove = 1;
203}
204
Akira Hatanaka3c770332012-11-03 00:53:12 +0000205class NeverHasSideEffects {
206 bit neverHasSideEffects = 1;
207}
208
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000209//===----------------------------------------------------------------------===//
210// Instruction format superclass
211//===----------------------------------------------------------------------===//
212
213include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000214
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000215//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000216// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000217//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000218
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000220def jmptarget : Operand<OtherVT> {
221 let EncoderMethod = "getJumpTargetOpValue";
222}
223def brtarget : Operand<OtherVT> {
224 let EncoderMethod = "getBranchTargetOpValue";
225 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000226 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000227}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000228def calltarget : Operand<iPTR> {
229 let EncoderMethod = "getJumpTargetOpValue";
230}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000231def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000232def simm16 : Operand<i32> {
233 let DecoderMethod= "DecodeSimm16";
234}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000235def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000236def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000237
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000238// Unsigned Operand
239def uimm16 : Operand<i32> {
240 let PrintMethod = "printUnsignedImm";
241}
242
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000243def MipsMemAsmOperand : AsmOperandClass {
244 let Name = "Mem";
245 let ParserMethod = "parseMemOperand";
246}
247
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248// Address operand
249def mem : Operand<i32> {
250 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000251 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000252 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000253 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000254}
255
Akira Hatanakad55bb382011-10-11 00:11:12 +0000256def mem64 : Operand<i64> {
257 let PrintMethod = "printMemOperand";
258 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000259 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000260 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000261}
262
Akira Hatanaka03236be2011-07-07 20:54:20 +0000263def mem_ea : Operand<i32> {
264 let PrintMethod = "printMemOperandEA";
265 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000266 let EncoderMethod = "getMemEncoding";
267}
268
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000269def mem_ea_64 : Operand<i64> {
270 let PrintMethod = "printMemOperandEA";
271 let MIOperandInfo = (ops CPU64Regs, simm16_64);
272 let EncoderMethod = "getMemEncoding";
273}
274
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000275// size operand of ext instruction
276def size_ext : Operand<i32> {
277 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000278 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000279}
280
281// size operand of ins instruction
282def size_ins : Operand<i32> {
283 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000284 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000285}
286
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287// Transformation Function - get the lower 16 bits.
288def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000289 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000290}]>;
291
292// Transformation Function - get the higher 16 bits.
293def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000294 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295}]>;
296
297// Node immediate fits as 16-bit sign extended on target immediate.
298// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000299def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300
Reed Kotler0fd831322012-12-20 06:57:00 +0000301// Node immediate fits as 15-bit sign extended on target immediate.
302// e.g. addi, andi
303def immSExt15 : PatLeaf<(imm), [{ return isInt<15>(N->getSExtValue()); }]>;
304
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000305// Node immediate fits as 16-bit zero extended on target immediate.
306// The LO16 param means that only the lower 16 bits of the node
307// immediate are caught.
308// e.g. addiu, sltiu
309def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000311 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000312 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000313 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000314}], LO16>;
315
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000316// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000317def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000318 int64_t Val = N->getSExtValue();
319 return isInt<32>(Val) && !(Val & 0xffff);
320}]>;
321
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000322// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000323def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000324
Eric Christopher3c999a22007-10-26 04:00:13 +0000325// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000326// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000327def addr :
328 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000329
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000330//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000331// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000332//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000333
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000334// Arithmetic and logical instructions with 3 register operands.
Akira Hatanaka24277732012-12-20 03:52:08 +0000335class ArithLogicR<string opstr, RegisterClass RC, bit isComm = 0,
336 InstrItinClass Itin = NoItinerary,
337 SDPatternOperator OpNode = null_frag>:
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000338 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
339 !strconcat(opstr, "\t$rd, $rs, $rt"),
340 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], Itin, FrmR> {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000341 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000342 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000343}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000344
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000345// Arithmetic and logical instructions with 2 register operands.
Akira Hatanaka24277732012-12-20 03:52:08 +0000346class ArithLogicI<string opstr, Operand Od, RegisterClass RC,
347 SDPatternOperator imm_type = null_frag,
348 SDPatternOperator OpNode = null_frag> :
Akira Hatanakaab48c502012-12-20 03:40:03 +0000349 InstSE<(outs RC:$rt), (ins RC:$rs, Od:$imm16),
350 !strconcat(opstr, "\t$rt, $rs, $imm16"),
351 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu, FrmI> {
Akira Hatanakaa6953492012-04-18 18:52:10 +0000352 let isReMaterializable = 1;
353}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000354
355// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000356let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000357class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000358 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000359 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000360 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000361 let rd = 0;
362 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000363 let isCommutable = isComm;
364}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000365
366// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000367class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
368 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000369 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000370 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000371 let shamt = 0;
372 let isCommutable = 1;
373}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000374
375// Shifts
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000376class shift_rotate_imm<string opstr, PatFrag PF, Operand ImmOpnd,
377 RegisterClass RC, SDPatternOperator OpNode> :
378 InstSE<(outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
379 !strconcat(opstr, "\t$rd, $rt, $shamt"),
380 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000381
Akira Hatanaka36393462011-10-17 18:06:56 +0000382// 32-bit shift instructions.
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000383class shift_rotate_imm32<string opstr, SDPatternOperator OpNode = null_frag> :
384 shift_rotate_imm<opstr, immZExt5, shamt, CPURegs, OpNode>;
Akira Hatanaka36393462011-10-17 18:06:56 +0000385
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000386class shift_rotate_reg<string opstr, SDNode OpNode, RegisterClass RC>:
387 InstSE<(outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
388 !strconcat(opstr, "\t$rd, $rt, $rs"),
389 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000390
391// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000392class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
393 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Akira Hatanaka3c9c1ab2012-11-03 00:26:02 +0000394 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu>, IsAsCheapAsAMove {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000395 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000396 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000397 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000398}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000399
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000400class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
401 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
402 bits<21> addr;
403 let Inst{25-21} = addr{20-16};
404 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000405 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000406}
407
Eric Christopher3c999a22007-10-26 04:00:13 +0000408// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000409let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000410class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
411 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000412 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000413 !strconcat(instr_asm, "\t$rt, $addr"),
414 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000415 let isPseudo = Pseudo;
416}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000417
Akira Hatanakad55bb382011-10-11 00:11:12 +0000418class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
419 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000420 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000421 !strconcat(instr_asm, "\t$rt, $addr"),
422 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000423 let isPseudo = Pseudo;
424}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000425
Akira Hatanakad55bb382011-10-11 00:11:12 +0000426// 32-bit load.
427multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
428 bit Pseudo = 0> {
429 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000430 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000431 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000432 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000433 let DecoderNamespace = "Mips64";
434 let isCodeGenOnly = 1;
435 }
Jia Liubb481f82012-02-28 07:46:26 +0000436}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000437
438// 64-bit load.
439multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
440 bit Pseudo = 0> {
441 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000442 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000443 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000444 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000445 let DecoderNamespace = "Mips64";
446 let isCodeGenOnly = 1;
447 }
Jia Liubb481f82012-02-28 07:46:26 +0000448}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000449
450// 32-bit store.
451multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
452 bit Pseudo = 0> {
453 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000454 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000455 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000456 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000457 let DecoderNamespace = "Mips64";
458 let isCodeGenOnly = 1;
459 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000460}
461
462// 64-bit store.
463multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
464 bit Pseudo = 0> {
465 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000466 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000467 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000468 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000469 let DecoderNamespace = "Mips64";
470 let isCodeGenOnly = 1;
471 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000472}
473
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000474// Load/Store Left/Right
475let canFoldAsLoad = 1 in
476class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
477 RegisterClass RC, Operand MemOpnd> :
478 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
479 !strconcat(instr_asm, "\t$rt, $addr"),
480 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
481 string Constraints = "$src = $rt";
482}
483
484class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
485 RegisterClass RC, Operand MemOpnd>:
486 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
487 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
488 IIStore>;
489
490// 32-bit load left/right.
491multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
492 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000493 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000494 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000495 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000496 let DecoderNamespace = "Mips64";
497 let isCodeGenOnly = 1;
498 }
499}
500
501// 64-bit load left/right.
502multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
503 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000504 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000505 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000506 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000507 let DecoderNamespace = "Mips64";
508 let isCodeGenOnly = 1;
509 }
510}
511
512// 32-bit store left/right.
513multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
514 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000515 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000516 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000517 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000518 let DecoderNamespace = "Mips64";
519 let isCodeGenOnly = 1;
520 }
521}
522
523// 64-bit store left/right.
524multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
525 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000526 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000527 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000528 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000529 let DecoderNamespace = "Mips64";
530 let isCodeGenOnly = 1;
531 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000532}
533
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000534// Conditional Branch
Akira Hatanakac4889012012-12-20 04:10:13 +0000535class CBranch<string opstr, PatFrag cond_op, RegisterClass RC> :
536 InstSE<(outs), (ins RC:$rs, RC:$rt, brtarget:$offset),
537 !strconcat(opstr, "\t$rs, $rt, $offset"),
538 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch,
539 FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000540 let isBranch = 1;
541 let isTerminator = 1;
542 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000543 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000544}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000545
Akira Hatanaka5c540252012-12-20 04:13:23 +0000546class CBranchZero<string opstr, PatFrag cond_op, RegisterClass RC> :
547 InstSE<(outs), (ins RC:$rs, brtarget:$offset),
548 !strconcat(opstr, "\t$rs, $offset"),
549 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch, FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000550 let isBranch = 1;
551 let isTerminator = 1;
552 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000553 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000554}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000555
Eric Christopher3c999a22007-10-26 04:00:13 +0000556// SetCC
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000557class SetCC_R<string opstr, PatFrag cond_op, RegisterClass RC> :
558 InstSE<(outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
559 !strconcat(opstr, "\t$rd, $rs, $rt"),
560 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000561
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000562class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type,
563 RegisterClass RC>:
564 InstSE<(outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
565 !strconcat(opstr, "\t$rt, $rs, $imm16"),
566 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))], IIAlu, FrmI>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000567
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000568// Jump
Akira Hatanakae0509022012-10-19 21:30:15 +0000569class JumpFJ<bits<6> op, DAGOperand opnd, string instr_asm,
570 SDPatternOperator operator, SDPatternOperator targetoperator>:
571 FJ<op, (outs), (ins opnd:$target), !strconcat(instr_asm, "\t$target"),
572 [(operator targetoperator:$target)], IIBranch> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000573 let isTerminator=1;
574 let isBarrier=1;
575 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000576 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000577 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000578}
579
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000580// Unconditional branch
Akira Hatanakac2306152012-12-20 04:22:39 +0000581class UncondBranch<string opstr> :
582 InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"),
583 [(br bb:$offset)], IIBranch, FrmI> {
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000584 let isBranch = 1;
585 let isTerminator = 1;
586 let isBarrier = 1;
587 let hasDelaySlot = 1;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000588 let Predicates = [RelocPIC, HasStdEnc];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000589 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000590}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000591
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000592// Base class for indirect branch and return instruction classes.
593let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000594class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
595 FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000596 let rt = 0;
597 let rd = 0;
598 let shamt = 0;
599}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000600
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000601// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000602class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000603 let isBranch = 1;
604 let isIndirectBranch = 1;
605}
606
607// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000608class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000609 let isReturn = 1;
610 let isCodeGenOnly = 1;
611 let hasCtrlDep = 1;
612 let hasExtraSrcRegAllocReq = 1;
613}
614
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000615// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000616let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000617 class JumpLink<bits<6> op, string instr_asm>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000618 FJ<op, (outs), (ins calltarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000619 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000620 IIBranch> {
621 let DecoderMethod = "DecodeJumpTarget";
622 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000623
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000624 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
625 RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000626 FR<op, func, (outs), (ins RC:$rs),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000627 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000628 let rt = 0;
629 let rd = 31;
630 let shamt = 0;
631 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000632
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000633 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000634 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000635 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
636 let rt = _rt;
637 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000638}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000639
Eric Christopher3c999a22007-10-26 04:00:13 +0000640// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000641class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
642 RegisterClass RC, list<Register> DefRegs>:
643 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000644 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
645 let rd = 0;
646 let shamt = 0;
647 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000648 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000649 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000650}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000651
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000652class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
653 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
654
655class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
656 RegisterClass RC, list<Register> DefRegs>:
657 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
658 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
659 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000660 let rd = 0;
661 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000662 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000663}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000664
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000665class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
666 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
667
Eric Christopher3c999a22007-10-26 04:00:13 +0000668// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000669class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
670 list<Register> UseRegs>:
671 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000672 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
673 let rs = 0;
674 let rt = 0;
675 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000676 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000677 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000678}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000679
Akira Hatanaka89d30662011-10-17 18:24:15 +0000680class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
681 list<Register> DefRegs>:
682 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000683 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
684 let rt = 0;
685 let rd = 0;
686 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000687 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000688 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000689}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000690
Jack Carter61de70d2012-08-06 23:29:06 +0000691class EffectiveAddress<bits<6> opc, string instr_asm, RegisterClass RC, Operand Mem> :
692 FMem<opc, (outs RC:$rt), (ins Mem:$addr),
693 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu> {
694 let isCodeGenOnly = 1;
695}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000696
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000697// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000698class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
699 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
700 !strconcat(instr_asm, "\t$rd, $rs"),
701 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000702 Requires<[HasBitCount, HasStdEnc]> {
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000703 let shamt = 0;
704 let rt = rd;
705}
706
707class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
708 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
709 !strconcat(instr_asm, "\t$rd, $rs"),
710 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000711 Requires<[HasBitCount, HasStdEnc]> {
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000712 let shamt = 0;
713 let rt = rd;
714}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000715
716// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000717class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
718 RegisterClass RC>:
719 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000720 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000721 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000722 let rs = 0;
723 let shamt = sa;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000724 let Predicates = [HasSEInReg, HasStdEnc];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000725}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000726
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000727// Subword Swap
728class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
729 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
730 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000731 let rs = 0;
732 let shamt = sa;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000733 let Predicates = [HasSwap, HasStdEnc];
Akira Hatanaka02365942012-04-03 02:51:09 +0000734 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000735}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000736
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000737// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000738class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
739 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
740 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000741 let rs = 0;
742 let shamt = 0;
743}
744
Akira Hatanaka667645f2011-08-17 22:59:46 +0000745// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000746class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000747 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000748 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
749 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000750 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000751 bits<5> sz;
752 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000753 let shamt = pos;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000754 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000755}
756
757class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
758 FR<0x1f, _funct, (outs RC:$rt),
759 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
760 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
761 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
762 NoItinerary> {
763 bits<5> pos;
764 bits<5> sz;
765 let rd = sz;
766 let shamt = pos;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000767 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000768 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000769}
770
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000771// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000772class Atomic2Ops<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000773 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000774 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000775
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000776multiclass Atomic2Ops32<PatFrag Op> {
777 def #NAME# : Atomic2Ops<Op, CPURegs, CPURegs>, Requires<[NotN64, HasStdEnc]>;
778 def _P8 : Atomic2Ops<Op, CPURegs, CPU64Regs>,
779 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000780 let DecoderNamespace = "Mips64";
781 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000782}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000783
784// Atomic Compare & Swap.
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000785class AtomicCmpSwap<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000786 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000787 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000788
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000789multiclass AtomicCmpSwap32<PatFrag Op> {
790 def #NAME# : AtomicCmpSwap<Op, CPURegs, CPURegs>,
791 Requires<[NotN64, HasStdEnc]>;
792 def _P8 : AtomicCmpSwap<Op, CPURegs, CPU64Regs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000793 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000794 let DecoderNamespace = "Mips64";
795 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000796}
797
798class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
799 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
800 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
801 let mayLoad = 1;
802}
803
804class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
805 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
806 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
807 let mayStore = 1;
808 let Constraints = "$rt = $dst";
809}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000810
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000811//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000812// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000813//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000814
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000815// Return RA.
816let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000817def RetRA : PseudoSE<(outs), (ins), [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000818
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000819let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
820def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000821 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000822def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000823 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000824}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000825
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000826let usesCustomInserter = 1 in {
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000827 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8>;
828 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16>;
829 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32>;
830 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8>;
831 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16>;
832 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32>;
833 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8>;
834 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16>;
835 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32>;
836 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8>;
837 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16>;
838 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32>;
839 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8>;
840 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16>;
841 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32>;
842 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8>;
843 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16>;
844 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000845
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000846 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8>;
847 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16>;
848 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000849
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000850 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8>;
851 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16>;
852 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853}
854
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000855//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000856// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000857//===----------------------------------------------------------------------===//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000858//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000859// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000860//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000861
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000862/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka24277732012-12-20 03:52:08 +0000863def ADDiu : ArithLogicI<"addiu", simm16, CPURegs, immSExt16, add>,
Akira Hatanakaab48c502012-12-20 03:40:03 +0000864 ADDI_FM<0x9>, IsAsCheapAsAMove;
Akira Hatanaka24277732012-12-20 03:52:08 +0000865def ADDi : ArithLogicI<"addi", simm16, CPURegs>, ADDI_FM<0x8>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000866def SLTi : SetCC_I<"slti", setlt, simm16, immSExt16, CPURegs>, SLTI_FM<0xa>;
867def SLTiu : SetCC_I<"sltiu", setult, simm16, immSExt16, CPURegs>, SLTI_FM<0xb>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000868def ANDi : ArithLogicI<"andi", uimm16, CPURegs, immZExt16, and>, ADDI_FM<0xc>;
869def ORi : ArithLogicI<"ori", uimm16, CPURegs, immZExt16, or>, ADDI_FM<0xd>;
870def XORi : ArithLogicI<"xori", uimm16, CPURegs, immZExt16, xor>, ADDI_FM<0xe>;
Akira Hatanakaab48c502012-12-20 03:40:03 +0000871def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000872
873/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka24277732012-12-20 03:52:08 +0000874def ADDu : ArithLogicR<"addu", CPURegs, 1, IIAlu, add>, ADD_FM<0, 0x21>;
875def SUBu : ArithLogicR<"subu", CPURegs, 0, IIAlu, sub>, ADD_FM<0, 0x23>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000876def MUL : ArithLogicR<"mul", CPURegs, 1, IIImul, mul>, ADD_FM<0x1c, 2>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000877def ADD : ArithLogicR<"add", CPURegs>, ADD_FM<0, 0x20>;
878def SUB : ArithLogicR<"sub", CPURegs>, ADD_FM<0, 0x22>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000879def SLT : SetCC_R<"slt", setlt, CPURegs>, ADD_FM<0, 0x2a>;
880def SLTu : SetCC_R<"sltu", setult, CPURegs>, ADD_FM<0, 0x2b>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000881def AND : ArithLogicR<"and", CPURegs, 1, IIAlu, and>, ADD_FM<0, 0x24>;
882def OR : ArithLogicR<"or", CPURegs, 1, IIAlu, or>, ADD_FM<0, 0x25>;
883def XOR : ArithLogicR<"xor", CPURegs, 1, IIAlu, xor>, ADD_FM<0, 0x26>;
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000884def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000885
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000886/// Shift Instructions
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000887def SLL : shift_rotate_imm32<"sll", shl>, SRA_FM<0, 0>;
888def SRL : shift_rotate_imm32<"srl", srl>, SRA_FM<2, 0>;
889def SRA : shift_rotate_imm32<"sra", sra>, SRA_FM<3, 0>;
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000890def SLLV : shift_rotate_reg<"sllv", shl, CPURegs>, SRLV_FM<4, 0>;
891def SRLV : shift_rotate_reg<"srlv", srl, CPURegs>, SRLV_FM<6, 0>;
892def SRAV : shift_rotate_reg<"srav", sra, CPURegs>, SRLV_FM<7, 0>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000893
894// Rotate Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000895let Predicates = [HasMips32r2, HasStdEnc] in {
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000896 def ROTR : shift_rotate_imm32<"rotr", rotr>, SRA_FM<2, 1>;
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000897 def ROTRV : shift_rotate_reg<"rotrv", rotr, CPURegs>, SRLV_FM<6, 1>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000898}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000899
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000900/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000901/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000902defm LB : LoadM32<0x20, "lb", sextloadi8>;
903defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000904defm LH : LoadM32<0x21, "lh", sextloadi16>;
905defm LHu : LoadM32<0x25, "lhu", zextloadi16>;
906defm LW : LoadM32<0x23, "lw", load>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000907defm SB : StoreM32<0x28, "sb", truncstorei8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000908defm SH : StoreM32<0x29, "sh", truncstorei16>;
909defm SW : StoreM32<0x2b, "sw", store>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000910
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000911/// load/store left/right
912defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
913defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
914defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
915defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000916
Akira Hatanakadb548262011-07-19 23:30:50 +0000917let hasSideEffects = 1 in
Akira Hatanakac4388d42012-07-31 18:55:01 +0000918def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype",
919 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000920{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000921 bits<5> stype;
922 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000923 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000924 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000925 let Inst{5-0} = 15;
926}
927
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000929def LL : LLBase<0x30, "ll", CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000930 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000931def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000932 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000933 let DecoderNamespace = "Mips64";
934}
935
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000936def SC : SCBase<0x38, "sc", CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000937 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000938def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000939 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000940 let DecoderNamespace = "Mips64";
941}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000942
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000943/// Jump and Branch Instructions
Akira Hatanakae0509022012-10-19 21:30:15 +0000944def J : JumpFJ<0x02, jmptarget, "j", br, bb>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000945 Requires<[RelocStatic, HasStdEnc]>, IsBranch;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000946def JR : IndirectBranch<CPURegs>;
Akira Hatanakac2306152012-12-20 04:22:39 +0000947def B : UncondBranch<"b">, B_FM;
Akira Hatanakac4889012012-12-20 04:10:13 +0000948def BEQ : CBranch<"beq", seteq, CPURegs>, BEQ_FM<4>;
949def BNE : CBranch<"bne", setne, CPURegs>, BEQ_FM<5>;
Akira Hatanaka5c540252012-12-20 04:13:23 +0000950def BGEZ : CBranchZero<"bgez", setge, CPURegs>, BGEZ_FM<1, 1>;
951def BGTZ : CBranchZero<"bgtz", setgt, CPURegs>, BGEZ_FM<7, 0>;
952def BLEZ : CBranchZero<"blez", setle, CPURegs>, BGEZ_FM<6, 0>;
953def BLTZ : CBranchZero<"bltz", setlt, CPURegs>, BGEZ_FM<1, 0>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000954
Akira Hatanaka60287962012-07-21 03:30:44 +0000955let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1,
956 hasDelaySlot = 1, Defs = [RA] in
957def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>;
958
Akira Hatanakab2930b92012-03-01 22:27:29 +0000959def JAL : JumpLink<0x03, "jal">;
960def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
961def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
962def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Akira Hatanakae0509022012-10-19 21:30:15 +0000963def TAILCALL : JumpFJ<0x02, calltarget, "j", MipsTailCall, imm>, IsTailCall;
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000964def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000965
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000966def RET : RetBase<CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000967
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000968/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000969def MULT : Mult32<0x18, "mult", IIImul>;
970def MULTu : Mult32<0x19, "multu", IIImul>;
971def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
972def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000973
Akira Hatanaka89d30662011-10-17 18:24:15 +0000974def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
975def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
976def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
977def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000978
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000979/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000980def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
981def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000982
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000983/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000984def CLZ : CountLeading0<0x20, "clz", CPURegs>;
985def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000986
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000987/// Word Swap Bytes Within Halfwords
988def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000989
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000990/// No operation
991let addr=0 in
992 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
993
Eric Christopher3c999a22007-10-26 04:00:13 +0000994// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000995// instructions. The same not happens for stack address copies, so an
996// add op with mem ComplexPattern is used and the stack address copy
997// can be matched. It's similar to Sparc LEA_ADDRi
Jack Carter61de70d2012-08-06 23:29:06 +0000998def LEA_ADDiu : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000999
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001000// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +00001001def MADD : MArithR<0, "madd", MipsMAdd, 1>;
1002def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001003def MSUB : MArithR<4, "msub", MipsMSub>;
1004def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001005
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001006def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001007
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001008def EXT : ExtBase<0, "ext", CPURegs>;
1009def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001010
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001011/// Move Control Registers From/To CPU Registers
1012def MFC0_3OP : MFC3OP<0x10, 0, (outs CPURegs:$rt),
1013 (ins CPURegs:$rd, uimm16:$sel),"mfc0\t$rt, $rd, $sel">;
1014def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
1015
1016def MTC0_3OP : MFC3OP<0x10, 4, (outs CPURegs:$rd, uimm16:$sel),
1017 (ins CPURegs:$rt),"mtc0\t$rt, $rd, $sel">;
1018def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
1019
1020def MFC2_3OP : MFC3OP<0x12, 0, (outs CPURegs:$rt),
1021 (ins CPURegs:$rd, uimm16:$sel),"mfc2\t$rt, $rd, $sel">;
1022def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
1023
1024def MTC2_3OP : MFC3OP<0x12, 4, (outs CPURegs:$rd, uimm16:$sel),
1025 (ins CPURegs:$rt),"mtc2\t$rt, $rd, $sel">;
1026def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
1027
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001028//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +00001029// Instruction aliases
1030//===----------------------------------------------------------------------===//
1031def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>;
1032def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>;
1033def : InstAlias<"addu $rs,$rt,$imm",
1034 (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1035def : InstAlias<"add $rs,$rt,$imm",
1036 (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1037def : InstAlias<"and $rs,$rt,$imm",
1038 (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1039def : InstAlias<"j $rs", (JR CPURegs:$rs)>;
1040def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>;
1041def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>;
1042def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>;
1043def : InstAlias<"slt $rs,$rt,$imm",
1044 (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1045def : InstAlias<"xor $rs,$rt,$imm",
1046 (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1047
1048//===----------------------------------------------------------------------===//
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001049// Assembler Pseudo Instructions
1050//===----------------------------------------------------------------------===//
1051
1052class LoadImm32< string instr_asm, Operand Od, RegisterClass RC> :
1053 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
1054 !strconcat(instr_asm, "\t$rt, $imm32")> ;
1055def LoadImm32Reg : LoadImm32<"li", shamt,CPURegs>;
1056
1057class LoadAddress<string instr_asm, Operand MemOpnd, RegisterClass RC> :
1058 MipsAsmPseudoInst<(outs RC:$rt), (ins MemOpnd:$addr),
1059 !strconcat(instr_asm, "\t$rt, $addr")> ;
1060def LoadAddr32Reg : LoadAddress<"la", mem, CPURegs>;
1061
1062class LoadAddressImm<string instr_asm, Operand Od, RegisterClass RC> :
1063 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
1064 !strconcat(instr_asm, "\t$rt, $imm32")> ;
1065def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegs>;
1066
1067
1068
1069//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001070// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001071//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001072
1073// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001074def : MipsPat<(i32 immSExt16:$in),
1075 (ADDiu ZERO, imm:$in)>;
1076def : MipsPat<(i32 immZExt16:$in),
1077 (ORi ZERO, imm:$in)>;
1078def : MipsPat<(i32 immLow16Zero:$in),
1079 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001080
1081// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001082def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001083 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1084
Akira Hatanaka14180452012-06-14 21:03:23 +00001085// Carry MipsPatterns
1086def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1087 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1088def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1089 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1090def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1091 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001092
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001093// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001094def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1095 (JAL tglobaladdr:$dst)>;
1096def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1097 (JAL texternalsym:$dst)>;
1098//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1099// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001100
Akira Hatanakae0509022012-10-19 21:30:15 +00001101// Tail call
1102def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1103 (TAILCALL tglobaladdr:$dst)>;
1104def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1105 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001106// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001107def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1108def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1109def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1110def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1111def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001112def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001113
Akira Hatanaka14180452012-06-14 21:03:23 +00001114def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1115def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1116def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1117def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1118def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001119def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001120
Akira Hatanaka14180452012-06-14 21:03:23 +00001121def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1122 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1123def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1124 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1125def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1126 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1127def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1128 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1129def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1130 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001131
1132// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001133def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1134 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1135def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1136 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001137
Akira Hatanaka342837d2011-05-28 01:07:07 +00001138// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001139class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001140 MipsPat<(MipsWrapper RC:$gp, node:$in),
1141 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001142
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001143def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1144def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1145def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1146def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1147def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1148def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001149
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001150// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001151def : MipsPat<(not CPURegs:$in),
1152 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001153
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001154// extended loads
Akira Hatanaka249330e2012-12-07 03:06:09 +00001155let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001156 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1157 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001158 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001159}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001160let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001161 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1162 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001163 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001164}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001165
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001166// peepholes
Akira Hatanaka249330e2012-12-07 03:06:09 +00001167let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001168 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001169}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001170let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001171 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001172}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001173
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001174// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001175multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1176 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1177 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001178def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1179 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1180def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1181 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001182
Akira Hatanaka14180452012-06-14 21:03:23 +00001183def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1184 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1185def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1186 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1187def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1188 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1189def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1190 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001191
Akira Hatanaka14180452012-06-14 21:03:23 +00001192def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1193 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1194def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1195 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001196
Akira Hatanaka14180452012-06-14 21:03:23 +00001197def : MipsPat<(brcond RC:$cond, bb:$dst),
1198 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001199}
1200
1201defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001202
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001203// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001204multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1205 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001206 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1207 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1208 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1209 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001210}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001211
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001212multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001213 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1214 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1215 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1216 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001217}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001218
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001219multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001220 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1221 (SLTOp RC:$rhs, RC:$lhs)>;
1222 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1223 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001224}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001225
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001226multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001227 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1228 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1229 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1230 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001231}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001232
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001233multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1234 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001235 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1236 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1237 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1238 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001239}
1240
1241defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1242defm : SetlePats<CPURegs, SLT, SLTu>;
1243defm : SetgtPats<CPURegs, SLT, SLTu>;
1244defm : SetgePats<CPURegs, SLT, SLTu>;
1245defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001246
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001247// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001248def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001249
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001250//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001251// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001252//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001253
1254include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001255include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001256include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001257
Akira Hatanakae10d9722012-05-08 19:08:58 +00001258//
1259// Mips16
1260
1261include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001262include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001263
1264// DSP
1265include "MipsDSPInstrFormats.td"
1266include "MipsDSPInstrInfo.td"
1267