blob: 58e923d6df5c82e0c47d8108fb5fbce0f9ccbbef [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000039def X86pextrb : SDNode<"X86ISD::PEXTRB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pextrw : SDNode<"X86ISD::PEXTRW",
42 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
43def X86pinsrb : SDNode<"X86ISD::PINSRB",
44 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
45 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
46def X86pinsrw : SDNode<"X86ISD::PINSRW",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86insrtps : SDNode<"X86ISD::INSERTPS",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000052def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
53 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
54def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
55 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000056def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
57def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000058def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
59def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
60def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
61def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
62def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
63def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
65def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
66def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
67def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070// SSE Complex Patterns
71//===----------------------------------------------------------------------===//
72
73// These are 'extloads' from a scalar to the low element of a vector, zeroing
74// the top elements. These are used for the SSE 'ss' and 'sd' instruction
75// forms.
76def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000077 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000079 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ssmem : Operand<v4f32> {
82 let PrintMethod = "printf32mem";
83 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
84}
85def sdmem : Operand<v2f64> {
86 let PrintMethod = "printf64mem";
87 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
88}
89
90//===----------------------------------------------------------------------===//
91// SSE pattern fragments
92//===----------------------------------------------------------------------===//
93
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
95def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
96def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
97def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
98
Dan Gohman11821702007-07-27 17:16:43 +000099// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000100def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000101 (store node:$val, node:$ptr), [{
102 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000103}]>;
104
Dan Gohman11821702007-07-27 17:16:43 +0000105// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000106def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
107 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000108}]>;
109
Dan Gohman11821702007-07-27 17:16:43 +0000110def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
111def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000112def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
113def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
114def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
115def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
116
117// Like 'load', but uses special alignment checks suitable for use in
118// memory operands in most SSE instructions, which are required to
119// be naturally aligned on some targets but not on others.
120// FIXME: Actually implement support for targets that don't require the
121// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000122def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
123 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000124}]>;
125
Dan Gohman11821702007-07-27 17:16:43 +0000126def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
127def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000128def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
129def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
130def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
131def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000132def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000133
Bill Wendling3b15d722007-08-11 09:52:53 +0000134// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
135// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000136// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000137def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000138 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000139}]>;
140
141def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000142def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
143def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
144def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
145
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
147def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
148def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
149def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
150def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
151def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
152
Evan Cheng56ec77b2008-09-24 23:27:55 +0000153def vzmovl_v2i64 : PatFrag<(ops node:$src),
154 (bitconvert (v2i64 (X86vzmovl
155 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
156def vzmovl_v4i32 : PatFrag<(ops node:$src),
157 (bitconvert (v4i32 (X86vzmovl
158 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
159
160def vzload_v2i64 : PatFrag<(ops node:$src),
161 (bitconvert (v2i64 (X86vzload node:$src)))>;
162
163
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164def fp32imm0 : PatLeaf<(f32 fpimm), [{
165 return N->isExactlyValue(+0.0);
166}]>;
167
168def PSxLDQ_imm : SDNodeXForm<imm, [{
169 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000170 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171}]>;
172
173// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
174// SHUFP* etc. imm.
175def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
176 return getI8Imm(X86::getShuffleSHUFImmediate(N));
177}]>;
178
179// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
180// PSHUFHW imm.
181def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
182 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
183}]>;
184
185// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
186// PSHUFLW imm.
187def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
188 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
189}]>;
190
191def SSE_splat_mask : PatLeaf<(build_vector), [{
192 return X86::isSplatMask(N);
193}], SHUFFLE_get_shuf_imm>;
194
195def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
196 return X86::isSplatLoMask(N);
197}]>;
198
Evan Chenga2497eb2008-09-25 20:50:48 +0000199def MOVDDUP_shuffle_mask : PatLeaf<(build_vector), [{
200 return X86::isMOVDDUPMask(N);
201}]>;
202
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
204 return X86::isMOVHLPSMask(N);
205}]>;
206
207def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
208 return X86::isMOVHLPS_v_undef_Mask(N);
209}]>;
210
211def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
212 return X86::isMOVHPMask(N);
213}]>;
214
215def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
216 return X86::isMOVLPMask(N);
217}]>;
218
219def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
220 return X86::isMOVLMask(N);
221}]>;
222
223def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
224 return X86::isMOVSHDUPMask(N);
225}]>;
226
227def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
228 return X86::isMOVSLDUPMask(N);
229}]>;
230
231def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
232 return X86::isUNPCKLMask(N);
233}]>;
234
235def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
236 return X86::isUNPCKHMask(N);
237}]>;
238
239def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
240 return X86::isUNPCKL_v_undef_Mask(N);
241}]>;
242
243def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
244 return X86::isUNPCKH_v_undef_Mask(N);
245}]>;
246
247def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
248 return X86::isPSHUFDMask(N);
249}], SHUFFLE_get_shuf_imm>;
250
251def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
252 return X86::isPSHUFHWMask(N);
253}], SHUFFLE_get_pshufhw_imm>;
254
255def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
256 return X86::isPSHUFLWMask(N);
257}], SHUFFLE_get_pshuflw_imm>;
258
259def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
260 return X86::isPSHUFDMask(N);
261}], SHUFFLE_get_shuf_imm>;
262
263def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
264 return X86::isSHUFPMask(N);
265}], SHUFFLE_get_shuf_imm>;
266
267def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
268 return X86::isSHUFPMask(N);
269}], SHUFFLE_get_shuf_imm>;
270
Nate Begeman061db5f2008-05-12 20:34:32 +0000271
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272//===----------------------------------------------------------------------===//
273// SSE scalar FP Instructions
274//===----------------------------------------------------------------------===//
275
276// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
277// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000278// These are expanded by the scheduler.
279let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000281 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000283 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
284 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000286 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000288 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
289 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000291 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 "#CMOV_V4F32 PSEUDO!",
293 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000294 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
295 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000297 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 "#CMOV_V2F64 PSEUDO!",
299 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000300 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
301 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000303 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 "#CMOV_V2I64 PSEUDO!",
305 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000306 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000307 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308}
309
310//===----------------------------------------------------------------------===//
311// SSE1 Instructions
312//===----------------------------------------------------------------------===//
313
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000315let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000316def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000318let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000319def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000322def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(store FR32:$src, addr:$dst)]>;
325
326// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000327def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000330def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000336def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000337 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
339
340// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000341def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set GR32:$dst, (int_x86_sse_cvtss2si
347 (load addr:$src)))]>;
348
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000349// Match intrinisics which expect MM and XMM operand(s).
350def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
351 "cvtps2pi\t{$src, $dst|$dst, $src}",
352 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
353def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
354 "cvtps2pi\t{$src, $dst|$dst, $src}",
355 [(set VR64:$dst, (int_x86_sse_cvtps2pi
356 (load addr:$src)))]>;
357def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
358 "cvttps2pi\t{$src, $dst|$dst, $src}",
359 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
360def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
361 "cvttps2pi\t{$src, $dst|$dst, $src}",
362 [(set VR64:$dst, (int_x86_sse_cvttps2pi
363 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000364let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000365 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
366 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
367 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
368 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
369 VR64:$src2))]>;
370 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
371 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
372 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
373 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
374 (load addr:$src2)))]>;
375}
376
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000378def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000379 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 [(set GR32:$dst,
381 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000382def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000383 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 [(set GR32:$dst,
385 (int_x86_sse_cvttss2si(load addr:$src)))]>;
386
Evan Cheng3ea4d672008-03-05 08:19:16 +0000387let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000389 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000390 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
392 GR32:$src2))]>;
393 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000394 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000395 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
397 (loadi32 addr:$src2)))]>;
398}
399
400// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000401let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000402let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000403 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000404 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000405 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000406let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000407 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000408 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000409 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410}
411
Evan Cheng55687072007-09-14 21:48:26 +0000412let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000413def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000414 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000415 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000416def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000417 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000418 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000419 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000420} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421
422// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000423let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000424 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000425 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000426 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
428 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000429 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000430 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000431 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
433 (load addr:$src), imm:$cc))]>;
434}
435
Evan Cheng55687072007-09-14 21:48:26 +0000436let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000437def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000438 (ins VR128:$src1, VR128:$src2),
439 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000440 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000441 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000442def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000443 (ins VR128:$src1, f128mem:$src2),
444 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000445 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000446 (implicit EFLAGS)]>;
447
Evan Cheng621216e2007-09-29 00:00:36 +0000448def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000449 (ins VR128:$src1, VR128:$src2),
450 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000451 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000452 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000453def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000454 (ins VR128:$src1, f128mem:$src2),
455 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000456 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000457 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000458} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459
460// Aliases of packed SSE1 instructions for scalar use. These all have names that
461// start with 'Fs'.
462
463// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000464let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000465def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000466 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 Requires<[HasSSE1]>, TB, OpSize;
468
469// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
470// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000471let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000472def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000473 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474
475// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
476// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000477let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000478def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000479 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000480 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481
482// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000483let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000485 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000486 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000488 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000489 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000491 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000492 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
494}
495
Evan Chengb783fa32007-07-19 01:14:50 +0000496def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000497 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000499 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000500def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000501 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000503 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000504def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000505 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000507 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000508let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000510 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000511 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000512
513let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000515 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000516 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000518}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519
520/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
521///
522/// In addition, we also have a special variant of the scalar form here to
523/// represent the associated intrinsic operation. This form is unlike the
524/// plain scalar form, in that it takes an entire vector (instead of a scalar)
525/// and leaves the top elements undefined.
526///
527/// These three forms can each be reg+reg or reg+mem, so there are a total of
528/// six "instructions".
529///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000530let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
532 SDNode OpNode, Intrinsic F32Int,
533 bit Commutable = 0> {
534 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000535 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000536 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
538 let isCommutable = Commutable;
539 }
540
541 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000542 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
543 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000544 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
546
547 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000548 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
549 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000550 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
552 let isCommutable = Commutable;
553 }
554
555 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000556 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
557 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000558 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000559 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560
561 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000562 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
563 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000564 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
566 let isCommutable = Commutable;
567 }
568
569 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000570 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
571 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000572 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 [(set VR128:$dst, (F32Int VR128:$src1,
574 sse_load_f32:$src2))]>;
575}
576}
577
578// Arithmetic instructions
579defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
580defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
581defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
582defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
583
584/// sse1_fp_binop_rm - Other SSE1 binops
585///
586/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
587/// instructions for a full-vector intrinsic form. Operations that map
588/// onto C operators don't use this form since they just use the plain
589/// vector form instead of having a separate vector intrinsic form.
590///
591/// This provides a total of eight "instructions".
592///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000593let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
595 SDNode OpNode,
596 Intrinsic F32Int,
597 Intrinsic V4F32Int,
598 bit Commutable = 0> {
599
600 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000601 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000602 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
604 let isCommutable = Commutable;
605 }
606
607 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000608 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
609 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000610 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
612
613 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000614 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
615 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000616 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
618 let isCommutable = Commutable;
619 }
620
621 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000622 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
623 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000624 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000625 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626
627 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000628 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
629 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000630 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
632 let isCommutable = Commutable;
633 }
634
635 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000636 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
637 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000638 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 [(set VR128:$dst, (F32Int VR128:$src1,
640 sse_load_f32:$src2))]>;
641
642 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000643 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
644 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000645 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
647 let isCommutable = Commutable;
648 }
649
650 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000651 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
652 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000653 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000654 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655}
656}
657
658defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
659 int_x86_sse_max_ss, int_x86_sse_max_ps>;
660defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
661 int_x86_sse_min_ss, int_x86_sse_min_ps>;
662
663//===----------------------------------------------------------------------===//
664// SSE packed FP Instructions
665
666// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000667let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000668def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000669 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000670let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000671def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000672 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000673 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674
Evan Chengb783fa32007-07-19 01:14:50 +0000675def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000676 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000677 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000679let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000680def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000681 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000682let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000683def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000684 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000685 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000686def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000687 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000688 [(store (v4f32 VR128:$src), addr:$dst)]>;
689
690// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000691let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000692def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000693 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000694 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000695def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000696 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000697 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698
Evan Cheng3ea4d672008-03-05 08:19:16 +0000699let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700 let AddedComplexity = 20 in {
701 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000702 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000703 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000704 [(set VR128:$dst,
705 (v4f32 (vector_shuffle VR128:$src1,
706 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
707 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000709 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000710 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000711 [(set VR128:$dst,
712 (v4f32 (vector_shuffle VR128:$src1,
713 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
714 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000716} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717
Evan Chengd743a5f2008-05-10 00:59:18 +0000718
Evan Chengb783fa32007-07-19 01:14:50 +0000719def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000720 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
722 (iPTR 0))), addr:$dst)]>;
723
724// v2f64 extract element 1 is always custom lowered to unpack high to low
725// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000726def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000727 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728 [(store (f64 (vector_extract
729 (v2f64 (vector_shuffle
730 (bc_v2f64 (v4f32 VR128:$src)), (undef),
731 UNPCKH_shuffle_mask)), (iPTR 0))),
732 addr:$dst)]>;
733
Evan Cheng3ea4d672008-03-05 08:19:16 +0000734let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000735let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000736def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000737 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 [(set VR128:$dst,
739 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
740 MOVHP_shuffle_mask)))]>;
741
Evan Chengb783fa32007-07-19 01:14:50 +0000742def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000743 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 [(set VR128:$dst,
745 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
746 MOVHLPS_shuffle_mask)))]>;
747} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000748} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749
Evan Cheng13559d62008-09-26 23:41:32 +0000750let AddedComplexity = 20 in
Evan Chenga2497eb2008-09-25 20:50:48 +0000751def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), MOVDDUP_shuffle_mask)),
752 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
753
754
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755
756
757// Arithmetic
758
759/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
760///
761/// In addition, we also have a special variant of the scalar form here to
762/// represent the associated intrinsic operation. This form is unlike the
763/// plain scalar form, in that it takes an entire vector (instead of a
764/// scalar) and leaves the top elements undefined.
765///
766/// And, we have a special variant form for a full-vector intrinsic form.
767///
768/// These four forms can each have a reg or a mem operand, so there are a
769/// total of eight "instructions".
770///
771multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
772 SDNode OpNode,
773 Intrinsic F32Int,
774 Intrinsic V4F32Int,
775 bit Commutable = 0> {
776 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000777 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000778 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 [(set FR32:$dst, (OpNode FR32:$src))]> {
780 let isCommutable = Commutable;
781 }
782
783 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000784 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000785 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
787
788 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000789 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
792 let isCommutable = Commutable;
793 }
794
795 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000796 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000797 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000798 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799
800 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000801 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 [(set VR128:$dst, (F32Int VR128:$src))]> {
804 let isCommutable = Commutable;
805 }
806
807 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000808 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000809 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
811
812 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000813 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000814 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
816 let isCommutable = Commutable;
817 }
818
819 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000820 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000821 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000822 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823}
824
825// Square root.
826defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
827 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
828
829// Reciprocal approximations. Note that these typically require refinement
830// in order to obtain suitable precision.
831defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
832 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
833defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
834 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
835
836// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000837let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 let isCommutable = 1 in {
839 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000840 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000841 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 [(set VR128:$dst, (v2i64
843 (and VR128:$src1, VR128:$src2)))]>;
844 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000845 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000846 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 [(set VR128:$dst, (v2i64
848 (or VR128:$src1, VR128:$src2)))]>;
849 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000850 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000851 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 [(set VR128:$dst, (v2i64
853 (xor VR128:$src1, VR128:$src2)))]>;
854 }
855
856 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000857 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000858 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000859 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
860 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000862 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000863 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000864 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
865 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000867 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000868 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000869 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
870 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000872 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000873 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 [(set VR128:$dst,
875 (v2i64 (and (xor VR128:$src1,
876 (bc_v2i64 (v4i32 immAllOnesV))),
877 VR128:$src2)))]>;
878 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000879 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000880 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000882 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000884 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885}
886
Evan Cheng3ea4d672008-03-05 08:19:16 +0000887let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000889 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
890 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
891 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
892 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000894 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
895 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
896 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000897 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898}
Nate Begeman03605a02008-07-17 16:51:19 +0000899def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
900 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
901def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
902 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903
904// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000905let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
907 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000908 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000910 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 [(set VR128:$dst,
912 (v4f32 (vector_shuffle
913 VR128:$src1, VR128:$src2,
914 SHUFP_shuffle_mask:$src3)))]>;
915 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000916 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000918 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919 [(set VR128:$dst,
920 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000921 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 SHUFP_shuffle_mask:$src3)))]>;
923
924 let AddedComplexity = 10 in {
925 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000926 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000927 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 [(set VR128:$dst,
929 (v4f32 (vector_shuffle
930 VR128:$src1, VR128:$src2,
931 UNPCKH_shuffle_mask)))]>;
932 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000933 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000934 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 [(set VR128:$dst,
936 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000937 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 UNPCKH_shuffle_mask)))]>;
939
940 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000941 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000942 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 [(set VR128:$dst,
944 (v4f32 (vector_shuffle
945 VR128:$src1, VR128:$src2,
946 UNPCKL_shuffle_mask)))]>;
947 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000948 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000949 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 [(set VR128:$dst,
951 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000952 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 UNPCKL_shuffle_mask)))]>;
954 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000955} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956
957// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000958def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000959 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000961def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000962 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
964
Evan Chengd1d68072008-03-08 00:58:38 +0000965// Prefetch intrinsic.
966def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
967 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
968def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
969 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
970def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
971 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
972def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
973 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974
975// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000976def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000977 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
979
980// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000981def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982
983// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000984def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000985 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000986def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000987 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988
989// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman37eb6c82008-12-03 05:21:24 +0000990// We set isSimpleLoad because this can be converted to a constant-pool
991// load of an all-zeros value if folding it would be beneficial.
992let isReMaterializable = 1, isAsCheapAsAMove = 1, isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000993def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000994 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000995 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996
Evan Chenga15896e2008-03-12 07:02:50 +0000997let Predicates = [HasSSE1] in {
998 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
999 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
1000 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
1001 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1002 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1003}
1004
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00001006def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001007 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008 [(set VR128:$dst,
1009 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001010def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001011 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012 [(set VR128:$dst,
1013 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1014
1015// FIXME: may not be able to eliminate this movss with coalescing the src and
1016// dest register classes are different. We really want to write this pattern
1017// like this:
1018// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1019// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00001020def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001021 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1023 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001024def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001025 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 [(store (f32 (vector_extract (v4f32 VR128:$src),
1027 (iPTR 0))), addr:$dst)]>;
1028
1029
1030// Move to lower bits of a VR128, leaving upper bits alone.
1031// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001032let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001033let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001035 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001036 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037
1038 let AddedComplexity = 15 in
1039 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001040 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001041 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 [(set VR128:$dst,
1043 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1044 MOVL_shuffle_mask)))]>;
1045}
1046
1047// Move to lower bits of a VR128 and zeroing upper bits.
1048// Loading from memory automatically zeroing upper bits.
1049let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001050def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001051 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001052 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001053 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054
Evan Cheng056afe12008-05-20 18:24:47 +00001055def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001056 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057
1058//===----------------------------------------------------------------------===//
1059// SSE2 Instructions
1060//===----------------------------------------------------------------------===//
1061
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001063let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001064def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001065 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001066let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001067def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001068 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001070def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001071 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 [(store FR64:$src, addr:$dst)]>;
1073
1074// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001075def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001076 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001078def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001079 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001081def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001082 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001084def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001085 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001087def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001088 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001090def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001091 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1093
1094// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001095def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001096 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1098 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001099def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001100 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1102 Requires<[HasSSE2]>;
1103
1104// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001105def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001106 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001108def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001109 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1111 (load addr:$src)))]>;
1112
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001113// Match intrinisics which expect MM and XMM operand(s).
1114def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1115 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1116 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1117def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1118 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1119 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001120 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001121def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1122 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1123 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1124def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1125 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1126 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001127 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001128def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1129 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1130 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1131def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1132 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1133 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1134 (load addr:$src)))]>;
1135
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001137def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001138 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139 [(set GR32:$dst,
1140 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001141def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001142 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1144 (load addr:$src)))]>;
1145
1146// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001147let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001148 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001149 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001150 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001151let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001152 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001153 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001154 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155}
1156
Evan Cheng950aac02007-09-25 01:57:46 +00001157let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001158def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001159 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001160 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001161def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001162 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001163 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001164 (implicit EFLAGS)]>;
1165}
1166
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001168let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001169 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001170 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001171 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1173 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001174 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001175 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001176 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001177 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1178 (load addr:$src), imm:$cc))]>;
1179}
1180
Evan Cheng950aac02007-09-25 01:57:46 +00001181let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001182def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001183 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001184 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1185 (implicit EFLAGS)]>;
1186def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001187 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001188 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1189 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001190
Evan Chengb783fa32007-07-19 01:14:50 +00001191def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001192 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001193 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1194 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001195def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001196 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001197 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001198 (implicit EFLAGS)]>;
1199} // Defs = EFLAGS]
1200
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201// Aliases of packed SSE2 instructions for scalar use. These all have names that
1202// start with 'Fs'.
1203
1204// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001205let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001206def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001207 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 Requires<[HasSSE2]>, TB, OpSize;
1209
1210// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1211// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001212let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001213def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001214 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215
1216// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1217// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001218let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001219def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001220 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001221 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222
1223// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001224let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001226 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1227 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001228 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001230 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1231 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001232 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001234 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1235 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001236 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1238}
1239
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001240def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1241 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001242 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001244 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001245def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1246 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001247 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001248 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001249 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001250def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1251 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001252 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001254 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001256let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001258 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001259 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001260let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001262 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001263 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001265}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266
1267/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1268///
1269/// In addition, we also have a special variant of the scalar form here to
1270/// represent the associated intrinsic operation. This form is unlike the
1271/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1272/// and leaves the top elements undefined.
1273///
1274/// These three forms can each be reg+reg or reg+mem, so there are a total of
1275/// six "instructions".
1276///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001277let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1279 SDNode OpNode, Intrinsic F64Int,
1280 bit Commutable = 0> {
1281 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001282 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001283 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001284 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1285 let isCommutable = Commutable;
1286 }
1287
1288 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001289 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001290 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001291 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1292
1293 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001294 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001295 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1297 let isCommutable = Commutable;
1298 }
1299
1300 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001301 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001302 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001303 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304
1305 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001306 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001307 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001308 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1309 let isCommutable = Commutable;
1310 }
1311
1312 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001313 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001314 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001315 [(set VR128:$dst, (F64Int VR128:$src1,
1316 sse_load_f64:$src2))]>;
1317}
1318}
1319
1320// Arithmetic instructions
1321defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1322defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1323defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1324defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1325
1326/// sse2_fp_binop_rm - Other SSE2 binops
1327///
1328/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1329/// instructions for a full-vector intrinsic form. Operations that map
1330/// onto C operators don't use this form since they just use the plain
1331/// vector form instead of having a separate vector intrinsic form.
1332///
1333/// This provides a total of eight "instructions".
1334///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001335let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1337 SDNode OpNode,
1338 Intrinsic F64Int,
1339 Intrinsic V2F64Int,
1340 bit Commutable = 0> {
1341
1342 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001343 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001344 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001345 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1346 let isCommutable = Commutable;
1347 }
1348
1349 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001350 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1351 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001352 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1354
1355 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001356 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1357 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001358 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1360 let isCommutable = Commutable;
1361 }
1362
1363 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001364 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1365 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001366 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001367 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001368
1369 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001370 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1371 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001372 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001373 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1374 let isCommutable = Commutable;
1375 }
1376
1377 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001378 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1379 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001380 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001381 [(set VR128:$dst, (F64Int VR128:$src1,
1382 sse_load_f64:$src2))]>;
1383
1384 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001385 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1386 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001387 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1389 let isCommutable = Commutable;
1390 }
1391
1392 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001393 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1394 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001395 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001396 [(set VR128:$dst, (V2F64Int VR128:$src1,
1397 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398}
1399}
1400
1401defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1402 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1403defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1404 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1405
1406//===----------------------------------------------------------------------===//
1407// SSE packed FP Instructions
1408
1409// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001410let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001411def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001412 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001413let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001414def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001415 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001416 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417
Evan Chengb783fa32007-07-19 01:14:50 +00001418def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001419 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001420 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001421
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001422let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001423def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001424 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001425let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001426def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001427 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001428 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001429def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001430 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001431 [(store (v2f64 VR128:$src), addr:$dst)]>;
1432
1433// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001434def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001435 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001436 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001437def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001438 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001439 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440
Evan Cheng3ea4d672008-03-05 08:19:16 +00001441let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001442 let AddedComplexity = 20 in {
1443 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001444 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001445 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446 [(set VR128:$dst,
1447 (v2f64 (vector_shuffle VR128:$src1,
1448 (scalar_to_vector (loadf64 addr:$src2)),
1449 MOVLP_shuffle_mask)))]>;
1450 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001451 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001452 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453 [(set VR128:$dst,
1454 (v2f64 (vector_shuffle VR128:$src1,
1455 (scalar_to_vector (loadf64 addr:$src2)),
1456 MOVHP_shuffle_mask)))]>;
1457 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001458} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001459
Evan Chengb783fa32007-07-19 01:14:50 +00001460def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001461 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 [(store (f64 (vector_extract (v2f64 VR128:$src),
1463 (iPTR 0))), addr:$dst)]>;
1464
1465// v2f64 extract element 1 is always custom lowered to unpack high to low
1466// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001467def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001468 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469 [(store (f64 (vector_extract
1470 (v2f64 (vector_shuffle VR128:$src, (undef),
1471 UNPCKH_shuffle_mask)), (iPTR 0))),
1472 addr:$dst)]>;
1473
1474// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001475def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001476 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1478 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001479def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001480 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1481 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1482 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001483 TB, Requires<[HasSSE2]>;
1484
1485// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001486def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001487 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1489 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001490def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001491 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1492 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1493 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001494 XS, Requires<[HasSSE2]>;
1495
Evan Chengb783fa32007-07-19 01:14:50 +00001496def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001497 "cvtps2dq\t{$src, $dst|$dst, $src}",
1498 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001499def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001500 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001501 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001502 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001504def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001505 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1507 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001508def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001509 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001511 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512 XS, Requires<[HasSSE2]>;
1513
1514// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001515def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001516 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1518 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001519def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001520 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001522 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 XD, Requires<[HasSSE2]>;
1524
Evan Chengb783fa32007-07-19 01:14:50 +00001525def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001526 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001528def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001529 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001531 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532
1533// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001534def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001535 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1537 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001538def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001539 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1541 (load addr:$src)))]>,
1542 TB, Requires<[HasSSE2]>;
1543
Evan Chengb783fa32007-07-19 01:14:50 +00001544def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001545 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001546 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001547def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001548 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001549 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001550 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001551
1552// Match intrinsics which expect XMM operand(s).
1553// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001554let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001555def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001556 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001557 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001558 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1559 GR32:$src2))]>;
1560def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001561 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001562 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001563 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1564 (loadi32 addr:$src2)))]>;
1565def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001566 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001567 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001568 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1569 VR128:$src2))]>;
1570def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001571 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001572 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1574 (load addr:$src2)))]>;
1575def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001576 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001577 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1579 VR128:$src2))]>, XS,
1580 Requires<[HasSSE2]>;
1581def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001582 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001583 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001584 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1585 (load addr:$src2)))]>, XS,
1586 Requires<[HasSSE2]>;
1587}
1588
1589// Arithmetic
1590
1591/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1592///
1593/// In addition, we also have a special variant of the scalar form here to
1594/// represent the associated intrinsic operation. This form is unlike the
1595/// plain scalar form, in that it takes an entire vector (instead of a
1596/// scalar) and leaves the top elements undefined.
1597///
1598/// And, we have a special variant form for a full-vector intrinsic form.
1599///
1600/// These four forms can each have a reg or a mem operand, so there are a
1601/// total of eight "instructions".
1602///
1603multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1604 SDNode OpNode,
1605 Intrinsic F64Int,
1606 Intrinsic V2F64Int,
1607 bit Commutable = 0> {
1608 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001609 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001610 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001611 [(set FR64:$dst, (OpNode FR64:$src))]> {
1612 let isCommutable = Commutable;
1613 }
1614
1615 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001616 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001617 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001618 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1619
1620 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001621 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001622 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1624 let isCommutable = Commutable;
1625 }
1626
1627 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001628 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001629 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001630 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001631
1632 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001633 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001634 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635 [(set VR128:$dst, (F64Int VR128:$src))]> {
1636 let isCommutable = Commutable;
1637 }
1638
1639 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001640 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001641 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001642 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1643
1644 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001645 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001646 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1648 let isCommutable = Commutable;
1649 }
1650
1651 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001652 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001653 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001654 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655}
1656
1657// Square root.
1658defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1659 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1660
1661// There is no f64 version of the reciprocal approximation instructions.
1662
1663// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001664let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665 let isCommutable = 1 in {
1666 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001667 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001668 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001669 [(set VR128:$dst,
1670 (and (bc_v2i64 (v2f64 VR128:$src1)),
1671 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1672 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001673 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001674 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 [(set VR128:$dst,
1676 (or (bc_v2i64 (v2f64 VR128:$src1)),
1677 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1678 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001679 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001680 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001681 [(set VR128:$dst,
1682 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1683 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1684 }
1685
1686 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001687 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001688 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001689 [(set VR128:$dst,
1690 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001691 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001693 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001694 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695 [(set VR128:$dst,
1696 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001697 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001699 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001700 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 [(set VR128:$dst,
1702 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001703 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001704 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001705 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001706 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001707 [(set VR128:$dst,
1708 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1709 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1710 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001711 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001712 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 [(set VR128:$dst,
1714 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001715 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716}
1717
Evan Cheng3ea4d672008-03-05 08:19:16 +00001718let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001720 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1721 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1722 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001723 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001725 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1726 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1727 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001728 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001729}
Evan Cheng33754092008-08-05 22:19:15 +00001730def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001731 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001732def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001733 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001734
1735// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001736let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001738 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1739 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1740 [(set VR128:$dst, (v2f64 (vector_shuffle
1741 VR128:$src1, VR128:$src2,
1742 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001743 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001744 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001746 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001747 [(set VR128:$dst,
1748 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001749 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001750 SHUFP_shuffle_mask:$src3)))]>;
1751
1752 let AddedComplexity = 10 in {
1753 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001754 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001755 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756 [(set VR128:$dst,
1757 (v2f64 (vector_shuffle
1758 VR128:$src1, VR128:$src2,
1759 UNPCKH_shuffle_mask)))]>;
1760 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001761 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001762 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001763 [(set VR128:$dst,
1764 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001765 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 UNPCKH_shuffle_mask)))]>;
1767
1768 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001769 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001770 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771 [(set VR128:$dst,
1772 (v2f64 (vector_shuffle
1773 VR128:$src1, VR128:$src2,
1774 UNPCKL_shuffle_mask)))]>;
1775 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001776 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001777 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001778 [(set VR128:$dst,
1779 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001780 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001781 UNPCKL_shuffle_mask)))]>;
1782 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001783} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001784
1785
1786//===----------------------------------------------------------------------===//
1787// SSE integer instructions
1788
1789// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001790let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001791def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001792 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001793let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001794def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001795 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001796 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001797let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001798def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001799 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001800 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001801let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001802def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001803 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001804 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001805 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001806let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001807def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001808 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001809 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810 XS, Requires<[HasSSE2]>;
1811
Dan Gohman4a4f1512007-07-18 20:23:34 +00001812// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001813let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001814def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001815 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001816 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1817 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001818def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001819 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001820 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1821 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001822
Evan Cheng88004752008-03-05 08:11:27 +00001823let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001824
1825multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1826 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001827 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001828 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001829 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1830 let isCommutable = Commutable;
1831 }
Evan Chengb783fa32007-07-19 01:14:50 +00001832 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001833 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001834 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001835 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001836}
1837
Evan Chengf90f8f82008-05-03 00:52:09 +00001838multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1839 string OpcodeStr,
1840 Intrinsic IntId, Intrinsic IntId2> {
1841 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1842 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1843 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1844 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1845 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1846 [(set VR128:$dst, (IntId VR128:$src1,
1847 (bitconvert (memopv2i64 addr:$src2))))]>;
1848 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1849 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1850 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1851}
1852
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001853/// PDI_binop_rm - Simple SSE2 binary operator.
1854multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1855 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001856 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001857 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001858 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1859 let isCommutable = Commutable;
1860 }
Evan Chengb783fa32007-07-19 01:14:50 +00001861 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001862 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001864 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001865}
1866
1867/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1868///
1869/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1870/// to collapse (bitconvert VT to VT) into its operand.
1871///
1872multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1873 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001874 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001875 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001876 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1877 let isCommutable = Commutable;
1878 }
Evan Chengb783fa32007-07-19 01:14:50 +00001879 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001880 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001881 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001882}
1883
Evan Cheng3ea4d672008-03-05 08:19:16 +00001884} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001885
1886// 128-bit Integer Arithmetic
1887
1888defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1889defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1890defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1891defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1892
1893defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1894defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1895defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1896defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1897
1898defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1899defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1900defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1901defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1902
1903defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1904defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1905defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1906defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1907
1908defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1909
1910defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1911defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1912defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1913
1914defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1915
1916defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1917defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1918
1919
1920defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1921defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1922defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1923defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1924defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1925
1926
Evan Chengf90f8f82008-05-03 00:52:09 +00001927defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1928 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1929defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1930 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1931defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1932 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001933
Evan Chengf90f8f82008-05-03 00:52:09 +00001934defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1935 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1936defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1937 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001938defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001939 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001940
Evan Chengf90f8f82008-05-03 00:52:09 +00001941defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1942 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001943defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001944 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001945
1946// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001947let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001948 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001949 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001950 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001951 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001952 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001953 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001954 // PSRADQri doesn't exist in SSE[1-3].
1955}
1956
1957let Predicates = [HasSSE2] in {
1958 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1959 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1960 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1961 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001962 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1963 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1964 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1965 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001966 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1967 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001968
1969 // Shift up / down and insert zero's.
1970 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1971 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1972 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1973 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001974}
1975
1976// Logical
1977defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1978defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1979defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1980
Evan Cheng3ea4d672008-03-05 08:19:16 +00001981let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001982 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001983 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001984 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001985 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1986 VR128:$src2)))]>;
1987
1988 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001989 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001990 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001991 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001992 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001993}
1994
1995// SSE2 Integer comparison
1996defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1997defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1998defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1999defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2000defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2001defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2002
Nate Begeman03605a02008-07-17 16:51:19 +00002003def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002004 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002005def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002006 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002007def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002008 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002009def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002010 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002011def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002012 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002013def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002014 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2015
Nate Begeman03605a02008-07-17 16:51:19 +00002016def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002017 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002018def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002019 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002020def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002021 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002022def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002023 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002024def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002025 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002026def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002027 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2028
2029
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002030// Pack instructions
2031defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2032defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2033defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2034
2035// Shuffle and unpack instructions
2036def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002037 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002038 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002039 [(set VR128:$dst, (v4i32 (vector_shuffle
2040 VR128:$src1, (undef),
2041 PSHUFD_shuffle_mask:$src2)))]>;
2042def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002043 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002044 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002045 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002046 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 (undef),
2048 PSHUFD_shuffle_mask:$src2)))]>;
2049
2050// SSE2 with ImmT == Imm8 and XS prefix.
2051def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002052 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002053 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002054 [(set VR128:$dst, (v8i16 (vector_shuffle
2055 VR128:$src1, (undef),
2056 PSHUFHW_shuffle_mask:$src2)))]>,
2057 XS, Requires<[HasSSE2]>;
2058def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002059 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002060 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002061 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002062 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063 (undef),
2064 PSHUFHW_shuffle_mask:$src2)))]>,
2065 XS, Requires<[HasSSE2]>;
2066
2067// SSE2 with ImmT == Imm8 and XD prefix.
2068def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002069 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002070 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 [(set VR128:$dst, (v8i16 (vector_shuffle
2072 VR128:$src1, (undef),
2073 PSHUFLW_shuffle_mask:$src2)))]>,
2074 XD, Requires<[HasSSE2]>;
2075def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002076 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002077 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002079 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002080 (undef),
2081 PSHUFLW_shuffle_mask:$src2)))]>,
2082 XD, Requires<[HasSSE2]>;
2083
2084
Evan Cheng3ea4d672008-03-05 08:19:16 +00002085let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002086 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002087 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002088 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002089 [(set VR128:$dst,
2090 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2091 UNPCKL_shuffle_mask)))]>;
2092 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002093 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002094 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 [(set VR128:$dst,
2096 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002097 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002098 UNPCKL_shuffle_mask)))]>;
2099 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002100 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002101 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002102 [(set VR128:$dst,
2103 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2104 UNPCKL_shuffle_mask)))]>;
2105 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002106 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002107 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108 [(set VR128:$dst,
2109 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002110 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 UNPCKL_shuffle_mask)))]>;
2112 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002113 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002114 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002115 [(set VR128:$dst,
2116 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2117 UNPCKL_shuffle_mask)))]>;
2118 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002119 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002120 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 [(set VR128:$dst,
2122 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002123 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002124 UNPCKL_shuffle_mask)))]>;
2125 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002126 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002127 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002128 [(set VR128:$dst,
2129 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2130 UNPCKL_shuffle_mask)))]>;
2131 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002132 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002133 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 [(set VR128:$dst,
2135 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002136 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 UNPCKL_shuffle_mask)))]>;
2138
2139 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002140 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002141 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 [(set VR128:$dst,
2143 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2144 UNPCKH_shuffle_mask)))]>;
2145 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002146 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002147 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 [(set VR128:$dst,
2149 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002150 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 UNPCKH_shuffle_mask)))]>;
2152 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002153 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002154 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002155 [(set VR128:$dst,
2156 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2157 UNPCKH_shuffle_mask)))]>;
2158 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002159 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002160 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 [(set VR128:$dst,
2162 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002163 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002164 UNPCKH_shuffle_mask)))]>;
2165 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002166 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002167 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 [(set VR128:$dst,
2169 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2170 UNPCKH_shuffle_mask)))]>;
2171 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002172 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002173 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 [(set VR128:$dst,
2175 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002176 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002177 UNPCKH_shuffle_mask)))]>;
2178 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002179 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002180 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181 [(set VR128:$dst,
2182 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2183 UNPCKH_shuffle_mask)))]>;
2184 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002185 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002186 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 [(set VR128:$dst,
2188 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002189 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002190 UNPCKH_shuffle_mask)))]>;
2191}
2192
2193// Extract / Insert
2194def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002195 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002196 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002197 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002198 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002199let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002200 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002201 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002203 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002204 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002205 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002207 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002209 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002210 [(set VR128:$dst,
2211 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2212 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002213}
2214
2215// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002216def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002217 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002218 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2219
2220// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002221let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002222def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002223 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002224 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002225
2226// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002227def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002228 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002229 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002230def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002231 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002232 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002233def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002234 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002235 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2236 TB, Requires<[HasSSE2]>;
2237
2238// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002239def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002240 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002241 TB, Requires<[HasSSE2]>;
2242
2243// Load, store, and memory fence
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002244def LFENCE : I<0xAE, MRM5r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002246def MFENCE : I<0xAE, MRM6r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002247 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2248
Andrew Lenharth785610d2008-02-16 01:24:58 +00002249//TODO: custom lower this so as to never even generate the noop
2250def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2251 (i8 0)), (NOOP)>;
2252def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2253def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2254def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2255 (i8 1)), (MFENCE)>;
2256
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002257// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman37eb6c82008-12-03 05:21:24 +00002258// We set isSimpleLoad because this can be converted to a constant-pool
2259// load of an all-ones value if folding it would be beneficial.
2260let isReMaterializable = 1, isAsCheapAsAMove = 1, isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002261 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002262 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002263 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264
2265// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002266def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002267 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268 [(set VR128:$dst,
2269 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002270def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002271 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002272 [(set VR128:$dst,
2273 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2274
Evan Chengb783fa32007-07-19 01:14:50 +00002275def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002276 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277 [(set VR128:$dst,
2278 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002279def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002280 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002281 [(set VR128:$dst,
2282 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2283
Evan Chengb783fa32007-07-19 01:14:50 +00002284def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002286 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2287
Evan Chengb783fa32007-07-19 01:14:50 +00002288def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002289 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002290 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2291
2292// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002293def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002294 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295 [(set VR128:$dst,
2296 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2297 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002298def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002299 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002300 [(store (i64 (vector_extract (v2i64 VR128:$src),
2301 (iPTR 0))), addr:$dst)]>;
2302
2303// FIXME: may not be able to eliminate this movss with coalescing the src and
2304// dest register classes are different. We really want to write this pattern
2305// like this:
2306// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2307// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002308def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002309 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002310 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2311 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002312def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002313 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002314 [(store (f64 (vector_extract (v2f64 VR128:$src),
2315 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002316def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002317 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002318 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2319 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002320def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002321 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 [(store (i32 (vector_extract (v4i32 VR128:$src),
2323 (iPTR 0))), addr:$dst)]>;
2324
Evan Chengb783fa32007-07-19 01:14:50 +00002325def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002326 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002327 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002328def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002329 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002330 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2331
2332
2333// Move to lower bits of a VR128, leaving upper bits alone.
2334// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002335let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002336 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002337 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002338 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002339 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002340
2341 let AddedComplexity = 15 in
2342 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002343 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002344 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345 [(set VR128:$dst,
2346 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2347 MOVL_shuffle_mask)))]>;
2348}
2349
2350// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002351def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002352 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002353 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2354
2355// Move to lower bits of a VR128 and zeroing upper bits.
2356// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002357let AddedComplexity = 20 in {
2358def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2359 "movsd\t{$src, $dst|$dst, $src}",
2360 [(set VR128:$dst,
2361 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2362 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002363
Evan Cheng056afe12008-05-20 18:24:47 +00002364def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2365 (MOVZSD2PDrm addr:$src)>;
2366def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002367 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002368def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002369}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002370
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002371// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002372let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002373def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002374 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002375 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002376 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002377// This is X86-64 only.
2378def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2379 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002380 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002381 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002382}
2383
2384let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002385def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002386 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002387 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002388 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002389 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002390
2391def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2392 (MOVZDI2PDIrm addr:$src)>;
2393def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2394 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002395def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2396 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002397
Evan Chengb783fa32007-07-19 01:14:50 +00002398def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002399 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002400 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002401 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002402 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002403 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002404
Evan Cheng3ad16c42008-05-22 18:56:56 +00002405def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2406 (MOVZQI2PQIrm addr:$src)>;
2407def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2408 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002409def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002410}
Evan Chenge9b9c672008-05-09 21:53:03 +00002411
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002412// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2413// IA32 document. movq xmm1, xmm2 does clear the high bits.
2414let AddedComplexity = 15 in
2415def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2416 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002417 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002418 XS, Requires<[HasSSE2]>;
2419
Evan Cheng056afe12008-05-20 18:24:47 +00002420let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002421def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2422 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002423 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002424 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002425 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002426
Evan Cheng056afe12008-05-20 18:24:47 +00002427def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2428 (MOVZPQILo2PQIrm addr:$src)>;
2429}
2430
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002431//===----------------------------------------------------------------------===//
2432// SSE3 Instructions
2433//===----------------------------------------------------------------------===//
2434
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002435// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002436def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002437 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002438 [(set VR128:$dst, (v4f32 (vector_shuffle
2439 VR128:$src, (undef),
2440 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002441def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002442 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002443 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002444 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002445 MOVSHDUP_shuffle_mask)))]>;
2446
Evan Chengb783fa32007-07-19 01:14:50 +00002447def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002448 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002449 [(set VR128:$dst, (v4f32 (vector_shuffle
2450 VR128:$src, (undef),
2451 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002452def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002453 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002454 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002455 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002456 MOVSLDUP_shuffle_mask)))]>;
2457
Evan Chengb783fa32007-07-19 01:14:50 +00002458def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002459 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002460 [(set VR128:$dst,
2461 (v2f64 (vector_shuffle VR128:$src, (undef),
2462 MOVDDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002463def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002464 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002465 [(set VR128:$dst,
2466 (v2f64 (vector_shuffle
2467 (scalar_to_vector (loadf64 addr:$src)),
2468 (undef), MOVDDUP_shuffle_mask)))]>;
2469
2470def : Pat<(vector_shuffle
2471 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2472 (undef), MOVDDUP_shuffle_mask),
2473 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2474def : Pat<(vector_shuffle
2475 (memopv2f64 addr:$src), (undef), MOVDDUP_shuffle_mask),
2476 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2477
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002478
2479// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002480let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002481 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002482 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002483 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2485 VR128:$src2))]>;
2486 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002487 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002488 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002490 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002491 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002492 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002493 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002494 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2495 VR128:$src2))]>;
2496 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002497 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002498 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002500 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002501}
2502
Evan Chengb783fa32007-07-19 01:14:50 +00002503def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002504 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002505 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2506
2507// Horizontal ops
2508class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002509 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002510 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002511 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2512class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002513 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002514 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002515 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002517 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002518 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002519 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2520class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002521 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002522 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002523 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002524
Evan Cheng3ea4d672008-03-05 08:19:16 +00002525let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002526 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2527 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2528 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2529 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2530 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2531 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2532 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2533 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2534}
2535
2536// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002537def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002538 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002539def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002540 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2541
2542// vector_shuffle v1, <undef> <1, 1, 3, 3>
2543let AddedComplexity = 15 in
2544def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2545 MOVSHDUP_shuffle_mask)),
2546 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2547let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002548def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002549 MOVSHDUP_shuffle_mask)),
2550 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2551
2552// vector_shuffle v1, <undef> <0, 0, 2, 2>
2553let AddedComplexity = 15 in
2554 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2555 MOVSLDUP_shuffle_mask)),
2556 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2557let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002558 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002559 MOVSLDUP_shuffle_mask)),
2560 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2561
2562//===----------------------------------------------------------------------===//
2563// SSSE3 Instructions
2564//===----------------------------------------------------------------------===//
2565
Bill Wendling98680292007-08-10 06:22:27 +00002566/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002567multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2568 Intrinsic IntId64, Intrinsic IntId128> {
2569 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2570 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2571 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002572
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002573 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2574 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2575 [(set VR64:$dst,
2576 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2577
2578 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2579 (ins VR128:$src),
2580 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2581 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2582 OpSize;
2583
2584 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2585 (ins i128mem:$src),
2586 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2587 [(set VR128:$dst,
2588 (IntId128
2589 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002590}
2591
Bill Wendling98680292007-08-10 06:22:27 +00002592/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002593multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2594 Intrinsic IntId64, Intrinsic IntId128> {
2595 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2596 (ins VR64:$src),
2597 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2598 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002599
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002600 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2601 (ins i64mem:$src),
2602 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2603 [(set VR64:$dst,
2604 (IntId64
2605 (bitconvert (memopv4i16 addr:$src))))]>;
2606
2607 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2608 (ins VR128:$src),
2609 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2610 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2611 OpSize;
2612
2613 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2614 (ins i128mem:$src),
2615 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2616 [(set VR128:$dst,
2617 (IntId128
2618 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002619}
2620
2621/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002622multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2623 Intrinsic IntId64, Intrinsic IntId128> {
2624 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2625 (ins VR64:$src),
2626 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2627 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002628
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002629 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2630 (ins i64mem:$src),
2631 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2632 [(set VR64:$dst,
2633 (IntId64
2634 (bitconvert (memopv2i32 addr:$src))))]>;
2635
2636 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2637 (ins VR128:$src),
2638 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2639 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2640 OpSize;
2641
2642 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2643 (ins i128mem:$src),
2644 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2645 [(set VR128:$dst,
2646 (IntId128
2647 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002648}
2649
2650defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2651 int_x86_ssse3_pabs_b,
2652 int_x86_ssse3_pabs_b_128>;
2653defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2654 int_x86_ssse3_pabs_w,
2655 int_x86_ssse3_pabs_w_128>;
2656defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2657 int_x86_ssse3_pabs_d,
2658 int_x86_ssse3_pabs_d_128>;
2659
2660/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002661let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002662 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2663 Intrinsic IntId64, Intrinsic IntId128,
2664 bit Commutable = 0> {
2665 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2666 (ins VR64:$src1, VR64:$src2),
2667 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2668 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2669 let isCommutable = Commutable;
2670 }
2671 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2672 (ins VR64:$src1, i64mem:$src2),
2673 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2674 [(set VR64:$dst,
2675 (IntId64 VR64:$src1,
2676 (bitconvert (memopv8i8 addr:$src2))))]>;
2677
2678 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2679 (ins VR128:$src1, VR128:$src2),
2680 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2681 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2682 OpSize {
2683 let isCommutable = Commutable;
2684 }
2685 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2686 (ins VR128:$src1, i128mem:$src2),
2687 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2688 [(set VR128:$dst,
2689 (IntId128 VR128:$src1,
2690 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2691 }
2692}
2693
2694/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002695let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002696 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2697 Intrinsic IntId64, Intrinsic IntId128,
2698 bit Commutable = 0> {
2699 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2700 (ins VR64:$src1, VR64:$src2),
2701 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2702 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2703 let isCommutable = Commutable;
2704 }
2705 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2706 (ins VR64:$src1, i64mem:$src2),
2707 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2708 [(set VR64:$dst,
2709 (IntId64 VR64:$src1,
2710 (bitconvert (memopv4i16 addr:$src2))))]>;
2711
2712 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2713 (ins VR128:$src1, VR128:$src2),
2714 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2715 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2716 OpSize {
2717 let isCommutable = Commutable;
2718 }
2719 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2720 (ins VR128:$src1, i128mem:$src2),
2721 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2722 [(set VR128:$dst,
2723 (IntId128 VR128:$src1,
2724 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2725 }
2726}
2727
2728/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002729let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002730 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2731 Intrinsic IntId64, Intrinsic IntId128,
2732 bit Commutable = 0> {
2733 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2734 (ins VR64:$src1, VR64:$src2),
2735 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2736 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2737 let isCommutable = Commutable;
2738 }
2739 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2740 (ins VR64:$src1, i64mem:$src2),
2741 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2742 [(set VR64:$dst,
2743 (IntId64 VR64:$src1,
2744 (bitconvert (memopv2i32 addr:$src2))))]>;
2745
2746 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2747 (ins VR128:$src1, VR128:$src2),
2748 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2749 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2750 OpSize {
2751 let isCommutable = Commutable;
2752 }
2753 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2754 (ins VR128:$src1, i128mem:$src2),
2755 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2756 [(set VR128:$dst,
2757 (IntId128 VR128:$src1,
2758 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2759 }
2760}
2761
2762defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2763 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002764 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002765defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2766 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002767 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002768defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2769 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002770 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002771defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2772 int_x86_ssse3_phsub_w,
2773 int_x86_ssse3_phsub_w_128>;
2774defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2775 int_x86_ssse3_phsub_d,
2776 int_x86_ssse3_phsub_d_128>;
2777defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2778 int_x86_ssse3_phsub_sw,
2779 int_x86_ssse3_phsub_sw_128>;
2780defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2781 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002782 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002783defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2784 int_x86_ssse3_pmul_hr_sw,
2785 int_x86_ssse3_pmul_hr_sw_128, 1>;
2786defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2787 int_x86_ssse3_pshuf_b,
2788 int_x86_ssse3_pshuf_b_128>;
2789defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2790 int_x86_ssse3_psign_b,
2791 int_x86_ssse3_psign_b_128>;
2792defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2793 int_x86_ssse3_psign_w,
2794 int_x86_ssse3_psign_w_128>;
2795defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2796 int_x86_ssse3_psign_d,
2797 int_x86_ssse3_psign_d_128>;
2798
Evan Cheng3ea4d672008-03-05 08:19:16 +00002799let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002800 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2801 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002802 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002803 [(set VR64:$dst,
2804 (int_x86_ssse3_palign_r
2805 VR64:$src1, VR64:$src2,
2806 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002807 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002808 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002809 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002810 [(set VR64:$dst,
2811 (int_x86_ssse3_palign_r
2812 VR64:$src1,
2813 (bitconvert (memopv2i32 addr:$src2)),
2814 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002815
Bill Wendling1dc817c2007-08-10 09:00:17 +00002816 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2817 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002818 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002819 [(set VR128:$dst,
2820 (int_x86_ssse3_palign_r_128
2821 VR128:$src1, VR128:$src2,
2822 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002823 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002824 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002825 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002826 [(set VR128:$dst,
2827 (int_x86_ssse3_palign_r_128
2828 VR128:$src1,
2829 (bitconvert (memopv4i32 addr:$src2)),
2830 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002831}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002832
2833//===----------------------------------------------------------------------===//
2834// Non-Instruction Patterns
2835//===----------------------------------------------------------------------===//
2836
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002837// extload f32 -> f64. This matches load+fextend because we have a hack in
2838// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2839// Since these loads aren't folded into the fextend, we have to match it
2840// explicitly here.
2841let Predicates = [HasSSE2] in
2842 def : Pat<(fextend (loadf32 addr:$src)),
2843 (CVTSS2SDrm addr:$src)>;
2844
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002845// bit_convert
2846let Predicates = [HasSSE2] in {
2847 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2848 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2849 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2850 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2851 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2852 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2853 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2854 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2855 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2856 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2857 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2858 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2859 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2860 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2861 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2862 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2863 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2864 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2865 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2866 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2867 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2868 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2869 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2870 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2871 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2872 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2873 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2874 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2875 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2876 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2877}
2878
2879// Move scalar to XMM zero-extended
2880// movd to XMM register zero-extends
2881let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002882// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002883def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002884 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002885def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002886 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002887def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002888 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002889def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002890 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002891}
2892
2893// Splat v2f64 / v2i64
2894let AddedComplexity = 10 in {
2895def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2896 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2897def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2898 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2899def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2900 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2901def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2902 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2903}
2904
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002905// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002906def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2907 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002908 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2909 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002910// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002911def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2912 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002913 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2914 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002915// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002916def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002917 SHUFP_unary_shuffle_mask:$sm),
2918 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2919 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002920
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002922def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2923 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002924 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2925 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002926def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2927 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002928 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2929 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002930// Special binary v2i64 shuffle cases using SHUFPDrri.
2931def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2932 SHUFP_shuffle_mask:$sm)),
2933 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2934 Requires<[HasSSE2]>;
2935// Special unary SHUFPDrri case.
2936def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
Evan Cheng13559d62008-09-26 23:41:32 +00002937 SHUFP_unary_shuffle_mask:$sm)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002938 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2939 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002940
2941// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002942let AddedComplexity = 15 in {
2943def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2944 UNPCKL_v_undef_shuffle_mask:$sm)),
2945 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2946 Requires<[OptForSpeed, HasSSE2]>;
2947def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2948 UNPCKL_v_undef_shuffle_mask:$sm)),
2949 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2950 Requires<[OptForSpeed, HasSSE2]>;
2951}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002952let AddedComplexity = 10 in {
2953def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2954 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002955 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2957 UNPCKL_v_undef_shuffle_mask)),
2958 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2959def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2960 UNPCKL_v_undef_shuffle_mask)),
2961 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2962def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2963 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002964 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002965}
2966
2967// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002968let AddedComplexity = 15 in {
2969def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2970 UNPCKH_v_undef_shuffle_mask:$sm)),
2971 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2972 Requires<[OptForSpeed, HasSSE2]>;
2973def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2974 UNPCKH_v_undef_shuffle_mask:$sm)),
2975 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2976 Requires<[OptForSpeed, HasSSE2]>;
2977}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002978let AddedComplexity = 10 in {
2979def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2980 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002981 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002982def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2983 UNPCKH_v_undef_shuffle_mask)),
2984 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2985def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2986 UNPCKH_v_undef_shuffle_mask)),
2987 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2988def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2989 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002990 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002991}
2992
Evan Cheng13559d62008-09-26 23:41:32 +00002993let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002994// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2995def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2996 MOVHP_shuffle_mask)),
2997 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2998
2999// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
3000def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3001 MOVHLPS_shuffle_mask)),
3002 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
3003
3004// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
3005def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
3006 MOVHLPS_v_undef_shuffle_mask)),
3007 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3008def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
3009 MOVHLPS_v_undef_shuffle_mask)),
3010 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3011}
3012
3013let AddedComplexity = 20 in {
3014// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
3015// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Cheng00b66ef2008-05-23 00:37:07 +00003016def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003017 MOVLP_shuffle_mask)),
3018 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003019def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003020 MOVLP_shuffle_mask)),
3021 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003022def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003023 MOVHP_shuffle_mask)),
3024 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003025def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003026 MOVHP_shuffle_mask)),
3027 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3028
Evan Cheng2b2a7012008-05-23 21:23:16 +00003029def : Pat<(v4i32 (vector_shuffle VR128:$src1,
3030 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003031 MOVLP_shuffle_mask)),
3032 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003033def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003034 MOVLP_shuffle_mask)),
3035 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2b2a7012008-05-23 21:23:16 +00003036def : Pat<(v4i32 (vector_shuffle VR128:$src1,
3037 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003038 MOVHP_shuffle_mask)),
3039 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003040def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00003041 MOVHP_shuffle_mask)),
3042 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003043}
3044
Evan Cheng2b2a7012008-05-23 21:23:16 +00003045// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
3046// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
3047def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3048 MOVLP_shuffle_mask)), addr:$src1),
3049 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3050def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3051 MOVLP_shuffle_mask)), addr:$src1),
3052 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3053def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3054 MOVHP_shuffle_mask)), addr:$src1),
3055 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3056def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3057 MOVHP_shuffle_mask)), addr:$src1),
3058 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3059
3060def : Pat<(store (v4i32 (vector_shuffle
3061 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3062 MOVLP_shuffle_mask)), addr:$src1),
3063 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3064def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3065 MOVLP_shuffle_mask)), addr:$src1),
3066 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3067def : Pat<(store (v4i32 (vector_shuffle
3068 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3069 MOVHP_shuffle_mask)), addr:$src1),
3070 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3071def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3072 MOVHP_shuffle_mask)), addr:$src1),
3073 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3074
3075
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003076let AddedComplexity = 15 in {
3077// Setting the lowest element in the vector.
3078def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3079 MOVL_shuffle_mask)),
3080 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3081def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
3082 MOVL_shuffle_mask)),
3083 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3084
3085// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
3086def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
3087 MOVLP_shuffle_mask)),
3088 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3089def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3090 MOVLP_shuffle_mask)),
3091 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3092}
3093
3094// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003095let AddedComplexity = 15 in
3096def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
3097 MOVL_shuffle_mask)),
3098 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003099def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003100 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003101
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003102// Some special case pandn patterns.
3103def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3104 VR128:$src2)),
3105 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3106def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3107 VR128:$src2)),
3108 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3109def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3110 VR128:$src2)),
3111 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3112
3113def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003114 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003115 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3116def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003117 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003118 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3119def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003120 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003121 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3122
Nate Begeman78246ca2007-11-17 03:58:34 +00003123// vector -> vector casts
3124def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3125 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3126def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3127 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003128def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3129 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3130def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3131 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003132
Evan Cheng51a49b22007-07-20 00:27:43 +00003133// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003134def : Pat<(alignedloadv4i32 addr:$src),
3135 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3136def : Pat<(loadv4i32 addr:$src),
3137 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003138def : Pat<(alignedloadv2i64 addr:$src),
3139 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3140def : Pat<(loadv2i64 addr:$src),
3141 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3142
3143def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3144 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3145def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3146 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3147def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3148 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3149def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3150 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3151def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3152 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3153def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3154 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3155def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3156 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3157def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3158 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003159
3160//===----------------------------------------------------------------------===//
3161// SSE4.1 Instructions
3162//===----------------------------------------------------------------------===//
3163
Dale Johannesena7d2b442008-10-10 23:51:03 +00003164multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003165 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003166 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003167 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003168 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003169 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003170 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003171 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003172 !strconcat(OpcodeStr,
3173 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003174 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3175 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003176
3177 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003178 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003179 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003180 !strconcat(OpcodeStr,
3181 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003182 [(set VR128:$dst,
3183 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003184 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003185
Nate Begemanb2975562008-02-03 07:18:54 +00003186 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003187 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003188 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003189 !strconcat(OpcodeStr,
3190 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003191 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3192 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003193
3194 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003195 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003196 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003197 !strconcat(OpcodeStr,
3198 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003199 [(set VR128:$dst,
3200 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003201 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003202}
3203
Dale Johannesena7d2b442008-10-10 23:51:03 +00003204let Constraints = "$src1 = $dst" in {
3205multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3206 string OpcodeStr,
3207 Intrinsic F32Int,
3208 Intrinsic F64Int> {
3209 // Intrinsic operation, reg.
3210 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
3211 (outs VR128:$dst),
3212 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3213 !strconcat(OpcodeStr,
3214 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3215 [(set VR128:$dst,
3216 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3217 OpSize;
3218
3219 // Intrinsic operation, mem.
3220 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3221 (outs VR128:$dst),
3222 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
3223 !strconcat(OpcodeStr,
3224 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3225 [(set VR128:$dst,
3226 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3227 OpSize;
3228
3229 // Intrinsic operation, reg.
3230 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
3231 (outs VR128:$dst),
3232 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3233 !strconcat(OpcodeStr,
3234 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3235 [(set VR128:$dst,
3236 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3237 OpSize;
3238
3239 // Intrinsic operation, mem.
3240 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
3241 (outs VR128:$dst),
3242 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3243 !strconcat(OpcodeStr,
3244 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3245 [(set VR128:$dst,
3246 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3247 OpSize;
3248}
3249}
3250
Nate Begemanb2975562008-02-03 07:18:54 +00003251// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003252defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3253 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3254defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3255 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003256
3257// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3258multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3259 Intrinsic IntId128> {
3260 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3261 (ins VR128:$src),
3262 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3263 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3264 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3265 (ins i128mem:$src),
3266 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3267 [(set VR128:$dst,
3268 (IntId128
3269 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3270}
3271
3272defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3273 int_x86_sse41_phminposuw>;
3274
3275/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003276let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003277 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3278 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003279 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3280 (ins VR128:$src1, VR128:$src2),
3281 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3282 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3283 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003284 let isCommutable = Commutable;
3285 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003286 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3287 (ins VR128:$src1, i128mem:$src2),
3288 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3289 [(set VR128:$dst,
3290 (IntId128 VR128:$src1,
3291 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003292 }
3293}
3294
3295defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3296 int_x86_sse41_pcmpeqq, 1>;
3297defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3298 int_x86_sse41_packusdw, 0>;
3299defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3300 int_x86_sse41_pminsb, 1>;
3301defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3302 int_x86_sse41_pminsd, 1>;
3303defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3304 int_x86_sse41_pminud, 1>;
3305defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3306 int_x86_sse41_pminuw, 1>;
3307defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3308 int_x86_sse41_pmaxsb, 1>;
3309defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3310 int_x86_sse41_pmaxsd, 1>;
3311defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3312 int_x86_sse41_pmaxud, 1>;
3313defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3314 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003315
Nate Begeman03605a02008-07-17 16:51:19 +00003316def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3317 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3318def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3319 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3320
Nate Begeman58057962008-02-09 01:38:08 +00003321
3322/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003323let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003324 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3325 SDNode OpNode, Intrinsic IntId128,
3326 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003327 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3328 (ins VR128:$src1, VR128:$src2),
3329 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003330 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3331 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003332 let isCommutable = Commutable;
3333 }
3334 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3335 (ins VR128:$src1, VR128:$src2),
3336 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3337 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3338 OpSize {
3339 let isCommutable = Commutable;
3340 }
3341 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3342 (ins VR128:$src1, i128mem:$src2),
3343 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3344 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003345 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003346 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3347 (ins VR128:$src1, i128mem:$src2),
3348 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3349 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003350 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003351 OpSize;
3352 }
3353}
Dan Gohmane3731f52008-05-23 17:49:40 +00003354defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003355 int_x86_sse41_pmulld, 1>;
Dan Gohmane3731f52008-05-23 17:49:40 +00003356defm PMULDQ : SS41I_binop_patint<0x28, "pmuldq", v2i64, mul,
3357 int_x86_sse41_pmuldq, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003358
3359
Evan Cheng78d00612008-03-14 07:39:27 +00003360/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003361let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003362 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3363 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003364 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003365 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3366 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003367 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003368 [(set VR128:$dst,
3369 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3370 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003371 let isCommutable = Commutable;
3372 }
Evan Cheng78d00612008-03-14 07:39:27 +00003373 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003374 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3375 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003376 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003377 [(set VR128:$dst,
3378 (IntId128 VR128:$src1,
3379 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3380 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003381 }
3382}
3383
3384defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3385 int_x86_sse41_blendps, 0>;
3386defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3387 int_x86_sse41_blendpd, 0>;
3388defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3389 int_x86_sse41_pblendw, 0>;
3390defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3391 int_x86_sse41_dpps, 1>;
3392defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3393 int_x86_sse41_dppd, 1>;
3394defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003395 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003396
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003397
Evan Cheng78d00612008-03-14 07:39:27 +00003398/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003399let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003400 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3401 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3402 (ins VR128:$src1, VR128:$src2),
3403 !strconcat(OpcodeStr,
3404 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3405 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3406 OpSize;
3407
3408 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3409 (ins VR128:$src1, i128mem:$src2),
3410 !strconcat(OpcodeStr,
3411 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3412 [(set VR128:$dst,
3413 (IntId VR128:$src1,
3414 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3415 }
3416}
3417
3418defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3419defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3420defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3421
3422
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003423multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3424 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3425 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3426 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3427
3428 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3429 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003430 [(set VR128:$dst,
3431 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3432 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003433}
3434
3435defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3436defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3437defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3438defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3439defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3440defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3441
Evan Cheng56ec77b2008-09-24 23:27:55 +00003442// Common patterns involving scalar load.
3443def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3444 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3445def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3446 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3447
3448def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3449 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3450def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3451 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3452
3453def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3454 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3455def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3456 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3457
3458def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3459 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3460def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3461 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3462
3463def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3464 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3465def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3466 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3467
3468def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3469 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3470def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3471 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3472
3473
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003474multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3475 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3476 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3477 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3478
3479 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3480 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003481 [(set VR128:$dst,
3482 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3483 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003484}
3485
3486defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3487defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3488defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3489defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3490
Evan Cheng56ec77b2008-09-24 23:27:55 +00003491// Common patterns involving scalar load
3492def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003493 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003494def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003495 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003496
3497def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003498 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003499def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003500 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003501
3502
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003503multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3504 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3505 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3506 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3507
Evan Cheng56ec77b2008-09-24 23:27:55 +00003508 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003509 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3510 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003511 [(set VR128:$dst, (IntId (bitconvert
3512 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3513 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003514}
3515
3516defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3517defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3518
Evan Cheng56ec77b2008-09-24 23:27:55 +00003519// Common patterns involving scalar load
3520def : Pat<(int_x86_sse41_pmovsxbq
3521 (bitconvert (v4i32 (X86vzmovl
3522 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003523 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003524
3525def : Pat<(int_x86_sse41_pmovzxbq
3526 (bitconvert (v4i32 (X86vzmovl
3527 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003528 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003529
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003530
Nate Begemand77e59e2008-02-11 04:19:36 +00003531/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3532multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003533 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003534 (ins VR128:$src1, i32i8imm:$src2),
3535 !strconcat(OpcodeStr,
3536 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003537 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3538 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003539 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003540 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3541 !strconcat(OpcodeStr,
3542 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003543 []>, OpSize;
3544// FIXME:
3545// There's an AssertZext in the way of writing the store pattern
3546// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003547}
3548
Nate Begemand77e59e2008-02-11 04:19:36 +00003549defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003550
Nate Begemand77e59e2008-02-11 04:19:36 +00003551
3552/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3553multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003554 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003555 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3556 !strconcat(OpcodeStr,
3557 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3558 []>, OpSize;
3559// FIXME:
3560// There's an AssertZext in the way of writing the store pattern
3561// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3562}
3563
3564defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3565
3566
3567/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3568multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003569 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003570 (ins VR128:$src1, i32i8imm:$src2),
3571 !strconcat(OpcodeStr,
3572 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3573 [(set GR32:$dst,
3574 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003575 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003576 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3577 !strconcat(OpcodeStr,
3578 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3579 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3580 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003581}
3582
Nate Begemand77e59e2008-02-11 04:19:36 +00003583defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003584
Nate Begemand77e59e2008-02-11 04:19:36 +00003585
Evan Cheng6c249332008-03-24 21:52:23 +00003586/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3587/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003588multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003589 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003590 (ins VR128:$src1, i32i8imm:$src2),
3591 !strconcat(OpcodeStr,
3592 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003593 [(set GR32:$dst,
3594 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003595 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003596 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003597 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3598 !strconcat(OpcodeStr,
3599 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003600 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003601 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003602}
3603
Nate Begemand77e59e2008-02-11 04:19:36 +00003604defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003605
Dan Gohmana41862a2008-08-08 18:30:21 +00003606// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3607def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3608 imm:$src2))),
3609 addr:$dst),
3610 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3611 Requires<[HasSSE41]>;
3612
Evan Cheng3ea4d672008-03-05 08:19:16 +00003613let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003614 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003615 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003616 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3617 !strconcat(OpcodeStr,
3618 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3619 [(set VR128:$dst,
3620 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003621 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003622 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3623 !strconcat(OpcodeStr,
3624 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3625 [(set VR128:$dst,
3626 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3627 imm:$src3))]>, OpSize;
3628 }
3629}
3630
3631defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3632
Evan Cheng3ea4d672008-03-05 08:19:16 +00003633let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003634 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003635 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003636 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3637 !strconcat(OpcodeStr,
3638 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3639 [(set VR128:$dst,
3640 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3641 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003642 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003643 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3644 !strconcat(OpcodeStr,
3645 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3646 [(set VR128:$dst,
3647 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3648 imm:$src3)))]>, OpSize;
3649 }
3650}
3651
3652defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3653
Evan Cheng3ea4d672008-03-05 08:19:16 +00003654let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003655 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003656 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003657 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3658 !strconcat(OpcodeStr,
3659 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3660 [(set VR128:$dst,
3661 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003662 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003663 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3664 !strconcat(OpcodeStr,
3665 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3666 [(set VR128:$dst,
3667 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3668 imm:$src3))]>, OpSize;
3669 }
3670}
3671
Evan Chengc2054be2008-03-26 08:11:49 +00003672defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003673
3674let Defs = [EFLAGS] in {
3675def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3676 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3677def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3678 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3679}
3680
3681def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3682 "movntdqa\t{$src, $dst|$dst, $src}",
3683 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003684
3685/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3686let Constraints = "$src1 = $dst" in {
3687 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3688 Intrinsic IntId128, bit Commutable = 0> {
3689 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3690 (ins VR128:$src1, VR128:$src2),
3691 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3692 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3693 OpSize {
3694 let isCommutable = Commutable;
3695 }
3696 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3697 (ins VR128:$src1, i128mem:$src2),
3698 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3699 [(set VR128:$dst,
3700 (IntId128 VR128:$src1,
3701 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3702 }
3703}
3704
Nate Begeman235666b2008-07-17 17:04:58 +00003705defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003706
3707def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3708 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3709def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3710 (PCMPGTQrm VR128:$src1, addr:$src2)>;