blob: e3461c82c7a6cc11fb0a447d336190148a9b99bc [file] [log] [blame]
Misha Brukman91b5ca82004-07-26 18:45:48 +00001//===-- X86FloatingPoint.cpp - Floating point Reg -> Stack converter ------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file defines the pass which converts floating point instructions from
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +000011// pseudo registers into register stack instructions. This pass uses live
Chris Lattner847df252004-01-30 22:25:18 +000012// variable information to indicate where the FPn registers are used and their
13// lifetimes.
14//
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +000015// The x87 hardware tracks liveness of the stack registers, so it is necessary
16// to implement exact liveness tracking between basic blocks. The CFG edges are
17// partitioned into bundles where the same FP registers must be live in
18// identical stack positions. Instructions are inserted at the end of each basic
19// block to rearrange the live registers to match the outgoing bundle.
Chris Lattner847df252004-01-30 22:25:18 +000020//
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +000021// This approach avoids splitting critical edges at the potential cost of more
22// live register shuffling instructions when critical edges are present.
Chris Lattnera960d952003-01-13 01:01:59 +000023//
24//===----------------------------------------------------------------------===//
25
Chris Lattner95b2c7d2006-12-19 22:59:26 +000026#define DEBUG_TYPE "x86-codegen"
Chris Lattnera960d952003-01-13 01:01:59 +000027#include "X86.h"
28#include "X86InstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/ADT/DepthFirstIterator.h"
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +000030#include "llvm/ADT/DenseMap.h"
Owen Andersoneaa009d2008-08-14 21:01:00 +000031#include "llvm/ADT/SmallPtrSet.h"
Evan Chengddd2a452006-11-15 20:56:39 +000032#include "llvm/ADT/SmallVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000033#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen8dd070e2011-01-04 21:10:05 +000035#include "llvm/CodeGen/EdgeBundles.h"
Bill Wendling0ea8bf32009-08-03 00:11:34 +000036#include "llvm/CodeGen/MachineFunctionPass.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
38#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +000040#include "llvm/InlineAsm.h"
Bill Wendling0ea8bf32009-08-03 00:11:34 +000041#include "llvm/Support/Debug.h"
42#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/raw_ostream.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetMachine.h"
Chris Lattnera960d952003-01-13 01:01:59 +000046#include <algorithm>
Chris Lattnerf2e49d42003-12-20 09:58:55 +000047using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000048
Chris Lattner95b2c7d2006-12-19 22:59:26 +000049STATISTIC(NumFXCH, "Number of fxch instructions inserted");
50STATISTIC(NumFP , "Number of floating point instructions");
Chris Lattnera960d952003-01-13 01:01:59 +000051
Chris Lattner95b2c7d2006-12-19 22:59:26 +000052namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000053 struct FPS : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000054 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000055 FPS() : MachineFunctionPass(ID) {
Jakob Stoklund Olesen8dd070e2011-01-04 21:10:05 +000056 initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb47bb132010-07-16 22:00:33 +000057 // This is really only to keep valgrind quiet.
58 // The logic in isLive() is too much for it.
59 memset(Stack, 0, sizeof(Stack));
60 memset(RegMap, 0, sizeof(RegMap));
61 }
Devang Patel794fd752007-05-01 21:15:47 +000062
Evan Chengbbeeb2a2008-09-22 20:58:04 +000063 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmandf090552009-08-01 00:26:16 +000064 AU.setPreservesCFG();
Jakob Stoklund Olesen8dd070e2011-01-04 21:10:05 +000065 AU.addRequired<EdgeBundles>();
Evan Cheng8b56a902008-09-22 22:21:38 +000066 AU.addPreservedID(MachineLoopInfoID);
67 AU.addPreservedID(MachineDominatorsID);
Evan Chengbbeeb2a2008-09-22 20:58:04 +000068 MachineFunctionPass::getAnalysisUsage(AU);
69 }
70
Chris Lattnera960d952003-01-13 01:01:59 +000071 virtual bool runOnMachineFunction(MachineFunction &MF);
72
73 virtual const char *getPassName() const { return "X86 FP Stackifier"; }
74
Chris Lattnera960d952003-01-13 01:01:59 +000075 private:
Evan Cheng32644ac2006-12-01 10:11:51 +000076 const TargetInstrInfo *TII; // Machine instruction info.
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +000077
78 // Two CFG edges are related if they leave the same block, or enter the same
79 // block. The transitive closure of an edge under this relation is a
80 // LiveBundle. It represents a set of CFG edges where the live FP stack
81 // registers must be allocated identically in the x87 stack.
82 //
83 // A LiveBundle is usually all the edges leaving a block, or all the edges
84 // entering a block, but it can contain more edges if critical edges are
85 // present.
86 //
87 // The set of live FP registers in a LiveBundle is calculated by bundleCFG,
88 // but the exact mapping of FP registers to stack slots is fixed later.
89 struct LiveBundle {
90 // Bit mask of live FP registers. Bit 0 = FP0, bit 1 = FP1, &c.
91 unsigned Mask;
92
93 // Number of pre-assigned live registers in FixStack. This is 0 when the
94 // stack order has not yet been fixed.
95 unsigned FixCount;
96
97 // Assigned stack order for live-in registers.
98 // FixStack[i] == getStackEntry(i) for all i < FixCount.
99 unsigned char FixStack[8];
100
Jakob Stoklund Olesen631ee4b2011-01-04 21:10:11 +0000101 LiveBundle() : Mask(0), FixCount(0) {}
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000102
103 // Have the live registers been assigned a stack order yet?
104 bool isFixed() const { return !Mask || FixCount; }
105 };
106
107 // Numbered LiveBundle structs. LiveBundles[0] is used for all CFG edges
108 // with no live FP registers.
109 SmallVector<LiveBundle, 8> LiveBundles;
110
Jakob Stoklund Olesen631ee4b2011-01-04 21:10:11 +0000111 // The edge bundle analysis provides indices into the LiveBundles vector.
112 EdgeBundles *Bundles;
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000113
114 // Return a bitmask of FP registers in block's live-in list.
115 unsigned calcLiveInMask(MachineBasicBlock *MBB) {
116 unsigned Mask = 0;
117 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
118 E = MBB->livein_end(); I != E; ++I) {
119 unsigned Reg = *I - X86::FP0;
120 if (Reg < 8)
121 Mask |= 1 << Reg;
122 }
123 return Mask;
124 }
125
126 // Partition all the CFG edges into LiveBundles.
127 void bundleCFG(MachineFunction &MF);
128
Evan Cheng32644ac2006-12-01 10:11:51 +0000129 MachineBasicBlock *MBB; // Current basic block
Jakob Stoklund Olesen1baeb002011-06-27 04:08:36 +0000130
131 // The hardware keeps track of how many FP registers are live, so we have
132 // to model that exactly. Usually, each live register corresponds to an
133 // FP<n> register, but when dealing with calls, returns, and inline
134 // assembly, it is sometimes neccesary to have live scratch registers.
Evan Cheng32644ac2006-12-01 10:11:51 +0000135 unsigned Stack[8]; // FP<n> Registers in each stack slot...
Evan Cheng32644ac2006-12-01 10:11:51 +0000136 unsigned StackTop; // The current top of the FP stack.
Chris Lattnera960d952003-01-13 01:01:59 +0000137
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000138 enum {
139 NumFPRegs = 16 // Including scratch pseudo-registers.
140 };
141
Jakob Stoklund Olesen1baeb002011-06-27 04:08:36 +0000142 // For each live FP<n> register, point to its Stack[] entry.
143 // The first entries correspond to FP0-FP6, the rest are scratch registers
144 // used when we need slightly different live registers than what the
145 // register allocator thinks.
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000146 unsigned RegMap[NumFPRegs];
147
148 // Pending fixed registers - Inline assembly needs FP registers to appear
149 // in fixed stack slot positions. This is handled by copying FP registers
150 // to ST registers before the instruction, and copying back after the
151 // instruction.
152 //
153 // This is modeled with pending ST registers. NumPendingSTs is the number
154 // of ST registers (ST0-STn) we are tracking. PendingST[n] points to an FP
155 // register that holds the ST value. The ST registers are not moved into
156 // place until immediately before the instruction that needs them.
157 //
158 // It can happen that we need an ST register to be live when no FP register
159 // holds the value:
160 //
161 // %ST0 = COPY %FP4<kill>
162 //
163 // When that happens, we allocate a scratch FP register to hold the ST
164 // value. That means every register in PendingST must be live.
165
166 unsigned NumPendingSTs;
167 unsigned char PendingST[8];
Jakob Stoklund Olesen1baeb002011-06-27 04:08:36 +0000168
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000169 // Set up our stack model to match the incoming registers to MBB.
170 void setupBlockStack();
171
172 // Shuffle live registers to match the expectations of successor blocks.
173 void finishBlockStack();
174
Chris Lattnera960d952003-01-13 01:01:59 +0000175 void dumpStack() const {
David Greenef5c95a62010-01-05 01:29:34 +0000176 dbgs() << "Stack contents:";
Chris Lattnera960d952003-01-13 01:01:59 +0000177 for (unsigned i = 0; i != StackTop; ++i) {
David Greenef5c95a62010-01-05 01:29:34 +0000178 dbgs() << " FP" << Stack[i];
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000179 assert(RegMap[Stack[i]] == i && "Stack[] doesn't match RegMap[]!");
Chris Lattnera960d952003-01-13 01:01:59 +0000180 }
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000181 for (unsigned i = 0; i != NumPendingSTs; ++i)
182 dbgs() << ", ST" << i << " in FP" << unsigned(PendingST[i]);
David Greenef5c95a62010-01-05 01:29:34 +0000183 dbgs() << "\n";
Chris Lattnera960d952003-01-13 01:01:59 +0000184 }
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000185
Chris Lattnera40ce7e2010-07-17 17:40:51 +0000186 /// getSlot - Return the stack slot number a particular register number is
187 /// in.
Chris Lattnera960d952003-01-13 01:01:59 +0000188 unsigned getSlot(unsigned RegNo) const {
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000189 assert(RegNo < NumFPRegs && "Regno out of range!");
Chris Lattnera960d952003-01-13 01:01:59 +0000190 return RegMap[RegNo];
191 }
192
Chris Lattnera40ce7e2010-07-17 17:40:51 +0000193 /// isLive - Is RegNo currently live in the stack?
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000194 bool isLive(unsigned RegNo) const {
195 unsigned Slot = getSlot(RegNo);
196 return Slot < StackTop && Stack[Slot] == RegNo;
197 }
198
Chris Lattnera40ce7e2010-07-17 17:40:51 +0000199 /// getScratchReg - Return an FP register that is not currently in use.
Jakob Stoklund Olesene098e7a2010-07-16 17:41:40 +0000200 unsigned getScratchReg() {
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000201 for (int i = NumFPRegs - 1; i >= 8; --i)
Jakob Stoklund Olesene098e7a2010-07-16 17:41:40 +0000202 if (!isLive(i))
203 return i;
204 llvm_unreachable("Ran out of scratch FP registers");
205 }
206
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000207 /// isScratchReg - Returns trus if RegNo is a scratch FP register.
208 bool isScratchReg(unsigned RegNo) {
209 return RegNo > 8 && RegNo < NumFPRegs;
210 }
211
Chris Lattnera40ce7e2010-07-17 17:40:51 +0000212 /// getStackEntry - Return the X86::FP<n> register in register ST(i).
Chris Lattnera960d952003-01-13 01:01:59 +0000213 unsigned getStackEntry(unsigned STi) const {
Evan Cheng3f490f32010-10-12 23:19:28 +0000214 if (STi >= StackTop)
215 report_fatal_error("Access past stack top!");
Chris Lattnera960d952003-01-13 01:01:59 +0000216 return Stack[StackTop-1-STi];
217 }
218
Chris Lattnera40ce7e2010-07-17 17:40:51 +0000219 /// getSTReg - Return the X86::ST(i) register which contains the specified
220 /// FP<RegNo> register.
Chris Lattnera960d952003-01-13 01:01:59 +0000221 unsigned getSTReg(unsigned RegNo) const {
Brian Gaeked0fde302003-11-11 22:41:34 +0000222 return StackTop - 1 - getSlot(RegNo) + llvm::X86::ST0;
Chris Lattnera960d952003-01-13 01:01:59 +0000223 }
224
Chris Lattner447ff682008-03-11 03:23:40 +0000225 // pushReg - Push the specified FP<n> register onto the stack.
Chris Lattnera960d952003-01-13 01:01:59 +0000226 void pushReg(unsigned Reg) {
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000227 assert(Reg < NumFPRegs && "Register number out of range!");
Evan Cheng3f490f32010-10-12 23:19:28 +0000228 if (StackTop >= 8)
229 report_fatal_error("Stack overflow!");
Chris Lattnera960d952003-01-13 01:01:59 +0000230 Stack[StackTop] = Reg;
231 RegMap[Reg] = StackTop++;
232 }
233
234 bool isAtTop(unsigned RegNo) const { return getSlot(RegNo) == StackTop-1; }
Chris Lattner447ff682008-03-11 03:23:40 +0000235 void moveToTop(unsigned RegNo, MachineBasicBlock::iterator I) {
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000236 DebugLoc dl = I == MBB->end() ? DebugLoc() : I->getDebugLoc();
Chris Lattner447ff682008-03-11 03:23:40 +0000237 if (isAtTop(RegNo)) return;
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000238
Chris Lattner447ff682008-03-11 03:23:40 +0000239 unsigned STReg = getSTReg(RegNo);
240 unsigned RegOnTop = getStackEntry(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000241
Chris Lattner447ff682008-03-11 03:23:40 +0000242 // Swap the slots the regs are in.
243 std::swap(RegMap[RegNo], RegMap[RegOnTop]);
Chris Lattnera960d952003-01-13 01:01:59 +0000244
Chris Lattner447ff682008-03-11 03:23:40 +0000245 // Swap stack slot contents.
Evan Cheng3f490f32010-10-12 23:19:28 +0000246 if (RegMap[RegOnTop] >= StackTop)
247 report_fatal_error("Access past stack top!");
Chris Lattner447ff682008-03-11 03:23:40 +0000248 std::swap(Stack[RegMap[RegOnTop]], Stack[StackTop-1]);
Chris Lattnera960d952003-01-13 01:01:59 +0000249
Chris Lattner447ff682008-03-11 03:23:40 +0000250 // Emit an fxch to update the runtime processors version of the state.
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000251 BuildMI(*MBB, I, dl, TII->get(X86::XCH_F)).addReg(STReg);
Dan Gohmanfe601042010-06-22 15:08:57 +0000252 ++NumFXCH;
Chris Lattnera960d952003-01-13 01:01:59 +0000253 }
254
Chris Lattner0526f012004-04-01 04:06:09 +0000255 void duplicateToTop(unsigned RegNo, unsigned AsReg, MachineInstr *I) {
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000256 DebugLoc dl = I == MBB->end() ? DebugLoc() : I->getDebugLoc();
Chris Lattnera960d952003-01-13 01:01:59 +0000257 unsigned STReg = getSTReg(RegNo);
258 pushReg(AsReg); // New register on top of stack
259
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000260 BuildMI(*MBB, I, dl, TII->get(X86::LD_Frr)).addReg(STReg);
Chris Lattnera960d952003-01-13 01:01:59 +0000261 }
262
Jakob Stoklund Olesen66b0f512011-08-08 17:15:43 +0000263 /// duplicatePendingSTBeforeKill - The instruction at I is about to kill
264 /// RegNo. If any PendingST registers still need the RegNo value, duplicate
265 /// them to new scratch registers.
266 void duplicatePendingSTBeforeKill(unsigned RegNo, MachineInstr *I) {
267 for (unsigned i = 0; i != NumPendingSTs; ++i) {
268 if (PendingST[i] != RegNo)
269 continue;
270 unsigned SR = getScratchReg();
271 DEBUG(dbgs() << "Duplicating pending ST" << i
272 << " in FP" << RegNo << " to FP" << SR << '\n');
273 duplicateToTop(RegNo, SR, I);
274 PendingST[i] = SR;
275 }
276 }
277
Chris Lattnera40ce7e2010-07-17 17:40:51 +0000278 /// popStackAfter - Pop the current value off of the top of the FP stack
279 /// after the specified instruction.
Chris Lattnera960d952003-01-13 01:01:59 +0000280 void popStackAfter(MachineBasicBlock::iterator &I);
281
Chris Lattnera40ce7e2010-07-17 17:40:51 +0000282 /// freeStackSlotAfter - Free the specified register from the register
283 /// stack, so that it is no longer in a register. If the register is
284 /// currently at the top of the stack, we just pop the current instruction,
285 /// otherwise we store the current top-of-stack into the specified slot,
286 /// then pop the top of stack.
Chris Lattner0526f012004-04-01 04:06:09 +0000287 void freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned Reg);
288
Chris Lattnera40ce7e2010-07-17 17:40:51 +0000289 /// freeStackSlotBefore - Just the pop, no folding. Return the inserted
290 /// instruction.
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000291 MachineBasicBlock::iterator
292 freeStackSlotBefore(MachineBasicBlock::iterator I, unsigned FPRegNo);
293
Chris Lattnera40ce7e2010-07-17 17:40:51 +0000294 /// Adjust the live registers to be the set in Mask.
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000295 void adjustLiveRegs(unsigned Mask, MachineBasicBlock::iterator I);
296
Jakob Stoklund Olesen1baeb002011-06-27 04:08:36 +0000297 /// Shuffle the top FixCount stack entries such that FP reg FixStack[0] is
Chris Lattnera40ce7e2010-07-17 17:40:51 +0000298 /// st(0), FP reg FixStack[1] is st(1) etc.
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000299 void shuffleStackTop(const unsigned char *FixStack, unsigned FixCount,
300 MachineBasicBlock::iterator I);
301
Chris Lattnera960d952003-01-13 01:01:59 +0000302 bool processBasicBlock(MachineFunction &MF, MachineBasicBlock &MBB);
303
304 void handleZeroArgFP(MachineBasicBlock::iterator &I);
305 void handleOneArgFP(MachineBasicBlock::iterator &I);
Chris Lattner4a06f352004-02-02 19:23:15 +0000306 void handleOneArgFPRW(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000307 void handleTwoArgFP(MachineBasicBlock::iterator &I);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000308 void handleCompareFP(MachineBasicBlock::iterator &I);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000309 void handleCondMovFP(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000310 void handleSpecialFP(MachineBasicBlock::iterator &I);
Jakob Stoklund Olesen7db1e7a2010-07-08 19:46:30 +0000311
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000312 // Check if a COPY instruction is using FP registers.
313 bool isFPCopy(MachineInstr *MI) {
314 unsigned DstReg = MI->getOperand(0).getReg();
315 unsigned SrcReg = MI->getOperand(1).getReg();
316
317 return X86::RFP80RegClass.contains(DstReg) ||
318 X86::RFP80RegClass.contains(SrcReg);
319 }
Chris Lattnera960d952003-01-13 01:01:59 +0000320 };
Devang Patel19974732007-05-03 01:11:54 +0000321 char FPS::ID = 0;
Chris Lattnera960d952003-01-13 01:01:59 +0000322}
323
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000324FunctionPass *llvm::createX86FloatingPointStackifierPass() { return new FPS(); }
Chris Lattnera960d952003-01-13 01:01:59 +0000325
Chris Lattner3cc83842008-01-14 06:41:29 +0000326/// getFPReg - Return the X86::FPx register number for the specified operand.
327/// For example, this returns 3 for X86::FP3.
328static unsigned getFPReg(const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000329 assert(MO.isReg() && "Expected an FP register!");
Chris Lattner3cc83842008-01-14 06:41:29 +0000330 unsigned Reg = MO.getReg();
331 assert(Reg >= X86::FP0 && Reg <= X86::FP6 && "Expected FP register!");
332 return Reg - X86::FP0;
333}
334
Chris Lattnera960d952003-01-13 01:01:59 +0000335/// runOnMachineFunction - Loop over all of the basic blocks, transforming FP
336/// register references into FP stack references.
337///
338bool FPS::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000339 // We only need to run this pass if there are any FP registers used in this
340 // function. If it is all integer, there is nothing for us to do!
Chris Lattner42e25b32005-01-23 23:13:59 +0000341 bool FPIsUsed = false;
342
343 assert(X86::FP6 == X86::FP0+6 && "Register enums aren't sorted right!");
344 for (unsigned i = 0; i <= 6; ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +0000345 if (MF.getRegInfo().isPhysRegUsed(X86::FP0+i)) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000346 FPIsUsed = true;
347 break;
348 }
349
350 // Early exit.
351 if (!FPIsUsed) return false;
352
Jakob Stoklund Olesen631ee4b2011-01-04 21:10:11 +0000353 Bundles = &getAnalysis<EdgeBundles>();
Evan Cheng32644ac2006-12-01 10:11:51 +0000354 TII = MF.getTarget().getInstrInfo();
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000355
356 // Prepare cross-MBB liveness.
357 bundleCFG(MF);
358
Chris Lattnera960d952003-01-13 01:01:59 +0000359 StackTop = 0;
360
Chris Lattner847df252004-01-30 22:25:18 +0000361 // Process the function in depth first order so that we process at least one
362 // of the predecessors for every reachable block in the function.
Owen Andersoneaa009d2008-08-14 21:01:00 +0000363 SmallPtrSet<MachineBasicBlock*, 8> Processed;
Chris Lattner22686842004-05-01 21:27:53 +0000364 MachineBasicBlock *Entry = MF.begin();
Chris Lattner847df252004-01-30 22:25:18 +0000365
366 bool Changed = false;
Owen Andersoneaa009d2008-08-14 21:01:00 +0000367 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*, 8> >
Chris Lattner847df252004-01-30 22:25:18 +0000368 I = df_ext_begin(Entry, Processed), E = df_ext_end(Entry, Processed);
369 I != E; ++I)
Chris Lattner22686842004-05-01 21:27:53 +0000370 Changed |= processBasicBlock(MF, **I);
Chris Lattner847df252004-01-30 22:25:18 +0000371
Chris Lattnerba3598c2009-09-08 04:55:44 +0000372 // Process any unreachable blocks in arbitrary order now.
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000373 if (MF.size() != Processed.size())
374 for (MachineFunction::iterator BB = MF.begin(), E = MF.end(); BB != E; ++BB)
375 if (Processed.insert(BB))
376 Changed |= processBasicBlock(MF, *BB);
Chris Lattnerba3598c2009-09-08 04:55:44 +0000377
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000378 LiveBundles.clear();
379
Chris Lattnera960d952003-01-13 01:01:59 +0000380 return Changed;
381}
382
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000383/// bundleCFG - Scan all the basic blocks to determine consistent live-in and
384/// live-out sets for the FP registers. Consistent means that the set of
385/// registers live-out from a block is identical to the live-in set of all
386/// successors. This is not enforced by the normal live-in lists since
387/// registers may be implicitly defined, or not used by all successors.
388void FPS::bundleCFG(MachineFunction &MF) {
389 assert(LiveBundles.empty() && "Stale data in LiveBundles");
Jakob Stoklund Olesen631ee4b2011-01-04 21:10:11 +0000390 LiveBundles.resize(Bundles->getNumBundles());
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000391
Jakob Stoklund Olesen631ee4b2011-01-04 21:10:11 +0000392 // Gather the actual live-in masks for all MBBs.
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000393 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) {
394 MachineBasicBlock *MBB = I;
395 const unsigned Mask = calcLiveInMask(MBB);
396 if (!Mask)
397 continue;
Jakob Stoklund Olesen631ee4b2011-01-04 21:10:11 +0000398 // Update MBB ingoing bundle mask.
399 LiveBundles[Bundles->getBundle(MBB->getNumber(), false)].Mask |= Mask;
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000400 }
401}
402
Chris Lattnera960d952003-01-13 01:01:59 +0000403/// processBasicBlock - Loop over all of the instructions in the basic block,
404/// transforming FP instructions into their stack form.
405///
406bool FPS::processBasicBlock(MachineFunction &MF, MachineBasicBlock &BB) {
Chris Lattnera960d952003-01-13 01:01:59 +0000407 bool Changed = false;
408 MBB = &BB;
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000409 NumPendingSTs = 0;
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000410
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000411 setupBlockStack();
412
Chris Lattnera960d952003-01-13 01:01:59 +0000413 for (MachineBasicBlock::iterator I = BB.begin(); I != BB.end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000414 MachineInstr *MI = I;
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000415 uint64_t Flags = MI->getDesc().TSFlags;
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000416
Chris Lattnere12ecf22008-03-11 19:50:13 +0000417 unsigned FPInstClass = Flags & X86II::FPTypeMask;
Chris Lattner518bb532010-02-09 19:54:29 +0000418 if (MI->isInlineAsm())
Chris Lattnere12ecf22008-03-11 19:50:13 +0000419 FPInstClass = X86II::SpecialFP;
Jakob Stoklund Olesen7db1e7a2010-07-08 19:46:30 +0000420
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000421 if (MI->isCopy() && isFPCopy(MI))
Jakob Stoklund Olesen7db1e7a2010-07-08 19:46:30 +0000422 FPInstClass = X86II::SpecialFP;
423
Jakob Stoklund Olesen56e32322011-08-03 16:33:19 +0000424 if (MI->isImplicitDef() &&
425 X86::RFP80RegClass.contains(MI->getOperand(0).getReg()))
426 FPInstClass = X86II::SpecialFP;
427
Chris Lattnere12ecf22008-03-11 19:50:13 +0000428 if (FPInstClass == X86II::NotFP)
Chris Lattner847df252004-01-30 22:25:18 +0000429 continue; // Efficiently ignore non-fp insts!
Chris Lattnera960d952003-01-13 01:01:59 +0000430
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000431 MachineInstr *PrevMI = 0;
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000432 if (I != BB.begin())
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000433 PrevMI = prior(I);
Chris Lattnera960d952003-01-13 01:01:59 +0000434
435 ++NumFP; // Keep track of # of pseudo instrs
David Greenef5c95a62010-01-05 01:29:34 +0000436 DEBUG(dbgs() << "\nFPInst:\t" << *MI);
Chris Lattnera960d952003-01-13 01:01:59 +0000437
438 // Get dead variables list now because the MI pointer may be deleted as part
439 // of processing!
Evan Chengddd2a452006-11-15 20:56:39 +0000440 SmallVector<unsigned, 8> DeadRegs;
441 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
442 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000443 if (MO.isReg() && MO.isDead())
Evan Chengddd2a452006-11-15 20:56:39 +0000444 DeadRegs.push_back(MO.getReg());
445 }
Chris Lattnera960d952003-01-13 01:01:59 +0000446
Chris Lattnere12ecf22008-03-11 19:50:13 +0000447 switch (FPInstClass) {
Chris Lattner4a06f352004-02-02 19:23:15 +0000448 case X86II::ZeroArgFP: handleZeroArgFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000449 case X86II::OneArgFP: handleOneArgFP(I); break; // fstp ST(0)
Chris Lattner4a06f352004-02-02 19:23:15 +0000450 case X86II::OneArgFPRW: handleOneArgFPRW(I); break; // ST(0) = fsqrt(ST(0))
Evan Cheng5cd3e9f2006-11-11 10:21:44 +0000451 case X86II::TwoArgFP: handleTwoArgFP(I); break;
Chris Lattnerab8decc2004-06-11 04:41:24 +0000452 case X86II::CompareFP: handleCompareFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000453 case X86II::CondMovFP: handleCondMovFP(I); break;
Chris Lattner4a06f352004-02-02 19:23:15 +0000454 case X86II::SpecialFP: handleSpecialFP(I); break;
Torok Edwinc23197a2009-07-14 16:55:14 +0000455 default: llvm_unreachable("Unknown FP Type!");
Chris Lattnera960d952003-01-13 01:01:59 +0000456 }
457
458 // Check to see if any of the values defined by this instruction are dead
459 // after definition. If so, pop them.
Evan Chengddd2a452006-11-15 20:56:39 +0000460 for (unsigned i = 0, e = DeadRegs.size(); i != e; ++i) {
461 unsigned Reg = DeadRegs[i];
Chris Lattnera960d952003-01-13 01:01:59 +0000462 if (Reg >= X86::FP0 && Reg <= X86::FP6) {
David Greenef5c95a62010-01-05 01:29:34 +0000463 DEBUG(dbgs() << "Register FP#" << Reg-X86::FP0 << " is dead!\n");
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000464 freeStackSlotAfter(I, Reg-X86::FP0);
Chris Lattnera960d952003-01-13 01:01:59 +0000465 }
466 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000467
Chris Lattnera960d952003-01-13 01:01:59 +0000468 // Print out all of the instructions expanded to if -debug
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000469 DEBUG(
470 MachineBasicBlock::iterator PrevI(PrevMI);
471 if (I == PrevI) {
David Greenef5c95a62010-01-05 01:29:34 +0000472 dbgs() << "Just deleted pseudo instruction\n";
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000473 } else {
474 MachineBasicBlock::iterator Start = I;
475 // Rewind to first instruction newly inserted.
476 while (Start != BB.begin() && prior(Start) != PrevI) --Start;
David Greenef5c95a62010-01-05 01:29:34 +0000477 dbgs() << "Inserted instructions:\n\t";
478 Start->print(dbgs(), &MF.getTarget());
Chris Lattner7896c9f2009-12-03 00:50:42 +0000479 while (++Start != llvm::next(I)) {}
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000480 }
481 dumpStack();
482 );
Duncan Sands1f6a3292011-08-12 14:54:45 +0000483 (void)PrevMI;
Chris Lattnera960d952003-01-13 01:01:59 +0000484
485 Changed = true;
486 }
487
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000488 finishBlockStack();
489
Chris Lattnera960d952003-01-13 01:01:59 +0000490 return Changed;
491}
492
Jakob Stoklund Olesen631ee4b2011-01-04 21:10:11 +0000493/// setupBlockStack - Use the live bundles to set up our model of the stack
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000494/// to match predecessors' live out stack.
495void FPS::setupBlockStack() {
496 DEBUG(dbgs() << "\nSetting up live-ins for BB#" << MBB->getNumber()
497 << " derived from " << MBB->getName() << ".\n");
498 StackTop = 0;
Jakob Stoklund Olesen631ee4b2011-01-04 21:10:11 +0000499 // Get the live-in bundle for MBB.
500 const LiveBundle &Bundle =
501 LiveBundles[Bundles->getBundle(MBB->getNumber(), false)];
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000502
503 if (!Bundle.Mask) {
504 DEBUG(dbgs() << "Block has no FP live-ins.\n");
505 return;
506 }
507
508 // Depth-first iteration should ensure that we always have an assigned stack.
509 assert(Bundle.isFixed() && "Reached block before any predecessors");
510
511 // Push the fixed live-in registers.
512 for (unsigned i = Bundle.FixCount; i > 0; --i) {
513 MBB->addLiveIn(X86::ST0+i-1);
514 DEBUG(dbgs() << "Live-in st(" << (i-1) << "): %FP"
515 << unsigned(Bundle.FixStack[i-1]) << '\n');
516 pushReg(Bundle.FixStack[i-1]);
517 }
518
519 // Kill off unwanted live-ins. This can happen with a critical edge.
520 // FIXME: We could keep these live registers around as zombies. They may need
521 // to be revived at the end of a short block. It might save a few instrs.
522 adjustLiveRegs(calcLiveInMask(MBB), MBB->begin());
523 DEBUG(MBB->dump());
524}
525
526/// finishBlockStack - Revive live-outs that are implicitly defined out of
527/// MBB. Shuffle live registers to match the expected fixed stack of any
528/// predecessors, and ensure that all predecessors are expecting the same
529/// stack.
530void FPS::finishBlockStack() {
531 // The RET handling below takes care of return blocks for us.
532 if (MBB->succ_empty())
533 return;
534
535 DEBUG(dbgs() << "Setting up live-outs for BB#" << MBB->getNumber()
536 << " derived from " << MBB->getName() << ".\n");
537
Jakob Stoklund Olesen631ee4b2011-01-04 21:10:11 +0000538 // Get MBB's live-out bundle.
539 unsigned BundleIdx = Bundles->getBundle(MBB->getNumber(), true);
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000540 LiveBundle &Bundle = LiveBundles[BundleIdx];
541
542 // We may need to kill and define some registers to match successors.
543 // FIXME: This can probably be combined with the shuffle below.
544 MachineBasicBlock::iterator Term = MBB->getFirstTerminator();
545 adjustLiveRegs(Bundle.Mask, Term);
546
547 if (!Bundle.Mask) {
548 DEBUG(dbgs() << "No live-outs.\n");
549 return;
550 }
551
552 // Has the stack order been fixed yet?
553 DEBUG(dbgs() << "LB#" << BundleIdx << ": ");
554 if (Bundle.isFixed()) {
555 DEBUG(dbgs() << "Shuffling stack to match.\n");
556 shuffleStackTop(Bundle.FixStack, Bundle.FixCount, Term);
557 } else {
558 // Not fixed yet, we get to choose.
559 DEBUG(dbgs() << "Fixing stack order now.\n");
560 Bundle.FixCount = StackTop;
561 for (unsigned i = 0; i < StackTop; ++i)
562 Bundle.FixStack[i] = getStackEntry(i);
563 }
564}
565
566
Chris Lattnera960d952003-01-13 01:01:59 +0000567//===----------------------------------------------------------------------===//
568// Efficient Lookup Table Support
569//===----------------------------------------------------------------------===//
570
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000571namespace {
572 struct TableEntry {
573 unsigned from;
574 unsigned to;
575 bool operator<(const TableEntry &TE) const { return from < TE.from; }
Jeff Cohen9471c8a2006-01-26 20:41:32 +0000576 friend bool operator<(const TableEntry &TE, unsigned V) {
577 return TE.from < V;
578 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000579 friend bool LLVM_ATTRIBUTE_USED operator<(unsigned V,
580 const TableEntry &TE) {
Jakob Stoklund Olesende78f052010-08-16 18:24:54 +0000581 return V < TE.from;
582 }
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000583 };
584}
Chris Lattnera960d952003-01-13 01:01:59 +0000585
Evan Chenga022bdf2008-07-21 20:02:45 +0000586#ifndef NDEBUG
Chris Lattnera960d952003-01-13 01:01:59 +0000587static bool TableIsSorted(const TableEntry *Table, unsigned NumEntries) {
588 for (unsigned i = 0; i != NumEntries-1; ++i)
589 if (!(Table[i] < Table[i+1])) return false;
590 return true;
591}
Evan Chenga022bdf2008-07-21 20:02:45 +0000592#endif
Chris Lattnera960d952003-01-13 01:01:59 +0000593
594static int Lookup(const TableEntry *Table, unsigned N, unsigned Opcode) {
595 const TableEntry *I = std::lower_bound(Table, Table+N, Opcode);
596 if (I != Table+N && I->from == Opcode)
597 return I->to;
598 return -1;
599}
600
Chris Lattnera960d952003-01-13 01:01:59 +0000601#ifdef NDEBUG
602#define ASSERT_SORTED(TABLE)
603#else
604#define ASSERT_SORTED(TABLE) \
605 { static bool TABLE##Checked = false; \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000606 if (!TABLE##Checked) { \
Owen Anderson718cb662007-09-07 04:06:50 +0000607 assert(TableIsSorted(TABLE, array_lengthof(TABLE)) && \
Chris Lattnera960d952003-01-13 01:01:59 +0000608 "All lookup tables must be sorted for efficient access!"); \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000609 TABLE##Checked = true; \
610 } \
Chris Lattnera960d952003-01-13 01:01:59 +0000611 }
612#endif
613
Chris Lattner58fe4592005-12-21 07:47:04 +0000614//===----------------------------------------------------------------------===//
615// Register File -> Register Stack Mapping Methods
616//===----------------------------------------------------------------------===//
617
618// OpcodeTable - Sorted map of register instructions to their stack version.
619// The first element is an register file pseudo instruction, the second is the
620// concrete X86 instruction which uses the register stack.
621//
622static const TableEntry OpcodeTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000623 { X86::ABS_Fp32 , X86::ABS_F },
624 { X86::ABS_Fp64 , X86::ABS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000625 { X86::ABS_Fp80 , X86::ABS_F },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000626 { X86::ADD_Fp32m , X86::ADD_F32m },
627 { X86::ADD_Fp64m , X86::ADD_F64m },
628 { X86::ADD_Fp64m32 , X86::ADD_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000629 { X86::ADD_Fp80m32 , X86::ADD_F32m },
630 { X86::ADD_Fp80m64 , X86::ADD_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000631 { X86::ADD_FpI16m32 , X86::ADD_FI16m },
632 { X86::ADD_FpI16m64 , X86::ADD_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000633 { X86::ADD_FpI16m80 , X86::ADD_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000634 { X86::ADD_FpI32m32 , X86::ADD_FI32m },
635 { X86::ADD_FpI32m64 , X86::ADD_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000636 { X86::ADD_FpI32m80 , X86::ADD_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000637 { X86::CHS_Fp32 , X86::CHS_F },
638 { X86::CHS_Fp64 , X86::CHS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000639 { X86::CHS_Fp80 , X86::CHS_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000640 { X86::CMOVBE_Fp32 , X86::CMOVBE_F },
641 { X86::CMOVBE_Fp64 , X86::CMOVBE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000642 { X86::CMOVBE_Fp80 , X86::CMOVBE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000643 { X86::CMOVB_Fp32 , X86::CMOVB_F },
644 { X86::CMOVB_Fp64 , X86::CMOVB_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000645 { X86::CMOVB_Fp80 , X86::CMOVB_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000646 { X86::CMOVE_Fp32 , X86::CMOVE_F },
647 { X86::CMOVE_Fp64 , X86::CMOVE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000648 { X86::CMOVE_Fp80 , X86::CMOVE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000649 { X86::CMOVNBE_Fp32 , X86::CMOVNBE_F },
650 { X86::CMOVNBE_Fp64 , X86::CMOVNBE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000651 { X86::CMOVNBE_Fp80 , X86::CMOVNBE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000652 { X86::CMOVNB_Fp32 , X86::CMOVNB_F },
653 { X86::CMOVNB_Fp64 , X86::CMOVNB_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000654 { X86::CMOVNB_Fp80 , X86::CMOVNB_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000655 { X86::CMOVNE_Fp32 , X86::CMOVNE_F },
656 { X86::CMOVNE_Fp64 , X86::CMOVNE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 { X86::CMOVNE_Fp80 , X86::CMOVNE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000658 { X86::CMOVNP_Fp32 , X86::CMOVNP_F },
659 { X86::CMOVNP_Fp64 , X86::CMOVNP_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000660 { X86::CMOVNP_Fp80 , X86::CMOVNP_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000661 { X86::CMOVP_Fp32 , X86::CMOVP_F },
662 { X86::CMOVP_Fp64 , X86::CMOVP_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000663 { X86::CMOVP_Fp80 , X86::CMOVP_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000664 { X86::COS_Fp32 , X86::COS_F },
665 { X86::COS_Fp64 , X86::COS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000666 { X86::COS_Fp80 , X86::COS_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000667 { X86::DIVR_Fp32m , X86::DIVR_F32m },
668 { X86::DIVR_Fp64m , X86::DIVR_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000669 { X86::DIVR_Fp64m32 , X86::DIVR_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000670 { X86::DIVR_Fp80m32 , X86::DIVR_F32m },
671 { X86::DIVR_Fp80m64 , X86::DIVR_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000672 { X86::DIVR_FpI16m32, X86::DIVR_FI16m},
673 { X86::DIVR_FpI16m64, X86::DIVR_FI16m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000674 { X86::DIVR_FpI16m80, X86::DIVR_FI16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000675 { X86::DIVR_FpI32m32, X86::DIVR_FI32m},
676 { X86::DIVR_FpI32m64, X86::DIVR_FI32m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000677 { X86::DIVR_FpI32m80, X86::DIVR_FI32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000678 { X86::DIV_Fp32m , X86::DIV_F32m },
679 { X86::DIV_Fp64m , X86::DIV_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000680 { X86::DIV_Fp64m32 , X86::DIV_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000681 { X86::DIV_Fp80m32 , X86::DIV_F32m },
682 { X86::DIV_Fp80m64 , X86::DIV_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000683 { X86::DIV_FpI16m32 , X86::DIV_FI16m },
684 { X86::DIV_FpI16m64 , X86::DIV_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000685 { X86::DIV_FpI16m80 , X86::DIV_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000686 { X86::DIV_FpI32m32 , X86::DIV_FI32m },
687 { X86::DIV_FpI32m64 , X86::DIV_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000688 { X86::DIV_FpI32m80 , X86::DIV_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000689 { X86::ILD_Fp16m32 , X86::ILD_F16m },
690 { X86::ILD_Fp16m64 , X86::ILD_F16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000691 { X86::ILD_Fp16m80 , X86::ILD_F16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000692 { X86::ILD_Fp32m32 , X86::ILD_F32m },
693 { X86::ILD_Fp32m64 , X86::ILD_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000694 { X86::ILD_Fp32m80 , X86::ILD_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000695 { X86::ILD_Fp64m32 , X86::ILD_F64m },
696 { X86::ILD_Fp64m64 , X86::ILD_F64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000697 { X86::ILD_Fp64m80 , X86::ILD_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000698 { X86::ISTT_Fp16m32 , X86::ISTT_FP16m},
699 { X86::ISTT_Fp16m64 , X86::ISTT_FP16m},
Dale Johannesena996d522007-08-07 01:17:37 +0000700 { X86::ISTT_Fp16m80 , X86::ISTT_FP16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000701 { X86::ISTT_Fp32m32 , X86::ISTT_FP32m},
702 { X86::ISTT_Fp32m64 , X86::ISTT_FP32m},
Dale Johannesena996d522007-08-07 01:17:37 +0000703 { X86::ISTT_Fp32m80 , X86::ISTT_FP32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000704 { X86::ISTT_Fp64m32 , X86::ISTT_FP64m},
705 { X86::ISTT_Fp64m64 , X86::ISTT_FP64m},
Dale Johannesena996d522007-08-07 01:17:37 +0000706 { X86::ISTT_Fp64m80 , X86::ISTT_FP64m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000707 { X86::IST_Fp16m32 , X86::IST_F16m },
708 { X86::IST_Fp16m64 , X86::IST_F16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000709 { X86::IST_Fp16m80 , X86::IST_F16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000710 { X86::IST_Fp32m32 , X86::IST_F32m },
711 { X86::IST_Fp32m64 , X86::IST_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000712 { X86::IST_Fp32m80 , X86::IST_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000713 { X86::IST_Fp64m32 , X86::IST_FP64m },
714 { X86::IST_Fp64m64 , X86::IST_FP64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000715 { X86::IST_Fp64m80 , X86::IST_FP64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000716 { X86::LD_Fp032 , X86::LD_F0 },
717 { X86::LD_Fp064 , X86::LD_F0 },
Dale Johannesen59a58732007-08-05 18:49:15 +0000718 { X86::LD_Fp080 , X86::LD_F0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000719 { X86::LD_Fp132 , X86::LD_F1 },
720 { X86::LD_Fp164 , X86::LD_F1 },
Dale Johannesen59a58732007-08-05 18:49:15 +0000721 { X86::LD_Fp180 , X86::LD_F1 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000722 { X86::LD_Fp32m , X86::LD_F32m },
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000723 { X86::LD_Fp32m64 , X86::LD_F32m },
724 { X86::LD_Fp32m80 , X86::LD_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000725 { X86::LD_Fp64m , X86::LD_F64m },
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000726 { X86::LD_Fp64m80 , X86::LD_F64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000727 { X86::LD_Fp80m , X86::LD_F80m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000728 { X86::MUL_Fp32m , X86::MUL_F32m },
729 { X86::MUL_Fp64m , X86::MUL_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000730 { X86::MUL_Fp64m32 , X86::MUL_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000731 { X86::MUL_Fp80m32 , X86::MUL_F32m },
732 { X86::MUL_Fp80m64 , X86::MUL_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000733 { X86::MUL_FpI16m32 , X86::MUL_FI16m },
734 { X86::MUL_FpI16m64 , X86::MUL_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000735 { X86::MUL_FpI16m80 , X86::MUL_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000736 { X86::MUL_FpI32m32 , X86::MUL_FI32m },
737 { X86::MUL_FpI32m64 , X86::MUL_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000738 { X86::MUL_FpI32m80 , X86::MUL_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000739 { X86::SIN_Fp32 , X86::SIN_F },
740 { X86::SIN_Fp64 , X86::SIN_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000741 { X86::SIN_Fp80 , X86::SIN_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000742 { X86::SQRT_Fp32 , X86::SQRT_F },
743 { X86::SQRT_Fp64 , X86::SQRT_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000744 { X86::SQRT_Fp80 , X86::SQRT_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000745 { X86::ST_Fp32m , X86::ST_F32m },
746 { X86::ST_Fp64m , X86::ST_F64m },
747 { X86::ST_Fp64m32 , X86::ST_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000748 { X86::ST_Fp80m32 , X86::ST_F32m },
749 { X86::ST_Fp80m64 , X86::ST_F64m },
750 { X86::ST_FpP80m , X86::ST_FP80m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000751 { X86::SUBR_Fp32m , X86::SUBR_F32m },
752 { X86::SUBR_Fp64m , X86::SUBR_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000753 { X86::SUBR_Fp64m32 , X86::SUBR_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000754 { X86::SUBR_Fp80m32 , X86::SUBR_F32m },
755 { X86::SUBR_Fp80m64 , X86::SUBR_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000756 { X86::SUBR_FpI16m32, X86::SUBR_FI16m},
757 { X86::SUBR_FpI16m64, X86::SUBR_FI16m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000758 { X86::SUBR_FpI16m80, X86::SUBR_FI16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000759 { X86::SUBR_FpI32m32, X86::SUBR_FI32m},
760 { X86::SUBR_FpI32m64, X86::SUBR_FI32m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000761 { X86::SUBR_FpI32m80, X86::SUBR_FI32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000762 { X86::SUB_Fp32m , X86::SUB_F32m },
763 { X86::SUB_Fp64m , X86::SUB_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000764 { X86::SUB_Fp64m32 , X86::SUB_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000765 { X86::SUB_Fp80m32 , X86::SUB_F32m },
766 { X86::SUB_Fp80m64 , X86::SUB_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000767 { X86::SUB_FpI16m32 , X86::SUB_FI16m },
768 { X86::SUB_FpI16m64 , X86::SUB_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000769 { X86::SUB_FpI16m80 , X86::SUB_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000770 { X86::SUB_FpI32m32 , X86::SUB_FI32m },
771 { X86::SUB_FpI32m64 , X86::SUB_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000772 { X86::SUB_FpI32m80 , X86::SUB_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000773 { X86::TST_Fp32 , X86::TST_F },
774 { X86::TST_Fp64 , X86::TST_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000775 { X86::TST_Fp80 , X86::TST_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000776 { X86::UCOM_FpIr32 , X86::UCOM_FIr },
777 { X86::UCOM_FpIr64 , X86::UCOM_FIr },
Dale Johannesen59a58732007-08-05 18:49:15 +0000778 { X86::UCOM_FpIr80 , X86::UCOM_FIr },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000779 { X86::UCOM_Fpr32 , X86::UCOM_Fr },
780 { X86::UCOM_Fpr64 , X86::UCOM_Fr },
Dale Johannesen59a58732007-08-05 18:49:15 +0000781 { X86::UCOM_Fpr80 , X86::UCOM_Fr },
Chris Lattner58fe4592005-12-21 07:47:04 +0000782};
783
784static unsigned getConcreteOpcode(unsigned Opcode) {
785 ASSERT_SORTED(OpcodeTable);
Owen Anderson718cb662007-09-07 04:06:50 +0000786 int Opc = Lookup(OpcodeTable, array_lengthof(OpcodeTable), Opcode);
Chris Lattner58fe4592005-12-21 07:47:04 +0000787 assert(Opc != -1 && "FP Stack instruction not in OpcodeTable!");
788 return Opc;
789}
Chris Lattnera960d952003-01-13 01:01:59 +0000790
791//===----------------------------------------------------------------------===//
792// Helper Methods
793//===----------------------------------------------------------------------===//
794
795// PopTable - Sorted map of instructions to their popping version. The first
796// element is an instruction, the second is the version which pops.
797//
798static const TableEntry PopTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000799 { X86::ADD_FrST0 , X86::ADD_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000800
Dale Johannesene377d4d2007-07-04 21:07:47 +0000801 { X86::DIVR_FrST0, X86::DIVR_FPrST0 },
802 { X86::DIV_FrST0 , X86::DIV_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000803
Dale Johannesene377d4d2007-07-04 21:07:47 +0000804 { X86::IST_F16m , X86::IST_FP16m },
805 { X86::IST_F32m , X86::IST_FP32m },
Chris Lattnera960d952003-01-13 01:01:59 +0000806
Dale Johannesene377d4d2007-07-04 21:07:47 +0000807 { X86::MUL_FrST0 , X86::MUL_FPrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000808
Dale Johannesene377d4d2007-07-04 21:07:47 +0000809 { X86::ST_F32m , X86::ST_FP32m },
810 { X86::ST_F64m , X86::ST_FP64m },
811 { X86::ST_Frr , X86::ST_FPrr },
Chris Lattner113455b2003-08-03 21:56:36 +0000812
Dale Johannesene377d4d2007-07-04 21:07:47 +0000813 { X86::SUBR_FrST0, X86::SUBR_FPrST0 },
814 { X86::SUB_FrST0 , X86::SUB_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000815
Dale Johannesene377d4d2007-07-04 21:07:47 +0000816 { X86::UCOM_FIr , X86::UCOM_FIPr },
Chris Lattnerc040bca2004-04-12 01:39:15 +0000817
Dale Johannesene377d4d2007-07-04 21:07:47 +0000818 { X86::UCOM_FPr , X86::UCOM_FPPr },
819 { X86::UCOM_Fr , X86::UCOM_FPr },
Chris Lattnera960d952003-01-13 01:01:59 +0000820};
821
822/// popStackAfter - Pop the current value off of the top of the FP stack after
823/// the specified instruction. This attempts to be sneaky and combine the pop
824/// into the instruction itself if possible. The iterator is left pointing to
825/// the last instruction, be it a new pop instruction inserted, or the old
826/// instruction if it was modified in place.
827///
828void FPS::popStackAfter(MachineBasicBlock::iterator &I) {
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000829 MachineInstr* MI = I;
830 DebugLoc dl = MI->getDebugLoc();
Chris Lattnera960d952003-01-13 01:01:59 +0000831 ASSERT_SORTED(PopTable);
Evan Cheng3f490f32010-10-12 23:19:28 +0000832 if (StackTop == 0)
833 report_fatal_error("Cannot pop empty stack!");
Chris Lattnera960d952003-01-13 01:01:59 +0000834 RegMap[Stack[--StackTop]] = ~0; // Update state
835
836 // Check to see if there is a popping version of this instruction...
Owen Anderson718cb662007-09-07 04:06:50 +0000837 int Opcode = Lookup(PopTable, array_lengthof(PopTable), I->getOpcode());
Chris Lattnera960d952003-01-13 01:01:59 +0000838 if (Opcode != -1) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000839 I->setDesc(TII->get(Opcode));
Dale Johannesene377d4d2007-07-04 21:07:47 +0000840 if (Opcode == X86::UCOM_FPPr)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000841 I->RemoveOperand(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000842 } else { // Insert an explicit pop
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000843 I = BuildMI(*MBB, ++I, dl, TII->get(X86::ST_FPrr)).addReg(X86::ST0);
Chris Lattnera960d952003-01-13 01:01:59 +0000844 }
845}
846
Chris Lattner0526f012004-04-01 04:06:09 +0000847/// freeStackSlotAfter - Free the specified register from the register stack, so
848/// that it is no longer in a register. If the register is currently at the top
849/// of the stack, we just pop the current instruction, otherwise we store the
850/// current top-of-stack into the specified slot, then pop the top of stack.
851void FPS::freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned FPRegNo) {
852 if (getStackEntry(0) == FPRegNo) { // already at the top of stack? easy.
853 popStackAfter(I);
854 return;
855 }
856
857 // Otherwise, store the top of stack into the dead slot, killing the operand
858 // without having to add in an explicit xchg then pop.
859 //
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000860 I = freeStackSlotBefore(++I, FPRegNo);
861}
862
863/// freeStackSlotBefore - Free the specified register without trying any
864/// folding.
865MachineBasicBlock::iterator
866FPS::freeStackSlotBefore(MachineBasicBlock::iterator I, unsigned FPRegNo) {
Chris Lattner0526f012004-04-01 04:06:09 +0000867 unsigned STReg = getSTReg(FPRegNo);
868 unsigned OldSlot = getSlot(FPRegNo);
869 unsigned TopReg = Stack[StackTop-1];
870 Stack[OldSlot] = TopReg;
871 RegMap[TopReg] = OldSlot;
872 RegMap[FPRegNo] = ~0;
873 Stack[--StackTop] = ~0;
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000874 return BuildMI(*MBB, I, DebugLoc(), TII->get(X86::ST_FPrr)).addReg(STReg);
875}
876
877/// adjustLiveRegs - Kill and revive registers such that exactly the FP
878/// registers with a bit in Mask are live.
879void FPS::adjustLiveRegs(unsigned Mask, MachineBasicBlock::iterator I) {
880 unsigned Defs = Mask;
881 unsigned Kills = 0;
882 for (unsigned i = 0; i < StackTop; ++i) {
883 unsigned RegNo = Stack[i];
884 if (!(Defs & (1 << RegNo)))
885 // This register is live, but we don't want it.
886 Kills |= (1 << RegNo);
887 else
888 // We don't need to imp-def this live register.
889 Defs &= ~(1 << RegNo);
890 }
891 assert((Kills & Defs) == 0 && "Register needs killing and def'ing?");
892
893 // Produce implicit-defs for free by using killed registers.
894 while (Kills && Defs) {
895 unsigned KReg = CountTrailingZeros_32(Kills);
896 unsigned DReg = CountTrailingZeros_32(Defs);
897 DEBUG(dbgs() << "Renaming %FP" << KReg << " as imp %FP" << DReg << "\n");
898 std::swap(Stack[getSlot(KReg)], Stack[getSlot(DReg)]);
899 std::swap(RegMap[KReg], RegMap[DReg]);
900 Kills &= ~(1 << KReg);
901 Defs &= ~(1 << DReg);
902 }
903
904 // Kill registers by popping.
905 if (Kills && I != MBB->begin()) {
906 MachineBasicBlock::iterator I2 = llvm::prior(I);
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +0000907 while (StackTop) {
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000908 unsigned KReg = getStackEntry(0);
909 if (!(Kills & (1 << KReg)))
910 break;
911 DEBUG(dbgs() << "Popping %FP" << KReg << "\n");
912 popStackAfter(I2);
913 Kills &= ~(1 << KReg);
914 }
915 }
916
917 // Manually kill the rest.
918 while (Kills) {
919 unsigned KReg = CountTrailingZeros_32(Kills);
920 DEBUG(dbgs() << "Killing %FP" << KReg << "\n");
921 freeStackSlotBefore(I, KReg);
922 Kills &= ~(1 << KReg);
923 }
924
925 // Load zeros for all the imp-defs.
926 while(Defs) {
927 unsigned DReg = CountTrailingZeros_32(Defs);
928 DEBUG(dbgs() << "Defining %FP" << DReg << " as 0\n");
929 BuildMI(*MBB, I, DebugLoc(), TII->get(X86::LD_F0));
930 pushReg(DReg);
931 Defs &= ~(1 << DReg);
932 }
933
934 // Now we should have the correct registers live.
935 DEBUG(dumpStack());
936 assert(StackTop == CountPopulation_32(Mask) && "Live count mismatch");
937}
938
939/// shuffleStackTop - emit fxch instructions before I to shuffle the top
940/// FixCount entries into the order given by FixStack.
941/// FIXME: Is there a better algorithm than insertion sort?
942void FPS::shuffleStackTop(const unsigned char *FixStack,
943 unsigned FixCount,
944 MachineBasicBlock::iterator I) {
945 // Move items into place, starting from the desired stack bottom.
946 while (FixCount--) {
947 // Old register at position FixCount.
948 unsigned OldReg = getStackEntry(FixCount);
949 // Desired register at position FixCount.
950 unsigned Reg = FixStack[FixCount];
951 if (Reg == OldReg)
952 continue;
953 // (Reg st0) (OldReg st0) = (Reg OldReg st0)
954 moveToTop(Reg, I);
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000955 if (FixCount > 0)
956 moveToTop(OldReg, I);
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +0000957 }
958 DEBUG(dumpStack());
Chris Lattner0526f012004-04-01 04:06:09 +0000959}
960
961
Chris Lattnera960d952003-01-13 01:01:59 +0000962//===----------------------------------------------------------------------===//
963// Instruction transformation implementation
964//===----------------------------------------------------------------------===//
965
966/// handleZeroArgFP - ST(0) = fld0 ST(0) = flds <mem>
Chris Lattner4a06f352004-02-02 19:23:15 +0000967///
Chris Lattnera960d952003-01-13 01:01:59 +0000968void FPS::handleZeroArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000969 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000970 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000971
Chris Lattner58fe4592005-12-21 07:47:04 +0000972 // Change from the pseudo instruction to the concrete instruction.
973 MI->RemoveOperand(0); // Remove the explicit ST(0) operand
Chris Lattner5080f4d2008-01-11 18:10:50 +0000974 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner58fe4592005-12-21 07:47:04 +0000975
976 // Result gets pushed on the stack.
Chris Lattnera960d952003-01-13 01:01:59 +0000977 pushReg(DestReg);
978}
979
Chris Lattner4a06f352004-02-02 19:23:15 +0000980/// handleOneArgFP - fst <mem>, ST(0)
981///
Chris Lattnera960d952003-01-13 01:01:59 +0000982void FPS::handleOneArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000983 MachineInstr *MI = I;
Chris Lattner749c6f62008-01-07 07:27:27 +0000984 unsigned NumOps = MI->getDesc().getNumOperands();
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000985 assert((NumOps == X86::AddrNumOperands + 1 || NumOps == 1) &&
Chris Lattnerb97046a2004-02-03 07:27:34 +0000986 "Can only handle fst* & ftst instructions!");
Chris Lattnera960d952003-01-13 01:01:59 +0000987
Chris Lattner4a06f352004-02-02 19:23:15 +0000988 // Is this the last use of the source register?
Evan Cheng171d09e2006-11-10 01:28:43 +0000989 unsigned Reg = getFPReg(MI->getOperand(NumOps-1));
Evan Cheng6130f662008-03-05 00:59:57 +0000990 bool KillsSrc = MI->killsRegister(X86::FP0+Reg);
Chris Lattnera960d952003-01-13 01:01:59 +0000991
Jakob Stoklund Olesen66b0f512011-08-08 17:15:43 +0000992 if (KillsSrc)
993 duplicatePendingSTBeforeKill(Reg, I);
994
Evan Cheng2b152712006-02-18 02:36:28 +0000995 // FISTP64m is strange because there isn't a non-popping versions.
Chris Lattnera960d952003-01-13 01:01:59 +0000996 // If we have one _and_ we don't want to pop the operand, duplicate the value
997 // on the stack instead of moving it. This ensure that popping the value is
998 // always ok.
Dale Johannesenca8035e2007-09-17 20:15:38 +0000999 // Ditto FISTTP16m, FISTTP32m, FISTTP64m, ST_FpP80m.
Chris Lattnera960d952003-01-13 01:01:59 +00001000 //
Evan Cheng2b152712006-02-18 02:36:28 +00001001 if (!KillsSrc &&
Dale Johannesene377d4d2007-07-04 21:07:47 +00001002 (MI->getOpcode() == X86::IST_Fp64m32 ||
1003 MI->getOpcode() == X86::ISTT_Fp16m32 ||
1004 MI->getOpcode() == X86::ISTT_Fp32m32 ||
1005 MI->getOpcode() == X86::ISTT_Fp64m32 ||
1006 MI->getOpcode() == X86::IST_Fp64m64 ||
1007 MI->getOpcode() == X86::ISTT_Fp16m64 ||
1008 MI->getOpcode() == X86::ISTT_Fp32m64 ||
Dale Johannesen59a58732007-08-05 18:49:15 +00001009 MI->getOpcode() == X86::ISTT_Fp64m64 ||
Dale Johannesen41de4362007-09-20 01:27:54 +00001010 MI->getOpcode() == X86::IST_Fp64m80 ||
Dale Johannesena996d522007-08-07 01:17:37 +00001011 MI->getOpcode() == X86::ISTT_Fp16m80 ||
1012 MI->getOpcode() == X86::ISTT_Fp32m80 ||
1013 MI->getOpcode() == X86::ISTT_Fp64m80 ||
Dale Johannesen59a58732007-08-05 18:49:15 +00001014 MI->getOpcode() == X86::ST_FpP80m)) {
Jakob Stoklund Olesene098e7a2010-07-16 17:41:40 +00001015 duplicateToTop(Reg, getScratchReg(), I);
Chris Lattnera960d952003-01-13 01:01:59 +00001016 } else {
1017 moveToTop(Reg, I); // Move to the top of the stack...
1018 }
Chris Lattner58fe4592005-12-21 07:47:04 +00001019
1020 // Convert from the pseudo instruction to the concrete instruction.
Evan Cheng171d09e2006-11-10 01:28:43 +00001021 MI->RemoveOperand(NumOps-1); // Remove explicit ST(0) operand
Chris Lattner5080f4d2008-01-11 18:10:50 +00001022 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001023
Dale Johannesene377d4d2007-07-04 21:07:47 +00001024 if (MI->getOpcode() == X86::IST_FP64m ||
1025 MI->getOpcode() == X86::ISTT_FP16m ||
1026 MI->getOpcode() == X86::ISTT_FP32m ||
Dale Johannesen88835732007-08-06 19:50:32 +00001027 MI->getOpcode() == X86::ISTT_FP64m ||
1028 MI->getOpcode() == X86::ST_FP80m) {
Evan Cheng3f490f32010-10-12 23:19:28 +00001029 if (StackTop == 0)
1030 report_fatal_error("Stack empty??");
Chris Lattnera960d952003-01-13 01:01:59 +00001031 --StackTop;
1032 } else if (KillsSrc) { // Last use of operand?
1033 popStackAfter(I);
1034 }
1035}
1036
Chris Lattner4a06f352004-02-02 19:23:15 +00001037
Chris Lattner4cf15e72004-04-11 20:21:06 +00001038/// handleOneArgFPRW: Handle instructions that read from the top of stack and
1039/// replace the value with a newly computed value. These instructions may have
1040/// non-fp operands after their FP operands.
1041///
1042/// Examples:
1043/// R1 = fchs R2
1044/// R1 = fadd R2, [mem]
Chris Lattner4a06f352004-02-02 19:23:15 +00001045///
1046void FPS::handleOneArgFPRW(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +00001047 MachineInstr *MI = I;
Evan Chenga022bdf2008-07-21 20:02:45 +00001048#ifndef NDEBUG
Chris Lattner749c6f62008-01-07 07:27:27 +00001049 unsigned NumOps = MI->getDesc().getNumOperands();
Evan Cheng171d09e2006-11-10 01:28:43 +00001050 assert(NumOps >= 2 && "FPRW instructions must have 2 ops!!");
Evan Chenga022bdf2008-07-21 20:02:45 +00001051#endif
Chris Lattner4a06f352004-02-02 19:23:15 +00001052
1053 // Is this the last use of the source register?
1054 unsigned Reg = getFPReg(MI->getOperand(1));
Evan Cheng6130f662008-03-05 00:59:57 +00001055 bool KillsSrc = MI->killsRegister(X86::FP0+Reg);
Chris Lattner4a06f352004-02-02 19:23:15 +00001056
1057 if (KillsSrc) {
Jakob Stoklund Olesen66b0f512011-08-08 17:15:43 +00001058 duplicatePendingSTBeforeKill(Reg, I);
Chris Lattner4a06f352004-02-02 19:23:15 +00001059 // If this is the last use of the source register, just make sure it's on
1060 // the top of the stack.
1061 moveToTop(Reg, I);
Evan Cheng3f490f32010-10-12 23:19:28 +00001062 if (StackTop == 0)
1063 report_fatal_error("Stack cannot be empty!");
Chris Lattner4a06f352004-02-02 19:23:15 +00001064 --StackTop;
1065 pushReg(getFPReg(MI->getOperand(0)));
1066 } else {
1067 // If this is not the last use of the source register, _copy_ it to the top
1068 // of the stack.
1069 duplicateToTop(Reg, getFPReg(MI->getOperand(0)), I);
1070 }
1071
Chris Lattner58fe4592005-12-21 07:47:04 +00001072 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner4a06f352004-02-02 19:23:15 +00001073 MI->RemoveOperand(1); // Drop the source operand.
1074 MI->RemoveOperand(0); // Drop the destination operand.
Chris Lattner5080f4d2008-01-11 18:10:50 +00001075 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner4a06f352004-02-02 19:23:15 +00001076}
1077
1078
Chris Lattnera960d952003-01-13 01:01:59 +00001079//===----------------------------------------------------------------------===//
1080// Define tables of various ways to map pseudo instructions
1081//
1082
1083// ForwardST0Table - Map: A = B op C into: ST(0) = ST(0) op ST(i)
1084static const TableEntry ForwardST0Table[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +00001085 { X86::ADD_Fp32 , X86::ADD_FST0r },
1086 { X86::ADD_Fp64 , X86::ADD_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +00001087 { X86::ADD_Fp80 , X86::ADD_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +00001088 { X86::DIV_Fp32 , X86::DIV_FST0r },
1089 { X86::DIV_Fp64 , X86::DIV_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +00001090 { X86::DIV_Fp80 , X86::DIV_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +00001091 { X86::MUL_Fp32 , X86::MUL_FST0r },
1092 { X86::MUL_Fp64 , X86::MUL_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +00001093 { X86::MUL_Fp80 , X86::MUL_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +00001094 { X86::SUB_Fp32 , X86::SUB_FST0r },
1095 { X86::SUB_Fp64 , X86::SUB_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +00001096 { X86::SUB_Fp80 , X86::SUB_FST0r },
Chris Lattnera960d952003-01-13 01:01:59 +00001097};
1098
1099// ReverseST0Table - Map: A = B op C into: ST(0) = ST(i) op ST(0)
1100static const TableEntry ReverseST0Table[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +00001101 { X86::ADD_Fp32 , X86::ADD_FST0r }, // commutative
1102 { X86::ADD_Fp64 , X86::ADD_FST0r }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +00001103 { X86::ADD_Fp80 , X86::ADD_FST0r }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +00001104 { X86::DIV_Fp32 , X86::DIVR_FST0r },
1105 { X86::DIV_Fp64 , X86::DIVR_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +00001106 { X86::DIV_Fp80 , X86::DIVR_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +00001107 { X86::MUL_Fp32 , X86::MUL_FST0r }, // commutative
1108 { X86::MUL_Fp64 , X86::MUL_FST0r }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +00001109 { X86::MUL_Fp80 , X86::MUL_FST0r }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +00001110 { X86::SUB_Fp32 , X86::SUBR_FST0r },
1111 { X86::SUB_Fp64 , X86::SUBR_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +00001112 { X86::SUB_Fp80 , X86::SUBR_FST0r },
Chris Lattnera960d952003-01-13 01:01:59 +00001113};
1114
1115// ForwardSTiTable - Map: A = B op C into: ST(i) = ST(0) op ST(i)
1116static const TableEntry ForwardSTiTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +00001117 { X86::ADD_Fp32 , X86::ADD_FrST0 }, // commutative
1118 { X86::ADD_Fp64 , X86::ADD_FrST0 }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +00001119 { X86::ADD_Fp80 , X86::ADD_FrST0 }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +00001120 { X86::DIV_Fp32 , X86::DIVR_FrST0 },
1121 { X86::DIV_Fp64 , X86::DIVR_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +00001122 { X86::DIV_Fp80 , X86::DIVR_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +00001123 { X86::MUL_Fp32 , X86::MUL_FrST0 }, // commutative
1124 { X86::MUL_Fp64 , X86::MUL_FrST0 }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +00001125 { X86::MUL_Fp80 , X86::MUL_FrST0 }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +00001126 { X86::SUB_Fp32 , X86::SUBR_FrST0 },
1127 { X86::SUB_Fp64 , X86::SUBR_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +00001128 { X86::SUB_Fp80 , X86::SUBR_FrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +00001129};
1130
1131// ReverseSTiTable - Map: A = B op C into: ST(i) = ST(i) op ST(0)
1132static const TableEntry ReverseSTiTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +00001133 { X86::ADD_Fp32 , X86::ADD_FrST0 },
1134 { X86::ADD_Fp64 , X86::ADD_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +00001135 { X86::ADD_Fp80 , X86::ADD_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +00001136 { X86::DIV_Fp32 , X86::DIV_FrST0 },
1137 { X86::DIV_Fp64 , X86::DIV_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +00001138 { X86::DIV_Fp80 , X86::DIV_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +00001139 { X86::MUL_Fp32 , X86::MUL_FrST0 },
1140 { X86::MUL_Fp64 , X86::MUL_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +00001141 { X86::MUL_Fp80 , X86::MUL_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +00001142 { X86::SUB_Fp32 , X86::SUB_FrST0 },
1143 { X86::SUB_Fp64 , X86::SUB_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +00001144 { X86::SUB_Fp80 , X86::SUB_FrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +00001145};
1146
1147
1148/// handleTwoArgFP - Handle instructions like FADD and friends which are virtual
1149/// instructions which need to be simplified and possibly transformed.
1150///
1151/// Result: ST(0) = fsub ST(0), ST(i)
1152/// ST(i) = fsub ST(0), ST(i)
1153/// ST(0) = fsubr ST(0), ST(i)
1154/// ST(i) = fsubr ST(0), ST(i)
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001155///
Chris Lattnera960d952003-01-13 01:01:59 +00001156void FPS::handleTwoArgFP(MachineBasicBlock::iterator &I) {
1157 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
1158 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +00001159 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +00001160
Chris Lattner749c6f62008-01-07 07:27:27 +00001161 unsigned NumOperands = MI->getDesc().getNumOperands();
Chris Lattnerd62d5d72004-06-11 04:25:06 +00001162 assert(NumOperands == 3 && "Illegal TwoArgFP instruction!");
Chris Lattnera960d952003-01-13 01:01:59 +00001163 unsigned Dest = getFPReg(MI->getOperand(0));
1164 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
1165 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Evan Cheng6130f662008-03-05 00:59:57 +00001166 bool KillsOp0 = MI->killsRegister(X86::FP0+Op0);
1167 bool KillsOp1 = MI->killsRegister(X86::FP0+Op1);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001168 DebugLoc dl = MI->getDebugLoc();
Chris Lattnera960d952003-01-13 01:01:59 +00001169
Chris Lattnera960d952003-01-13 01:01:59 +00001170 unsigned TOS = getStackEntry(0);
1171
1172 // One of our operands must be on the top of the stack. If neither is yet, we
1173 // need to move one.
1174 if (Op0 != TOS && Op1 != TOS) { // No operand at TOS?
1175 // We can choose to move either operand to the top of the stack. If one of
1176 // the operands is killed by this instruction, we want that one so that we
1177 // can update right on top of the old version.
1178 if (KillsOp0) {
1179 moveToTop(Op0, I); // Move dead operand to TOS.
1180 TOS = Op0;
1181 } else if (KillsOp1) {
1182 moveToTop(Op1, I);
1183 TOS = Op1;
1184 } else {
1185 // All of the operands are live after this instruction executes, so we
1186 // cannot update on top of any operand. Because of this, we must
1187 // duplicate one of the stack elements to the top. It doesn't matter
1188 // which one we pick.
1189 //
1190 duplicateToTop(Op0, Dest, I);
1191 Op0 = TOS = Dest;
1192 KillsOp0 = true;
1193 }
Chris Lattnerd62d5d72004-06-11 04:25:06 +00001194 } else if (!KillsOp0 && !KillsOp1) {
Chris Lattnera960d952003-01-13 01:01:59 +00001195 // If we DO have one of our operands at the top of the stack, but we don't
1196 // have a dead operand, we must duplicate one of the operands to a new slot
1197 // on the stack.
1198 duplicateToTop(Op0, Dest, I);
1199 Op0 = TOS = Dest;
1200 KillsOp0 = true;
1201 }
1202
1203 // Now we know that one of our operands is on the top of the stack, and at
1204 // least one of our operands is killed by this instruction.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001205 assert((TOS == Op0 || TOS == Op1) && (KillsOp0 || KillsOp1) &&
1206 "Stack conditions not set up right!");
Chris Lattnera960d952003-01-13 01:01:59 +00001207
1208 // We decide which form to use based on what is on the top of the stack, and
1209 // which operand is killed by this instruction.
1210 const TableEntry *InstTable;
1211 bool isForward = TOS == Op0;
1212 bool updateST0 = (TOS == Op0 && !KillsOp1) || (TOS == Op1 && !KillsOp0);
1213 if (updateST0) {
1214 if (isForward)
1215 InstTable = ForwardST0Table;
1216 else
1217 InstTable = ReverseST0Table;
1218 } else {
1219 if (isForward)
1220 InstTable = ForwardSTiTable;
1221 else
1222 InstTable = ReverseSTiTable;
1223 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001224
Owen Anderson718cb662007-09-07 04:06:50 +00001225 int Opcode = Lookup(InstTable, array_lengthof(ForwardST0Table),
1226 MI->getOpcode());
Chris Lattnera960d952003-01-13 01:01:59 +00001227 assert(Opcode != -1 && "Unknown TwoArgFP pseudo instruction!");
1228
1229 // NotTOS - The register which is not on the top of stack...
1230 unsigned NotTOS = (TOS == Op0) ? Op1 : Op0;
1231
1232 // Replace the old instruction with a new instruction
Chris Lattnerc1bab322004-03-31 22:02:36 +00001233 MBB->remove(I++);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001234 I = BuildMI(*MBB, I, dl, TII->get(Opcode)).addReg(getSTReg(NotTOS));
Chris Lattnera960d952003-01-13 01:01:59 +00001235
1236 // If both operands are killed, pop one off of the stack in addition to
1237 // overwriting the other one.
1238 if (KillsOp0 && KillsOp1 && Op0 != Op1) {
1239 assert(!updateST0 && "Should have updated other operand!");
1240 popStackAfter(I); // Pop the top of stack
1241 }
1242
Chris Lattnera960d952003-01-13 01:01:59 +00001243 // Update stack information so that we know the destination register is now on
1244 // the stack.
Chris Lattnerd62d5d72004-06-11 04:25:06 +00001245 unsigned UpdatedSlot = getSlot(updateST0 ? TOS : NotTOS);
1246 assert(UpdatedSlot < StackTop && Dest < 7);
1247 Stack[UpdatedSlot] = Dest;
1248 RegMap[Dest] = UpdatedSlot;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001249 MBB->getParent()->DeleteMachineInstr(MI); // Remove the old instruction
Chris Lattnerd62d5d72004-06-11 04:25:06 +00001250}
1251
Chris Lattner0ca2c8e2004-06-11 04:49:02 +00001252/// handleCompareFP - Handle FUCOM and FUCOMI instructions, which have two FP
Chris Lattnerd62d5d72004-06-11 04:25:06 +00001253/// register arguments and no explicit destinations.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00001254///
Chris Lattnerd62d5d72004-06-11 04:25:06 +00001255void FPS::handleCompareFP(MachineBasicBlock::iterator &I) {
1256 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
1257 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
1258 MachineInstr *MI = I;
1259
Chris Lattner749c6f62008-01-07 07:27:27 +00001260 unsigned NumOperands = MI->getDesc().getNumOperands();
Chris Lattner0ca2c8e2004-06-11 04:49:02 +00001261 assert(NumOperands == 2 && "Illegal FUCOM* instruction!");
Chris Lattnerd62d5d72004-06-11 04:25:06 +00001262 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
1263 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Evan Cheng6130f662008-03-05 00:59:57 +00001264 bool KillsOp0 = MI->killsRegister(X86::FP0+Op0);
1265 bool KillsOp1 = MI->killsRegister(X86::FP0+Op1);
Chris Lattnerd62d5d72004-06-11 04:25:06 +00001266
1267 // Make sure the first operand is on the top of stack, the other one can be
1268 // anywhere.
1269 moveToTop(Op0, I);
1270
Chris Lattner58fe4592005-12-21 07:47:04 +00001271 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner57790422004-06-11 05:22:44 +00001272 MI->getOperand(0).setReg(getSTReg(Op1));
1273 MI->RemoveOperand(1);
Chris Lattner5080f4d2008-01-11 18:10:50 +00001274 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner57790422004-06-11 05:22:44 +00001275
Chris Lattnerd62d5d72004-06-11 04:25:06 +00001276 // If any of the operands are killed by this instruction, free them.
1277 if (KillsOp0) freeStackSlotAfter(I, Op0);
1278 if (KillsOp1 && Op0 != Op1) freeStackSlotAfter(I, Op1);
Chris Lattnera960d952003-01-13 01:01:59 +00001279}
1280
Chris Lattnerc1bab322004-03-31 22:02:36 +00001281/// handleCondMovFP - Handle two address conditional move instructions. These
1282/// instructions move a st(i) register to st(0) iff a condition is true. These
1283/// instructions require that the first operand is at the top of the stack, but
1284/// otherwise don't modify the stack at all.
1285void FPS::handleCondMovFP(MachineBasicBlock::iterator &I) {
1286 MachineInstr *MI = I;
1287
1288 unsigned Op0 = getFPReg(MI->getOperand(0));
Chris Lattner6cdb1ea2006-09-05 20:27:32 +00001289 unsigned Op1 = getFPReg(MI->getOperand(2));
Evan Cheng6130f662008-03-05 00:59:57 +00001290 bool KillsOp1 = MI->killsRegister(X86::FP0+Op1);
Chris Lattnerc1bab322004-03-31 22:02:36 +00001291
1292 // The first operand *must* be on the top of the stack.
1293 moveToTop(Op0, I);
1294
1295 // Change the second operand to the stack register that the operand is in.
Chris Lattner58fe4592005-12-21 07:47:04 +00001296 // Change from the pseudo instruction to the concrete instruction.
Chris Lattnerc1bab322004-03-31 22:02:36 +00001297 MI->RemoveOperand(0);
Chris Lattner6cdb1ea2006-09-05 20:27:32 +00001298 MI->RemoveOperand(1);
Chris Lattnerc1bab322004-03-31 22:02:36 +00001299 MI->getOperand(0).setReg(getSTReg(Op1));
Chris Lattner5080f4d2008-01-11 18:10:50 +00001300 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner58fe4592005-12-21 07:47:04 +00001301
Chris Lattnerc1bab322004-03-31 22:02:36 +00001302 // If we kill the second operand, make sure to pop it from the stack.
Evan Chengddd2a452006-11-15 20:56:39 +00001303 if (Op0 != Op1 && KillsOp1) {
Chris Lattner76eb08b2005-08-23 22:49:55 +00001304 // Get this value off of the register stack.
1305 freeStackSlotAfter(I, Op1);
1306 }
Chris Lattnerc1bab322004-03-31 22:02:36 +00001307}
1308
Chris Lattnera960d952003-01-13 01:01:59 +00001309
1310/// handleSpecialFP - Handle special instructions which behave unlike other
Misha Brukmancf00c4a2003-10-10 17:57:28 +00001311/// floating point instructions. This is primarily intended for use by pseudo
Chris Lattnera960d952003-01-13 01:01:59 +00001312/// instructions.
1313///
1314void FPS::handleSpecialFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +00001315 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +00001316 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001317 default: llvm_unreachable("Unknown SpecialFP instruction!");
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001318 case TargetOpcode::COPY: {
1319 // We handle three kinds of copies: FP <- FP, FP <- ST, and ST <- FP.
Evan Chengfb112882009-03-23 08:01:15 +00001320 const MachineOperand &MO1 = MI->getOperand(1);
Evan Chengfb112882009-03-23 08:01:15 +00001321 const MachineOperand &MO0 = MI->getOperand(0);
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001322 unsigned DstST = MO0.getReg() - X86::ST0;
1323 unsigned SrcST = MO1.getReg() - X86::ST0;
1324 bool KillsSrc = MI->killsRegister(MO1.getReg());
1325
1326 // ST = COPY FP. Set up a pending ST register.
1327 if (DstST < 8) {
1328 unsigned SrcFP = getFPReg(MO1);
1329 assert(isLive(SrcFP) && "Cannot copy dead register");
1330 assert(!MO0.isDead() && "Cannot copy to dead ST register");
1331
1332 // Unallocated STs are marked as the nonexistent FP255.
1333 while (NumPendingSTs <= DstST)
1334 PendingST[NumPendingSTs++] = NumFPRegs;
1335
1336 // STi could still be live from a previous inline asm.
1337 if (isScratchReg(PendingST[DstST])) {
1338 DEBUG(dbgs() << "Clobbering old ST in FP" << unsigned(PendingST[DstST])
1339 << '\n');
1340 freeStackSlotBefore(MI, PendingST[DstST]);
1341 }
1342
1343 // When the source is killed, allocate a scratch FP register.
1344 if (KillsSrc) {
Jakob Stoklund Olesen66b0f512011-08-08 17:15:43 +00001345 duplicatePendingSTBeforeKill(SrcFP, I);
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001346 unsigned Slot = getSlot(SrcFP);
1347 unsigned SR = getScratchReg();
1348 PendingST[DstST] = SR;
1349 Stack[Slot] = SR;
1350 RegMap[SR] = Slot;
1351 } else
1352 PendingST[DstST] = SrcFP;
1353 break;
1354 }
1355
1356 // FP = COPY ST. Extract fixed stack value.
1357 // Any instruction defining ST registers must have assigned them to a
1358 // scratch register.
1359 if (SrcST < 8) {
1360 unsigned DstFP = getFPReg(MO0);
1361 assert(!isLive(DstFP) && "Cannot copy ST to live FP register");
1362 assert(NumPendingSTs > SrcST && "Cannot copy from dead ST register");
1363 unsigned SrcFP = PendingST[SrcST];
1364 assert(isScratchReg(SrcFP) && "Expected ST in a scratch register");
1365 assert(isLive(SrcFP) && "Scratch holding ST is dead");
1366
1367 // DstFP steals the stack slot from SrcFP.
1368 unsigned Slot = getSlot(SrcFP);
1369 Stack[Slot] = DstFP;
1370 RegMap[DstFP] = Slot;
1371
1372 // Always treat the ST as killed.
1373 PendingST[SrcST] = NumFPRegs;
1374 while (NumPendingSTs && PendingST[NumPendingSTs - 1] == NumFPRegs)
1375 --NumPendingSTs;
1376 break;
1377 }
1378
1379 // FP <- FP copy.
1380 unsigned DstFP = getFPReg(MO0);
1381 unsigned SrcFP = getFPReg(MO1);
1382 assert(isLive(SrcFP) && "Cannot copy dead register");
1383 if (KillsSrc) {
Chris Lattnera960d952003-01-13 01:01:59 +00001384 // If the input operand is killed, we can just change the owner of the
1385 // incoming stack slot into the result.
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001386 unsigned Slot = getSlot(SrcFP);
1387 Stack[Slot] = DstFP;
1388 RegMap[DstFP] = Slot;
Chris Lattnera960d952003-01-13 01:01:59 +00001389 } else {
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001390 // For COPY we just duplicate the specified value to a new stack slot.
Chris Lattnera960d952003-01-13 01:01:59 +00001391 // This could be made better, but would require substantial changes.
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001392 duplicateToTop(SrcFP, DstFP, I);
Nick Lewycky3c786972008-03-11 05:56:09 +00001393 }
Chris Lattnera960d952003-01-13 01:01:59 +00001394 break;
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001395 }
1396
Jakob Stoklund Olesen56e32322011-08-03 16:33:19 +00001397 case TargetOpcode::IMPLICIT_DEF: {
1398 // All FP registers must be explicitly defined, so load a 0 instead.
1399 unsigned Reg = MI->getOperand(0).getReg() - X86::FP0;
1400 DEBUG(dbgs() << "Emitting LD_F0 for implicit FP" << Reg << '\n');
1401 BuildMI(*MBB, I, MI->getDebugLoc(), TII->get(X86::LD_F0));
1402 pushReg(Reg);
1403 break;
1404 }
1405
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001406 case X86::FpPOP_RETVAL: {
1407 // The FpPOP_RETVAL instruction is used after calls that return a value on
1408 // the floating point stack. We cannot model this with ST defs since CALL
1409 // instructions have fixed clobber lists. This instruction is interpreted
1410 // to mean that there is one more live register on the stack than we
1411 // thought.
1412 //
1413 // This means that StackTop does not match the hardware stack between a
1414 // call and the FpPOP_RETVAL instructions. We do tolerate FP instructions
1415 // between CALL and FpPOP_RETVAL as long as they don't overflow the
1416 // hardware stack.
1417 unsigned DstFP = getFPReg(MI->getOperand(0));
1418
1419 // Move existing stack elements up to reflect reality.
1420 assert(StackTop < 8 && "Stack overflowed before FpPOP_RETVAL");
1421 if (StackTop) {
1422 std::copy_backward(Stack, Stack + StackTop, Stack + StackTop + 1);
1423 for (unsigned i = 0; i != NumFPRegs; ++i)
1424 ++RegMap[i];
1425 }
1426 ++StackTop;
1427
1428 // DstFP is the new bottom of the stack.
1429 Stack[0] = DstFP;
1430 RegMap[DstFP] = 0;
1431
1432 // DstFP will be killed by processBasicBlock if this was a dead def.
1433 break;
1434 }
1435
Chris Lattner518bb532010-02-09 19:54:29 +00001436 case TargetOpcode::INLINEASM: {
Chris Lattnere12ecf22008-03-11 19:50:13 +00001437 // The inline asm MachineInstr currently only *uses* FP registers for the
1438 // 'f' constraint. These should be turned into the current ST(x) register
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001439 // in the machine instr.
1440 //
1441 // There are special rules for x87 inline assembly. The compiler must know
1442 // exactly how many registers are popped and pushed implicitly by the asm.
1443 // Otherwise it is not possible to restore the stack state after the inline
1444 // asm.
1445 //
1446 // There are 3 kinds of input operands:
1447 //
1448 // 1. Popped inputs. These must appear at the stack top in ST0-STn. A
1449 // popped input operand must be in a fixed stack slot, and it is either
1450 // tied to an output operand, or in the clobber list. The MI has ST use
1451 // and def operands for these inputs.
1452 //
1453 // 2. Fixed inputs. These inputs appear in fixed stack slots, but are
1454 // preserved by the inline asm. The fixed stack slots must be STn-STm
1455 // following the popped inputs. A fixed input operand cannot be tied to
1456 // an output or appear in the clobber list. The MI has ST use operands
1457 // and no defs for these inputs.
1458 //
1459 // 3. Preserved inputs. These inputs use the "f" constraint which is
1460 // represented as an FP register. The inline asm won't change these
1461 // stack slots.
1462 //
1463 // Outputs must be in ST registers, FP outputs are not allowed. Clobbered
1464 // registers do not count as output operands. The inline asm changes the
1465 // stack as if it popped all the popped inputs and then pushed all the
1466 // output operands.
1467
1468 // Scan the assembly for ST registers used, defined and clobbered. We can
1469 // only tell clobbers from defs by looking at the asm descriptor.
1470 unsigned STUses = 0, STDefs = 0, STClobbers = 0, STDeadDefs = 0;
1471 unsigned NumOps = 0;
1472 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = MI->getNumOperands();
1473 i != e && MI->getOperand(i).isImm(); i += 1 + NumOps) {
1474 unsigned Flags = MI->getOperand(i).getImm();
1475 NumOps = InlineAsm::getNumOperandRegisters(Flags);
1476 if (NumOps != 1)
1477 continue;
1478 const MachineOperand &MO = MI->getOperand(i + 1);
1479 if (!MO.isReg())
1480 continue;
1481 unsigned STReg = MO.getReg() - X86::ST0;
1482 if (STReg >= 8)
1483 continue;
1484
1485 switch (InlineAsm::getKind(Flags)) {
1486 case InlineAsm::Kind_RegUse:
1487 STUses |= (1u << STReg);
1488 break;
1489 case InlineAsm::Kind_RegDef:
1490 case InlineAsm::Kind_RegDefEarlyClobber:
1491 STDefs |= (1u << STReg);
1492 if (MO.isDead())
1493 STDeadDefs |= (1u << STReg);
1494 break;
1495 case InlineAsm::Kind_Clobber:
1496 STClobbers |= (1u << STReg);
1497 break;
1498 default:
1499 break;
1500 }
1501 }
1502
1503 if (STUses && !isMask_32(STUses))
Jakob Stoklund Olesen0d3d9562011-07-02 07:23:40 +00001504 MI->emitError("fixed input regs must be last on the x87 stack");
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001505 unsigned NumSTUses = CountTrailingOnes_32(STUses);
1506
1507 // Defs must be contiguous from the stack top. ST0-STn.
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001508 if (STDefs && !isMask_32(STDefs)) {
Jakob Stoklund Olesen0d3d9562011-07-02 07:23:40 +00001509 MI->emitError("output regs must be last on the x87 stack");
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001510 STDefs = NextPowerOf2(STDefs) - 1;
1511 }
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001512 unsigned NumSTDefs = CountTrailingOnes_32(STDefs);
1513
1514 // So must the clobbered stack slots. ST0-STm, m >= n.
1515 if (STClobbers && !isMask_32(STDefs | STClobbers))
Jakob Stoklund Olesen0d3d9562011-07-02 07:23:40 +00001516 MI->emitError("clobbers must be last on the x87 stack");
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001517
1518 // Popped inputs are the ones that are also clobbered or defined.
1519 unsigned STPopped = STUses & (STDefs | STClobbers);
1520 if (STPopped && !isMask_32(STPopped))
Jakob Stoklund Olesen0d3d9562011-07-02 07:23:40 +00001521 MI->emitError("implicitly popped regs must be last on the x87 stack");
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001522 unsigned NumSTPopped = CountTrailingOnes_32(STPopped);
1523
1524 DEBUG(dbgs() << "Asm uses " << NumSTUses << " fixed regs, pops "
1525 << NumSTPopped << ", and defines " << NumSTDefs << " regs.\n");
1526
1527 // Scan the instruction for FP uses corresponding to "f" constraints.
1528 // Collect FP registers to kill afer the instruction.
1529 // Always kill all the scratch regs.
1530 unsigned FPKills = ((1u << NumFPRegs) - 1) & ~0xff;
1531 unsigned FPUsed = 0;
Chris Lattnere12ecf22008-03-11 19:50:13 +00001532 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1533 MachineOperand &Op = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001534 if (!Op.isReg() || Op.getReg() < X86::FP0 || Op.getReg() > X86::FP6)
Chris Lattnere12ecf22008-03-11 19:50:13 +00001535 continue;
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001536 if (!Op.isUse())
Jakob Stoklund Olesen0d3d9562011-07-02 07:23:40 +00001537 MI->emitError("illegal \"f\" output constraint");
Chris Lattnere12ecf22008-03-11 19:50:13 +00001538 unsigned FPReg = getFPReg(Op);
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001539 FPUsed |= 1U << FPReg;
1540
Chris Lattnere12ecf22008-03-11 19:50:13 +00001541 // If we kill this operand, make sure to pop it from the stack after the
1542 // asm. We just remember it for now, and pop them all off at the end in
1543 // a batch.
1544 if (Op.isKill())
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001545 FPKills |= 1U << FPReg;
Chris Lattnere12ecf22008-03-11 19:50:13 +00001546 }
1547
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001548 // The popped inputs will be killed by the instruction, so duplicate them
1549 // if the FP register needs to be live after the instruction, or if it is
1550 // used in the instruction itself. We effectively treat the popped inputs
1551 // as early clobbers.
1552 for (unsigned i = 0; i < NumSTPopped; ++i) {
1553 if ((FPKills & ~FPUsed) & (1u << PendingST[i]))
1554 continue;
1555 unsigned SR = getScratchReg();
1556 duplicateToTop(PendingST[i], SR, I);
1557 DEBUG(dbgs() << "Duplicating ST" << i << " in FP"
1558 << unsigned(PendingST[i]) << " to avoid clobbering it.\n");
1559 PendingST[i] = SR;
1560 }
1561
1562 // Make sure we have a unique live register for every fixed use. Some of
1563 // them could be undef uses, and we need to emit LD_F0 instructions.
1564 for (unsigned i = 0; i < NumSTUses; ++i) {
1565 if (i < NumPendingSTs && PendingST[i] < NumFPRegs) {
1566 // Check for shared assignments.
1567 for (unsigned j = 0; j < i; ++j) {
1568 if (PendingST[j] != PendingST[i])
1569 continue;
1570 // STi and STj are inn the same register, create a copy.
1571 unsigned SR = getScratchReg();
1572 duplicateToTop(PendingST[i], SR, I);
1573 DEBUG(dbgs() << "Duplicating ST" << i << " in FP"
1574 << unsigned(PendingST[i])
1575 << " to avoid collision with ST" << j << '\n');
1576 PendingST[i] = SR;
1577 }
1578 continue;
1579 }
1580 unsigned SR = getScratchReg();
1581 DEBUG(dbgs() << "Emitting LD_F0 for ST" << i << " in FP" << SR << '\n');
1582 BuildMI(*MBB, I, MI->getDebugLoc(), TII->get(X86::LD_F0));
1583 pushReg(SR);
1584 PendingST[i] = SR;
1585 if (NumPendingSTs == i)
1586 ++NumPendingSTs;
1587 }
1588 assert(NumPendingSTs >= NumSTUses && "Fixed registers should be assigned");
1589
1590 // Now we can rearrange the live registers to match what was requested.
1591 shuffleStackTop(PendingST, NumPendingSTs, I);
1592 DEBUG({dbgs() << "Before asm: "; dumpStack();});
1593
1594 // With the stack layout fixed, rewrite the FP registers.
1595 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1596 MachineOperand &Op = MI->getOperand(i);
1597 if (!Op.isReg() || Op.getReg() < X86::FP0 || Op.getReg() > X86::FP6)
1598 continue;
1599 unsigned FPReg = getFPReg(Op);
1600 Op.setReg(getSTReg(FPReg));
1601 }
1602
1603 // Simulate the inline asm popping its inputs and pushing its outputs.
1604 StackTop -= NumSTPopped;
1605
1606 // Hold the fixed output registers in scratch FP registers. They will be
1607 // transferred to real FP registers by copies.
1608 NumPendingSTs = 0;
1609 for (unsigned i = 0; i < NumSTDefs; ++i) {
1610 unsigned SR = getScratchReg();
1611 pushReg(SR);
1612 FPKills &= ~(1u << SR);
1613 }
1614 for (unsigned i = 0; i < NumSTDefs; ++i)
1615 PendingST[NumPendingSTs++] = getStackEntry(i);
1616 DEBUG({dbgs() << "After asm: "; dumpStack();});
1617
1618 // If any of the ST defs were dead, pop them immediately. Our caller only
1619 // handles dead FP defs.
1620 MachineBasicBlock::iterator InsertPt = MI;
1621 for (unsigned i = 0; STDefs & (1u << i); ++i) {
1622 if (!(STDeadDefs & (1u << i)))
1623 continue;
1624 freeStackSlotAfter(InsertPt, PendingST[i]);
1625 PendingST[i] = NumFPRegs;
1626 }
1627 while (NumPendingSTs && PendingST[NumPendingSTs - 1] == NumFPRegs)
1628 --NumPendingSTs;
1629
Chris Lattnere12ecf22008-03-11 19:50:13 +00001630 // If this asm kills any FP registers (is the last use of them) we must
1631 // explicitly emit pop instructions for them. Do this now after the asm has
1632 // executed so that the ST(x) numbers are not off (which would happen if we
1633 // did this inline with operand rewriting).
1634 //
1635 // Note: this might be a non-optimal pop sequence. We might be able to do
1636 // better by trying to pop in stack order or something.
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001637 while (FPKills) {
1638 unsigned FPReg = CountTrailingZeros_32(FPKills);
1639 if (isLive(FPReg))
1640 freeStackSlotAfter(InsertPt, FPReg);
1641 FPKills &= ~(1U << FPReg);
Jakob Stoklund Olesen7261fb22010-04-28 18:28:37 +00001642 }
Chris Lattnere12ecf22008-03-11 19:50:13 +00001643 // Don't delete the inline asm!
1644 return;
1645 }
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001646
Chris Lattner447ff682008-03-11 03:23:40 +00001647 case X86::RET:
1648 case X86::RETI:
1649 // If RET has an FP register use operand, pass the first one in ST(0) and
1650 // the second one in ST(1).
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +00001651
Chris Lattner447ff682008-03-11 03:23:40 +00001652 // Find the register operands.
1653 unsigned FirstFPRegOp = ~0U, SecondFPRegOp = ~0U;
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +00001654 unsigned LiveMask = 0;
1655
Chris Lattner447ff682008-03-11 03:23:40 +00001656 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1657 MachineOperand &Op = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001658 if (!Op.isReg() || Op.getReg() < X86::FP0 || Op.getReg() > X86::FP6)
Chris Lattner447ff682008-03-11 03:23:40 +00001659 continue;
Chris Lattner35831d02008-03-21 20:41:27 +00001660 // FP Register uses must be kills unless there are two uses of the same
1661 // register, in which case only one will be a kill.
1662 assert(Op.isUse() &&
1663 (Op.isKill() || // Marked kill.
1664 getFPReg(Op) == FirstFPRegOp || // Second instance.
1665 MI->killsRegister(Op.getReg())) && // Later use is marked kill.
1666 "Ret only defs operands, and values aren't live beyond it");
Chris Lattner447ff682008-03-11 03:23:40 +00001667
1668 if (FirstFPRegOp == ~0U)
1669 FirstFPRegOp = getFPReg(Op);
1670 else {
1671 assert(SecondFPRegOp == ~0U && "More than two fp operands!");
1672 SecondFPRegOp = getFPReg(Op);
1673 }
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +00001674 LiveMask |= (1 << getFPReg(Op));
Chris Lattner447ff682008-03-11 03:23:40 +00001675
1676 // Remove the operand so that later passes don't see it.
1677 MI->RemoveOperand(i);
1678 --i, --e;
1679 }
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +00001680
1681 // We may have been carrying spurious live-ins, so make sure only the returned
1682 // registers are left live.
1683 adjustLiveRegs(LiveMask, MI);
1684 if (!LiveMask) return; // Quick check to see if any are possible.
1685
Chris Lattner447ff682008-03-11 03:23:40 +00001686 // There are only four possibilities here:
1687 // 1) we are returning a single FP value. In this case, it has to be in
1688 // ST(0) already, so just declare success by removing the value from the
1689 // FP Stack.
1690 if (SecondFPRegOp == ~0U) {
1691 // Assert that the top of stack contains the right FP register.
1692 assert(StackTop == 1 && FirstFPRegOp == getStackEntry(0) &&
1693 "Top of stack not the right register for RET!");
1694
1695 // Ok, everything is good, mark the value as not being on the stack
1696 // anymore so that our assertion about the stack being empty at end of
1697 // block doesn't fire.
1698 StackTop = 0;
1699 return;
1700 }
1701
Chris Lattner447ff682008-03-11 03:23:40 +00001702 // Otherwise, we are returning two values:
1703 // 2) If returning the same value for both, we only have one thing in the FP
1704 // stack. Consider: RET FP1, FP1
1705 if (StackTop == 1) {
1706 assert(FirstFPRegOp == SecondFPRegOp && FirstFPRegOp == getStackEntry(0)&&
1707 "Stack misconfiguration for RET!");
1708
1709 // Duplicate the TOS so that we return it twice. Just pick some other FPx
1710 // register to hold it.
Jakob Stoklund Olesene098e7a2010-07-16 17:41:40 +00001711 unsigned NewReg = getScratchReg();
Chris Lattner447ff682008-03-11 03:23:40 +00001712 duplicateToTop(FirstFPRegOp, NewReg, MI);
1713 FirstFPRegOp = NewReg;
1714 }
1715
1716 /// Okay we know we have two different FPx operands now:
1717 assert(StackTop == 2 && "Must have two values live!");
1718
1719 /// 3) If SecondFPRegOp is currently in ST(0) and FirstFPRegOp is currently
1720 /// in ST(1). In this case, emit an fxch.
1721 if (getStackEntry(0) == SecondFPRegOp) {
1722 assert(getStackEntry(1) == FirstFPRegOp && "Unknown regs live");
1723 moveToTop(FirstFPRegOp, MI);
1724 }
1725
1726 /// 4) Finally, FirstFPRegOp must be in ST(0) and SecondFPRegOp must be in
1727 /// ST(1). Just remove both from our understanding of the stack and return.
1728 assert(getStackEntry(0) == FirstFPRegOp && "Unknown regs live");
Chris Lattner03535262008-03-21 05:57:20 +00001729 assert(getStackEntry(1) == SecondFPRegOp && "Unknown regs live");
Chris Lattner447ff682008-03-11 03:23:40 +00001730 StackTop = 0;
1731 return;
Chris Lattnera960d952003-01-13 01:01:59 +00001732 }
Chris Lattnera960d952003-01-13 01:01:59 +00001733
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +00001734 I = MBB->erase(I); // Remove the pseudo instruction
Jakob Stoklund Olesene928ec92010-07-16 16:38:12 +00001735
1736 // We want to leave I pointing to the previous instruction, but what if we
1737 // just erased the first instruction?
1738 if (I == MBB->begin()) {
1739 DEBUG(dbgs() << "Inserting dummy KILL\n");
1740 I = BuildMI(*MBB, I, DebugLoc(), TII->get(TargetOpcode::KILL));
1741 } else
1742 --I;
Chris Lattnera960d952003-01-13 01:01:59 +00001743}