blob: 33a246f2ed30d8e4d72996c78920a24d826884a4 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000047def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000048def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
49 return ARM_AM::getT2SOImmVal(Imm) != -1;
50 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000051 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000052 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000053}
Anton Korobeynikov52237112009-06-17 18:13:58 +000054
Jim Grosbach64171712010-02-16 21:07:46 +000055// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000056// of a t2_so_imm.
57def t2_so_imm_not : Operand<i32>,
58 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000059 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
60}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000061
62// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
63def t2_so_imm_neg : Operand<i32>,
64 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000065 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000066}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000067
Evan Chenga67efd12009-06-23 19:39:13 +000068/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Eric Christopher8f232d32011-04-28 05:49:04 +000069def imm1_31 : ImmLeaf<i32, [{
70 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000071}]>;
72
Evan Chengf49810c2009-06-23 17:48:47 +000073/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000074def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000075 ImmLeaf<i32, [{
76 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000077}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000078
Jim Grosbach64171712010-02-16 21:07:46 +000079def imm0_4095_neg : PatLeaf<(i32 imm), [{
80 return (uint32_t)(-N->getZExtValue()) < 4096;
81}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000082
Evan Chengfa2ea1a2009-08-04 01:41:15 +000083def imm0_255_neg : PatLeaf<(i32 imm), [{
84 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000085}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000086
Jim Grosbach502e0aa2010-07-14 17:45:16 +000087def imm0_255_not : PatLeaf<(i32 imm), [{
88 return (uint32_t)(~N->getZExtValue()) < 255;
89}], imm_comp_XFORM>;
90
Andrew Trickd49ffe82011-04-29 14:18:15 +000091def lo5AllOne : PatLeaf<(i32 imm), [{
92 // Returns true if all low 5-bits are 1.
93 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
94}]>;
95
Evan Cheng055b0312009-06-29 07:51:04 +000096// Define Thumb2 specific addressing modes.
97
98// t2addrmode_imm12 := reg + imm12
99def t2addrmode_imm12 : Operand<i32>,
100 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000101 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000102 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000103 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000104 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000105}
106
Owen Andersonc9bd4962011-03-18 17:42:55 +0000107// t2ldrlabel := imm12
108def t2ldrlabel : Operand<i32> {
109 let EncoderMethod = "getAddrModeImm12OpValue";
110}
111
112
Owen Andersona838a252010-12-14 00:36:49 +0000113// ADR instruction labels.
114def t2adrlabel : Operand<i32> {
115 let EncoderMethod = "getT2AdrLabelOpValue";
116}
117
118
Johnny Chen0635fc52010-03-04 17:40:44 +0000119// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000120def t2addrmode_imm8 : Operand<i32>,
121 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
122 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000123 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000124 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000125 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000126}
127
Evan Cheng6d94f112009-07-03 00:06:39 +0000128def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000129 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
130 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000131 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000132 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000133 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000134}
135
Evan Cheng5c874172009-07-09 22:21:59 +0000136// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000137def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000138 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000139 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000140 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000141 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000142}
143
Johnny Chenae1757b2010-03-11 01:13:36 +0000144def t2am_imm8s4_offset : Operand<i32> {
145 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
146}
147
Evan Chengcba962d2009-07-09 20:40:44 +0000148// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000149def t2addrmode_so_reg : Operand<i32>,
150 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
151 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000153 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000154 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000155}
156
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000157// t2addrmode_reg := reg
158// Used by load/store exclusive instructions. Useful to enable right assembly
159// parsing and printing. Not used for any codegen matching.
160//
161def t2addrmode_reg : Operand<i32> {
162 let PrintMethod = "printAddrMode7Operand";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000163 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000164 let ParserMatchClass = MemMode7AsmOperand;
165}
Evan Cheng055b0312009-06-29 07:51:04 +0000166
Anton Korobeynikov52237112009-06-17 18:13:58 +0000167//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000168// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//
170
Owen Andersona99e7782010-11-15 18:45:17 +0000171
172class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000173 string opc, string asm, list<dag> pattern>
174 : T2I<oops, iops, itin, opc, asm, pattern> {
175 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000176 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000177
Jim Grosbach86386922010-12-08 22:10:43 +0000178 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000179 let Inst{26} = imm{11};
180 let Inst{14-12} = imm{10-8};
181 let Inst{7-0} = imm{7-0};
182}
183
Owen Andersonbb6315d2010-11-15 19:58:36 +0000184
Owen Andersona99e7782010-11-15 18:45:17 +0000185class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
186 string opc, string asm, list<dag> pattern>
187 : T2sI<oops, iops, itin, opc, asm, pattern> {
188 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000189 bits<4> Rn;
190 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000191
Jim Grosbach86386922010-12-08 22:10:43 +0000192 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000193 let Inst{26} = imm{11};
194 let Inst{14-12} = imm{10-8};
195 let Inst{7-0} = imm{7-0};
196}
197
Owen Andersonbb6315d2010-11-15 19:58:36 +0000198class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
199 string opc, string asm, list<dag> pattern>
200 : T2I<oops, iops, itin, opc, asm, pattern> {
201 bits<4> Rn;
202 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000203
Jim Grosbach86386922010-12-08 22:10:43 +0000204 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000205 let Inst{26} = imm{11};
206 let Inst{14-12} = imm{10-8};
207 let Inst{7-0} = imm{7-0};
208}
209
210
Owen Andersona99e7782010-11-15 18:45:17 +0000211class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
212 string opc, string asm, list<dag> pattern>
213 : T2I<oops, iops, itin, opc, asm, pattern> {
214 bits<4> Rd;
215 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000216
Jim Grosbach86386922010-12-08 22:10:43 +0000217 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000218 let Inst{3-0} = ShiftedRm{3-0};
219 let Inst{5-4} = ShiftedRm{6-5};
220 let Inst{14-12} = ShiftedRm{11-9};
221 let Inst{7-6} = ShiftedRm{8-7};
222}
223
224class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
225 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000226 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000227 bits<4> Rd;
228 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000229
Jim Grosbach86386922010-12-08 22:10:43 +0000230 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000231 let Inst{3-0} = ShiftedRm{3-0};
232 let Inst{5-4} = ShiftedRm{6-5};
233 let Inst{14-12} = ShiftedRm{11-9};
234 let Inst{7-6} = ShiftedRm{8-7};
235}
236
Owen Andersonbb6315d2010-11-15 19:58:36 +0000237class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
238 string opc, string asm, list<dag> pattern>
239 : T2I<oops, iops, itin, opc, asm, pattern> {
240 bits<4> Rn;
241 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000242
Jim Grosbach86386922010-12-08 22:10:43 +0000243 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000244 let Inst{3-0} = ShiftedRm{3-0};
245 let Inst{5-4} = ShiftedRm{6-5};
246 let Inst{14-12} = ShiftedRm{11-9};
247 let Inst{7-6} = ShiftedRm{8-7};
248}
249
Owen Andersona99e7782010-11-15 18:45:17 +0000250class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
251 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000252 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000253 bits<4> Rd;
254 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000255
Jim Grosbach86386922010-12-08 22:10:43 +0000256 let Inst{11-8} = Rd;
257 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000258}
259
260class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
261 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000262 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000263 bits<4> Rd;
264 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000265
Jim Grosbach86386922010-12-08 22:10:43 +0000266 let Inst{11-8} = Rd;
267 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000268}
269
Owen Andersonbb6315d2010-11-15 19:58:36 +0000270class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
271 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000272 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000273 bits<4> Rn;
274 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000275
Jim Grosbach86386922010-12-08 22:10:43 +0000276 let Inst{19-16} = Rn;
277 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278}
279
Owen Andersona99e7782010-11-15 18:45:17 +0000280
281class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
282 string opc, string asm, list<dag> pattern>
283 : T2I<oops, iops, itin, opc, asm, pattern> {
284 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000285 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000286 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000287
Jim Grosbach86386922010-12-08 22:10:43 +0000288 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000289 let Inst{19-16} = Rn;
290 let Inst{26} = imm{11};
291 let Inst{14-12} = imm{10-8};
292 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000293}
294
Owen Anderson83da6cd2010-11-14 05:37:38 +0000295class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000296 string opc, string asm, list<dag> pattern>
297 : T2sI<oops, iops, itin, opc, asm, pattern> {
298 bits<4> Rd;
299 bits<4> Rn;
300 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000301
Jim Grosbach86386922010-12-08 22:10:43 +0000302 let Inst{11-8} = Rd;
303 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000304 let Inst{26} = imm{11};
305 let Inst{14-12} = imm{10-8};
306 let Inst{7-0} = imm{7-0};
307}
308
Owen Andersonbb6315d2010-11-15 19:58:36 +0000309class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
310 string opc, string asm, list<dag> pattern>
311 : T2I<oops, iops, itin, opc, asm, pattern> {
312 bits<4> Rd;
313 bits<4> Rm;
314 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000315
Jim Grosbach86386922010-12-08 22:10:43 +0000316 let Inst{11-8} = Rd;
317 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000318 let Inst{14-12} = imm{4-2};
319 let Inst{7-6} = imm{1-0};
320}
321
322class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
323 string opc, string asm, list<dag> pattern>
324 : T2sI<oops, iops, itin, opc, asm, pattern> {
325 bits<4> Rd;
326 bits<4> Rm;
327 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000328
Jim Grosbach86386922010-12-08 22:10:43 +0000329 let Inst{11-8} = Rd;
330 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000331 let Inst{14-12} = imm{4-2};
332 let Inst{7-6} = imm{1-0};
333}
334
Owen Anderson5de6d842010-11-12 21:12:40 +0000335class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
336 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000337 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000338 bits<4> Rd;
339 bits<4> Rn;
340 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000341
Jim Grosbach86386922010-12-08 22:10:43 +0000342 let Inst{11-8} = Rd;
343 let Inst{19-16} = Rn;
344 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000345}
346
347class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
348 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000349 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000350 bits<4> Rd;
351 bits<4> Rn;
352 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000353
Jim Grosbach86386922010-12-08 22:10:43 +0000354 let Inst{11-8} = Rd;
355 let Inst{19-16} = Rn;
356 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000357}
358
359class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
360 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000361 : T2I<oops, iops, itin, opc, asm, pattern> {
362 bits<4> Rd;
363 bits<4> Rn;
364 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000365
Jim Grosbach86386922010-12-08 22:10:43 +0000366 let Inst{11-8} = Rd;
367 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000368 let Inst{3-0} = ShiftedRm{3-0};
369 let Inst{5-4} = ShiftedRm{6-5};
370 let Inst{14-12} = ShiftedRm{11-9};
371 let Inst{7-6} = ShiftedRm{8-7};
372}
373
374class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
375 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000376 : T2sI<oops, iops, itin, opc, asm, pattern> {
377 bits<4> Rd;
378 bits<4> Rn;
379 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000380
Jim Grosbach86386922010-12-08 22:10:43 +0000381 let Inst{11-8} = Rd;
382 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000383 let Inst{3-0} = ShiftedRm{3-0};
384 let Inst{5-4} = ShiftedRm{6-5};
385 let Inst{14-12} = ShiftedRm{11-9};
386 let Inst{7-6} = ShiftedRm{8-7};
387}
388
Owen Anderson35141a92010-11-18 01:08:42 +0000389class T2FourReg<dag oops, dag iops, InstrItinClass itin,
390 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000391 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000392 bits<4> Rd;
393 bits<4> Rn;
394 bits<4> Rm;
395 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000396
Jim Grosbach86386922010-12-08 22:10:43 +0000397 let Inst{19-16} = Rn;
398 let Inst{15-12} = Ra;
399 let Inst{11-8} = Rd;
400 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000401}
402
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000403class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
404 dag oops, dag iops, InstrItinClass itin,
405 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000406 : T2I<oops, iops, itin, opc, asm, pattern> {
407 bits<4> RdLo;
408 bits<4> RdHi;
409 bits<4> Rn;
410 bits<4> Rm;
411
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000412 let Inst{31-23} = 0b111110111;
413 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000414 let Inst{19-16} = Rn;
415 let Inst{15-12} = RdLo;
416 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000417 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000418 let Inst{3-0} = Rm;
419}
420
Owen Anderson35141a92010-11-18 01:08:42 +0000421
Evan Chenga67efd12009-06-23 19:39:13 +0000422/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000423/// unary operation that produces a value. These are predicable and can be
424/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000425multiclass T2I_un_irs<bits<4> opcod, string opc,
426 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
427 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000428 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000429 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
430 opc, "\t$Rd, $imm",
431 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000432 let isAsCheapAsAMove = Cheap;
433 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000434 let Inst{31-27} = 0b11110;
435 let Inst{25} = 0;
436 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000437 let Inst{19-16} = 0b1111; // Rn
438 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000439 }
440 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000441 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
442 opc, ".w\t$Rd, $Rm",
443 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000444 let Inst{31-27} = 0b11101;
445 let Inst{26-25} = 0b01;
446 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{19-16} = 0b1111; // Rn
448 let Inst{14-12} = 0b000; // imm3
449 let Inst{7-6} = 0b00; // imm2
450 let Inst{5-4} = 0b00; // type
451 }
Evan Chenga67efd12009-06-23 19:39:13 +0000452 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000453 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
454 opc, ".w\t$Rd, $ShiftedRm",
455 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000456 let Inst{31-27} = 0b11101;
457 let Inst{26-25} = 0b01;
458 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000459 let Inst{19-16} = 0b1111; // Rn
460 }
Evan Chenga67efd12009-06-23 19:39:13 +0000461}
462
463/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000464/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000465/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000466multiclass T2I_bin_irs<bits<4> opcod, string opc,
467 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000468 PatFrag opnode, string baseOpc, bit Commutable = 0,
469 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000470 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000471 def ri : T2sTwoRegImm<
472 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
473 opc, "\t$Rd, $Rn, $imm",
474 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000475 let Inst{31-27} = 0b11110;
476 let Inst{25} = 0;
477 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000478 let Inst{15} = 0;
479 }
Evan Chenga67efd12009-06-23 19:39:13 +0000480 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000481 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
482 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
483 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000484 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000485 let Inst{31-27} = 0b11101;
486 let Inst{26-25} = 0b01;
487 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000488 let Inst{14-12} = 0b000; // imm3
489 let Inst{7-6} = 0b00; // imm2
490 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000491 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000492 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000493 def rs : T2sTwoRegShiftedReg<
494 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
495 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
496 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000497 let Inst{31-27} = 0b11101;
498 let Inst{26-25} = 0b01;
499 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000500 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000501 // Assembly aliases for optional destination operand when it's the same
502 // as the source operand.
503 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
504 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
505 t2_so_imm:$imm, pred:$p,
506 cc_out:$s)>,
507 Requires<[IsThumb2]>;
508 def : InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
509 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
510 rGPR:$Rm, pred:$p,
511 cc_out:$s)>,
512 Requires<[IsThumb2]>;
513 def : InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
514 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
515 t2_so_reg:$shift, pred:$p,
516 cc_out:$s)>,
517 Requires<[IsThumb2]>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000518}
519
David Goodwin1f096272009-07-27 23:34:12 +0000520/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000521// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000522multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
523 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000524 PatFrag opnode, string baseOpc, bit Commutable = 0> :
525 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000526
Evan Cheng1e249e32009-06-25 20:59:23 +0000527/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000528/// reversed. The 'rr' form is only defined for the disassembler; for codegen
529/// it is equivalent to the T2I_bin_irs counterpart.
530multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000531 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000532 def ri : T2sTwoRegImm<
533 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
534 opc, ".w\t$Rd, $Rn, $imm",
535 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000536 let Inst{31-27} = 0b11110;
537 let Inst{25} = 0;
538 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000539 let Inst{15} = 0;
540 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000541 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000542 def rr : T2sThreeReg<
543 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
544 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000545 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000546 let Inst{31-27} = 0b11101;
547 let Inst{26-25} = 0b01;
548 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000549 let Inst{14-12} = 0b000; // imm3
550 let Inst{7-6} = 0b00; // imm2
551 let Inst{5-4} = 0b00; // type
552 }
Evan Chengf49810c2009-06-23 17:48:47 +0000553 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000554 def rs : T2sTwoRegShiftedReg<
555 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
556 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
557 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000558 let Inst{31-27} = 0b11101;
559 let Inst{26-25} = 0b01;
560 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000561 }
Evan Chengf49810c2009-06-23 17:48:47 +0000562}
563
Evan Chenga67efd12009-06-23 19:39:13 +0000564/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000565/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000566let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000567multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
568 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
569 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000570 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000571 def ri : T2TwoRegImm<
572 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
573 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
574 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000575 let Inst{31-27} = 0b11110;
576 let Inst{25} = 0;
577 let Inst{24-21} = opcod;
578 let Inst{20} = 1; // The S bit.
579 let Inst{15} = 0;
580 }
Evan Chenga67efd12009-06-23 19:39:13 +0000581 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000582 def rr : T2ThreeReg<
583 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
584 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
585 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000586 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000587 let Inst{31-27} = 0b11101;
588 let Inst{26-25} = 0b01;
589 let Inst{24-21} = opcod;
590 let Inst{20} = 1; // The S bit.
591 let Inst{14-12} = 0b000; // imm3
592 let Inst{7-6} = 0b00; // imm2
593 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000594 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000595 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000596 def rs : T2TwoRegShiftedReg<
597 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
598 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
599 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000600 let Inst{31-27} = 0b11101;
601 let Inst{26-25} = 0b01;
602 let Inst{24-21} = opcod;
603 let Inst{20} = 1; // The S bit.
604 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000605}
606}
607
Evan Chenga67efd12009-06-23 19:39:13 +0000608/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
609/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000610multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
611 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000612 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000613 // The register-immediate version is re-materializable. This is useful
614 // in particular for taking the address of a local.
615 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000616 def ri : T2sTwoRegImm<
617 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
618 opc, ".w\t$Rd, $Rn, $imm",
619 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000620 let Inst{31-27} = 0b11110;
621 let Inst{25} = 0;
622 let Inst{24} = 1;
623 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000624 let Inst{15} = 0;
625 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000626 }
Evan Chengf49810c2009-06-23 17:48:47 +0000627 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000628 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000629 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
630 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
631 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000632 bits<4> Rd;
633 bits<4> Rn;
634 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000635 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000636 let Inst{26} = imm{11};
637 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000638 let Inst{23-21} = op23_21;
639 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000640 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000641 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000642 let Inst{14-12} = imm{10-8};
643 let Inst{11-8} = Rd;
644 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000645 }
Evan Chenga67efd12009-06-23 19:39:13 +0000646 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000647 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
648 opc, ".w\t$Rd, $Rn, $Rm",
649 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000650 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000651 let Inst{31-27} = 0b11101;
652 let Inst{26-25} = 0b01;
653 let Inst{24} = 1;
654 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000655 let Inst{14-12} = 0b000; // imm3
656 let Inst{7-6} = 0b00; // imm2
657 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000658 }
Evan Chengf49810c2009-06-23 17:48:47 +0000659 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000660 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000661 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000662 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
663 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000664 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000666 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000667 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000668 }
Evan Chengf49810c2009-06-23 17:48:47 +0000669}
670
Jim Grosbach6935efc2009-11-24 00:20:27 +0000671/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000672/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000673/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000674let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000675multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
676 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000677 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000678 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000679 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
680 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000681 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000682 let Inst{31-27} = 0b11110;
683 let Inst{25} = 0;
684 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000685 let Inst{15} = 0;
686 }
Evan Chenga67efd12009-06-23 19:39:13 +0000687 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000688 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000689 opc, ".w\t$Rd, $Rn, $Rm",
690 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000691 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000692 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000693 let Inst{31-27} = 0b11101;
694 let Inst{26-25} = 0b01;
695 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{14-12} = 0b000; // imm3
697 let Inst{7-6} = 0b00; // imm2
698 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000699 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000700 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000701 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000702 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000703 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
704 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000705 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000706 let Inst{31-27} = 0b11101;
707 let Inst{26-25} = 0b01;
708 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000709 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000710}
Andrew Trick1c3af772011-04-23 03:55:32 +0000711}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000712
713// Carry setting variants
Andrew Trick1c3af772011-04-23 03:55:32 +0000714// NOTE: CPSR def omitted because it will be handled by the custom inserter.
715let usesCustomInserter = 1 in {
716multiclass T2I_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000717 // shifted imm
Andrew Trick1c3af772011-04-23 03:55:32 +0000718 def ri : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +0000719 4, IIC_iALUi,
Andrew Trick1c3af772011-04-23 03:55:32 +0000720 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>;
Evan Cheng62674222009-06-25 23:34:10 +0000721 // register
Andrew Trick1c3af772011-04-23 03:55:32 +0000722 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +0000723 4, IIC_iALUr,
Andrew Trick1c3af772011-04-23 03:55:32 +0000724 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000725 let isCommutable = Commutable;
Evan Cheng8de898a2009-06-26 00:19:44 +0000726 }
Evan Cheng62674222009-06-25 23:34:10 +0000727 // shifted register
Andrew Trick1c3af772011-04-23 03:55:32 +0000728 def rs : t2PseudoInst<
729 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson16884412011-07-13 23:22:26 +0000730 4, IIC_iALUsi,
Andrew Trick1c3af772011-04-23 03:55:32 +0000731 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000732}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000733}
Evan Chengf49810c2009-06-23 17:48:47 +0000734
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000735/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
736/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000737let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000738multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000739 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000740 def ri : T2TwoRegImm<
741 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
742 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
743 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000744 let Inst{31-27} = 0b11110;
745 let Inst{25} = 0;
746 let Inst{24-21} = opcod;
747 let Inst{20} = 1; // The S bit.
748 let Inst{15} = 0;
749 }
Evan Chengf49810c2009-06-23 17:48:47 +0000750 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000751 def rs : T2TwoRegShiftedReg<
752 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
753 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
754 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000755 let Inst{31-27} = 0b11101;
756 let Inst{26-25} = 0b01;
757 let Inst{24-21} = opcod;
758 let Inst{20} = 1; // The S bit.
759 }
Evan Chengf49810c2009-06-23 17:48:47 +0000760}
761}
762
Evan Chenga67efd12009-06-23 19:39:13 +0000763/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
764// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000765multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000766 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000767 def ri : T2sTwoRegShiftImm<
768 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
769 opc, ".w\t$Rd, $Rm, $imm",
770 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000771 let Inst{31-27} = 0b11101;
772 let Inst{26-21} = 0b010010;
773 let Inst{19-16} = 0b1111; // Rn
774 let Inst{5-4} = opcod;
775 }
Evan Chenga67efd12009-06-23 19:39:13 +0000776 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000777 def rr : T2sThreeReg<
778 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
779 opc, ".w\t$Rd, $Rn, $Rm",
780 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000781 let Inst{31-27} = 0b11111;
782 let Inst{26-23} = 0b0100;
783 let Inst{22-21} = opcod;
784 let Inst{15-12} = 0b1111;
785 let Inst{7-4} = 0b0000;
786 }
Evan Chenga67efd12009-06-23 19:39:13 +0000787}
Evan Chengf49810c2009-06-23 17:48:47 +0000788
Johnny Chend68e1192009-12-15 17:24:14 +0000789/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000790/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000791/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000792let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000793multiclass T2I_cmp_irs<bits<4> opcod, string opc,
794 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
795 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000796 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000797 def ri : T2OneRegCmpImm<
798 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
799 opc, ".w\t$Rn, $imm",
800 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000801 let Inst{31-27} = 0b11110;
802 let Inst{25} = 0;
803 let Inst{24-21} = opcod;
804 let Inst{20} = 1; // The S bit.
805 let Inst{15} = 0;
806 let Inst{11-8} = 0b1111; // Rd
807 }
Evan Chenga67efd12009-06-23 19:39:13 +0000808 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000809 def rr : T2TwoRegCmp<
810 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000811 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000812 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000813 let Inst{31-27} = 0b11101;
814 let Inst{26-25} = 0b01;
815 let Inst{24-21} = opcod;
816 let Inst{20} = 1; // The S bit.
817 let Inst{14-12} = 0b000; // imm3
818 let Inst{11-8} = 0b1111; // Rd
819 let Inst{7-6} = 0b00; // imm2
820 let Inst{5-4} = 0b00; // type
821 }
Evan Chengf49810c2009-06-23 17:48:47 +0000822 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000823 def rs : T2OneRegCmpShiftedReg<
824 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
825 opc, ".w\t$Rn, $ShiftedRm",
826 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000827 let Inst{31-27} = 0b11101;
828 let Inst{26-25} = 0b01;
829 let Inst{24-21} = opcod;
830 let Inst{20} = 1; // The S bit.
831 let Inst{11-8} = 0b1111; // Rd
832 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000833}
834}
835
Evan Chengf3c21b82009-06-30 02:15:48 +0000836/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000837multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000838 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000839 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
840 opc, ".w\t$Rt, $addr",
841 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000842 let Inst{31-27} = 0b11111;
843 let Inst{26-25} = 0b00;
844 let Inst{24} = signed;
845 let Inst{23} = 1;
846 let Inst{22-21} = opcod;
847 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000848
Owen Anderson75579f72010-11-29 22:44:32 +0000849 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000850 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000851
Owen Anderson80dd3e02010-11-30 22:45:47 +0000852 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000853 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000854 let Inst{19-16} = addr{16-13}; // Rn
855 let Inst{23} = addr{12}; // U
856 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000857 }
Owen Anderson75579f72010-11-29 22:44:32 +0000858 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
859 opc, "\t$Rt, $addr",
860 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000861 let Inst{31-27} = 0b11111;
862 let Inst{26-25} = 0b00;
863 let Inst{24} = signed;
864 let Inst{23} = 0;
865 let Inst{22-21} = opcod;
866 let Inst{20} = 1; // load
867 let Inst{11} = 1;
868 // Offset: index==TRUE, wback==FALSE
869 let Inst{10} = 1; // The P bit.
870 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000871
Owen Anderson75579f72010-11-29 22:44:32 +0000872 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000873 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000874
Owen Anderson75579f72010-11-29 22:44:32 +0000875 bits<13> addr;
876 let Inst{19-16} = addr{12-9}; // Rn
877 let Inst{9} = addr{8}; // U
878 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000879 }
Owen Anderson75579f72010-11-29 22:44:32 +0000880 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
881 opc, ".w\t$Rt, $addr",
882 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000883 let Inst{31-27} = 0b11111;
884 let Inst{26-25} = 0b00;
885 let Inst{24} = signed;
886 let Inst{23} = 0;
887 let Inst{22-21} = opcod;
888 let Inst{20} = 1; // load
889 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000890
Owen Anderson75579f72010-11-29 22:44:32 +0000891 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000892 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000893
Owen Anderson75579f72010-11-29 22:44:32 +0000894 bits<10> addr;
895 let Inst{19-16} = addr{9-6}; // Rn
896 let Inst{3-0} = addr{5-2}; // Rm
897 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000898 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000899
Owen Anderson971b83b2011-02-08 22:39:40 +0000900 // FIXME: Is the pci variant actually needed?
Owen Andersonc9bd4962011-03-18 17:42:55 +0000901 def pci : T2Ipc <(outs GPR:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000902 opc, ".w\t$Rt, $addr",
903 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
904 let isReMaterializable = 1;
905 let Inst{31-27} = 0b11111;
906 let Inst{26-25} = 0b00;
907 let Inst{24} = signed;
908 let Inst{23} = ?; // add = (U == '1')
909 let Inst{22-21} = opcod;
910 let Inst{20} = 1; // load
911 let Inst{19-16} = 0b1111; // Rn
912 bits<4> Rt;
913 bits<12> addr;
914 let Inst{15-12} = Rt{3-0};
915 let Inst{11-0} = addr{11-0};
916 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000917}
918
David Goodwin73b8f162009-06-30 22:11:34 +0000919/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000920multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000921 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000922 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
923 opc, ".w\t$Rt, $addr",
924 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000925 let Inst{31-27} = 0b11111;
926 let Inst{26-23} = 0b0001;
927 let Inst{22-21} = opcod;
928 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000929
Owen Anderson75579f72010-11-29 22:44:32 +0000930 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000931 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000932
Owen Anderson80dd3e02010-11-30 22:45:47 +0000933 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000934 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000935 let Inst{19-16} = addr{16-13}; // Rn
936 let Inst{23} = addr{12}; // U
937 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000938 }
Owen Anderson75579f72010-11-29 22:44:32 +0000939 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
940 opc, "\t$Rt, $addr",
941 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000942 let Inst{31-27} = 0b11111;
943 let Inst{26-23} = 0b0000;
944 let Inst{22-21} = opcod;
945 let Inst{20} = 0; // !load
946 let Inst{11} = 1;
947 // Offset: index==TRUE, wback==FALSE
948 let Inst{10} = 1; // The P bit.
949 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000950
Owen Anderson75579f72010-11-29 22:44:32 +0000951 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000952 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000953
Owen Anderson75579f72010-11-29 22:44:32 +0000954 bits<13> addr;
955 let Inst{19-16} = addr{12-9}; // Rn
956 let Inst{9} = addr{8}; // U
957 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000958 }
Owen Anderson75579f72010-11-29 22:44:32 +0000959 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
960 opc, ".w\t$Rt, $addr",
961 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000962 let Inst{31-27} = 0b11111;
963 let Inst{26-23} = 0b0000;
964 let Inst{22-21} = opcod;
965 let Inst{20} = 0; // !load
966 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000967
Owen Anderson75579f72010-11-29 22:44:32 +0000968 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000969 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000970
Owen Anderson75579f72010-11-29 22:44:32 +0000971 bits<10> addr;
972 let Inst{19-16} = addr{9-6}; // Rn
973 let Inst{3-0} = addr{5-2}; // Rm
974 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000975 }
David Goodwin73b8f162009-06-30 22:11:34 +0000976}
977
Evan Cheng0e55fd62010-09-30 01:08:25 +0000978/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000979/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000980multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000981 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
982 opc, ".w\t$Rd, $Rm",
983 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000984 let Inst{31-27} = 0b11111;
985 let Inst{26-23} = 0b0100;
986 let Inst{22-20} = opcod;
987 let Inst{19-16} = 0b1111; // Rn
988 let Inst{15-12} = 0b1111;
989 let Inst{7} = 1;
990 let Inst{5-4} = 0b00; // rotate
991 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000992 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000993 opc, ".w\t$Rd, $Rm, ror $rot",
994 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000995 let Inst{31-27} = 0b11111;
996 let Inst{26-23} = 0b0100;
997 let Inst{22-20} = opcod;
998 let Inst{19-16} = 0b1111; // Rn
999 let Inst{15-12} = 0b1111;
1000 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001001
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001002 bits<2> rot;
1003 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001004 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001005}
1006
Eli Friedman761fa7a2010-06-24 18:20:04 +00001007// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001008multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001009 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1010 opc, "\t$Rd, $Rm",
1011 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001012 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001013 let Inst{31-27} = 0b11111;
1014 let Inst{26-23} = 0b0100;
1015 let Inst{22-20} = opcod;
1016 let Inst{19-16} = 0b1111; // Rn
1017 let Inst{15-12} = 0b1111;
1018 let Inst{7} = 1;
1019 let Inst{5-4} = 0b00; // rotate
1020 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001021 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1022 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001023 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001024 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001025 let Inst{31-27} = 0b11111;
1026 let Inst{26-23} = 0b0100;
1027 let Inst{22-20} = opcod;
1028 let Inst{19-16} = 0b1111; // Rn
1029 let Inst{15-12} = 0b1111;
1030 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001031
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001032 bits<2> rot;
1033 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001034 }
1035}
1036
Eli Friedman761fa7a2010-06-24 18:20:04 +00001037// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1038// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001039multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001040 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
Jim Grosbacha7603982011-07-01 21:12:19 +00001041 opc, "\t$Rd, $Rm", []>,
1042 Requires<[IsThumb2, HasT2ExtractPack]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001043 let Inst{31-27} = 0b11111;
1044 let Inst{26-23} = 0b0100;
1045 let Inst{22-20} = opcod;
1046 let Inst{19-16} = 0b1111; // Rn
1047 let Inst{15-12} = 0b1111;
1048 let Inst{7} = 1;
1049 let Inst{5-4} = 0b00; // rotate
1050 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001051 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
Jim Grosbacha7603982011-07-01 21:12:19 +00001052 opc, "\t$Rd, $Rm, ror $rot", []>,
1053 Requires<[IsThumb2, HasT2ExtractPack]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001054 let Inst{31-27} = 0b11111;
1055 let Inst{26-23} = 0b0100;
1056 let Inst{22-20} = opcod;
1057 let Inst{19-16} = 0b1111; // Rn
1058 let Inst{15-12} = 0b1111;
1059 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001060
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001061 bits<2> rot;
1062 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001063 }
1064}
1065
Evan Cheng0e55fd62010-09-30 01:08:25 +00001066/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001067/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001068multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001069 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1070 opc, "\t$Rd, $Rn, $Rm",
1071 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001072 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001073 let Inst{31-27} = 0b11111;
1074 let Inst{26-23} = 0b0100;
1075 let Inst{22-20} = opcod;
1076 let Inst{15-12} = 0b1111;
1077 let Inst{7} = 1;
1078 let Inst{5-4} = 0b00; // rotate
1079 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001080 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1081 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001082 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1083 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1084 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001085 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001086 let Inst{31-27} = 0b11111;
1087 let Inst{26-23} = 0b0100;
1088 let Inst{22-20} = opcod;
1089 let Inst{15-12} = 0b1111;
1090 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001091
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001092 bits<2> rot;
1093 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001094 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001095}
1096
Johnny Chen93042d12010-03-02 18:14:57 +00001097// DO variant - disassembly only, no pattern
1098
Evan Cheng0e55fd62010-09-30 01:08:25 +00001099multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001100 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1101 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001102 let Inst{31-27} = 0b11111;
1103 let Inst{26-23} = 0b0100;
1104 let Inst{22-20} = opcod;
1105 let Inst{15-12} = 0b1111;
1106 let Inst{7} = 1;
1107 let Inst{5-4} = 0b00; // rotate
1108 }
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001109 def rr_rot :T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001110 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001111 let Inst{31-27} = 0b11111;
1112 let Inst{26-23} = 0b0100;
1113 let Inst{22-20} = opcod;
1114 let Inst{15-12} = 0b1111;
1115 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001116
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001117 bits<2> rot;
1118 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001119 }
1120}
1121
Anton Korobeynikov52237112009-06-17 18:13:58 +00001122//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001123// Instructions
1124//===----------------------------------------------------------------------===//
1125
1126//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001127// Miscellaneous Instructions.
1128//
1129
Owen Andersonda663f72010-11-15 21:30:39 +00001130class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1131 string asm, list<dag> pattern>
1132 : T2XI<oops, iops, itin, asm, pattern> {
1133 bits<4> Rd;
1134 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001135
Jim Grosbach86386922010-12-08 22:10:43 +00001136 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001137 let Inst{26} = label{11};
1138 let Inst{14-12} = label{10-8};
1139 let Inst{7-0} = label{7-0};
1140}
1141
Evan Chenga09b9ca2009-06-24 23:47:58 +00001142// LEApcrel - Load a pc-relative address into a register without offending the
1143// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001144def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1145 (ins t2adrlabel:$addr, pred:$p),
1146 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001147 let Inst{31-27} = 0b11110;
1148 let Inst{25-24} = 0b10;
1149 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1150 let Inst{22} = 0;
1151 let Inst{20} = 0;
1152 let Inst{19-16} = 0b1111; // Rn
1153 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001154
Owen Andersona838a252010-12-14 00:36:49 +00001155 bits<4> Rd;
1156 bits<13> addr;
1157 let Inst{11-8} = Rd;
1158 let Inst{23} = addr{12};
1159 let Inst{21} = addr{12};
1160 let Inst{26} = addr{11};
1161 let Inst{14-12} = addr{10-8};
1162 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001163}
Owen Andersona838a252010-12-14 00:36:49 +00001164
1165let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001166def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001167 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001168def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1169 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001170 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001171 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001172
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001173
Evan Chenga09b9ca2009-06-24 23:47:58 +00001174//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001175// Load / store Instructions.
1176//
1177
Evan Cheng055b0312009-06-29 07:51:04 +00001178// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001179let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001180defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001181 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001182
Evan Chengf3c21b82009-06-30 02:15:48 +00001183// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001184defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001185 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001186defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001187 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001188
Evan Chengf3c21b82009-06-30 02:15:48 +00001189// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001190defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001191 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001192defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001193 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001194
Owen Anderson9d63d902010-12-01 19:18:46 +00001195let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001196// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001197def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001198 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001199 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001200} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001201
1202// zextload i1 -> zextload i8
1203def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1204 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1205def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1206 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1207def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1208 (t2LDRBs t2addrmode_so_reg:$addr)>;
1209def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1210 (t2LDRBpci tconstpool:$addr)>;
1211
1212// extload -> zextload
1213// FIXME: Reduce the number of patterns by legalizing extload to zextload
1214// earlier?
1215def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1216 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1217def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1218 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1219def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1220 (t2LDRBs t2addrmode_so_reg:$addr)>;
1221def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1222 (t2LDRBpci tconstpool:$addr)>;
1223
1224def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1225 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1226def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1227 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1228def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1229 (t2LDRBs t2addrmode_so_reg:$addr)>;
1230def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1231 (t2LDRBpci tconstpool:$addr)>;
1232
1233def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1234 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1235def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1236 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1237def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1238 (t2LDRHs t2addrmode_so_reg:$addr)>;
1239def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1240 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001241
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001242// FIXME: The destination register of the loads and stores can't be PC, but
1243// can be SP. We need another regclass (similar to rGPR) to represent
1244// that. Not a pressing issue since these are selected manually,
1245// not via pattern.
1246
Evan Chenge88d5ce2009-07-02 07:28:31 +00001247// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001248
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001249let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001250def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001251 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001252 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001253 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001254 []>;
1255
Owen Anderson6b0fa632010-12-09 02:56:12 +00001256def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1257 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001258 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001259 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001260 []>;
1261
Owen Anderson6b0fa632010-12-09 02:56:12 +00001262def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001263 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001264 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001265 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001266 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001267def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1268 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001269 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001270 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001271 []>;
1272
Owen Anderson6b0fa632010-12-09 02:56:12 +00001273def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001274 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001275 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001276 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001277 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001278def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1279 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001280 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001281 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001282 []>;
1283
Owen Anderson6b0fa632010-12-09 02:56:12 +00001284def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001285 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001286 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001287 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001288 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001289def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1290 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001291 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001292 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001293 []>;
1294
Owen Anderson6b0fa632010-12-09 02:56:12 +00001295def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001296 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001297 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001298 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001299 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001300def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1301 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001302 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001303 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001304 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001305} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001306
Johnny Chene54a3ef2010-03-03 18:45:36 +00001307// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1308// for disassembly only.
1309// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001310class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001311 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001312 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001313 let Inst{31-27} = 0b11111;
1314 let Inst{26-25} = 0b00;
1315 let Inst{24} = signed;
1316 let Inst{23} = 0;
1317 let Inst{22-21} = type;
1318 let Inst{20} = 1; // load
1319 let Inst{11} = 1;
1320 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001321
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001322 bits<4> Rt;
1323 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001324 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001325 let Inst{19-16} = addr{12-9};
1326 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001327}
1328
Evan Cheng0e55fd62010-09-30 01:08:25 +00001329def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1330def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1331def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1332def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1333def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001334
David Goodwin73b8f162009-06-30 22:11:34 +00001335// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001336defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001338defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001339 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001340defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001341 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001342
David Goodwin6647cea2009-06-30 22:50:01 +00001343// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001344let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001345def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001346 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1347 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001348
Evan Cheng6d94f112009-07-03 00:06:39 +00001349// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001350def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001351 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001352 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001353 "str", "\t$Rt, [$Rn, $addr]!",
1354 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001355 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001356 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001357
Owen Anderson6b0fa632010-12-09 02:56:12 +00001358def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001359 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001360 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001361 "str", "\t$Rt, [$Rn], $addr",
1362 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001363 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001364 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001365
Owen Anderson6b0fa632010-12-09 02:56:12 +00001366def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001367 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001368 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001369 "strh", "\t$Rt, [$Rn, $addr]!",
1370 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001371 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001372 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001373
Owen Anderson6b0fa632010-12-09 02:56:12 +00001374def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001375 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001377 "strh", "\t$Rt, [$Rn], $addr",
1378 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001379 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001380 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001381
Owen Anderson6b0fa632010-12-09 02:56:12 +00001382def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001383 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001384 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001385 "strb", "\t$Rt, [$Rn, $addr]!",
1386 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001387 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001388 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001389
Owen Anderson6b0fa632010-12-09 02:56:12 +00001390def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001391 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001392 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001393 "strb", "\t$Rt, [$Rn], $addr",
1394 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001395 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001396 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001397
Johnny Chene54a3ef2010-03-03 18:45:36 +00001398// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1399// only.
1400// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001401class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001402 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001403 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001404 let Inst{31-27} = 0b11111;
1405 let Inst{26-25} = 0b00;
1406 let Inst{24} = 0; // not signed
1407 let Inst{23} = 0;
1408 let Inst{22-21} = type;
1409 let Inst{20} = 0; // store
1410 let Inst{11} = 1;
1411 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001412
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001413 bits<4> Rt;
1414 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001415 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001416 let Inst{19-16} = addr{12-9};
1417 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001418}
1419
Evan Cheng0e55fd62010-09-30 01:08:25 +00001420def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1421def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1422def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001423
Johnny Chenae1757b2010-03-11 01:13:36 +00001424// ldrd / strd pre / post variants
1425// For disassembly only.
1426
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001427def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001428 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001429 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001430
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001431def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001432 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001433 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001434
1435def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001436 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001437 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001438
1439def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001440 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001441 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001442
Johnny Chen0635fc52010-03-04 17:40:44 +00001443// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1444// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001445// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1446// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001447multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001448
Evan Chengdfed19f2010-11-03 06:34:55 +00001449 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001450 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001451 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001452 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001453 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001454 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001455 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001456 let Inst{20} = 1;
1457 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001458
Owen Anderson80dd3e02010-11-30 22:45:47 +00001459 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001460 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001461 let Inst{19-16} = addr{16-13}; // Rn
1462 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001463 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001464 }
1465
Evan Chengdfed19f2010-11-03 06:34:55 +00001466 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001467 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001468 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001469 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001470 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001471 let Inst{23} = 0; // U = 0
1472 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001473 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001474 let Inst{20} = 1;
1475 let Inst{15-12} = 0b1111;
1476 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001477
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001478 bits<13> addr;
1479 let Inst{19-16} = addr{12-9}; // Rn
1480 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001481 }
1482
Evan Chengdfed19f2010-11-03 06:34:55 +00001483 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001484 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001485 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001486 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001487 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001488 let Inst{23} = 0; // add = TRUE for T1
1489 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001490 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001491 let Inst{20} = 1;
1492 let Inst{15-12} = 0b1111;
1493 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001494
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001495 bits<10> addr;
1496 let Inst{19-16} = addr{9-6}; // Rn
1497 let Inst{3-0} = addr{5-2}; // Rm
1498 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001499 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001500}
1501
Evan Cheng416941d2010-11-04 05:19:35 +00001502defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1503defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1504defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001505
Evan Cheng2889cce2009-07-03 00:18:36 +00001506//===----------------------------------------------------------------------===//
1507// Load / store multiple Instructions.
1508//
1509
Bill Wendling6c470b82010-11-13 09:09:38 +00001510multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1511 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001512 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001513 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001514 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001515 bits<4> Rn;
1516 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001517
Bill Wendling6c470b82010-11-13 09:09:38 +00001518 let Inst{31-27} = 0b11101;
1519 let Inst{26-25} = 0b00;
1520 let Inst{24-23} = 0b01; // Increment After
1521 let Inst{22} = 0;
1522 let Inst{21} = 0; // No writeback
1523 let Inst{20} = L_bit;
1524 let Inst{19-16} = Rn;
1525 let Inst{15-0} = regs;
1526 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001527 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001528 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001529 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001530 bits<4> Rn;
1531 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001532
Bill Wendling6c470b82010-11-13 09:09:38 +00001533 let Inst{31-27} = 0b11101;
1534 let Inst{26-25} = 0b00;
1535 let Inst{24-23} = 0b01; // Increment After
1536 let Inst{22} = 0;
1537 let Inst{21} = 1; // Writeback
1538 let Inst{20} = L_bit;
1539 let Inst{19-16} = Rn;
1540 let Inst{15-0} = regs;
1541 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001542 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001543 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1544 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1545 bits<4> Rn;
1546 bits<16> regs;
1547
1548 let Inst{31-27} = 0b11101;
1549 let Inst{26-25} = 0b00;
1550 let Inst{24-23} = 0b10; // Decrement Before
1551 let Inst{22} = 0;
1552 let Inst{21} = 0; // No writeback
1553 let Inst{20} = L_bit;
1554 let Inst{19-16} = Rn;
1555 let Inst{15-0} = regs;
1556 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001557 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001558 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1559 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1560 bits<4> Rn;
1561 bits<16> regs;
1562
1563 let Inst{31-27} = 0b11101;
1564 let Inst{26-25} = 0b00;
1565 let Inst{24-23} = 0b10; // Decrement Before
1566 let Inst{22} = 0;
1567 let Inst{21} = 1; // Writeback
1568 let Inst{20} = L_bit;
1569 let Inst{19-16} = Rn;
1570 let Inst{15-0} = regs;
1571 }
1572}
1573
Bill Wendlingc93989a2010-11-13 11:20:05 +00001574let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001575
1576let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1577defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1578
1579let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1580defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1581
1582} // neverHasSideEffects
1583
Bob Wilson815baeb2010-03-13 01:08:20 +00001584
Evan Cheng9cb9e672009-06-27 02:26:13 +00001585//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001586// Move Instructions.
1587//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001588
Evan Chengf49810c2009-06-23 17:48:47 +00001589let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001590def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1591 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001592 let Inst{31-27} = 0b11101;
1593 let Inst{26-25} = 0b01;
1594 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001595 let Inst{19-16} = 0b1111; // Rn
1596 let Inst{14-12} = 0b000;
1597 let Inst{7-4} = 0b0000;
1598}
Evan Chengf49810c2009-06-23 17:48:47 +00001599
Evan Cheng5adb66a2009-09-28 09:14:39 +00001600// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001601let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1602 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001603def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1604 "mov", ".w\t$Rd, $imm",
1605 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001606 let Inst{31-27} = 0b11110;
1607 let Inst{25} = 0;
1608 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001609 let Inst{19-16} = 0b1111; // Rn
1610 let Inst{15} = 0;
1611}
David Goodwin83b35932009-06-26 16:10:07 +00001612
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001613def : InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1614 pred:$p, cc_out:$s)>,
1615 Requires<[IsThumb2]>;
1616
Evan Chengc4af4632010-11-17 20:13:28 +00001617let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001618def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001619 "movw", "\t$Rd, $imm",
1620 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001621 let Inst{31-27} = 0b11110;
1622 let Inst{25} = 1;
1623 let Inst{24-21} = 0b0010;
1624 let Inst{20} = 0; // The S bit.
1625 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001626
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001627 bits<4> Rd;
1628 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001629
Jim Grosbach86386922010-12-08 22:10:43 +00001630 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001631 let Inst{19-16} = imm{15-12};
1632 let Inst{26} = imm{11};
1633 let Inst{14-12} = imm{10-8};
1634 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001635}
Evan Chengf49810c2009-06-23 17:48:47 +00001636
Evan Cheng53519f02011-01-21 18:55:51 +00001637def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001638 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1639
1640let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001641def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001642 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001643 "movt", "\t$Rd, $imm",
1644 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001645 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001646 let Inst{31-27} = 0b11110;
1647 let Inst{25} = 1;
1648 let Inst{24-21} = 0b0110;
1649 let Inst{20} = 0; // The S bit.
1650 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001651
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001652 bits<4> Rd;
1653 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001654
Jim Grosbach86386922010-12-08 22:10:43 +00001655 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001656 let Inst{19-16} = imm{15-12};
1657 let Inst{26} = imm{11};
1658 let Inst{14-12} = imm{10-8};
1659 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001660}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001661
Evan Cheng53519f02011-01-21 18:55:51 +00001662def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001663 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1664} // Constraints
1665
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001666def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001667
Anton Korobeynikov52237112009-06-17 18:13:58 +00001668//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001669// Extend Instructions.
1670//
1671
1672// Sign extenders
1673
Evan Cheng0e55fd62010-09-30 01:08:25 +00001674defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001675 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001676defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001677 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001678defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001679
Evan Cheng0e55fd62010-09-30 01:08:25 +00001680defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001681 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001682defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001683 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001684defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001685
Johnny Chen93042d12010-03-02 18:14:57 +00001686// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001687
1688// Zero extenders
1689
1690let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001691defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001692 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001693defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001694 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001695defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001696 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001697
Jim Grosbach79464942010-07-28 23:17:45 +00001698// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1699// The transformation should probably be done as a combiner action
1700// instead so we can include a check for masking back in the upper
1701// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001702//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001703// (t2UXTB16r_rot rGPR:$Src, 24)>,
1704// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001705def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001706 (t2UXTB16r_rot rGPR:$Src, 8)>,
1707 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001708
Evan Cheng0e55fd62010-09-30 01:08:25 +00001709defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001710 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001711defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001712 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001713defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001714}
1715
1716//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001717// Arithmetic Instructions.
1718//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001719
Johnny Chend68e1192009-12-15 17:24:14 +00001720defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1721 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1722defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1723 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001724
Evan Chengf49810c2009-06-23 17:48:47 +00001725// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001726defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001727 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001728 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1729defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001730 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001731 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001732
Johnny Chend68e1192009-12-15 17:24:14 +00001733defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001734 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001735defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001736 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001737defm t2ADCS : T2I_adde_sube_s_irs<BinOpFrag<(adde_live_carry node:$LHS,
1738 node:$RHS)>, 1>;
1739defm t2SBCS : T2I_adde_sube_s_irs<BinOpFrag<(sube_live_carry node:$LHS,
1740 node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001741
David Goodwin752aa7d2009-07-27 16:39:05 +00001742// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001743defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001744 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1745defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1746 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001747
1748// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001749// The assume-no-carry-in form uses the negation of the input since add/sub
1750// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1751// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1752// details.
1753// The AddedComplexity preferences the first variant over the others since
1754// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001755let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001756def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1757 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1758def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1759 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1760def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1761 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1762let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001763def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1764 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1765def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1766 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001767// The with-carry-in form matches bitwise not instead of the negation.
1768// Effectively, the inverse interpretation of the carry flag already accounts
1769// for part of the negation.
1770let AddedComplexity = 1 in
Andrew Trick1c3af772011-04-23 03:55:32 +00001771def : T2Pat<(adde_dead_carry rGPR:$src, imm0_255_not:$imm),
1772 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
1773def : T2Pat<(adde_dead_carry rGPR:$src, t2_so_imm_not:$imm),
1774 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
1775let AddedComplexity = 1 in
1776def : T2Pat<(adde_live_carry rGPR:$src, imm0_255_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001777 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001778def : T2Pat<(adde_live_carry rGPR:$src, t2_so_imm_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001779 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001780
Johnny Chen93042d12010-03-02 18:14:57 +00001781// Select Bytes -- for disassembly only
1782
Owen Andersonc7373f82010-11-30 20:00:01 +00001783def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001784 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1785 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001786 let Inst{31-27} = 0b11111;
1787 let Inst{26-24} = 0b010;
1788 let Inst{23} = 0b1;
1789 let Inst{22-20} = 0b010;
1790 let Inst{15-12} = 0b1111;
1791 let Inst{7} = 0b1;
1792 let Inst{6-4} = 0b000;
1793}
1794
Johnny Chenadc77332010-02-26 22:04:29 +00001795// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1796// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001797class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001798 list<dag> pat = [/* For disassembly only; pattern left blank */],
1799 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1800 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001801 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1802 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001803 let Inst{31-27} = 0b11111;
1804 let Inst{26-23} = 0b0101;
1805 let Inst{22-20} = op22_20;
1806 let Inst{15-12} = 0b1111;
1807 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001808
Owen Anderson46c478e2010-11-17 19:57:38 +00001809 bits<4> Rd;
1810 bits<4> Rn;
1811 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001812
Jim Grosbach86386922010-12-08 22:10:43 +00001813 let Inst{11-8} = Rd;
1814 let Inst{19-16} = Rn;
1815 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001816}
1817
1818// Saturating add/subtract -- for disassembly only
1819
Nate Begeman692433b2010-07-29 17:56:55 +00001820def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001821 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1822 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001823def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1824def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1825def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001826def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1827 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1828def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1829 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001830def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001831def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001832 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1833 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001834def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1835def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1836def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1837def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1838def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1839def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1840def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1841def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1842
1843// Signed/Unsigned add/subtract -- for disassembly only
1844
1845def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1846def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1847def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1848def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1849def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1850def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1851def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1852def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1853def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1854def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1855def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1856def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1857
1858// Signed/Unsigned halving add/subtract -- for disassembly only
1859
1860def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1861def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1862def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1863def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1864def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1865def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1866def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1867def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1868def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1869def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1870def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1871def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1872
Owen Anderson821752e2010-11-18 20:32:18 +00001873// Helper class for disassembly only
1874// A6.3.16 & A6.3.17
1875// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1876class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1877 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1878 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1879 let Inst{31-27} = 0b11111;
1880 let Inst{26-24} = 0b011;
1881 let Inst{23} = long;
1882 let Inst{22-20} = op22_20;
1883 let Inst{7-4} = op7_4;
1884}
1885
1886class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1887 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1888 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1889 let Inst{31-27} = 0b11111;
1890 let Inst{26-24} = 0b011;
1891 let Inst{23} = long;
1892 let Inst{22-20} = op22_20;
1893 let Inst{7-4} = op7_4;
1894}
1895
Johnny Chenadc77332010-02-26 22:04:29 +00001896// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1897
Owen Anderson821752e2010-11-18 20:32:18 +00001898def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1899 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001900 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1901 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001902 let Inst{15-12} = 0b1111;
1903}
Owen Anderson821752e2010-11-18 20:32:18 +00001904def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001905 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001906 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1907 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001908
1909// Signed/Unsigned saturate -- for disassembly only
1910
Owen Anderson46c478e2010-11-17 19:57:38 +00001911class T2SatI<dag oops, dag iops, InstrItinClass itin,
1912 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001913 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001914 bits<4> Rd;
1915 bits<4> Rn;
1916 bits<5> sat_imm;
1917 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001918
Jim Grosbach86386922010-12-08 22:10:43 +00001919 let Inst{11-8} = Rd;
1920 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001921 let Inst{4-0} = sat_imm{4-0};
1922 let Inst{21} = sh{6};
1923 let Inst{14-12} = sh{4-2};
1924 let Inst{7-6} = sh{1-0};
1925}
1926
Owen Andersonc7373f82010-11-30 20:00:01 +00001927def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001928 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001929 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1930 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001931 let Inst{31-27} = 0b11110;
1932 let Inst{25-22} = 0b1100;
1933 let Inst{20} = 0;
1934 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001935}
1936
Owen Andersonc7373f82010-11-30 20:00:01 +00001937def t2SSAT16: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001938 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001939 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001940 [/* For disassembly only; pattern left blank */]>,
1941 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001942 let Inst{31-27} = 0b11110;
1943 let Inst{25-22} = 0b1100;
1944 let Inst{20} = 0;
1945 let Inst{15} = 0;
1946 let Inst{21} = 1; // sh = '1'
1947 let Inst{14-12} = 0b000; // imm3 = '000'
1948 let Inst{7-6} = 0b00; // imm2 = '00'
1949}
1950
Owen Andersonc7373f82010-11-30 20:00:01 +00001951def t2USAT: T2SatI<
1952 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1953 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001954 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001955 let Inst{31-27} = 0b11110;
1956 let Inst{25-22} = 0b1110;
1957 let Inst{20} = 0;
1958 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001959}
1960
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001961def t2USAT16: T2SatI<(outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn),
1962 NoItinerary,
1963 "usat16", "\t$dst, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001964 [/* For disassembly only; pattern left blank */]>,
1965 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001966 let Inst{31-27} = 0b11110;
1967 let Inst{25-22} = 0b1110;
1968 let Inst{20} = 0;
1969 let Inst{15} = 0;
1970 let Inst{21} = 1; // sh = '1'
1971 let Inst{14-12} = 0b000; // imm3 = '000'
1972 let Inst{7-6} = 0b00; // imm2 = '00'
1973}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001974
Bob Wilson38aa2872010-08-13 21:48:10 +00001975def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1976def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001977
Evan Chengf49810c2009-06-23 17:48:47 +00001978//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001979// Shift and rotate Instructions.
1980//
1981
Johnny Chend68e1192009-12-15 17:24:14 +00001982defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1983defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1984defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1985defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001986
Andrew Trickd49ffe82011-04-29 14:18:15 +00001987// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1988def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1989 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1990
David Goodwinca01a8d2009-09-01 18:32:09 +00001991let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001992def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1993 "rrx", "\t$Rd, $Rm",
1994 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001995 let Inst{31-27} = 0b11101;
1996 let Inst{26-25} = 0b01;
1997 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001998 let Inst{19-16} = 0b1111; // Rn
1999 let Inst{14-12} = 0b000;
2000 let Inst{7-4} = 0b0011;
2001}
David Goodwinca01a8d2009-09-01 18:32:09 +00002002}
Evan Chenga67efd12009-06-23 19:39:13 +00002003
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002004let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002005def t2MOVsrl_flag : T2TwoRegShiftImm<
2006 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2007 "lsrs", ".w\t$Rd, $Rm, #1",
2008 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002009 let Inst{31-27} = 0b11101;
2010 let Inst{26-25} = 0b01;
2011 let Inst{24-21} = 0b0010;
2012 let Inst{20} = 1; // The S bit.
2013 let Inst{19-16} = 0b1111; // Rn
2014 let Inst{5-4} = 0b01; // Shift type.
2015 // Shift amount = Inst{14-12:7-6} = 1.
2016 let Inst{14-12} = 0b000;
2017 let Inst{7-6} = 0b01;
2018}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002019def t2MOVsra_flag : T2TwoRegShiftImm<
2020 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2021 "asrs", ".w\t$Rd, $Rm, #1",
2022 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002023 let Inst{31-27} = 0b11101;
2024 let Inst{26-25} = 0b01;
2025 let Inst{24-21} = 0b0010;
2026 let Inst{20} = 1; // The S bit.
2027 let Inst{19-16} = 0b1111; // Rn
2028 let Inst{5-4} = 0b10; // Shift type.
2029 // Shift amount = Inst{14-12:7-6} = 1.
2030 let Inst{14-12} = 0b000;
2031 let Inst{7-6} = 0b01;
2032}
David Goodwin3583df72009-07-28 17:06:49 +00002033}
2034
Evan Chenga67efd12009-06-23 19:39:13 +00002035//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002036// Bitwise Instructions.
2037//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002038
Johnny Chend68e1192009-12-15 17:24:14 +00002039defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002040 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002041 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002042defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002043 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002044 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002045defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002046 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002047 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002048
Johnny Chend68e1192009-12-15 17:24:14 +00002049defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002050 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002051 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2052 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002053
Owen Anderson2f7aed32010-11-17 22:16:31 +00002054class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2055 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002056 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002057 bits<4> Rd;
2058 bits<5> msb;
2059 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002060
Jim Grosbach86386922010-12-08 22:10:43 +00002061 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002062 let Inst{4-0} = msb{4-0};
2063 let Inst{14-12} = lsb{4-2};
2064 let Inst{7-6} = lsb{1-0};
2065}
2066
2067class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2068 string opc, string asm, list<dag> pattern>
2069 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2070 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002071
Jim Grosbach86386922010-12-08 22:10:43 +00002072 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002073}
2074
2075let Constraints = "$src = $Rd" in
2076def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2077 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2078 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002079 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002080 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002081 let Inst{25} = 1;
2082 let Inst{24-20} = 0b10110;
2083 let Inst{19-16} = 0b1111; // Rn
2084 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002085 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002086
Owen Anderson2f7aed32010-11-17 22:16:31 +00002087 bits<10> imm;
2088 let msb{4-0} = imm{9-5};
2089 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002090}
Evan Chengf49810c2009-06-23 17:48:47 +00002091
Owen Anderson2f7aed32010-11-17 22:16:31 +00002092def t2SBFX: T2TwoRegBitFI<
2093 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2094 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002095 let Inst{31-27} = 0b11110;
2096 let Inst{25} = 1;
2097 let Inst{24-20} = 0b10100;
2098 let Inst{15} = 0;
2099}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002100
Owen Anderson2f7aed32010-11-17 22:16:31 +00002101def t2UBFX: T2TwoRegBitFI<
2102 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2103 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002104 let Inst{31-27} = 0b11110;
2105 let Inst{25} = 1;
2106 let Inst{24-20} = 0b11100;
2107 let Inst{15} = 0;
2108}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002109
Johnny Chen9474d552010-02-02 19:31:58 +00002110// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002111let Constraints = "$src = $Rd" in {
2112 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2113 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2114 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2115 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2116 bf_inv_mask_imm:$imm))]> {
2117 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002118 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002119 let Inst{25} = 1;
2120 let Inst{24-20} = 0b10110;
2121 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002122 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002123
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002124 bits<10> imm;
2125 let msb{4-0} = imm{9-5};
2126 let lsb{4-0} = imm{4-0};
2127 }
2128
2129 // GNU as only supports this form of bfi (w/ 4 arguments)
2130 let isAsmParserOnly = 1 in
2131 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2132 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2133 width_imm:$width),
2134 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2135 []> {
2136 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002137 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002138 let Inst{25} = 1;
2139 let Inst{24-20} = 0b10110;
2140 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002141 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002142
2143 bits<5> lsbit;
2144 bits<5> width;
2145 let msb{4-0} = width; // Custom encoder => lsb+width-1
2146 let lsb{4-0} = lsbit;
2147 }
Johnny Chen9474d552010-02-02 19:31:58 +00002148}
Evan Chengf49810c2009-06-23 17:48:47 +00002149
Evan Cheng7e1bf302010-09-29 00:27:46 +00002150defm t2ORN : T2I_bin_irs<0b0011, "orn",
2151 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002152 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2153 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002154
2155// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2156let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002157defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002158 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002159 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002160
2161
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002162let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002163def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2164 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002165
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002166// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002167def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2168 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002169 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002170
2171def : T2Pat<(t2_so_imm_not:$src),
2172 (t2MVNi t2_so_imm_not:$src)>;
2173
Evan Chengf49810c2009-06-23 17:48:47 +00002174//===----------------------------------------------------------------------===//
2175// Multiply Instructions.
2176//
Evan Cheng8de898a2009-06-26 00:19:44 +00002177let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002178def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2179 "mul", "\t$Rd, $Rn, $Rm",
2180 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002181 let Inst{31-27} = 0b11111;
2182 let Inst{26-23} = 0b0110;
2183 let Inst{22-20} = 0b000;
2184 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2185 let Inst{7-4} = 0b0000; // Multiply
2186}
Evan Chengf49810c2009-06-23 17:48:47 +00002187
Owen Anderson35141a92010-11-18 01:08:42 +00002188def t2MLA: T2FourReg<
2189 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2190 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2191 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002192 let Inst{31-27} = 0b11111;
2193 let Inst{26-23} = 0b0110;
2194 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002195 let Inst{7-4} = 0b0000; // Multiply
2196}
Evan Chengf49810c2009-06-23 17:48:47 +00002197
Owen Anderson35141a92010-11-18 01:08:42 +00002198def t2MLS: T2FourReg<
2199 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2200 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2201 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002202 let Inst{31-27} = 0b11111;
2203 let Inst{26-23} = 0b0110;
2204 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002205 let Inst{7-4} = 0b0001; // Multiply and Subtract
2206}
Evan Chengf49810c2009-06-23 17:48:47 +00002207
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002208// Extra precision multiplies with low / high results
2209let neverHasSideEffects = 1 in {
2210let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002211def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002212 (outs rGPR:$Rd, rGPR:$Ra),
2213 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002214 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002215
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002216def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002217 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002218 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002219 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002220} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002221
2222// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002223def t2SMLAL : T2MulLong<0b100, 0b0000,
2224 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002225 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002226 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002227
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002228def t2UMLAL : T2MulLong<0b110, 0b0000,
2229 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002230 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002231 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002232
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002233def t2UMAAL : T2MulLong<0b110, 0b0110,
2234 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002235 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002236 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2237 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002238} // neverHasSideEffects
2239
Johnny Chen93042d12010-03-02 18:14:57 +00002240// Rounding variants of the below included for disassembly only
2241
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002242// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002243def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2244 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002245 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2246 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002247 let Inst{31-27} = 0b11111;
2248 let Inst{26-23} = 0b0110;
2249 let Inst{22-20} = 0b101;
2250 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2251 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2252}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002253
Owen Anderson821752e2010-11-18 20:32:18 +00002254def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002255 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2256 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002257 let Inst{31-27} = 0b11111;
2258 let Inst{26-23} = 0b0110;
2259 let Inst{22-20} = 0b101;
2260 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2261 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2262}
2263
Owen Anderson821752e2010-11-18 20:32:18 +00002264def t2SMMLA : T2FourReg<
2265 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2266 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002267 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2268 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002269 let Inst{31-27} = 0b11111;
2270 let Inst{26-23} = 0b0110;
2271 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002272 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2273}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002274
Owen Anderson821752e2010-11-18 20:32:18 +00002275def t2SMMLAR: T2FourReg<
2276 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002277 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2278 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002279 let Inst{31-27} = 0b11111;
2280 let Inst{26-23} = 0b0110;
2281 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002282 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2283}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002284
Owen Anderson821752e2010-11-18 20:32:18 +00002285def t2SMMLS: T2FourReg<
2286 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2287 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002288 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2289 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002290 let Inst{31-27} = 0b11111;
2291 let Inst{26-23} = 0b0110;
2292 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002293 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2294}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002295
Owen Anderson821752e2010-11-18 20:32:18 +00002296def t2SMMLSR:T2FourReg<
2297 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002298 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2299 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002300 let Inst{31-27} = 0b11111;
2301 let Inst{26-23} = 0b0110;
2302 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002303 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2304}
2305
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002306multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002307 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2308 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2309 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002310 (sext_inreg rGPR:$Rm, i16)))]>,
2311 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002312 let Inst{31-27} = 0b11111;
2313 let Inst{26-23} = 0b0110;
2314 let Inst{22-20} = 0b001;
2315 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2316 let Inst{7-6} = 0b00;
2317 let Inst{5-4} = 0b00;
2318 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002319
Owen Anderson821752e2010-11-18 20:32:18 +00002320 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2321 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2322 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002323 (sra rGPR:$Rm, (i32 16))))]>,
2324 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002325 let Inst{31-27} = 0b11111;
2326 let Inst{26-23} = 0b0110;
2327 let Inst{22-20} = 0b001;
2328 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2329 let Inst{7-6} = 0b00;
2330 let Inst{5-4} = 0b01;
2331 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002332
Owen Anderson821752e2010-11-18 20:32:18 +00002333 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2334 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2335 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002336 (sext_inreg rGPR:$Rm, i16)))]>,
2337 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002338 let Inst{31-27} = 0b11111;
2339 let Inst{26-23} = 0b0110;
2340 let Inst{22-20} = 0b001;
2341 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2342 let Inst{7-6} = 0b00;
2343 let Inst{5-4} = 0b10;
2344 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002345
Owen Anderson821752e2010-11-18 20:32:18 +00002346 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2347 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2348 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002349 (sra rGPR:$Rm, (i32 16))))]>,
2350 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002351 let Inst{31-27} = 0b11111;
2352 let Inst{26-23} = 0b0110;
2353 let Inst{22-20} = 0b001;
2354 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2355 let Inst{7-6} = 0b00;
2356 let Inst{5-4} = 0b11;
2357 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002358
Owen Anderson821752e2010-11-18 20:32:18 +00002359 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2360 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2361 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002362 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2363 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002364 let Inst{31-27} = 0b11111;
2365 let Inst{26-23} = 0b0110;
2366 let Inst{22-20} = 0b011;
2367 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2368 let Inst{7-6} = 0b00;
2369 let Inst{5-4} = 0b00;
2370 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002371
Owen Anderson821752e2010-11-18 20:32:18 +00002372 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2373 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2374 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002375 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2376 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002377 let Inst{31-27} = 0b11111;
2378 let Inst{26-23} = 0b0110;
2379 let Inst{22-20} = 0b011;
2380 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2381 let Inst{7-6} = 0b00;
2382 let Inst{5-4} = 0b01;
2383 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002384}
2385
2386
2387multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002388 def BB : T2FourReg<
2389 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2390 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2391 [(set rGPR:$Rd, (add rGPR:$Ra,
2392 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002393 (sext_inreg rGPR:$Rm, i16))))]>,
2394 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002395 let Inst{31-27} = 0b11111;
2396 let Inst{26-23} = 0b0110;
2397 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002398 let Inst{7-6} = 0b00;
2399 let Inst{5-4} = 0b00;
2400 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002401
Owen Anderson821752e2010-11-18 20:32:18 +00002402 def BT : T2FourReg<
2403 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2404 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2405 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002406 (sra rGPR:$Rm, (i32 16)))))]>,
2407 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002408 let Inst{31-27} = 0b11111;
2409 let Inst{26-23} = 0b0110;
2410 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002411 let Inst{7-6} = 0b00;
2412 let Inst{5-4} = 0b01;
2413 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002414
Owen Anderson821752e2010-11-18 20:32:18 +00002415 def TB : T2FourReg<
2416 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2417 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2418 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002419 (sext_inreg rGPR:$Rm, i16))))]>,
2420 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002421 let Inst{31-27} = 0b11111;
2422 let Inst{26-23} = 0b0110;
2423 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002424 let Inst{7-6} = 0b00;
2425 let Inst{5-4} = 0b10;
2426 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002427
Owen Anderson821752e2010-11-18 20:32:18 +00002428 def TT : T2FourReg<
2429 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2430 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2431 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002432 (sra rGPR:$Rm, (i32 16)))))]>,
2433 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002434 let Inst{31-27} = 0b11111;
2435 let Inst{26-23} = 0b0110;
2436 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002437 let Inst{7-6} = 0b00;
2438 let Inst{5-4} = 0b11;
2439 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002440
Owen Anderson821752e2010-11-18 20:32:18 +00002441 def WB : T2FourReg<
2442 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2443 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2444 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002445 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2446 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002447 let Inst{31-27} = 0b11111;
2448 let Inst{26-23} = 0b0110;
2449 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002450 let Inst{7-6} = 0b00;
2451 let Inst{5-4} = 0b00;
2452 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002453
Owen Anderson821752e2010-11-18 20:32:18 +00002454 def WT : T2FourReg<
2455 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2456 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2457 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002458 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2459 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002460 let Inst{31-27} = 0b11111;
2461 let Inst{26-23} = 0b0110;
2462 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002463 let Inst{7-6} = 0b00;
2464 let Inst{5-4} = 0b01;
2465 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002466}
2467
2468defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2469defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2470
Johnny Chenadc77332010-02-26 22:04:29 +00002471// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002472def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2473 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002474 [/* For disassembly only; pattern left blank */]>,
2475 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002476def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2477 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002478 [/* For disassembly only; pattern left blank */]>,
2479 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002480def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2481 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002482 [/* For disassembly only; pattern left blank */]>,
2483 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002484def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2485 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002486 [/* For disassembly only; pattern left blank */]>,
2487 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002488
Johnny Chenadc77332010-02-26 22:04:29 +00002489// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2490// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002491
Owen Anderson821752e2010-11-18 20:32:18 +00002492def t2SMUAD: T2ThreeReg_mac<
2493 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002494 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2495 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002496 let Inst{15-12} = 0b1111;
2497}
Owen Anderson821752e2010-11-18 20:32:18 +00002498def t2SMUADX:T2ThreeReg_mac<
2499 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002500 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2501 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002502 let Inst{15-12} = 0b1111;
2503}
Owen Anderson821752e2010-11-18 20:32:18 +00002504def t2SMUSD: T2ThreeReg_mac<
2505 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002506 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2507 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002508 let Inst{15-12} = 0b1111;
2509}
Owen Anderson821752e2010-11-18 20:32:18 +00002510def t2SMUSDX:T2ThreeReg_mac<
2511 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002512 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2513 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002514 let Inst{15-12} = 0b1111;
2515}
Owen Anderson821752e2010-11-18 20:32:18 +00002516def t2SMLAD : T2ThreeReg_mac<
2517 0, 0b010, 0b0000, (outs rGPR:$Rd),
2518 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002519 "\t$Rd, $Rn, $Rm, $Ra", []>,
2520 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002521def t2SMLADX : T2FourReg_mac<
2522 0, 0b010, 0b0001, (outs rGPR:$Rd),
2523 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002524 "\t$Rd, $Rn, $Rm, $Ra", []>,
2525 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002526def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2527 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002528 "\t$Rd, $Rn, $Rm, $Ra", []>,
2529 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002530def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2531 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002532 "\t$Rd, $Rn, $Rm, $Ra", []>,
2533 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002534def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2535 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002536 "\t$Ra, $Rd, $Rm, $Rn", []>,
2537 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002538def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2539 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002540 "\t$Ra, $Rd, $Rm, $Rn", []>,
2541 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002542def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2543 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002544 "\t$Ra, $Rd, $Rm, $Rn", []>,
2545 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002546def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2547 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002548 "\t$Ra, $Rd, $Rm, $Rn", []>,
2549 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002550
2551//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002552// Division Instructions.
2553// Signed and unsigned division on v7-M
2554//
2555def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2556 "sdiv", "\t$Rd, $Rn, $Rm",
2557 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2558 Requires<[HasDivide, IsThumb2]> {
2559 let Inst{31-27} = 0b11111;
2560 let Inst{26-21} = 0b011100;
2561 let Inst{20} = 0b1;
2562 let Inst{15-12} = 0b1111;
2563 let Inst{7-4} = 0b1111;
2564}
2565
2566def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2567 "udiv", "\t$Rd, $Rn, $Rm",
2568 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2569 Requires<[HasDivide, IsThumb2]> {
2570 let Inst{31-27} = 0b11111;
2571 let Inst{26-21} = 0b011101;
2572 let Inst{20} = 0b1;
2573 let Inst{15-12} = 0b1111;
2574 let Inst{7-4} = 0b1111;
2575}
2576
2577//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002578// Misc. Arithmetic Instructions.
2579//
2580
Jim Grosbach80dc1162010-02-16 21:23:02 +00002581class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2582 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002583 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002584 let Inst{31-27} = 0b11111;
2585 let Inst{26-22} = 0b01010;
2586 let Inst{21-20} = op1;
2587 let Inst{15-12} = 0b1111;
2588 let Inst{7-6} = 0b10;
2589 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002590 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002591}
Evan Chengf49810c2009-06-23 17:48:47 +00002592
Owen Anderson612fb5b2010-11-18 21:15:19 +00002593def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2594 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002595
Owen Anderson612fb5b2010-11-18 21:15:19 +00002596def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2597 "rbit", "\t$Rd, $Rm",
2598 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002599
Owen Anderson612fb5b2010-11-18 21:15:19 +00002600def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2601 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002602
Owen Anderson612fb5b2010-11-18 21:15:19 +00002603def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2604 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002605 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002606
Owen Anderson612fb5b2010-11-18 21:15:19 +00002607def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2608 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002609 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002610
Evan Chengf60ceac2011-06-15 17:17:48 +00002611def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002612 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002613 (t2REVSH rGPR:$Rm)>;
2614
Owen Anderson612fb5b2010-11-18 21:15:19 +00002615def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002616 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2617 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002618 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002619 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002620 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002621 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002622 let Inst{31-27} = 0b11101;
2623 let Inst{26-25} = 0b01;
2624 let Inst{24-20} = 0b01100;
2625 let Inst{5} = 0; // BT form
2626 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002627
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002628 bits<5> sh;
2629 let Inst{14-12} = sh{4-2};
2630 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002631}
Evan Cheng40289b02009-07-07 05:35:52 +00002632
2633// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002634def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2635 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002636 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002637def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002638 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002639 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002640
Bob Wilsondc66eda2010-08-16 22:26:55 +00002641// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2642// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002643def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002644 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2645 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002646 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002647 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002648 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002649 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002650 let Inst{31-27} = 0b11101;
2651 let Inst{26-25} = 0b01;
2652 let Inst{24-20} = 0b01100;
2653 let Inst{5} = 1; // TB form
2654 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002655
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002656 bits<5> sh;
2657 let Inst{14-12} = sh{4-2};
2658 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002659}
Evan Cheng40289b02009-07-07 05:35:52 +00002660
2661// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2662// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002663def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002664 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002665 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002666def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002667 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002668 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002669 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002670
2671//===----------------------------------------------------------------------===//
2672// Comparison Instructions...
2673//
Johnny Chend68e1192009-12-15 17:24:14 +00002674defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002675 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002676 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002677
2678def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2679 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2680def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2681 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2682def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2683 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002684
Dan Gohman4b7dff92010-08-26 15:50:25 +00002685//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2686// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002687//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2688// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002689defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002690 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002691 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2692
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002693//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2694// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002695
2696def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2697 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002698
Johnny Chend68e1192009-12-15 17:24:14 +00002699defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002700 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002701 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002702defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002703 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002704 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002705
Evan Chenge253c952009-07-07 20:39:03 +00002706// Conditional moves
2707// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002708// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002709let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002710def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2711 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002712 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002713 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002714 RegConstraint<"$false = $Rd">;
2715
2716let isMoveImm = 1 in
2717def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2718 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002719 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002720[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2721 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002722
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002723// FIXME: Pseudo-ize these. For now, just mark codegen only.
2724let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002725let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002726def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002727 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002728 "movw", "\t$Rd, $imm", []>,
2729 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002730 let Inst{31-27} = 0b11110;
2731 let Inst{25} = 1;
2732 let Inst{24-21} = 0b0010;
2733 let Inst{20} = 0; // The S bit.
2734 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002735
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002736 bits<4> Rd;
2737 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002738
Jim Grosbach86386922010-12-08 22:10:43 +00002739 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002740 let Inst{19-16} = imm{15-12};
2741 let Inst{26} = imm{11};
2742 let Inst{14-12} = imm{10-8};
2743 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002744}
2745
Evan Chengc4af4632010-11-17 20:13:28 +00002746let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002747def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2748 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002749 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002750
Evan Chengc4af4632010-11-17 20:13:28 +00002751let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002752def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2753 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2754[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002755 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002756 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002757 let Inst{31-27} = 0b11110;
2758 let Inst{25} = 0;
2759 let Inst{24-21} = 0b0011;
2760 let Inst{20} = 0; // The S bit.
2761 let Inst{19-16} = 0b1111; // Rn
2762 let Inst{15} = 0;
2763}
2764
Johnny Chend68e1192009-12-15 17:24:14 +00002765class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2766 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002767 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002768 let Inst{31-27} = 0b11101;
2769 let Inst{26-25} = 0b01;
2770 let Inst{24-21} = 0b0010;
2771 let Inst{20} = 0; // The S bit.
2772 let Inst{19-16} = 0b1111; // Rn
2773 let Inst{5-4} = opcod; // Shift type.
2774}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002775def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2776 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2777 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2778 RegConstraint<"$false = $Rd">;
2779def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2780 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2781 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2782 RegConstraint<"$false = $Rd">;
2783def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2784 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2785 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2786 RegConstraint<"$false = $Rd">;
2787def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2788 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2789 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2790 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002791} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002792} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002793
David Goodwin5e47a9a2009-06-30 18:04:13 +00002794//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002795// Atomic operations intrinsics
2796//
2797
2798// memory barriers protect the atomic sequences
2799let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002800def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2801 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2802 Requires<[IsThumb, HasDB]> {
2803 bits<4> opt;
2804 let Inst{31-4} = 0xf3bf8f5;
2805 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002806}
2807}
2808
Bob Wilsonf74a4292010-10-30 00:54:37 +00002809def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2810 "dsb", "\t$opt",
2811 [/* For disassembly only; pattern left blank */]>,
2812 Requires<[IsThumb, HasDB]> {
2813 bits<4> opt;
2814 let Inst{31-4} = 0xf3bf8f4;
2815 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002816}
2817
Johnny Chena4339822010-03-03 00:16:28 +00002818// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002819def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002820 [/* For disassembly only; pattern left blank */]>,
2821 Requires<[IsThumb2, HasV7]> {
2822 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002823 let Inst{3-0} = 0b1111;
2824}
2825
Owen Anderson16884412011-07-13 23:22:26 +00002826class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002827 InstrItinClass itin, string opc, string asm, string cstr,
2828 list<dag> pattern, bits<4> rt2 = 0b1111>
2829 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2830 let Inst{31-27} = 0b11101;
2831 let Inst{26-20} = 0b0001101;
2832 let Inst{11-8} = rt2;
2833 let Inst{7-6} = 0b01;
2834 let Inst{5-4} = opcod;
2835 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002836
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002837 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002838 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002839 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002840 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002841}
Owen Anderson16884412011-07-13 23:22:26 +00002842class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002843 InstrItinClass itin, string opc, string asm, string cstr,
2844 list<dag> pattern, bits<4> rt2 = 0b1111>
2845 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2846 let Inst{31-27} = 0b11101;
2847 let Inst{26-20} = 0b0001100;
2848 let Inst{11-8} = rt2;
2849 let Inst{7-6} = 0b01;
2850 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002851
Owen Anderson91a7c592010-11-19 00:28:38 +00002852 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002853 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002854 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002855 let Inst{3-0} = Rd;
2856 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002857 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002858}
2859
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002860let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002861def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002862 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002863 "ldrexb", "\t$Rt, $addr", "", []>;
2864def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002865 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002866 "ldrexh", "\t$Rt, $addr", "", []>;
2867def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002868 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002869 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002870 let Inst{31-27} = 0b11101;
2871 let Inst{26-20} = 0b0000101;
2872 let Inst{11-8} = 0b1111;
2873 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002874
Owen Anderson808c7d12010-12-10 21:52:38 +00002875 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002876 bits<4> addr;
2877 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002878 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002879}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002880let hasExtraDefRegAllocReq = 1 in
2881def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2882 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002883 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002884 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002885 [], {?, ?, ?, ?}> {
2886 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002887 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002888}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002889}
2890
Owen Anderson91a7c592010-11-19 00:28:38 +00002891let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002892def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2893 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002894 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002895 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2896def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2897 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002898 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002899 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002900def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002901 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002902 "strex", "\t$Rd, $Rt, $addr", "",
2903 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002904 let Inst{31-27} = 0b11101;
2905 let Inst{26-20} = 0b0000100;
2906 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002907
Owen Anderson808c7d12010-12-10 21:52:38 +00002908 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002909 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002910 bits<4> Rt;
2911 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002912 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002913 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002914}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002915}
2916
2917let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002918def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002919 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002920 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002921 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002922 {?, ?, ?, ?}> {
2923 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002924 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002925}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002926
Johnny Chen10a77e12010-03-02 22:11:06 +00002927// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002928def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2929 [/* For disassembly only; pattern left blank */]>,
2930 Requires<[IsThumb2, HasV7]> {
2931 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002932 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002933 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002934 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002935 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002936 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002937 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002938}
2939
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002940//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002941// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002942// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002943// address and save #0 in R0 for the non-longjmp case.
2944// Since by its nature we may be coming from some other function to get
2945// here, and we're using the stack frame for the containing function to
2946// save/restore registers, we can't keep anything live in regs across
2947// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002948// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002949// except for our own input by listing the relevant registers in Defs. By
2950// doing so, we also cause the prologue/epilogue code to actively preserve
2951// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002952// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002953let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002954 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002955 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2956 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002957 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002958 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002959 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002960 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002961}
2962
Bob Wilsonec80e262010-04-09 20:41:18 +00002963let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002964 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002965 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002966 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002967 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002968 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002969 Requires<[IsThumb2, NoVFP]>;
2970}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002971
2972
2973//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002974// Control-Flow Instructions
2975//
2976
Evan Chengc50a1cb2009-07-09 22:58:39 +00002977// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002978// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002979let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002980 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002981def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002982 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002983 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002984 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002985 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002986
David Goodwin5e47a9a2009-06-30 18:04:13 +00002987let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2988let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002989def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002990 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002991 [(br bb:$target)]> {
2992 let Inst{31-27} = 0b11110;
2993 let Inst{15-14} = 0b10;
2994 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002995
2996 bits<20> target;
2997 let Inst{26} = target{19};
2998 let Inst{11} = target{18};
2999 let Inst{13} = target{17};
3000 let Inst{21-16} = target{16-11};
3001 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003002}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003003
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003004let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003005def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003006 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003007 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003008 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003009
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003010// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003011def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003012 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003013 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003014
Jim Grosbachd4811102010-12-15 19:03:16 +00003015def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003016 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003017 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003018
3019def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3020 "tbb", "\t[$Rn, $Rm]", []> {
3021 bits<4> Rn;
3022 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003023 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003024 let Inst{19-16} = Rn;
3025 let Inst{15-5} = 0b11110000000;
3026 let Inst{4} = 0; // B form
3027 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003028}
Evan Cheng5657c012009-07-29 02:18:14 +00003029
Jim Grosbach5ca66692010-11-29 22:37:40 +00003030def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3031 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3032 bits<4> Rn;
3033 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003034 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003035 let Inst{19-16} = Rn;
3036 let Inst{15-5} = 0b11110000000;
3037 let Inst{4} = 1; // H form
3038 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003039}
Evan Cheng5657c012009-07-29 02:18:14 +00003040} // isNotDuplicable, isIndirectBranch
3041
David Goodwinc9a59b52009-06-30 19:50:22 +00003042} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003043
3044// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3045// a two-value operand where a dag node expects two operands. :(
3046let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003047def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003048 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003049 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3050 let Inst{31-27} = 0b11110;
3051 let Inst{15-14} = 0b10;
3052 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003053
Owen Andersonfb20d892010-12-09 00:27:41 +00003054 bits<4> p;
3055 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003056
Owen Andersonfb20d892010-12-09 00:27:41 +00003057 bits<21> target;
3058 let Inst{26} = target{20};
3059 let Inst{11} = target{19};
3060 let Inst{13} = target{18};
3061 let Inst{21-16} = target{17-12};
3062 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003063}
Evan Chengf49810c2009-06-23 17:48:47 +00003064
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003065// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3066// it goes here.
3067let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3068 // Darwin version.
3069 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3070 Uses = [SP] in
3071 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003072 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003073 (t2B uncondbrtarget:$dst)>,
3074 Requires<[IsThumb2, IsDarwin]>;
3075}
Evan Cheng06e16582009-07-10 01:54:42 +00003076
3077// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003078let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003079def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003080 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003081 "it$mask\t$cc", "", []> {
3082 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003083 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003084 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003085
3086 bits<4> cc;
3087 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003088 let Inst{7-4} = cc;
3089 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003090}
Evan Cheng06e16582009-07-10 01:54:42 +00003091
Johnny Chence6275f2010-02-25 19:05:29 +00003092// Branch and Exchange Jazelle -- for disassembly only
3093// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003094def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003095 [/* For disassembly only; pattern left blank */]> {
3096 let Inst{31-27} = 0b11110;
3097 let Inst{26} = 0;
3098 let Inst{25-20} = 0b111100;
3099 let Inst{15-14} = 0b10;
3100 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003101
Owen Anderson05bf5952010-11-29 18:54:38 +00003102 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003103 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003104}
3105
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003106// Change Processor State is a system instruction -- for disassembly and
3107// parsing only.
3108// FIXME: Since the asm parser has currently no clean way to handle optional
3109// operands, create 3 versions of the same instruction. Once there's a clean
3110// framework to represent optional operands, change this behavior.
3111class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3112 !strconcat("cps", asm_op),
3113 [/* For disassembly only; pattern left blank */]> {
3114 bits<2> imod;
3115 bits<3> iflags;
3116 bits<5> mode;
3117 bit M;
3118
Johnny Chen93042d12010-03-02 18:14:57 +00003119 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003120 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003121 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003122 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003123 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003124 let Inst{12} = 0;
3125 let Inst{10-9} = imod;
3126 let Inst{8} = M;
3127 let Inst{7-5} = iflags;
3128 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003129}
3130
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003131let M = 1 in
3132 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3133 "$imod.w\t$iflags, $mode">;
3134let mode = 0, M = 0 in
3135 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3136 "$imod.w\t$iflags">;
3137let imod = 0, iflags = 0, M = 1 in
3138 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3139
Johnny Chen0f7866e2010-03-03 02:09:43 +00003140// A6.3.4 Branches and miscellaneous control
3141// Table A6-14 Change Processor State, and hint instructions
3142// Helper class for disassembly only.
3143class T2I_hint<bits<8> op7_0, string opc, string asm>
3144 : T2I<(outs), (ins), NoItinerary, opc, asm,
3145 [/* For disassembly only; pattern left blank */]> {
3146 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003147 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003148 let Inst{15-14} = 0b10;
3149 let Inst{12} = 0;
3150 let Inst{10-8} = 0b000;
3151 let Inst{7-0} = op7_0;
3152}
3153
3154def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3155def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3156def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3157def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3158def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3159
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003160def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003161 let Inst{31-20} = 0xf3a;
3162 let Inst{15-14} = 0b10;
3163 let Inst{12} = 0;
3164 let Inst{10-8} = 0b000;
3165 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003166
Owen Andersonc7373f82010-11-30 20:00:01 +00003167 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003168 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003169}
3170
Johnny Chen6341c5a2010-02-25 20:25:24 +00003171// Secure Monitor Call is a system instruction -- for disassembly only
3172// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003173def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003174 [/* For disassembly only; pattern left blank */]> {
3175 let Inst{31-27} = 0b11110;
3176 let Inst{26-20} = 0b1111111;
3177 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003178
Owen Andersond18a9c92010-11-29 19:22:08 +00003179 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003180 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003181}
3182
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003183class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003184 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003185 string opc, string asm, list<dag> pattern>
3186 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003187 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003188
Owen Andersond18a9c92010-11-29 19:22:08 +00003189 bits<5> mode;
3190 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003191}
3192
3193// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003194def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003195 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003196 [/* For disassembly only; pattern left blank */]>;
3197def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003198 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003199 [/* For disassembly only; pattern left blank */]>;
3200def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003201 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003202 [/* For disassembly only; pattern left blank */]>;
3203def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003204 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003205 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003206
3207// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003208
Owen Anderson5404c2b2010-11-29 20:38:48 +00003209class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003210 string opc, string asm, list<dag> pattern>
3211 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003212 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003213
Owen Andersond18a9c92010-11-29 19:22:08 +00003214 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003215 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003216 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003217}
3218
Owen Anderson5404c2b2010-11-29 20:38:48 +00003219def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003220 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003221 [/* For disassembly only; pattern left blank */]>;
3222def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003223 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003224 [/* For disassembly only; pattern left blank */]>;
3225def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003226 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003227 [/* For disassembly only; pattern left blank */]>;
3228def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003229 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003230 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003231
Evan Chengf49810c2009-06-23 17:48:47 +00003232//===----------------------------------------------------------------------===//
3233// Non-Instruction Patterns
3234//
3235
Evan Cheng5adb66a2009-09-28 09:14:39 +00003236// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003237// This is a single pseudo instruction to make it re-materializable.
3238// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003239let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003240def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003241 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003242 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003243
Evan Cheng53519f02011-01-21 18:55:51 +00003244// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003245// It also makes it possible to rematerialize the instructions.
3246// FIXME: Remove this when we can do generalized remat and when machine licm
3247// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003248let isReMaterializable = 1 in {
3249def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3250 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003251 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3252 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003253
Evan Cheng53519f02011-01-21 18:55:51 +00003254def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3255 IIC_iMOVix2,
3256 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3257 Requires<[IsThumb2, UseMovt]>;
3258}
3259
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003260// ConstantPool, GlobalAddress, and JumpTable
3261def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3262 Requires<[IsThumb2, DontUseMovt]>;
3263def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3264def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3265 Requires<[IsThumb2, UseMovt]>;
3266
3267def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3268 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3269
Evan Chengb9803a82009-11-06 23:52:48 +00003270// Pseudo instruction that combines ldr from constpool and add pc. This should
3271// be expanded into two instructions late to allow if-conversion and
3272// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003273let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003274def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003275 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003276 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003277 imm:$cp))]>,
3278 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003279
3280//===----------------------------------------------------------------------===//
3281// Move between special register and ARM core register -- for disassembly only
3282//
3283
Owen Anderson5404c2b2010-11-29 20:38:48 +00003284class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3285 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003286 string opc, string asm, list<dag> pattern>
3287 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003288 let Inst{31-20} = op31_20{11-0};
3289 let Inst{15-14} = op15_14{1-0};
3290 let Inst{12} = op12{0};
3291}
3292
3293class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3294 dag oops, dag iops, InstrItinClass itin,
3295 string opc, string asm, list<dag> pattern>
3296 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003297 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003298 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003299 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003300}
3301
Owen Anderson5404c2b2010-11-29 20:38:48 +00003302def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3303 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3304 [/* For disassembly only; pattern left blank */]>;
3305def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003306 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003307 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003308
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003309// Move from ARM core register to Special Register
3310//
3311// No need to have both system and application versions, the encodings are the
3312// same and the assembly parser has no way to distinguish between them. The mask
3313// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3314// the mask with the fields to be accessed in the special register.
3315def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3316 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3317 NoItinerary, "msr", "\t$mask, $Rn",
3318 [/* For disassembly only; pattern left blank */]> {
3319 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003320 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003321 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003322 let Inst{20} = mask{4}; // R Bit
3323 let Inst{13} = 0b0;
3324 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003325}
3326
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003327//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003328// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003329//
3330
Jim Grosbache35c5e02011-07-13 21:35:10 +00003331class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3332 list<dag> pattern>
3333 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003334 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003335 pattern> {
3336 let Inst{27-24} = 0b1110;
3337 let Inst{20} = direction;
3338 let Inst{4} = 1;
3339
3340 bits<4> Rt;
3341 bits<4> cop;
3342 bits<3> opc1;
3343 bits<3> opc2;
3344 bits<4> CRm;
3345 bits<4> CRn;
3346
3347 let Inst{15-12} = Rt;
3348 let Inst{11-8} = cop;
3349 let Inst{23-21} = opc1;
3350 let Inst{7-5} = opc2;
3351 let Inst{3-0} = CRm;
3352 let Inst{19-16} = CRn;
3353}
3354
Jim Grosbache35c5e02011-07-13 21:35:10 +00003355class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3356 list<dag> pattern = []>
3357 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003358 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003359 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3360 let Inst{27-24} = 0b1100;
3361 let Inst{23-21} = 0b010;
3362 let Inst{20} = direction;
3363
3364 bits<4> Rt;
3365 bits<4> Rt2;
3366 bits<4> cop;
3367 bits<4> opc1;
3368 bits<4> CRm;
3369
3370 let Inst{15-12} = Rt;
3371 let Inst{19-16} = Rt2;
3372 let Inst{11-8} = cop;
3373 let Inst{7-4} = opc1;
3374 let Inst{3-0} = CRm;
3375}
3376
3377/* from ARM core register to coprocessor */
3378def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003379 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003380 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3381 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003382 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3383 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003384def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003385 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3386 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003387 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3388 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003389
3390/* from coprocessor to ARM core register */
3391def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003392 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3393 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003394
3395def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003396 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3397 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003398
Jim Grosbache35c5e02011-07-13 21:35:10 +00003399def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3400 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3401
3402def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003403 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3404
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003405
Jim Grosbache35c5e02011-07-13 21:35:10 +00003406/* from ARM core register to coprocessor */
3407def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3408 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3409 imm:$CRm)]>;
3410def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003411 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3412 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003413/* from coprocessor to ARM core register */
3414def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3415
3416def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003417
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003418//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003419// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003420//
3421
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003422def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003423 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003424 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3425 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3426 imm:$CRm, imm:$opc2)]> {
3427 let Inst{27-24} = 0b1110;
3428
3429 bits<4> opc1;
3430 bits<4> CRn;
3431 bits<4> CRd;
3432 bits<4> cop;
3433 bits<3> opc2;
3434 bits<4> CRm;
3435
3436 let Inst{3-0} = CRm;
3437 let Inst{4} = 0;
3438 let Inst{7-5} = opc2;
3439 let Inst{11-8} = cop;
3440 let Inst{15-12} = CRd;
3441 let Inst{19-16} = CRn;
3442 let Inst{23-20} = opc1;
3443}
3444
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003445def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003446 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003447 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003448 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3449 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003450 let Inst{27-24} = 0b1110;
3451
3452 bits<4> opc1;
3453 bits<4> CRn;
3454 bits<4> CRd;
3455 bits<4> cop;
3456 bits<3> opc2;
3457 bits<4> CRm;
3458
3459 let Inst{3-0} = CRm;
3460 let Inst{4} = 0;
3461 let Inst{7-5} = opc2;
3462 let Inst{11-8} = cop;
3463 let Inst{15-12} = CRd;
3464 let Inst{19-16} = CRn;
3465 let Inst{23-20} = opc1;
3466}