blob: 5cfb7cd3ec86052ec7155031455f76e2afaf4798 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Owen Anderson5de6d842010-11-12 21:12:40 +000047def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000049}
Anton Korobeynikov52237112009-06-17 18:13:58 +000050
Jim Grosbach64171712010-02-16 21:07:46 +000051// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000052// of a t2_so_imm.
53def t2_so_imm_not : Operand<i32>,
54 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000055 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
56}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000057
58// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
59def t2_so_imm_neg : Operand<i32>,
60 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000061 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000062}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000063
Evan Chenga67efd12009-06-23 19:39:13 +000064/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Eric Christopher8f232d32011-04-28 05:49:04 +000065def imm1_31 : ImmLeaf<i32, [{
66 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000067}]>;
68
Evan Chengf49810c2009-06-23 17:48:47 +000069/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000070def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000071 ImmLeaf<i32, [{
72 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000073}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000074
Jim Grosbach64171712010-02-16 21:07:46 +000075def imm0_4095_neg : PatLeaf<(i32 imm), [{
76 return (uint32_t)(-N->getZExtValue()) < 4096;
77}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000078
Evan Chengfa2ea1a2009-08-04 01:41:15 +000079def imm0_255_neg : PatLeaf<(i32 imm), [{
80 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000081}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000082
Jim Grosbach502e0aa2010-07-14 17:45:16 +000083def imm0_255_not : PatLeaf<(i32 imm), [{
84 return (uint32_t)(~N->getZExtValue()) < 255;
85}], imm_comp_XFORM>;
86
Andrew Trickd49ffe82011-04-29 14:18:15 +000087def lo5AllOne : PatLeaf<(i32 imm), [{
88 // Returns true if all low 5-bits are 1.
89 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
90}]>;
91
Evan Cheng055b0312009-06-29 07:51:04 +000092// Define Thumb2 specific addressing modes.
93
94// t2addrmode_imm12 := reg + imm12
95def t2addrmode_imm12 : Operand<i32>,
96 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +000097 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +000098 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +000099 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000100 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000101}
102
Owen Andersonc9bd4962011-03-18 17:42:55 +0000103// t2ldrlabel := imm12
104def t2ldrlabel : Operand<i32> {
105 let EncoderMethod = "getAddrModeImm12OpValue";
106}
107
108
Owen Andersona838a252010-12-14 00:36:49 +0000109// ADR instruction labels.
110def t2adrlabel : Operand<i32> {
111 let EncoderMethod = "getT2AdrLabelOpValue";
112}
113
114
Johnny Chen0635fc52010-03-04 17:40:44 +0000115// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000116def t2addrmode_imm8 : Operand<i32>,
117 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
118 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000119 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000120 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000121 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000122}
123
Evan Cheng6d94f112009-07-03 00:06:39 +0000124def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000125 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
126 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000127 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000128 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000129 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000130}
131
Evan Cheng5c874172009-07-09 22:21:59 +0000132// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000133def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000134 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000135 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000136 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000137 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000138}
139
Johnny Chenae1757b2010-03-11 01:13:36 +0000140def t2am_imm8s4_offset : Operand<i32> {
141 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
142}
143
Evan Chengcba962d2009-07-09 20:40:44 +0000144// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000145def t2addrmode_so_reg : Operand<i32>,
146 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
147 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000148 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000149 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000150 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000151}
152
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000153// t2addrmode_reg := reg
154// Used by load/store exclusive instructions. Useful to enable right assembly
155// parsing and printing. Not used for any codegen matching.
156//
157def t2addrmode_reg : Operand<i32> {
158 let PrintMethod = "printAddrMode7Operand";
159 let MIOperandInfo = (ops tGPR);
160 let ParserMatchClass = MemMode7AsmOperand;
161}
Evan Cheng055b0312009-06-29 07:51:04 +0000162
Anton Korobeynikov52237112009-06-17 18:13:58 +0000163//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000164// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000165//
166
Owen Andersona99e7782010-11-15 18:45:17 +0000167
168class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000169 string opc, string asm, list<dag> pattern>
170 : T2I<oops, iops, itin, opc, asm, pattern> {
171 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000172 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000173
Jim Grosbach86386922010-12-08 22:10:43 +0000174 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000175 let Inst{26} = imm{11};
176 let Inst{14-12} = imm{10-8};
177 let Inst{7-0} = imm{7-0};
178}
179
Owen Andersonbb6315d2010-11-15 19:58:36 +0000180
Owen Andersona99e7782010-11-15 18:45:17 +0000181class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
182 string opc, string asm, list<dag> pattern>
183 : T2sI<oops, iops, itin, opc, asm, pattern> {
184 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000185 bits<4> Rn;
186 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000187
Jim Grosbach86386922010-12-08 22:10:43 +0000188 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000189 let Inst{26} = imm{11};
190 let Inst{14-12} = imm{10-8};
191 let Inst{7-0} = imm{7-0};
192}
193
Owen Andersonbb6315d2010-11-15 19:58:36 +0000194class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
195 string opc, string asm, list<dag> pattern>
196 : T2I<oops, iops, itin, opc, asm, pattern> {
197 bits<4> Rn;
198 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000199
Jim Grosbach86386922010-12-08 22:10:43 +0000200 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000201 let Inst{26} = imm{11};
202 let Inst{14-12} = imm{10-8};
203 let Inst{7-0} = imm{7-0};
204}
205
206
Owen Andersona99e7782010-11-15 18:45:17 +0000207class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
208 string opc, string asm, list<dag> pattern>
209 : T2I<oops, iops, itin, opc, asm, pattern> {
210 bits<4> Rd;
211 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000212
Jim Grosbach86386922010-12-08 22:10:43 +0000213 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000214 let Inst{3-0} = ShiftedRm{3-0};
215 let Inst{5-4} = ShiftedRm{6-5};
216 let Inst{14-12} = ShiftedRm{11-9};
217 let Inst{7-6} = ShiftedRm{8-7};
218}
219
220class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
221 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000222 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000223 bits<4> Rd;
224 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000225
Jim Grosbach86386922010-12-08 22:10:43 +0000226 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000227 let Inst{3-0} = ShiftedRm{3-0};
228 let Inst{5-4} = ShiftedRm{6-5};
229 let Inst{14-12} = ShiftedRm{11-9};
230 let Inst{7-6} = ShiftedRm{8-7};
231}
232
Owen Andersonbb6315d2010-11-15 19:58:36 +0000233class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
234 string opc, string asm, list<dag> pattern>
235 : T2I<oops, iops, itin, opc, asm, pattern> {
236 bits<4> Rn;
237 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000238
Jim Grosbach86386922010-12-08 22:10:43 +0000239 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000240 let Inst{3-0} = ShiftedRm{3-0};
241 let Inst{5-4} = ShiftedRm{6-5};
242 let Inst{14-12} = ShiftedRm{11-9};
243 let Inst{7-6} = ShiftedRm{8-7};
244}
245
Owen Andersona99e7782010-11-15 18:45:17 +0000246class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
247 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000248 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000249 bits<4> Rd;
250 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000251
Jim Grosbach86386922010-12-08 22:10:43 +0000252 let Inst{11-8} = Rd;
253 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000254}
255
256class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
257 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000258 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000259 bits<4> Rd;
260 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000261
Jim Grosbach86386922010-12-08 22:10:43 +0000262 let Inst{11-8} = Rd;
263 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000264}
265
Owen Andersonbb6315d2010-11-15 19:58:36 +0000266class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
267 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000268 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000269 bits<4> Rn;
270 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000271
Jim Grosbach86386922010-12-08 22:10:43 +0000272 let Inst{19-16} = Rn;
273 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000274}
275
Owen Andersona99e7782010-11-15 18:45:17 +0000276
277class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
278 string opc, string asm, list<dag> pattern>
279 : T2I<oops, iops, itin, opc, asm, pattern> {
280 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000281 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000282 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000283
Jim Grosbach86386922010-12-08 22:10:43 +0000284 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000285 let Inst{19-16} = Rn;
286 let Inst{26} = imm{11};
287 let Inst{14-12} = imm{10-8};
288 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000289}
290
Owen Anderson83da6cd2010-11-14 05:37:38 +0000291class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000292 string opc, string asm, list<dag> pattern>
293 : T2sI<oops, iops, itin, opc, asm, pattern> {
294 bits<4> Rd;
295 bits<4> Rn;
296 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000297
Jim Grosbach86386922010-12-08 22:10:43 +0000298 let Inst{11-8} = Rd;
299 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000300 let Inst{26} = imm{11};
301 let Inst{14-12} = imm{10-8};
302 let Inst{7-0} = imm{7-0};
303}
304
Owen Andersonbb6315d2010-11-15 19:58:36 +0000305class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
306 string opc, string asm, list<dag> pattern>
307 : T2I<oops, iops, itin, opc, asm, pattern> {
308 bits<4> Rd;
309 bits<4> Rm;
310 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000311
Jim Grosbach86386922010-12-08 22:10:43 +0000312 let Inst{11-8} = Rd;
313 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000314 let Inst{14-12} = imm{4-2};
315 let Inst{7-6} = imm{1-0};
316}
317
318class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
319 string opc, string asm, list<dag> pattern>
320 : T2sI<oops, iops, itin, opc, asm, pattern> {
321 bits<4> Rd;
322 bits<4> Rm;
323 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000324
Jim Grosbach86386922010-12-08 22:10:43 +0000325 let Inst{11-8} = Rd;
326 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000327 let Inst{14-12} = imm{4-2};
328 let Inst{7-6} = imm{1-0};
329}
330
Owen Anderson5de6d842010-11-12 21:12:40 +0000331class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
332 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000333 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000334 bits<4> Rd;
335 bits<4> Rn;
336 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000337
Jim Grosbach86386922010-12-08 22:10:43 +0000338 let Inst{11-8} = Rd;
339 let Inst{19-16} = Rn;
340 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000341}
342
343class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
344 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000345 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000346 bits<4> Rd;
347 bits<4> Rn;
348 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000349
Jim Grosbach86386922010-12-08 22:10:43 +0000350 let Inst{11-8} = Rd;
351 let Inst{19-16} = Rn;
352 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000353}
354
355class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
356 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000357 : T2I<oops, iops, itin, opc, asm, pattern> {
358 bits<4> Rd;
359 bits<4> Rn;
360 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000361
Jim Grosbach86386922010-12-08 22:10:43 +0000362 let Inst{11-8} = Rd;
363 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000364 let Inst{3-0} = ShiftedRm{3-0};
365 let Inst{5-4} = ShiftedRm{6-5};
366 let Inst{14-12} = ShiftedRm{11-9};
367 let Inst{7-6} = ShiftedRm{8-7};
368}
369
370class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
371 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000372 : T2sI<oops, iops, itin, opc, asm, pattern> {
373 bits<4> Rd;
374 bits<4> Rn;
375 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000376
Jim Grosbach86386922010-12-08 22:10:43 +0000377 let Inst{11-8} = Rd;
378 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000379 let Inst{3-0} = ShiftedRm{3-0};
380 let Inst{5-4} = ShiftedRm{6-5};
381 let Inst{14-12} = ShiftedRm{11-9};
382 let Inst{7-6} = ShiftedRm{8-7};
383}
384
Owen Anderson35141a92010-11-18 01:08:42 +0000385class T2FourReg<dag oops, dag iops, InstrItinClass itin,
386 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000387 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000388 bits<4> Rd;
389 bits<4> Rn;
390 bits<4> Rm;
391 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000392
Jim Grosbach86386922010-12-08 22:10:43 +0000393 let Inst{19-16} = Rn;
394 let Inst{15-12} = Ra;
395 let Inst{11-8} = Rd;
396 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000397}
398
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000399class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
400 dag oops, dag iops, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000402 : T2I<oops, iops, itin, opc, asm, pattern> {
403 bits<4> RdLo;
404 bits<4> RdHi;
405 bits<4> Rn;
406 bits<4> Rm;
407
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000408 let Inst{31-23} = 0b111110111;
409 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000410 let Inst{19-16} = Rn;
411 let Inst{15-12} = RdLo;
412 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000413 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000414 let Inst{3-0} = Rm;
415}
416
Owen Anderson35141a92010-11-18 01:08:42 +0000417
Evan Chenga67efd12009-06-23 19:39:13 +0000418/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000419/// unary operation that produces a value. These are predicable and can be
420/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000421multiclass T2I_un_irs<bits<4> opcod, string opc,
422 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
423 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000424 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000425 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
426 opc, "\t$Rd, $imm",
427 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000428 let isAsCheapAsAMove = Cheap;
429 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000430 let Inst{31-27} = 0b11110;
431 let Inst{25} = 0;
432 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000433 let Inst{19-16} = 0b1111; // Rn
434 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000435 }
436 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000437 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
438 opc, ".w\t$Rd, $Rm",
439 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000440 let Inst{31-27} = 0b11101;
441 let Inst{26-25} = 0b01;
442 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000443 let Inst{19-16} = 0b1111; // Rn
444 let Inst{14-12} = 0b000; // imm3
445 let Inst{7-6} = 0b00; // imm2
446 let Inst{5-4} = 0b00; // type
447 }
Evan Chenga67efd12009-06-23 19:39:13 +0000448 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000449 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
450 opc, ".w\t$Rd, $ShiftedRm",
451 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000452 let Inst{31-27} = 0b11101;
453 let Inst{26-25} = 0b01;
454 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000455 let Inst{19-16} = 0b1111; // Rn
456 }
Evan Chenga67efd12009-06-23 19:39:13 +0000457}
458
459/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000460/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000461/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000462multiclass T2I_bin_irs<bits<4> opcod, string opc,
463 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
464 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000465 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000466 def ri : T2sTwoRegImm<
467 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
468 opc, "\t$Rd, $Rn, $imm",
469 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000470 let Inst{31-27} = 0b11110;
471 let Inst{25} = 0;
472 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000473 let Inst{15} = 0;
474 }
Evan Chenga67efd12009-06-23 19:39:13 +0000475 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000476 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
477 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
478 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000479 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000480 let Inst{31-27} = 0b11101;
481 let Inst{26-25} = 0b01;
482 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000483 let Inst{14-12} = 0b000; // imm3
484 let Inst{7-6} = 0b00; // imm2
485 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000486 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000487 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000488 def rs : T2sTwoRegShiftedReg<
489 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
490 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
491 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000492 let Inst{31-27} = 0b11101;
493 let Inst{26-25} = 0b01;
494 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000495 }
496}
497
David Goodwin1f096272009-07-27 23:34:12 +0000498/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
499// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000500multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
501 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
502 PatFrag opnode, bit Commutable = 0> :
503 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000504
Evan Cheng1e249e32009-06-25 20:59:23 +0000505/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000506/// reversed. The 'rr' form is only defined for the disassembler; for codegen
507/// it is equivalent to the T2I_bin_irs counterpart.
508multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000509 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000510 def ri : T2sTwoRegImm<
511 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
512 opc, ".w\t$Rd, $Rn, $imm",
513 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000514 let Inst{31-27} = 0b11110;
515 let Inst{25} = 0;
516 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000517 let Inst{15} = 0;
518 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000519 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000520 def rr : T2sThreeReg<
521 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
522 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000523 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000524 let Inst{31-27} = 0b11101;
525 let Inst{26-25} = 0b01;
526 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000527 let Inst{14-12} = 0b000; // imm3
528 let Inst{7-6} = 0b00; // imm2
529 let Inst{5-4} = 0b00; // type
530 }
Evan Chengf49810c2009-06-23 17:48:47 +0000531 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000532 def rs : T2sTwoRegShiftedReg<
533 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
534 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
535 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000536 let Inst{31-27} = 0b11101;
537 let Inst{26-25} = 0b01;
538 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000539 }
Evan Chengf49810c2009-06-23 17:48:47 +0000540}
541
Evan Chenga67efd12009-06-23 19:39:13 +0000542/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000543/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000544let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000545multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
546 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
547 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000548 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000549 def ri : T2TwoRegImm<
550 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
551 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
552 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000553 let Inst{31-27} = 0b11110;
554 let Inst{25} = 0;
555 let Inst{24-21} = opcod;
556 let Inst{20} = 1; // The S bit.
557 let Inst{15} = 0;
558 }
Evan Chenga67efd12009-06-23 19:39:13 +0000559 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000560 def rr : T2ThreeReg<
561 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
562 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
563 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000564 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000565 let Inst{31-27} = 0b11101;
566 let Inst{26-25} = 0b01;
567 let Inst{24-21} = opcod;
568 let Inst{20} = 1; // The S bit.
569 let Inst{14-12} = 0b000; // imm3
570 let Inst{7-6} = 0b00; // imm2
571 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000572 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000573 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000574 def rs : T2TwoRegShiftedReg<
575 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
576 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
577 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000578 let Inst{31-27} = 0b11101;
579 let Inst{26-25} = 0b01;
580 let Inst{24-21} = opcod;
581 let Inst{20} = 1; // The S bit.
582 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000583}
584}
585
Evan Chenga67efd12009-06-23 19:39:13 +0000586/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
587/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000588multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
589 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000590 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000591 // The register-immediate version is re-materializable. This is useful
592 // in particular for taking the address of a local.
593 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000594 def ri : T2sTwoRegImm<
595 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
596 opc, ".w\t$Rd, $Rn, $imm",
597 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000598 let Inst{31-27} = 0b11110;
599 let Inst{25} = 0;
600 let Inst{24} = 1;
601 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000602 let Inst{15} = 0;
603 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000604 }
Evan Chengf49810c2009-06-23 17:48:47 +0000605 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000606 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000607 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
608 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
609 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000610 bits<4> Rd;
611 bits<4> Rn;
612 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000613 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000614 let Inst{26} = imm{11};
615 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000616 let Inst{23-21} = op23_21;
617 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000618 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000619 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000620 let Inst{14-12} = imm{10-8};
621 let Inst{11-8} = Rd;
622 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000623 }
Evan Chenga67efd12009-06-23 19:39:13 +0000624 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000625 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
626 opc, ".w\t$Rd, $Rn, $Rm",
627 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000628 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000629 let Inst{31-27} = 0b11101;
630 let Inst{26-25} = 0b01;
631 let Inst{24} = 1;
632 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000633 let Inst{14-12} = 0b000; // imm3
634 let Inst{7-6} = 0b00; // imm2
635 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000636 }
Evan Chengf49810c2009-06-23 17:48:47 +0000637 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000638 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000639 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000640 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
641 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000642 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000643 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000644 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000646 }
Evan Chengf49810c2009-06-23 17:48:47 +0000647}
648
Jim Grosbach6935efc2009-11-24 00:20:27 +0000649/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000650/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000651/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000652let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000653multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
654 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000655 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000656 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000657 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
658 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000659 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000660 let Inst{31-27} = 0b11110;
661 let Inst{25} = 0;
662 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000663 let Inst{15} = 0;
664 }
Evan Chenga67efd12009-06-23 19:39:13 +0000665 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000666 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000667 opc, ".w\t$Rd, $Rn, $Rm",
668 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000669 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000670 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000671 let Inst{31-27} = 0b11101;
672 let Inst{26-25} = 0b01;
673 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000674 let Inst{14-12} = 0b000; // imm3
675 let Inst{7-6} = 0b00; // imm2
676 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000677 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000678 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000679 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000680 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000681 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
682 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000683 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000684 let Inst{31-27} = 0b11101;
685 let Inst{26-25} = 0b01;
686 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000687 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000688}
Andrew Trick1c3af772011-04-23 03:55:32 +0000689}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000690
691// Carry setting variants
Andrew Trick1c3af772011-04-23 03:55:32 +0000692// NOTE: CPSR def omitted because it will be handled by the custom inserter.
693let usesCustomInserter = 1 in {
694multiclass T2I_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000695 // shifted imm
Andrew Trick1c3af772011-04-23 03:55:32 +0000696 def ri : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
697 Size4Bytes, IIC_iALUi,
698 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>;
Evan Cheng62674222009-06-25 23:34:10 +0000699 // register
Andrew Trick1c3af772011-04-23 03:55:32 +0000700 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
701 Size4Bytes, IIC_iALUr,
702 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000703 let isCommutable = Commutable;
Evan Cheng8de898a2009-06-26 00:19:44 +0000704 }
Evan Cheng62674222009-06-25 23:34:10 +0000705 // shifted register
Andrew Trick1c3af772011-04-23 03:55:32 +0000706 def rs : t2PseudoInst<
707 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
708 Size4Bytes, IIC_iALUsi,
709 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000710}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000711}
Evan Chengf49810c2009-06-23 17:48:47 +0000712
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000713/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
714/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000715let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000716multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000717 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000718 def ri : T2TwoRegImm<
719 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
720 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
721 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000722 let Inst{31-27} = 0b11110;
723 let Inst{25} = 0;
724 let Inst{24-21} = opcod;
725 let Inst{20} = 1; // The S bit.
726 let Inst{15} = 0;
727 }
Evan Chengf49810c2009-06-23 17:48:47 +0000728 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000729 def rs : T2TwoRegShiftedReg<
730 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
731 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
732 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000733 let Inst{31-27} = 0b11101;
734 let Inst{26-25} = 0b01;
735 let Inst{24-21} = opcod;
736 let Inst{20} = 1; // The S bit.
737 }
Evan Chengf49810c2009-06-23 17:48:47 +0000738}
739}
740
Evan Chenga67efd12009-06-23 19:39:13 +0000741/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
742// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000743multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000744 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000745 def ri : T2sTwoRegShiftImm<
746 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
747 opc, ".w\t$Rd, $Rm, $imm",
748 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000749 let Inst{31-27} = 0b11101;
750 let Inst{26-21} = 0b010010;
751 let Inst{19-16} = 0b1111; // Rn
752 let Inst{5-4} = opcod;
753 }
Evan Chenga67efd12009-06-23 19:39:13 +0000754 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000755 def rr : T2sThreeReg<
756 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
757 opc, ".w\t$Rd, $Rn, $Rm",
758 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000759 let Inst{31-27} = 0b11111;
760 let Inst{26-23} = 0b0100;
761 let Inst{22-21} = opcod;
762 let Inst{15-12} = 0b1111;
763 let Inst{7-4} = 0b0000;
764 }
Evan Chenga67efd12009-06-23 19:39:13 +0000765}
Evan Chengf49810c2009-06-23 17:48:47 +0000766
Johnny Chend68e1192009-12-15 17:24:14 +0000767/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000768/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000769/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000770let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000771multiclass T2I_cmp_irs<bits<4> opcod, string opc,
772 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
773 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000774 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000775 def ri : T2OneRegCmpImm<
776 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
777 opc, ".w\t$Rn, $imm",
778 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000779 let Inst{31-27} = 0b11110;
780 let Inst{25} = 0;
781 let Inst{24-21} = opcod;
782 let Inst{20} = 1; // The S bit.
783 let Inst{15} = 0;
784 let Inst{11-8} = 0b1111; // Rd
785 }
Evan Chenga67efd12009-06-23 19:39:13 +0000786 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000787 def rr : T2TwoRegCmp<
788 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000789 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000790 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000791 let Inst{31-27} = 0b11101;
792 let Inst{26-25} = 0b01;
793 let Inst{24-21} = opcod;
794 let Inst{20} = 1; // The S bit.
795 let Inst{14-12} = 0b000; // imm3
796 let Inst{11-8} = 0b1111; // Rd
797 let Inst{7-6} = 0b00; // imm2
798 let Inst{5-4} = 0b00; // type
799 }
Evan Chengf49810c2009-06-23 17:48:47 +0000800 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000801 def rs : T2OneRegCmpShiftedReg<
802 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
803 opc, ".w\t$Rn, $ShiftedRm",
804 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000805 let Inst{31-27} = 0b11101;
806 let Inst{26-25} = 0b01;
807 let Inst{24-21} = opcod;
808 let Inst{20} = 1; // The S bit.
809 let Inst{11-8} = 0b1111; // Rd
810 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000811}
812}
813
Evan Chengf3c21b82009-06-30 02:15:48 +0000814/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000815multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000816 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000817 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
818 opc, ".w\t$Rt, $addr",
819 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000820 let Inst{31-27} = 0b11111;
821 let Inst{26-25} = 0b00;
822 let Inst{24} = signed;
823 let Inst{23} = 1;
824 let Inst{22-21} = opcod;
825 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000826
Owen Anderson75579f72010-11-29 22:44:32 +0000827 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000828 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000829
Owen Anderson80dd3e02010-11-30 22:45:47 +0000830 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000831 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000832 let Inst{19-16} = addr{16-13}; // Rn
833 let Inst{23} = addr{12}; // U
834 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000835 }
Owen Anderson75579f72010-11-29 22:44:32 +0000836 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
837 opc, "\t$Rt, $addr",
838 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000839 let Inst{31-27} = 0b11111;
840 let Inst{26-25} = 0b00;
841 let Inst{24} = signed;
842 let Inst{23} = 0;
843 let Inst{22-21} = opcod;
844 let Inst{20} = 1; // load
845 let Inst{11} = 1;
846 // Offset: index==TRUE, wback==FALSE
847 let Inst{10} = 1; // The P bit.
848 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000849
Owen Anderson75579f72010-11-29 22:44:32 +0000850 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000851 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000852
Owen Anderson75579f72010-11-29 22:44:32 +0000853 bits<13> addr;
854 let Inst{19-16} = addr{12-9}; // Rn
855 let Inst{9} = addr{8}; // U
856 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000857 }
Owen Anderson75579f72010-11-29 22:44:32 +0000858 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
859 opc, ".w\t$Rt, $addr",
860 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000861 let Inst{31-27} = 0b11111;
862 let Inst{26-25} = 0b00;
863 let Inst{24} = signed;
864 let Inst{23} = 0;
865 let Inst{22-21} = opcod;
866 let Inst{20} = 1; // load
867 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000868
Owen Anderson75579f72010-11-29 22:44:32 +0000869 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000870 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000871
Owen Anderson75579f72010-11-29 22:44:32 +0000872 bits<10> addr;
873 let Inst{19-16} = addr{9-6}; // Rn
874 let Inst{3-0} = addr{5-2}; // Rm
875 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000876 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000877
Owen Anderson971b83b2011-02-08 22:39:40 +0000878 // FIXME: Is the pci variant actually needed?
Owen Andersonc9bd4962011-03-18 17:42:55 +0000879 def pci : T2Ipc <(outs GPR:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000880 opc, ".w\t$Rt, $addr",
881 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
882 let isReMaterializable = 1;
883 let Inst{31-27} = 0b11111;
884 let Inst{26-25} = 0b00;
885 let Inst{24} = signed;
886 let Inst{23} = ?; // add = (U == '1')
887 let Inst{22-21} = opcod;
888 let Inst{20} = 1; // load
889 let Inst{19-16} = 0b1111; // Rn
890 bits<4> Rt;
891 bits<12> addr;
892 let Inst{15-12} = Rt{3-0};
893 let Inst{11-0} = addr{11-0};
894 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000895}
896
David Goodwin73b8f162009-06-30 22:11:34 +0000897/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000898multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000899 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000900 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
901 opc, ".w\t$Rt, $addr",
902 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000903 let Inst{31-27} = 0b11111;
904 let Inst{26-23} = 0b0001;
905 let Inst{22-21} = opcod;
906 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000907
Owen Anderson75579f72010-11-29 22:44:32 +0000908 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000909 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000910
Owen Anderson80dd3e02010-11-30 22:45:47 +0000911 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000912 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000913 let Inst{19-16} = addr{16-13}; // Rn
914 let Inst{23} = addr{12}; // U
915 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000916 }
Owen Anderson75579f72010-11-29 22:44:32 +0000917 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
918 opc, "\t$Rt, $addr",
919 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000920 let Inst{31-27} = 0b11111;
921 let Inst{26-23} = 0b0000;
922 let Inst{22-21} = opcod;
923 let Inst{20} = 0; // !load
924 let Inst{11} = 1;
925 // Offset: index==TRUE, wback==FALSE
926 let Inst{10} = 1; // The P bit.
927 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000928
Owen Anderson75579f72010-11-29 22:44:32 +0000929 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000930 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000931
Owen Anderson75579f72010-11-29 22:44:32 +0000932 bits<13> addr;
933 let Inst{19-16} = addr{12-9}; // Rn
934 let Inst{9} = addr{8}; // U
935 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000936 }
Owen Anderson75579f72010-11-29 22:44:32 +0000937 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
938 opc, ".w\t$Rt, $addr",
939 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000940 let Inst{31-27} = 0b11111;
941 let Inst{26-23} = 0b0000;
942 let Inst{22-21} = opcod;
943 let Inst{20} = 0; // !load
944 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000945
Owen Anderson75579f72010-11-29 22:44:32 +0000946 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000947 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000948
Owen Anderson75579f72010-11-29 22:44:32 +0000949 bits<10> addr;
950 let Inst{19-16} = addr{9-6}; // Rn
951 let Inst{3-0} = addr{5-2}; // Rm
952 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000953 }
David Goodwin73b8f162009-06-30 22:11:34 +0000954}
955
Evan Cheng0e55fd62010-09-30 01:08:25 +0000956/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000957/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000958multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000959 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
960 opc, ".w\t$Rd, $Rm",
961 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000962 let Inst{31-27} = 0b11111;
963 let Inst{26-23} = 0b0100;
964 let Inst{22-20} = opcod;
965 let Inst{19-16} = 0b1111; // Rn
966 let Inst{15-12} = 0b1111;
967 let Inst{7} = 1;
968 let Inst{5-4} = 0b00; // rotate
969 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000970 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000971 opc, ".w\t$Rd, $Rm, ror $rot",
972 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000973 let Inst{31-27} = 0b11111;
974 let Inst{26-23} = 0b0100;
975 let Inst{22-20} = opcod;
976 let Inst{19-16} = 0b1111; // Rn
977 let Inst{15-12} = 0b1111;
978 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000979
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000980 bits<2> rot;
981 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000982 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000983}
984
Eli Friedman761fa7a2010-06-24 18:20:04 +0000985// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000986multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000987 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
988 opc, "\t$Rd, $Rm",
989 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000990 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000991 let Inst{31-27} = 0b11111;
992 let Inst{26-23} = 0b0100;
993 let Inst{22-20} = opcod;
994 let Inst{19-16} = 0b1111; // Rn
995 let Inst{15-12} = 0b1111;
996 let Inst{7} = 1;
997 let Inst{5-4} = 0b00; // rotate
998 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000999 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1000 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001001 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001002 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001003 let Inst{31-27} = 0b11111;
1004 let Inst{26-23} = 0b0100;
1005 let Inst{22-20} = opcod;
1006 let Inst{19-16} = 0b1111; // Rn
1007 let Inst{15-12} = 0b1111;
1008 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001009
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001010 bits<2> rot;
1011 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001012 }
1013}
1014
Eli Friedman761fa7a2010-06-24 18:20:04 +00001015// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1016// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001017multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001018 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1019 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001020 let Inst{31-27} = 0b11111;
1021 let Inst{26-23} = 0b0100;
1022 let Inst{22-20} = opcod;
1023 let Inst{19-16} = 0b1111; // Rn
1024 let Inst{15-12} = 0b1111;
1025 let Inst{7} = 1;
1026 let Inst{5-4} = 0b00; // rotate
1027 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001028 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1029 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001030 let Inst{31-27} = 0b11111;
1031 let Inst{26-23} = 0b0100;
1032 let Inst{22-20} = opcod;
1033 let Inst{19-16} = 0b1111; // Rn
1034 let Inst{15-12} = 0b1111;
1035 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001036
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001037 bits<2> rot;
1038 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001039 }
1040}
1041
Evan Cheng0e55fd62010-09-30 01:08:25 +00001042/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001043/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001044multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001045 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1046 opc, "\t$Rd, $Rn, $Rm",
1047 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001048 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001049 let Inst{31-27} = 0b11111;
1050 let Inst{26-23} = 0b0100;
1051 let Inst{22-20} = opcod;
1052 let Inst{15-12} = 0b1111;
1053 let Inst{7} = 1;
1054 let Inst{5-4} = 0b00; // rotate
1055 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001056 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1057 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001058 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1059 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1060 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001061 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001062 let Inst{31-27} = 0b11111;
1063 let Inst{26-23} = 0b0100;
1064 let Inst{22-20} = opcod;
1065 let Inst{15-12} = 0b1111;
1066 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001067
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001068 bits<2> rot;
1069 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001070 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001071}
1072
Johnny Chen93042d12010-03-02 18:14:57 +00001073// DO variant - disassembly only, no pattern
1074
Evan Cheng0e55fd62010-09-30 01:08:25 +00001075multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001076 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1077 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001078 let Inst{31-27} = 0b11111;
1079 let Inst{26-23} = 0b0100;
1080 let Inst{22-20} = opcod;
1081 let Inst{15-12} = 0b1111;
1082 let Inst{7} = 1;
1083 let Inst{5-4} = 0b00; // rotate
1084 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001085 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1086 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001087 let Inst{31-27} = 0b11111;
1088 let Inst{26-23} = 0b0100;
1089 let Inst{22-20} = opcod;
1090 let Inst{15-12} = 0b1111;
1091 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001092
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001093 bits<2> rot;
1094 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001095 }
1096}
1097
Anton Korobeynikov52237112009-06-17 18:13:58 +00001098//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001099// Instructions
1100//===----------------------------------------------------------------------===//
1101
1102//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001103// Miscellaneous Instructions.
1104//
1105
Owen Andersonda663f72010-11-15 21:30:39 +00001106class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1107 string asm, list<dag> pattern>
1108 : T2XI<oops, iops, itin, asm, pattern> {
1109 bits<4> Rd;
1110 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001111
Jim Grosbach86386922010-12-08 22:10:43 +00001112 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001113 let Inst{26} = label{11};
1114 let Inst{14-12} = label{10-8};
1115 let Inst{7-0} = label{7-0};
1116}
1117
Evan Chenga09b9ca2009-06-24 23:47:58 +00001118// LEApcrel - Load a pc-relative address into a register without offending the
1119// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001120def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1121 (ins t2adrlabel:$addr, pred:$p),
1122 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001123 let Inst{31-27} = 0b11110;
1124 let Inst{25-24} = 0b10;
1125 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1126 let Inst{22} = 0;
1127 let Inst{20} = 0;
1128 let Inst{19-16} = 0b1111; // Rn
1129 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001130
Owen Andersona838a252010-12-14 00:36:49 +00001131 bits<4> Rd;
1132 bits<13> addr;
1133 let Inst{11-8} = Rd;
1134 let Inst{23} = addr{12};
1135 let Inst{21} = addr{12};
1136 let Inst{26} = addr{11};
1137 let Inst{14-12} = addr{10-8};
1138 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001139}
Owen Andersona838a252010-12-14 00:36:49 +00001140
1141let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001142def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1143 Size4Bytes, IIC_iALUi, []>;
1144def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1145 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1146 Size4Bytes, IIC_iALUi,
1147 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001148
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001149
1150// FIXME: None of these add/sub SP special instructions should be necessary
1151// at all for thumb2 since they use the same encodings as the generic
1152// add/sub instructions. In thumb1 we need them since they have dedicated
1153// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001154// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001155let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001156def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1157 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001158 let Inst{31-27} = 0b11110;
1159 let Inst{25} = 0;
1160 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001161 let Inst{15} = 0;
1162}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001163def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1164 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001165 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001166 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001167 let Inst{15} = 0;
1168}
Evan Cheng86198642009-08-07 00:34:42 +00001169
1170// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001171def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001172 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1173 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001174 let Inst{31-27} = 0b11101;
1175 let Inst{26-25} = 0b01;
1176 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001177 let Inst{15} = 0;
1178}
Evan Cheng86198642009-08-07 00:34:42 +00001179
1180// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001181def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1182 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001183 let Inst{31-27} = 0b11110;
1184 let Inst{25} = 0;
1185 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001186 let Inst{15} = 0;
1187}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001188def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1189 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001190 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001191 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001192 let Inst{15} = 0;
1193}
Evan Cheng86198642009-08-07 00:34:42 +00001194
1195// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001196def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001197 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001198 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001199 let Inst{31-27} = 0b11101;
1200 let Inst{26-25} = 0b01;
1201 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001202 let Inst{19-16} = 0b1101; // Rn = sp
1203 let Inst{15} = 0;
1204}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001205} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001206
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001207// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001208def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001209 "sdiv", "\t$Rd, $Rn, $Rm",
1210 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001211 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001212 let Inst{31-27} = 0b11111;
1213 let Inst{26-21} = 0b011100;
1214 let Inst{20} = 0b1;
1215 let Inst{15-12} = 0b1111;
1216 let Inst{7-4} = 0b1111;
1217}
1218
Jim Grosbach7a088642010-11-19 17:11:02 +00001219def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001220 "udiv", "\t$Rd, $Rn, $Rm",
1221 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001222 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001223 let Inst{31-27} = 0b11111;
1224 let Inst{26-21} = 0b011101;
1225 let Inst{20} = 0b1;
1226 let Inst{15-12} = 0b1111;
1227 let Inst{7-4} = 0b1111;
1228}
1229
Evan Chenga09b9ca2009-06-24 23:47:58 +00001230//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001231// Load / store Instructions.
1232//
1233
Evan Cheng055b0312009-06-29 07:51:04 +00001234// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001235let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001236defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001237 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001238
Evan Chengf3c21b82009-06-30 02:15:48 +00001239// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001240defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001241 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001242defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001243 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001244
Evan Chengf3c21b82009-06-30 02:15:48 +00001245// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001246defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001247 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001248defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001249 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001250
Owen Anderson9d63d902010-12-01 19:18:46 +00001251let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001252// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001253def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001254 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001255 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001256} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001257
1258// zextload i1 -> zextload i8
1259def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1260 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1261def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1262 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1263def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1264 (t2LDRBs t2addrmode_so_reg:$addr)>;
1265def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1266 (t2LDRBpci tconstpool:$addr)>;
1267
1268// extload -> zextload
1269// FIXME: Reduce the number of patterns by legalizing extload to zextload
1270// earlier?
1271def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1272 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1273def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1274 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1275def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1276 (t2LDRBs t2addrmode_so_reg:$addr)>;
1277def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1278 (t2LDRBpci tconstpool:$addr)>;
1279
1280def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1281 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1282def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1283 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1284def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1285 (t2LDRBs t2addrmode_so_reg:$addr)>;
1286def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1287 (t2LDRBpci tconstpool:$addr)>;
1288
1289def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1290 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1291def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1292 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1293def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1294 (t2LDRHs t2addrmode_so_reg:$addr)>;
1295def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1296 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001297
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001298// FIXME: The destination register of the loads and stores can't be PC, but
1299// can be SP. We need another regclass (similar to rGPR) to represent
1300// that. Not a pressing issue since these are selected manually,
1301// not via pattern.
1302
Evan Chenge88d5ce2009-07-02 07:28:31 +00001303// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001304
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001305let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001306def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001307 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001308 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001309 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001310 []>;
1311
Owen Anderson6b0fa632010-12-09 02:56:12 +00001312def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1313 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001314 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001315 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001316 []>;
1317
Owen Anderson6b0fa632010-12-09 02:56:12 +00001318def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001319 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001320 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001321 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001322 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001323def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1324 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001325 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001326 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001327 []>;
1328
Owen Anderson6b0fa632010-12-09 02:56:12 +00001329def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001330 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001331 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001332 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001333 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001334def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1335 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001336 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001337 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001338 []>;
1339
Owen Anderson6b0fa632010-12-09 02:56:12 +00001340def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001341 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001343 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001344 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001345def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1346 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001348 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001349 []>;
1350
Owen Anderson6b0fa632010-12-09 02:56:12 +00001351def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001352 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001353 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001354 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001355 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001356def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1357 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001358 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001359 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001360 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001361} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001362
Johnny Chene54a3ef2010-03-03 18:45:36 +00001363// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1364// for disassembly only.
1365// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001367 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001368 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001369 let Inst{31-27} = 0b11111;
1370 let Inst{26-25} = 0b00;
1371 let Inst{24} = signed;
1372 let Inst{23} = 0;
1373 let Inst{22-21} = type;
1374 let Inst{20} = 1; // load
1375 let Inst{11} = 1;
1376 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001377
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001378 bits<4> Rt;
1379 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001380 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001381 let Inst{19-16} = addr{12-9};
1382 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001383}
1384
Evan Cheng0e55fd62010-09-30 01:08:25 +00001385def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1386def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1387def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1388def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1389def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001390
David Goodwin73b8f162009-06-30 22:11:34 +00001391// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001392defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001393 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001394defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001395 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001396defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001397 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001398
David Goodwin6647cea2009-06-30 22:50:01 +00001399// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001400let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001401def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001402 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1403 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001404
Evan Cheng6d94f112009-07-03 00:06:39 +00001405// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001406def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001407 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001408 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001409 "str", "\t$Rt, [$Rn, $addr]!",
1410 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001411 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001412 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001413
Owen Anderson6b0fa632010-12-09 02:56:12 +00001414def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001415 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001416 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001417 "str", "\t$Rt, [$Rn], $addr",
1418 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001419 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001420 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001421
Owen Anderson6b0fa632010-12-09 02:56:12 +00001422def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001423 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001425 "strh", "\t$Rt, [$Rn, $addr]!",
1426 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001427 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001428 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001429
Owen Anderson6b0fa632010-12-09 02:56:12 +00001430def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001431 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001432 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001433 "strh", "\t$Rt, [$Rn], $addr",
1434 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001435 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001436 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001437
Owen Anderson6b0fa632010-12-09 02:56:12 +00001438def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001439 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001440 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001441 "strb", "\t$Rt, [$Rn, $addr]!",
1442 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001443 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001444 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001445
Owen Anderson6b0fa632010-12-09 02:56:12 +00001446def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001447 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001448 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001449 "strb", "\t$Rt, [$Rn], $addr",
1450 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001451 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001452 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001453
Johnny Chene54a3ef2010-03-03 18:45:36 +00001454// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1455// only.
1456// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001457class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001458 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001459 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001460 let Inst{31-27} = 0b11111;
1461 let Inst{26-25} = 0b00;
1462 let Inst{24} = 0; // not signed
1463 let Inst{23} = 0;
1464 let Inst{22-21} = type;
1465 let Inst{20} = 0; // store
1466 let Inst{11} = 1;
1467 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001468
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001469 bits<4> Rt;
1470 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001471 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001472 let Inst{19-16} = addr{12-9};
1473 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001474}
1475
Evan Cheng0e55fd62010-09-30 01:08:25 +00001476def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1477def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1478def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001479
Johnny Chenae1757b2010-03-11 01:13:36 +00001480// ldrd / strd pre / post variants
1481// For disassembly only.
1482
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001483def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001484 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001485 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001486
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001487def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001488 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001489 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001490
1491def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001492 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001493 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001494
1495def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001496 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001497 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001498
Johnny Chen0635fc52010-03-04 17:40:44 +00001499// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1500// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001501// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1502// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001503multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001504
Evan Chengdfed19f2010-11-03 06:34:55 +00001505 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001506 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001507 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001508 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001509 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001510 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001511 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001512 let Inst{20} = 1;
1513 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001514
Owen Anderson80dd3e02010-11-30 22:45:47 +00001515 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001516 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001517 let Inst{19-16} = addr{16-13}; // Rn
1518 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001519 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001520 }
1521
Evan Chengdfed19f2010-11-03 06:34:55 +00001522 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001523 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001524 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001525 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001526 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001527 let Inst{23} = 0; // U = 0
1528 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001529 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001530 let Inst{20} = 1;
1531 let Inst{15-12} = 0b1111;
1532 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001533
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001534 bits<13> addr;
1535 let Inst{19-16} = addr{12-9}; // Rn
1536 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001537 }
1538
Evan Chengdfed19f2010-11-03 06:34:55 +00001539 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001540 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001541 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001542 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001543 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001544 let Inst{23} = 0; // add = TRUE for T1
1545 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001546 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001547 let Inst{20} = 1;
1548 let Inst{15-12} = 0b1111;
1549 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001550
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001551 bits<10> addr;
1552 let Inst{19-16} = addr{9-6}; // Rn
1553 let Inst{3-0} = addr{5-2}; // Rm
1554 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001555 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001556}
1557
Evan Cheng416941d2010-11-04 05:19:35 +00001558defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1559defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1560defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001561
Evan Cheng2889cce2009-07-03 00:18:36 +00001562//===----------------------------------------------------------------------===//
1563// Load / store multiple Instructions.
1564//
1565
Bill Wendling6c470b82010-11-13 09:09:38 +00001566multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1567 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001568 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001569 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001570 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001571 bits<4> Rn;
1572 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001573
Bill Wendling6c470b82010-11-13 09:09:38 +00001574 let Inst{31-27} = 0b11101;
1575 let Inst{26-25} = 0b00;
1576 let Inst{24-23} = 0b01; // Increment After
1577 let Inst{22} = 0;
1578 let Inst{21} = 0; // No writeback
1579 let Inst{20} = L_bit;
1580 let Inst{19-16} = Rn;
1581 let Inst{15-0} = regs;
1582 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001583 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001584 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001585 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001586 bits<4> Rn;
1587 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001588
Bill Wendling6c470b82010-11-13 09:09:38 +00001589 let Inst{31-27} = 0b11101;
1590 let Inst{26-25} = 0b00;
1591 let Inst{24-23} = 0b01; // Increment After
1592 let Inst{22} = 0;
1593 let Inst{21} = 1; // Writeback
1594 let Inst{20} = L_bit;
1595 let Inst{19-16} = Rn;
1596 let Inst{15-0} = regs;
1597 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001598 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001599 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1600 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1601 bits<4> Rn;
1602 bits<16> regs;
1603
1604 let Inst{31-27} = 0b11101;
1605 let Inst{26-25} = 0b00;
1606 let Inst{24-23} = 0b10; // Decrement Before
1607 let Inst{22} = 0;
1608 let Inst{21} = 0; // No writeback
1609 let Inst{20} = L_bit;
1610 let Inst{19-16} = Rn;
1611 let Inst{15-0} = regs;
1612 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001613 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001614 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1615 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1616 bits<4> Rn;
1617 bits<16> regs;
1618
1619 let Inst{31-27} = 0b11101;
1620 let Inst{26-25} = 0b00;
1621 let Inst{24-23} = 0b10; // Decrement Before
1622 let Inst{22} = 0;
1623 let Inst{21} = 1; // Writeback
1624 let Inst{20} = L_bit;
1625 let Inst{19-16} = Rn;
1626 let Inst{15-0} = regs;
1627 }
1628}
1629
Bill Wendlingc93989a2010-11-13 11:20:05 +00001630let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001631
1632let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1633defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1634
1635let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1636defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1637
1638} // neverHasSideEffects
1639
Bob Wilson815baeb2010-03-13 01:08:20 +00001640
Evan Cheng9cb9e672009-06-27 02:26:13 +00001641//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001642// Move Instructions.
1643//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001644
Evan Chengf49810c2009-06-23 17:48:47 +00001645let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001646def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1647 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001648 let Inst{31-27} = 0b11101;
1649 let Inst{26-25} = 0b01;
1650 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001651 let Inst{19-16} = 0b1111; // Rn
1652 let Inst{14-12} = 0b000;
1653 let Inst{7-4} = 0b0000;
1654}
Evan Chengf49810c2009-06-23 17:48:47 +00001655
Evan Cheng5adb66a2009-09-28 09:14:39 +00001656// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001657let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1658 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001659def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1660 "mov", ".w\t$Rd, $imm",
1661 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001662 let Inst{31-27} = 0b11110;
1663 let Inst{25} = 0;
1664 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001665 let Inst{19-16} = 0b1111; // Rn
1666 let Inst{15} = 0;
1667}
David Goodwin83b35932009-06-26 16:10:07 +00001668
Evan Chengc4af4632010-11-17 20:13:28 +00001669let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001670def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001671 "movw", "\t$Rd, $imm",
1672 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001673 let Inst{31-27} = 0b11110;
1674 let Inst{25} = 1;
1675 let Inst{24-21} = 0b0010;
1676 let Inst{20} = 0; // The S bit.
1677 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001678
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001679 bits<4> Rd;
1680 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001681
Jim Grosbach86386922010-12-08 22:10:43 +00001682 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001683 let Inst{19-16} = imm{15-12};
1684 let Inst{26} = imm{11};
1685 let Inst{14-12} = imm{10-8};
1686 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001687}
Evan Chengf49810c2009-06-23 17:48:47 +00001688
Evan Cheng53519f02011-01-21 18:55:51 +00001689def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001690 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1691
1692let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001693def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1694 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001695 "movt", "\t$Rd, $imm",
1696 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001697 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001698 let Inst{31-27} = 0b11110;
1699 let Inst{25} = 1;
1700 let Inst{24-21} = 0b0110;
1701 let Inst{20} = 0; // The S bit.
1702 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001703
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001704 bits<4> Rd;
1705 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001706
Jim Grosbach86386922010-12-08 22:10:43 +00001707 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001708 let Inst{19-16} = imm{15-12};
1709 let Inst{26} = imm{11};
1710 let Inst{14-12} = imm{10-8};
1711 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001712}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001713
Evan Cheng53519f02011-01-21 18:55:51 +00001714def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001715 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1716} // Constraints
1717
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001718def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001719
Anton Korobeynikov52237112009-06-17 18:13:58 +00001720//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001721// Extend Instructions.
1722//
1723
1724// Sign extenders
1725
Evan Cheng0e55fd62010-09-30 01:08:25 +00001726defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001727 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001728defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001729 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001730defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001731
Evan Cheng0e55fd62010-09-30 01:08:25 +00001732defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001733 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001734defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001735 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001736defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001737
Johnny Chen93042d12010-03-02 18:14:57 +00001738// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001739
1740// Zero extenders
1741
1742let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001743defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001744 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001745defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001746 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001747defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001748 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001749
Jim Grosbach79464942010-07-28 23:17:45 +00001750// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1751// The transformation should probably be done as a combiner action
1752// instead so we can include a check for masking back in the upper
1753// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001754//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001755// (t2UXTB16r_rot rGPR:$Src, 24)>,
1756// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001757def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001758 (t2UXTB16r_rot rGPR:$Src, 8)>,
1759 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001760
Evan Cheng0e55fd62010-09-30 01:08:25 +00001761defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001762 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001763defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001764 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001765defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001766}
1767
1768//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001769// Arithmetic Instructions.
1770//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001771
Johnny Chend68e1192009-12-15 17:24:14 +00001772defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1773 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1774defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1775 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001776
Evan Chengf49810c2009-06-23 17:48:47 +00001777// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001778defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001779 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001780 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1781defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001782 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001783 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001784
Johnny Chend68e1192009-12-15 17:24:14 +00001785defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001786 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001787defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001788 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001789defm t2ADCS : T2I_adde_sube_s_irs<BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
1790defm t2SBCS : T2I_adde_sube_s_irs<BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001791
David Goodwin752aa7d2009-07-27 16:39:05 +00001792// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001793defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001794 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1795defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1796 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001797
1798// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001799// The assume-no-carry-in form uses the negation of the input since add/sub
1800// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1801// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1802// details.
1803// The AddedComplexity preferences the first variant over the others since
1804// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001805let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001806def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1807 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1808def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1809 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1810def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1811 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1812let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001813def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1814 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1815def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1816 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001817// The with-carry-in form matches bitwise not instead of the negation.
1818// Effectively, the inverse interpretation of the carry flag already accounts
1819// for part of the negation.
1820let AddedComplexity = 1 in
Andrew Trick1c3af772011-04-23 03:55:32 +00001821def : T2Pat<(adde_dead_carry rGPR:$src, imm0_255_not:$imm),
1822 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
1823def : T2Pat<(adde_dead_carry rGPR:$src, t2_so_imm_not:$imm),
1824 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
1825let AddedComplexity = 1 in
1826def : T2Pat<(adde_live_carry rGPR:$src, imm0_255_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001827 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001828def : T2Pat<(adde_live_carry rGPR:$src, t2_so_imm_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001829 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001830
Johnny Chen93042d12010-03-02 18:14:57 +00001831// Select Bytes -- for disassembly only
1832
Owen Andersonc7373f82010-11-30 20:00:01 +00001833def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1834 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001835 let Inst{31-27} = 0b11111;
1836 let Inst{26-24} = 0b010;
1837 let Inst{23} = 0b1;
1838 let Inst{22-20} = 0b010;
1839 let Inst{15-12} = 0b1111;
1840 let Inst{7} = 0b1;
1841 let Inst{6-4} = 0b000;
1842}
1843
Johnny Chenadc77332010-02-26 22:04:29 +00001844// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1845// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001846class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001847 list<dag> pat = [/* For disassembly only; pattern left blank */],
1848 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1849 string asm = "\t$Rd, $Rn, $Rm">
1850 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001851 let Inst{31-27} = 0b11111;
1852 let Inst{26-23} = 0b0101;
1853 let Inst{22-20} = op22_20;
1854 let Inst{15-12} = 0b1111;
1855 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001856
Owen Anderson46c478e2010-11-17 19:57:38 +00001857 bits<4> Rd;
1858 bits<4> Rn;
1859 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001860
Jim Grosbach86386922010-12-08 22:10:43 +00001861 let Inst{11-8} = Rd;
1862 let Inst{19-16} = Rn;
1863 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001864}
1865
1866// Saturating add/subtract -- for disassembly only
1867
Nate Begeman692433b2010-07-29 17:56:55 +00001868def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001869 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1870 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001871def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1872def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1873def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001874def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1875 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1876def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1877 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001878def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001879def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001880 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1881 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001882def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1883def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1884def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1885def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1886def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1887def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1888def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1889def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1890
1891// Signed/Unsigned add/subtract -- for disassembly only
1892
1893def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1894def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1895def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1896def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1897def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1898def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1899def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1900def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1901def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1902def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1903def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1904def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1905
1906// Signed/Unsigned halving add/subtract -- for disassembly only
1907
1908def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1909def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1910def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1911def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1912def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1913def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1914def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1915def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1916def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1917def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1918def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1919def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1920
Owen Anderson821752e2010-11-18 20:32:18 +00001921// Helper class for disassembly only
1922// A6.3.16 & A6.3.17
1923// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1924class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1925 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1926 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1927 let Inst{31-27} = 0b11111;
1928 let Inst{26-24} = 0b011;
1929 let Inst{23} = long;
1930 let Inst{22-20} = op22_20;
1931 let Inst{7-4} = op7_4;
1932}
1933
1934class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1935 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1936 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1937 let Inst{31-27} = 0b11111;
1938 let Inst{26-24} = 0b011;
1939 let Inst{23} = long;
1940 let Inst{22-20} = op22_20;
1941 let Inst{7-4} = op7_4;
1942}
1943
Johnny Chenadc77332010-02-26 22:04:29 +00001944// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1945
Owen Anderson821752e2010-11-18 20:32:18 +00001946def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1947 (ins rGPR:$Rn, rGPR:$Rm),
1948 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001949 let Inst{15-12} = 0b1111;
1950}
Owen Anderson821752e2010-11-18 20:32:18 +00001951def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001952 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001953 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001954
1955// Signed/Unsigned saturate -- for disassembly only
1956
Owen Anderson46c478e2010-11-17 19:57:38 +00001957class T2SatI<dag oops, dag iops, InstrItinClass itin,
1958 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001959 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001960 bits<4> Rd;
1961 bits<4> Rn;
1962 bits<5> sat_imm;
1963 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001964
Jim Grosbach86386922010-12-08 22:10:43 +00001965 let Inst{11-8} = Rd;
1966 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001967 let Inst{4-0} = sat_imm{4-0};
1968 let Inst{21} = sh{6};
1969 let Inst{14-12} = sh{4-2};
1970 let Inst{7-6} = sh{1-0};
1971}
1972
Owen Andersonc7373f82010-11-30 20:00:01 +00001973def t2SSAT: T2SatI<
1974 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001975 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001976 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001977 let Inst{31-27} = 0b11110;
1978 let Inst{25-22} = 0b1100;
1979 let Inst{20} = 0;
1980 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001981}
1982
Owen Andersonc7373f82010-11-30 20:00:01 +00001983def t2SSAT16: T2SatI<
1984 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001985 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001986 [/* For disassembly only; pattern left blank */]> {
1987 let Inst{31-27} = 0b11110;
1988 let Inst{25-22} = 0b1100;
1989 let Inst{20} = 0;
1990 let Inst{15} = 0;
1991 let Inst{21} = 1; // sh = '1'
1992 let Inst{14-12} = 0b000; // imm3 = '000'
1993 let Inst{7-6} = 0b00; // imm2 = '00'
1994}
1995
Owen Andersonc7373f82010-11-30 20:00:01 +00001996def t2USAT: T2SatI<
1997 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1998 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001999 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002000 let Inst{31-27} = 0b11110;
2001 let Inst{25-22} = 0b1110;
2002 let Inst{20} = 0;
2003 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002004}
2005
Owen Andersonc7373f82010-11-30 20:00:01 +00002006def t2USAT16: T2SatI<
2007 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2008 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002009 [/* For disassembly only; pattern left blank */]> {
2010 let Inst{31-27} = 0b11110;
2011 let Inst{25-22} = 0b1110;
2012 let Inst{20} = 0;
2013 let Inst{15} = 0;
2014 let Inst{21} = 1; // sh = '1'
2015 let Inst{14-12} = 0b000; // imm3 = '000'
2016 let Inst{7-6} = 0b00; // imm2 = '00'
2017}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002018
Bob Wilson38aa2872010-08-13 21:48:10 +00002019def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2020def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002021
Evan Chengf49810c2009-06-23 17:48:47 +00002022//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002023// Shift and rotate Instructions.
2024//
2025
Johnny Chend68e1192009-12-15 17:24:14 +00002026defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2027defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2028defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2029defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002030
Andrew Trickd49ffe82011-04-29 14:18:15 +00002031// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2032def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2033 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2034
David Goodwinca01a8d2009-09-01 18:32:09 +00002035let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002036def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2037 "rrx", "\t$Rd, $Rm",
2038 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002039 let Inst{31-27} = 0b11101;
2040 let Inst{26-25} = 0b01;
2041 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002042 let Inst{19-16} = 0b1111; // Rn
2043 let Inst{14-12} = 0b000;
2044 let Inst{7-4} = 0b0011;
2045}
David Goodwinca01a8d2009-09-01 18:32:09 +00002046}
Evan Chenga67efd12009-06-23 19:39:13 +00002047
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002048let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002049def t2MOVsrl_flag : T2TwoRegShiftImm<
2050 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2051 "lsrs", ".w\t$Rd, $Rm, #1",
2052 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002053 let Inst{31-27} = 0b11101;
2054 let Inst{26-25} = 0b01;
2055 let Inst{24-21} = 0b0010;
2056 let Inst{20} = 1; // The S bit.
2057 let Inst{19-16} = 0b1111; // Rn
2058 let Inst{5-4} = 0b01; // Shift type.
2059 // Shift amount = Inst{14-12:7-6} = 1.
2060 let Inst{14-12} = 0b000;
2061 let Inst{7-6} = 0b01;
2062}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002063def t2MOVsra_flag : T2TwoRegShiftImm<
2064 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2065 "asrs", ".w\t$Rd, $Rm, #1",
2066 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002067 let Inst{31-27} = 0b11101;
2068 let Inst{26-25} = 0b01;
2069 let Inst{24-21} = 0b0010;
2070 let Inst{20} = 1; // The S bit.
2071 let Inst{19-16} = 0b1111; // Rn
2072 let Inst{5-4} = 0b10; // Shift type.
2073 // Shift amount = Inst{14-12:7-6} = 1.
2074 let Inst{14-12} = 0b000;
2075 let Inst{7-6} = 0b01;
2076}
David Goodwin3583df72009-07-28 17:06:49 +00002077}
2078
Evan Chenga67efd12009-06-23 19:39:13 +00002079//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002080// Bitwise Instructions.
2081//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002082
Johnny Chend68e1192009-12-15 17:24:14 +00002083defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002084 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002085 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2086defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002087 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002088 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2089defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002090 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002091 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002092
Johnny Chend68e1192009-12-15 17:24:14 +00002093defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002094 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002095 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002096
Owen Anderson2f7aed32010-11-17 22:16:31 +00002097class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2098 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002099 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002100 bits<4> Rd;
2101 bits<5> msb;
2102 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002103
Jim Grosbach86386922010-12-08 22:10:43 +00002104 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002105 let Inst{4-0} = msb{4-0};
2106 let Inst{14-12} = lsb{4-2};
2107 let Inst{7-6} = lsb{1-0};
2108}
2109
2110class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2111 string opc, string asm, list<dag> pattern>
2112 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2113 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002114
Jim Grosbach86386922010-12-08 22:10:43 +00002115 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002116}
2117
2118let Constraints = "$src = $Rd" in
2119def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2120 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2121 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002122 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002123 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002124 let Inst{25} = 1;
2125 let Inst{24-20} = 0b10110;
2126 let Inst{19-16} = 0b1111; // Rn
2127 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002128 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002129
Owen Anderson2f7aed32010-11-17 22:16:31 +00002130 bits<10> imm;
2131 let msb{4-0} = imm{9-5};
2132 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002133}
Evan Chengf49810c2009-06-23 17:48:47 +00002134
Owen Anderson2f7aed32010-11-17 22:16:31 +00002135def t2SBFX: T2TwoRegBitFI<
2136 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2137 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002138 let Inst{31-27} = 0b11110;
2139 let Inst{25} = 1;
2140 let Inst{24-20} = 0b10100;
2141 let Inst{15} = 0;
2142}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002143
Owen Anderson2f7aed32010-11-17 22:16:31 +00002144def t2UBFX: T2TwoRegBitFI<
2145 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2146 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002147 let Inst{31-27} = 0b11110;
2148 let Inst{25} = 1;
2149 let Inst{24-20} = 0b11100;
2150 let Inst{15} = 0;
2151}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002152
Johnny Chen9474d552010-02-02 19:31:58 +00002153// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002154let Constraints = "$src = $Rd" in {
2155 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2156 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2157 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2158 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2159 bf_inv_mask_imm:$imm))]> {
2160 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002161 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002162 let Inst{25} = 1;
2163 let Inst{24-20} = 0b10110;
2164 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002165 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002166
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002167 bits<10> imm;
2168 let msb{4-0} = imm{9-5};
2169 let lsb{4-0} = imm{4-0};
2170 }
2171
2172 // GNU as only supports this form of bfi (w/ 4 arguments)
2173 let isAsmParserOnly = 1 in
2174 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2175 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2176 width_imm:$width),
2177 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2178 []> {
2179 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002180 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002181 let Inst{25} = 1;
2182 let Inst{24-20} = 0b10110;
2183 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002184 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002185
2186 bits<5> lsbit;
2187 bits<5> width;
2188 let msb{4-0} = width; // Custom encoder => lsb+width-1
2189 let lsb{4-0} = lsbit;
2190 }
Johnny Chen9474d552010-02-02 19:31:58 +00002191}
Evan Chengf49810c2009-06-23 17:48:47 +00002192
Evan Cheng7e1bf302010-09-29 00:27:46 +00002193defm t2ORN : T2I_bin_irs<0b0011, "orn",
2194 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2195 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002196
2197// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2198let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002199defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002200 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002201 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002202
2203
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002204let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002205def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2206 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002207
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002208// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002209def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2210 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002211 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002212
2213def : T2Pat<(t2_so_imm_not:$src),
2214 (t2MVNi t2_so_imm_not:$src)>;
2215
Evan Chengf49810c2009-06-23 17:48:47 +00002216//===----------------------------------------------------------------------===//
2217// Multiply Instructions.
2218//
Evan Cheng8de898a2009-06-26 00:19:44 +00002219let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002220def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2221 "mul", "\t$Rd, $Rn, $Rm",
2222 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002223 let Inst{31-27} = 0b11111;
2224 let Inst{26-23} = 0b0110;
2225 let Inst{22-20} = 0b000;
2226 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2227 let Inst{7-4} = 0b0000; // Multiply
2228}
Evan Chengf49810c2009-06-23 17:48:47 +00002229
Owen Anderson35141a92010-11-18 01:08:42 +00002230def t2MLA: T2FourReg<
2231 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2232 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2233 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002234 let Inst{31-27} = 0b11111;
2235 let Inst{26-23} = 0b0110;
2236 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002237 let Inst{7-4} = 0b0000; // Multiply
2238}
Evan Chengf49810c2009-06-23 17:48:47 +00002239
Owen Anderson35141a92010-11-18 01:08:42 +00002240def t2MLS: T2FourReg<
2241 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2242 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2243 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002244 let Inst{31-27} = 0b11111;
2245 let Inst{26-23} = 0b0110;
2246 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002247 let Inst{7-4} = 0b0001; // Multiply and Subtract
2248}
Evan Chengf49810c2009-06-23 17:48:47 +00002249
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002250// Extra precision multiplies with low / high results
2251let neverHasSideEffects = 1 in {
2252let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002253def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002254 (outs rGPR:$Rd, rGPR:$Ra),
2255 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002256 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002257
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002258def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002259 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002260 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002261 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002262} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002263
2264// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002265def t2SMLAL : T2MulLong<0b100, 0b0000,
2266 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002267 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002268 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002269
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002270def t2UMLAL : T2MulLong<0b110, 0b0000,
2271 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002272 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002273 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002274
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002275def t2UMAAL : T2MulLong<0b110, 0b0110,
2276 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002277 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002278 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002279} // neverHasSideEffects
2280
Johnny Chen93042d12010-03-02 18:14:57 +00002281// Rounding variants of the below included for disassembly only
2282
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002283// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002284def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2285 "smmul", "\t$Rd, $Rn, $Rm",
2286 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002287 let Inst{31-27} = 0b11111;
2288 let Inst{26-23} = 0b0110;
2289 let Inst{22-20} = 0b101;
2290 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2291 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2292}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002293
Owen Anderson821752e2010-11-18 20:32:18 +00002294def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2295 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002296 let Inst{31-27} = 0b11111;
2297 let Inst{26-23} = 0b0110;
2298 let Inst{22-20} = 0b101;
2299 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2300 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2301}
2302
Owen Anderson821752e2010-11-18 20:32:18 +00002303def t2SMMLA : T2FourReg<
2304 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2305 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2306 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002307 let Inst{31-27} = 0b11111;
2308 let Inst{26-23} = 0b0110;
2309 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002310 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2311}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002312
Owen Anderson821752e2010-11-18 20:32:18 +00002313def t2SMMLAR: T2FourReg<
2314 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2315 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002316 let Inst{31-27} = 0b11111;
2317 let Inst{26-23} = 0b0110;
2318 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002319 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2320}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002321
Owen Anderson821752e2010-11-18 20:32:18 +00002322def t2SMMLS: T2FourReg<
2323 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2324 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2325 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002326 let Inst{31-27} = 0b11111;
2327 let Inst{26-23} = 0b0110;
2328 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002329 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2330}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002331
Owen Anderson821752e2010-11-18 20:32:18 +00002332def t2SMMLSR:T2FourReg<
2333 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2334 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002335 let Inst{31-27} = 0b11111;
2336 let Inst{26-23} = 0b0110;
2337 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002338 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2339}
2340
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002341multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002342 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2343 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2344 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2345 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002346 let Inst{31-27} = 0b11111;
2347 let Inst{26-23} = 0b0110;
2348 let Inst{22-20} = 0b001;
2349 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2350 let Inst{7-6} = 0b00;
2351 let Inst{5-4} = 0b00;
2352 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002353
Owen Anderson821752e2010-11-18 20:32:18 +00002354 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2355 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2356 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2357 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002358 let Inst{31-27} = 0b11111;
2359 let Inst{26-23} = 0b0110;
2360 let Inst{22-20} = 0b001;
2361 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2362 let Inst{7-6} = 0b00;
2363 let Inst{5-4} = 0b01;
2364 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002365
Owen Anderson821752e2010-11-18 20:32:18 +00002366 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2367 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2368 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2369 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002370 let Inst{31-27} = 0b11111;
2371 let Inst{26-23} = 0b0110;
2372 let Inst{22-20} = 0b001;
2373 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2374 let Inst{7-6} = 0b00;
2375 let Inst{5-4} = 0b10;
2376 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002377
Owen Anderson821752e2010-11-18 20:32:18 +00002378 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2379 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2380 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2381 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002382 let Inst{31-27} = 0b11111;
2383 let Inst{26-23} = 0b0110;
2384 let Inst{22-20} = 0b001;
2385 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2386 let Inst{7-6} = 0b00;
2387 let Inst{5-4} = 0b11;
2388 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002389
Owen Anderson821752e2010-11-18 20:32:18 +00002390 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2391 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2392 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2393 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002394 let Inst{31-27} = 0b11111;
2395 let Inst{26-23} = 0b0110;
2396 let Inst{22-20} = 0b011;
2397 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2398 let Inst{7-6} = 0b00;
2399 let Inst{5-4} = 0b00;
2400 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002401
Owen Anderson821752e2010-11-18 20:32:18 +00002402 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2403 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2404 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2405 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002406 let Inst{31-27} = 0b11111;
2407 let Inst{26-23} = 0b0110;
2408 let Inst{22-20} = 0b011;
2409 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2410 let Inst{7-6} = 0b00;
2411 let Inst{5-4} = 0b01;
2412 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002413}
2414
2415
2416multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002417 def BB : T2FourReg<
2418 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2419 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2420 [(set rGPR:$Rd, (add rGPR:$Ra,
2421 (opnode (sext_inreg rGPR:$Rn, i16),
2422 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002423 let Inst{31-27} = 0b11111;
2424 let Inst{26-23} = 0b0110;
2425 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002426 let Inst{7-6} = 0b00;
2427 let Inst{5-4} = 0b00;
2428 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002429
Owen Anderson821752e2010-11-18 20:32:18 +00002430 def BT : T2FourReg<
2431 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2432 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2433 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2434 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002435 let Inst{31-27} = 0b11111;
2436 let Inst{26-23} = 0b0110;
2437 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002438 let Inst{7-6} = 0b00;
2439 let Inst{5-4} = 0b01;
2440 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002441
Owen Anderson821752e2010-11-18 20:32:18 +00002442 def TB : T2FourReg<
2443 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2444 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2445 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2446 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002447 let Inst{31-27} = 0b11111;
2448 let Inst{26-23} = 0b0110;
2449 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002450 let Inst{7-6} = 0b00;
2451 let Inst{5-4} = 0b10;
2452 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002453
Owen Anderson821752e2010-11-18 20:32:18 +00002454 def TT : T2FourReg<
2455 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2456 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2457 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2458 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002459 let Inst{31-27} = 0b11111;
2460 let Inst{26-23} = 0b0110;
2461 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002462 let Inst{7-6} = 0b00;
2463 let Inst{5-4} = 0b11;
2464 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002465
Owen Anderson821752e2010-11-18 20:32:18 +00002466 def WB : T2FourReg<
2467 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2468 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2469 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2470 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002471 let Inst{31-27} = 0b11111;
2472 let Inst{26-23} = 0b0110;
2473 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002474 let Inst{7-6} = 0b00;
2475 let Inst{5-4} = 0b00;
2476 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002477
Owen Anderson821752e2010-11-18 20:32:18 +00002478 def WT : T2FourReg<
2479 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2480 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2481 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2482 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002483 let Inst{31-27} = 0b11111;
2484 let Inst{26-23} = 0b0110;
2485 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002486 let Inst{7-6} = 0b00;
2487 let Inst{5-4} = 0b01;
2488 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002489}
2490
2491defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2492defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2493
Johnny Chenadc77332010-02-26 22:04:29 +00002494// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002495def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2496 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002497 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002498def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2499 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002500 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002501def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2502 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002503 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002504def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2505 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002506 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002507
Johnny Chenadc77332010-02-26 22:04:29 +00002508// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2509// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002510
Owen Anderson821752e2010-11-18 20:32:18 +00002511def t2SMUAD: T2ThreeReg_mac<
2512 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2513 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002514 let Inst{15-12} = 0b1111;
2515}
Owen Anderson821752e2010-11-18 20:32:18 +00002516def t2SMUADX:T2ThreeReg_mac<
2517 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2518 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002519 let Inst{15-12} = 0b1111;
2520}
Owen Anderson821752e2010-11-18 20:32:18 +00002521def t2SMUSD: T2ThreeReg_mac<
2522 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2523 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002524 let Inst{15-12} = 0b1111;
2525}
Owen Anderson821752e2010-11-18 20:32:18 +00002526def t2SMUSDX:T2ThreeReg_mac<
2527 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2528 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002529 let Inst{15-12} = 0b1111;
2530}
Owen Anderson821752e2010-11-18 20:32:18 +00002531def t2SMLAD : T2ThreeReg_mac<
2532 0, 0b010, 0b0000, (outs rGPR:$Rd),
2533 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2534 "\t$Rd, $Rn, $Rm, $Ra", []>;
2535def t2SMLADX : T2FourReg_mac<
2536 0, 0b010, 0b0001, (outs rGPR:$Rd),
2537 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2538 "\t$Rd, $Rn, $Rm, $Ra", []>;
2539def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2540 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2541 "\t$Rd, $Rn, $Rm, $Ra", []>;
2542def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2543 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2544 "\t$Rd, $Rn, $Rm, $Ra", []>;
2545def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2546 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2547 "\t$Ra, $Rd, $Rm, $Rn", []>;
2548def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2549 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2550 "\t$Ra, $Rd, $Rm, $Rn", []>;
2551def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2552 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2553 "\t$Ra, $Rd, $Rm, $Rn", []>;
2554def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2555 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2556 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002557
2558//===----------------------------------------------------------------------===//
2559// Misc. Arithmetic Instructions.
2560//
2561
Jim Grosbach80dc1162010-02-16 21:23:02 +00002562class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2563 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002564 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002565 let Inst{31-27} = 0b11111;
2566 let Inst{26-22} = 0b01010;
2567 let Inst{21-20} = op1;
2568 let Inst{15-12} = 0b1111;
2569 let Inst{7-6} = 0b10;
2570 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002571 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002572}
Evan Chengf49810c2009-06-23 17:48:47 +00002573
Owen Anderson612fb5b2010-11-18 21:15:19 +00002574def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2575 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002576
Owen Anderson612fb5b2010-11-18 21:15:19 +00002577def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2578 "rbit", "\t$Rd, $Rm",
2579 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002580
Owen Anderson612fb5b2010-11-18 21:15:19 +00002581def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2582 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002583
Owen Anderson612fb5b2010-11-18 21:15:19 +00002584def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2585 "rev16", ".w\t$Rd, $Rm",
2586 [(set rGPR:$Rd,
2587 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2588 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2589 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2590 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002591
Owen Anderson612fb5b2010-11-18 21:15:19 +00002592def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2593 "revsh", ".w\t$Rd, $Rm",
2594 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002595 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00002596 (or (srl rGPR:$Rm, (i32 8)),
Owen Anderson612fb5b2010-11-18 21:15:19 +00002597 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002598
Evan Cheng3f30af32011-03-18 21:52:42 +00002599def : T2Pat<(sext_inreg (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2600 (shl rGPR:$Rm, (i32 8))), i16),
2601 (t2REVSH rGPR:$Rm)>;
2602
2603def : T2Pat<(sra (bswap rGPR:$Rm), (i32 16)), (t2REVSH rGPR:$Rm)>;
2604
Owen Anderson612fb5b2010-11-18 21:15:19 +00002605def t2PKHBT : T2ThreeReg<
2606 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2607 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2608 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2609 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002610 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002611 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002612 let Inst{31-27} = 0b11101;
2613 let Inst{26-25} = 0b01;
2614 let Inst{24-20} = 0b01100;
2615 let Inst{5} = 0; // BT form
2616 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002617
Owen Anderson71c11822010-11-18 23:29:56 +00002618 bits<8> sh;
2619 let Inst{14-12} = sh{7-5};
2620 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002621}
Evan Cheng40289b02009-07-07 05:35:52 +00002622
2623// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002624def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2625 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002626 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002627def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2628 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002629 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002630
Bob Wilsondc66eda2010-08-16 22:26:55 +00002631// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2632// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002633def t2PKHTB : T2ThreeReg<
2634 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2635 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2636 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2637 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002638 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002639 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002640 let Inst{31-27} = 0b11101;
2641 let Inst{26-25} = 0b01;
2642 let Inst{24-20} = 0b01100;
2643 let Inst{5} = 1; // TB form
2644 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002645
Owen Anderson71c11822010-11-18 23:29:56 +00002646 bits<8> sh;
2647 let Inst{14-12} = sh{7-5};
2648 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002649}
Evan Cheng40289b02009-07-07 05:35:52 +00002650
2651// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2652// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002653def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002654 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002655 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002656def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002657 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2658 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002659 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002660
2661//===----------------------------------------------------------------------===//
2662// Comparison Instructions...
2663//
Johnny Chend68e1192009-12-15 17:24:14 +00002664defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002665 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002666 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002667
2668def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2669 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2670def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2671 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2672def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2673 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002674
Dan Gohman4b7dff92010-08-26 15:50:25 +00002675//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2676// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002677//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2678// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002679defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002680 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002681 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2682
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002683//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2684// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002685
2686def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2687 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002688
Johnny Chend68e1192009-12-15 17:24:14 +00002689defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002690 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002691 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002692defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002693 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002694 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002695
Evan Chenge253c952009-07-07 20:39:03 +00002696// Conditional moves
2697// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002698// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002699let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002700def t2MOVCCr : T2TwoReg<
2701 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2702 "mov", ".w\t$Rd, $Rm",
2703 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2704 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002705 let Inst{31-27} = 0b11101;
2706 let Inst{26-25} = 0b01;
2707 let Inst{24-21} = 0b0010;
2708 let Inst{20} = 0; // The S bit.
2709 let Inst{19-16} = 0b1111; // Rn
2710 let Inst{14-12} = 0b000;
2711 let Inst{7-4} = 0b0000;
2712}
Evan Chenge253c952009-07-07 20:39:03 +00002713
Evan Chengc4af4632010-11-17 20:13:28 +00002714let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002715def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2716 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2717[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2718 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002719 let Inst{31-27} = 0b11110;
2720 let Inst{25} = 0;
2721 let Inst{24-21} = 0b0010;
2722 let Inst{20} = 0; // The S bit.
2723 let Inst{19-16} = 0b1111; // Rn
2724 let Inst{15} = 0;
2725}
Evan Chengf49810c2009-06-23 17:48:47 +00002726
Evan Chengc4af4632010-11-17 20:13:28 +00002727let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002728def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002729 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002730 "movw", "\t$Rd, $imm", []>,
2731 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002732 let Inst{31-27} = 0b11110;
2733 let Inst{25} = 1;
2734 let Inst{24-21} = 0b0010;
2735 let Inst{20} = 0; // The S bit.
2736 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002737
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002738 bits<4> Rd;
2739 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002740
Jim Grosbach86386922010-12-08 22:10:43 +00002741 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002742 let Inst{19-16} = imm{15-12};
2743 let Inst{26} = imm{11};
2744 let Inst{14-12} = imm{10-8};
2745 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002746}
2747
Evan Chengc4af4632010-11-17 20:13:28 +00002748let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002749def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2750 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002751 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002752
Evan Chengc4af4632010-11-17 20:13:28 +00002753let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002754def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2755 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2756[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002757 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002758 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002759 let Inst{31-27} = 0b11110;
2760 let Inst{25} = 0;
2761 let Inst{24-21} = 0b0011;
2762 let Inst{20} = 0; // The S bit.
2763 let Inst{19-16} = 0b1111; // Rn
2764 let Inst{15} = 0;
2765}
2766
Johnny Chend68e1192009-12-15 17:24:14 +00002767class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2768 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002769 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002770 let Inst{31-27} = 0b11101;
2771 let Inst{26-25} = 0b01;
2772 let Inst{24-21} = 0b0010;
2773 let Inst{20} = 0; // The S bit.
2774 let Inst{19-16} = 0b1111; // Rn
2775 let Inst{5-4} = opcod; // Shift type.
2776}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002777def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2778 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2779 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2780 RegConstraint<"$false = $Rd">;
2781def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2782 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2783 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2784 RegConstraint<"$false = $Rd">;
2785def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2786 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2787 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2788 RegConstraint<"$false = $Rd">;
2789def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2790 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2791 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2792 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002793} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002794
David Goodwin5e47a9a2009-06-30 18:04:13 +00002795//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002796// Atomic operations intrinsics
2797//
2798
2799// memory barriers protect the atomic sequences
2800let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002801def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2802 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2803 Requires<[IsThumb, HasDB]> {
2804 bits<4> opt;
2805 let Inst{31-4} = 0xf3bf8f5;
2806 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002807}
2808}
2809
Bob Wilsonf74a4292010-10-30 00:54:37 +00002810def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2811 "dsb", "\t$opt",
2812 [/* For disassembly only; pattern left blank */]>,
2813 Requires<[IsThumb, HasDB]> {
2814 bits<4> opt;
2815 let Inst{31-4} = 0xf3bf8f4;
2816 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002817}
2818
Johnny Chena4339822010-03-03 00:16:28 +00002819// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002820def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002821 [/* For disassembly only; pattern left blank */]>,
2822 Requires<[IsThumb2, HasV7]> {
2823 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002824 let Inst{3-0} = 0b1111;
2825}
2826
Johnny Chend68e1192009-12-15 17:24:14 +00002827class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2828 InstrItinClass itin, string opc, string asm, string cstr,
2829 list<dag> pattern, bits<4> rt2 = 0b1111>
2830 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2831 let Inst{31-27} = 0b11101;
2832 let Inst{26-20} = 0b0001101;
2833 let Inst{11-8} = rt2;
2834 let Inst{7-6} = 0b01;
2835 let Inst{5-4} = opcod;
2836 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002837
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002838 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002839 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002840 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002841 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002842}
2843class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2844 InstrItinClass itin, string opc, string asm, string cstr,
2845 list<dag> pattern, bits<4> rt2 = 0b1111>
2846 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2847 let Inst{31-27} = 0b11101;
2848 let Inst{26-20} = 0b0001100;
2849 let Inst{11-8} = rt2;
2850 let Inst{7-6} = 0b01;
2851 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002852
Owen Anderson91a7c592010-11-19 00:28:38 +00002853 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002854 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002855 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002856 let Inst{3-0} = Rd;
2857 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002858 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002859}
2860
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002861let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002862def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr), AddrModeNone,
2863 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +00002864 "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002865def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr), AddrModeNone,
2866 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +00002867 "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002868def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002869 Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002870 "ldrex", "\t$Rt, $addr", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002871 []> {
2872 let Inst{31-27} = 0b11101;
2873 let Inst{26-20} = 0b0000101;
2874 let Inst{11-8} = 0b1111;
2875 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002876
Owen Anderson808c7d12010-12-10 21:52:38 +00002877 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002878 bits<4> addr;
2879 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002880 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002881}
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002882def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002883 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002884 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002885 [], {?, ?, ?, ?}> {
2886 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002887 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002888}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002889}
2890
Owen Anderson91a7c592010-11-19 00:28:38 +00002891let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002892def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2893 AddrModeNone, Size4Bytes, NoItinerary,
2894 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2895def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2896 AddrModeNone, Size4Bytes, NoItinerary,
2897 "strexh", "\t$Rd, $Rt, $addr", "", []>;
2898def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2899 AddrModeNone, Size4Bytes, NoItinerary,
2900 "strex", "\t$Rd, $Rt, $addr", "",
2901 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002902 let Inst{31-27} = 0b11101;
2903 let Inst{26-20} = 0b0000100;
2904 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002905
Owen Anderson808c7d12010-12-10 21:52:38 +00002906 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002907 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002908 bits<4> Rt;
2909 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002910 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002911 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002912}
Owen Anderson91a7c592010-11-19 00:28:38 +00002913def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002914 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002915 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002916 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002917 {?, ?, ?, ?}> {
2918 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002919 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002920}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002921}
2922
Johnny Chen10a77e12010-03-02 22:11:06 +00002923// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002924def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2925 [/* For disassembly only; pattern left blank */]>,
2926 Requires<[IsThumb2, HasV7]> {
2927 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002928 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002929 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002930 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002931 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002932 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002933 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002934}
2935
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002936//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002937// TLS Instructions
2938//
2939
2940// __aeabi_read_tp preserves the registers r1-r3.
2941let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002942 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002943 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002944 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002945 [(set R0, ARMthread_pointer)]> {
2946 let Inst{31-27} = 0b11110;
2947 let Inst{15-14} = 0b11;
2948 let Inst{12} = 1;
2949 }
David Goodwin334c2642009-07-08 16:09:28 +00002950}
2951
2952//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002953// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002954// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002955// address and save #0 in R0 for the non-longjmp case.
2956// Since by its nature we may be coming from some other function to get
2957// here, and we're using the stack frame for the containing function to
2958// save/restore registers, we can't keep anything live in regs across
2959// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002960// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002961// except for our own input by listing the relevant registers in Defs. By
2962// doing so, we also cause the prologue/epilogue code to actively preserve
2963// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002964// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002965let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002966 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2967 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002968 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002969 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002970 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002971 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002972 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002973 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002974}
2975
Bob Wilsonec80e262010-04-09 20:41:18 +00002976let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002977 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002978 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002979 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002980 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002981 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002982 Requires<[IsThumb2, NoVFP]>;
2983}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002984
2985
2986//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002987// Control-Flow Instructions
2988//
2989
Evan Chengc50a1cb2009-07-09 22:58:39 +00002990// FIXME: remove when we have a way to marking a MI with these properties.
2991// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2992// operand list.
2993// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002994let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002995 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002996def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002997 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002998 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002999 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00003000 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00003001 bits<4> Rn;
3002 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00003003
Bill Wendling7b718782010-11-16 02:08:45 +00003004 let Inst{31-27} = 0b11101;
3005 let Inst{26-25} = 0b00;
3006 let Inst{24-23} = 0b01; // Increment After
3007 let Inst{22} = 0;
3008 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00003009 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00003010 let Inst{19-16} = Rn;
3011 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00003012}
Evan Chengc50a1cb2009-07-09 22:58:39 +00003013
David Goodwin5e47a9a2009-06-30 18:04:13 +00003014let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3015let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00003016def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003017 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003018 [(br bb:$target)]> {
3019 let Inst{31-27} = 0b11110;
3020 let Inst{15-14} = 0b10;
3021 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003022
3023 bits<20> target;
3024 let Inst{26} = target{19};
3025 let Inst{11} = target{18};
3026 let Inst{13} = target{17};
3027 let Inst{21-16} = target{16-11};
3028 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003029}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003030
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003031let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003032def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003033 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003034 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003035 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003036
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003037// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003038def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003039 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3040 SizeSpecial, IIC_Br, []>;
3041
Jim Grosbachd4811102010-12-15 19:03:16 +00003042def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003043 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3044 SizeSpecial, IIC_Br, []>;
3045
3046def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3047 "tbb", "\t[$Rn, $Rm]", []> {
3048 bits<4> Rn;
3049 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003050 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003051 let Inst{19-16} = Rn;
3052 let Inst{15-5} = 0b11110000000;
3053 let Inst{4} = 0; // B form
3054 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003055}
Evan Cheng5657c012009-07-29 02:18:14 +00003056
Jim Grosbach5ca66692010-11-29 22:37:40 +00003057def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3058 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3059 bits<4> Rn;
3060 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003061 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003062 let Inst{19-16} = Rn;
3063 let Inst{15-5} = 0b11110000000;
3064 let Inst{4} = 1; // H form
3065 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003066}
Evan Cheng5657c012009-07-29 02:18:14 +00003067} // isNotDuplicable, isIndirectBranch
3068
David Goodwinc9a59b52009-06-30 19:50:22 +00003069} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003070
3071// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3072// a two-value operand where a dag node expects two operands. :(
3073let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003074def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003075 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003076 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3077 let Inst{31-27} = 0b11110;
3078 let Inst{15-14} = 0b10;
3079 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003080
Owen Andersonfb20d892010-12-09 00:27:41 +00003081 bits<4> p;
3082 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003083
Owen Andersonfb20d892010-12-09 00:27:41 +00003084 bits<21> target;
3085 let Inst{26} = target{20};
3086 let Inst{11} = target{19};
3087 let Inst{13} = target{18};
3088 let Inst{21-16} = target{17-12};
3089 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003090}
Evan Chengf49810c2009-06-23 17:48:47 +00003091
Evan Cheng06e16582009-07-10 01:54:42 +00003092
3093// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003094let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003095def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003096 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003097 "it$mask\t$cc", "", []> {
3098 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003099 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003100 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003101
3102 bits<4> cc;
3103 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003104 let Inst{7-4} = cc;
3105 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003106}
Evan Cheng06e16582009-07-10 01:54:42 +00003107
Johnny Chence6275f2010-02-25 19:05:29 +00003108// Branch and Exchange Jazelle -- for disassembly only
3109// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003110def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003111 [/* For disassembly only; pattern left blank */]> {
3112 let Inst{31-27} = 0b11110;
3113 let Inst{26} = 0;
3114 let Inst{25-20} = 0b111100;
3115 let Inst{15-14} = 0b10;
3116 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003117
Owen Anderson05bf5952010-11-29 18:54:38 +00003118 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003119 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003120}
3121
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003122// Change Processor State is a system instruction -- for disassembly and
3123// parsing only.
3124// FIXME: Since the asm parser has currently no clean way to handle optional
3125// operands, create 3 versions of the same instruction. Once there's a clean
3126// framework to represent optional operands, change this behavior.
3127class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3128 !strconcat("cps", asm_op),
3129 [/* For disassembly only; pattern left blank */]> {
3130 bits<2> imod;
3131 bits<3> iflags;
3132 bits<5> mode;
3133 bit M;
3134
Johnny Chen93042d12010-03-02 18:14:57 +00003135 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003136 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003137 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003138 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003139 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003140 let Inst{12} = 0;
3141 let Inst{10-9} = imod;
3142 let Inst{8} = M;
3143 let Inst{7-5} = iflags;
3144 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003145}
3146
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003147let M = 1 in
3148 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3149 "$imod.w\t$iflags, $mode">;
3150let mode = 0, M = 0 in
3151 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3152 "$imod.w\t$iflags">;
3153let imod = 0, iflags = 0, M = 1 in
3154 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3155
Johnny Chen0f7866e2010-03-03 02:09:43 +00003156// A6.3.4 Branches and miscellaneous control
3157// Table A6-14 Change Processor State, and hint instructions
3158// Helper class for disassembly only.
3159class T2I_hint<bits<8> op7_0, string opc, string asm>
3160 : T2I<(outs), (ins), NoItinerary, opc, asm,
3161 [/* For disassembly only; pattern left blank */]> {
3162 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003163 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003164 let Inst{15-14} = 0b10;
3165 let Inst{12} = 0;
3166 let Inst{10-8} = 0b000;
3167 let Inst{7-0} = op7_0;
3168}
3169
3170def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3171def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3172def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3173def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3174def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3175
3176def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3177 [/* For disassembly only; pattern left blank */]> {
3178 let Inst{31-20} = 0xf3a;
3179 let Inst{15-14} = 0b10;
3180 let Inst{12} = 0;
3181 let Inst{10-8} = 0b000;
3182 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003183
Owen Andersonc7373f82010-11-30 20:00:01 +00003184 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003185 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003186}
3187
Johnny Chen6341c5a2010-02-25 20:25:24 +00003188// Secure Monitor Call is a system instruction -- for disassembly only
3189// Option = Inst{19-16}
3190def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3191 [/* For disassembly only; pattern left blank */]> {
3192 let Inst{31-27} = 0b11110;
3193 let Inst{26-20} = 0b1111111;
3194 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003195
Owen Andersond18a9c92010-11-29 19:22:08 +00003196 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003197 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003198}
3199
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003200class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003201 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003202 string opc, string asm, list<dag> pattern>
3203 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003204 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003205
Owen Andersond18a9c92010-11-29 19:22:08 +00003206 bits<5> mode;
3207 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003208}
3209
3210// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003211def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003212 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003213 [/* For disassembly only; pattern left blank */]>;
3214def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003215 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003216 [/* For disassembly only; pattern left blank */]>;
3217def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003218 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003219 [/* For disassembly only; pattern left blank */]>;
3220def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003221 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003222 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003223
3224// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003225
Owen Anderson5404c2b2010-11-29 20:38:48 +00003226class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003227 string opc, string asm, list<dag> pattern>
3228 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003229 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003230
Owen Andersond18a9c92010-11-29 19:22:08 +00003231 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003232 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003233 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003234}
3235
Owen Anderson5404c2b2010-11-29 20:38:48 +00003236def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003237 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003238 [/* For disassembly only; pattern left blank */]>;
3239def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003240 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003241 [/* For disassembly only; pattern left blank */]>;
3242def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003243 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003244 [/* For disassembly only; pattern left blank */]>;
3245def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003246 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003247 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003248
Evan Chengf49810c2009-06-23 17:48:47 +00003249//===----------------------------------------------------------------------===//
3250// Non-Instruction Patterns
3251//
3252
Evan Cheng5adb66a2009-09-28 09:14:39 +00003253// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003254// This is a single pseudo instruction to make it re-materializable.
3255// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003256let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003257def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003258 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003259 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003260
Evan Cheng53519f02011-01-21 18:55:51 +00003261// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003262// It also makes it possible to rematerialize the instructions.
3263// FIXME: Remove this when we can do generalized remat and when machine licm
3264// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003265let isReMaterializable = 1 in {
3266def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3267 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003268 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3269 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003270
Evan Cheng53519f02011-01-21 18:55:51 +00003271def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3272 IIC_iMOVix2,
3273 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3274 Requires<[IsThumb2, UseMovt]>;
3275}
3276
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003277// ConstantPool, GlobalAddress, and JumpTable
3278def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3279 Requires<[IsThumb2, DontUseMovt]>;
3280def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3281def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3282 Requires<[IsThumb2, UseMovt]>;
3283
3284def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3285 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3286
Evan Chengb9803a82009-11-06 23:52:48 +00003287// Pseudo instruction that combines ldr from constpool and add pc. This should
3288// be expanded into two instructions late to allow if-conversion and
3289// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003290let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003291def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003293 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003294 imm:$cp))]>,
3295 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003296
3297//===----------------------------------------------------------------------===//
3298// Move between special register and ARM core register -- for disassembly only
3299//
3300
Owen Anderson5404c2b2010-11-29 20:38:48 +00003301class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3302 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003303 string opc, string asm, list<dag> pattern>
3304 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003305 let Inst{31-20} = op31_20{11-0};
3306 let Inst{15-14} = op15_14{1-0};
3307 let Inst{12} = op12{0};
3308}
3309
3310class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3311 dag oops, dag iops, InstrItinClass itin,
3312 string opc, string asm, list<dag> pattern>
3313 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003314 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003315 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003316 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003317}
3318
Owen Anderson5404c2b2010-11-29 20:38:48 +00003319def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3320 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3321 [/* For disassembly only; pattern left blank */]>;
3322def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003323 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003324 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003325
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003326// Move from ARM core register to Special Register
3327//
3328// No need to have both system and application versions, the encodings are the
3329// same and the assembly parser has no way to distinguish between them. The mask
3330// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3331// the mask with the fields to be accessed in the special register.
3332def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3333 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3334 NoItinerary, "msr", "\t$mask, $Rn",
3335 [/* For disassembly only; pattern left blank */]> {
3336 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003337 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003338 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003339 let Inst{20} = mask{4}; // R Bit
3340 let Inst{13} = 0b0;
3341 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003342}
3343
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003344//===----------------------------------------------------------------------===//
3345// Move between coprocessor and ARM core register -- for disassembly only
3346//
3347
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003348class t2MovRCopro<string opc, bit direction, dag oops, dag iops>
3349 : T2Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003350 [/* For disassembly only; pattern left blank */]> {
3351 let Inst{27-24} = 0b1110;
3352 let Inst{20} = direction;
3353 let Inst{4} = 1;
3354
3355 bits<4> Rt;
3356 bits<4> cop;
3357 bits<3> opc1;
3358 bits<3> opc2;
3359 bits<4> CRm;
3360 bits<4> CRn;
3361
3362 let Inst{15-12} = Rt;
3363 let Inst{11-8} = cop;
3364 let Inst{23-21} = opc1;
3365 let Inst{7-5} = opc2;
3366 let Inst{3-0} = CRm;
3367 let Inst{19-16} = CRn;
3368}
3369
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003370def t2MCR2 : t2MovRCopro<"mcr2", 0 /* from ARM core register to coprocessor */,
3371 (outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3372 c_imm:$CRm, i32imm:$opc2)>;
3373def t2MRC2 : t2MovRCopro<"mrc2", 1 /* from coprocessor to ARM core register */,
3374 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn,
3375 c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003376
3377class t2MovRRCopro<string opc, bit direction>
3378 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3379 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3380 [/* For disassembly only; pattern left blank */]> {
3381 let Inst{27-24} = 0b1100;
3382 let Inst{23-21} = 0b010;
3383 let Inst{20} = direction;
3384
3385 bits<4> Rt;
3386 bits<4> Rt2;
3387 bits<4> cop;
3388 bits<4> opc1;
3389 bits<4> CRm;
3390
3391 let Inst{15-12} = Rt;
3392 let Inst{19-16} = Rt2;
3393 let Inst{11-8} = cop;
3394 let Inst{7-4} = opc1;
3395 let Inst{3-0} = CRm;
3396}
3397
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003398def t2MCRR2 : t2MovRRCopro<"mcrr2",
3399 0 /* from ARM core register to coprocessor */>;
3400def t2MRRC2 : t2MovRRCopro<"mrrc2",
3401 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003402
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003403//===----------------------------------------------------------------------===//
3404// Other Coprocessor Instructions. For disassembly only.
3405//
3406
3407def t2CDP2 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3408 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3409 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3410 [/* For disassembly only; pattern left blank */]> {
3411 let Inst{27-24} = 0b1110;
3412
3413 bits<4> opc1;
3414 bits<4> CRn;
3415 bits<4> CRd;
3416 bits<4> cop;
3417 bits<3> opc2;
3418 bits<4> CRm;
3419
3420 let Inst{3-0} = CRm;
3421 let Inst{4} = 0;
3422 let Inst{7-5} = opc2;
3423 let Inst{11-8} = cop;
3424 let Inst{15-12} = CRd;
3425 let Inst{19-16} = CRn;
3426 let Inst{23-20} = opc1;
3427}